wcd9378.c 132 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <sound/soc.h>
  13. #include <sound/tlv.h>
  14. #include <soc/soundwire.h>
  15. #include <linux/regmap.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dapm.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include <asoc/msm-cdc-supply.h>
  20. #include <bindings/audio-codec-port-types.h>
  21. #include <linux/qti-regmap-debugfs.h>
  22. #include "wcd9378-reg-masks.h"
  23. #include "wcd9378.h"
  24. #include "internal.h"
  25. #include "asoc/bolero-slave-internal.h"
  26. #define NUM_SWRS_DT_PARAMS 5
  27. #define WCD9378_MOBILE_MODE 0x01
  28. #define WCD9378_VERSION_1_0 1
  29. #define WCD9378_VERSION_ENTRY_SIZE 32
  30. #define SWR_BASECLK_19P2MHZ (0x01)
  31. #define SWR_BASECLK_24P576MHZ (0x03)
  32. #define SWR_BASECLK_22P5792MHZ (0x04)
  33. #define SWR_CLKSCALE_DIV2 (0x02)
  34. #define ADC_MODE_VAL_HIFI 0x01
  35. #define ADC_MODE_VAL_NORMAL 0x03
  36. #define ADC_MODE_VAL_LP 0x05
  37. #define PWR_LEVEL_LOHIFI_VAL 0x00
  38. #define PWR_LEVEL_LP_VAL 0x01
  39. #define PWR_LEVEL_HIFI_VAL 0x02
  40. #define PWR_LEVEL_ULP_VAL 0x03
  41. #define MICB_USAGE_VAL_DISABLE 0x00
  42. #define MICB_USAGE_VAL_PULL_DOWN 0x01
  43. #define MICB_USAGE_VAL_1P2V 0x02
  44. #define MICB_USAGE_VAL_1P8VORPULLUP 0x03
  45. #define MICB_USAGE_VAL_2P5V 0x04
  46. #define MICB_USAGE_VAL_2P75V 0x05
  47. #define MICB_USAGE_VAL_2P2V 0xF0
  48. #define MICB_USAGE_VAL_2P7V 0xF1
  49. #define MICB_USAGE_VAL_2P8V 0xF2
  50. #define MICB_USAGE_VAL_MICB1_TABLE_VAL 0xF3
  51. #define MICB_USAGE_VAL_MICB2_TABLE_VAL 0xF4
  52. #define MICB_USAGE_VAL_MICB3_TABLE_VAL 0xF5
  53. #define WCD_TX_SYS_USAGE_BIT_MASK (0xFC)
  54. #define WCD_RX_SYS_USAGE_BIT_MASK (0x1F00)
  55. #define MICB_NUM_MAX 3
  56. #define NUM_ATTEMPTS 20
  57. #define WCD9378_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  58. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  59. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  60. SNDRV_PCM_RATE_384000)
  61. /* Fractional Rates */
  62. #define WCD9378_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  63. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  64. #define WCD9378_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  65. SNDRV_PCM_FMTBIT_S24_LE |\
  66. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  67. #define WCD9378_EAR_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  68. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  69. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  70. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  71. .tlv.p = (tlv_array), \
  72. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  73. .put = wcd9378_ear_pa_put_gain, \
  74. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  75. #define WCD9378_AUX_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  76. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  77. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  78. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  79. .tlv.p = (tlv_array), \
  80. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  81. .put = wcd9378_aux_pa_put_gain, \
  82. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  83. enum {
  84. CODEC_TX = 0,
  85. CODEC_RX,
  86. };
  87. enum {
  88. RX2_HP_MODE,
  89. RX2_NORMAL_MODE,
  90. };
  91. enum {
  92. CLASS_AB_EN = 0,
  93. TX1_FOR_JACK,
  94. TX2_AMIC4_EN,
  95. TX2_AMIC1_EN,
  96. TX1_AMIC3_EN,
  97. TX1_AMIC2_EN,
  98. TX0_AMIC2_EN,
  99. TX0_AMIC1_EN,
  100. RX2_EAR_EN,
  101. RX2_AUX_EN,
  102. RX1_AUX_EN,
  103. RX0_EAR_EN,
  104. RX0_RX1_HPH_EN,
  105. };
  106. enum {
  107. WCD_ADC1 = 0,
  108. WCD_ADC2,
  109. WCD_ADC3,
  110. WCD_ADC4,
  111. ALLOW_BUCK_DISABLE,
  112. HPH_COMP_DELAY,
  113. HPH_PA_DELAY,
  114. AMIC2_BCS_ENABLE,
  115. WCD_SUPPLIES_LPM_MODE,
  116. WCD_ADC1_MODE,
  117. WCD_ADC2_MODE,
  118. WCD_ADC3_MODE,
  119. WCD_ADC4_MODE,
  120. WCD_AUX_EN,
  121. WCD_EAR_EN,
  122. };
  123. enum {
  124. SYS_USAGE_0,
  125. SYS_USAGE_1,
  126. SYS_USAGE_2,
  127. SYS_USAGE_3,
  128. SYS_USAGE_4,
  129. SYS_USAGE_5,
  130. SYS_USAGE_6,
  131. SYS_USAGE_7,
  132. SYS_USAGE_8,
  133. SYS_USAGE_9,
  134. SYS_USAGE_10,
  135. SYS_USAGE_11,
  136. SYS_USAGE_12,
  137. SYS_USAGE_NUM,
  138. };
  139. enum {
  140. NO_MICB_USED,
  141. MICB1,
  142. MICB2,
  143. MICB3,
  144. MICB_NUM,
  145. };
  146. enum {
  147. ADC_MODE_INVALID = 0,
  148. ADC_MODE_HIFI,
  149. ADC_MODE_NORMAL,
  150. ADC_MODE_LP,
  151. };
  152. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(analog_gain, 0, 3000);
  153. static int wcd9378_reset(struct device *dev);
  154. static int wcd9378_reset_low(struct device *dev);
  155. static void wcd9378_class_load(struct snd_soc_component *component);
  156. /* sys_usage:
  157. * rx0_rx1_hph_en,
  158. * rx0_ear_en, rx1_aux_en, rx2_aux_en, rx2_ear_en,
  159. * tx0_amic1_en, tx0_amic2_en, tx1_amic2_en, tx1_amic3_en,
  160. * tx2_amic1_en, tx2_amic4_en, tx1_for_jack, class_ab_en;
  161. */
  162. static const int sys_usage[SYS_USAGE_NUM] = {
  163. [SYS_USAGE_0] = 0x0c95, /*0b0 1100 1001 0101*/
  164. [SYS_USAGE_1] = 0x12a7, /*0b1 0010 1010 0111*/
  165. [SYS_USAGE_2] = 0x0c99, /*0b0 1100 1001 1001*/
  166. [SYS_USAGE_3] = 0x1aab, /*0b1 1010 1010 1011*/
  167. [SYS_USAGE_4] = 0x0894, /*0b0 1000 1001 0100*/
  168. [SYS_USAGE_5] = 0x11a6, /*0b1 0001 1010 0110*/
  169. [SYS_USAGE_6] = 0x0898, /*0b0 1000 1001 1000*/
  170. [SYS_USAGE_7] = 0x11ab, /*0b1 0001 1010 1011*/
  171. [SYS_USAGE_8] = 0x126a, /*0b1 0010 0110 1010*/
  172. [SYS_USAGE_9] = 0x116b, /*0b1 0001 0110 1011*/
  173. [SYS_USAGE_10] = 0x1ca7, /*0b1 1100 1010 0111*/
  174. [SYS_USAGE_11] = 0x1195, /*0b1 0001 1001 0101*/
  175. [SYS_USAGE_12] = 0x1296, /*0b1 0010 1001 0101*/
  176. };
  177. static const struct regmap_irq wcd9378_regmap_irqs[WCD9378_NUM_IRQS] = {
  178. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  179. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  180. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  181. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  182. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_SW_DET, 0, 0x10),
  183. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_OCP_INT, 0, 0x20),
  184. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_CNP_INT, 0, 0x40),
  185. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_OCP_INT, 0, 0x80),
  186. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_CNP_INT, 1, 0x01),
  187. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_CNP_INT, 1, 0x02),
  188. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_SCD_INT, 1, 0x04),
  189. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_CNP_INT, 1, 0x08),
  190. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_SCD_INT, 1, 0x10),
  191. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  192. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  193. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_PDM_WD_INT, 1, 0x80),
  194. REGMAP_IRQ_REG(WCD9378_IRQ_LDORT_SCD_INT, 2, 0x01),
  195. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  196. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  197. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  198. REGMAP_IRQ_REG(WCD9378_IRQ_SAPU_PROT_MODE_CHG, 2, 0x40),
  199. };
  200. static int wcd9378_handle_post_irq(void *data)
  201. {
  202. struct wcd9378_priv *wcd9378 = data;
  203. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  204. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, 0xff);
  205. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, 0xff);
  206. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, 0xff);
  207. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, &sts1);
  208. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, &sts2);
  209. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, &sts3);
  210. wcd9378->tx_swr_dev->slave_irq_pending =
  211. ((sts1 || sts2 || sts3) ? true : false);
  212. return IRQ_HANDLED;
  213. }
  214. static struct regmap_irq_chip wcd9378_regmap_irq_chip = {
  215. .name = "wcd9378",
  216. .irqs = wcd9378_regmap_irqs,
  217. .num_irqs = ARRAY_SIZE(wcd9378_regmap_irqs),
  218. .num_regs = 3,
  219. .status_base = SWRS_SCP_SDCA_INTSTAT_1,
  220. .unmask_base = SWRS_SCP_SDCA_INTMASK_1,
  221. .type_base = SWRS_SCP_SDCA_INTRTYPE_1,
  222. .ack_base = SWRS_SCP_SDCA_INTSTAT_1,
  223. .use_ack = 1,
  224. .runtime_pm = false,
  225. .handle_post_irq = wcd9378_handle_post_irq,
  226. .irq_drv_data = NULL,
  227. };
  228. static int wcd9378_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  229. {
  230. int ret = 0;
  231. int bank = 0;
  232. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  233. if (ret)
  234. return -EINVAL;
  235. return ((bank & 0x40) ? 1 : 0);
  236. }
  237. static int wcd9378_swr_reset_check(struct wcd9378_priv *wcd9378, int path)
  238. {
  239. if (((path == TX_PATH) &&
  240. (wcd9378->sys_usage_status & WCD_TX_SYS_USAGE_BIT_MASK)) ||
  241. ((path == RX_PATH) &&
  242. (wcd9378->sys_usage_status & WCD_RX_SYS_USAGE_BIT_MASK)))
  243. return false;
  244. return true;
  245. }
  246. static int wcd9378_swr_slvdev_datapath_control(struct device *dev,
  247. int path, bool enable)
  248. {
  249. struct wcd9378_priv *wcd9378 = NULL;
  250. struct swr_device *swr_dev = NULL;
  251. int bank = 0, ret = 0;
  252. u8 clk_rst = 0x00, scale_rst = 0x00;
  253. u8 swr_clk = 0, clk_scale = 0;
  254. u16 scale_reg = 0, scale_reg2 = 0;
  255. wcd9378 = dev_get_drvdata(dev);
  256. if (!wcd9378)
  257. return -EINVAL;
  258. if (path == RX_PATH) {
  259. swr_dev = wcd9378->rx_swr_dev;
  260. swr_clk = wcd9378->swr_base_clk;
  261. clk_scale = wcd9378->swr_clk_scale;
  262. } else {
  263. swr_dev = wcd9378->tx_swr_dev;
  264. swr_clk = SWR_BASECLK_19P2MHZ;
  265. clk_scale = SWR_CLKSCALE_DIV2;
  266. }
  267. bank = (wcd9378_swr_slv_get_current_bank(swr_dev,
  268. swr_dev->dev_num) ? 0 : 1);
  269. scale_reg = (bank ? SWRS_SCP_BUSCLOCK_SCALE_BANK1 :
  270. SWRS_SCP_BUSCLOCK_SCALE_BANK0);
  271. scale_reg2 = (!bank ? SWRS_SCP_BUSCLOCK_SCALE_BANK1 :
  272. SWRS_SCP_BUSCLOCK_SCALE_BANK0);
  273. if (enable) {
  274. swr_write(swr_dev, swr_dev->dev_num,
  275. SWRS_SCP_BASE_CLK_BASE, &swr_clk);
  276. swr_write(swr_dev, swr_dev->dev_num,
  277. scale_reg, &clk_scale);
  278. swr_write(swr_dev, swr_dev->dev_num,
  279. scale_reg2, &clk_scale);
  280. ret = swr_slvdev_datapath_control(swr_dev,
  281. swr_dev->dev_num, true);
  282. } else {
  283. if (wcd9378_swr_reset_check(wcd9378, path)) {
  284. swr_write(swr_dev, swr_dev->dev_num,
  285. SWRS_SCP_BASE_CLK_BASE, &clk_rst);
  286. swr_write(swr_dev, swr_dev->dev_num,
  287. scale_reg, &scale_rst);
  288. swr_write(swr_dev, swr_dev->dev_num,
  289. scale_reg2, &scale_rst);
  290. }
  291. ret = swr_slvdev_datapath_control(swr_dev,
  292. swr_dev->dev_num, false);
  293. }
  294. return ret;
  295. }
  296. static int wcd9378_init_reg(struct snd_soc_component *component)
  297. {
  298. struct wcd9378_priv *wcd9378 =
  299. snd_soc_component_get_drvdata(component);
  300. u32 val = 0;
  301. val = snd_soc_component_read(component, WCD9378_EFUSE_REG_16);
  302. if (!val)
  303. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  304. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  305. 0x03);
  306. else
  307. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  308. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  309. 0x01);
  310. /*0.9 Volts*/
  311. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  312. WCD9378_SLEEP_CTL_BG_CTL_MASK, 0x0E);
  313. /*BG_EN ENABLE*/
  314. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  315. WCD9378_SLEEP_CTL_BG_EN_MASK, 0x80);
  316. usleep_range(1000, 1010);
  317. /*LDOL_BG_SEL SLEEP_BG*/
  318. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  319. WCD9378_SLEEP_CTL_LDOL_BG_SEL_MASK, 0x40);
  320. usleep_range(1000, 1010);
  321. /*Start up analog master bias. Sequence cannot change*/
  322. /*VBG_FINE_ADJ 0.005 Volts*/
  323. snd_soc_component_update_bits(component, WCD9378_BIAS_VBG_FINE_ADJ,
  324. WCD9378_BIAS_VBG_FINE_ADJ_VBG_FINE_ADJ_MASK, 0xB0);
  325. /*ANALOG_BIAS_EN ENABLE*/
  326. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  327. WCD9378_ANA_BIAS_ANALOG_BIAS_EN_MASK, 0x80);
  328. /*PRECHRG_EN ENABLE*/
  329. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  330. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x40);
  331. usleep_range(10000, 10010);
  332. /*PRECHRG_EN DISABLE*/
  333. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  334. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x00);
  335. /*End Analog Master Bias enable*/
  336. /*ANA_TXSCBIAS_CLK_EN ENABLE*/
  337. snd_soc_component_update_bits(component, WCD9378_CDC_ANA_TX_CLK_CTL,
  338. WCD9378_CDC_ANA_TX_CLK_CTL_ANA_TXSCBIAS_CLK_EN_MASK, 0x01);
  339. /*SEQ_BYPASS ENABLE*/
  340. snd_soc_component_update_bits(component, WCD9378_TX_COM_TXFE_DIV_CTL,
  341. WCD9378_TX_COM_TXFE_DIV_CTL_SEQ_BYPASS_MASK, 0x80);
  342. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  343. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL0,
  344. WCD9378_PDM_WD_CTL0_TIME_OUT_SEL_PCM_MASK, 0x10);
  345. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  346. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL1,
  347. WCD9378_PDM_WD_CTL1_TIME_OUT_SEL_PCM_MASK, 0x10);
  348. /*IBIAS_LDO_DRIVER 5e-06*/
  349. snd_soc_component_update_bits(component, WCD9378_MICB1_TEST_CTL_2,
  350. WCD9378_MICB1_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  351. /*IBIAS_LDO_DRIVER 5e-06*/
  352. snd_soc_component_update_bits(component, WCD9378_MICB2_TEST_CTL_2,
  353. WCD9378_MICB2_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  354. /*IBIAS_LDO_DRIVER 5e-06*/
  355. snd_soc_component_update_bits(component, WCD9378_MICB3_TEST_CTL_2,
  356. WCD9378_MICB3_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  357. /*HD2_RES_DIV_CTL_L 82.77*/
  358. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L,
  359. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L_HD2_RES_DIV_CTL_L_MASK, 0x04);
  360. /*HD2_RES_DIV_CTL_R 82.77*/
  361. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R,
  362. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R_HD2_RES_DIV_CTL_R_MASK, 0x04);
  363. /*RDAC_GAINCTL 0.55*/
  364. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL,
  365. WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL_RDAC_GAINCTL_MASK, 0x50);
  366. /*HPH_UP_T0: 0.002*/
  367. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T0,
  368. WCD9378_HPH_UP_T0_HPH_UP_T0_MASK, 0x05);
  369. /*HPH_UP_T9: 0.002*/
  370. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T9,
  371. WCD9378_HPH_UP_T9_HPH_UP_T9_MASK, 0x05);
  372. /*HPH_DN_T0: 0.007*/
  373. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T0,
  374. WCD9378_HPH_DN_T0_HPH_DN_T0_MASK, 0x06);
  375. /*SM0 MB SEL:MB1*/
  376. snd_soc_component_update_bits(component, WCD9378_SM0_MB_SEL,
  377. WCD9378_SM0_MB_SEL_SM0_MB_SEL_MASK, 0x01);
  378. /*SM1 MB SEL:MB2*/
  379. snd_soc_component_update_bits(component, WCD9378_SM1_MB_SEL,
  380. WCD9378_SM1_MB_SEL_SM1_MB_SEL_MASK, 0x02);
  381. /*SM2 MB SEL:MB3*/
  382. snd_soc_component_update_bits(component, WCD9378_SM2_MB_SEL,
  383. WCD9378_SM2_MB_SEL_SM2_MB_SEL_MASK, 0x03);
  384. /*INIT SYS_USAGE*/
  385. snd_soc_component_update_bits(component,
  386. WCD9378_SYS_USAGE_CTRL,
  387. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  388. 0);
  389. wcd9378->sys_usage = 0;
  390. wcd9378_class_load(component);
  391. return 0;
  392. }
  393. static int wcd9378_set_port_params(struct snd_soc_component *component,
  394. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  395. u8 *ch_mask, u32 *ch_rate,
  396. u8 *port_type, u8 path)
  397. {
  398. int i, j;
  399. u8 num_ports = 0;
  400. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  401. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  402. switch (path) {
  403. case CODEC_RX:
  404. map = &wcd9378->rx_port_mapping;
  405. num_ports = wcd9378->num_rx_ports;
  406. break;
  407. case CODEC_TX:
  408. map = &wcd9378->tx_port_mapping;
  409. num_ports = wcd9378->num_tx_ports;
  410. break;
  411. default:
  412. dev_err(component->dev, "%s Invalid path selected %u\n",
  413. __func__, path);
  414. return -EINVAL;
  415. }
  416. for (i = 0; i <= num_ports; i++) {
  417. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  418. if ((*map)[i][j].slave_port_type == slv_prt_type)
  419. goto found;
  420. }
  421. }
  422. found:
  423. if (i > num_ports || j == MAX_CH_PER_PORT) {
  424. dev_err(component->dev, "%s Failed to find slave port for type %u\n",
  425. __func__, slv_prt_type);
  426. return -EINVAL;
  427. }
  428. *port_id = i;
  429. *num_ch = (*map)[i][j].num_ch;
  430. *ch_mask = (*map)[i][j].ch_mask;
  431. *ch_rate = (*map)[i][j].ch_rate;
  432. *port_type = (*map)[i][j].master_port_type;
  433. return 0;
  434. }
  435. static int wcd9378_parse_port_params(struct device *dev,
  436. char *prop, u8 path)
  437. {
  438. u32 *dt_array, map_size, max_uc;
  439. int ret = 0;
  440. u32 cnt = 0;
  441. u32 i, j;
  442. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  443. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  444. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  445. switch (path) {
  446. case CODEC_TX:
  447. map = &wcd9378->tx_port_params;
  448. map_uc = &wcd9378->swr_tx_port_params;
  449. break;
  450. default:
  451. ret = -EINVAL;
  452. goto err_port_map;
  453. }
  454. if (!of_find_property(dev->of_node, prop,
  455. &map_size)) {
  456. dev_err(dev, "missing port mapping prop %s\n", prop);
  457. ret = -EINVAL;
  458. goto err_port_map;
  459. }
  460. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  461. if (max_uc != SWR_UC_MAX) {
  462. dev_err(dev, "%s: port params not provided for all usecases\n",
  463. __func__);
  464. ret = -EINVAL;
  465. goto err_port_map;
  466. }
  467. dt_array = kzalloc(map_size, GFP_KERNEL);
  468. if (!dt_array) {
  469. ret = -ENOMEM;
  470. goto err_alloc;
  471. }
  472. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  473. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  474. if (ret) {
  475. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  476. __func__, prop);
  477. goto err_pdata_fail;
  478. }
  479. for (i = 0; i < max_uc; i++) {
  480. for (j = 0; j < SWR_NUM_PORTS; j++) {
  481. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  482. (*map)[i][j].offset1 = dt_array[cnt];
  483. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  484. }
  485. (*map_uc)[i].pp = &(*map)[i][0];
  486. }
  487. kfree(dt_array);
  488. return 0;
  489. err_pdata_fail:
  490. kfree(dt_array);
  491. err_alloc:
  492. err_port_map:
  493. return ret;
  494. }
  495. static int wcd9378_parse_port_mapping(struct device *dev,
  496. char *prop, u8 path)
  497. {
  498. u32 *dt_array, map_size, map_length;
  499. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  500. u32 slave_port_type, master_port_type;
  501. u32 i, ch_iter = 0;
  502. int ret = 0;
  503. u8 *num_ports = NULL;
  504. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  505. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  506. switch (path) {
  507. case CODEC_RX:
  508. map = &wcd9378->rx_port_mapping;
  509. num_ports = &wcd9378->num_rx_ports;
  510. break;
  511. case CODEC_TX:
  512. map = &wcd9378->tx_port_mapping;
  513. num_ports = &wcd9378->num_tx_ports;
  514. break;
  515. default:
  516. dev_err(dev, "%s Invalid path selected %u\n",
  517. __func__, path);
  518. return -EINVAL;
  519. }
  520. if (!of_find_property(dev->of_node, prop,
  521. &map_size)) {
  522. dev_err(dev, "missing port mapping prop %s\n", prop);
  523. ret = -EINVAL;
  524. goto err_port_map;
  525. }
  526. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  527. dt_array = kzalloc(map_size, GFP_KERNEL);
  528. if (!dt_array) {
  529. ret = -ENOMEM;
  530. goto err_alloc;
  531. }
  532. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  533. NUM_SWRS_DT_PARAMS * map_length);
  534. if (ret) {
  535. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  536. __func__, prop);
  537. goto err_pdata_fail;
  538. }
  539. for (i = 0; i < map_length; i++) {
  540. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  541. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  542. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  543. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  544. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  545. if (port_num != old_port_num)
  546. ch_iter = 0;
  547. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  548. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  549. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  550. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  551. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  552. old_port_num = port_num;
  553. }
  554. *num_ports = port_num;
  555. kfree(dt_array);
  556. return 0;
  557. err_pdata_fail:
  558. kfree(dt_array);
  559. err_alloc:
  560. err_port_map:
  561. return ret;
  562. }
  563. static int wcd9378_tx_connect_port(struct snd_soc_component *component,
  564. u8 slv_port_type, int clk_rate,
  565. u8 enable)
  566. {
  567. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  568. u8 port_id, num_ch, ch_mask;
  569. u8 ch_type = 0;
  570. u32 ch_rate;
  571. int slave_ch_idx;
  572. u8 num_port = 1;
  573. int ret = 0;
  574. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  575. &num_ch, &ch_mask, &ch_rate,
  576. &ch_type, CODEC_TX);
  577. if (ret)
  578. return ret;
  579. if (clk_rate)
  580. ch_rate = clk_rate;
  581. slave_ch_idx = wcd9378_slave_get_slave_ch_val(slv_port_type);
  582. if (slave_ch_idx != -EINVAL)
  583. ch_type = wcd9378->tx_master_ch_map[slave_ch_idx];
  584. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  585. __func__, slave_ch_idx, ch_type);
  586. if (enable)
  587. ret = swr_connect_port(wcd9378->tx_swr_dev, &port_id,
  588. num_port, &ch_mask, &ch_rate,
  589. &num_ch, &ch_type);
  590. else
  591. ret = swr_disconnect_port(wcd9378->tx_swr_dev, &port_id,
  592. num_port, &ch_mask, &ch_type);
  593. return ret;
  594. }
  595. static int wcd9378_rx_connect_port(struct snd_soc_component *component,
  596. u8 slv_port_type, u8 enable)
  597. {
  598. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  599. u8 port_id, num_ch, ch_mask, port_type;
  600. u32 ch_rate;
  601. u8 num_port = 1;
  602. int ret = 0;
  603. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  604. &num_ch, &ch_mask, &ch_rate,
  605. &port_type, CODEC_RX);
  606. if (ret)
  607. return ret;
  608. if (enable)
  609. ret = swr_connect_port(wcd9378->rx_swr_dev, &port_id,
  610. num_port, &ch_mask, &ch_rate,
  611. &num_ch, &port_type);
  612. else
  613. ret = swr_disconnect_port(wcd9378->rx_swr_dev, &port_id,
  614. num_port, &ch_mask, &port_type);
  615. return ret;
  616. }
  617. static int wcd9378_enable_clsh(struct snd_soc_dapm_widget *w,
  618. struct snd_kcontrol *kcontrol,
  619. int event)
  620. {
  621. struct snd_soc_component *component =
  622. snd_soc_dapm_to_component(w->dapm);
  623. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  624. int mode = wcd9378->hph_mode;
  625. int ret = 0;
  626. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  627. w->name, event);
  628. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  629. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  630. wcd9378_rx_connect_port(component, CLSH,
  631. SND_SOC_DAPM_EVENT_ON(event));
  632. }
  633. if (SND_SOC_DAPM_EVENT_OFF(event))
  634. ret = wcd9378_swr_slvdev_datapath_control(wcd9378->dev,
  635. RX_PATH, false);
  636. return ret;
  637. }
  638. static int wcd9378_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  639. struct snd_kcontrol *kcontrol,
  640. int event)
  641. {
  642. struct snd_soc_component *component =
  643. snd_soc_dapm_to_component(w->dapm);
  644. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  645. u32 dmic_clk_reg, dmic_clk_en_reg;
  646. s32 *dmic_clk_cnt;
  647. u8 dmic_ctl_shift = 0;
  648. u8 dmic_clk_shift = 0;
  649. u8 dmic_clk_mask = 0;
  650. u32 dmic2_left_en = 0;
  651. int ret = 0;
  652. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  653. w->name, event);
  654. switch (w->shift) {
  655. case 0:
  656. case 1:
  657. dmic_clk_cnt = &(wcd9378->dmic_0_1_clk_cnt);
  658. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  659. dmic_clk_en_reg = WCD9378_CDC_DMIC1_CTL;
  660. dmic_clk_mask = 0x0F;
  661. dmic_clk_shift = 0x00;
  662. dmic_ctl_shift = 0x00;
  663. break;
  664. case 2:
  665. dmic2_left_en = WCD9378_CDC_DMIC2_CTL;
  666. fallthrough;
  667. case 3:
  668. dmic_clk_cnt = &(wcd9378->dmic_2_3_clk_cnt);
  669. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  670. dmic_clk_en_reg = WCD9378_CDC_DMIC2_CTL;
  671. dmic_clk_mask = 0xF0;
  672. dmic_clk_shift = 0x04;
  673. dmic_ctl_shift = 0x01;
  674. break;
  675. case 4:
  676. case 5:
  677. dmic_clk_cnt = &(wcd9378->dmic_4_5_clk_cnt);
  678. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_3_4;
  679. dmic_clk_en_reg = WCD9378_CDC_DMIC3_CTL;
  680. dmic_clk_mask = 0x0F;
  681. dmic_clk_shift = 0x00;
  682. dmic_ctl_shift = 0x02;
  683. break;
  684. default:
  685. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  686. __func__);
  687. return -EINVAL;
  688. };
  689. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  690. __func__, event, (w->shift + 1), *dmic_clk_cnt);
  691. switch (event) {
  692. case SND_SOC_DAPM_PRE_PMU:
  693. snd_soc_component_update_bits(component,
  694. WCD9378_CDC_AMIC_CTL,
  695. (0x01 << dmic_ctl_shift), 0x00);
  696. /* 250us sleep as per HW requirement */
  697. usleep_range(250, 260);
  698. if (dmic2_left_en)
  699. snd_soc_component_update_bits(component,
  700. dmic2_left_en, 0x80, 0x80);
  701. /* Setting DMIC clock rate to 2.4MHz */
  702. snd_soc_component_update_bits(component,
  703. dmic_clk_reg, dmic_clk_mask,
  704. (0x03 << dmic_clk_shift));
  705. snd_soc_component_update_bits(component,
  706. dmic_clk_en_reg, 0x08, 0x08);
  707. /* enable clock scaling */
  708. snd_soc_component_update_bits(component,
  709. WCD9378_CDC_DMIC_CTL, 0x06, 0x06);
  710. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  711. wcd9378->tx_swr_dev->dev_num,
  712. true);
  713. break;
  714. case SND_SOC_DAPM_POST_PMD:
  715. wcd9378_tx_connect_port(component, DMIC0 + (w->shift), 0,
  716. false);
  717. snd_soc_component_update_bits(component,
  718. WCD9378_CDC_AMIC_CTL,
  719. (0x01 << dmic_ctl_shift),
  720. (0x01 << dmic_ctl_shift));
  721. if (dmic2_left_en)
  722. snd_soc_component_update_bits(component,
  723. dmic2_left_en, 0x80, 0x00);
  724. snd_soc_component_update_bits(component,
  725. dmic_clk_en_reg, 0x08, 0x00);
  726. break;
  727. };
  728. return ret;
  729. }
  730. /*
  731. * wcd9378_get_micb_vout_ctl_val: converts micbias from volts to register value
  732. * @micb_mv: micbias in mv
  733. *
  734. * return register value converted
  735. */
  736. int wcd9378_get_micb_vout_ctl_val(u32 micb_mv)
  737. {
  738. /* min micbias voltage is 1V and maximum is 2.85V */
  739. if (micb_mv < 1000 || micb_mv > 2850) {
  740. pr_err("%s: unsupported micbias voltage\n", __func__);
  741. return -EINVAL;
  742. }
  743. return (micb_mv - 1000) / 50;
  744. }
  745. EXPORT_SYMBOL_GPL(wcd9378_get_micb_vout_ctl_val);
  746. /*
  747. * wcd9378_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  748. * @component: handle to snd_soc_component *
  749. * @req_volt: micbias voltage to be set
  750. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  751. *
  752. * return 0 if adjustment is success or error code in case of failure
  753. */
  754. static int wcd9378_micb_table_value_set(struct snd_soc_component *component,
  755. u32 micb_mv, int micb_num)
  756. {
  757. int vcout_ctl;
  758. switch (micb_mv) {
  759. case 2200:
  760. return MICB_USAGE_VAL_2P2V;
  761. case 2700:
  762. return MICB_USAGE_VAL_2P7V;
  763. case 2800:
  764. return MICB_USAGE_VAL_2P8V;
  765. default:
  766. vcout_ctl = wcd9378_get_micb_vout_ctl_val(micb_mv);
  767. if (micb_num == MIC_BIAS_1) {
  768. snd_soc_component_update_bits(component,
  769. WCD9378_MICB_REMAP_TABLE_VAL_3,
  770. WCD9378_MICB_REMAP_TABLE_VAL_3_MICB_REMAP_TABLE_VAL_3_MASK,
  771. vcout_ctl);
  772. return MICB_USAGE_VAL_MICB1_TABLE_VAL;
  773. } else if (micb_num == MIC_BIAS_2) {
  774. snd_soc_component_update_bits(component,
  775. WCD9378_MICB_REMAP_TABLE_VAL_4,
  776. WCD9378_MICB_REMAP_TABLE_VAL_4_MICB_REMAP_TABLE_VAL_4_MASK,
  777. vcout_ctl);
  778. return MICB_USAGE_VAL_MICB2_TABLE_VAL;
  779. } else if (micb_num == MIC_BIAS_3) {
  780. snd_soc_component_update_bits(component,
  781. WCD9378_MICB_REMAP_TABLE_VAL_5,
  782. WCD9378_MICB_REMAP_TABLE_VAL_5_MICB_REMAP_TABLE_VAL_5_MASK,
  783. vcout_ctl);
  784. return MICB_USAGE_VAL_MICB3_TABLE_VAL;
  785. }
  786. }
  787. return 0;
  788. }
  789. static int wcd9378_micb_usage_value_convert(struct snd_soc_component *component,
  790. u32 micb_mv, int micb_num)
  791. {
  792. switch (micb_mv) {
  793. case 0:
  794. return MICB_USAGE_VAL_PULL_DOWN;
  795. case 1200:
  796. return MICB_USAGE_VAL_1P2V;
  797. case 1800:
  798. return MICB_USAGE_VAL_1P8VORPULLUP;
  799. case 2500:
  800. return MICB_USAGE_VAL_2P5V;
  801. case 2750:
  802. return MICB_USAGE_VAL_2P75V;
  803. default:
  804. return wcd9378_micb_table_value_set(component, micb_mv, micb_num);
  805. }
  806. return MICB_USAGE_VAL_DISABLE;
  807. }
  808. int wcd9378_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  809. int req_volt, int micb_num)
  810. {
  811. struct wcd9378_priv *wcd9378 =
  812. snd_soc_component_get_drvdata(component);
  813. int micb_usage = 0, micb_mask = 0, req_vout_ctl = 0;
  814. if (wcd9378 == NULL) {
  815. dev_err(component->dev,
  816. "%s: wcd9378 private data is NULL\n", __func__);
  817. return -EINVAL;
  818. }
  819. switch (micb_num) {
  820. case MIC_BIAS_1:
  821. micb_usage = WCD9378_IT11_USAGE;
  822. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  823. break;
  824. case MIC_BIAS_2:
  825. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  826. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  827. break;
  828. case MIC_BIAS_3:
  829. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  830. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  831. break;
  832. default:
  833. dev_err(component->dev,
  834. "%s: wcd9378 private data is NULL\n", __func__);
  835. break;
  836. }
  837. mutex_lock(&wcd9378->micb_lock);
  838. req_vout_ctl =
  839. wcd9378_micb_usage_value_convert(component, req_volt, micb_num);
  840. snd_soc_component_update_bits(component,
  841. micb_usage, micb_mask, req_vout_ctl);
  842. if (micb_num == MIC_BIAS_2) {
  843. dev_err(component->dev,
  844. "%s: sj micbias set\n", __func__);
  845. snd_soc_component_update_bits(component,
  846. WCD9378_IT31_MICB,
  847. WCD9378_IT31_MICB_IT31_MICB_MASK,
  848. req_vout_ctl);
  849. wcd9378->curr_micbias2 = req_volt;
  850. }
  851. mutex_unlock(&wcd9378->micb_lock);
  852. return 0;
  853. }
  854. EXPORT_SYMBOL_GPL(wcd9378_mbhc_micb_adjust_voltage);
  855. void wcd9378_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  856. bool bcs_disable)
  857. {
  858. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  859. if (wcd9378->update_wcd_event) {
  860. if (bcs_disable)
  861. wcd9378->update_wcd_event(wcd9378->handle,
  862. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  863. else
  864. wcd9378->update_wcd_event(wcd9378->handle,
  865. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  866. }
  867. }
  868. static int wcd9378_get_clk_rate(int mode)
  869. {
  870. int rate;
  871. switch (mode) {
  872. case ADC_MODE_LP:
  873. rate = SWR_CLK_RATE_4P8MHZ;
  874. break;
  875. case ADC_MODE_INVALID:
  876. case ADC_MODE_NORMAL:
  877. case ADC_MODE_HIFI:
  878. default:
  879. rate = SWR_CLK_RATE_9P6MHZ;
  880. break;
  881. }
  882. pr_debug("%s: mode: %d, rate: %d\n", __func__, mode, rate);
  883. return rate;
  884. }
  885. static int wcd9378_get_adc_mode_val(int mode)
  886. {
  887. int ret = 0;
  888. switch (mode) {
  889. case ADC_MODE_INVALID:
  890. case ADC_MODE_NORMAL:
  891. ret = ADC_MODE_VAL_NORMAL;
  892. break;
  893. case ADC_MODE_HIFI:
  894. ret = ADC_MODE_VAL_HIFI;
  895. break;
  896. case ADC_MODE_LP:
  897. ret = ADC_MODE_VAL_LP;
  898. break;
  899. default:
  900. ret = -EINVAL;
  901. pr_err("%s: invalid ADC mode value %d\n", __func__, mode);
  902. break;
  903. }
  904. return ret;
  905. }
  906. static int wcd9378_sys_usage_auto_udpate(struct snd_soc_component *component,
  907. int sys_usage_bit, bool set_enable)
  908. {
  909. struct wcd9378_priv *wcd9378 =
  910. snd_soc_component_get_drvdata(component);
  911. int i = 0;
  912. dev_dbg(component->dev,
  913. "%s: enter, current sys_usage: %d, sys_usage_status: 0x%x, sys_usage_bit: %d, set_enable: %d\n",
  914. __func__, wcd9378->sys_usage,
  915. wcd9378->sys_usage_status,
  916. sys_usage_bit, set_enable);
  917. mutex_lock(&wcd9378->sys_usage_lock);
  918. if (set_enable) {
  919. set_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  920. if ((sys_usage[wcd9378->sys_usage] &
  921. wcd9378->sys_usage_status) == wcd9378->sys_usage_status)
  922. goto exit;
  923. for (i = 0; i < SYS_USAGE_NUM; i++) {
  924. if ((sys_usage[i] & wcd9378->sys_usage_status)
  925. == wcd9378->sys_usage_status) {
  926. snd_soc_component_update_bits(component,
  927. WCD9378_SYS_USAGE_CTRL,
  928. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  929. i);
  930. wcd9378->sys_usage = i;
  931. dev_dbg(component->dev, "%s: update sys_usage: %d\n",
  932. __func__, wcd9378->sys_usage);
  933. goto exit;
  934. }
  935. }
  936. dev_dbg(component->dev, "%s: cannot find sys_usage\n",
  937. __func__);
  938. } else {
  939. clear_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  940. }
  941. exit:
  942. mutex_unlock(&wcd9378->sys_usage_lock);
  943. return 0;
  944. }
  945. static int wcd9378_sys_usage_bit_get(
  946. struct snd_soc_component *component, u32 w_shift,
  947. int *sys_usage_bit, int event)
  948. {
  949. struct wcd9378_priv *wcd9378 =
  950. snd_soc_component_get_drvdata(component);
  951. dev_dbg(component->dev, "%s: wshift: %d event: %d\n", __func__,
  952. w_shift, event);
  953. switch (event) {
  954. case SND_SOC_DAPM_PRE_PMU:
  955. switch (w_shift) {
  956. case ADC1:
  957. if ((snd_soc_component_read(component,
  958. WCD9378_TX_NEW_TX_CH12_MUX) &
  959. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x01) {
  960. *sys_usage_bit = TX0_AMIC1_EN;
  961. } else if ((snd_soc_component_read(component,
  962. WCD9378_TX_NEW_TX_CH12_MUX) &
  963. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x02) {
  964. *sys_usage_bit = TX0_AMIC2_EN;
  965. } else {
  966. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  967. __func__);
  968. return -EINVAL;
  969. }
  970. break;
  971. case ADC2:
  972. if ((snd_soc_component_read(component,
  973. WCD9378_TX_NEW_TX_CH12_MUX) &
  974. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  975. *sys_usage_bit = TX1_AMIC2_EN;
  976. } else if ((snd_soc_component_read(component,
  977. WCD9378_TX_NEW_TX_CH12_MUX) &
  978. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x18) {
  979. *sys_usage_bit = TX1_AMIC3_EN;
  980. } else {
  981. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  982. __func__);
  983. return -EINVAL;
  984. }
  985. break;
  986. case ADC3:
  987. if ((snd_soc_component_read(component,
  988. WCD9378_TX_NEW_TX_CH34_MUX) &
  989. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_MASK) == 0x01) {
  990. *sys_usage_bit = TX2_AMIC1_EN;
  991. } else if ((snd_soc_component_read(component,
  992. WCD9378_TX_NEW_TX_CH34_MUX) &
  993. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_MASK) == 0x03) {
  994. *sys_usage_bit = TX2_AMIC4_EN;
  995. } else {
  996. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  997. __func__);
  998. return -EINVAL;
  999. }
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. break;
  1005. case SND_SOC_DAPM_POST_PMD:
  1006. switch (w_shift) {
  1007. case ADC1:
  1008. if (test_bit(TX0_AMIC1_EN, &wcd9378->sys_usage_status))
  1009. *sys_usage_bit = TX0_AMIC1_EN;
  1010. if (test_bit(TX0_AMIC2_EN, &wcd9378->sys_usage_status))
  1011. *sys_usage_bit = TX0_AMIC2_EN;
  1012. break;
  1013. case ADC2:
  1014. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1015. *sys_usage_bit = TX1_AMIC2_EN;
  1016. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status))
  1017. *sys_usage_bit = TX1_AMIC3_EN;
  1018. break;
  1019. case ADC3:
  1020. if (test_bit(TX2_AMIC1_EN, &wcd9378->sys_usage_status))
  1021. *sys_usage_bit = TX2_AMIC1_EN;
  1022. if (test_bit(TX2_AMIC4_EN, &wcd9378->sys_usage_status))
  1023. *sys_usage_bit = TX2_AMIC4_EN;
  1024. break;
  1025. default:
  1026. break;
  1027. }
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. dev_dbg(component->dev, "%s: done, event: %d, sys_usage_bit: %d\n",
  1033. __func__, event, *sys_usage_bit);
  1034. return 0;
  1035. }
  1036. static int wcd9378_tx_sequencer_enable(struct snd_soc_dapm_widget *w,
  1037. struct snd_kcontrol *kcontrol, int event)
  1038. {
  1039. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1040. struct wcd9378_priv *wcd9378 =
  1041. snd_soc_component_get_drvdata(component);
  1042. int mode_val = 0, bank = 0, ret = 0, rate = 0;
  1043. int act_ps = 0, sys_usage_bit = 0;
  1044. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->tx_swr_dev,
  1045. wcd9378->tx_swr_dev->dev_num) ? 0 : 1);
  1046. dev_dbg(component->dev, "%s wname: %s wshift: %d event: %d\n", __func__,
  1047. w->name, w->shift, event);
  1048. ret = wcd9378_sys_usage_bit_get(component, w->shift, &sys_usage_bit, event);
  1049. if (ret < 0)
  1050. return ret;
  1051. switch (event) {
  1052. case SND_SOC_DAPM_PRE_PMU:
  1053. /*Update sys_usage*/
  1054. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, true);
  1055. mode_val = wcd9378_get_adc_mode_val(wcd9378->tx_mode[w->shift - ADC1]);
  1056. if (mode_val < 0) {
  1057. dev_dbg(component->dev,
  1058. "%s: invalid mode, setting to normal mode\n",
  1059. __func__);
  1060. mode_val = ADC_MODE_VAL_NORMAL;
  1061. }
  1062. rate = wcd9378_get_clk_rate(wcd9378->tx_mode[w->shift - ADC1]);
  1063. if (w->shift == ADC2 && !((snd_soc_component_read(component,
  1064. WCD9378_TX_NEW_TX_CH12_MUX) &
  1065. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10)) {
  1066. if (!wcd9378->bcs_dis) {
  1067. wcd9378_tx_connect_port(component, MBHC,
  1068. SWR_CLK_RATE_4P8MHZ, true);
  1069. set_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1070. }
  1071. }
  1072. set_bit(w->shift - ADC1, &wcd9378->status_mask);
  1073. wcd9378_tx_connect_port(component, w->shift, rate,
  1074. true);
  1075. switch (w->shift) {
  1076. case ADC1:
  1077. /*SMP MIC0 IT11 USAGE SET*/
  1078. snd_soc_component_update_bits(component, WCD9378_IT11_USAGE,
  1079. WCD9378_IT11_USAGE_IT11_USAGE_MASK, mode_val);
  1080. /*Hold TXFE in Initialization During Startup*/
  1081. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1082. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x40);
  1083. /*Power up TX0 sequencer*/
  1084. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1085. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1086. break;
  1087. case ADC2:
  1088. /*Check if amic2 is connected to ADC2 MUX*/
  1089. if ((snd_soc_component_read(component,
  1090. WCD9378_TX_NEW_TX_CH12_MUX) &
  1091. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  1092. /*SMP JACK IT31 USAGE SET*/
  1093. snd_soc_component_update_bits(component,
  1094. WCD9378_IT31_USAGE,
  1095. WCD9378_IT31_USAGE_IT31_USAGE_MASK, mode_val);
  1096. /*Power up TX1 sequencer*/
  1097. snd_soc_component_update_bits(component,
  1098. WCD9378_PDE34_REQ_PS,
  1099. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x00);
  1100. } else {
  1101. snd_soc_component_update_bits(component,
  1102. WCD9378_SMP_MIC_CTRL1_IT11_USAGE,
  1103. WCD9378_SMP_MIC_CTRL1_IT11_USAGE_IT11_USAGE_MASK,
  1104. mode_val);
  1105. /*Hold TXFE in Initialization During Startup*/
  1106. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1107. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x20);
  1108. /*Power up TX1 sequencer*/
  1109. snd_soc_component_update_bits(component,
  1110. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1111. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1112. 0x00);
  1113. }
  1114. break;
  1115. case ADC3:
  1116. /*SMP MIC2 IT11 USAGE SET*/
  1117. snd_soc_component_update_bits(component,
  1118. WCD9378_SMP_MIC_CTRL2_IT11_USAGE,
  1119. WCD9378_SMP_MIC_CTRL2_IT11_USAGE_IT11_USAGE_MASK,
  1120. mode_val);
  1121. /*Hold TXFE in Initialization During Startup*/
  1122. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1123. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x40);
  1124. /*Power up TX2 sequencer*/
  1125. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1126. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1127. break;
  1128. default:
  1129. break;
  1130. }
  1131. /*default delay 800us*/
  1132. usleep_range(800, 810);
  1133. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, TX_PATH, true);
  1134. switch (w->shift) {
  1135. case ADC1:
  1136. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1137. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1138. act_ps = snd_soc_component_read(component, WCD9378_PDE11_ACT_PS);
  1139. if (act_ps)
  1140. dev_dbg(component->dev,
  1141. "%s: TX0 sequencer power on failed\n", __func__);
  1142. else
  1143. dev_dbg(component->dev,
  1144. "%s: TX0 sequencer power on success\n", __func__);
  1145. break;
  1146. case ADC2:
  1147. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1148. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x00);
  1149. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1150. act_ps = snd_soc_component_read(component,
  1151. WCD9378_PDE34_ACT_PS);
  1152. else
  1153. act_ps = snd_soc_component_read(component,
  1154. WCD9378_SMP_MIC_CTRL1_PDE11_ACT_PS);
  1155. if (act_ps)
  1156. dev_dbg(component->dev,
  1157. "%s: TX1 sequencer power on failed\n", __func__);
  1158. else
  1159. dev_dbg(component->dev,
  1160. "%s: TX1 sequencer power on success\n", __func__);
  1161. break;
  1162. case ADC3:
  1163. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1164. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1165. act_ps = snd_soc_component_read(component,
  1166. WCD9378_SMP_MIC_CTRL2_PDE11_ACT_PS);
  1167. if (act_ps)
  1168. dev_dbg(component->dev,
  1169. "%s: TX2 sequencer power on failed\n", __func__);
  1170. else
  1171. dev_dbg(component->dev,
  1172. "%s: TX2 sequencer power on success\n", __func__);
  1173. break;
  1174. };
  1175. break;
  1176. case SND_SOC_DAPM_POST_PMD:
  1177. wcd9378_tx_connect_port(component, w->shift, 0, false);
  1178. if (w->shift == ADC2 &&
  1179. test_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask)) {
  1180. wcd9378_tx_connect_port(component, MBHC, 0,
  1181. false);
  1182. clear_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1183. }
  1184. switch (w->shift) {
  1185. case ADC1:
  1186. /*Normal TXFE Startup*/
  1187. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1188. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1189. /*tear down TX0 sequencer*/
  1190. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1191. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1192. break;
  1193. case ADC2:
  1194. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1195. /*tear down TX1 sequencer*/
  1196. snd_soc_component_update_bits(component, WCD9378_PDE34_REQ_PS,
  1197. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x03);
  1198. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status)) {
  1199. /*Normal TXFE Startup*/
  1200. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1201. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1202. /*tear down TX1 sequencer*/
  1203. snd_soc_component_update_bits(component,
  1204. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1205. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1206. 0x03);
  1207. }
  1208. break;
  1209. case ADC3:
  1210. /*Normal TXFE Startup*/
  1211. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1212. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1213. /*tear down TX2 sequencer*/
  1214. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1215. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1216. break;
  1217. default:
  1218. break;
  1219. }
  1220. /*default delay 800us*/
  1221. usleep_range(800, 810);
  1222. /*Disable sys_usage_status*/
  1223. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, false);
  1224. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, TX_PATH, false);
  1225. break;
  1226. default:
  1227. break;
  1228. }
  1229. return ret;
  1230. }
  1231. static int wcd9378_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1232. struct snd_kcontrol *kcontrol,
  1233. int event)
  1234. {
  1235. struct snd_soc_component *component =
  1236. snd_soc_dapm_to_component(w->dapm);
  1237. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1238. int ret = 0;
  1239. switch (event) {
  1240. case SND_SOC_DAPM_PRE_PMU:
  1241. wcd9378_tx_connect_port(component, w->shift,
  1242. SWR_CLK_RATE_2P4MHZ, true);
  1243. break;
  1244. case SND_SOC_DAPM_POST_PMD:
  1245. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1246. wcd9378->tx_swr_dev->dev_num,
  1247. false);
  1248. break;
  1249. };
  1250. return ret;
  1251. }
  1252. static int wcd9378_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  1253. struct snd_kcontrol *kcontrol,
  1254. int event)
  1255. {
  1256. struct snd_soc_component *component =
  1257. snd_soc_dapm_to_component(w->dapm);
  1258. int micb_num = 0;
  1259. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1260. __func__, w->name, event);
  1261. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  1262. micb_num = MIC_BIAS_1;
  1263. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  1264. micb_num = MIC_BIAS_2;
  1265. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  1266. micb_num = MIC_BIAS_3;
  1267. else
  1268. return -EINVAL;
  1269. switch (event) {
  1270. case SND_SOC_DAPM_PRE_PMU:
  1271. wcd9378_micbias_control(component, micb_num,
  1272. MICB_ENABLE, true);
  1273. break;
  1274. case SND_SOC_DAPM_POST_PMU:
  1275. usleep_range(1000, 1100);
  1276. break;
  1277. case SND_SOC_DAPM_POST_PMD:
  1278. wcd9378_micbias_control(component, micb_num,
  1279. MICB_DISABLE, true);
  1280. break;
  1281. };
  1282. return 0;
  1283. }
  1284. static int wcd9378_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  1285. struct snd_kcontrol *kcontrol,
  1286. int event)
  1287. {
  1288. struct snd_soc_component *component =
  1289. snd_soc_dapm_to_component(w->dapm);
  1290. int micb_num = 0;
  1291. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1292. __func__, w->name, event);
  1293. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  1294. micb_num = MIC_BIAS_1;
  1295. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  1296. micb_num = MIC_BIAS_2;
  1297. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  1298. micb_num = MIC_BIAS_3;
  1299. else
  1300. return -EINVAL;
  1301. switch (event) {
  1302. case SND_SOC_DAPM_PRE_PMU:
  1303. wcd9378_micbias_control(component, micb_num,
  1304. MICB_PULLUP_ENABLE, true);
  1305. break;
  1306. case SND_SOC_DAPM_POST_PMU:
  1307. usleep_range(1000, 1100);
  1308. break;
  1309. case SND_SOC_DAPM_POST_PMD:
  1310. wcd9378_micbias_control(component, micb_num,
  1311. MICB_PULLUP_DISABLE, true);
  1312. break;
  1313. };
  1314. return 0;
  1315. }
  1316. /*
  1317. * wcd9378_soc_get_mbhc: get wcd9378_mbhc handle of corresponding component
  1318. * @component: handle to snd_soc_component *
  1319. *
  1320. * return wcd9378_mbhc handle or error code in case of failure
  1321. */
  1322. struct wcd9378_mbhc *wcd9378_soc_get_mbhc(struct snd_soc_component *component)
  1323. {
  1324. struct wcd9378_priv *wcd9378;
  1325. if (!component) {
  1326. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  1327. return NULL;
  1328. }
  1329. wcd9378 = snd_soc_component_get_drvdata(component);
  1330. if (!wcd9378) {
  1331. pr_err_ratelimited("%s: wcd9378 is NULL\n", __func__);
  1332. return NULL;
  1333. }
  1334. return wcd9378->mbhc;
  1335. }
  1336. EXPORT_SYMBOL_GPL(wcd9378_soc_get_mbhc);
  1337. static int wcd9378_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  1338. struct snd_kcontrol *kcontrol,
  1339. int event)
  1340. {
  1341. struct snd_soc_component *component =
  1342. snd_soc_dapm_to_component(w->dapm);
  1343. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1344. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1345. w->name, event);
  1346. switch (event) {
  1347. case SND_SOC_DAPM_PRE_PMU:
  1348. /*OCP FSM EN*/
  1349. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1350. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  1351. /*SCD OP EN*/
  1352. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1353. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  1354. /*HPHL ENABLE*/
  1355. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1356. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1357. /*OPAMP_CHOP_CLK DISABLE*/
  1358. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  1359. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  1360. wcd9378_rx_connect_port(component, HPH_L, true);
  1361. if (wcd9378->comp1_enable) {
  1362. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1363. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x02);
  1364. wcd9378_rx_connect_port(component, COMP_L, true);
  1365. }
  1366. break;
  1367. case SND_SOC_DAPM_POST_PMD:
  1368. /*OCP FSM DISABLE*/
  1369. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1370. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x00);
  1371. /*SCD OP DISABLE*/
  1372. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1373. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x00);
  1374. /*HPHL DISABLE*/
  1375. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1376. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1377. wcd9378_rx_connect_port(component, HPH_L, false);
  1378. if (wcd9378->comp1_enable) {
  1379. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1380. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x00);
  1381. wcd9378_rx_connect_port(component, COMP_L, false);
  1382. }
  1383. break;
  1384. default:
  1385. break;
  1386. };
  1387. return 0;
  1388. }
  1389. static int wcd9378_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  1390. struct snd_kcontrol *kcontrol,
  1391. int event)
  1392. {
  1393. struct snd_soc_component *component =
  1394. snd_soc_dapm_to_component(w->dapm);
  1395. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1396. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1397. w->name, event);
  1398. switch (event) {
  1399. case SND_SOC_DAPM_PRE_PMU:
  1400. /*OCP FSM EN*/
  1401. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1402. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  1403. /*SCD OP EN*/
  1404. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1405. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  1406. /*HPHR ENABLE*/
  1407. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1408. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1409. /*OPAMP_CHOP_CLK DISABLE*/
  1410. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  1411. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  1412. wcd9378_rx_connect_port(component, HPH_R, true);
  1413. if (wcd9378->comp2_enable) {
  1414. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1415. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x01);
  1416. wcd9378_rx_connect_port(component, COMP_R, true);
  1417. }
  1418. break;
  1419. case SND_SOC_DAPM_POST_PMD:
  1420. /*OCP FSM DISABLE*/
  1421. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1422. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x00);
  1423. /*SCD OP DISABLE*/
  1424. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1425. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x00);
  1426. /*HPHR DISABLE*/
  1427. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1428. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x00);
  1429. wcd9378_rx_connect_port(component, HPH_R, false);
  1430. if (wcd9378->comp2_enable) {
  1431. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1432. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x00);
  1433. wcd9378_rx_connect_port(component, COMP_R, false);
  1434. }
  1435. break;
  1436. default:
  1437. break;
  1438. };
  1439. return 0;
  1440. }
  1441. static int wcd9378_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1442. struct snd_kcontrol *kcontrol,
  1443. int event)
  1444. {
  1445. struct snd_soc_component *component =
  1446. snd_soc_dapm_to_component(w->dapm);
  1447. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1448. int bank = 0;
  1449. int act_ps = 0;
  1450. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1451. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1452. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1453. w->name, event);
  1454. switch (event) {
  1455. case SND_SOC_DAPM_PRE_PMU:
  1456. if (wcd9378->update_wcd_event)
  1457. wcd9378->update_wcd_event(wcd9378->handle,
  1458. SLV_BOLERO_EVT_RX_MUTE,
  1459. (WCD_RX1 << 0x10 | 0x01));
  1460. if (wcd9378->update_wcd_event)
  1461. wcd9378->update_wcd_event(wcd9378->handle,
  1462. SLV_BOLERO_EVT_RX_MUTE,
  1463. (WCD_RX1 << 0x10));
  1464. wcd_enable_irq(&wcd9378->irq_info,
  1465. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1466. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1467. if (act_ps)
  1468. dev_dbg(component->dev,
  1469. "%s: HPH sequencer power on failed\n", __func__);
  1470. else
  1471. dev_dbg(component->dev,
  1472. "%s: HPH sequencer power on success\n", __func__);
  1473. break;
  1474. case SND_SOC_DAPM_POST_PMD:
  1475. if (wcd9378->update_wcd_event)
  1476. wcd9378->update_wcd_event(wcd9378->handle,
  1477. SLV_BOLERO_EVT_RX_MUTE,
  1478. (WCD_RX1 << 0x10 | 0x1));
  1479. wcd_disable_irq(&wcd9378->irq_info,
  1480. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1481. if (wcd9378->update_wcd_event && wcd9378->comp1_enable)
  1482. wcd9378->update_wcd_event(wcd9378->handle,
  1483. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1484. (WCD_RX1 << 0x10));
  1485. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1486. WCD_EVENT_POST_HPHL_PA_OFF,
  1487. &wcd9378->mbhc->wcd_mbhc);
  1488. break;
  1489. default:
  1490. break;
  1491. };
  1492. return 0;
  1493. }
  1494. static int wcd9378_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1495. struct snd_kcontrol *kcontrol,
  1496. int event)
  1497. {
  1498. struct snd_soc_component *component =
  1499. snd_soc_dapm_to_component(w->dapm);
  1500. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1501. int act_ps = 0;
  1502. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1503. w->name, event);
  1504. switch (event) {
  1505. case SND_SOC_DAPM_PRE_PMU:
  1506. if (wcd9378->update_wcd_event)
  1507. wcd9378->update_wcd_event(wcd9378->handle,
  1508. SLV_BOLERO_EVT_RX_MUTE,
  1509. (WCD_RX2 << 0x10 | 0x1));
  1510. if (wcd9378->update_wcd_event)
  1511. wcd9378->update_wcd_event(wcd9378->handle,
  1512. SLV_BOLERO_EVT_RX_MUTE,
  1513. (WCD_RX2 << 0x10));
  1514. wcd_enable_irq(&wcd9378->irq_info,
  1515. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1516. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1517. if (act_ps)
  1518. dev_dbg(component->dev,
  1519. "%s: HPH sequencer power on failed\n", __func__);
  1520. else
  1521. dev_dbg(component->dev,
  1522. "%s: HPH sequencer power on success\n", __func__);
  1523. break;
  1524. case SND_SOC_DAPM_POST_PMD:
  1525. if (wcd9378->update_wcd_event)
  1526. wcd9378->update_wcd_event(wcd9378->handle,
  1527. SLV_BOLERO_EVT_RX_MUTE,
  1528. (WCD_RX2 << 0x10 | 0x1));
  1529. wcd_disable_irq(&wcd9378->irq_info,
  1530. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1531. if (wcd9378->update_wcd_event && wcd9378->comp2_enable)
  1532. wcd9378->update_wcd_event(wcd9378->handle,
  1533. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1534. (WCD_RX2 << 0x10));
  1535. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1536. WCD_EVENT_POST_HPHR_PA_OFF,
  1537. &wcd9378->mbhc->wcd_mbhc);
  1538. break;
  1539. default:
  1540. break;
  1541. };
  1542. return 0;
  1543. }
  1544. static int wcd9378_codec_enable_aux_pa(struct snd_soc_dapm_widget *w,
  1545. struct snd_kcontrol *kcontrol,
  1546. int event)
  1547. {
  1548. struct snd_soc_component *component =
  1549. snd_soc_dapm_to_component(w->dapm);
  1550. struct wcd9378_priv *wcd9378 =
  1551. snd_soc_component_get_drvdata(component);
  1552. int ret = 0, act_ps = 0;
  1553. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1554. w->name, event);
  1555. switch (event) {
  1556. case SND_SOC_DAPM_PRE_PMU:
  1557. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, true);
  1558. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1559. if (wcd9378->update_wcd_event)
  1560. wcd9378->update_wcd_event(wcd9378->handle,
  1561. SLV_BOLERO_EVT_RX_MUTE,
  1562. (WCD_RX2 << 0x10));
  1563. wcd_enable_irq(&wcd9378->irq_info,
  1564. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1565. } else {
  1566. if (wcd9378->update_wcd_event)
  1567. wcd9378->update_wcd_event(wcd9378->handle,
  1568. SLV_BOLERO_EVT_RX_MUTE,
  1569. (WCD_RX3 << 0x10));
  1570. wcd_enable_irq(&wcd9378->irq_info,
  1571. WCD9378_IRQ_AUX_PDM_WD_INT);
  1572. }
  1573. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1574. if (act_ps)
  1575. dev_dbg(component->dev,
  1576. "%s: SA sequencer power on failed\n", __func__);
  1577. else
  1578. dev_dbg(component->dev,
  1579. "%s: SA sequencer power on success\n", __func__);
  1580. break;
  1581. case SND_SOC_DAPM_POST_PMD:
  1582. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1583. if (wcd9378->update_wcd_event)
  1584. wcd9378->update_wcd_event(wcd9378->handle,
  1585. SLV_BOLERO_EVT_RX_MUTE,
  1586. (WCD_RX2 << 0x10 | 0x1));
  1587. wcd_disable_irq(&wcd9378->irq_info,
  1588. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1589. } else {
  1590. if (wcd9378->update_wcd_event)
  1591. wcd9378->update_wcd_event(wcd9378->handle,
  1592. SLV_BOLERO_EVT_RX_MUTE,
  1593. (WCD_RX3 << 0x10 | 0x1));
  1594. wcd_disable_irq(&wcd9378->irq_info,
  1595. WCD9378_IRQ_AUX_PDM_WD_INT);
  1596. }
  1597. break;
  1598. };
  1599. return ret;
  1600. }
  1601. static int wcd9378_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1602. struct snd_kcontrol *kcontrol,
  1603. int event)
  1604. {
  1605. struct snd_soc_component *component =
  1606. snd_soc_dapm_to_component(w->dapm);
  1607. struct wcd9378_priv *wcd9378 =
  1608. snd_soc_component_get_drvdata(component);
  1609. int ret = 0, act_ps = 0;
  1610. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1611. w->name, event);
  1612. switch (event) {
  1613. case SND_SOC_DAPM_PRE_PMU:
  1614. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, true);
  1615. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1616. if (wcd9378->update_wcd_event)
  1617. wcd9378->update_wcd_event(wcd9378->handle,
  1618. SLV_BOLERO_EVT_RX_MUTE,
  1619. (WCD_RX1 << 0x10));
  1620. wcd_enable_irq(&wcd9378->irq_info,
  1621. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1622. } else {
  1623. if (wcd9378->update_wcd_event)
  1624. wcd9378->update_wcd_event(wcd9378->handle,
  1625. SLV_BOLERO_EVT_RX_MUTE,
  1626. (WCD_RX3 << 0x10));
  1627. wcd_enable_irq(&wcd9378->irq_info,
  1628. WCD9378_IRQ_AUX_PDM_WD_INT);
  1629. }
  1630. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1631. if (act_ps)
  1632. dev_dbg(component->dev,
  1633. "%s: SA sequencer power on failed\n", __func__);
  1634. else
  1635. dev_dbg(component->dev,
  1636. "%s: SA sequencer power on successful\n", __func__);
  1637. break;
  1638. case SND_SOC_DAPM_POST_PMD:
  1639. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1640. if (wcd9378->update_wcd_event)
  1641. wcd9378->update_wcd_event(wcd9378->handle,
  1642. SLV_BOLERO_EVT_RX_MUTE,
  1643. (WCD_RX1 << 0x10 | 0x1));
  1644. wcd_disable_irq(&wcd9378->irq_info,
  1645. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1646. } else {
  1647. if (wcd9378->update_wcd_event)
  1648. wcd9378->update_wcd_event(wcd9378->handle,
  1649. SLV_BOLERO_EVT_RX_MUTE,
  1650. (WCD_RX3 << 0x10 | 0x1));
  1651. wcd_disable_irq(&wcd9378->irq_info,
  1652. WCD9378_IRQ_AUX_PDM_WD_INT);
  1653. }
  1654. break;
  1655. };
  1656. return ret;
  1657. }
  1658. static int wcd9378_get_hph_pwr_level(int hph_mode)
  1659. {
  1660. switch (hph_mode) {
  1661. case CLS_H_LOHIFI:
  1662. case CLS_AB_LOHIFI:
  1663. return PWR_LEVEL_LOHIFI_VAL;
  1664. case CLS_H_LP:
  1665. case CLS_AB_LP:
  1666. return PWR_LEVEL_LP_VAL;
  1667. case CLS_H_HIFI:
  1668. case CLS_AB_HIFI:
  1669. return PWR_LEVEL_HIFI_VAL;
  1670. case CLS_H_ULP:
  1671. case CLS_AB:
  1672. case CLS_H_NORMAL:
  1673. default:
  1674. return PWR_LEVEL_ULP_VAL;
  1675. }
  1676. return PWR_LEVEL_ULP_VAL;
  1677. }
  1678. static void wcd9378_hph_set_channel_volume(struct snd_soc_component *component)
  1679. {
  1680. struct wcd9378_priv *wcd9378 =
  1681. snd_soc_component_get_drvdata(component);
  1682. u8 msb_val = 0, lsb_val = 0;
  1683. if ((!wcd9378->comp1_enable) &&
  1684. (!wcd9378->comp2_enable)) {
  1685. msb_val = (wcd9378->hph_gain >> 8);
  1686. lsb_val = (wcd9378->hph_gain & 0x00ff);
  1687. regmap_write(wcd9378->regmap, WCD9378_FU42_CH_VOL_CH1_MSB, msb_val);
  1688. regmap_write(wcd9378->regmap, WCD9378_FU42_CH_VOL_CH1_LSB, lsb_val);
  1689. regmap_write(wcd9378->regmap, WCD9378_FU42_CH_VOL_CH2_MSB, msb_val);
  1690. regmap_write(wcd9378->regmap, WCD9378_FU42_CH_VOL_CH2_LSB, lsb_val);
  1691. }
  1692. }
  1693. static int wcd9378_hph_sequencer_enable(struct snd_soc_dapm_widget *w,
  1694. struct snd_kcontrol *kcontrol, int event)
  1695. {
  1696. struct snd_soc_component *component =
  1697. snd_soc_dapm_to_component(w->dapm);
  1698. struct wcd9378_priv *wcd9378 =
  1699. snd_soc_component_get_drvdata(component);
  1700. int power_level, ret = 0;
  1701. struct swr_device *swr_dev = wcd9378->tx_swr_dev;
  1702. u8 commit_val = 0x02;
  1703. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1704. w->name, event);
  1705. switch (event) {
  1706. case SND_SOC_DAPM_PRE_PMU:
  1707. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, true);
  1708. regmap_write(wcd9378->regmap, WCD9378_CMT_GRP_MASK, 0x02);
  1709. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable)) {
  1710. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T7,
  1711. WCD9378_HPH_UP_T7_HPH_UP_T7_MASK, 0x07);
  1712. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T1,
  1713. WCD9378_HPH_DN_T1_HPH_DN_T1_MASK, 0x07);
  1714. }
  1715. if ((wcd9378->hph_mode == CLS_AB) ||
  1716. (wcd9378->hph_mode == CLS_AB_HIFI) ||
  1717. (wcd9378->hph_mode == CLS_AB_LP) ||
  1718. (wcd9378->hph_mode == CLS_AB_LOHIFI))
  1719. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1720. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1721. /*GET HPH_MODE*/
  1722. power_level = wcd9378_get_hph_pwr_level(wcd9378->hph_mode);
  1723. /*SET HPH_MODE*/
  1724. snd_soc_component_update_bits(component, WCD9378_IT41_USAGE,
  1725. WCD9378_IT41_USAGE_IT41_USAGE_MASK, power_level);
  1726. /*TURN ON HPH SEQUENCER*/
  1727. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1728. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x00);
  1729. wcd9378_hph_set_channel_volume(component);
  1730. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable))
  1731. /*PA delay is 22400us*/
  1732. usleep_range(22500, 22510);
  1733. else
  1734. /*COMP delay is 9400us*/
  1735. usleep_range(9500, 9510);
  1736. regmap_write(wcd9378->regmap, WCD9378_FU42_MUTE_CH1_CN, 0x00);
  1737. regmap_write(wcd9378->regmap, WCD9378_FU42_MUTE_CH2_CN, 0x00);
  1738. if (wcd9378->sys_usage == SYS_USAGE_10)
  1739. /*FU23 UNMUTE*/
  1740. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1741. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1742. swr_write(swr_dev, swr_dev->dev_num, 0x004c, &commit_val);
  1743. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, true);
  1744. break;
  1745. case SND_SOC_DAPM_POST_PMD:
  1746. regmap_write(wcd9378->regmap, WCD9378_FU42_MUTE_CH1_CN, 0x01);
  1747. regmap_write(wcd9378->regmap, WCD9378_FU42_MUTE_CH2_CN, 0x01);
  1748. swr_write(swr_dev, swr_dev->dev_num, 0x004c, &commit_val);
  1749. /*TEAR DOWN HPH SEQUENCER*/
  1750. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1751. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x03);
  1752. if (!wcd9378->comp1_enable || !wcd9378->comp2_enable)
  1753. /*PA delay is 24250us*/
  1754. usleep_range(24300, 24310);
  1755. else
  1756. /*COMP delay is 11250us*/
  1757. usleep_range(11300, 11310);
  1758. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, false);
  1759. break;
  1760. default:
  1761. break;
  1762. };
  1763. return ret;
  1764. }
  1765. static int wcd9378_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  1766. struct snd_kcontrol *kcontrol,
  1767. int event)
  1768. {
  1769. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1770. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1771. int ear_rx2 = 0;
  1772. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1773. w->name, event);
  1774. ear_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1775. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1776. switch (event) {
  1777. case SND_SOC_DAPM_PRE_PMU:
  1778. /*SHORT_PROT_EN ENABLE*/
  1779. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  1780. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x40);
  1781. if (!ear_rx2) {
  1782. /*RX0 ENABLE*/
  1783. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1784. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1785. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, true);
  1786. if (wcd9378->comp1_enable) {
  1787. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1788. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x04);
  1789. wcd9378_rx_connect_port(component, COMP_L, true);
  1790. }
  1791. wcd9378_rx_connect_port(component, HPH_L, true);
  1792. } else {
  1793. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, true);
  1794. /*FORCE CLASS_AB EN*/
  1795. snd_soc_component_update_bits(component, WCD9378_SEQ_OVRRIDE_CTL0,
  1796. WCD9378_SEQ_OVRRIDE_CTL0_CLASSAB_EN_OVR_MASK, 0x20);
  1797. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1798. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1799. if (wcd9378->rx2_clk_mode)
  1800. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1801. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1802. wcd9378_rx_connect_port(component, LO, true);
  1803. }
  1804. break;
  1805. case SND_SOC_DAPM_POST_PMD:
  1806. /*SHORT_PROT_EN DISABLE*/
  1807. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  1808. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x00);
  1809. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1810. /*RX0 DISABLE*/
  1811. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1812. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1813. wcd9378_rx_connect_port(component, HPH_L, false);
  1814. if (wcd9378->comp1_enable) {
  1815. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1816. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x00);
  1817. wcd9378_rx_connect_port(component, COMP_L, false);
  1818. }
  1819. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, false);
  1820. } else {
  1821. wcd9378_rx_connect_port(component, LO, false);
  1822. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, false);
  1823. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, false);
  1824. }
  1825. break;
  1826. };
  1827. return 0;
  1828. }
  1829. static int wcd9378_codec_aux_dac_event(struct snd_soc_dapm_widget *w,
  1830. struct snd_kcontrol *kcontrol,
  1831. int event)
  1832. {
  1833. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1834. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1835. int aux_rx2 = 0;
  1836. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1837. w->name, event);
  1838. aux_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1839. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1840. switch (event) {
  1841. case SND_SOC_DAPM_PRE_PMU:
  1842. /*AUXPA SHORT PROT ENABLE*/
  1843. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  1844. WCD9378_AUX_AUXPA_AUX_PA_SHORT_PROT_EN_MASK, 0x40);
  1845. if (!aux_rx2) {
  1846. /*RX1 ENABLE*/
  1847. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1848. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1849. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, true);
  1850. wcd9378_rx_connect_port(component, HPH_R, true);
  1851. } else {
  1852. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, true);
  1853. if (wcd9378->rx2_clk_mode)
  1854. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1855. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1856. wcd9378_rx_connect_port(component, LO, true);
  1857. }
  1858. break;
  1859. case SND_SOC_DAPM_POST_PMD:
  1860. /*AUXPA SHORT PROT DISABLE*/
  1861. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  1862. WCD9378_AUX_AUXPA_AUX_PA_SHORT_PROT_EN_MASK, 0x00);
  1863. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1864. wcd9378_rx_connect_port(component, HPH_R, false);
  1865. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, false);
  1866. } else {
  1867. wcd9378_rx_connect_port(component, LO, false);
  1868. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, false);
  1869. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, false);
  1870. }
  1871. break;
  1872. };
  1873. return 0;
  1874. }
  1875. static int wcd9378_sa_sequencer_enable(struct snd_soc_dapm_widget *w,
  1876. struct snd_kcontrol *kcontrol, int event)
  1877. {
  1878. struct snd_soc_component *component =
  1879. snd_soc_dapm_to_component(w->dapm);
  1880. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1881. w->name, event);
  1882. switch (event) {
  1883. case SND_SOC_DAPM_PRE_PMU:
  1884. /*TURN ON AMP SEQUENCER*/
  1885. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1886. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x00);
  1887. /*default delay 8550us*/
  1888. usleep_range(8600, 8610);
  1889. /*FU23 UNMUTE*/
  1890. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1891. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1892. break;
  1893. case SND_SOC_DAPM_POST_PMD:
  1894. /*FU23 MUTE*/
  1895. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1896. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x01);
  1897. /*TEAR DOWN AMP SEQUENCER*/
  1898. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1899. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x03);
  1900. /*default delay 1530us*/
  1901. usleep_range(15400, 15410);
  1902. break;
  1903. default:
  1904. break;
  1905. };
  1906. return 0;
  1907. }
  1908. int wcd9378_micbias_control(struct snd_soc_component *component,
  1909. int micb_num, int req, bool is_dapm)
  1910. {
  1911. struct wcd9378_priv *wcd9378 =
  1912. snd_soc_component_get_drvdata(component);
  1913. struct wcd9378_pdata *pdata =
  1914. dev_get_platdata(wcd9378->dev);
  1915. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  1916. int micb_usage = 0, micb_mask = 0, micb_usage_val = 0;
  1917. int pre_off_event = 0, post_off_event = 0;
  1918. int post_on_event = 0, post_dapm_off = 0;
  1919. int post_dapm_on = 0;
  1920. int pull_up_mask = 0, pull_up_en = 0;
  1921. int micb_index = 0, ret = 0;
  1922. switch (micb_num) {
  1923. case MIC_BIAS_1:
  1924. pull_up_mask = WCD9378_MB_PULLUP_EN_MB1_1P8V_OR_PULLUP_SEL_MASK;
  1925. pull_up_en = 0x01;
  1926. micb_usage = WCD9378_IT11_MICB;
  1927. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  1928. micb_usage_val = mb->micb1_usage_val;
  1929. break;
  1930. case MIC_BIAS_2:
  1931. pull_up_mask = WCD9378_MB_PULLUP_EN_MB2_1P8V_OR_PULLUP_SEL_MASK;
  1932. pull_up_en = 0x02;
  1933. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  1934. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  1935. micb_usage_val = mb->micb2_usage_val;
  1936. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1937. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1938. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1939. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1940. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1941. break;
  1942. case MIC_BIAS_3:
  1943. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  1944. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  1945. pull_up_mask = WCD9378_MB_PULLUP_EN_MB3_1P8V_OR_PULLUP_SEL_MASK;
  1946. pull_up_en = 0x04;
  1947. micb_usage_val = mb->micb3_usage_val;
  1948. break;
  1949. default:
  1950. dev_err(component->dev, "%s: Invalid micbias number: %d\n",
  1951. __func__, micb_num);
  1952. return -EINVAL;
  1953. }
  1954. mutex_lock(&wcd9378->micb_lock);
  1955. micb_index = micb_num - 1;
  1956. switch (req) {
  1957. case MICB_PULLUP_ENABLE:
  1958. wcd9378->pullup_ref[micb_index]++;
  1959. if ((wcd9378->pullup_ref[micb_index] == 1) &&
  1960. (wcd9378->micb_ref[micb_index] == 0)) {
  1961. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  1962. pull_up_mask, pull_up_en);
  1963. snd_soc_component_update_bits(component,
  1964. micb_usage, micb_mask, micb_usage_val);
  1965. if (micb_num == MIC_BIAS_2) {
  1966. snd_soc_component_update_bits(component,
  1967. WCD9378_IT31_MICB,
  1968. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1969. micb_usage_val);
  1970. wcd9378->curr_micbias2 = mb->micb2_mv;
  1971. }
  1972. }
  1973. break;
  1974. case MICB_PULLUP_DISABLE:
  1975. if (wcd9378->pullup_ref[micb_index] > 0)
  1976. wcd9378->pullup_ref[micb_index]--;
  1977. if ((wcd9378->pullup_ref[micb_index] == 0) &&
  1978. (wcd9378->micb_ref[micb_index] == 0)) {
  1979. snd_soc_component_update_bits(component, micb_usage, micb_mask, 0x01);
  1980. if (micb_num == MIC_BIAS_2) {
  1981. snd_soc_component_update_bits(component,
  1982. WCD9378_IT31_MICB,
  1983. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1984. 0x01);
  1985. wcd9378->curr_micbias2 = 0;
  1986. }
  1987. }
  1988. break;
  1989. case MICB_ENABLE:
  1990. wcd9378->micb_ref[micb_index]++;
  1991. if (wcd9378->micb_ref[micb_index] == 1) {
  1992. dev_dbg(component->dev, "%s: enable micbias, micb_usage:0x%0x, val:0x%0x\n",
  1993. __func__, micb_usage, micb_usage_val);
  1994. snd_soc_component_update_bits(component,
  1995. micb_usage, micb_mask, micb_usage_val);
  1996. if (micb_num == MIC_BIAS_2) {
  1997. snd_soc_component_update_bits(component,
  1998. WCD9378_IT31_MICB,
  1999. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2000. micb_usage_val);
  2001. wcd9378->curr_micbias2 = mb->micb2_mv;
  2002. }
  2003. if (post_on_event)
  2004. blocking_notifier_call_chain(
  2005. &wcd9378->mbhc->notifier,
  2006. post_on_event,
  2007. &wcd9378->mbhc->wcd_mbhc);
  2008. }
  2009. if (is_dapm && post_dapm_on && wcd9378->mbhc)
  2010. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2011. post_dapm_on,
  2012. &wcd9378->mbhc->wcd_mbhc);
  2013. break;
  2014. case MICB_DISABLE:
  2015. if (wcd9378->micb_ref[micb_index] > 0)
  2016. wcd9378->micb_ref[micb_index]--;
  2017. if ((wcd9378->micb_ref[micb_index] == 0) &&
  2018. (wcd9378->pullup_ref[micb_index] > 0)) {
  2019. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  2020. pull_up_mask, pull_up_en);
  2021. if (micb_num == MIC_BIAS_2)
  2022. wcd9378->curr_micbias2 = mb->micb2_mv;
  2023. } else if ((wcd9378->micb_ref[micb_index] == 0) &&
  2024. (wcd9378->pullup_ref[micb_index] == 0)) {
  2025. if (pre_off_event && wcd9378->mbhc)
  2026. blocking_notifier_call_chain(
  2027. &wcd9378->mbhc->notifier,
  2028. pre_off_event,
  2029. &wcd9378->mbhc->wcd_mbhc);
  2030. snd_soc_component_update_bits(component, micb_usage,
  2031. micb_mask, 0x00);
  2032. if (micb_num == MIC_BIAS_2) {
  2033. snd_soc_component_update_bits(component,
  2034. WCD9378_IT31_MICB,
  2035. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2036. 0x00);
  2037. wcd9378->curr_micbias2 = 0;
  2038. }
  2039. if (post_off_event && wcd9378->mbhc)
  2040. blocking_notifier_call_chain(
  2041. &wcd9378->mbhc->notifier,
  2042. post_off_event,
  2043. &wcd9378->mbhc->wcd_mbhc);
  2044. }
  2045. if (is_dapm && post_dapm_off && wcd9378->mbhc)
  2046. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2047. post_dapm_off,
  2048. &wcd9378->mbhc->wcd_mbhc);
  2049. break;
  2050. default:
  2051. dev_err(component->dev, "%s: Invalid req event: %d\n",
  2052. __func__, req);
  2053. return -EINVAL;
  2054. }
  2055. dev_dbg(component->dev,
  2056. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  2057. __func__, micb_num, wcd9378->micb_ref[micb_index],
  2058. wcd9378->pullup_ref[micb_index]);
  2059. mutex_unlock(&wcd9378->micb_lock);
  2060. return ret;
  2061. }
  2062. EXPORT_SYMBOL_GPL(wcd9378_micbias_control);
  2063. static int wcd9378_get_logical_addr(struct swr_device *swr_dev)
  2064. {
  2065. int ret = 0;
  2066. uint8_t devnum = 0;
  2067. int num_retry = NUM_ATTEMPTS;
  2068. do {
  2069. /* retry after 4ms */
  2070. usleep_range(4000, 4010);
  2071. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  2072. } while (ret && --num_retry);
  2073. if (ret)
  2074. dev_err(&swr_dev->dev,
  2075. "%s get devnum %d for dev addr %llx failed\n",
  2076. __func__, devnum, swr_dev->addr);
  2077. swr_dev->dev_num = devnum;
  2078. return 0;
  2079. }
  2080. static bool get_usbc_hs_status(struct snd_soc_component *component,
  2081. struct wcd_mbhc_config *mbhc_cfg)
  2082. {
  2083. if (mbhc_cfg->enable_usbc_analog) {
  2084. if (!(snd_soc_component_read(component, WCD9378_ANA_MBHC_MECH)
  2085. & 0x20))
  2086. return true;
  2087. }
  2088. return false;
  2089. }
  2090. int wcd9378_swr_dmic_register_notifier(struct snd_soc_component *component,
  2091. struct notifier_block *nblock,
  2092. bool enable)
  2093. {
  2094. struct wcd9378_priv *wcd9378_priv = NULL;
  2095. if (component == NULL) {
  2096. pr_err_ratelimited("%s: wcd9378 component is NULL\n", __func__);
  2097. return -EINVAL;
  2098. }
  2099. wcd9378_priv = snd_soc_component_get_drvdata(component);
  2100. wcd9378_priv->notify_swr_dmic = enable;
  2101. if (enable)
  2102. return blocking_notifier_chain_register(&wcd9378_priv->notifier,
  2103. nblock);
  2104. else
  2105. return blocking_notifier_chain_unregister(
  2106. &wcd9378_priv->notifier, nblock);
  2107. }
  2108. EXPORT_SYMBOL_GPL(wcd9378_swr_dmic_register_notifier);
  2109. static int wcd9378_event_notify(struct notifier_block *block,
  2110. unsigned long val,
  2111. void *data)
  2112. {
  2113. u16 event = (val & 0xffff);
  2114. int ret = 0;
  2115. struct wcd9378_priv *wcd9378 = dev_get_drvdata((struct device *)data);
  2116. struct snd_soc_component *component = wcd9378->component;
  2117. struct wcd_mbhc *mbhc;
  2118. int rx_clk_type;
  2119. switch (event) {
  2120. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2121. if (test_bit(WCD_ADC1, &wcd9378->status_mask)) {
  2122. snd_soc_component_update_bits(component,
  2123. WCD9378_ANA_TX_CH2, 0x40, 0x00);
  2124. set_bit(WCD_ADC1_MODE, &wcd9378->status_mask);
  2125. clear_bit(WCD_ADC1, &wcd9378->status_mask);
  2126. }
  2127. if (test_bit(WCD_ADC2, &wcd9378->status_mask)) {
  2128. snd_soc_component_update_bits(component,
  2129. WCD9378_ANA_TX_CH2, 0x20, 0x00);
  2130. set_bit(WCD_ADC2_MODE, &wcd9378->status_mask);
  2131. clear_bit(WCD_ADC2, &wcd9378->status_mask);
  2132. }
  2133. if (test_bit(WCD_ADC3, &wcd9378->status_mask)) {
  2134. snd_soc_component_update_bits(component,
  2135. WCD9378_ANA_TX_CH3_HPF, 0x40, 0x00);
  2136. set_bit(WCD_ADC3_MODE, &wcd9378->status_mask);
  2137. clear_bit(WCD_ADC3, &wcd9378->status_mask);
  2138. }
  2139. break;
  2140. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2141. snd_soc_component_update_bits(component, WCD9378_ANA_HPH,
  2142. 0xC0, 0x00);
  2143. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  2144. 0x80, 0x00);
  2145. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  2146. 0x80, 0x00);
  2147. break;
  2148. case BOLERO_SLV_EVT_SSR_DOWN:
  2149. if (wcd9378->notify_swr_dmic)
  2150. blocking_notifier_call_chain(&wcd9378->notifier,
  2151. WCD9378_EVT_SSR_DOWN,
  2152. NULL);
  2153. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = true;
  2154. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2155. wcd9378->usbc_hs_status = get_usbc_hs_status(component,
  2156. mbhc->mbhc_cfg);
  2157. wcd9378_mbhc_ssr_down(wcd9378->mbhc, component);
  2158. wcd9378_reset_low(wcd9378->dev);
  2159. break;
  2160. case BOLERO_SLV_EVT_SSR_UP:
  2161. wcd9378_reset(wcd9378->dev);
  2162. /* allow reset to take effect */
  2163. usleep_range(10000, 10010);
  2164. wcd9378_get_logical_addr(wcd9378->tx_swr_dev);
  2165. wcd9378_get_logical_addr(wcd9378->rx_swr_dev);
  2166. wcd9378->tx_swr_dev->scp1_val = 0;
  2167. wcd9378->tx_swr_dev->scp2_val = 0;
  2168. wcd9378->rx_swr_dev->scp1_val = 0;
  2169. wcd9378->rx_swr_dev->scp2_val = 0;
  2170. wcd9378_init_reg(component);
  2171. regcache_mark_dirty(wcd9378->regmap);
  2172. regcache_sync(wcd9378->regmap);
  2173. /* Initialize MBHC module */
  2174. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2175. ret = wcd9378_mbhc_post_ssr_init(wcd9378->mbhc, component);
  2176. if (ret) {
  2177. dev_err(component->dev, "%s: mbhc initialization failed\n",
  2178. __func__);
  2179. } else {
  2180. wcd9378_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2181. }
  2182. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = false;
  2183. if (wcd9378->notify_swr_dmic)
  2184. blocking_notifier_call_chain(&wcd9378->notifier,
  2185. WCD9378_EVT_SSR_UP,
  2186. NULL);
  2187. if (wcd9378->usbc_hs_status)
  2188. mdelay(500);
  2189. break;
  2190. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2191. snd_soc_component_update_bits(component,
  2192. WCD9378_TOP_CLK_CFG, 0x06,
  2193. ((val >> 0x10) << 0x01));
  2194. rx_clk_type = (val >> 0x10);
  2195. switch (rx_clk_type) {
  2196. case RX_CLK_12P288MHZ:
  2197. wcd9378->swr_base_clk = SWR_BASECLK_24P576MHZ;
  2198. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2199. break;
  2200. case RX_CLK_11P2896MHZ:
  2201. wcd9378->swr_base_clk = SWR_BASECLK_22P5792MHZ;
  2202. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2203. break;
  2204. default:
  2205. wcd9378->swr_base_clk = SWR_BASECLK_19P2MHZ;
  2206. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2207. break;
  2208. }
  2209. dev_dbg(component->dev, "%s: base_clk:0x%0x, clk_scale:0x%x\n",
  2210. __func__, wcd9378->swr_base_clk, wcd9378->swr_clk_scale);
  2211. break;
  2212. default:
  2213. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2214. break;
  2215. }
  2216. return 0;
  2217. }
  2218. static int wcd9378_wakeup(void *handle, bool enable)
  2219. {
  2220. struct wcd9378_priv *priv;
  2221. int ret = 0;
  2222. if (!handle) {
  2223. pr_err("%s: NULL handle\n", __func__);
  2224. return -EINVAL;
  2225. }
  2226. priv = (struct wcd9378_priv *)handle;
  2227. if (!priv->tx_swr_dev) {
  2228. pr_err("%s: tx swr dev is NULL\n", __func__);
  2229. return -EINVAL;
  2230. }
  2231. mutex_lock(&priv->wakeup_lock);
  2232. if (enable)
  2233. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2234. else
  2235. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2236. mutex_unlock(&priv->wakeup_lock);
  2237. return ret;
  2238. }
  2239. static inline int wcd9378_tx_path_get(const char *wname,
  2240. unsigned int *path_num)
  2241. {
  2242. int ret = 0;
  2243. char *widget_name = NULL;
  2244. char *w_name = NULL;
  2245. char *path_num_char = NULL;
  2246. char *path_name = NULL;
  2247. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2248. if (!widget_name)
  2249. return -EINVAL;
  2250. w_name = widget_name;
  2251. path_name = strsep(&widget_name, " ");
  2252. if (!path_name) {
  2253. pr_err("%s: Invalid widget name = %s\n",
  2254. __func__, widget_name);
  2255. ret = -EINVAL;
  2256. goto err;
  2257. }
  2258. path_num_char = strpbrk(path_name, "0123");
  2259. if (!path_num_char) {
  2260. pr_err("%s: tx path index not found\n",
  2261. __func__);
  2262. ret = -EINVAL;
  2263. goto err;
  2264. }
  2265. ret = kstrtouint(path_num_char, 10, path_num);
  2266. if (ret < 0)
  2267. pr_err("%s: Invalid tx path = %s\n",
  2268. __func__, w_name);
  2269. err:
  2270. kfree(w_name);
  2271. return ret;
  2272. }
  2273. static int wcd9378_tx_mode_get(struct snd_kcontrol *kcontrol,
  2274. struct snd_ctl_elem_value *ucontrol)
  2275. {
  2276. struct snd_soc_component *component =
  2277. snd_soc_kcontrol_component(kcontrol);
  2278. struct wcd9378_priv *wcd9378 = NULL;
  2279. int ret = 0;
  2280. unsigned int path = 0;
  2281. if (!component)
  2282. return -EINVAL;
  2283. wcd9378 = snd_soc_component_get_drvdata(component);
  2284. if (!wcd9378)
  2285. return -EINVAL;
  2286. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2287. if (ret < 0)
  2288. return ret;
  2289. ucontrol->value.integer.value[0] = wcd9378->tx_mode[path];
  2290. return 0;
  2291. }
  2292. static int wcd9378_tx_mode_put(struct snd_kcontrol *kcontrol,
  2293. struct snd_ctl_elem_value *ucontrol)
  2294. {
  2295. struct snd_soc_component *component =
  2296. snd_soc_kcontrol_component(kcontrol);
  2297. struct wcd9378_priv *wcd9378 = NULL;
  2298. u32 mode_val;
  2299. unsigned int path = 0;
  2300. int ret = 0;
  2301. if (!component)
  2302. return -EINVAL;
  2303. wcd9378 = snd_soc_component_get_drvdata(component);
  2304. if (!wcd9378)
  2305. return -EINVAL;
  2306. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2307. if (ret)
  2308. return ret;
  2309. mode_val = ucontrol->value.enumerated.item[0];
  2310. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2311. wcd9378->tx_mode[path] = mode_val;
  2312. return 0;
  2313. }
  2314. static int wcd9378_loopback_mode_get(struct snd_kcontrol *kcontrol,
  2315. struct snd_ctl_elem_value *ucontrol)
  2316. {
  2317. struct snd_soc_component *component =
  2318. snd_soc_kcontrol_component(kcontrol);
  2319. u32 loopback_mode = 0;
  2320. if (!component)
  2321. return -EINVAL;
  2322. loopback_mode = (snd_soc_component_read(component, WCD9378_LOOP_BACK_MODE) &
  2323. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK);
  2324. ucontrol->value.integer.value[0] = loopback_mode;
  2325. return 0;
  2326. }
  2327. static int wcd9378_loopback_mode_put(struct snd_kcontrol *kcontrol,
  2328. struct snd_ctl_elem_value *ucontrol)
  2329. {
  2330. struct snd_soc_component *component =
  2331. snd_soc_kcontrol_component(kcontrol);
  2332. u32 loopback_mode = 0;
  2333. if (!component)
  2334. return -EINVAL;
  2335. loopback_mode = ucontrol->value.enumerated.item[0];
  2336. snd_soc_component_update_bits(component,
  2337. WCD9378_LOOP_BACK_MODE,
  2338. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK,
  2339. loopback_mode);
  2340. dev_dbg(component->dev, "%s: loopback_mode: %d\n",
  2341. __func__, loopback_mode);
  2342. return 0;
  2343. }
  2344. static int wcd9378_aux_dsm_get(struct snd_kcontrol *kcontrol,
  2345. struct snd_ctl_elem_value *ucontrol)
  2346. {
  2347. struct snd_soc_component *component =
  2348. snd_soc_kcontrol_component(kcontrol);
  2349. u32 aux_dsm_in = 0;
  2350. if (!component)
  2351. return -EINVAL;
  2352. aux_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2353. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK);
  2354. ucontrol->value.integer.value[0] = aux_dsm_in;
  2355. return 0;
  2356. }
  2357. static int wcd9378_aux_dsm_put(struct snd_kcontrol *kcontrol,
  2358. struct snd_ctl_elem_value *ucontrol)
  2359. {
  2360. struct snd_soc_component *component =
  2361. snd_soc_kcontrol_component(kcontrol);
  2362. u32 aux_dsm_in = 0;
  2363. if (!component)
  2364. return -EINVAL;
  2365. aux_dsm_in = ucontrol->value.enumerated.item[0];
  2366. snd_soc_component_update_bits(component,
  2367. WCD9378_LB_IN_SEL_CTL,
  2368. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK,
  2369. aux_dsm_in);
  2370. dev_dbg(component->dev, "%s: aux_dsm input: %d\n",
  2371. __func__, aux_dsm_in);
  2372. return 0;
  2373. }
  2374. static int wcd9378_hph_dsm_get(struct snd_kcontrol *kcontrol,
  2375. struct snd_ctl_elem_value *ucontrol)
  2376. {
  2377. struct snd_soc_component *component =
  2378. snd_soc_kcontrol_component(kcontrol);
  2379. u32 hph_dsm_in = 0;
  2380. if (!component)
  2381. return -EINVAL;
  2382. hph_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2383. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK);
  2384. ucontrol->value.integer.value[0] = hph_dsm_in;
  2385. return 0;
  2386. }
  2387. static int wcd9378_hph_dsm_put(struct snd_kcontrol *kcontrol,
  2388. struct snd_ctl_elem_value *ucontrol)
  2389. {
  2390. struct snd_soc_component *component =
  2391. snd_soc_kcontrol_component(kcontrol);
  2392. u32 hph_dsm_in = 0;
  2393. if (!component)
  2394. return -EINVAL;
  2395. hph_dsm_in = ucontrol->value.enumerated.item[0];
  2396. snd_soc_component_update_bits(component,
  2397. WCD9378_LB_IN_SEL_CTL,
  2398. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK,
  2399. hph_dsm_in);
  2400. dev_dbg(component->dev, "%s: hph_dsm input: %d\n",
  2401. __func__, hph_dsm_in);
  2402. return 0;
  2403. }
  2404. static int wcd9378_hph_put_gain(struct snd_kcontrol *kcontrol,
  2405. struct snd_ctl_elem_value *ucontrol)
  2406. {
  2407. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2408. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2409. u16 offset = ucontrol->value.enumerated.item[0];
  2410. u32 temp = 0;
  2411. temp = 0x00 - offset * 0x180;
  2412. wcd9378->hph_gain = (u16)(temp & 0xffff);
  2413. dev_dbg(component->dev, "%s: hph gain is 0x%0x\n", __func__, wcd9378->hph_gain);
  2414. return 0;
  2415. }
  2416. static int wcd9378_hph_get_gain(struct snd_kcontrol *kcontrol,
  2417. struct snd_ctl_elem_value *ucontrol)
  2418. {
  2419. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2420. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2421. u32 temp = 0;
  2422. u16 offset = 0;
  2423. temp = 0 - wcd9378->hph_gain;
  2424. offset = (u16)(temp & 0xffff);
  2425. offset /= 0x180;
  2426. ucontrol->value.enumerated.item[0] = offset;
  2427. dev_dbg(component->dev, "%s: offset is 0x%0x\n", __func__, offset);
  2428. return 0;
  2429. }
  2430. static int wcd9378_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2431. struct snd_ctl_elem_value *ucontrol)
  2432. {
  2433. struct snd_soc_component *component =
  2434. snd_soc_kcontrol_component(kcontrol);
  2435. int ear_gain = 0;
  2436. if (component == NULL)
  2437. return -EINVAL;
  2438. ear_gain =
  2439. snd_soc_component_read(component, WCD9378_ANA_EAR_COMPANDER_CTL) &
  2440. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK;
  2441. ucontrol->value.enumerated.item[0] = ear_gain;
  2442. dev_dbg(component->dev, "%s: get ear_gain val: 0x%x\n",
  2443. __func__, ear_gain);
  2444. return 0;
  2445. }
  2446. static int wcd9378_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2447. struct snd_ctl_elem_value *ucontrol)
  2448. {
  2449. struct snd_soc_component *component =
  2450. snd_soc_kcontrol_component(kcontrol);
  2451. int ear_gain = 0;
  2452. if (component == NULL)
  2453. return -EINVAL;
  2454. if (ucontrol->value.integer.value[0] < 0 ||
  2455. ucontrol->value.integer.value[0] > 0x10) {
  2456. dev_err(component->dev, "%s: Unsupported gain val %ld\n",
  2457. __func__, ucontrol->value.integer.value[0]);
  2458. return -EINVAL;
  2459. }
  2460. ear_gain = ucontrol->value.integer.value[0];
  2461. snd_soc_component_update_bits(component, WCD9378_ANA_EAR_COMPANDER_CTL,
  2462. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK,
  2463. ear_gain);
  2464. dev_dbg(component->dev, "%s: set ear_gain val: 0x%x\n",
  2465. __func__, ear_gain);
  2466. return 0;
  2467. }
  2468. static int wcd9378_aux_pa_gain_get(struct snd_kcontrol *kcontrol,
  2469. struct snd_ctl_elem_value *ucontrol)
  2470. {
  2471. struct snd_soc_component *component =
  2472. snd_soc_kcontrol_component(kcontrol);
  2473. int aux_gain = 0;
  2474. if (component == NULL)
  2475. return -EINVAL;
  2476. aux_gain = snd_soc_component_read(component, WCD9378_AUX_INT_MISC) &
  2477. WCD9378_AUX_INT_MISC_PA_GAIN_MASK;
  2478. ucontrol->value.enumerated.item[0] = aux_gain;
  2479. dev_dbg(component->dev, "%s: get aux_gain val: 0x%x\n",
  2480. __func__, aux_gain);
  2481. return 0;
  2482. }
  2483. static int wcd9378_aux_pa_gain_put(struct snd_kcontrol *kcontrol,
  2484. struct snd_ctl_elem_value *ucontrol)
  2485. {
  2486. struct snd_soc_component *component =
  2487. snd_soc_kcontrol_component(kcontrol);
  2488. int aux_gain = 0;
  2489. if (component == NULL)
  2490. return -EINVAL;
  2491. if (ucontrol->value.integer.value[0] < 0 ||
  2492. ucontrol->value.integer.value[0] > 0x8) {
  2493. dev_err(component->dev, "%s: Unsupported gain val %ld\n",
  2494. __func__, ucontrol->value.integer.value[0]);
  2495. return -EINVAL;
  2496. }
  2497. aux_gain = ucontrol->value.integer.value[0];
  2498. snd_soc_component_update_bits(component, WCD9378_AUX_INT_MISC,
  2499. WCD9378_AUX_INT_MISC_PA_GAIN_MASK,
  2500. aux_gain);
  2501. dev_dbg(component->dev, "%s: set aux_gain val: 0x%x\n",
  2502. __func__, aux_gain);
  2503. return 0;
  2504. }
  2505. static int wcd9378_rx2_mode_put(struct snd_kcontrol *kcontrol,
  2506. struct snd_ctl_elem_value *ucontrol)
  2507. {
  2508. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2509. struct wcd9378_priv *wcd9378 =
  2510. snd_soc_component_get_drvdata(component);
  2511. if (ucontrol->value.enumerated.item[0])
  2512. wcd9378->rx2_clk_mode = RX2_NORMAL_MODE;
  2513. else
  2514. wcd9378->rx2_clk_mode = RX2_HP_MODE;
  2515. return 1;
  2516. }
  2517. static int wcd9378_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2518. struct snd_ctl_elem_value *ucontrol)
  2519. {
  2520. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2521. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2522. ucontrol->value.enumerated.item[0] = wcd9378->hph_mode;
  2523. return 0;
  2524. }
  2525. static int wcd9378_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2526. struct snd_ctl_elem_value *ucontrol)
  2527. {
  2528. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2529. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2530. if (wcd9378->hph_mode == ucontrol->value.enumerated.item[0])
  2531. return 0;
  2532. wcd9378->hph_mode = ucontrol->value.enumerated.item[0];
  2533. return 1;
  2534. }
  2535. /* wcd9378_codec_get_dev_num - returns swr device number
  2536. * @component: Codec instance
  2537. *
  2538. * Return: swr device number on success or negative error
  2539. * code on failure.
  2540. */
  2541. int wcd9378_codec_get_dev_num(struct snd_soc_component *component)
  2542. {
  2543. struct wcd9378_priv *wcd9378;
  2544. if (!component)
  2545. return -EINVAL;
  2546. wcd9378 = snd_soc_component_get_drvdata(component);
  2547. if (!wcd9378 || !wcd9378->rx_swr_dev) {
  2548. pr_err("%s: wcd9378 component is NULL\n", __func__);
  2549. return -EINVAL;
  2550. }
  2551. return wcd9378->rx_swr_dev->dev_num;
  2552. }
  2553. EXPORT_SYMBOL_GPL(wcd9378_codec_get_dev_num);
  2554. static int wcd9378_get_compander(struct snd_kcontrol *kcontrol,
  2555. struct snd_ctl_elem_value *ucontrol)
  2556. {
  2557. struct snd_soc_component *component =
  2558. snd_soc_kcontrol_component(kcontrol);
  2559. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2560. bool hphr;
  2561. struct soc_multi_mixer_control *mc;
  2562. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2563. hphr = mc->shift;
  2564. ucontrol->value.integer.value[0] = hphr ? wcd9378->comp2_enable :
  2565. wcd9378->comp1_enable;
  2566. return 0;
  2567. }
  2568. static int wcd9378_set_compander(struct snd_kcontrol *kcontrol,
  2569. struct snd_ctl_elem_value *ucontrol)
  2570. {
  2571. struct snd_soc_component *component =
  2572. snd_soc_kcontrol_component(kcontrol);
  2573. struct wcd9378_priv *wcd9378 =
  2574. snd_soc_component_get_drvdata(component);
  2575. int value = ucontrol->value.integer.value[0];
  2576. bool hphr;
  2577. struct soc_multi_mixer_control *mc;
  2578. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2579. hphr = mc->shift;
  2580. if (hphr)
  2581. wcd9378->comp2_enable = value;
  2582. else
  2583. wcd9378->comp1_enable = value;
  2584. dev_dbg(component->dev, "%s: set compander: %d\n", __func__, value);
  2585. return 0;
  2586. }
  2587. static int wcd9378_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2588. struct snd_kcontrol *kcontrol,
  2589. int event)
  2590. {
  2591. struct snd_soc_component *component =
  2592. snd_soc_dapm_to_component(w->dapm);
  2593. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2594. struct wcd9378_pdata *pdata = NULL;
  2595. int ret = 0;
  2596. pdata = dev_get_platdata(wcd9378->dev);
  2597. if (!pdata) {
  2598. dev_err(component->dev, "%s: pdata is NULL\n", __func__);
  2599. return -EINVAL;
  2600. }
  2601. if (!msm_cdc_is_ondemand_supply(wcd9378->dev,
  2602. wcd9378->supplies,
  2603. pdata->regulator,
  2604. pdata->num_supplies,
  2605. "cdc-vdd-buck"))
  2606. return 0;
  2607. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2608. w->name, event);
  2609. switch (event) {
  2610. case SND_SOC_DAPM_PRE_PMU:
  2611. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  2612. dev_dbg(component->dev,
  2613. "%s: buck already in enabled state\n",
  2614. __func__);
  2615. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2616. return 0;
  2617. }
  2618. ret = msm_cdc_enable_ondemand_supply(wcd9378->dev,
  2619. wcd9378->supplies,
  2620. pdata->regulator,
  2621. pdata->num_supplies,
  2622. "cdc-vdd-buck");
  2623. if (ret == -EINVAL) {
  2624. dev_err(component->dev, "%s: vdd buck is not enabled\n",
  2625. __func__);
  2626. return ret;
  2627. }
  2628. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2629. /*
  2630. * 200us sleep is required after LDO is enabled as per
  2631. * HW requirement
  2632. */
  2633. usleep_range(200, 250);
  2634. break;
  2635. case SND_SOC_DAPM_POST_PMD:
  2636. set_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2637. break;
  2638. }
  2639. return 0;
  2640. }
  2641. static void wcd9378_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2642. {
  2643. u8 ch_type = 0;
  2644. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2645. ch_type = ADC1;
  2646. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2647. ch_type = ADC2;
  2648. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2649. ch_type = ADC3;
  2650. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2651. ch_type = ADC4;
  2652. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2653. ch_type = DMIC0;
  2654. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2655. ch_type = DMIC1;
  2656. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2657. ch_type = MBHC;
  2658. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2659. ch_type = DMIC2;
  2660. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2661. ch_type = DMIC3;
  2662. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2663. ch_type = DMIC4;
  2664. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2665. ch_type = DMIC5;
  2666. else
  2667. pr_err("%s: port name: %s is not listed\n", __func__, wname);
  2668. if (ch_type)
  2669. *ch_idx = wcd9378_slave_get_slave_ch_val(ch_type);
  2670. else
  2671. *ch_idx = -EINVAL;
  2672. }
  2673. static int wcd9378_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2674. struct snd_ctl_elem_value *ucontrol)
  2675. {
  2676. struct snd_soc_component *component =
  2677. snd_soc_kcontrol_component(kcontrol);
  2678. struct wcd9378_priv *wcd9378 = NULL;
  2679. int slave_ch_idx = -EINVAL;
  2680. if (component == NULL)
  2681. return -EINVAL;
  2682. wcd9378 = snd_soc_component_get_drvdata(component);
  2683. if (wcd9378 == NULL)
  2684. return -EINVAL;
  2685. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2686. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2687. return -EINVAL;
  2688. ucontrol->value.integer.value[0] = wcd9378_slave_get_master_ch_val(
  2689. wcd9378->tx_master_ch_map[slave_ch_idx]);
  2690. return 0;
  2691. }
  2692. static int wcd9378_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2693. struct snd_ctl_elem_value *ucontrol)
  2694. {
  2695. struct snd_soc_component *component =
  2696. snd_soc_kcontrol_component(kcontrol);
  2697. struct wcd9378_priv *wcd9378 = NULL;
  2698. int slave_ch_idx = -EINVAL, idx = 0;
  2699. if (component == NULL)
  2700. return -EINVAL;
  2701. wcd9378 = snd_soc_component_get_drvdata(component);
  2702. if (wcd9378 == NULL)
  2703. return -EINVAL;
  2704. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2705. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2706. return -EINVAL;
  2707. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2708. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2709. __func__, ucontrol->value.enumerated.item[0]);
  2710. idx = ucontrol->value.enumerated.item[0];
  2711. if (idx < 0 || idx >= ARRAY_SIZE(wcd9378_swr_master_ch_map))
  2712. return -EINVAL;
  2713. wcd9378->tx_master_ch_map[slave_ch_idx] = wcd9378_slave_get_master_ch(idx);
  2714. return 0;
  2715. }
  2716. static int wcd9378_bcs_get(struct snd_kcontrol *kcontrol,
  2717. struct snd_ctl_elem_value *ucontrol)
  2718. {
  2719. struct snd_soc_component *component =
  2720. snd_soc_kcontrol_component(kcontrol);
  2721. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2722. ucontrol->value.integer.value[0] = wcd9378->bcs_dis;
  2723. return 0;
  2724. }
  2725. static int wcd9378_bcs_put(struct snd_kcontrol *kcontrol,
  2726. struct snd_ctl_elem_value *ucontrol)
  2727. {
  2728. struct snd_soc_component *component =
  2729. snd_soc_kcontrol_component(kcontrol);
  2730. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2731. wcd9378->bcs_dis = ucontrol->value.integer.value[0];
  2732. return 0;
  2733. }
  2734. static const char * const loopback_mode_text[] = {
  2735. "NO_LP", "SWR_LP1", "SWR_LP2", "SWR_LP3",
  2736. };
  2737. static const struct soc_enum loopback_mode_enum =
  2738. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(loopback_mode_text),
  2739. loopback_mode_text);
  2740. static const char * const aux_dsm_text[] = {
  2741. "TX2->AUX", "TX3->AUX", "TX0->AUX", "TX1->AUX",
  2742. };
  2743. static const struct soc_enum aux_dsm_enum =
  2744. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_dsm_text),
  2745. aux_dsm_text);
  2746. static const char * const hph_dsm_text[] = {
  2747. "HPH_DSM_IN0", "HPH_DSM_IN1", "HPH_DSM_IN2", "HPH_DSM_IN3",
  2748. };
  2749. static const struct soc_enum hph_dsm_enum =
  2750. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(hph_dsm_text),
  2751. hph_dsm_text);
  2752. static const char * const tx_mode_mux_text[] = {
  2753. "ADC_INVALID", "ADC_HIFI", "ADC_NORMAL", "ADC_LP",
  2754. };
  2755. static const struct soc_enum tx_mode_mux_enum =
  2756. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2757. tx_mode_mux_text);
  2758. static const char * const rx2_mode_text[] = {
  2759. "HP", "NORMAL",
  2760. };
  2761. static const struct soc_enum rx2_mode_enum =
  2762. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx2_mode_text),
  2763. rx2_mode_text);
  2764. static const char * const rx_hph_mode_mux_text[] = {
  2765. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2766. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2767. };
  2768. static const struct soc_enum rx_hph_mode_mux_enum =
  2769. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2770. rx_hph_mode_mux_text);
  2771. static const char * const ear_pa_gain_text[] = {
  2772. "GAIN_6DB", "GAIN_4P5DB", "GAIN_3DB", "GAIN_1P5DB", "GAIN_0DB",
  2773. "GAIN_M1P5DB", "GAIN_M3DB", "GAIN_M4P5DB", "GAIN_M6DB",
  2774. "GAIN_M7P5DB", "GAIN_M9DB", "GAIN_M10P5DB", "GAIN_M12DB",
  2775. "GAIN_M13P5DB", "GAIN_M15DB", "GAIN_M16P5DB", "GAIN_M18DB",
  2776. };
  2777. static const struct soc_enum ear_pa_gain_enum =
  2778. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(ear_pa_gain_text),
  2779. ear_pa_gain_text);
  2780. static const char * const aux_pa_gain_text[] = {
  2781. "GAIN_6DB", "GAIN_4P5DB", "GAIN_3DB", "GAIN_1P5DB", "GAIN_0DB",
  2782. "GAIN_M1P5DB", "GAIN_M3DB", "GAIN_M4P5DB", "GAIN_M6DB",
  2783. };
  2784. static const struct soc_enum aux_pa_gain_enum =
  2785. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_pa_gain_text),
  2786. aux_pa_gain_text);
  2787. const char * const tx_master_ch_text[] = {
  2788. "ZERO", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3", "SWRM_TX1_CH4",
  2789. "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3", "SWRM_TX2_CH4",
  2790. "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3", "SWRM_TX3_CH4",
  2791. "SWRM_PCM_IN",
  2792. };
  2793. const struct soc_enum tx_master_ch_enum =
  2794. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2795. tx_master_ch_text);
  2796. static const struct snd_kcontrol_new wcd9378_snd_controls[] = {
  2797. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2798. wcd9378_get_compander, wcd9378_set_compander),
  2799. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2800. wcd9378_get_compander, wcd9378_set_compander),
  2801. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2802. wcd9378_bcs_get, wcd9378_bcs_put),
  2803. SOC_ENUM_EXT("LOOPBACK Mode", loopback_mode_enum,
  2804. wcd9378_loopback_mode_get, wcd9378_loopback_mode_put),
  2805. SOC_ENUM_EXT("AUX_LB_IN SEL", aux_dsm_enum,
  2806. wcd9378_aux_dsm_get, wcd9378_aux_dsm_put),
  2807. SOC_ENUM_EXT("HPH_LB_IN SEL", hph_dsm_enum,
  2808. wcd9378_hph_dsm_get, wcd9378_hph_dsm_put),
  2809. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2810. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2811. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2812. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2813. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2814. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2815. SOC_ENUM_EXT("RX2 Mode", rx2_mode_enum,
  2816. NULL, wcd9378_rx2_mode_put),
  2817. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2818. wcd9378_rx_hph_mode_get, wcd9378_rx_hph_mode_put),
  2819. SOC_SINGLE_EXT("HPH Volume", SND_SOC_NOPM, 0, 0x14, 0,
  2820. wcd9378_hph_get_gain, wcd9378_hph_put_gain),
  2821. SOC_ENUM_EXT("EAR_PA Gain", ear_pa_gain_enum,
  2822. wcd9378_ear_pa_gain_get, wcd9378_ear_pa_gain_put),
  2823. SOC_ENUM_EXT("AUX_PA Gain", aux_pa_gain_enum,
  2824. wcd9378_aux_pa_gain_get, wcd9378_aux_pa_gain_put),
  2825. SOC_SINGLE_TLV("ADC1 Volume", WCD9378_ANA_TX_CH1, 0, 20, 0,
  2826. analog_gain),
  2827. SOC_SINGLE_TLV("ADC2 Volume", WCD9378_ANA_TX_CH2, 0, 20, 0,
  2828. analog_gain),
  2829. SOC_SINGLE_TLV("ADC3 Volume", WCD9378_ANA_TX_CH3, 0, 20, 0,
  2830. analog_gain),
  2831. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2832. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2833. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2834. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2835. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2836. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2837. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2838. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2839. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2840. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2841. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2842. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2843. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2844. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2845. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2846. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2847. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2848. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2849. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2850. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2851. };
  2852. static const struct snd_kcontrol_new amic1_switch[] = {
  2853. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2854. };
  2855. static const struct snd_kcontrol_new amic2_switch[] = {
  2856. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2857. };
  2858. static const struct snd_kcontrol_new amic3_switch[] = {
  2859. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2860. };
  2861. static const struct snd_kcontrol_new amic4_switch[] = {
  2862. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2863. };
  2864. static const struct snd_kcontrol_new va_amic1_switch[] = {
  2865. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2866. };
  2867. static const struct snd_kcontrol_new va_amic2_switch[] = {
  2868. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2869. };
  2870. static const struct snd_kcontrol_new va_amic3_switch[] = {
  2871. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2872. };
  2873. static const struct snd_kcontrol_new va_amic4_switch[] = {
  2874. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2875. };
  2876. static const struct snd_kcontrol_new dmic1_switch[] = {
  2877. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2878. };
  2879. static const struct snd_kcontrol_new dmic2_switch[] = {
  2880. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2881. };
  2882. static const struct snd_kcontrol_new dmic3_switch[] = {
  2883. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2884. };
  2885. static const struct snd_kcontrol_new dmic4_switch[] = {
  2886. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2887. };
  2888. static const struct snd_kcontrol_new dmic5_switch[] = {
  2889. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2890. };
  2891. static const struct snd_kcontrol_new dmic6_switch[] = {
  2892. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2893. };
  2894. static const char * const adc1_mux_text[] = {
  2895. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4"
  2896. };
  2897. static const char * const adc2_mux_text[] = {
  2898. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4"
  2899. };
  2900. static const char * const adc3_mux_text[] = {
  2901. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4"
  2902. };
  2903. static const char * const ear_mux_text[] = {
  2904. "RX0", "RX2"
  2905. };
  2906. static const char * const aux_mux_text[] = {
  2907. "RX1", "RX2"
  2908. };
  2909. static const struct soc_enum adc1_enum =
  2910. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2911. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_SHIFT,
  2912. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  2913. static const struct soc_enum adc2_enum =
  2914. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2915. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_SHIFT,
  2916. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2917. static const struct soc_enum adc3_enum =
  2918. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH34_MUX,
  2919. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT,
  2920. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2921. static const struct soc_enum ear_enum =
  2922. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2923. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2924. ARRAY_SIZE(ear_mux_text), ear_mux_text);
  2925. static const struct soc_enum aux_enum =
  2926. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2927. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2928. ARRAY_SIZE(aux_mux_text), aux_mux_text);
  2929. static const struct snd_kcontrol_new tx_adc1_mux =
  2930. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  2931. static const struct snd_kcontrol_new tx_adc2_mux =
  2932. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2933. static const struct snd_kcontrol_new tx_adc3_mux =
  2934. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2935. static const struct snd_kcontrol_new ear_mux =
  2936. SOC_DAPM_ENUM("EAR Mux", ear_enum);
  2937. static const struct snd_kcontrol_new aux_mux =
  2938. SOC_DAPM_ENUM("AUX Mux", aux_enum);
  2939. static const struct snd_kcontrol_new dac1_switch[] = {
  2940. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2941. };
  2942. static const struct snd_kcontrol_new dac2_switch[] = {
  2943. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2944. };
  2945. static const struct snd_kcontrol_new ear_mixer_switch[] = {
  2946. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2947. };
  2948. static const struct snd_kcontrol_new aux_mixer_switch[] = {
  2949. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2950. };
  2951. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2952. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2953. };
  2954. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2955. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2956. };
  2957. static const struct snd_kcontrol_new rx0_switch[] = {
  2958. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2959. };
  2960. static const struct snd_kcontrol_new rx1_switch[] = {
  2961. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2962. };
  2963. static const struct snd_soc_dapm_widget wcd9378_dapm_widgets[] = {
  2964. /*input widgets*/
  2965. SND_SOC_DAPM_INPUT("AMIC1"),
  2966. SND_SOC_DAPM_INPUT("AMIC2"),
  2967. SND_SOC_DAPM_INPUT("AMIC3"),
  2968. SND_SOC_DAPM_INPUT("AMIC4"),
  2969. SND_SOC_DAPM_INPUT("VA AMIC1"),
  2970. SND_SOC_DAPM_INPUT("VA AMIC2"),
  2971. SND_SOC_DAPM_INPUT("VA AMIC3"),
  2972. SND_SOC_DAPM_INPUT("VA AMIC4"),
  2973. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  2974. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  2975. SND_SOC_DAPM_INPUT("IN3_AUX"),
  2976. /*tx widgets*/
  2977. SND_SOC_DAPM_MIXER_E("TX0 SEQUENCER", SND_SOC_NOPM, ADC1, 0,
  2978. NULL, 0, wcd9378_tx_sequencer_enable,
  2979. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2980. SND_SOC_DAPM_MIXER_E("TX1 SEQUENCER", SND_SOC_NOPM, ADC2, 0,
  2981. NULL, 0, wcd9378_tx_sequencer_enable,
  2982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2983. SND_SOC_DAPM_MIXER_E("TX2 SEQUENCER", SND_SOC_NOPM, ADC3, 0,
  2984. NULL, 0, wcd9378_tx_sequencer_enable,
  2985. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2986. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  2987. &tx_adc1_mux),
  2988. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  2989. &tx_adc2_mux),
  2990. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  2991. &tx_adc3_mux),
  2992. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  2993. wcd9378_codec_enable_dmic,
  2994. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2995. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  2996. wcd9378_codec_enable_dmic,
  2997. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2998. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  2999. wcd9378_codec_enable_dmic,
  3000. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3001. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  3002. wcd9378_codec_enable_dmic,
  3003. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3004. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  3005. wcd9378_codec_enable_dmic,
  3006. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3007. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  3008. wcd9378_codec_enable_dmic,
  3009. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3010. /*rx widgets*/
  3011. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  3012. wcd9378_codec_hphl_dac_event,
  3013. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3014. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  3015. wcd9378_codec_hphr_dac_event,
  3016. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3017. SND_SOC_DAPM_MIXER_E("HPH SEQUENCER", SND_SOC_NOPM, 0, 0, NULL, 0,
  3018. wcd9378_hph_sequencer_enable,
  3019. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3020. SND_SOC_DAPM_PGA_E("HPHL PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3021. wcd9378_codec_enable_hphl_pa,
  3022. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3023. SND_SOC_DAPM_PGA_E("HPHR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3024. wcd9378_codec_enable_hphr_pa,
  3025. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3026. SND_SOC_DAPM_MIXER_E("SA SEQUENCER", SND_SOC_NOPM, 0, 0,
  3027. NULL, 0, wcd9378_sa_sequencer_enable,
  3028. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3029. SND_SOC_DAPM_DAC_E("EAR_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  3030. wcd9378_codec_ear_dac_event,
  3031. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3032. SND_SOC_DAPM_DAC_E("AUX_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  3033. wcd9378_codec_aux_dac_event,
  3034. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3035. SND_SOC_DAPM_PGA_E("EAR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3036. wcd9378_codec_enable_ear_pa,
  3037. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3038. SND_SOC_DAPM_PGA_E("AUX PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3039. wcd9378_codec_enable_aux_pa,
  3040. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3041. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  3042. wcd9378_codec_enable_vdd_buck,
  3043. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3044. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  3045. wcd9378_enable_clsh,
  3046. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3047. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3048. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  3049. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3050. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3051. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  3052. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3053. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3054. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  3055. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3056. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3057. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  3058. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3059. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3060. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  3061. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3062. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3063. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  3064. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3065. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3066. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  3067. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3068. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3069. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3070. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3071. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3072. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3073. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3074. SND_SOC_DAPM_POST_PMD),
  3075. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3076. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3077. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3078. SND_SOC_DAPM_POST_PMD),
  3079. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3080. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3081. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3082. SND_SOC_DAPM_POST_PMD),
  3083. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3084. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3085. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3086. SND_SOC_DAPM_POST_PMD),
  3087. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3088. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3089. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3090. SND_SOC_DAPM_POST_PMD),
  3091. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3092. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3093. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3094. SND_SOC_DAPM_POST_PMD),
  3095. /* micbias widgets*/
  3096. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3097. wcd9378_codec_enable_micbias,
  3098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3099. SND_SOC_DAPM_POST_PMD),
  3100. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3101. wcd9378_codec_enable_micbias,
  3102. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3103. SND_SOC_DAPM_POST_PMD),
  3104. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3105. wcd9378_codec_enable_micbias,
  3106. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3107. SND_SOC_DAPM_POST_PMD),
  3108. /* micbias pull up widgets*/
  3109. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3110. wcd9378_codec_enable_micbias_pullup,
  3111. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3112. SND_SOC_DAPM_POST_PMD),
  3113. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3114. wcd9378_codec_enable_micbias_pullup,
  3115. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3116. SND_SOC_DAPM_POST_PMD),
  3117. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3118. wcd9378_codec_enable_micbias_pullup,
  3119. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3120. SND_SOC_DAPM_POST_PMD),
  3121. /* rx mixer widgets*/
  3122. SND_SOC_DAPM_MUX("EAR_MUX", SND_SOC_NOPM, 0, 0, &ear_mux),
  3123. SND_SOC_DAPM_MUX("AUX_MUX", SND_SOC_NOPM, 0, 0, &aux_mux),
  3124. SND_SOC_DAPM_MIXER("EAR_MIXER", SND_SOC_NOPM, 0, 0,
  3125. ear_mixer_switch, ARRAY_SIZE(ear_mixer_switch)),
  3126. SND_SOC_DAPM_MIXER("AUX_MIXER", SND_SOC_NOPM, 0, 0,
  3127. aux_mixer_switch, ARRAY_SIZE(aux_mixer_switch)),
  3128. SND_SOC_DAPM_MIXER("DAC1", SND_SOC_NOPM, 0, 0,
  3129. dac1_switch, ARRAY_SIZE(dac1_switch)),
  3130. SND_SOC_DAPM_MIXER("DAC2", SND_SOC_NOPM, 0, 0,
  3131. dac2_switch, ARRAY_SIZE(dac2_switch)),
  3132. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3133. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3134. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3135. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3136. /*output widgets tx*/
  3137. SND_SOC_DAPM_OUTPUT("ADC1_OUTPUT"),
  3138. SND_SOC_DAPM_OUTPUT("ADC2_OUTPUT"),
  3139. SND_SOC_DAPM_OUTPUT("ADC3_OUTPUT"),
  3140. SND_SOC_DAPM_OUTPUT("DMIC1_OUTPUT"),
  3141. SND_SOC_DAPM_OUTPUT("DMIC2_OUTPUT"),
  3142. SND_SOC_DAPM_OUTPUT("DMIC3_OUTPUT"),
  3143. SND_SOC_DAPM_OUTPUT("DMIC4_OUTPUT"),
  3144. SND_SOC_DAPM_OUTPUT("DMIC5_OUTPUT"),
  3145. SND_SOC_DAPM_OUTPUT("DMIC6_OUTPUT"),
  3146. /*output widgets rx*/
  3147. SND_SOC_DAPM_OUTPUT("EAR"),
  3148. SND_SOC_DAPM_OUTPUT("AUX"),
  3149. SND_SOC_DAPM_OUTPUT("HPHL"),
  3150. SND_SOC_DAPM_OUTPUT("HPHR"),
  3151. };
  3152. static const struct snd_soc_dapm_route wcd9378_audio_map[] = {
  3153. /*ADC-1 (channel-1)*/
  3154. {"ADC1_OUTPUT", NULL, "TX0 SEQUENCER"},
  3155. {"TX0 SEQUENCER", NULL, "ADC1 MUX"},
  3156. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3157. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3158. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3159. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3160. /*ADC-2 (channel-2)*/
  3161. {"ADC2_OUTPUT", NULL, "TX1 SEQUENCER"},
  3162. {"TX1 SEQUENCER", NULL, "ADC2 MUX"},
  3163. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3164. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3165. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3166. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3167. /*ADC-3 (channel-3)*/
  3168. {"ADC3_OUTPUT", NULL, "TX2 SEQUENCER"},
  3169. {"TX2 SEQUENCER", NULL, "ADC3 MUX"},
  3170. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3171. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3172. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3173. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3174. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3175. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3176. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3177. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3178. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3179. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3180. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3181. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3182. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3183. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3184. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3185. {"DMIC1_OUTPUT", NULL, "DMIC1_MIXER"},
  3186. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3187. {"DMIC2_OUTPUT", NULL, "DMIC2_MIXER"},
  3188. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3189. {"DMIC3_OUTPUT", NULL, "DMIC3_MIXER"},
  3190. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3191. {"DMIC4_OUTPUT", NULL, "DMIC4_MIXER"},
  3192. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3193. {"DMIC5_OUTPUT", NULL, "DMIC5_MIXER"},
  3194. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3195. {"DMIC6_OUTPUT", NULL, "DMIC6_MIXER"},
  3196. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3197. /*Headphone playback*/
  3198. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3199. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3200. {"HPH SEQUENCER", NULL, "IN1_HPHL"},
  3201. {"RDAC1", NULL, "HPH SEQUENCER"},
  3202. {"HPHL_RDAC", "Switch", "RDAC1"},
  3203. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3204. {"HPHL", NULL, "HPHL PGA"},
  3205. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3206. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3207. {"HPH SEQUENCER", NULL, "IN2_HPHR"},
  3208. {"RDAC2", NULL, "HPH SEQUENCER"},
  3209. {"HPHR_RDAC", "Switch", "RDAC2"},
  3210. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3211. {"HPHR", NULL, "HPHR PGA"},
  3212. /*Amplier playback*/
  3213. {"IN3_AUX", NULL, "VDD_BUCK"},
  3214. {"EAR_MUX", "RX0", "IN1_HPHL"},
  3215. {"EAR_MUX", "RX2", "IN3_AUX"},
  3216. {"DAC1", "Switch", "EAR_MUX"},
  3217. {"EAR_RDAC", NULL, "DAC1"},
  3218. {"SA SEQUENCER", NULL, "EAR_RDAC"},
  3219. {"EAR_MIXER", "Switch", "SA SEQUENCER"},
  3220. {"EAR PGA", NULL, "EAR_MIXER"},
  3221. {"EAR", NULL, "EAR PGA"},
  3222. {"AUX_MUX", "RX1", "IN2_HPHR"},
  3223. {"AUX_MUX", "RX2", "IN3_AUX"},
  3224. {"DAC2", "Switch", "AUX_MUX"},
  3225. {"AUX_RDAC", NULL, "DAC2"},
  3226. {"SA SEQUENCER", NULL, "AUX_RDAC"},
  3227. {"AUX_MIXER", "Switch", "SA SEQUENCER",},
  3228. {"AUX PGA", NULL, "AUX_MIXER"},
  3229. {"AUX", NULL, "AUX PGA"},
  3230. };
  3231. static ssize_t wcd9378_version_read(struct snd_info_entry *entry,
  3232. void *file_private_data,
  3233. struct file *file,
  3234. char __user *buf, size_t count,
  3235. loff_t pos)
  3236. {
  3237. struct wcd9378_priv *priv;
  3238. char buffer[WCD9378_VERSION_ENTRY_SIZE];
  3239. int len = 0;
  3240. priv = (struct wcd9378_priv *) entry->private_data;
  3241. if (!priv) {
  3242. pr_err("%s: wcd9378 priv is null\n", __func__);
  3243. return -EINVAL;
  3244. }
  3245. switch (priv->version) {
  3246. case WCD9378_VERSION_1_0:
  3247. len = scnprintf(buffer, sizeof(buffer), "WCD9378_1_0\n");
  3248. break;
  3249. default:
  3250. len = scnprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3251. }
  3252. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3253. }
  3254. static struct snd_info_entry_ops wcd9378_info_ops = {
  3255. .read = wcd9378_version_read,
  3256. };
  3257. /*
  3258. * wcd9378_info_create_codec_entry - creates wcd9378 module
  3259. * @codec_root: The parent directory
  3260. * @component: component instance
  3261. *
  3262. * Creates wcd9378 module, version entry under the given
  3263. * parent directory.
  3264. *
  3265. * Return: 0 on success or negative error code on failure.
  3266. */
  3267. int wcd9378_info_create_codec_entry(struct snd_info_entry *codec_root,
  3268. struct snd_soc_component *component)
  3269. {
  3270. struct snd_info_entry *version_entry;
  3271. struct wcd9378_priv *priv;
  3272. struct snd_soc_card *card;
  3273. if (!codec_root || !component)
  3274. return -EINVAL;
  3275. priv = snd_soc_component_get_drvdata(component);
  3276. if (priv->entry) {
  3277. dev_dbg(priv->dev,
  3278. "%s:wcd9378 module already created\n", __func__);
  3279. return 0;
  3280. }
  3281. card = component->card;
  3282. priv->entry = snd_info_create_module_entry(codec_root->module,
  3283. "wcd9378", codec_root);
  3284. if (!priv->entry) {
  3285. dev_dbg(component->dev, "%s: failed to create wcd9378 entry\n",
  3286. __func__);
  3287. return -ENOMEM;
  3288. }
  3289. priv->entry->mode = S_IFDIR | 0555;
  3290. if (snd_info_register(priv->entry) < 0) {
  3291. snd_info_free_entry(priv->entry);
  3292. return -ENOMEM;
  3293. }
  3294. version_entry = snd_info_create_card_entry(card->snd_card,
  3295. "version",
  3296. priv->entry);
  3297. if (!version_entry) {
  3298. dev_dbg(component->dev, "%s: failed to create wcd9378 version entry\n",
  3299. __func__);
  3300. snd_info_free_entry(priv->entry);
  3301. return -ENOMEM;
  3302. }
  3303. version_entry->private_data = priv;
  3304. version_entry->size = WCD9378_VERSION_ENTRY_SIZE;
  3305. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3306. version_entry->c.ops = &wcd9378_info_ops;
  3307. if (snd_info_register(version_entry) < 0) {
  3308. snd_info_free_entry(version_entry);
  3309. snd_info_free_entry(priv->entry);
  3310. return -ENOMEM;
  3311. }
  3312. priv->version_entry = version_entry;
  3313. return 0;
  3314. }
  3315. EXPORT_SYMBOL_GPL(wcd9378_info_create_codec_entry);
  3316. static void wcd9378_class_load(struct snd_soc_component *component)
  3317. {
  3318. /*SMP AMP CLASS LOADING*/
  3319. snd_soc_component_update_bits(component, WCD9378_FUNC_ACT,
  3320. WCD9378_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3321. usleep_range(20000, 20010);
  3322. snd_soc_component_update_bits(component, WCD9378_SMP_AMP_FUNC_STAT,
  3323. WCD9378_SMP_AMP_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3324. /*SMP JACK CLASS LOADING*/
  3325. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_ACT,
  3326. WCD9378_SMP_JACK_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3327. usleep_range(30000, 30010);
  3328. snd_soc_component_update_bits(component, WCD9378_CMT_GRP_MASK,
  3329. WCD9378_CMT_GRP_MASK_CMT_GRP_MASK_MASK, 0x02);
  3330. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_STAT,
  3331. WCD9378_SMP_JACK_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3332. /*SMP MIC0 CLASS LOADING*/
  3333. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_ACT,
  3334. WCD9378_SMP_MIC_CTRL0_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3335. usleep_range(5000, 5010);
  3336. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_STAT,
  3337. WCD9378_SMP_MIC_CTRL0_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3338. /*SMP MIC1 CLASS LOADING*/
  3339. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_ACT,
  3340. WCD9378_SMP_MIC_CTRL1_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3341. usleep_range(5000, 5010);
  3342. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_STAT,
  3343. WCD9378_SMP_MIC_CTRL1_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3344. /*SMP MIC2 CLASS LOADING*/
  3345. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_ACT,
  3346. WCD9378_SMP_MIC_CTRL2_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3347. usleep_range(5000, 5010);
  3348. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_STAT,
  3349. WCD9378_SMP_MIC_CTRL2_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3350. }
  3351. static void wcd9378_micb_value_convert(struct snd_soc_component *component)
  3352. {
  3353. struct wcd9378_priv *wcd9378 =
  3354. snd_soc_component_get_drvdata(component);
  3355. struct wcd9378_pdata *pdata =
  3356. dev_get_platdata(wcd9378->dev);
  3357. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  3358. mb->micb1_usage_val = wcd9378_micb_usage_value_convert(component,
  3359. mb->micb1_mv, MIC_BIAS_1);
  3360. mb->micb2_usage_val = wcd9378_micb_usage_value_convert(component,
  3361. mb->micb2_mv, MIC_BIAS_2);
  3362. mb->micb3_usage_val = wcd9378_micb_usage_value_convert(component,
  3363. mb->micb3_mv, MIC_BIAS_3);
  3364. pr_debug("%s: micb1_usage: 0x%x, micb2_usage: 0x%x, micb3_usage: 0x%x\n", __func__,
  3365. mb->micb1_usage_val, mb->micb2_usage_val, mb->micb3_usage_val);
  3366. }
  3367. static int wcd9378_wcd_mode_check(struct snd_soc_component *component)
  3368. {
  3369. struct wcd9378_priv *wcd9378 =
  3370. snd_soc_component_get_drvdata(component);
  3371. if (snd_soc_component_read(component,
  3372. WCD9378_EFUSE_REG_29)
  3373. & WCD9378_EFUSE_REG_29_PLATFORM_BLOWN_MASK) {
  3374. if (((snd_soc_component_read(component,
  3375. WCD9378_EFUSE_REG_29) &
  3376. WCD9378_EFUSE_REG_29_PLATFORM_MASK) >> 1) == wcd9378->wcd_mode)
  3377. return true;
  3378. else
  3379. return false;
  3380. } else {
  3381. if ((snd_soc_component_read(component, WCD9378_PLATFORM_CTL)
  3382. & WCD9378_PLATFORM_CTL_MODE_MASK) == wcd9378->wcd_mode)
  3383. return true;
  3384. else
  3385. return false;
  3386. }
  3387. return 0;
  3388. }
  3389. static int wcd9378_soc_codec_probe(struct snd_soc_component *component)
  3390. {
  3391. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3392. struct snd_soc_dapm_context *dapm =
  3393. snd_soc_component_get_dapm(component);
  3394. int ret = -EINVAL;
  3395. wcd9378 = snd_soc_component_get_drvdata(component);
  3396. if (!wcd9378)
  3397. return -EINVAL;
  3398. wcd9378->component = component;
  3399. snd_soc_component_init_regmap(component, wcd9378->regmap);
  3400. devm_regmap_qti_debugfs_register(&wcd9378->tx_swr_dev->dev, wcd9378->regmap);
  3401. ret = wcd9378_wcd_mode_check(component);
  3402. if (!ret) {
  3403. dev_err(component->dev, "wcd mode check failed\n");
  3404. ret = -EINVAL;
  3405. goto exit;
  3406. }
  3407. ret = wcd9378_mbhc_init(&wcd9378->mbhc, component);
  3408. if (ret) {
  3409. pr_err("%s: mbhc initialization failed\n", __func__);
  3410. ret = -EINVAL;
  3411. goto exit;
  3412. }
  3413. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3414. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3415. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3416. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3417. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3418. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3419. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3420. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3421. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3422. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3423. snd_soc_dapm_ignore_suspend(dapm, "IN3_AUX");
  3424. snd_soc_dapm_ignore_suspend(dapm, "ADC1_OUTPUT");
  3425. snd_soc_dapm_ignore_suspend(dapm, "ADC2_OUTPUT");
  3426. snd_soc_dapm_ignore_suspend(dapm, "ADC3_OUTPUT");
  3427. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3428. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  3429. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3430. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3431. snd_soc_dapm_sync(dapm);
  3432. wcd_cls_h_init(&wcd9378->clsh_info);
  3433. wcd9378_init_reg(component);
  3434. wcd9378_micb_value_convert(component);
  3435. wcd9378->version = WCD9378_VERSION_1_0;
  3436. /* Register event notifier */
  3437. wcd9378->nblock.notifier_call = wcd9378_event_notify;
  3438. if (wcd9378->register_notifier) {
  3439. ret = wcd9378->register_notifier(wcd9378->handle,
  3440. &wcd9378->nblock,
  3441. true);
  3442. if (ret) {
  3443. dev_err(component->dev,
  3444. "%s: Failed to register notifier %d\n",
  3445. __func__, ret);
  3446. return ret;
  3447. }
  3448. }
  3449. exit:
  3450. return ret;
  3451. }
  3452. static void wcd9378_soc_codec_remove(struct snd_soc_component *component)
  3453. {
  3454. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3455. if (!wcd9378) {
  3456. dev_err(component->dev, "%s: wcd9378 is already NULL\n",
  3457. __func__);
  3458. return;
  3459. }
  3460. if (wcd9378->register_notifier)
  3461. wcd9378->register_notifier(wcd9378->handle,
  3462. &wcd9378->nblock,
  3463. false);
  3464. }
  3465. static int wcd9378_soc_codec_suspend(struct snd_soc_component *component)
  3466. {
  3467. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3468. if (!wcd9378)
  3469. return 0;
  3470. wcd9378->dapm_bias_off = true;
  3471. return 0;
  3472. }
  3473. static int wcd9378_soc_codec_resume(struct snd_soc_component *component)
  3474. {
  3475. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3476. if (!wcd9378)
  3477. return 0;
  3478. wcd9378->dapm_bias_off = false;
  3479. return 0;
  3480. }
  3481. static const struct snd_soc_component_driver soc_codec_dev_wcd9378 = {
  3482. .name = WCD9378_DRV_NAME,
  3483. .probe = wcd9378_soc_codec_probe,
  3484. .remove = wcd9378_soc_codec_remove,
  3485. .controls = wcd9378_snd_controls,
  3486. .num_controls = ARRAY_SIZE(wcd9378_snd_controls),
  3487. .dapm_widgets = wcd9378_dapm_widgets,
  3488. .num_dapm_widgets = ARRAY_SIZE(wcd9378_dapm_widgets),
  3489. .dapm_routes = wcd9378_audio_map,
  3490. .num_dapm_routes = ARRAY_SIZE(wcd9378_audio_map),
  3491. .suspend = wcd9378_soc_codec_suspend,
  3492. .resume = wcd9378_soc_codec_resume,
  3493. };
  3494. static int wcd9378_reset(struct device *dev)
  3495. {
  3496. struct wcd9378_priv *wcd9378 = NULL;
  3497. int rc = 0;
  3498. int value = 0;
  3499. if (!dev)
  3500. return -ENODEV;
  3501. wcd9378 = dev_get_drvdata(dev);
  3502. if (!wcd9378)
  3503. return -EINVAL;
  3504. if (!wcd9378->rst_np) {
  3505. dev_err(dev, "%s: reset gpio device node not specified\n",
  3506. __func__);
  3507. return -EINVAL;
  3508. }
  3509. value = msm_cdc_pinctrl_get_state(wcd9378->rst_np);
  3510. if (value > 0)
  3511. return 0;
  3512. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3513. if (rc) {
  3514. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3515. __func__);
  3516. return -EPROBE_DEFER;
  3517. }
  3518. /* 20us sleep required after pulling the reset gpio to LOW */
  3519. usleep_range(80, 85);
  3520. rc = msm_cdc_pinctrl_select_active_state(wcd9378->rst_np);
  3521. if (rc) {
  3522. dev_err(dev, "%s: wcd active state request fail!\n",
  3523. __func__);
  3524. return -EPROBE_DEFER;
  3525. }
  3526. /* 20us sleep required after pulling the reset gpio to HIGH */
  3527. usleep_range(80, 85);
  3528. return rc;
  3529. }
  3530. static int wcd9378_read_of_property_u32(struct device *dev, const char *name,
  3531. u32 *val)
  3532. {
  3533. int rc = 0;
  3534. rc = of_property_read_u32(dev->of_node, name, val);
  3535. if (rc)
  3536. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3537. __func__, name, dev->of_node->full_name);
  3538. return rc;
  3539. }
  3540. static void wcd9378_dt_parse_micbias_info(struct device *dev,
  3541. struct wcd9378_micbias_setting *mb)
  3542. {
  3543. u32 prop_val = 0;
  3544. int rc = 0;
  3545. /* MB1 */
  3546. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3547. NULL)) {
  3548. rc = wcd9378_read_of_property_u32(dev,
  3549. "qcom,cdc-micbias1-mv",
  3550. &prop_val);
  3551. if (!rc)
  3552. mb->micb1_mv = prop_val;
  3553. } else {
  3554. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3555. __func__);
  3556. }
  3557. /* MB2 */
  3558. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3559. NULL)) {
  3560. rc = wcd9378_read_of_property_u32(dev,
  3561. "qcom,cdc-micbias2-mv",
  3562. &prop_val);
  3563. if (!rc)
  3564. mb->micb2_mv = prop_val;
  3565. } else {
  3566. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3567. __func__);
  3568. }
  3569. /* MB3 */
  3570. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3571. NULL)) {
  3572. rc = wcd9378_read_of_property_u32(dev,
  3573. "qcom,cdc-micbias3-mv",
  3574. &prop_val);
  3575. if (!rc)
  3576. mb->micb3_mv = prop_val;
  3577. } else {
  3578. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3579. __func__);
  3580. }
  3581. }
  3582. static int wcd9378_reset_low(struct device *dev)
  3583. {
  3584. struct wcd9378_priv *wcd9378 = NULL;
  3585. int rc = 0;
  3586. if (!dev)
  3587. return -ENODEV;
  3588. wcd9378 = dev_get_drvdata(dev);
  3589. if (!wcd9378)
  3590. return -EINVAL;
  3591. if (!wcd9378->rst_np) {
  3592. dev_err(dev, "%s: reset gpio device node not specified\n",
  3593. __func__);
  3594. return -EINVAL;
  3595. }
  3596. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3597. if (rc) {
  3598. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3599. __func__);
  3600. return rc;
  3601. }
  3602. /* 20us sleep required after pulling the reset gpio to LOW */
  3603. usleep_range(20, 30);
  3604. return rc;
  3605. }
  3606. struct wcd9378_pdata *wcd9378_populate_dt_data(struct device *dev)
  3607. {
  3608. struct wcd9378_pdata *pdata = NULL;
  3609. pdata = devm_kzalloc(dev, sizeof(struct wcd9378_pdata),
  3610. GFP_KERNEL);
  3611. if (!pdata)
  3612. return NULL;
  3613. pdata->rst_np = of_parse_phandle(dev->of_node,
  3614. "qcom,wcd-rst-gpio-node", 0);
  3615. if (!pdata->rst_np) {
  3616. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3617. __func__, "qcom,wcd-rst-gpio-node",
  3618. dev->of_node->full_name);
  3619. return NULL;
  3620. }
  3621. /* Parse power supplies */
  3622. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3623. &pdata->num_supplies);
  3624. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3625. dev_err(dev, "%s: no power supplies defined for codec\n",
  3626. __func__);
  3627. return NULL;
  3628. }
  3629. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3630. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3631. wcd9378_dt_parse_micbias_info(dev, &pdata->micbias);
  3632. return pdata;
  3633. }
  3634. static struct snd_soc_dai_driver wcd9378_dai[] = {
  3635. {
  3636. .name = "wcd9378_cdc",
  3637. .playback = {
  3638. .stream_name = "WCD9378_AIF Playback",
  3639. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3640. .formats = WCD9378_FORMATS,
  3641. .rate_max = 384000,
  3642. .rate_min = 8000,
  3643. .channels_min = 1,
  3644. .channels_max = 4,
  3645. },
  3646. .capture = {
  3647. .stream_name = "WCD9378_AIF Capture",
  3648. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3649. .formats = WCD9378_FORMATS,
  3650. .rate_max = 384000,
  3651. .rate_min = 8000,
  3652. .channels_min = 1,
  3653. .channels_max = 4,
  3654. },
  3655. },
  3656. };
  3657. static irqreturn_t wcd9378_wd_handle_irq(int irq, void *data)
  3658. {
  3659. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  3660. __func__, irq);
  3661. return IRQ_HANDLED;
  3662. }
  3663. static int wcd9378_bind(struct device *dev)
  3664. {
  3665. int ret = 0;
  3666. struct wcd9378_pdata *pdata = dev_get_platdata(dev);
  3667. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3668. /*
  3669. * Add 5msec delay to provide sufficient time for
  3670. * soundwire auto enumeration of slave devices as
  3671. * per HW requirement.
  3672. */
  3673. usleep_range(5000, 5010);
  3674. ret = component_bind_all(dev, wcd9378);
  3675. if (ret) {
  3676. dev_err(dev, "%s: Slave bind failed, ret = %d\n",
  3677. __func__, ret);
  3678. return ret;
  3679. }
  3680. wcd9378->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3681. if (!wcd9378->rx_swr_dev) {
  3682. dev_err(dev, "%s: Could not find RX swr slave device\n",
  3683. __func__);
  3684. ret = -ENODEV;
  3685. goto err;
  3686. }
  3687. wcd9378->rx_swr_dev->paging_support = true;
  3688. wcd9378->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3689. if (!wcd9378->tx_swr_dev) {
  3690. dev_err(dev, "%s: Could not find TX swr slave device\n",
  3691. __func__);
  3692. ret = -ENODEV;
  3693. goto err;
  3694. }
  3695. wcd9378->tx_swr_dev->paging_support = true;
  3696. swr_init_port_params(wcd9378->tx_swr_dev, SWR_NUM_PORTS,
  3697. wcd9378->swr_tx_port_params);
  3698. wcd9378->regmap = devm_regmap_init_swr(wcd9378->tx_swr_dev,
  3699. &wcd9378_regmap_config);
  3700. if (!wcd9378->regmap) {
  3701. dev_err(dev, "%s: Regmap init failed\n",
  3702. __func__);
  3703. goto err;
  3704. }
  3705. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_1, 0xff);
  3706. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_2, 0x0b);
  3707. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_3, 0xff);
  3708. wcd9378_regmap_irq_chip.irq_drv_data = wcd9378;
  3709. wcd9378->irq_info.wcd_regmap_irq_chip = &wcd9378_regmap_irq_chip;
  3710. wcd9378->irq_info.codec_name = "WCD9378";
  3711. wcd9378->irq_info.regmap = wcd9378->regmap;
  3712. wcd9378->irq_info.dev = dev;
  3713. ret = wcd_irq_init(&wcd9378->irq_info, &wcd9378->virq);
  3714. if (ret) {
  3715. dev_err(wcd9378->dev, "%s: IRQ init failed: %d\n",
  3716. __func__, ret);
  3717. goto err;
  3718. }
  3719. dev_err(wcd9378->dev, "%s: wcd irq init done\n",
  3720. __func__);
  3721. wcd9378->tx_swr_dev->slave_irq = wcd9378->virq;
  3722. /* Request for watchdog interrupt */
  3723. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT,
  3724. "HPHR PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3725. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT,
  3726. "HPHL PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3727. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT,
  3728. "AUX PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3729. /* Disable watchdog interrupt for HPH and AUX */
  3730. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT);
  3731. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT);
  3732. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT);
  3733. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd9378,
  3734. wcd9378_dai, ARRAY_SIZE(wcd9378_dai));
  3735. if (ret) {
  3736. dev_err(dev, "%s: Codec registration failed\n",
  3737. __func__);
  3738. goto err_irq;
  3739. }
  3740. return ret;
  3741. err_irq:
  3742. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3743. err:
  3744. component_unbind_all(dev, wcd9378);
  3745. return ret;
  3746. }
  3747. static void wcd9378_unbind(struct device *dev)
  3748. {
  3749. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3750. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT, NULL);
  3751. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT, NULL);
  3752. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT, NULL);
  3753. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3754. snd_soc_unregister_component(dev);
  3755. component_unbind_all(dev, wcd9378);
  3756. }
  3757. static const struct of_device_id wcd9378_dt_match[] = {
  3758. { .compatible = "qcom,wcd9378-codec", .data = "wcd9378"},
  3759. {}
  3760. };
  3761. static const struct component_master_ops wcd9378_comp_ops = {
  3762. .bind = wcd9378_bind,
  3763. .unbind = wcd9378_unbind,
  3764. };
  3765. static int wcd9378_compare_of(struct device *dev, void *data)
  3766. {
  3767. return dev->of_node == data;
  3768. }
  3769. static void wcd9378_release_of(struct device *dev, void *data)
  3770. {
  3771. of_node_put(data);
  3772. }
  3773. static int wcd9378_add_slave_components(struct device *dev,
  3774. struct component_match **matchptr)
  3775. {
  3776. struct device_node *np, *rx_node, *tx_node;
  3777. np = dev->of_node;
  3778. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  3779. if (!rx_node) {
  3780. dev_err(dev, "%s: Rx-slave node not defined\n", __func__);
  3781. return -ENODEV;
  3782. }
  3783. of_node_get(rx_node);
  3784. component_match_add_release(dev, matchptr,
  3785. wcd9378_release_of,
  3786. wcd9378_compare_of,
  3787. rx_node);
  3788. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  3789. if (!tx_node) {
  3790. dev_err(dev, "%s: Tx-slave node not defined\n", __func__);
  3791. return -ENODEV;
  3792. }
  3793. of_node_get(tx_node);
  3794. component_match_add_release(dev, matchptr,
  3795. wcd9378_release_of,
  3796. wcd9378_compare_of,
  3797. tx_node);
  3798. return 0;
  3799. }
  3800. static int wcd9378_probe(struct platform_device *pdev)
  3801. {
  3802. struct component_match *match = NULL;
  3803. struct wcd9378_priv *wcd9378 = NULL;
  3804. struct wcd9378_pdata *pdata = NULL;
  3805. struct wcd_ctrl_platform_data *plat_data = NULL;
  3806. struct device *dev = &pdev->dev;
  3807. int ret;
  3808. wcd9378 = devm_kzalloc(dev, sizeof(struct wcd9378_priv),
  3809. GFP_KERNEL);
  3810. if (!wcd9378)
  3811. return -ENOMEM;
  3812. dev_set_drvdata(dev, wcd9378);
  3813. wcd9378->dev = dev;
  3814. pdata = wcd9378_populate_dt_data(dev);
  3815. if (!pdata) {
  3816. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  3817. return -EINVAL;
  3818. }
  3819. dev->platform_data = pdata;
  3820. wcd9378->rst_np = pdata->rst_np;
  3821. ret = msm_cdc_init_supplies(dev, &wcd9378->supplies,
  3822. pdata->regulator, pdata->num_supplies);
  3823. if (!wcd9378->supplies) {
  3824. dev_err(dev, "%s: Cannot init wcd supplies\n",
  3825. __func__);
  3826. return ret;
  3827. }
  3828. plat_data = dev_get_platdata(dev->parent);
  3829. if (!plat_data) {
  3830. dev_err(dev, "%s: platform data from parent is NULL\n",
  3831. __func__);
  3832. return -EINVAL;
  3833. }
  3834. wcd9378->handle = (void *)plat_data->handle;
  3835. if (!wcd9378->handle) {
  3836. dev_err(dev, "%s: handle is NULL\n", __func__);
  3837. return -EINVAL;
  3838. }
  3839. wcd9378->update_wcd_event = plat_data->update_wcd_event;
  3840. if (!wcd9378->update_wcd_event) {
  3841. dev_err(dev, "%s: update_wcd_event api is null!\n",
  3842. __func__);
  3843. return -EINVAL;
  3844. }
  3845. wcd9378->register_notifier = plat_data->register_notifier;
  3846. if (!wcd9378->register_notifier) {
  3847. dev_err(dev, "%s: register_notifier api is null!\n",
  3848. __func__);
  3849. return -EINVAL;
  3850. }
  3851. ret = of_property_read_u32(dev->of_node, "qcom,wcd-mode",
  3852. &wcd9378->wcd_mode);
  3853. if (ret) {
  3854. dev_dbg(dev, "%s: wcd-mode read failed, use mobile mode\n",
  3855. __func__);
  3856. wcd9378->wcd_mode = WCD9378_MOBILE_MODE;
  3857. }
  3858. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd9378->supplies,
  3859. pdata->regulator,
  3860. pdata->num_supplies);
  3861. if (ret) {
  3862. dev_err(dev, "%s: wcd static supply enable failed!\n",
  3863. __func__);
  3864. return ret;
  3865. }
  3866. ret = wcd9378_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  3867. CODEC_RX);
  3868. ret |= wcd9378_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  3869. CODEC_TX);
  3870. if (ret) {
  3871. dev_err(dev, "Failed to read port mapping\n");
  3872. goto err;
  3873. }
  3874. ret = wcd9378_parse_port_params(dev, "qcom,swr-tx-port-params",
  3875. CODEC_TX);
  3876. if (ret) {
  3877. dev_err(dev, "Failed to read port params\n");
  3878. goto err;
  3879. }
  3880. mutex_init(&wcd9378->wakeup_lock);
  3881. mutex_init(&wcd9378->micb_lock);
  3882. mutex_init(&wcd9378->sys_usage_lock);
  3883. ret = wcd9378_add_slave_components(dev, &match);
  3884. if (ret)
  3885. goto err_lock_init;
  3886. ret = wcd9378_reset(dev);
  3887. if (ret == -EPROBE_DEFER) {
  3888. dev_err(dev, "%s: wcd reset failed!\n", __func__);
  3889. goto err_lock_init;
  3890. }
  3891. wcd9378->wakeup = wcd9378_wakeup;
  3892. return component_master_add_with_match(dev,
  3893. &wcd9378_comp_ops, match);
  3894. err_lock_init:
  3895. mutex_destroy(&wcd9378->micb_lock);
  3896. mutex_destroy(&wcd9378->wakeup_lock);
  3897. mutex_destroy(&wcd9378->sys_usage_lock);
  3898. err:
  3899. return ret;
  3900. }
  3901. static int wcd9378_remove(struct platform_device *pdev)
  3902. {
  3903. struct wcd9378_priv *wcd9378 = NULL;
  3904. wcd9378 = platform_get_drvdata(pdev);
  3905. component_master_del(&pdev->dev, &wcd9378_comp_ops);
  3906. mutex_destroy(&wcd9378->micb_lock);
  3907. mutex_destroy(&wcd9378->wakeup_lock);
  3908. mutex_destroy(&wcd9378->sys_usage_lock);
  3909. dev_set_drvdata(&pdev->dev, NULL);
  3910. return 0;
  3911. }
  3912. #ifdef CONFIG_PM_SLEEP
  3913. static int wcd9378_suspend(struct device *dev)
  3914. {
  3915. struct wcd9378_priv *wcd9378 = NULL;
  3916. int ret = 0;
  3917. struct wcd9378_pdata *pdata = NULL;
  3918. if (!dev)
  3919. return -ENODEV;
  3920. wcd9378 = dev_get_drvdata(dev);
  3921. if (!wcd9378)
  3922. return -EINVAL;
  3923. pdata = dev_get_platdata(wcd9378->dev);
  3924. if (!pdata) {
  3925. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3926. return -EINVAL;
  3927. }
  3928. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  3929. ret = msm_cdc_disable_ondemand_supply(wcd9378->dev,
  3930. wcd9378->supplies,
  3931. pdata->regulator,
  3932. pdata->num_supplies,
  3933. "cdc-vdd-buck");
  3934. if (ret == -EINVAL) {
  3935. dev_err(dev, "%s: vdd buck is not disabled\n",
  3936. __func__);
  3937. return 0;
  3938. }
  3939. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  3940. }
  3941. if (wcd9378->dapm_bias_off ||
  3942. (wcd9378->component &&
  3943. (snd_soc_component_get_bias_level(wcd9378->component) ==
  3944. SND_SOC_BIAS_OFF))) {
  3945. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3946. wcd9378->supplies,
  3947. pdata->regulator,
  3948. pdata->num_supplies,
  3949. true);
  3950. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3951. }
  3952. return 0;
  3953. }
  3954. static int wcd9378_resume(struct device *dev)
  3955. {
  3956. struct wcd9378_priv *wcd9378 = NULL;
  3957. struct wcd9378_pdata *pdata = NULL;
  3958. if (!dev)
  3959. return -ENODEV;
  3960. wcd9378 = dev_get_drvdata(dev);
  3961. if (!wcd9378)
  3962. return -EINVAL;
  3963. pdata = dev_get_platdata(wcd9378->dev);
  3964. if (!pdata) {
  3965. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3966. return -EINVAL;
  3967. }
  3968. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask)) {
  3969. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3970. wcd9378->supplies,
  3971. pdata->regulator,
  3972. pdata->num_supplies,
  3973. false);
  3974. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3975. }
  3976. return 0;
  3977. }
  3978. static const struct dev_pm_ops wcd9378_dev_pm_ops = {
  3979. .suspend_late = wcd9378_suspend,
  3980. .resume_early = wcd9378_resume,
  3981. };
  3982. #endif
  3983. static struct platform_driver wcd9378_codec_driver = {
  3984. .probe = wcd9378_probe,
  3985. .remove = wcd9378_remove,
  3986. .driver = {
  3987. .name = "wcd9378_codec",
  3988. .of_match_table = of_match_ptr(wcd9378_dt_match),
  3989. #ifdef CONFIG_PM_SLEEP
  3990. .pm = &wcd9378_dev_pm_ops,
  3991. #endif
  3992. .suppress_bind_attrs = true,
  3993. },
  3994. };
  3995. module_platform_driver(wcd9378_codec_driver);
  3996. MODULE_DESCRIPTION("WCD9378 Codec driver");
  3997. MODULE_LICENSE("GPL");