hal_rx.h 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  23. *
  24. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  25. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  26. */
  27. enum hal_reo_error_status {
  28. HAL_REO_ERROR_DETECTED = 0,
  29. HAL_REO_ROUTING_INSTRUCTION = 1,
  30. };
  31. /**
  32. * @msdu_flags: [0] first_msdu_in_mpdu
  33. * [1] last_msdu_in_mpdu
  34. * [2] msdu_continuation - MSDU spread across buffers
  35. * [23] sa_is_valid - SA match in peer table
  36. * [24] sa_idx_timeout - Timeout while searching for SA match
  37. * [25] da_is_valid - Used to identtify intra-bss forwarding
  38. * [26] da_is_MCBC
  39. * [27] da_idx_timeout - Timeout while searching for DA match
  40. *
  41. */
  42. struct hal_rx_msdu_desc_info {
  43. uint32_t msdu_flags;
  44. uint16_t msdu_len; /* 14 bits for length */
  45. };
  46. /**
  47. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  48. *
  49. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  50. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  51. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  52. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  53. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  54. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  55. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  56. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  57. */
  58. enum hal_rx_msdu_desc_flags {
  59. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  60. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  61. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  62. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  63. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  64. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  65. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  66. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  67. };
  68. /*
  69. * @msdu_count: no. of msdus in the MPDU
  70. * @mpdu_seq: MPDU sequence number
  71. * @mpdu_flags [0] Fragment flag
  72. * [1] MPDU_retry_bit
  73. * [2] AMPDU flag
  74. * [3] raw_ampdu
  75. * @peer_meta_data: Upper bits containing peer id, vdev id
  76. */
  77. struct hal_rx_mpdu_desc_info {
  78. uint16_t msdu_count;
  79. uint16_t mpdu_seq; /* 12 bits for length */
  80. uint32_t mpdu_flags;
  81. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  82. };
  83. /**
  84. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  85. *
  86. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  87. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  88. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  89. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  90. */
  91. enum hal_rx_mpdu_desc_flags {
  92. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  93. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  94. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  95. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  96. };
  97. /**
  98. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  99. * BUFFER_ADDR_INFO structure
  100. *
  101. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  102. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  103. * descriptor list
  104. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  105. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  106. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  107. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  108. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  109. */
  110. enum hal_rx_ret_buf_manager {
  111. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  112. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  113. HAL_RX_BUF_RBM_FW_BM = 2,
  114. HAL_RX_BUF_RBM_SW0_BM = 3,
  115. HAL_RX_BUF_RBM_SW1_BM = 4,
  116. HAL_RX_BUF_RBM_SW2_BM = 5,
  117. HAL_RX_BUF_RBM_SW3_BM = 6,
  118. };
  119. /*
  120. * Given the offset of a field in bytes, returns uint8_t *
  121. */
  122. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  123. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  124. /*
  125. * Given the offset of a field in bytes, returns uint32_t *
  126. */
  127. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  128. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  129. #define _HAL_MS(_word, _mask, _shift) \
  130. (((_word) & (_mask)) >> (_shift))
  131. /*
  132. * macro to set the LSW of the nbuf data physical address
  133. * to the rxdma ring entry
  134. */
  135. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  136. ((*(((unsigned int *) buff_addr_info) + \
  137. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  138. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  139. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  140. /*
  141. * macro to set the LSB of MSW of the nbuf data physical address
  142. * to the rxdma ring entry
  143. */
  144. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  145. ((*(((unsigned int *) buff_addr_info) + \
  146. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  147. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  148. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  149. /*
  150. * macro to set the cookie into the rxdma ring entry
  151. */
  152. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  153. ((*(((unsigned int *) buff_addr_info) + \
  154. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  155. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  156. ((*(((unsigned int *) buff_addr_info) + \
  157. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  158. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  159. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  160. /*
  161. * macro to set the manager into the rxdma ring entry
  162. */
  163. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  164. ((*(((unsigned int *) buff_addr_info) + \
  165. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  166. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  167. ((*(((unsigned int *) buff_addr_info) + \
  168. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  169. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  170. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  171. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  172. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  173. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  174. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  175. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  176. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  177. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  178. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  179. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  180. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  181. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  182. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  183. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  184. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  185. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  186. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  187. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  188. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  189. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  191. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  192. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  193. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  194. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  195. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  196. /* TODO: Convert the following structure fields accesseses to offsets */
  197. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  198. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  199. (((struct reo_destination_ring *) \
  200. reo_desc)->buf_or_link_desc_addr_info)))
  201. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  202. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  203. (((struct reo_destination_ring *) \
  204. reo_desc)->buf_or_link_desc_addr_info)))
  205. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  206. (HAL_RX_BUF_COOKIE_GET(& \
  207. (((struct reo_destination_ring *) \
  208. reo_desc)->buf_or_link_desc_addr_info)))
  209. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  210. ((mpdu_info_ptr \
  211. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  212. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  213. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  214. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  215. ((mpdu_info_ptr \
  216. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  217. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  218. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  219. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  220. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  221. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  222. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  223. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  224. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  225. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  226. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  227. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  228. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  229. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  230. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  231. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  232. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  233. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  234. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  235. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  236. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  237. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  238. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  239. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  240. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  241. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  242. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  243. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  244. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  245. /*
  246. * NOTE: None of the following _GET macros need a right
  247. * shift by the corresponding _LSB. This is because, they are
  248. * finally taken and "OR'ed" into a single word again.
  249. */
  250. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  251. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  252. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  253. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  254. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  255. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  256. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  257. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  258. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  259. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  260. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  261. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  262. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  263. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  264. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  265. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  266. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  267. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  268. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  269. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  270. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  271. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  272. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  273. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  274. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  275. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  276. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  277. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  278. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  279. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  280. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  281. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  282. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  283. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  284. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  285. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  286. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  287. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  288. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  289. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  290. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  291. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  292. ((struct rx_msdu_desc_info *) \
  293. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  294. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  295. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  296. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  297. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  298. RX_MPDU_INFO_4_PN_31_0_MASK, \
  299. RX_MPDU_INFO_4_PN_31_0_LSB))
  300. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  301. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  302. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  303. RX_MPDU_INFO_5_PN_63_32_MASK, \
  304. RX_MPDU_INFO_5_PN_63_32_LSB))
  305. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  306. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  307. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  308. RX_MPDU_INFO_6_PN_95_64_MASK, \
  309. RX_MPDU_INFO_6_PN_95_64_LSB))
  310. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  311. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  312. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  313. RX_MPDU_INFO_7_PN_127_96_MASK, \
  314. RX_MPDU_INFO_7_PN_127_96_LSB))
  315. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  316. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  317. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  318. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  319. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  320. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  321. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  322. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  323. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  324. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  325. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  326. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  327. {
  328. struct reo_destination_ring *reo_dst_ring;
  329. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  330. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  331. qdf_mem_copy(&mpdu_info,
  332. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  333. sizeof(struct rx_mpdu_desc_info));
  334. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  335. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  336. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  337. mpdu_desc_info->peer_meta_data =
  338. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  339. }
  340. /*
  341. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  342. * @ Specifically flags needed are:
  343. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  344. * @ msdu_continuation, sa_is_valid,
  345. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  346. * @ da_is_MCBC
  347. *
  348. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  349. * @ descriptor
  350. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  351. * @ Return: void
  352. */
  353. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  354. struct hal_rx_msdu_desc_info *msdu_desc_info)
  355. {
  356. struct reo_destination_ring *reo_dst_ring;
  357. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  358. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  359. qdf_mem_copy(&msdu_info,
  360. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  361. sizeof(struct rx_msdu_desc_info));
  362. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  363. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  364. }
  365. /*
  366. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  367. * rxdma ring entry.
  368. * @rxdma_entry: descriptor entry
  369. * @paddr: physical address of nbuf data pointer.
  370. * @cookie: SW cookie used as a index to SW rx desc.
  371. * @manager: who owns the nbuf (host, NSS, etc...).
  372. *
  373. */
  374. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  375. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  376. {
  377. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  378. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  379. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  380. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  381. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  382. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  383. }
  384. /*
  385. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  386. * pre-header.
  387. */
  388. /*
  389. * Every Rx packet starts at an offset from the top of the buffer.
  390. * If the host hasn't subscribed to any specific TLV, there is
  391. * still space reserved for the following TLV's from the start of
  392. * the buffer:
  393. * -- RX ATTENTION
  394. * -- RX MPDU START
  395. * -- RX MSDU START
  396. * -- RX MSDU END
  397. * -- RX MPDU END
  398. * -- RX PACKET HEADER (802.11)
  399. * If the host subscribes to any of the TLV's above, that TLV
  400. * if populated by the HW
  401. */
  402. #define NUM_DWORDS_TAG 1
  403. /* By default the packet header TLV is 128 bytes */
  404. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  405. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  406. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  407. #define RX_PKT_OFFSET_WORDS \
  408. ( \
  409. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  410. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  411. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  412. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  413. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  414. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  415. )
  416. #define RX_PKT_OFFSET_BYTES \
  417. (RX_PKT_OFFSET_WORDS << 2)
  418. #define RX_PKT_HDR_TLV_LEN 120
  419. /*
  420. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  421. */
  422. struct rx_attention_tlv {
  423. uint32_t tag;
  424. struct rx_attention rx_attn;
  425. };
  426. struct rx_mpdu_start_tlv {
  427. uint32_t tag;
  428. struct rx_mpdu_start rx_mpdu_start;
  429. };
  430. struct rx_msdu_start_tlv {
  431. uint32_t tag;
  432. struct rx_msdu_start rx_msdu_start;
  433. };
  434. struct rx_msdu_end_tlv {
  435. uint32_t tag;
  436. struct rx_msdu_end rx_msdu_end;
  437. };
  438. struct rx_mpdu_end_tlv {
  439. uint32_t tag;
  440. struct rx_mpdu_end rx_mpdu_end;
  441. };
  442. struct rx_pkt_hdr_tlv {
  443. uint32_t tag; /* 4 B */
  444. uint32_t phy_ppdu_id; /* 4 B */
  445. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  446. };
  447. #define RXDMA_OPTIMIZATION
  448. #ifdef RXDMA_OPTIMIZATION
  449. /*
  450. * The RX_PADDING_BYTES is required so that the TLV's don't
  451. * spread across the 128 byte boundary
  452. * RXDMA optimization requires:
  453. * 1) MSDU_END & ATTENTION TLV's follow in that order
  454. * 2) TLV's don't span across 128 byte lines
  455. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  456. */
  457. #if defined(WCSS_VERSION) && \
  458. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  459. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  460. #define RX_PADDING0_BYTES 4
  461. #endif
  462. #define RX_PADDING1_BYTES 16
  463. struct rx_pkt_tlvs {
  464. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  465. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  466. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  467. #if defined(WCSS_VERSION) && \
  468. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  469. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  470. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  471. #endif
  472. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  473. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  474. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  475. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  476. };
  477. #else /* RXDMA_OPTIMIZATION */
  478. struct rx_pkt_tlvs {
  479. struct rx_attention_tlv attn_tlv;
  480. struct rx_mpdu_start_tlv mpdu_start_tlv;
  481. struct rx_msdu_start_tlv msdu_start_tlv;
  482. struct rx_msdu_end_tlv msdu_end_tlv;
  483. struct rx_mpdu_end_tlv mpdu_end_tlv;
  484. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  485. };
  486. #endif /* RXDMA_OPTIMIZATION */
  487. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  488. static inline uint8_t
  489. *hal_rx_pkt_hdr_get(uint8_t *buf)
  490. {
  491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  492. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  493. }
  494. /*
  495. * @ hal_rx_encryption_info_valid: Returns encryption type.
  496. *
  497. * @ buf: rx_tlv_hdr of the received packet
  498. * @ Return: encryption type
  499. */
  500. static inline uint32_t
  501. hal_rx_encryption_info_valid(uint8_t *buf)
  502. {
  503. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  504. struct rx_mpdu_start *mpdu_start =
  505. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  506. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  507. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  508. return encryption_info;
  509. }
  510. /*
  511. * @ hal_rx_print_pn: Prints the PN of rx packet.
  512. *
  513. * @ buf: rx_tlv_hdr of the received packet
  514. * @ Return: void
  515. */
  516. static inline void
  517. hal_rx_print_pn(uint8_t *buf)
  518. {
  519. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  520. struct rx_mpdu_start *mpdu_start =
  521. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  522. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  523. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  524. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  525. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  526. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  527. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  528. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x \n",
  529. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  530. }
  531. /*
  532. * Get msdu_done bit from the RX_ATTENTION TLV
  533. */
  534. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  535. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  536. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  537. RX_ATTENTION_2_MSDU_DONE_MASK, \
  538. RX_ATTENTION_2_MSDU_DONE_LSB))
  539. static inline uint32_t
  540. hal_rx_attn_msdu_done_get(uint8_t *buf)
  541. {
  542. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  543. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  544. uint32_t msdu_done;
  545. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  546. return msdu_done;
  547. }
  548. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  549. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  550. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  551. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  552. RX_ATTENTION_1_FIRST_MPDU_LSB))
  553. /*
  554. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  555. * @buf: pointer to rx_pkt_tlvs
  556. *
  557. * reutm: uint32_t(first_msdu)
  558. */
  559. static inline uint32_t
  560. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  561. {
  562. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  563. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  564. uint32_t first_mpdu;
  565. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  566. return first_mpdu;
  567. }
  568. /*
  569. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  570. */
  571. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  572. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  573. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  574. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  575. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  576. static inline uint32_t
  577. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  578. {
  579. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  580. struct rx_mpdu_start *mpdu_start =
  581. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  582. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  583. uint32_t peer_meta_data;
  584. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  585. return peer_meta_data;
  586. }
  587. #if defined(WCSS_VERSION) && \
  588. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  589. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  590. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  591. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  592. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  593. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  594. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  595. #else
  596. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  597. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  598. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  599. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  600. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  601. #endif
  602. /**
  603. * LRO information needed from the TLVs
  604. */
  605. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  606. (_HAL_MS( \
  607. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  608. msdu_end_tlv.rx_msdu_end), \
  609. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  610. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  611. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  612. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  613. (_HAL_MS( \
  614. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  615. msdu_end_tlv.rx_msdu_end), \
  616. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  617. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  618. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  619. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  620. (_HAL_MS( \
  621. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  622. msdu_end_tlv.rx_msdu_end), \
  623. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  624. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  625. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  626. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  627. (_HAL_MS( \
  628. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  629. msdu_end_tlv.rx_msdu_end), \
  630. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  631. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  632. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  633. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  634. (_HAL_MS( \
  635. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  636. msdu_end_tlv.rx_msdu_end), \
  637. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  638. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  639. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  640. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  641. (_HAL_MS( \
  642. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  643. msdu_start_tlv.rx_msdu_start), \
  644. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  645. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  646. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  647. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  648. (_HAL_MS( \
  649. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  650. msdu_start_tlv.rx_msdu_start), \
  651. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  652. RX_MSDU_START_2_TCP_PROTO_MASK, \
  653. RX_MSDU_START_2_TCP_PROTO_LSB))
  654. #define HAL_RX_TLV_GET_IPV6(buf) \
  655. (_HAL_MS( \
  656. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  657. msdu_start_tlv.rx_msdu_start), \
  658. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  659. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  660. RX_MSDU_START_2_IPV6_PROTO_LSB))
  661. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  662. (_HAL_MS( \
  663. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  664. msdu_start_tlv.rx_msdu_start), \
  665. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  666. RX_MSDU_START_1_L3_OFFSET_MASK, \
  667. RX_MSDU_START_1_L3_OFFSET_LSB))
  668. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  669. (_HAL_MS( \
  670. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  671. msdu_start_tlv.rx_msdu_start), \
  672. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  673. RX_MSDU_START_1_L4_OFFSET_MASK, \
  674. RX_MSDU_START_1_L4_OFFSET_LSB))
  675. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  676. (_HAL_MS( \
  677. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  678. msdu_start_tlv.rx_msdu_start), \
  679. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  680. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  681. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  682. /**
  683. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  684. * l3_header padding from rx_msdu_end TLV
  685. *
  686. * @ buf: pointer to the start of RX PKT TLV headers
  687. * Return: number of l3 header padding bytes
  688. */
  689. static inline uint32_t
  690. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  691. {
  692. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  693. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  694. uint32_t l3_header_padding;
  695. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  696. return l3_header_padding;
  697. }
  698. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  699. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  700. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  701. RX_MSDU_END_13_SA_IDX_MASK, \
  702. RX_MSDU_END_13_SA_IDX_LSB))
  703. /**
  704. * hal_rx_msdu_end_sa_idx_get(): API to get the
  705. * sa_idx from rx_msdu_end TLV
  706. *
  707. * @ buf: pointer to the start of RX PKT TLV headers
  708. * Return: sa_idx (SA AST index)
  709. */
  710. static inline uint16_t
  711. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  712. {
  713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  714. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  715. uint8_t sa_idx;
  716. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  717. return sa_idx;
  718. }
  719. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  720. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  721. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  722. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  723. RX_MSDU_END_5_SA_IS_VALID_LSB))
  724. /**
  725. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  726. * sa_is_valid bit from rx_msdu_end TLV
  727. *
  728. * @ buf: pointer to the start of RX PKT TLV headers
  729. * Return: sa_is_valid bit
  730. */
  731. static inline uint8_t
  732. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  733. {
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  736. uint8_t sa_is_valid;
  737. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  738. return sa_is_valid;
  739. }
  740. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  741. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  742. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  743. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  744. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  745. /**
  746. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  747. * sa_sw_peer_id from rx_msdu_end TLV
  748. *
  749. * @ buf: pointer to the start of RX PKT TLV headers
  750. * Return: sa_sw_peer_id index
  751. */
  752. static inline uint32_t
  753. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  754. {
  755. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  756. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  757. uint32_t sa_sw_peer_id;
  758. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  759. return sa_sw_peer_id;
  760. }
  761. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  762. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  763. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  764. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  765. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  766. /**
  767. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  768. * from rx_msdu_start TLV
  769. *
  770. * @ buf: pointer to the start of RX PKT TLV headers
  771. * Return: msdu length
  772. */
  773. static inline uint32_t
  774. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  775. {
  776. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  777. struct rx_msdu_start *msdu_start =
  778. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  779. uint32_t msdu_len;
  780. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  781. return msdu_len;
  782. }
  783. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  784. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  785. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  786. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  787. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  788. /*
  789. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  790. * Interval from rx_msdu_start
  791. *
  792. * @buf: pointer to the start of RX PKT TLV header
  793. * Return: uint32_t(bw)
  794. */
  795. static inline uint32_t
  796. hal_rx_msdu_start_bw_get(uint8_t *buf)
  797. {
  798. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  799. struct rx_msdu_start *msdu_start =
  800. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  801. uint32_t bw;
  802. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  803. return bw;
  804. }
  805. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  806. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  807. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  808. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  809. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  810. /*
  811. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  812. * Interval from rx_msdu_start
  813. *
  814. * @buf: pointer to the start of RX PKT TLV header
  815. * Return: uint32_t(reception_type)
  816. */
  817. static inline uint32_t
  818. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  819. {
  820. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  821. struct rx_msdu_start *msdu_start =
  822. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  823. uint32_t reception_type;
  824. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  825. return reception_type;
  826. }
  827. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  828. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  829. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  830. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  831. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  832. /**
  833. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  834. * from rx_msdu_start TLV
  835. *
  836. * @ buf: pointer to the start of RX PKT TLV headers
  837. * Return: toeplitz hash
  838. */
  839. static inline uint32_t
  840. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  841. {
  842. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  843. struct rx_msdu_start *msdu_start =
  844. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  845. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  846. }
  847. /*
  848. * Get qos_control_valid from RX_MPDU_START
  849. */
  850. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  851. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  852. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  853. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  854. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  855. static inline uint32_t
  856. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  857. {
  858. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  859. struct rx_mpdu_start *mpdu_start =
  860. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  861. uint32_t qos_control_valid;
  862. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  863. &(mpdu_start->rx_mpdu_info_details));
  864. return qos_control_valid;
  865. }
  866. /*
  867. * Get tid from RX_MPDU_START
  868. */
  869. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  870. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  871. RX_MPDU_INFO_3_TID_OFFSET)), \
  872. RX_MPDU_INFO_3_TID_MASK, \
  873. RX_MPDU_INFO_3_TID_LSB))
  874. static inline uint32_t
  875. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  876. {
  877. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  878. struct rx_mpdu_start *mpdu_start =
  879. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  880. uint32_t tid;
  881. tid = HAL_RX_MPDU_INFO_TID_GET(
  882. &(mpdu_start->rx_mpdu_info_details));
  883. return tid;
  884. }
  885. /*
  886. * Get SW peer id from RX_MPDU_START
  887. */
  888. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  889. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  890. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  891. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  892. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  893. static inline uint32_t
  894. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  895. {
  896. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  897. struct rx_mpdu_start *mpdu_start =
  898. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  899. uint32_t sw_peer_id;
  900. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  901. &(mpdu_start->rx_mpdu_info_details));
  902. return sw_peer_id;
  903. }
  904. #if defined(WCSS_VERSION) && \
  905. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  906. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  907. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  908. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  909. RX_MSDU_START_5_SGI_OFFSET)), \
  910. RX_MSDU_START_5_SGI_MASK, \
  911. RX_MSDU_START_5_SGI_LSB))
  912. #else
  913. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  914. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  915. RX_MSDU_START_6_SGI_OFFSET)), \
  916. RX_MSDU_START_6_SGI_MASK, \
  917. RX_MSDU_START_6_SGI_LSB))
  918. #endif
  919. /**
  920. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  921. * Interval from rx_msdu_start TLV
  922. *
  923. * @buf: pointer to the start of RX PKT TLV headers
  924. * Return: uint32_t(sgi)
  925. */
  926. static inline uint32_t
  927. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  928. {
  929. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  930. struct rx_msdu_start *msdu_start =
  931. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  932. uint32_t sgi;
  933. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  934. return sgi;
  935. }
  936. #if defined(WCSS_VERSION) && \
  937. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  938. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  939. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  940. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  941. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  942. RX_MSDU_START_5_RATE_MCS_MASK, \
  943. RX_MSDU_START_5_RATE_MCS_LSB))
  944. #else
  945. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  946. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  947. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  948. RX_MSDU_START_6_RATE_MCS_MASK, \
  949. RX_MSDU_START_6_RATE_MCS_LSB))
  950. #endif
  951. /**
  952. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  953. * from rx_msdu_start TLV
  954. *
  955. * @buf: pointer to the start of RX PKT TLV headers
  956. * Return: uint32_t(rate_mcs)
  957. */
  958. static inline uint32_t
  959. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  960. {
  961. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  962. struct rx_msdu_start *msdu_start =
  963. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  964. uint32_t rate_mcs;
  965. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  966. return rate_mcs;
  967. }
  968. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  969. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  970. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  971. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  972. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  973. /*
  974. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  975. * packet from rx_attention
  976. *
  977. * @buf: pointer to the start of RX PKT TLV header
  978. * Return: uint32_t(decryt status)
  979. */
  980. static inline uint32_t
  981. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  982. {
  983. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  984. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  985. uint32_t is_decrypt = 0;
  986. uint32_t decrypt_status;
  987. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  988. if (!decrypt_status)
  989. is_decrypt = 1;
  990. return is_decrypt;
  991. }
  992. /*
  993. * Get key index from RX_MSDU_END
  994. */
  995. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  996. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  997. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  998. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  999. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1000. /*
  1001. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1002. * from rx_msdu_end
  1003. *
  1004. * @buf: pointer to the start of RX PKT TLV header
  1005. * Return: uint32_t(key id)
  1006. */
  1007. static inline uint32_t
  1008. hal_rx_msdu_get_keyid(uint8_t *buf)
  1009. {
  1010. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1011. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1012. uint32_t keyid_octet;
  1013. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1014. return (keyid_octet >> 6) & 0x3;
  1015. }
  1016. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1017. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1018. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1019. RX_MSDU_START_5_USER_RSSI_MASK, \
  1020. RX_MSDU_START_5_USER_RSSI_LSB))
  1021. /*
  1022. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1023. * from rx_msdu_start
  1024. *
  1025. * @buf: pointer to the start of RX PKT TLV header
  1026. * Return: uint32_t(rssi)
  1027. */
  1028. static inline uint32_t
  1029. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1030. {
  1031. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1032. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1033. uint32_t rssi;
  1034. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1035. return rssi;
  1036. }
  1037. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1038. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1039. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1040. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1041. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1042. /*
  1043. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1044. * from rx_msdu_start
  1045. *
  1046. * @buf: pointer to the start of RX PKT TLV header
  1047. * Return: uint32_t(frequency)
  1048. */
  1049. static inline uint32_t
  1050. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1051. {
  1052. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1053. struct rx_msdu_start *msdu_start =
  1054. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1055. uint32_t freq;
  1056. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1057. return freq;
  1058. }
  1059. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1060. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1061. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1062. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1063. RX_MSDU_START_5_PKT_TYPE_LSB))
  1064. /*
  1065. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1066. * from rx_msdu_start
  1067. *
  1068. * @buf: pointer to the start of RX PKT TLV header
  1069. * Return: uint32_t(pkt type)
  1070. */
  1071. static inline uint32_t
  1072. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1073. {
  1074. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1075. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1076. uint32_t pkt_type;
  1077. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1078. return pkt_type;
  1079. }
  1080. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  1081. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1082. RX_MSDU_START_5_NSS_OFFSET)), \
  1083. RX_MSDU_START_5_NSS_MASK, \
  1084. RX_MSDU_START_5_NSS_LSB))
  1085. /*
  1086. * hal_rx_msdu_start_nss_get(): API to get the NSS
  1087. * Interval from rx_msdu_start
  1088. *
  1089. * @buf: pointer to the start of RX PKT TLV header
  1090. * Return: uint32_t(nss)
  1091. */
  1092. static inline uint32_t
  1093. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1094. {
  1095. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1096. struct rx_msdu_start *msdu_start =
  1097. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1098. uint32_t nss;
  1099. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  1100. return nss;
  1101. }
  1102. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1103. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1104. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1105. RX_MPDU_INFO_2_TO_DS_MASK, \
  1106. RX_MPDU_INFO_2_TO_DS_LSB))
  1107. /*
  1108. * hal_rx_mpdu_get_tods(): API to get the tods info
  1109. * from rx_mpdu_start
  1110. *
  1111. * @buf: pointer to the start of RX PKT TLV header
  1112. * Return: uint32_t(to_ds)
  1113. */
  1114. static inline uint32_t
  1115. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1116. {
  1117. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1118. struct rx_mpdu_start *mpdu_start =
  1119. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1120. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1121. uint32_t to_ds;
  1122. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1123. return to_ds;
  1124. }
  1125. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1126. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1127. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1128. RX_MPDU_INFO_2_FR_DS_MASK, \
  1129. RX_MPDU_INFO_2_FR_DS_LSB))
  1130. /*
  1131. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1132. * from rx_mpdu_start
  1133. *
  1134. * @buf: pointer to the start of RX PKT TLV header
  1135. * Return: uint32_t(fr_ds)
  1136. */
  1137. static inline uint32_t
  1138. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1139. {
  1140. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1141. struct rx_mpdu_start *mpdu_start =
  1142. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1143. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1144. uint32_t fr_ds;
  1145. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1146. return fr_ds;
  1147. }
  1148. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1149. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1150. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1151. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1152. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1153. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1154. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1155. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1156. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1157. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1158. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1159. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1160. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1161. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1162. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1163. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1164. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1165. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1166. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1167. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1168. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1169. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1170. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1171. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1172. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1173. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1174. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1175. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1176. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1177. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1178. /*
  1179. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1180. *
  1181. * @buf: pointer to the start of RX PKT TLV headera
  1182. * @mac_addr: pointer to mac address
  1183. * Return: sucess/failure
  1184. */
  1185. static inline
  1186. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1187. {
  1188. struct __attribute__((__packed__)) hal_addr1 {
  1189. uint32_t ad1_31_0;
  1190. uint16_t ad1_47_32;
  1191. };
  1192. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1193. struct rx_mpdu_start *mpdu_start =
  1194. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1195. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1196. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1197. uint32_t mac_addr_ad1_valid;
  1198. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1199. if (mac_addr_ad1_valid) {
  1200. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1201. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1202. return QDF_STATUS_SUCCESS;
  1203. }
  1204. return QDF_STATUS_E_FAILURE;
  1205. }
  1206. /*
  1207. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1208. * in the packet
  1209. *
  1210. * @buf: pointer to the start of RX PKT TLV header
  1211. * @mac_addr: pointer to mac address
  1212. * Return: sucess/failure
  1213. */
  1214. static inline
  1215. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1216. {
  1217. struct __attribute__((__packed__)) hal_addr2 {
  1218. uint16_t ad2_15_0;
  1219. uint32_t ad2_47_16;
  1220. };
  1221. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1222. struct rx_mpdu_start *mpdu_start =
  1223. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1224. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1225. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1226. uint32_t mac_addr_ad2_valid;
  1227. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1228. if (mac_addr_ad2_valid) {
  1229. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1230. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1231. return QDF_STATUS_SUCCESS;
  1232. }
  1233. return QDF_STATUS_E_FAILURE;
  1234. }
  1235. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1236. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1237. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1238. RX_MSDU_END_13_DA_IDX_MASK, \
  1239. RX_MSDU_END_13_DA_IDX_LSB))
  1240. /**
  1241. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1242. * from rx_msdu_end TLV
  1243. *
  1244. * @ buf: pointer to the start of RX PKT TLV headers
  1245. * Return: da index
  1246. */
  1247. static inline uint16_t
  1248. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1249. {
  1250. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1251. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1252. uint16_t da_idx;
  1253. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1254. return da_idx;
  1255. }
  1256. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1257. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1258. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1259. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1260. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1261. /**
  1262. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1263. * from rx_msdu_end TLV
  1264. *
  1265. * @ buf: pointer to the start of RX PKT TLV headers
  1266. * Return: da_is_valid
  1267. */
  1268. static inline uint8_t
  1269. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1270. {
  1271. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1272. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1273. uint8_t da_is_valid;
  1274. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1275. return da_is_valid;
  1276. }
  1277. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1278. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1279. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1280. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1281. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1282. /**
  1283. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1284. * from rx_msdu_end TLV
  1285. *
  1286. * @ buf: pointer to the start of RX PKT TLV headers
  1287. * Return: da_is_mcbc
  1288. */
  1289. static inline uint8_t
  1290. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1291. {
  1292. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1293. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1294. uint8_t da_is_mcbc;
  1295. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1296. return da_is_mcbc;
  1297. }
  1298. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1299. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1300. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1301. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1302. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1303. /**
  1304. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1305. * from rx_msdu_end TLV
  1306. *
  1307. * @ buf: pointer to the start of RX PKT TLV headers
  1308. * Return: first_msdu
  1309. */
  1310. static inline uint8_t
  1311. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1312. {
  1313. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1314. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1315. uint8_t first_msdu;
  1316. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1317. return first_msdu;
  1318. }
  1319. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1320. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1321. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1322. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1323. RX_MSDU_END_5_LAST_MSDU_LSB))
  1324. /**
  1325. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1326. * from rx_msdu_end TLV
  1327. *
  1328. * @ buf: pointer to the start of RX PKT TLV headers
  1329. * Return: last_msdu
  1330. */
  1331. static inline uint8_t
  1332. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1333. {
  1334. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1335. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1336. uint8_t last_msdu;
  1337. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1338. return last_msdu;
  1339. }
  1340. /*******************************************************************************
  1341. * RX ERROR APIS
  1342. ******************************************************************************/
  1343. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1344. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1345. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1346. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1347. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1348. /**
  1349. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1350. * from rx_mpdu_end TLV
  1351. *
  1352. * @buf: pointer to the start of RX PKT TLV headers
  1353. * Return: uint32_t(decrypt_err)
  1354. */
  1355. static inline uint32_t
  1356. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1357. {
  1358. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1359. struct rx_mpdu_end *mpdu_end =
  1360. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1361. uint32_t decrypt_err;
  1362. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1363. return decrypt_err;
  1364. }
  1365. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1366. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1367. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1368. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1369. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1370. /**
  1371. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1372. * from rx_mpdu_end TLV
  1373. *
  1374. * @buf: pointer to the start of RX PKT TLV headers
  1375. * Return: uint32_t(mic_err)
  1376. */
  1377. static inline uint32_t
  1378. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1379. {
  1380. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1381. struct rx_mpdu_end *mpdu_end =
  1382. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1383. uint32_t mic_err;
  1384. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1385. return mic_err;
  1386. }
  1387. /*******************************************************************************
  1388. * RX REO ERROR APIS
  1389. ******************************************************************************/
  1390. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1391. ((struct rx_msdu_details *) \
  1392. _OFFSET_TO_BYTE_PTR((link_desc),\
  1393. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1394. #define HAL_RX_NUM_MSDU_DESC 6
  1395. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1396. /* TODO: rework the structure */
  1397. struct hal_rx_msdu_list {
  1398. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1399. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1400. };
  1401. struct hal_buf_info {
  1402. uint64_t paddr;
  1403. uint32_t sw_cookie;
  1404. };
  1405. /**
  1406. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1407. * from the MSDU link descriptor
  1408. *
  1409. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1410. * MSDU link descriptor (struct rx_msdu_link)
  1411. *
  1412. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1413. *
  1414. * @num_msdus: Number of MSDUs in the MPDU
  1415. *
  1416. * Return: void
  1417. */
  1418. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1419. struct hal_rx_msdu_list *msdu_list, uint16_t *num_msdus)
  1420. {
  1421. struct rx_msdu_details *msdu_details;
  1422. struct rx_msdu_desc_info *msdu_desc_info;
  1423. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1424. int i;
  1425. if (*num_msdus > HAL_RX_NUM_MSDU_DESC)
  1426. *num_msdus = HAL_RX_NUM_MSDU_DESC;
  1427. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1428. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1429. "[%s][%d] msdu_link=%p msdu_details=%p\n",
  1430. __func__, __LINE__, msdu_link, msdu_details);
  1431. for (i = 0; i < *num_msdus; i++) {
  1432. /* num_msdus received in mpdu descriptor may be incorrect
  1433. * sometimes due to HW issue. Check msdu buffer address also */
  1434. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1435. &msdu_details[i].buffer_addr_info_details) == 0) {
  1436. *num_msdus = i;
  1437. break;
  1438. }
  1439. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1440. msdu_list->msdu_info[i].msdu_flags =
  1441. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1442. msdu_list->msdu_info[i].msdu_len =
  1443. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1444. msdu_list->sw_cookie[i] =
  1445. HAL_RX_BUF_COOKIE_GET(
  1446. &msdu_details[i].buffer_addr_info_details);
  1447. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1448. "[%s][%d] i=%d sw_cookie=%d\n",
  1449. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1450. }
  1451. }
  1452. /**
  1453. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1454. * cookie from the REO destination ring element
  1455. *
  1456. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1457. * the current descriptor
  1458. * @ buf_info: structure to return the buffer information
  1459. * Return: void
  1460. */
  1461. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1462. struct hal_buf_info *buf_info)
  1463. {
  1464. struct reo_destination_ring *reo_ring =
  1465. (struct reo_destination_ring *)rx_desc;
  1466. buf_info->paddr =
  1467. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1468. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1469. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1470. }
  1471. /**
  1472. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1473. *
  1474. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1475. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1476. * descriptor
  1477. */
  1478. enum hal_rx_reo_buf_type {
  1479. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1480. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1481. };
  1482. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1483. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1484. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1485. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1486. /**
  1487. * enum hal_reo_error_code: Error code describing the type of error detected
  1488. *
  1489. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1490. * REO_ENTRANCE ring is set to 0
  1491. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1492. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1493. * having been setup
  1494. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1495. * Retry bit set: duplicate frame
  1496. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1497. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1498. * received with 2K jump in SN
  1499. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1500. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1501. * with SN falling within the OOR window
  1502. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1503. * OOR window
  1504. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1505. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1506. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1507. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1508. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1509. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1510. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1511. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1512. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1513. * in the process of making updates to this descriptor
  1514. */
  1515. enum hal_reo_error_code {
  1516. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1517. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1518. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1519. HAL_REO_ERR_NON_BA_DUPLICATE,
  1520. HAL_REO_ERR_BA_DUPLICATE,
  1521. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1522. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1523. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1524. HAL_REO_ERR_BAR_FRAME_OOR,
  1525. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1526. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1527. HAL_REO_ERR_PN_CHECK_FAILED,
  1528. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1529. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1530. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET
  1531. };
  1532. /**
  1533. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1534. *
  1535. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1536. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1537. * overflow
  1538. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1539. * incomplete
  1540. * MPDU from the PHY
  1541. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1542. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1543. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1544. * @ HAL_RXDMA_ERR_UNECRYPTED : Received a frame that was expected to be
  1545. * encrypted but wasn’t
  1546. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1547. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1548. * the max allowed
  1549. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1550. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1551. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1552. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1553. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1554. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1555. */
  1556. enum hal_rxdma_error_code {
  1557. HAL_RXDMA_ERR_OVERFLOW = 0,
  1558. HAL_RXDMA_ERR_MPDU_LENGTH,
  1559. HAL_RXDMA_ERR_FCS,
  1560. HAL_RXDMA_ERR_DECRYPT,
  1561. HAL_RXDMA_ERR_TKIP_MIC,
  1562. HAL_RXDMA_ERR_UNECRYPTED,
  1563. HAL_RXDMA_ERR_MSDU_LEN,
  1564. HAL_RXDMA_ERR_MSDU_LIMIT,
  1565. HAL_RXDMA_ERR_WIFI_PARSE,
  1566. HAL_RXDMA_ERR_AMSDU_PARSE,
  1567. HAL_RXDMA_ERR_SA_TIMEOUT,
  1568. HAL_RXDMA_ERR_DA_TIMEOUT,
  1569. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1570. HAL_RXDMA_ERR_FLUSH_REQUEST
  1571. };
  1572. /**
  1573. * HW BM action settings in WBM release ring
  1574. */
  1575. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1576. /**
  1577. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1578. * release of this buffer or descriptor
  1579. *
  1580. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1581. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1582. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1583. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1584. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1585. */
  1586. enum hal_rx_wbm_error_source {
  1587. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1588. HAL_RX_WBM_ERR_SRC_RXDMA,
  1589. HAL_RX_WBM_ERR_SRC_REO,
  1590. HAL_RX_WBM_ERR_SRC_FW,
  1591. HAL_RX_WBM_ERR_SRC_SW,
  1592. };
  1593. /**
  1594. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1595. * released
  1596. *
  1597. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1598. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1599. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1600. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1601. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1602. */
  1603. enum hal_rx_wbm_buf_type {
  1604. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1605. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1606. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1607. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1608. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1609. };
  1610. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1611. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1612. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1613. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1614. /**
  1615. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1616. * PN check failure
  1617. *
  1618. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1619. *
  1620. * Return: true: error caused by PN check, false: other error
  1621. */
  1622. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1623. {
  1624. struct reo_destination_ring *reo_desc =
  1625. (struct reo_destination_ring *)rx_desc;
  1626. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1627. HAL_REO_ERR_PN_CHECK_FAILED) |
  1628. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1629. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1630. true : false;
  1631. }
  1632. /**
  1633. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1634. * the sequence number
  1635. *
  1636. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1637. *
  1638. * Return: true: error caused by 2K jump, false: other error
  1639. */
  1640. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1641. {
  1642. struct reo_destination_ring *reo_desc =
  1643. (struct reo_destination_ring *)rx_desc;
  1644. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1645. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1646. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1647. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1648. true : false;
  1649. }
  1650. /**
  1651. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1652. *
  1653. * @ soc : HAL version of the SOC pointer
  1654. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1655. * @ buf_addr_info : void pointer to the buffer_addr_info
  1656. *
  1657. * Return: void
  1658. */
  1659. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1660. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1661. void *src_srng_desc, void *buf_addr_info)
  1662. {
  1663. struct wbm_release_ring *wbm_rel_srng =
  1664. (struct wbm_release_ring *)src_srng_desc;
  1665. /* Structure copy !!! */
  1666. wbm_rel_srng->released_buff_or_desc_addr_info =
  1667. *((struct buffer_addr_info *)buf_addr_info);
  1668. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1669. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1670. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1671. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1672. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1673. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1674. }
  1675. /*
  1676. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1677. * REO entrance ring
  1678. *
  1679. * @ soc: HAL version of the SOC pointer
  1680. * @ pa: Physical address of the MSDU Link Descriptor
  1681. * @ cookie: SW cookie to get to the virtual address
  1682. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1683. * to the error enabled REO queue
  1684. *
  1685. * Return: void
  1686. */
  1687. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1688. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1689. {
  1690. /* TODO */
  1691. }
  1692. /**
  1693. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1694. * BUFFER_ADDR_INFO, give the RX descriptor
  1695. * (Assumption -- BUFFER_ADDR_INFO is the
  1696. * first field in the descriptor structure)
  1697. */
  1698. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1699. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1700. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1701. /**
  1702. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1703. * from the BUFFER_ADDR_INFO structure
  1704. * given a REO destination ring descriptor.
  1705. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1706. *
  1707. * Return: uint8_t (value of the return_buffer_manager)
  1708. */
  1709. static inline
  1710. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1711. {
  1712. /*
  1713. * The following macro takes buf_addr_info as argument,
  1714. * but since buf_addr_info is the first field in ring_desc
  1715. * Hence the following call is OK
  1716. */
  1717. return HAL_RX_BUF_RBM_GET(ring_desc);
  1718. }
  1719. /*******************************************************************************
  1720. * RX WBM ERROR APIS
  1721. ******************************************************************************/
  1722. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1723. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1724. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1725. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1726. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1727. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1728. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1729. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1730. /**
  1731. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1732. * the frame to this release ring
  1733. *
  1734. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1735. * frame to this queue
  1736. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1737. * received routing instructions. No error within REO was detected
  1738. */
  1739. enum hal_rx_wbm_reo_push_reason {
  1740. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1741. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1742. };
  1743. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1744. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1745. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1746. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1747. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1748. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1749. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1750. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1751. /**
  1752. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1753. * this release ring
  1754. *
  1755. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1756. * this frame to this queue
  1757. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1758. * per received routing instructions. No error within RXDMA was detected
  1759. */
  1760. enum hal_rx_wbm_rxdma_push_reason {
  1761. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1762. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1763. };
  1764. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1765. (((*(((uint32_t *) wbm_desc) + \
  1766. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1767. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1768. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1769. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1770. (((*(((uint32_t *) wbm_desc) + \
  1771. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1772. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1773. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1774. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  1775. (((*(((uint32_t *) wbm_desc) + \
  1776. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  1777. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  1778. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  1779. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  1780. (((*(((uint32_t *) wbm_desc) + \
  1781. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  1782. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  1783. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  1784. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1785. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1786. wbm_desc)->released_buff_or_desc_addr_info)
  1787. /**
  1788. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1789. * humman readable format.
  1790. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1791. * @ dbg_level: log level.
  1792. *
  1793. * Return: void
  1794. */
  1795. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1796. uint8_t dbg_level)
  1797. {
  1798. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1799. "\n--------------------\n"
  1800. "rx_attention tlv \n"
  1801. "\n--------------------\n"
  1802. "rxpcu_mpdu_filter_in_category : %d\n"
  1803. "sw_frame_group_id : %d\n"
  1804. "reserved_0 : %d\n"
  1805. "phy_ppdu_id : %d\n"
  1806. "first_mpdu : %d\n"
  1807. "reserved_1a : %d\n"
  1808. "mcast_bcast : %d\n"
  1809. "ast_index_not_found : %d\n"
  1810. "ast_index_timeout : %d\n"
  1811. "power_mgmt : %d\n"
  1812. "non_qos : %d\n"
  1813. "null_data : %d\n"
  1814. "mgmt_type : %d\n"
  1815. "ctrl_type : %d\n"
  1816. "more_data : %d\n"
  1817. "eosp : %d\n"
  1818. "a_msdu_error : %d\n"
  1819. "fragment_flag : %d\n"
  1820. "order : %d\n"
  1821. "cce_match : %d\n"
  1822. "overflow_err : %d\n"
  1823. "msdu_length_err : %d\n"
  1824. "tcp_udp_chksum_fail : %d\n"
  1825. "ip_chksum_fail : %d\n"
  1826. "sa_idx_invalid : %d\n"
  1827. "da_idx_invalid : %d\n"
  1828. "reserved_1b : %d\n"
  1829. "rx_in_tx_decrypt_byp : %d\n"
  1830. "encrypt_required : %d\n"
  1831. "directed : %d\n"
  1832. "buffer_fragment : %d\n"
  1833. "mpdu_length_err : %d\n"
  1834. "tkip_mic_err : %d\n"
  1835. "decrypt_err : %d\n"
  1836. "unencrypted_frame_err : %d\n"
  1837. "fcs_err : %d\n"
  1838. "flow_idx_timeout : %d\n"
  1839. "flow_idx_invalid : %d\n"
  1840. "wifi_parser_error : %d\n"
  1841. "amsdu_parser_error : %d\n"
  1842. "sa_idx_timeout : %d\n"
  1843. "da_idx_timeout : %d\n"
  1844. "msdu_limit_error : %d\n"
  1845. "da_is_valid : %d\n"
  1846. "da_is_mcbc : %d\n"
  1847. "sa_is_valid : %d\n"
  1848. "decrypt_status_code : %d\n"
  1849. "rx_bitmap_not_updated : %d\n"
  1850. "reserved_2 : %d\n"
  1851. "msdu_done : %d\n",
  1852. rx_attn->rxpcu_mpdu_filter_in_category,
  1853. rx_attn->sw_frame_group_id,
  1854. rx_attn->reserved_0,
  1855. rx_attn->phy_ppdu_id,
  1856. rx_attn->first_mpdu,
  1857. rx_attn->reserved_1a,
  1858. rx_attn->mcast_bcast,
  1859. rx_attn->ast_index_not_found,
  1860. rx_attn->ast_index_timeout,
  1861. rx_attn->power_mgmt,
  1862. rx_attn->non_qos,
  1863. rx_attn->null_data,
  1864. rx_attn->mgmt_type,
  1865. rx_attn->ctrl_type,
  1866. rx_attn->more_data,
  1867. rx_attn->eosp,
  1868. rx_attn->a_msdu_error,
  1869. rx_attn->fragment_flag,
  1870. rx_attn->order,
  1871. rx_attn->cce_match,
  1872. rx_attn->overflow_err,
  1873. rx_attn->msdu_length_err,
  1874. rx_attn->tcp_udp_chksum_fail,
  1875. rx_attn->ip_chksum_fail,
  1876. rx_attn->sa_idx_invalid,
  1877. rx_attn->da_idx_invalid,
  1878. rx_attn->reserved_1b,
  1879. rx_attn->rx_in_tx_decrypt_byp,
  1880. rx_attn->encrypt_required,
  1881. rx_attn->directed,
  1882. rx_attn->buffer_fragment,
  1883. rx_attn->mpdu_length_err,
  1884. rx_attn->tkip_mic_err,
  1885. rx_attn->decrypt_err,
  1886. rx_attn->unencrypted_frame_err,
  1887. rx_attn->fcs_err,
  1888. rx_attn->flow_idx_timeout,
  1889. rx_attn->flow_idx_invalid,
  1890. rx_attn->wifi_parser_error,
  1891. rx_attn->amsdu_parser_error,
  1892. rx_attn->sa_idx_timeout,
  1893. rx_attn->da_idx_timeout,
  1894. rx_attn->msdu_limit_error,
  1895. rx_attn->da_is_valid,
  1896. rx_attn->da_is_mcbc,
  1897. rx_attn->sa_is_valid,
  1898. rx_attn->decrypt_status_code,
  1899. rx_attn->rx_bitmap_not_updated,
  1900. rx_attn->reserved_2,
  1901. rx_attn->msdu_done);
  1902. }
  1903. /**
  1904. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  1905. * human readable format.
  1906. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  1907. * @ dbg_level: log level.
  1908. *
  1909. * Return: void
  1910. */
  1911. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  1912. uint8_t dbg_level)
  1913. {
  1914. struct rx_mpdu_info *mpdu_info =
  1915. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  1916. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1917. "\n--------------------\n"
  1918. "rx_mpdu_start tlv \n"
  1919. "--------------------\n"
  1920. "rxpcu_mpdu_filter_in_category: %d\n"
  1921. "sw_frame_group_id: %d\n"
  1922. "ndp_frame: %d\n"
  1923. "phy_err: %d\n"
  1924. "phy_err_during_mpdu_header: %d\n"
  1925. "protocol_version_err: %d\n"
  1926. "ast_based_lookup_valid: %d\n"
  1927. "phy_ppdu_id: %d\n"
  1928. "ast_index: %d\n"
  1929. "sw_peer_id: %d\n"
  1930. "mpdu_frame_control_valid: %d\n"
  1931. "mpdu_duration_valid: %d\n"
  1932. "mac_addr_ad1_valid: %d\n"
  1933. "mac_addr_ad2_valid: %d\n"
  1934. "mac_addr_ad3_valid: %d\n"
  1935. "mac_addr_ad4_valid: %d\n"
  1936. "mpdu_sequence_control_valid: %d\n"
  1937. "mpdu_qos_control_valid: %d\n"
  1938. "mpdu_ht_control_valid: %d\n"
  1939. "frame_encryption_info_valid: %d\n"
  1940. "fr_ds: %d\n"
  1941. "to_ds: %d\n"
  1942. "encrypted: %d\n"
  1943. "mpdu_retry: %d\n"
  1944. "mpdu_sequence_number: %d\n"
  1945. "epd_en: %d\n"
  1946. "all_frames_shall_be_encrypted: %d\n"
  1947. "encrypt_type: %d\n"
  1948. "mesh_sta: %d\n"
  1949. "bssid_hit: %d\n"
  1950. "bssid_number: %d\n"
  1951. "tid: %d\n"
  1952. "pn_31_0: %d\n"
  1953. "pn_63_32: %d\n"
  1954. "pn_95_64: %d\n"
  1955. "pn_127_96: %d\n"
  1956. "peer_meta_data: %d\n"
  1957. "rxpt_classify_info.reo_destination_indication: %d\n"
  1958. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  1959. "rx_reo_queue_desc_addr_31_0: %d\n"
  1960. "rx_reo_queue_desc_addr_39_32: %d\n"
  1961. "receive_queue_number: %d\n"
  1962. "pre_delim_err_warning: %d\n"
  1963. "first_delim_err: %d\n"
  1964. "key_id_octet: %d\n"
  1965. "new_peer_entry: %d\n"
  1966. "decrypt_needed: %d\n"
  1967. "decap_type: %d\n"
  1968. "rx_insert_vlan_c_tag_padding: %d\n"
  1969. "rx_insert_vlan_s_tag_padding: %d\n"
  1970. "strip_vlan_c_tag_decap: %d\n"
  1971. "strip_vlan_s_tag_decap: %d\n"
  1972. "pre_delim_count: %d\n"
  1973. "ampdu_flag: %d\n"
  1974. "bar_frame: %d\n"
  1975. "mpdu_length: %d\n"
  1976. "first_mpdu: %d\n"
  1977. "mcast_bcast: %d\n"
  1978. "ast_index_not_found: %d\n"
  1979. "ast_index_timeout: %d\n"
  1980. "power_mgmt: %d\n"
  1981. "non_qos: %d\n"
  1982. "null_data: %d\n"
  1983. "mgmt_type: %d\n"
  1984. "ctrl_type: %d\n"
  1985. "more_data: %d\n"
  1986. "eosp: %d\n"
  1987. "fragment_flag: %d\n"
  1988. "order: %d\n"
  1989. "u_apsd_trigger: %d\n"
  1990. "encrypt_required: %d\n"
  1991. "directed: %d\n"
  1992. "mpdu_frame_control_field: %d\n"
  1993. "mpdu_duration_field: %d\n"
  1994. "mac_addr_ad1_31_0: %d\n"
  1995. "mac_addr_ad1_47_32: %d\n"
  1996. "mac_addr_ad2_15_0: %d\n"
  1997. "mac_addr_ad2_47_16: %d\n"
  1998. "mac_addr_ad3_31_0: %d\n"
  1999. "mac_addr_ad3_47_32: %d\n"
  2000. "mpdu_sequence_control_field: %d\n"
  2001. "mac_addr_ad4_31_0: %d\n"
  2002. "mac_addr_ad4_47_32: %d\n"
  2003. "mpdu_qos_control_field: %d\n"
  2004. "mpdu_ht_control_field: %d\n",
  2005. mpdu_info->rxpcu_mpdu_filter_in_category,
  2006. mpdu_info->sw_frame_group_id,
  2007. mpdu_info->ndp_frame,
  2008. mpdu_info->phy_err,
  2009. mpdu_info->phy_err_during_mpdu_header,
  2010. mpdu_info->protocol_version_err,
  2011. mpdu_info->ast_based_lookup_valid,
  2012. mpdu_info->phy_ppdu_id,
  2013. mpdu_info->ast_index,
  2014. mpdu_info->sw_peer_id,
  2015. mpdu_info->mpdu_frame_control_valid,
  2016. mpdu_info->mpdu_duration_valid,
  2017. mpdu_info->mac_addr_ad1_valid,
  2018. mpdu_info->mac_addr_ad2_valid,
  2019. mpdu_info->mac_addr_ad3_valid,
  2020. mpdu_info->mac_addr_ad4_valid,
  2021. mpdu_info->mpdu_sequence_control_valid,
  2022. mpdu_info->mpdu_qos_control_valid,
  2023. mpdu_info->mpdu_ht_control_valid,
  2024. mpdu_info->frame_encryption_info_valid,
  2025. mpdu_info->fr_ds,
  2026. mpdu_info->to_ds,
  2027. mpdu_info->encrypted,
  2028. mpdu_info->mpdu_retry,
  2029. mpdu_info->mpdu_sequence_number,
  2030. mpdu_info->epd_en,
  2031. mpdu_info->all_frames_shall_be_encrypted,
  2032. mpdu_info->encrypt_type,
  2033. mpdu_info->mesh_sta,
  2034. mpdu_info->bssid_hit,
  2035. mpdu_info->bssid_number,
  2036. mpdu_info->tid,
  2037. mpdu_info->pn_31_0,
  2038. mpdu_info->pn_63_32,
  2039. mpdu_info->pn_95_64,
  2040. mpdu_info->pn_127_96,
  2041. mpdu_info->peer_meta_data,
  2042. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2043. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2044. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2045. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2046. mpdu_info->receive_queue_number,
  2047. mpdu_info->pre_delim_err_warning,
  2048. mpdu_info->first_delim_err,
  2049. mpdu_info->key_id_octet,
  2050. mpdu_info->new_peer_entry,
  2051. mpdu_info->decrypt_needed,
  2052. mpdu_info->decap_type,
  2053. mpdu_info->rx_insert_vlan_c_tag_padding,
  2054. mpdu_info->rx_insert_vlan_s_tag_padding,
  2055. mpdu_info->strip_vlan_c_tag_decap,
  2056. mpdu_info->strip_vlan_s_tag_decap,
  2057. mpdu_info->pre_delim_count,
  2058. mpdu_info->ampdu_flag,
  2059. mpdu_info->bar_frame,
  2060. mpdu_info->mpdu_length,
  2061. mpdu_info->first_mpdu,
  2062. mpdu_info->mcast_bcast,
  2063. mpdu_info->ast_index_not_found,
  2064. mpdu_info->ast_index_timeout,
  2065. mpdu_info->power_mgmt,
  2066. mpdu_info->non_qos,
  2067. mpdu_info->null_data,
  2068. mpdu_info->mgmt_type,
  2069. mpdu_info->ctrl_type,
  2070. mpdu_info->more_data,
  2071. mpdu_info->eosp,
  2072. mpdu_info->fragment_flag,
  2073. mpdu_info->order,
  2074. mpdu_info->u_apsd_trigger,
  2075. mpdu_info->encrypt_required,
  2076. mpdu_info->directed,
  2077. mpdu_info->mpdu_frame_control_field,
  2078. mpdu_info->mpdu_duration_field,
  2079. mpdu_info->mac_addr_ad1_31_0,
  2080. mpdu_info->mac_addr_ad1_47_32,
  2081. mpdu_info->mac_addr_ad2_15_0,
  2082. mpdu_info->mac_addr_ad2_47_16,
  2083. mpdu_info->mac_addr_ad3_31_0,
  2084. mpdu_info->mac_addr_ad3_47_32,
  2085. mpdu_info->mpdu_sequence_control_field,
  2086. mpdu_info->mac_addr_ad4_31_0,
  2087. mpdu_info->mac_addr_ad4_47_32,
  2088. mpdu_info->mpdu_qos_control_field,
  2089. mpdu_info->mpdu_ht_control_field);
  2090. }
  2091. /**
  2092. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2093. * human readable format.
  2094. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2095. * @ dbg_level: log level.
  2096. *
  2097. * Return: void
  2098. */
  2099. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  2100. uint8_t dbg_level)
  2101. {
  2102. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2103. "\n--------------------\n"
  2104. "rx_msdu_start tlv \n"
  2105. "--------------------\n"
  2106. "rxpcu_mpdu_filter_in_category: %d\n"
  2107. "sw_frame_group_id: %d\n"
  2108. "phy_ppdu_id: %d\n"
  2109. "msdu_length: %d\n"
  2110. "ipsec_esp: %d\n"
  2111. "l3_offset: %d\n"
  2112. "ipsec_ah: %d\n"
  2113. "l4_offset: %d\n"
  2114. "msdu_number: %d\n"
  2115. "decap_format: %d\n"
  2116. "ipv4_proto: %d\n"
  2117. "ipv6_proto: %d\n"
  2118. "tcp_proto: %d\n"
  2119. "udp_proto: %d\n"
  2120. "ip_frag: %d\n"
  2121. "tcp_only_ack: %d\n"
  2122. "da_is_bcast_mcast: %d\n"
  2123. "toeplitz_hash: %d\n"
  2124. "ip4_protocol_ip6_next_header: %d\n"
  2125. "toeplitz_hash_2_or_4: %d\n"
  2126. "flow_id_toeplitz: %d\n"
  2127. "user_rssi: %d\n"
  2128. "pkt_type: %d\n"
  2129. "stbc: %d\n"
  2130. "sgi: %d\n"
  2131. "rate_mcs: %d\n"
  2132. "receive_bandwidth: %d\n"
  2133. "reception_type: %d\n"
  2134. "nss: %d\n"
  2135. "ppdu_start_timestamp: %d\n"
  2136. "sw_phy_meta_data: %d\n",
  2137. msdu_start->rxpcu_mpdu_filter_in_category,
  2138. msdu_start->sw_frame_group_id,
  2139. msdu_start->phy_ppdu_id,
  2140. msdu_start->msdu_length,
  2141. msdu_start->ipsec_esp,
  2142. msdu_start->l3_offset,
  2143. msdu_start->ipsec_ah,
  2144. msdu_start->l4_offset,
  2145. msdu_start->msdu_number,
  2146. msdu_start->decap_format,
  2147. msdu_start->ipv4_proto,
  2148. msdu_start->ipv6_proto,
  2149. msdu_start->tcp_proto,
  2150. msdu_start->udp_proto,
  2151. msdu_start->ip_frag,
  2152. msdu_start->tcp_only_ack,
  2153. msdu_start->da_is_bcast_mcast,
  2154. msdu_start->toeplitz_hash,
  2155. msdu_start->ip4_protocol_ip6_next_header,
  2156. msdu_start->toeplitz_hash_2_or_4,
  2157. msdu_start->flow_id_toeplitz,
  2158. msdu_start->user_rssi,
  2159. msdu_start->pkt_type,
  2160. msdu_start->stbc,
  2161. msdu_start->sgi,
  2162. msdu_start->rate_mcs,
  2163. msdu_start->receive_bandwidth,
  2164. msdu_start->reception_type,
  2165. msdu_start->nss,
  2166. msdu_start->ppdu_start_timestamp,
  2167. msdu_start->sw_phy_meta_data);
  2168. }
  2169. /**
  2170. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2171. * human readable format.
  2172. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2173. * @ dbg_level: log level.
  2174. *
  2175. * Return: void
  2176. */
  2177. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  2178. uint8_t dbg_level)
  2179. {
  2180. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2181. "\n--------------------\n"
  2182. "rx_msdu_end tlv \n"
  2183. "--------------------\n"
  2184. "rxpcu_mpdu_filter_in_category: %d\n"
  2185. "sw_frame_group_id: %d\n"
  2186. "phy_ppdu_id: %d\n"
  2187. "ip_hdr_chksum: %d\n"
  2188. "tcp_udp_chksum: %d\n"
  2189. "key_id_octet: %d\n"
  2190. "cce_super_rule: %d\n"
  2191. "cce_classify_not_done_truncat: %d\n"
  2192. "cce_classify_not_done_cce_dis: %d\n"
  2193. "ext_wapi_pn_63_48: %d\n"
  2194. "ext_wapi_pn_95_64: %d\n"
  2195. "ext_wapi_pn_127_96: %d\n"
  2196. "reported_mpdu_length: %d\n"
  2197. "first_msdu: %d\n"
  2198. "last_msdu: %d\n"
  2199. "sa_idx_timeout: %d\n"
  2200. "da_idx_timeout: %d\n"
  2201. "msdu_limit_error: %d\n"
  2202. "flow_idx_timeout: %d\n"
  2203. "flow_idx_invalid: %d\n"
  2204. "wifi_parser_error: %d\n"
  2205. "amsdu_parser_error: %d\n"
  2206. "sa_is_valid: %d\n"
  2207. "da_is_valid: %d\n"
  2208. "da_is_mcbc: %d\n"
  2209. "l3_header_padding: %d\n"
  2210. "ipv6_options_crc: %d\n"
  2211. "tcp_seq_number: %d\n"
  2212. "tcp_ack_number: %d\n"
  2213. "tcp_flag: %d\n"
  2214. "lro_eligible: %d\n"
  2215. "window_size: %d\n"
  2216. "da_offset: %d\n"
  2217. "sa_offset: %d\n"
  2218. "da_offset_valid: %d\n"
  2219. "sa_offset_valid: %d\n"
  2220. "rule_indication_31_0: %d\n"
  2221. "rule_indication_63_32: %d\n"
  2222. "sa_idx: %d\n"
  2223. "da_idx: %d\n"
  2224. "msdu_drop: %d\n"
  2225. "reo_destination_indication: %d\n"
  2226. "flow_idx: %d\n"
  2227. "fse_metadata: %d\n"
  2228. "cce_metadata: %d\n"
  2229. "sa_sw_peer_id: %d\n",
  2230. msdu_end->rxpcu_mpdu_filter_in_category,
  2231. msdu_end->sw_frame_group_id,
  2232. msdu_end->phy_ppdu_id,
  2233. msdu_end->ip_hdr_chksum,
  2234. msdu_end->tcp_udp_chksum,
  2235. msdu_end->key_id_octet,
  2236. msdu_end->cce_super_rule,
  2237. msdu_end->cce_classify_not_done_truncate,
  2238. msdu_end->cce_classify_not_done_cce_dis,
  2239. msdu_end->ext_wapi_pn_63_48,
  2240. msdu_end->ext_wapi_pn_95_64,
  2241. msdu_end->ext_wapi_pn_127_96,
  2242. msdu_end->reported_mpdu_length,
  2243. msdu_end->first_msdu,
  2244. msdu_end->last_msdu,
  2245. msdu_end->sa_idx_timeout,
  2246. msdu_end->da_idx_timeout,
  2247. msdu_end->msdu_limit_error,
  2248. msdu_end->flow_idx_timeout,
  2249. msdu_end->flow_idx_invalid,
  2250. msdu_end->wifi_parser_error,
  2251. msdu_end->amsdu_parser_error,
  2252. msdu_end->sa_is_valid,
  2253. msdu_end->da_is_valid,
  2254. msdu_end->da_is_mcbc,
  2255. msdu_end->l3_header_padding,
  2256. msdu_end->ipv6_options_crc,
  2257. msdu_end->tcp_seq_number,
  2258. msdu_end->tcp_ack_number,
  2259. msdu_end->tcp_flag,
  2260. msdu_end->lro_eligible,
  2261. msdu_end->window_size,
  2262. msdu_end->da_offset,
  2263. msdu_end->sa_offset,
  2264. msdu_end->da_offset_valid,
  2265. msdu_end->sa_offset_valid,
  2266. msdu_end->rule_indication_31_0,
  2267. msdu_end->rule_indication_63_32,
  2268. msdu_end->sa_idx,
  2269. msdu_end->da_idx,
  2270. msdu_end->msdu_drop,
  2271. msdu_end->reo_destination_indication,
  2272. msdu_end->flow_idx,
  2273. msdu_end->fse_metadata,
  2274. msdu_end->cce_metadata,
  2275. msdu_end->sa_sw_peer_id);
  2276. }
  2277. /**
  2278. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2279. * human readable format.
  2280. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2281. * @ dbg_level: log level.
  2282. *
  2283. * Return: void
  2284. */
  2285. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2286. uint8_t dbg_level)
  2287. {
  2288. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2289. "\n--------------------\n"
  2290. "rx_mpdu_end tlv \n"
  2291. "--------------------\n"
  2292. "rxpcu_mpdu_filter_in_category: %d\n"
  2293. "sw_frame_group_id: %d\n"
  2294. "phy_ppdu_id: %d\n"
  2295. "unsup_ktype_short_frame: %d\n"
  2296. "rx_in_tx_decrypt_byp: %d\n"
  2297. "overflow_err: %d\n"
  2298. "mpdu_length_err: %d\n"
  2299. "tkip_mic_err: %d\n"
  2300. "decrypt_err: %d\n"
  2301. "unencrypted_frame_err: %d\n"
  2302. "pn_fields_contain_valid_info: %d\n"
  2303. "fcs_err: %d\n"
  2304. "msdu_length_err: %d\n"
  2305. "rxdma0_destination_ring: %d\n"
  2306. "rxdma1_destination_ring: %d\n"
  2307. "decrypt_status_code: %d\n"
  2308. "rx_bitmap_not_updated: %d\n",
  2309. mpdu_end->rxpcu_mpdu_filter_in_category,
  2310. mpdu_end->sw_frame_group_id,
  2311. mpdu_end->phy_ppdu_id,
  2312. mpdu_end->unsup_ktype_short_frame,
  2313. mpdu_end->rx_in_tx_decrypt_byp,
  2314. mpdu_end->overflow_err,
  2315. mpdu_end->mpdu_length_err,
  2316. mpdu_end->tkip_mic_err,
  2317. mpdu_end->decrypt_err,
  2318. mpdu_end->unencrypted_frame_err,
  2319. mpdu_end->pn_fields_contain_valid_info,
  2320. mpdu_end->fcs_err,
  2321. mpdu_end->msdu_length_err,
  2322. mpdu_end->rxdma0_destination_ring,
  2323. mpdu_end->rxdma1_destination_ring,
  2324. mpdu_end->decrypt_status_code,
  2325. mpdu_end->rx_bitmap_not_updated);
  2326. }
  2327. /**
  2328. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2329. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2330. * @ dbg_level: log level.
  2331. *
  2332. * Return: void
  2333. */
  2334. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2335. uint8_t dbg_level)
  2336. {
  2337. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2338. "\n---------------\n"
  2339. "rx_pkt_hdr_tlv \n"
  2340. "---------------\n"
  2341. "phy_ppdu_id %d \n",
  2342. pkt_hdr_tlv->phy_ppdu_id);
  2343. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2344. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2345. }
  2346. /**
  2347. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2348. * RX TLVs
  2349. * @ buf: pointer the pkt buffer.
  2350. * @ dbg_level: log level.
  2351. *
  2352. * Return: void
  2353. */
  2354. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2355. {
  2356. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2357. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2358. struct rx_mpdu_start *mpdu_start =
  2359. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2360. struct rx_msdu_start *msdu_start =
  2361. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2362. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2363. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2364. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2365. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2366. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2367. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2368. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2369. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2370. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2371. }
  2372. /**
  2373. * hal_srng_ring_id_get: API to retreive ring id from hal ring
  2374. * structure
  2375. * @hal_ring: pointer to hal_srng structure
  2376. *
  2377. * Return: ring_id
  2378. */
  2379. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2380. {
  2381. return ((struct hal_srng *)hal_ring)->ring_id;
  2382. }
  2383. /* Rx MSDU link pointer info */
  2384. struct hal_rx_msdu_link_ptr_info {
  2385. struct rx_msdu_link msdu_link;
  2386. struct hal_buf_info msdu_link_buf_info;
  2387. };
  2388. /**
  2389. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2390. *
  2391. * @nbuf: Pointer to data buffer field
  2392. * Returns: pointer to rx_pkt_tlvs
  2393. */
  2394. static inline
  2395. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2396. {
  2397. return (struct rx_pkt_tlvs *)rx_buf_start;
  2398. }
  2399. /**
  2400. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2401. *
  2402. * @pkt_tlvs: Pointer to pkt_tlvs
  2403. * Returns: pointer to rx_mpdu_info structure
  2404. */
  2405. static inline
  2406. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2407. {
  2408. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2409. }
  2410. /**
  2411. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2412. *
  2413. * @nbuf: Network buffer
  2414. * Returns: rx sequence number
  2415. */
  2416. #define DOT11_SEQ_FRAG_MASK 0x000f
  2417. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2418. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2419. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2420. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2421. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2422. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2423. static inline
  2424. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2425. {
  2426. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2427. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2428. uint16_t seq_number = 0;
  2429. seq_number =
  2430. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2431. /* Skip first 4-bits for fragment number */
  2432. return seq_number;
  2433. }
  2434. /**
  2435. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2436. *
  2437. * @nbuf: Network buffer
  2438. * Returns: rx fragment number
  2439. */
  2440. static inline
  2441. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2442. {
  2443. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2444. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2445. uint8_t frag_number = 0;
  2446. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2447. DOT11_SEQ_FRAG_MASK;
  2448. /* Return first 4 bits as fragment number */
  2449. return frag_number;
  2450. }
  2451. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2452. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2453. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2454. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2455. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2456. /**
  2457. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2458. *
  2459. * @nbuf: Network buffer
  2460. * Returns: rx more fragment bit
  2461. */
  2462. static inline
  2463. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2464. {
  2465. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2466. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2467. uint16_t frame_ctrl = 0;
  2468. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2469. DOT11_FC1_MORE_FRAG_OFFSET;
  2470. /* more fragment bit if at offset bit 4 */
  2471. return frame_ctrl;
  2472. }
  2473. /**
  2474. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2475. *
  2476. * @nbuf: Network buffer
  2477. * Returns: rx more fragment bit
  2478. *
  2479. */
  2480. static inline
  2481. uint8_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2482. {
  2483. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2484. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2485. uint16_t frame_ctrl = 0;
  2486. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2487. return frame_ctrl;
  2488. }
  2489. /*
  2490. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2491. *
  2492. * @nbuf: Network buffer
  2493. * Returns: flag to indicate whether the nbuf has MC/BC address
  2494. */
  2495. static inline
  2496. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2497. {
  2498. uint8 *buf = qdf_nbuf_data(nbuf);
  2499. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2500. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2501. return rx_attn->mcast_bcast;
  2502. }
  2503. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2504. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2505. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2506. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2507. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2508. /*
  2509. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2510. *
  2511. * @nbuf: Network buffer
  2512. * Returns: value of sequence control valid field
  2513. */
  2514. static inline
  2515. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2516. {
  2517. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2518. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2519. uint8_t seq_ctrl_valid = 0;
  2520. seq_ctrl_valid =
  2521. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2522. return seq_ctrl_valid;
  2523. }
  2524. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2525. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2526. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2527. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2528. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2529. /*
  2530. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2531. *
  2532. * @nbuf: Network buffer
  2533. * Returns: value of frame control valid field
  2534. */
  2535. static inline
  2536. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2537. {
  2538. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2539. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2540. uint8_t frm_ctrl_valid = 0;
  2541. frm_ctrl_valid =
  2542. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2543. return frm_ctrl_valid;
  2544. }
  2545. /*
  2546. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2547. *
  2548. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2549. * Returns: None
  2550. */
  2551. static inline
  2552. void hal_rx_clear_mpdu_desc_info(
  2553. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2554. {
  2555. qdf_mem_zero(rx_mpdu_desc_info,
  2556. sizeof(*rx_mpdu_desc_info));
  2557. }
  2558. /*
  2559. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2560. *
  2561. * @msdu_link_ptr: HAL view of msdu link ptr
  2562. * @size: number of msdu link pointers
  2563. * Returns: None
  2564. */
  2565. static inline
  2566. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2567. int size)
  2568. {
  2569. qdf_mem_zero(msdu_link_ptr,
  2570. (sizeof(*msdu_link_ptr) * size));
  2571. }
  2572. /*
  2573. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2574. * @msdu_link_ptr: msdu link pointer
  2575. * @mpdu_desc_info: mpdu descriptor info
  2576. *
  2577. * Build a list of msdus using msdu link pointer. If the
  2578. * number of msdus are more, chain them together
  2579. *
  2580. * Returns: Number of processed msdus
  2581. */
  2582. static inline
  2583. int hal_rx_chain_msdu_links(qdf_nbuf_t msdu,
  2584. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2585. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2586. {
  2587. int j;
  2588. struct rx_msdu_link *msdu_link_ptr =
  2589. &msdu_link_ptr_info->msdu_link;
  2590. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2591. struct rx_msdu_details *msdu_details =
  2592. HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link_ptr);
  2593. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2594. struct rx_msdu_desc_info *msdu_desc_info;
  2595. uint8_t fragno, more_frag;
  2596. uint8_t *rx_desc_info;
  2597. struct hal_rx_msdu_list msdu_list;
  2598. for (j = 0; j < num_msdus; j++) {
  2599. msdu_desc_info =
  2600. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[j]);
  2601. msdu_list.msdu_info[j].msdu_flags =
  2602. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2603. msdu_list.msdu_info[j].msdu_len =
  2604. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2605. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2606. &msdu_details[j].buffer_addr_info_details);
  2607. }
  2608. /* Chain msdu links together */
  2609. if (prev_msdu_link_ptr) {
  2610. /* 31-0 bits of the physical address */
  2611. prev_msdu_link_ptr->
  2612. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2613. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2614. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2615. /* 39-32 bits of the physical address */
  2616. prev_msdu_link_ptr->
  2617. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2618. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2619. >> 32) &&
  2620. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2621. prev_msdu_link_ptr->
  2622. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2623. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2624. }
  2625. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2626. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2627. /* mark first and last MSDUs */
  2628. rx_desc_info = qdf_nbuf_data(msdu);
  2629. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2630. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2631. /* TODO: create skb->fragslist[] */
  2632. if (more_frag == 0) {
  2633. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2634. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2635. } else if (fragno == 1) {
  2636. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2637. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2638. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2639. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2640. }
  2641. num_msdus++;
  2642. /* Number of MSDUs per mpdu descriptor is updated */
  2643. mpdu_desc_info->msdu_count += num_msdus;
  2644. } else {
  2645. num_msdus = 0;
  2646. prev_msdu_link_ptr = msdu_link_ptr;
  2647. }
  2648. return num_msdus;
  2649. }
  2650. /*
  2651. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2652. *
  2653. * @ring_desc: HAL view of ring descriptor
  2654. * @mpdu_des_info: saved mpdu desc info
  2655. * @msdu_link_ptr: saved msdu link ptr
  2656. *
  2657. * API used explicitely for rx defrag to update ring desc with
  2658. * mpdu desc info and msdu link ptr before reinjecting the
  2659. * packet back to REO
  2660. *
  2661. * Returns: None
  2662. */
  2663. static inline
  2664. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2665. void *saved_mpdu_desc_info,
  2666. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2667. {
  2668. struct reo_entrance_ring *reo_ent_ring;
  2669. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2670. struct hal_buf_info buf_info;
  2671. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2672. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2673. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2674. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2675. sizeof(*reo_ring_mpdu_desc_info));
  2676. /*
  2677. * TODO: Check for additional fields that need configuration in
  2678. * reo_ring_mpdu_desc_info
  2679. */
  2680. /* Update msdu_link_ptr in the reo entrance ring */
  2681. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2682. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2683. buf_info.sw_cookie =
  2684. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2685. }
  2686. /*
  2687. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2688. *
  2689. * @msdu_link_desc_va: msdu link descriptor handle
  2690. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2691. *
  2692. * API used to save msdu link information along with physical
  2693. * address. The API also copues the sw cookie.
  2694. *
  2695. * Returns: None
  2696. */
  2697. static inline
  2698. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2699. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2700. struct hal_buf_info *hbi)
  2701. {
  2702. struct rx_msdu_link *msdu_link_ptr =
  2703. (struct rx_msdu_link *)msdu_link_desc_va;
  2704. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2705. sizeof(struct rx_msdu_link));
  2706. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2707. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2708. }
  2709. /*
  2710. * hal_rx_get_desc_len(): Returns rx descriptor length
  2711. *
  2712. * Returns the size of rx_pkt_tlvs which follows the
  2713. * data in the nbuf
  2714. *
  2715. * Returns: Length of rx descriptor
  2716. */
  2717. static inline
  2718. uint16_t hal_rx_get_desc_len(void)
  2719. {
  2720. return sizeof(struct rx_pkt_tlvs);
  2721. }
  2722. /*
  2723. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2724. * reo_entrance_ring descriptor
  2725. *
  2726. * @reo_ent_desc: reo_entrance_ring descriptor
  2727. * Returns: value of rxdma_push_reason
  2728. */
  2729. static inline
  2730. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2731. {
  2732. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2733. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2734. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2735. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2736. }
  2737. /*
  2738. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2739. * reo_entrance_ring descriptor
  2740. *
  2741. * @reo_ent_desc: reo_entrance_ring descriptor
  2742. * Returns: value of rxdma_error_code
  2743. */
  2744. static inline
  2745. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2746. {
  2747. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2748. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2749. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2750. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2751. }
  2752. #endif /* _HAL_RX_H */