cfg_dp.h 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222
  1. /*
  2. * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * DOC: This file contains definitions of Data Path configuration.
  20. */
  21. #ifndef _CFG_DP_H_
  22. #define _CFG_DP_H_
  23. #include "cfg_define.h"
  24. #define WLAN_CFG_MAX_CLIENTS 64
  25. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  26. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  27. /* Change this to a lower value to enforce scattered idle list mode */
  28. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  29. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  30. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  31. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  32. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  33. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  34. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  35. #else
  36. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  37. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  38. #endif
  39. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  40. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  41. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  42. #define WLAN_CFG_PER_PDEV_RX_RING 0
  43. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  44. #define WLAN_LRO_ENABLE 0
  45. #ifdef QCA_WIFI_QCA6750
  46. #define WLAN_CFG_MAC_PER_TARGET 1
  47. #else
  48. #define WLAN_CFG_MAC_PER_TARGET 2
  49. #endif
  50. #ifdef IPA_OFFLOAD
  51. /* Size of TCL TX Ring */
  52. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  53. #define WLAN_CFG_TX_RING_SIZE 2048
  54. #else
  55. #define WLAN_CFG_TX_RING_SIZE 1024
  56. #endif
  57. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  58. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  59. #define WLAN_CFG_PER_PDEV_TX_RING 0
  60. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  61. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  62. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  63. #else
  64. #define WLAN_CFG_TX_RING_SIZE 512
  65. #define WLAN_CFG_PER_PDEV_TX_RING 1
  66. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  67. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  68. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  69. #endif
  70. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  71. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  72. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  73. #define WLAN_CFG_NUM_TX_DESC 4096
  74. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  75. #else
  76. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  77. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  78. #define WLAN_CFG_NUM_TX_DESC 1024
  79. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  80. #endif
  81. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  82. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  83. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  84. /* Interrupt Mitigation - Timer threshold in us */
  85. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  86. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  87. #ifdef WLAN_DP_PER_RING_TYPE_CONFIG
  88. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX \
  89. WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING
  90. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX \
  91. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING
  92. #else
  93. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  94. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  95. #endif
  96. #endif
  97. #ifdef NBUF_MEMORY_DEBUG
  98. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0x60000
  99. #else
  100. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0xD0000
  101. #endif
  102. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD \
  103. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  104. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  105. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x200000
  106. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD \
  107. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  108. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  109. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x200000
  110. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  111. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  112. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING 0
  113. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  114. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  115. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  116. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  117. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  118. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  119. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  120. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  121. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  122. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  123. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  124. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  125. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  126. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  127. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 0
  128. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  129. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  130. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  131. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  132. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  133. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  134. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  135. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  136. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  137. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  138. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  139. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  140. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  141. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  142. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  143. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  144. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  145. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  146. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  147. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  148. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  149. /* Per vdev pools */
  150. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  151. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  152. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  153. #ifdef TX_PER_PDEV_DESC_POOL
  154. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  155. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  156. #else /* TX_PER_PDEV_DESC_POOL */
  157. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  158. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  159. #endif /* TX_PER_PDEV_DESC_POOL */
  160. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  161. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  162. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  163. #define WLAN_CFG_HTT_PKT_TYPE 2
  164. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  165. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  166. #define WLAN_CFG_MAX_PEER_ID 64
  167. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  168. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  169. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  170. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  171. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  172. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  173. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  174. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  175. #define WLAN_CFG_NUM_REO_DEST_RING 4
  176. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  177. #define WLAN_CFG_NUM_REO_DEST_RING_MAX 4
  178. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS 2
  179. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN 1
  180. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX 3
  181. #define WLAN_CFG_NSS_NUM_REO_DEST_RING 2
  182. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN 1
  183. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX 3
  184. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  185. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  186. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  187. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 32
  188. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  189. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 32
  190. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  191. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  192. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  193. #if defined(QCA_WIFI_QCA6290)
  194. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  195. #else
  196. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  197. #endif
  198. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 1024
  199. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 2048
  200. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  201. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  202. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  203. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  204. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  205. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  206. defined(QCA_WIFI_QCA6750)
  207. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  208. #else
  209. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  210. #endif
  211. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 256
  212. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  213. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 512
  214. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  215. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  216. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  217. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  218. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  219. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  220. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  221. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  222. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  223. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  224. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  225. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  226. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  227. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  228. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  229. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  230. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  231. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  232. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  233. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  234. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  235. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  236. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  237. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  238. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  239. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  240. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  241. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  242. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  243. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  244. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  245. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  246. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  247. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  248. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  249. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  250. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  251. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  252. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  253. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  254. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  255. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  256. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  257. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  258. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  259. /**
  260. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  261. * ring. This value may need to be tuned later.
  262. */
  263. #if defined(QCA_HOST2FW_RXBUF_RING)
  264. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  265. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  266. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  267. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  268. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  269. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 4096
  270. /**
  271. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  272. */
  273. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  274. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  275. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  276. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  277. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  278. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  279. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  280. /**
  281. * AP use cases need to allocate more RX Descriptors than the number of
  282. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  283. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  284. * multiplication factor of 3, to allocate three times as many RX descriptors
  285. * as RX buffers.
  286. */
  287. #else
  288. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  289. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  290. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  291. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  292. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  293. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  294. #endif //QCA_HOST2FW_RXBUF_RING
  295. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  296. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  297. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  298. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT 128
  299. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  300. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  301. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  302. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  303. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  304. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  305. #define WLAN_CFG_RADIO_0_DEFAULT_REO 0x1
  306. #define WLAN_CFG_RADIO_1_DEFAULT_REO 0x2
  307. #define WLAN_CFG_RADIO_2_DEFAULT_REO 0x3
  308. #define WLAN_CFG_RADIO_DEFAULT_REO_MIN 0x1
  309. #define WLAN_CFG_RADIO_DEFAULT_REO_MAX 0x4
  310. /* DP INI Declerations */
  311. #define CFG_DP_HTT_PACKET_TYPE \
  312. CFG_INI_UINT("dp_htt_packet_type", \
  313. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  314. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  315. WLAN_CFG_HTT_PKT_TYPE, \
  316. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  317. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  318. CFG_INI_UINT("dp_int_batch_threshold_other", \
  319. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  320. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  321. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  322. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  323. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  324. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  325. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  326. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  327. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  328. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  329. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  330. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  331. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  332. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  333. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  334. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  335. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  336. CFG_INI_UINT("dp_int_timer_threshold_other", \
  337. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  338. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  339. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  340. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  341. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  342. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  343. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  344. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  345. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  346. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  347. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  348. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  349. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  350. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  351. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  352. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  353. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  354. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  355. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  356. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  357. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  358. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  359. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  360. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  361. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  362. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  363. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  364. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  365. #define CFG_DP_MAX_ALLOC_SIZE \
  366. CFG_INI_UINT("dp_max_alloc_size", \
  367. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  368. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  369. WLAN_CFG_MAX_ALLOC_SIZE, \
  370. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  371. #define CFG_DP_MAX_CLIENTS \
  372. CFG_INI_UINT("dp_max_clients", \
  373. WLAN_CFG_MAX_CLIENTS_MIN, \
  374. WLAN_CFG_MAX_CLIENTS_MAX, \
  375. WLAN_CFG_MAX_CLIENTS, \
  376. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  377. #define CFG_DP_MAX_PEER_ID \
  378. CFG_INI_UINT("dp_max_peer_id", \
  379. WLAN_CFG_MAX_PEER_ID_MIN, \
  380. WLAN_CFG_MAX_PEER_ID_MAX, \
  381. WLAN_CFG_MAX_PEER_ID, \
  382. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  383. #define CFG_DP_REO_DEST_RINGS \
  384. CFG_INI_UINT("dp_reo_dest_rings", \
  385. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  386. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  387. WLAN_CFG_NUM_REO_DEST_RING, \
  388. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  389. #define CFG_DP_TCL_DATA_RINGS \
  390. CFG_INI_UINT("dp_tcl_data_rings", \
  391. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  392. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  393. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  394. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  395. #define CFG_DP_NSS_REO_DEST_RINGS \
  396. CFG_INI_UINT("dp_nss_reo_dest_rings", \
  397. WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN, \
  398. WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX, \
  399. WLAN_CFG_NSS_NUM_REO_DEST_RING, \
  400. CFG_VALUE_OR_DEFAULT, "DP NSS REO Destination Rings")
  401. #define CFG_DP_NSS_TCL_DATA_RINGS \
  402. CFG_INI_UINT("dp_nss_tcl_data_rings", \
  403. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN, \
  404. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX, \
  405. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS, \
  406. CFG_VALUE_OR_DEFAULT, "DP NSS TCL Data Rings")
  407. #define CFG_DP_TX_DESC \
  408. CFG_INI_UINT("dp_tx_desc", \
  409. WLAN_CFG_NUM_TX_DESC_MIN, \
  410. WLAN_CFG_NUM_TX_DESC_MAX, \
  411. WLAN_CFG_NUM_TX_DESC, \
  412. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  413. #define CFG_DP_TX_EXT_DESC \
  414. CFG_INI_UINT("dp_tx_ext_desc", \
  415. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  416. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  417. WLAN_CFG_NUM_TX_EXT_DESC, \
  418. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  419. #define CFG_DP_TX_EXT_DESC_POOLS \
  420. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  421. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  422. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  423. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  424. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  425. #define CFG_DP_PDEV_RX_RING \
  426. CFG_INI_UINT("dp_pdev_rx_ring", \
  427. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  428. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  429. WLAN_CFG_PER_PDEV_RX_RING, \
  430. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  431. #define CFG_DP_PDEV_TX_RING \
  432. CFG_INI_UINT("dp_pdev_tx_ring", \
  433. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  434. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  435. WLAN_CFG_PER_PDEV_TX_RING, \
  436. CFG_VALUE_OR_DEFAULT, \
  437. "DP PDEV Tx Ring")
  438. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  439. CFG_INI_UINT("dp_rx_defrag_timeout", \
  440. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  441. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  442. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  443. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  444. #define CFG_DP_TX_COMPL_RING_SIZE \
  445. CFG_INI_UINT("dp_tx_compl_ring_size", \
  446. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  447. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  448. WLAN_CFG_TX_COMP_RING_SIZE, \
  449. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  450. #define CFG_DP_TX_RING_SIZE \
  451. CFG_INI_UINT("dp_tx_ring_size", \
  452. WLAN_CFG_TX_RING_SIZE_MIN,\
  453. WLAN_CFG_TX_RING_SIZE_MAX,\
  454. WLAN_CFG_TX_RING_SIZE,\
  455. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  456. #define CFG_DP_NSS_COMP_RING_SIZE \
  457. CFG_INI_UINT("dp_nss_comp_ring_size", \
  458. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  459. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  460. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  461. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  462. #define CFG_DP_PDEV_LMAC_RING \
  463. CFG_INI_UINT("dp_pdev_lmac_ring", \
  464. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  465. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  466. WLAN_CFG_PER_PDEV_LMAC_RING, \
  467. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  468. /*
  469. * <ini>
  470. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  471. * frame dropping scheme
  472. * @Min: 0
  473. * @Max: 524288
  474. * @Default: 393216
  475. *
  476. * This ini entry is used to set a high limit threshold to start frame
  477. * dropping scheme
  478. *
  479. * Usage: External
  480. *
  481. * </ini>
  482. */
  483. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  484. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  485. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  486. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  487. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  488. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  489. /*
  490. * <ini>
  491. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  492. * frame dropping scheme
  493. * @Min: 100
  494. * @Max: 524288
  495. * @Default: 393216
  496. *
  497. * This ini entry is used to set a low limit threshold to stop frame
  498. * dropping scheme
  499. *
  500. * Usage: External
  501. *
  502. * </ini>
  503. */
  504. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  505. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  506. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  507. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  508. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  509. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  510. #define CFG_DP_BASE_HW_MAC_ID \
  511. CFG_INI_UINT("dp_base_hw_macid", \
  512. 0, 1, 1, \
  513. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  514. #define CFG_DP_RX_HASH \
  515. CFG_INI_BOOL("dp_rx_hash", true, \
  516. "DP Rx Hash")
  517. #define CFG_DP_TSO \
  518. CFG_INI_BOOL("TSOEnable", false, \
  519. "DP TSO Enabled")
  520. #define CFG_DP_LRO \
  521. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  522. "DP LRO Enable")
  523. /*
  524. * <ini>
  525. * CFG_DP_SG - Enable the SG feature standalonely
  526. * @Min: 0
  527. * @Max: 1
  528. * @Default: 1
  529. *
  530. * This ini entry is used to enable/disable SG feature standalonely.
  531. * Also does Rome support SG on TX, lithium does not.
  532. * For example the lithium does not support SG on UDP frames.
  533. * Which is able to handle SG only for TSO frames(in case TSO is enabled).
  534. *
  535. * Usage: External
  536. *
  537. * </ini>
  538. */
  539. #define CFG_DP_SG \
  540. CFG_INI_BOOL("dp_sg_support", false, \
  541. "DP SG Enable")
  542. #define CFG_DP_GRO \
  543. CFG_INI_BOOL("GROEnable", false, \
  544. "DP GRO Enable")
  545. #define CFG_DP_OL_TX_CSUM \
  546. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  547. "DP tx csum Enable")
  548. #define CFG_DP_OL_RX_CSUM \
  549. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  550. "DP rx csum Enable")
  551. #define CFG_DP_RAWMODE \
  552. CFG_INI_BOOL("dp_rawmode_support", false, \
  553. "DP rawmode Enable")
  554. #define CFG_DP_PEER_FLOW_CTRL \
  555. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  556. "DP peer flow ctrl Enable")
  557. #define CFG_DP_NAPI \
  558. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  559. "DP Napi Enabled")
  560. /*
  561. * <ini>
  562. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  563. * @Min: 0
  564. * @Max: 1
  565. * @Default: 1
  566. *
  567. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  568. * This includes P2P device mode, P2P client mode and P2P GO mode.
  569. * The feature is enabled by default. To disable TX checksum for P2P, add the
  570. * following entry in ini file:
  571. * gEnableP2pIpTcpUdpChecksumOffload=0
  572. *
  573. * Usage: External
  574. *
  575. * </ini>
  576. */
  577. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  578. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  579. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  580. /*
  581. * <ini>
  582. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  583. * @Min: 0
  584. * @Max: 1
  585. * @Default: 1
  586. *
  587. * Usage: External
  588. *
  589. * </ini>
  590. */
  591. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  592. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  593. "DP TCP UDP Checksum Offload for NAN mode")
  594. /*
  595. * <ini>
  596. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  597. * @Min: 0
  598. * @Max: 1
  599. * @Default: 1
  600. *
  601. * Usage: External
  602. *
  603. * </ini>
  604. */
  605. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  606. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  607. "DP TCP UDP Checksum Offload")
  608. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  609. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  610. "DP Defrag Timeout Check")
  611. #define CFG_DP_WBM_RELEASE_RING \
  612. CFG_INI_UINT("dp_wbm_release_ring", \
  613. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  614. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  615. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  616. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  617. #define CFG_DP_TCL_CMD_CREDIT_RING \
  618. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  619. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  620. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  621. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  622. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  623. #define CFG_DP_TCL_STATUS_RING \
  624. CFG_INI_UINT("dp_tcl_status_ring",\
  625. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  626. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  627. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  628. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  629. #define CFG_DP_REO_REINJECT_RING \
  630. CFG_INI_UINT("dp_reo_reinject_ring", \
  631. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  632. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  633. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  634. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  635. #define CFG_DP_RX_RELEASE_RING \
  636. CFG_INI_UINT("dp_rx_release_ring", \
  637. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  638. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  639. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  640. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  641. #define CFG_DP_REO_EXCEPTION_RING \
  642. CFG_INI_UINT("dp_reo_exception_ring", \
  643. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  644. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  645. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  646. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  647. #define CFG_DP_REO_CMD_RING \
  648. CFG_INI_UINT("dp_reo_cmd_ring", \
  649. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  650. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  651. WLAN_CFG_REO_CMD_RING_SIZE, \
  652. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  653. #define CFG_DP_REO_STATUS_RING \
  654. CFG_INI_UINT("dp_reo_status_ring", \
  655. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  656. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  657. WLAN_CFG_REO_STATUS_RING_SIZE, \
  658. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  659. #define CFG_DP_RXDMA_BUF_RING \
  660. CFG_INI_UINT("dp_rxdma_buf_ring", \
  661. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  662. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  663. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  664. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  665. #define CFG_DP_RXDMA_REFILL_RING \
  666. CFG_INI_UINT("dp_rxdma_refill_ring", \
  667. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  668. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  669. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  670. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  671. #define CFG_DP_TX_DESC_LIMIT_0 \
  672. CFG_INI_UINT("dp_tx_desc_limit_0", \
  673. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  674. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  675. WLAN_CFG_TX_DESC_LIMIT_0, \
  676. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  677. #define CFG_DP_TX_DESC_LIMIT_1 \
  678. CFG_INI_UINT("dp_tx_desc_limit_1", \
  679. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  680. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  681. WLAN_CFG_TX_DESC_LIMIT_1, \
  682. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  683. #define CFG_DP_TX_DESC_LIMIT_2 \
  684. CFG_INI_UINT("dp_tx_desc_limit_2", \
  685. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  686. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  687. WLAN_CFG_TX_DESC_LIMIT_2, \
  688. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  689. #define CFG_DP_TX_DEVICE_LIMIT \
  690. CFG_INI_UINT("dp_tx_device_limit", \
  691. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  692. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  693. WLAN_CFG_TX_DEVICE_LIMIT, \
  694. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  695. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  696. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  697. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  698. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  699. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  700. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  701. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  702. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  703. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  704. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  705. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  706. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  707. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  708. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  709. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  710. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  711. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  712. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  713. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  714. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  715. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  716. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  717. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  718. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  719. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  720. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  721. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  722. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  723. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  724. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  725. #define CFG_DP_RXDMA_ERR_DST_RING \
  726. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  727. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  728. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  729. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  730. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  731. #define CFG_DP_PER_PKT_LOGGING \
  732. CFG_INI_UINT("enable_verbose_debug", \
  733. 0, 0xffff, 0, \
  734. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  735. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  736. CFG_INI_UINT("TxFlowStartQueueOffset", \
  737. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  738. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  739. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  740. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  741. 0, 50, 15, \
  742. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  743. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  744. CFG_INI_UINT("IpaUcTxBufSize", \
  745. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  746. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  747. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  748. CFG_INI_UINT("IpaUcTxPartitionBase", \
  749. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  750. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  751. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  752. CFG_INI_UINT("IpaUcRxIndRingCount", \
  753. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  754. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  755. #define CFG_DP_REORDER_OFFLOAD_SUPPORT \
  756. CFG_INI_UINT("gReorderOffloadSupported", \
  757. 0, 1, 1, \
  758. CFG_VALUE_OR_DEFAULT, "Packet reordering offload to firmware")
  759. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  760. CFG_INI_BOOL("gDisableIntraBssFwd", \
  761. false, "Disable intrs BSS Rx packets")
  762. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  763. CFG_INI_BOOL("gEnableDataStallDetection", \
  764. true, "Enable/Disable Data stall detection")
  765. #define CFG_DP_RX_SW_DESC_WEIGHT \
  766. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  767. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  768. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  769. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  770. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  771. #define CFG_DP_RX_SW_DESC_NUM \
  772. CFG_INI_UINT("dp_rx_sw_desc_num", \
  773. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  774. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  775. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  776. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  777. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  778. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  779. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  780. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  781. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT, \
  782. CFG_VALUE_OR_DEFAULT, \
  783. "DP Rx Flow Search Table Size in number of entries")
  784. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  785. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  786. "Enable/Disable DP Rx Flow Tag")
  787. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  788. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  789. "DP Rx Flow Search Table Is Per PDev")
  790. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  791. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  792. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  793. #define CFG_DP_TX_PER_PKT_VDEV_ID_CHECK \
  794. CFG_INI_BOOL("dp_tx_allow_per_pkt_vdev_id_check", false, \
  795. "Enable/Disable tx Per Pkt vdev id check")
  796. /*
  797. * <ini>
  798. * dp_rx_fisa_enable - Control Rx datapath FISA
  799. * @Min: 0
  800. * @Max: 1
  801. * @Default: 1
  802. *
  803. * This ini is used to enable DP Rx FISA feature
  804. *
  805. * Related: dp_rx_flow_search_table_size
  806. *
  807. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  808. *
  809. * Usage: Internal
  810. *
  811. * </ini>
  812. */
  813. #define CFG_DP_RX_FISA_ENABLE \
  814. CFG_INI_BOOL("dp_rx_fisa_enable", true, \
  815. "Enable/Disable DP Rx FISA")
  816. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  817. CFG_INI_UINT("mon_drop_thresh", \
  818. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  819. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  820. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  821. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  822. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  823. CFG_INI_UINT("PktlogBufSize", \
  824. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  825. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  826. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  827. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  828. #define CFG_DP_FULL_MON_MODE \
  829. CFG_INI_BOOL("full_mon_mode", \
  830. false, "Full Monitor mode support")
  831. #define CFG_DP_REO_RINGS_MAP \
  832. CFG_INI_UINT("dp_reo_rings_map", \
  833. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  834. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  835. WLAN_CFG_NUM_REO_RINGS_MAP, \
  836. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  837. #define CFG_DP_RX_RADIO_0_DEFAULT_REO \
  838. CFG_INI_UINT("dp_rx_radio0_default_reo", \
  839. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  840. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  841. WLAN_CFG_RADIO_0_DEFAULT_REO, \
  842. CFG_VALUE_OR_DEFAULT, "Radio0 to REO destination default mapping")
  843. #define CFG_DP_RX_RADIO_1_DEFAULT_REO \
  844. CFG_INI_UINT("dp_rx_radio1_default_reo", \
  845. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  846. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  847. WLAN_CFG_RADIO_1_DEFAULT_REO, \
  848. CFG_VALUE_OR_DEFAULT, "Radio1 to REO destination default mapping")
  849. #define CFG_DP_RX_RADIO_2_DEFAULT_REO \
  850. CFG_INI_UINT("dp_rx_radio2_default_reo", \
  851. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  852. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  853. WLAN_CFG_RADIO_2_DEFAULT_REO, \
  854. CFG_VALUE_OR_DEFAULT, "Radio2 to REO destination default mapping")
  855. #define CFG_DP_PEER_EXT_STATS \
  856. CFG_INI_BOOL("peer_ext_stats", \
  857. false, "Peer extended stats")
  858. /*
  859. * <ini>
  860. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  861. * @Min: 0
  862. * @Max: 1
  863. * @Default: Default value indicating if checksum should be disabled for
  864. * legacy WLAN modes
  865. *
  866. * This ini is used to disable HW checksum offload capability for legacy
  867. * connections
  868. *
  869. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  870. *
  871. * Usage: Internal
  872. *
  873. * </ini>
  874. */
  875. #ifndef DP_LEGACY_MODE_CSM_DEFAULT_DISABLE
  876. #define DP_LEGACY_MODE_CSM_DEFAULT_DISABLE 1
  877. #endif
  878. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  879. CFG_INI_BOOL("legacy_mode_csum_disable", \
  880. DP_LEGACY_MODE_CSM_DEFAULT_DISABLE, \
  881. "Enable/Disable legacy mode checksum")
  882. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  883. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  884. "Enable/Disable DP RX emergency buffer pool support")
  885. #define CFG_DP_RX_REFILL_BUFF_POOL_ENABLE \
  886. CFG_INI_BOOL("dp_rx_refill_buff_pool", false, \
  887. "Enable/Disable DP RX refill buffer pool support")
  888. #define CFG_DP_POLL_MODE_ENABLE \
  889. CFG_INI_BOOL("dp_poll_mode_enable", false, \
  890. "Enable/Disable Polling mode for data path")
  891. #define CFG_DP_RX_FST_IN_CMEM \
  892. CFG_INI_BOOL("dp_rx_fst_in_cmem", false, \
  893. "Enable/Disable flow search table in CMEM")
  894. /*
  895. * <ini>
  896. * gEnableSWLM - Control DP Software latency manager
  897. * @Min: 0
  898. * @Max: 1
  899. * @Default: 0
  900. *
  901. * This ini is used to enable DP Software latency Manager
  902. *
  903. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  904. *
  905. * Usage: Internal
  906. *
  907. * </ini>
  908. */
  909. #define CFG_DP_SWLM_ENABLE \
  910. CFG_INI_BOOL("gEnableSWLM", false, \
  911. "Enable/Disable DP SWLM")
  912. /*
  913. * <ini>
  914. * wow_check_rx_pending_enable - control to check RX frames pending in Wow
  915. * @Min: 0
  916. * @Max: 1
  917. * @Default: 0
  918. *
  919. * This ini is used to control DP Software to perform RX pending check
  920. * before entering WoW mode
  921. *
  922. * Usage: Internal
  923. *
  924. * </ini>
  925. */
  926. #define CFG_DP_WOW_CHECK_RX_PENDING \
  927. CFG_INI_BOOL("wow_check_rx_pending_enable", \
  928. false, \
  929. "enable rx frame pending check in WoW mode")
  930. #define CFG_DP_DELAY_MON_REPLENISH \
  931. CFG_INI_BOOL("delay_mon_replenish", \
  932. true, "Delay Monitor Replenish")
  933. /*
  934. * <ini>
  935. * gForceRX64BA - enable force 64 blockack mode for RX
  936. * @Min: 0
  937. * @Max: 1
  938. * @Default: 0
  939. *
  940. * This ini is used to control DP Software to use 64 blockack
  941. * for RX direction forcibly
  942. *
  943. * Usage: Internal
  944. *
  945. * </ini>
  946. */
  947. #define CFG_FORCE_RX_64_BA \
  948. CFG_INI_BOOL("gForceRX64BA", \
  949. false, "Enable/Disable force 64 blockack in RX side")
  950. #define CFG_DP \
  951. CFG(CFG_DP_HTT_PACKET_TYPE) \
  952. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  953. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  954. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  955. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  956. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  957. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  958. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  959. CFG(CFG_DP_MAX_CLIENTS) \
  960. CFG(CFG_DP_MAX_PEER_ID) \
  961. CFG(CFG_DP_REO_DEST_RINGS) \
  962. CFG(CFG_DP_TCL_DATA_RINGS) \
  963. CFG(CFG_DP_NSS_REO_DEST_RINGS) \
  964. CFG(CFG_DP_NSS_TCL_DATA_RINGS) \
  965. CFG(CFG_DP_TX_DESC) \
  966. CFG(CFG_DP_TX_EXT_DESC) \
  967. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  968. CFG(CFG_DP_PDEV_RX_RING) \
  969. CFG(CFG_DP_PDEV_TX_RING) \
  970. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  971. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  972. CFG(CFG_DP_TX_RING_SIZE) \
  973. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  974. CFG(CFG_DP_PDEV_LMAC_RING) \
  975. CFG(CFG_DP_BASE_HW_MAC_ID) \
  976. CFG(CFG_DP_RX_HASH) \
  977. CFG(CFG_DP_TSO) \
  978. CFG(CFG_DP_LRO) \
  979. CFG(CFG_DP_SG) \
  980. CFG(CFG_DP_GRO) \
  981. CFG(CFG_DP_OL_TX_CSUM) \
  982. CFG(CFG_DP_OL_RX_CSUM) \
  983. CFG(CFG_DP_RAWMODE) \
  984. CFG(CFG_DP_PEER_FLOW_CTRL) \
  985. CFG(CFG_DP_NAPI) \
  986. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  987. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  988. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  989. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  990. CFG(CFG_DP_WBM_RELEASE_RING) \
  991. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  992. CFG(CFG_DP_TCL_STATUS_RING) \
  993. CFG(CFG_DP_REO_REINJECT_RING) \
  994. CFG(CFG_DP_RX_RELEASE_RING) \
  995. CFG(CFG_DP_REO_EXCEPTION_RING) \
  996. CFG(CFG_DP_REO_CMD_RING) \
  997. CFG(CFG_DP_REO_STATUS_RING) \
  998. CFG(CFG_DP_RXDMA_BUF_RING) \
  999. CFG(CFG_DP_RXDMA_REFILL_RING) \
  1000. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  1001. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  1002. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  1003. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  1004. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  1005. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  1006. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  1007. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  1008. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  1009. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  1010. CFG(CFG_DP_PER_PKT_LOGGING) \
  1011. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  1012. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  1013. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  1014. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  1015. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  1016. CFG(CFG_DP_REORDER_OFFLOAD_SUPPORT) \
  1017. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  1018. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  1019. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  1020. CFG(CFG_DP_RX_SW_DESC_NUM) \
  1021. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  1022. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  1023. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  1024. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  1025. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  1026. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  1027. CFG(CFG_DP_RX_FISA_ENABLE) \
  1028. CFG(CFG_DP_FULL_MON_MODE) \
  1029. CFG(CFG_DP_REO_RINGS_MAP) \
  1030. CFG(CFG_DP_PEER_EXT_STATS) \
  1031. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  1032. CFG(CFG_DP_RX_REFILL_BUFF_POOL_ENABLE) \
  1033. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  1034. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  1035. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE) \
  1036. CFG(CFG_DP_POLL_MODE_ENABLE) \
  1037. CFG(CFG_DP_SWLM_ENABLE) \
  1038. CFG(CFG_DP_TX_PER_PKT_VDEV_ID_CHECK) \
  1039. CFG(CFG_DP_RX_FST_IN_CMEM) \
  1040. CFG(CFG_DP_RX_RADIO_0_DEFAULT_REO) \
  1041. CFG(CFG_DP_RX_RADIO_1_DEFAULT_REO) \
  1042. CFG(CFG_DP_RX_RADIO_2_DEFAULT_REO) \
  1043. CFG(CFG_DP_WOW_CHECK_RX_PENDING) \
  1044. CFG(CFG_FORCE_RX_64_BA) \
  1045. CFG(CFG_DP_DELAY_MON_REPLENISH)
  1046. #endif /* _CFG_DP_H_ */