hal_9000.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_9000_rx.h"
  25. #include "hal_api_mon.h"
  26. #include "hal_flow.h"
  27. #include "rx_flow_search_entry.h"
  28. #include "hal_rx_flow_info.h"
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  35. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  36. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  42. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  56. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  57. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  58. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  59. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  60. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  61. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  63. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  66. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  68. STATUS_HEADER_REO_STATUS_NUMBER
  69. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  70. STATUS_HEADER_TIMESTAMP
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  73. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  74. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  80. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  107. #define CE_WINDOW_ADDRESS_9000 \
  108. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define UMAC_WINDOW_ADDRESS_9000 \
  110. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  111. #define WINDOW_CONFIGURATION_VALUE_9000 \
  112. ((CE_WINDOW_ADDRESS_9000 << 6) |\
  113. (UMAC_WINDOW_ADDRESS_9000 << 12) | \
  114. WINDOW_ENABLE_BIT)
  115. #include <hal_9000_tx.h>
  116. #include <hal_9000_rx.h>
  117. #include <hal_generic_api.h>
  118. #include <hal_wbm.h>
  119. /**
  120. * hal_rx_sw_mon_desc_info_get_9000(): API to read the
  121. * sw monitor ring descriptor
  122. *
  123. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  124. * @desc_info_buf: Descriptor info buffer to which
  125. * sw monitor ring descriptor is populated to
  126. *
  127. * Return: void
  128. */
  129. static void
  130. hal_rx_sw_mon_desc_info_get_9000(hal_ring_desc_t rxdma_dst_ring_desc,
  131. hal_rx_mon_desc_info_t desc_info_buf)
  132. {
  133. struct sw_monitor_ring *sw_mon_ring =
  134. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  135. struct buffer_addr_info *buf_addr_info;
  136. uint32_t *mpdu_info;
  137. uint32_t loop_cnt;
  138. struct hal_rx_mon_desc_info *desc_info;
  139. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  140. mpdu_info = (uint32_t *)&sw_mon_ring->
  141. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  142. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  143. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  144. /* Get msdu link descriptor buf_addr_info */
  145. buf_addr_info = &sw_mon_ring->
  146. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  147. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  148. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  149. buf_addr_info)) << 32);
  150. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  151. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  152. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  153. | ((uint64_t)
  154. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  155. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  156. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  157. SW_MONITOR_RING_6,
  158. END_OF_PPDU);
  159. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  160. SW_MONITOR_RING_6,
  161. STATUS_BUF_COUNT);
  162. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  163. SW_MONITOR_RING_6,
  164. RXDMA_PUSH_REASON);
  165. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  166. SW_MONITOR_RING_7,
  167. PHY_PPDU_ID);
  168. }
  169. /**
  170. * hal_rx_msdu_start_nss_get_9000(): API to get the NSS
  171. * Interval from rx_msdu_start
  172. *
  173. * @buf: pointer to the start of RX PKT TLV header
  174. * Return: uint32_t(nss)
  175. */
  176. static uint32_t hal_rx_msdu_start_nss_get_9000(uint8_t *buf)
  177. {
  178. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  179. struct rx_msdu_start *msdu_start =
  180. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  181. uint8_t mimo_ss_bitmap;
  182. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  183. return qdf_get_hweight8(mimo_ss_bitmap);
  184. }
  185. /**
  186. * hal_rx_mon_hw_desc_get_mpdu_status_9000(): Retrieve MPDU status
  187. *
  188. * @ hw_desc_addr: Start address of Rx HW TLVs
  189. * @ rs: Status for monitor mode
  190. *
  191. * Return: void
  192. */
  193. static void hal_rx_mon_hw_desc_get_mpdu_status_9000(void *hw_desc_addr,
  194. struct mon_rx_status *rs)
  195. {
  196. struct rx_msdu_start *rx_msdu_start;
  197. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  198. uint32_t reg_value;
  199. const uint32_t sgi_hw_to_cdp[] = {
  200. CDP_SGI_0_8_US,
  201. CDP_SGI_0_4_US,
  202. CDP_SGI_1_6_US,
  203. CDP_SGI_3_2_US,
  204. };
  205. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  206. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  207. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  208. RX_MSDU_START_5, USER_RSSI);
  209. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  210. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  211. rs->sgi = sgi_hw_to_cdp[reg_value];
  212. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  213. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  214. /* TODO: rs->beamformed should be set for SU beamforming also */
  215. }
  216. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  217. /**
  218. * hal_get_link_desc_size_9000(): API to get the link desc size
  219. *
  220. * Return: uint32_t
  221. */
  222. static uint32_t hal_get_link_desc_size_9000(void)
  223. {
  224. return LINK_DESC_SIZE;
  225. }
  226. /**
  227. * hal_rx_get_tlv_9000(): API to get the tlv
  228. *
  229. * @rx_tlv: TLV data extracted from the rx packet
  230. * Return: uint8_t
  231. */
  232. static uint8_t hal_rx_get_tlv_9000(void *rx_tlv)
  233. {
  234. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  235. }
  236. /**
  237. * hal_rx_mpdu_start_tlv_tag_valid_9000 () - API to check if RX_MPDU_START
  238. * tlv tag is valid
  239. *
  240. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  241. *
  242. * Return: true if RX_MPDU_START is valied, else false.
  243. */
  244. uint8_t hal_rx_mpdu_start_tlv_tag_valid_9000(void *rx_tlv_hdr)
  245. {
  246. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  247. uint32_t tlv_tag;
  248. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  249. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  250. }
  251. /**
  252. * hal_rx_wbm_err_msdu_continuation_get_9000 () - API to check if WBM
  253. * msdu continuation bit is set
  254. *
  255. *@wbm_desc: wbm release ring descriptor
  256. *
  257. * Return: true if msdu continuation bit is set.
  258. */
  259. uint8_t hal_rx_wbm_err_msdu_continuation_get_9000(void *wbm_desc)
  260. {
  261. uint32_t comp_desc =
  262. *(uint32_t *)(((uint8_t *)wbm_desc) +
  263. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  264. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  265. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  266. }
  267. /**
  268. * hal_rx_proc_phyrx_other_receive_info_tlv_9000(): API to get tlv info
  269. *
  270. * Return: uint32_t
  271. */
  272. static inline
  273. void hal_rx_proc_phyrx_other_receive_info_tlv_9000(void *rx_tlv_hdr,
  274. void *ppdu_info_hdl)
  275. {
  276. }
  277. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  278. static inline
  279. void hal_rx_get_bb_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  280. {
  281. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  282. ppdu_info->cfr_info.bb_captured_channel =
  283. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  284. ppdu_info->cfr_info.bb_captured_timeout =
  285. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  286. ppdu_info->cfr_info.bb_captured_reason =
  287. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  288. }
  289. static inline
  290. void hal_rx_get_rtt_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  291. {
  292. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  293. ppdu_info->cfr_info.rx_location_info_valid =
  294. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  295. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  296. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  297. HAL_RX_GET(rx_tlv,
  298. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  299. RTT_CHE_BUFFER_POINTER_LOW32);
  300. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  301. HAL_RX_GET(rx_tlv,
  302. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  303. RTT_CHE_BUFFER_POINTER_HIGH8);
  304. ppdu_info->cfr_info.chan_capture_status =
  305. GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  306. ppdu_info->cfr_info.rx_start_ts =
  307. HAL_RX_GET(rx_tlv,
  308. PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  309. RX_START_TS);
  310. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  311. HAL_RX_GET(rx_tlv,
  312. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  313. RTT_CFO_MEASUREMENT);
  314. ppdu_info->cfr_info.agc_gain_info0 =
  315. HAL_RX_GET(rx_tlv,
  316. PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
  317. PHY_TIMESTAMP_1_LOWER_32);
  318. ppdu_info->cfr_info.agc_gain_info1 =
  319. HAL_RX_GET(rx_tlv,
  320. PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
  321. PHY_TIMESTAMP_1_UPPER_32);
  322. ppdu_info->cfr_info.agc_gain_info2 =
  323. HAL_RX_GET(rx_tlv,
  324. PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
  325. PHY_TIMESTAMP_2_LOWER_32);
  326. ppdu_info->cfr_info.agc_gain_info3 =
  327. HAL_RX_GET(rx_tlv,
  328. PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
  329. PHY_TIMESTAMP_2_UPPER_32);
  330. }
  331. #endif
  332. /**
  333. * hal_rx_dump_msdu_start_tlv_9000() : dump RX msdu_start TLV in structured
  334. * human readable format.
  335. * @ msdu_start: pointer the msdu_start TLV in pkt.
  336. * @ dbg_level: log level.
  337. *
  338. * Return: void
  339. */
  340. static void hal_rx_dump_msdu_start_tlv_9000(void *msdustart,
  341. uint8_t dbg_level)
  342. {
  343. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  344. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  345. "rx_msdu_start tlv - "
  346. "rxpcu_mpdu_filter_in_category: %d "
  347. "sw_frame_group_id: %d "
  348. "phy_ppdu_id: %d "
  349. "msdu_length: %d "
  350. "ipsec_esp: %d "
  351. "l3_offset: %d "
  352. "ipsec_ah: %d "
  353. "l4_offset: %d "
  354. "msdu_number: %d "
  355. "decap_format: %d "
  356. "ipv4_proto: %d "
  357. "ipv6_proto: %d "
  358. "tcp_proto: %d "
  359. "udp_proto: %d "
  360. "ip_frag: %d "
  361. "tcp_only_ack: %d "
  362. "da_is_bcast_mcast: %d "
  363. "ip4_protocol_ip6_next_header: %d "
  364. "toeplitz_hash_2_or_4: %d "
  365. "flow_id_toeplitz: %d "
  366. "user_rssi: %d "
  367. "pkt_type: %d "
  368. "stbc: %d "
  369. "sgi: %d "
  370. "rate_mcs: %d "
  371. "receive_bandwidth: %d "
  372. "reception_type: %d "
  373. "ppdu_start_timestamp: %d "
  374. "sw_phy_meta_data: %d ",
  375. msdu_start->rxpcu_mpdu_filter_in_category,
  376. msdu_start->sw_frame_group_id,
  377. msdu_start->phy_ppdu_id,
  378. msdu_start->msdu_length,
  379. msdu_start->ipsec_esp,
  380. msdu_start->l3_offset,
  381. msdu_start->ipsec_ah,
  382. msdu_start->l4_offset,
  383. msdu_start->msdu_number,
  384. msdu_start->decap_format,
  385. msdu_start->ipv4_proto,
  386. msdu_start->ipv6_proto,
  387. msdu_start->tcp_proto,
  388. msdu_start->udp_proto,
  389. msdu_start->ip_frag,
  390. msdu_start->tcp_only_ack,
  391. msdu_start->da_is_bcast_mcast,
  392. msdu_start->ip4_protocol_ip6_next_header,
  393. msdu_start->toeplitz_hash_2_or_4,
  394. msdu_start->flow_id_toeplitz,
  395. msdu_start->user_rssi,
  396. msdu_start->pkt_type,
  397. msdu_start->stbc,
  398. msdu_start->sgi,
  399. msdu_start->rate_mcs,
  400. msdu_start->receive_bandwidth,
  401. msdu_start->reception_type,
  402. msdu_start->ppdu_start_timestamp,
  403. msdu_start->sw_phy_meta_data);
  404. }
  405. /**
  406. * hal_rx_dump_msdu_end_tlv_9000: dump RX msdu_end TLV in structured
  407. * human readable format.
  408. * @ msdu_end: pointer the msdu_end TLV in pkt.
  409. * @ dbg_level: log level.
  410. *
  411. * Return: void
  412. */
  413. static void hal_rx_dump_msdu_end_tlv_9000(void *msduend,
  414. uint8_t dbg_level)
  415. {
  416. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  417. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  418. "rx_msdu_end tlv - "
  419. "rxpcu_mpdu_filter_in_category: %d "
  420. "sw_frame_group_id: %d "
  421. "phy_ppdu_id: %d "
  422. "ip_hdr_chksum: %d "
  423. "reported_mpdu_length: %d "
  424. "key_id_octet: %d "
  425. "cce_super_rule: %d "
  426. "cce_classify_not_done_truncat: %d "
  427. "cce_classify_not_done_cce_dis: %d "
  428. "rule_indication_31_0: %d "
  429. "rule_indication_63_32: %d "
  430. "da_offset: %d "
  431. "sa_offset: %d "
  432. "da_offset_valid: %d "
  433. "sa_offset_valid: %d "
  434. "ipv6_options_crc: %d "
  435. "tcp_seq_number: %d "
  436. "tcp_ack_number: %d "
  437. "tcp_flag: %d "
  438. "lro_eligible: %d "
  439. "window_size: %d "
  440. "tcp_udp_chksum: %d "
  441. "sa_idx_timeout: %d "
  442. "da_idx_timeout: %d "
  443. "msdu_limit_error: %d "
  444. "flow_idx_timeout: %d "
  445. "flow_idx_invalid: %d "
  446. "wifi_parser_error: %d "
  447. "amsdu_parser_error: %d "
  448. "sa_is_valid: %d "
  449. "da_is_valid: %d "
  450. "da_is_mcbc: %d "
  451. "l3_header_padding: %d "
  452. "first_msdu: %d "
  453. "last_msdu: %d "
  454. "sa_idx: %d "
  455. "msdu_drop: %d "
  456. "reo_destination_indication: %d "
  457. "flow_idx: %d "
  458. "fse_metadata: %d "
  459. "cce_metadata: %d "
  460. "sa_sw_peer_id: %d ",
  461. msdu_end->rxpcu_mpdu_filter_in_category,
  462. msdu_end->sw_frame_group_id,
  463. msdu_end->phy_ppdu_id,
  464. msdu_end->ip_hdr_chksum,
  465. msdu_end->reported_mpdu_length,
  466. msdu_end->key_id_octet,
  467. msdu_end->cce_super_rule,
  468. msdu_end->cce_classify_not_done_truncate,
  469. msdu_end->cce_classify_not_done_cce_dis,
  470. msdu_end->rule_indication_31_0,
  471. msdu_end->rule_indication_63_32,
  472. msdu_end->da_offset,
  473. msdu_end->sa_offset,
  474. msdu_end->da_offset_valid,
  475. msdu_end->sa_offset_valid,
  476. msdu_end->ipv6_options_crc,
  477. msdu_end->tcp_seq_number,
  478. msdu_end->tcp_ack_number,
  479. msdu_end->tcp_flag,
  480. msdu_end->lro_eligible,
  481. msdu_end->window_size,
  482. msdu_end->tcp_udp_chksum,
  483. msdu_end->sa_idx_timeout,
  484. msdu_end->da_idx_timeout,
  485. msdu_end->msdu_limit_error,
  486. msdu_end->flow_idx_timeout,
  487. msdu_end->flow_idx_invalid,
  488. msdu_end->wifi_parser_error,
  489. msdu_end->amsdu_parser_error,
  490. msdu_end->sa_is_valid,
  491. msdu_end->da_is_valid,
  492. msdu_end->da_is_mcbc,
  493. msdu_end->l3_header_padding,
  494. msdu_end->first_msdu,
  495. msdu_end->last_msdu,
  496. msdu_end->sa_idx,
  497. msdu_end->msdu_drop,
  498. msdu_end->reo_destination_indication,
  499. msdu_end->flow_idx,
  500. msdu_end->fse_metadata,
  501. msdu_end->cce_metadata,
  502. msdu_end->sa_sw_peer_id);
  503. }
  504. /**
  505. * hal_rx_mpdu_start_tid_get_9000(): API to get tid
  506. * from rx_msdu_start
  507. *
  508. * @buf: pointer to the start of RX PKT TLV header
  509. * Return: uint32_t(tid value)
  510. */
  511. static uint32_t hal_rx_mpdu_start_tid_get_9000(uint8_t *buf)
  512. {
  513. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  514. struct rx_mpdu_start *mpdu_start =
  515. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  516. uint32_t tid;
  517. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  518. return tid;
  519. }
  520. /**
  521. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  522. * Interval from rx_msdu_start
  523. *
  524. * @buf: pointer to the start of RX PKT TLV header
  525. * Return: uint32_t(reception_type)
  526. */
  527. static uint32_t hal_rx_msdu_start_reception_type_get_9000(uint8_t *buf)
  528. {
  529. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  530. struct rx_msdu_start *msdu_start =
  531. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  532. uint32_t reception_type;
  533. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  534. return reception_type;
  535. }
  536. /**
  537. * hal_rx_msdu_end_da_idx_get_9000: API to get da_idx
  538. * from rx_msdu_end TLV
  539. *
  540. * @ buf: pointer to the start of RX PKT TLV headers
  541. * Return: da index
  542. */
  543. static uint16_t hal_rx_msdu_end_da_idx_get_9000(uint8_t *buf)
  544. {
  545. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  546. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  547. uint16_t da_idx;
  548. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  549. return da_idx;
  550. }
  551. /**
  552. * hal_rx_get_rx_fragment_number_9000(): Function to retrieve rx fragment number
  553. *
  554. * @nbuf: Network buffer
  555. * Returns: rx fragment number
  556. */
  557. static
  558. uint8_t hal_rx_get_rx_fragment_number_9000(uint8_t *buf)
  559. {
  560. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  561. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  562. /* Return first 4 bits as fragment number */
  563. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  564. DOT11_SEQ_FRAG_MASK);
  565. }
  566. /**
  567. * hal_rx_msdu_end_da_is_mcbc_get_9000(): API to check if pkt is MCBC
  568. * from rx_msdu_end TLV
  569. *
  570. * @ buf: pointer to the start of RX PKT TLV headers
  571. * Return: da_is_mcbc
  572. */
  573. static uint8_t
  574. hal_rx_msdu_end_da_is_mcbc_get_9000(uint8_t *buf)
  575. {
  576. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  577. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  578. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  579. }
  580. /**
  581. * hal_rx_msdu_end_sa_is_valid_get_9000(): API to get_9000 the
  582. * sa_is_valid bit from rx_msdu_end TLV
  583. *
  584. * @ buf: pointer to the start of RX PKT TLV headers
  585. * Return: sa_is_valid bit
  586. */
  587. static uint8_t
  588. hal_rx_msdu_end_sa_is_valid_get_9000(uint8_t *buf)
  589. {
  590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  591. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  592. uint8_t sa_is_valid;
  593. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  594. return sa_is_valid;
  595. }
  596. /**
  597. * hal_rx_msdu_end_sa_idx_get_9000(): API to get_9000 the
  598. * sa_idx from rx_msdu_end TLV
  599. *
  600. * @ buf: pointer to the start of RX PKT TLV headers
  601. * Return: sa_idx (SA AST index)
  602. */
  603. static uint16_t hal_rx_msdu_end_sa_idx_get_9000(uint8_t *buf)
  604. {
  605. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  606. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  607. uint16_t sa_idx;
  608. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  609. return sa_idx;
  610. }
  611. /**
  612. * hal_rx_desc_is_first_msdu_9000() - Check if first msdu
  613. *
  614. * @hal_soc_hdl: hal_soc handle
  615. * @hw_desc_addr: hardware descriptor address
  616. *
  617. * Return: 0 - success/ non-zero failure
  618. */
  619. static uint32_t hal_rx_desc_is_first_msdu_9000(void *hw_desc_addr)
  620. {
  621. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  622. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  623. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  624. }
  625. /**
  626. * hal_rx_msdu_end_l3_hdr_padding_get_9000(): API to get_9000 the
  627. * l3_header padding from rx_msdu_end TLV
  628. *
  629. * @ buf: pointer to the start of RX PKT TLV headers
  630. * Return: number of l3 header padding bytes
  631. */
  632. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_9000(uint8_t *buf)
  633. {
  634. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  635. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  636. uint32_t l3_header_padding;
  637. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  638. return l3_header_padding;
  639. }
  640. /**
  641. * @ hal_rx_encryption_info_valid_9000: Returns encryption type.
  642. *
  643. * @ buf: rx_tlv_hdr of the received packet
  644. * @ Return: encryption type
  645. */
  646. inline uint32_t hal_rx_encryption_info_valid_9000(uint8_t *buf)
  647. {
  648. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  649. struct rx_mpdu_start *mpdu_start =
  650. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  651. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  652. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  653. return encryption_info;
  654. }
  655. /*
  656. * @ hal_rx_print_pn_9000: Prints the PN of rx packet.
  657. *
  658. * @ buf: rx_tlv_hdr of the received packet
  659. * @ Return: void
  660. */
  661. static void hal_rx_print_pn_9000(uint8_t *buf)
  662. {
  663. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  664. struct rx_mpdu_start *mpdu_start =
  665. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  666. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  667. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  668. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  669. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  670. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  671. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  672. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  673. }
  674. /**
  675. * hal_rx_msdu_end_first_msdu_get_9000: API to get first msdu status
  676. * from rx_msdu_end TLV
  677. *
  678. * @ buf: pointer to the start of RX PKT TLV headers
  679. * Return: first_msdu
  680. */
  681. static uint8_t hal_rx_msdu_end_first_msdu_get_9000(uint8_t *buf)
  682. {
  683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  684. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  685. uint8_t first_msdu;
  686. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  687. return first_msdu;
  688. }
  689. /**
  690. * hal_rx_msdu_end_da_is_valid_get_9000: API to check if da is valid
  691. * from rx_msdu_end TLV
  692. *
  693. * @ buf: pointer to the start of RX PKT TLV headers
  694. * Return: da_is_valid
  695. */
  696. static uint8_t hal_rx_msdu_end_da_is_valid_get_9000(uint8_t *buf)
  697. {
  698. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  699. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  700. uint8_t da_is_valid;
  701. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  702. return da_is_valid;
  703. }
  704. /**
  705. * hal_rx_msdu_end_last_msdu_get_9000: API to get last msdu status
  706. * from rx_msdu_end TLV
  707. *
  708. * @ buf: pointer to the start of RX PKT TLV headers
  709. * Return: last_msdu
  710. */
  711. static uint8_t hal_rx_msdu_end_last_msdu_get_9000(uint8_t *buf)
  712. {
  713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  714. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  715. uint8_t last_msdu;
  716. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  717. return last_msdu;
  718. }
  719. /*
  720. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  721. *
  722. * @nbuf: Network buffer
  723. * Returns: value of mpdu 4th address valid field
  724. */
  725. inline bool hal_rx_get_mpdu_mac_ad4_valid_9000(uint8_t *buf)
  726. {
  727. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  728. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  729. bool ad4_valid = 0;
  730. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  731. return ad4_valid;
  732. }
  733. /**
  734. * hal_rx_mpdu_start_sw_peer_id_get_9000: Retrieve sw peer_id
  735. * @buf: network buffer
  736. *
  737. * Return: sw peer_id
  738. */
  739. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_9000(uint8_t *buf)
  740. {
  741. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  742. struct rx_mpdu_start *mpdu_start =
  743. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  744. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  745. &mpdu_start->rx_mpdu_info_details);
  746. }
  747. /*
  748. * hal_rx_mpdu_get_to_ds_9000(): API to get the tods info
  749. * from rx_mpdu_start
  750. *
  751. * @buf: pointer to the start of RX PKT TLV header
  752. * Return: uint32_t(to_ds)
  753. */
  754. static uint32_t hal_rx_mpdu_get_to_ds_9000(uint8_t *buf)
  755. {
  756. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  757. struct rx_mpdu_start *mpdu_start =
  758. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  759. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  760. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  761. }
  762. /*
  763. * hal_rx_mpdu_get_fr_ds_9000(): API to get the from ds info
  764. * from rx_mpdu_start
  765. *
  766. * @buf: pointer to the start of RX PKT TLV header
  767. * Return: uint32_t(fr_ds)
  768. */
  769. static uint32_t hal_rx_mpdu_get_fr_ds_9000(uint8_t *buf)
  770. {
  771. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  772. struct rx_mpdu_start *mpdu_start =
  773. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  774. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  775. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  776. }
  777. /*
  778. * hal_rx_get_mpdu_frame_control_valid_9000(): Retrieves mpdu
  779. * frame control valid
  780. *
  781. * @nbuf: Network buffer
  782. * Returns: value of frame control valid field
  783. */
  784. static uint8_t hal_rx_get_mpdu_frame_control_valid_9000(uint8_t *buf)
  785. {
  786. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  787. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  788. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  789. }
  790. /*
  791. * hal_rx_mpdu_get_addr1_9000(): API to check get address1 of the mpdu
  792. *
  793. * @buf: pointer to the start of RX PKT TLV headera
  794. * @mac_addr: pointer to mac address
  795. * Return: success/failure
  796. */
  797. static QDF_STATUS hal_rx_mpdu_get_addr1_9000(uint8_t *buf,
  798. uint8_t *mac_addr)
  799. {
  800. struct __attribute__((__packed__)) hal_addr1 {
  801. uint32_t ad1_31_0;
  802. uint16_t ad1_47_32;
  803. };
  804. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  805. struct rx_mpdu_start *mpdu_start =
  806. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  807. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  808. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  809. uint32_t mac_addr_ad1_valid;
  810. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  811. if (mac_addr_ad1_valid) {
  812. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  813. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  814. return QDF_STATUS_SUCCESS;
  815. }
  816. return QDF_STATUS_E_FAILURE;
  817. }
  818. /*
  819. * hal_rx_mpdu_get_addr2_9000(): API to check get address2 of the mpdu
  820. * in the packet
  821. *
  822. * @buf: pointer to the start of RX PKT TLV header
  823. * @mac_addr: pointer to mac address
  824. * Return: success/failure
  825. */
  826. static QDF_STATUS hal_rx_mpdu_get_addr2_9000(uint8_t *buf, uint8_t *mac_addr)
  827. {
  828. struct __attribute__((__packed__)) hal_addr2 {
  829. uint16_t ad2_15_0;
  830. uint32_t ad2_47_16;
  831. };
  832. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  833. struct rx_mpdu_start *mpdu_start =
  834. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  835. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  836. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  837. uint32_t mac_addr_ad2_valid;
  838. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  839. if (mac_addr_ad2_valid) {
  840. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  841. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  842. return QDF_STATUS_SUCCESS;
  843. }
  844. return QDF_STATUS_E_FAILURE;
  845. }
  846. /*
  847. * hal_rx_mpdu_get_addr3_9000(): API to get address3 of the mpdu
  848. * in the packet
  849. *
  850. * @buf: pointer to the start of RX PKT TLV header
  851. * @mac_addr: pointer to mac address
  852. * Return: success/failure
  853. */
  854. static QDF_STATUS hal_rx_mpdu_get_addr3_9000(uint8_t *buf, uint8_t *mac_addr)
  855. {
  856. struct __attribute__((__packed__)) hal_addr3 {
  857. uint32_t ad3_31_0;
  858. uint16_t ad3_47_32;
  859. };
  860. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  861. struct rx_mpdu_start *mpdu_start =
  862. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  863. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  864. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  865. uint32_t mac_addr_ad3_valid;
  866. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  867. if (mac_addr_ad3_valid) {
  868. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  869. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  870. return QDF_STATUS_SUCCESS;
  871. }
  872. return QDF_STATUS_E_FAILURE;
  873. }
  874. /*
  875. * hal_rx_mpdu_get_addr4_9000(): API to get address4 of the mpdu
  876. * in the packet
  877. *
  878. * @buf: pointer to the start of RX PKT TLV header
  879. * @mac_addr: pointer to mac address
  880. * Return: success/failure
  881. */
  882. static QDF_STATUS hal_rx_mpdu_get_addr4_9000(uint8_t *buf, uint8_t *mac_addr)
  883. {
  884. struct __attribute__((__packed__)) hal_addr4 {
  885. uint32_t ad4_31_0;
  886. uint16_t ad4_47_32;
  887. };
  888. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  889. struct rx_mpdu_start *mpdu_start =
  890. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  891. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  892. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  893. uint32_t mac_addr_ad4_valid;
  894. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  895. if (mac_addr_ad4_valid) {
  896. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  897. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  898. return QDF_STATUS_SUCCESS;
  899. }
  900. return QDF_STATUS_E_FAILURE;
  901. }
  902. /*
  903. * hal_rx_get_mpdu_sequence_control_valid_9000(): Get mpdu
  904. * sequence control valid
  905. *
  906. * @nbuf: Network buffer
  907. * Returns: value of sequence control valid field
  908. */
  909. static uint8_t hal_rx_get_mpdu_sequence_control_valid_9000(uint8_t *buf)
  910. {
  911. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  912. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  913. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  914. }
  915. /**
  916. * hal_rx_is_unicast_9000: check packet is unicast frame or not.
  917. *
  918. * @ buf: pointer to rx pkt TLV.
  919. *
  920. * Return: true on unicast.
  921. */
  922. static bool hal_rx_is_unicast_9000(uint8_t *buf)
  923. {
  924. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  925. struct rx_mpdu_start *mpdu_start =
  926. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  927. uint32_t grp_id;
  928. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  929. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  930. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  931. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  932. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  933. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  934. }
  935. /**
  936. * hal_rx_tid_get_9000: get tid based on qos control valid.
  937. * @hal_soc_hdl: hal soc handle
  938. * @buf: pointer to rx pkt TLV.
  939. *
  940. * Return: tid
  941. */
  942. static uint32_t hal_rx_tid_get_9000(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  943. {
  944. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  945. struct rx_mpdu_start *mpdu_start =
  946. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  947. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  948. uint8_t qos_control_valid =
  949. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  950. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  951. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  952. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  953. if (qos_control_valid)
  954. return hal_rx_mpdu_start_tid_get_9000(buf);
  955. return HAL_RX_NON_QOS_TID;
  956. }
  957. /**
  958. * hal_rx_hw_desc_get_ppduid_get_9000(): retrieve ppdu id
  959. * @rx_tlv_hdr: rx tlv header
  960. * @rxdma_dst_ring_desc: rxdma HW descriptor
  961. *
  962. * Return: ppdu id
  963. */
  964. static uint32_t hal_rx_hw_desc_get_ppduid_get_9000(void *rx_tlv_hdr,
  965. void *rxdma_dst_ring_desc)
  966. {
  967. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  968. return reo_ent->phy_ppdu_id;
  969. }
  970. /**
  971. * hal_reo_status_get_header_9000 - Process reo desc info
  972. * @d - Pointer to reo descriptior
  973. * @b - tlv type info
  974. * @h1 - Pointer to hal_reo_status_header where info to be stored
  975. *
  976. * Return - none.
  977. *
  978. */
  979. static void hal_reo_status_get_header_9000(uint32_t *d, int b, void *h1)
  980. {
  981. uint32_t val1 = 0;
  982. struct hal_reo_status_header *h =
  983. (struct hal_reo_status_header *)h1;
  984. switch (b) {
  985. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  986. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  987. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  988. break;
  989. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  990. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  991. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  992. break;
  993. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  994. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  995. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  996. break;
  997. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  998. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  999. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1000. break;
  1001. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1002. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1003. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1004. break;
  1005. case HAL_REO_DESC_THRES_STATUS_TLV:
  1006. val1 =
  1007. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1008. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1009. break;
  1010. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1011. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1012. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1013. break;
  1014. default:
  1015. qdf_nofl_err("ERROR: Unknown tlv\n");
  1016. break;
  1017. }
  1018. h->cmd_num =
  1019. HAL_GET_FIELD(
  1020. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1021. val1);
  1022. h->exec_time =
  1023. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1024. CMD_EXECUTION_TIME, val1);
  1025. h->status =
  1026. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1027. REO_CMD_EXECUTION_STATUS, val1);
  1028. switch (b) {
  1029. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1030. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1031. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1032. break;
  1033. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1034. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1035. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1036. break;
  1037. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1038. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1039. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1040. break;
  1041. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1042. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1043. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1044. break;
  1045. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1046. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1047. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1048. break;
  1049. case HAL_REO_DESC_THRES_STATUS_TLV:
  1050. val1 =
  1051. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1052. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1053. break;
  1054. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1055. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1056. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1057. break;
  1058. default:
  1059. qdf_nofl_err("ERROR: Unknown tlv\n");
  1060. break;
  1061. }
  1062. h->tstamp =
  1063. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1064. }
  1065. /**
  1066. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000():
  1067. * Retrieve qos control valid bit from the tlv.
  1068. * @buf: pointer to rx pkt TLV.
  1069. *
  1070. * Return: qos control value.
  1071. */
  1072. static inline uint32_t
  1073. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000(uint8_t *buf)
  1074. {
  1075. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1076. struct rx_mpdu_start *mpdu_start =
  1077. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1078. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1079. &mpdu_start->rx_mpdu_info_details);
  1080. }
  1081. /**
  1082. * hal_rx_msdu_end_sa_sw_peer_id_get_9000(): API to get the
  1083. * sa_sw_peer_id from rx_msdu_end TLV
  1084. * @buf: pointer to the start of RX PKT TLV headers
  1085. *
  1086. * Return: sa_sw_peer_id index
  1087. */
  1088. static inline uint32_t
  1089. hal_rx_msdu_end_sa_sw_peer_id_get_9000(uint8_t *buf)
  1090. {
  1091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1092. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1093. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1094. }
  1095. /**
  1096. * hal_tx_desc_set_mesh_en_9000 - Set mesh_enable flag in Tx descriptor
  1097. * @desc: Handle to Tx Descriptor
  1098. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1099. * enabling the interpretation of the 'Mesh Control Present' bit
  1100. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1101. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1102. * is present between the header and the LLC.
  1103. *
  1104. * Return: void
  1105. */
  1106. static inline
  1107. void hal_tx_desc_set_mesh_en_9000(void *desc, uint8_t en)
  1108. {
  1109. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1110. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1111. }
  1112. static
  1113. void *hal_rx_msdu0_buffer_addr_lsb_9000(void *link_desc_va)
  1114. {
  1115. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1116. }
  1117. static
  1118. void *hal_rx_msdu_desc_info_ptr_get_9000(void *msdu0)
  1119. {
  1120. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1121. }
  1122. static
  1123. void *hal_ent_mpdu_desc_info_9000(void *ent_ring_desc)
  1124. {
  1125. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1126. }
  1127. static
  1128. void *hal_dst_mpdu_desc_info_9000(void *dst_ring_desc)
  1129. {
  1130. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1131. }
  1132. static
  1133. uint8_t hal_rx_get_fc_valid_9000(uint8_t *buf)
  1134. {
  1135. return HAL_RX_GET_FC_VALID(buf);
  1136. }
  1137. static uint8_t hal_rx_get_to_ds_flag_9000(uint8_t *buf)
  1138. {
  1139. return HAL_RX_GET_TO_DS_FLAG(buf);
  1140. }
  1141. static uint8_t hal_rx_get_mac_addr2_valid_9000(uint8_t *buf)
  1142. {
  1143. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1144. }
  1145. static uint8_t hal_rx_get_filter_category_9000(uint8_t *buf)
  1146. {
  1147. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1148. }
  1149. static uint32_t
  1150. hal_rx_get_ppdu_id_9000(uint8_t *buf)
  1151. {
  1152. struct rx_mpdu_info *rx_mpdu_info;
  1153. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1154. rx_mpdu_info =
  1155. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1156. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1157. }
  1158. /**
  1159. * hal_reo_config_9000(): Set reo config parameters
  1160. * @soc: hal soc handle
  1161. * @reg_val: value to be set
  1162. * @reo_params: reo parameters
  1163. *
  1164. * Return: void
  1165. */
  1166. static void
  1167. hal_reo_config_9000(struct hal_soc *soc,
  1168. uint32_t reg_val,
  1169. struct hal_reo_params *reo_params)
  1170. {
  1171. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1172. }
  1173. /**
  1174. * hal_rx_msdu_desc_info_get_ptr_9000() - Get msdu desc info ptr
  1175. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1176. *
  1177. * Return - Pointer to rx_msdu_desc_info structure.
  1178. *
  1179. */
  1180. static void *hal_rx_msdu_desc_info_get_ptr_9000(void *msdu_details_ptr)
  1181. {
  1182. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1183. }
  1184. /**
  1185. * hal_rx_link_desc_msdu0_ptr_9000 - Get pointer to rx_msdu details
  1186. * @link_desc - Pointer to link desc
  1187. *
  1188. * Return - Pointer to rx_msdu_details structure
  1189. *
  1190. */
  1191. static void *hal_rx_link_desc_msdu0_ptr_9000(void *link_desc)
  1192. {
  1193. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1194. }
  1195. /**
  1196. * hal_rx_msdu_flow_idx_get_9000: API to get flow index
  1197. * from rx_msdu_end TLV
  1198. * @buf: pointer to the start of RX PKT TLV headers
  1199. *
  1200. * Return: flow index value from MSDU END TLV
  1201. */
  1202. static inline uint32_t hal_rx_msdu_flow_idx_get_9000(uint8_t *buf)
  1203. {
  1204. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1205. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1206. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1207. }
  1208. /**
  1209. * hal_rx_msdu_flow_idx_invalid_9000: API to get flow index invalid
  1210. * from rx_msdu_end TLV
  1211. * @buf: pointer to the start of RX PKT TLV headers
  1212. *
  1213. * Return: flow index invalid value from MSDU END TLV
  1214. */
  1215. static bool hal_rx_msdu_flow_idx_invalid_9000(uint8_t *buf)
  1216. {
  1217. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1218. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1219. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1220. }
  1221. /**
  1222. * hal_rx_msdu_flow_idx_timeout_9000: API to get flow index timeout
  1223. * from rx_msdu_end TLV
  1224. * @buf: pointer to the start of RX PKT TLV headers
  1225. *
  1226. * Return: flow index timeout value from MSDU END TLV
  1227. */
  1228. static bool hal_rx_msdu_flow_idx_timeout_9000(uint8_t *buf)
  1229. {
  1230. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1231. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1232. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1233. }
  1234. /**
  1235. * hal_rx_msdu_fse_metadata_get_9000: API to get FSE metadata
  1236. * from rx_msdu_end TLV
  1237. * @buf: pointer to the start of RX PKT TLV headers
  1238. *
  1239. * Return: fse metadata value from MSDU END TLV
  1240. */
  1241. static uint32_t hal_rx_msdu_fse_metadata_get_9000(uint8_t *buf)
  1242. {
  1243. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1244. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1245. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1246. }
  1247. /**
  1248. * hal_rx_msdu_cce_metadata_get_9000: API to get CCE metadata
  1249. * from rx_msdu_end TLV
  1250. * @buf: pointer to the start of RX PKT TLV headers
  1251. *
  1252. * Return: cce_metadata
  1253. */
  1254. static uint16_t
  1255. hal_rx_msdu_cce_metadata_get_9000(uint8_t *buf)
  1256. {
  1257. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1258. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1259. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1260. }
  1261. /**
  1262. * hal_rx_msdu_get_flow_params_9000: API to get flow index, flow index invalid
  1263. * and flow index timeout from rx_msdu_end TLV
  1264. * @buf: pointer to the start of RX PKT TLV headers
  1265. * @flow_invalid: pointer to return value of flow_idx_valid
  1266. * @flow_timeout: pointer to return value of flow_idx_timeout
  1267. * @flow_index: pointer to return value of flow_idx
  1268. *
  1269. * Return: none
  1270. */
  1271. static inline void
  1272. hal_rx_msdu_get_flow_params_9000(uint8_t *buf,
  1273. bool *flow_invalid,
  1274. bool *flow_timeout,
  1275. uint32_t *flow_index)
  1276. {
  1277. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1278. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1279. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1280. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1281. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1282. }
  1283. /**
  1284. * hal_rx_tlv_get_tcp_chksum_9000() - API to get tcp checksum
  1285. * @buf: rx_tlv_hdr
  1286. *
  1287. * Return: tcp checksum
  1288. */
  1289. static uint16_t
  1290. hal_rx_tlv_get_tcp_chksum_9000(uint8_t *buf)
  1291. {
  1292. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1293. }
  1294. /**
  1295. * hal_rx_get_rx_sequence_9000(): Function to retrieve rx sequence number
  1296. *
  1297. * @nbuf: Network buffer
  1298. * Returns: rx sequence number
  1299. */
  1300. static
  1301. uint16_t hal_rx_get_rx_sequence_9000(uint8_t *buf)
  1302. {
  1303. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1304. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1305. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1306. }
  1307. /**
  1308. * hal_get_window_address_9000(): Function to get hp/tp address
  1309. * @hal_soc: Pointer to hal_soc
  1310. * @addr: address offset of register
  1311. *
  1312. * Return: modified address offset of register
  1313. */
  1314. static inline qdf_iomem_t hal_get_window_address_9000(struct hal_soc *hal_soc,
  1315. qdf_iomem_t addr)
  1316. {
  1317. uint32_t offset = addr - hal_soc->dev_base_addr;
  1318. qdf_iomem_t new_offset;
  1319. /*
  1320. * If offset lies within DP register range, use 3rd window to write
  1321. * into DP region.
  1322. */
  1323. if ((offset ^ SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1324. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1325. (offset & WINDOW_RANGE_MASK));
  1326. /*
  1327. * If offset lies within CE register range, use 2nd window to write
  1328. * into CE region.
  1329. */
  1330. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1331. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1332. (offset & WINDOW_RANGE_MASK));
  1333. } else {
  1334. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1335. "%s: ERROR: Accessing Wrong register\n", __func__);
  1336. qdf_assert_always(0);
  1337. return 0;
  1338. }
  1339. return new_offset;
  1340. }
  1341. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1342. {
  1343. /* Write value into window configuration register */
  1344. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1345. WINDOW_CONFIGURATION_VALUE_9000);
  1346. }
  1347. /**
  1348. * hal_rx_msdu_packet_metadata_get_9000(): API to get the
  1349. * msdu information from rx_msdu_end TLV
  1350. *
  1351. * @ buf: pointer to the start of RX PKT TLV headers
  1352. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1353. */
  1354. static void
  1355. hal_rx_msdu_packet_metadata_get_9000(uint8_t *buf,
  1356. void *msdu_pkt_metadata)
  1357. {
  1358. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1359. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1360. struct hal_rx_msdu_metadata *msdu_metadata =
  1361. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1362. msdu_metadata->l3_hdr_pad =
  1363. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1364. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1365. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1366. msdu_metadata->sa_sw_peer_id =
  1367. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1368. }
  1369. /**
  1370. * hal_rx_flow_setup_fse_9000() - Setup a flow search entry in HW FST
  1371. * @fst: Pointer to the Rx Flow Search Table
  1372. * @table_offset: offset into the table where the flow is to be setup
  1373. * @flow: Flow Parameters
  1374. *
  1375. * Return: Success/Failure
  1376. */
  1377. static void *
  1378. hal_rx_flow_setup_fse_9000(uint8_t *rx_fst, uint32_t table_offset,
  1379. uint8_t *rx_flow)
  1380. {
  1381. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1382. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1383. uint8_t *fse;
  1384. bool fse_valid;
  1385. if (table_offset >= fst->max_entries) {
  1386. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1387. "HAL FSE table offset %u exceeds max entries %u",
  1388. table_offset, fst->max_entries);
  1389. return NULL;
  1390. }
  1391. fse = (uint8_t *)fst->base_vaddr +
  1392. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1393. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1394. if (fse_valid) {
  1395. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1396. "HAL FSE %pK already valid", fse);
  1397. return NULL;
  1398. }
  1399. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1400. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1401. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1402. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1403. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1404. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1405. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1406. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1407. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1408. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1409. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1410. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1411. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1412. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1413. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1414. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1415. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1416. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1417. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1418. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1419. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1420. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1421. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1422. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1423. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1426. (flow->tuple_info.dest_port));
  1427. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1430. (flow->tuple_info.src_port));
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1434. flow->tuple_info.l4_protocol);
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1436. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1437. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1438. flow->reo_destination_handler);
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1443. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1444. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1445. flow->fse_metadata);
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1449. REO_DESTINATION_INDICATION,
  1450. flow->reo_destination_indication);
  1451. /* Reset all the other fields in FSE */
  1452. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1453. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1454. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1455. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1456. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1457. return fse;
  1458. }
  1459. static
  1460. void hal_compute_reo_remap_ix2_ix3_9000(uint32_t *ring, uint32_t num_rings,
  1461. uint32_t *remap1, uint32_t *remap2)
  1462. {
  1463. switch (num_rings) {
  1464. case 1:
  1465. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1466. HAL_REO_REMAP_IX2(ring[0], 17) |
  1467. HAL_REO_REMAP_IX2(ring[0], 18) |
  1468. HAL_REO_REMAP_IX2(ring[0], 19) |
  1469. HAL_REO_REMAP_IX2(ring[0], 20) |
  1470. HAL_REO_REMAP_IX2(ring[0], 21) |
  1471. HAL_REO_REMAP_IX2(ring[0], 22) |
  1472. HAL_REO_REMAP_IX2(ring[0], 23);
  1473. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1474. HAL_REO_REMAP_IX3(ring[0], 25) |
  1475. HAL_REO_REMAP_IX3(ring[0], 26) |
  1476. HAL_REO_REMAP_IX3(ring[0], 27) |
  1477. HAL_REO_REMAP_IX3(ring[0], 28) |
  1478. HAL_REO_REMAP_IX3(ring[0], 29) |
  1479. HAL_REO_REMAP_IX3(ring[0], 30) |
  1480. HAL_REO_REMAP_IX3(ring[0], 31);
  1481. break;
  1482. case 2:
  1483. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1484. HAL_REO_REMAP_IX2(ring[0], 17) |
  1485. HAL_REO_REMAP_IX2(ring[1], 18) |
  1486. HAL_REO_REMAP_IX2(ring[1], 19) |
  1487. HAL_REO_REMAP_IX2(ring[0], 20) |
  1488. HAL_REO_REMAP_IX2(ring[0], 21) |
  1489. HAL_REO_REMAP_IX2(ring[1], 22) |
  1490. HAL_REO_REMAP_IX2(ring[1], 23);
  1491. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1492. HAL_REO_REMAP_IX3(ring[0], 25) |
  1493. HAL_REO_REMAP_IX3(ring[1], 26) |
  1494. HAL_REO_REMAP_IX3(ring[1], 27) |
  1495. HAL_REO_REMAP_IX3(ring[0], 28) |
  1496. HAL_REO_REMAP_IX3(ring[0], 29) |
  1497. HAL_REO_REMAP_IX3(ring[1], 30) |
  1498. HAL_REO_REMAP_IX3(ring[1], 31);
  1499. break;
  1500. case 3:
  1501. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1502. HAL_REO_REMAP_IX2(ring[1], 17) |
  1503. HAL_REO_REMAP_IX2(ring[2], 18) |
  1504. HAL_REO_REMAP_IX2(ring[0], 19) |
  1505. HAL_REO_REMAP_IX2(ring[1], 20) |
  1506. HAL_REO_REMAP_IX2(ring[2], 21) |
  1507. HAL_REO_REMAP_IX2(ring[0], 22) |
  1508. HAL_REO_REMAP_IX2(ring[1], 23);
  1509. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1510. HAL_REO_REMAP_IX3(ring[0], 25) |
  1511. HAL_REO_REMAP_IX3(ring[1], 26) |
  1512. HAL_REO_REMAP_IX3(ring[2], 27) |
  1513. HAL_REO_REMAP_IX3(ring[0], 28) |
  1514. HAL_REO_REMAP_IX3(ring[1], 29) |
  1515. HAL_REO_REMAP_IX3(ring[2], 30) |
  1516. HAL_REO_REMAP_IX3(ring[0], 31);
  1517. break;
  1518. case 4:
  1519. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1520. HAL_REO_REMAP_IX2(ring[1], 17) |
  1521. HAL_REO_REMAP_IX2(ring[2], 18) |
  1522. HAL_REO_REMAP_IX2(ring[3], 19) |
  1523. HAL_REO_REMAP_IX2(ring[0], 20) |
  1524. HAL_REO_REMAP_IX2(ring[1], 21) |
  1525. HAL_REO_REMAP_IX2(ring[2], 22) |
  1526. HAL_REO_REMAP_IX2(ring[3], 23);
  1527. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1528. HAL_REO_REMAP_IX3(ring[1], 25) |
  1529. HAL_REO_REMAP_IX3(ring[2], 26) |
  1530. HAL_REO_REMAP_IX3(ring[3], 27) |
  1531. HAL_REO_REMAP_IX3(ring[0], 28) |
  1532. HAL_REO_REMAP_IX3(ring[1], 29) |
  1533. HAL_REO_REMAP_IX3(ring[2], 30) |
  1534. HAL_REO_REMAP_IX3(ring[3], 31);
  1535. break;
  1536. }
  1537. }
  1538. struct hal_hw_txrx_ops qcn9000_hal_hw_txrx_ops = {
  1539. /* init and setup */
  1540. .hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic,
  1541. .hal_srng_src_hw_init = hal_srng_src_hw_init_generic,
  1542. .hal_get_hw_hptp = hal_get_hw_hptp_generic,
  1543. .hal_reo_setup = hal_reo_setup_generic,
  1544. .hal_setup_link_idle_list = hal_setup_link_idle_list_generic,
  1545. .hal_get_window_address = hal_get_window_address_9000,
  1546. /* tx */
  1547. .hal_tx_desc_set_dscp_tid_table_id =
  1548. hal_tx_desc_set_dscp_tid_table_id_9000,
  1549. .hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9000,
  1550. .hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9000,
  1551. .hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_9000,
  1552. .hal_tx_desc_set_buf_addr = hal_tx_desc_set_buf_addr_generic,
  1553. .hal_tx_desc_set_search_type = hal_tx_desc_set_search_type_generic,
  1554. .hal_tx_desc_set_search_index = hal_tx_desc_set_search_index_generic,
  1555. .hal_tx_desc_set_cache_set_num = hal_tx_desc_set_cache_set_num_generic,
  1556. .hal_tx_comp_get_status = hal_tx_comp_get_status_generic,
  1557. .hal_tx_comp_get_release_reason =
  1558. hal_tx_comp_get_release_reason_generic,
  1559. .hal_get_wbm_internal_error = hal_get_wbm_internal_error_generic,
  1560. .hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_9000,
  1561. .hal_tx_init_cmd_credit_ring = hal_tx_init_cmd_credit_ring_9000,
  1562. /* rx */
  1563. .hal_rx_msdu_start_nss_get = hal_rx_msdu_start_nss_get_9000,
  1564. .hal_rx_mon_hw_desc_get_mpdu_status =
  1565. hal_rx_mon_hw_desc_get_mpdu_status_9000,
  1566. .hal_rx_get_tlv = hal_rx_get_tlv_9000,
  1567. .hal_rx_proc_phyrx_other_receive_info_tlv =
  1568. hal_rx_proc_phyrx_other_receive_info_tlv_9000,
  1569. .hal_rx_dump_msdu_start_tlv = hal_rx_dump_msdu_start_tlv_9000,
  1570. .hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9000,
  1571. .hal_get_link_desc_size = hal_get_link_desc_size_9000,
  1572. .hal_rx_mpdu_start_tid_get = hal_rx_mpdu_start_tid_get_9000,
  1573. .hal_rx_msdu_start_reception_type_get =
  1574. hal_rx_msdu_start_reception_type_get_9000,
  1575. .hal_rx_msdu_end_da_idx_get = hal_rx_msdu_end_da_idx_get_9000,
  1576. .hal_rx_msdu_desc_info_get_ptr = hal_rx_msdu_desc_info_get_ptr_9000,
  1577. .hal_rx_link_desc_msdu0_ptr = hal_rx_link_desc_msdu0_ptr_9000,
  1578. .hal_reo_status_get_header = hal_reo_status_get_header_9000,
  1579. .hal_rx_status_get_tlv_info = hal_rx_status_get_tlv_info_generic,
  1580. .hal_rx_wbm_err_info_get = hal_rx_wbm_err_info_get_generic,
  1581. .hal_rx_dump_mpdu_start_tlv = hal_rx_dump_mpdu_start_tlv_generic,
  1582. .hal_tx_set_pcp_tid_map = hal_tx_set_pcp_tid_map_generic,
  1583. .hal_tx_update_pcp_tid_map = hal_tx_update_pcp_tid_generic,
  1584. .hal_tx_set_tidmap_prty = hal_tx_update_tidmap_prty_generic,
  1585. .hal_rx_get_rx_fragment_number = hal_rx_get_rx_fragment_number_9000,
  1586. .hal_rx_msdu_end_da_is_mcbc_get = hal_rx_msdu_end_da_is_mcbc_get_9000,
  1587. .hal_rx_msdu_end_sa_is_valid_get = hal_rx_msdu_end_sa_is_valid_get_9000,
  1588. .hal_rx_msdu_end_sa_idx_get = hal_rx_msdu_end_sa_idx_get_9000,
  1589. .hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_9000,
  1590. .hal_rx_msdu_end_l3_hdr_padding_get =
  1591. hal_rx_msdu_end_l3_hdr_padding_get_9000,
  1592. .hal_rx_encryption_info_valid = hal_rx_encryption_info_valid_9000,
  1593. .hal_rx_print_pn = hal_rx_print_pn_9000,
  1594. .hal_rx_msdu_end_first_msdu_get = hal_rx_msdu_end_first_msdu_get_9000,
  1595. .hal_rx_msdu_end_da_is_valid_get = hal_rx_msdu_end_da_is_valid_get_9000,
  1596. .hal_rx_msdu_end_last_msdu_get = hal_rx_msdu_end_last_msdu_get_9000,
  1597. .hal_rx_get_mpdu_mac_ad4_valid = hal_rx_get_mpdu_mac_ad4_valid_9000,
  1598. .hal_rx_mpdu_start_sw_peer_id_get =
  1599. hal_rx_mpdu_start_sw_peer_id_get_9000,
  1600. .hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_9000,
  1601. .hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_9000,
  1602. .hal_rx_get_mpdu_frame_control_valid =
  1603. hal_rx_get_mpdu_frame_control_valid_9000,
  1604. .hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_9000,
  1605. .hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_9000,
  1606. .hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_9000,
  1607. .hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_9000,
  1608. .hal_rx_get_mpdu_sequence_control_valid =
  1609. hal_rx_get_mpdu_sequence_control_valid_9000,
  1610. .hal_rx_is_unicast = hal_rx_is_unicast_9000,
  1611. .hal_rx_tid_get = hal_rx_tid_get_9000,
  1612. .hal_rx_hw_desc_get_ppduid_get = hal_rx_hw_desc_get_ppduid_get_9000,
  1613. .hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1614. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000,
  1615. .hal_rx_msdu_end_sa_sw_peer_id_get =
  1616. hal_rx_msdu_end_sa_sw_peer_id_get_9000,
  1617. .hal_rx_msdu0_buffer_addr_lsb = hal_rx_msdu0_buffer_addr_lsb_9000,
  1618. .hal_rx_msdu_desc_info_ptr_get = hal_rx_msdu_desc_info_ptr_get_9000,
  1619. .hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9000,
  1620. .hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9000,
  1621. .hal_rx_get_fc_valid = hal_rx_get_fc_valid_9000,
  1622. .hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_9000,
  1623. .hal_rx_get_mac_addr2_valid = hal_rx_get_mac_addr2_valid_9000,
  1624. .hal_rx_get_filter_category = hal_rx_get_filter_category_9000,
  1625. .hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_9000,
  1626. .hal_reo_config = hal_reo_config_9000,
  1627. .hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_9000,
  1628. .hal_rx_msdu_flow_idx_invalid = hal_rx_msdu_flow_idx_invalid_9000,
  1629. .hal_rx_msdu_flow_idx_timeout = hal_rx_msdu_flow_idx_timeout_9000,
  1630. .hal_rx_msdu_fse_metadata_get = hal_rx_msdu_fse_metadata_get_9000,
  1631. .hal_rx_msdu_cce_metadata_get = hal_rx_msdu_cce_metadata_get_9000,
  1632. .hal_rx_msdu_get_flow_params = hal_rx_msdu_get_flow_params_9000,
  1633. .hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_9000,
  1634. .hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_9000,
  1635. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1636. .hal_rx_get_bb_info = hal_rx_get_bb_info_9000,
  1637. .hal_rx_get_rtt_info = hal_rx_get_rtt_info_9000,
  1638. #endif
  1639. /* rx - msdu fast path info fields */
  1640. .hal_rx_msdu_packet_metadata_get = hal_rx_msdu_packet_metadata_get_9000,
  1641. .hal_rx_mpdu_start_tlv_tag_valid = hal_rx_mpdu_start_tlv_tag_valid_9000,
  1642. .hal_rx_sw_mon_desc_info_get = hal_rx_sw_mon_desc_info_get_9000,
  1643. .hal_rx_wbm_err_msdu_continuation_get =
  1644. hal_rx_wbm_err_msdu_continuation_get_9000,
  1645. /* rx - TLV struct offsets */
  1646. .hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic,
  1647. .hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic,
  1648. .hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic,
  1649. .hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic,
  1650. .hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic,
  1651. #ifndef NO_RX_PKT_HDR_TLV
  1652. .hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic,
  1653. #endif
  1654. .hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9000,
  1655. .hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_9000,
  1656. };
  1657. struct hal_hw_srng_config hw_srng_table_9000[] = {
  1658. /* TODO: max_rings can populated by querying HW capabilities */
  1659. { /* REO_DST */
  1660. .start_ring_id = HAL_SRNG_REO2SW1,
  1661. .max_rings = 4,
  1662. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1663. .lmac_ring = FALSE,
  1664. .ring_dir = HAL_SRNG_DST_RING,
  1665. .reg_start = {
  1666. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1667. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1668. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1669. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1670. },
  1671. .reg_size = {
  1672. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1673. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1674. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1675. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1676. },
  1677. .max_size =
  1678. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1679. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1680. },
  1681. { /* REO_EXCEPTION */
  1682. /* Designating REO2TCL ring as exception ring. This ring is
  1683. * similar to other REO2SW rings though it is named as REO2TCL.
  1684. * Any of theREO2SW rings can be used as exception ring.
  1685. */
  1686. .start_ring_id = HAL_SRNG_REO2TCL,
  1687. .max_rings = 1,
  1688. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1689. .lmac_ring = FALSE,
  1690. .ring_dir = HAL_SRNG_DST_RING,
  1691. .reg_start = {
  1692. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1693. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1694. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1695. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1696. },
  1697. /* Single ring - provide ring size if multiple rings of this
  1698. * type are supported
  1699. */
  1700. .reg_size = {},
  1701. .max_size =
  1702. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1703. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1704. },
  1705. { /* REO_REINJECT */
  1706. .start_ring_id = HAL_SRNG_SW2REO,
  1707. .max_rings = 1,
  1708. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1709. .lmac_ring = FALSE,
  1710. .ring_dir = HAL_SRNG_SRC_RING,
  1711. .reg_start = {
  1712. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1713. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1714. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1715. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1716. },
  1717. /* Single ring - provide ring size if multiple rings of this
  1718. * type are supported
  1719. */
  1720. .reg_size = {},
  1721. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1722. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1723. },
  1724. { /* REO_CMD */
  1725. .start_ring_id = HAL_SRNG_REO_CMD,
  1726. .max_rings = 1,
  1727. .entry_size = (sizeof(struct tlv_32_hdr) +
  1728. sizeof(struct reo_get_queue_stats)) >> 2,
  1729. .lmac_ring = FALSE,
  1730. .ring_dir = HAL_SRNG_SRC_RING,
  1731. .reg_start = {
  1732. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1733. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1734. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1735. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1736. },
  1737. /* Single ring - provide ring size if multiple rings of this
  1738. * type are supported
  1739. */
  1740. .reg_size = {},
  1741. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1742. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1743. },
  1744. { /* REO_STATUS */
  1745. .start_ring_id = HAL_SRNG_REO_STATUS,
  1746. .max_rings = 1,
  1747. .entry_size = (sizeof(struct tlv_32_hdr) +
  1748. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1749. .lmac_ring = FALSE,
  1750. .ring_dir = HAL_SRNG_DST_RING,
  1751. .reg_start = {
  1752. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1753. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1754. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1755. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1756. },
  1757. /* Single ring - provide ring size if multiple rings of this
  1758. * type are supported
  1759. */
  1760. .reg_size = {},
  1761. .max_size =
  1762. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1763. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1764. },
  1765. { /* TCL_DATA */
  1766. .start_ring_id = HAL_SRNG_SW2TCL1,
  1767. .max_rings = 3,
  1768. .entry_size = (sizeof(struct tlv_32_hdr) +
  1769. sizeof(struct tcl_data_cmd)) >> 2,
  1770. .lmac_ring = FALSE,
  1771. .ring_dir = HAL_SRNG_SRC_RING,
  1772. .reg_start = {
  1773. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1774. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1775. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1776. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1777. },
  1778. .reg_size = {
  1779. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1780. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1781. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1782. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1783. },
  1784. .max_size =
  1785. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1786. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1787. },
  1788. { /* TCL_CMD/CREDIT */
  1789. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1790. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1791. .max_rings = 1,
  1792. .entry_size = (sizeof(struct tlv_32_hdr) +
  1793. sizeof(struct tcl_data_cmd)) >> 2,
  1794. .lmac_ring = FALSE,
  1795. .ring_dir = HAL_SRNG_SRC_RING,
  1796. .reg_start = {
  1797. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1798. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1799. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1800. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1801. },
  1802. /* Single ring - provide ring size if multiple rings of this
  1803. * type are supported
  1804. */
  1805. .reg_size = {},
  1806. .max_size =
  1807. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1808. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1809. },
  1810. { /* TCL_STATUS */
  1811. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1812. .max_rings = 1,
  1813. .entry_size = (sizeof(struct tlv_32_hdr) +
  1814. sizeof(struct tcl_status_ring)) >> 2,
  1815. .lmac_ring = FALSE,
  1816. .ring_dir = HAL_SRNG_DST_RING,
  1817. .reg_start = {
  1818. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1819. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1820. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1821. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1822. },
  1823. /* Single ring - provide ring size if multiple rings of this
  1824. * type are supported
  1825. */
  1826. .reg_size = {},
  1827. .max_size =
  1828. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1829. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1830. },
  1831. { /* CE_SRC */
  1832. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1833. .max_rings = 12,
  1834. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1835. .lmac_ring = FALSE,
  1836. .ring_dir = HAL_SRNG_SRC_RING,
  1837. .reg_start = {
  1838. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1839. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1840. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1841. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1842. },
  1843. .reg_size = {
  1844. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1845. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1846. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1847. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1848. },
  1849. .max_size =
  1850. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1851. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1852. },
  1853. { /* CE_DST */
  1854. .start_ring_id = HAL_SRNG_CE_0_DST,
  1855. .max_rings = 12,
  1856. .entry_size = 8 >> 2,
  1857. /*TODO: entry_size above should actually be
  1858. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1859. * of struct ce_dst_desc in HW header files
  1860. */
  1861. .lmac_ring = FALSE,
  1862. .ring_dir = HAL_SRNG_SRC_RING,
  1863. .reg_start = {
  1864. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1865. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1866. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1867. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1868. },
  1869. .reg_size = {
  1870. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1871. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1872. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1873. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1874. },
  1875. .max_size =
  1876. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1877. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1878. },
  1879. { /* CE_DST_STATUS */
  1880. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1881. .max_rings = 12,
  1882. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1883. .lmac_ring = FALSE,
  1884. .ring_dir = HAL_SRNG_DST_RING,
  1885. .reg_start = {
  1886. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1887. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1888. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1889. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1890. },
  1891. /* TODO: check destination status ring registers */
  1892. .reg_size = {
  1893. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1894. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1895. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1896. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1897. },
  1898. .max_size =
  1899. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1900. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1901. },
  1902. { /* WBM_IDLE_LINK */
  1903. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1904. .max_rings = 1,
  1905. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1906. .lmac_ring = FALSE,
  1907. .ring_dir = HAL_SRNG_SRC_RING,
  1908. .reg_start = {
  1909. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1910. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1911. },
  1912. /* Single ring - provide ring size if multiple rings of this
  1913. * type are supported
  1914. */
  1915. .reg_size = {},
  1916. .max_size =
  1917. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1918. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1919. },
  1920. { /* SW2WBM_RELEASE */
  1921. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1922. .max_rings = 1,
  1923. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1924. .lmac_ring = FALSE,
  1925. .ring_dir = HAL_SRNG_SRC_RING,
  1926. .reg_start = {
  1927. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1928. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1929. },
  1930. /* Single ring - provide ring size if multiple rings of this
  1931. * type are supported
  1932. */
  1933. .reg_size = {},
  1934. .max_size =
  1935. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1936. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1937. },
  1938. { /* WBM2SW_RELEASE */
  1939. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1940. .max_rings = 4,
  1941. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1942. .lmac_ring = FALSE,
  1943. .ring_dir = HAL_SRNG_DST_RING,
  1944. .reg_start = {
  1945. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1946. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1947. },
  1948. .reg_size = {
  1949. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1950. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1951. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1952. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1953. },
  1954. .max_size =
  1955. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1956. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1957. },
  1958. { /* RXDMA_BUF */
  1959. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1960. #ifdef IPA_OFFLOAD
  1961. .max_rings = 3,
  1962. #else
  1963. .max_rings = 2,
  1964. #endif
  1965. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1966. .lmac_ring = TRUE,
  1967. .ring_dir = HAL_SRNG_SRC_RING,
  1968. /* reg_start is not set because LMAC rings are not accessed
  1969. * from host
  1970. */
  1971. .reg_start = {},
  1972. .reg_size = {},
  1973. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1974. },
  1975. { /* RXDMA_DST */
  1976. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1977. .max_rings = 1,
  1978. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1979. .lmac_ring = TRUE,
  1980. .ring_dir = HAL_SRNG_DST_RING,
  1981. /* reg_start is not set because LMAC rings are not accessed
  1982. * from host
  1983. */
  1984. .reg_start = {},
  1985. .reg_size = {},
  1986. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1987. },
  1988. { /* RXDMA_MONITOR_BUF */
  1989. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1990. .max_rings = 1,
  1991. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1992. .lmac_ring = TRUE,
  1993. .ring_dir = HAL_SRNG_SRC_RING,
  1994. /* reg_start is not set because LMAC rings are not accessed
  1995. * from host
  1996. */
  1997. .reg_start = {},
  1998. .reg_size = {},
  1999. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2000. },
  2001. { /* RXDMA_MONITOR_STATUS */
  2002. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2003. .max_rings = 1,
  2004. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2005. .lmac_ring = TRUE,
  2006. .ring_dir = HAL_SRNG_SRC_RING,
  2007. /* reg_start is not set because LMAC rings are not accessed
  2008. * from host
  2009. */
  2010. .reg_start = {},
  2011. .reg_size = {},
  2012. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2013. },
  2014. { /* RXDMA_MONITOR_DST */
  2015. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2016. .max_rings = 1,
  2017. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2018. .lmac_ring = TRUE,
  2019. .ring_dir = HAL_SRNG_DST_RING,
  2020. /* reg_start is not set because LMAC rings are not accessed
  2021. * from host
  2022. */
  2023. .reg_start = {},
  2024. .reg_size = {},
  2025. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2026. },
  2027. { /* RXDMA_MONITOR_DESC */
  2028. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2029. .max_rings = 1,
  2030. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2031. .lmac_ring = TRUE,
  2032. .ring_dir = HAL_SRNG_SRC_RING,
  2033. /* reg_start is not set because LMAC rings are not accessed
  2034. * from host
  2035. */
  2036. .reg_start = {},
  2037. .reg_size = {},
  2038. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2039. },
  2040. { /* DIR_BUF_RX_DMA_SRC */
  2041. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2042. /* one ring for spectral and one ring for cfr */
  2043. .max_rings = 2,
  2044. .entry_size = 2,
  2045. .lmac_ring = TRUE,
  2046. .ring_dir = HAL_SRNG_SRC_RING,
  2047. /* reg_start is not set because LMAC rings are not accessed
  2048. * from host
  2049. */
  2050. .reg_start = {},
  2051. .reg_size = {},
  2052. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2053. },
  2054. #ifdef WLAN_FEATURE_CIF_CFR
  2055. { /* WIFI_POS_SRC */
  2056. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2057. .max_rings = 1,
  2058. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2059. .lmac_ring = TRUE,
  2060. .ring_dir = HAL_SRNG_SRC_RING,
  2061. /* reg_start is not set because LMAC rings are not accessed
  2062. * from host
  2063. */
  2064. .reg_start = {},
  2065. .reg_size = {},
  2066. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2067. },
  2068. #endif
  2069. };
  2070. int32_t hal_hw_reg_offset_qcn9000[] = {
  2071. /* dst */
  2072. REG_OFFSET(DST, HP),
  2073. REG_OFFSET(DST, TP),
  2074. REG_OFFSET(DST, ID),
  2075. REG_OFFSET(DST, MISC),
  2076. REG_OFFSET(DST, HP_ADDR_LSB),
  2077. REG_OFFSET(DST, HP_ADDR_MSB),
  2078. REG_OFFSET(DST, MSI1_BASE_LSB),
  2079. REG_OFFSET(DST, MSI1_BASE_MSB),
  2080. REG_OFFSET(DST, MSI1_DATA),
  2081. REG_OFFSET(DST, BASE_LSB),
  2082. REG_OFFSET(DST, BASE_MSB),
  2083. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2084. /* src */
  2085. REG_OFFSET(SRC, HP),
  2086. REG_OFFSET(SRC, TP),
  2087. REG_OFFSET(SRC, ID),
  2088. REG_OFFSET(SRC, MISC),
  2089. REG_OFFSET(SRC, TP_ADDR_LSB),
  2090. REG_OFFSET(SRC, TP_ADDR_MSB),
  2091. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2092. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2093. REG_OFFSET(SRC, MSI1_DATA),
  2094. REG_OFFSET(SRC, BASE_LSB),
  2095. REG_OFFSET(SRC, BASE_MSB),
  2096. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2097. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2098. };
  2099. /**
  2100. * hal_qcn9000_attach()- Attach 9000 target specific hal_soc ops,
  2101. * offset and srng table
  2102. * Return: void
  2103. */
  2104. void hal_qcn9000_attach(struct hal_soc *hal_soc)
  2105. {
  2106. hal_soc->hw_srng_table = hw_srng_table_9000;
  2107. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qcn9000;
  2108. hal_soc->ops = &qcn9000_hal_hw_txrx_ops;
  2109. if (hal_soc->static_window_map)
  2110. hal_write_window_register(hal_soc);
  2111. }