hal_qcn6122.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hal_hw_headers.h"
  17. #include "hal_internal.h"
  18. #include "hal_api.h"
  19. #include "target_type.h"
  20. #include "wcss_version.h"
  21. #include "qdf_module.h"
  22. #include "hal_qcn6122_rx.h"
  23. #include "hal_api_mon.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  66. STATUS_HEADER_REO_STATUS_NUMBER
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  68. STATUS_HEADER_TIMESTAMP
  69. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  70. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  78. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  105. #define CE_WINDOW_ADDRESS_6122 \
  106. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  107. #define UMAC_WINDOW_ADDRESS_6122 \
  108. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define WINDOW_CONFIGURATION_VALUE_6122 \
  110. ((CE_WINDOW_ADDRESS_6122 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_6122 << 12) | \
  112. WINDOW_ENABLE_BIT)
  113. #include <hal_qcn6122_tx.h>
  114. #include <hal_generic_api.h>
  115. #include <hal_wbm.h>
  116. /**
  117. * hal_rx_sw_mon_desc_info_get_6122(): API to read the
  118. * sw monitor ring descriptor
  119. *
  120. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  121. * @desc_info_buf: Descriptor info buffer to which
  122. * sw monitor ring descriptor is populated to
  123. *
  124. * Return: void
  125. */
  126. static void
  127. hal_rx_sw_mon_desc_info_get_6122(hal_ring_desc_t rxdma_dst_ring_desc,
  128. hal_rx_mon_desc_info_t desc_info_buf)
  129. {
  130. struct sw_monitor_ring *sw_mon_ring =
  131. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  132. struct buffer_addr_info *buf_addr_info;
  133. uint32_t *mpdu_info;
  134. uint32_t loop_cnt;
  135. struct hal_rx_mon_desc_info *desc_info;
  136. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  137. mpdu_info = (uint32_t *)&sw_mon_ring->
  138. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  139. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  140. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  141. /* Get msdu link descriptor buf_addr_info */
  142. buf_addr_info = &sw_mon_ring->
  143. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  144. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  145. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  146. buf_addr_info)) << 32);
  147. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  148. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  149. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  150. | ((uint64_t)
  151. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  152. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  153. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  154. SW_MONITOR_RING_6,
  155. END_OF_PPDU);
  156. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  157. SW_MONITOR_RING_6,
  158. STATUS_BUF_COUNT);
  159. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  160. SW_MONITOR_RING_6,
  161. RXDMA_PUSH_REASON);
  162. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  163. SW_MONITOR_RING_7,
  164. PHY_PPDU_ID);
  165. }
  166. /**
  167. * hal_rx_msdu_start_nss_get_6122(): API to get the NSS
  168. * Interval from rx_msdu_start
  169. *
  170. * @buf: pointer to the start of RX PKT TLV header
  171. * Return: uint32_t(nss)
  172. */
  173. static uint32_t hal_rx_msdu_start_nss_get_6122(uint8_t *buf)
  174. {
  175. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  176. struct rx_msdu_start *msdu_start =
  177. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  178. uint8_t mimo_ss_bitmap;
  179. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  180. return qdf_get_hweight8(mimo_ss_bitmap);
  181. }
  182. /**
  183. * hal_rx_mon_hw_desc_get_mpdu_status_6122(): Retrieve MPDU status
  184. *
  185. * @ hw_desc_addr: Start address of Rx HW TLVs
  186. * @ rs: Status for monitor mode
  187. *
  188. * Return: void
  189. */
  190. static void hal_rx_mon_hw_desc_get_mpdu_status_6122(void *hw_desc_addr,
  191. struct mon_rx_status *rs)
  192. {
  193. struct rx_msdu_start *rx_msdu_start;
  194. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  195. uint32_t reg_value;
  196. const uint32_t sgi_hw_to_cdp[] = {
  197. CDP_SGI_0_8_US,
  198. CDP_SGI_0_4_US,
  199. CDP_SGI_1_6_US,
  200. CDP_SGI_3_2_US,
  201. };
  202. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  203. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  204. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  205. RX_MSDU_START_5, USER_RSSI);
  206. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  207. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  208. rs->sgi = sgi_hw_to_cdp[reg_value];
  209. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  210. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  211. /* TODO: rs->beamformed should be set for SU beamforming also */
  212. }
  213. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  214. /**
  215. * hal_get_link_desc_size_6122(): API to get the link desc size
  216. *
  217. * Return: uint32_t
  218. */
  219. static uint32_t hal_get_link_desc_size_6122(void)
  220. {
  221. return LINK_DESC_SIZE;
  222. }
  223. /**
  224. * hal_rx_get_tlv_6122(): API to get the tlv
  225. *
  226. * @rx_tlv: TLV data extracted from the rx packet
  227. * Return: uint8_t
  228. */
  229. static uint8_t hal_rx_get_tlv_6122(void *rx_tlv)
  230. {
  231. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  232. }
  233. /**
  234. * hal_rx_mpdu_start_tlv_tag_valid_6122 () - API to check if RX_MPDU_START
  235. * tlv tag is valid
  236. *
  237. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  238. *
  239. * Return: true if RX_MPDU_START is valied, else false.
  240. */
  241. uint8_t hal_rx_mpdu_start_tlv_tag_valid_6122(void *rx_tlv_hdr)
  242. {
  243. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  244. uint32_t tlv_tag;
  245. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  246. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  247. }
  248. /**
  249. * hal_rx_wbm_err_msdu_continuation_get_6122 () - API to check if WBM
  250. * msdu continuation bit is set
  251. *
  252. *@wbm_desc: wbm release ring descriptor
  253. *
  254. * Return: true if msdu continuation bit is set.
  255. */
  256. uint8_t hal_rx_wbm_err_msdu_continuation_get_6122(void *wbm_desc)
  257. {
  258. uint32_t comp_desc =
  259. *(uint32_t *)(((uint8_t *)wbm_desc) +
  260. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  261. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  262. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  263. }
  264. /**
  265. * hal_rx_proc_phyrx_other_receive_info_tlv_6122(): API to get tlv info
  266. *
  267. * Return: uint32_t
  268. */
  269. static inline
  270. void hal_rx_proc_phyrx_other_receive_info_tlv_6122(void *rx_tlv_hdr,
  271. void *ppdu_info_hdl)
  272. {
  273. }
  274. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  275. static inline
  276. void hal_rx_get_bb_info_6122(void *rx_tlv,
  277. void *ppdu_info_hdl)
  278. {
  279. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  280. ppdu_info->cfr_info.bb_captured_channel =
  281. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  282. ppdu_info->cfr_info.bb_captured_timeout =
  283. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  284. ppdu_info->cfr_info.bb_captured_reason =
  285. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  286. }
  287. static inline
  288. void hal_rx_get_rtt_info_6122(void *rx_tlv,
  289. void *ppdu_info_hdl)
  290. {
  291. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  292. ppdu_info->cfr_info.rx_location_info_valid =
  293. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  294. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  295. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  296. HAL_RX_GET(rx_tlv,
  297. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  298. RTT_CHE_BUFFER_POINTER_LOW32);
  299. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  300. HAL_RX_GET(rx_tlv,
  301. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  302. RTT_CHE_BUFFER_POINTER_HIGH8);
  303. ppdu_info->cfr_info.chan_capture_status =
  304. HAL_RX_GET(rx_tlv,
  305. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  306. RESERVED_8);
  307. }
  308. #endif
  309. /**
  310. * hal_rx_dump_msdu_start_tlv_6122() : dump RX msdu_start TLV in structured
  311. * human readable format.
  312. * @ msdu_start: pointer the msdu_start TLV in pkt.
  313. * @ dbg_level: log level.
  314. *
  315. * Return: void
  316. */
  317. static void hal_rx_dump_msdu_start_tlv_6122(void *msdustart,
  318. uint8_t dbg_level)
  319. {
  320. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  321. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  322. "rx_msdu_start tlv - "
  323. "rxpcu_mpdu_filter_in_category: %d "
  324. "sw_frame_group_id: %d "
  325. "phy_ppdu_id: %d "
  326. "msdu_length: %d "
  327. "ipsec_esp: %d "
  328. "l3_offset: %d "
  329. "ipsec_ah: %d "
  330. "l4_offset: %d "
  331. "msdu_number: %d "
  332. "decap_format: %d "
  333. "ipv4_proto: %d "
  334. "ipv6_proto: %d "
  335. "tcp_proto: %d "
  336. "udp_proto: %d "
  337. "ip_frag: %d "
  338. "tcp_only_ack: %d "
  339. "da_is_bcast_mcast: %d "
  340. "ip4_protocol_ip6_next_header: %d "
  341. "toeplitz_hash_2_or_4: %d "
  342. "flow_id_toeplitz: %d "
  343. "user_rssi: %d "
  344. "pkt_type: %d "
  345. "stbc: %d "
  346. "sgi: %d "
  347. "rate_mcs: %d "
  348. "receive_bandwidth: %d "
  349. "reception_type: %d "
  350. "ppdu_start_timestamp: %d "
  351. "sw_phy_meta_data: %d ",
  352. msdu_start->rxpcu_mpdu_filter_in_category,
  353. msdu_start->sw_frame_group_id,
  354. msdu_start->phy_ppdu_id,
  355. msdu_start->msdu_length,
  356. msdu_start->ipsec_esp,
  357. msdu_start->l3_offset,
  358. msdu_start->ipsec_ah,
  359. msdu_start->l4_offset,
  360. msdu_start->msdu_number,
  361. msdu_start->decap_format,
  362. msdu_start->ipv4_proto,
  363. msdu_start->ipv6_proto,
  364. msdu_start->tcp_proto,
  365. msdu_start->udp_proto,
  366. msdu_start->ip_frag,
  367. msdu_start->tcp_only_ack,
  368. msdu_start->da_is_bcast_mcast,
  369. msdu_start->ip4_protocol_ip6_next_header,
  370. msdu_start->toeplitz_hash_2_or_4,
  371. msdu_start->flow_id_toeplitz,
  372. msdu_start->user_rssi,
  373. msdu_start->pkt_type,
  374. msdu_start->stbc,
  375. msdu_start->sgi,
  376. msdu_start->rate_mcs,
  377. msdu_start->receive_bandwidth,
  378. msdu_start->reception_type,
  379. msdu_start->ppdu_start_timestamp,
  380. msdu_start->sw_phy_meta_data);
  381. }
  382. /**
  383. * hal_rx_dump_msdu_end_tlv_6122: dump RX msdu_end TLV in structured
  384. * human readable format.
  385. * @ msdu_end: pointer the msdu_end TLV in pkt.
  386. * @ dbg_level: log level.
  387. *
  388. * Return: void
  389. */
  390. static void hal_rx_dump_msdu_end_tlv_6122(void *msduend,
  391. uint8_t dbg_level)
  392. {
  393. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  394. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  395. "rx_msdu_end tlv - "
  396. "rxpcu_mpdu_filter_in_category: %d "
  397. "sw_frame_group_id: %d "
  398. "phy_ppdu_id: %d "
  399. "ip_hdr_chksum: %d "
  400. "reported_mpdu_length: %d "
  401. "key_id_octet: %d "
  402. "cce_super_rule: %d "
  403. "cce_classify_not_done_truncat: %d "
  404. "cce_classify_not_done_cce_dis: %d "
  405. "rule_indication_31_0: %d "
  406. "rule_indication_63_32: %d "
  407. "da_offset: %d "
  408. "sa_offset: %d "
  409. "da_offset_valid: %d "
  410. "sa_offset_valid: %d "
  411. "ipv6_options_crc: %d "
  412. "tcp_seq_number: %d "
  413. "tcp_ack_number: %d "
  414. "tcp_flag: %d "
  415. "lro_eligible: %d "
  416. "window_size: %d "
  417. "tcp_udp_chksum: %d "
  418. "sa_idx_timeout: %d "
  419. "da_idx_timeout: %d "
  420. "msdu_limit_error: %d "
  421. "flow_idx_timeout: %d "
  422. "flow_idx_invalid: %d "
  423. "wifi_parser_error: %d "
  424. "amsdu_parser_error: %d "
  425. "sa_is_valid: %d "
  426. "da_is_valid: %d "
  427. "da_is_mcbc: %d "
  428. "l3_header_padding: %d "
  429. "first_msdu: %d "
  430. "last_msdu: %d "
  431. "sa_idx: %d "
  432. "msdu_drop: %d "
  433. "reo_destination_indication: %d "
  434. "flow_idx: %d "
  435. "fse_metadata: %d "
  436. "cce_metadata: %d "
  437. "sa_sw_peer_id: %d ",
  438. msdu_end->rxpcu_mpdu_filter_in_category,
  439. msdu_end->sw_frame_group_id,
  440. msdu_end->phy_ppdu_id,
  441. msdu_end->ip_hdr_chksum,
  442. msdu_end->reported_mpdu_length,
  443. msdu_end->key_id_octet,
  444. msdu_end->cce_super_rule,
  445. msdu_end->cce_classify_not_done_truncate,
  446. msdu_end->cce_classify_not_done_cce_dis,
  447. msdu_end->rule_indication_31_0,
  448. msdu_end->rule_indication_63_32,
  449. msdu_end->da_offset,
  450. msdu_end->sa_offset,
  451. msdu_end->da_offset_valid,
  452. msdu_end->sa_offset_valid,
  453. msdu_end->ipv6_options_crc,
  454. msdu_end->tcp_seq_number,
  455. msdu_end->tcp_ack_number,
  456. msdu_end->tcp_flag,
  457. msdu_end->lro_eligible,
  458. msdu_end->window_size,
  459. msdu_end->tcp_udp_chksum,
  460. msdu_end->sa_idx_timeout,
  461. msdu_end->da_idx_timeout,
  462. msdu_end->msdu_limit_error,
  463. msdu_end->flow_idx_timeout,
  464. msdu_end->flow_idx_invalid,
  465. msdu_end->wifi_parser_error,
  466. msdu_end->amsdu_parser_error,
  467. msdu_end->sa_is_valid,
  468. msdu_end->da_is_valid,
  469. msdu_end->da_is_mcbc,
  470. msdu_end->l3_header_padding,
  471. msdu_end->first_msdu,
  472. msdu_end->last_msdu,
  473. msdu_end->sa_idx,
  474. msdu_end->msdu_drop,
  475. msdu_end->reo_destination_indication,
  476. msdu_end->flow_idx,
  477. msdu_end->fse_metadata,
  478. msdu_end->cce_metadata,
  479. msdu_end->sa_sw_peer_id);
  480. }
  481. /**
  482. * hal_rx_mpdu_start_tid_get_6122(): API to get tid
  483. * from rx_msdu_start
  484. *
  485. * @buf: pointer to the start of RX PKT TLV header
  486. * Return: uint32_t(tid value)
  487. */
  488. static uint32_t hal_rx_mpdu_start_tid_get_6122(uint8_t *buf)
  489. {
  490. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  491. struct rx_mpdu_start *mpdu_start =
  492. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  493. uint32_t tid;
  494. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  495. return tid;
  496. }
  497. /**
  498. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  499. * Interval from rx_msdu_start
  500. *
  501. * @buf: pointer to the start of RX PKT TLV header
  502. * Return: uint32_t(reception_type)
  503. */
  504. static uint32_t hal_rx_msdu_start_reception_type_get_6122(uint8_t *buf)
  505. {
  506. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  507. struct rx_msdu_start *msdu_start =
  508. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  509. uint32_t reception_type;
  510. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  511. return reception_type;
  512. }
  513. /**
  514. * hal_rx_msdu_end_da_idx_get_6122: API to get da_idx
  515. * from rx_msdu_end TLV
  516. *
  517. * @ buf: pointer to the start of RX PKT TLV headers
  518. * Return: da index
  519. */
  520. static uint16_t hal_rx_msdu_end_da_idx_get_6122(uint8_t *buf)
  521. {
  522. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  523. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  524. uint16_t da_idx;
  525. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  526. return da_idx;
  527. }
  528. /**
  529. * hal_rx_get_rx_fragment_number_6122(): Function to retrieve rx fragment number
  530. *
  531. * @nbuf: Network buffer
  532. * Returns: rx fragment number
  533. */
  534. static
  535. uint8_t hal_rx_get_rx_fragment_number_6122(uint8_t *buf)
  536. {
  537. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  538. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  539. /* Return first 4 bits as fragment number */
  540. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  541. DOT11_SEQ_FRAG_MASK);
  542. }
  543. /**
  544. * hal_rx_msdu_end_da_is_mcbc_get_6122(): API to check if pkt is MCBC
  545. * from rx_msdu_end TLV
  546. *
  547. * @ buf: pointer to the start of RX PKT TLV headers
  548. * Return: da_is_mcbc
  549. */
  550. static uint8_t
  551. hal_rx_msdu_end_da_is_mcbc_get_6122(uint8_t *buf)
  552. {
  553. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  554. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  555. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  556. }
  557. /**
  558. * hal_rx_msdu_end_sa_is_valid_get_6122(): API to get_6122 the
  559. * sa_is_valid bit from rx_msdu_end TLV
  560. *
  561. * @ buf: pointer to the start of RX PKT TLV headers
  562. * Return: sa_is_valid bit
  563. */
  564. static uint8_t
  565. hal_rx_msdu_end_sa_is_valid_get_6122(uint8_t *buf)
  566. {
  567. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  568. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  569. uint8_t sa_is_valid;
  570. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  571. return sa_is_valid;
  572. }
  573. /**
  574. * hal_rx_msdu_end_sa_idx_get_6122(): API to get_6122 the
  575. * sa_idx from rx_msdu_end TLV
  576. *
  577. * @ buf: pointer to the start of RX PKT TLV headers
  578. * Return: sa_idx (SA AST index)
  579. */
  580. static uint16_t hal_rx_msdu_end_sa_idx_get_6122(uint8_t *buf)
  581. {
  582. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  583. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  584. uint16_t sa_idx;
  585. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  586. return sa_idx;
  587. }
  588. /**
  589. * hal_rx_desc_is_first_msdu_6122() - Check if first msdu
  590. *
  591. * @hal_soc_hdl: hal_soc handle
  592. * @hw_desc_addr: hardware descriptor address
  593. *
  594. * Return: 0 - success/ non-zero failure
  595. */
  596. static uint32_t hal_rx_desc_is_first_msdu_6122(void *hw_desc_addr)
  597. {
  598. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  599. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  600. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  601. }
  602. /**
  603. * hal_rx_msdu_end_l3_hdr_padding_get_6122(): API to get_6122 the
  604. * l3_header padding from rx_msdu_end TLV
  605. *
  606. * @ buf: pointer to the start of RX PKT TLV headers
  607. * Return: number of l3 header padding bytes
  608. */
  609. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6122(uint8_t *buf)
  610. {
  611. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  612. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  613. uint32_t l3_header_padding;
  614. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  615. return l3_header_padding;
  616. }
  617. /**
  618. * @ hal_rx_encryption_info_valid_6122: Returns encryption type.
  619. *
  620. * @ buf: rx_tlv_hdr of the received packet
  621. * @ Return: encryption type
  622. */
  623. inline uint32_t hal_rx_encryption_info_valid_6122(uint8_t *buf)
  624. {
  625. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  626. struct rx_mpdu_start *mpdu_start =
  627. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  628. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  629. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  630. return encryption_info;
  631. }
  632. /*
  633. * @ hal_rx_print_pn_6122: Prints the PN of rx packet.
  634. *
  635. * @ buf: rx_tlv_hdr of the received packet
  636. * @ Return: void
  637. */
  638. static void hal_rx_print_pn_6122(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_mpdu_start *mpdu_start =
  642. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  643. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  644. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  645. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  646. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  647. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  648. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  649. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  650. }
  651. /**
  652. * hal_rx_msdu_end_first_msdu_get_6122: API to get first msdu status
  653. * from rx_msdu_end TLV
  654. *
  655. * @ buf: pointer to the start of RX PKT TLV headers
  656. * Return: first_msdu
  657. */
  658. static uint8_t hal_rx_msdu_end_first_msdu_get_6122(uint8_t *buf)
  659. {
  660. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  661. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  662. uint8_t first_msdu;
  663. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  664. return first_msdu;
  665. }
  666. /**
  667. * hal_rx_msdu_end_da_is_valid_get_6122: API to check if da is valid
  668. * from rx_msdu_end TLV
  669. *
  670. * @ buf: pointer to the start of RX PKT TLV headers
  671. * Return: da_is_valid
  672. */
  673. static uint8_t hal_rx_msdu_end_da_is_valid_get_6122(uint8_t *buf)
  674. {
  675. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  676. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  677. uint8_t da_is_valid;
  678. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  679. return da_is_valid;
  680. }
  681. /**
  682. * hal_rx_msdu_end_last_msdu_get_6122: API to get last msdu status
  683. * from rx_msdu_end TLV
  684. *
  685. * @ buf: pointer to the start of RX PKT TLV headers
  686. * Return: last_msdu
  687. */
  688. static uint8_t hal_rx_msdu_end_last_msdu_get_6122(uint8_t *buf)
  689. {
  690. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  691. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  692. uint8_t last_msdu;
  693. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  694. return last_msdu;
  695. }
  696. /*
  697. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  698. *
  699. * @nbuf: Network buffer
  700. * Returns: value of mpdu 4th address valid field
  701. */
  702. inline bool hal_rx_get_mpdu_mac_ad4_valid_6122(uint8_t *buf)
  703. {
  704. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  705. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  706. bool ad4_valid = 0;
  707. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  708. return ad4_valid;
  709. }
  710. /**
  711. * hal_rx_mpdu_start_sw_peer_id_get_6122: Retrieve sw peer_id
  712. * @buf: network buffer
  713. *
  714. * Return: sw peer_id
  715. */
  716. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6122(uint8_t *buf)
  717. {
  718. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  719. struct rx_mpdu_start *mpdu_start =
  720. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  721. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  722. &mpdu_start->rx_mpdu_info_details);
  723. }
  724. /*
  725. * hal_rx_mpdu_get_to_ds_6122(): API to get the tods info
  726. * from rx_mpdu_start
  727. *
  728. * @buf: pointer to the start of RX PKT TLV header
  729. * Return: uint32_t(to_ds)
  730. */
  731. static uint32_t hal_rx_mpdu_get_to_ds_6122(uint8_t *buf)
  732. {
  733. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  734. struct rx_mpdu_start *mpdu_start =
  735. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  736. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  737. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  738. }
  739. /*
  740. * hal_rx_mpdu_get_fr_ds_6122(): API to get the from ds info
  741. * from rx_mpdu_start
  742. *
  743. * @buf: pointer to the start of RX PKT TLV header
  744. * Return: uint32_t(fr_ds)
  745. */
  746. static uint32_t hal_rx_mpdu_get_fr_ds_6122(uint8_t *buf)
  747. {
  748. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  749. struct rx_mpdu_start *mpdu_start =
  750. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  751. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  752. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  753. }
  754. /*
  755. * hal_rx_get_mpdu_frame_control_valid_6122(): Retrieves mpdu
  756. * frame control valid
  757. *
  758. * @nbuf: Network buffer
  759. * Returns: value of frame control valid field
  760. */
  761. static uint8_t hal_rx_get_mpdu_frame_control_valid_6122(uint8_t *buf)
  762. {
  763. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  764. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  765. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  766. }
  767. /*
  768. * hal_rx_mpdu_get_addr1_6122(): API to check get address1 of the mpdu
  769. *
  770. * @buf: pointer to the start of RX PKT TLV headera
  771. * @mac_addr: pointer to mac address
  772. * Return: success/failure
  773. */
  774. static QDF_STATUS hal_rx_mpdu_get_addr1_6122(uint8_t *buf,
  775. uint8_t *mac_addr)
  776. {
  777. struct __attribute__((__packed__)) hal_addr1 {
  778. uint32_t ad1_31_0;
  779. uint16_t ad1_47_32;
  780. };
  781. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  782. struct rx_mpdu_start *mpdu_start =
  783. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  784. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  785. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  786. uint32_t mac_addr_ad1_valid;
  787. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  788. if (mac_addr_ad1_valid) {
  789. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  790. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  791. return QDF_STATUS_SUCCESS;
  792. }
  793. return QDF_STATUS_E_FAILURE;
  794. }
  795. /*
  796. * hal_rx_mpdu_get_addr2_6122(): API to check get address2 of the mpdu
  797. * in the packet
  798. *
  799. * @buf: pointer to the start of RX PKT TLV header
  800. * @mac_addr: pointer to mac address
  801. * Return: success/failure
  802. */
  803. static QDF_STATUS hal_rx_mpdu_get_addr2_6122(uint8_t *buf, uint8_t *mac_addr)
  804. {
  805. struct __attribute__((__packed__)) hal_addr2 {
  806. uint16_t ad2_15_0;
  807. uint32_t ad2_47_16;
  808. };
  809. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  810. struct rx_mpdu_start *mpdu_start =
  811. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  812. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  813. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  814. uint32_t mac_addr_ad2_valid;
  815. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  816. if (mac_addr_ad2_valid) {
  817. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  818. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  819. return QDF_STATUS_SUCCESS;
  820. }
  821. return QDF_STATUS_E_FAILURE;
  822. }
  823. /*
  824. * hal_rx_mpdu_get_addr3_6122(): API to get address3 of the mpdu
  825. * in the packet
  826. *
  827. * @buf: pointer to the start of RX PKT TLV header
  828. * @mac_addr: pointer to mac address
  829. * Return: success/failure
  830. */
  831. static QDF_STATUS hal_rx_mpdu_get_addr3_6122(uint8_t *buf, uint8_t *mac_addr)
  832. {
  833. struct __attribute__((__packed__)) hal_addr3 {
  834. uint32_t ad3_31_0;
  835. uint16_t ad3_47_32;
  836. };
  837. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  838. struct rx_mpdu_start *mpdu_start =
  839. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  840. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  841. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  842. uint32_t mac_addr_ad3_valid;
  843. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  844. if (mac_addr_ad3_valid) {
  845. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  846. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  847. return QDF_STATUS_SUCCESS;
  848. }
  849. return QDF_STATUS_E_FAILURE;
  850. }
  851. /*
  852. * hal_rx_mpdu_get_addr4_6122(): API to get address4 of the mpdu
  853. * in the packet
  854. *
  855. * @buf: pointer to the start of RX PKT TLV header
  856. * @mac_addr: pointer to mac address
  857. * Return: success/failure
  858. */
  859. static QDF_STATUS hal_rx_mpdu_get_addr4_6122(uint8_t *buf, uint8_t *mac_addr)
  860. {
  861. struct __attribute__((__packed__)) hal_addr4 {
  862. uint32_t ad4_31_0;
  863. uint16_t ad4_47_32;
  864. };
  865. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  866. struct rx_mpdu_start *mpdu_start =
  867. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  868. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  869. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  870. uint32_t mac_addr_ad4_valid;
  871. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  872. if (mac_addr_ad4_valid) {
  873. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  874. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  875. return QDF_STATUS_SUCCESS;
  876. }
  877. return QDF_STATUS_E_FAILURE;
  878. }
  879. /*
  880. * hal_rx_get_mpdu_sequence_control_valid_6122(): Get mpdu
  881. * sequence control valid
  882. *
  883. * @nbuf: Network buffer
  884. * Returns: value of sequence control valid field
  885. */
  886. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6122(uint8_t *buf)
  887. {
  888. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  889. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  890. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  891. }
  892. /**
  893. * hal_rx_is_unicast_6122: check packet is unicast frame or not.
  894. *
  895. * @ buf: pointer to rx pkt TLV.
  896. *
  897. * Return: true on unicast.
  898. */
  899. static bool hal_rx_is_unicast_6122(uint8_t *buf)
  900. {
  901. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  902. struct rx_mpdu_start *mpdu_start =
  903. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  904. uint32_t grp_id;
  905. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  906. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  907. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  908. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  909. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  910. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  911. }
  912. /**
  913. * hal_rx_tid_get_6122: get tid based on qos control valid.
  914. * @hal_soc_hdl: hal soc handle
  915. * @buf: pointer to rx pkt TLV.
  916. *
  917. * Return: tid
  918. */
  919. static uint32_t hal_rx_tid_get_6122(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  920. {
  921. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  922. struct rx_mpdu_start *mpdu_start =
  923. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  924. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  925. uint8_t qos_control_valid =
  926. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  927. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  928. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  929. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  930. if (qos_control_valid)
  931. return hal_rx_mpdu_start_tid_get_6122(buf);
  932. return HAL_RX_NON_QOS_TID;
  933. }
  934. /**
  935. * hal_rx_hw_desc_get_ppduid_get_6122(): retrieve ppdu id
  936. * @rx_tlv_hdr: rx tlv header
  937. * @rxdma_dst_ring_desc: rxdma HW descriptor
  938. *
  939. * Return: ppdu id
  940. */
  941. static uint32_t hal_rx_hw_desc_get_ppduid_get_6122(void *rx_tlv_hdr,
  942. void *rxdma_dst_ring_desc)
  943. {
  944. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  945. return reo_ent->phy_ppdu_id;
  946. }
  947. /**
  948. * hal_reo_status_get_header_6122 - Process reo desc info
  949. * @d - Pointer to reo descriptior
  950. * @b - tlv type info
  951. * @h1 - Pointer to hal_reo_status_header where info to be stored
  952. *
  953. * Return - none.
  954. *
  955. */
  956. static void hal_reo_status_get_header_6122(uint32_t *d, int b, void *h1)
  957. {
  958. uint32_t val1 = 0;
  959. struct hal_reo_status_header *h =
  960. (struct hal_reo_status_header *)h1;
  961. switch (b) {
  962. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  963. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  964. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  965. break;
  966. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  967. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  968. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  969. break;
  970. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  971. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  972. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  973. break;
  974. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  975. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  976. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  977. break;
  978. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  979. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  980. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  981. break;
  982. case HAL_REO_DESC_THRES_STATUS_TLV:
  983. val1 =
  984. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  985. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  986. break;
  987. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  988. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  989. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  990. break;
  991. default:
  992. qdf_nofl_err("ERROR: Unknown tlv\n");
  993. break;
  994. }
  995. h->cmd_num =
  996. HAL_GET_FIELD(
  997. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  998. val1);
  999. h->exec_time =
  1000. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1001. CMD_EXECUTION_TIME, val1);
  1002. h->status =
  1003. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1004. REO_CMD_EXECUTION_STATUS, val1);
  1005. switch (b) {
  1006. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1007. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1008. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1009. break;
  1010. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1011. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1012. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1013. break;
  1014. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1015. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1016. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1017. break;
  1018. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1019. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1020. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1021. break;
  1022. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1023. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1024. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1025. break;
  1026. case HAL_REO_DESC_THRES_STATUS_TLV:
  1027. val1 =
  1028. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1029. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1030. break;
  1031. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1032. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1033. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1034. break;
  1035. default:
  1036. qdf_nofl_err("ERROR: Unknown tlv\n");
  1037. break;
  1038. }
  1039. h->tstamp =
  1040. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1041. }
  1042. /**
  1043. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122():
  1044. * Retrieve qos control valid bit from the tlv.
  1045. * @buf: pointer to rx pkt TLV.
  1046. *
  1047. * Return: qos control value.
  1048. */
  1049. static inline uint32_t
  1050. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122(uint8_t *buf)
  1051. {
  1052. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1053. struct rx_mpdu_start *mpdu_start =
  1054. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1055. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1056. &mpdu_start->rx_mpdu_info_details);
  1057. }
  1058. /**
  1059. * hal_rx_msdu_end_sa_sw_peer_id_get_6122(): API to get the
  1060. * sa_sw_peer_id from rx_msdu_end TLV
  1061. * @buf: pointer to the start of RX PKT TLV headers
  1062. *
  1063. * Return: sa_sw_peer_id index
  1064. */
  1065. static inline uint32_t
  1066. hal_rx_msdu_end_sa_sw_peer_id_get_6122(uint8_t *buf)
  1067. {
  1068. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1069. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1070. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1071. }
  1072. /**
  1073. * hal_tx_desc_set_mesh_en_6122 - Set mesh_enable flag in Tx descriptor
  1074. * @desc: Handle to Tx Descriptor
  1075. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1076. * enabling the interpretation of the 'Mesh Control Present' bit
  1077. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1078. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1079. * is present between the header and the LLC.
  1080. *
  1081. * Return: void
  1082. */
  1083. static inline
  1084. void hal_tx_desc_set_mesh_en_6122(void *desc, uint8_t en)
  1085. {
  1086. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1087. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1088. }
  1089. static
  1090. void *hal_rx_msdu0_buffer_addr_lsb_6122(void *link_desc_va)
  1091. {
  1092. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1093. }
  1094. static
  1095. void *hal_rx_msdu_desc_info_ptr_get_6122(void *msdu0)
  1096. {
  1097. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1098. }
  1099. static
  1100. void *hal_ent_mpdu_desc_info_6122(void *ent_ring_desc)
  1101. {
  1102. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1103. }
  1104. static
  1105. void *hal_dst_mpdu_desc_info_6122(void *dst_ring_desc)
  1106. {
  1107. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1108. }
  1109. static
  1110. uint8_t hal_rx_get_fc_valid_6122(uint8_t *buf)
  1111. {
  1112. return HAL_RX_GET_FC_VALID(buf);
  1113. }
  1114. static uint8_t hal_rx_get_to_ds_flag_6122(uint8_t *buf)
  1115. {
  1116. return HAL_RX_GET_TO_DS_FLAG(buf);
  1117. }
  1118. static uint8_t hal_rx_get_mac_addr2_valid_6122(uint8_t *buf)
  1119. {
  1120. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1121. }
  1122. static uint8_t hal_rx_get_filter_category_6122(uint8_t *buf)
  1123. {
  1124. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1125. }
  1126. static uint32_t
  1127. hal_rx_get_ppdu_id_6122(uint8_t *buf)
  1128. {
  1129. struct rx_mpdu_info *rx_mpdu_info;
  1130. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1131. rx_mpdu_info =
  1132. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1133. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1134. }
  1135. /**
  1136. * hal_reo_config_6122(): Set reo config parameters
  1137. * @soc: hal soc handle
  1138. * @reg_val: value to be set
  1139. * @reo_params: reo parameters
  1140. *
  1141. * Return: void
  1142. */
  1143. static void
  1144. hal_reo_config_6122(struct hal_soc *soc,
  1145. uint32_t reg_val,
  1146. struct hal_reo_params *reo_params)
  1147. {
  1148. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1149. }
  1150. /**
  1151. * hal_rx_msdu_desc_info_get_ptr_6122() - Get msdu desc info ptr
  1152. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1153. *
  1154. * Return - Pointer to rx_msdu_desc_info structure.
  1155. *
  1156. */
  1157. static void *hal_rx_msdu_desc_info_get_ptr_6122(void *msdu_details_ptr)
  1158. {
  1159. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1160. }
  1161. /**
  1162. * hal_rx_link_desc_msdu0_ptr_6122 - Get pointer to rx_msdu details
  1163. * @link_desc - Pointer to link desc
  1164. *
  1165. * Return - Pointer to rx_msdu_details structure
  1166. *
  1167. */
  1168. static void *hal_rx_link_desc_msdu0_ptr_6122(void *link_desc)
  1169. {
  1170. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1171. }
  1172. /**
  1173. * hal_rx_msdu_flow_idx_get_6122: API to get flow index
  1174. * from rx_msdu_end TLV
  1175. * @buf: pointer to the start of RX PKT TLV headers
  1176. *
  1177. * Return: flow index value from MSDU END TLV
  1178. */
  1179. static inline uint32_t hal_rx_msdu_flow_idx_get_6122(uint8_t *buf)
  1180. {
  1181. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1182. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1183. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1184. }
  1185. /**
  1186. * hal_rx_msdu_flow_idx_invalid_6122: API to get flow index invalid
  1187. * from rx_msdu_end TLV
  1188. * @buf: pointer to the start of RX PKT TLV headers
  1189. *
  1190. * Return: flow index invalid value from MSDU END TLV
  1191. */
  1192. static bool hal_rx_msdu_flow_idx_invalid_6122(uint8_t *buf)
  1193. {
  1194. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1195. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1196. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1197. }
  1198. /**
  1199. * hal_rx_msdu_flow_idx_timeout_6122: API to get flow index timeout
  1200. * from rx_msdu_end TLV
  1201. * @buf: pointer to the start of RX PKT TLV headers
  1202. *
  1203. * Return: flow index timeout value from MSDU END TLV
  1204. */
  1205. static bool hal_rx_msdu_flow_idx_timeout_6122(uint8_t *buf)
  1206. {
  1207. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1208. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1209. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1210. }
  1211. /**
  1212. * hal_rx_msdu_fse_metadata_get_6122: API to get FSE metadata
  1213. * from rx_msdu_end TLV
  1214. * @buf: pointer to the start of RX PKT TLV headers
  1215. *
  1216. * Return: fse metadata value from MSDU END TLV
  1217. */
  1218. static uint32_t hal_rx_msdu_fse_metadata_get_6122(uint8_t *buf)
  1219. {
  1220. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1221. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1222. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1223. }
  1224. /**
  1225. * hal_rx_msdu_cce_metadata_get_6122: API to get CCE metadata
  1226. * from rx_msdu_end TLV
  1227. * @buf: pointer to the start of RX PKT TLV headers
  1228. *
  1229. * Return: cce_metadata
  1230. */
  1231. static uint16_t
  1232. hal_rx_msdu_cce_metadata_get_6122(uint8_t *buf)
  1233. {
  1234. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1235. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1236. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1237. }
  1238. /**
  1239. * hal_rx_msdu_get_flow_params_6122: API to get flow index, flow index invalid
  1240. * and flow index timeout from rx_msdu_end TLV
  1241. * @buf: pointer to the start of RX PKT TLV headers
  1242. * @flow_invalid: pointer to return value of flow_idx_valid
  1243. * @flow_timeout: pointer to return value of flow_idx_timeout
  1244. * @flow_index: pointer to return value of flow_idx
  1245. *
  1246. * Return: none
  1247. */
  1248. static inline void
  1249. hal_rx_msdu_get_flow_params_6122(uint8_t *buf,
  1250. bool *flow_invalid,
  1251. bool *flow_timeout,
  1252. uint32_t *flow_index)
  1253. {
  1254. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1255. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1256. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1257. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1258. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1259. }
  1260. /**
  1261. * hal_rx_tlv_get_tcp_chksum_6122() - API to get tcp checksum
  1262. * @buf: rx_tlv_hdr
  1263. *
  1264. * Return: tcp checksum
  1265. */
  1266. static uint16_t
  1267. hal_rx_tlv_get_tcp_chksum_6122(uint8_t *buf)
  1268. {
  1269. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1270. }
  1271. /**
  1272. * hal_rx_get_rx_sequence_6122(): Function to retrieve rx sequence number
  1273. *
  1274. * @nbuf: Network buffer
  1275. * Returns: rx sequence number
  1276. */
  1277. static
  1278. uint16_t hal_rx_get_rx_sequence_6122(uint8_t *buf)
  1279. {
  1280. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1281. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1282. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1283. }
  1284. /**
  1285. * hal_get_window_address_6122(): Function to get hp/tp address
  1286. * @hal_soc: Pointer to hal_soc
  1287. * @addr: address offset of register
  1288. *
  1289. * Return: modified address offset of register
  1290. */
  1291. #define SPRUCE_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  1292. #define SPRUCE_CE_WFSS_CE_REG_BASE 0x3B80000
  1293. static inline qdf_iomem_t hal_get_window_address_6122(struct hal_soc *hal_soc,
  1294. qdf_iomem_t addr)
  1295. {
  1296. uint32_t offset = addr - hal_soc->dev_base_addr;
  1297. qdf_iomem_t new_offset;
  1298. /*
  1299. * If offset lies within DP register range, use 3rd window to write
  1300. * into DP region.
  1301. */
  1302. if ((offset ^ SPRUCE_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1303. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1304. (offset & WINDOW_RANGE_MASK));
  1305. /*
  1306. * If offset lies within CE register range, use 2nd window to write
  1307. * into CE region.
  1308. */
  1309. } else if ((offset ^ SPRUCE_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1310. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1311. (offset & WINDOW_RANGE_MASK));
  1312. } else {
  1313. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1314. "%s: ERROR: Accessing Wrong register\n", __func__);
  1315. qdf_assert_always(0);
  1316. return 0;
  1317. }
  1318. return new_offset;
  1319. }
  1320. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1321. {
  1322. /* Write value into window configuration register */
  1323. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1324. WINDOW_CONFIGURATION_VALUE_6122);
  1325. }
  1326. /**
  1327. * hal_rx_msdu_packet_metadata_get_6122(): API to get the
  1328. * msdu information from rx_msdu_end TLV
  1329. *
  1330. * @ buf: pointer to the start of RX PKT TLV headers
  1331. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1332. */
  1333. static void
  1334. hal_rx_msdu_packet_metadata_get_6122(uint8_t *buf,
  1335. void *msdu_pkt_metadata)
  1336. {
  1337. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1338. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1339. struct hal_rx_msdu_metadata *msdu_metadata =
  1340. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1341. msdu_metadata->l3_hdr_pad =
  1342. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1343. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1344. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1345. msdu_metadata->sa_sw_peer_id =
  1346. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1347. }
  1348. /**
  1349. * hal_rx_flow_setup_fse_6122() - Setup a flow search entry in HW FST
  1350. * @fst: Pointer to the Rx Flow Search Table
  1351. * @table_offset: offset into the table where the flow is to be setup
  1352. * @flow: Flow Parameters
  1353. *
  1354. * Return: Success/Failure
  1355. */
  1356. static void *
  1357. hal_rx_flow_setup_fse_6122(uint8_t *rx_fst, uint32_t table_offset,
  1358. uint8_t *rx_flow)
  1359. {
  1360. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1361. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1362. uint8_t *fse;
  1363. bool fse_valid;
  1364. if (table_offset >= fst->max_entries) {
  1365. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1366. "HAL FSE table offset %u exceeds max entries %u",
  1367. table_offset, fst->max_entries);
  1368. return NULL;
  1369. }
  1370. fse = (uint8_t *)fst->base_vaddr +
  1371. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1372. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1373. if (fse_valid) {
  1374. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1375. "HAL FSE %pK already valid", fse);
  1376. return NULL;
  1377. }
  1378. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1379. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1380. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1381. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1382. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1383. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1384. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1385. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1386. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1389. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1390. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1391. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1392. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1395. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1396. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1397. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1398. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1399. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1400. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1401. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1402. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1405. (flow->tuple_info.dest_port));
  1406. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1409. (flow->tuple_info.src_port));
  1410. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1411. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1412. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1413. flow->tuple_info.l4_protocol);
  1414. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1417. flow->reo_destination_handler);
  1418. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1421. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1422. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1423. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1424. flow->fse_metadata);
  1425. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1428. REO_DESTINATION_INDICATION,
  1429. flow->reo_destination_indication);
  1430. /* Reset all the other fields in FSE */
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1432. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1433. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1434. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1436. return fse;
  1437. }
  1438. void hal_compute_reo_remap_ix2_ix3_6122(uint32_t *ring, uint32_t num_rings,
  1439. uint32_t *remap1, uint32_t *remap2)
  1440. {
  1441. switch (num_rings) {
  1442. case 1:
  1443. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1444. HAL_REO_REMAP_IX2(ring[0], 17) |
  1445. HAL_REO_REMAP_IX2(ring[0], 18) |
  1446. HAL_REO_REMAP_IX2(ring[0], 19) |
  1447. HAL_REO_REMAP_IX2(ring[0], 20) |
  1448. HAL_REO_REMAP_IX2(ring[0], 21) |
  1449. HAL_REO_REMAP_IX2(ring[0], 22) |
  1450. HAL_REO_REMAP_IX2(ring[0], 23);
  1451. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1452. HAL_REO_REMAP_IX3(ring[0], 25) |
  1453. HAL_REO_REMAP_IX3(ring[0], 26) |
  1454. HAL_REO_REMAP_IX3(ring[0], 27) |
  1455. HAL_REO_REMAP_IX3(ring[0], 28) |
  1456. HAL_REO_REMAP_IX3(ring[0], 29) |
  1457. HAL_REO_REMAP_IX3(ring[0], 30) |
  1458. HAL_REO_REMAP_IX3(ring[0], 31);
  1459. break;
  1460. case 2:
  1461. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1462. HAL_REO_REMAP_IX2(ring[0], 17) |
  1463. HAL_REO_REMAP_IX2(ring[1], 18) |
  1464. HAL_REO_REMAP_IX2(ring[1], 19) |
  1465. HAL_REO_REMAP_IX2(ring[0], 20) |
  1466. HAL_REO_REMAP_IX2(ring[0], 21) |
  1467. HAL_REO_REMAP_IX2(ring[1], 22) |
  1468. HAL_REO_REMAP_IX2(ring[1], 23);
  1469. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1470. HAL_REO_REMAP_IX3(ring[0], 25) |
  1471. HAL_REO_REMAP_IX3(ring[1], 26) |
  1472. HAL_REO_REMAP_IX3(ring[1], 27) |
  1473. HAL_REO_REMAP_IX3(ring[0], 28) |
  1474. HAL_REO_REMAP_IX3(ring[0], 29) |
  1475. HAL_REO_REMAP_IX3(ring[1], 30) |
  1476. HAL_REO_REMAP_IX3(ring[1], 31);
  1477. break;
  1478. case 3:
  1479. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1480. HAL_REO_REMAP_IX2(ring[1], 17) |
  1481. HAL_REO_REMAP_IX2(ring[2], 18) |
  1482. HAL_REO_REMAP_IX2(ring[0], 19) |
  1483. HAL_REO_REMAP_IX2(ring[1], 20) |
  1484. HAL_REO_REMAP_IX2(ring[2], 21) |
  1485. HAL_REO_REMAP_IX2(ring[0], 22) |
  1486. HAL_REO_REMAP_IX2(ring[1], 23);
  1487. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1488. HAL_REO_REMAP_IX3(ring[0], 25) |
  1489. HAL_REO_REMAP_IX3(ring[1], 26) |
  1490. HAL_REO_REMAP_IX3(ring[2], 27) |
  1491. HAL_REO_REMAP_IX3(ring[0], 28) |
  1492. HAL_REO_REMAP_IX3(ring[1], 29) |
  1493. HAL_REO_REMAP_IX3(ring[2], 30) |
  1494. HAL_REO_REMAP_IX3(ring[0], 31);
  1495. break;
  1496. case 4:
  1497. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1498. HAL_REO_REMAP_IX2(ring[1], 17) |
  1499. HAL_REO_REMAP_IX2(ring[2], 18) |
  1500. HAL_REO_REMAP_IX2(ring[3], 19) |
  1501. HAL_REO_REMAP_IX2(ring[0], 20) |
  1502. HAL_REO_REMAP_IX2(ring[1], 21) |
  1503. HAL_REO_REMAP_IX2(ring[2], 22) |
  1504. HAL_REO_REMAP_IX2(ring[3], 23);
  1505. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1506. HAL_REO_REMAP_IX3(ring[1], 25) |
  1507. HAL_REO_REMAP_IX3(ring[2], 26) |
  1508. HAL_REO_REMAP_IX3(ring[3], 27) |
  1509. HAL_REO_REMAP_IX3(ring[0], 28) |
  1510. HAL_REO_REMAP_IX3(ring[1], 29) |
  1511. HAL_REO_REMAP_IX3(ring[2], 30) |
  1512. HAL_REO_REMAP_IX3(ring[3], 31);
  1513. break;
  1514. }
  1515. }
  1516. struct hal_hw_txrx_ops qcn6122_hal_hw_txrx_ops = {
  1517. /* init and setup */
  1518. .hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic,
  1519. .hal_srng_src_hw_init = hal_srng_src_hw_init_generic,
  1520. .hal_get_hw_hptp = hal_get_hw_hptp_generic,
  1521. .hal_reo_setup = hal_reo_setup_generic,
  1522. .hal_setup_link_idle_list = hal_setup_link_idle_list_generic,
  1523. .hal_get_window_address = hal_get_window_address_6122,
  1524. /* tx */
  1525. .hal_tx_desc_set_dscp_tid_table_id =
  1526. hal_tx_desc_set_dscp_tid_table_id_6122,
  1527. .hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6122,
  1528. .hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6122,
  1529. .hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6122,
  1530. .hal_tx_desc_set_buf_addr = hal_tx_desc_set_buf_addr_generic,
  1531. .hal_tx_desc_set_search_type = hal_tx_desc_set_search_type_generic,
  1532. .hal_tx_desc_set_search_index = hal_tx_desc_set_search_index_generic,
  1533. .hal_tx_desc_set_cache_set_num = hal_tx_desc_set_cache_set_num_generic,
  1534. .hal_tx_comp_get_status = hal_tx_comp_get_status_generic,
  1535. .hal_tx_comp_get_release_reason =
  1536. hal_tx_comp_get_release_reason_generic,
  1537. .hal_get_wbm_internal_error = hal_get_wbm_internal_error_generic,
  1538. .hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6122,
  1539. .hal_tx_init_cmd_credit_ring = hal_tx_init_cmd_credit_ring_6122,
  1540. /* rx */
  1541. .hal_rx_msdu_start_nss_get = hal_rx_msdu_start_nss_get_6122,
  1542. .hal_rx_mon_hw_desc_get_mpdu_status =
  1543. hal_rx_mon_hw_desc_get_mpdu_status_6122,
  1544. .hal_rx_get_tlv = hal_rx_get_tlv_6122,
  1545. .hal_rx_proc_phyrx_other_receive_info_tlv =
  1546. hal_rx_proc_phyrx_other_receive_info_tlv_6122,
  1547. .hal_rx_dump_msdu_start_tlv = hal_rx_dump_msdu_start_tlv_6122,
  1548. .hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6122,
  1549. .hal_get_link_desc_size = hal_get_link_desc_size_6122,
  1550. .hal_rx_mpdu_start_tid_get = hal_rx_mpdu_start_tid_get_6122,
  1551. .hal_rx_msdu_start_reception_type_get =
  1552. hal_rx_msdu_start_reception_type_get_6122,
  1553. .hal_rx_msdu_end_da_idx_get = hal_rx_msdu_end_da_idx_get_6122,
  1554. .hal_rx_msdu_desc_info_get_ptr = hal_rx_msdu_desc_info_get_ptr_6122,
  1555. .hal_rx_link_desc_msdu0_ptr = hal_rx_link_desc_msdu0_ptr_6122,
  1556. .hal_reo_status_get_header = hal_reo_status_get_header_6122,
  1557. .hal_rx_status_get_tlv_info = hal_rx_status_get_tlv_info_generic,
  1558. .hal_rx_wbm_err_info_get = hal_rx_wbm_err_info_get_generic,
  1559. .hal_rx_dump_mpdu_start_tlv = hal_rx_dump_mpdu_start_tlv_generic,
  1560. .hal_tx_set_pcp_tid_map = hal_tx_set_pcp_tid_map_generic,
  1561. .hal_tx_update_pcp_tid_map = hal_tx_update_pcp_tid_generic,
  1562. .hal_tx_set_tidmap_prty = hal_tx_update_tidmap_prty_generic,
  1563. .hal_rx_get_rx_fragment_number = hal_rx_get_rx_fragment_number_6122,
  1564. .hal_rx_msdu_end_da_is_mcbc_get = hal_rx_msdu_end_da_is_mcbc_get_6122,
  1565. .hal_rx_msdu_end_sa_is_valid_get = hal_rx_msdu_end_sa_is_valid_get_6122,
  1566. .hal_rx_msdu_end_sa_idx_get = hal_rx_msdu_end_sa_idx_get_6122,
  1567. .hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_6122,
  1568. .hal_rx_msdu_end_l3_hdr_padding_get =
  1569. hal_rx_msdu_end_l3_hdr_padding_get_6122,
  1570. .hal_rx_encryption_info_valid = hal_rx_encryption_info_valid_6122,
  1571. .hal_rx_print_pn = hal_rx_print_pn_6122,
  1572. .hal_rx_msdu_end_first_msdu_get = hal_rx_msdu_end_first_msdu_get_6122,
  1573. .hal_rx_msdu_end_da_is_valid_get = hal_rx_msdu_end_da_is_valid_get_6122,
  1574. .hal_rx_msdu_end_last_msdu_get = hal_rx_msdu_end_last_msdu_get_6122,
  1575. .hal_rx_get_mpdu_mac_ad4_valid = hal_rx_get_mpdu_mac_ad4_valid_6122,
  1576. .hal_rx_mpdu_start_sw_peer_id_get =
  1577. hal_rx_mpdu_start_sw_peer_id_get_6122,
  1578. .hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6122,
  1579. .hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6122,
  1580. .hal_rx_get_mpdu_frame_control_valid =
  1581. hal_rx_get_mpdu_frame_control_valid_6122,
  1582. .hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6122,
  1583. .hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6122,
  1584. .hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6122,
  1585. .hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6122,
  1586. .hal_rx_get_mpdu_sequence_control_valid =
  1587. hal_rx_get_mpdu_sequence_control_valid_6122,
  1588. .hal_rx_is_unicast = hal_rx_is_unicast_6122,
  1589. .hal_rx_tid_get = hal_rx_tid_get_6122,
  1590. .hal_rx_hw_desc_get_ppduid_get = hal_rx_hw_desc_get_ppduid_get_6122,
  1591. .hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1592. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122,
  1593. .hal_rx_msdu_end_sa_sw_peer_id_get =
  1594. hal_rx_msdu_end_sa_sw_peer_id_get_6122,
  1595. .hal_rx_msdu0_buffer_addr_lsb = hal_rx_msdu0_buffer_addr_lsb_6122,
  1596. .hal_rx_msdu_desc_info_ptr_get = hal_rx_msdu_desc_info_ptr_get_6122,
  1597. .hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6122,
  1598. .hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6122,
  1599. .hal_rx_get_fc_valid = hal_rx_get_fc_valid_6122,
  1600. .hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6122,
  1601. .hal_rx_get_mac_addr2_valid = hal_rx_get_mac_addr2_valid_6122,
  1602. .hal_rx_get_filter_category = hal_rx_get_filter_category_6122,
  1603. .hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6122,
  1604. .hal_reo_config = hal_reo_config_6122,
  1605. .hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6122,
  1606. .hal_rx_msdu_flow_idx_invalid = hal_rx_msdu_flow_idx_invalid_6122,
  1607. .hal_rx_msdu_flow_idx_timeout = hal_rx_msdu_flow_idx_timeout_6122,
  1608. .hal_rx_msdu_fse_metadata_get = hal_rx_msdu_fse_metadata_get_6122,
  1609. .hal_rx_msdu_cce_metadata_get = hal_rx_msdu_cce_metadata_get_6122,
  1610. .hal_rx_msdu_get_flow_params = hal_rx_msdu_get_flow_params_6122,
  1611. .hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_6122,
  1612. .hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6122,
  1613. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1614. .hal_rx_get_bb_info = hal_rx_get_bb_info_6122,
  1615. .hal_rx_get_rtt_info = hal_rx_get_rtt_info_6122,
  1616. #endif
  1617. /* rx - msdu fast path info fields */
  1618. .hal_rx_msdu_packet_metadata_get = hal_rx_msdu_packet_metadata_get_6122,
  1619. .hal_rx_mpdu_start_tlv_tag_valid = hal_rx_mpdu_start_tlv_tag_valid_6122,
  1620. .hal_rx_sw_mon_desc_info_get = hal_rx_sw_mon_desc_info_get_6122,
  1621. .hal_rx_wbm_err_msdu_continuation_get =
  1622. hal_rx_wbm_err_msdu_continuation_get_6122,
  1623. /* rx - TLV struct offsets */
  1624. .hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic,
  1625. .hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic,
  1626. .hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic,
  1627. .hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic,
  1628. .hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic,
  1629. #ifndef NO_RX_PKT_HDR_TLV
  1630. .hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic,
  1631. #endif
  1632. .hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6122,
  1633. .hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_6122,
  1634. };
  1635. struct hal_hw_srng_config hw_srng_table_6122[] = {
  1636. /* TODO: max_rings can populated by querying HW capabilities */
  1637. { /* REO_DST */
  1638. .start_ring_id = HAL_SRNG_REO2SW1,
  1639. .max_rings = 4,
  1640. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1641. .lmac_ring = FALSE,
  1642. .ring_dir = HAL_SRNG_DST_RING,
  1643. .reg_start = {
  1644. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1645. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1646. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1647. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1648. },
  1649. .reg_size = {
  1650. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1651. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1652. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1653. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1654. },
  1655. .max_size =
  1656. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1657. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1658. },
  1659. { /* REO_EXCEPTION */
  1660. /* Designating REO2TCL ring as exception ring. This ring is
  1661. * similar to other REO2SW rings though it is named as REO2TCL.
  1662. * Any of theREO2SW rings can be used as exception ring.
  1663. */
  1664. .start_ring_id = HAL_SRNG_REO2TCL,
  1665. .max_rings = 1,
  1666. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1667. .lmac_ring = FALSE,
  1668. .ring_dir = HAL_SRNG_DST_RING,
  1669. .reg_start = {
  1670. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1671. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1672. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1673. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1674. },
  1675. /* Single ring - provide ring size if multiple rings of this
  1676. * type are supported
  1677. */
  1678. .reg_size = {},
  1679. .max_size =
  1680. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1681. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1682. },
  1683. { /* REO_REINJECT */
  1684. .start_ring_id = HAL_SRNG_SW2REO,
  1685. .max_rings = 1,
  1686. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1687. .lmac_ring = FALSE,
  1688. .ring_dir = HAL_SRNG_SRC_RING,
  1689. .reg_start = {
  1690. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1691. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1692. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1693. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1694. },
  1695. /* Single ring - provide ring size if multiple rings of this
  1696. * type are supported
  1697. */
  1698. .reg_size = {},
  1699. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1700. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1701. },
  1702. { /* REO_CMD */
  1703. .start_ring_id = HAL_SRNG_REO_CMD,
  1704. .max_rings = 1,
  1705. .entry_size = (sizeof(struct tlv_32_hdr) +
  1706. sizeof(struct reo_get_queue_stats)) >> 2,
  1707. .lmac_ring = FALSE,
  1708. .ring_dir = HAL_SRNG_SRC_RING,
  1709. .reg_start = {
  1710. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1711. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1712. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1713. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1714. },
  1715. /* Single ring - provide ring size if multiple rings of this
  1716. * type are supported
  1717. */
  1718. .reg_size = {},
  1719. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1720. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1721. },
  1722. { /* REO_STATUS */
  1723. .start_ring_id = HAL_SRNG_REO_STATUS,
  1724. .max_rings = 1,
  1725. .entry_size = (sizeof(struct tlv_32_hdr) +
  1726. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1727. .lmac_ring = FALSE,
  1728. .ring_dir = HAL_SRNG_DST_RING,
  1729. .reg_start = {
  1730. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1731. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1732. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1733. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1734. },
  1735. /* Single ring - provide ring size if multiple rings of this
  1736. * type are supported
  1737. */
  1738. .reg_size = {},
  1739. .max_size =
  1740. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1741. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1742. },
  1743. { /* TCL_DATA */
  1744. .start_ring_id = HAL_SRNG_SW2TCL1,
  1745. .max_rings = 3,
  1746. .entry_size = (sizeof(struct tlv_32_hdr) +
  1747. sizeof(struct tcl_data_cmd)) >> 2,
  1748. .lmac_ring = FALSE,
  1749. .ring_dir = HAL_SRNG_SRC_RING,
  1750. .reg_start = {
  1751. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1752. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1753. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1754. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1755. },
  1756. .reg_size = {
  1757. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1758. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1759. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1760. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1761. },
  1762. .max_size =
  1763. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1764. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1765. },
  1766. { /* TCL_CMD/CREDIT */
  1767. /* qca8074v2 and qcn6122 uses this ring for data commands */
  1768. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1769. .max_rings = 1,
  1770. .entry_size = (sizeof(struct tlv_32_hdr) +
  1771. sizeof(struct tcl_data_cmd)) >> 2,
  1772. .lmac_ring = FALSE,
  1773. .ring_dir = HAL_SRNG_SRC_RING,
  1774. .reg_start = {
  1775. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1776. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1777. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1778. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1779. },
  1780. /* Single ring - provide ring size if multiple rings of this
  1781. * type are supported
  1782. */
  1783. .reg_size = {},
  1784. .max_size =
  1785. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1786. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1787. },
  1788. { /* TCL_STATUS */
  1789. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1790. .max_rings = 1,
  1791. .entry_size = (sizeof(struct tlv_32_hdr) +
  1792. sizeof(struct tcl_status_ring)) >> 2,
  1793. .lmac_ring = FALSE,
  1794. .ring_dir = HAL_SRNG_DST_RING,
  1795. .reg_start = {
  1796. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1797. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1798. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1799. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1800. },
  1801. /* Single ring - provide ring size if multiple rings of this
  1802. * type are supported
  1803. */
  1804. .reg_size = {},
  1805. .max_size =
  1806. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1807. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1808. },
  1809. { /* CE_SRC */
  1810. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1811. .max_rings = 12,
  1812. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1813. .lmac_ring = FALSE,
  1814. .ring_dir = HAL_SRNG_SRC_RING,
  1815. .reg_start = {
  1816. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1817. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1818. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1819. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1820. },
  1821. .reg_size = {
  1822. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1823. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1824. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1825. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1826. },
  1827. .max_size =
  1828. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1829. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1830. },
  1831. { /* CE_DST */
  1832. .start_ring_id = HAL_SRNG_CE_0_DST,
  1833. .max_rings = 12,
  1834. .entry_size = 8 >> 2,
  1835. /*TODO: entry_size above should actually be
  1836. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1837. * of struct ce_dst_desc in HW header files
  1838. */
  1839. .lmac_ring = FALSE,
  1840. .ring_dir = HAL_SRNG_SRC_RING,
  1841. .reg_start = {
  1842. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1843. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1844. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1845. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1846. },
  1847. .reg_size = {
  1848. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1849. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1850. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1851. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1852. },
  1853. .max_size =
  1854. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1855. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1856. },
  1857. { /* CE_DST_STATUS */
  1858. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1859. .max_rings = 12,
  1860. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1861. .lmac_ring = FALSE,
  1862. .ring_dir = HAL_SRNG_DST_RING,
  1863. .reg_start = {
  1864. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1865. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1866. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1867. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1868. },
  1869. /* TODO: check destination status ring registers */
  1870. .reg_size = {
  1871. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1872. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1873. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1874. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1875. },
  1876. .max_size =
  1877. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1878. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1879. },
  1880. { /* WBM_IDLE_LINK */
  1881. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1882. .max_rings = 1,
  1883. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1884. .lmac_ring = FALSE,
  1885. .ring_dir = HAL_SRNG_SRC_RING,
  1886. .reg_start = {
  1887. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1888. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1889. },
  1890. /* Single ring - provide ring size if multiple rings of this
  1891. * type are supported
  1892. */
  1893. .reg_size = {},
  1894. .max_size =
  1895. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1896. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1897. },
  1898. { /* SW2WBM_RELEASE */
  1899. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1900. .max_rings = 1,
  1901. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1902. .lmac_ring = FALSE,
  1903. .ring_dir = HAL_SRNG_SRC_RING,
  1904. .reg_start = {
  1905. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1906. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1907. },
  1908. /* Single ring - provide ring size if multiple rings of this
  1909. * type are supported
  1910. */
  1911. .reg_size = {},
  1912. .max_size =
  1913. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1914. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1915. },
  1916. { /* WBM2SW_RELEASE */
  1917. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1918. .max_rings = 4,
  1919. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1920. .lmac_ring = FALSE,
  1921. .ring_dir = HAL_SRNG_DST_RING,
  1922. .reg_start = {
  1923. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1924. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1925. },
  1926. .reg_size = {
  1927. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1928. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1929. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1930. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1931. },
  1932. .max_size =
  1933. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1934. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1935. },
  1936. { /* RXDMA_BUF */
  1937. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1938. #ifdef IPA_OFFLOAD
  1939. .max_rings = 3,
  1940. #else
  1941. .max_rings = 2,
  1942. #endif
  1943. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1944. .lmac_ring = TRUE,
  1945. .ring_dir = HAL_SRNG_SRC_RING,
  1946. /* reg_start is not set because LMAC rings are not accessed
  1947. * from host
  1948. */
  1949. .reg_start = {},
  1950. .reg_size = {},
  1951. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1952. },
  1953. { /* RXDMA_DST */
  1954. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1955. .max_rings = 1,
  1956. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1957. .lmac_ring = TRUE,
  1958. .ring_dir = HAL_SRNG_DST_RING,
  1959. /* reg_start is not set because LMAC rings are not accessed
  1960. * from host
  1961. */
  1962. .reg_start = {},
  1963. .reg_size = {},
  1964. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1965. },
  1966. { /* RXDMA_MONITOR_BUF */
  1967. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1968. .max_rings = 1,
  1969. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1970. .lmac_ring = TRUE,
  1971. .ring_dir = HAL_SRNG_SRC_RING,
  1972. /* reg_start is not set because LMAC rings are not accessed
  1973. * from host
  1974. */
  1975. .reg_start = {},
  1976. .reg_size = {},
  1977. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1978. },
  1979. { /* RXDMA_MONITOR_STATUS */
  1980. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1981. .max_rings = 1,
  1982. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1983. .lmac_ring = TRUE,
  1984. .ring_dir = HAL_SRNG_SRC_RING,
  1985. /* reg_start is not set because LMAC rings are not accessed
  1986. * from host
  1987. */
  1988. .reg_start = {},
  1989. .reg_size = {},
  1990. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1991. },
  1992. { /* RXDMA_MONITOR_DST */
  1993. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1994. .max_rings = 1,
  1995. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  1996. .lmac_ring = TRUE,
  1997. .ring_dir = HAL_SRNG_DST_RING,
  1998. /* reg_start is not set because LMAC rings are not accessed
  1999. * from host
  2000. */
  2001. .reg_start = {},
  2002. .reg_size = {},
  2003. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2004. },
  2005. { /* RXDMA_MONITOR_DESC */
  2006. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2007. .max_rings = 1,
  2008. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2009. .lmac_ring = TRUE,
  2010. .ring_dir = HAL_SRNG_SRC_RING,
  2011. /* reg_start is not set because LMAC rings are not accessed
  2012. * from host
  2013. */
  2014. .reg_start = {},
  2015. .reg_size = {},
  2016. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2017. },
  2018. { /* DIR_BUF_RX_DMA_SRC */
  2019. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2020. /* one ring for spectral and one ring for cfr */
  2021. .max_rings = 2,
  2022. .entry_size = 2,
  2023. .lmac_ring = TRUE,
  2024. .ring_dir = HAL_SRNG_SRC_RING,
  2025. /* reg_start is not set because LMAC rings are not accessed
  2026. * from host
  2027. */
  2028. .reg_start = {},
  2029. .reg_size = {},
  2030. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2031. },
  2032. #ifdef WLAN_FEATURE_CIF_CFR
  2033. { /* WIFI_POS_SRC */
  2034. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2035. .max_rings = 1,
  2036. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2037. .lmac_ring = TRUE,
  2038. .ring_dir = HAL_SRNG_SRC_RING,
  2039. /* reg_start is not set because LMAC rings are not accessed
  2040. * from host
  2041. */
  2042. .reg_start = {},
  2043. .reg_size = {},
  2044. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2045. },
  2046. #endif
  2047. };
  2048. int32_t hal_hw_reg_offset_qcn6122[] = {
  2049. /* dst */
  2050. REG_OFFSET(DST, HP),
  2051. REG_OFFSET(DST, TP),
  2052. REG_OFFSET(DST, ID),
  2053. REG_OFFSET(DST, MISC),
  2054. REG_OFFSET(DST, HP_ADDR_LSB),
  2055. REG_OFFSET(DST, HP_ADDR_MSB),
  2056. REG_OFFSET(DST, MSI1_BASE_LSB),
  2057. REG_OFFSET(DST, MSI1_BASE_MSB),
  2058. REG_OFFSET(DST, MSI1_DATA),
  2059. REG_OFFSET(DST, BASE_LSB),
  2060. REG_OFFSET(DST, BASE_MSB),
  2061. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2062. /* src */
  2063. REG_OFFSET(SRC, HP),
  2064. REG_OFFSET(SRC, TP),
  2065. REG_OFFSET(SRC, ID),
  2066. REG_OFFSET(SRC, MISC),
  2067. REG_OFFSET(SRC, TP_ADDR_LSB),
  2068. REG_OFFSET(SRC, TP_ADDR_MSB),
  2069. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2070. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2071. REG_OFFSET(SRC, MSI1_DATA),
  2072. REG_OFFSET(SRC, BASE_LSB),
  2073. REG_OFFSET(SRC, BASE_MSB),
  2074. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2075. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2076. };
  2077. /**
  2078. * hal_qcn6122_attach()- Attach 6122 target specific hal_soc ops,
  2079. * offset and srng table
  2080. * Return: void
  2081. */
  2082. void hal_qcn6122_attach(struct hal_soc *hal_soc)
  2083. {
  2084. hal_soc->hw_srng_table = hw_srng_table_6122;
  2085. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qcn6122;
  2086. hal_soc->ops = &qcn6122_hal_hw_txrx_ops;
  2087. if (hal_soc->static_window_map)
  2088. hal_write_window_register(hal_soc);
  2089. }