hal_8074v2.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  66. STATUS_HEADER_REO_STATUS_NUMBER
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  68. STATUS_HEADER_TIMESTAMP
  69. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  70. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  78. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  105. #include "hal_8074v2_tx.h"
  106. #include "hal_8074v2_rx.h"
  107. #include <hal_generic_api.h>
  108. #include <hal_wbm.h>
  109. /**
  110. * hal_rx_get_rx_fragment_number_8074v2(): Function to retrieve
  111. * rx fragment number
  112. *
  113. * @nbuf: Network buffer
  114. * Returns: rx fragment number
  115. */
  116. static
  117. uint8_t hal_rx_get_rx_fragment_number_8074v2(uint8_t *buf)
  118. {
  119. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  120. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  121. /* Return first 4 bits as fragment number */
  122. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  123. DOT11_SEQ_FRAG_MASK;
  124. }
  125. /**
  126. * hal_rx_msdu_end_da_is_mcbc_get_8074v2: API to check if pkt is MCBC
  127. * from rx_msdu_end TLV
  128. *
  129. * @ buf: pointer to the start of RX PKT TLV headers
  130. * Return: da_is_mcbc
  131. */
  132. static uint8_t
  133. hal_rx_msdu_end_da_is_mcbc_get_8074v2(uint8_t *buf)
  134. {
  135. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  136. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  137. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  138. }
  139. /**
  140. * hal_rx_msdu_end_sa_is_valid_get_8074v2(): API to get_8074v2 the
  141. * sa_is_valid bit from rx_msdu_end TLV
  142. *
  143. * @ buf: pointer to the start of RX PKT TLV headers
  144. * Return: sa_is_valid bit
  145. */
  146. static uint8_t
  147. hal_rx_msdu_end_sa_is_valid_get_8074v2(uint8_t *buf)
  148. {
  149. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  150. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  151. uint8_t sa_is_valid;
  152. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  153. return sa_is_valid;
  154. }
  155. /**
  156. * hal_rx_msdu_end_sa_idx_get_8074v2(): API to get_8074v2 the
  157. * sa_idx from rx_msdu_end TLV
  158. *
  159. * @ buf: pointer to the start of RX PKT TLV headers
  160. * Return: sa_idx (SA AST index)
  161. */
  162. static uint16_t hal_rx_msdu_end_sa_idx_get_8074v2(uint8_t *buf)
  163. {
  164. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  165. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  166. uint16_t sa_idx;
  167. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  168. return sa_idx;
  169. }
  170. /**
  171. * hal_rx_desc_is_first_msdu_8074v2() - Check if first msdu
  172. *
  173. * @hal_soc_hdl: hal_soc handle
  174. * @hw_desc_addr: hardware descriptor address
  175. *
  176. * Return: 0 - success/ non-zero failure
  177. */
  178. static uint32_t hal_rx_desc_is_first_msdu_8074v2(void *hw_desc_addr)
  179. {
  180. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  181. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  182. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  183. }
  184. /**
  185. * hal_rx_msdu_end_l3_hdr_padding_get_8074v2(): API to get_8074v2 the
  186. * l3_header padding from rx_msdu_end TLV
  187. *
  188. * @ buf: pointer to the start of RX PKT TLV headers
  189. * Return: number of l3 header padding bytes
  190. */
  191. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_8074v2(uint8_t *buf)
  192. {
  193. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  194. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  195. uint32_t l3_header_padding;
  196. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  197. return l3_header_padding;
  198. }
  199. /*
  200. * @ hal_rx_encryption_info_valid_8074v2: Returns encryption type.
  201. *
  202. * @ buf: rx_tlv_hdr of the received packet
  203. * @ Return: encryption type
  204. */
  205. static uint32_t hal_rx_encryption_info_valid_8074v2(uint8_t *buf)
  206. {
  207. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  208. struct rx_mpdu_start *mpdu_start =
  209. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  210. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  211. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  212. return encryption_info;
  213. }
  214. /*
  215. * @ hal_rx_print_pn_8074v2: Prints the PN of rx packet.
  216. *
  217. * @ buf: rx_tlv_hdr of the received packet
  218. * @ Return: void
  219. */
  220. static void hal_rx_print_pn_8074v2(uint8_t *buf)
  221. {
  222. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  223. struct rx_mpdu_start *mpdu_start =
  224. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  225. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  226. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  227. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  228. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  229. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  230. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  231. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  232. }
  233. /**
  234. * hal_rx_msdu_end_first_msdu_get_8074v2: API to get first msdu status
  235. * from rx_msdu_end TLV
  236. *
  237. * @ buf: pointer to the start of RX PKT TLV headers
  238. * Return: first_msdu
  239. */
  240. static uint8_t hal_rx_msdu_end_first_msdu_get_8074v2(uint8_t *buf)
  241. {
  242. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  243. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  244. uint8_t first_msdu;
  245. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  246. return first_msdu;
  247. }
  248. /**
  249. * hal_rx_msdu_end_da_is_valid_get_8074v2: API to check if da is valid
  250. * from rx_msdu_end TLV
  251. *
  252. * @ buf: pointer to the start of RX PKT TLV headers
  253. * Return: da_is_valid
  254. */
  255. static uint8_t hal_rx_msdu_end_da_is_valid_get_8074v2(uint8_t *buf)
  256. {
  257. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  258. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  259. uint8_t da_is_valid;
  260. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  261. return da_is_valid;
  262. }
  263. /**
  264. * hal_rx_msdu_end_last_msdu_get_8074v2: API to get last msdu status
  265. * from rx_msdu_end TLV
  266. *
  267. * @ buf: pointer to the start of RX PKT TLV headers
  268. * Return: last_msdu
  269. */
  270. static uint8_t hal_rx_msdu_end_last_msdu_get_8074v2(uint8_t *buf)
  271. {
  272. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  273. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  274. uint8_t last_msdu;
  275. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  276. return last_msdu;
  277. }
  278. /*
  279. * hal_rx_get_mpdu_mac_ad4_valid_8074v2(): Retrieves if mpdu 4th addr is valid
  280. *
  281. * @nbuf: Network buffer
  282. * Returns: value of mpdu 4th address valid field
  283. */
  284. static bool hal_rx_get_mpdu_mac_ad4_valid_8074v2(uint8_t *buf)
  285. {
  286. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  287. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  288. bool ad4_valid = 0;
  289. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  290. return ad4_valid;
  291. }
  292. /**
  293. * hal_rx_mpdu_start_sw_peer_id_get_8074v2: Retrieve sw peer_id
  294. * @buf: network buffer
  295. *
  296. * Return: sw peer_id
  297. */
  298. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_8074v2(uint8_t *buf)
  299. {
  300. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  301. struct rx_mpdu_start *mpdu_start =
  302. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  303. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  304. &mpdu_start->rx_mpdu_info_details);
  305. }
  306. /*
  307. * hal_rx_mpdu_get_to_ds_8074v2(): API to get the tods info
  308. * from rx_mpdu_start
  309. *
  310. * @buf: pointer to the start of RX PKT TLV header
  311. * Return: uint32_t(to_ds)
  312. */
  313. static uint32_t hal_rx_mpdu_get_to_ds_8074v2(uint8_t *buf)
  314. {
  315. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  316. struct rx_mpdu_start *mpdu_start =
  317. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  318. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  319. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  320. }
  321. /*
  322. * hal_rx_mpdu_get_fr_ds_8074v2(): API to get the from ds info
  323. * from rx_mpdu_start
  324. *
  325. * @buf: pointer to the start of RX PKT TLV header
  326. * Return: uint32_t(fr_ds)
  327. */
  328. static uint32_t hal_rx_mpdu_get_fr_ds_8074v2(uint8_t *buf)
  329. {
  330. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  331. struct rx_mpdu_start *mpdu_start =
  332. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  333. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  334. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  335. }
  336. /*
  337. * hal_rx_get_mpdu_frame_control_valid_8074v2(): Retrieves mpdu
  338. * frame control valid
  339. *
  340. * @nbuf: Network buffer
  341. * Returns: value of frame control valid field
  342. */
  343. static uint8_t hal_rx_get_mpdu_frame_control_valid_8074v2(uint8_t *buf)
  344. {
  345. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  346. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  347. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  348. }
  349. /*
  350. * hal_rx_mpdu_get_addr1_8074v2(): API to check get address1 of the mpdu
  351. *
  352. * @buf: pointer to the start of RX PKT TLV headera
  353. * @mac_addr: pointer to mac address
  354. * Return: success/failure
  355. */
  356. static QDF_STATUS hal_rx_mpdu_get_addr1_8074v2(uint8_t *buf, uint8_t *mac_addr)
  357. {
  358. struct __attribute__((__packed__)) hal_addr1 {
  359. uint32_t ad1_31_0;
  360. uint16_t ad1_47_32;
  361. };
  362. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  363. struct rx_mpdu_start *mpdu_start =
  364. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  365. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  366. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  367. uint32_t mac_addr_ad1_valid;
  368. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  369. if (mac_addr_ad1_valid) {
  370. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  371. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  372. return QDF_STATUS_SUCCESS;
  373. }
  374. return QDF_STATUS_E_FAILURE;
  375. }
  376. /*
  377. * hal_rx_mpdu_get_addr2_8074v2(): API to check get address2 of the mpdu
  378. * in the packet
  379. *
  380. * @buf: pointer to the start of RX PKT TLV header
  381. * @mac_addr: pointer to mac address
  382. * Return: success/failure
  383. */
  384. static QDF_STATUS hal_rx_mpdu_get_addr2_8074v2(uint8_t *buf, uint8_t *mac_addr)
  385. {
  386. struct __attribute__((__packed__)) hal_addr2 {
  387. uint16_t ad2_15_0;
  388. uint32_t ad2_47_16;
  389. };
  390. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  391. struct rx_mpdu_start *mpdu_start =
  392. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  393. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  394. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  395. uint32_t mac_addr_ad2_valid;
  396. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  397. if (mac_addr_ad2_valid) {
  398. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  399. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  400. return QDF_STATUS_SUCCESS;
  401. }
  402. return QDF_STATUS_E_FAILURE;
  403. }
  404. /*
  405. * hal_rx_mpdu_get_addr3_8074v2(): API to get address3 of the mpdu
  406. * in the packet
  407. *
  408. * @buf: pointer to the start of RX PKT TLV header
  409. * @mac_addr: pointer to mac address
  410. * Return: success/failure
  411. */
  412. static QDF_STATUS hal_rx_mpdu_get_addr3_8074v2(uint8_t *buf, uint8_t *mac_addr)
  413. {
  414. struct __attribute__((__packed__)) hal_addr3 {
  415. uint32_t ad3_31_0;
  416. uint16_t ad3_47_32;
  417. };
  418. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  419. struct rx_mpdu_start *mpdu_start =
  420. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  421. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  422. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  423. uint32_t mac_addr_ad3_valid;
  424. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  425. if (mac_addr_ad3_valid) {
  426. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  427. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  428. return QDF_STATUS_SUCCESS;
  429. }
  430. return QDF_STATUS_E_FAILURE;
  431. }
  432. /*
  433. * hal_rx_mpdu_get_addr4_8074v2(): API to get address4 of the mpdu
  434. * in the packet
  435. *
  436. * @buf: pointer to the start of RX PKT TLV header
  437. * @mac_addr: pointer to mac address
  438. * Return: success/failure
  439. */
  440. static QDF_STATUS hal_rx_mpdu_get_addr4_8074v2(uint8_t *buf, uint8_t *mac_addr)
  441. {
  442. struct __attribute__((__packed__)) hal_addr4 {
  443. uint32_t ad4_31_0;
  444. uint16_t ad4_47_32;
  445. };
  446. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  447. struct rx_mpdu_start *mpdu_start =
  448. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  449. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  450. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  451. uint32_t mac_addr_ad4_valid;
  452. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  453. if (mac_addr_ad4_valid) {
  454. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  455. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  456. return QDF_STATUS_SUCCESS;
  457. }
  458. return QDF_STATUS_E_FAILURE;
  459. }
  460. /*
  461. * hal_rx_get_mpdu_sequence_control_valid_8074v2(): Get mpdu
  462. * sequence control valid
  463. *
  464. * @nbuf: Network buffer
  465. * Returns: value of sequence control valid field
  466. */
  467. static uint8_t hal_rx_get_mpdu_sequence_control_valid_8074v2(uint8_t *buf)
  468. {
  469. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  470. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  471. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  472. }
  473. /**
  474. * hal_rx_is_unicast_8074v2: check packet is unicast frame or not.
  475. *
  476. * @ buf: pointer to rx pkt TLV.
  477. *
  478. * Return: true on unicast.
  479. */
  480. static bool hal_rx_is_unicast_8074v2(uint8_t *buf)
  481. {
  482. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  483. struct rx_mpdu_start *mpdu_start =
  484. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  485. uint32_t grp_id;
  486. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  487. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  488. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  489. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  490. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  491. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  492. }
  493. /**
  494. * hal_rx_tid_get_8074v2: get tid based on qos control valid.
  495. * @hal_soc_hdl: hal soc handle
  496. * @buf: pointer to rx pkt TLV.
  497. *
  498. * Return: tid
  499. */
  500. static uint32_t hal_rx_tid_get_8074v2(hal_soc_handle_t hal_soc_hdl,
  501. uint8_t *buf)
  502. {
  503. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  504. struct rx_mpdu_start *mpdu_start =
  505. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  506. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  507. uint8_t qos_control_valid =
  508. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  509. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  510. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  511. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  512. if (qos_control_valid)
  513. return hal_rx_mpdu_start_tid_get_8074v2(buf);
  514. return HAL_RX_NON_QOS_TID;
  515. }
  516. /**
  517. * hal_rx_hw_desc_get_ppduid_get_8074v2(): retrieve ppdu id
  518. * @rx_tlv_hdr: packtet rx tlv header
  519. * @rxdma_dst_ring_desc: rxdma HW descriptor
  520. *
  521. * Return: ppdu id
  522. */
  523. static uint32_t hal_rx_hw_desc_get_ppduid_get_8074v2(void *rx_tlv_hdr,
  524. void *rxdma_dst_ring_desc)
  525. {
  526. struct rx_mpdu_info *rx_mpdu_info;
  527. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  528. rx_mpdu_info =
  529. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  530. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  531. }
  532. /**
  533. * hal_reo_status_get_header_8074v2 - Process reo desc info
  534. * @d - Pointer to reo descriptior
  535. * @b - tlv type info
  536. * @h1 - Pointer to hal_reo_status_header where info to be stored
  537. *
  538. * Return - none.
  539. *
  540. */
  541. static void hal_reo_status_get_header_8074v2(uint32_t *d, int b, void *h1)
  542. {
  543. uint32_t val1 = 0;
  544. struct hal_reo_status_header *h =
  545. (struct hal_reo_status_header *)h1;
  546. switch (b) {
  547. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  548. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  549. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  550. break;
  551. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  552. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  553. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  554. break;
  555. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  556. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  557. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  558. break;
  559. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  560. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  561. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  562. break;
  563. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  564. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  565. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  566. break;
  567. case HAL_REO_DESC_THRES_STATUS_TLV:
  568. val1 =
  569. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  570. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  571. break;
  572. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  573. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  574. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  575. break;
  576. default:
  577. qdf_nofl_err("ERROR: Unknown tlv\n");
  578. break;
  579. }
  580. h->cmd_num =
  581. HAL_GET_FIELD(
  582. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  583. val1);
  584. h->exec_time =
  585. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  586. CMD_EXECUTION_TIME, val1);
  587. h->status =
  588. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  589. REO_CMD_EXECUTION_STATUS, val1);
  590. switch (b) {
  591. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  592. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  593. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  594. break;
  595. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  596. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  597. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  598. break;
  599. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  600. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  601. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  602. break;
  603. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  604. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  605. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  606. break;
  607. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  608. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  609. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  610. break;
  611. case HAL_REO_DESC_THRES_STATUS_TLV:
  612. val1 =
  613. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  614. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  615. break;
  616. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  617. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  618. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  619. break;
  620. default:
  621. qdf_nofl_err("ERROR: Unknown tlv\n");
  622. break;
  623. }
  624. h->tstamp =
  625. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  626. }
  627. /**
  628. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2():
  629. * Retrieve qos control valid bit from the tlv.
  630. * @buf: pointer to rx pkt TLV.
  631. *
  632. * Return: qos control value.
  633. */
  634. static inline uint32_t
  635. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2(uint8_t *buf)
  636. {
  637. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  638. struct rx_mpdu_start *mpdu_start =
  639. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  640. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  641. &mpdu_start->rx_mpdu_info_details);
  642. }
  643. /**
  644. * hal_rx_msdu_end_sa_sw_peer_id_get_8074v2(): API to get the
  645. * sa_sw_peer_id from rx_msdu_end TLV
  646. * @buf: pointer to the start of RX PKT TLV headers
  647. *
  648. * Return: sa_sw_peer_id index
  649. */
  650. static inline uint32_t
  651. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2(uint8_t *buf)
  652. {
  653. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  654. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  655. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  656. }
  657. /**
  658. * hal_tx_desc_set_mesh_en_8074v2 - Set mesh_enable flag in Tx descriptor
  659. * @desc: Handle to Tx Descriptor
  660. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  661. * enabling the interpretation of the 'Mesh Control Present' bit
  662. * (bit 8) of QoS Control (otherwise this bit is ignored),
  663. * For native WiFi frames, this indicates that a 'Mesh Control' field
  664. * is present between the header and the LLC.
  665. *
  666. * Return: void
  667. */
  668. static inline
  669. void hal_tx_desc_set_mesh_en_8074v2(void *desc, uint8_t en)
  670. {
  671. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  672. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  673. }
  674. static
  675. void *hal_rx_msdu0_buffer_addr_lsb_8074v2(void *link_desc_va)
  676. {
  677. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  678. }
  679. static
  680. void *hal_rx_msdu_desc_info_ptr_get_8074v2(void *msdu0)
  681. {
  682. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  683. }
  684. static
  685. void *hal_ent_mpdu_desc_info_8074v2(void *ent_ring_desc)
  686. {
  687. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  688. }
  689. static
  690. void *hal_dst_mpdu_desc_info_8074v2(void *dst_ring_desc)
  691. {
  692. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  693. }
  694. static
  695. uint8_t hal_rx_get_fc_valid_8074v2(uint8_t *buf)
  696. {
  697. return HAL_RX_GET_FC_VALID(buf);
  698. }
  699. static uint8_t hal_rx_get_to_ds_flag_8074v2(uint8_t *buf)
  700. {
  701. return HAL_RX_GET_TO_DS_FLAG(buf);
  702. }
  703. static uint8_t hal_rx_get_mac_addr2_valid_8074v2(uint8_t *buf)
  704. {
  705. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  706. }
  707. static uint8_t hal_rx_get_filter_category_8074v2(uint8_t *buf)
  708. {
  709. return HAL_RX_GET_FILTER_CATEGORY(buf);
  710. }
  711. static uint32_t
  712. hal_rx_get_ppdu_id_8074v2(uint8_t *buf)
  713. {
  714. struct rx_mpdu_info *rx_mpdu_info;
  715. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  716. rx_mpdu_info =
  717. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  718. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  719. }
  720. /**
  721. * hal_reo_config_8074v2(): Set reo config parameters
  722. * @soc: hal soc handle
  723. * @reg_val: value to be set
  724. * @reo_params: reo parameters
  725. *
  726. * Return: void
  727. */
  728. static void
  729. hal_reo_config_8074v2(struct hal_soc *soc,
  730. uint32_t reg_val,
  731. struct hal_reo_params *reo_params)
  732. {
  733. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  734. }
  735. /**
  736. * hal_rx_msdu_desc_info_get_ptr_8074v2() - Get msdu desc info ptr
  737. * @msdu_details_ptr - Pointer to msdu_details_ptr
  738. *
  739. * Return - Pointer to rx_msdu_desc_info structure.
  740. *
  741. */
  742. static void *hal_rx_msdu_desc_info_get_ptr_8074v2(void *msdu_details_ptr)
  743. {
  744. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  745. }
  746. /**
  747. * hal_rx_link_desc_msdu0_ptr_8074v2 - Get pointer to rx_msdu details
  748. * @link_desc - Pointer to link desc
  749. *
  750. * Return - Pointer to rx_msdu_details structure
  751. *
  752. */
  753. static void *hal_rx_link_desc_msdu0_ptr_8074v2(void *link_desc)
  754. {
  755. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  756. }
  757. /**
  758. * hal_rx_msdu_flow_idx_get_8074v2: API to get flow index
  759. * from rx_msdu_end TLV
  760. * @buf: pointer to the start of RX PKT TLV headers
  761. *
  762. * Return: flow index value from MSDU END TLV
  763. */
  764. static inline uint32_t hal_rx_msdu_flow_idx_get_8074v2(uint8_t *buf)
  765. {
  766. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  767. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  768. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  769. }
  770. /**
  771. * hal_rx_msdu_flow_idx_invalid_8074v2: API to get flow index invalid
  772. * from rx_msdu_end TLV
  773. * @buf: pointer to the start of RX PKT TLV headers
  774. *
  775. * Return: flow index invalid value from MSDU END TLV
  776. */
  777. static bool hal_rx_msdu_flow_idx_invalid_8074v2(uint8_t *buf)
  778. {
  779. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  780. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  781. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  782. }
  783. /**
  784. * hal_rx_msdu_flow_idx_timeout_8074v2: API to get flow index timeout
  785. * from rx_msdu_end TLV
  786. * @buf: pointer to the start of RX PKT TLV headers
  787. *
  788. * Return: flow index timeout value from MSDU END TLV
  789. */
  790. static bool hal_rx_msdu_flow_idx_timeout_8074v2(uint8_t *buf)
  791. {
  792. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  793. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  794. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  795. }
  796. /**
  797. * hal_rx_msdu_fse_metadata_get_8074v2: API to get FSE metadata
  798. * from rx_msdu_end TLV
  799. * @buf: pointer to the start of RX PKT TLV headers
  800. *
  801. * Return: fse metadata value from MSDU END TLV
  802. */
  803. static uint32_t hal_rx_msdu_fse_metadata_get_8074v2(uint8_t *buf)
  804. {
  805. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  806. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  807. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  808. }
  809. /**
  810. * hal_rx_msdu_cce_metadata_get_8074v2: API to get CCE metadata
  811. * from rx_msdu_end TLV
  812. * @buf: pointer to the start of RX PKT TLV headers
  813. *
  814. * Return: cce_metadata
  815. */
  816. static uint16_t
  817. hal_rx_msdu_cce_metadata_get_8074v2(uint8_t *buf)
  818. {
  819. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  820. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  821. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  822. }
  823. /**
  824. * hal_rx_msdu_get_flow_params_8074v2: API to get flow index, flow index invalid
  825. * and flow index timeout from rx_msdu_end TLV
  826. * @buf: pointer to the start of RX PKT TLV headers
  827. * @flow_invalid: pointer to return value of flow_idx_valid
  828. * @flow_timeout: pointer to return value of flow_idx_timeout
  829. * @flow_index: pointer to return value of flow_idx
  830. *
  831. * Return: none
  832. */
  833. static inline void
  834. hal_rx_msdu_get_flow_params_8074v2(uint8_t *buf,
  835. bool *flow_invalid,
  836. bool *flow_timeout,
  837. uint32_t *flow_index)
  838. {
  839. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  840. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  841. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  842. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  843. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  844. }
  845. /**
  846. * hal_rx_tlv_get_tcp_chksum_8074v2() - API to get tcp checksum
  847. * @buf: rx_tlv_hdr
  848. *
  849. * Return: tcp checksum
  850. */
  851. static uint16_t
  852. hal_rx_tlv_get_tcp_chksum_8074v2(uint8_t *buf)
  853. {
  854. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  855. }
  856. /**
  857. * hal_rx_get_rx_sequence_8074v2(): Function to retrieve rx sequence number
  858. *
  859. * @nbuf: Network buffer
  860. * Returns: rx sequence number
  861. */
  862. static
  863. uint16_t hal_rx_get_rx_sequence_8074v2(uint8_t *buf)
  864. {
  865. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  866. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  867. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  868. }
  869. /**
  870. * hal_get_window_address_8074v2(): Function to get hp/tp address
  871. * @hal_soc: Pointer to hal_soc
  872. * @addr: address offset of register
  873. *
  874. * Return: modified address offset of register
  875. */
  876. static inline qdf_iomem_t hal_get_window_address_8074v2(struct hal_soc *hal_soc,
  877. qdf_iomem_t addr)
  878. {
  879. return addr;
  880. }
  881. /**
  882. * hal_rx_mpdu_start_tlv_tag_valid_8074v2 () - API to check if RX_MPDU_START
  883. * tlv tag is valid
  884. *
  885. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  886. *
  887. * Return: true if RX_MPDU_START is valied, else false.
  888. */
  889. uint8_t hal_rx_mpdu_start_tlv_tag_valid_8074v2(void *rx_tlv_hdr)
  890. {
  891. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  892. uint32_t tlv_tag;
  893. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  894. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  895. }
  896. /**
  897. * hal_rx_flow_setup_fse_8074v2() - Setup a flow search entry in HW FST
  898. * @fst: Pointer to the Rx Flow Search Table
  899. * @table_offset: offset into the table where the flow is to be setup
  900. * @flow: Flow Parameters
  901. *
  902. * Return: Success/Failure
  903. */
  904. static void *
  905. hal_rx_flow_setup_fse_8074v2(uint8_t *rx_fst, uint32_t table_offset,
  906. uint8_t *rx_flow)
  907. {
  908. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  909. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  910. uint8_t *fse;
  911. bool fse_valid;
  912. if (table_offset >= fst->max_entries) {
  913. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  914. "HAL FSE table offset %u exceeds max entries %u",
  915. table_offset, fst->max_entries);
  916. return NULL;
  917. }
  918. fse = (uint8_t *)fst->base_vaddr +
  919. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  920. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  921. if (fse_valid) {
  922. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  923. "HAL FSE %pK already valid", fse);
  924. return NULL;
  925. }
  926. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  927. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  928. qdf_htonl(flow->tuple_info.src_ip_127_96));
  929. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  930. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  931. qdf_htonl(flow->tuple_info.src_ip_95_64));
  932. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  933. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  934. qdf_htonl(flow->tuple_info.src_ip_63_32));
  935. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  936. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  937. qdf_htonl(flow->tuple_info.src_ip_31_0));
  938. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  939. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  940. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  941. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  942. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  943. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  944. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  945. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  946. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  947. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  948. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  949. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  950. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  951. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  952. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  953. (flow->tuple_info.dest_port));
  954. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  955. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  956. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  957. (flow->tuple_info.src_port));
  958. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  959. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  960. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  961. flow->tuple_info.l4_protocol);
  962. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  963. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  964. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  965. flow->reo_destination_handler);
  966. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  967. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  968. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  969. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  970. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  971. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  972. flow->fse_metadata);
  973. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION);
  974. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION) |=
  975. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_11,
  976. REO_DESTINATION_INDICATION,
  977. flow->reo_destination_indication);
  978. /* Reset all the other fields in FSE */
  979. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  980. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_DROP);
  981. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, RESERVED_11);
  982. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  983. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  984. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  985. return fse;
  986. }
  987. static
  988. void hal_compute_reo_remap_ix2_ix3_8074v2(uint32_t *ring, uint32_t num_rings,
  989. uint32_t *remap1, uint32_t *remap2)
  990. {
  991. switch (num_rings) {
  992. case 1:
  993. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  994. HAL_REO_REMAP_IX2(ring[0], 17) |
  995. HAL_REO_REMAP_IX2(ring[0], 18) |
  996. HAL_REO_REMAP_IX2(ring[0], 19) |
  997. HAL_REO_REMAP_IX2(ring[0], 20) |
  998. HAL_REO_REMAP_IX2(ring[0], 21) |
  999. HAL_REO_REMAP_IX2(ring[0], 22) |
  1000. HAL_REO_REMAP_IX2(ring[0], 23);
  1001. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1002. HAL_REO_REMAP_IX3(ring[0], 25) |
  1003. HAL_REO_REMAP_IX3(ring[0], 26) |
  1004. HAL_REO_REMAP_IX3(ring[0], 27) |
  1005. HAL_REO_REMAP_IX3(ring[0], 28) |
  1006. HAL_REO_REMAP_IX3(ring[0], 29) |
  1007. HAL_REO_REMAP_IX3(ring[0], 30) |
  1008. HAL_REO_REMAP_IX3(ring[0], 31);
  1009. break;
  1010. case 2:
  1011. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1012. HAL_REO_REMAP_IX2(ring[0], 17) |
  1013. HAL_REO_REMAP_IX2(ring[1], 18) |
  1014. HAL_REO_REMAP_IX2(ring[1], 19) |
  1015. HAL_REO_REMAP_IX2(ring[0], 20) |
  1016. HAL_REO_REMAP_IX2(ring[0], 21) |
  1017. HAL_REO_REMAP_IX2(ring[1], 22) |
  1018. HAL_REO_REMAP_IX2(ring[1], 23);
  1019. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1020. HAL_REO_REMAP_IX3(ring[0], 25) |
  1021. HAL_REO_REMAP_IX3(ring[1], 26) |
  1022. HAL_REO_REMAP_IX3(ring[1], 27) |
  1023. HAL_REO_REMAP_IX3(ring[0], 28) |
  1024. HAL_REO_REMAP_IX3(ring[0], 29) |
  1025. HAL_REO_REMAP_IX3(ring[1], 30) |
  1026. HAL_REO_REMAP_IX3(ring[1], 31);
  1027. break;
  1028. case 3:
  1029. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1030. HAL_REO_REMAP_IX2(ring[1], 17) |
  1031. HAL_REO_REMAP_IX2(ring[2], 18) |
  1032. HAL_REO_REMAP_IX2(ring[0], 19) |
  1033. HAL_REO_REMAP_IX2(ring[1], 20) |
  1034. HAL_REO_REMAP_IX2(ring[2], 21) |
  1035. HAL_REO_REMAP_IX2(ring[0], 22) |
  1036. HAL_REO_REMAP_IX2(ring[1], 23);
  1037. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1038. HAL_REO_REMAP_IX3(ring[0], 25) |
  1039. HAL_REO_REMAP_IX3(ring[1], 26) |
  1040. HAL_REO_REMAP_IX3(ring[2], 27) |
  1041. HAL_REO_REMAP_IX3(ring[0], 28) |
  1042. HAL_REO_REMAP_IX3(ring[1], 29) |
  1043. HAL_REO_REMAP_IX3(ring[2], 30) |
  1044. HAL_REO_REMAP_IX3(ring[0], 31);
  1045. break;
  1046. case 4:
  1047. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1048. HAL_REO_REMAP_IX2(ring[1], 17) |
  1049. HAL_REO_REMAP_IX2(ring[2], 18) |
  1050. HAL_REO_REMAP_IX2(ring[3], 19) |
  1051. HAL_REO_REMAP_IX2(ring[0], 20) |
  1052. HAL_REO_REMAP_IX2(ring[1], 21) |
  1053. HAL_REO_REMAP_IX2(ring[2], 22) |
  1054. HAL_REO_REMAP_IX2(ring[3], 23);
  1055. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1056. HAL_REO_REMAP_IX3(ring[1], 25) |
  1057. HAL_REO_REMAP_IX3(ring[2], 26) |
  1058. HAL_REO_REMAP_IX3(ring[3], 27) |
  1059. HAL_REO_REMAP_IX3(ring[0], 28) |
  1060. HAL_REO_REMAP_IX3(ring[1], 29) |
  1061. HAL_REO_REMAP_IX3(ring[2], 30) |
  1062. HAL_REO_REMAP_IX3(ring[3], 31);
  1063. break;
  1064. }
  1065. }
  1066. struct hal_hw_txrx_ops qca8074v2_hal_hw_txrx_ops = {
  1067. /* init and setup */
  1068. .hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic,
  1069. .hal_srng_src_hw_init = hal_srng_src_hw_init_generic,
  1070. .hal_get_hw_hptp = hal_get_hw_hptp_generic,
  1071. .hal_reo_setup = hal_reo_setup_generic,
  1072. .hal_setup_link_idle_list = hal_setup_link_idle_list_generic,
  1073. .hal_get_window_address = hal_get_window_address_8074v2,
  1074. /* tx */
  1075. .hal_tx_desc_set_dscp_tid_table_id =
  1076. hal_tx_desc_set_dscp_tid_table_id_8074v2,
  1077. .hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_8074v2,
  1078. .hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_8074v2,
  1079. .hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_8074v2,
  1080. .hal_tx_desc_set_buf_addr = hal_tx_desc_set_buf_addr_generic,
  1081. .hal_tx_desc_set_search_type = hal_tx_desc_set_search_type_generic,
  1082. .hal_tx_desc_set_search_index = hal_tx_desc_set_search_index_generic,
  1083. .hal_tx_desc_set_cache_set_num = hal_tx_desc_set_cache_set_num_generic,
  1084. .hal_tx_comp_get_status = hal_tx_comp_get_status_generic,
  1085. .hal_tx_comp_get_release_reason =
  1086. hal_tx_comp_get_release_reason_generic,
  1087. .hal_get_wbm_internal_error = hal_get_wbm_internal_error_generic,
  1088. .hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_8074v2,
  1089. .hal_tx_init_cmd_credit_ring = hal_tx_init_cmd_credit_ring_8074v2,
  1090. /* rx */
  1091. .hal_rx_msdu_start_nss_get = hal_rx_msdu_start_nss_get_8074v2,
  1092. .hal_rx_mon_hw_desc_get_mpdu_status =
  1093. hal_rx_mon_hw_desc_get_mpdu_status_8074v2,
  1094. .hal_rx_get_tlv = hal_rx_get_tlv_8074v2,
  1095. .hal_rx_proc_phyrx_other_receive_info_tlv =
  1096. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2,
  1097. .hal_rx_dump_msdu_start_tlv = hal_rx_dump_msdu_start_tlv_8074v2,
  1098. .hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_8074v2,
  1099. .hal_get_link_desc_size = hal_get_link_desc_size_8074v2,
  1100. .hal_rx_mpdu_start_tid_get = hal_rx_mpdu_start_tid_get_8074v2,
  1101. .hal_rx_msdu_start_reception_type_get =
  1102. hal_rx_msdu_start_reception_type_get_8074v2,
  1103. .hal_rx_msdu_end_da_idx_get = hal_rx_msdu_end_da_idx_get_8074v2,
  1104. .hal_rx_msdu_desc_info_get_ptr = hal_rx_msdu_desc_info_get_ptr_8074v2,
  1105. .hal_rx_link_desc_msdu0_ptr = hal_rx_link_desc_msdu0_ptr_8074v2,
  1106. .hal_reo_status_get_header = hal_reo_status_get_header_8074v2,
  1107. .hal_rx_status_get_tlv_info = hal_rx_status_get_tlv_info_generic,
  1108. .hal_rx_wbm_err_info_get = hal_rx_wbm_err_info_get_generic,
  1109. .hal_rx_dump_mpdu_start_tlv = hal_rx_dump_mpdu_start_tlv_generic,
  1110. .hal_tx_set_pcp_tid_map = hal_tx_set_pcp_tid_map_generic,
  1111. .hal_tx_update_pcp_tid_map = hal_tx_update_pcp_tid_generic,
  1112. .hal_tx_set_tidmap_prty = hal_tx_update_tidmap_prty_generic,
  1113. .hal_rx_get_rx_fragment_number = hal_rx_get_rx_fragment_number_8074v2,
  1114. .hal_rx_msdu_end_da_is_mcbc_get = hal_rx_msdu_end_da_is_mcbc_get_8074v2,
  1115. .hal_rx_msdu_end_sa_is_valid_get =
  1116. hal_rx_msdu_end_sa_is_valid_get_8074v2,
  1117. .hal_rx_msdu_end_sa_idx_get = hal_rx_msdu_end_sa_idx_get_8074v2,
  1118. .hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_8074v2,
  1119. .hal_rx_msdu_end_l3_hdr_padding_get =
  1120. hal_rx_msdu_end_l3_hdr_padding_get_8074v2,
  1121. .hal_rx_encryption_info_valid = hal_rx_encryption_info_valid_8074v2,
  1122. .hal_rx_print_pn = hal_rx_print_pn_8074v2,
  1123. .hal_rx_msdu_end_first_msdu_get = hal_rx_msdu_end_first_msdu_get_8074v2,
  1124. .hal_rx_msdu_end_da_is_valid_get =
  1125. hal_rx_msdu_end_da_is_valid_get_8074v2,
  1126. .hal_rx_msdu_end_last_msdu_get = hal_rx_msdu_end_last_msdu_get_8074v2,
  1127. .hal_rx_get_mpdu_mac_ad4_valid = hal_rx_get_mpdu_mac_ad4_valid_8074v2,
  1128. .hal_rx_mpdu_start_sw_peer_id_get =
  1129. hal_rx_mpdu_start_sw_peer_id_get_8074v2,
  1130. .hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_8074v2,
  1131. .hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_8074v2,
  1132. .hal_rx_get_mpdu_frame_control_valid =
  1133. hal_rx_get_mpdu_frame_control_valid_8074v2,
  1134. .hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_8074v2,
  1135. .hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_8074v2,
  1136. .hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_8074v2,
  1137. .hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_8074v2,
  1138. .hal_rx_get_mpdu_sequence_control_valid =
  1139. hal_rx_get_mpdu_sequence_control_valid_8074v2,
  1140. .hal_rx_is_unicast = hal_rx_is_unicast_8074v2,
  1141. .hal_rx_tid_get = hal_rx_tid_get_8074v2,
  1142. .hal_rx_hw_desc_get_ppduid_get = hal_rx_hw_desc_get_ppduid_get_8074v2,
  1143. .hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1144. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2,
  1145. .hal_rx_msdu_end_sa_sw_peer_id_get =
  1146. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2,
  1147. .hal_rx_msdu0_buffer_addr_lsb = hal_rx_msdu0_buffer_addr_lsb_8074v2,
  1148. .hal_rx_msdu_desc_info_ptr_get = hal_rx_msdu_desc_info_ptr_get_8074v2,
  1149. .hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_8074v2,
  1150. .hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_8074v2,
  1151. .hal_rx_get_fc_valid = hal_rx_get_fc_valid_8074v2,
  1152. .hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_8074v2,
  1153. .hal_rx_get_mac_addr2_valid = hal_rx_get_mac_addr2_valid_8074v2,
  1154. .hal_rx_get_filter_category = hal_rx_get_filter_category_8074v2,
  1155. .hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_8074v2,
  1156. .hal_reo_config = hal_reo_config_8074v2,
  1157. .hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_8074v2,
  1158. .hal_rx_msdu_flow_idx_invalid = hal_rx_msdu_flow_idx_invalid_8074v2,
  1159. .hal_rx_msdu_flow_idx_timeout = hal_rx_msdu_flow_idx_timeout_8074v2,
  1160. .hal_rx_msdu_fse_metadata_get = hal_rx_msdu_fse_metadata_get_8074v2,
  1161. .hal_rx_msdu_cce_metadata_get = hal_rx_msdu_cce_metadata_get_8074v2,
  1162. .hal_rx_msdu_get_flow_params = hal_rx_msdu_get_flow_params_8074v2,
  1163. .hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_8074v2,
  1164. .hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_8074v2,
  1165. #if defined(QCA_WIFI_QCA6018) && defined(WLAN_CFR_ENABLE) && \
  1166. defined(WLAN_ENH_CFR_ENABLE)
  1167. .hal_rx_get_bb_info = hal_rx_get_bb_info_8074v2,
  1168. .hal_rx_get_rtt_info = hal_rx_get_rtt_info_8074v2,
  1169. #endif
  1170. /* rx - msdu fast path info fields */
  1171. .hal_rx_msdu_packet_metadata_get =
  1172. hal_rx_msdu_packet_metadata_get_generic,
  1173. .hal_rx_mpdu_start_tlv_tag_valid =
  1174. hal_rx_mpdu_start_tlv_tag_valid_8074v2,
  1175. /* rx - TLV struct offsets */
  1176. .hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic,
  1177. .hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic,
  1178. .hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic,
  1179. .hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic,
  1180. .hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic,
  1181. #ifndef NO_RX_PKT_HDR_TLV
  1182. .hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic,
  1183. #endif
  1184. .hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_8074v2,
  1185. .hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_8074v2,
  1186. };
  1187. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  1188. /* TODO: max_rings can populated by querying HW capabilities */
  1189. { /* REO_DST */
  1190. .start_ring_id = HAL_SRNG_REO2SW1,
  1191. .max_rings = 4,
  1192. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1193. .lmac_ring = FALSE,
  1194. .ring_dir = HAL_SRNG_DST_RING,
  1195. .reg_start = {
  1196. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1197. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1198. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1199. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1200. },
  1201. .reg_size = {
  1202. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1203. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1204. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1205. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1206. },
  1207. .max_size =
  1208. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1209. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1210. },
  1211. { /* REO_EXCEPTION */
  1212. /* Designating REO2TCL ring as exception ring. This ring is
  1213. * similar to other REO2SW rings though it is named as REO2TCL.
  1214. * Any of theREO2SW rings can be used as exception ring.
  1215. */
  1216. .start_ring_id = HAL_SRNG_REO2TCL,
  1217. .max_rings = 1,
  1218. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1219. .lmac_ring = FALSE,
  1220. .ring_dir = HAL_SRNG_DST_RING,
  1221. .reg_start = {
  1222. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1223. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1224. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1225. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1226. },
  1227. /* Single ring - provide ring size if multiple rings of this
  1228. * type are supported
  1229. */
  1230. .reg_size = {},
  1231. .max_size =
  1232. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1233. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1234. },
  1235. { /* REO_REINJECT */
  1236. .start_ring_id = HAL_SRNG_SW2REO,
  1237. .max_rings = 1,
  1238. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1239. .lmac_ring = FALSE,
  1240. .ring_dir = HAL_SRNG_SRC_RING,
  1241. .reg_start = {
  1242. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1243. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1244. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1245. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1246. },
  1247. /* Single ring - provide ring size if multiple rings of this
  1248. * type are supported
  1249. */
  1250. .reg_size = {},
  1251. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1252. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1253. },
  1254. { /* REO_CMD */
  1255. .start_ring_id = HAL_SRNG_REO_CMD,
  1256. .max_rings = 1,
  1257. .entry_size = (sizeof(struct tlv_32_hdr) +
  1258. sizeof(struct reo_get_queue_stats)) >> 2,
  1259. .lmac_ring = FALSE,
  1260. .ring_dir = HAL_SRNG_SRC_RING,
  1261. .reg_start = {
  1262. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1263. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1264. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1265. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1266. },
  1267. /* Single ring - provide ring size if multiple rings of this
  1268. * type are supported
  1269. */
  1270. .reg_size = {},
  1271. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1272. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1273. },
  1274. { /* REO_STATUS */
  1275. .start_ring_id = HAL_SRNG_REO_STATUS,
  1276. .max_rings = 1,
  1277. .entry_size = (sizeof(struct tlv_32_hdr) +
  1278. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1279. .lmac_ring = FALSE,
  1280. .ring_dir = HAL_SRNG_DST_RING,
  1281. .reg_start = {
  1282. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1283. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1284. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1285. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1286. },
  1287. /* Single ring - provide ring size if multiple rings of this
  1288. * type are supported
  1289. */
  1290. .reg_size = {},
  1291. .max_size =
  1292. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1293. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1294. },
  1295. { /* TCL_DATA */
  1296. .start_ring_id = HAL_SRNG_SW2TCL1,
  1297. .max_rings = 3,
  1298. .entry_size = (sizeof(struct tlv_32_hdr) +
  1299. sizeof(struct tcl_data_cmd)) >> 2,
  1300. .lmac_ring = FALSE,
  1301. .ring_dir = HAL_SRNG_SRC_RING,
  1302. .reg_start = {
  1303. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1304. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1305. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1306. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1307. },
  1308. .reg_size = {
  1309. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1310. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1311. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1312. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1313. },
  1314. .max_size =
  1315. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1316. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1317. },
  1318. { /* TCL_CMD */
  1319. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1320. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1321. .max_rings = 1,
  1322. .entry_size = (sizeof(struct tlv_32_hdr) +
  1323. sizeof(struct tcl_data_cmd)) >> 2,
  1324. .lmac_ring = FALSE,
  1325. .ring_dir = HAL_SRNG_SRC_RING,
  1326. .reg_start = {
  1327. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1328. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1329. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1330. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1331. },
  1332. /* Single ring - provide ring size if multiple rings of this
  1333. * type are supported
  1334. */
  1335. .reg_size = {},
  1336. .max_size =
  1337. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1338. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1339. },
  1340. { /* TCL_STATUS */
  1341. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1342. .max_rings = 1,
  1343. .entry_size = (sizeof(struct tlv_32_hdr) +
  1344. sizeof(struct tcl_status_ring)) >> 2,
  1345. .lmac_ring = FALSE,
  1346. .ring_dir = HAL_SRNG_DST_RING,
  1347. .reg_start = {
  1348. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1349. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1350. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1351. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1352. },
  1353. /* Single ring - provide ring size if multiple rings of this
  1354. * type are supported
  1355. */
  1356. .reg_size = {},
  1357. .max_size =
  1358. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1359. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1360. },
  1361. { /* CE_SRC */
  1362. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1363. .max_rings = 12,
  1364. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1365. .lmac_ring = FALSE,
  1366. .ring_dir = HAL_SRNG_SRC_RING,
  1367. .reg_start = {
  1368. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1369. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1370. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1371. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1372. },
  1373. .reg_size = {
  1374. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1375. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1376. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1377. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1378. },
  1379. .max_size =
  1380. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1381. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1382. },
  1383. { /* CE_DST */
  1384. .start_ring_id = HAL_SRNG_CE_0_DST,
  1385. .max_rings = 12,
  1386. .entry_size = 8 >> 2,
  1387. /*TODO: entry_size above should actually be
  1388. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1389. * of struct ce_dst_desc in HW header files
  1390. */
  1391. .lmac_ring = FALSE,
  1392. .ring_dir = HAL_SRNG_SRC_RING,
  1393. .reg_start = {
  1394. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1395. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1396. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1397. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1398. },
  1399. .reg_size = {
  1400. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1401. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1402. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1403. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1404. },
  1405. .max_size =
  1406. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1407. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1408. },
  1409. { /* CE_DST_STATUS */
  1410. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1411. .max_rings = 12,
  1412. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1413. .lmac_ring = FALSE,
  1414. .ring_dir = HAL_SRNG_DST_RING,
  1415. .reg_start = {
  1416. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1417. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1418. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1419. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1420. },
  1421. /* TODO: check destination status ring registers */
  1422. .reg_size = {
  1423. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1424. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1425. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1426. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1427. },
  1428. .max_size =
  1429. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1430. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1431. },
  1432. { /* WBM_IDLE_LINK */
  1433. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1434. .max_rings = 1,
  1435. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1436. .lmac_ring = FALSE,
  1437. .ring_dir = HAL_SRNG_SRC_RING,
  1438. .reg_start = {
  1439. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1440. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1441. },
  1442. /* Single ring - provide ring size if multiple rings of this
  1443. * type are supported
  1444. */
  1445. .reg_size = {},
  1446. .max_size =
  1447. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1448. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1449. },
  1450. { /* SW2WBM_RELEASE */
  1451. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1452. .max_rings = 1,
  1453. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1454. .lmac_ring = FALSE,
  1455. .ring_dir = HAL_SRNG_SRC_RING,
  1456. .reg_start = {
  1457. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1458. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1459. },
  1460. /* Single ring - provide ring size if multiple rings of this
  1461. * type are supported
  1462. */
  1463. .reg_size = {},
  1464. .max_size =
  1465. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1466. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1467. },
  1468. { /* WBM2SW_RELEASE */
  1469. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1470. .max_rings = 4,
  1471. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1472. .lmac_ring = FALSE,
  1473. .ring_dir = HAL_SRNG_DST_RING,
  1474. .reg_start = {
  1475. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1476. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1477. },
  1478. .reg_size = {
  1479. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1480. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1481. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1482. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1483. },
  1484. .max_size =
  1485. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1486. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1487. },
  1488. { /* RXDMA_BUF */
  1489. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1490. #ifdef IPA_OFFLOAD
  1491. .max_rings = 3,
  1492. #else
  1493. .max_rings = 2,
  1494. #endif
  1495. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1496. .lmac_ring = TRUE,
  1497. .ring_dir = HAL_SRNG_SRC_RING,
  1498. /* reg_start is not set because LMAC rings are not accessed
  1499. * from host
  1500. */
  1501. .reg_start = {},
  1502. .reg_size = {},
  1503. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1504. },
  1505. { /* RXDMA_DST */
  1506. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1507. .max_rings = 1,
  1508. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1509. .lmac_ring = TRUE,
  1510. .ring_dir = HAL_SRNG_DST_RING,
  1511. /* reg_start is not set because LMAC rings are not accessed
  1512. * from host
  1513. */
  1514. .reg_start = {},
  1515. .reg_size = {},
  1516. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1517. },
  1518. { /* RXDMA_MONITOR_BUF */
  1519. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1520. .max_rings = 1,
  1521. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1522. .lmac_ring = TRUE,
  1523. .ring_dir = HAL_SRNG_SRC_RING,
  1524. /* reg_start is not set because LMAC rings are not accessed
  1525. * from host
  1526. */
  1527. .reg_start = {},
  1528. .reg_size = {},
  1529. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1530. },
  1531. { /* RXDMA_MONITOR_STATUS */
  1532. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1533. .max_rings = 1,
  1534. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1535. .lmac_ring = TRUE,
  1536. .ring_dir = HAL_SRNG_SRC_RING,
  1537. /* reg_start is not set because LMAC rings are not accessed
  1538. * from host
  1539. */
  1540. .reg_start = {},
  1541. .reg_size = {},
  1542. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1543. },
  1544. { /* RXDMA_MONITOR_DST */
  1545. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1546. .max_rings = 1,
  1547. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1548. .lmac_ring = TRUE,
  1549. .ring_dir = HAL_SRNG_DST_RING,
  1550. /* reg_start is not set because LMAC rings are not accessed
  1551. * from host
  1552. */
  1553. .reg_start = {},
  1554. .reg_size = {},
  1555. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1556. },
  1557. { /* RXDMA_MONITOR_DESC */
  1558. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1559. .max_rings = 1,
  1560. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1561. .lmac_ring = TRUE,
  1562. .ring_dir = HAL_SRNG_SRC_RING,
  1563. /* reg_start is not set because LMAC rings are not accessed
  1564. * from host
  1565. */
  1566. .reg_start = {},
  1567. .reg_size = {},
  1568. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1569. },
  1570. { /* DIR_BUF_RX_DMA_SRC */
  1571. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1572. /* one ring for spectral and one ring for cfr */
  1573. .max_rings = 2,
  1574. .entry_size = 2,
  1575. .lmac_ring = TRUE,
  1576. .ring_dir = HAL_SRNG_SRC_RING,
  1577. /* reg_start is not set because LMAC rings are not accessed
  1578. * from host
  1579. */
  1580. .reg_start = {},
  1581. .reg_size = {},
  1582. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1583. },
  1584. #ifdef WLAN_FEATURE_CIF_CFR
  1585. { /* WIFI_POS_SRC */
  1586. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1587. .max_rings = 1,
  1588. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1589. .lmac_ring = TRUE,
  1590. .ring_dir = HAL_SRNG_SRC_RING,
  1591. /* reg_start is not set because LMAC rings are not accessed
  1592. * from host
  1593. */
  1594. .reg_start = {},
  1595. .reg_size = {},
  1596. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1597. },
  1598. #endif
  1599. };
  1600. int32_t hal_hw_reg_offset_qca8074v2[] = {
  1601. /* dst */
  1602. REG_OFFSET(DST, HP),
  1603. REG_OFFSET(DST, TP),
  1604. REG_OFFSET(DST, ID),
  1605. REG_OFFSET(DST, MISC),
  1606. REG_OFFSET(DST, HP_ADDR_LSB),
  1607. REG_OFFSET(DST, HP_ADDR_MSB),
  1608. REG_OFFSET(DST, MSI1_BASE_LSB),
  1609. REG_OFFSET(DST, MSI1_BASE_MSB),
  1610. REG_OFFSET(DST, MSI1_DATA),
  1611. REG_OFFSET(DST, BASE_LSB),
  1612. REG_OFFSET(DST, BASE_MSB),
  1613. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1614. /* src */
  1615. REG_OFFSET(SRC, HP),
  1616. REG_OFFSET(SRC, TP),
  1617. REG_OFFSET(SRC, ID),
  1618. REG_OFFSET(SRC, MISC),
  1619. REG_OFFSET(SRC, TP_ADDR_LSB),
  1620. REG_OFFSET(SRC, TP_ADDR_MSB),
  1621. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1622. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1623. REG_OFFSET(SRC, MSI1_DATA),
  1624. REG_OFFSET(SRC, BASE_LSB),
  1625. REG_OFFSET(SRC, BASE_MSB),
  1626. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1627. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1628. };
  1629. /**
  1630. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  1631. * offset and srng table
  1632. */
  1633. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  1634. {
  1635. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  1636. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074v2;
  1637. hal_soc->ops = &qca8074v2_hal_hw_txrx_ops;
  1638. }