hal_8074v1.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  66. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  67. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSE \
  68. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  70. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  71. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  72. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  76. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  77. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  78. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  81. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  82. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  86. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  90. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  93. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  94. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  97. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  98. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  103. #include "hal_8074v1_tx.h"
  104. #include "hal_8074v1_rx.h"
  105. #include <hal_generic_api.h>
  106. #include <hal_wbm.h>
  107. /**
  108. * hal_get_window_address_8074(): Function to get hp/tp address
  109. * @hal_soc: Pointer to hal_soc
  110. * @addr: address offset of register
  111. *
  112. * Return: modified address offset of register
  113. */
  114. static inline qdf_iomem_t hal_get_window_address_8074(struct hal_soc *hal_soc,
  115. qdf_iomem_t addr)
  116. {
  117. return addr;
  118. }
  119. /**
  120. * hal_rx_get_rx_fragment_number_8074v1(): Function to retrieve
  121. * rx fragment number
  122. *
  123. * @nbuf: Network buffer
  124. * Returns: rx fragment number
  125. */
  126. static
  127. uint8_t hal_rx_get_rx_fragment_number_8074v1(uint8_t *buf)
  128. {
  129. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  130. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  131. /* Return first 4 bits as fragment number */
  132. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  133. DOT11_SEQ_FRAG_MASK);
  134. }
  135. /**
  136. * hal_rx_msdu_end_da_is_mcbc_get_8074v1(): API to check if
  137. * pkt is MCBC from rx_msdu_end TLV
  138. *
  139. * @ buf: pointer to the start of RX PKT TLV headers
  140. * Return: da_is_mcbc
  141. */
  142. static uint8_t
  143. hal_rx_msdu_end_da_is_mcbc_get_8074v1(uint8_t *buf)
  144. {
  145. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  146. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  147. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  148. }
  149. /**
  150. * hal_rx_msdu_end_sa_is_valid_get_8074v1(): API to get_8074v1 the
  151. * sa_is_valid bit from rx_msdu_end TLV
  152. *
  153. * @ buf: pointer to the start of RX PKT TLV headers
  154. * Return: sa_is_valid bit
  155. */
  156. static uint8_t
  157. hal_rx_msdu_end_sa_is_valid_get_8074v1(uint8_t *buf)
  158. {
  159. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  160. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  161. uint8_t sa_is_valid;
  162. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  163. return sa_is_valid;
  164. }
  165. /**
  166. * hal_rx_msdu_end_sa_idx_get_8074v1(): API to get_8074v1 the
  167. * sa_idx from rx_msdu_end TLV
  168. *
  169. * @ buf: pointer to the start of RX PKT TLV headers
  170. * Return: sa_idx (SA AST index)
  171. */
  172. static uint16_t hal_rx_msdu_end_sa_idx_get_8074v1(uint8_t *buf)
  173. {
  174. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  175. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  176. uint16_t sa_idx;
  177. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  178. return sa_idx;
  179. }
  180. /**
  181. * hal_rx_desc_is_first_msdu_8074v1() - Check if first msdu
  182. *
  183. * @hal_soc_hdl: hal_soc handle
  184. * @hw_desc_addr: hardware descriptor address
  185. *
  186. * Return: 0 - success/ non-zero failure
  187. */
  188. static uint32_t hal_rx_desc_is_first_msdu_8074v1(void *hw_desc_addr)
  189. {
  190. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  191. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  192. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  193. }
  194. /**
  195. * hal_rx_msdu_end_l3_hdr_padding_get_8074v1(): API to get_8074v1 the
  196. * l3_header padding from rx_msdu_end TLV
  197. *
  198. * @ buf: pointer to the start of RX PKT TLV headers
  199. * Return: number of l3 header padding bytes
  200. */
  201. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_8074v1(uint8_t *buf)
  202. {
  203. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  204. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  205. uint32_t l3_header_padding;
  206. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  207. return l3_header_padding;
  208. }
  209. /*
  210. * @ hal_rx_encryption_info_valid_8074v1: Returns encryption type.
  211. *
  212. * @ buf: rx_tlv_hdr of the received packet
  213. * @ Return: encryption type
  214. */
  215. static uint32_t hal_rx_encryption_info_valid_8074v1(uint8_t *buf)
  216. {
  217. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  218. struct rx_mpdu_start *mpdu_start =
  219. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  220. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  221. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  222. return encryption_info;
  223. }
  224. /*
  225. * @ hal_rx_print_pn_8074v1: Prints the PN of rx packet.
  226. *
  227. * @ buf: rx_tlv_hdr of the received packet
  228. * @ Return: void
  229. */
  230. static void hal_rx_print_pn_8074v1(uint8_t *buf)
  231. {
  232. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  233. struct rx_mpdu_start *mpdu_start =
  234. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  235. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  236. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  237. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  238. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  239. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  240. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  241. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  242. }
  243. /**
  244. * hal_rx_msdu_end_first_msdu_get_8074v1: API to get first msdu status
  245. * from rx_msdu_end TLV
  246. *
  247. * @ buf: pointer to the start of RX PKT TLV headers
  248. * Return: first_msdu
  249. */
  250. static uint8_t
  251. hal_rx_msdu_end_first_msdu_get_8074v1(uint8_t *buf)
  252. {
  253. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  254. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  255. uint8_t first_msdu;
  256. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  257. return first_msdu;
  258. }
  259. /**
  260. * hal_rx_msdu_end_da_is_valid_get_8074v1: API to check if da is valid
  261. * from rx_msdu_end TLV
  262. *
  263. * @ buf: pointer to the start of RX PKT TLV headers
  264. * Return: da_is_valid
  265. */
  266. static uint8_t hal_rx_msdu_end_da_is_valid_get_8074v1(uint8_t *buf)
  267. {
  268. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  269. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  270. uint8_t da_is_valid;
  271. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  272. return da_is_valid;
  273. }
  274. /**
  275. * hal_rx_msdu_end_last_msdu_get_8074v1: API to get last msdu status
  276. * from rx_msdu_end TLV
  277. *
  278. * @ buf: pointer to the start of RX PKT TLV headers
  279. * Return: last_msdu
  280. */
  281. static uint8_t hal_rx_msdu_end_last_msdu_get_8074v1(uint8_t *buf)
  282. {
  283. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  284. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  285. uint8_t last_msdu;
  286. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  287. return last_msdu;
  288. }
  289. /*
  290. * hal_rx_get_mpdu_mac_ad4_valid_8074v1(): Retrieves if mpdu 4th addr is valid
  291. *
  292. * @nbuf: Network buffer
  293. * Returns: value of mpdu 4th address valid field
  294. */
  295. static bool hal_rx_get_mpdu_mac_ad4_valid_8074v1(uint8_t *buf)
  296. {
  297. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  298. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  299. bool ad4_valid = 0;
  300. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  301. return ad4_valid;
  302. }
  303. /**
  304. * hal_rx_mpdu_start_sw_peer_id_get_8074v1: Retrieve sw peer_id
  305. * @buf: network buffer
  306. *
  307. * Return: sw peer_id
  308. */
  309. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_8074v1(uint8_t *buf)
  310. {
  311. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  312. struct rx_mpdu_start *mpdu_start =
  313. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  314. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  315. &mpdu_start->rx_mpdu_info_details);
  316. }
  317. /*
  318. * hal_rx_mpdu_get_to_ds_8074v1(): API to get the tods info
  319. * from rx_mpdu_start
  320. *
  321. * @buf: pointer to the start of RX PKT TLV header
  322. * Return: uint32_t(to_ds)
  323. */
  324. static uint32_t hal_rx_mpdu_get_to_ds_8074v1(uint8_t *buf)
  325. {
  326. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  327. struct rx_mpdu_start *mpdu_start =
  328. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  329. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  330. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  331. }
  332. /*
  333. * hal_rx_mpdu_get_fr_ds_8074v1(): API to get the from ds info
  334. * from rx_mpdu_start
  335. *
  336. * @buf: pointer to the start of RX PKT TLV header
  337. * Return: uint32_t(fr_ds)
  338. */
  339. static uint32_t hal_rx_mpdu_get_fr_ds_8074v1(uint8_t *buf)
  340. {
  341. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  342. struct rx_mpdu_start *mpdu_start =
  343. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  344. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  345. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  346. }
  347. /*
  348. * hal_rx_get_mpdu_frame_control_valid_8074v1(): Retrieves mpdu
  349. * frame control valid
  350. *
  351. * @nbuf: Network buffer
  352. * Returns: value of frame control valid field
  353. */
  354. static uint8_t hal_rx_get_mpdu_frame_control_valid_8074v1(uint8_t *buf)
  355. {
  356. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  357. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  358. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  359. }
  360. /*
  361. * hal_rx_mpdu_get_addr1_8074v1(): API to check get address1 of the mpdu
  362. *
  363. * @buf: pointer to the start of RX PKT TLV headera
  364. * @mac_addr: pointer to mac address
  365. * Return: success/failure
  366. */
  367. static QDF_STATUS hal_rx_mpdu_get_addr1_8074v1(uint8_t *buf,
  368. uint8_t *mac_addr)
  369. {
  370. struct __attribute__((__packed__)) hal_addr1 {
  371. uint32_t ad1_31_0;
  372. uint16_t ad1_47_32;
  373. };
  374. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  375. struct rx_mpdu_start *mpdu_start =
  376. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  377. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  378. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  379. uint32_t mac_addr_ad1_valid;
  380. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  381. if (mac_addr_ad1_valid) {
  382. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  383. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  384. return QDF_STATUS_SUCCESS;
  385. }
  386. return QDF_STATUS_E_FAILURE;
  387. }
  388. /*
  389. * hal_rx_mpdu_get_addr2_8074v1(): API to check get address2 of the mpdu
  390. * in the packet
  391. *
  392. * @buf: pointer to the start of RX PKT TLV header
  393. * @mac_addr: pointer to mac address
  394. * Return: success/failure
  395. */
  396. static QDF_STATUS hal_rx_mpdu_get_addr2_8074v1(uint8_t *buf, uint8_t *mac_addr)
  397. {
  398. struct __attribute__((__packed__)) hal_addr2 {
  399. uint16_t ad2_15_0;
  400. uint32_t ad2_47_16;
  401. };
  402. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  403. struct rx_mpdu_start *mpdu_start =
  404. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  405. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  406. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  407. uint32_t mac_addr_ad2_valid;
  408. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  409. if (mac_addr_ad2_valid) {
  410. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  411. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  412. return QDF_STATUS_SUCCESS;
  413. }
  414. return QDF_STATUS_E_FAILURE;
  415. }
  416. /*
  417. * hal_rx_mpdu_get_addr3_8074v1(): API to get address3 of the mpdu
  418. * in the packet
  419. *
  420. * @buf: pointer to the start of RX PKT TLV header
  421. * @mac_addr: pointer to mac address
  422. * Return: success/failure
  423. */
  424. static QDF_STATUS hal_rx_mpdu_get_addr3_8074v1(uint8_t *buf, uint8_t *mac_addr)
  425. {
  426. struct __attribute__((__packed__)) hal_addr3 {
  427. uint32_t ad3_31_0;
  428. uint16_t ad3_47_32;
  429. };
  430. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  431. struct rx_mpdu_start *mpdu_start =
  432. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  433. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  434. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  435. uint32_t mac_addr_ad3_valid;
  436. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  437. if (mac_addr_ad3_valid) {
  438. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  439. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  440. return QDF_STATUS_SUCCESS;
  441. }
  442. return QDF_STATUS_E_FAILURE;
  443. }
  444. /*
  445. * hal_rx_mpdu_get_addr4_8074v1(): API to get address4 of the mpdu
  446. * in the packet
  447. *
  448. * @buf: pointer to the start of RX PKT TLV header
  449. * @mac_addr: pointer to mac address
  450. * Return: success/failure
  451. */
  452. static QDF_STATUS hal_rx_mpdu_get_addr4_8074v1(uint8_t *buf, uint8_t *mac_addr)
  453. {
  454. struct __attribute__((__packed__)) hal_addr4 {
  455. uint32_t ad4_31_0;
  456. uint16_t ad4_47_32;
  457. };
  458. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  459. struct rx_mpdu_start *mpdu_start =
  460. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  461. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  462. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  463. uint32_t mac_addr_ad4_valid;
  464. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  465. if (mac_addr_ad4_valid) {
  466. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  467. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  468. return QDF_STATUS_SUCCESS;
  469. }
  470. return QDF_STATUS_E_FAILURE;
  471. }
  472. /*
  473. * hal_rx_get_mpdu_sequence_control_valid_8074v1(): Get mpdu
  474. * sequence control valid
  475. *
  476. * @nbuf: Network buffer
  477. * Returns: value of sequence control valid field
  478. */
  479. static uint8_t hal_rx_get_mpdu_sequence_control_valid_8074v1(uint8_t *buf)
  480. {
  481. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  482. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  483. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  484. }
  485. /**
  486. * hal_rx_is_unicast_8074v1: check packet is unicast frame or not.
  487. *
  488. * @ buf: pointer to rx pkt TLV.
  489. *
  490. * Return: true on unicast.
  491. */
  492. static bool hal_rx_is_unicast_8074v1(uint8_t *buf)
  493. {
  494. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  495. struct rx_mpdu_start *mpdu_start =
  496. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  497. uint32_t grp_id;
  498. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  499. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  500. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  501. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  502. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  503. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  504. }
  505. /**
  506. * hal_rx_tid_get_8074v1: get tid based on qos control valid.
  507. *
  508. * @ buf: pointer to rx pkt TLV.
  509. *
  510. * Return: tid
  511. */
  512. static uint32_t hal_rx_tid_get_8074v1(hal_soc_handle_t hal_soc_hdl,
  513. uint8_t *buf)
  514. {
  515. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  516. struct rx_mpdu_start *mpdu_start =
  517. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  518. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  519. uint8_t qos_control_valid =
  520. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  521. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  522. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  523. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  524. if (qos_control_valid)
  525. return hal_rx_mpdu_start_tid_get_8074(buf);
  526. return HAL_RX_NON_QOS_TID;
  527. }
  528. /**
  529. * hal_rx_hw_desc_get_ppduid_get_8074v1(): retrieve ppdu id
  530. * @rx_tlv_hdr: Rx tlv header
  531. * @rxdma_dst_ring_desc: Rx HW descriptor
  532. *
  533. * Return: ppdu id
  534. */
  535. static uint32_t hal_rx_hw_desc_get_ppduid_get_8074v1(void *rx_tlv_hdr,
  536. void *rxdma_dst_ring_desc)
  537. {
  538. struct rx_mpdu_info *rx_mpdu_info;
  539. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  540. rx_mpdu_info =
  541. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  542. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  543. }
  544. /**
  545. * hal_reo_status_get_header_8074v1 - Process reo desc info
  546. * @d - Pointer to reo descriptior
  547. * @b - tlv type info
  548. * @h1 - Pointer to hal_reo_status_header where info to be stored
  549. *
  550. * Return - none.
  551. *
  552. */
  553. static void hal_reo_status_get_header_8074v1(uint32_t *d, int b, void *h1)
  554. {
  555. uint32_t val1 = 0;
  556. struct hal_reo_status_header *h =
  557. (struct hal_reo_status_header *)h1;
  558. switch (b) {
  559. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  560. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  561. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  562. break;
  563. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  564. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  565. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  566. break;
  567. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  568. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  569. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  570. break;
  571. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  572. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  573. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  574. break;
  575. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  576. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  577. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  578. break;
  579. case HAL_REO_DESC_THRES_STATUS_TLV:
  580. val1 =
  581. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  582. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  583. break;
  584. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  585. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  586. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  587. break;
  588. default:
  589. qdf_nofl_err("ERROR: Unknown tlv\n");
  590. break;
  591. }
  592. h->cmd_num =
  593. HAL_GET_FIELD(
  594. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  595. val1);
  596. h->exec_time =
  597. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  598. CMD_EXECUTION_TIME, val1);
  599. h->status =
  600. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  601. REO_CMD_EXECUTION_STATUS, val1);
  602. switch (b) {
  603. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  604. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  605. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  606. break;
  607. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  608. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  609. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  610. break;
  611. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  612. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  613. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  614. break;
  615. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  616. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  617. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  618. break;
  619. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  620. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  621. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  622. break;
  623. case HAL_REO_DESC_THRES_STATUS_TLV:
  624. val1 =
  625. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  626. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  627. break;
  628. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  629. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  630. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  631. break;
  632. default:
  633. qdf_nofl_err("ERROR: Unknown tlv\n");
  634. break;
  635. }
  636. h->tstamp =
  637. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  638. }
  639. /**
  640. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1():
  641. * Retrieve qos control valid bit from the tlv.
  642. * @buf: pointer to rx pkt TLV.
  643. *
  644. * Return: qos control value.
  645. */
  646. static inline uint32_t
  647. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1(uint8_t *buf)
  648. {
  649. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  650. struct rx_mpdu_start *mpdu_start =
  651. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  652. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  653. &mpdu_start->rx_mpdu_info_details);
  654. }
  655. /**
  656. * hal_rx_msdu_end_sa_sw_peer_id_get_8074v1(): API to get the
  657. * sa_sw_peer_id from rx_msdu_end TLV
  658. * @buf: pointer to the start of RX PKT TLV headers
  659. *
  660. * Return: sa_sw_peer_id index
  661. */
  662. static inline uint32_t
  663. hal_rx_msdu_end_sa_sw_peer_id_get_8074v1(uint8_t *buf)
  664. {
  665. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  666. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  667. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  668. }
  669. /**
  670. * hal_tx_desc_set_mesh_en_8074v1 - Set mesh_enable flag in Tx descriptor
  671. * @desc: Handle to Tx Descriptor
  672. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  673. * enabling the interpretation of the 'Mesh Control Present' bit
  674. * (bit 8) of QoS Control (otherwise this bit is ignored),
  675. * For native WiFi frames, this indicates that a 'Mesh Control' field
  676. * is present between the header and the LLC.
  677. *
  678. * Return: void
  679. */
  680. static inline
  681. void hal_tx_desc_set_mesh_en_8074v1(void *desc, uint8_t en)
  682. {
  683. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  684. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  685. }
  686. static
  687. void *hal_rx_msdu0_buffer_addr_lsb_8074v1(void *link_desc_va)
  688. {
  689. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  690. }
  691. static
  692. void *hal_rx_msdu_desc_info_ptr_get_8074v1(void *msdu0)
  693. {
  694. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  695. }
  696. static
  697. void *hal_ent_mpdu_desc_info_8074v1(void *ent_ring_desc)
  698. {
  699. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  700. }
  701. static
  702. void *hal_dst_mpdu_desc_info_8074v1(void *dst_ring_desc)
  703. {
  704. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  705. }
  706. static
  707. uint8_t hal_rx_get_fc_valid_8074v1(uint8_t *buf)
  708. {
  709. return HAL_RX_GET_FC_VALID(buf);
  710. }
  711. static uint8_t hal_rx_get_to_ds_flag_8074v1(uint8_t *buf)
  712. {
  713. return HAL_RX_GET_TO_DS_FLAG(buf);
  714. }
  715. static uint8_t hal_rx_get_mac_addr2_valid_8074v1(uint8_t *buf)
  716. {
  717. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  718. }
  719. static uint8_t hal_rx_get_filter_category_8074v1(uint8_t *buf)
  720. {
  721. return HAL_RX_GET_FILTER_CATEGORY(buf);
  722. }
  723. static uint32_t
  724. hal_rx_get_ppdu_id_8074v1(uint8_t *buf)
  725. {
  726. struct rx_mpdu_info *rx_mpdu_info;
  727. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  728. rx_mpdu_info =
  729. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  730. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  731. }
  732. /**
  733. * hal_reo_config_8074v1(): Set reo config parameters
  734. * @soc: hal soc handle
  735. * @reg_val: value to be set
  736. * @reo_params: reo parameters
  737. *
  738. * Return: void
  739. */
  740. static void
  741. hal_reo_config_8074v1(struct hal_soc *soc,
  742. uint32_t reg_val,
  743. struct hal_reo_params *reo_params)
  744. {
  745. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  746. }
  747. /**
  748. * hal_rx_msdu_desc_info_get_ptr_8074v1() - Get msdu desc info ptr
  749. * @msdu_details_ptr - Pointer to msdu_details_ptr
  750. *
  751. * Return - Pointer to rx_msdu_desc_info structure.
  752. *
  753. */
  754. static void *hal_rx_msdu_desc_info_get_ptr_8074v1(void *msdu_details_ptr)
  755. {
  756. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  757. }
  758. /**
  759. * hal_rx_link_desc_msdu0_ptr_8074v1 - Get pointer to rx_msdu details
  760. * @link_desc - Pointer to link desc
  761. *
  762. * Return - Pointer to rx_msdu_details structure
  763. *
  764. */
  765. static void *hal_rx_link_desc_msdu0_ptr_8074v1(void *link_desc)
  766. {
  767. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  768. }
  769. /**
  770. * hal_rx_msdu_flow_idx_get_8074v1: API to get flow index
  771. * from rx_msdu_end TLV
  772. * @buf: pointer to the start of RX PKT TLV headers
  773. *
  774. * Return: flow index value from MSDU END TLV
  775. */
  776. static inline uint32_t hal_rx_msdu_flow_idx_get_8074v1(uint8_t *buf)
  777. {
  778. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  779. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  780. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  781. }
  782. /**
  783. * hal_rx_msdu_flow_idx_invalid_8074v1: API to get flow index invalid
  784. * from rx_msdu_end TLV
  785. * @buf: pointer to the start of RX PKT TLV headers
  786. *
  787. * Return: flow index invalid value from MSDU END TLV
  788. */
  789. static bool hal_rx_msdu_flow_idx_invalid_8074v1(uint8_t *buf)
  790. {
  791. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  792. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  793. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  794. }
  795. /**
  796. * hal_rx_msdu_flow_idx_timeout_8074v1: API to get flow index timeout
  797. * from rx_msdu_end TLV
  798. * @buf: pointer to the start of RX PKT TLV headers
  799. *
  800. * Return: flow index timeout value from MSDU END TLV
  801. */
  802. static bool hal_rx_msdu_flow_idx_timeout_8074v1(uint8_t *buf)
  803. {
  804. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  805. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  806. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  807. }
  808. /**
  809. * hal_rx_msdu_fse_metadata_get_8074v1: API to get FSE metadata
  810. * from rx_msdu_end TLV
  811. * @buf: pointer to the start of RX PKT TLV headers
  812. *
  813. * Return: fse metadata value from MSDU END TLV
  814. */
  815. static uint32_t hal_rx_msdu_fse_metadata_get_8074v1(uint8_t *buf)
  816. {
  817. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  818. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  819. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  820. }
  821. /**
  822. * hal_rx_msdu_cce_metadata_get_8074v1: API to get CCE metadata
  823. * from rx_msdu_end TLV
  824. * @buf: pointer to the start of RX PKT TLV headers
  825. *
  826. * Return: cce_metadata
  827. */
  828. static uint16_t
  829. hal_rx_msdu_cce_metadata_get_8074v1(uint8_t *buf)
  830. {
  831. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  832. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  833. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  834. }
  835. /**
  836. * hal_rx_msdu_get_flow_params_8074v1: API to get flow index, flow index invalid
  837. * and flow index timeout from rx_msdu_end TLV
  838. * @buf: pointer to the start of RX PKT TLV headers
  839. * @flow_invalid: pointer to return value of flow_idx_valid
  840. * @flow_timeout: pointer to return value of flow_idx_timeout
  841. * @flow_index: pointer to return value of flow_idx
  842. *
  843. * Return: none
  844. */
  845. static inline void
  846. hal_rx_msdu_get_flow_params_8074v1(uint8_t *buf,
  847. bool *flow_invalid,
  848. bool *flow_timeout,
  849. uint32_t *flow_index)
  850. {
  851. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  852. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  853. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  854. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  855. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  856. }
  857. /**
  858. * hal_rx_tlv_get_tcp_chksum_8074v1() - API to get tcp checksum
  859. * @buf: rx_tlv_hdr
  860. *
  861. * Return: tcp checksum
  862. */
  863. static uint16_t
  864. hal_rx_tlv_get_tcp_chksum_8074v1(uint8_t *buf)
  865. {
  866. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  867. }
  868. /**
  869. * hal_rx_get_rx_sequence_8074v1(): Function to retrieve rx sequence number
  870. *
  871. * @nbuf: Network buffer
  872. * Returns: rx sequence number
  873. */
  874. static
  875. uint16_t hal_rx_get_rx_sequence_8074v1(uint8_t *buf)
  876. {
  877. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  878. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  879. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  880. }
  881. /**
  882. * hal_rx_mpdu_start_tlv_tag_valid_8074v1 () - API to check if RX_MPDU_START
  883. * tlv tag is valid
  884. *
  885. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  886. *
  887. * Return: true if RX_MPDU_START is valied, else false.
  888. */
  889. uint8_t hal_rx_mpdu_start_tlv_tag_valid_8074v1(void *rx_tlv_hdr)
  890. {
  891. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  892. uint32_t tlv_tag;
  893. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
  894. &rx_desc->mpdu_start_tlv);
  895. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  896. }
  897. /**
  898. * hal_rx_flow_setup_fse_8074v1() - Setup a flow search entry in HW FST
  899. * @fst: Pointer to the Rx Flow Search Table
  900. * @table_offset: offset into the table where the flow is to be setup
  901. * @flow: Flow Parameters
  902. *
  903. * Return: Success/Failure
  904. */
  905. static void *
  906. hal_rx_flow_setup_fse_8074v1(uint8_t *rx_fst, uint32_t table_offset,
  907. uint8_t *rx_flow)
  908. {
  909. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  910. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  911. uint8_t *fse;
  912. bool fse_valid;
  913. if (table_offset >= fst->max_entries) {
  914. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  915. "HAL FSE table offset %u exceeds max entries %u",
  916. table_offset, fst->max_entries);
  917. return NULL;
  918. }
  919. fse = (uint8_t *)fst->base_vaddr +
  920. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  921. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  922. if (fse_valid) {
  923. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  924. "HAL FSE %pK already valid", fse);
  925. return NULL;
  926. }
  927. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  928. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  929. qdf_htonl(flow->tuple_info.src_ip_127_96));
  930. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  931. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  932. qdf_htonl(flow->tuple_info.src_ip_95_64));
  933. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  934. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  935. qdf_htonl(flow->tuple_info.src_ip_63_32));
  936. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  937. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  938. qdf_htonl(flow->tuple_info.src_ip_31_0));
  939. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  940. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  941. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  942. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  943. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  944. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  945. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  946. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  947. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  948. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  949. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  950. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  951. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  952. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  953. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  954. (flow->tuple_info.dest_port));
  955. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  956. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  957. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  958. (flow->tuple_info.src_port));
  959. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  960. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  961. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  962. flow->tuple_info.l4_protocol);
  963. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  964. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  965. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  966. flow->reo_destination_handler);
  967. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  968. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  969. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  970. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  971. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  972. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  973. flow->fse_metadata);
  974. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION);
  975. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION) |=
  976. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_11,
  977. REO_DESTINATION_INDICATION,
  978. flow->reo_destination_indication);
  979. /* Reset all the other fields in FSE */
  980. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  981. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_DROP);
  982. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, RESERVED_11);
  983. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  984. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  985. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  986. return fse;
  987. }
  988. static
  989. void hal_compute_reo_remap_ix2_ix3_8074v1(uint32_t *ring, uint32_t num_rings,
  990. uint32_t *remap1, uint32_t *remap2)
  991. {
  992. switch (num_rings) {
  993. case 1:
  994. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  995. HAL_REO_REMAP_IX2(ring[0], 17) |
  996. HAL_REO_REMAP_IX2(ring[0], 18) |
  997. HAL_REO_REMAP_IX2(ring[0], 19) |
  998. HAL_REO_REMAP_IX2(ring[0], 20) |
  999. HAL_REO_REMAP_IX2(ring[0], 21) |
  1000. HAL_REO_REMAP_IX2(ring[0], 22) |
  1001. HAL_REO_REMAP_IX2(ring[0], 23);
  1002. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1003. HAL_REO_REMAP_IX3(ring[0], 25) |
  1004. HAL_REO_REMAP_IX3(ring[0], 26) |
  1005. HAL_REO_REMAP_IX3(ring[0], 27) |
  1006. HAL_REO_REMAP_IX3(ring[0], 28) |
  1007. HAL_REO_REMAP_IX3(ring[0], 29) |
  1008. HAL_REO_REMAP_IX3(ring[0], 30) |
  1009. HAL_REO_REMAP_IX3(ring[0], 31);
  1010. break;
  1011. case 2:
  1012. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1013. HAL_REO_REMAP_IX2(ring[0], 17) |
  1014. HAL_REO_REMAP_IX2(ring[1], 18) |
  1015. HAL_REO_REMAP_IX2(ring[1], 19) |
  1016. HAL_REO_REMAP_IX2(ring[0], 20) |
  1017. HAL_REO_REMAP_IX2(ring[0], 21) |
  1018. HAL_REO_REMAP_IX2(ring[1], 22) |
  1019. HAL_REO_REMAP_IX2(ring[1], 23);
  1020. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1021. HAL_REO_REMAP_IX3(ring[0], 25) |
  1022. HAL_REO_REMAP_IX3(ring[1], 26) |
  1023. HAL_REO_REMAP_IX3(ring[1], 27) |
  1024. HAL_REO_REMAP_IX3(ring[0], 28) |
  1025. HAL_REO_REMAP_IX3(ring[0], 29) |
  1026. HAL_REO_REMAP_IX3(ring[1], 30) |
  1027. HAL_REO_REMAP_IX3(ring[1], 31);
  1028. break;
  1029. case 3:
  1030. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1031. HAL_REO_REMAP_IX2(ring[1], 17) |
  1032. HAL_REO_REMAP_IX2(ring[2], 18) |
  1033. HAL_REO_REMAP_IX2(ring[0], 19) |
  1034. HAL_REO_REMAP_IX2(ring[1], 20) |
  1035. HAL_REO_REMAP_IX2(ring[2], 21) |
  1036. HAL_REO_REMAP_IX2(ring[0], 22) |
  1037. HAL_REO_REMAP_IX2(ring[1], 23);
  1038. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1039. HAL_REO_REMAP_IX3(ring[0], 25) |
  1040. HAL_REO_REMAP_IX3(ring[1], 26) |
  1041. HAL_REO_REMAP_IX3(ring[2], 27) |
  1042. HAL_REO_REMAP_IX3(ring[0], 28) |
  1043. HAL_REO_REMAP_IX3(ring[1], 29) |
  1044. HAL_REO_REMAP_IX3(ring[2], 30) |
  1045. HAL_REO_REMAP_IX3(ring[0], 31);
  1046. break;
  1047. case 4:
  1048. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1049. HAL_REO_REMAP_IX2(ring[1], 17) |
  1050. HAL_REO_REMAP_IX2(ring[2], 18) |
  1051. HAL_REO_REMAP_IX2(ring[3], 19) |
  1052. HAL_REO_REMAP_IX2(ring[0], 20) |
  1053. HAL_REO_REMAP_IX2(ring[1], 21) |
  1054. HAL_REO_REMAP_IX2(ring[2], 22) |
  1055. HAL_REO_REMAP_IX2(ring[3], 23);
  1056. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1057. HAL_REO_REMAP_IX3(ring[1], 25) |
  1058. HAL_REO_REMAP_IX3(ring[2], 26) |
  1059. HAL_REO_REMAP_IX3(ring[3], 27) |
  1060. HAL_REO_REMAP_IX3(ring[0], 28) |
  1061. HAL_REO_REMAP_IX3(ring[1], 29) |
  1062. HAL_REO_REMAP_IX3(ring[2], 30) |
  1063. HAL_REO_REMAP_IX3(ring[3], 31);
  1064. break;
  1065. }
  1066. }
  1067. struct hal_hw_txrx_ops qca8074_hal_hw_txrx_ops = {
  1068. /* init and setup */
  1069. .hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic,
  1070. .hal_srng_src_hw_init = hal_srng_src_hw_init_generic,
  1071. .hal_get_hw_hptp = hal_get_hw_hptp_generic,
  1072. .hal_reo_setup = hal_reo_setup_generic,
  1073. .hal_setup_link_idle_list = hal_setup_link_idle_list_generic,
  1074. .hal_get_window_address = hal_get_window_address_8074,
  1075. /* tx */
  1076. .hal_tx_desc_set_dscp_tid_table_id =
  1077. hal_tx_desc_set_dscp_tid_table_id_8074,
  1078. .hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_8074,
  1079. .hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_8074,
  1080. .hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_8074,
  1081. .hal_tx_desc_set_buf_addr = hal_tx_desc_set_buf_addr_generic,
  1082. .hal_tx_desc_set_search_type = hal_tx_desc_set_search_type_generic,
  1083. .hal_tx_desc_set_search_index = hal_tx_desc_set_search_index_generic,
  1084. .hal_tx_desc_set_cache_set_num = hal_tx_desc_set_cache_set_num_generic,
  1085. .hal_tx_comp_get_status = hal_tx_comp_get_status_generic,
  1086. .hal_tx_comp_get_release_reason =
  1087. hal_tx_comp_get_release_reason_generic,
  1088. .hal_get_wbm_internal_error = hal_get_wbm_internal_error_generic,
  1089. .hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_8074v1,
  1090. .hal_tx_init_cmd_credit_ring = hal_tx_init_cmd_credit_ring_8074v1,
  1091. /* rx */
  1092. .hal_rx_msdu_start_nss_get = hal_rx_msdu_start_nss_get_8074,
  1093. .hal_rx_mon_hw_desc_get_mpdu_status =
  1094. hal_rx_mon_hw_desc_get_mpdu_status_8074,
  1095. .hal_rx_get_tlv = hal_rx_get_tlv_8074,
  1096. .hal_rx_proc_phyrx_other_receive_info_tlv =
  1097. hal_rx_proc_phyrx_other_receive_info_tlv_8074,
  1098. .hal_rx_dump_msdu_start_tlv = hal_rx_dump_msdu_start_tlv_8074,
  1099. .hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_8074,
  1100. .hal_get_link_desc_size = hal_get_link_desc_size_8074,
  1101. .hal_rx_mpdu_start_tid_get = hal_rx_mpdu_start_tid_get_8074,
  1102. .hal_rx_msdu_start_reception_type_get =
  1103. hal_rx_msdu_start_reception_type_get_8074,
  1104. .hal_rx_msdu_end_da_idx_get = hal_rx_msdu_end_da_idx_get_8074,
  1105. .hal_rx_msdu_desc_info_get_ptr = hal_rx_msdu_desc_info_get_ptr_8074v1,
  1106. .hal_rx_link_desc_msdu0_ptr = hal_rx_link_desc_msdu0_ptr_8074v1,
  1107. .hal_reo_status_get_header = hal_reo_status_get_header_8074v1,
  1108. .hal_rx_status_get_tlv_info = hal_rx_status_get_tlv_info_generic,
  1109. .hal_rx_wbm_err_info_get = hal_rx_wbm_err_info_get_generic,
  1110. .hal_rx_dump_mpdu_start_tlv = hal_rx_dump_mpdu_start_tlv_generic,
  1111. .hal_tx_set_pcp_tid_map = hal_tx_set_pcp_tid_map_generic,
  1112. .hal_tx_update_pcp_tid_map = hal_tx_update_pcp_tid_generic,
  1113. .hal_tx_set_tidmap_prty = hal_tx_update_tidmap_prty_generic,
  1114. .hal_rx_get_rx_fragment_number = hal_rx_get_rx_fragment_number_8074v1,
  1115. .hal_rx_msdu_end_da_is_mcbc_get = hal_rx_msdu_end_da_is_mcbc_get_8074v1,
  1116. .hal_rx_msdu_end_sa_is_valid_get =
  1117. hal_rx_msdu_end_sa_is_valid_get_8074v1,
  1118. .hal_rx_msdu_end_sa_idx_get = hal_rx_msdu_end_sa_idx_get_8074v1,
  1119. .hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_8074v1,
  1120. .hal_rx_msdu_end_l3_hdr_padding_get =
  1121. hal_rx_msdu_end_l3_hdr_padding_get_8074v1,
  1122. .hal_rx_encryption_info_valid = hal_rx_encryption_info_valid_8074v1,
  1123. .hal_rx_print_pn = hal_rx_print_pn_8074v1,
  1124. .hal_rx_msdu_end_first_msdu_get = hal_rx_msdu_end_first_msdu_get_8074v1,
  1125. .hal_rx_msdu_end_da_is_valid_get =
  1126. hal_rx_msdu_end_da_is_valid_get_8074v1,
  1127. .hal_rx_msdu_end_last_msdu_get = hal_rx_msdu_end_last_msdu_get_8074v1,
  1128. .hal_rx_get_mpdu_mac_ad4_valid = hal_rx_get_mpdu_mac_ad4_valid_8074v1,
  1129. .hal_rx_mpdu_start_sw_peer_id_get =
  1130. hal_rx_mpdu_start_sw_peer_id_get_8074v1,
  1131. .hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_8074v1,
  1132. .hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_8074v1,
  1133. .hal_rx_get_mpdu_frame_control_valid =
  1134. hal_rx_get_mpdu_frame_control_valid_8074v1,
  1135. .hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_8074v1,
  1136. .hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_8074v1,
  1137. .hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_8074v1,
  1138. .hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_8074v1,
  1139. .hal_rx_get_mpdu_sequence_control_valid =
  1140. hal_rx_get_mpdu_sequence_control_valid_8074v1,
  1141. .hal_rx_is_unicast = hal_rx_is_unicast_8074v1,
  1142. .hal_rx_tid_get = hal_rx_tid_get_8074v1,
  1143. .hal_rx_hw_desc_get_ppduid_get = hal_rx_hw_desc_get_ppduid_get_8074v1,
  1144. .hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1145. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1,
  1146. .hal_rx_msdu_end_sa_sw_peer_id_get =
  1147. hal_rx_msdu_end_sa_sw_peer_id_get_8074v1,
  1148. .hal_rx_msdu0_buffer_addr_lsb = hal_rx_msdu0_buffer_addr_lsb_8074v1,
  1149. .hal_rx_msdu_desc_info_ptr_get = hal_rx_msdu_desc_info_ptr_get_8074v1,
  1150. .hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_8074v1,
  1151. .hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_8074v1,
  1152. .hal_rx_get_fc_valid = hal_rx_get_fc_valid_8074v1,
  1153. .hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_8074v1,
  1154. .hal_rx_get_mac_addr2_valid = hal_rx_get_mac_addr2_valid_8074v1,
  1155. .hal_rx_get_filter_category = hal_rx_get_filter_category_8074v1,
  1156. .hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_8074v1,
  1157. .hal_reo_config = hal_reo_config_8074v1,
  1158. .hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_8074v1,
  1159. .hal_rx_msdu_flow_idx_invalid = hal_rx_msdu_flow_idx_invalid_8074v1,
  1160. .hal_rx_msdu_flow_idx_timeout = hal_rx_msdu_flow_idx_timeout_8074v1,
  1161. .hal_rx_msdu_fse_metadata_get = hal_rx_msdu_fse_metadata_get_8074v1,
  1162. .hal_rx_msdu_cce_metadata_get = hal_rx_msdu_cce_metadata_get_8074v1,
  1163. .hal_rx_msdu_get_flow_params = hal_rx_msdu_get_flow_params_8074v1,
  1164. .hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_8074v1,
  1165. .hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_8074v1,
  1166. /* rx - msdu fast path info fields */
  1167. .hal_rx_msdu_packet_metadata_get =
  1168. hal_rx_msdu_packet_metadata_get_generic,
  1169. .hal_rx_mpdu_start_tlv_tag_valid =
  1170. hal_rx_mpdu_start_tlv_tag_valid_8074v1,
  1171. /* rx - TLV struct offsets */
  1172. .hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic,
  1173. .hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic,
  1174. .hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic,
  1175. .hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic,
  1176. .hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic,
  1177. #ifndef NO_RX_PKT_HDR_TLV
  1178. .hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic,
  1179. #endif
  1180. .hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_8074v1,
  1181. .hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_8074v1,
  1182. };
  1183. struct hal_hw_srng_config hw_srng_table_8074[] = {
  1184. /* TODO: max_rings can populated by querying HW capabilities */
  1185. { /* REO_DST */
  1186. .start_ring_id = HAL_SRNG_REO2SW1,
  1187. .max_rings = 4,
  1188. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1189. .lmac_ring = FALSE,
  1190. .ring_dir = HAL_SRNG_DST_RING,
  1191. .reg_start = {
  1192. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1193. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1194. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1195. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1196. },
  1197. .reg_size = {
  1198. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1199. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1200. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1201. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1202. },
  1203. .max_size =
  1204. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1205. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1206. },
  1207. { /* REO_EXCEPTION */
  1208. /* Designating REO2TCL ring as exception ring. This ring is
  1209. * similar to other REO2SW rings though it is named as REO2TCL.
  1210. * Any of theREO2SW rings can be used as exception ring.
  1211. */
  1212. .start_ring_id = HAL_SRNG_REO2TCL,
  1213. .max_rings = 1,
  1214. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1215. .lmac_ring = FALSE,
  1216. .ring_dir = HAL_SRNG_DST_RING,
  1217. .reg_start = {
  1218. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1219. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1220. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1221. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1222. },
  1223. /* Single ring - provide ring size if multiple rings of this
  1224. * type are supported
  1225. */
  1226. .reg_size = {},
  1227. .max_size =
  1228. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1229. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1230. },
  1231. { /* REO_REINJECT */
  1232. .start_ring_id = HAL_SRNG_SW2REO,
  1233. .max_rings = 1,
  1234. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1235. .lmac_ring = FALSE,
  1236. .ring_dir = HAL_SRNG_SRC_RING,
  1237. .reg_start = {
  1238. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1239. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1240. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1241. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1242. },
  1243. /* Single ring - provide ring size if multiple rings of this
  1244. * type are supported
  1245. */
  1246. .reg_size = {},
  1247. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1248. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1249. },
  1250. { /* REO_CMD */
  1251. .start_ring_id = HAL_SRNG_REO_CMD,
  1252. .max_rings = 1,
  1253. .entry_size = (sizeof(struct tlv_32_hdr) +
  1254. sizeof(struct reo_get_queue_stats)) >> 2,
  1255. .lmac_ring = FALSE,
  1256. .ring_dir = HAL_SRNG_SRC_RING,
  1257. .reg_start = {
  1258. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1259. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1260. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1261. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1262. },
  1263. /* Single ring - provide ring size if multiple rings of this
  1264. * type are supported
  1265. */
  1266. .reg_size = {},
  1267. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1268. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1269. },
  1270. { /* REO_STATUS */
  1271. .start_ring_id = HAL_SRNG_REO_STATUS,
  1272. .max_rings = 1,
  1273. .entry_size = (sizeof(struct tlv_32_hdr) +
  1274. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1275. .lmac_ring = FALSE,
  1276. .ring_dir = HAL_SRNG_DST_RING,
  1277. .reg_start = {
  1278. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1279. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1280. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1281. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1282. },
  1283. /* Single ring - provide ring size if multiple rings of this
  1284. * type are supported
  1285. */
  1286. .reg_size = {},
  1287. .max_size =
  1288. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1289. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1290. },
  1291. { /* TCL_DATA */
  1292. .start_ring_id = HAL_SRNG_SW2TCL1,
  1293. .max_rings = 3,
  1294. .entry_size = (sizeof(struct tlv_32_hdr) +
  1295. sizeof(struct tcl_data_cmd)) >> 2,
  1296. .lmac_ring = FALSE,
  1297. .ring_dir = HAL_SRNG_SRC_RING,
  1298. .reg_start = {
  1299. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1300. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1301. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1302. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1303. },
  1304. .reg_size = {
  1305. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1306. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1307. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1308. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1309. },
  1310. .max_size =
  1311. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1312. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1313. },
  1314. { /* TCL_CMD */
  1315. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1316. .max_rings = 1,
  1317. .entry_size = (sizeof(struct tlv_32_hdr) +
  1318. sizeof(struct tcl_data_cmd)) >> 2,
  1319. .lmac_ring = FALSE,
  1320. .ring_dir = HAL_SRNG_SRC_RING,
  1321. .reg_start = {
  1322. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1323. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1324. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1325. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1326. },
  1327. /* Single ring - provide ring size if multiple rings of this
  1328. * type are supported
  1329. */
  1330. .reg_size = {},
  1331. .max_size =
  1332. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1333. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1334. },
  1335. { /* TCL_STATUS */
  1336. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1337. .max_rings = 1,
  1338. .entry_size = (sizeof(struct tlv_32_hdr) +
  1339. sizeof(struct tcl_status_ring)) >> 2,
  1340. .lmac_ring = FALSE,
  1341. .ring_dir = HAL_SRNG_DST_RING,
  1342. .reg_start = {
  1343. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1344. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1345. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1346. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1347. },
  1348. /* Single ring - provide ring size if multiple rings of this
  1349. * type are supported
  1350. */
  1351. .reg_size = {},
  1352. .max_size =
  1353. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1354. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1355. },
  1356. { /* CE_SRC */
  1357. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1358. .max_rings = 12,
  1359. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1360. .lmac_ring = FALSE,
  1361. .ring_dir = HAL_SRNG_SRC_RING,
  1362. .reg_start = {
  1363. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1364. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1365. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1366. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1367. },
  1368. .reg_size = {
  1369. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1370. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1371. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1372. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1373. },
  1374. .max_size =
  1375. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1376. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1377. },
  1378. { /* CE_DST */
  1379. .start_ring_id = HAL_SRNG_CE_0_DST,
  1380. .max_rings = 12,
  1381. .entry_size = 8 >> 2,
  1382. /*TODO: entry_size above should actually be
  1383. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1384. * of struct ce_dst_desc in HW header files
  1385. */
  1386. .lmac_ring = FALSE,
  1387. .ring_dir = HAL_SRNG_SRC_RING,
  1388. .reg_start = {
  1389. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1390. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1391. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1392. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1393. },
  1394. .reg_size = {
  1395. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1396. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1397. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1398. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1399. },
  1400. .max_size =
  1401. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1402. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1403. },
  1404. { /* CE_DST_STATUS */
  1405. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1406. .max_rings = 12,
  1407. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1408. .lmac_ring = FALSE,
  1409. .ring_dir = HAL_SRNG_DST_RING,
  1410. .reg_start = {
  1411. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1412. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1413. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1414. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1415. },
  1416. /* TODO: check destination status ring registers */
  1417. .reg_size = {
  1418. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1419. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1420. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1421. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1422. },
  1423. .max_size =
  1424. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1425. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1426. },
  1427. { /* WBM_IDLE_LINK */
  1428. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1429. .max_rings = 1,
  1430. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1431. .lmac_ring = FALSE,
  1432. .ring_dir = HAL_SRNG_SRC_RING,
  1433. .reg_start = {
  1434. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1435. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1436. },
  1437. /* Single ring - provide ring size if multiple rings of this
  1438. * type are supported
  1439. */
  1440. .reg_size = {},
  1441. .max_size =
  1442. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1443. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1444. },
  1445. { /* SW2WBM_RELEASE */
  1446. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1447. .max_rings = 1,
  1448. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1449. .lmac_ring = FALSE,
  1450. .ring_dir = HAL_SRNG_SRC_RING,
  1451. .reg_start = {
  1452. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1453. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1454. },
  1455. /* Single ring - provide ring size if multiple rings of this
  1456. * type are supported
  1457. */
  1458. .reg_size = {},
  1459. .max_size =
  1460. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1461. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1462. },
  1463. { /* WBM2SW_RELEASE */
  1464. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1465. .max_rings = 4,
  1466. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1467. .lmac_ring = FALSE,
  1468. .ring_dir = HAL_SRNG_DST_RING,
  1469. .reg_start = {
  1470. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1471. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1472. },
  1473. .reg_size = {
  1474. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1475. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1476. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1477. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1478. },
  1479. .max_size =
  1480. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1481. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1482. },
  1483. { /* RXDMA_BUF */
  1484. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1485. #ifdef IPA_OFFLOAD
  1486. .max_rings = 3,
  1487. #else
  1488. .max_rings = 2,
  1489. #endif
  1490. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1491. .lmac_ring = TRUE,
  1492. .ring_dir = HAL_SRNG_SRC_RING,
  1493. /* reg_start is not set because LMAC rings are not accessed
  1494. * from host
  1495. */
  1496. .reg_start = {},
  1497. .reg_size = {},
  1498. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1499. },
  1500. { /* RXDMA_DST */
  1501. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1502. .max_rings = 1,
  1503. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1504. .lmac_ring = TRUE,
  1505. .ring_dir = HAL_SRNG_DST_RING,
  1506. /* reg_start is not set because LMAC rings are not accessed
  1507. * from host
  1508. */
  1509. .reg_start = {},
  1510. .reg_size = {},
  1511. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1512. },
  1513. { /* RXDMA_MONITOR_BUF */
  1514. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1515. .max_rings = 1,
  1516. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1517. .lmac_ring = TRUE,
  1518. .ring_dir = HAL_SRNG_SRC_RING,
  1519. /* reg_start is not set because LMAC rings are not accessed
  1520. * from host
  1521. */
  1522. .reg_start = {},
  1523. .reg_size = {},
  1524. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1525. },
  1526. { /* RXDMA_MONITOR_STATUS */
  1527. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1528. .max_rings = 1,
  1529. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1530. .lmac_ring = TRUE,
  1531. .ring_dir = HAL_SRNG_SRC_RING,
  1532. /* reg_start is not set because LMAC rings are not accessed
  1533. * from host
  1534. */
  1535. .reg_start = {},
  1536. .reg_size = {},
  1537. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1538. },
  1539. { /* RXDMA_MONITOR_DST */
  1540. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1541. .max_rings = 1,
  1542. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1543. .lmac_ring = TRUE,
  1544. .ring_dir = HAL_SRNG_DST_RING,
  1545. /* reg_start is not set because LMAC rings are not accessed
  1546. * from host
  1547. */
  1548. .reg_start = {},
  1549. .reg_size = {},
  1550. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1551. },
  1552. { /* RXDMA_MONITOR_DESC */
  1553. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1554. .max_rings = 1,
  1555. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1556. .lmac_ring = TRUE,
  1557. .ring_dir = HAL_SRNG_SRC_RING,
  1558. /* reg_start is not set because LMAC rings are not accessed
  1559. * from host
  1560. */
  1561. .reg_start = {},
  1562. .reg_size = {},
  1563. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1564. },
  1565. { /* DIR_BUF_RX_DMA_SRC */
  1566. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1567. .max_rings = 1,
  1568. .entry_size = 2,
  1569. .lmac_ring = TRUE,
  1570. .ring_dir = HAL_SRNG_SRC_RING,
  1571. /* reg_start is not set because LMAC rings are not accessed
  1572. * from host
  1573. */
  1574. .reg_start = {},
  1575. .reg_size = {},
  1576. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1577. },
  1578. #ifdef WLAN_FEATURE_CIF_CFR
  1579. { /* WIFI_POS_SRC */
  1580. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1581. .max_rings = 1,
  1582. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1583. .lmac_ring = TRUE,
  1584. .ring_dir = HAL_SRNG_SRC_RING,
  1585. /* reg_start is not set because LMAC rings are not accessed
  1586. * from host
  1587. */
  1588. .reg_start = {},
  1589. .reg_size = {},
  1590. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1591. },
  1592. #endif
  1593. };
  1594. int32_t hal_hw_reg_offset_qca8074[] = {
  1595. /* dst */
  1596. REG_OFFSET(DST, HP),
  1597. REG_OFFSET(DST, TP),
  1598. REG_OFFSET(DST, ID),
  1599. REG_OFFSET(DST, MISC),
  1600. REG_OFFSET(DST, HP_ADDR_LSB),
  1601. REG_OFFSET(DST, HP_ADDR_MSB),
  1602. REG_OFFSET(DST, MSI1_BASE_LSB),
  1603. REG_OFFSET(DST, MSI1_BASE_MSB),
  1604. REG_OFFSET(DST, MSI1_DATA),
  1605. REG_OFFSET(DST, BASE_LSB),
  1606. REG_OFFSET(DST, BASE_MSB),
  1607. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1608. /* src */
  1609. REG_OFFSET(SRC, HP),
  1610. REG_OFFSET(SRC, TP),
  1611. REG_OFFSET(SRC, ID),
  1612. REG_OFFSET(SRC, MISC),
  1613. REG_OFFSET(SRC, TP_ADDR_LSB),
  1614. REG_OFFSET(SRC, TP_ADDR_MSB),
  1615. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1616. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1617. REG_OFFSET(SRC, MSI1_DATA),
  1618. REG_OFFSET(SRC, BASE_LSB),
  1619. REG_OFFSET(SRC, BASE_MSB),
  1620. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1621. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1622. };
  1623. /**
  1624. * hal_qca8074_attach() - Attach 8074 target specific hal_soc ops,
  1625. * offset and srng table
  1626. */
  1627. void hal_qca8074_attach(struct hal_soc *hal_soc)
  1628. {
  1629. hal_soc->hw_srng_table = hw_srng_table_8074;
  1630. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074;
  1631. hal_soc->ops = &qca8074_hal_hw_txrx_ops;
  1632. }