hal_6750.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  36. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  37. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  38. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  39. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  43. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  45. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  46. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  60. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  61. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  62. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  63. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  64. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  65. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  70. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  71. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  72. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  76. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  80. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  81. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  82. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  86. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  90. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  94. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  98. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  101. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  102. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  107. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  108. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  109. #include "hal_6750_tx.h"
  110. #include "hal_6750_rx.h"
  111. #include <hal_generic_api.h>
  112. #include <hal_wbm.h>
  113. /*
  114. * hal_rx_msdu_start_nss_get_6750(): API to get the NSS
  115. * Interval from rx_msdu_start
  116. *
  117. * @buf: pointer to the start of RX PKT TLV header
  118. * Return: uint32_t(nss)
  119. */
  120. static uint32_t
  121. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  122. {
  123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  124. struct rx_msdu_start *msdu_start =
  125. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  126. uint8_t mimo_ss_bitmap;
  127. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  128. return qdf_get_hweight8(mimo_ss_bitmap);
  129. }
  130. /**
  131. * hal_rx_mon_hw_desc_get_mpdu_status_6750(): Retrieve MPDU status
  132. *
  133. * @ hw_desc_addr: Start address of Rx HW TLVs
  134. * @ rs: Status for monitor mode
  135. *
  136. * Return: void
  137. */
  138. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  139. struct mon_rx_status *rs)
  140. {
  141. struct rx_msdu_start *rx_msdu_start;
  142. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  143. uint32_t reg_value;
  144. const uint32_t sgi_hw_to_cdp[] = {
  145. CDP_SGI_0_8_US,
  146. CDP_SGI_0_4_US,
  147. CDP_SGI_1_6_US,
  148. CDP_SGI_3_2_US,
  149. };
  150. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  151. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  152. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  153. RX_MSDU_START_5, USER_RSSI);
  154. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  155. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  156. rs->sgi = sgi_hw_to_cdp[reg_value];
  157. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  158. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  159. /* TODO: rs->beamformed should be set for SU beamforming also */
  160. }
  161. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  162. static uint32_t hal_get_link_desc_size_6750(void)
  163. {
  164. return LINK_DESC_SIZE;
  165. }
  166. /*
  167. * hal_rx_get_tlv_6750(): API to get the tlv
  168. *
  169. * @rx_tlv: TLV data extracted from the rx packet
  170. * Return: uint8_t
  171. */
  172. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  173. {
  174. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  175. }
  176. /**
  177. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  178. * - process other receive info TLV
  179. * @rx_tlv_hdr: pointer to TLV header
  180. * @ppdu_info: pointer to ppdu_info
  181. *
  182. * Return: None
  183. */
  184. static
  185. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  186. void *ppdu_info_handle)
  187. {
  188. uint32_t tlv_tag, tlv_len;
  189. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  190. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  191. void *other_tlv_hdr = NULL;
  192. void *other_tlv = NULL;
  193. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  194. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  195. temp_len = 0;
  196. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  197. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  198. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  199. temp_len += other_tlv_len;
  200. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  201. switch (other_tlv_tag) {
  202. default:
  203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  204. "%s unhandled TLV type: %d, TLV len:%d",
  205. __func__, other_tlv_tag, other_tlv_len);
  206. break;
  207. }
  208. }
  209. /**
  210. * hal_rx_dump_msdu_start_tlv_6750() : dump RX msdu_start TLV in structured
  211. * human readable format.
  212. * @ msdu_start: pointer the msdu_start TLV in pkt.
  213. * @ dbg_level: log level.
  214. *
  215. * Return: void
  216. */
  217. static void hal_rx_dump_msdu_start_tlv_6750(void *msdustart, uint8_t dbg_level)
  218. {
  219. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  220. hal_verbose_debug(
  221. "rx_msdu_start tlv (1/2) - "
  222. "rxpcu_mpdu_filter_in_category: %x "
  223. "sw_frame_group_id: %x "
  224. "phy_ppdu_id: %x "
  225. "msdu_length: %x "
  226. "ipsec_esp: %x "
  227. "l3_offset: %x "
  228. "ipsec_ah: %x "
  229. "l4_offset: %x "
  230. "msdu_number: %x "
  231. "decap_format: %x "
  232. "ipv4_proto: %x "
  233. "ipv6_proto: %x "
  234. "tcp_proto: %x "
  235. "udp_proto: %x "
  236. "ip_frag: %x "
  237. "tcp_only_ack: %x "
  238. "da_is_bcast_mcast: %x "
  239. "ip4_protocol_ip6_next_header: %x "
  240. "toeplitz_hash_2_or_4: %x "
  241. "flow_id_toeplitz: %x "
  242. "user_rssi: %x "
  243. "pkt_type: %x "
  244. "stbc: %x "
  245. "sgi: %x "
  246. "rate_mcs: %x "
  247. "receive_bandwidth: %x "
  248. "reception_type: %x "
  249. "ppdu_start_timestamp: %u ",
  250. msdu_start->rxpcu_mpdu_filter_in_category,
  251. msdu_start->sw_frame_group_id,
  252. msdu_start->phy_ppdu_id,
  253. msdu_start->msdu_length,
  254. msdu_start->ipsec_esp,
  255. msdu_start->l3_offset,
  256. msdu_start->ipsec_ah,
  257. msdu_start->l4_offset,
  258. msdu_start->msdu_number,
  259. msdu_start->decap_format,
  260. msdu_start->ipv4_proto,
  261. msdu_start->ipv6_proto,
  262. msdu_start->tcp_proto,
  263. msdu_start->udp_proto,
  264. msdu_start->ip_frag,
  265. msdu_start->tcp_only_ack,
  266. msdu_start->da_is_bcast_mcast,
  267. msdu_start->ip4_protocol_ip6_next_header,
  268. msdu_start->toeplitz_hash_2_or_4,
  269. msdu_start->flow_id_toeplitz,
  270. msdu_start->user_rssi,
  271. msdu_start->pkt_type,
  272. msdu_start->stbc,
  273. msdu_start->sgi,
  274. msdu_start->rate_mcs,
  275. msdu_start->receive_bandwidth,
  276. msdu_start->reception_type,
  277. msdu_start->ppdu_start_timestamp);
  278. hal_verbose_debug(
  279. "rx_msdu_start tlv (2/2) - "
  280. "sw_phy_meta_data: %x ",
  281. msdu_start->sw_phy_meta_data);
  282. }
  283. /**
  284. * hal_rx_dump_msdu_end_tlv_6750: dump RX msdu_end TLV in structured
  285. * human readable format.
  286. * @ msdu_end: pointer the msdu_end TLV in pkt.
  287. * @ dbg_level: log level.
  288. *
  289. * Return: void
  290. */
  291. static void hal_rx_dump_msdu_end_tlv_6750(void *msduend,
  292. uint8_t dbg_level)
  293. {
  294. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  295. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  296. "rx_msdu_end tlv (1/3) - "
  297. "rxpcu_mpdu_filter_in_category: %x "
  298. "sw_frame_group_id: %x "
  299. "phy_ppdu_id: %x "
  300. "ip_hdr_chksum: %x "
  301. "tcp_udp_chksum: %x "
  302. "key_id_octet: %x "
  303. "cce_super_rule: %x "
  304. "cce_classify_not_done_truncat: %x "
  305. "cce_classify_not_done_cce_dis: %x "
  306. "reported_mpdu_length: %x "
  307. "first_msdu: %x "
  308. "last_msdu: %x "
  309. "sa_idx_timeout: %x "
  310. "da_idx_timeout: %x "
  311. "msdu_limit_error: %x "
  312. "flow_idx_timeout: %x "
  313. "flow_idx_invalid: %x "
  314. "wifi_parser_error: %x "
  315. "amsdu_parser_error: %x",
  316. msdu_end->rxpcu_mpdu_filter_in_category,
  317. msdu_end->sw_frame_group_id,
  318. msdu_end->phy_ppdu_id,
  319. msdu_end->ip_hdr_chksum,
  320. msdu_end->tcp_udp_chksum,
  321. msdu_end->key_id_octet,
  322. msdu_end->cce_super_rule,
  323. msdu_end->cce_classify_not_done_truncate,
  324. msdu_end->cce_classify_not_done_cce_dis,
  325. msdu_end->reported_mpdu_length,
  326. msdu_end->first_msdu,
  327. msdu_end->last_msdu,
  328. msdu_end->sa_idx_timeout,
  329. msdu_end->da_idx_timeout,
  330. msdu_end->msdu_limit_error,
  331. msdu_end->flow_idx_timeout,
  332. msdu_end->flow_idx_invalid,
  333. msdu_end->wifi_parser_error,
  334. msdu_end->amsdu_parser_error);
  335. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  336. "rx_msdu_end tlv (2/3)- "
  337. "sa_is_valid: %x "
  338. "da_is_valid: %x "
  339. "da_is_mcbc: %x "
  340. "l3_header_padding: %x "
  341. "ipv6_options_crc: %x "
  342. "tcp_seq_number: %x "
  343. "tcp_ack_number: %x "
  344. "tcp_flag: %x "
  345. "lro_eligible: %x "
  346. "window_size: %x "
  347. "da_offset: %x "
  348. "sa_offset: %x "
  349. "da_offset_valid: %x "
  350. "sa_offset_valid: %x "
  351. "rule_indication_31_0: %x "
  352. "rule_indication_63_32: %x "
  353. "sa_idx: %x "
  354. "da_idx: %x "
  355. "msdu_drop: %x "
  356. "reo_destination_indication: %x "
  357. "flow_idx: %x "
  358. "fse_metadata: %x "
  359. "cce_metadata: %x "
  360. "sa_sw_peer_id: %x ",
  361. msdu_end->sa_is_valid,
  362. msdu_end->da_is_valid,
  363. msdu_end->da_is_mcbc,
  364. msdu_end->l3_header_padding,
  365. msdu_end->ipv6_options_crc,
  366. msdu_end->tcp_seq_number,
  367. msdu_end->tcp_ack_number,
  368. msdu_end->tcp_flag,
  369. msdu_end->lro_eligible,
  370. msdu_end->window_size,
  371. msdu_end->da_offset,
  372. msdu_end->sa_offset,
  373. msdu_end->da_offset_valid,
  374. msdu_end->sa_offset_valid,
  375. msdu_end->rule_indication_31_0,
  376. msdu_end->rule_indication_63_32,
  377. msdu_end->sa_idx,
  378. msdu_end->da_idx_or_sw_peer_id,
  379. msdu_end->msdu_drop,
  380. msdu_end->reo_destination_indication,
  381. msdu_end->flow_idx,
  382. msdu_end->fse_metadata,
  383. msdu_end->cce_metadata,
  384. msdu_end->sa_sw_peer_id);
  385. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  386. "rx_msdu_end tlv (3/3)"
  387. "aggregation_count %x "
  388. "flow_aggregation_continuation %x "
  389. "fisa_timeout %x "
  390. "cumulative_l4_checksum %x "
  391. "cumulative_ip_length %x",
  392. msdu_end->aggregation_count,
  393. msdu_end->flow_aggregation_continuation,
  394. msdu_end->fisa_timeout,
  395. msdu_end->cumulative_l4_checksum,
  396. msdu_end->cumulative_ip_length);
  397. }
  398. /*
  399. * Get tid from RX_MPDU_START
  400. */
  401. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  402. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  403. RX_MPDU_INFO_7_TID_OFFSET)), \
  404. RX_MPDU_INFO_7_TID_MASK, \
  405. RX_MPDU_INFO_7_TID_LSB))
  406. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  407. {
  408. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  409. struct rx_mpdu_start *mpdu_start =
  410. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  411. uint32_t tid;
  412. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  413. return tid;
  414. }
  415. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  416. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  417. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  418. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  419. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  420. /*
  421. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  422. * Interval from rx_msdu_start
  423. *
  424. * @buf: pointer to the start of RX PKT TLV header
  425. * Return: uint32_t(reception_type)
  426. */
  427. static
  428. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  429. {
  430. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  431. struct rx_msdu_start *msdu_start =
  432. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  433. uint32_t reception_type;
  434. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  435. return reception_type;
  436. }
  437. /**
  438. * hal_rx_msdu_end_da_idx_get_6750: API to get da_idx
  439. * from rx_msdu_end TLV
  440. *
  441. * @ buf: pointer to the start of RX PKT TLV headers
  442. * Return: da index
  443. */
  444. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  445. {
  446. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  447. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  448. uint16_t da_idx;
  449. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  450. return da_idx;
  451. }
  452. /**
  453. * hal_rx_get_rx_fragment_number_6750(): Function to retrieve rx fragment number
  454. *
  455. * @nbuf: Network buffer
  456. * Returns: rx fragment number
  457. */
  458. static
  459. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  460. {
  461. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  462. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  463. /* Return first 4 bits as fragment number */
  464. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  465. DOT11_SEQ_FRAG_MASK);
  466. }
  467. /**
  468. * hal_rx_msdu_end_da_is_mcbc_get_6750(): API to check if pkt is MCBC
  469. * from rx_msdu_end TLV
  470. *
  471. * @ buf: pointer to the start of RX PKT TLV headers
  472. * Return: da_is_mcbc
  473. */
  474. static uint8_t
  475. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  476. {
  477. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  478. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  479. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  480. }
  481. /**
  482. * hal_rx_msdu_end_sa_is_valid_get_6750(): API to get_6750 the
  483. * sa_is_valid bit from rx_msdu_end TLV
  484. *
  485. * @ buf: pointer to the start of RX PKT TLV headers
  486. * Return: sa_is_valid bit
  487. */
  488. static uint8_t
  489. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  490. {
  491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  492. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  493. uint8_t sa_is_valid;
  494. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  495. return sa_is_valid;
  496. }
  497. /**
  498. * hal_rx_msdu_end_sa_idx_get_6750(): API to get_6750 the
  499. * sa_idx from rx_msdu_end TLV
  500. *
  501. * @ buf: pointer to the start of RX PKT TLV headers
  502. * Return: sa_idx (SA AST index)
  503. */
  504. static
  505. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  506. {
  507. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  508. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  509. uint16_t sa_idx;
  510. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  511. return sa_idx;
  512. }
  513. /**
  514. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  515. *
  516. * @hal_soc_hdl: hal_soc handle
  517. * @hw_desc_addr: hardware descriptor address
  518. *
  519. * Return: 0 - success/ non-zero failure
  520. */
  521. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  522. {
  523. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  524. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  525. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  526. }
  527. /**
  528. * hal_rx_msdu_end_l3_hdr_padding_get_6750(): API to get_6750 the
  529. * l3_header padding from rx_msdu_end TLV
  530. *
  531. * @ buf: pointer to the start of RX PKT TLV headers
  532. * Return: number of l3 header padding bytes
  533. */
  534. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  535. {
  536. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  537. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  538. uint32_t l3_header_padding;
  539. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  540. return l3_header_padding;
  541. }
  542. /*
  543. * @ hal_rx_encryption_info_valid_6750: Returns encryption type.
  544. *
  545. * @ buf: rx_tlv_hdr of the received packet
  546. * @ Return: encryption type
  547. */
  548. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  549. {
  550. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  551. struct rx_mpdu_start *mpdu_start =
  552. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  553. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  554. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  555. return encryption_info;
  556. }
  557. /*
  558. * @ hal_rx_print_pn_6750: Prints the PN of rx packet.
  559. *
  560. * @ buf: rx_tlv_hdr of the received packet
  561. * @ Return: void
  562. */
  563. static void hal_rx_print_pn_6750(uint8_t *buf)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  566. struct rx_mpdu_start *mpdu_start =
  567. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  568. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  569. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  570. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  571. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  572. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  573. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  574. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  575. }
  576. /**
  577. * hal_rx_msdu_end_first_msdu_get_6750: API to get first msdu status
  578. * from rx_msdu_end TLV
  579. *
  580. * @ buf: pointer to the start of RX PKT TLV headers
  581. * Return: first_msdu
  582. */
  583. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  584. {
  585. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  586. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  587. uint8_t first_msdu;
  588. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  589. return first_msdu;
  590. }
  591. /**
  592. * hal_rx_msdu_end_da_is_valid_get_6750: API to check if da is valid
  593. * from rx_msdu_end TLV
  594. *
  595. * @ buf: pointer to the start of RX PKT TLV headers
  596. * Return: da_is_valid
  597. */
  598. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  599. {
  600. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  601. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  602. uint8_t da_is_valid;
  603. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  604. return da_is_valid;
  605. }
  606. /**
  607. * hal_rx_msdu_end_last_msdu_get_6750: API to get last msdu status
  608. * from rx_msdu_end TLV
  609. *
  610. * @ buf: pointer to the start of RX PKT TLV headers
  611. * Return: last_msdu
  612. */
  613. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  614. {
  615. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  616. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  617. uint8_t last_msdu;
  618. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  619. return last_msdu;
  620. }
  621. /*
  622. * hal_rx_get_mpdu_mac_ad4_valid_6750(): Retrieves if mpdu 4th addr is valid
  623. *
  624. * @nbuf: Network buffer
  625. * Returns: value of mpdu 4th address valid field
  626. */
  627. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  628. {
  629. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  630. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  631. bool ad4_valid = 0;
  632. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  633. return ad4_valid;
  634. }
  635. /**
  636. * hal_rx_mpdu_start_sw_peer_id_get_6750: Retrieve sw peer_id
  637. * @buf: network buffer
  638. *
  639. * Return: sw peer_id
  640. */
  641. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  642. {
  643. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  644. struct rx_mpdu_start *mpdu_start =
  645. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  646. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  647. &mpdu_start->rx_mpdu_info_details);
  648. }
  649. /**
  650. * hal_rx_mpdu_get_to_ds_6750(): API to get the tods info
  651. * from rx_mpdu_start
  652. *
  653. * @buf: pointer to the start of RX PKT TLV header
  654. * Return: uint32_t(to_ds)
  655. */
  656. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_mpdu_start *mpdu_start =
  660. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  661. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  662. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  663. }
  664. /*
  665. * hal_rx_mpdu_get_fr_ds_6750(): API to get the from ds info
  666. * from rx_mpdu_start
  667. *
  668. * @buf: pointer to the start of RX PKT TLV header
  669. * Return: uint32_t(fr_ds)
  670. */
  671. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  672. {
  673. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  674. struct rx_mpdu_start *mpdu_start =
  675. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  676. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  677. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  678. }
  679. /*
  680. * hal_rx_get_mpdu_frame_control_valid_6750(): Retrieves mpdu
  681. * frame control valid
  682. *
  683. * @nbuf: Network buffer
  684. * Returns: value of frame control valid field
  685. */
  686. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  687. {
  688. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  689. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  690. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  691. }
  692. /*
  693. * hal_rx_mpdu_get_addr1_6750(): API to check get address1 of the mpdu
  694. *
  695. * @buf: pointer to the start of RX PKT TLV headera
  696. * @mac_addr: pointer to mac address
  697. * Return: success/failure
  698. */
  699. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  700. {
  701. struct __attribute__((__packed__)) hal_addr1 {
  702. uint32_t ad1_31_0;
  703. uint16_t ad1_47_32;
  704. };
  705. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  706. struct rx_mpdu_start *mpdu_start =
  707. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  708. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  709. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  710. uint32_t mac_addr_ad1_valid;
  711. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  712. if (mac_addr_ad1_valid) {
  713. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  714. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  715. return QDF_STATUS_SUCCESS;
  716. }
  717. return QDF_STATUS_E_FAILURE;
  718. }
  719. /*
  720. * hal_rx_mpdu_get_addr2_6750(): API to check get address2 of the mpdu
  721. * in the packet
  722. *
  723. * @buf: pointer to the start of RX PKT TLV header
  724. * @mac_addr: pointer to mac address
  725. * Return: success/failure
  726. */
  727. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  728. uint8_t *mac_addr)
  729. {
  730. struct __attribute__((__packed__)) hal_addr2 {
  731. uint16_t ad2_15_0;
  732. uint32_t ad2_47_16;
  733. };
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_mpdu_start *mpdu_start =
  736. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  737. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  738. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  739. uint32_t mac_addr_ad2_valid;
  740. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  741. if (mac_addr_ad2_valid) {
  742. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  743. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  744. return QDF_STATUS_SUCCESS;
  745. }
  746. return QDF_STATUS_E_FAILURE;
  747. }
  748. /*
  749. * hal_rx_mpdu_get_addr3_6750(): API to get address3 of the mpdu
  750. * in the packet
  751. *
  752. * @buf: pointer to the start of RX PKT TLV header
  753. * @mac_addr: pointer to mac address
  754. * Return: success/failure
  755. */
  756. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  757. {
  758. struct __attribute__((__packed__)) hal_addr3 {
  759. uint32_t ad3_31_0;
  760. uint16_t ad3_47_32;
  761. };
  762. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  763. struct rx_mpdu_start *mpdu_start =
  764. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  765. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  766. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  767. uint32_t mac_addr_ad3_valid;
  768. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  769. if (mac_addr_ad3_valid) {
  770. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  771. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  772. return QDF_STATUS_SUCCESS;
  773. }
  774. return QDF_STATUS_E_FAILURE;
  775. }
  776. /*
  777. * hal_rx_mpdu_get_addr4_6750(): API to get address4 of the mpdu
  778. * in the packet
  779. *
  780. * @buf: pointer to the start of RX PKT TLV header
  781. * @mac_addr: pointer to mac address
  782. * Return: success/failure
  783. */
  784. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  785. {
  786. struct __attribute__((__packed__)) hal_addr4 {
  787. uint32_t ad4_31_0;
  788. uint16_t ad4_47_32;
  789. };
  790. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  791. struct rx_mpdu_start *mpdu_start =
  792. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  793. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  794. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  795. uint32_t mac_addr_ad4_valid;
  796. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  797. if (mac_addr_ad4_valid) {
  798. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  799. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  800. return QDF_STATUS_SUCCESS;
  801. }
  802. return QDF_STATUS_E_FAILURE;
  803. }
  804. /*
  805. * hal_rx_get_mpdu_sequence_control_valid_6750(): Get mpdu
  806. * sequence control valid
  807. *
  808. * @nbuf: Network buffer
  809. * Returns: value of sequence control valid field
  810. */
  811. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  812. {
  813. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  814. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  815. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  816. }
  817. /**
  818. * hal_rx_is_unicast_6750: check packet is unicast frame or not.
  819. *
  820. * @ buf: pointer to rx pkt TLV.
  821. *
  822. * Return: true on unicast.
  823. */
  824. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  825. {
  826. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  827. struct rx_mpdu_start *mpdu_start =
  828. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  829. uint32_t grp_id;
  830. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  831. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  832. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  833. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  834. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  835. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  836. }
  837. /**
  838. * hal_rx_tid_get_6750: get tid based on qos control valid.
  839. * @hal_soc_hdl: hal_soc handle
  840. * @ buf: pointer to rx pkt TLV.
  841. *
  842. * Return: tid
  843. */
  844. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  845. {
  846. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  847. struct rx_mpdu_start *mpdu_start =
  848. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  849. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  850. uint8_t qos_control_valid =
  851. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  852. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  853. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  854. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  855. if (qos_control_valid)
  856. return hal_rx_mpdu_start_tid_get_6750(buf);
  857. return HAL_RX_NON_QOS_TID;
  858. }
  859. /**
  860. * hal_rx_hw_desc_get_ppduid_get_6750(): retrieve ppdu id
  861. * @rx_tlv_hdr: rx tlv header
  862. * @rxdma_dst_ring_desc: rxdma HW descriptor
  863. *
  864. * Return: ppdu id
  865. */
  866. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  867. void *rxdma_dst_ring_desc)
  868. {
  869. struct rx_mpdu_info *rx_mpdu_info;
  870. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  871. rx_mpdu_info =
  872. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  873. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  874. }
  875. /**
  876. * hal_reo_status_get_header_6750 - Process reo desc info
  877. * @d - Pointer to reo descriptior
  878. * @b - tlv type info
  879. * @h1 - Pointer to hal_reo_status_header where info to be stored
  880. *
  881. * Return - none.
  882. *
  883. */
  884. static void hal_reo_status_get_header_6750(uint32_t *d, int b, void *h1)
  885. {
  886. uint32_t val1 = 0;
  887. struct hal_reo_status_header *h =
  888. (struct hal_reo_status_header *)h1;
  889. switch (b) {
  890. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  891. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  892. STATUS_HEADER_REO_STATUS_NUMBER)];
  893. break;
  894. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  895. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  896. STATUS_HEADER_REO_STATUS_NUMBER)];
  897. break;
  898. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  899. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  900. STATUS_HEADER_REO_STATUS_NUMBER)];
  901. break;
  902. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  903. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  904. STATUS_HEADER_REO_STATUS_NUMBER)];
  905. break;
  906. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  907. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  908. STATUS_HEADER_REO_STATUS_NUMBER)];
  909. break;
  910. case HAL_REO_DESC_THRES_STATUS_TLV:
  911. val1 =
  912. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  913. STATUS_HEADER_REO_STATUS_NUMBER)];
  914. break;
  915. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  916. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  917. STATUS_HEADER_REO_STATUS_NUMBER)];
  918. break;
  919. default:
  920. qdf_nofl_err("ERROR: Unknown tlv\n");
  921. break;
  922. }
  923. h->cmd_num =
  924. HAL_GET_FIELD(
  925. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  926. val1);
  927. h->exec_time =
  928. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  929. CMD_EXECUTION_TIME, val1);
  930. h->status =
  931. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  932. REO_CMD_EXECUTION_STATUS, val1);
  933. switch (b) {
  934. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  935. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  936. STATUS_HEADER_TIMESTAMP)];
  937. break;
  938. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  939. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  940. STATUS_HEADER_TIMESTAMP)];
  941. break;
  942. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  943. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  944. STATUS_HEADER_TIMESTAMP)];
  945. break;
  946. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  947. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  948. STATUS_HEADER_TIMESTAMP)];
  949. break;
  950. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  951. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  952. STATUS_HEADER_TIMESTAMP)];
  953. break;
  954. case HAL_REO_DESC_THRES_STATUS_TLV:
  955. val1 =
  956. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  957. STATUS_HEADER_TIMESTAMP)];
  958. break;
  959. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  960. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  961. STATUS_HEADER_TIMESTAMP)];
  962. break;
  963. default:
  964. qdf_nofl_err("ERROR: Unknown tlv\n");
  965. break;
  966. }
  967. h->tstamp =
  968. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  969. }
  970. /**
  971. * hal_tx_desc_set_mesh_en_6750 - Set mesh_enable flag in Tx descriptor
  972. * @desc: Handle to Tx Descriptor
  973. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  974. * enabling the interpretation of the 'Mesh Control Present' bit
  975. * (bit 8) of QoS Control (otherwise this bit is ignored),
  976. * For native WiFi frames, this indicates that a 'Mesh Control' field
  977. * is present between the header and the LLC.
  978. *
  979. * Return: void
  980. */
  981. static inline
  982. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  983. {
  984. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  985. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  986. }
  987. static
  988. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  989. {
  990. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  991. }
  992. static
  993. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  994. {
  995. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  996. }
  997. static
  998. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  999. {
  1000. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1001. }
  1002. static
  1003. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1004. {
  1005. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1006. }
  1007. static
  1008. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1009. {
  1010. return HAL_RX_GET_FC_VALID(buf);
  1011. }
  1012. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1013. {
  1014. return HAL_RX_GET_TO_DS_FLAG(buf);
  1015. }
  1016. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1017. {
  1018. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1019. }
  1020. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1021. {
  1022. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1023. }
  1024. static uint32_t
  1025. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1026. {
  1027. return HAL_RX_GET_PPDU_ID(buf);
  1028. }
  1029. /**
  1030. * hal_reo_config_6750(): Set reo config parameters
  1031. * @soc: hal soc handle
  1032. * @reg_val: value to be set
  1033. * @reo_params: reo parameters
  1034. *
  1035. * Return: void
  1036. */
  1037. static
  1038. void hal_reo_config_6750(struct hal_soc *soc,
  1039. uint32_t reg_val,
  1040. struct hal_reo_params *reo_params)
  1041. {
  1042. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1043. }
  1044. /**
  1045. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1046. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1047. *
  1048. * Return - Pointer to rx_msdu_desc_info structure.
  1049. *
  1050. */
  1051. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1052. {
  1053. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1054. }
  1055. /**
  1056. * hal_rx_link_desc_msdu0_ptr_6750 - Get pointer to rx_msdu details
  1057. * @link_desc - Pointer to link desc
  1058. *
  1059. * Return - Pointer to rx_msdu_details structure
  1060. *
  1061. */
  1062. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1063. {
  1064. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1065. }
  1066. /**
  1067. * hal_rx_msdu_flow_idx_get_6750: API to get flow index
  1068. * from rx_msdu_end TLV
  1069. * @buf: pointer to the start of RX PKT TLV headers
  1070. *
  1071. * Return: flow index value from MSDU END TLV
  1072. */
  1073. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1074. {
  1075. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1076. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1077. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1078. }
  1079. /**
  1080. * hal_rx_msdu_flow_idx_invalid_6750: API to get flow index invalid
  1081. * from rx_msdu_end TLV
  1082. * @buf: pointer to the start of RX PKT TLV headers
  1083. *
  1084. * Return: flow index invalid value from MSDU END TLV
  1085. */
  1086. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1087. {
  1088. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1089. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1090. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1091. }
  1092. /**
  1093. * hal_rx_msdu_flow_idx_timeout_6750: API to get flow index timeout
  1094. * from rx_msdu_end TLV
  1095. * @buf: pointer to the start of RX PKT TLV headers
  1096. *
  1097. * Return: flow index timeout value from MSDU END TLV
  1098. */
  1099. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1100. {
  1101. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1102. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1103. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1104. }
  1105. /**
  1106. * hal_rx_msdu_fse_metadata_get_6750: API to get FSE metadata
  1107. * from rx_msdu_end TLV
  1108. * @buf: pointer to the start of RX PKT TLV headers
  1109. *
  1110. * Return: fse metadata value from MSDU END TLV
  1111. */
  1112. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1113. {
  1114. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1115. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1116. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1117. }
  1118. /**
  1119. * hal_rx_msdu_cce_metadata_get_6750: API to get CCE metadata
  1120. * from rx_msdu_end TLV
  1121. * @buf: pointer to the start of RX PKT TLV headers
  1122. *
  1123. * Return: cce_metadata
  1124. */
  1125. static uint16_t
  1126. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1127. {
  1128. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1129. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1130. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1131. }
  1132. /**
  1133. * hal_rx_msdu_get_flow_params_6750: API to get flow index, flow index invalid
  1134. * and flow index timeout from rx_msdu_end TLV
  1135. * @buf: pointer to the start of RX PKT TLV headers
  1136. * @flow_invalid: pointer to return value of flow_idx_valid
  1137. * @flow_timeout: pointer to return value of flow_idx_timeout
  1138. * @flow_index: pointer to return value of flow_idx
  1139. *
  1140. * Return: none
  1141. */
  1142. static inline void
  1143. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1144. bool *flow_invalid,
  1145. bool *flow_timeout,
  1146. uint32_t *flow_index)
  1147. {
  1148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1149. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1150. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1151. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1152. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1153. }
  1154. /**
  1155. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1156. * @buf: rx_tlv_hdr
  1157. *
  1158. * Return: tcp checksum
  1159. */
  1160. static uint16_t
  1161. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1162. {
  1163. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1164. }
  1165. /**
  1166. * hal_rx_get_rx_sequence_6750(): Function to retrieve rx sequence number
  1167. *
  1168. * @nbuf: Network buffer
  1169. * Returns: rx sequence number
  1170. */
  1171. static
  1172. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1173. {
  1174. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1175. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1176. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1177. }
  1178. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1179. #define CE_WINDOW_REMAP_RANGE 0x37
  1180. #define CMEM_WINDOW_REMAP_RANGE 0x2
  1181. /**
  1182. * hal_get_window_address_6750(): Function to get hp/tp address
  1183. * @hal_soc: Pointer to hal_soc
  1184. * @addr: address offset of register
  1185. *
  1186. * Return: modified address offset of register
  1187. */
  1188. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1189. qdf_iomem_t addr)
  1190. {
  1191. uint32_t offset;
  1192. uint32_t window;
  1193. uint8_t scale;
  1194. offset = addr - hal_soc->dev_base_addr;
  1195. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1196. /* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
  1197. switch (window) {
  1198. case UMAC_WINDOW_REMAP_RANGE:
  1199. scale = 1;
  1200. break;
  1201. case CE_WINDOW_REMAP_RANGE:
  1202. scale = 2;
  1203. break;
  1204. case CMEM_WINDOW_REMAP_RANGE:
  1205. scale = 3;
  1206. break;
  1207. default:
  1208. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1209. "%s: ERROR: Accessing Wrong register\n", __func__);
  1210. qdf_assert_always(0);
  1211. return 0;
  1212. }
  1213. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  1214. (offset & WINDOW_RANGE_MASK);
  1215. }
  1216. /**
  1217. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1218. * checksum
  1219. * @buf: buffer pointer
  1220. *
  1221. * Return: cumulative checksum
  1222. */
  1223. static inline
  1224. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1225. {
  1226. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1227. }
  1228. /**
  1229. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1230. * ip length
  1231. * @buf: buffer pointer
  1232. *
  1233. * Return: cumulative length
  1234. */
  1235. static inline
  1236. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1237. {
  1238. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1239. }
  1240. /**
  1241. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1242. * @buf: buffer
  1243. *
  1244. * Return: udp proto bit
  1245. */
  1246. static inline
  1247. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1248. {
  1249. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1250. }
  1251. /**
  1252. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1253. * continuation
  1254. * @buf: buffer
  1255. *
  1256. * Return: flow agg
  1257. */
  1258. static inline
  1259. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1260. {
  1261. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1262. }
  1263. /**
  1264. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1265. * @buf: buffer
  1266. *
  1267. * Return: flow agg count
  1268. */
  1269. static inline
  1270. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1271. {
  1272. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1273. }
  1274. /**
  1275. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1276. * @buf: buffer
  1277. *
  1278. * Return: fisa timeout
  1279. */
  1280. static inline
  1281. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1282. {
  1283. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1284. }
  1285. /**
  1286. * hal_rx_mpdu_start_tlv_tag_valid_6750 () - API to check if RX_MPDU_START
  1287. * tlv tag is valid
  1288. *
  1289. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1290. *
  1291. * Return: true if RX_MPDU_START is valied, else false.
  1292. */
  1293. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1294. {
  1295. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1296. uint32_t tlv_tag;
  1297. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1298. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1299. }
  1300. /**
  1301. * hal_reo_set_err_dst_remap_6750(): Function to set REO error destination
  1302. * ring remap register
  1303. * @hal_soc: Pointer to hal_soc
  1304. *
  1305. * Return: none.
  1306. */
  1307. static void
  1308. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1309. {
  1310. /*
  1311. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1312. * frame routed to REO2TCL ring.
  1313. */
  1314. uint32_t dst_remap_ix0 =
  1315. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1316. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1317. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1318. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1319. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1320. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1321. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1322. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1323. uint32_t dst_remap_ix1 =
  1324. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1325. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1326. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1327. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1328. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1329. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1330. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1331. HAL_REG_WRITE(hal_soc,
  1332. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1333. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1334. dst_remap_ix0);
  1335. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1336. HAL_REG_READ(
  1337. hal_soc,
  1338. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1339. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1340. HAL_REG_WRITE(hal_soc,
  1341. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1342. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1343. dst_remap_ix1);
  1344. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1345. HAL_REG_READ(
  1346. hal_soc,
  1347. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1348. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1349. }
  1350. /*
  1351. * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
  1352. * @fst: Pointer to the Rx Flow Search Table
  1353. * @table_offset: offset into the table where the flow is to be setup
  1354. * @flow: Flow Parameters
  1355. *
  1356. * Flow table entry fields are updated in host byte order, little endian order.
  1357. *
  1358. * Return: Success/Failure
  1359. */
  1360. static void *
  1361. hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
  1362. uint8_t *rx_flow)
  1363. {
  1364. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1365. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1366. uint8_t *fse;
  1367. bool fse_valid;
  1368. if (table_offset >= fst->max_entries) {
  1369. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1370. "HAL FSE table offset %u exceeds max entries %u",
  1371. table_offset, fst->max_entries);
  1372. return NULL;
  1373. }
  1374. fse = (uint8_t *)fst->base_vaddr +
  1375. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1376. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1377. if (fse_valid) {
  1378. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1379. "HAL FSE %pK already valid", fse);
  1380. return NULL;
  1381. }
  1382. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1383. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1384. (flow->tuple_info.src_ip_127_96));
  1385. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1386. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1387. (flow->tuple_info.src_ip_95_64));
  1388. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1389. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1390. (flow->tuple_info.src_ip_63_32));
  1391. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1392. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1393. (flow->tuple_info.src_ip_31_0));
  1394. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1395. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1396. (flow->tuple_info.dest_ip_127_96));
  1397. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1398. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1399. (flow->tuple_info.dest_ip_95_64));
  1400. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1401. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1402. (flow->tuple_info.dest_ip_63_32));
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1405. (flow->tuple_info.dest_ip_31_0));
  1406. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1409. (flow->tuple_info.dest_port));
  1410. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1411. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1412. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1413. (flow->tuple_info.src_port));
  1414. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1417. flow->tuple_info.l4_protocol);
  1418. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1421. flow->reo_destination_handler);
  1422. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1423. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1424. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1425. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1428. (flow->fse_metadata));
  1429. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1430. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1431. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1432. REO_DESTINATION_INDICATION,
  1433. flow->reo_destination_indication);
  1434. /* Reset all the other fields in FSE */
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1436. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1437. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1438. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1440. return fse;
  1441. }
  1442. /*
  1443. * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
  1444. * @hal_soc: hal_soc reference
  1445. * @cmem_ba: CMEM base address
  1446. * @table_offset: offset into the table where the flow is to be setup
  1447. * @flow: Flow Parameters
  1448. *
  1449. * Return: Success/Failure
  1450. */
  1451. static uint32_t
  1452. hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1453. uint32_t table_offset, uint8_t *rx_flow)
  1454. {
  1455. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1456. uint32_t fse_offset;
  1457. uint32_t value;
  1458. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1459. /* Reset the Valid bit */
  1460. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1461. VALID), 0);
  1462. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1463. (flow->tuple_info.src_ip_127_96));
  1464. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1465. SRC_IP_127_96), value);
  1466. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1467. (flow->tuple_info.src_ip_95_64));
  1468. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1469. SRC_IP_95_64), value);
  1470. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1471. (flow->tuple_info.src_ip_63_32));
  1472. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1473. SRC_IP_63_32), value);
  1474. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1475. (flow->tuple_info.src_ip_31_0));
  1476. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1477. SRC_IP_31_0), value);
  1478. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1479. (flow->tuple_info.dest_ip_127_96));
  1480. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1481. DEST_IP_127_96), value);
  1482. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1483. (flow->tuple_info.dest_ip_95_64));
  1484. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1485. DEST_IP_95_64), value);
  1486. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1487. (flow->tuple_info.dest_ip_63_32));
  1488. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1489. DEST_IP_63_32), value);
  1490. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1491. (flow->tuple_info.dest_ip_31_0));
  1492. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1493. DEST_IP_31_0), value);
  1494. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1495. (flow->tuple_info.dest_port));
  1496. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1497. (flow->tuple_info.src_port));
  1498. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1499. SRC_PORT), value);
  1500. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1501. (flow->fse_metadata));
  1502. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1503. METADATA), value);
  1504. /* Reset all the other fields in FSE */
  1505. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1506. MSDU_COUNT), 0);
  1507. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1508. MSDU_BYTE_COUNT), 0);
  1509. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1510. TIMESTAMP), 0);
  1511. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1512. flow->tuple_info.l4_protocol);
  1513. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1514. flow->reo_destination_handler);
  1515. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1516. REO_DESTINATION_INDICATION,
  1517. flow->reo_destination_indication);
  1518. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1519. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1520. L4_PROTOCOL), value);
  1521. return fse_offset;
  1522. }
  1523. /**
  1524. * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
  1525. * @hal_soc: hal_soc reference
  1526. * @fse_offset: CMEM FSE offset
  1527. *
  1528. * Return: Timestamp
  1529. */
  1530. static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
  1531. uint32_t fse_offset)
  1532. {
  1533. return HAL_CMEM_READ(hal_soc, fse_offset +
  1534. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1535. }
  1536. /**
  1537. * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
  1538. * @hal_soc: hal_soc reference
  1539. * @fse_offset: CMEM FSE offset
  1540. * @fse: referece where FSE will be copied
  1541. * @len: length of FSE
  1542. *
  1543. * Return: If read is succesfull or not
  1544. */
  1545. static void
  1546. hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
  1547. uint32_t *fse, qdf_size_t len)
  1548. {
  1549. int i;
  1550. if (len != HAL_RX_FST_ENTRY_SIZE)
  1551. return;
  1552. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1553. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1554. }
  1555. /**
  1556. * hal_rx_msdu_get_reo_destination_indication_6750: API to get
  1557. * reo_destination_indication from rx_msdu_end TLV
  1558. * @buf: pointer to the start of RX PKT TLV headers
  1559. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1560. *
  1561. * Return: none
  1562. */
  1563. static void
  1564. hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
  1565. uint32_t *reo_destination_indication)
  1566. {
  1567. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1568. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1569. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1570. }
  1571. static
  1572. void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
  1573. uint32_t *remap1, uint32_t *remap2)
  1574. {
  1575. switch (num_rings) {
  1576. case 3:
  1577. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1578. HAL_REO_REMAP_IX2(ring[1], 17) |
  1579. HAL_REO_REMAP_IX2(ring[2], 18) |
  1580. HAL_REO_REMAP_IX2(ring[0], 19) |
  1581. HAL_REO_REMAP_IX2(ring[1], 20) |
  1582. HAL_REO_REMAP_IX2(ring[2], 21) |
  1583. HAL_REO_REMAP_IX2(ring[0], 22) |
  1584. HAL_REO_REMAP_IX2(ring[1], 23);
  1585. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1586. HAL_REO_REMAP_IX3(ring[0], 25) |
  1587. HAL_REO_REMAP_IX3(ring[1], 26) |
  1588. HAL_REO_REMAP_IX3(ring[2], 27) |
  1589. HAL_REO_REMAP_IX3(ring[0], 28) |
  1590. HAL_REO_REMAP_IX3(ring[1], 29) |
  1591. HAL_REO_REMAP_IX3(ring[2], 30) |
  1592. HAL_REO_REMAP_IX3(ring[0], 31);
  1593. break;
  1594. case 4:
  1595. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1596. HAL_REO_REMAP_IX2(ring[1], 17) |
  1597. HAL_REO_REMAP_IX2(ring[2], 18) |
  1598. HAL_REO_REMAP_IX2(ring[3], 19) |
  1599. HAL_REO_REMAP_IX2(ring[0], 20) |
  1600. HAL_REO_REMAP_IX2(ring[1], 21) |
  1601. HAL_REO_REMAP_IX2(ring[2], 22) |
  1602. HAL_REO_REMAP_IX2(ring[3], 23);
  1603. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1604. HAL_REO_REMAP_IX3(ring[1], 25) |
  1605. HAL_REO_REMAP_IX3(ring[2], 26) |
  1606. HAL_REO_REMAP_IX3(ring[3], 27) |
  1607. HAL_REO_REMAP_IX3(ring[0], 28) |
  1608. HAL_REO_REMAP_IX3(ring[1], 29) |
  1609. HAL_REO_REMAP_IX3(ring[2], 30) |
  1610. HAL_REO_REMAP_IX3(ring[3], 31);
  1611. break;
  1612. }
  1613. }
  1614. struct hal_hw_txrx_ops qca6750_hal_hw_txrx_ops = {
  1615. /* init and setup */
  1616. .hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic,
  1617. .hal_srng_src_hw_init = hal_srng_src_hw_init_generic,
  1618. .hal_get_hw_hptp = hal_get_hw_hptp_generic,
  1619. .hal_reo_setup = hal_reo_setup_generic,
  1620. .hal_setup_link_idle_list = hal_setup_link_idle_list_generic,
  1621. .hal_get_window_address = hal_get_window_address_6750,
  1622. .hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750,
  1623. /* tx */
  1624. .hal_tx_desc_set_dscp_tid_table_id =
  1625. hal_tx_desc_set_dscp_tid_table_id_6750,
  1626. .hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750,
  1627. .hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750,
  1628. .hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750,
  1629. .hal_tx_desc_set_buf_addr = hal_tx_desc_set_buf_addr_generic,
  1630. .hal_tx_desc_set_search_type = hal_tx_desc_set_search_type_generic,
  1631. .hal_tx_desc_set_search_index = hal_tx_desc_set_search_index_generic,
  1632. .hal_tx_desc_set_cache_set_num = hal_tx_desc_set_cache_set_num_generic,
  1633. .hal_tx_comp_get_status = hal_tx_comp_get_status_generic,
  1634. .hal_tx_comp_get_release_reason =
  1635. hal_tx_comp_get_release_reason_generic,
  1636. .hal_get_wbm_internal_error = hal_get_wbm_internal_error_generic,
  1637. .hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750,
  1638. .hal_tx_init_cmd_credit_ring = hal_tx_init_cmd_credit_ring_6750,
  1639. /* rx */
  1640. .hal_rx_msdu_start_nss_get = hal_rx_msdu_start_nss_get_6750,
  1641. .hal_rx_mon_hw_desc_get_mpdu_status =
  1642. hal_rx_mon_hw_desc_get_mpdu_status_6750,
  1643. .hal_rx_get_tlv = hal_rx_get_tlv_6750,
  1644. .hal_rx_proc_phyrx_other_receive_info_tlv =
  1645. hal_rx_proc_phyrx_other_receive_info_tlv_6750,
  1646. .hal_rx_dump_msdu_start_tlv = hal_rx_dump_msdu_start_tlv_6750,
  1647. .hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750,
  1648. .hal_get_link_desc_size = hal_get_link_desc_size_6750,
  1649. .hal_rx_mpdu_start_tid_get = hal_rx_mpdu_start_tid_get_6750,
  1650. .hal_rx_msdu_start_reception_type_get =
  1651. hal_rx_msdu_start_reception_type_get_6750,
  1652. .hal_rx_msdu_end_da_idx_get = hal_rx_msdu_end_da_idx_get_6750,
  1653. .hal_rx_msdu_desc_info_get_ptr = hal_rx_msdu_desc_info_get_ptr_6750,
  1654. .hal_rx_link_desc_msdu0_ptr = hal_rx_link_desc_msdu0_ptr_6750,
  1655. .hal_reo_status_get_header = hal_reo_status_get_header_6750,
  1656. .hal_rx_status_get_tlv_info = hal_rx_status_get_tlv_info_generic,
  1657. .hal_rx_wbm_err_info_get = hal_rx_wbm_err_info_get_generic,
  1658. .hal_rx_dump_mpdu_start_tlv = hal_rx_dump_mpdu_start_tlv_generic,
  1659. .hal_tx_set_pcp_tid_map = hal_tx_set_pcp_tid_map_generic,
  1660. .hal_tx_update_pcp_tid_map = hal_tx_update_pcp_tid_generic,
  1661. .hal_tx_set_tidmap_prty = hal_tx_update_tidmap_prty_generic,
  1662. .hal_rx_get_rx_fragment_number = hal_rx_get_rx_fragment_number_6750,
  1663. .hal_rx_msdu_end_da_is_mcbc_get = hal_rx_msdu_end_da_is_mcbc_get_6750,
  1664. .hal_rx_msdu_end_sa_is_valid_get = hal_rx_msdu_end_sa_is_valid_get_6750,
  1665. .hal_rx_msdu_end_sa_idx_get = hal_rx_msdu_end_sa_idx_get_6750,
  1666. .hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_6750,
  1667. .hal_rx_msdu_end_l3_hdr_padding_get =
  1668. hal_rx_msdu_end_l3_hdr_padding_get_6750,
  1669. .hal_rx_encryption_info_valid = hal_rx_encryption_info_valid_6750,
  1670. .hal_rx_print_pn = hal_rx_print_pn_6750,
  1671. .hal_rx_msdu_end_first_msdu_get = hal_rx_msdu_end_first_msdu_get_6750,
  1672. .hal_rx_msdu_end_da_is_valid_get = hal_rx_msdu_end_da_is_valid_get_6750,
  1673. .hal_rx_msdu_end_last_msdu_get = hal_rx_msdu_end_last_msdu_get_6750,
  1674. .hal_rx_get_mpdu_mac_ad4_valid = hal_rx_get_mpdu_mac_ad4_valid_6750,
  1675. .hal_rx_mpdu_start_sw_peer_id_get =
  1676. hal_rx_mpdu_start_sw_peer_id_get_6750,
  1677. .hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750,
  1678. .hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750,
  1679. .hal_rx_get_mpdu_frame_control_valid =
  1680. hal_rx_get_mpdu_frame_control_valid_6750,
  1681. .hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750,
  1682. .hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750,
  1683. .hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750,
  1684. .hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750,
  1685. .hal_rx_get_mpdu_sequence_control_valid =
  1686. hal_rx_get_mpdu_sequence_control_valid_6750,
  1687. .hal_rx_is_unicast = hal_rx_is_unicast_6750,
  1688. .hal_rx_tid_get = hal_rx_tid_get_6750,
  1689. .hal_rx_hw_desc_get_ppduid_get = hal_rx_hw_desc_get_ppduid_get_6750,
  1690. .hal_rx_msdu0_buffer_addr_lsb = hal_rx_msdu0_buffer_addr_lsb_6750,
  1691. .hal_rx_msdu_desc_info_ptr_get = hal_rx_msdu_desc_info_ptr_get_6750,
  1692. .hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750,
  1693. .hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750,
  1694. .hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750,
  1695. .hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750,
  1696. .hal_rx_get_mac_addr2_valid = hal_rx_get_mac_addr2_valid_6750,
  1697. .hal_rx_get_filter_category = hal_rx_get_filter_category_6750,
  1698. .hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750,
  1699. .hal_reo_config = hal_reo_config_6750,
  1700. .hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750,
  1701. .hal_rx_msdu_flow_idx_invalid = hal_rx_msdu_flow_idx_invalid_6750,
  1702. .hal_rx_msdu_flow_idx_timeout = hal_rx_msdu_flow_idx_timeout_6750,
  1703. .hal_rx_msdu_fse_metadata_get = hal_rx_msdu_fse_metadata_get_6750,
  1704. .hal_rx_msdu_cce_metadata_get = hal_rx_msdu_cce_metadata_get_6750,
  1705. .hal_rx_msdu_get_flow_params = hal_rx_msdu_get_flow_params_6750,
  1706. .hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_6750,
  1707. .hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750,
  1708. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1709. defined(WLAN_ENH_CFR_ENABLE)
  1710. .hal_rx_get_bb_info = hal_rx_get_bb_info_6750,
  1711. .hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750,
  1712. #endif
  1713. /* rx - msdu end fast path info fields */
  1714. .hal_rx_msdu_packet_metadata_get =
  1715. hal_rx_msdu_packet_metadata_get_generic,
  1716. .hal_rx_get_fisa_cumulative_l4_checksum =
  1717. hal_rx_get_fisa_cumulative_l4_checksum_6750,
  1718. .hal_rx_get_fisa_cumulative_ip_length =
  1719. hal_rx_get_fisa_cumulative_ip_length_6750,
  1720. .hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750,
  1721. .hal_rx_get_fisa_flow_agg_continuation =
  1722. hal_rx_get_flow_agg_continuation_6750,
  1723. .hal_rx_get_fisa_flow_agg_count = hal_rx_get_flow_agg_count_6750,
  1724. .hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750,
  1725. .hal_rx_mpdu_start_tlv_tag_valid = hal_rx_mpdu_start_tlv_tag_valid_6750,
  1726. /* rx - TLV struct offsets */
  1727. .hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic,
  1728. .hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic,
  1729. .hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic,
  1730. .hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic,
  1731. .hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic,
  1732. #ifndef NO_RX_PKT_HDR_TLV
  1733. .hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic,
  1734. #endif
  1735. .hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750,
  1736. .hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_6750,
  1737. /* CMEM FSE */
  1738. .hal_rx_flow_setup_cmem_fse = hal_rx_flow_setup_cmem_fse_6750,
  1739. .hal_rx_flow_get_cmem_fse_ts = hal_rx_flow_get_cmem_fse_ts_6750,
  1740. .hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750,
  1741. .hal_rx_msdu_get_reo_destination_indication =
  1742. hal_rx_msdu_get_reo_destination_indication_6750,
  1743. };
  1744. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1745. /* TODO: max_rings can populated by querying HW capabilities */
  1746. { /* REO_DST */
  1747. .start_ring_id = HAL_SRNG_REO2SW1,
  1748. .max_rings = 4,
  1749. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1750. .lmac_ring = FALSE,
  1751. .ring_dir = HAL_SRNG_DST_RING,
  1752. .reg_start = {
  1753. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1754. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1755. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1756. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1757. },
  1758. .reg_size = {
  1759. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1760. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1761. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1762. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1763. },
  1764. .max_size =
  1765. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1766. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1767. },
  1768. { /* REO_EXCEPTION */
  1769. /* Designating REO2TCL ring as exception ring. This ring is
  1770. * similar to other REO2SW rings though it is named as REO2TCL.
  1771. * Any of theREO2SW rings can be used as exception ring.
  1772. */
  1773. .start_ring_id = HAL_SRNG_REO2TCL,
  1774. .max_rings = 1,
  1775. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1776. .lmac_ring = FALSE,
  1777. .ring_dir = HAL_SRNG_DST_RING,
  1778. .reg_start = {
  1779. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1780. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1781. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1782. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1783. },
  1784. /* Single ring - provide ring size if multiple rings of this
  1785. * type are supported
  1786. */
  1787. .reg_size = {},
  1788. .max_size =
  1789. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1790. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1791. },
  1792. { /* REO_REINJECT */
  1793. .start_ring_id = HAL_SRNG_SW2REO,
  1794. .max_rings = 1,
  1795. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1796. .lmac_ring = FALSE,
  1797. .ring_dir = HAL_SRNG_SRC_RING,
  1798. .reg_start = {
  1799. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1800. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1801. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1802. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1803. },
  1804. /* Single ring - provide ring size if multiple rings of this
  1805. * type are supported
  1806. */
  1807. .reg_size = {},
  1808. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1809. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1810. },
  1811. { /* REO_CMD */
  1812. .start_ring_id = HAL_SRNG_REO_CMD,
  1813. .max_rings = 1,
  1814. .entry_size = (sizeof(struct tlv_32_hdr) +
  1815. sizeof(struct reo_get_queue_stats)) >> 2,
  1816. .lmac_ring = FALSE,
  1817. .ring_dir = HAL_SRNG_SRC_RING,
  1818. .reg_start = {
  1819. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1820. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1821. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1822. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1823. },
  1824. /* Single ring - provide ring size if multiple rings of this
  1825. * type are supported
  1826. */
  1827. .reg_size = {},
  1828. .max_size =
  1829. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1830. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1831. },
  1832. { /* REO_STATUS */
  1833. .start_ring_id = HAL_SRNG_REO_STATUS,
  1834. .max_rings = 1,
  1835. .entry_size = (sizeof(struct tlv_32_hdr) +
  1836. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1837. .lmac_ring = FALSE,
  1838. .ring_dir = HAL_SRNG_DST_RING,
  1839. .reg_start = {
  1840. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1841. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1842. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1843. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1844. },
  1845. /* Single ring - provide ring size if multiple rings of this
  1846. * type are supported
  1847. */
  1848. .reg_size = {},
  1849. .max_size =
  1850. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1851. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1852. },
  1853. { /* TCL_DATA */
  1854. .start_ring_id = HAL_SRNG_SW2TCL1,
  1855. .max_rings = 3,
  1856. .entry_size = (sizeof(struct tlv_32_hdr) +
  1857. sizeof(struct tcl_data_cmd)) >> 2,
  1858. .lmac_ring = FALSE,
  1859. .ring_dir = HAL_SRNG_SRC_RING,
  1860. .reg_start = {
  1861. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1862. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1863. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1864. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1865. },
  1866. .reg_size = {
  1867. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1868. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1869. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1870. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1871. },
  1872. .max_size =
  1873. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1874. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1875. },
  1876. { /* TCL_CMD */
  1877. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1878. .max_rings = 1,
  1879. .entry_size = (sizeof(struct tlv_32_hdr) +
  1880. sizeof(struct tcl_gse_cmd)) >> 2,
  1881. .lmac_ring = FALSE,
  1882. .ring_dir = HAL_SRNG_SRC_RING,
  1883. .reg_start = {
  1884. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1885. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1886. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1887. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1888. },
  1889. /* Single ring - provide ring size if multiple rings of this
  1890. * type are supported
  1891. */
  1892. .reg_size = {},
  1893. .max_size =
  1894. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1895. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1896. },
  1897. { /* TCL_STATUS */
  1898. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1899. .max_rings = 1,
  1900. .entry_size = (sizeof(struct tlv_32_hdr) +
  1901. sizeof(struct tcl_status_ring)) >> 2,
  1902. .lmac_ring = FALSE,
  1903. .ring_dir = HAL_SRNG_DST_RING,
  1904. .reg_start = {
  1905. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1906. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1907. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1908. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1909. },
  1910. /* Single ring - provide ring size if multiple rings of this
  1911. * type are supported
  1912. */
  1913. .reg_size = {},
  1914. .max_size =
  1915. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1916. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1917. },
  1918. { /* CE_SRC */
  1919. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1920. .max_rings = 12,
  1921. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1922. .lmac_ring = FALSE,
  1923. .ring_dir = HAL_SRNG_SRC_RING,
  1924. .reg_start = {
  1925. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1926. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1927. },
  1928. .reg_size = {
  1929. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1930. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1931. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1932. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1933. },
  1934. .max_size =
  1935. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1936. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1937. },
  1938. { /* CE_DST */
  1939. .start_ring_id = HAL_SRNG_CE_0_DST,
  1940. .max_rings = 12,
  1941. .entry_size = 8 >> 2,
  1942. /*TODO: entry_size above should actually be
  1943. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1944. * of struct ce_dst_desc in HW header files
  1945. */
  1946. .lmac_ring = FALSE,
  1947. .ring_dir = HAL_SRNG_SRC_RING,
  1948. .reg_start = {
  1949. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1950. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1951. },
  1952. .reg_size = {
  1953. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1954. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1955. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1956. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1957. },
  1958. .max_size =
  1959. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1960. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1961. },
  1962. { /* CE_DST_STATUS */
  1963. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1964. .max_rings = 12,
  1965. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1966. .lmac_ring = FALSE,
  1967. .ring_dir = HAL_SRNG_DST_RING,
  1968. .reg_start = {
  1969. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1970. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1971. },
  1972. /* TODO: check destination status ring registers */
  1973. .reg_size = {
  1974. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1975. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1976. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1977. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1978. },
  1979. .max_size =
  1980. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1981. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1982. },
  1983. { /* WBM_IDLE_LINK */
  1984. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1985. .max_rings = 1,
  1986. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1987. .lmac_ring = FALSE,
  1988. .ring_dir = HAL_SRNG_SRC_RING,
  1989. .reg_start = {
  1990. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1991. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1992. },
  1993. /* Single ring - provide ring size if multiple rings of this
  1994. * type are supported
  1995. */
  1996. .reg_size = {},
  1997. .max_size =
  1998. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1999. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2000. },
  2001. { /* SW2WBM_RELEASE */
  2002. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2003. .max_rings = 1,
  2004. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2005. .lmac_ring = FALSE,
  2006. .ring_dir = HAL_SRNG_SRC_RING,
  2007. .reg_start = {
  2008. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2009. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2010. },
  2011. /* Single ring - provide ring size if multiple rings of this
  2012. * type are supported
  2013. */
  2014. .reg_size = {},
  2015. .max_size =
  2016. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2017. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2018. },
  2019. { /* WBM2SW_RELEASE */
  2020. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2021. .max_rings = 4,
  2022. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2023. .lmac_ring = FALSE,
  2024. .ring_dir = HAL_SRNG_DST_RING,
  2025. .reg_start = {
  2026. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2027. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2028. },
  2029. .reg_size = {
  2030. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2031. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2032. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2033. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2034. },
  2035. .max_size =
  2036. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2037. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2038. },
  2039. { /* RXDMA_BUF */
  2040. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2041. #ifdef IPA_OFFLOAD
  2042. .max_rings = 3,
  2043. #else
  2044. .max_rings = 2,
  2045. #endif
  2046. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2047. .lmac_ring = TRUE,
  2048. .ring_dir = HAL_SRNG_SRC_RING,
  2049. /* reg_start is not set because LMAC rings are not accessed
  2050. * from host
  2051. */
  2052. .reg_start = {},
  2053. .reg_size = {},
  2054. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2055. },
  2056. { /* RXDMA_DST */
  2057. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2058. .max_rings = 1,
  2059. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2060. .lmac_ring = TRUE,
  2061. .ring_dir = HAL_SRNG_DST_RING,
  2062. /* reg_start is not set because LMAC rings are not accessed
  2063. * from host
  2064. */
  2065. .reg_start = {},
  2066. .reg_size = {},
  2067. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2068. },
  2069. { /* RXDMA_MONITOR_BUF */
  2070. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2071. .max_rings = 1,
  2072. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2073. .lmac_ring = TRUE,
  2074. .ring_dir = HAL_SRNG_SRC_RING,
  2075. /* reg_start is not set because LMAC rings are not accessed
  2076. * from host
  2077. */
  2078. .reg_start = {},
  2079. .reg_size = {},
  2080. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2081. },
  2082. { /* RXDMA_MONITOR_STATUS */
  2083. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2084. .max_rings = 1,
  2085. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2086. .lmac_ring = TRUE,
  2087. .ring_dir = HAL_SRNG_SRC_RING,
  2088. /* reg_start is not set because LMAC rings are not accessed
  2089. * from host
  2090. */
  2091. .reg_start = {},
  2092. .reg_size = {},
  2093. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2094. },
  2095. { /* RXDMA_MONITOR_DST */
  2096. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2097. .max_rings = 1,
  2098. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2099. .lmac_ring = TRUE,
  2100. .ring_dir = HAL_SRNG_DST_RING,
  2101. /* reg_start is not set because LMAC rings are not accessed
  2102. * from host
  2103. */
  2104. .reg_start = {},
  2105. .reg_size = {},
  2106. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2107. },
  2108. { /* RXDMA_MONITOR_DESC */
  2109. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2110. .max_rings = 1,
  2111. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2112. .lmac_ring = TRUE,
  2113. .ring_dir = HAL_SRNG_SRC_RING,
  2114. /* reg_start is not set because LMAC rings are not accessed
  2115. * from host
  2116. */
  2117. .reg_start = {},
  2118. .reg_size = {},
  2119. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2120. },
  2121. { /* DIR_BUF_RX_DMA_SRC */
  2122. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2123. /*
  2124. * one ring is for spectral scan
  2125. * the other is for cfr
  2126. */
  2127. .max_rings = 2,
  2128. .entry_size = 2,
  2129. .lmac_ring = TRUE,
  2130. .ring_dir = HAL_SRNG_SRC_RING,
  2131. /* reg_start is not set because LMAC rings are not accessed
  2132. * from host
  2133. */
  2134. .reg_start = {},
  2135. .reg_size = {},
  2136. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2137. },
  2138. #ifdef WLAN_FEATURE_CIF_CFR
  2139. { /* WIFI_POS_SRC */
  2140. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2141. .max_rings = 1,
  2142. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2143. .lmac_ring = TRUE,
  2144. .ring_dir = HAL_SRNG_SRC_RING,
  2145. /* reg_start is not set because LMAC rings are not accessed
  2146. * from host
  2147. */
  2148. .reg_start = {},
  2149. .reg_size = {},
  2150. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2151. },
  2152. #endif
  2153. };
  2154. int32_t hal_hw_reg_offset_qca6750[] = {
  2155. /* dst */
  2156. REG_OFFSET(DST, HP),
  2157. REG_OFFSET(DST, TP),
  2158. REG_OFFSET(DST, ID),
  2159. REG_OFFSET(DST, MISC),
  2160. REG_OFFSET(DST, HP_ADDR_LSB),
  2161. REG_OFFSET(DST, HP_ADDR_MSB),
  2162. REG_OFFSET(DST, MSI1_BASE_LSB),
  2163. REG_OFFSET(DST, MSI1_BASE_MSB),
  2164. REG_OFFSET(DST, MSI1_DATA),
  2165. REG_OFFSET(DST, BASE_LSB),
  2166. REG_OFFSET(DST, BASE_MSB),
  2167. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2168. /* src */
  2169. REG_OFFSET(SRC, HP),
  2170. REG_OFFSET(SRC, TP),
  2171. REG_OFFSET(SRC, ID),
  2172. REG_OFFSET(SRC, MISC),
  2173. REG_OFFSET(SRC, TP_ADDR_LSB),
  2174. REG_OFFSET(SRC, TP_ADDR_MSB),
  2175. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2176. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2177. REG_OFFSET(SRC, MSI1_DATA),
  2178. REG_OFFSET(SRC, BASE_LSB),
  2179. REG_OFFSET(SRC, BASE_MSB),
  2180. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2181. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2182. };
  2183. /**
  2184. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  2185. * offset and srng table
  2186. */
  2187. void hal_qca6750_attach(struct hal_soc *hal_soc)
  2188. {
  2189. hal_soc->hw_srng_table = hw_srng_table_6750;
  2190. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6750;
  2191. hal_soc->ops = &qca6750_hal_hw_txrx_ops;
  2192. }