hal_6490.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  36. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  37. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  38. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  39. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  43. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  45. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  46. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  60. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  61. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  62. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  63. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  64. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  65. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  70. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  71. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  72. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  76. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  80. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  81. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  82. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  86. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  90. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  94. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  98. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  101. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  102. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  107. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  108. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  109. #include "hal_6490_tx.h"
  110. #include "hal_6490_rx.h"
  111. #include <hal_generic_api.h>
  112. #include <hal_wbm.h>
  113. /*
  114. * hal_rx_msdu_start_nss_get_6490(): API to get the NSS
  115. * Interval from rx_msdu_start
  116. *
  117. * @buf: pointer to the start of RX PKT TLV header
  118. * Return: uint32_t(nss)
  119. */
  120. static uint32_t
  121. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  122. {
  123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  124. struct rx_msdu_start *msdu_start =
  125. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  126. uint8_t mimo_ss_bitmap;
  127. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  128. return qdf_get_hweight8(mimo_ss_bitmap);
  129. }
  130. /**
  131. * hal_rx_mon_hw_desc_get_mpdu_status_6490(): Retrieve MPDU status
  132. *
  133. * @ hw_desc_addr: Start address of Rx HW TLVs
  134. * @ rs: Status for monitor mode
  135. *
  136. * Return: void
  137. */
  138. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  139. struct mon_rx_status *rs)
  140. {
  141. struct rx_msdu_start *rx_msdu_start;
  142. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  143. uint32_t reg_value;
  144. const uint32_t sgi_hw_to_cdp[] = {
  145. CDP_SGI_0_8_US,
  146. CDP_SGI_0_4_US,
  147. CDP_SGI_1_6_US,
  148. CDP_SGI_3_2_US,
  149. };
  150. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  151. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  152. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  153. RX_MSDU_START_5, USER_RSSI);
  154. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  155. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  156. rs->sgi = sgi_hw_to_cdp[reg_value];
  157. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  158. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  159. /* TODO: rs->beamformed should be set for SU beamforming also */
  160. }
  161. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  162. static uint32_t hal_get_link_desc_size_6490(void)
  163. {
  164. return LINK_DESC_SIZE;
  165. }
  166. /*
  167. * hal_rx_get_tlv_6490(): API to get the tlv
  168. *
  169. * @rx_tlv: TLV data extracted from the rx packet
  170. * Return: uint8_t
  171. */
  172. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  173. {
  174. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  175. }
  176. /**
  177. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  178. * - process other receive info TLV
  179. * @rx_tlv_hdr: pointer to TLV header
  180. * @ppdu_info: pointer to ppdu_info
  181. *
  182. * Return: None
  183. */
  184. static
  185. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  186. void *ppdu_info_handle)
  187. {
  188. uint32_t tlv_tag, tlv_len;
  189. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  190. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  191. void *other_tlv_hdr = NULL;
  192. void *other_tlv = NULL;
  193. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  194. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  195. temp_len = 0;
  196. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  197. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  198. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  199. temp_len += other_tlv_len;
  200. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  201. switch (other_tlv_tag) {
  202. default:
  203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  204. "%s unhandled TLV type: %d, TLV len:%d",
  205. __func__, other_tlv_tag, other_tlv_len);
  206. break;
  207. }
  208. }
  209. /**
  210. * hal_rx_dump_msdu_start_tlv_6490() : dump RX msdu_start TLV in structured
  211. * human readable format.
  212. * @ msdu_start: pointer the msdu_start TLV in pkt.
  213. * @ dbg_level: log level.
  214. *
  215. * Return: void
  216. */
  217. static void hal_rx_dump_msdu_start_tlv_6490(void *msdustart, uint8_t dbg_level)
  218. {
  219. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  220. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  221. "rx_msdu_start tlv (1/2) - "
  222. "rxpcu_mpdu_filter_in_category: %x "
  223. "sw_frame_group_id: %x "
  224. "phy_ppdu_id: %x "
  225. "msdu_length: %x "
  226. "ipsec_esp: %x "
  227. "l3_offset: %x "
  228. "ipsec_ah: %x "
  229. "l4_offset: %x "
  230. "msdu_number: %x "
  231. "decap_format: %x "
  232. "ipv4_proto: %x "
  233. "ipv6_proto: %x "
  234. "tcp_proto: %x "
  235. "udp_proto: %x "
  236. "ip_frag: %x "
  237. "tcp_only_ack: %x "
  238. "da_is_bcast_mcast: %x "
  239. "ip4_protocol_ip6_next_header: %x "
  240. "toeplitz_hash_2_or_4: %x "
  241. "flow_id_toeplitz: %x "
  242. "user_rssi: %x "
  243. "pkt_type: %x "
  244. "stbc: %x "
  245. "sgi: %x "
  246. "rate_mcs: %x "
  247. "receive_bandwidth: %x "
  248. "reception_type: %x "
  249. "ppdu_start_timestamp: %u ",
  250. msdu_start->rxpcu_mpdu_filter_in_category,
  251. msdu_start->sw_frame_group_id,
  252. msdu_start->phy_ppdu_id,
  253. msdu_start->msdu_length,
  254. msdu_start->ipsec_esp,
  255. msdu_start->l3_offset,
  256. msdu_start->ipsec_ah,
  257. msdu_start->l4_offset,
  258. msdu_start->msdu_number,
  259. msdu_start->decap_format,
  260. msdu_start->ipv4_proto,
  261. msdu_start->ipv6_proto,
  262. msdu_start->tcp_proto,
  263. msdu_start->udp_proto,
  264. msdu_start->ip_frag,
  265. msdu_start->tcp_only_ack,
  266. msdu_start->da_is_bcast_mcast,
  267. msdu_start->ip4_protocol_ip6_next_header,
  268. msdu_start->toeplitz_hash_2_or_4,
  269. msdu_start->flow_id_toeplitz,
  270. msdu_start->user_rssi,
  271. msdu_start->pkt_type,
  272. msdu_start->stbc,
  273. msdu_start->sgi,
  274. msdu_start->rate_mcs,
  275. msdu_start->receive_bandwidth,
  276. msdu_start->reception_type,
  277. msdu_start->ppdu_start_timestamp);
  278. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  279. "rx_msdu_start tlv (2/2) - "
  280. "sw_phy_meta_data: %x ",
  281. msdu_start->sw_phy_meta_data);
  282. }
  283. /**
  284. * hal_rx_dump_msdu_end_tlv_6490: dump RX msdu_end TLV in structured
  285. * human readable format.
  286. * @ msdu_end: pointer the msdu_end TLV in pkt.
  287. * @ dbg_level: log level.
  288. *
  289. * Return: void
  290. */
  291. static void hal_rx_dump_msdu_end_tlv_6490(void *msduend,
  292. uint8_t dbg_level)
  293. {
  294. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  295. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  296. "rx_msdu_end tlv (1/3) - "
  297. "rxpcu_mpdu_filter_in_category: %x "
  298. "sw_frame_group_id: %x "
  299. "phy_ppdu_id: %x "
  300. "ip_hdr_chksum: %x "
  301. "tcp_udp_chksum: %x "
  302. "key_id_octet: %x "
  303. "cce_super_rule: %x "
  304. "cce_classify_not_done_truncat: %x "
  305. "cce_classify_not_done_cce_dis: %x "
  306. "ext_wapi_pn_63_48: %x "
  307. "ext_wapi_pn_95_64: %x "
  308. "ext_wapi_pn_127_96: %x "
  309. "reported_mpdu_length: %x "
  310. "first_msdu: %x "
  311. "last_msdu: %x "
  312. "sa_idx_timeout: %x "
  313. "da_idx_timeout: %x "
  314. "msdu_limit_error: %x "
  315. "flow_idx_timeout: %x "
  316. "flow_idx_invalid: %x "
  317. "wifi_parser_error: %x "
  318. "amsdu_parser_error: %x",
  319. msdu_end->rxpcu_mpdu_filter_in_category,
  320. msdu_end->sw_frame_group_id,
  321. msdu_end->phy_ppdu_id,
  322. msdu_end->ip_hdr_chksum,
  323. msdu_end->tcp_udp_chksum,
  324. msdu_end->key_id_octet,
  325. msdu_end->cce_super_rule,
  326. msdu_end->cce_classify_not_done_truncate,
  327. msdu_end->cce_classify_not_done_cce_dis,
  328. msdu_end->ext_wapi_pn_63_48,
  329. msdu_end->ext_wapi_pn_95_64,
  330. msdu_end->ext_wapi_pn_127_96,
  331. msdu_end->reported_mpdu_length,
  332. msdu_end->first_msdu,
  333. msdu_end->last_msdu,
  334. msdu_end->sa_idx_timeout,
  335. msdu_end->da_idx_timeout,
  336. msdu_end->msdu_limit_error,
  337. msdu_end->flow_idx_timeout,
  338. msdu_end->flow_idx_invalid,
  339. msdu_end->wifi_parser_error,
  340. msdu_end->amsdu_parser_error);
  341. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  342. "rx_msdu_end tlv (2/3)- "
  343. "sa_is_valid: %x "
  344. "da_is_valid: %x "
  345. "da_is_mcbc: %x "
  346. "l3_header_padding: %x "
  347. "ipv6_options_crc: %x "
  348. "tcp_seq_number: %x "
  349. "tcp_ack_number: %x "
  350. "tcp_flag: %x "
  351. "lro_eligible: %x "
  352. "window_size: %x "
  353. "da_offset: %x "
  354. "sa_offset: %x "
  355. "da_offset_valid: %x "
  356. "sa_offset_valid: %x "
  357. "rule_indication_31_0: %x "
  358. "rule_indication_63_32: %x "
  359. "sa_idx: %x "
  360. "da_idx: %x "
  361. "msdu_drop: %x "
  362. "reo_destination_indication: %x "
  363. "flow_idx: %x "
  364. "fse_metadata: %x "
  365. "cce_metadata: %x "
  366. "sa_sw_peer_id: %x ",
  367. msdu_end->sa_is_valid,
  368. msdu_end->da_is_valid,
  369. msdu_end->da_is_mcbc,
  370. msdu_end->l3_header_padding,
  371. msdu_end->ipv6_options_crc,
  372. msdu_end->tcp_seq_number,
  373. msdu_end->tcp_ack_number,
  374. msdu_end->tcp_flag,
  375. msdu_end->lro_eligible,
  376. msdu_end->window_size,
  377. msdu_end->da_offset,
  378. msdu_end->sa_offset,
  379. msdu_end->da_offset_valid,
  380. msdu_end->sa_offset_valid,
  381. msdu_end->rule_indication_31_0,
  382. msdu_end->rule_indication_63_32,
  383. msdu_end->sa_idx,
  384. msdu_end->da_idx_or_sw_peer_id,
  385. msdu_end->msdu_drop,
  386. msdu_end->reo_destination_indication,
  387. msdu_end->flow_idx,
  388. msdu_end->fse_metadata,
  389. msdu_end->cce_metadata,
  390. msdu_end->sa_sw_peer_id);
  391. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  392. "rx_msdu_end tlv (3/3)"
  393. "aggregation_count %x "
  394. "flow_aggregation_continuation %x "
  395. "fisa_timeout %x "
  396. "cumulative_l4_checksum %x "
  397. "cumulative_ip_length %x",
  398. msdu_end->aggregation_count,
  399. msdu_end->flow_aggregation_continuation,
  400. msdu_end->fisa_timeout,
  401. msdu_end->cumulative_l4_checksum,
  402. msdu_end->cumulative_ip_length);
  403. }
  404. /*
  405. * Get tid from RX_MPDU_START
  406. */
  407. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  408. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  409. RX_MPDU_INFO_7_TID_OFFSET)), \
  410. RX_MPDU_INFO_7_TID_MASK, \
  411. RX_MPDU_INFO_7_TID_LSB))
  412. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  413. {
  414. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  415. struct rx_mpdu_start *mpdu_start =
  416. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  417. uint32_t tid;
  418. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  419. return tid;
  420. }
  421. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  422. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  423. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  424. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  425. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  426. /*
  427. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  428. * Interval from rx_msdu_start
  429. *
  430. * @buf: pointer to the start of RX PKT TLV header
  431. * Return: uint32_t(reception_type)
  432. */
  433. static
  434. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  435. {
  436. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  437. struct rx_msdu_start *msdu_start =
  438. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  439. uint32_t reception_type;
  440. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  441. return reception_type;
  442. }
  443. /**
  444. * hal_rx_msdu_end_da_idx_get_6490: API to get da_idx
  445. * from rx_msdu_end TLV
  446. *
  447. * @ buf: pointer to the start of RX PKT TLV headers
  448. * Return: da index
  449. */
  450. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  451. {
  452. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  453. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  454. uint16_t da_idx;
  455. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  456. return da_idx;
  457. }
  458. /**
  459. * hal_rx_get_rx_fragment_number_6490(): Function to retrieve rx fragment number
  460. *
  461. * @nbuf: Network buffer
  462. * Returns: rx fragment number
  463. */
  464. static
  465. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  466. {
  467. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  468. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  469. /* Return first 4 bits as fragment number */
  470. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  471. DOT11_SEQ_FRAG_MASK);
  472. }
  473. /**
  474. * hal_rx_msdu_end_da_is_mcbc_get_6490(): API to check if pkt is MCBC
  475. * from rx_msdu_end TLV
  476. *
  477. * @ buf: pointer to the start of RX PKT TLV headers
  478. * Return: da_is_mcbc
  479. */
  480. static uint8_t
  481. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  482. {
  483. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  484. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  485. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  486. }
  487. /**
  488. * hal_rx_msdu_end_sa_is_valid_get_6490(): API to get_6490 the
  489. * sa_is_valid bit from rx_msdu_end TLV
  490. *
  491. * @ buf: pointer to the start of RX PKT TLV headers
  492. * Return: sa_is_valid bit
  493. */
  494. static uint8_t
  495. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  496. {
  497. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  498. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  499. uint8_t sa_is_valid;
  500. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  501. return sa_is_valid;
  502. }
  503. /**
  504. * hal_rx_msdu_end_sa_idx_get_6490(): API to get_6490 the
  505. * sa_idx from rx_msdu_end TLV
  506. *
  507. * @ buf: pointer to the start of RX PKT TLV headers
  508. * Return: sa_idx (SA AST index)
  509. */
  510. static
  511. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  512. {
  513. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  514. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  515. uint16_t sa_idx;
  516. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  517. return sa_idx;
  518. }
  519. /**
  520. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  521. *
  522. * @hal_soc_hdl: hal_soc handle
  523. * @hw_desc_addr: hardware descriptor address
  524. *
  525. * Return: 0 - success/ non-zero failure
  526. */
  527. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  528. {
  529. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  530. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  531. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  532. }
  533. /**
  534. * hal_rx_msdu_end_l3_hdr_padding_get_6490(): API to get_6490 the
  535. * l3_header padding from rx_msdu_end TLV
  536. *
  537. * @ buf: pointer to the start of RX PKT TLV headers
  538. * Return: number of l3 header padding bytes
  539. */
  540. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  541. {
  542. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  543. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  544. uint32_t l3_header_padding;
  545. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  546. return l3_header_padding;
  547. }
  548. /*
  549. * @ hal_rx_encryption_info_valid_6490: Returns encryption type.
  550. *
  551. * @ buf: rx_tlv_hdr of the received packet
  552. * @ Return: encryption type
  553. */
  554. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  555. {
  556. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  557. struct rx_mpdu_start *mpdu_start =
  558. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  559. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  560. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  561. return encryption_info;
  562. }
  563. /*
  564. * @ hal_rx_print_pn_6490: Prints the PN of rx packet.
  565. *
  566. * @ buf: rx_tlv_hdr of the received packet
  567. * @ Return: void
  568. */
  569. static void hal_rx_print_pn_6490(uint8_t *buf)
  570. {
  571. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  572. struct rx_mpdu_start *mpdu_start =
  573. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  574. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  575. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  576. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  577. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  578. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  579. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  580. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  581. }
  582. /**
  583. * hal_rx_msdu_end_first_msdu_get_6490: API to get first msdu status
  584. * from rx_msdu_end TLV
  585. *
  586. * @ buf: pointer to the start of RX PKT TLV headers
  587. * Return: first_msdu
  588. */
  589. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  590. {
  591. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  592. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  593. uint8_t first_msdu;
  594. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  595. return first_msdu;
  596. }
  597. /**
  598. * hal_rx_msdu_end_da_is_valid_get_6490: API to check if da is valid
  599. * from rx_msdu_end TLV
  600. *
  601. * @ buf: pointer to the start of RX PKT TLV headers
  602. * Return: da_is_valid
  603. */
  604. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  605. {
  606. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  607. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  608. uint8_t da_is_valid;
  609. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  610. return da_is_valid;
  611. }
  612. /**
  613. * hal_rx_msdu_end_last_msdu_get_6490: API to get last msdu status
  614. * from rx_msdu_end TLV
  615. *
  616. * @ buf: pointer to the start of RX PKT TLV headers
  617. * Return: last_msdu
  618. */
  619. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  623. uint8_t last_msdu;
  624. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  625. return last_msdu;
  626. }
  627. /*
  628. * hal_rx_get_mpdu_mac_ad4_valid_6490(): Retrieves if mpdu 4th addr is valid
  629. *
  630. * @nbuf: Network buffer
  631. * Returns: value of mpdu 4th address valid field
  632. */
  633. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  634. {
  635. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  636. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  637. bool ad4_valid = 0;
  638. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  639. return ad4_valid;
  640. }
  641. /**
  642. * hal_rx_mpdu_start_sw_peer_id_get_6490: Retrieve sw peer_id
  643. * @buf: network buffer
  644. *
  645. * Return: sw peer_id
  646. */
  647. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  648. {
  649. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  650. struct rx_mpdu_start *mpdu_start =
  651. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  652. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  653. &mpdu_start->rx_mpdu_info_details);
  654. }
  655. /**
  656. * hal_rx_mpdu_get_to_ds_6490(): API to get the tods info
  657. * from rx_mpdu_start
  658. *
  659. * @buf: pointer to the start of RX PKT TLV header
  660. * Return: uint32_t(to_ds)
  661. */
  662. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  663. {
  664. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  665. struct rx_mpdu_start *mpdu_start =
  666. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  667. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  668. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  669. }
  670. /*
  671. * hal_rx_mpdu_get_fr_ds_6490(): API to get the from ds info
  672. * from rx_mpdu_start
  673. *
  674. * @buf: pointer to the start of RX PKT TLV header
  675. * Return: uint32_t(fr_ds)
  676. */
  677. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  678. {
  679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  680. struct rx_mpdu_start *mpdu_start =
  681. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  682. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  683. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  684. }
  685. /*
  686. * hal_rx_get_mpdu_frame_control_valid_6490(): Retrieves mpdu
  687. * frame control valid
  688. *
  689. * @nbuf: Network buffer
  690. * Returns: value of frame control valid field
  691. */
  692. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  693. {
  694. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  695. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  696. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  697. }
  698. /*
  699. * hal_rx_mpdu_get_addr1_6490(): API to check get address1 of the mpdu
  700. *
  701. * @buf: pointer to the start of RX PKT TLV headera
  702. * @mac_addr: pointer to mac address
  703. * Return: success/failure
  704. */
  705. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  706. {
  707. struct __attribute__((__packed__)) hal_addr1 {
  708. uint32_t ad1_31_0;
  709. uint16_t ad1_47_32;
  710. };
  711. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  712. struct rx_mpdu_start *mpdu_start =
  713. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  714. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  715. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  716. uint32_t mac_addr_ad1_valid;
  717. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  718. if (mac_addr_ad1_valid) {
  719. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  720. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  721. return QDF_STATUS_SUCCESS;
  722. }
  723. return QDF_STATUS_E_FAILURE;
  724. }
  725. /*
  726. * hal_rx_mpdu_get_addr2_6490(): API to check get address2 of the mpdu
  727. * in the packet
  728. *
  729. * @buf: pointer to the start of RX PKT TLV header
  730. * @mac_addr: pointer to mac address
  731. * Return: success/failure
  732. */
  733. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  734. uint8_t *mac_addr)
  735. {
  736. struct __attribute__((__packed__)) hal_addr2 {
  737. uint16_t ad2_15_0;
  738. uint32_t ad2_47_16;
  739. };
  740. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  741. struct rx_mpdu_start *mpdu_start =
  742. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  743. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  744. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  745. uint32_t mac_addr_ad2_valid;
  746. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  747. if (mac_addr_ad2_valid) {
  748. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  749. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  750. return QDF_STATUS_SUCCESS;
  751. }
  752. return QDF_STATUS_E_FAILURE;
  753. }
  754. /*
  755. * hal_rx_mpdu_get_addr3_6490(): API to get address3 of the mpdu
  756. * in the packet
  757. *
  758. * @buf: pointer to the start of RX PKT TLV header
  759. * @mac_addr: pointer to mac address
  760. * Return: success/failure
  761. */
  762. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  763. {
  764. struct __attribute__((__packed__)) hal_addr3 {
  765. uint32_t ad3_31_0;
  766. uint16_t ad3_47_32;
  767. };
  768. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  769. struct rx_mpdu_start *mpdu_start =
  770. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  771. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  772. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  773. uint32_t mac_addr_ad3_valid;
  774. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  775. if (mac_addr_ad3_valid) {
  776. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  777. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  778. return QDF_STATUS_SUCCESS;
  779. }
  780. return QDF_STATUS_E_FAILURE;
  781. }
  782. /*
  783. * hal_rx_mpdu_get_addr4_6490(): API to get address4 of the mpdu
  784. * in the packet
  785. *
  786. * @buf: pointer to the start of RX PKT TLV header
  787. * @mac_addr: pointer to mac address
  788. * Return: success/failure
  789. */
  790. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  791. {
  792. struct __attribute__((__packed__)) hal_addr4 {
  793. uint32_t ad4_31_0;
  794. uint16_t ad4_47_32;
  795. };
  796. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  797. struct rx_mpdu_start *mpdu_start =
  798. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  799. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  800. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  801. uint32_t mac_addr_ad4_valid;
  802. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  803. if (mac_addr_ad4_valid) {
  804. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  805. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  806. return QDF_STATUS_SUCCESS;
  807. }
  808. return QDF_STATUS_E_FAILURE;
  809. }
  810. /*
  811. * hal_rx_get_mpdu_sequence_control_valid_6490(): Get mpdu
  812. * sequence control valid
  813. *
  814. * @nbuf: Network buffer
  815. * Returns: value of sequence control valid field
  816. */
  817. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  818. {
  819. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  820. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  821. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  822. }
  823. /**
  824. * hal_rx_is_unicast_6490: check packet is unicast frame or not.
  825. *
  826. * @ buf: pointer to rx pkt TLV.
  827. *
  828. * Return: true on unicast.
  829. */
  830. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  831. {
  832. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  833. struct rx_mpdu_start *mpdu_start =
  834. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  835. uint32_t grp_id;
  836. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  837. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  838. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  839. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  840. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  841. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  842. }
  843. /**
  844. * hal_rx_tid_get_6490: get tid based on qos control valid.
  845. * @hal_soc_hdl: hal_soc handle
  846. * @ buf: pointer to rx pkt TLV.
  847. *
  848. * Return: tid
  849. */
  850. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  851. {
  852. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  853. struct rx_mpdu_start *mpdu_start =
  854. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  855. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  856. uint8_t qos_control_valid =
  857. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  858. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  859. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  860. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  861. if (qos_control_valid)
  862. return hal_rx_mpdu_start_tid_get_6490(buf);
  863. return HAL_RX_NON_QOS_TID;
  864. }
  865. /**
  866. * hal_rx_hw_desc_get_ppduid_get_6490(): retrieve ppdu id
  867. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  868. * @rxdma_dst_ring_desc: Rx HW descriptor
  869. *
  870. * Return: ppdu id
  871. */
  872. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  873. void *rxdma_dst_ring_desc)
  874. {
  875. struct rx_mpdu_info *rx_mpdu_info;
  876. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  877. rx_mpdu_info =
  878. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  879. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  880. }
  881. /**
  882. * hal_reo_status_get_header_6490 - Process reo desc info
  883. * @d - Pointer to reo descriptior
  884. * @b - tlv type info
  885. * @h1 - Pointer to hal_reo_status_header where info to be stored
  886. *
  887. * Return - none.
  888. *
  889. */
  890. static void hal_reo_status_get_header_6490(uint32_t *d, int b, void *h1)
  891. {
  892. uint32_t val1 = 0;
  893. struct hal_reo_status_header *h =
  894. (struct hal_reo_status_header *)h1;
  895. switch (b) {
  896. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  897. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  898. STATUS_HEADER_REO_STATUS_NUMBER)];
  899. break;
  900. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  901. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  902. STATUS_HEADER_REO_STATUS_NUMBER)];
  903. break;
  904. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  905. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  906. STATUS_HEADER_REO_STATUS_NUMBER)];
  907. break;
  908. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  909. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  910. STATUS_HEADER_REO_STATUS_NUMBER)];
  911. break;
  912. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  913. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  914. STATUS_HEADER_REO_STATUS_NUMBER)];
  915. break;
  916. case HAL_REO_DESC_THRES_STATUS_TLV:
  917. val1 =
  918. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  919. STATUS_HEADER_REO_STATUS_NUMBER)];
  920. break;
  921. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  922. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  923. STATUS_HEADER_REO_STATUS_NUMBER)];
  924. break;
  925. default:
  926. qdf_nofl_err("ERROR: Unknown tlv\n");
  927. break;
  928. }
  929. h->cmd_num =
  930. HAL_GET_FIELD(
  931. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  932. val1);
  933. h->exec_time =
  934. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  935. CMD_EXECUTION_TIME, val1);
  936. h->status =
  937. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  938. REO_CMD_EXECUTION_STATUS, val1);
  939. switch (b) {
  940. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  941. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  942. STATUS_HEADER_TIMESTAMP)];
  943. break;
  944. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  945. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  946. STATUS_HEADER_TIMESTAMP)];
  947. break;
  948. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  949. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  950. STATUS_HEADER_TIMESTAMP)];
  951. break;
  952. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  953. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  954. STATUS_HEADER_TIMESTAMP)];
  955. break;
  956. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  957. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  958. STATUS_HEADER_TIMESTAMP)];
  959. break;
  960. case HAL_REO_DESC_THRES_STATUS_TLV:
  961. val1 =
  962. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  963. STATUS_HEADER_TIMESTAMP)];
  964. break;
  965. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  966. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  967. STATUS_HEADER_TIMESTAMP)];
  968. break;
  969. default:
  970. qdf_nofl_err("ERROR: Unknown tlv\n");
  971. break;
  972. }
  973. h->tstamp =
  974. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  975. }
  976. /**
  977. * hal_tx_desc_set_mesh_en_6490 - Set mesh_enable flag in Tx descriptor
  978. * @desc: Handle to Tx Descriptor
  979. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  980. * enabling the interpretation of the 'Mesh Control Present' bit
  981. * (bit 8) of QoS Control (otherwise this bit is ignored),
  982. * For native WiFi frames, this indicates that a 'Mesh Control' field
  983. * is present between the header and the LLC.
  984. *
  985. * Return: void
  986. */
  987. static inline
  988. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  989. {
  990. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  991. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  992. }
  993. static
  994. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  995. {
  996. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  997. }
  998. static
  999. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  1000. {
  1001. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1002. }
  1003. static
  1004. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1005. {
  1006. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1007. }
  1008. static
  1009. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1010. {
  1011. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1012. }
  1013. static
  1014. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1015. {
  1016. return HAL_RX_GET_FC_VALID(buf);
  1017. }
  1018. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1019. {
  1020. return HAL_RX_GET_TO_DS_FLAG(buf);
  1021. }
  1022. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1023. {
  1024. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1025. }
  1026. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1027. {
  1028. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1029. }
  1030. static uint32_t
  1031. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1032. {
  1033. return HAL_RX_GET_PPDU_ID(buf);
  1034. }
  1035. /**
  1036. * hal_reo_config_6490(): Set reo config parameters
  1037. * @soc: hal soc handle
  1038. * @reg_val: value to be set
  1039. * @reo_params: reo parameters
  1040. *
  1041. * Return: void
  1042. */
  1043. static
  1044. void hal_reo_config_6490(struct hal_soc *soc,
  1045. uint32_t reg_val,
  1046. struct hal_reo_params *reo_params)
  1047. {
  1048. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1049. }
  1050. /**
  1051. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1052. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1053. *
  1054. * Return - Pointer to rx_msdu_desc_info structure.
  1055. *
  1056. */
  1057. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1058. {
  1059. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1060. }
  1061. /**
  1062. * hal_rx_link_desc_msdu0_ptr_6490 - Get pointer to rx_msdu details
  1063. * @link_desc - Pointer to link desc
  1064. *
  1065. * Return - Pointer to rx_msdu_details structure
  1066. *
  1067. */
  1068. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1069. {
  1070. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1071. }
  1072. /**
  1073. * hal_rx_msdu_flow_idx_get_6490: API to get flow index
  1074. * from rx_msdu_end TLV
  1075. * @buf: pointer to the start of RX PKT TLV headers
  1076. *
  1077. * Return: flow index value from MSDU END TLV
  1078. */
  1079. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1080. {
  1081. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1082. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1083. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1084. }
  1085. /**
  1086. * hal_rx_msdu_get_reo_destination_indication_6490: API to get
  1087. * reo_destination_indication from rx_msdu_end TLV
  1088. * @buf: pointer to the start of RX PKT TLV headers
  1089. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1090. *
  1091. * Return: none
  1092. */
  1093. static inline void
  1094. hal_rx_msdu_get_reo_destination_indication_6490(uint8_t *buf,
  1095. uint32_t *reo_destination_indication)
  1096. {
  1097. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1098. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1099. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1100. }
  1101. /**
  1102. * hal_rx_msdu_flow_idx_invalid_6490: API to get flow index invalid
  1103. * from rx_msdu_end TLV
  1104. * @buf: pointer to the start of RX PKT TLV headers
  1105. *
  1106. * Return: flow index invalid value from MSDU END TLV
  1107. */
  1108. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1109. {
  1110. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1111. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1112. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1113. }
  1114. /**
  1115. * hal_rx_msdu_flow_idx_timeout_6490: API to get flow index timeout
  1116. * from rx_msdu_end TLV
  1117. * @buf: pointer to the start of RX PKT TLV headers
  1118. *
  1119. * Return: flow index timeout value from MSDU END TLV
  1120. */
  1121. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1122. {
  1123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1124. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1125. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1126. }
  1127. /**
  1128. * hal_rx_msdu_fse_metadata_get_6490: API to get FSE metadata
  1129. * from rx_msdu_end TLV
  1130. * @buf: pointer to the start of RX PKT TLV headers
  1131. *
  1132. * Return: fse metadata value from MSDU END TLV
  1133. */
  1134. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1135. {
  1136. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1137. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1138. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1139. }
  1140. /**
  1141. * hal_rx_msdu_cce_metadata_get_6490: API to get CCE metadata
  1142. * from rx_msdu_end TLV
  1143. * @buf: pointer to the start of RX PKT TLV headers
  1144. *
  1145. * Return: cce_metadata
  1146. */
  1147. static uint16_t
  1148. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1149. {
  1150. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1151. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1152. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1153. }
  1154. /**
  1155. * hal_rx_msdu_get_flow_params_6490: API to get flow index, flow index invalid
  1156. * and flow index timeout from rx_msdu_end TLV
  1157. * @buf: pointer to the start of RX PKT TLV headers
  1158. * @flow_invalid: pointer to return value of flow_idx_valid
  1159. * @flow_timeout: pointer to return value of flow_idx_timeout
  1160. * @flow_index: pointer to return value of flow_idx
  1161. *
  1162. * Return: none
  1163. */
  1164. static inline void
  1165. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1166. bool *flow_invalid,
  1167. bool *flow_timeout,
  1168. uint32_t *flow_index)
  1169. {
  1170. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1171. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1172. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1173. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1174. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1175. }
  1176. /**
  1177. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1178. * @buf: rx_tlv_hdr
  1179. *
  1180. * Return: tcp checksum
  1181. */
  1182. static uint16_t
  1183. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1184. {
  1185. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1186. }
  1187. /**
  1188. * hal_rx_get_rx_sequence_6490(): Function to retrieve rx sequence number
  1189. *
  1190. * @nbuf: Network buffer
  1191. * Returns: rx sequence number
  1192. */
  1193. static
  1194. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1195. {
  1196. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1197. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1198. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1199. }
  1200. /**
  1201. * hal_get_window_address_6490(): Function to get hp/tp address
  1202. * @hal_soc: Pointer to hal_soc
  1203. * @addr: address offset of register
  1204. *
  1205. * Return: modified address offset of register
  1206. */
  1207. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1208. qdf_iomem_t addr)
  1209. {
  1210. return addr;
  1211. }
  1212. /**
  1213. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1214. * checksum
  1215. * @buf: buffer pointer
  1216. *
  1217. * Return: cumulative checksum
  1218. */
  1219. static inline
  1220. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1221. {
  1222. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1223. }
  1224. /**
  1225. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1226. * ip length
  1227. * @buf: buffer pointer
  1228. *
  1229. * Return: cumulative length
  1230. */
  1231. static inline
  1232. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1233. {
  1234. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1235. }
  1236. /**
  1237. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1238. * @buf: buffer
  1239. *
  1240. * Return: udp proto bit
  1241. */
  1242. static inline
  1243. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1244. {
  1245. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1246. }
  1247. /**
  1248. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg
  1249. * continuation
  1250. * @buf: buffer
  1251. *
  1252. * Return: flow agg
  1253. */
  1254. static inline
  1255. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1256. {
  1257. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1258. }
  1259. /**
  1260. * hal_rx_get_flow_agg_count_6490()- Retrieve flow agg count
  1261. * @buf: buffer
  1262. *
  1263. * Return: flow agg count
  1264. */
  1265. static inline
  1266. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1267. {
  1268. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1269. }
  1270. /**
  1271. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1272. * @buf: buffer
  1273. *
  1274. * Return: fisa timeout
  1275. */
  1276. static inline
  1277. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1278. {
  1279. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1280. }
  1281. /**
  1282. * hal_rx_mpdu_start_tlv_tag_valid_6490 () - API to check if RX_MPDU_START
  1283. * tlv tag is valid
  1284. *
  1285. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1286. *
  1287. * Return: true if RX_MPDU_START is valied, else false.
  1288. */
  1289. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6490(void *rx_tlv_hdr)
  1290. {
  1291. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1292. uint32_t tlv_tag;
  1293. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1294. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1295. }
  1296. /**
  1297. * hal_reo_set_err_dst_remap_6490(): Function to set REO error destination
  1298. * ring remap register
  1299. * @hal_soc: Pointer to hal_soc
  1300. *
  1301. * Return: none.
  1302. */
  1303. static void
  1304. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1305. {
  1306. /*
  1307. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1308. * frame routed to REO2TCL ring.
  1309. */
  1310. uint32_t dst_remap_ix0 =
  1311. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1312. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1313. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1314. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1315. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1316. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1317. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1318. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1319. uint32_t dst_remap_ix1 =
  1320. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1321. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1322. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1323. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1324. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1325. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1326. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1327. HAL_REG_WRITE(hal_soc,
  1328. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1329. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1330. dst_remap_ix0);
  1331. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1332. HAL_REG_READ(
  1333. hal_soc,
  1334. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1335. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1336. HAL_REG_WRITE(hal_soc,
  1337. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1338. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1339. dst_remap_ix1);
  1340. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1341. HAL_REG_READ(
  1342. hal_soc,
  1343. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1344. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1345. }
  1346. /**
  1347. * hal_rx_flow_setup_fse_6490() - Setup a flow search entry in HW FST
  1348. * @fst: Pointer to the Rx Flow Search Table
  1349. * @table_offset: offset into the table where the flow is to be setup
  1350. * @flow: Flow Parameters
  1351. *
  1352. * Flow table entry fields are updated in host byte order, little endian order.
  1353. *
  1354. * Return: Success/Failure
  1355. */
  1356. static void *
  1357. hal_rx_flow_setup_fse_6490(uint8_t *rx_fst, uint32_t table_offset,
  1358. uint8_t *rx_flow)
  1359. {
  1360. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1361. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1362. uint8_t *fse;
  1363. bool fse_valid;
  1364. if (table_offset >= fst->max_entries) {
  1365. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1366. "HAL FSE table offset %u exceeds max entries %u",
  1367. table_offset, fst->max_entries);
  1368. return NULL;
  1369. }
  1370. fse = (uint8_t *)fst->base_vaddr +
  1371. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1372. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1373. if (fse_valid) {
  1374. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1375. "HAL FSE %pK already valid", fse);
  1376. return NULL;
  1377. }
  1378. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1379. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1380. (flow->tuple_info.src_ip_127_96));
  1381. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1382. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1383. (flow->tuple_info.src_ip_95_64));
  1384. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1385. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1386. (flow->tuple_info.src_ip_63_32));
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1389. (flow->tuple_info.src_ip_31_0));
  1390. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1391. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1392. (flow->tuple_info.dest_ip_127_96));
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1395. (flow->tuple_info.dest_ip_95_64));
  1396. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1397. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1398. (flow->tuple_info.dest_ip_63_32));
  1399. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1400. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1401. (flow->tuple_info.dest_ip_31_0));
  1402. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1405. (flow->tuple_info.dest_port));
  1406. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1409. (flow->tuple_info.src_port));
  1410. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1411. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1412. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1413. flow->tuple_info.l4_protocol);
  1414. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1417. flow->reo_destination_handler);
  1418. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1421. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1422. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1423. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1424. (flow->fse_metadata));
  1425. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1428. REO_DESTINATION_INDICATION,
  1429. flow->reo_destination_indication);
  1430. /* Reset all the other fields in FSE */
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1432. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1433. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1434. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1436. return fse;
  1437. }
  1438. static
  1439. void hal_compute_reo_remap_ix2_ix3_6490(uint32_t *ring, uint32_t num_rings,
  1440. uint32_t *remap1, uint32_t *remap2)
  1441. {
  1442. switch (num_rings) {
  1443. case 3:
  1444. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1445. HAL_REO_REMAP_IX2(ring[1], 17) |
  1446. HAL_REO_REMAP_IX2(ring[2], 18) |
  1447. HAL_REO_REMAP_IX2(ring[0], 19) |
  1448. HAL_REO_REMAP_IX2(ring[1], 20) |
  1449. HAL_REO_REMAP_IX2(ring[2], 21) |
  1450. HAL_REO_REMAP_IX2(ring[0], 22) |
  1451. HAL_REO_REMAP_IX2(ring[1], 23);
  1452. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1453. HAL_REO_REMAP_IX3(ring[0], 25) |
  1454. HAL_REO_REMAP_IX3(ring[1], 26) |
  1455. HAL_REO_REMAP_IX3(ring[2], 27) |
  1456. HAL_REO_REMAP_IX3(ring[0], 28) |
  1457. HAL_REO_REMAP_IX3(ring[1], 29) |
  1458. HAL_REO_REMAP_IX3(ring[2], 30) |
  1459. HAL_REO_REMAP_IX3(ring[0], 31);
  1460. break;
  1461. case 4:
  1462. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1463. HAL_REO_REMAP_IX2(ring[1], 17) |
  1464. HAL_REO_REMAP_IX2(ring[2], 18) |
  1465. HAL_REO_REMAP_IX2(ring[3], 19) |
  1466. HAL_REO_REMAP_IX2(ring[0], 20) |
  1467. HAL_REO_REMAP_IX2(ring[1], 21) |
  1468. HAL_REO_REMAP_IX2(ring[2], 22) |
  1469. HAL_REO_REMAP_IX2(ring[3], 23);
  1470. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1471. HAL_REO_REMAP_IX3(ring[1], 25) |
  1472. HAL_REO_REMAP_IX3(ring[2], 26) |
  1473. HAL_REO_REMAP_IX3(ring[3], 27) |
  1474. HAL_REO_REMAP_IX3(ring[0], 28) |
  1475. HAL_REO_REMAP_IX3(ring[1], 29) |
  1476. HAL_REO_REMAP_IX3(ring[2], 30) |
  1477. HAL_REO_REMAP_IX3(ring[3], 31);
  1478. break;
  1479. }
  1480. }
  1481. struct hal_hw_txrx_ops qca6490_hal_hw_txrx_ops = {
  1482. /* init and setup */
  1483. .hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic,
  1484. .hal_srng_src_hw_init = hal_srng_src_hw_init_generic,
  1485. .hal_get_hw_hptp = hal_get_hw_hptp_generic,
  1486. .hal_reo_setup = hal_reo_setup_generic,
  1487. .hal_setup_link_idle_list = hal_setup_link_idle_list_generic,
  1488. .hal_get_window_address = hal_get_window_address_6490,
  1489. .hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6490,
  1490. /* tx */
  1491. .hal_tx_desc_set_dscp_tid_table_id =
  1492. hal_tx_desc_set_dscp_tid_table_id_6490,
  1493. .hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6490,
  1494. .hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6490,
  1495. .hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6490,
  1496. .hal_tx_desc_set_buf_addr = hal_tx_desc_set_buf_addr_generic,
  1497. .hal_tx_desc_set_search_type = hal_tx_desc_set_search_type_generic,
  1498. .hal_tx_desc_set_search_index = hal_tx_desc_set_search_index_generic,
  1499. .hal_tx_desc_set_cache_set_num = hal_tx_desc_set_cache_set_num_generic,
  1500. .hal_tx_comp_get_status = hal_tx_comp_get_status_generic,
  1501. .hal_tx_comp_get_release_reason =
  1502. hal_tx_comp_get_release_reason_generic,
  1503. .hal_get_wbm_internal_error = hal_get_wbm_internal_error_generic,
  1504. .hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6490,
  1505. .hal_tx_init_cmd_credit_ring = hal_tx_init_cmd_credit_ring_6490,
  1506. /* rx */
  1507. .hal_rx_msdu_start_nss_get = hal_rx_msdu_start_nss_get_6490,
  1508. .hal_rx_mon_hw_desc_get_mpdu_status =
  1509. hal_rx_mon_hw_desc_get_mpdu_status_6490,
  1510. .hal_rx_get_tlv = hal_rx_get_tlv_6490,
  1511. .hal_rx_proc_phyrx_other_receive_info_tlv =
  1512. hal_rx_proc_phyrx_other_receive_info_tlv_6490,
  1513. .hal_rx_dump_msdu_start_tlv = hal_rx_dump_msdu_start_tlv_6490,
  1514. .hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6490,
  1515. .hal_get_link_desc_size = hal_get_link_desc_size_6490,
  1516. .hal_rx_mpdu_start_tid_get = hal_rx_mpdu_start_tid_get_6490,
  1517. .hal_rx_msdu_start_reception_type_get =
  1518. hal_rx_msdu_start_reception_type_get_6490,
  1519. .hal_rx_msdu_end_da_idx_get = hal_rx_msdu_end_da_idx_get_6490,
  1520. .hal_rx_msdu_desc_info_get_ptr = hal_rx_msdu_desc_info_get_ptr_6490,
  1521. .hal_rx_link_desc_msdu0_ptr = hal_rx_link_desc_msdu0_ptr_6490,
  1522. .hal_reo_status_get_header = hal_reo_status_get_header_6490,
  1523. .hal_rx_status_get_tlv_info = hal_rx_status_get_tlv_info_generic,
  1524. .hal_rx_wbm_err_info_get = hal_rx_wbm_err_info_get_generic,
  1525. .hal_rx_dump_mpdu_start_tlv = hal_rx_dump_mpdu_start_tlv_generic,
  1526. .hal_tx_set_pcp_tid_map = hal_tx_set_pcp_tid_map_generic,
  1527. .hal_tx_update_pcp_tid_map = hal_tx_update_pcp_tid_generic,
  1528. .hal_tx_set_tidmap_prty = hal_tx_update_tidmap_prty_generic,
  1529. .hal_rx_get_rx_fragment_number = hal_rx_get_rx_fragment_number_6490,
  1530. .hal_rx_msdu_end_da_is_mcbc_get = hal_rx_msdu_end_da_is_mcbc_get_6490,
  1531. .hal_rx_msdu_end_sa_is_valid_get =
  1532. hal_rx_msdu_end_sa_is_valid_get_6490,
  1533. .hal_rx_msdu_end_sa_idx_get = hal_rx_msdu_end_sa_idx_get_6490,
  1534. .hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_6490,
  1535. .hal_rx_msdu_end_l3_hdr_padding_get =
  1536. hal_rx_msdu_end_l3_hdr_padding_get_6490,
  1537. .hal_rx_encryption_info_valid = hal_rx_encryption_info_valid_6490,
  1538. .hal_rx_print_pn = hal_rx_print_pn_6490,
  1539. .hal_rx_msdu_end_first_msdu_get = hal_rx_msdu_end_first_msdu_get_6490,
  1540. .hal_rx_msdu_end_da_is_valid_get =
  1541. hal_rx_msdu_end_da_is_valid_get_6490,
  1542. .hal_rx_msdu_end_last_msdu_get = hal_rx_msdu_end_last_msdu_get_6490,
  1543. .hal_rx_get_mpdu_mac_ad4_valid = hal_rx_get_mpdu_mac_ad4_valid_6490,
  1544. .hal_rx_mpdu_start_sw_peer_id_get =
  1545. hal_rx_mpdu_start_sw_peer_id_get_6490,
  1546. .hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6490,
  1547. .hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6490,
  1548. .hal_rx_get_mpdu_frame_control_valid =
  1549. hal_rx_get_mpdu_frame_control_valid_6490,
  1550. .hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6490,
  1551. .hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6490,
  1552. .hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6490,
  1553. .hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6490,
  1554. .hal_rx_get_mpdu_sequence_control_valid =
  1555. hal_rx_get_mpdu_sequence_control_valid_6490,
  1556. .hal_rx_is_unicast = hal_rx_is_unicast_6490,
  1557. .hal_rx_tid_get = hal_rx_tid_get_6490,
  1558. .hal_rx_hw_desc_get_ppduid_get = hal_rx_hw_desc_get_ppduid_get_6490,
  1559. .hal_rx_msdu0_buffer_addr_lsb = hal_rx_msdu0_buffer_addr_lsb_6490,
  1560. .hal_rx_msdu_desc_info_ptr_get = hal_rx_msdu_desc_info_ptr_get_6490,
  1561. .hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6490,
  1562. .hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6490,
  1563. .hal_rx_get_fc_valid = hal_rx_get_fc_valid_6490,
  1564. .hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6490,
  1565. .hal_rx_get_mac_addr2_valid = hal_rx_get_mac_addr2_valid_6490,
  1566. .hal_rx_get_filter_category = hal_rx_get_filter_category_6490,
  1567. .hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6490,
  1568. .hal_reo_config = hal_reo_config_6490,
  1569. .hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6490,
  1570. .hal_rx_msdu_flow_idx_invalid = hal_rx_msdu_flow_idx_invalid_6490,
  1571. .hal_rx_msdu_flow_idx_timeout = hal_rx_msdu_flow_idx_timeout_6490,
  1572. .hal_rx_msdu_fse_metadata_get = hal_rx_msdu_fse_metadata_get_6490,
  1573. .hal_rx_msdu_cce_metadata_get = hal_rx_msdu_cce_metadata_get_6490,
  1574. .hal_rx_msdu_get_flow_params = hal_rx_msdu_get_flow_params_6490,
  1575. .hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_6490,
  1576. .hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6490,
  1577. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1578. defined(WLAN_ENH_CFR_ENABLE)
  1579. .hal_rx_get_bb_info = hal_rx_get_bb_info_6490,
  1580. .hal_rx_get_rtt_info = hal_rx_get_rtt_info_6490,
  1581. #endif
  1582. /* rx - msdu end fast path info fields */
  1583. .hal_rx_msdu_packet_metadata_get =
  1584. hal_rx_msdu_packet_metadata_get_generic,
  1585. .hal_rx_get_fisa_cumulative_l4_checksum =
  1586. hal_rx_get_fisa_cumulative_l4_checksum_6490,
  1587. .hal_rx_get_fisa_cumulative_ip_length =
  1588. hal_rx_get_fisa_cumulative_ip_length_6490,
  1589. .hal_rx_get_udp_proto = hal_rx_get_udp_proto_6490,
  1590. .hal_rx_get_fisa_flow_agg_continuation =
  1591. hal_rx_get_flow_agg_continuation_6490,
  1592. .hal_rx_get_fisa_flow_agg_count = hal_rx_get_flow_agg_count_6490,
  1593. .hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6490,
  1594. .hal_rx_mpdu_start_tlv_tag_valid =
  1595. hal_rx_mpdu_start_tlv_tag_valid_6490,
  1596. /* rx - TLV struct offsets */
  1597. .hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic,
  1598. .hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic,
  1599. .hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic,
  1600. .hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic,
  1601. .hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic,
  1602. #ifndef NO_RX_PKT_HDR_TLV
  1603. .hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic,
  1604. #endif
  1605. .hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6490,
  1606. .hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_6490,
  1607. .hal_rx_msdu_get_reo_destination_indication =
  1608. hal_rx_msdu_get_reo_destination_indication_6490,
  1609. };
  1610. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1611. /* TODO: max_rings can populated by querying HW capabilities */
  1612. { /* REO_DST */
  1613. .start_ring_id = HAL_SRNG_REO2SW1,
  1614. .max_rings = 4,
  1615. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1616. .lmac_ring = FALSE,
  1617. .ring_dir = HAL_SRNG_DST_RING,
  1618. .reg_start = {
  1619. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1620. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1621. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1622. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1623. },
  1624. .reg_size = {
  1625. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1626. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1627. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1628. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1629. },
  1630. .max_size =
  1631. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1632. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1633. },
  1634. { /* REO_EXCEPTION */
  1635. /* Designating REO2TCL ring as exception ring. This ring is
  1636. * similar to other REO2SW rings though it is named as REO2TCL.
  1637. * Any of theREO2SW rings can be used as exception ring.
  1638. */
  1639. .start_ring_id = HAL_SRNG_REO2TCL,
  1640. .max_rings = 1,
  1641. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1642. .lmac_ring = FALSE,
  1643. .ring_dir = HAL_SRNG_DST_RING,
  1644. .reg_start = {
  1645. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1646. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1647. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1648. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1649. },
  1650. /* Single ring - provide ring size if multiple rings of this
  1651. * type are supported
  1652. */
  1653. .reg_size = {},
  1654. .max_size =
  1655. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1656. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1657. },
  1658. { /* REO_REINJECT */
  1659. .start_ring_id = HAL_SRNG_SW2REO,
  1660. .max_rings = 1,
  1661. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1662. .lmac_ring = FALSE,
  1663. .ring_dir = HAL_SRNG_SRC_RING,
  1664. .reg_start = {
  1665. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1666. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1667. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1668. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1669. },
  1670. /* Single ring - provide ring size if multiple rings of this
  1671. * type are supported
  1672. */
  1673. .reg_size = {},
  1674. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1675. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1676. },
  1677. { /* REO_CMD */
  1678. .start_ring_id = HAL_SRNG_REO_CMD,
  1679. .max_rings = 1,
  1680. .entry_size = (sizeof(struct tlv_32_hdr) +
  1681. sizeof(struct reo_get_queue_stats)) >> 2,
  1682. .lmac_ring = FALSE,
  1683. .ring_dir = HAL_SRNG_SRC_RING,
  1684. .reg_start = {
  1685. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1686. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1687. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1688. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1689. },
  1690. /* Single ring - provide ring size if multiple rings of this
  1691. * type are supported
  1692. */
  1693. .reg_size = {},
  1694. .max_size =
  1695. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1696. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1697. },
  1698. { /* REO_STATUS */
  1699. .start_ring_id = HAL_SRNG_REO_STATUS,
  1700. .max_rings = 1,
  1701. .entry_size = (sizeof(struct tlv_32_hdr) +
  1702. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1703. .lmac_ring = FALSE,
  1704. .ring_dir = HAL_SRNG_DST_RING,
  1705. .reg_start = {
  1706. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1707. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1708. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1709. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1710. },
  1711. /* Single ring - provide ring size if multiple rings of this
  1712. * type are supported
  1713. */
  1714. .reg_size = {},
  1715. .max_size =
  1716. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1717. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1718. },
  1719. { /* TCL_DATA */
  1720. .start_ring_id = HAL_SRNG_SW2TCL1,
  1721. .max_rings = 3,
  1722. .entry_size = (sizeof(struct tlv_32_hdr) +
  1723. sizeof(struct tcl_data_cmd)) >> 2,
  1724. .lmac_ring = FALSE,
  1725. .ring_dir = HAL_SRNG_SRC_RING,
  1726. .reg_start = {
  1727. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1728. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1729. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1730. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1731. },
  1732. .reg_size = {
  1733. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1734. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1735. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1736. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1737. },
  1738. .max_size =
  1739. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1740. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1741. },
  1742. { /* TCL_CMD */
  1743. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1744. .max_rings = 1,
  1745. .entry_size = (sizeof(struct tlv_32_hdr) +
  1746. sizeof(struct tcl_gse_cmd)) >> 2,
  1747. .lmac_ring = FALSE,
  1748. .ring_dir = HAL_SRNG_SRC_RING,
  1749. .reg_start = {
  1750. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1751. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1752. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1753. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1754. },
  1755. /* Single ring - provide ring size if multiple rings of this
  1756. * type are supported
  1757. */
  1758. .reg_size = {},
  1759. .max_size =
  1760. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1761. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1762. },
  1763. { /* TCL_STATUS */
  1764. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1765. .max_rings = 1,
  1766. .entry_size = (sizeof(struct tlv_32_hdr) +
  1767. sizeof(struct tcl_status_ring)) >> 2,
  1768. .lmac_ring = FALSE,
  1769. .ring_dir = HAL_SRNG_DST_RING,
  1770. .reg_start = {
  1771. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1772. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1773. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1774. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1775. },
  1776. /* Single ring - provide ring size if multiple rings of this
  1777. * type are supported
  1778. */
  1779. .reg_size = {},
  1780. .max_size =
  1781. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1782. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1783. },
  1784. { /* CE_SRC */
  1785. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1786. .max_rings = 12,
  1787. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1788. .lmac_ring = FALSE,
  1789. .ring_dir = HAL_SRNG_SRC_RING,
  1790. .reg_start = {
  1791. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1792. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1793. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1794. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1795. },
  1796. .reg_size = {
  1797. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1798. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1799. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1800. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1801. },
  1802. .max_size =
  1803. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1804. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1805. },
  1806. { /* CE_DST */
  1807. .start_ring_id = HAL_SRNG_CE_0_DST,
  1808. .max_rings = 12,
  1809. .entry_size = 8 >> 2,
  1810. /*TODO: entry_size above should actually be
  1811. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1812. * of struct ce_dst_desc in HW header files
  1813. */
  1814. .lmac_ring = FALSE,
  1815. .ring_dir = HAL_SRNG_SRC_RING,
  1816. .reg_start = {
  1817. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1818. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1819. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1820. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1821. },
  1822. .reg_size = {
  1823. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1824. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1825. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1826. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1827. },
  1828. .max_size =
  1829. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1830. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1831. },
  1832. { /* CE_DST_STATUS */
  1833. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1834. .max_rings = 12,
  1835. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1836. .lmac_ring = FALSE,
  1837. .ring_dir = HAL_SRNG_DST_RING,
  1838. .reg_start = {
  1839. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1840. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1841. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1842. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1843. },
  1844. /* TODO: check destination status ring registers */
  1845. .reg_size = {
  1846. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1847. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1848. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1849. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1850. },
  1851. .max_size =
  1852. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1853. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1854. },
  1855. { /* WBM_IDLE_LINK */
  1856. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1857. .max_rings = 1,
  1858. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1859. .lmac_ring = FALSE,
  1860. .ring_dir = HAL_SRNG_SRC_RING,
  1861. .reg_start = {
  1862. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1863. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1864. },
  1865. /* Single ring - provide ring size if multiple rings of this
  1866. * type are supported
  1867. */
  1868. .reg_size = {},
  1869. .max_size =
  1870. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1871. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1872. },
  1873. { /* SW2WBM_RELEASE */
  1874. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1875. .max_rings = 1,
  1876. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1877. .lmac_ring = FALSE,
  1878. .ring_dir = HAL_SRNG_SRC_RING,
  1879. .reg_start = {
  1880. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1881. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1882. },
  1883. /* Single ring - provide ring size if multiple rings of this
  1884. * type are supported
  1885. */
  1886. .reg_size = {},
  1887. .max_size =
  1888. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1889. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1890. },
  1891. { /* WBM2SW_RELEASE */
  1892. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1893. #ifdef IPA_WDI3_TX_TWO_PIPES
  1894. .max_rings = 5,
  1895. #else
  1896. .max_rings = 4,
  1897. #endif
  1898. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1899. .lmac_ring = FALSE,
  1900. .ring_dir = HAL_SRNG_DST_RING,
  1901. .reg_start = {
  1902. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1903. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1904. },
  1905. .reg_size = {
  1906. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1907. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1908. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1909. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1910. },
  1911. .max_size =
  1912. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1913. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1914. },
  1915. { /* RXDMA_BUF */
  1916. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1917. #ifdef IPA_OFFLOAD
  1918. .max_rings = 3,
  1919. #else
  1920. .max_rings = 2,
  1921. #endif
  1922. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1923. .lmac_ring = TRUE,
  1924. .ring_dir = HAL_SRNG_SRC_RING,
  1925. /* reg_start is not set because LMAC rings are not accessed
  1926. * from host
  1927. */
  1928. .reg_start = {},
  1929. .reg_size = {},
  1930. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1931. },
  1932. { /* RXDMA_DST */
  1933. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1934. .max_rings = 1,
  1935. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1936. .lmac_ring = TRUE,
  1937. .ring_dir = HAL_SRNG_DST_RING,
  1938. /* reg_start is not set because LMAC rings are not accessed
  1939. * from host
  1940. */
  1941. .reg_start = {},
  1942. .reg_size = {},
  1943. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1944. },
  1945. { /* RXDMA_MONITOR_BUF */
  1946. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1947. .max_rings = 1,
  1948. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1949. .lmac_ring = TRUE,
  1950. .ring_dir = HAL_SRNG_SRC_RING,
  1951. /* reg_start is not set because LMAC rings are not accessed
  1952. * from host
  1953. */
  1954. .reg_start = {},
  1955. .reg_size = {},
  1956. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1957. },
  1958. { /* RXDMA_MONITOR_STATUS */
  1959. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1960. .max_rings = 1,
  1961. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1962. .lmac_ring = TRUE,
  1963. .ring_dir = HAL_SRNG_SRC_RING,
  1964. /* reg_start is not set because LMAC rings are not accessed
  1965. * from host
  1966. */
  1967. .reg_start = {},
  1968. .reg_size = {},
  1969. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1970. },
  1971. { /* RXDMA_MONITOR_DST */
  1972. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1973. .max_rings = 1,
  1974. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1975. .lmac_ring = TRUE,
  1976. .ring_dir = HAL_SRNG_DST_RING,
  1977. /* reg_start is not set because LMAC rings are not accessed
  1978. * from host
  1979. */
  1980. .reg_start = {},
  1981. .reg_size = {},
  1982. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1983. },
  1984. { /* RXDMA_MONITOR_DESC */
  1985. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1986. .max_rings = 1,
  1987. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1988. .lmac_ring = TRUE,
  1989. .ring_dir = HAL_SRNG_SRC_RING,
  1990. /* reg_start is not set because LMAC rings are not accessed
  1991. * from host
  1992. */
  1993. .reg_start = {},
  1994. .reg_size = {},
  1995. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1996. },
  1997. { /* DIR_BUF_RX_DMA_SRC */
  1998. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1999. /*
  2000. * one ring is for spectral scan
  2001. * the other is for cfr
  2002. */
  2003. .max_rings = 2,
  2004. .entry_size = 2,
  2005. .lmac_ring = TRUE,
  2006. .ring_dir = HAL_SRNG_SRC_RING,
  2007. /* reg_start is not set because LMAC rings are not accessed
  2008. * from host
  2009. */
  2010. .reg_start = {},
  2011. .reg_size = {},
  2012. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2013. },
  2014. #ifdef WLAN_FEATURE_CIF_CFR
  2015. { /* WIFI_POS_SRC */
  2016. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2017. .max_rings = 1,
  2018. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2019. .lmac_ring = TRUE,
  2020. .ring_dir = HAL_SRNG_SRC_RING,
  2021. /* reg_start is not set because LMAC rings are not accessed
  2022. * from host
  2023. */
  2024. .reg_start = {},
  2025. .reg_size = {},
  2026. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2027. },
  2028. #endif
  2029. };
  2030. int32_t hal_hw_reg_offset_qca6490[] = {
  2031. /* dst */
  2032. REG_OFFSET(DST, HP),
  2033. REG_OFFSET(DST, TP),
  2034. REG_OFFSET(DST, ID),
  2035. REG_OFFSET(DST, MISC),
  2036. REG_OFFSET(DST, HP_ADDR_LSB),
  2037. REG_OFFSET(DST, HP_ADDR_MSB),
  2038. REG_OFFSET(DST, MSI1_BASE_LSB),
  2039. REG_OFFSET(DST, MSI1_BASE_MSB),
  2040. REG_OFFSET(DST, MSI1_DATA),
  2041. REG_OFFSET(DST, BASE_LSB),
  2042. REG_OFFSET(DST, BASE_MSB),
  2043. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2044. /* src */
  2045. REG_OFFSET(SRC, HP),
  2046. REG_OFFSET(SRC, TP),
  2047. REG_OFFSET(SRC, ID),
  2048. REG_OFFSET(SRC, MISC),
  2049. REG_OFFSET(SRC, TP_ADDR_LSB),
  2050. REG_OFFSET(SRC, TP_ADDR_MSB),
  2051. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2052. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2053. REG_OFFSET(SRC, MSI1_DATA),
  2054. REG_OFFSET(SRC, BASE_LSB),
  2055. REG_OFFSET(SRC, BASE_MSB),
  2056. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2057. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2058. };
  2059. /**
  2060. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  2061. * offset and srng table
  2062. */
  2063. void hal_qca6490_attach(struct hal_soc *hal_soc)
  2064. {
  2065. hal_soc->hw_srng_table = hw_srng_table_6490;
  2066. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6490;
  2067. hal_soc->ops = &qca6490_hal_hw_txrx_ops;
  2068. }