hal_reo.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_api.h"
  19. #include "hal_hw_headers.h"
  20. #include "hal_reo.h"
  21. #include "hal_tx.h"
  22. #include "hal_rx.h"
  23. #include "qdf_module.h"
  24. /* TODO: See if the following definition is available in HW headers */
  25. #define HAL_REO_OWNED 4
  26. #define HAL_REO_QUEUE_DESC 8
  27. #define HAL_REO_QUEUE_EXT_DESC 9
  28. /* TODO: Using associated link desc counter 1 for Rx. Check with FW on
  29. * how these counters are assigned
  30. */
  31. #define HAL_RX_LINK_DESC_CNTR 1
  32. /* TODO: Following definition should be from HW headers */
  33. #define HAL_DESC_REO_OWNED 4
  34. /**
  35. * hal_uniform_desc_hdr_setup - setup reo_queue_ext descritpro
  36. * @owner - owner info
  37. * @buffer_type - buffer type
  38. */
  39. static inline void hal_uniform_desc_hdr_setup(uint32_t *desc, uint32_t owner,
  40. uint32_t buffer_type)
  41. {
  42. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, OWNER,
  43. owner);
  44. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, BUFFER_TYPE,
  45. buffer_type);
  46. }
  47. #ifndef TID_TO_WME_AC
  48. #define WME_AC_BE 0 /* best effort */
  49. #define WME_AC_BK 1 /* background */
  50. #define WME_AC_VI 2 /* video */
  51. #define WME_AC_VO 3 /* voice */
  52. #define TID_TO_WME_AC(_tid) ( \
  53. (((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  54. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  55. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  56. WME_AC_VO)
  57. #endif
  58. #define HAL_NON_QOS_TID 16
  59. #ifdef HAL_DISABLE_NON_BA_2K_JUMP_ERROR
  60. static inline uint32_t hal_update_non_ba_win_size(int tid,
  61. uint32_t ba_window_size)
  62. {
  63. return ba_window_size;
  64. }
  65. #else
  66. static inline uint32_t hal_update_non_ba_win_size(int tid,
  67. uint32_t ba_window_size)
  68. {
  69. if ((ba_window_size == 1) && (tid != HAL_NON_QOS_TID))
  70. ba_window_size++;
  71. return ba_window_size;
  72. }
  73. #endif
  74. /**
  75. * hal_reo_qdesc_setup - Setup HW REO queue descriptor
  76. *
  77. * @hal_soc: Opaque HAL SOC handle
  78. * @ba_window_size: BlockAck window size
  79. * @start_seq: Starting sequence number
  80. * @hw_qdesc_vaddr: Virtual address of REO queue descriptor memory
  81. * @hw_qdesc_paddr: Physical address of REO queue descriptor memory
  82. * @tid: TID
  83. *
  84. */
  85. void hal_reo_qdesc_setup(hal_soc_handle_t hal_soc_hdl, int tid,
  86. uint32_t ba_window_size,
  87. uint32_t start_seq, void *hw_qdesc_vaddr,
  88. qdf_dma_addr_t hw_qdesc_paddr,
  89. int pn_type)
  90. {
  91. uint32_t *reo_queue_desc = (uint32_t *)hw_qdesc_vaddr;
  92. uint32_t *reo_queue_ext_desc;
  93. uint32_t reg_val;
  94. uint32_t pn_enable;
  95. uint32_t pn_size = 0;
  96. qdf_mem_zero(hw_qdesc_vaddr, sizeof(struct rx_reo_queue));
  97. hal_uniform_desc_hdr_setup(reo_queue_desc, HAL_DESC_REO_OWNED,
  98. HAL_REO_QUEUE_DESC);
  99. /* Fixed pattern in reserved bits for debugging */
  100. HAL_DESC_SET_FIELD(reo_queue_desc, UNIFORM_DESCRIPTOR_HEADER_0,
  101. RESERVED_0A, 0xDDBEEF);
  102. /* This a just a SW meta data and will be copied to REO destination
  103. * descriptors indicated by hardware.
  104. * TODO: Setting TID in this field. See if we should set something else.
  105. */
  106. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_1,
  107. RECEIVE_QUEUE_NUMBER, tid);
  108. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  109. VLD, 1);
  110. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  111. ASSOCIATED_LINK_DESCRIPTOR_COUNTER, HAL_RX_LINK_DESC_CNTR);
  112. /*
  113. * Fields DISABLE_DUPLICATE_DETECTION and SOFT_REORDER_ENABLE will be 0
  114. */
  115. reg_val = TID_TO_WME_AC(tid);
  116. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, AC, reg_val);
  117. if (ba_window_size < 1)
  118. ba_window_size = 1;
  119. /* WAR to get 2k exception in Non BA case.
  120. * Setting window size to 2 to get 2k jump exception
  121. * when we receive aggregates in Non BA case
  122. */
  123. ba_window_size = hal_update_non_ba_win_size(tid, ba_window_size);
  124. /* Set RTY bit for non-BA case. Duplicate detection is currently not
  125. * done by HW in non-BA case if RTY bit is not set.
  126. * TODO: This is a temporary War and should be removed once HW fix is
  127. * made to check and discard duplicates even if RTY bit is not set.
  128. */
  129. if (ba_window_size == 1)
  130. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, RTY, 1);
  131. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, BA_WINDOW_SIZE,
  132. ba_window_size - 1);
  133. switch (pn_type) {
  134. case HAL_PN_WPA:
  135. pn_enable = 1;
  136. pn_size = PN_SIZE_48;
  137. break;
  138. case HAL_PN_WAPI_EVEN:
  139. case HAL_PN_WAPI_UNEVEN:
  140. pn_enable = 1;
  141. pn_size = PN_SIZE_128;
  142. break;
  143. default:
  144. pn_enable = 0;
  145. break;
  146. }
  147. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_CHECK_NEEDED,
  148. pn_enable);
  149. if (pn_type == HAL_PN_WAPI_EVEN)
  150. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  151. PN_SHALL_BE_EVEN, 1);
  152. else if (pn_type == HAL_PN_WAPI_UNEVEN)
  153. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  154. PN_SHALL_BE_UNEVEN, 1);
  155. /*
  156. * TODO: Need to check if PN handling in SW needs to be enabled
  157. * So far this is not a requirement
  158. */
  159. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_SIZE,
  160. pn_size);
  161. /* TODO: Check if RX_REO_QUEUE_2_IGNORE_AMPDU_FLAG need to be set
  162. * based on BA window size and/or AMPDU capabilities
  163. */
  164. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  165. IGNORE_AMPDU_FLAG, 1);
  166. if (start_seq <= 0xfff)
  167. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SSN,
  168. start_seq);
  169. /* TODO: SVLD should be set to 1 if a valid SSN is received in ADDBA,
  170. * but REO is not delivering packets if we set it to 1. Need to enable
  171. * this once the issue is resolved
  172. */
  173. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SVLD, 0);
  174. /* TODO: Check if we should set start PN for WAPI */
  175. #ifdef notyet
  176. /* Setup first queue extension if BA window size is more than 1 */
  177. if (ba_window_size > 1) {
  178. reo_queue_ext_desc =
  179. (uint32_t *)(((struct rx_reo_queue *)reo_queue_desc) +
  180. 1);
  181. qdf_mem_zero(reo_queue_ext_desc,
  182. sizeof(struct rx_reo_queue_ext));
  183. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  184. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  185. }
  186. /* Setup second queue extension if BA window size is more than 105 */
  187. if (ba_window_size > 105) {
  188. reo_queue_ext_desc = (uint32_t *)
  189. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  190. qdf_mem_zero(reo_queue_ext_desc,
  191. sizeof(struct rx_reo_queue_ext));
  192. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  193. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  194. }
  195. /* Setup third queue extension if BA window size is more than 210 */
  196. if (ba_window_size > 210) {
  197. reo_queue_ext_desc = (uint32_t *)
  198. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  199. qdf_mem_zero(reo_queue_ext_desc,
  200. sizeof(struct rx_reo_queue_ext));
  201. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  202. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  203. }
  204. #else
  205. /* TODO: HW queue descriptors are currently allocated for max BA
  206. * window size for all QOS TIDs so that same descriptor can be used
  207. * later when ADDBA request is recevied. This should be changed to
  208. * allocate HW queue descriptors based on BA window size being
  209. * negotiated (0 for non BA cases), and reallocate when BA window
  210. * size changes and also send WMI message to FW to change the REO
  211. * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
  212. */
  213. if (tid != HAL_NON_QOS_TID) {
  214. reo_queue_ext_desc = (uint32_t *)
  215. (((struct rx_reo_queue *)reo_queue_desc) + 1);
  216. qdf_mem_zero(reo_queue_ext_desc, 3 *
  217. sizeof(struct rx_reo_queue_ext));
  218. /* Initialize first reo queue extension descriptor */
  219. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  220. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  221. /* Fixed pattern in reserved bits for debugging */
  222. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  223. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xADBEEF);
  224. /* Initialize second reo queue extension descriptor */
  225. reo_queue_ext_desc = (uint32_t *)
  226. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  227. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  228. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  229. /* Fixed pattern in reserved bits for debugging */
  230. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  231. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xBDBEEF);
  232. /* Initialize third reo queue extension descriptor */
  233. reo_queue_ext_desc = (uint32_t *)
  234. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  235. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  236. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  237. /* Fixed pattern in reserved bits for debugging */
  238. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  239. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xCDBEEF);
  240. }
  241. #endif
  242. }
  243. qdf_export_symbol(hal_reo_qdesc_setup);
  244. /**
  245. * hal_get_ba_aging_timeout - Get BA Aging timeout
  246. *
  247. * @hal_soc: Opaque HAL SOC handle
  248. * @ac: Access category
  249. * @value: window size to get
  250. */
  251. void hal_get_ba_aging_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  252. uint32_t *value)
  253. {
  254. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  255. switch (ac) {
  256. case WME_AC_BE:
  257. *value = HAL_REG_READ(soc,
  258. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  259. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  260. break;
  261. case WME_AC_BK:
  262. *value = HAL_REG_READ(soc,
  263. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  264. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  265. break;
  266. case WME_AC_VI:
  267. *value = HAL_REG_READ(soc,
  268. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  269. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  270. break;
  271. case WME_AC_VO:
  272. *value = HAL_REG_READ(soc,
  273. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  274. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  275. break;
  276. default:
  277. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  278. "Invalid AC: %d\n", ac);
  279. }
  280. }
  281. qdf_export_symbol(hal_get_ba_aging_timeout);
  282. /**
  283. * hal_set_ba_aging_timeout - Set BA Aging timeout
  284. *
  285. * @hal_soc: Opaque HAL SOC handle
  286. * @ac: Access category
  287. * ac: 0 - Background, 1 - Best Effort, 2 - Video, 3 - Voice
  288. * @value: Input value to set
  289. */
  290. void hal_set_ba_aging_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  291. uint32_t value)
  292. {
  293. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  294. switch (ac) {
  295. case WME_AC_BE:
  296. HAL_REG_WRITE(soc,
  297. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  298. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  299. value * 1000);
  300. break;
  301. case WME_AC_BK:
  302. HAL_REG_WRITE(soc,
  303. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  304. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  305. value * 1000);
  306. break;
  307. case WME_AC_VI:
  308. HAL_REG_WRITE(soc,
  309. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  310. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  311. value * 1000);
  312. break;
  313. case WME_AC_VO:
  314. HAL_REG_WRITE(soc,
  315. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  316. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  317. value * 1000);
  318. break;
  319. default:
  320. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  321. "Invalid AC: %d\n", ac);
  322. }
  323. }
  324. qdf_export_symbol(hal_set_ba_aging_timeout);
  325. #define BLOCK_RES_MASK 0xF
  326. static inline uint8_t hal_find_one_bit(uint8_t x)
  327. {
  328. uint8_t y = (x & (~x + 1)) & BLOCK_RES_MASK;
  329. uint8_t pos;
  330. for (pos = 0; y; y >>= 1)
  331. pos++;
  332. return pos-1;
  333. }
  334. static inline uint8_t hal_find_zero_bit(uint8_t x)
  335. {
  336. uint8_t y = (~x & (x+1)) & BLOCK_RES_MASK;
  337. uint8_t pos;
  338. for (pos = 0; y; y >>= 1)
  339. pos++;
  340. return pos-1;
  341. }
  342. inline void hal_reo_cmd_set_descr_addr(uint32_t *reo_desc,
  343. enum hal_reo_cmd_type type,
  344. uint32_t paddr_lo,
  345. uint8_t paddr_hi)
  346. {
  347. switch (type) {
  348. case CMD_GET_QUEUE_STATS:
  349. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_1,
  350. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  351. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2,
  352. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  353. break;
  354. case CMD_FLUSH_QUEUE:
  355. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_1,
  356. FLUSH_DESC_ADDR_31_0, paddr_lo);
  357. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  358. FLUSH_DESC_ADDR_39_32, paddr_hi);
  359. break;
  360. case CMD_FLUSH_CACHE:
  361. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_1,
  362. FLUSH_ADDR_31_0, paddr_lo);
  363. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  364. FLUSH_ADDR_39_32, paddr_hi);
  365. break;
  366. case CMD_UPDATE_RX_REO_QUEUE:
  367. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_1,
  368. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  369. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  370. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  371. break;
  372. default:
  373. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  374. "%s: Invalid REO command type", __func__);
  375. break;
  376. }
  377. }
  378. inline int hal_reo_cmd_queue_stats(hal_ring_handle_t hal_ring_hdl,
  379. hal_soc_handle_t hal_soc_hdl,
  380. struct hal_reo_cmd_params *cmd)
  381. {
  382. uint32_t *reo_desc, val;
  383. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  384. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  385. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  386. if (!reo_desc) {
  387. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  388. "%s: Out of cmd ring entries", __func__);
  389. hal_srng_access_end(hal_soc, hal_ring_hdl);
  390. return -EBUSY;
  391. }
  392. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  393. sizeof(struct reo_get_queue_stats));
  394. /* Offsets of descriptor fields defined in HW headers start from
  395. * the field after TLV header */
  396. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  397. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  398. sizeof(struct reo_get_queue_stats) -
  399. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  400. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  401. REO_STATUS_REQUIRED, cmd->std.need_status);
  402. hal_reo_cmd_set_descr_addr(reo_desc, CMD_GET_QUEUE_STATS,
  403. cmd->std.addr_lo,
  404. cmd->std.addr_hi);
  405. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2, CLEAR_STATS,
  406. cmd->u.stats_params.clear);
  407. if (hif_pm_runtime_get(hal_soc->hif_handle,
  408. RTPM_ID_HAL_REO_CMD, true) == 0) {
  409. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  410. hif_pm_runtime_put(hal_soc->hif_handle,
  411. RTPM_ID_HAL_REO_CMD);
  412. } else {
  413. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  414. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  415. hal_srng_inc_flush_cnt(hal_ring_hdl);
  416. }
  417. val = reo_desc[CMD_HEADER_DW_OFFSET];
  418. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  419. val);
  420. }
  421. qdf_export_symbol(hal_reo_cmd_queue_stats);
  422. inline int hal_reo_cmd_flush_queue(hal_ring_handle_t hal_ring_hdl,
  423. hal_soc_handle_t hal_soc_hdl,
  424. struct hal_reo_cmd_params *cmd)
  425. {
  426. uint32_t *reo_desc, val;
  427. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  428. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  429. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  430. if (!reo_desc) {
  431. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  432. "%s: Out of cmd ring entries", __func__);
  433. hal_srng_access_end(hal_soc, hal_ring_hdl);
  434. return -EBUSY;
  435. }
  436. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  437. sizeof(struct reo_flush_queue));
  438. /* Offsets of descriptor fields defined in HW headers start from
  439. * the field after TLV header */
  440. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  441. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  442. sizeof(struct reo_flush_queue) -
  443. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  444. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  445. REO_STATUS_REQUIRED, cmd->std.need_status);
  446. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_QUEUE, cmd->std.addr_lo,
  447. cmd->std.addr_hi);
  448. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  449. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  450. cmd->u.fl_queue_params.block_use_after_flush);
  451. if (cmd->u.fl_queue_params.block_use_after_flush) {
  452. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  453. BLOCK_RESOURCE_INDEX, cmd->u.fl_queue_params.index);
  454. }
  455. hal_srng_access_end(hal_soc, hal_ring_hdl);
  456. val = reo_desc[CMD_HEADER_DW_OFFSET];
  457. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  458. val);
  459. }
  460. qdf_export_symbol(hal_reo_cmd_flush_queue);
  461. inline int hal_reo_cmd_flush_cache(hal_ring_handle_t hal_ring_hdl,
  462. hal_soc_handle_t hal_soc_hdl,
  463. struct hal_reo_cmd_params *cmd)
  464. {
  465. uint32_t *reo_desc, val;
  466. struct hal_reo_cmd_flush_cache_params *cp;
  467. uint8_t index = 0;
  468. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  469. cp = &cmd->u.fl_cache_params;
  470. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  471. /* We need a cache block resource for this operation, and REO HW has
  472. * only 4 such blocking resources. These resources are managed using
  473. * reo_res_bitmap, and we return failure if none is available.
  474. */
  475. if (cp->block_use_after_flush) {
  476. index = hal_find_zero_bit(hal_soc->reo_res_bitmap);
  477. if (index > 3) {
  478. qdf_print("No blocking resource available!");
  479. hal_srng_access_end(hal_soc, hal_ring_hdl);
  480. return -EBUSY;
  481. }
  482. hal_soc->index = index;
  483. }
  484. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  485. if (!reo_desc) {
  486. hal_srng_access_end(hal_soc, hal_ring_hdl);
  487. hal_srng_dump(hal_ring_handle_to_hal_srng(hal_ring_hdl));
  488. return -EBUSY;
  489. }
  490. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  491. sizeof(struct reo_flush_cache));
  492. /* Offsets of descriptor fields defined in HW headers start from
  493. * the field after TLV header */
  494. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  495. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  496. sizeof(struct reo_flush_cache) -
  497. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  498. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  499. REO_STATUS_REQUIRED, cmd->std.need_status);
  500. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_CACHE, cmd->std.addr_lo,
  501. cmd->std.addr_hi);
  502. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  503. FORWARD_ALL_MPDUS_IN_QUEUE, cp->fwd_mpdus_in_queue);
  504. /* set it to 0 for now */
  505. cp->rel_block_index = 0;
  506. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  507. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  508. if (cp->block_use_after_flush) {
  509. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  510. CACHE_BLOCK_RESOURCE_INDEX, index);
  511. }
  512. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  513. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  514. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  515. BLOCK_CACHE_USAGE_AFTER_FLUSH, cp->block_use_after_flush);
  516. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2, FLUSH_ENTIRE_CACHE,
  517. cp->flush_all);
  518. if (hif_pm_runtime_get(hal_soc->hif_handle,
  519. RTPM_ID_HAL_REO_CMD, true) == 0) {
  520. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  521. hif_pm_runtime_put(hal_soc->hif_handle,
  522. RTPM_ID_HAL_REO_CMD);
  523. } else {
  524. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  525. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  526. hal_srng_inc_flush_cnt(hal_ring_hdl);
  527. }
  528. val = reo_desc[CMD_HEADER_DW_OFFSET];
  529. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  530. val);
  531. }
  532. qdf_export_symbol(hal_reo_cmd_flush_cache);
  533. inline int hal_reo_cmd_unblock_cache(hal_ring_handle_t hal_ring_hdl,
  534. hal_soc_handle_t hal_soc_hdl,
  535. struct hal_reo_cmd_params *cmd)
  536. {
  537. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  538. uint32_t *reo_desc, val;
  539. uint8_t index = 0;
  540. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  541. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  542. index = hal_find_one_bit(hal_soc->reo_res_bitmap);
  543. if (index > 3) {
  544. hal_srng_access_end(hal_soc, hal_ring_hdl);
  545. qdf_print("No blocking resource to unblock!");
  546. return -EBUSY;
  547. }
  548. }
  549. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  550. if (!reo_desc) {
  551. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  552. "%s: Out of cmd ring entries", __func__);
  553. hal_srng_access_end(hal_soc, hal_ring_hdl);
  554. return -EBUSY;
  555. }
  556. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  557. sizeof(struct reo_unblock_cache));
  558. /* Offsets of descriptor fields defined in HW headers start from
  559. * the field after TLV header */
  560. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  561. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  562. sizeof(struct reo_unblock_cache) -
  563. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  564. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  565. REO_STATUS_REQUIRED, cmd->std.need_status);
  566. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  567. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  568. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  569. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  570. CACHE_BLOCK_RESOURCE_INDEX,
  571. cmd->u.unblk_cache_params.index);
  572. }
  573. hal_srng_access_end(hal_soc, hal_ring_hdl);
  574. val = reo_desc[CMD_HEADER_DW_OFFSET];
  575. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  576. val);
  577. }
  578. qdf_export_symbol(hal_reo_cmd_unblock_cache);
  579. inline int hal_reo_cmd_flush_timeout_list(hal_ring_handle_t hal_ring_hdl,
  580. hal_soc_handle_t hal_soc_hdl,
  581. struct hal_reo_cmd_params *cmd)
  582. {
  583. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  584. uint32_t *reo_desc, val;
  585. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  586. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  587. if (!reo_desc) {
  588. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  589. "%s: Out of cmd ring entries", __func__);
  590. hal_srng_access_end(hal_soc, hal_ring_hdl);
  591. return -EBUSY;
  592. }
  593. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  594. sizeof(struct reo_flush_timeout_list));
  595. /* Offsets of descriptor fields defined in HW headers start from
  596. * the field after TLV header */
  597. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  598. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  599. sizeof(struct reo_flush_timeout_list) -
  600. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  601. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  602. REO_STATUS_REQUIRED, cmd->std.need_status);
  603. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_1, AC_TIMOUT_LIST,
  604. cmd->u.fl_tim_list_params.ac_list);
  605. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  606. MINIMUM_RELEASE_DESC_COUNT,
  607. cmd->u.fl_tim_list_params.min_rel_desc);
  608. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  609. MINIMUM_FORWARD_BUF_COUNT,
  610. cmd->u.fl_tim_list_params.min_fwd_buf);
  611. hal_srng_access_end(hal_soc, hal_ring_hdl);
  612. val = reo_desc[CMD_HEADER_DW_OFFSET];
  613. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  614. val);
  615. }
  616. qdf_export_symbol(hal_reo_cmd_flush_timeout_list);
  617. inline int hal_reo_cmd_update_rx_queue(hal_ring_handle_t hal_ring_hdl,
  618. hal_soc_handle_t hal_soc_hdl,
  619. struct hal_reo_cmd_params *cmd)
  620. {
  621. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  622. uint32_t *reo_desc, val;
  623. struct hal_reo_cmd_update_queue_params *p;
  624. p = &cmd->u.upd_queue_params;
  625. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  626. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  627. if (!reo_desc) {
  628. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  629. "%s: Out of cmd ring entries", __func__);
  630. hal_srng_access_end(hal_soc, hal_ring_hdl);
  631. return -EBUSY;
  632. }
  633. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  634. sizeof(struct reo_update_rx_reo_queue));
  635. /* Offsets of descriptor fields defined in HW headers start from
  636. * the field after TLV header */
  637. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  638. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  639. sizeof(struct reo_update_rx_reo_queue) -
  640. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  641. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  642. REO_STATUS_REQUIRED, cmd->std.need_status);
  643. hal_reo_cmd_set_descr_addr(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  644. cmd->std.addr_lo, cmd->std.addr_hi);
  645. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  646. UPDATE_RECEIVE_QUEUE_NUMBER, p->update_rx_queue_num);
  647. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2, UPDATE_VLD,
  648. p->update_vld);
  649. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  650. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  651. p->update_assoc_link_desc);
  652. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  653. UPDATE_DISABLE_DUPLICATE_DETECTION,
  654. p->update_disable_dup_detect);
  655. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  656. UPDATE_DISABLE_DUPLICATE_DETECTION,
  657. p->update_disable_dup_detect);
  658. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  659. UPDATE_SOFT_REORDER_ENABLE,
  660. p->update_soft_reorder_enab);
  661. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  662. UPDATE_AC, p->update_ac);
  663. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  664. UPDATE_BAR, p->update_bar);
  665. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  666. UPDATE_BAR, p->update_bar);
  667. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  668. UPDATE_RTY, p->update_rty);
  669. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  670. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  671. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  672. UPDATE_OOR_MODE, p->update_oor_mode);
  673. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  674. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  675. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  676. UPDATE_PN_CHECK_NEEDED, p->update_pn_check_needed);
  677. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  678. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  679. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  680. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  681. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  682. UPDATE_PN_HANDLING_ENABLE, p->update_pn_hand_enab);
  683. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  684. UPDATE_PN_SIZE, p->update_pn_size);
  685. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  686. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  687. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  688. UPDATE_SVLD, p->update_svld);
  689. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  690. UPDATE_SSN, p->update_ssn);
  691. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  692. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  693. p->update_seq_2k_err_detect);
  694. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  695. UPDATE_PN_VALID, p->update_pn_valid);
  696. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  697. UPDATE_PN, p->update_pn);
  698. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  699. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  700. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  701. VLD, p->vld);
  702. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  703. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  704. p->assoc_link_desc);
  705. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  706. DISABLE_DUPLICATE_DETECTION, p->disable_dup_detect);
  707. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  708. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  709. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3, AC, p->ac);
  710. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  711. BAR, p->bar);
  712. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  713. CHK_2K_MODE, p->chk_2k_mode);
  714. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  715. RTY, p->rty);
  716. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  717. OOR_MODE, p->oor_mode);
  718. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  719. PN_CHECK_NEEDED, p->pn_check_needed);
  720. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  721. PN_SHALL_BE_EVEN, p->pn_even);
  722. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  723. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  724. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  725. PN_HANDLING_ENABLE, p->pn_hand_enab);
  726. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  727. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  728. if (p->ba_window_size < 1)
  729. p->ba_window_size = 1;
  730. /*
  731. * WAR to get 2k exception in Non BA case.
  732. * Setting window size to 2 to get 2k jump exception
  733. * when we receive aggregates in Non BA case
  734. */
  735. if (p->ba_window_size == 1)
  736. p->ba_window_size++;
  737. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  738. BA_WINDOW_SIZE, p->ba_window_size - 1);
  739. if (p->pn_size == 24)
  740. p->pn_size = PN_SIZE_24;
  741. else if (p->pn_size == 48)
  742. p->pn_size = PN_SIZE_48;
  743. else if (p->pn_size == 128)
  744. p->pn_size = PN_SIZE_128;
  745. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  746. PN_SIZE, p->pn_size);
  747. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  748. SVLD, p->svld);
  749. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  750. SSN, p->ssn);
  751. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  752. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  753. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  754. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  755. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_5,
  756. PN_31_0, p->pn_31_0);
  757. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_6,
  758. PN_63_32, p->pn_63_32);
  759. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_7,
  760. PN_95_64, p->pn_95_64);
  761. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_8,
  762. PN_127_96, p->pn_127_96);
  763. if (hif_pm_runtime_get(hal_soc->hif_handle,
  764. RTPM_ID_HAL_REO_CMD, false) == 0) {
  765. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  766. hif_pm_runtime_put(hal_soc->hif_handle,
  767. RTPM_ID_HAL_REO_CMD);
  768. } else {
  769. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  770. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  771. hal_srng_inc_flush_cnt(hal_ring_hdl);
  772. }
  773. val = reo_desc[CMD_HEADER_DW_OFFSET];
  774. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  775. val);
  776. }
  777. qdf_export_symbol(hal_reo_cmd_update_rx_queue);
  778. inline void
  779. hal_reo_queue_stats_status(uint32_t *reo_desc,
  780. struct hal_reo_queue_status *st,
  781. hal_soc_handle_t hal_soc_hdl)
  782. {
  783. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  784. uint32_t val;
  785. /* Offsets of descriptor fields defined in HW headers start
  786. * from the field after TLV header */
  787. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  788. /* header */
  789. hal_reo_status_get_header(reo_desc, HAL_REO_QUEUE_STATS_STATUS_TLV,
  790. &(st->header), hal_soc);
  791. /* SSN */
  792. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2, SSN)];
  793. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2, SSN, val);
  794. /* current index */
  795. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2,
  796. CURRENT_INDEX)];
  797. st->curr_idx =
  798. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2,
  799. CURRENT_INDEX, val);
  800. /* PN bits */
  801. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_3,
  802. PN_31_0)];
  803. st->pn_31_0 =
  804. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_3,
  805. PN_31_0, val);
  806. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_4,
  807. PN_63_32)];
  808. st->pn_63_32 =
  809. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_4,
  810. PN_63_32, val);
  811. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_5,
  812. PN_95_64)];
  813. st->pn_95_64 =
  814. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_5,
  815. PN_95_64, val);
  816. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_6,
  817. PN_127_96)];
  818. st->pn_127_96 =
  819. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_6,
  820. PN_127_96, val);
  821. /* timestamps */
  822. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_7,
  823. LAST_RX_ENQUEUE_TIMESTAMP)];
  824. st->last_rx_enq_tstamp =
  825. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_7,
  826. LAST_RX_ENQUEUE_TIMESTAMP, val);
  827. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_8,
  828. LAST_RX_DEQUEUE_TIMESTAMP)];
  829. st->last_rx_deq_tstamp =
  830. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_8,
  831. LAST_RX_DEQUEUE_TIMESTAMP, val);
  832. /* rx bitmap */
  833. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_9,
  834. RX_BITMAP_31_0)];
  835. st->rx_bitmap_31_0 =
  836. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_9,
  837. RX_BITMAP_31_0, val);
  838. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_10,
  839. RX_BITMAP_63_32)];
  840. st->rx_bitmap_63_32 =
  841. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_10,
  842. RX_BITMAP_63_32, val);
  843. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_11,
  844. RX_BITMAP_95_64)];
  845. st->rx_bitmap_95_64 =
  846. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_11,
  847. RX_BITMAP_95_64, val);
  848. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_12,
  849. RX_BITMAP_127_96)];
  850. st->rx_bitmap_127_96 =
  851. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_12,
  852. RX_BITMAP_127_96, val);
  853. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_13,
  854. RX_BITMAP_159_128)];
  855. st->rx_bitmap_159_128 =
  856. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_13,
  857. RX_BITMAP_159_128, val);
  858. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_14,
  859. RX_BITMAP_191_160)];
  860. st->rx_bitmap_191_160 =
  861. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_14,
  862. RX_BITMAP_191_160, val);
  863. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_15,
  864. RX_BITMAP_223_192)];
  865. st->rx_bitmap_223_192 =
  866. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_15,
  867. RX_BITMAP_223_192, val);
  868. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_16,
  869. RX_BITMAP_255_224)];
  870. st->rx_bitmap_255_224 =
  871. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_16,
  872. RX_BITMAP_255_224, val);
  873. /* various counts */
  874. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  875. CURRENT_MPDU_COUNT)];
  876. st->curr_mpdu_cnt =
  877. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  878. CURRENT_MPDU_COUNT, val);
  879. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  880. CURRENT_MSDU_COUNT)];
  881. st->curr_msdu_cnt =
  882. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  883. CURRENT_MSDU_COUNT, val);
  884. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  885. TIMEOUT_COUNT)];
  886. st->fwd_timeout_cnt =
  887. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  888. TIMEOUT_COUNT, val);
  889. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  890. FORWARD_DUE_TO_BAR_COUNT)];
  891. st->fwd_bar_cnt =
  892. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  893. FORWARD_DUE_TO_BAR_COUNT, val);
  894. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  895. DUPLICATE_COUNT)];
  896. st->dup_cnt =
  897. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  898. DUPLICATE_COUNT, val);
  899. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  900. FRAMES_IN_ORDER_COUNT)];
  901. st->frms_in_order_cnt =
  902. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  903. FRAMES_IN_ORDER_COUNT, val);
  904. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  905. BAR_RECEIVED_COUNT)];
  906. st->bar_rcvd_cnt =
  907. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  908. BAR_RECEIVED_COUNT, val);
  909. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_20,
  910. MPDU_FRAMES_PROCESSED_COUNT)];
  911. st->mpdu_frms_cnt =
  912. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_20,
  913. MPDU_FRAMES_PROCESSED_COUNT, val);
  914. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_21,
  915. MSDU_FRAMES_PROCESSED_COUNT)];
  916. st->msdu_frms_cnt =
  917. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_21,
  918. MSDU_FRAMES_PROCESSED_COUNT, val);
  919. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_22,
  920. TOTAL_PROCESSED_BYTE_COUNT)];
  921. st->total_cnt =
  922. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_22,
  923. TOTAL_PROCESSED_BYTE_COUNT, val);
  924. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  925. LATE_RECEIVE_MPDU_COUNT)];
  926. st->late_recv_mpdu_cnt =
  927. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  928. LATE_RECEIVE_MPDU_COUNT, val);
  929. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  930. WINDOW_JUMP_2K)];
  931. st->win_jump_2k =
  932. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  933. WINDOW_JUMP_2K, val);
  934. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  935. HOLE_COUNT)];
  936. st->hole_cnt =
  937. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  938. HOLE_COUNT, val);
  939. }
  940. qdf_export_symbol(hal_reo_queue_stats_status);
  941. inline void
  942. hal_reo_flush_queue_status(uint32_t *reo_desc,
  943. struct hal_reo_flush_queue_status *st,
  944. hal_soc_handle_t hal_soc_hdl)
  945. {
  946. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  947. uint32_t val;
  948. /* Offsets of descriptor fields defined in HW headers start
  949. * from the field after TLV header */
  950. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  951. /* header */
  952. hal_reo_status_get_header(reo_desc, HAL_REO_FLUSH_QUEUE_STATUS_TLV,
  953. &(st->header), hal_soc);
  954. /* error bit */
  955. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS_2,
  956. ERROR_DETECTED)];
  957. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  958. val);
  959. }
  960. qdf_export_symbol(hal_reo_flush_queue_status);
  961. inline void
  962. hal_reo_flush_cache_status(uint32_t *reo_desc,
  963. struct hal_reo_flush_cache_status *st,
  964. hal_soc_handle_t hal_soc_hdl)
  965. {
  966. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  967. uint32_t val;
  968. /* Offsets of descriptor fields defined in HW headers start
  969. * from the field after TLV header */
  970. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  971. /* header */
  972. hal_reo_status_get_header(reo_desc, HAL_REO_FLUSH_CACHE_STATUS_TLV,
  973. &(st->header), hal_soc);
  974. /* error bit */
  975. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  976. ERROR_DETECTED)];
  977. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  978. val);
  979. /* block error */
  980. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  981. BLOCK_ERROR_DETAILS)];
  982. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  983. BLOCK_ERROR_DETAILS,
  984. val);
  985. if (!st->block_error)
  986. qdf_set_bit(hal_soc->index,
  987. (unsigned long *)&hal_soc->reo_res_bitmap);
  988. /* cache flush status */
  989. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  990. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  991. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  992. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  993. val);
  994. /* cache flush descriptor type */
  995. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  996. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  997. st->cache_flush_status_desc_type =
  998. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  999. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  1000. val);
  1001. /* cache flush count */
  1002. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  1003. CACHE_CONTROLLER_FLUSH_COUNT)];
  1004. st->cache_flush_cnt =
  1005. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  1006. CACHE_CONTROLLER_FLUSH_COUNT,
  1007. val);
  1008. }
  1009. qdf_export_symbol(hal_reo_flush_cache_status);
  1010. inline void hal_reo_unblock_cache_status(uint32_t *reo_desc,
  1011. hal_soc_handle_t hal_soc_hdl,
  1012. struct hal_reo_unblk_cache_status *st)
  1013. {
  1014. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1015. uint32_t val;
  1016. /* Offsets of descriptor fields defined in HW headers start
  1017. * from the field after TLV header */
  1018. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1019. /* header */
  1020. hal_reo_status_get_header(reo_desc, HAL_REO_UNBLK_CACHE_STATUS_TLV,
  1021. &st->header, hal_soc);
  1022. /* error bit */
  1023. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  1024. ERROR_DETECTED)];
  1025. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  1026. ERROR_DETECTED,
  1027. val);
  1028. /* unblock type */
  1029. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  1030. UNBLOCK_TYPE)];
  1031. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  1032. UNBLOCK_TYPE,
  1033. val);
  1034. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  1035. qdf_clear_bit(hal_soc->index,
  1036. (unsigned long *)&hal_soc->reo_res_bitmap);
  1037. }
  1038. qdf_export_symbol(hal_reo_unblock_cache_status);
  1039. inline void hal_reo_flush_timeout_list_status(
  1040. uint32_t *reo_desc,
  1041. struct hal_reo_flush_timeout_list_status *st,
  1042. hal_soc_handle_t hal_soc_hdl)
  1043. {
  1044. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1045. uint32_t val;
  1046. /* Offsets of descriptor fields defined in HW headers start
  1047. * from the field after TLV header */
  1048. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1049. /* header */
  1050. hal_reo_status_get_header(reo_desc, HAL_REO_TIMOUT_LIST_STATUS_TLV,
  1051. &(st->header), hal_soc);
  1052. /* error bit */
  1053. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1054. ERROR_DETECTED)];
  1055. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1056. ERROR_DETECTED,
  1057. val);
  1058. /* list empty */
  1059. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1060. TIMOUT_LIST_EMPTY)];
  1061. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1062. TIMOUT_LIST_EMPTY,
  1063. val);
  1064. /* release descriptor count */
  1065. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1066. RELEASE_DESC_COUNT)];
  1067. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1068. RELEASE_DESC_COUNT,
  1069. val);
  1070. /* forward buf count */
  1071. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1072. FORWARD_BUF_COUNT)];
  1073. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1074. FORWARD_BUF_COUNT,
  1075. val);
  1076. }
  1077. qdf_export_symbol(hal_reo_flush_timeout_list_status);
  1078. inline void hal_reo_desc_thres_reached_status(
  1079. uint32_t *reo_desc,
  1080. struct hal_reo_desc_thres_reached_status *st,
  1081. hal_soc_handle_t hal_soc_hdl)
  1082. {
  1083. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1084. uint32_t val;
  1085. /* Offsets of descriptor fields defined in HW headers start
  1086. * from the field after TLV header */
  1087. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1088. /* header */
  1089. hal_reo_status_get_header(reo_desc,
  1090. HAL_REO_DESC_THRES_STATUS_TLV,
  1091. &(st->header), hal_soc);
  1092. /* threshold index */
  1093. val = reo_desc[HAL_OFFSET_DW(
  1094. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1095. THRESHOLD_INDEX)];
  1096. st->thres_index = HAL_GET_FIELD(
  1097. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1098. THRESHOLD_INDEX,
  1099. val);
  1100. /* link desc counters */
  1101. val = reo_desc[HAL_OFFSET_DW(
  1102. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1103. LINK_DESCRIPTOR_COUNTER0)];
  1104. st->link_desc_counter0 = HAL_GET_FIELD(
  1105. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1106. LINK_DESCRIPTOR_COUNTER0,
  1107. val);
  1108. val = reo_desc[HAL_OFFSET_DW(
  1109. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1110. LINK_DESCRIPTOR_COUNTER1)];
  1111. st->link_desc_counter1 = HAL_GET_FIELD(
  1112. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1113. LINK_DESCRIPTOR_COUNTER1,
  1114. val);
  1115. val = reo_desc[HAL_OFFSET_DW(
  1116. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1117. LINK_DESCRIPTOR_COUNTER2)];
  1118. st->link_desc_counter2 = HAL_GET_FIELD(
  1119. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1120. LINK_DESCRIPTOR_COUNTER2,
  1121. val);
  1122. val = reo_desc[HAL_OFFSET_DW(
  1123. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1124. LINK_DESCRIPTOR_COUNTER_SUM)];
  1125. st->link_desc_counter_sum = HAL_GET_FIELD(
  1126. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1127. LINK_DESCRIPTOR_COUNTER_SUM,
  1128. val);
  1129. }
  1130. qdf_export_symbol(hal_reo_desc_thres_reached_status);
  1131. inline void
  1132. hal_reo_rx_update_queue_status(uint32_t *reo_desc,
  1133. struct hal_reo_update_rx_queue_status *st,
  1134. hal_soc_handle_t hal_soc_hdl)
  1135. {
  1136. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1137. /* Offsets of descriptor fields defined in HW headers start
  1138. * from the field after TLV header */
  1139. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1140. /* header */
  1141. hal_reo_status_get_header(reo_desc,
  1142. HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV,
  1143. &(st->header), hal_soc);
  1144. }
  1145. qdf_export_symbol(hal_reo_rx_update_queue_status);
  1146. /**
  1147. * hal_reo_init_cmd_ring() - Initialize descriptors of REO command SRNG
  1148. * with command number
  1149. * @hal_soc: Handle to HAL SoC structure
  1150. * @hal_ring: Handle to HAL SRNG structure
  1151. *
  1152. * Return: none
  1153. */
  1154. inline void hal_reo_init_cmd_ring(hal_soc_handle_t hal_soc_hdl,
  1155. hal_ring_handle_t hal_ring_hdl)
  1156. {
  1157. int cmd_num;
  1158. uint32_t *desc_addr;
  1159. struct hal_srng_params srng_params;
  1160. uint32_t desc_size;
  1161. uint32_t num_desc;
  1162. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1163. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  1164. desc_addr = (uint32_t *)(srng_params.ring_base_vaddr);
  1165. desc_addr += (sizeof(struct tlv_32_hdr) >> 2);
  1166. desc_size = hal_srng_get_entrysize(soc, REO_CMD) >> 2;
  1167. num_desc = srng_params.num_entries;
  1168. cmd_num = 1;
  1169. while (num_desc) {
  1170. /* Offsets of descriptor fields defined in HW headers start
  1171. * from the field after TLV header */
  1172. HAL_DESC_SET_FIELD(desc_addr, UNIFORM_REO_CMD_HEADER_0,
  1173. REO_CMD_NUMBER, cmd_num);
  1174. desc_addr += desc_size;
  1175. num_desc--; cmd_num++;
  1176. }
  1177. soc->reo_res_bitmap = 0;
  1178. }
  1179. qdf_export_symbol(hal_reo_init_cmd_ring);