hal_generic_api.h 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #include <hal_rx.h>
  21. /**
  22. * hal_tx_comp_get_status() - TQM Release reason
  23. * @hal_desc: completion ring Tx status
  24. *
  25. * This function will parse the WBM completion descriptor and populate in
  26. * HAL structure
  27. *
  28. * Return: none
  29. */
  30. static inline
  31. void hal_tx_comp_get_status_generic(void *desc,
  32. void *ts1,
  33. struct hal_soc *hal)
  34. {
  35. uint8_t rate_stats_valid = 0;
  36. uint32_t rate_stats = 0;
  37. struct hal_tx_completion_status *ts =
  38. (struct hal_tx_completion_status *)ts1;
  39. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  40. TQM_STATUS_NUMBER);
  41. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  42. ACK_FRAME_RSSI);
  43. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  44. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  45. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  46. MSDU_PART_OF_AMSDU);
  47. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  48. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  49. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  50. TRANSMIT_COUNT);
  51. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  52. TX_RATE_STATS);
  53. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  54. TX_RATE_STATS_INFO_VALID, rate_stats);
  55. ts->valid = rate_stats_valid;
  56. if (rate_stats_valid) {
  57. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  58. rate_stats);
  59. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  60. TRANSMIT_PKT_TYPE, rate_stats);
  61. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  62. TRANSMIT_STBC, rate_stats);
  63. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  64. rate_stats);
  65. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  66. rate_stats);
  67. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  68. rate_stats);
  69. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  70. rate_stats);
  71. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  72. rate_stats);
  73. }
  74. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  75. ts->status = hal_tx_comp_get_release_reason(
  76. desc,
  77. hal_soc_to_hal_soc_handle(hal));
  78. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  79. TX_RATE_STATS_INFO_TX_RATE_STATS);
  80. }
  81. /**
  82. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  83. * @desc: Handle to Tx Descriptor
  84. * @paddr: Physical Address
  85. * @pool_id: Return Buffer Manager ID
  86. * @desc_id: Descriptor ID
  87. * @type: 0 - Address points to a MSDU buffer
  88. * 1 - Address points to MSDU extension descriptor
  89. *
  90. * Return: void
  91. */
  92. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  93. dma_addr_t paddr, uint8_t rbm_id,
  94. uint32_t desc_id, uint8_t type)
  95. {
  96. /* Set buffer_addr_info.buffer_addr_31_0 */
  97. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  98. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  99. /* Set buffer_addr_info.buffer_addr_39_32 */
  100. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  101. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  102. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  103. (((uint64_t) paddr) >> 32));
  104. /* Set buffer_addr_info.return_buffer_manager = rbm id */
  105. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  106. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  107. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  108. RETURN_BUFFER_MANAGER, rbm_id);
  109. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  110. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  111. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  112. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  113. /* Set Buffer or Ext Descriptor Type */
  114. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  115. BUF_OR_EXT_DESC_TYPE) |=
  116. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  117. }
  118. #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
  119. /**
  120. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  121. * tlv_tag: Taf of the TLVs
  122. * rx_tlv: the pointer to the TLVs
  123. * @ppdu_info: pointer to ppdu_info
  124. *
  125. * Return: true if the tlv is handled, false if not
  126. */
  127. static inline bool
  128. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  129. struct hal_rx_ppdu_info *ppdu_info)
  130. {
  131. uint32_t value;
  132. switch (tlv_tag) {
  133. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  134. {
  135. uint8_t *he_sig_a_mu_ul_info =
  136. (uint8_t *)rx_tlv +
  137. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  138. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  139. ppdu_info->rx_status.he_flags = 1;
  140. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  141. FORMAT_INDICATION);
  142. if (value == 0) {
  143. ppdu_info->rx_status.he_data1 =
  144. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  145. } else {
  146. ppdu_info->rx_status.he_data1 =
  147. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  148. }
  149. /* data1 */
  150. ppdu_info->rx_status.he_data1 |=
  151. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  152. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  153. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  154. /* data2 */
  155. ppdu_info->rx_status.he_data2 |=
  156. QDF_MON_STATUS_TXOP_KNOWN;
  157. /*data3*/
  158. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  159. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  160. ppdu_info->rx_status.he_data3 = value;
  161. /* 1 for UL and 0 for DL */
  162. value = 1;
  163. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  164. ppdu_info->rx_status.he_data3 |= value;
  165. /*data4*/
  166. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  167. SPATIAL_REUSE);
  168. ppdu_info->rx_status.he_data4 = value;
  169. /*data5*/
  170. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  171. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  172. ppdu_info->rx_status.he_data5 = value;
  173. ppdu_info->rx_status.bw = value;
  174. /*data6*/
  175. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  176. TXOP_DURATION);
  177. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  178. ppdu_info->rx_status.he_data6 |= value;
  179. return true;
  180. }
  181. default:
  182. return false;
  183. }
  184. }
  185. #else
  186. static inline bool
  187. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  188. struct hal_rx_ppdu_info *ppdu_info)
  189. {
  190. return false;
  191. }
  192. #endif /* QCA_WIFI_QCA6290_11AX_MU_UL && QCA_WIFI_QCA6290_11AX */
  193. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET) && \
  194. defined(RX_PPDU_END_USER_STATS_22_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  195. static inline void
  196. hal_rx_handle_mu_ul_info(
  197. void *rx_tlv,
  198. struct mon_rx_user_status *mon_rx_user_status)
  199. {
  200. mon_rx_user_status->mu_ul_user_v0_word0 =
  201. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_11,
  202. SW_RESPONSE_REFERENCE_PTR);
  203. mon_rx_user_status->mu_ul_user_v0_word1 =
  204. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_22,
  205. SW_RESPONSE_REFERENCE_PTR_EXT);
  206. }
  207. static inline void
  208. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  209. struct mon_rx_user_status *mon_rx_user_status)
  210. {
  211. uint32_t mpdu_ok_byte_count;
  212. uint32_t mpdu_err_byte_count;
  213. mpdu_ok_byte_count = HAL_RX_GET(rx_tlv,
  214. RX_PPDU_END_USER_STATS_17,
  215. MPDU_OK_BYTE_COUNT);
  216. mpdu_err_byte_count = HAL_RX_GET(rx_tlv,
  217. RX_PPDU_END_USER_STATS_19,
  218. MPDU_ERR_BYTE_COUNT);
  219. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  220. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  221. }
  222. #else
  223. static inline void
  224. hal_rx_handle_mu_ul_info(void *rx_tlv,
  225. struct mon_rx_user_status *mon_rx_user_status)
  226. {
  227. }
  228. static inline void
  229. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  230. struct mon_rx_user_status *mon_rx_user_status)
  231. {
  232. struct hal_rx_ppdu_info *ppdu_info =
  233. (struct hal_rx_ppdu_info *)ppduinfo;
  234. /* HKV1: doesn't support mpdu byte count */
  235. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  236. mon_rx_user_status->mpdu_err_byte_count = 0;
  237. }
  238. #endif
  239. static inline void
  240. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  241. struct mon_rx_user_status *mon_rx_user_status)
  242. {
  243. struct mon_rx_info *mon_rx_info;
  244. struct mon_rx_user_info *mon_rx_user_info;
  245. struct hal_rx_ppdu_info *ppdu_info =
  246. (struct hal_rx_ppdu_info *)ppduinfo;
  247. mon_rx_info = &ppdu_info->rx_info;
  248. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  249. mon_rx_user_info->qos_control_info_valid =
  250. mon_rx_info->qos_control_info_valid;
  251. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  252. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  253. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  254. mon_rx_user_status->tcp_msdu_count =
  255. ppdu_info->rx_status.tcp_msdu_count;
  256. mon_rx_user_status->udp_msdu_count =
  257. ppdu_info->rx_status.udp_msdu_count;
  258. mon_rx_user_status->other_msdu_count =
  259. ppdu_info->rx_status.other_msdu_count;
  260. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  261. mon_rx_user_status->frame_control_info_valid =
  262. ppdu_info->rx_status.frame_control_info_valid;
  263. mon_rx_user_status->data_sequence_control_info_valid =
  264. ppdu_info->rx_status.data_sequence_control_info_valid;
  265. mon_rx_user_status->first_data_seq_ctrl =
  266. ppdu_info->rx_status.first_data_seq_ctrl;
  267. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  268. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  269. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  270. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  271. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  272. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  273. mon_rx_user_status->mpdu_cnt_fcs_ok =
  274. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  275. mon_rx_user_status->mpdu_cnt_fcs_err =
  276. ppdu_info->com_info.mpdu_cnt_fcs_err;
  277. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  278. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  279. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  280. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  281. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  282. }
  283. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, word_1, word_2, \
  284. ppdu_info, rssi_info_tlv) \
  285. { \
  286. ppdu_info->rx_status.rssi_chain[chain][0] = \
  287. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  288. RSSI_PRI20_CHAIN##chain); \
  289. ppdu_info->rx_status.rssi_chain[chain][1] = \
  290. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  291. RSSI_EXT20_CHAIN##chain); \
  292. ppdu_info->rx_status.rssi_chain[chain][2] = \
  293. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  294. RSSI_EXT40_LOW20_CHAIN##chain); \
  295. ppdu_info->rx_status.rssi_chain[chain][3] = \
  296. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  297. RSSI_EXT40_HIGH20_CHAIN##chain); \
  298. ppdu_info->rx_status.rssi_chain[chain][4] = \
  299. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  300. RSSI_EXT80_LOW20_CHAIN##chain); \
  301. ppdu_info->rx_status.rssi_chain[chain][5] = \
  302. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  303. RSSI_EXT80_LOW_HIGH20_CHAIN##chain); \
  304. ppdu_info->rx_status.rssi_chain[chain][6] = \
  305. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  306. RSSI_EXT80_HIGH_LOW20_CHAIN##chain); \
  307. ppdu_info->rx_status.rssi_chain[chain][7] = \
  308. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  309. RSSI_EXT80_HIGH20_CHAIN##chain); \
  310. } \
  311. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  312. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, 0, 1, ppdu_info, rssi_info_tlv) \
  313. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, 2, 3, ppdu_info, rssi_info_tlv) \
  314. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, 4, 5, ppdu_info, rssi_info_tlv) \
  315. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, 6, 7, ppdu_info, rssi_info_tlv) \
  316. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(4, 8, 9, ppdu_info, rssi_info_tlv) \
  317. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(5, 10, 11, ppdu_info, rssi_info_tlv) \
  318. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(6, 12, 13, ppdu_info, rssi_info_tlv) \
  319. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(7, 14, 15, ppdu_info, rssi_info_tlv)} \
  320. static inline uint32_t
  321. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  322. uint8_t *rssi_info_tlv)
  323. {
  324. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  325. return 0;
  326. }
  327. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  328. static inline void
  329. hal_get_qos_control(void *rx_tlv,
  330. struct hal_rx_ppdu_info *ppdu_info)
  331. {
  332. ppdu_info->rx_info.qos_control_info_valid =
  333. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  334. QOS_CONTROL_INFO_VALID);
  335. if (ppdu_info->rx_info.qos_control_info_valid)
  336. ppdu_info->rx_info.qos_control =
  337. HAL_RX_GET(rx_tlv,
  338. RX_PPDU_END_USER_STATS_5,
  339. QOS_CONTROL_FIELD);
  340. }
  341. static inline void
  342. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  343. struct hal_rx_ppdu_info *ppdu_info)
  344. {
  345. if ((ppdu_info->sw_frame_group_id
  346. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  347. (ppdu_info->sw_frame_group_id ==
  348. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  349. ppdu_info->rx_info.mac_addr1_valid =
  350. HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start);
  351. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  352. HAL_RX_GET(rx_mpdu_start,
  353. RX_MPDU_INFO_15,
  354. MAC_ADDR_AD1_31_0);
  355. if (ppdu_info->sw_frame_group_id ==
  356. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  357. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  358. HAL_RX_GET(rx_mpdu_start,
  359. RX_MPDU_INFO_16,
  360. MAC_ADDR_AD1_47_32);
  361. }
  362. }
  363. }
  364. #else
  365. static inline void
  366. hal_get_qos_control(void *rx_tlv,
  367. struct hal_rx_ppdu_info *ppdu_info)
  368. {
  369. }
  370. static inline void
  371. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  372. struct hal_rx_ppdu_info *ppdu_info)
  373. {
  374. }
  375. #endif
  376. /**
  377. * hal_get_radiotap_he_gi_ltf() - Convert HE ltf and GI value
  378. * from stats enum to radiotap enum
  379. * @he_gi: HE GI value used in stats
  380. * @he_ltf: HE LTF value used in stats
  381. *
  382. * Return: void
  383. */
  384. static inline void hal_get_radiotap_he_gi_ltf(uint16_t *he_gi, uint16_t *he_ltf)
  385. {
  386. switch (*he_gi) {
  387. case HE_GI_0_8:
  388. *he_gi = HE_GI_RADIOTAP_0_8;
  389. break;
  390. case HE_GI_1_6:
  391. *he_gi = HE_GI_RADIOTAP_1_6;
  392. break;
  393. case HE_GI_3_2:
  394. *he_gi = HE_GI_RADIOTAP_3_2;
  395. break;
  396. default:
  397. *he_gi = HE_GI_RADIOTAP_RESERVED;
  398. }
  399. switch (*he_ltf) {
  400. case HE_LTF_1_X:
  401. *he_ltf = HE_LTF_RADIOTAP_1_X;
  402. break;
  403. case HE_LTF_2_X:
  404. *he_ltf = HE_LTF_RADIOTAP_2_X;
  405. break;
  406. case HE_LTF_4_X:
  407. *he_ltf = HE_LTF_RADIOTAP_4_X;
  408. break;
  409. default:
  410. *he_ltf = HE_LTF_RADIOTAP_UNKNOWN;
  411. }
  412. }
  413. /* channel number to freq conversion */
  414. #define CHANNEL_NUM_14 14
  415. #define CHANNEL_NUM_15 15
  416. #define CHANNEL_NUM_27 27
  417. #define CHANNEL_NUM_35 35
  418. #define CHANNEL_NUM_182 182
  419. #define CHANNEL_NUM_197 197
  420. #define CHANNEL_FREQ_2484 2484
  421. #define CHANNEL_FREQ_2407 2407
  422. #define CHANNEL_FREQ_2512 2512
  423. #define CHANNEL_FREQ_5000 5000
  424. #define CHANNEL_FREQ_5950 5950
  425. #define CHANNEL_FREQ_4000 4000
  426. #define CHANNEL_FREQ_5150 5150
  427. #define CHANNEL_FREQ_5920 5920
  428. #define CHANNEL_FREQ_5935 5935
  429. #define FREQ_MULTIPLIER_CONST_5MHZ 5
  430. #define FREQ_MULTIPLIER_CONST_20MHZ 20
  431. /**
  432. * hal_rx_radiotap_num_to_freq() - Get frequency from chan number
  433. * @chan_num - Input channel number
  434. * @center_freq - Input Channel Center frequency
  435. *
  436. * Return - Channel frequency in Mhz
  437. */
  438. static uint16_t
  439. hal_rx_radiotap_num_to_freq(uint16_t chan_num, qdf_freq_t center_freq)
  440. {
  441. if (center_freq > CHANNEL_FREQ_5920 && center_freq < CHANNEL_FREQ_5950)
  442. return CHANNEL_FREQ_5935;
  443. if (center_freq < CHANNEL_FREQ_5950) {
  444. if (chan_num == CHANNEL_NUM_14)
  445. return CHANNEL_FREQ_2484;
  446. if (chan_num < CHANNEL_NUM_14)
  447. return CHANNEL_FREQ_2407 +
  448. (chan_num * FREQ_MULTIPLIER_CONST_5MHZ);
  449. if (chan_num < CHANNEL_NUM_27)
  450. return CHANNEL_FREQ_2512 +
  451. ((chan_num - CHANNEL_NUM_15) *
  452. FREQ_MULTIPLIER_CONST_20MHZ);
  453. if (chan_num > CHANNEL_NUM_182 &&
  454. chan_num < CHANNEL_NUM_197)
  455. return ((chan_num * FREQ_MULTIPLIER_CONST_5MHZ) +
  456. CHANNEL_FREQ_4000);
  457. return CHANNEL_FREQ_5000 +
  458. (chan_num * FREQ_MULTIPLIER_CONST_5MHZ);
  459. } else {
  460. return CHANNEL_FREQ_5950 +
  461. (chan_num * FREQ_MULTIPLIER_CONST_5MHZ);
  462. }
  463. }
  464. /**
  465. * hal_rx_status_get_tlv_info() - process receive info TLV
  466. * @rx_tlv_hdr: pointer to TLV header
  467. * @ppdu_info: pointer to ppdu_info
  468. *
  469. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  470. */
  471. static inline uint32_t
  472. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  473. hal_soc_handle_t hal_soc_hdl,
  474. qdf_nbuf_t nbuf)
  475. {
  476. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  477. uint32_t tlv_tag, user_id, tlv_len, value;
  478. uint8_t group_id = 0;
  479. uint8_t he_dcm = 0;
  480. uint8_t he_stbc = 0;
  481. uint16_t he_gi = 0;
  482. uint16_t he_ltf = 0;
  483. void *rx_tlv;
  484. bool unhandled = false;
  485. struct mon_rx_user_status *mon_rx_user_status;
  486. struct hal_rx_ppdu_info *ppdu_info =
  487. (struct hal_rx_ppdu_info *)ppduinfo;
  488. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  489. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  490. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  491. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  492. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  493. rx_tlv, tlv_len);
  494. switch (tlv_tag) {
  495. case WIFIRX_PPDU_START_E:
  496. {
  497. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  498. HAL_RX_GET(rx_tlv, RX_PPDU_START_0, PHY_PPDU_ID)))
  499. hal_err("Matching ppdu_id(%u) detected",
  500. ppdu_info->com_info.last_ppdu_id);
  501. /* Reset ppdu_info before processing the ppdu */
  502. qdf_mem_zero(ppdu_info,
  503. sizeof(struct hal_rx_ppdu_info));
  504. ppdu_info->com_info.last_ppdu_id =
  505. ppdu_info->com_info.ppdu_id =
  506. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  507. PHY_PPDU_ID);
  508. /* channel number is set in PHY meta data */
  509. ppdu_info->rx_status.chan_num =
  510. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  511. SW_PHY_META_DATA) & 0x0000FFFF);
  512. ppdu_info->rx_status.chan_freq =
  513. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  514. SW_PHY_META_DATA) & 0xFFFF0000)>>16;
  515. if (ppdu_info->rx_status.chan_num) {
  516. ppdu_info->rx_status.chan_freq =
  517. hal_rx_radiotap_num_to_freq(
  518. ppdu_info->rx_status.chan_num,
  519. ppdu_info->rx_status.chan_freq);
  520. }
  521. ppdu_info->com_info.ppdu_timestamp =
  522. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  523. PPDU_START_TIMESTAMP);
  524. ppdu_info->rx_status.ppdu_timestamp =
  525. ppdu_info->com_info.ppdu_timestamp;
  526. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  527. break;
  528. }
  529. case WIFIRX_PPDU_START_USER_INFO_E:
  530. break;
  531. case WIFIRX_PPDU_END_E:
  532. dp_nofl_debug("[%s][%d] ppdu_end_e len=%d",
  533. __func__, __LINE__, tlv_len);
  534. /* This is followed by sub-TLVs of PPDU_END */
  535. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  536. break;
  537. case WIFIPHYRX_PKT_END_E:
  538. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  539. break;
  540. case WIFIRXPCU_PPDU_END_INFO_E:
  541. ppdu_info->rx_status.rx_antenna =
  542. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2, RX_ANTENNA);
  543. ppdu_info->rx_status.tsft =
  544. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  545. WB_TIMESTAMP_UPPER_32);
  546. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  547. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  548. WB_TIMESTAMP_LOWER_32);
  549. ppdu_info->rx_status.duration =
  550. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  551. RX_PPDU_DURATION);
  552. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  553. break;
  554. /*
  555. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  556. * for MU, based on num users we see this tlv that many times.
  557. */
  558. case WIFIRX_PPDU_END_USER_STATS_E:
  559. {
  560. unsigned long tid = 0;
  561. uint16_t seq = 0;
  562. ppdu_info->rx_status.ast_index =
  563. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  564. AST_INDEX);
  565. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  566. RECEIVED_QOS_DATA_TID_BITMAP);
  567. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  568. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  569. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  570. ppdu_info->rx_status.tcp_msdu_count =
  571. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  572. TCP_MSDU_COUNT) +
  573. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  574. TCP_ACK_MSDU_COUNT);
  575. ppdu_info->rx_status.udp_msdu_count =
  576. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  577. UDP_MSDU_COUNT);
  578. ppdu_info->rx_status.other_msdu_count =
  579. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  580. OTHER_MSDU_COUNT);
  581. if (ppdu_info->sw_frame_group_id
  582. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  583. ppdu_info->rx_status.frame_control_info_valid =
  584. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  585. FRAME_CONTROL_INFO_VALID);
  586. if (ppdu_info->rx_status.frame_control_info_valid)
  587. ppdu_info->rx_status.frame_control =
  588. HAL_RX_GET(rx_tlv,
  589. RX_PPDU_END_USER_STATS_4,
  590. FRAME_CONTROL_FIELD);
  591. hal_get_qos_control(rx_tlv, ppdu_info);
  592. }
  593. ppdu_info->rx_status.data_sequence_control_info_valid =
  594. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  595. DATA_SEQUENCE_CONTROL_INFO_VALID);
  596. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  597. FIRST_DATA_SEQ_CTRL);
  598. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  599. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  600. ppdu_info->rx_status.preamble_type =
  601. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  602. HT_CONTROL_FIELD_PKT_TYPE);
  603. switch (ppdu_info->rx_status.preamble_type) {
  604. case HAL_RX_PKT_TYPE_11N:
  605. ppdu_info->rx_status.ht_flags = 1;
  606. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  607. break;
  608. case HAL_RX_PKT_TYPE_11AC:
  609. ppdu_info->rx_status.vht_flags = 1;
  610. break;
  611. case HAL_RX_PKT_TYPE_11AX:
  612. ppdu_info->rx_status.he_flags = 1;
  613. break;
  614. default:
  615. break;
  616. }
  617. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  618. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  619. MPDU_CNT_FCS_OK);
  620. ppdu_info->com_info.mpdu_cnt_fcs_err =
  621. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  622. MPDU_CNT_FCS_ERR);
  623. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  624. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  625. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  626. else
  627. ppdu_info->rx_status.rs_flags &=
  628. (~IEEE80211_AMPDU_FLAG);
  629. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  630. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_7,
  631. FCS_OK_BITMAP_31_0);
  632. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  633. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_8,
  634. FCS_OK_BITMAP_63_32);
  635. if (user_id < HAL_MAX_UL_MU_USERS) {
  636. mon_rx_user_status =
  637. &ppdu_info->rx_user_status[user_id];
  638. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  639. ppdu_info->com_info.num_users++;
  640. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  641. user_id,
  642. mon_rx_user_status);
  643. }
  644. break;
  645. }
  646. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  647. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  648. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_1,
  649. FCS_OK_BITMAP_95_64);
  650. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  651. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_2,
  652. FCS_OK_BITMAP_127_96);
  653. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  654. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_3,
  655. FCS_OK_BITMAP_159_128);
  656. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  657. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_4,
  658. FCS_OK_BITMAP_191_160);
  659. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  660. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_5,
  661. FCS_OK_BITMAP_223_192);
  662. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  663. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_6,
  664. FCS_OK_BITMAP_255_224);
  665. break;
  666. case WIFIRX_PPDU_END_STATUS_DONE_E:
  667. return HAL_TLV_STATUS_PPDU_DONE;
  668. case WIFIDUMMY_E:
  669. return HAL_TLV_STATUS_BUF_DONE;
  670. case WIFIPHYRX_HT_SIG_E:
  671. {
  672. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  673. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  674. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  675. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  676. FEC_CODING);
  677. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  678. 1 : 0;
  679. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  680. HT_SIG_INFO_0, MCS);
  681. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  682. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  683. HT_SIG_INFO_0, CBW);
  684. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  685. HT_SIG_INFO_1, SHORT_GI);
  686. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  687. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  688. HT_SIG_SU_NSS_SHIFT) + 1;
  689. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  690. break;
  691. }
  692. case WIFIPHYRX_L_SIG_B_E:
  693. {
  694. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  695. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  696. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  697. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  698. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  699. switch (value) {
  700. case 1:
  701. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  702. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  703. break;
  704. case 2:
  705. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  706. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  707. break;
  708. case 3:
  709. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  710. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  711. break;
  712. case 4:
  713. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  714. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  715. break;
  716. case 5:
  717. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  718. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  719. break;
  720. case 6:
  721. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  722. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  723. break;
  724. case 7:
  725. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  726. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  727. break;
  728. default:
  729. break;
  730. }
  731. ppdu_info->rx_status.cck_flag = 1;
  732. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  733. break;
  734. }
  735. case WIFIPHYRX_L_SIG_A_E:
  736. {
  737. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  738. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  739. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  740. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  741. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  742. switch (value) {
  743. case 8:
  744. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  745. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  746. break;
  747. case 9:
  748. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  749. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  750. break;
  751. case 10:
  752. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  753. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  754. break;
  755. case 11:
  756. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  757. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  758. break;
  759. case 12:
  760. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  761. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  762. break;
  763. case 13:
  764. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  765. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  766. break;
  767. case 14:
  768. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  769. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  770. break;
  771. case 15:
  772. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  773. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  774. break;
  775. default:
  776. break;
  777. }
  778. ppdu_info->rx_status.ofdm_flag = 1;
  779. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  780. break;
  781. }
  782. case WIFIPHYRX_VHT_SIG_A_E:
  783. {
  784. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  785. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  786. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  787. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  788. SU_MU_CODING);
  789. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  790. 1 : 0;
  791. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  792. ppdu_info->rx_status.vht_flag_values5 = group_id;
  793. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  794. VHT_SIG_A_INFO_1, MCS);
  795. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  796. VHT_SIG_A_INFO_1, GI_SETTING);
  797. switch (hal->target_type) {
  798. case TARGET_TYPE_QCA8074:
  799. case TARGET_TYPE_QCA8074V2:
  800. case TARGET_TYPE_QCA6018:
  801. case TARGET_TYPE_QCA5018:
  802. case TARGET_TYPE_QCN9000:
  803. case TARGET_TYPE_QCN6122:
  804. #ifdef QCA_WIFI_QCA6390
  805. case TARGET_TYPE_QCA6390:
  806. #endif
  807. ppdu_info->rx_status.is_stbc =
  808. HAL_RX_GET(vht_sig_a_info,
  809. VHT_SIG_A_INFO_0, STBC);
  810. value = HAL_RX_GET(vht_sig_a_info,
  811. VHT_SIG_A_INFO_0, N_STS);
  812. value = value & VHT_SIG_SU_NSS_MASK;
  813. if (ppdu_info->rx_status.is_stbc && (value > 0))
  814. value = ((value + 1) >> 1) - 1;
  815. ppdu_info->rx_status.nss =
  816. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  817. break;
  818. case TARGET_TYPE_QCA6290:
  819. #if !defined(QCA_WIFI_QCA6290_11AX)
  820. ppdu_info->rx_status.is_stbc =
  821. HAL_RX_GET(vht_sig_a_info,
  822. VHT_SIG_A_INFO_0, STBC);
  823. value = HAL_RX_GET(vht_sig_a_info,
  824. VHT_SIG_A_INFO_0, N_STS);
  825. value = value & VHT_SIG_SU_NSS_MASK;
  826. if (ppdu_info->rx_status.is_stbc && (value > 0))
  827. value = ((value + 1) >> 1) - 1;
  828. ppdu_info->rx_status.nss =
  829. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  830. #else
  831. ppdu_info->rx_status.nss = 0;
  832. #endif
  833. break;
  834. case TARGET_TYPE_QCA6490:
  835. case TARGET_TYPE_QCA6750:
  836. ppdu_info->rx_status.nss = 0;
  837. break;
  838. default:
  839. break;
  840. }
  841. ppdu_info->rx_status.vht_flag_values3[0] =
  842. (((ppdu_info->rx_status.mcs) << 4)
  843. | ppdu_info->rx_status.nss);
  844. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  845. VHT_SIG_A_INFO_0, BANDWIDTH);
  846. ppdu_info->rx_status.vht_flag_values2 =
  847. ppdu_info->rx_status.bw;
  848. ppdu_info->rx_status.vht_flag_values4 =
  849. HAL_RX_GET(vht_sig_a_info,
  850. VHT_SIG_A_INFO_1, SU_MU_CODING);
  851. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  852. VHT_SIG_A_INFO_1, BEAMFORMED);
  853. if (group_id == 0 || group_id == 63)
  854. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  855. else
  856. ppdu_info->rx_status.reception_type =
  857. HAL_RX_TYPE_MU_MIMO;
  858. break;
  859. }
  860. case WIFIPHYRX_HE_SIG_A_SU_E:
  861. {
  862. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  863. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  864. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  865. ppdu_info->rx_status.he_flags = 1;
  866. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  867. FORMAT_INDICATION);
  868. if (value == 0) {
  869. ppdu_info->rx_status.he_data1 =
  870. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  871. } else {
  872. ppdu_info->rx_status.he_data1 =
  873. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  874. }
  875. /* data1 */
  876. ppdu_info->rx_status.he_data1 |=
  877. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  878. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  879. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  880. QDF_MON_STATUS_HE_MCS_KNOWN |
  881. QDF_MON_STATUS_HE_DCM_KNOWN |
  882. QDF_MON_STATUS_HE_CODING_KNOWN |
  883. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  884. QDF_MON_STATUS_HE_STBC_KNOWN |
  885. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  886. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  887. /* data2 */
  888. ppdu_info->rx_status.he_data2 =
  889. QDF_MON_STATUS_HE_GI_KNOWN;
  890. ppdu_info->rx_status.he_data2 |=
  891. QDF_MON_STATUS_TXBF_KNOWN |
  892. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  893. QDF_MON_STATUS_TXOP_KNOWN |
  894. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  895. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  896. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  897. /* data3 */
  898. value = HAL_RX_GET(he_sig_a_su_info,
  899. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  900. ppdu_info->rx_status.he_data3 = value;
  901. value = HAL_RX_GET(he_sig_a_su_info,
  902. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  903. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  904. ppdu_info->rx_status.he_data3 |= value;
  905. value = HAL_RX_GET(he_sig_a_su_info,
  906. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  907. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  908. ppdu_info->rx_status.he_data3 |= value;
  909. value = HAL_RX_GET(he_sig_a_su_info,
  910. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  911. ppdu_info->rx_status.mcs = value;
  912. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  913. ppdu_info->rx_status.he_data3 |= value;
  914. value = HAL_RX_GET(he_sig_a_su_info,
  915. HE_SIG_A_SU_INFO_0, DCM);
  916. he_dcm = value;
  917. value = value << QDF_MON_STATUS_DCM_SHIFT;
  918. ppdu_info->rx_status.he_data3 |= value;
  919. value = HAL_RX_GET(he_sig_a_su_info,
  920. HE_SIG_A_SU_INFO_1, CODING);
  921. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  922. 1 : 0;
  923. value = value << QDF_MON_STATUS_CODING_SHIFT;
  924. ppdu_info->rx_status.he_data3 |= value;
  925. value = HAL_RX_GET(he_sig_a_su_info,
  926. HE_SIG_A_SU_INFO_1,
  927. LDPC_EXTRA_SYMBOL);
  928. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  929. ppdu_info->rx_status.he_data3 |= value;
  930. value = HAL_RX_GET(he_sig_a_su_info,
  931. HE_SIG_A_SU_INFO_1, STBC);
  932. he_stbc = value;
  933. value = value << QDF_MON_STATUS_STBC_SHIFT;
  934. ppdu_info->rx_status.he_data3 |= value;
  935. /* data4 */
  936. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  937. SPATIAL_REUSE);
  938. ppdu_info->rx_status.he_data4 = value;
  939. /* data5 */
  940. value = HAL_RX_GET(he_sig_a_su_info,
  941. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  942. ppdu_info->rx_status.he_data5 = value;
  943. ppdu_info->rx_status.bw = value;
  944. value = HAL_RX_GET(he_sig_a_su_info,
  945. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  946. switch (value) {
  947. case 0:
  948. he_gi = HE_GI_0_8;
  949. he_ltf = HE_LTF_1_X;
  950. break;
  951. case 1:
  952. he_gi = HE_GI_0_8;
  953. he_ltf = HE_LTF_2_X;
  954. break;
  955. case 2:
  956. he_gi = HE_GI_1_6;
  957. he_ltf = HE_LTF_2_X;
  958. break;
  959. case 3:
  960. if (he_dcm && he_stbc) {
  961. he_gi = HE_GI_0_8;
  962. he_ltf = HE_LTF_4_X;
  963. } else {
  964. he_gi = HE_GI_3_2;
  965. he_ltf = HE_LTF_4_X;
  966. }
  967. break;
  968. }
  969. ppdu_info->rx_status.sgi = he_gi;
  970. ppdu_info->rx_status.ltf_size = he_ltf;
  971. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  972. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  973. ppdu_info->rx_status.he_data5 |= value;
  974. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  975. ppdu_info->rx_status.he_data5 |= value;
  976. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  977. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  978. ppdu_info->rx_status.he_data5 |= value;
  979. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  980. PACKET_EXTENSION_A_FACTOR);
  981. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  982. ppdu_info->rx_status.he_data5 |= value;
  983. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  984. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  985. ppdu_info->rx_status.he_data5 |= value;
  986. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  987. PACKET_EXTENSION_PE_DISAMBIGUITY);
  988. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  989. ppdu_info->rx_status.he_data5 |= value;
  990. /* data6 */
  991. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  992. value++;
  993. ppdu_info->rx_status.nss = value;
  994. ppdu_info->rx_status.he_data6 = value;
  995. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  996. DOPPLER_INDICATION);
  997. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  998. ppdu_info->rx_status.he_data6 |= value;
  999. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1000. TXOP_DURATION);
  1001. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1002. ppdu_info->rx_status.he_data6 |= value;
  1003. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  1004. HE_SIG_A_SU_INFO_1, TXBF);
  1005. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1006. break;
  1007. }
  1008. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  1009. {
  1010. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  1011. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  1012. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  1013. ppdu_info->rx_status.he_mu_flags = 1;
  1014. /* HE Flags */
  1015. /*data1*/
  1016. ppdu_info->rx_status.he_data1 =
  1017. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1018. ppdu_info->rx_status.he_data1 |=
  1019. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1020. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1021. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1022. QDF_MON_STATUS_HE_STBC_KNOWN |
  1023. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1024. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1025. /* data2 */
  1026. ppdu_info->rx_status.he_data2 =
  1027. QDF_MON_STATUS_HE_GI_KNOWN;
  1028. ppdu_info->rx_status.he_data2 |=
  1029. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1030. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1031. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1032. QDF_MON_STATUS_TXOP_KNOWN |
  1033. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1034. /*data3*/
  1035. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1036. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  1037. ppdu_info->rx_status.he_data3 = value;
  1038. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1039. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  1040. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1041. ppdu_info->rx_status.he_data3 |= value;
  1042. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1043. HE_SIG_A_MU_DL_INFO_1,
  1044. LDPC_EXTRA_SYMBOL);
  1045. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1046. ppdu_info->rx_status.he_data3 |= value;
  1047. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1048. HE_SIG_A_MU_DL_INFO_1, STBC);
  1049. he_stbc = value;
  1050. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1051. ppdu_info->rx_status.he_data3 |= value;
  1052. /*data4*/
  1053. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1054. SPATIAL_REUSE);
  1055. ppdu_info->rx_status.he_data4 = value;
  1056. /*data5*/
  1057. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1058. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1059. ppdu_info->rx_status.he_data5 = value;
  1060. ppdu_info->rx_status.bw = value;
  1061. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1062. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  1063. switch (value) {
  1064. case 0:
  1065. he_gi = HE_GI_0_8;
  1066. he_ltf = HE_LTF_4_X;
  1067. break;
  1068. case 1:
  1069. he_gi = HE_GI_0_8;
  1070. he_ltf = HE_LTF_2_X;
  1071. break;
  1072. case 2:
  1073. he_gi = HE_GI_1_6;
  1074. he_ltf = HE_LTF_2_X;
  1075. break;
  1076. case 3:
  1077. he_gi = HE_GI_3_2;
  1078. he_ltf = HE_LTF_4_X;
  1079. break;
  1080. }
  1081. ppdu_info->rx_status.sgi = he_gi;
  1082. ppdu_info->rx_status.ltf_size = he_ltf;
  1083. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1084. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1085. ppdu_info->rx_status.he_data5 |= value;
  1086. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1087. ppdu_info->rx_status.he_data5 |= value;
  1088. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1089. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  1090. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1091. ppdu_info->rx_status.he_data5 |= value;
  1092. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1093. PACKET_EXTENSION_A_FACTOR);
  1094. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1095. ppdu_info->rx_status.he_data5 |= value;
  1096. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1097. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1098. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1099. ppdu_info->rx_status.he_data5 |= value;
  1100. /*data6*/
  1101. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1102. DOPPLER_INDICATION);
  1103. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1104. ppdu_info->rx_status.he_data6 |= value;
  1105. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1106. TXOP_DURATION);
  1107. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1108. ppdu_info->rx_status.he_data6 |= value;
  1109. /* HE-MU Flags */
  1110. /* HE-MU-flags1 */
  1111. ppdu_info->rx_status.he_flags1 =
  1112. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  1113. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  1114. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  1115. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  1116. QDF_MON_STATUS_RU_0_KNOWN;
  1117. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1118. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  1119. ppdu_info->rx_status.he_flags1 |= value;
  1120. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1121. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  1122. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  1123. ppdu_info->rx_status.he_flags1 |= value;
  1124. /* HE-MU-flags2 */
  1125. ppdu_info->rx_status.he_flags2 =
  1126. QDF_MON_STATUS_BW_KNOWN;
  1127. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1128. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1129. ppdu_info->rx_status.he_flags2 |= value;
  1130. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1131. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  1132. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  1133. ppdu_info->rx_status.he_flags2 |= value;
  1134. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1135. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  1136. value = value - 1;
  1137. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  1138. ppdu_info->rx_status.he_flags2 |= value;
  1139. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1140. break;
  1141. }
  1142. case WIFIPHYRX_HE_SIG_B1_MU_E:
  1143. {
  1144. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  1145. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  1146. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  1147. ppdu_info->rx_status.he_sig_b_common_known |=
  1148. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  1149. /* TODO: Check on the availability of other fields in
  1150. * sig_b_common
  1151. */
  1152. value = HAL_RX_GET(he_sig_b1_mu_info,
  1153. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  1154. ppdu_info->rx_status.he_RU[0] = value;
  1155. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1156. break;
  1157. }
  1158. case WIFIPHYRX_HE_SIG_B2_MU_E:
  1159. {
  1160. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  1161. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  1162. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  1163. /*
  1164. * Not all "HE" fields can be updated from
  1165. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1166. * to populate rest of the "HE" fields for MU scenarios.
  1167. */
  1168. /* HE-data1 */
  1169. ppdu_info->rx_status.he_data1 |=
  1170. QDF_MON_STATUS_HE_MCS_KNOWN |
  1171. QDF_MON_STATUS_HE_CODING_KNOWN;
  1172. /* HE-data2 */
  1173. /* HE-data3 */
  1174. value = HAL_RX_GET(he_sig_b2_mu_info,
  1175. HE_SIG_B2_MU_INFO_0, STA_MCS);
  1176. ppdu_info->rx_status.mcs = value;
  1177. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1178. ppdu_info->rx_status.he_data3 |= value;
  1179. value = HAL_RX_GET(he_sig_b2_mu_info,
  1180. HE_SIG_B2_MU_INFO_0, STA_CODING);
  1181. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1182. ppdu_info->rx_status.he_data3 |= value;
  1183. /* HE-data4 */
  1184. value = HAL_RX_GET(he_sig_b2_mu_info,
  1185. HE_SIG_B2_MU_INFO_0, STA_ID);
  1186. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1187. ppdu_info->rx_status.he_data4 |= value;
  1188. /* HE-data5 */
  1189. /* HE-data6 */
  1190. value = HAL_RX_GET(he_sig_b2_mu_info,
  1191. HE_SIG_B2_MU_INFO_0, NSTS);
  1192. /* value n indicates n+1 spatial streams */
  1193. value++;
  1194. ppdu_info->rx_status.nss = value;
  1195. ppdu_info->rx_status.he_data6 |= value;
  1196. break;
  1197. }
  1198. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  1199. {
  1200. uint8_t *he_sig_b2_ofdma_info =
  1201. (uint8_t *)rx_tlv +
  1202. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  1203. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  1204. /*
  1205. * Not all "HE" fields can be updated from
  1206. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1207. * to populate rest of "HE" fields for MU OFDMA scenarios.
  1208. */
  1209. /* HE-data1 */
  1210. ppdu_info->rx_status.he_data1 |=
  1211. QDF_MON_STATUS_HE_MCS_KNOWN |
  1212. QDF_MON_STATUS_HE_DCM_KNOWN |
  1213. QDF_MON_STATUS_HE_CODING_KNOWN;
  1214. /* HE-data2 */
  1215. ppdu_info->rx_status.he_data2 |=
  1216. QDF_MON_STATUS_TXBF_KNOWN;
  1217. /* HE-data3 */
  1218. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1219. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  1220. ppdu_info->rx_status.mcs = value;
  1221. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1222. ppdu_info->rx_status.he_data3 |= value;
  1223. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1224. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  1225. he_dcm = value;
  1226. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1227. ppdu_info->rx_status.he_data3 |= value;
  1228. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1229. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  1230. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1231. ppdu_info->rx_status.he_data3 |= value;
  1232. /* HE-data4 */
  1233. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1234. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  1235. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1236. ppdu_info->rx_status.he_data4 |= value;
  1237. /* HE-data5 */
  1238. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1239. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  1240. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1241. ppdu_info->rx_status.he_data5 |= value;
  1242. /* HE-data6 */
  1243. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1244. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  1245. /* value n indicates n+1 spatial streams */
  1246. value++;
  1247. ppdu_info->rx_status.nss = value;
  1248. ppdu_info->rx_status.he_data6 |= value;
  1249. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1250. break;
  1251. }
  1252. case WIFIPHYRX_RSSI_LEGACY_E:
  1253. {
  1254. uint8_t reception_type;
  1255. int8_t rssi_value;
  1256. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  1257. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  1258. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  1259. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  1260. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  1261. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  1262. ppdu_info->rx_status.he_re = 0;
  1263. reception_type = HAL_RX_GET(rx_tlv,
  1264. PHYRX_RSSI_LEGACY_0,
  1265. RECEPTION_TYPE);
  1266. switch (reception_type) {
  1267. case QDF_RECEPTION_TYPE_ULOFMDA:
  1268. ppdu_info->rx_status.reception_type =
  1269. HAL_RX_TYPE_MU_OFDMA;
  1270. ppdu_info->rx_status.ulofdma_flag = 1;
  1271. ppdu_info->rx_status.he_data1 =
  1272. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1273. break;
  1274. case QDF_RECEPTION_TYPE_ULMIMO:
  1275. ppdu_info->rx_status.reception_type =
  1276. HAL_RX_TYPE_MU_MIMO;
  1277. ppdu_info->rx_status.he_data1 =
  1278. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1279. break;
  1280. default:
  1281. ppdu_info->rx_status.reception_type =
  1282. HAL_RX_TYPE_SU;
  1283. break;
  1284. }
  1285. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  1286. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1287. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1288. ppdu_info->rx_status.rssi[0] = rssi_value;
  1289. dp_nofl_debug("RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  1290. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1291. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1292. ppdu_info->rx_status.rssi[1] = rssi_value;
  1293. dp_nofl_debug("RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  1294. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1295. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1296. ppdu_info->rx_status.rssi[2] = rssi_value;
  1297. dp_nofl_debug("RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  1298. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1299. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1300. ppdu_info->rx_status.rssi[3] = rssi_value;
  1301. dp_nofl_debug("RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  1302. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1303. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1304. ppdu_info->rx_status.rssi[4] = rssi_value;
  1305. dp_nofl_debug("RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  1306. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1307. RECEIVE_RSSI_INFO_10,
  1308. RSSI_PRI20_CHAIN5);
  1309. ppdu_info->rx_status.rssi[5] = rssi_value;
  1310. dp_nofl_debug("RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  1311. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1312. RECEIVE_RSSI_INFO_12,
  1313. RSSI_PRI20_CHAIN6);
  1314. ppdu_info->rx_status.rssi[6] = rssi_value;
  1315. dp_nofl_debug("RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  1316. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1317. RECEIVE_RSSI_INFO_14,
  1318. RSSI_PRI20_CHAIN7);
  1319. ppdu_info->rx_status.rssi[7] = rssi_value;
  1320. dp_nofl_debug("RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  1321. break;
  1322. }
  1323. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1324. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1325. ppdu_info);
  1326. break;
  1327. case WIFIRX_HEADER_E:
  1328. {
  1329. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  1330. if (ppdu_info->fcs_ok_cnt >=
  1331. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  1332. hal_err("Number of MPDUs(%d) per status buff exceeded",
  1333. ppdu_info->fcs_ok_cnt);
  1334. break;
  1335. }
  1336. /* Update first_msdu_payload for every mpdu and increment
  1337. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  1338. */
  1339. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  1340. rx_tlv;
  1341. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  1342. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1343. ppdu_info->msdu_info.payload_len = tlv_len;
  1344. ppdu_info->user_id = user_id;
  1345. ppdu_info->hdr_len = tlv_len;
  1346. ppdu_info->data = rx_tlv;
  1347. ppdu_info->data += 4;
  1348. /* for every RX_HEADER TLV increment mpdu_cnt */
  1349. com_info->mpdu_cnt++;
  1350. return HAL_TLV_STATUS_HEADER;
  1351. }
  1352. case WIFIRX_MPDU_START_E:
  1353. {
  1354. uint8_t *rx_mpdu_start = (uint8_t *)rx_tlv;
  1355. uint32_t ppdu_id = HAL_RX_GET_PPDU_ID(rx_mpdu_start);
  1356. uint8_t filter_category = 0;
  1357. ppdu_info->nac_info.fc_valid =
  1358. HAL_RX_GET_FC_VALID(rx_mpdu_start);
  1359. ppdu_info->nac_info.to_ds_flag =
  1360. HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start);
  1361. ppdu_info->nac_info.frame_control =
  1362. HAL_RX_GET(rx_mpdu_start,
  1363. RX_MPDU_INFO_14,
  1364. MPDU_FRAME_CONTROL_FIELD);
  1365. ppdu_info->sw_frame_group_id =
  1366. HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start);
  1367. if (ppdu_info->sw_frame_group_id ==
  1368. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1369. ppdu_info->rx_status.frame_control_info_valid =
  1370. ppdu_info->nac_info.fc_valid;
  1371. ppdu_info->rx_status.frame_control =
  1372. ppdu_info->nac_info.frame_control;
  1373. }
  1374. hal_get_mac_addr1(rx_mpdu_start,
  1375. ppdu_info);
  1376. ppdu_info->nac_info.mac_addr2_valid =
  1377. HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start);
  1378. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1379. HAL_RX_GET(rx_mpdu_start,
  1380. RX_MPDU_INFO_16,
  1381. MAC_ADDR_AD2_15_0);
  1382. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1383. HAL_RX_GET(rx_mpdu_start,
  1384. RX_MPDU_INFO_17,
  1385. MAC_ADDR_AD2_47_16);
  1386. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1387. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1388. ppdu_info->rx_status.ppdu_len =
  1389. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1390. MPDU_LENGTH);
  1391. } else {
  1392. ppdu_info->rx_status.ppdu_len +=
  1393. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1394. MPDU_LENGTH);
  1395. }
  1396. filter_category =
  1397. HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start);
  1398. if (filter_category == 0)
  1399. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1400. else if (filter_category == 1)
  1401. ppdu_info->rx_status.monitor_direct_used = 1;
  1402. ppdu_info->nac_info.mcast_bcast =
  1403. HAL_RX_GET(rx_mpdu_start,
  1404. RX_MPDU_INFO_13,
  1405. MCAST_BCAST);
  1406. break;
  1407. }
  1408. case WIFIRX_MPDU_END_E:
  1409. ppdu_info->user_id = user_id;
  1410. ppdu_info->fcs_err =
  1411. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1412. FCS_ERR);
  1413. return HAL_TLV_STATUS_MPDU_END;
  1414. case WIFIRX_MSDU_END_E:
  1415. if (user_id < HAL_MAX_UL_MU_USERS) {
  1416. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1417. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1418. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  1419. HAL_RX_MSDU_END_FSE_METADATA_GET(rx_tlv);
  1420. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  1421. HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(rx_tlv);
  1422. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  1423. HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(rx_tlv);
  1424. ppdu_info->rx_msdu_info[user_id].flow_idx =
  1425. HAL_RX_MSDU_END_FLOW_IDX_GET(rx_tlv);
  1426. }
  1427. return HAL_TLV_STATUS_MSDU_END;
  1428. case 0:
  1429. return HAL_TLV_STATUS_PPDU_DONE;
  1430. default:
  1431. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1432. unhandled = false;
  1433. else
  1434. unhandled = true;
  1435. break;
  1436. }
  1437. if (!unhandled)
  1438. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1439. "%s TLV type: %d, TLV len:%d %s",
  1440. __func__, tlv_tag, tlv_len,
  1441. unhandled == true ? "unhandled" : "");
  1442. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1443. rx_tlv, tlv_len);
  1444. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1445. }
  1446. static void hal_setup_reo_swap(struct hal_soc *soc)
  1447. {
  1448. uint32_t reg_val;
  1449. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  1450. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1451. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, WRITE_STRUCT_SWAP, 1);
  1452. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, READ_STRUCT_SWAP, 1);
  1453. #if defined(QDF_BIG_ENDIAN_MACHINE)
  1454. HAL_REG_WRITE(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  1455. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1456. #endif
  1457. }
  1458. /**
  1459. * hal_reo_setup - Initialize HW REO block
  1460. *
  1461. * @hal_soc: Opaque HAL SOC handle
  1462. * @reo_params: parameters needed by HAL for REO config
  1463. */
  1464. static void hal_reo_setup_generic(struct hal_soc *soc,
  1465. void *reoparams)
  1466. {
  1467. uint32_t reg_val;
  1468. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1469. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1470. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1471. hal_reo_config(soc, reg_val, reo_params);
  1472. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1473. /* TODO: Setup destination ring mapping if enabled */
  1474. /* TODO: Error destination ring setting is left to default.
  1475. * Default setting is to send all errors to release ring.
  1476. */
  1477. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1478. hal_setup_reo_swap(soc);
  1479. HAL_REG_WRITE(soc,
  1480. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1481. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1482. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1483. HAL_REG_WRITE(soc,
  1484. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1485. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1486. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1487. HAL_REG_WRITE(soc,
  1488. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1489. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1490. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1491. HAL_REG_WRITE(soc,
  1492. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1493. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1494. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1495. /*
  1496. * When hash based routing is enabled, routing of the rx packet
  1497. * is done based on the following value: 1 _ _ _ _ The last 4
  1498. * bits are based on hash[3:0]. This means the possible values
  1499. * are 0x10 to 0x1f. This value is used to look-up the
  1500. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1501. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1502. * registers need to be configured to set-up the 16 entries to
  1503. * map the hash values to a ring number. There are 3 bits per
  1504. * hash entry – which are mapped as follows:
  1505. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1506. * 7: NOT_USED.
  1507. */
  1508. if (reo_params->rx_hash_enabled) {
  1509. HAL_REG_WRITE(soc,
  1510. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1511. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1512. reo_params->remap1);
  1513. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1514. HAL_REG_READ(soc,
  1515. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1516. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1517. HAL_REG_WRITE(soc,
  1518. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1519. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1520. reo_params->remap2);
  1521. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1522. HAL_REG_READ(soc,
  1523. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1524. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1525. }
  1526. /* TODO: Check if the following registers shoould be setup by host:
  1527. * AGING_CONTROL
  1528. * HIGH_MEMORY_THRESHOLD
  1529. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1530. * GLOBAL_LINK_DESC_COUNT_CTRL
  1531. */
  1532. }
  1533. /**
  1534. * hal_get_hw_hptp_generic() - Get HW head and tail pointer value for any ring
  1535. * @hal_soc: Opaque HAL SOC handle
  1536. * @hal_ring: Source ring pointer
  1537. * @headp: Head Pointer
  1538. * @tailp: Tail Pointer
  1539. * @ring: Ring type
  1540. *
  1541. * Return: Update tail pointer and head pointer in arguments.
  1542. */
  1543. static inline
  1544. void hal_get_hw_hptp_generic(struct hal_soc *hal_soc,
  1545. hal_ring_handle_t hal_ring_hdl,
  1546. uint32_t *headp, uint32_t *tailp,
  1547. uint8_t ring)
  1548. {
  1549. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1550. struct hal_hw_srng_config *ring_config;
  1551. enum hal_ring_type ring_type = (enum hal_ring_type)ring;
  1552. if (!hal_soc || !srng) {
  1553. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_ERROR,
  1554. "%s: Context is Null", __func__);
  1555. return;
  1556. }
  1557. ring_config = HAL_SRNG_CONFIG(hal_soc, ring_type);
  1558. if (!ring_config->lmac_ring) {
  1559. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1560. *headp = SRNG_SRC_REG_READ(srng, HP);
  1561. *tailp = SRNG_SRC_REG_READ(srng, TP);
  1562. } else {
  1563. *headp = SRNG_DST_REG_READ(srng, HP);
  1564. *tailp = SRNG_DST_REG_READ(srng, TP);
  1565. }
  1566. }
  1567. }
  1568. #if defined(WBM_IDLE_LSB_WRITE_CONFIRM_WAR)
  1569. /**
  1570. * hal_wbm_idle_lsb_write_confirm() - Check and update WBM_IDLE_LINK ring LSB
  1571. * @srng: srng handle
  1572. *
  1573. * Return: None
  1574. */
  1575. static void hal_wbm_idle_lsb_write_confirm(struct hal_srng *srng)
  1576. {
  1577. if (srng->ring_id == HAL_SRNG_WBM_IDLE_LINK) {
  1578. while (SRNG_SRC_REG_READ(srng, BASE_LSB) !=
  1579. ((unsigned int)srng->ring_base_paddr & 0xffffffff))
  1580. SRNG_SRC_REG_WRITE(srng, BASE_LSB,
  1581. srng->ring_base_paddr &
  1582. 0xffffffff);
  1583. }
  1584. }
  1585. #else
  1586. static void hal_wbm_idle_lsb_write_confirm(struct hal_srng *srng)
  1587. {
  1588. }
  1589. #endif
  1590. /**
  1591. * hal_srng_src_hw_init - Private function to initialize SRNG
  1592. * source ring HW
  1593. * @hal_soc: HAL SOC handle
  1594. * @srng: SRNG ring pointer
  1595. */
  1596. static inline
  1597. void hal_srng_src_hw_init_generic(struct hal_soc *hal,
  1598. struct hal_srng *srng)
  1599. {
  1600. uint32_t reg_val = 0;
  1601. uint64_t tp_addr = 0;
  1602. hal_debug("hw_init srng %d", srng->ring_id);
  1603. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1604. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1605. srng->msi_addr & 0xffffffff);
  1606. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1607. (uint64_t)(srng->msi_addr) >> 32) |
  1608. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1609. MSI1_ENABLE), 1);
  1610. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1611. SRNG_SRC_REG_WRITE(srng, MSI1_DATA,
  1612. qdf_cpu_to_le32(srng->msi_data));
  1613. }
  1614. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1615. hal_wbm_idle_lsb_write_confirm(srng);
  1616. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1617. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1618. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1619. srng->entry_size * srng->num_entries);
  1620. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1621. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1622. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1623. /**
  1624. * Interrupt setup:
  1625. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1626. * if level mode is required
  1627. */
  1628. reg_val = 0;
  1629. /*
  1630. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1631. * programmed in terms of 1us resolution instead of 8us resolution as
  1632. * given in MLD.
  1633. */
  1634. if (srng->intr_timer_thres_us) {
  1635. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1636. INTERRUPT_TIMER_THRESHOLD),
  1637. srng->intr_timer_thres_us);
  1638. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1639. }
  1640. if (srng->intr_batch_cntr_thres_entries) {
  1641. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1642. BATCH_COUNTER_THRESHOLD),
  1643. srng->intr_batch_cntr_thres_entries *
  1644. srng->entry_size);
  1645. }
  1646. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1647. reg_val = 0;
  1648. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1649. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1650. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1651. }
  1652. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1653. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1654. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1655. * pointers are not required since this ring is completely managed
  1656. * by WBM HW
  1657. */
  1658. reg_val = 0;
  1659. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1660. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1661. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1662. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1663. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1664. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1665. } else {
  1666. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, RING_ID_DISABLE), 1);
  1667. }
  1668. /* Initilaize head and tail pointers to indicate ring is empty */
  1669. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1670. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1671. *(srng->u.src_ring.tp_addr) = 0;
  1672. reg_val |= ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1673. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1674. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1675. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1676. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1677. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1678. /* Loop count is not used for SRC rings */
  1679. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1680. /*
  1681. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1682. * todo: update fw_api and replace with above line
  1683. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1684. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1685. */
  1686. reg_val |= 0x40;
  1687. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1688. }
  1689. /**
  1690. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1691. * destination ring HW
  1692. * @hal_soc: HAL SOC handle
  1693. * @srng: SRNG ring pointer
  1694. */
  1695. static inline
  1696. void hal_srng_dst_hw_init_generic(struct hal_soc *hal,
  1697. struct hal_srng *srng)
  1698. {
  1699. uint32_t reg_val = 0;
  1700. uint64_t hp_addr = 0;
  1701. hal_debug("hw_init srng %d", srng->ring_id);
  1702. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1703. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1704. srng->msi_addr & 0xffffffff);
  1705. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1706. (uint64_t)(srng->msi_addr) >> 32) |
  1707. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1708. MSI1_ENABLE), 1);
  1709. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1710. SRNG_DST_REG_WRITE(srng, MSI1_DATA,
  1711. qdf_cpu_to_le32(srng->msi_data));
  1712. }
  1713. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1714. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1715. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1716. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1717. srng->entry_size * srng->num_entries);
  1718. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1719. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1720. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1721. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1722. /**
  1723. * Interrupt setup:
  1724. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1725. * if level mode is required
  1726. */
  1727. reg_val = 0;
  1728. if (srng->intr_timer_thres_us) {
  1729. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1730. INTERRUPT_TIMER_THRESHOLD),
  1731. srng->intr_timer_thres_us >> 3);
  1732. }
  1733. if (srng->intr_batch_cntr_thres_entries) {
  1734. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1735. BATCH_COUNTER_THRESHOLD),
  1736. srng->intr_batch_cntr_thres_entries *
  1737. srng->entry_size);
  1738. }
  1739. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1740. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1741. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1742. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1743. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1744. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1745. /* Initilaize head and tail pointers to indicate ring is empty */
  1746. SRNG_DST_REG_WRITE(srng, HP, 0);
  1747. SRNG_DST_REG_WRITE(srng, TP, 0);
  1748. *(srng->u.dst_ring.hp_addr) = 0;
  1749. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1750. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1751. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1752. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1753. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1754. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1755. /*
  1756. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1757. * todo: update fw_api and replace with above line
  1758. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1759. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1760. */
  1761. reg_val |= 0x40;
  1762. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1763. }
  1764. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1765. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1766. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1767. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1768. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1769. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1770. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1771. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1772. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1773. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1774. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1775. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1776. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1777. (((*(((uint32_t *) wbm_desc) + \
  1778. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1779. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1780. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1781. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1782. (((*(((uint32_t *) wbm_desc) + \
  1783. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1784. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1785. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1786. /**
  1787. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1788. * save it to hal_wbm_err_desc_info structure passed by caller
  1789. * @wbm_desc: wbm ring descriptor
  1790. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1791. * Return: void
  1792. */
  1793. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1794. void *wbm_er_info1)
  1795. {
  1796. struct hal_wbm_err_desc_info *wbm_er_info =
  1797. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1798. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1799. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1800. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1801. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1802. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1803. }
  1804. /**
  1805. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1806. * @hal_desc: completion ring descriptor pointer
  1807. *
  1808. * This function will return the type of pointer - buffer or descriptor
  1809. *
  1810. * Return: buffer type
  1811. */
  1812. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1813. {
  1814. uint32_t comp_desc =
  1815. *(uint32_t *) (((uint8_t *) hal_desc) +
  1816. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1817. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1818. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1819. }
  1820. /**
  1821. * hal_get_wbm_internal_error_generic() - is WBM internal error
  1822. * @hal_desc: completion ring descriptor pointer
  1823. *
  1824. * This function will return 0 or 1 - is it WBM internal error or not
  1825. *
  1826. * Return: uint8_t
  1827. */
  1828. static inline uint8_t hal_get_wbm_internal_error_generic(void *hal_desc)
  1829. {
  1830. uint32_t comp_desc =
  1831. *(uint32_t *)(((uint8_t *)hal_desc) +
  1832. WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_OFFSET);
  1833. return (comp_desc & WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_MASK) >>
  1834. WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_LSB;
  1835. }
  1836. /**
  1837. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1838. * human readable format.
  1839. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1840. * @dbg_level: log level.
  1841. *
  1842. * Return: void
  1843. */
  1844. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1845. uint8_t dbg_level)
  1846. {
  1847. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1848. struct rx_mpdu_info *mpdu_info =
  1849. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1850. hal_verbose_debug(
  1851. "rx_mpdu_start tlv (1/5) - "
  1852. "rxpcu_mpdu_filter_in_category: %x "
  1853. "sw_frame_group_id: %x "
  1854. "ndp_frame: %x "
  1855. "phy_err: %x "
  1856. "phy_err_during_mpdu_header: %x "
  1857. "protocol_version_err: %x "
  1858. "ast_based_lookup_valid: %x "
  1859. "phy_ppdu_id: %x "
  1860. "ast_index: %x "
  1861. "sw_peer_id: %x "
  1862. "mpdu_frame_control_valid: %x "
  1863. "mpdu_duration_valid: %x "
  1864. "mac_addr_ad1_valid: %x "
  1865. "mac_addr_ad2_valid: %x "
  1866. "mac_addr_ad3_valid: %x "
  1867. "mac_addr_ad4_valid: %x "
  1868. "mpdu_sequence_control_valid: %x "
  1869. "mpdu_qos_control_valid: %x "
  1870. "mpdu_ht_control_valid: %x "
  1871. "frame_encryption_info_valid: %x ",
  1872. mpdu_info->rxpcu_mpdu_filter_in_category,
  1873. mpdu_info->sw_frame_group_id,
  1874. mpdu_info->ndp_frame,
  1875. mpdu_info->phy_err,
  1876. mpdu_info->phy_err_during_mpdu_header,
  1877. mpdu_info->protocol_version_err,
  1878. mpdu_info->ast_based_lookup_valid,
  1879. mpdu_info->phy_ppdu_id,
  1880. mpdu_info->ast_index,
  1881. mpdu_info->sw_peer_id,
  1882. mpdu_info->mpdu_frame_control_valid,
  1883. mpdu_info->mpdu_duration_valid,
  1884. mpdu_info->mac_addr_ad1_valid,
  1885. mpdu_info->mac_addr_ad2_valid,
  1886. mpdu_info->mac_addr_ad3_valid,
  1887. mpdu_info->mac_addr_ad4_valid,
  1888. mpdu_info->mpdu_sequence_control_valid,
  1889. mpdu_info->mpdu_qos_control_valid,
  1890. mpdu_info->mpdu_ht_control_valid,
  1891. mpdu_info->frame_encryption_info_valid);
  1892. hal_verbose_debug(
  1893. "rx_mpdu_start tlv (2/5) - "
  1894. "fr_ds: %x "
  1895. "to_ds: %x "
  1896. "encrypted: %x "
  1897. "mpdu_retry: %x "
  1898. "mpdu_sequence_number: %x "
  1899. "epd_en: %x "
  1900. "all_frames_shall_be_encrypted: %x "
  1901. "encrypt_type: %x "
  1902. "mesh_sta: %x "
  1903. "bssid_hit: %x "
  1904. "bssid_number: %x "
  1905. "tid: %x "
  1906. "pn_31_0: %x "
  1907. "pn_63_32: %x "
  1908. "pn_95_64: %x "
  1909. "pn_127_96: %x "
  1910. "peer_meta_data: %x "
  1911. "rxpt_classify_info.reo_destination_indication: %x "
  1912. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1913. "rx_reo_queue_desc_addr_31_0: %x ",
  1914. mpdu_info->fr_ds,
  1915. mpdu_info->to_ds,
  1916. mpdu_info->encrypted,
  1917. mpdu_info->mpdu_retry,
  1918. mpdu_info->mpdu_sequence_number,
  1919. mpdu_info->epd_en,
  1920. mpdu_info->all_frames_shall_be_encrypted,
  1921. mpdu_info->encrypt_type,
  1922. mpdu_info->mesh_sta,
  1923. mpdu_info->bssid_hit,
  1924. mpdu_info->bssid_number,
  1925. mpdu_info->tid,
  1926. mpdu_info->pn_31_0,
  1927. mpdu_info->pn_63_32,
  1928. mpdu_info->pn_95_64,
  1929. mpdu_info->pn_127_96,
  1930. mpdu_info->peer_meta_data,
  1931. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1932. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1933. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1934. hal_verbose_debug(
  1935. "rx_mpdu_start tlv (3/5) - "
  1936. "rx_reo_queue_desc_addr_39_32: %x "
  1937. "receive_queue_number: %x "
  1938. "pre_delim_err_warning: %x "
  1939. "first_delim_err: %x "
  1940. "key_id_octet: %x "
  1941. "new_peer_entry: %x "
  1942. "decrypt_needed: %x "
  1943. "decap_type: %x "
  1944. "rx_insert_vlan_c_tag_padding: %x "
  1945. "rx_insert_vlan_s_tag_padding: %x "
  1946. "strip_vlan_c_tag_decap: %x "
  1947. "strip_vlan_s_tag_decap: %x "
  1948. "pre_delim_count: %x "
  1949. "ampdu_flag: %x "
  1950. "bar_frame: %x "
  1951. "mpdu_length: %x "
  1952. "first_mpdu: %x "
  1953. "mcast_bcast: %x "
  1954. "ast_index_not_found: %x "
  1955. "ast_index_timeout: %x ",
  1956. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1957. mpdu_info->receive_queue_number,
  1958. mpdu_info->pre_delim_err_warning,
  1959. mpdu_info->first_delim_err,
  1960. mpdu_info->key_id_octet,
  1961. mpdu_info->new_peer_entry,
  1962. mpdu_info->decrypt_needed,
  1963. mpdu_info->decap_type,
  1964. mpdu_info->rx_insert_vlan_c_tag_padding,
  1965. mpdu_info->rx_insert_vlan_s_tag_padding,
  1966. mpdu_info->strip_vlan_c_tag_decap,
  1967. mpdu_info->strip_vlan_s_tag_decap,
  1968. mpdu_info->pre_delim_count,
  1969. mpdu_info->ampdu_flag,
  1970. mpdu_info->bar_frame,
  1971. mpdu_info->mpdu_length,
  1972. mpdu_info->first_mpdu,
  1973. mpdu_info->mcast_bcast,
  1974. mpdu_info->ast_index_not_found,
  1975. mpdu_info->ast_index_timeout);
  1976. hal_verbose_debug(
  1977. "rx_mpdu_start tlv (4/5) - "
  1978. "power_mgmt: %x "
  1979. "non_qos: %x "
  1980. "null_data: %x "
  1981. "mgmt_type: %x "
  1982. "ctrl_type: %x "
  1983. "more_data: %x "
  1984. "eosp: %x "
  1985. "fragment_flag: %x "
  1986. "order: %x "
  1987. "u_apsd_trigger: %x "
  1988. "encrypt_required: %x "
  1989. "directed: %x "
  1990. "mpdu_frame_control_field: %x "
  1991. "mpdu_duration_field: %x "
  1992. "mac_addr_ad1_31_0: %x "
  1993. "mac_addr_ad1_47_32: %x "
  1994. "mac_addr_ad2_15_0: %x "
  1995. "mac_addr_ad2_47_16: %x "
  1996. "mac_addr_ad3_31_0: %x "
  1997. "mac_addr_ad3_47_32: %x ",
  1998. mpdu_info->power_mgmt,
  1999. mpdu_info->non_qos,
  2000. mpdu_info->null_data,
  2001. mpdu_info->mgmt_type,
  2002. mpdu_info->ctrl_type,
  2003. mpdu_info->more_data,
  2004. mpdu_info->eosp,
  2005. mpdu_info->fragment_flag,
  2006. mpdu_info->order,
  2007. mpdu_info->u_apsd_trigger,
  2008. mpdu_info->encrypt_required,
  2009. mpdu_info->directed,
  2010. mpdu_info->mpdu_frame_control_field,
  2011. mpdu_info->mpdu_duration_field,
  2012. mpdu_info->mac_addr_ad1_31_0,
  2013. mpdu_info->mac_addr_ad1_47_32,
  2014. mpdu_info->mac_addr_ad2_15_0,
  2015. mpdu_info->mac_addr_ad2_47_16,
  2016. mpdu_info->mac_addr_ad3_31_0,
  2017. mpdu_info->mac_addr_ad3_47_32);
  2018. hal_verbose_debug(
  2019. "rx_mpdu_start tlv (5/5) - "
  2020. "mpdu_sequence_control_field: %x "
  2021. "mac_addr_ad4_31_0: %x "
  2022. "mac_addr_ad4_47_32: %x "
  2023. "mpdu_qos_control_field: %x "
  2024. "mpdu_ht_control_field: %x ",
  2025. mpdu_info->mpdu_sequence_control_field,
  2026. mpdu_info->mac_addr_ad4_31_0,
  2027. mpdu_info->mac_addr_ad4_47_32,
  2028. mpdu_info->mpdu_qos_control_field,
  2029. mpdu_info->mpdu_ht_control_field);
  2030. }
  2031. /**
  2032. * hal_tx_desc_set_search_type - Set the search type value
  2033. * @desc: Handle to Tx Descriptor
  2034. * @search_type: search type
  2035. * 0 – Normal search
  2036. * 1 – Index based address search
  2037. * 2 – Index based flow search
  2038. *
  2039. * Return: void
  2040. */
  2041. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  2042. static void hal_tx_desc_set_search_type_generic(void *desc,
  2043. uint8_t search_type)
  2044. {
  2045. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  2046. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  2047. }
  2048. #else
  2049. static void hal_tx_desc_set_search_type_generic(void *desc,
  2050. uint8_t search_type)
  2051. {
  2052. }
  2053. #endif
  2054. /**
  2055. * hal_tx_desc_set_search_index - Set the search index value
  2056. * @desc: Handle to Tx Descriptor
  2057. * @search_index: The index that will be used for index based address or
  2058. * flow search. The field is valid when 'search_type' is
  2059. * 1 0r 2
  2060. *
  2061. * Return: void
  2062. */
  2063. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  2064. static void hal_tx_desc_set_search_index_generic(void *desc,
  2065. uint32_t search_index)
  2066. {
  2067. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  2068. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  2069. }
  2070. #else
  2071. static void hal_tx_desc_set_search_index_generic(void *desc,
  2072. uint32_t search_index)
  2073. {
  2074. }
  2075. #endif
  2076. /**
  2077. * hal_tx_desc_set_cache_set_num_generic - Set the cache-set-num value
  2078. * @desc: Handle to Tx Descriptor
  2079. * @cache_num: Cache set number that should be used to cache the index
  2080. * based search results, for address and flow search.
  2081. * This value should be equal to LSB four bits of the hash value
  2082. * of match data, in case of search index points to an entry
  2083. * which may be used in content based search also. The value can
  2084. * be anything when the entry pointed by search index will not be
  2085. * used for content based search.
  2086. *
  2087. * Return: void
  2088. */
  2089. #ifdef TCL_DATA_CMD_5_CACHE_SET_NUM_OFFSET
  2090. static void hal_tx_desc_set_cache_set_num_generic(void *desc,
  2091. uint8_t cache_num)
  2092. {
  2093. HAL_SET_FLD(desc, TCL_DATA_CMD_5, CACHE_SET_NUM) |=
  2094. HAL_TX_SM(TCL_DATA_CMD_5, CACHE_SET_NUM, cache_num);
  2095. }
  2096. #else
  2097. static void hal_tx_desc_set_cache_set_num_generic(void *desc,
  2098. uint8_t cache_num)
  2099. {
  2100. }
  2101. #endif
  2102. /**
  2103. * hal_tx_set_pcp_tid_map_generic() - Configure default PCP to TID map table
  2104. * @soc: HAL SoC context
  2105. * @map: PCP-TID mapping table
  2106. *
  2107. * PCP are mapped to 8 TID values using TID values programmed
  2108. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  2109. * The mapping register has TID mapping for 8 PCP values
  2110. *
  2111. * Return: none
  2112. */
  2113. static void hal_tx_set_pcp_tid_map_generic(struct hal_soc *soc, uint8_t *map)
  2114. {
  2115. uint32_t addr, value;
  2116. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2117. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2118. value = (map[0] |
  2119. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  2120. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  2121. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  2122. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  2123. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  2124. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  2125. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  2126. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2127. }
  2128. /**
  2129. * hal_tx_update_pcp_tid_generic() - Update the pcp tid map table with
  2130. * value received from user-space
  2131. * @soc: HAL SoC context
  2132. * @pcp: pcp value
  2133. * @tid : tid value
  2134. *
  2135. * Return: void
  2136. */
  2137. static
  2138. void hal_tx_update_pcp_tid_generic(struct hal_soc *soc,
  2139. uint8_t pcp, uint8_t tid)
  2140. {
  2141. uint32_t addr, value, regval;
  2142. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2143. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2144. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  2145. /* Read back previous PCP TID config and update
  2146. * with new config.
  2147. */
  2148. regval = HAL_REG_READ(soc, addr);
  2149. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  2150. regval |= value;
  2151. HAL_REG_WRITE(soc, addr,
  2152. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2153. }
  2154. /**
  2155. * hal_tx_update_tidmap_prty_generic() - Update the tid map priority
  2156. * @soc: HAL SoC context
  2157. * @val: priority value
  2158. *
  2159. * Return: void
  2160. */
  2161. static
  2162. void hal_tx_update_tidmap_prty_generic(struct hal_soc *soc, uint8_t value)
  2163. {
  2164. uint32_t addr;
  2165. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  2166. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2167. HAL_REG_WRITE(soc, addr,
  2168. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  2169. }
  2170. /**
  2171. * hal_rx_msdu_packet_metadata_get(): API to get the
  2172. * msdu information from rx_msdu_end TLV
  2173. *
  2174. * @ buf: pointer to the start of RX PKT TLV headers
  2175. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  2176. */
  2177. static void
  2178. hal_rx_msdu_packet_metadata_get_generic(uint8_t *buf,
  2179. void *pkt_msdu_metadata)
  2180. {
  2181. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2182. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2183. struct hal_rx_msdu_metadata *msdu_metadata =
  2184. (struct hal_rx_msdu_metadata *)pkt_msdu_metadata;
  2185. msdu_metadata->l3_hdr_pad =
  2186. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  2187. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  2188. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  2189. msdu_metadata->sa_sw_peer_id =
  2190. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  2191. }
  2192. /**
  2193. * hal_rx_msdu_end_offset_get_generic(): API to get the
  2194. * msdu_end structure offset rx_pkt_tlv structure
  2195. *
  2196. * NOTE: API returns offset of msdu_end TLV from structure
  2197. * rx_pkt_tlvs
  2198. */
  2199. static uint32_t hal_rx_msdu_end_offset_get_generic(void)
  2200. {
  2201. return RX_PKT_TLV_OFFSET(msdu_end_tlv);
  2202. }
  2203. /**
  2204. * hal_rx_attn_offset_get_generic(): API to get the
  2205. * msdu_end structure offset rx_pkt_tlv structure
  2206. *
  2207. * NOTE: API returns offset of attn TLV from structure
  2208. * rx_pkt_tlvs
  2209. */
  2210. static uint32_t hal_rx_attn_offset_get_generic(void)
  2211. {
  2212. return RX_PKT_TLV_OFFSET(attn_tlv);
  2213. }
  2214. /**
  2215. * hal_rx_msdu_start_offset_get_generic(): API to get the
  2216. * msdu_start structure offset rx_pkt_tlv structure
  2217. *
  2218. * NOTE: API returns offset of attn TLV from structure
  2219. * rx_pkt_tlvs
  2220. */
  2221. static uint32_t hal_rx_msdu_start_offset_get_generic(void)
  2222. {
  2223. return RX_PKT_TLV_OFFSET(msdu_start_tlv);
  2224. }
  2225. /**
  2226. * hal_rx_mpdu_start_offset_get_generic(): API to get the
  2227. * mpdu_start structure offset rx_pkt_tlv structure
  2228. *
  2229. * NOTE: API returns offset of attn TLV from structure
  2230. * rx_pkt_tlvs
  2231. */
  2232. static uint32_t hal_rx_mpdu_start_offset_get_generic(void)
  2233. {
  2234. return RX_PKT_TLV_OFFSET(mpdu_start_tlv);
  2235. }
  2236. /**
  2237. * hal_rx_mpdu_end_offset_get_generic(): API to get the
  2238. * mpdu_end structure offset rx_pkt_tlv structure
  2239. *
  2240. * NOTE: API returns offset of attn TLV from structure
  2241. * rx_pkt_tlvs
  2242. */
  2243. static uint32_t hal_rx_mpdu_end_offset_get_generic(void)
  2244. {
  2245. return RX_PKT_TLV_OFFSET(mpdu_end_tlv);
  2246. }
  2247. #ifndef NO_RX_PKT_HDR_TLV
  2248. static uint32_t hal_rx_pkt_tlv_offset_get_generic(void)
  2249. {
  2250. return RX_PKT_TLV_OFFSET(pkt_hdr_tlv);
  2251. }
  2252. #endif
  2253. #endif /* HAL_GENERIC_API_H_ */