sde_crtc.c 232 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include "sde_kms.h"
  32. #include "sde_hw_lm.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_hw_dspp.h"
  35. #include "sde_crtc.h"
  36. #include "sde_plane.h"
  37. #include "sde_hw_util.h"
  38. #include "sde_hw_catalog.h"
  39. #include "sde_color_processing.h"
  40. #include "sde_encoder.h"
  41. #include "sde_connector.h"
  42. #include "sde_vbif.h"
  43. #include "sde_power_handle.h"
  44. #include "sde_core_perf.h"
  45. #include "sde_trace.h"
  46. #include "msm_drv.h"
  47. #include "sde_vm.h"
  48. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  49. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  50. /* Max number of planes with hw fences within one commit */
  51. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  52. /* Wait for at most 2 vsync for spec fence bind */
  53. #define SPEC_FENCE_TIMEOUT_MS 84
  54. struct sde_crtc_custom_events {
  55. u32 event;
  56. int (*func)(struct drm_crtc *crtc, bool en,
  57. struct sde_irq_callback *irq);
  58. };
  59. struct vblank_work {
  60. struct kthread_work work;
  61. int crtc_id;
  62. bool enable;
  63. struct msm_drm_private *priv;
  64. };
  65. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  66. bool en, struct sde_irq_callback *ad_irq);
  67. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  68. bool en, struct sde_irq_callback *idle_irq);
  69. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  70. bool en, struct sde_irq_callback *idle_irq);
  71. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  72. struct sde_irq_callback *noirq);
  73. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *idle_irq);
  75. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  76. struct sde_crtc_state *cstate,
  77. void __user *usr_ptr);
  78. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  79. bool en, struct sde_irq_callback *irq);
  80. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  81. bool en, struct sde_irq_callback *irq);
  82. static struct sde_crtc_custom_events custom_events[] = {
  83. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  84. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  85. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  86. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  87. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  88. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  89. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  90. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  91. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  92. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  93. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  94. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  95. };
  96. /* default input fence timeout, in ms */
  97. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  98. /*
  99. * The default input fence timeout is 2 seconds while max allowed
  100. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  101. * tolerance limit.
  102. */
  103. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  104. /* layer mixer index on sde_crtc */
  105. #define LEFT_MIXER 0
  106. #define RIGHT_MIXER 1
  107. #define MISR_BUFF_SIZE 256
  108. /*
  109. * Time period for fps calculation in micro seconds.
  110. * Default value is set to 1 sec.
  111. */
  112. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  113. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  114. #define MAX_FRAME_COUNT 1000
  115. #define MILI_TO_MICRO 1000
  116. #define SKIP_STAGING_PIPE_ZPOS 255
  117. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  118. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  119. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  120. struct drm_crtc_state *state);
  121. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  122. {
  123. struct msm_drm_private *priv;
  124. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  125. SDE_ERROR("invalid crtc\n");
  126. return NULL;
  127. }
  128. priv = crtc->dev->dev_private;
  129. if (!priv || !priv->kms) {
  130. SDE_ERROR("invalid kms\n");
  131. return NULL;
  132. }
  133. return to_sde_kms(priv->kms);
  134. }
  135. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  136. {
  137. struct drm_connector *conn;
  138. struct drm_connector_list_iter conn_iter;
  139. enum sde_wb_usage_type usage_type = 0;
  140. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  141. drm_for_each_connector_iter(conn, &conn_iter) {
  142. if (conn->state && (conn->state->crtc == crtc)
  143. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  144. usage_type = sde_connector_get_property(conn->state,
  145. CONNECTOR_PROP_WB_USAGE_TYPE);
  146. break;
  147. }
  148. }
  149. drm_connector_list_iter_end(&conn_iter);
  150. return usage_type;
  151. }
  152. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  153. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  154. {
  155. struct drm_connector *conn;
  156. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  157. struct drm_connector_list_iter conn_iter;
  158. int i;
  159. if (crtc_state->state) {
  160. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  161. if (conn_state && (conn_state->crtc == crtc)
  162. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  163. virt_conn_state = conn_state;
  164. break;
  165. }
  166. }
  167. } else {
  168. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  169. drm_for_each_connector_iter(conn, &conn_iter) {
  170. if (conn->state && (conn->state->crtc == crtc)
  171. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  172. virt_conn_state = conn->state;
  173. break;
  174. }
  175. }
  176. drm_connector_list_iter_end(&conn_iter);
  177. }
  178. return virt_conn_state;
  179. }
  180. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  181. struct drm_display_mode *mode, u32 *width, u32 *height)
  182. {
  183. struct sde_crtc *sde_crtc;
  184. struct sde_crtc_state *cstate;
  185. struct drm_connector_state *virt_conn_state;
  186. struct sde_connector_state *virt_cstate;
  187. *width = 0;
  188. *height = 0;
  189. if (!crtc || !crtc_state || !mode)
  190. return;
  191. sde_crtc = to_sde_crtc(crtc);
  192. cstate = to_sde_crtc_state(crtc_state);
  193. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  194. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  195. if (cstate->num_ds_enabled) {
  196. *width = cstate->ds_cfg[0].lm_width;
  197. *height = cstate->ds_cfg[0].lm_height;
  198. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  199. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  200. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  201. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  202. } else {
  203. *width = mode->hdisplay / sde_crtc->num_mixers;
  204. *height = mode->vdisplay;
  205. }
  206. }
  207. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  208. struct drm_display_mode *mode, u32 *width, u32 *height)
  209. {
  210. struct sde_crtc *sde_crtc;
  211. struct sde_crtc_state *cstate;
  212. struct drm_connector_state *virt_conn_state;
  213. struct sde_connector_state *virt_cstate;
  214. *width = 0;
  215. *height = 0;
  216. if (!crtc || !crtc_state || !mode)
  217. return;
  218. sde_crtc = to_sde_crtc(crtc);
  219. cstate = to_sde_crtc_state(crtc_state);
  220. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  221. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  222. if (cstate->num_ds_enabled) {
  223. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  224. *height = cstate->ds_cfg[0].lm_height;
  225. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  226. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  227. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  228. } else {
  229. *width = mode->hdisplay;
  230. *height = mode->vdisplay;
  231. }
  232. }
  233. /**
  234. * sde_crtc_calc_fps() - Calculates fps value.
  235. * @sde_crtc : CRTC structure
  236. *
  237. * This function is called at frame done. It counts the number
  238. * of frames done for every 1 sec. Stores the value in measured_fps.
  239. * measured_fps value is 10 times the calculated fps value.
  240. * For example, measured_fps= 594 for calculated fps of 59.4
  241. */
  242. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  243. {
  244. ktime_t current_time_us;
  245. u64 fps, diff_us;
  246. current_time_us = ktime_get();
  247. diff_us = (u64)ktime_us_delta(current_time_us,
  248. sde_crtc->fps_info.last_sampled_time_us);
  249. sde_crtc->fps_info.frame_count++;
  250. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  251. /* Multiplying with 10 to get fps in floating point */
  252. fps = ((u64)sde_crtc->fps_info.frame_count)
  253. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  254. do_div(fps, diff_us);
  255. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  256. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  257. sde_crtc->base.base.id, (unsigned int)fps/10,
  258. (unsigned int)fps%10);
  259. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  260. sde_crtc->fps_info.frame_count = 0;
  261. }
  262. if (!sde_crtc->fps_info.time_buf)
  263. return;
  264. /**
  265. * Array indexing is based on sliding window algorithm.
  266. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  267. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  268. * counter loops around and comes back to the first index to store
  269. * the next ktime.
  270. */
  271. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  272. ktime_get();
  273. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  274. }
  275. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  276. {
  277. if (!sde_crtc)
  278. return;
  279. }
  280. #if IS_ENABLED(CONFIG_DEBUG_FS)
  281. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  282. {
  283. struct sde_crtc *sde_crtc;
  284. u64 fps_int, fps_float;
  285. ktime_t current_time_us;
  286. u64 fps, diff_us;
  287. if (!s || !s->private) {
  288. SDE_ERROR("invalid input param(s)\n");
  289. return -EAGAIN;
  290. }
  291. sde_crtc = s->private;
  292. current_time_us = ktime_get();
  293. diff_us = (u64)ktime_us_delta(current_time_us,
  294. sde_crtc->fps_info.last_sampled_time_us);
  295. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  296. /* Multiplying with 10 to get fps in floating point */
  297. fps = ((u64)sde_crtc->fps_info.frame_count)
  298. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  299. do_div(fps, diff_us);
  300. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  301. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  302. sde_crtc->fps_info.frame_count = 0;
  303. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  304. sde_crtc->base.base.id, (unsigned int)fps/10,
  305. (unsigned int)fps%10);
  306. }
  307. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  308. fps_float = do_div(fps_int, 10);
  309. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  310. return 0;
  311. }
  312. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  313. {
  314. return single_open(file, _sde_debugfs_fps_status_show,
  315. inode->i_private);
  316. }
  317. #endif /* CONFIG_DEBUG_FS */
  318. static ssize_t fps_periodicity_ms_store(struct device *device,
  319. struct device_attribute *attr, const char *buf, size_t count)
  320. {
  321. struct drm_crtc *crtc;
  322. struct sde_crtc *sde_crtc;
  323. int res;
  324. /* Base of the input */
  325. int cnt = 10;
  326. if (!device || !buf) {
  327. SDE_ERROR("invalid input param(s)\n");
  328. return -EAGAIN;
  329. }
  330. crtc = dev_get_drvdata(device);
  331. if (!crtc)
  332. return -EINVAL;
  333. sde_crtc = to_sde_crtc(crtc);
  334. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  335. if (res < 0)
  336. return res;
  337. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  338. sde_crtc->fps_info.fps_periodic_duration =
  339. DEFAULT_FPS_PERIOD_1_SEC;
  340. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  341. MAX_FPS_PERIOD_5_SECONDS)
  342. sde_crtc->fps_info.fps_periodic_duration =
  343. MAX_FPS_PERIOD_5_SECONDS;
  344. else
  345. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  346. return count;
  347. }
  348. static ssize_t fps_periodicity_ms_show(struct device *device,
  349. struct device_attribute *attr, char *buf)
  350. {
  351. struct drm_crtc *crtc;
  352. struct sde_crtc *sde_crtc;
  353. if (!device || !buf) {
  354. SDE_ERROR("invalid input param(s)\n");
  355. return -EAGAIN;
  356. }
  357. crtc = dev_get_drvdata(device);
  358. if (!crtc)
  359. return -EINVAL;
  360. sde_crtc = to_sde_crtc(crtc);
  361. return scnprintf(buf, PAGE_SIZE, "%d\n",
  362. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  363. }
  364. static ssize_t measured_fps_show(struct device *device,
  365. struct device_attribute *attr, char *buf)
  366. {
  367. struct drm_crtc *crtc;
  368. struct sde_crtc *sde_crtc;
  369. uint64_t fps_int, fps_decimal;
  370. u64 fps = 0, frame_count = 0;
  371. ktime_t current_time;
  372. int i = 0, current_time_index;
  373. u64 diff_us;
  374. if (!device || !buf) {
  375. SDE_ERROR("invalid input param(s)\n");
  376. return -EAGAIN;
  377. }
  378. crtc = dev_get_drvdata(device);
  379. if (!crtc) {
  380. scnprintf(buf, PAGE_SIZE, "fps information not available");
  381. return -EINVAL;
  382. }
  383. sde_crtc = to_sde_crtc(crtc);
  384. if (!sde_crtc->fps_info.time_buf) {
  385. scnprintf(buf, PAGE_SIZE,
  386. "timebuf null - fps information not available");
  387. return -EINVAL;
  388. }
  389. /**
  390. * Whenever the time_index counter comes to zero upon decrementing,
  391. * it is set to the last index since it is the next index that we
  392. * should check for calculating the buftime.
  393. */
  394. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  395. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  396. current_time = ktime_get();
  397. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  398. u64 ptime = (u64)ktime_to_us(current_time);
  399. u64 buftime = (u64)ktime_to_us(
  400. sde_crtc->fps_info.time_buf[current_time_index]);
  401. diff_us = (u64)ktime_us_delta(current_time,
  402. sde_crtc->fps_info.time_buf[current_time_index]);
  403. if (ptime > buftime && diff_us >= (u64)
  404. sde_crtc->fps_info.fps_periodic_duration) {
  405. /* Multiplying with 10 to get fps in floating point */
  406. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  407. do_div(fps, diff_us);
  408. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  409. SDE_DEBUG("measured fps: %d\n",
  410. sde_crtc->fps_info.measured_fps);
  411. break;
  412. }
  413. current_time_index = (current_time_index == 0) ?
  414. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  415. SDE_DEBUG("current time index: %d\n", current_time_index);
  416. frame_count++;
  417. }
  418. if (i == MAX_FRAME_COUNT) {
  419. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  420. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  421. diff_us = (u64)ktime_us_delta(current_time,
  422. sde_crtc->fps_info.time_buf[current_time_index]);
  423. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  424. /* Multiplying with 10 to get fps in floating point */
  425. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  426. do_div(fps, diff_us);
  427. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  428. }
  429. }
  430. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  431. fps_decimal = do_div(fps_int, 10);
  432. return scnprintf(buf, PAGE_SIZE,
  433. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  434. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  435. }
  436. static ssize_t vsync_event_show(struct device *device,
  437. struct device_attribute *attr, char *buf)
  438. {
  439. struct drm_crtc *crtc;
  440. struct sde_crtc *sde_crtc;
  441. struct drm_encoder *encoder;
  442. int avr_status = -EPIPE;
  443. if (!device || !buf) {
  444. SDE_ERROR("invalid input param(s)\n");
  445. return -EAGAIN;
  446. }
  447. crtc = dev_get_drvdata(device);
  448. sde_crtc = to_sde_crtc(crtc);
  449. mutex_lock(&sde_crtc->crtc_lock);
  450. if (sde_crtc->enabled) {
  451. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  452. if (sde_encoder_in_clone_mode(encoder))
  453. continue;
  454. avr_status = sde_encoder_get_avr_status(encoder);
  455. break;
  456. }
  457. }
  458. mutex_unlock(&sde_crtc->crtc_lock);
  459. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  460. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  461. }
  462. static ssize_t retire_frame_event_show(struct device *device,
  463. struct device_attribute *attr, char *buf)
  464. {
  465. struct drm_crtc *crtc;
  466. struct sde_crtc *sde_crtc;
  467. if (!device || !buf) {
  468. SDE_ERROR("invalid input param(s)\n");
  469. return -EAGAIN;
  470. }
  471. crtc = dev_get_drvdata(device);
  472. sde_crtc = to_sde_crtc(crtc);
  473. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  474. ktime_to_ns(sde_crtc->retire_frame_event_time));
  475. }
  476. static DEVICE_ATTR_RO(vsync_event);
  477. static DEVICE_ATTR_RO(measured_fps);
  478. static DEVICE_ATTR_RW(fps_periodicity_ms);
  479. static DEVICE_ATTR_RO(retire_frame_event);
  480. static struct attribute *sde_crtc_dev_attrs[] = {
  481. &dev_attr_vsync_event.attr,
  482. &dev_attr_measured_fps.attr,
  483. &dev_attr_fps_periodicity_ms.attr,
  484. &dev_attr_retire_frame_event.attr,
  485. NULL
  486. };
  487. static const struct attribute_group sde_crtc_attr_group = {
  488. .attrs = sde_crtc_dev_attrs,
  489. };
  490. static const struct attribute_group *sde_crtc_attr_groups[] = {
  491. &sde_crtc_attr_group,
  492. NULL,
  493. };
  494. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  495. {
  496. struct drm_event event;
  497. uint32_t *data = (uint32_t *)payload;
  498. if (!crtc) {
  499. SDE_ERROR("invalid crtc\n");
  500. return;
  501. }
  502. event.type = type;
  503. event.length = len;
  504. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  505. SDE_EVT32(DRMID(crtc), type, len, *data,
  506. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  507. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  508. DRMID(crtc), type, payload, *data);
  509. }
  510. static void sde_crtc_destroy(struct drm_crtc *crtc)
  511. {
  512. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  513. SDE_DEBUG("\n");
  514. if (!crtc)
  515. return;
  516. if (sde_crtc->vsync_event_sf)
  517. sysfs_put(sde_crtc->vsync_event_sf);
  518. if (sde_crtc->retire_frame_event_sf)
  519. sysfs_put(sde_crtc->retire_frame_event_sf);
  520. if (sde_crtc->sysfs_dev)
  521. device_unregister(sde_crtc->sysfs_dev);
  522. if (sde_crtc->blob_info)
  523. drm_property_blob_put(sde_crtc->blob_info);
  524. msm_property_destroy(&sde_crtc->property_info);
  525. sde_cp_crtc_destroy_properties(crtc);
  526. sde_fence_deinit(sde_crtc->output_fence);
  527. _sde_crtc_deinit_events(sde_crtc);
  528. drm_crtc_cleanup(crtc);
  529. mutex_destroy(&sde_crtc->crtc_lock);
  530. kfree(sde_crtc);
  531. }
  532. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  533. struct drm_atomic_state *state)
  534. {
  535. struct drm_connector *conn;
  536. struct drm_connector_state *conn_state;
  537. int i;
  538. for_each_new_connector_in_state(state, conn, conn_state, i) {
  539. if (!conn_state || conn_state->crtc != crtc)
  540. continue;
  541. return to_sde_connector_state(conn_state);
  542. }
  543. return NULL;
  544. }
  545. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  546. {
  547. struct drm_connector *connector;
  548. struct drm_encoder *encoder;
  549. struct sde_connector_state *conn_state;
  550. bool encoder_valid = false;
  551. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  552. c_state->encoder_mask) {
  553. if (!sde_encoder_in_clone_mode(encoder)) {
  554. encoder_valid = true;
  555. break;
  556. }
  557. }
  558. if (!encoder_valid)
  559. return NULL;
  560. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  561. if (!connector)
  562. return NULL;
  563. conn_state = to_sde_connector_state(connector->state);
  564. if (!conn_state)
  565. return NULL;
  566. return &conn_state->msm_mode;
  567. }
  568. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  569. const struct drm_display_mode *mode,
  570. struct drm_display_mode *adjusted_mode)
  571. {
  572. struct msm_display_mode *msm_mode;
  573. struct drm_crtc_state *c_state;
  574. struct drm_connector *connector;
  575. struct drm_encoder *encoder;
  576. struct drm_connector_state *new_conn_state;
  577. struct sde_connector_state *c_conn_state = NULL;
  578. bool encoder_valid = false;
  579. int i;
  580. SDE_DEBUG("\n");
  581. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  582. adjusted_mode);
  583. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  584. c_state->encoder_mask) {
  585. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  586. encoder_valid = true;
  587. break;
  588. }
  589. }
  590. if (!encoder_valid) {
  591. SDE_ERROR("encoder not found\n");
  592. return true;
  593. }
  594. for_each_new_connector_in_state(c_state->state, connector,
  595. new_conn_state, i) {
  596. if (new_conn_state->best_encoder == encoder) {
  597. c_conn_state = to_sde_connector_state(new_conn_state);
  598. break;
  599. }
  600. }
  601. if (!c_conn_state) {
  602. SDE_ERROR("could not get connector state\n");
  603. return true;
  604. }
  605. msm_mode = &c_conn_state->msm_mode;
  606. if ((msm_is_mode_seamless(msm_mode) ||
  607. (msm_is_mode_seamless_vrr(msm_mode) ||
  608. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  609. (!crtc->enabled)) {
  610. SDE_ERROR("crtc state prevents seamless transition\n");
  611. return false;
  612. }
  613. return true;
  614. }
  615. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  616. struct sde_plane_state *pstate, struct sde_format *format)
  617. {
  618. uint32_t blend_op, fg_alpha, bg_alpha;
  619. uint32_t blend_type;
  620. struct sde_hw_mixer *lm = mixer->hw_lm;
  621. /* default to opaque blending */
  622. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  623. bg_alpha = 0xFF - fg_alpha;
  624. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  625. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  626. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  627. switch (blend_type) {
  628. case SDE_DRM_BLEND_OP_OPAQUE:
  629. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  630. SDE_BLEND_BG_ALPHA_BG_CONST;
  631. break;
  632. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  633. if (format->alpha_enable) {
  634. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  635. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  636. if (fg_alpha != 0xff) {
  637. bg_alpha = fg_alpha;
  638. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  639. SDE_BLEND_BG_INV_MOD_ALPHA;
  640. } else {
  641. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  642. }
  643. }
  644. break;
  645. case SDE_DRM_BLEND_OP_COVERAGE:
  646. if (format->alpha_enable) {
  647. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  648. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  649. if (fg_alpha != 0xff) {
  650. bg_alpha = fg_alpha;
  651. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  652. SDE_BLEND_BG_MOD_ALPHA |
  653. SDE_BLEND_BG_INV_MOD_ALPHA;
  654. } else {
  655. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  656. }
  657. }
  658. break;
  659. default:
  660. /* do nothing */
  661. break;
  662. }
  663. if (lm->ops.setup_blend_config)
  664. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  665. SDE_DEBUG(
  666. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  667. (char *) &format->base.pixel_format,
  668. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  669. }
  670. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  671. {
  672. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  673. struct sde_crtc_state *cstate;
  674. cstate = to_sde_crtc_state(crtc->state);
  675. if (!cstate->line_insertion.panel_line_insertion_enable)
  676. return;
  677. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  678. &padding_start, &padding_height);
  679. *y = padding_y;
  680. *h = padding_height;
  681. }
  682. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  683. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  684. struct sde_hw_dim_layer *dim_layer)
  685. {
  686. struct sde_crtc_state *cstate;
  687. struct sde_hw_mixer *lm;
  688. struct sde_hw_dim_layer split_dim_layer;
  689. int i;
  690. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  691. SDE_DEBUG("empty dim_layer\n");
  692. return;
  693. }
  694. cstate = to_sde_crtc_state(crtc->state);
  695. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  696. dim_layer->flags, dim_layer->stage);
  697. split_dim_layer.stage = dim_layer->stage;
  698. split_dim_layer.color_fill = dim_layer->color_fill;
  699. /*
  700. * traverse through the layer mixers attached to crtc and find the
  701. * intersecting dim layer rect in each LM and program accordingly.
  702. */
  703. for (i = 0; i < sde_crtc->num_mixers; i++) {
  704. split_dim_layer.flags = dim_layer->flags;
  705. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  706. &split_dim_layer.rect);
  707. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  708. /*
  709. * no extra programming required for non-intersecting
  710. * layer mixers with INCLUSIVE dim layer
  711. */
  712. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  713. continue;
  714. /*
  715. * program the other non-intersecting layer mixers with
  716. * INCLUSIVE dim layer of full size for uniformity
  717. * with EXCLUSIVE dim layer config.
  718. */
  719. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  720. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  721. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  722. sizeof(split_dim_layer.rect));
  723. } else {
  724. split_dim_layer.rect.x =
  725. split_dim_layer.rect.x -
  726. cstate->lm_roi[i].x;
  727. split_dim_layer.rect.y =
  728. split_dim_layer.rect.y -
  729. cstate->lm_roi[i].y;
  730. }
  731. /* update dim layer rect for panel stacking crtc */
  732. if (cstate->line_insertion.padding_height)
  733. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  734. &split_dim_layer.rect.h);
  735. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  736. cstate->lm_roi[i].x,
  737. cstate->lm_roi[i].y,
  738. cstate->lm_roi[i].w,
  739. cstate->lm_roi[i].h,
  740. dim_layer->rect.x,
  741. dim_layer->rect.y,
  742. dim_layer->rect.w,
  743. dim_layer->rect.h,
  744. split_dim_layer.rect.x,
  745. split_dim_layer.rect.y,
  746. split_dim_layer.rect.w,
  747. split_dim_layer.rect.h);
  748. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  749. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  750. split_dim_layer.rect.w, split_dim_layer.rect.h);
  751. lm = mixer[i].hw_lm;
  752. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  753. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  754. }
  755. }
  756. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  757. const struct sde_rect **crtc_roi)
  758. {
  759. struct sde_crtc_state *crtc_state;
  760. if (!state || !crtc_roi)
  761. return;
  762. crtc_state = to_sde_crtc_state(state);
  763. *crtc_roi = &crtc_state->crtc_roi;
  764. }
  765. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  766. {
  767. struct sde_crtc_state *cstate;
  768. struct sde_crtc *sde_crtc;
  769. if (!state || !state->crtc)
  770. return false;
  771. sde_crtc = to_sde_crtc(state->crtc);
  772. cstate = to_sde_crtc_state(state);
  773. return msm_property_is_dirty(&sde_crtc->property_info,
  774. &cstate->property_state, CRTC_PROP_ROI_V1);
  775. }
  776. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  777. void __user *usr_ptr)
  778. {
  779. struct drm_crtc *crtc;
  780. struct sde_crtc_state *cstate;
  781. struct sde_drm_roi_v1 roi_v1;
  782. int i;
  783. if (!state) {
  784. SDE_ERROR("invalid args\n");
  785. return -EINVAL;
  786. }
  787. cstate = to_sde_crtc_state(state);
  788. crtc = cstate->base.crtc;
  789. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  790. if (!usr_ptr) {
  791. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  792. return 0;
  793. }
  794. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  795. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  796. return -EINVAL;
  797. }
  798. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  799. if (roi_v1.num_rects == 0) {
  800. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  801. return 0;
  802. }
  803. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  804. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  805. roi_v1.num_rects);
  806. return -EINVAL;
  807. }
  808. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  809. for (i = 0; i < roi_v1.num_rects; ++i) {
  810. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  811. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  812. DRMID(crtc), i,
  813. cstate->user_roi_list.roi[i].x1,
  814. cstate->user_roi_list.roi[i].y1,
  815. cstate->user_roi_list.roi[i].x2,
  816. cstate->user_roi_list.roi[i].y2);
  817. SDE_EVT32_VERBOSE(DRMID(crtc),
  818. cstate->user_roi_list.roi[i].x1,
  819. cstate->user_roi_list.roi[i].y1,
  820. cstate->user_roi_list.roi[i].x2,
  821. cstate->user_roi_list.roi[i].y2);
  822. }
  823. return 0;
  824. }
  825. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  826. struct drm_crtc_state *state)
  827. {
  828. struct drm_connector *conn;
  829. struct drm_connector_state *conn_state;
  830. struct sde_crtc *sde_crtc;
  831. struct sde_crtc_state *crtc_state;
  832. struct sde_rect *crtc_roi;
  833. struct msm_mode_info mode_info;
  834. int i = 0, rc;
  835. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  836. u32 crtc_width, crtc_height;
  837. struct drm_display_mode *adj_mode;
  838. if (!crtc || !state)
  839. return -EINVAL;
  840. sde_crtc = to_sde_crtc(crtc);
  841. crtc_state = to_sde_crtc_state(state);
  842. crtc_roi = &crtc_state->crtc_roi;
  843. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  844. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  845. struct sde_connector *sde_conn;
  846. struct sde_connector_state *sde_conn_state;
  847. struct sde_rect conn_roi;
  848. if (!conn_state || conn_state->crtc != crtc)
  849. continue;
  850. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  851. if (rc) {
  852. SDE_ERROR("failed to get mode info\n");
  853. return -EINVAL;
  854. }
  855. sde_conn = to_sde_connector(conn_state->connector);
  856. sde_conn_state = to_sde_connector_state(conn_state);
  857. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  858. &sde_conn_state->property_state,
  859. CONNECTOR_PROP_ROI_V1);
  860. /*
  861. * Check against CRTC ROI and Connector ROI not being updated together.
  862. * This restriction should be relaxed when Connector ROI scaling is
  863. * supported and while in clone mode.
  864. */
  865. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  866. is_conn_roi_dirty != is_crtc_roi_dirty) {
  867. SDE_ERROR("connector/crtc rois not updated together\n");
  868. return -EINVAL;
  869. }
  870. if (!mode_info.roi_caps.enabled)
  871. continue;
  872. /*
  873. * current driver only supports same connector and crtc size,
  874. * but if support for different sizes is added, driver needs
  875. * to check the connector roi here to make sure is full screen
  876. * for dsc 3d-mux topology that doesn't support partial update.
  877. */
  878. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  879. sizeof(crtc_state->user_roi_list))) {
  880. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  881. sde_crtc->name);
  882. return -EINVAL;
  883. }
  884. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  885. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  886. conn_roi.x, conn_roi.y,
  887. conn_roi.w, conn_roi.h);
  888. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  889. conn_roi.x, conn_roi.y,
  890. conn_roi.w, conn_roi.h);
  891. }
  892. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  893. /* clear the ROI to null if it matches full screen anyways */
  894. adj_mode = &state->adjusted_mode;
  895. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  896. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  897. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  898. memset(crtc_roi, 0, sizeof(*crtc_roi));
  899. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  900. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  901. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  902. return 0;
  903. }
  904. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  905. struct drm_crtc_state *state)
  906. {
  907. struct sde_crtc *sde_crtc;
  908. struct sde_crtc_state *crtc_state;
  909. struct drm_connector *conn;
  910. struct drm_connector_state *conn_state;
  911. int i;
  912. if (!crtc || !state)
  913. return -EINVAL;
  914. sde_crtc = to_sde_crtc(crtc);
  915. crtc_state = to_sde_crtc_state(state);
  916. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  917. return 0;
  918. /* partial update active, check if autorefresh is also requested */
  919. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  920. uint64_t autorefresh;
  921. if (!conn_state || conn_state->crtc != crtc)
  922. continue;
  923. autorefresh = sde_connector_get_property(conn_state,
  924. CONNECTOR_PROP_AUTOREFRESH);
  925. if (autorefresh) {
  926. SDE_ERROR(
  927. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  928. sde_crtc->name, autorefresh);
  929. return -EINVAL;
  930. }
  931. }
  932. return 0;
  933. }
  934. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  935. struct drm_crtc_state *state, int lm_idx)
  936. {
  937. struct sde_kms *sde_kms;
  938. struct sde_crtc *sde_crtc;
  939. struct sde_crtc_state *crtc_state;
  940. const struct sde_rect *crtc_roi;
  941. const struct sde_rect *lm_bounds;
  942. struct sde_rect *lm_roi;
  943. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  944. return -EINVAL;
  945. sde_kms = _sde_crtc_get_kms(crtc);
  946. if (!sde_kms || !sde_kms->catalog) {
  947. SDE_ERROR("invalid parameters\n");
  948. return -EINVAL;
  949. }
  950. sde_crtc = to_sde_crtc(crtc);
  951. crtc_state = to_sde_crtc_state(state);
  952. crtc_roi = &crtc_state->crtc_roi;
  953. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  954. lm_roi = &crtc_state->lm_roi[lm_idx];
  955. if (sde_kms_rect_is_null(crtc_roi))
  956. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  957. else
  958. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  959. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  960. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  961. /*
  962. * partial update is not supported with 3dmux dsc or dest scaler.
  963. * hence, crtc roi must match the mixer dimensions.
  964. */
  965. if (crtc_state->num_ds_enabled ||
  966. sde_rm_topology_is_group(&sde_kms->rm, state,
  967. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  968. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  969. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  970. return -EINVAL;
  971. }
  972. }
  973. /* if any dimension is zero, clear all dimensions for clarity */
  974. if (sde_kms_rect_is_null(lm_roi))
  975. memset(lm_roi, 0, sizeof(*lm_roi));
  976. return 0;
  977. }
  978. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  979. struct drm_crtc_state *state)
  980. {
  981. struct sde_crtc *sde_crtc;
  982. struct sde_crtc_state *crtc_state;
  983. u32 disp_bitmask = 0;
  984. int i;
  985. if (!crtc || !state) {
  986. pr_err("Invalid crtc or state\n");
  987. return 0;
  988. }
  989. sde_crtc = to_sde_crtc(crtc);
  990. crtc_state = to_sde_crtc_state(state);
  991. /* pingpong split: one ROI, one LM, two physical displays */
  992. if (crtc_state->is_ppsplit) {
  993. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  994. struct sde_rect *roi = &crtc_state->lm_roi[0];
  995. if (sde_kms_rect_is_null(roi))
  996. disp_bitmask = 0;
  997. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  998. disp_bitmask = BIT(0); /* left only */
  999. else if (roi->x >= lm_split_width)
  1000. disp_bitmask = BIT(1); /* right only */
  1001. else
  1002. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1003. } else if (sde_crtc->mixers_swapped) {
  1004. disp_bitmask = BIT(0);
  1005. } else {
  1006. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1007. if (!sde_kms_rect_is_null(
  1008. &crtc_state->lm_roi[i]))
  1009. disp_bitmask |= BIT(i);
  1010. }
  1011. }
  1012. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1013. return disp_bitmask;
  1014. }
  1015. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1016. struct drm_crtc_state *state)
  1017. {
  1018. struct sde_crtc *sde_crtc;
  1019. struct sde_crtc_state *crtc_state;
  1020. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1021. if (!crtc || !state)
  1022. return -EINVAL;
  1023. sde_crtc = to_sde_crtc(crtc);
  1024. crtc_state = to_sde_crtc_state(state);
  1025. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1026. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1027. sde_crtc->name, sde_crtc->num_mixers);
  1028. return -EINVAL;
  1029. }
  1030. /*
  1031. * If using pingpong split: one ROI, one LM, two physical displays
  1032. * then the ROI must be centered on the panel split boundary and
  1033. * be of equal width across the split.
  1034. */
  1035. if (crtc_state->is_ppsplit) {
  1036. u16 panel_split_width;
  1037. u32 display_mask;
  1038. roi[0] = &crtc_state->lm_roi[0];
  1039. if (sde_kms_rect_is_null(roi[0]))
  1040. return 0;
  1041. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1042. if (display_mask != (BIT(0) | BIT(1)))
  1043. return 0;
  1044. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1045. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1046. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1047. sde_crtc->name, roi[0]->x, roi[0]->w,
  1048. panel_split_width);
  1049. return -EINVAL;
  1050. }
  1051. return 0;
  1052. }
  1053. /*
  1054. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1055. * LMs and be of equal width.
  1056. */
  1057. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1058. return 0;
  1059. roi[0] = &crtc_state->lm_roi[0];
  1060. roi[1] = &crtc_state->lm_roi[1];
  1061. /* if one of the roi is null it's a left/right-only update */
  1062. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1063. return 0;
  1064. /* check lm rois are equal width & first roi ends at 2nd roi */
  1065. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1066. SDE_ERROR(
  1067. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1068. sde_crtc->name, roi[0]->x, roi[0]->w,
  1069. roi[1]->x, roi[1]->w);
  1070. return -EINVAL;
  1071. }
  1072. return 0;
  1073. }
  1074. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1075. struct drm_crtc_state *state)
  1076. {
  1077. struct sde_crtc *sde_crtc;
  1078. struct sde_crtc_state *crtc_state;
  1079. const struct sde_rect *crtc_roi;
  1080. const struct drm_plane_state *pstate;
  1081. struct drm_plane *plane;
  1082. if (!crtc || !state)
  1083. return -EINVAL;
  1084. /*
  1085. * Reject commit if a Plane CRTC destination coordinates fall outside
  1086. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1087. * if they are specified, not Plane CRTC ROIs.
  1088. */
  1089. sde_crtc = to_sde_crtc(crtc);
  1090. crtc_state = to_sde_crtc_state(state);
  1091. crtc_roi = &crtc_state->crtc_roi;
  1092. if (sde_kms_rect_is_null(crtc_roi))
  1093. return 0;
  1094. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1095. struct sde_rect plane_roi, intersection;
  1096. if (IS_ERR_OR_NULL(pstate)) {
  1097. int rc = PTR_ERR(pstate);
  1098. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1099. sde_crtc->name, plane->base.id, rc);
  1100. return rc;
  1101. }
  1102. plane_roi.x = pstate->crtc_x;
  1103. plane_roi.y = pstate->crtc_y;
  1104. plane_roi.w = pstate->crtc_w;
  1105. plane_roi.h = pstate->crtc_h;
  1106. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1107. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1108. SDE_ERROR(
  1109. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1110. sde_crtc->name, plane->base.id,
  1111. plane_roi.x, plane_roi.y,
  1112. plane_roi.w, plane_roi.h,
  1113. crtc_roi->x, crtc_roi->y,
  1114. crtc_roi->w, crtc_roi->h);
  1115. return -E2BIG;
  1116. }
  1117. }
  1118. return 0;
  1119. }
  1120. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1121. struct drm_crtc_state *state)
  1122. {
  1123. struct sde_crtc *sde_crtc;
  1124. struct sde_crtc_state *sde_crtc_state;
  1125. struct msm_mode_info mode_info;
  1126. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1127. struct drm_display_mode *adj_mode;
  1128. int rc, lm_idx, i;
  1129. if (!crtc || !state)
  1130. return -EINVAL;
  1131. memset(&mode_info, 0, sizeof(mode_info));
  1132. sde_crtc = to_sde_crtc(crtc);
  1133. sde_crtc_state = to_sde_crtc_state(state);
  1134. adj_mode = &state->adjusted_mode;
  1135. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1136. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1137. /* check cumulative mixer w/h is equal full crtc w/h */
  1138. if (sde_crtc->num_mixers
  1139. && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1140. || (mixer_height != crtc_height))) {
  1141. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1142. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1143. sde_crtc->num_mixers);
  1144. return -EINVAL;
  1145. }
  1146. /*
  1147. * check connector array cached at modeset time since incoming atomic
  1148. * state may not include any connectors if they aren't modified
  1149. */
  1150. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1151. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1152. if (!conn || !conn->state)
  1153. continue;
  1154. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1155. if (rc) {
  1156. SDE_ERROR("failed to get mode info\n");
  1157. return -EINVAL;
  1158. }
  1159. if (sde_connector_is_3d_merge_enabled(conn) && (mixer_width % 2)) {
  1160. SDE_ERROR(
  1161. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1162. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1163. return -EINVAL;
  1164. }
  1165. if (!mode_info.roi_caps.enabled)
  1166. continue;
  1167. if (sde_crtc_state->user_roi_list.num_rects >
  1168. mode_info.roi_caps.num_roi) {
  1169. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1170. sde_crtc_state->user_roi_list.num_rects,
  1171. mode_info.roi_caps.num_roi);
  1172. return -E2BIG;
  1173. }
  1174. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1175. if (rc)
  1176. return rc;
  1177. rc = _sde_crtc_check_autorefresh(crtc, state);
  1178. if (rc)
  1179. return rc;
  1180. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1181. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1182. if (rc)
  1183. return rc;
  1184. }
  1185. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1186. if (rc)
  1187. return rc;
  1188. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1189. if (rc)
  1190. return rc;
  1191. }
  1192. return 0;
  1193. }
  1194. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1195. {
  1196. if (b == 0)
  1197. return a;
  1198. return _sde_crtc_calc_gcd(b, a % b);
  1199. }
  1200. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1201. {
  1202. struct sde_kms *kms;
  1203. struct sde_crtc *sde_crtc;
  1204. struct sde_crtc_state *sde_crtc_state;
  1205. struct drm_connector *conn;
  1206. struct msm_mode_info mode_info;
  1207. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1208. struct msm_sub_mode sub_mode;
  1209. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1210. int rc;
  1211. struct drm_encoder *encoder;
  1212. const u32 max_encoder_cnt = 1;
  1213. u32 encoder_cnt = 0;
  1214. kms = _sde_crtc_get_kms(crtc);
  1215. if (!kms || !kms->catalog) {
  1216. SDE_ERROR("invalid kms\n");
  1217. return -EINVAL;
  1218. }
  1219. sde_crtc = to_sde_crtc(crtc);
  1220. sde_crtc_state = to_sde_crtc_state(state);
  1221. /* panel stacking only support single connector */
  1222. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1223. encoder_cnt++;
  1224. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1225. encoder_cnt > max_encoder_cnt) {
  1226. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1227. state->mode_changed, encoder_cnt);
  1228. sde_crtc_state->line_insertion.padding_height = 0;
  1229. return 0;
  1230. }
  1231. conn = sde_crtc_state->connectors[0];
  1232. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1233. if (rc) {
  1234. SDE_ERROR("failed to get mode info %d\n", rc);
  1235. return -EINVAL;
  1236. }
  1237. if (!mode_info.vpadding) {
  1238. sde_crtc_state->line_insertion.padding_height = 0;
  1239. return 0;
  1240. }
  1241. if (mode_info.vpadding < state->mode.vdisplay) {
  1242. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1243. mode_info.vpadding, state->mode.vdisplay);
  1244. return -EINVAL;
  1245. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1246. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1247. mode_info.vpadding, state->mode.vdisplay);
  1248. sde_crtc_state->line_insertion.padding_height = 0;
  1249. return 0;
  1250. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1251. return 0; /* skip calculation if already cached */
  1252. }
  1253. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1254. if (!gcd) {
  1255. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1256. mode_info.vpadding, state->mode.vdisplay);
  1257. return -EINVAL;
  1258. }
  1259. num_of_active_lines = state->mode.vdisplay;
  1260. do_div(num_of_active_lines, gcd);
  1261. num_of_dummy_lines = mode_info.vpadding;
  1262. do_div(num_of_dummy_lines, gcd);
  1263. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1264. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1265. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1266. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1267. num_of_dummy_lines);
  1268. return -EINVAL;
  1269. }
  1270. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1271. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1272. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1273. return 0;
  1274. }
  1275. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1276. {
  1277. struct sde_crtc *sde_crtc;
  1278. struct sde_crtc_state *cstate;
  1279. const struct sde_rect *lm_roi;
  1280. struct sde_hw_mixer *hw_lm;
  1281. bool right_mixer = false;
  1282. bool lm_updated = false;
  1283. int lm_idx;
  1284. if (!crtc)
  1285. return;
  1286. sde_crtc = to_sde_crtc(crtc);
  1287. cstate = to_sde_crtc_state(crtc->state);
  1288. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1289. struct sde_hw_mixer_cfg cfg;
  1290. lm_roi = &cstate->lm_roi[lm_idx];
  1291. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1292. if (!sde_crtc->mixers_swapped)
  1293. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1294. if (lm_roi->w != hw_lm->cfg.out_width ||
  1295. lm_roi->h != hw_lm->cfg.out_height ||
  1296. right_mixer != hw_lm->cfg.right_mixer) {
  1297. hw_lm->cfg.out_width = lm_roi->w;
  1298. hw_lm->cfg.out_height = lm_roi->h;
  1299. hw_lm->cfg.right_mixer = right_mixer;
  1300. cfg.out_width = lm_roi->w;
  1301. cfg.out_height = lm_roi->h;
  1302. cfg.right_mixer = right_mixer;
  1303. cfg.flags = 0;
  1304. if (hw_lm->ops.setup_mixer_out)
  1305. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1306. lm_updated = true;
  1307. }
  1308. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1309. lm_roi->h, right_mixer, lm_updated);
  1310. }
  1311. if (lm_updated)
  1312. sde_cp_crtc_res_change(crtc);
  1313. }
  1314. struct plane_state {
  1315. struct sde_plane_state *sde_pstate;
  1316. const struct drm_plane_state *drm_pstate;
  1317. int stage;
  1318. u32 pipe_id;
  1319. };
  1320. static int pstate_cmp(const void *a, const void *b)
  1321. {
  1322. struct plane_state *pa = (struct plane_state *)a;
  1323. struct plane_state *pb = (struct plane_state *)b;
  1324. int rc = 0;
  1325. int pa_zpos, pb_zpos;
  1326. enum sde_layout pa_layout, pb_layout;
  1327. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1328. return rc;
  1329. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1330. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1331. pa_layout = pa->sde_pstate->layout;
  1332. pb_layout = pb->sde_pstate->layout;
  1333. if (pa_zpos != pb_zpos)
  1334. rc = pa_zpos - pb_zpos;
  1335. else if (pa_layout != pb_layout)
  1336. rc = pa_layout - pb_layout;
  1337. else
  1338. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1339. return rc;
  1340. }
  1341. /*
  1342. * validate and set source split:
  1343. * use pstates sorted by stage to check planes on same stage
  1344. * we assume that all pipes are in source split so its valid to compare
  1345. * without taking into account left/right mixer placement
  1346. */
  1347. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1348. struct plane_state *pstates, int cnt)
  1349. {
  1350. struct plane_state *prv_pstate, *cur_pstate;
  1351. enum sde_layout prev_layout, cur_layout;
  1352. struct sde_rect left_rect, right_rect;
  1353. struct sde_kms *sde_kms;
  1354. int32_t left_pid, right_pid;
  1355. int32_t stage;
  1356. int i, rc = 0;
  1357. sde_kms = _sde_crtc_get_kms(crtc);
  1358. if (!sde_kms || !sde_kms->catalog) {
  1359. SDE_ERROR("invalid parameters\n");
  1360. return -EINVAL;
  1361. }
  1362. for (i = 1; i < cnt; i++) {
  1363. prv_pstate = &pstates[i - 1];
  1364. cur_pstate = &pstates[i];
  1365. prev_layout = prv_pstate->sde_pstate->layout;
  1366. cur_layout = cur_pstate->sde_pstate->layout;
  1367. if (prv_pstate->stage != cur_pstate->stage ||
  1368. prev_layout != cur_layout)
  1369. continue;
  1370. stage = cur_pstate->stage;
  1371. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1372. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1373. prv_pstate->drm_pstate->crtc_y,
  1374. prv_pstate->drm_pstate->crtc_w,
  1375. prv_pstate->drm_pstate->crtc_h, false);
  1376. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1377. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1378. cur_pstate->drm_pstate->crtc_y,
  1379. cur_pstate->drm_pstate->crtc_w,
  1380. cur_pstate->drm_pstate->crtc_h, false);
  1381. if (right_rect.x < left_rect.x) {
  1382. swap(left_pid, right_pid);
  1383. swap(left_rect, right_rect);
  1384. swap(prv_pstate, cur_pstate);
  1385. }
  1386. /*
  1387. * - planes are enumerated in pipe-priority order such that
  1388. * planes with lower drm_id must be left-most in a shared
  1389. * blend-stage when using source split.
  1390. * - planes in source split must be contiguous in width
  1391. * - planes in source split must have same dest yoff and height
  1392. */
  1393. if ((right_pid < left_pid) &&
  1394. !sde_kms->catalog->pipe_order_type) {
  1395. SDE_ERROR(
  1396. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1397. stage, left_pid, right_pid);
  1398. return -EINVAL;
  1399. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1400. SDE_ERROR(
  1401. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1402. stage, left_rect.x, left_rect.w,
  1403. right_rect.x, right_rect.w);
  1404. return -EINVAL;
  1405. } else if ((left_rect.y != right_rect.y) ||
  1406. (left_rect.h != right_rect.h)) {
  1407. SDE_ERROR(
  1408. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1409. stage, left_rect.y, left_rect.h,
  1410. right_rect.y, right_rect.h);
  1411. return -EINVAL;
  1412. }
  1413. }
  1414. return rc;
  1415. }
  1416. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1417. struct plane_state *pstates, int cnt)
  1418. {
  1419. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1420. enum sde_layout prev_layout, cur_layout;
  1421. struct sde_kms *sde_kms;
  1422. struct sde_rect left_rect, right_rect;
  1423. int32_t left_pid, right_pid;
  1424. int32_t stage;
  1425. int i;
  1426. sde_kms = _sde_crtc_get_kms(crtc);
  1427. if (!sde_kms || !sde_kms->catalog) {
  1428. SDE_ERROR("invalid parameters\n");
  1429. return;
  1430. }
  1431. if (!sde_kms->catalog->pipe_order_type)
  1432. return;
  1433. for (i = 0; i < cnt; i++) {
  1434. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1435. cur_pstate = &pstates[i];
  1436. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1437. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1438. SDE_LAYOUT_NONE;
  1439. cur_layout = cur_pstate->sde_pstate->layout;
  1440. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1441. || (prev_layout != cur_layout)) {
  1442. /*
  1443. * reset if prv or nxt pipes are not in the same stage
  1444. * as the cur pipe
  1445. */
  1446. if ((!nxt_pstate)
  1447. || (nxt_pstate->stage != cur_pstate->stage)
  1448. || (nxt_pstate->sde_pstate->layout !=
  1449. cur_pstate->sde_pstate->layout))
  1450. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1451. continue;
  1452. }
  1453. stage = cur_pstate->stage;
  1454. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1455. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1456. prv_pstate->drm_pstate->crtc_y,
  1457. prv_pstate->drm_pstate->crtc_w,
  1458. prv_pstate->drm_pstate->crtc_h, false);
  1459. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1460. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1461. cur_pstate->drm_pstate->crtc_y,
  1462. cur_pstate->drm_pstate->crtc_w,
  1463. cur_pstate->drm_pstate->crtc_h, false);
  1464. if (right_rect.x < left_rect.x) {
  1465. swap(left_pid, right_pid);
  1466. swap(left_rect, right_rect);
  1467. swap(prv_pstate, cur_pstate);
  1468. }
  1469. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1470. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1471. }
  1472. for (i = 0; i < cnt; i++) {
  1473. cur_pstate = &pstates[i];
  1474. sde_plane_setup_src_split_order(
  1475. cur_pstate->drm_pstate->plane,
  1476. cur_pstate->sde_pstate->multirect_index,
  1477. cur_pstate->sde_pstate->pipe_order_flags);
  1478. }
  1479. }
  1480. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1481. int num_mixers, struct plane_state *pstates, int cnt)
  1482. {
  1483. int i, lm_idx;
  1484. struct sde_format *format;
  1485. bool blend_stage[SDE_STAGE_MAX] = { false };
  1486. u32 blend_type;
  1487. for (i = cnt - 1; i >= 0; i--) {
  1488. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1489. PLANE_PROP_BLEND_OP);
  1490. /* stage has already been programmed or BLEND_OP_SKIP type */
  1491. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1492. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1493. continue;
  1494. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1495. format = to_sde_format(msm_framebuffer_format(
  1496. pstates[i].sde_pstate->base.fb));
  1497. if (!format) {
  1498. SDE_ERROR("invalid format\n");
  1499. return;
  1500. }
  1501. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1502. pstates[i].sde_pstate, format);
  1503. blend_stage[pstates[i].sde_pstate->stage] = true;
  1504. }
  1505. }
  1506. }
  1507. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1508. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1509. struct sde_crtc_mixer *mixer)
  1510. {
  1511. struct drm_plane *plane;
  1512. struct drm_framebuffer *fb;
  1513. struct drm_plane_state *state;
  1514. struct sde_crtc_state *cstate;
  1515. struct sde_plane_state *pstate = NULL;
  1516. struct plane_state *pstates = NULL;
  1517. struct sde_format *format;
  1518. struct sde_hw_ctl *ctl;
  1519. struct sde_hw_mixer *lm;
  1520. struct sde_hw_stage_cfg *stage_cfg;
  1521. struct sde_rect plane_crtc_roi;
  1522. uint32_t stage_idx, lm_idx, layout_idx;
  1523. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1524. int i, mode, cnt = 0;
  1525. bool bg_alpha_enable = false;
  1526. u32 blend_type;
  1527. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1528. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1529. if (!sde_crtc || !crtc->state || !mixer) {
  1530. SDE_ERROR("invalid sde_crtc or mixer\n");
  1531. return;
  1532. }
  1533. ctl = mixer->hw_ctl;
  1534. lm = mixer->hw_lm;
  1535. cstate = to_sde_crtc_state(crtc->state);
  1536. pstates = kcalloc(SDE_PSTATES_MAX,
  1537. sizeof(struct plane_state), GFP_KERNEL);
  1538. if (!pstates)
  1539. return;
  1540. memset(fetch_active, 0, sizeof(fetch_active));
  1541. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1542. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1543. state = plane->state;
  1544. if (!state)
  1545. continue;
  1546. plane_crtc_roi.x = state->crtc_x;
  1547. plane_crtc_roi.y = state->crtc_y;
  1548. plane_crtc_roi.w = state->crtc_w;
  1549. plane_crtc_roi.h = state->crtc_h;
  1550. pstate = to_sde_plane_state(state);
  1551. fb = state->fb;
  1552. mode = sde_plane_get_property(pstate,
  1553. PLANE_PROP_FB_TRANSLATION_MODE);
  1554. set_bit(sde_plane_pipe(plane), fetch_active);
  1555. sde_plane_ctl_flush(plane, ctl, true);
  1556. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1557. crtc->base.id,
  1558. pstate->stage,
  1559. plane->base.id,
  1560. sde_plane_pipe(plane) - SSPP_VIG0,
  1561. state->fb ? state->fb->base.id : -1);
  1562. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1563. if (!format) {
  1564. SDE_ERROR("invalid format\n");
  1565. goto end;
  1566. }
  1567. blend_type = sde_plane_get_property(pstate,
  1568. PLANE_PROP_BLEND_OP);
  1569. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1570. skip_blend_plane.valid_plane = true;
  1571. skip_blend_plane.plane = sde_plane_pipe(plane);
  1572. skip_blend_plane.height = plane_crtc_roi.h;
  1573. skip_blend_plane.width = plane_crtc_roi.w;
  1574. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1575. }
  1576. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1577. if (pstate->stage == SDE_STAGE_BASE &&
  1578. format->alpha_enable)
  1579. bg_alpha_enable = true;
  1580. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1581. state->fb ? state->fb->base.id : -1,
  1582. state->src_x >> 16, state->src_y >> 16,
  1583. state->src_w >> 16, state->src_h >> 16,
  1584. state->crtc_x, state->crtc_y,
  1585. state->crtc_w, state->crtc_h,
  1586. pstate->rotation, mode);
  1587. /*
  1588. * none or left layout will program to layer mixer
  1589. * group 0, right layout will program to layer mixer
  1590. * group 1.
  1591. */
  1592. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1593. layout_idx = 0;
  1594. else
  1595. layout_idx = 1;
  1596. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1597. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1598. stage_cfg->stage[pstate->stage][stage_idx] =
  1599. sde_plane_pipe(plane);
  1600. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1601. pstate->multirect_index;
  1602. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1603. sde_plane_pipe(plane) - SSPP_VIG0,
  1604. pstate->stage,
  1605. pstate->multirect_index,
  1606. pstate->multirect_mode,
  1607. format->base.pixel_format,
  1608. fb ? fb->modifier : 0,
  1609. layout_idx);
  1610. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1611. lm_idx++) {
  1612. if (bg_alpha_enable && !format->alpha_enable)
  1613. mixer[lm_idx].mixer_op_mode = 0;
  1614. else
  1615. mixer[lm_idx].mixer_op_mode |=
  1616. 1 << pstate->stage;
  1617. }
  1618. }
  1619. if (cnt >= SDE_PSTATES_MAX)
  1620. continue;
  1621. pstates[cnt].sde_pstate = pstate;
  1622. pstates[cnt].drm_pstate = state;
  1623. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1624. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1625. else
  1626. pstates[cnt].stage = sde_plane_get_property(
  1627. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1628. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1629. cnt++;
  1630. }
  1631. /* blend config update */
  1632. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1633. pstates, cnt);
  1634. if (ctl->ops.set_active_pipes)
  1635. ctl->ops.set_active_pipes(ctl, fetch_active);
  1636. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1637. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1638. if (lm && lm->ops.setup_dim_layer) {
  1639. cstate = to_sde_crtc_state(crtc->state);
  1640. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1641. for (i = 0; i < cstate->num_dim_layers; i++)
  1642. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1643. mixer, &cstate->dim_layer[i]);
  1644. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1645. }
  1646. }
  1647. end:
  1648. kfree(pstates);
  1649. }
  1650. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1651. struct drm_crtc *crtc)
  1652. {
  1653. struct sde_crtc *sde_crtc;
  1654. struct sde_crtc_state *cstate;
  1655. struct drm_encoder *drm_enc;
  1656. bool is_right_only;
  1657. bool encoder_in_dsc_merge = false;
  1658. if (!crtc || !crtc->state)
  1659. return;
  1660. sde_crtc = to_sde_crtc(crtc);
  1661. cstate = to_sde_crtc_state(crtc->state);
  1662. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1663. return;
  1664. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1665. crtc->state->encoder_mask) {
  1666. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1667. encoder_in_dsc_merge = true;
  1668. break;
  1669. }
  1670. }
  1671. /**
  1672. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1673. * This is due to two reasons:
  1674. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1675. * the left DSC must be used, right DSC cannot be used alone.
  1676. * For right-only partial update, this means swap layer mixers to map
  1677. * Left LM to Right INTF. On later HW this was relaxed.
  1678. * - In DSC Merge mode, the physical encoder has already registered
  1679. * PP0 as the master, to switch to right-only we would have to
  1680. * reprogram to be driven by PP1 instead.
  1681. * To support both cases, we prefer to support the mixer swap solution.
  1682. */
  1683. if (!encoder_in_dsc_merge) {
  1684. if (sde_crtc->mixers_swapped) {
  1685. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1686. sde_crtc->mixers_swapped = false;
  1687. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1688. }
  1689. return;
  1690. }
  1691. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1692. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1693. if (is_right_only && !sde_crtc->mixers_swapped) {
  1694. /* right-only update swap mixers */
  1695. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1696. sde_crtc->mixers_swapped = true;
  1697. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1698. /* left-only or full update, swap back */
  1699. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1700. sde_crtc->mixers_swapped = false;
  1701. }
  1702. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1703. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1704. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1705. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1706. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1707. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1708. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1709. }
  1710. /**
  1711. * _sde_crtc_blend_setup - configure crtc mixers
  1712. * @crtc: Pointer to drm crtc structure
  1713. * @old_state: Pointer to old crtc state
  1714. * @add_planes: Whether or not to add planes to mixers
  1715. */
  1716. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1717. struct drm_crtc_state *old_state, bool add_planes)
  1718. {
  1719. struct sde_crtc *sde_crtc;
  1720. struct sde_crtc_state *sde_crtc_state;
  1721. struct sde_crtc_mixer *mixer;
  1722. struct sde_hw_ctl *ctl;
  1723. struct sde_hw_mixer *lm;
  1724. struct sde_ctl_flush_cfg cfg = {0,};
  1725. int i;
  1726. if (!crtc)
  1727. return;
  1728. sde_crtc = to_sde_crtc(crtc);
  1729. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1730. mixer = sde_crtc->mixers;
  1731. SDE_DEBUG("%s\n", sde_crtc->name);
  1732. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1733. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1734. return;
  1735. }
  1736. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1737. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1738. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1739. }
  1740. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1741. if (!mixer[i].hw_lm) {
  1742. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1743. return;
  1744. }
  1745. mixer[i].mixer_op_mode = 0;
  1746. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1747. sde_crtc_state->dirty)) {
  1748. /* clear dim_layer settings */
  1749. lm = mixer[i].hw_lm;
  1750. if (lm->ops.clear_dim_layer)
  1751. lm->ops.clear_dim_layer(lm);
  1752. }
  1753. }
  1754. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1755. /* initialize stage cfg */
  1756. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1757. if (add_planes)
  1758. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1759. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1760. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1761. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1762. ctl = mixer[i].hw_ctl;
  1763. lm = mixer[i].hw_lm;
  1764. if (sde_kms_rect_is_null(lm_roi))
  1765. sde_crtc->mixers[i].mixer_op_mode = 0;
  1766. if (lm->ops.setup_alpha_out)
  1767. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1768. /* stage config flush mask */
  1769. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1770. ctl->ops.get_pending_flush(ctl, &cfg);
  1771. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1772. mixer[i].hw_lm->idx - LM_0,
  1773. mixer[i].mixer_op_mode,
  1774. ctl->idx - CTL_0,
  1775. cfg.pending_flush_mask);
  1776. if (sde_kms_rect_is_null(lm_roi)) {
  1777. SDE_DEBUG(
  1778. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1779. sde_crtc->name, lm->idx - LM_0,
  1780. ctl->idx - CTL_0);
  1781. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1782. NULL, true);
  1783. } else {
  1784. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1785. &sde_crtc->stage_cfg[lm_layout],
  1786. false);
  1787. }
  1788. }
  1789. _sde_crtc_program_lm_output_roi(crtc);
  1790. }
  1791. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1792. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1793. {
  1794. struct drm_plane *plane;
  1795. struct sde_plane_state *sde_pstate;
  1796. uint32_t mode = 0;
  1797. int rc;
  1798. if (!crtc) {
  1799. SDE_ERROR("invalid state\n");
  1800. return -EINVAL;
  1801. }
  1802. *fb_ns = 0;
  1803. *fb_sec = 0;
  1804. *fb_sec_dir = 0;
  1805. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1806. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1807. rc = PTR_ERR(plane);
  1808. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1809. DRMID(crtc), DRMID(plane), rc);
  1810. return rc;
  1811. }
  1812. sde_pstate = to_sde_plane_state(plane->state);
  1813. mode = sde_plane_get_property(sde_pstate,
  1814. PLANE_PROP_FB_TRANSLATION_MODE);
  1815. switch (mode) {
  1816. case SDE_DRM_FB_NON_SEC:
  1817. (*fb_ns)++;
  1818. break;
  1819. case SDE_DRM_FB_SEC:
  1820. (*fb_sec)++;
  1821. break;
  1822. case SDE_DRM_FB_SEC_DIR_TRANS:
  1823. (*fb_sec_dir)++;
  1824. break;
  1825. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1826. break;
  1827. default:
  1828. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1829. DRMID(plane), mode);
  1830. return -EINVAL;
  1831. }
  1832. }
  1833. return 0;
  1834. }
  1835. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1836. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1837. {
  1838. struct drm_plane *plane;
  1839. const struct drm_plane_state *pstate;
  1840. struct sde_plane_state *sde_pstate;
  1841. uint32_t mode = 0;
  1842. int rc;
  1843. if (!state) {
  1844. SDE_ERROR("invalid state\n");
  1845. return -EINVAL;
  1846. }
  1847. *fb_ns = 0;
  1848. *fb_sec = 0;
  1849. *fb_sec_dir = 0;
  1850. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1851. if (IS_ERR_OR_NULL(pstate)) {
  1852. rc = PTR_ERR(pstate);
  1853. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1854. DRMID(state->crtc), DRMID(plane), rc);
  1855. return rc;
  1856. }
  1857. sde_pstate = to_sde_plane_state(pstate);
  1858. mode = sde_plane_get_property(sde_pstate,
  1859. PLANE_PROP_FB_TRANSLATION_MODE);
  1860. switch (mode) {
  1861. case SDE_DRM_FB_NON_SEC:
  1862. (*fb_ns)++;
  1863. break;
  1864. case SDE_DRM_FB_SEC:
  1865. (*fb_sec)++;
  1866. break;
  1867. case SDE_DRM_FB_SEC_DIR_TRANS:
  1868. (*fb_sec_dir)++;
  1869. break;
  1870. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1871. break;
  1872. default:
  1873. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1874. DRMID(plane), mode);
  1875. return -EINVAL;
  1876. }
  1877. }
  1878. return 0;
  1879. }
  1880. static void _sde_drm_fb_sec_dir_trans(
  1881. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1882. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1883. {
  1884. /* secure display usecase */
  1885. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1886. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1887. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1888. smmu_state->secure_level = secure_level;
  1889. smmu_state->transition_type = PRE_COMMIT;
  1890. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1891. if (old_valid_fb)
  1892. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1893. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1894. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1895. /* secure camera usecase */
  1896. } else if (smmu_state->state == ATTACHED) {
  1897. smmu_state->state = DETACH_SEC_REQ;
  1898. smmu_state->secure_level = secure_level;
  1899. smmu_state->transition_type = PRE_COMMIT;
  1900. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1901. }
  1902. }
  1903. static void _sde_drm_fb_transactions(
  1904. struct sde_kms_smmu_state_data *smmu_state,
  1905. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1906. int *ops)
  1907. {
  1908. if (((smmu_state->state == DETACHED)
  1909. || (smmu_state->state == DETACH_ALL_REQ))
  1910. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1911. && ((smmu_state->state == DETACHED_SEC)
  1912. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1913. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1914. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1915. smmu_state->transition_type = post_commit ?
  1916. POST_COMMIT : PRE_COMMIT;
  1917. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1918. if (old_valid_fb)
  1919. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1920. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1921. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1922. } else if ((smmu_state->state == DETACHED_SEC)
  1923. || (smmu_state->state == DETACH_SEC_REQ)) {
  1924. smmu_state->state = ATTACH_SEC_REQ;
  1925. smmu_state->transition_type = post_commit ?
  1926. POST_COMMIT : PRE_COMMIT;
  1927. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1928. if (old_valid_fb)
  1929. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1930. }
  1931. }
  1932. /**
  1933. * sde_crtc_get_secure_transition_ops - determines the operations that
  1934. * need to be performed before transitioning to secure state
  1935. * This function should be called after swapping the new state
  1936. * @crtc: Pointer to drm crtc structure
  1937. * Returns the bitmask of operations need to be performed, -Error in
  1938. * case of error cases
  1939. */
  1940. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1941. struct drm_crtc_state *old_crtc_state,
  1942. bool old_valid_fb)
  1943. {
  1944. struct drm_plane *plane;
  1945. struct drm_encoder *encoder;
  1946. struct sde_crtc *sde_crtc;
  1947. struct sde_kms *sde_kms;
  1948. struct sde_mdss_cfg *catalog;
  1949. struct sde_kms_smmu_state_data *smmu_state;
  1950. uint32_t translation_mode = 0, secure_level;
  1951. int ops = 0;
  1952. bool post_commit = false;
  1953. if (!crtc || !crtc->state) {
  1954. SDE_ERROR("invalid crtc\n");
  1955. return -EINVAL;
  1956. }
  1957. sde_kms = _sde_crtc_get_kms(crtc);
  1958. if (!sde_kms)
  1959. return -EINVAL;
  1960. smmu_state = &sde_kms->smmu_state;
  1961. smmu_state->prev_state = smmu_state->state;
  1962. smmu_state->prev_secure_level = smmu_state->secure_level;
  1963. sde_crtc = to_sde_crtc(crtc);
  1964. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1965. catalog = sde_kms->catalog;
  1966. /*
  1967. * SMMU operations need to be delayed in case of video mode panels
  1968. * when switching back to non_secure mode
  1969. */
  1970. drm_for_each_encoder_mask(encoder, crtc->dev,
  1971. crtc->state->encoder_mask) {
  1972. if (sde_encoder_is_dsi_display(encoder))
  1973. post_commit |= sde_encoder_check_curr_mode(encoder,
  1974. MSM_DISPLAY_VIDEO_MODE);
  1975. }
  1976. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1977. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1978. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1979. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1980. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1981. if (!plane->state)
  1982. continue;
  1983. translation_mode = sde_plane_get_property(
  1984. to_sde_plane_state(plane->state),
  1985. PLANE_PROP_FB_TRANSLATION_MODE);
  1986. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1987. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1988. DRMID(crtc), translation_mode);
  1989. return -EINVAL;
  1990. }
  1991. /* we can break if we find sec_dir plane */
  1992. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1993. break;
  1994. }
  1995. mutex_lock(&sde_kms->secure_transition_lock);
  1996. switch (translation_mode) {
  1997. case SDE_DRM_FB_SEC_DIR_TRANS:
  1998. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1999. catalog, old_valid_fb, &ops);
  2000. break;
  2001. case SDE_DRM_FB_SEC:
  2002. case SDE_DRM_FB_NON_SEC:
  2003. _sde_drm_fb_transactions(smmu_state, catalog,
  2004. old_valid_fb, post_commit, &ops);
  2005. break;
  2006. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2007. ops = 0;
  2008. break;
  2009. default:
  2010. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2011. DRMID(crtc), translation_mode);
  2012. ops = -EINVAL;
  2013. }
  2014. /* log only during actual transition times */
  2015. if (ops) {
  2016. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2017. DRMID(crtc), smmu_state->state,
  2018. secure_level, smmu_state->secure_level,
  2019. smmu_state->transition_type, ops);
  2020. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2021. smmu_state->state, smmu_state->transition_type,
  2022. smmu_state->secure_level, old_valid_fb,
  2023. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2024. }
  2025. mutex_unlock(&sde_kms->secure_transition_lock);
  2026. return ops;
  2027. }
  2028. /**
  2029. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2030. * LUTs are configured only once during boot
  2031. * @sde_crtc: Pointer to sde crtc
  2032. * @cstate: Pointer to sde crtc state
  2033. */
  2034. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2035. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2036. {
  2037. struct sde_hw_scaler3_lut_cfg *cfg;
  2038. struct sde_kms *sde_kms;
  2039. u32 *lut_data = NULL;
  2040. size_t len = 0;
  2041. int ret = 0;
  2042. if (!sde_crtc || !cstate) {
  2043. SDE_ERROR("invalid args\n");
  2044. return -EINVAL;
  2045. }
  2046. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2047. if (!sde_kms)
  2048. return -EINVAL;
  2049. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2050. return 0;
  2051. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2052. &cstate->property_state, &len, lut_idx);
  2053. if (!lut_data || !len) {
  2054. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2055. lut_idx, lut_data, len);
  2056. lut_data = NULL;
  2057. len = 0;
  2058. }
  2059. cfg = &cstate->scl3_lut_cfg;
  2060. switch (lut_idx) {
  2061. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2062. cfg->dir_lut = lut_data;
  2063. cfg->dir_len = len;
  2064. break;
  2065. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2066. cfg->cir_lut = lut_data;
  2067. cfg->cir_len = len;
  2068. break;
  2069. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2070. cfg->sep_lut = lut_data;
  2071. cfg->sep_len = len;
  2072. break;
  2073. default:
  2074. ret = -EINVAL;
  2075. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2076. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2077. break;
  2078. }
  2079. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2080. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2081. cfg->is_configured);
  2082. return ret;
  2083. }
  2084. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2085. {
  2086. struct sde_crtc *sde_crtc;
  2087. if (!crtc) {
  2088. SDE_ERROR("invalid crtc\n");
  2089. return;
  2090. }
  2091. sde_crtc = to_sde_crtc(crtc);
  2092. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2093. }
  2094. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2095. {
  2096. int i;
  2097. /**
  2098. * Check if sufficient hw resources are
  2099. * available as per target caps & topology
  2100. */
  2101. if (!sde_crtc) {
  2102. SDE_ERROR("invalid argument\n");
  2103. return -EINVAL;
  2104. }
  2105. if (!sde_crtc->num_mixers ||
  2106. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2107. SDE_ERROR("%s: invalid number mixers: %d\n",
  2108. sde_crtc->name, sde_crtc->num_mixers);
  2109. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2110. SDE_EVTLOG_ERROR);
  2111. return -EINVAL;
  2112. }
  2113. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2114. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2115. || !sde_crtc->mixers[i].hw_ds) {
  2116. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2117. sde_crtc->name, i);
  2118. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2119. i, sde_crtc->mixers[i].hw_lm,
  2120. sde_crtc->mixers[i].hw_ctl,
  2121. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2122. return -EINVAL;
  2123. }
  2124. }
  2125. return 0;
  2126. }
  2127. /**
  2128. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2129. * @crtc: Pointer to drm crtc
  2130. */
  2131. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2132. {
  2133. struct sde_crtc *sde_crtc;
  2134. struct sde_crtc_state *cstate;
  2135. struct sde_hw_mixer *hw_lm;
  2136. struct sde_hw_ctl *hw_ctl;
  2137. struct sde_hw_ds *hw_ds;
  2138. struct sde_hw_ds_cfg *cfg;
  2139. struct sde_kms *kms;
  2140. u32 op_mode = 0;
  2141. u32 lm_idx = 0, num_mixers = 0;
  2142. int i, count = 0;
  2143. if (!crtc)
  2144. return;
  2145. sde_crtc = to_sde_crtc(crtc);
  2146. cstate = to_sde_crtc_state(crtc->state);
  2147. kms = _sde_crtc_get_kms(crtc);
  2148. num_mixers = sde_crtc->num_mixers;
  2149. count = cstate->num_ds;
  2150. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2151. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2152. cstate->num_ds_enabled);
  2153. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2154. SDE_DEBUG("no change in settings, skip commit\n");
  2155. } else if (!kms || !kms->catalog) {
  2156. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2157. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2158. SDE_DEBUG("dest scaler feature not supported\n");
  2159. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2160. //do nothing
  2161. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2162. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2163. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2164. } else {
  2165. for (i = 0; i < count; i++) {
  2166. cfg = &cstate->ds_cfg[i];
  2167. if (!cfg->flags)
  2168. continue;
  2169. lm_idx = cfg->idx;
  2170. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2171. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2172. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2173. /* Setup op mode - Dual/single */
  2174. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2175. op_mode |= BIT(hw_ds->idx - DS_0);
  2176. if (hw_ds->ops.setup_opmode) {
  2177. op_mode |= (cstate->num_ds_enabled ==
  2178. CRTC_DUAL_MIXERS_ONLY) ?
  2179. SDE_DS_OP_MODE_DUAL : 0;
  2180. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2181. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2182. }
  2183. /* Setup scaler */
  2184. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2185. (cfg->flags &
  2186. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2187. if (hw_ds->ops.setup_scaler)
  2188. hw_ds->ops.setup_scaler(hw_ds,
  2189. &cfg->scl3_cfg,
  2190. &cstate->scl3_lut_cfg);
  2191. }
  2192. /*
  2193. * Dest scaler shares the flush bit of the LM in control
  2194. */
  2195. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2196. hw_ctl->ops.update_bitmask_mixer(
  2197. hw_ctl, hw_lm->idx, 1);
  2198. }
  2199. }
  2200. }
  2201. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2202. {
  2203. if (!buf)
  2204. return;
  2205. msm_gem_put_buffer(buf->gem);
  2206. kfree(buf);
  2207. buf = NULL;
  2208. }
  2209. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2210. {
  2211. struct sde_crtc *sde_crtc;
  2212. struct sde_frame_data_buffer *buf;
  2213. uint32_t cur_buf;
  2214. sde_crtc = to_sde_crtc(crtc);
  2215. cur_buf = sde_crtc->frame_data.cnt;
  2216. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2217. if (!buf)
  2218. return -ENOMEM;
  2219. sde_crtc->frame_data.buf[cur_buf] = buf;
  2220. buf->fd = fd;
  2221. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2222. if (!buf->fb) {
  2223. SDE_ERROR("unable to get fb");
  2224. return -EINVAL;
  2225. }
  2226. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2227. if (!buf->gem) {
  2228. SDE_ERROR("unable to get drm gem");
  2229. return -EINVAL;
  2230. }
  2231. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2232. sizeof(struct sde_drm_frame_data_packet));
  2233. }
  2234. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2235. struct sde_crtc_state *cstate, void __user *usr)
  2236. {
  2237. struct sde_crtc *sde_crtc;
  2238. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2239. int i, ret;
  2240. if (!crtc || !cstate || !usr)
  2241. return;
  2242. sde_crtc = to_sde_crtc(crtc);
  2243. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2244. if (ret) {
  2245. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2246. return;
  2247. }
  2248. if (!ctrl.num_buffers) {
  2249. SDE_DEBUG("clearing frame data buffers");
  2250. goto exit;
  2251. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2252. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2253. return;
  2254. }
  2255. for (i = 0; i < ctrl.num_buffers; i++) {
  2256. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2257. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2258. goto exit;
  2259. }
  2260. sde_crtc->frame_data.cnt++;
  2261. }
  2262. return;
  2263. exit:
  2264. while (sde_crtc->frame_data.cnt--)
  2265. _sde_crtc_put_frame_data_buffer(
  2266. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2267. sde_crtc->frame_data.cnt = 0;
  2268. }
  2269. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2270. struct sde_drm_frame_data_packet *frame_data_packet)
  2271. {
  2272. struct sde_crtc *sde_crtc;
  2273. struct sde_drm_frame_data_buf buf;
  2274. struct msm_gem_object *msm_gem;
  2275. u32 cur_buf;
  2276. sde_crtc = to_sde_crtc(crtc);
  2277. cur_buf = sde_crtc->frame_data.idx;
  2278. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2279. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2280. buf.offset = msm_gem->offset;
  2281. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2282. sizeof(struct sde_drm_frame_data_buf));
  2283. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2284. }
  2285. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2286. {
  2287. struct sde_crtc *sde_crtc;
  2288. struct drm_plane *plane;
  2289. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2290. struct sde_drm_frame_data_packet *data;
  2291. struct sde_frame_data *frame_data;
  2292. int i = 0;
  2293. if (!crtc || !crtc->state)
  2294. return;
  2295. sde_crtc = to_sde_crtc(crtc);
  2296. frame_data = &sde_crtc->frame_data;
  2297. if (frame_data->cnt) {
  2298. struct msm_gem_object *msm_gem;
  2299. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2300. data = (struct sde_drm_frame_data_packet *)
  2301. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2302. } else {
  2303. data = &frame_data_packet;
  2304. }
  2305. data->commit_count = sde_crtc->play_count;
  2306. data->frame_count = sde_crtc->fps_info.frame_count;
  2307. /* Collect plane specific data */
  2308. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2309. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2310. if (frame_data->cnt)
  2311. _sde_crtc_frame_data_notify(crtc, data);
  2312. }
  2313. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2314. {
  2315. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2316. struct sde_crtc *sde_crtc;
  2317. struct msm_drm_private *priv;
  2318. struct sde_crtc_frame_event *fevent;
  2319. struct sde_kms_frame_event_cb_data *cb_data;
  2320. unsigned long flags;
  2321. u32 crtc_id;
  2322. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2323. if (!data) {
  2324. SDE_ERROR("invalid parameters\n");
  2325. return;
  2326. }
  2327. crtc = cb_data->crtc;
  2328. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2329. SDE_ERROR("invalid parameters\n");
  2330. return;
  2331. }
  2332. sde_crtc = to_sde_crtc(crtc);
  2333. priv = crtc->dev->dev_private;
  2334. crtc_id = drm_crtc_index(crtc);
  2335. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2336. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2337. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2338. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2339. struct sde_crtc_frame_event, list);
  2340. if (fevent)
  2341. list_del_init(&fevent->list);
  2342. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2343. if (!fevent) {
  2344. SDE_ERROR("crtc%d event %d overflow\n",
  2345. crtc->base.id, event);
  2346. SDE_EVT32(DRMID(crtc), event);
  2347. return;
  2348. }
  2349. /* log and clear plane ubwc errors if any */
  2350. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2351. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2352. | SDE_ENCODER_FRAME_EVENT_DONE))
  2353. sde_crtc_get_frame_data(crtc);
  2354. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2355. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2356. sde_crtc->retire_frame_event_time = ktime_get();
  2357. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2358. }
  2359. fevent->event = event;
  2360. fevent->ts = ts;
  2361. fevent->crtc = crtc;
  2362. fevent->connector = cb_data->connector;
  2363. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2364. }
  2365. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2366. struct drm_crtc_state *old_state)
  2367. {
  2368. struct drm_device *dev;
  2369. struct sde_crtc *sde_crtc;
  2370. struct sde_crtc_state *cstate;
  2371. struct drm_connector *conn;
  2372. struct drm_encoder *encoder;
  2373. struct drm_connector_list_iter conn_iter;
  2374. if (!crtc || !crtc->state) {
  2375. SDE_ERROR("invalid crtc\n");
  2376. return;
  2377. }
  2378. dev = crtc->dev;
  2379. sde_crtc = to_sde_crtc(crtc);
  2380. cstate = to_sde_crtc_state(crtc->state);
  2381. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2382. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2383. /* identify connectors attached to this crtc */
  2384. cstate->num_connectors = 0;
  2385. drm_connector_list_iter_begin(dev, &conn_iter);
  2386. drm_for_each_connector_iter(conn, &conn_iter)
  2387. if (conn->state && conn->state->crtc == crtc &&
  2388. cstate->num_connectors < MAX_CONNECTORS) {
  2389. encoder = conn->state->best_encoder;
  2390. if (encoder)
  2391. sde_encoder_register_frame_event_callback(
  2392. encoder,
  2393. sde_crtc_frame_event_cb,
  2394. crtc);
  2395. cstate->connectors[cstate->num_connectors++] = conn;
  2396. sde_connector_prepare_fence(conn);
  2397. sde_encoder_set_clone_mode(encoder, crtc->state);
  2398. }
  2399. drm_connector_list_iter_end(&conn_iter);
  2400. /* prepare main output fence */
  2401. sde_fence_prepare(sde_crtc->output_fence);
  2402. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2403. }
  2404. /**
  2405. * sde_crtc_complete_flip - signal pending page_flip events
  2406. * Any pending vblank events are added to the vblank_event_list
  2407. * so that the next vblank interrupt shall signal them.
  2408. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2409. * This API signals any pending PAGE_FLIP events requested through
  2410. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2411. * if file!=NULL, this is preclose potential cancel-flip path
  2412. * @crtc: Pointer to drm crtc structure
  2413. * @file: Pointer to drm file
  2414. */
  2415. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2416. struct drm_file *file)
  2417. {
  2418. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2419. struct drm_device *dev = crtc->dev;
  2420. struct drm_pending_vblank_event *event;
  2421. unsigned long flags;
  2422. spin_lock_irqsave(&dev->event_lock, flags);
  2423. event = sde_crtc->event;
  2424. if (!event)
  2425. goto end;
  2426. /*
  2427. * if regular vblank case (!file) or if cancel-flip from
  2428. * preclose on file that requested flip, then send the
  2429. * event:
  2430. */
  2431. if (!file || (event->base.file_priv == file)) {
  2432. sde_crtc->event = NULL;
  2433. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2434. sde_crtc->name, event);
  2435. SDE_EVT32_VERBOSE(DRMID(crtc));
  2436. drm_crtc_send_vblank_event(crtc, event);
  2437. }
  2438. end:
  2439. spin_unlock_irqrestore(&dev->event_lock, flags);
  2440. }
  2441. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2442. struct drm_crtc_state *cstate)
  2443. {
  2444. struct drm_encoder *encoder;
  2445. if (!crtc || !crtc->dev || !cstate) {
  2446. SDE_ERROR("invalid crtc\n");
  2447. return INTF_MODE_NONE;
  2448. }
  2449. drm_for_each_encoder_mask(encoder, crtc->dev,
  2450. cstate->encoder_mask) {
  2451. /* continue if copy encoder is encountered */
  2452. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2453. continue;
  2454. return sde_encoder_get_intf_mode(encoder);
  2455. }
  2456. return INTF_MODE_NONE;
  2457. }
  2458. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2459. {
  2460. struct drm_encoder *encoder;
  2461. if (!crtc || !crtc->dev) {
  2462. SDE_ERROR("invalid crtc\n");
  2463. return INTF_MODE_NONE;
  2464. }
  2465. drm_for_each_encoder(encoder, crtc->dev)
  2466. if ((encoder->crtc == crtc)
  2467. && !sde_encoder_in_cont_splash(encoder))
  2468. return sde_encoder_get_fps(encoder);
  2469. return 0;
  2470. }
  2471. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2472. {
  2473. struct drm_encoder *encoder;
  2474. if (!crtc || !crtc->dev) {
  2475. SDE_ERROR("invalid crtc\n");
  2476. return 0;
  2477. }
  2478. drm_for_each_encoder_mask(encoder, crtc->dev,
  2479. crtc->state->encoder_mask) {
  2480. if (!sde_encoder_in_cont_splash(encoder))
  2481. return sde_encoder_get_dfps_maxfps(encoder);
  2482. }
  2483. return 0;
  2484. }
  2485. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2486. {
  2487. struct drm_encoder *enc;
  2488. struct sde_crtc *sde_crtc;
  2489. if (!crtc || !crtc->dev)
  2490. return NULL;
  2491. sde_crtc = to_sde_crtc(crtc);
  2492. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2493. if (sde_encoder_in_clone_mode(enc))
  2494. continue;
  2495. return enc;
  2496. }
  2497. return NULL;
  2498. }
  2499. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2500. {
  2501. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2502. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2503. /* keep statistics on vblank callback - with auto reset via debugfs */
  2504. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2505. sde_crtc->vblank_cb_time = ts;
  2506. else
  2507. sde_crtc->vblank_cb_count++;
  2508. sde_crtc->vblank_last_cb_time = ts;
  2509. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2510. drm_crtc_handle_vblank(crtc);
  2511. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2512. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2513. }
  2514. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2515. ktime_t ts, enum sde_fence_event fence_event)
  2516. {
  2517. if (!connector) {
  2518. SDE_ERROR("invalid param\n");
  2519. return;
  2520. }
  2521. SDE_ATRACE_BEGIN("signal_retire_fence");
  2522. sde_connector_complete_commit(connector, ts, fence_event);
  2523. SDE_ATRACE_END("signal_retire_fence");
  2524. }
  2525. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2526. {
  2527. struct sde_crtc *sde_crtc;
  2528. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2529. int i, rc;
  2530. bool updated = false;
  2531. struct drm_event event;
  2532. sde_crtc = to_sde_crtc(crtc);
  2533. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2534. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2535. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2536. &current_opr_value[i]);
  2537. if (rc) {
  2538. SDE_ERROR("failed to collect OPR %d", i, rc);
  2539. continue;
  2540. }
  2541. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2542. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2543. continue;
  2544. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2545. updated = true;
  2546. }
  2547. if (updated) {
  2548. event.type = DRM_EVENT_OPR_VALUE;
  2549. event.length = sizeof(sde_crtc->previous_opr_value);
  2550. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2551. (u8 *)&sde_crtc->previous_opr_value);
  2552. }
  2553. }
  2554. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2555. struct sde_crtc_frame_event *fevent)
  2556. {
  2557. struct sde_crtc *sde_crtc;
  2558. struct sde_connector *sde_conn;
  2559. sde_crtc = to_sde_crtc(crtc);
  2560. if (sde_crtc->opr_event_notify_enabled)
  2561. sde_crtc_opr_event_notify(crtc);
  2562. sde_conn = to_sde_connector(fevent->connector);
  2563. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2564. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2565. }
  2566. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2567. {
  2568. struct msm_drm_private *priv;
  2569. struct sde_crtc_frame_event *fevent;
  2570. struct drm_crtc *crtc;
  2571. struct sde_crtc *sde_crtc;
  2572. struct sde_kms *sde_kms;
  2573. unsigned long flags;
  2574. bool in_clone_mode = false;
  2575. if (!work) {
  2576. SDE_ERROR("invalid work handle\n");
  2577. return;
  2578. }
  2579. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2580. if (!fevent->crtc || !fevent->crtc->state) {
  2581. SDE_ERROR("invalid crtc\n");
  2582. return;
  2583. }
  2584. crtc = fevent->crtc;
  2585. sde_crtc = to_sde_crtc(crtc);
  2586. sde_kms = _sde_crtc_get_kms(crtc);
  2587. if (!sde_kms) {
  2588. SDE_ERROR("invalid kms handle\n");
  2589. return;
  2590. }
  2591. priv = sde_kms->dev->dev_private;
  2592. SDE_ATRACE_BEGIN("crtc_frame_event");
  2593. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2594. ktime_to_ns(fevent->ts));
  2595. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2596. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2597. true : false;
  2598. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2599. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2600. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2601. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2602. /* this should not happen */
  2603. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2604. crtc->base.id,
  2605. ktime_to_ns(fevent->ts),
  2606. atomic_read(&sde_crtc->frame_pending));
  2607. SDE_EVT32(DRMID(crtc), fevent->event,
  2608. SDE_EVTLOG_FUNC_CASE1);
  2609. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2610. /* release bandwidth and other resources */
  2611. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2612. crtc->base.id,
  2613. ktime_to_ns(fevent->ts));
  2614. SDE_EVT32(DRMID(crtc), fevent->event,
  2615. SDE_EVTLOG_FUNC_CASE2);
  2616. sde_core_perf_crtc_release_bw(crtc);
  2617. } else {
  2618. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2619. SDE_EVTLOG_FUNC_CASE3);
  2620. }
  2621. }
  2622. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2623. SDE_ATRACE_BEGIN("signal_release_fence");
  2624. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2625. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2626. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2627. _sde_crtc_frame_done_notify(crtc, fevent);
  2628. SDE_ATRACE_END("signal_release_fence");
  2629. }
  2630. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2631. /* this api should be called without spin_lock */
  2632. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2633. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2634. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2635. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2636. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2637. crtc->base.id, ktime_to_ns(fevent->ts));
  2638. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2639. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2640. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2641. SDE_ATRACE_END("crtc_frame_event");
  2642. }
  2643. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2644. struct drm_crtc_state *old_state)
  2645. {
  2646. struct sde_crtc *sde_crtc;
  2647. struct sde_splash_display *splash_display = NULL;
  2648. struct sde_kms *sde_kms;
  2649. bool cont_splash_enabled = false;
  2650. int i;
  2651. u32 power_on = 1;
  2652. if (!crtc || !crtc->state) {
  2653. SDE_ERROR("invalid crtc\n");
  2654. return;
  2655. }
  2656. sde_crtc = to_sde_crtc(crtc);
  2657. SDE_EVT32_VERBOSE(DRMID(crtc));
  2658. sde_kms = _sde_crtc_get_kms(crtc);
  2659. if (!sde_kms)
  2660. return;
  2661. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2662. splash_display = &sde_kms->splash_data.splash_display[i];
  2663. if (splash_display->cont_splash_enabled &&
  2664. crtc == splash_display->encoder->crtc)
  2665. cont_splash_enabled = true;
  2666. }
  2667. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2668. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2669. sde_core_perf_crtc_update(crtc, 0, false);
  2670. }
  2671. /**
  2672. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2673. * @cstate: Pointer to sde crtc state
  2674. */
  2675. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2676. {
  2677. if (!cstate) {
  2678. SDE_ERROR("invalid cstate\n");
  2679. return;
  2680. }
  2681. cstate->input_fence_timeout_ns =
  2682. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2683. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2684. }
  2685. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2686. {
  2687. u32 i;
  2688. struct sde_crtc_state *cstate;
  2689. if (!state)
  2690. return;
  2691. cstate = to_sde_crtc_state(state);
  2692. for (i = 0; i < cstate->num_dim_layers; i++)
  2693. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2694. cstate->num_dim_layers = 0;
  2695. }
  2696. /**
  2697. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2698. * @cstate: Pointer to sde crtc state
  2699. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2700. */
  2701. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2702. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2703. {
  2704. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2705. struct sde_drm_dim_layer_cfg *user_cfg;
  2706. struct sde_hw_dim_layer *dim_layer;
  2707. u32 count, i;
  2708. struct sde_kms *kms;
  2709. if (!crtc || !cstate) {
  2710. SDE_ERROR("invalid crtc or cstate\n");
  2711. return;
  2712. }
  2713. dim_layer = cstate->dim_layer;
  2714. if (!usr_ptr) {
  2715. /* usr_ptr is null when setting the default property value */
  2716. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2717. SDE_DEBUG("dim_layer data removed\n");
  2718. goto clear;
  2719. }
  2720. kms = _sde_crtc_get_kms(crtc);
  2721. if (!kms || !kms->catalog) {
  2722. SDE_ERROR("invalid kms\n");
  2723. return;
  2724. }
  2725. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2726. SDE_ERROR("failed to copy dim_layer data\n");
  2727. return;
  2728. }
  2729. count = dim_layer_v1.num_layers;
  2730. if (count > SDE_MAX_DIM_LAYERS) {
  2731. SDE_ERROR("invalid number of dim_layers:%d", count);
  2732. return;
  2733. }
  2734. /* populate from user space */
  2735. cstate->num_dim_layers = count;
  2736. for (i = 0; i < count; i++) {
  2737. user_cfg = &dim_layer_v1.layer_cfg[i];
  2738. dim_layer[i].flags = user_cfg->flags;
  2739. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2740. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2741. dim_layer[i].rect.x = user_cfg->rect.x1;
  2742. dim_layer[i].rect.y = user_cfg->rect.y1;
  2743. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2744. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2745. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2746. user_cfg->color_fill.color_0,
  2747. user_cfg->color_fill.color_1,
  2748. user_cfg->color_fill.color_2,
  2749. user_cfg->color_fill.color_3,
  2750. };
  2751. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2752. i, dim_layer[i].flags, dim_layer[i].stage);
  2753. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2754. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2755. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2756. dim_layer[i].color_fill.color_0,
  2757. dim_layer[i].color_fill.color_1,
  2758. dim_layer[i].color_fill.color_2,
  2759. dim_layer[i].color_fill.color_3);
  2760. }
  2761. clear:
  2762. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2763. }
  2764. /**
  2765. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2766. * @sde_crtc : Pointer to sde crtc
  2767. * @cstate : Pointer to sde crtc state
  2768. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2769. */
  2770. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2771. struct sde_crtc_state *cstate,
  2772. void __user *usr_ptr)
  2773. {
  2774. struct sde_drm_dest_scaler_data ds_data;
  2775. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2776. struct sde_drm_scaler_v2 scaler_v2;
  2777. void __user *scaler_v2_usr;
  2778. int i, count;
  2779. if (!sde_crtc || !cstate) {
  2780. SDE_ERROR("invalid sde_crtc/state\n");
  2781. return -EINVAL;
  2782. }
  2783. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2784. if (!usr_ptr) {
  2785. SDE_DEBUG("ds data removed\n");
  2786. return 0;
  2787. }
  2788. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2789. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2790. sde_crtc->name);
  2791. return -EINVAL;
  2792. }
  2793. count = ds_data.num_dest_scaler;
  2794. if (!count) {
  2795. SDE_DEBUG("no ds data available\n");
  2796. return 0;
  2797. }
  2798. if (count > SDE_MAX_DS_COUNT) {
  2799. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2800. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2801. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2802. return -EINVAL;
  2803. }
  2804. /* Populate from user space */
  2805. for (i = 0; i < count; i++) {
  2806. ds_cfg_usr = &ds_data.ds_cfg[i];
  2807. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2808. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2809. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2810. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2811. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2812. if (ds_cfg_usr->scaler_cfg) {
  2813. scaler_v2_usr =
  2814. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2815. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2816. sizeof(scaler_v2))) {
  2817. SDE_ERROR("%s:scaler: copy from user failed\n",
  2818. sde_crtc->name);
  2819. return -EINVAL;
  2820. }
  2821. }
  2822. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2823. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2824. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2825. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2826. scaler_v2.dst_width, scaler_v2.dst_height);
  2827. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2828. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2829. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2830. scaler_v2.dst_width, scaler_v2.dst_height);
  2831. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2832. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2833. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2834. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2835. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2836. ds_cfg_usr->lm_height);
  2837. }
  2838. cstate->num_ds = count;
  2839. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2840. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2841. return 0;
  2842. }
  2843. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2844. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2845. struct sde_hw_ds_cfg *prev_cfg)
  2846. {
  2847. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2848. || !cfg->lm_width || !cfg->lm_height) {
  2849. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2850. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2851. hdisplay, mode->vdisplay);
  2852. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2853. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2854. return -E2BIG;
  2855. }
  2856. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2857. cfg->lm_height != prev_cfg->lm_height)) {
  2858. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2859. crtc->base.id, cfg->lm_width,
  2860. cfg->lm_height, prev_cfg->lm_width,
  2861. prev_cfg->lm_height);
  2862. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2863. prev_cfg->lm_width, prev_cfg->lm_height,
  2864. SDE_EVTLOG_ERROR);
  2865. return -EINVAL;
  2866. }
  2867. return 0;
  2868. }
  2869. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2870. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2871. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2872. u32 max_in_width, u32 max_out_width)
  2873. {
  2874. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2875. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2876. /**
  2877. * Scaler src and dst width shouldn't exceed the maximum
  2878. * width limitation. Also, if there is no partial update
  2879. * dst width and height must match display resolution.
  2880. */
  2881. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2882. cfg->scl3_cfg.dst_width > max_out_width ||
  2883. !cfg->scl3_cfg.src_width[0] ||
  2884. !cfg->scl3_cfg.dst_width ||
  2885. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2886. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2887. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2888. SDE_ERROR("crtc%d: ", crtc->base.id);
  2889. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2890. cfg->scl3_cfg.src_width[0],
  2891. cfg->scl3_cfg.dst_width,
  2892. cfg->scl3_cfg.dst_height,
  2893. hdisplay, mode->vdisplay);
  2894. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2895. sde_crtc->num_mixers, cfg->flags,
  2896. hw_ds->idx - DS_0);
  2897. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2898. cfg->scl3_cfg.enable,
  2899. cfg->scl3_cfg.de.enable);
  2900. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2901. cfg->scl3_cfg.de.enable, cfg->flags,
  2902. max_in_width, max_out_width,
  2903. cfg->scl3_cfg.src_width[0],
  2904. cfg->scl3_cfg.dst_width,
  2905. cfg->scl3_cfg.dst_height, hdisplay,
  2906. mode->vdisplay, sde_crtc->num_mixers,
  2907. SDE_EVTLOG_ERROR);
  2908. cfg->flags &=
  2909. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2910. cfg->flags &=
  2911. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2912. return -EINVAL;
  2913. }
  2914. }
  2915. return 0;
  2916. }
  2917. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2918. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2919. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2920. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2921. {
  2922. int i, ret;
  2923. u32 lm_idx;
  2924. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2925. for (i = 0; i < cstate->num_ds; i++) {
  2926. cfg = &cstate->ds_cfg[i];
  2927. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2928. lm_idx = cfg->idx;
  2929. /**
  2930. * Validate against topology
  2931. * No of dest scalers should match the num of mixers
  2932. * unless it is partial update left only/right only use case
  2933. */
  2934. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2935. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2936. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2937. crtc->base.id, i, lm_idx, cfg->flags);
  2938. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2939. SDE_EVTLOG_ERROR);
  2940. return -EINVAL;
  2941. }
  2942. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2943. if (!max_in_width && !max_out_width) {
  2944. max_in_width = hw_ds->scl->top->maxinputwidth;
  2945. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2946. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2947. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2948. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2949. max_in_width, max_out_width, cstate->num_ds);
  2950. }
  2951. /* Check LM width and height */
  2952. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2953. prev_cfg);
  2954. if (ret)
  2955. return ret;
  2956. /* Check scaler data */
  2957. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2958. hw_ds, cfg, hdisplay,
  2959. max_in_width, max_out_width);
  2960. if (ret)
  2961. return ret;
  2962. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2963. (*num_ds_enable)++;
  2964. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2965. hw_ds->idx - DS_0, cfg->flags);
  2966. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2967. }
  2968. return 0;
  2969. }
  2970. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2971. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2972. {
  2973. struct sde_hw_ds_cfg *cfg;
  2974. int i;
  2975. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2976. cstate->num_ds_enabled, num_ds_enable);
  2977. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2978. cstate->num_ds, cstate->dirty[0]);
  2979. if (cstate->num_ds_enabled != num_ds_enable) {
  2980. /* Disabling destination scaler */
  2981. if (!num_ds_enable) {
  2982. for (i = 0; i < cstate->num_ds; i++) {
  2983. cfg = &cstate->ds_cfg[i];
  2984. cfg->idx = i;
  2985. /* Update scaler settings in disable case */
  2986. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2987. cfg->scl3_cfg.enable = 0;
  2988. cfg->scl3_cfg.de.enable = 0;
  2989. }
  2990. }
  2991. cstate->num_ds_enabled = num_ds_enable;
  2992. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2993. } else {
  2994. if (!cstate->num_ds_enabled)
  2995. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2996. }
  2997. }
  2998. /**
  2999. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3000. * @crtc : Pointer to drm crtc
  3001. * @state : Pointer to drm crtc state
  3002. */
  3003. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3004. struct drm_crtc_state *state)
  3005. {
  3006. struct sde_crtc *sde_crtc;
  3007. struct sde_crtc_state *cstate;
  3008. struct drm_display_mode *mode;
  3009. struct sde_kms *kms;
  3010. struct sde_hw_ds *hw_ds = NULL;
  3011. u32 ret = 0;
  3012. u32 num_ds_enable = 0, hdisplay = 0;
  3013. u32 max_in_width = 0, max_out_width = 0;
  3014. if (!crtc || !state)
  3015. return -EINVAL;
  3016. sde_crtc = to_sde_crtc(crtc);
  3017. cstate = to_sde_crtc_state(state);
  3018. kms = _sde_crtc_get_kms(crtc);
  3019. mode = &state->adjusted_mode;
  3020. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3021. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3022. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3023. return 0;
  3024. }
  3025. if (!kms || !kms->catalog) {
  3026. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3027. return -EINVAL;
  3028. }
  3029. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3030. SDE_DEBUG("dest scaler feature not supported\n");
  3031. return 0;
  3032. }
  3033. if (!sde_crtc->num_mixers) {
  3034. SDE_DEBUG("mixers not allocated\n");
  3035. return 0;
  3036. }
  3037. ret = _sde_validate_hw_resources(sde_crtc);
  3038. if (ret)
  3039. goto err;
  3040. /**
  3041. * No of dest scalers shouldn't exceed hw ds block count and
  3042. * also, match the num of mixers unless it is partial update
  3043. * left only/right only use case - currently PU + DS is not supported
  3044. */
  3045. if (cstate->num_ds > kms->catalog->ds_count ||
  3046. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3047. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3048. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3049. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3050. cstate->ds_cfg[0].flags);
  3051. ret = -EINVAL;
  3052. goto err;
  3053. }
  3054. /**
  3055. * Check if DS needs to be enabled or disabled
  3056. * In case of enable, validate the data
  3057. */
  3058. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3059. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3060. cstate->num_ds, cstate->ds_cfg[0].flags);
  3061. goto disable;
  3062. }
  3063. /* Display resolution */
  3064. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3065. /* Validate the DS data */
  3066. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3067. mode, hw_ds, hdisplay, &num_ds_enable,
  3068. max_in_width, max_out_width);
  3069. if (ret)
  3070. goto err;
  3071. disable:
  3072. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3073. return 0;
  3074. err:
  3075. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3076. return ret;
  3077. }
  3078. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3079. {
  3080. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3081. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3082. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3083. return NULL;
  3084. }
  3085. /* it will always return the first mixer and single CTL */
  3086. return sde_crtc->mixers[0].hw_ctl;
  3087. }
  3088. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3089. {
  3090. struct dma_fence *fence;
  3091. struct sde_plane *psde;
  3092. struct sde_plane_state *pstate;
  3093. void *input_fence;
  3094. struct dma_fence *input_hw_fence = NULL;
  3095. struct dma_fence_array *array = NULL;
  3096. struct dma_fence *spec_fence = NULL;
  3097. bool spec_hw_fence = true;
  3098. int i;
  3099. if (!plane || !plane->state) {
  3100. SDE_ERROR("invalid input %d\n", !plane);
  3101. return NULL;
  3102. }
  3103. psde = to_sde_plane(plane);
  3104. pstate = to_sde_plane_state(plane->state);
  3105. input_fence = pstate->input_fence;
  3106. if (input_fence) {
  3107. fence = (struct dma_fence *)pstate->input_fence;
  3108. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3109. array = container_of(fence, struct dma_fence_array, base);
  3110. if (IS_ERR_OR_NULL(array))
  3111. goto exit;
  3112. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3113. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3114. goto exit;
  3115. for (i = 0; i < array->num_fences; i++) {
  3116. spec_fence = array->fences[i];
  3117. if (IS_ERR_OR_NULL(spec_fence) ||
  3118. !(test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3119. &spec_fence->flags))) {
  3120. spec_hw_fence = false;
  3121. break;
  3122. }
  3123. }
  3124. if (spec_hw_fence)
  3125. input_hw_fence = fence;
  3126. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3127. input_hw_fence = fence;
  3128. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3129. fence->context, fence->seqno, fence->flags,
  3130. fence->ops->get_timeline_name(fence));
  3131. }
  3132. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3133. }
  3134. exit:
  3135. return input_hw_fence;
  3136. }
  3137. /**
  3138. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3139. * @crtc: Pointer to CRTC object.
  3140. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3141. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3142. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3143. *
  3144. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3145. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3146. * list, skipping any sw-wait, since wait will happen in hw.
  3147. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3148. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3149. * regardless if they support or not hw-fence.
  3150. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3151. */
  3152. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3153. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3154. {
  3155. struct drm_plane *plane = NULL;
  3156. u32 num_hw_fences = 0;
  3157. ktime_t kt_end, kt_wait;
  3158. uint32_t wait_ms = 1;
  3159. struct msm_display_mode *msm_mode;
  3160. bool mode_switch;
  3161. int i, rc = 0;
  3162. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3163. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3164. /* use monotonic timer to limit total fence wait time */
  3165. kt_end = ktime_add_ns(ktime_get(),
  3166. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3167. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3168. /* check if input-fences are hw fences and if they are, add them to the list */
  3169. if (use_hw_fences && !mode_switch) {
  3170. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3171. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3172. bool repeated_fence = false;
  3173. /* check if this fence already in the hw-fences list */
  3174. for (i = num_hw_fences - 1; i >= 0; i--) {
  3175. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3176. repeated_fence = true;
  3177. break;
  3178. }
  3179. }
  3180. if (repeated_fence)
  3181. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3182. else
  3183. num_hw_fences++; /* keep fence in the list */
  3184. /* go to next, to skip sw-wait */
  3185. continue;
  3186. }
  3187. }
  3188. /*
  3189. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3190. * before proceed.
  3191. *
  3192. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3193. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3194. * that each plane can check its fence status and react appropriately
  3195. * if its fence has timed out. Call input fence wait multiple times if
  3196. * fence wait is interrupted due to interrupt call.
  3197. */
  3198. do {
  3199. kt_wait = ktime_sub(kt_end, ktime_get());
  3200. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3201. wait_ms = ktime_to_ms(kt_wait);
  3202. else
  3203. wait_ms = 0;
  3204. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3205. } while (wait_ms && rc == -ERESTARTSYS);
  3206. }
  3207. return num_hw_fences;
  3208. }
  3209. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3210. {
  3211. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3212. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3213. MSM_DISPLAY_VIDEO_MODE);
  3214. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3215. }
  3216. /**
  3217. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3218. * @crtc: Pointer to CRTC object
  3219. *
  3220. * Returns true if hw fences are used, otherwise returns false
  3221. */
  3222. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3223. {
  3224. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3225. bool ipcc_input_signal_wait = false;
  3226. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3227. int num_hw_fences = 0;
  3228. struct sde_hw_ctl *hw_ctl;
  3229. bool input_hw_fences_enable;
  3230. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3231. int ret;
  3232. enum sde_crtc_vm_req vm_req;
  3233. bool disable_hw_fences = false;
  3234. SDE_DEBUG("\n");
  3235. if (!crtc || !crtc->state || !sde_kms) {
  3236. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3237. return false;
  3238. }
  3239. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3240. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3241. /* if this is the last frame on vm transition, disable hw fences */
  3242. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3243. if (vm_req == VM_REQ_RELEASE)
  3244. disable_hw_fences = true;
  3245. /* update ctl hw to wait for ipcc input signal before fetch */
  3246. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3247. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3248. sde_kms->hw_mdp, disable_hw_fences))
  3249. ipcc_input_signal_wait = true;
  3250. /* avoid hw-fences in first frame after timing engine enable */
  3251. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3252. /* wait for sw fences and get hw fences list (if any) */
  3253. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3254. MAX_HW_FENCES);
  3255. /* register the hw-fences for hw-wait */
  3256. if (num_hw_fences) {
  3257. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3258. if (ret) {
  3259. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3260. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3261. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3262. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3263. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3264. MAX_HW_FENCES);
  3265. }
  3266. }
  3267. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3268. input_hw_fences_enable,
  3269. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3270. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3271. SDE_EVT32(input_hw_fences_enable,
  3272. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3273. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3274. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3275. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3276. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3277. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3278. SDE_ATRACE_END("plane_wait_input_fence");
  3279. return num_hw_fences ? true : false;
  3280. }
  3281. static void _sde_crtc_setup_mixer_for_encoder(
  3282. struct drm_crtc *crtc,
  3283. struct drm_encoder *enc)
  3284. {
  3285. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3286. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3287. struct sde_rm *rm = &sde_kms->rm;
  3288. struct sde_crtc_mixer *mixer;
  3289. struct sde_hw_ctl *last_valid_ctl = NULL;
  3290. int i;
  3291. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3292. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3293. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3294. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3295. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3296. /* Set up all the mixers and ctls reserved by this encoder */
  3297. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3298. mixer = &sde_crtc->mixers[i];
  3299. if (!sde_rm_get_hw(rm, &lm_iter))
  3300. break;
  3301. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3302. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3303. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3304. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3305. mixer->hw_lm->idx - LM_0);
  3306. mixer->hw_ctl = last_valid_ctl;
  3307. } else {
  3308. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3309. last_valid_ctl = mixer->hw_ctl;
  3310. sde_crtc->num_ctls++;
  3311. }
  3312. /* Shouldn't happen, mixers are always >= ctls */
  3313. if (!mixer->hw_ctl) {
  3314. SDE_ERROR("no valid ctls found for lm %d\n",
  3315. mixer->hw_lm->idx - LM_0);
  3316. return;
  3317. }
  3318. /* Dspp may be null */
  3319. (void) sde_rm_get_hw(rm, &dspp_iter);
  3320. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3321. /* DS may be null */
  3322. (void) sde_rm_get_hw(rm, &ds_iter);
  3323. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3324. mixer->encoder = enc;
  3325. sde_crtc->num_mixers++;
  3326. SDE_DEBUG("setup mixer %d: lm %d\n",
  3327. i, mixer->hw_lm->idx - LM_0);
  3328. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3329. i, mixer->hw_ctl->idx - CTL_0);
  3330. if (mixer->hw_ds)
  3331. SDE_DEBUG("setup mixer %d: ds %d\n",
  3332. i, mixer->hw_ds->idx - DS_0);
  3333. }
  3334. }
  3335. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3336. {
  3337. struct drm_encoder *enc = NULL;
  3338. struct sde_kms *kms;
  3339. if (!crtc)
  3340. return false;
  3341. kms = _sde_crtc_get_kms(crtc);
  3342. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3343. return false;
  3344. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3345. if (enc->crtc == crtc)
  3346. return sde_encoder_is_line_insertion_supported(enc);
  3347. }
  3348. return false;
  3349. }
  3350. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3351. {
  3352. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3353. struct drm_encoder *enc;
  3354. sde_crtc->num_ctls = 0;
  3355. sde_crtc->num_mixers = 0;
  3356. sde_crtc->mixers_swapped = false;
  3357. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3358. mutex_lock(&sde_crtc->crtc_lock);
  3359. /* Check for mixers on all encoders attached to this crtc */
  3360. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3361. if (enc->crtc != crtc)
  3362. continue;
  3363. /* avoid overwriting mixers info from a copy encoder */
  3364. if (sde_encoder_in_clone_mode(enc))
  3365. continue;
  3366. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3367. }
  3368. mutex_unlock(&sde_crtc->crtc_lock);
  3369. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3370. }
  3371. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3372. {
  3373. int i;
  3374. struct sde_crtc_state *cstate;
  3375. cstate = to_sde_crtc_state(state);
  3376. cstate->is_ppsplit = false;
  3377. for (i = 0; i < cstate->num_connectors; i++) {
  3378. struct drm_connector *conn = cstate->connectors[i];
  3379. if (sde_connector_get_topology_name(conn) ==
  3380. SDE_RM_TOPOLOGY_PPSPLIT)
  3381. cstate->is_ppsplit = true;
  3382. }
  3383. }
  3384. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3385. {
  3386. struct sde_crtc *sde_crtc;
  3387. struct sde_crtc_state *cstate;
  3388. struct drm_display_mode *adj_mode;
  3389. u32 mixer_width, mixer_height;
  3390. int i;
  3391. if (!crtc || !state) {
  3392. SDE_ERROR("invalid args\n");
  3393. return;
  3394. }
  3395. sde_crtc = to_sde_crtc(crtc);
  3396. cstate = to_sde_crtc_state(state);
  3397. adj_mode = &state->adjusted_mode;
  3398. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3399. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3400. cstate->lm_bounds[i].x = mixer_width * i;
  3401. cstate->lm_bounds[i].y = 0;
  3402. cstate->lm_bounds[i].w = mixer_width;
  3403. cstate->lm_bounds[i].h = mixer_height;
  3404. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3405. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3406. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3407. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3408. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3409. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3410. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3411. }
  3412. drm_mode_debug_printmodeline(adj_mode);
  3413. }
  3414. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3415. {
  3416. struct sde_crtc_mixer mixer;
  3417. /*
  3418. * Use mixer[0] to get hw_ctl which will use ops to clear
  3419. * all blendstages. Clear all blendstages will iterate through
  3420. * all mixers.
  3421. */
  3422. if (sde_crtc->num_mixers) {
  3423. mixer = sde_crtc->mixers[0];
  3424. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3425. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3426. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3427. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3428. }
  3429. }
  3430. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3431. struct drm_crtc_state *old_state)
  3432. {
  3433. struct sde_crtc *sde_crtc;
  3434. struct drm_encoder *encoder;
  3435. struct drm_device *dev;
  3436. struct sde_kms *sde_kms;
  3437. struct sde_splash_display *splash_display;
  3438. bool cont_splash_enabled = false;
  3439. size_t i;
  3440. if (!crtc->state->enable) {
  3441. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3442. crtc->base.id, crtc->state->enable);
  3443. return;
  3444. }
  3445. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3446. SDE_ERROR("power resource is not enabled\n");
  3447. return;
  3448. }
  3449. sde_kms = _sde_crtc_get_kms(crtc);
  3450. if (!sde_kms)
  3451. return;
  3452. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3453. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3454. sde_crtc = to_sde_crtc(crtc);
  3455. dev = crtc->dev;
  3456. if (!sde_crtc->num_mixers) {
  3457. _sde_crtc_setup_mixers(crtc);
  3458. _sde_crtc_setup_is_ppsplit(crtc->state);
  3459. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3460. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3461. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3462. _sde_crtc_setup_mixers(crtc);
  3463. sde_crtc->reinit_crtc_mixers = false;
  3464. }
  3465. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3466. if (encoder->crtc != crtc)
  3467. continue;
  3468. /* encoder will trigger pending mask now */
  3469. sde_encoder_trigger_kickoff_pending(encoder);
  3470. }
  3471. /* update performance setting */
  3472. sde_core_perf_crtc_update(crtc, 1, false);
  3473. /*
  3474. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3475. * it means we are trying to flush a CRTC whose state is disabled:
  3476. * nothing else needs to be done.
  3477. */
  3478. if (unlikely(!sde_crtc->num_mixers))
  3479. goto end;
  3480. _sde_crtc_blend_setup(crtc, old_state, true);
  3481. _sde_crtc_dest_scaler_setup(crtc);
  3482. sde_cp_crtc_apply_noise(crtc, old_state);
  3483. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3484. sde_core_perf_crtc_update_uidle(crtc, true);
  3485. /* update cached_encoder_mask if new conn is added or removed */
  3486. if (crtc->state->connectors_changed)
  3487. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3488. /*
  3489. * Since CP properties use AXI buffer to program the
  3490. * HW, check if context bank is in attached state,
  3491. * apply color processing properties only if
  3492. * smmu state is attached,
  3493. */
  3494. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3495. splash_display = &sde_kms->splash_data.splash_display[i];
  3496. if (splash_display->cont_splash_enabled &&
  3497. splash_display->encoder &&
  3498. crtc == splash_display->encoder->crtc)
  3499. cont_splash_enabled = true;
  3500. }
  3501. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3502. sde_cp_crtc_apply_properties(crtc);
  3503. if (!sde_crtc->enabled)
  3504. sde_cp_crtc_mark_features_dirty(crtc);
  3505. /*
  3506. * PP_DONE irq is only used by command mode for now.
  3507. * It is better to request pending before FLUSH and START trigger
  3508. * to make sure no pp_done irq missed.
  3509. * This is safe because no pp_done will happen before SW trigger
  3510. * in command mode.
  3511. */
  3512. end:
  3513. SDE_ATRACE_END("crtc_atomic_begin");
  3514. }
  3515. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3516. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3517. struct drm_atomic_state *state)
  3518. {
  3519. struct drm_crtc_state *old_state = NULL;
  3520. if (!crtc) {
  3521. SDE_ERROR("invalid crtc\n");
  3522. return;
  3523. }
  3524. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3525. _sde_crtc_atomic_begin(crtc, old_state);
  3526. }
  3527. #else
  3528. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3529. struct drm_crtc_state *old_state)
  3530. {
  3531. if (!crtc) {
  3532. SDE_ERROR("invalid crtc\n");
  3533. return;
  3534. }
  3535. _sde_crtc_atomic_begin(crtc, old_state);
  3536. }
  3537. #endif
  3538. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3539. struct drm_atomic_state *state)
  3540. {
  3541. struct drm_encoder *encoder;
  3542. struct sde_crtc *sde_crtc;
  3543. struct drm_device *dev;
  3544. struct drm_plane *plane;
  3545. struct msm_drm_private *priv;
  3546. struct sde_crtc_state *cstate;
  3547. struct sde_kms *sde_kms;
  3548. struct drm_connector *conn;
  3549. struct drm_connector_state *conn_state;
  3550. struct sde_connector *sde_conn = NULL;
  3551. int i;
  3552. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3553. SDE_ERROR("invalid crtc\n");
  3554. return;
  3555. }
  3556. if (!crtc->state->enable) {
  3557. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3558. crtc->base.id, crtc->state->enable);
  3559. return;
  3560. }
  3561. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3562. SDE_ERROR("power resource is not enabled\n");
  3563. return;
  3564. }
  3565. sde_kms = _sde_crtc_get_kms(crtc);
  3566. if (!sde_kms) {
  3567. SDE_ERROR("invalid kms\n");
  3568. return;
  3569. }
  3570. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3571. sde_crtc = to_sde_crtc(crtc);
  3572. cstate = to_sde_crtc_state(crtc->state);
  3573. dev = crtc->dev;
  3574. priv = dev->dev_private;
  3575. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3576. if (!conn_state || conn_state->crtc != crtc)
  3577. continue;
  3578. sde_conn = to_sde_connector(conn_state->connector);
  3579. }
  3580. /* When doze is requested, switch first to normal mode */
  3581. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3582. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3583. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3584. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3585. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3586. false);
  3587. else
  3588. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3589. /*
  3590. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3591. * it means we are trying to flush a CRTC whose state is disabled:
  3592. * nothing else needs to be done.
  3593. */
  3594. if (unlikely(!sde_crtc->num_mixers))
  3595. return;
  3596. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3597. /*
  3598. * For planes without commit update, drm framework will not add
  3599. * those planes to current state since hardware update is not
  3600. * required. However, if those planes were power collapsed since
  3601. * last commit cycle, driver has to restore the hardware state
  3602. * of those planes explicitly here prior to plane flush.
  3603. * Also use this iteration to see if any plane requires cache,
  3604. * so during the perf update driver can activate/deactivate
  3605. * the cache accordingly.
  3606. */
  3607. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3608. sde_crtc->new_perf.llcc_active[i] = false;
  3609. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3610. sde_plane_restore(plane);
  3611. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3612. if (sde_plane_is_cache_required(plane, i))
  3613. sde_crtc->new_perf.llcc_active[i] = true;
  3614. }
  3615. }
  3616. sde_core_perf_crtc_update_llcc(crtc);
  3617. /* wait for acquire fences before anything else is done */
  3618. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3619. if (!cstate->rsc_update) {
  3620. drm_for_each_encoder_mask(encoder, dev,
  3621. crtc->state->encoder_mask) {
  3622. cstate->rsc_client =
  3623. sde_encoder_get_rsc_client(encoder);
  3624. }
  3625. cstate->rsc_update = true;
  3626. }
  3627. /*
  3628. * Final plane updates: Give each plane a chance to complete all
  3629. * required writes/flushing before crtc's "flush
  3630. * everything" call below.
  3631. */
  3632. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3633. if (sde_kms->smmu_state.transition_error)
  3634. sde_plane_set_error(plane, true);
  3635. sde_plane_flush(plane);
  3636. }
  3637. /* Kickoff will be scheduled by outer layer */
  3638. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3639. }
  3640. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3641. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3642. struct drm_atomic_state *state)
  3643. {
  3644. return sde_crtc_atomic_flush_common(crtc, state);
  3645. }
  3646. #else
  3647. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3648. struct drm_crtc_state *old_crtc_state)
  3649. {
  3650. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3651. }
  3652. #endif
  3653. /**
  3654. * sde_crtc_destroy_state - state destroy hook
  3655. * @crtc: drm CRTC
  3656. * @state: CRTC state object to release
  3657. */
  3658. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3659. struct drm_crtc_state *state)
  3660. {
  3661. struct sde_crtc *sde_crtc;
  3662. struct sde_crtc_state *cstate;
  3663. struct drm_encoder *enc;
  3664. struct sde_kms *sde_kms;
  3665. if (!crtc || !state) {
  3666. SDE_ERROR("invalid argument(s)\n");
  3667. return;
  3668. }
  3669. sde_crtc = to_sde_crtc(crtc);
  3670. cstate = to_sde_crtc_state(state);
  3671. sde_kms = _sde_crtc_get_kms(crtc);
  3672. if (!sde_kms) {
  3673. SDE_ERROR("invalid sde_kms\n");
  3674. return;
  3675. }
  3676. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3677. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3678. sde_rm_release(&sde_kms->rm, enc, true);
  3679. sde_cp_clear_state_info(state);
  3680. __drm_atomic_helper_crtc_destroy_state(state);
  3681. /* destroy value helper */
  3682. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3683. &cstate->property_state);
  3684. }
  3685. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3686. {
  3687. struct sde_crtc *sde_crtc;
  3688. int i;
  3689. if (!crtc) {
  3690. SDE_ERROR("invalid argument\n");
  3691. return -EINVAL;
  3692. }
  3693. sde_crtc = to_sde_crtc(crtc);
  3694. if (!atomic_read(&sde_crtc->frame_pending)) {
  3695. SDE_DEBUG("no frames pending\n");
  3696. return 0;
  3697. }
  3698. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3699. /*
  3700. * flush all the event thread work to make sure all the
  3701. * FRAME_EVENTS from encoder are propagated to crtc
  3702. */
  3703. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3704. if (list_empty(&sde_crtc->frame_events[i].list))
  3705. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3706. }
  3707. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3708. return 0;
  3709. }
  3710. /**
  3711. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3712. * @crtc: Pointer to crtc structure
  3713. */
  3714. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3715. {
  3716. struct drm_plane *plane;
  3717. struct drm_plane_state *state;
  3718. struct sde_crtc *sde_crtc;
  3719. struct sde_crtc_mixer *mixer;
  3720. struct sde_hw_ctl *ctl;
  3721. if (!crtc)
  3722. return;
  3723. sde_crtc = to_sde_crtc(crtc);
  3724. mixer = sde_crtc->mixers;
  3725. if (!mixer)
  3726. return;
  3727. ctl = mixer->hw_ctl;
  3728. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3729. state = plane->state;
  3730. if (!state)
  3731. continue;
  3732. /* clear plane flush bitmask */
  3733. sde_plane_ctl_flush(plane, ctl, false);
  3734. }
  3735. }
  3736. /**
  3737. * sde_crtc_reset_hw - attempt hardware reset on errors
  3738. * @crtc: Pointer to DRM crtc instance
  3739. * @old_state: Pointer to crtc state for previous commit
  3740. * @recovery_events: Whether or not recovery events are enabled
  3741. * Returns: Zero if current commit should still be attempted
  3742. */
  3743. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3744. bool recovery_events)
  3745. {
  3746. struct drm_plane *plane_halt[MAX_PLANES];
  3747. struct drm_plane *plane;
  3748. struct drm_encoder *encoder;
  3749. struct sde_crtc *sde_crtc;
  3750. struct sde_crtc_state *cstate;
  3751. struct sde_hw_ctl *ctl;
  3752. signed int i, plane_count;
  3753. int rc;
  3754. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3755. return -EINVAL;
  3756. sde_crtc = to_sde_crtc(crtc);
  3757. cstate = to_sde_crtc_state(crtc->state);
  3758. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3759. /* optionally generate a panic instead of performing a h/w reset */
  3760. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3761. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3762. ctl = sde_crtc->mixers[i].hw_ctl;
  3763. if (!ctl || !ctl->ops.reset)
  3764. continue;
  3765. rc = ctl->ops.reset(ctl);
  3766. if (rc) {
  3767. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3768. crtc->base.id, ctl->idx - CTL_0);
  3769. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3770. SDE_EVTLOG_ERROR);
  3771. break;
  3772. }
  3773. }
  3774. /*
  3775. * Early out if simple ctl reset succeeded or reset is
  3776. * being performed after timeout
  3777. */
  3778. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3779. return 0;
  3780. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3781. /* force all components in the system into reset at the same time */
  3782. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3783. ctl = sde_crtc->mixers[i].hw_ctl;
  3784. if (!ctl || !ctl->ops.hard_reset)
  3785. continue;
  3786. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3787. ctl->ops.hard_reset(ctl, true);
  3788. }
  3789. plane_count = 0;
  3790. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3791. if (plane_count >= ARRAY_SIZE(plane_halt))
  3792. break;
  3793. plane_halt[plane_count++] = plane;
  3794. sde_plane_halt_requests(plane, true);
  3795. sde_plane_set_revalidate(plane, true);
  3796. }
  3797. /* provide safe "border color only" commit configuration for later */
  3798. _sde_crtc_remove_pipe_flush(crtc);
  3799. _sde_crtc_blend_setup(crtc, old_state, false);
  3800. /* take h/w components out of reset */
  3801. for (i = plane_count - 1; i >= 0; --i)
  3802. sde_plane_halt_requests(plane_halt[i], false);
  3803. /* attempt to poll for start of frame cycle before reset release */
  3804. list_for_each_entry(encoder,
  3805. &crtc->dev->mode_config.encoder_list, head) {
  3806. if (encoder->crtc != crtc)
  3807. continue;
  3808. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3809. sde_encoder_poll_line_counts(encoder);
  3810. }
  3811. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3812. ctl = sde_crtc->mixers[i].hw_ctl;
  3813. if (!ctl || !ctl->ops.hard_reset)
  3814. continue;
  3815. ctl->ops.hard_reset(ctl, false);
  3816. }
  3817. list_for_each_entry(encoder,
  3818. &crtc->dev->mode_config.encoder_list, head) {
  3819. if (encoder->crtc != crtc)
  3820. continue;
  3821. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3822. sde_encoder_kickoff(encoder, true);
  3823. }
  3824. /* panic the device if VBIF is not in good state */
  3825. return !recovery_events ? 0 : -EAGAIN;
  3826. }
  3827. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3828. struct drm_crtc_state *old_state)
  3829. {
  3830. struct drm_encoder *encoder;
  3831. struct drm_device *dev;
  3832. struct sde_crtc *sde_crtc;
  3833. struct sde_kms *sde_kms;
  3834. struct sde_crtc_state *cstate;
  3835. bool is_error = false;
  3836. unsigned long flags;
  3837. enum sde_crtc_idle_pc_state idle_pc_state;
  3838. struct sde_encoder_kickoff_params params = { 0 };
  3839. bool is_vid = false;
  3840. if (!crtc) {
  3841. SDE_ERROR("invalid argument\n");
  3842. return;
  3843. }
  3844. dev = crtc->dev;
  3845. sde_crtc = to_sde_crtc(crtc);
  3846. sde_kms = _sde_crtc_get_kms(crtc);
  3847. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3848. SDE_ERROR("invalid argument\n");
  3849. return;
  3850. }
  3851. cstate = to_sde_crtc_state(crtc->state);
  3852. /*
  3853. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3854. * it means we are trying to start a CRTC whose state is disabled:
  3855. * nothing else needs to be done.
  3856. */
  3857. if (unlikely(!sde_crtc->num_mixers))
  3858. return;
  3859. SDE_ATRACE_BEGIN("crtc_commit");
  3860. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3861. sde_crtc->kickoff_in_progress = true;
  3862. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3863. if (encoder->crtc != crtc)
  3864. continue;
  3865. /*
  3866. * Encoder will flush/start now, unless it has a tx pending.
  3867. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3868. */
  3869. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3870. crtc->state);
  3871. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3872. sde_crtc->needs_hw_reset = true;
  3873. if (idle_pc_state != IDLE_PC_NONE)
  3874. sde_encoder_control_idle_pc(encoder,
  3875. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3876. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3877. is_vid = true;
  3878. }
  3879. /*
  3880. * Optionally attempt h/w recovery if any errors were detected while
  3881. * preparing for the kickoff
  3882. */
  3883. if (sde_crtc->needs_hw_reset) {
  3884. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3885. if (sde_crtc->frame_trigger_mode
  3886. != FRAME_DONE_WAIT_POSTED_START &&
  3887. sde_crtc_reset_hw(crtc, old_state,
  3888. params.recovery_events_enabled))
  3889. is_error = true;
  3890. sde_crtc->needs_hw_reset = false;
  3891. }
  3892. sde_crtc_calc_fps(sde_crtc);
  3893. SDE_ATRACE_BEGIN("flush_event_thread");
  3894. _sde_crtc_flush_frame_events(crtc);
  3895. SDE_ATRACE_END("flush_event_thread");
  3896. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3897. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3898. /* acquire bandwidth and other resources */
  3899. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3900. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3901. } else {
  3902. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3903. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3904. }
  3905. sde_crtc->play_count++;
  3906. sde_vbif_clear_errors(sde_kms);
  3907. if (is_error) {
  3908. _sde_crtc_remove_pipe_flush(crtc);
  3909. _sde_crtc_blend_setup(crtc, old_state, false);
  3910. }
  3911. /*
  3912. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3913. * condition between txq update and the hw signal during ctl-done for partial updates
  3914. */
  3915. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3916. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3917. sde_kms->debugfs_hw_fence);
  3918. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3919. if (encoder->crtc != crtc)
  3920. continue;
  3921. sde_encoder_kickoff(encoder, true);
  3922. }
  3923. sde_crtc->kickoff_in_progress = false;
  3924. /* store the event after frame trigger */
  3925. if (sde_crtc->event) {
  3926. WARN_ON(sde_crtc->event);
  3927. } else {
  3928. spin_lock_irqsave(&dev->event_lock, flags);
  3929. sde_crtc->event = crtc->state->event;
  3930. spin_unlock_irqrestore(&dev->event_lock, flags);
  3931. }
  3932. SDE_ATRACE_END("crtc_commit");
  3933. }
  3934. /**
  3935. * _sde_crtc_vblank_enable - update power resource and vblank request
  3936. * @sde_crtc: Pointer to sde crtc structure
  3937. * @enable: Whether to enable/disable vblanks
  3938. *
  3939. * @Return: error code
  3940. */
  3941. static int _sde_crtc_vblank_enable(
  3942. struct sde_crtc *sde_crtc, bool enable)
  3943. {
  3944. struct drm_crtc *crtc;
  3945. struct drm_encoder *enc;
  3946. if (!sde_crtc) {
  3947. SDE_ERROR("invalid crtc\n");
  3948. return -EINVAL;
  3949. }
  3950. crtc = &sde_crtc->base;
  3951. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3952. crtc->state->encoder_mask,
  3953. sde_crtc->cached_encoder_mask);
  3954. if (enable) {
  3955. int ret;
  3956. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3957. if (ret < 0) {
  3958. SDE_ERROR("failed to enable power resource %d\n", ret);
  3959. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3960. return ret;
  3961. }
  3962. mutex_lock(&sde_crtc->crtc_lock);
  3963. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3964. if (sde_encoder_in_clone_mode(enc))
  3965. continue;
  3966. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3967. }
  3968. mutex_unlock(&sde_crtc->crtc_lock);
  3969. } else {
  3970. mutex_lock(&sde_crtc->crtc_lock);
  3971. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3972. if (sde_encoder_in_clone_mode(enc))
  3973. continue;
  3974. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3975. }
  3976. mutex_unlock(&sde_crtc->crtc_lock);
  3977. pm_runtime_put_sync(crtc->dev->dev);
  3978. }
  3979. return 0;
  3980. }
  3981. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3982. {
  3983. u32 min_transfer_time = 0, lm_count = 1;
  3984. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3985. struct drm_encoder *encoder;
  3986. if (!crtc || !conn)
  3987. return;
  3988. encoder = conn->state->best_encoder;
  3989. if (!sde_encoder_is_built_in_display(encoder))
  3990. return;
  3991. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3992. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3993. if (min_transfer_time)
  3994. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3995. else
  3996. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3997. topology_id = sde_connector_get_topology_name(conn);
  3998. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3999. lm_count = 2;
  4000. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  4001. lm_count = 4;
  4002. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4003. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  4004. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4005. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  4006. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4007. updated_fps, lm_count, mode_clock_hz);
  4008. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4009. }
  4010. /**
  4011. * sde_crtc_duplicate_state - state duplicate hook
  4012. * @crtc: Pointer to drm crtc structure
  4013. * @Returns: Pointer to new drm_crtc_state structure
  4014. */
  4015. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4016. {
  4017. struct sde_crtc *sde_crtc;
  4018. struct sde_crtc_state *cstate, *old_cstate;
  4019. if (!crtc || !crtc->state) {
  4020. SDE_ERROR("invalid argument(s)\n");
  4021. return NULL;
  4022. }
  4023. sde_crtc = to_sde_crtc(crtc);
  4024. old_cstate = to_sde_crtc_state(crtc->state);
  4025. if (old_cstate->cont_splash_populated) {
  4026. crtc->state->plane_mask = 0;
  4027. crtc->state->connector_mask = 0;
  4028. crtc->state->encoder_mask = 0;
  4029. crtc->state->enable = false;
  4030. old_cstate->cont_splash_populated = false;
  4031. }
  4032. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4033. if (!cstate) {
  4034. SDE_ERROR("failed to allocate state\n");
  4035. return NULL;
  4036. }
  4037. /* duplicate value helper */
  4038. msm_property_duplicate_state(&sde_crtc->property_info,
  4039. old_cstate, cstate,
  4040. &cstate->property_state, cstate->property_values);
  4041. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4042. /* duplicate base helper */
  4043. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4044. return &cstate->base;
  4045. }
  4046. /**
  4047. * sde_crtc_reset - reset hook for CRTCs
  4048. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4049. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4050. * @crtc: Pointer to drm crtc structure
  4051. */
  4052. static void sde_crtc_reset(struct drm_crtc *crtc)
  4053. {
  4054. struct sde_crtc *sde_crtc;
  4055. struct sde_crtc_state *cstate;
  4056. if (!crtc) {
  4057. SDE_ERROR("invalid crtc\n");
  4058. return;
  4059. }
  4060. /* revert suspend actions, if necessary */
  4061. if (!sde_crtc_is_reset_required(crtc)) {
  4062. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4063. return;
  4064. }
  4065. /* remove previous state, if present */
  4066. if (crtc->state) {
  4067. sde_crtc_destroy_state(crtc, crtc->state);
  4068. crtc->state = 0;
  4069. }
  4070. sde_crtc = to_sde_crtc(crtc);
  4071. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4072. if (!cstate) {
  4073. SDE_ERROR("failed to allocate state\n");
  4074. return;
  4075. }
  4076. /* reset value helper */
  4077. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4078. &cstate->property_state,
  4079. cstate->property_values);
  4080. _sde_crtc_set_input_fence_timeout(cstate);
  4081. cstate->base.crtc = crtc;
  4082. crtc->state = &cstate->base;
  4083. }
  4084. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4085. {
  4086. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4087. struct sde_hw_mixer *hw_lm;
  4088. int lm_idx;
  4089. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4090. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4091. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4092. hw_lm->cfg.out_width = 0;
  4093. hw_lm->cfg.out_height = 0;
  4094. }
  4095. SDE_EVT32(DRMID(crtc));
  4096. }
  4097. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4098. {
  4099. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4100. struct drm_plane *plane;
  4101. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4102. /* mark planes, mixers, and other blocks dirty for next update */
  4103. drm_atomic_crtc_for_each_plane(plane, crtc)
  4104. sde_plane_set_revalidate(plane, true);
  4105. /* mark mixers dirty for next update */
  4106. sde_crtc_clear_cached_mixer_cfg(crtc);
  4107. /* mark other properties which need to be dirty for next update */
  4108. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4109. if (cstate->num_ds_enabled)
  4110. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4111. }
  4112. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4113. {
  4114. struct sde_crtc *sde_crtc;
  4115. struct sde_crtc_state *cstate;
  4116. struct drm_encoder *encoder;
  4117. sde_crtc = to_sde_crtc(crtc);
  4118. cstate = to_sde_crtc_state(crtc->state);
  4119. /* restore encoder; crtc will be programmed during commit */
  4120. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4121. sde_encoder_virt_restore(encoder);
  4122. /* restore UIDLE */
  4123. sde_core_perf_crtc_update_uidle(crtc, true);
  4124. sde_cp_crtc_post_ipc(crtc);
  4125. }
  4126. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4127. {
  4128. struct msm_drm_private *priv;
  4129. unsigned long requested_clk;
  4130. struct sde_kms *kms = NULL;
  4131. if (!crtc->dev->dev_private) {
  4132. pr_err("invalid crtc priv\n");
  4133. return;
  4134. }
  4135. priv = crtc->dev->dev_private;
  4136. kms = to_sde_kms(priv->kms);
  4137. if (!kms) {
  4138. SDE_ERROR("invalid parameters\n");
  4139. return;
  4140. }
  4141. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4142. kms->perf.clk_name);
  4143. /* notify user space the reduced clk rate */
  4144. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4145. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4146. crtc->base.id, requested_clk);
  4147. }
  4148. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4149. {
  4150. struct drm_crtc *crtc = arg;
  4151. struct sde_crtc *sde_crtc;
  4152. struct drm_encoder *encoder;
  4153. u32 power_on;
  4154. unsigned long flags;
  4155. struct sde_crtc_irq_info *node = NULL;
  4156. int ret = 0;
  4157. if (!crtc) {
  4158. SDE_ERROR("invalid crtc\n");
  4159. return;
  4160. }
  4161. sde_crtc = to_sde_crtc(crtc);
  4162. mutex_lock(&sde_crtc->crtc_lock);
  4163. SDE_EVT32(DRMID(crtc), event_type);
  4164. switch (event_type) {
  4165. case SDE_POWER_EVENT_POST_ENABLE:
  4166. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4167. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4168. ret = 0;
  4169. if (node->func)
  4170. ret = node->func(crtc, true, &node->irq);
  4171. if (ret)
  4172. SDE_ERROR("%s failed to enable event %x\n",
  4173. sde_crtc->name, node->event);
  4174. }
  4175. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4176. sde_crtc_post_ipc(crtc);
  4177. break;
  4178. case SDE_POWER_EVENT_PRE_DISABLE:
  4179. drm_for_each_encoder_mask(encoder, crtc->dev,
  4180. crtc->state->encoder_mask) {
  4181. /*
  4182. * disable the vsync source after updating the
  4183. * rsc state. rsc state update might have vsync wait
  4184. * and vsync source must be disabled after it.
  4185. * It will avoid generating any vsync from this point
  4186. * till mode-2 entry. It is SW workaround for HW
  4187. * limitation and should not be removed without
  4188. * checking the updated design.
  4189. */
  4190. sde_encoder_control_te(encoder, false);
  4191. }
  4192. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4193. node = NULL;
  4194. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4195. ret = 0;
  4196. if (node->func)
  4197. ret = node->func(crtc, false, &node->irq);
  4198. if (ret)
  4199. SDE_ERROR("%s failed to disable event %x\n",
  4200. sde_crtc->name, node->event);
  4201. }
  4202. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4203. sde_cp_crtc_pre_ipc(crtc);
  4204. break;
  4205. case SDE_POWER_EVENT_POST_DISABLE:
  4206. sde_crtc_reset_sw_state(crtc);
  4207. sde_cp_crtc_suspend(crtc);
  4208. power_on = 0;
  4209. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4210. break;
  4211. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4212. sde_crtc_mmrm_cb_notification(crtc);
  4213. break;
  4214. default:
  4215. SDE_DEBUG("event:%d not handled\n", event_type);
  4216. break;
  4217. }
  4218. mutex_unlock(&sde_crtc->crtc_lock);
  4219. }
  4220. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4221. {
  4222. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4223. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4224. /* mark mixer cfgs dirty before wiping them */
  4225. sde_crtc_clear_cached_mixer_cfg(crtc);
  4226. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4227. sde_crtc->num_mixers = 0;
  4228. sde_crtc->mixers_swapped = false;
  4229. /* disable clk & bw control until clk & bw properties are set */
  4230. cstate->bw_control = false;
  4231. cstate->bw_split_vote = false;
  4232. cstate->hwfence_in_fences_set = false;
  4233. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4234. }
  4235. static void sde_crtc_disable(struct drm_crtc *crtc)
  4236. {
  4237. struct sde_kms *sde_kms;
  4238. struct sde_crtc *sde_crtc;
  4239. struct sde_crtc_state *cstate;
  4240. struct drm_encoder *encoder;
  4241. struct msm_drm_private *priv;
  4242. unsigned long flags;
  4243. struct sde_crtc_irq_info *node = NULL;
  4244. u32 power_on;
  4245. bool in_cont_splash = false;
  4246. int ret, i;
  4247. enum sde_intf_mode intf_mode;
  4248. struct sde_hw_ctl *hw_ctl = NULL;
  4249. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4250. SDE_ERROR("invalid crtc\n");
  4251. return;
  4252. }
  4253. sde_kms = _sde_crtc_get_kms(crtc);
  4254. if (!sde_kms) {
  4255. SDE_ERROR("invalid kms\n");
  4256. return;
  4257. }
  4258. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4259. SDE_ERROR("power resource is not enabled\n");
  4260. return;
  4261. }
  4262. sde_crtc = to_sde_crtc(crtc);
  4263. cstate = to_sde_crtc_state(crtc->state);
  4264. priv = crtc->dev->dev_private;
  4265. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4266. /* avoid vblank on/off for virtual display */
  4267. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4268. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4269. drm_crtc_vblank_off(crtc);
  4270. mutex_lock(&sde_crtc->crtc_lock);
  4271. SDE_EVT32_VERBOSE(DRMID(crtc));
  4272. /* update color processing on suspend */
  4273. sde_cp_crtc_suspend(crtc);
  4274. mutex_unlock(&sde_crtc->crtc_lock);
  4275. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4276. mutex_lock(&sde_crtc->crtc_lock);
  4277. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4278. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4279. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4280. sde_crtc->enabled = false;
  4281. sde_crtc->cached_encoder_mask = 0;
  4282. /* Try to disable uidle */
  4283. sde_core_perf_crtc_update_uidle(crtc, false);
  4284. if (atomic_read(&sde_crtc->frame_pending)) {
  4285. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4286. atomic_read(&sde_crtc->frame_pending));
  4287. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4288. SDE_EVTLOG_FUNC_CASE2);
  4289. sde_core_perf_crtc_release_bw(crtc);
  4290. atomic_set(&sde_crtc->frame_pending, 0);
  4291. }
  4292. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4293. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4294. ret = 0;
  4295. if (node->func)
  4296. ret = node->func(crtc, false, &node->irq);
  4297. if (ret)
  4298. SDE_ERROR("%s failed to disable event %x\n",
  4299. sde_crtc->name, node->event);
  4300. }
  4301. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4302. drm_for_each_encoder_mask(encoder, crtc->dev,
  4303. crtc->state->encoder_mask) {
  4304. if (sde_encoder_in_cont_splash(encoder)) {
  4305. in_cont_splash = true;
  4306. break;
  4307. }
  4308. }
  4309. /* avoid clk/bw downvote if cont-splash is enabled */
  4310. if (!in_cont_splash)
  4311. sde_core_perf_crtc_update(crtc, 0, true);
  4312. drm_for_each_encoder_mask(encoder, crtc->dev,
  4313. crtc->state->encoder_mask) {
  4314. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4315. cstate->rsc_client = NULL;
  4316. cstate->rsc_update = false;
  4317. /*
  4318. * reset idle power-collapse to original state during suspend;
  4319. * user-mode will change the state on resume, if required
  4320. */
  4321. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4322. sde_encoder_control_idle_pc(encoder, true);
  4323. }
  4324. if (sde_crtc->power_event) {
  4325. sde_power_handle_unregister_event(&priv->phandle,
  4326. sde_crtc->power_event);
  4327. sde_crtc->power_event = NULL;
  4328. }
  4329. /**
  4330. * All callbacks are unregistered and frame done waits are complete
  4331. * at this point. No buffers are accessed by hardware.
  4332. * reset the fence timeline if crtc will not be enabled for this commit
  4333. */
  4334. if (!crtc->state->active || !crtc->state->enable) {
  4335. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4336. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4337. sde_fence_signal(sde_crtc->output_fence,
  4338. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4339. for (i = 0; i < cstate->num_connectors; ++i)
  4340. sde_connector_commit_reset(cstate->connectors[i],
  4341. ktime_get());
  4342. }
  4343. _sde_crtc_reset(crtc);
  4344. sde_cp_crtc_disable(crtc);
  4345. power_on = 0;
  4346. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4347. /* suspend case: clear stale OPR value */
  4348. if (sde_crtc->opr_event_notify_enabled)
  4349. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4350. mutex_unlock(&sde_crtc->crtc_lock);
  4351. }
  4352. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4353. static void sde_crtc_enable(struct drm_crtc *crtc,
  4354. struct drm_atomic_state *old_state)
  4355. #else
  4356. static void sde_crtc_enable(struct drm_crtc *crtc,
  4357. struct drm_crtc_state *old_crtc_state)
  4358. #endif
  4359. {
  4360. struct sde_crtc *sde_crtc;
  4361. struct drm_encoder *encoder;
  4362. struct msm_drm_private *priv;
  4363. unsigned long flags;
  4364. struct sde_crtc_irq_info *node = NULL;
  4365. int ret, i;
  4366. struct sde_crtc_state *cstate;
  4367. struct msm_display_mode *msm_mode;
  4368. enum sde_intf_mode intf_mode;
  4369. struct sde_kms *kms;
  4370. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4371. SDE_ERROR("invalid crtc\n");
  4372. return;
  4373. }
  4374. kms = _sde_crtc_get_kms(crtc);
  4375. if (!kms || !kms->catalog) {
  4376. SDE_ERROR("invalid kms handle\n");
  4377. return;
  4378. }
  4379. priv = crtc->dev->dev_private;
  4380. cstate = to_sde_crtc_state(crtc->state);
  4381. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4382. SDE_ERROR("power resource is not enabled\n");
  4383. return;
  4384. }
  4385. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4386. SDE_EVT32_VERBOSE(DRMID(crtc));
  4387. sde_crtc = to_sde_crtc(crtc);
  4388. cstate->line_insertion.panel_line_insertion_enable =
  4389. sde_crtc_is_line_insertion_supported(crtc);
  4390. /*
  4391. * Avoid drm_crtc_vblank_on during seamless DMS case
  4392. * when CRTC is already in enabled state
  4393. */
  4394. if (!sde_crtc->enabled) {
  4395. /* cache the encoder mask now for vblank work */
  4396. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4397. /* avoid vblank on/off for virtual display */
  4398. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4399. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4400. /* max possible vsync_cnt(atomic_t) soft counter */
  4401. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4402. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4403. drm_crtc_vblank_on(crtc);
  4404. }
  4405. }
  4406. mutex_lock(&sde_crtc->crtc_lock);
  4407. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4408. /*
  4409. * Try to enable uidle (if possible), we do this before the call
  4410. * to return early during seamless dms mode, so any fps
  4411. * change is also consider to enable/disable UIDLE
  4412. */
  4413. sde_core_perf_crtc_update_uidle(crtc, true);
  4414. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4415. if (!msm_mode){
  4416. SDE_ERROR("invalid msm mode, %s\n",
  4417. crtc->state->adjusted_mode.name);
  4418. return;
  4419. }
  4420. /* return early if crtc is already enabled, do this after UIDLE check */
  4421. if (sde_crtc->enabled) {
  4422. if (msm_is_mode_seamless_dms(msm_mode) ||
  4423. msm_is_mode_seamless_dyn_clk(msm_mode))
  4424. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4425. sde_crtc->name);
  4426. else
  4427. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4428. mutex_unlock(&sde_crtc->crtc_lock);
  4429. return;
  4430. }
  4431. drm_for_each_encoder_mask(encoder, crtc->dev,
  4432. crtc->state->encoder_mask) {
  4433. sde_encoder_register_frame_event_callback(encoder,
  4434. sde_crtc_frame_event_cb, crtc);
  4435. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4436. sde_encoder_check_curr_mode(encoder,
  4437. MSM_DISPLAY_VIDEO_MODE));
  4438. }
  4439. sde_crtc->enabled = true;
  4440. sde_cp_crtc_enable(crtc);
  4441. /* update color processing on resume */
  4442. sde_cp_crtc_resume(crtc);
  4443. mutex_unlock(&sde_crtc->crtc_lock);
  4444. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4445. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4446. ret = 0;
  4447. if (node->func)
  4448. ret = node->func(crtc, true, &node->irq);
  4449. if (ret)
  4450. SDE_ERROR("%s failed to enable event %x\n",
  4451. sde_crtc->name, node->event);
  4452. }
  4453. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4454. sde_crtc->power_event = sde_power_handle_register_event(
  4455. &priv->phandle,
  4456. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4457. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4458. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4459. /* Enable ESD thread */
  4460. for (i = 0; i < cstate->num_connectors; i++) {
  4461. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4462. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4463. }
  4464. }
  4465. /* no input validation - caller API has all the checks */
  4466. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4467. struct plane_state pstates[], int cnt)
  4468. {
  4469. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4470. struct drm_display_mode *mode = &state->adjusted_mode;
  4471. const struct drm_plane_state *pstate;
  4472. struct sde_plane_state *sde_pstate;
  4473. int rc = 0, i;
  4474. struct sde_rect *rect;
  4475. u32 crtc_width, crtc_height;
  4476. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4477. /* Check dim layer rect bounds and stage */
  4478. for (i = 0; i < cstate->num_dim_layers; i++) {
  4479. rect = &cstate->dim_layer[i].rect;
  4480. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4481. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4482. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4483. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4484. DRMID(state->crtc), crtc_width, crtc_height,
  4485. rect->x, rect->y, rect->w, rect->h,
  4486. cstate->dim_layer[i].stage);
  4487. rc = -E2BIG;
  4488. goto end;
  4489. }
  4490. }
  4491. /* log all src and excl_rect, useful for debugging */
  4492. for (i = 0; i < cnt; i++) {
  4493. pstate = pstates[i].drm_pstate;
  4494. sde_pstate = to_sde_plane_state(pstate);
  4495. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4496. DRMID(pstate->plane), pstates[i].stage,
  4497. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4498. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4499. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4500. }
  4501. end:
  4502. return rc;
  4503. }
  4504. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4505. struct drm_crtc_state *state, struct plane_state pstates[],
  4506. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4507. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4508. {
  4509. struct drm_plane *plane;
  4510. int i;
  4511. if (secure == SDE_DRM_SEC_ONLY) {
  4512. /*
  4513. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4514. * - fb_sec_dir is for secure camera preview and
  4515. * secure display use case
  4516. * - fb_sec is for secure video playback
  4517. * - fb_ns is for normal non secure use cases
  4518. */
  4519. if (fb_ns || fb_sec) {
  4520. SDE_ERROR(
  4521. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4522. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4523. return -EINVAL;
  4524. }
  4525. /*
  4526. * - only one blending stage is allowed in sec_crtc
  4527. * - validate if pipe is allowed for sec-ui updates
  4528. */
  4529. for (i = 1; i < cnt; i++) {
  4530. if (!pstates[i].drm_pstate
  4531. || !pstates[i].drm_pstate->plane) {
  4532. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4533. DRMID(crtc), i);
  4534. return -EINVAL;
  4535. }
  4536. plane = pstates[i].drm_pstate->plane;
  4537. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4538. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4539. DRMID(crtc), plane->base.id);
  4540. return -EINVAL;
  4541. } else if (pstates[i].stage != pstates[i-1].stage) {
  4542. SDE_ERROR(
  4543. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4544. DRMID(crtc), i, pstates[i].stage,
  4545. i-1, pstates[i-1].stage);
  4546. return -EINVAL;
  4547. }
  4548. }
  4549. /* check if all the dim_layers are in the same stage */
  4550. for (i = 1; i < cstate->num_dim_layers; i++) {
  4551. if (cstate->dim_layer[i].stage !=
  4552. cstate->dim_layer[i-1].stage) {
  4553. SDE_ERROR(
  4554. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4555. DRMID(crtc),
  4556. i, cstate->dim_layer[i].stage,
  4557. i-1, cstate->dim_layer[i-1].stage);
  4558. return -EINVAL;
  4559. }
  4560. }
  4561. /*
  4562. * if secure-ui supported blendstage is specified,
  4563. * - fail empty commit
  4564. * - validate dim_layer or plane is staged in the supported
  4565. * blendstage
  4566. */
  4567. if (sde_kms->catalog->sui_supported_blendstage) {
  4568. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4569. cstate->dim_layer[0].stage;
  4570. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4571. sec_stage -= SDE_STAGE_0;
  4572. if ((!cnt && !cstate->num_dim_layers) ||
  4573. (sde_kms->catalog->sui_supported_blendstage
  4574. != sec_stage)) {
  4575. SDE_ERROR(
  4576. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4577. DRMID(crtc), cnt,
  4578. cstate->num_dim_layers, sec_stage);
  4579. return -EINVAL;
  4580. }
  4581. }
  4582. }
  4583. return 0;
  4584. }
  4585. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4586. struct drm_crtc_state *state, int fb_sec_dir)
  4587. {
  4588. struct drm_encoder *encoder;
  4589. int encoder_cnt = 0;
  4590. if (fb_sec_dir) {
  4591. drm_for_each_encoder_mask(encoder, crtc->dev,
  4592. state->encoder_mask)
  4593. encoder_cnt++;
  4594. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4595. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4596. DRMID(crtc), encoder_cnt);
  4597. return -EINVAL;
  4598. }
  4599. }
  4600. return 0;
  4601. }
  4602. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4603. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4604. int fb_ns, int fb_sec, int fb_sec_dir)
  4605. {
  4606. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4607. struct drm_encoder *encoder;
  4608. int is_video_mode = false;
  4609. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4610. if (sde_encoder_is_dsi_display(encoder))
  4611. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4612. MSM_DISPLAY_VIDEO_MODE);
  4613. }
  4614. /*
  4615. * Secure display to secure camera needs without direct
  4616. * transition is currently not allowed
  4617. */
  4618. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4619. smmu_state->state != ATTACHED &&
  4620. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4621. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4622. smmu_state->state, smmu_state->secure_level,
  4623. secure);
  4624. goto sec_err;
  4625. }
  4626. /*
  4627. * In video mode check for null commit before transition
  4628. * from secure to non secure and vice versa
  4629. */
  4630. if (is_video_mode && smmu_state &&
  4631. state->plane_mask && crtc->state->plane_mask &&
  4632. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4633. (secure == SDE_DRM_SEC_ONLY))) ||
  4634. (fb_ns && ((smmu_state->state == DETACHED) ||
  4635. (smmu_state->state == DETACH_ALL_REQ))) ||
  4636. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4637. (smmu_state->state == DETACH_SEC_REQ)) &&
  4638. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4639. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4640. smmu_state->state, smmu_state->secure_level,
  4641. secure, crtc->state->plane_mask, state->plane_mask);
  4642. goto sec_err;
  4643. }
  4644. return 0;
  4645. sec_err:
  4646. SDE_ERROR(
  4647. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4648. DRMID(crtc), secure, smmu_state->state,
  4649. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4650. return -EINVAL;
  4651. }
  4652. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4653. struct drm_crtc_state *state, uint32_t fb_sec)
  4654. {
  4655. bool conn_secure = false, is_wb = false;
  4656. struct drm_connector *conn;
  4657. struct drm_connector_state *conn_state;
  4658. int i;
  4659. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4660. if (conn_state && conn_state->crtc == crtc) {
  4661. if (conn->connector_type ==
  4662. DRM_MODE_CONNECTOR_VIRTUAL)
  4663. is_wb = true;
  4664. if (sde_connector_get_property(conn_state,
  4665. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4666. SDE_DRM_FB_SEC)
  4667. conn_secure = true;
  4668. }
  4669. }
  4670. /*
  4671. * If any input buffers are secure for wb,
  4672. * the output buffer must also be secure.
  4673. */
  4674. if (is_wb && fb_sec && !conn_secure) {
  4675. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4676. DRMID(crtc), fb_sec, conn_secure);
  4677. return -EINVAL;
  4678. }
  4679. return 0;
  4680. }
  4681. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4682. struct drm_crtc_state *state, struct plane_state pstates[],
  4683. int cnt)
  4684. {
  4685. struct sde_crtc_state *cstate;
  4686. struct sde_kms *sde_kms;
  4687. uint32_t secure;
  4688. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4689. int rc;
  4690. if (!crtc || !state) {
  4691. SDE_ERROR("invalid arguments\n");
  4692. return -EINVAL;
  4693. }
  4694. sde_kms = _sde_crtc_get_kms(crtc);
  4695. if (!sde_kms || !sde_kms->catalog) {
  4696. SDE_ERROR("invalid kms\n");
  4697. return -EINVAL;
  4698. }
  4699. cstate = to_sde_crtc_state(state);
  4700. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4701. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4702. &fb_sec, &fb_sec_dir);
  4703. if (rc)
  4704. return rc;
  4705. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4706. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4707. if (rc)
  4708. return rc;
  4709. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4710. if (rc)
  4711. return rc;
  4712. /*
  4713. * secure_crtc is not allowed in a shared toppolgy
  4714. * across different encoders.
  4715. */
  4716. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4717. if (rc)
  4718. return rc;
  4719. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4720. secure, fb_ns, fb_sec, fb_sec_dir);
  4721. if (rc)
  4722. return rc;
  4723. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4724. return 0;
  4725. }
  4726. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4727. struct drm_crtc_state *state,
  4728. struct drm_display_mode *mode,
  4729. struct plane_state *pstates,
  4730. struct drm_plane *plane,
  4731. struct sde_multirect_plane_states *multirect_plane,
  4732. int *cnt)
  4733. {
  4734. struct sde_crtc *sde_crtc;
  4735. struct sde_crtc_state *cstate;
  4736. const struct drm_plane_state *pstate;
  4737. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4738. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4739. int inc_sde_stage = 0;
  4740. struct sde_kms *kms;
  4741. u32 blend_type;
  4742. sde_crtc = to_sde_crtc(crtc);
  4743. cstate = to_sde_crtc_state(state);
  4744. kms = _sde_crtc_get_kms(crtc);
  4745. if (!kms || !kms->catalog) {
  4746. SDE_ERROR("invalid kms\n");
  4747. return -EINVAL;
  4748. }
  4749. memset(pipe_staged, 0, sizeof(pipe_staged));
  4750. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4751. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4752. if (IS_ERR_OR_NULL(pstate)) {
  4753. rc = PTR_ERR(pstate);
  4754. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4755. sde_crtc->name, plane->base.id, rc);
  4756. return rc;
  4757. }
  4758. if (*cnt >= SDE_PSTATES_MAX)
  4759. continue;
  4760. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4761. pstates[*cnt].drm_pstate = pstate;
  4762. pstates[*cnt].stage = sde_plane_get_property(
  4763. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4764. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4765. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4766. PLANE_PROP_BLEND_OP);
  4767. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4768. inc_sde_stage = SDE_STAGE_0;
  4769. /* check dim layer stage with every plane */
  4770. for (i = 0; i < cstate->num_dim_layers; i++) {
  4771. if (cstate->dim_layer[i].stage ==
  4772. (pstates[*cnt].stage + inc_sde_stage)) {
  4773. SDE_ERROR(
  4774. "plane:%d/dim_layer:%i-same stage:%d\n",
  4775. plane->base.id, i,
  4776. cstate->dim_layer[i].stage);
  4777. return -EINVAL;
  4778. }
  4779. }
  4780. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4781. multirect_plane[multirect_count].r0 =
  4782. pipe_staged[pstates[*cnt].pipe_id];
  4783. multirect_plane[multirect_count].r1 = pstate;
  4784. multirect_count++;
  4785. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4786. } else {
  4787. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4788. }
  4789. (*cnt)++;
  4790. /* for demura layers, validate against mode resolution */
  4791. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  4792. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  4793. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  4794. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4795. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4796. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4797. return -E2BIG;
  4798. }
  4799. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4800. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4801. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4802. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4803. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4804. return -E2BIG;
  4805. }
  4806. }
  4807. for (i = 1; i < SSPP_MAX; i++) {
  4808. if (pipe_staged[i]) {
  4809. sde_plane_clear_multirect(pipe_staged[i]);
  4810. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4811. struct sde_plane_state *psde_state;
  4812. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4813. pipe_staged[i]->plane->base.id);
  4814. psde_state = to_sde_plane_state(
  4815. pipe_staged[i]);
  4816. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4817. }
  4818. }
  4819. }
  4820. for (i = 0; i < multirect_count; i++) {
  4821. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4822. SDE_ERROR(
  4823. "multirect validation failed for planes (%d - %d)\n",
  4824. multirect_plane[i].r0->plane->base.id,
  4825. multirect_plane[i].r1->plane->base.id);
  4826. return -EINVAL;
  4827. }
  4828. }
  4829. return rc;
  4830. }
  4831. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4832. u32 zpos) {
  4833. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4834. !cstate->noise_layer_en) {
  4835. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4836. return 0;
  4837. }
  4838. if (cstate->layer_cfg.zposn == zpos ||
  4839. cstate->layer_cfg.zposattn == zpos) {
  4840. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4841. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4842. return -EINVAL;
  4843. }
  4844. return 0;
  4845. }
  4846. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4847. struct sde_crtc *sde_crtc,
  4848. struct plane_state *pstates,
  4849. struct sde_crtc_state *cstate,
  4850. struct drm_display_mode *mode,
  4851. int cnt)
  4852. {
  4853. int rc = 0, i, z_pos;
  4854. u32 zpos_cnt = 0;
  4855. struct drm_crtc *crtc;
  4856. struct sde_kms *kms;
  4857. enum sde_layout layout;
  4858. crtc = &sde_crtc->base;
  4859. kms = _sde_crtc_get_kms(crtc);
  4860. if (!kms || !kms->catalog) {
  4861. SDE_ERROR("Invalid kms\n");
  4862. return -EINVAL;
  4863. }
  4864. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4865. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4866. if (rc)
  4867. return rc;
  4868. if (!sde_is_custom_client()) {
  4869. int stage_old = pstates[0].stage;
  4870. z_pos = 0;
  4871. for (i = 0; i < cnt; i++) {
  4872. if (stage_old != pstates[i].stage)
  4873. ++z_pos;
  4874. stage_old = pstates[i].stage;
  4875. pstates[i].stage = z_pos;
  4876. }
  4877. }
  4878. z_pos = -1;
  4879. layout = SDE_LAYOUT_NONE;
  4880. for (i = 0; i < cnt; i++) {
  4881. /* reset counts at every new blend stage */
  4882. if (pstates[i].stage != z_pos ||
  4883. pstates[i].sde_pstate->layout != layout) {
  4884. zpos_cnt = 0;
  4885. z_pos = pstates[i].stage;
  4886. layout = pstates[i].sde_pstate->layout;
  4887. }
  4888. /* verify z_pos setting before using it */
  4889. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4890. SDE_ERROR("> %d plane stages assigned\n",
  4891. SDE_STAGE_MAX - SDE_STAGE_0);
  4892. return -EINVAL;
  4893. } else if (zpos_cnt == 2) {
  4894. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4895. return -EINVAL;
  4896. } else {
  4897. zpos_cnt++;
  4898. }
  4899. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4900. if (rc)
  4901. break;
  4902. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4903. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4904. else
  4905. pstates[i].sde_pstate->stage = z_pos;
  4906. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4907. z_pos);
  4908. }
  4909. return rc;
  4910. }
  4911. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4912. struct drm_crtc_state *state,
  4913. struct plane_state *pstates,
  4914. struct sde_multirect_plane_states *multirect_plane)
  4915. {
  4916. struct sde_crtc *sde_crtc;
  4917. struct sde_crtc_state *cstate;
  4918. struct sde_kms *kms;
  4919. struct drm_plane *plane = NULL;
  4920. struct drm_display_mode *mode;
  4921. int rc = 0, cnt = 0;
  4922. kms = _sde_crtc_get_kms(crtc);
  4923. if (!kms || !kms->catalog) {
  4924. SDE_ERROR("invalid parameters\n");
  4925. return -EINVAL;
  4926. }
  4927. sde_crtc = to_sde_crtc(crtc);
  4928. cstate = to_sde_crtc_state(state);
  4929. mode = &state->adjusted_mode;
  4930. /* get plane state for all drm planes associated with crtc state */
  4931. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4932. plane, multirect_plane, &cnt);
  4933. if (rc)
  4934. return rc;
  4935. /* assign mixer stages based on sorted zpos property */
  4936. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4937. if (rc)
  4938. return rc;
  4939. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4940. if (rc)
  4941. return rc;
  4942. /*
  4943. * validate and set source split:
  4944. * use pstates sorted by stage to check planes on same stage
  4945. * we assume that all pipes are in source split so its valid to compare
  4946. * without taking into account left/right mixer placement
  4947. */
  4948. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4949. if (rc)
  4950. return rc;
  4951. return 0;
  4952. }
  4953. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4954. struct drm_crtc_state *crtc_state)
  4955. {
  4956. struct sde_kms *kms;
  4957. struct drm_plane *plane;
  4958. struct drm_plane_state *plane_state;
  4959. struct sde_plane_state *pstate;
  4960. struct drm_display_mode *mode;
  4961. int layout_split;
  4962. u32 crtc_width, crtc_height;
  4963. kms = _sde_crtc_get_kms(crtc);
  4964. if (!kms || !kms->catalog) {
  4965. SDE_ERROR("invalid parameters\n");
  4966. return -EINVAL;
  4967. }
  4968. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4969. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4970. return 0;
  4971. mode = &crtc->state->adjusted_mode;
  4972. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4973. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4974. plane_state = drm_atomic_get_existing_plane_state(
  4975. crtc_state->state, plane);
  4976. if (!plane_state)
  4977. continue;
  4978. pstate = to_sde_plane_state(plane_state);
  4979. layout_split = crtc_width >> 1;
  4980. if (plane_state->crtc_x >= layout_split) {
  4981. plane_state->crtc_x -= layout_split;
  4982. pstate->layout_offset = layout_split;
  4983. pstate->layout = SDE_LAYOUT_RIGHT;
  4984. } else {
  4985. pstate->layout_offset = -1;
  4986. pstate->layout = SDE_LAYOUT_LEFT;
  4987. }
  4988. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4989. DRMID(plane), plane_state->crtc_x,
  4990. pstate->layout);
  4991. /* check layout boundary */
  4992. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4993. plane_state->crtc_w, layout_split)) {
  4994. SDE_ERROR("invalid horizontal destination\n");
  4995. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4996. plane_state->crtc_x,
  4997. plane_state->crtc_w,
  4998. layout_split, pstate->layout);
  4999. return -E2BIG;
  5000. }
  5001. }
  5002. return 0;
  5003. }
  5004. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5005. struct drm_crtc_state *state)
  5006. {
  5007. struct drm_device *dev;
  5008. struct sde_crtc *sde_crtc;
  5009. struct plane_state *pstates = NULL;
  5010. struct sde_crtc_state *cstate;
  5011. struct drm_display_mode *mode;
  5012. int rc = 0;
  5013. struct sde_multirect_plane_states *multirect_plane = NULL;
  5014. struct drm_connector *conn;
  5015. struct drm_connector_list_iter conn_iter;
  5016. if (!crtc) {
  5017. SDE_ERROR("invalid crtc\n");
  5018. return -EINVAL;
  5019. }
  5020. dev = crtc->dev;
  5021. sde_crtc = to_sde_crtc(crtc);
  5022. cstate = to_sde_crtc_state(state);
  5023. if (!state->enable || !state->active) {
  5024. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5025. crtc->base.id, state->enable, state->active);
  5026. goto end;
  5027. }
  5028. pstates = kcalloc(SDE_PSTATES_MAX,
  5029. sizeof(struct plane_state), GFP_KERNEL);
  5030. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5031. sizeof(struct sde_multirect_plane_states),
  5032. GFP_KERNEL);
  5033. if (!pstates || !multirect_plane) {
  5034. rc = -ENOMEM;
  5035. goto end;
  5036. }
  5037. mode = &state->adjusted_mode;
  5038. SDE_DEBUG("%s: check", sde_crtc->name);
  5039. /* force a full mode set if active state changed */
  5040. if (state->active_changed)
  5041. state->mode_changed = true;
  5042. /* identify connectors attached to this crtc */
  5043. cstate->num_connectors = 0;
  5044. drm_connector_list_iter_begin(dev, &conn_iter);
  5045. drm_for_each_connector_iter(conn, &conn_iter)
  5046. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5047. && cstate->num_connectors < MAX_CONNECTORS) {
  5048. cstate->connectors[cstate->num_connectors++] = conn;
  5049. }
  5050. drm_connector_list_iter_end(&conn_iter);
  5051. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5052. if (rc) {
  5053. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5054. crtc->base.id, rc);
  5055. goto end;
  5056. }
  5057. rc = _sde_crtc_check_plane_layout(crtc, state);
  5058. if (rc) {
  5059. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5060. crtc->base.id, rc);
  5061. goto end;
  5062. }
  5063. _sde_crtc_setup_is_ppsplit(state);
  5064. _sde_crtc_setup_lm_bounds(crtc, state);
  5065. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5066. multirect_plane);
  5067. if (rc) {
  5068. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5069. goto end;
  5070. }
  5071. rc = sde_core_perf_crtc_check(crtc, state);
  5072. if (rc) {
  5073. SDE_ERROR("crtc%d failed performance check %d\n",
  5074. crtc->base.id, rc);
  5075. goto end;
  5076. }
  5077. rc = _sde_crtc_check_rois(crtc, state);
  5078. if (rc) {
  5079. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5080. goto end;
  5081. }
  5082. rc = sde_cp_crtc_check_properties(crtc, state);
  5083. if (rc) {
  5084. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5085. crtc->base.id, rc);
  5086. goto end;
  5087. }
  5088. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5089. if (rc) {
  5090. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5091. crtc->base.id, rc);
  5092. goto end;
  5093. }
  5094. end:
  5095. kfree(pstates);
  5096. kfree(multirect_plane);
  5097. return rc;
  5098. }
  5099. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5100. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5101. struct drm_atomic_state *atomic_state)
  5102. {
  5103. struct drm_crtc_state *state = NULL;
  5104. if (!crtc) {
  5105. SDE_ERROR("invalid crtc\n");
  5106. return -EINVAL;
  5107. }
  5108. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5109. return _sde_crtc_atomic_check(crtc, state);
  5110. }
  5111. #else
  5112. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5113. struct drm_crtc_state *state)
  5114. {
  5115. if (!crtc) {
  5116. SDE_ERROR("invalid crtc\n");
  5117. return -EINVAL;
  5118. }
  5119. return _sde_crtc_atomic_check(crtc, state);
  5120. }
  5121. #endif
  5122. /**
  5123. * sde_crtc_get_num_datapath - get the number of layermixers active
  5124. * on primary connector
  5125. * @crtc: Pointer to DRM crtc object
  5126. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5127. * @crtc_state: Pointer to DRM crtc state
  5128. */
  5129. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5130. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5131. {
  5132. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5133. struct drm_connector *conn, *primary_conn = NULL;
  5134. struct sde_connector_state *sde_conn_state = NULL;
  5135. struct drm_connector_list_iter conn_iter;
  5136. int num_lm = 0;
  5137. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5138. SDE_DEBUG("Invalid argument\n");
  5139. return 0;
  5140. }
  5141. /* return num_mixers used for primary when available in sde_crtc */
  5142. if (sde_crtc->num_mixers)
  5143. return sde_crtc->num_mixers;
  5144. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5145. drm_for_each_connector_iter(conn, &conn_iter) {
  5146. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5147. && conn != virtual_conn) {
  5148. sde_conn_state = to_sde_connector_state(conn->state);
  5149. primary_conn = conn;
  5150. break;
  5151. }
  5152. }
  5153. drm_connector_list_iter_end(&conn_iter);
  5154. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5155. if (sde_conn_state)
  5156. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5157. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5158. if (primary_conn && !num_lm) {
  5159. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5160. &crtc_state->adjusted_mode);
  5161. if (num_lm < 0) {
  5162. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5163. primary_conn->base.id, num_lm);
  5164. num_lm = 0;
  5165. }
  5166. }
  5167. return num_lm;
  5168. }
  5169. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5170. {
  5171. struct sde_crtc *sde_crtc;
  5172. int ret;
  5173. if (!crtc) {
  5174. SDE_ERROR("invalid crtc\n");
  5175. return -EINVAL;
  5176. }
  5177. sde_crtc = to_sde_crtc(crtc);
  5178. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5179. if (ret)
  5180. SDE_ERROR("%s vblank enable failed: %d\n",
  5181. sde_crtc->name, ret);
  5182. return 0;
  5183. }
  5184. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5185. {
  5186. struct drm_encoder *encoder;
  5187. struct sde_crtc *sde_crtc;
  5188. bool is_built_in;
  5189. u32 vblank_cnt;
  5190. if (!crtc)
  5191. return 0;
  5192. sde_crtc = to_sde_crtc(crtc);
  5193. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5194. if (sde_encoder_in_clone_mode(encoder))
  5195. continue;
  5196. is_built_in = sde_encoder_is_built_in_display(encoder);
  5197. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5198. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5199. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5200. return vblank_cnt;
  5201. }
  5202. return 0;
  5203. }
  5204. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5205. ktime_t *tvblank, bool in_vblank_irq)
  5206. {
  5207. struct drm_encoder *encoder;
  5208. struct sde_crtc *sde_crtc;
  5209. if (!crtc)
  5210. return false;
  5211. sde_crtc = to_sde_crtc(crtc);
  5212. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5213. if (sde_encoder_in_clone_mode(encoder))
  5214. continue;
  5215. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5216. }
  5217. return false;
  5218. }
  5219. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5220. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5221. {
  5222. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5223. catalog->mdp[0].has_dest_scaler);
  5224. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5225. catalog->ds_count);
  5226. if (catalog->ds[0].top) {
  5227. sde_kms_info_add_keyint(info,
  5228. "max_dest_scaler_input_width",
  5229. catalog->ds[0].top->maxinputwidth);
  5230. sde_kms_info_add_keyint(info,
  5231. "max_dest_scaler_output_width",
  5232. catalog->ds[0].top->maxoutputwidth);
  5233. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5234. catalog->ds[0].top->maxupscale);
  5235. }
  5236. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5237. msm_property_install_volatile_range(
  5238. &sde_crtc->property_info, "dest_scaler",
  5239. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5240. msm_property_install_blob(&sde_crtc->property_info,
  5241. "ds_lut_ed", 0,
  5242. CRTC_PROP_DEST_SCALER_LUT_ED);
  5243. msm_property_install_blob(&sde_crtc->property_info,
  5244. "ds_lut_cir", 0,
  5245. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5246. msm_property_install_blob(&sde_crtc->property_info,
  5247. "ds_lut_sep", 0,
  5248. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5249. } else if (catalog->ds[0].features
  5250. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5251. msm_property_install_volatile_range(
  5252. &sde_crtc->property_info, "dest_scaler",
  5253. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5254. }
  5255. }
  5256. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5257. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5258. struct sde_kms_info *info)
  5259. {
  5260. msm_property_install_range(&sde_crtc->property_info,
  5261. "core_clk", 0x0, 0, U64_MAX,
  5262. sde_kms->perf.max_core_clk_rate,
  5263. CRTC_PROP_CORE_CLK);
  5264. msm_property_install_range(&sde_crtc->property_info,
  5265. "core_ab", 0x0, 0, U64_MAX,
  5266. catalog->perf.max_bw_high * 1000ULL,
  5267. CRTC_PROP_CORE_AB);
  5268. msm_property_install_range(&sde_crtc->property_info,
  5269. "core_ib", 0x0, 0, U64_MAX,
  5270. catalog->perf.max_bw_high * 1000ULL,
  5271. CRTC_PROP_CORE_IB);
  5272. msm_property_install_range(&sde_crtc->property_info,
  5273. "llcc_ab", 0x0, 0, U64_MAX,
  5274. catalog->perf.max_bw_high * 1000ULL,
  5275. CRTC_PROP_LLCC_AB);
  5276. msm_property_install_range(&sde_crtc->property_info,
  5277. "llcc_ib", 0x0, 0, U64_MAX,
  5278. catalog->perf.max_bw_high * 1000ULL,
  5279. CRTC_PROP_LLCC_IB);
  5280. msm_property_install_range(&sde_crtc->property_info,
  5281. "dram_ab", 0x0, 0, U64_MAX,
  5282. catalog->perf.max_bw_high * 1000ULL,
  5283. CRTC_PROP_DRAM_AB);
  5284. msm_property_install_range(&sde_crtc->property_info,
  5285. "dram_ib", 0x0, 0, U64_MAX,
  5286. catalog->perf.max_bw_high * 1000ULL,
  5287. CRTC_PROP_DRAM_IB);
  5288. msm_property_install_range(&sde_crtc->property_info,
  5289. "rot_prefill_bw", 0, 0, U64_MAX,
  5290. catalog->perf.max_bw_high * 1000ULL,
  5291. CRTC_PROP_ROT_PREFILL_BW);
  5292. msm_property_install_range(&sde_crtc->property_info,
  5293. "rot_clk", 0, 0, U64_MAX,
  5294. sde_kms->perf.max_core_clk_rate,
  5295. CRTC_PROP_ROT_CLK);
  5296. if (catalog->perf.max_bw_low)
  5297. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5298. catalog->perf.max_bw_low * 1000LL);
  5299. if (catalog->perf.max_bw_high)
  5300. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5301. catalog->perf.max_bw_high * 1000LL);
  5302. if (catalog->perf.min_core_ib)
  5303. sde_kms_info_add_keyint(info, "min_core_ib",
  5304. catalog->perf.min_core_ib * 1000LL);
  5305. if (catalog->perf.min_llcc_ib)
  5306. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5307. catalog->perf.min_llcc_ib * 1000LL);
  5308. if (catalog->perf.min_dram_ib)
  5309. sde_kms_info_add_keyint(info, "min_dram_ib",
  5310. catalog->perf.min_dram_ib * 1000LL);
  5311. if (sde_kms->perf.max_core_clk_rate)
  5312. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5313. sde_kms->perf.max_core_clk_rate);
  5314. }
  5315. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5316. struct sde_mdss_cfg *catalog)
  5317. {
  5318. sde_kms_info_reset(info);
  5319. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5320. sde_kms_info_add_keyint(info, "max_linewidth",
  5321. catalog->max_mixer_width);
  5322. sde_kms_info_add_keyint(info, "max_blendstages",
  5323. catalog->max_mixer_blendstages);
  5324. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5325. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5326. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5327. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5328. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5329. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5330. if (catalog->ubwc_rev) {
  5331. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5332. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5333. catalog->macrotile_mode);
  5334. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5335. catalog->mdp[0].highest_bank_bit);
  5336. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5337. catalog->mdp[0].ubwc_swizzle);
  5338. }
  5339. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5340. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5341. else
  5342. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5343. if (sde_is_custom_client()) {
  5344. /* No support for SMART_DMA_V1 yet */
  5345. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5346. sde_kms_info_add_keystr(info,
  5347. "smart_dma_rev", "smart_dma_v2");
  5348. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5349. sde_kms_info_add_keystr(info,
  5350. "smart_dma_rev", "smart_dma_v2p5");
  5351. }
  5352. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5353. catalog->features));
  5354. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5355. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5356. catalog->features));
  5357. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5358. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5359. if (catalog->allowed_dsc_reservation_switch)
  5360. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5361. catalog->allowed_dsc_reservation_switch);
  5362. if (catalog->uidle_cfg.uidle_rev)
  5363. sde_kms_info_add_keyint(info, "has_uidle",
  5364. true);
  5365. sde_kms_info_add_keystr(info, "core_ib_ff",
  5366. catalog->perf.core_ib_ff);
  5367. sde_kms_info_add_keystr(info, "core_clk_ff",
  5368. catalog->perf.core_clk_ff);
  5369. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5370. catalog->perf.comp_ratio_rt);
  5371. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5372. catalog->perf.comp_ratio_nrt);
  5373. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5374. catalog->perf.dest_scale_prefill_lines);
  5375. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5376. catalog->perf.undersized_prefill_lines);
  5377. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5378. catalog->perf.macrotile_prefill_lines);
  5379. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5380. catalog->perf.yuv_nv12_prefill_lines);
  5381. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5382. catalog->perf.linear_prefill_lines);
  5383. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5384. catalog->perf.downscaling_prefill_lines);
  5385. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5386. catalog->perf.xtra_prefill_lines);
  5387. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5388. catalog->perf.amortizable_threshold);
  5389. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5390. catalog->perf.min_prefill_lines);
  5391. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5392. catalog->perf.num_mnoc_ports);
  5393. sde_kms_info_add_keyint(info, "axi_bus_width",
  5394. catalog->perf.axi_bus_width);
  5395. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5396. catalog->sui_supported_blendstage);
  5397. if (catalog->ubwc_bw_calc_rev)
  5398. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5399. }
  5400. /**
  5401. * sde_crtc_install_properties - install all drm properties for crtc
  5402. * @crtc: Pointer to drm crtc structure
  5403. */
  5404. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5405. struct sde_mdss_cfg *catalog)
  5406. {
  5407. struct sde_crtc *sde_crtc;
  5408. struct sde_kms_info *info;
  5409. struct sde_kms *sde_kms;
  5410. static const struct drm_prop_enum_list e_secure_level[] = {
  5411. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5412. {SDE_DRM_SEC_ONLY, "sec_only"},
  5413. };
  5414. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5415. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5416. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5417. };
  5418. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5419. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5420. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5421. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5422. };
  5423. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5424. {IDLE_PC_NONE, "idle_pc_none"},
  5425. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5426. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5427. };
  5428. static const struct drm_prop_enum_list e_cache_state[] = {
  5429. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5430. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5431. };
  5432. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5433. {VM_REQ_NONE, "vm_req_none"},
  5434. {VM_REQ_RELEASE, "vm_req_release"},
  5435. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5436. };
  5437. SDE_DEBUG("\n");
  5438. if (!crtc || !catalog) {
  5439. SDE_ERROR("invalid crtc or catalog\n");
  5440. return;
  5441. }
  5442. sde_crtc = to_sde_crtc(crtc);
  5443. sde_kms = _sde_crtc_get_kms(crtc);
  5444. if (!sde_kms) {
  5445. SDE_ERROR("invalid argument\n");
  5446. return;
  5447. }
  5448. info = vzalloc(sizeof(struct sde_kms_info));
  5449. if (!info) {
  5450. SDE_ERROR("failed to allocate info memory\n");
  5451. return;
  5452. }
  5453. sde_crtc_setup_capabilities_blob(info, catalog);
  5454. msm_property_install_range(&sde_crtc->property_info,
  5455. "input_fence_timeout", 0x0, 0,
  5456. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5457. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5458. msm_property_install_volatile_range(&sde_crtc->property_info,
  5459. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5460. msm_property_install_range(&sde_crtc->property_info,
  5461. "output_fence_offset", 0x0, 0, 1, 0,
  5462. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5463. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5464. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5465. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5466. msm_property_install_enum(&sde_crtc->property_info,
  5467. "vm_request_state", 0x0, 0, e_vm_req_state,
  5468. ARRAY_SIZE(e_vm_req_state), init_idx,
  5469. CRTC_PROP_VM_REQ_STATE);
  5470. }
  5471. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5472. msm_property_install_enum(&sde_crtc->property_info,
  5473. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5474. ARRAY_SIZE(e_idle_pc_state), 0,
  5475. CRTC_PROP_IDLE_PC_STATE);
  5476. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5477. msm_property_install_enum(&sde_crtc->property_info,
  5478. "capture_mode", 0, 0, e_dcwb_data_points,
  5479. ARRAY_SIZE(e_dcwb_data_points), 0,
  5480. CRTC_PROP_CAPTURE_OUTPUT);
  5481. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5482. msm_property_install_enum(&sde_crtc->property_info,
  5483. "capture_mode", 0, 0, e_cwb_data_points,
  5484. ARRAY_SIZE(e_cwb_data_points), 0,
  5485. CRTC_PROP_CAPTURE_OUTPUT);
  5486. msm_property_install_volatile_range(&sde_crtc->property_info,
  5487. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5488. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5489. 0x0, 0, e_secure_level,
  5490. ARRAY_SIZE(e_secure_level), 0,
  5491. CRTC_PROP_SECURITY_LEVEL);
  5492. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5493. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5494. 0x0, 0, e_cache_state,
  5495. ARRAY_SIZE(e_cache_state), 0,
  5496. CRTC_PROP_CACHE_STATE);
  5497. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5498. msm_property_install_volatile_range(&sde_crtc->property_info,
  5499. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5500. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5501. SDE_MAX_DIM_LAYERS);
  5502. }
  5503. if (catalog->mdp[0].has_dest_scaler)
  5504. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5505. info);
  5506. if (catalog->dspp_count) {
  5507. sde_kms_info_add_keyint(info, "dspp_count",
  5508. catalog->dspp_count);
  5509. if (catalog->rc_count) {
  5510. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5511. sde_kms_info_add_keyint(info, "rc_mem_size",
  5512. catalog->dspp[0].sblk->rc.mem_total_size);
  5513. }
  5514. if (catalog->demura_count)
  5515. sde_kms_info_add_keyint(info, "demura_count",
  5516. catalog->demura_count);
  5517. }
  5518. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5519. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5520. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5521. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5522. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5523. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5524. info->data, SDE_KMS_INFO_DATALEN(info),
  5525. CRTC_PROP_INFO);
  5526. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5527. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5528. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5529. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5530. vfree(info);
  5531. }
  5532. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5533. {
  5534. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5535. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5536. return false;
  5537. return true;
  5538. }
  5539. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5540. const struct drm_crtc_state *state, uint64_t *val)
  5541. {
  5542. struct sde_crtc *sde_crtc;
  5543. struct sde_crtc_state *cstate;
  5544. uint32_t offset;
  5545. bool is_vid = false;
  5546. bool is_wb = false;
  5547. struct drm_encoder *encoder;
  5548. struct sde_hw_ctl *hw_ctl = NULL;
  5549. static u32 count;
  5550. sde_crtc = to_sde_crtc(crtc);
  5551. cstate = to_sde_crtc_state(state);
  5552. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5553. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5554. is_vid = true;
  5555. else if (_is_crtc_intf_mode_wb(crtc))
  5556. is_wb = true;
  5557. if (is_vid || is_wb)
  5558. break;
  5559. }
  5560. /*
  5561. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5562. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5563. * won't use hw-fences for this output-fence.
  5564. */
  5565. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5566. (count++ % sde_crtc->hwfence_out_fences_skip))
  5567. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5568. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5569. /*
  5570. * Increment trigger offset for vidoe mode alone as its release fence
  5571. * can be triggered only after the next frame-update. For cmd mode &
  5572. * virtual displays the release fence for the current frame can be
  5573. * triggered right after PP_DONE/WB_DONE interrupt
  5574. */
  5575. if (is_vid)
  5576. offset++;
  5577. /*
  5578. * Hwcomposer now queries the fences using the commit list in atomic
  5579. * commit ioctl. The offset should be set to next timeline
  5580. * which will be incremented during the prepare commit phase
  5581. */
  5582. offset++;
  5583. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5584. }
  5585. /**
  5586. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5587. * @crtc: Pointer to drm crtc structure
  5588. * @state: Pointer to drm crtc state structure
  5589. * @property: Pointer to targeted drm property
  5590. * @val: Updated property value
  5591. * @Returns: Zero on success
  5592. */
  5593. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5594. struct drm_crtc_state *state,
  5595. struct drm_property *property,
  5596. uint64_t val)
  5597. {
  5598. struct sde_crtc *sde_crtc;
  5599. struct sde_crtc_state *cstate;
  5600. int idx, ret;
  5601. uint64_t fence_user_fd;
  5602. uint64_t __user prev_user_fd;
  5603. if (!crtc || !state || !property) {
  5604. SDE_ERROR("invalid argument(s)\n");
  5605. return -EINVAL;
  5606. }
  5607. sde_crtc = to_sde_crtc(crtc);
  5608. cstate = to_sde_crtc_state(state);
  5609. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5610. /* check with cp property system first */
  5611. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5612. if (ret != -ENOENT)
  5613. goto exit;
  5614. /* if not handled by cp, check msm_property system */
  5615. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5616. &cstate->property_state, property, val);
  5617. if (ret)
  5618. goto exit;
  5619. idx = msm_property_index(&sde_crtc->property_info, property);
  5620. switch (idx) {
  5621. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5622. _sde_crtc_set_input_fence_timeout(cstate);
  5623. break;
  5624. case CRTC_PROP_DIM_LAYER_V1:
  5625. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5626. (void __user *)(uintptr_t)val);
  5627. break;
  5628. case CRTC_PROP_ROI_V1:
  5629. ret = _sde_crtc_set_roi_v1(state,
  5630. (void __user *)(uintptr_t)val);
  5631. break;
  5632. case CRTC_PROP_DEST_SCALER:
  5633. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5634. (void __user *)(uintptr_t)val);
  5635. break;
  5636. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5637. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5638. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5639. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5640. break;
  5641. case CRTC_PROP_CORE_CLK:
  5642. case CRTC_PROP_CORE_AB:
  5643. case CRTC_PROP_CORE_IB:
  5644. cstate->bw_control = true;
  5645. break;
  5646. case CRTC_PROP_LLCC_AB:
  5647. case CRTC_PROP_LLCC_IB:
  5648. case CRTC_PROP_DRAM_AB:
  5649. case CRTC_PROP_DRAM_IB:
  5650. cstate->bw_control = true;
  5651. cstate->bw_split_vote = true;
  5652. break;
  5653. case CRTC_PROP_OUTPUT_FENCE:
  5654. if (!val)
  5655. goto exit;
  5656. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5657. sizeof(uint64_t));
  5658. if (ret) {
  5659. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5660. ret = -EFAULT;
  5661. goto exit;
  5662. }
  5663. /*
  5664. * client is expected to reset the property to -1 before
  5665. * requesting for the release fence
  5666. */
  5667. if (prev_user_fd == -1) {
  5668. ret = _sde_crtc_get_output_fence(crtc, state,
  5669. &fence_user_fd);
  5670. if (ret) {
  5671. SDE_ERROR("fence create failed rc:%d\n", ret);
  5672. goto exit;
  5673. }
  5674. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5675. &fence_user_fd, sizeof(uint64_t));
  5676. if (ret) {
  5677. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5678. put_unused_fd(fence_user_fd);
  5679. ret = -EFAULT;
  5680. goto exit;
  5681. }
  5682. }
  5683. break;
  5684. case CRTC_PROP_NOISE_LAYER_V1:
  5685. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5686. (void __user *)(uintptr_t)val);
  5687. break;
  5688. case CRTC_PROP_FRAME_DATA_BUF:
  5689. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5690. break;
  5691. default:
  5692. /* nothing to do */
  5693. break;
  5694. }
  5695. exit:
  5696. if (ret) {
  5697. if (ret != -EPERM)
  5698. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5699. crtc->name, DRMID(property),
  5700. property->name, ret);
  5701. else
  5702. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5703. crtc->name, DRMID(property),
  5704. property->name, ret);
  5705. } else {
  5706. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5707. property->base.id, val);
  5708. }
  5709. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5710. return ret;
  5711. }
  5712. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5713. {
  5714. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5715. struct drm_encoder *encoder;
  5716. u32 min_transfer_time = 0, updated_fps = 0;
  5717. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5718. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5719. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5720. }
  5721. if (min_transfer_time) {
  5722. /* get fps by doing 1000 ms / transfer_time */
  5723. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5724. /* get line time by doing 1000ns / (fps * vactive) */
  5725. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5726. updated_fps * crtc->mode.vdisplay);
  5727. } else {
  5728. /* get line time by doing 1000ns / (fps * vtotal) */
  5729. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5730. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5731. }
  5732. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5733. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5734. }
  5735. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5736. {
  5737. struct drm_plane *plane;
  5738. struct drm_plane_state *state;
  5739. struct sde_plane_state *pstate;
  5740. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5741. state = plane->state;
  5742. if (!state)
  5743. continue;
  5744. pstate = to_sde_plane_state(state);
  5745. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5746. }
  5747. sde_crtc_update_line_time(crtc);
  5748. }
  5749. /**
  5750. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5751. * @crtc: Pointer to drm crtc structure
  5752. * @state: Pointer to drm crtc state structure
  5753. * @property: Pointer to targeted drm property
  5754. * @val: Pointer to variable for receiving property value
  5755. * @Returns: Zero on success
  5756. */
  5757. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5758. const struct drm_crtc_state *state,
  5759. struct drm_property *property,
  5760. uint64_t *val)
  5761. {
  5762. struct sde_crtc *sde_crtc;
  5763. struct sde_crtc_state *cstate;
  5764. int ret = -EINVAL, i;
  5765. if (!crtc || !state) {
  5766. SDE_ERROR("invalid argument(s)\n");
  5767. goto end;
  5768. }
  5769. sde_crtc = to_sde_crtc(crtc);
  5770. cstate = to_sde_crtc_state(state);
  5771. i = msm_property_index(&sde_crtc->property_info, property);
  5772. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5773. *val = ~0;
  5774. ret = 0;
  5775. } else {
  5776. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5777. &cstate->property_state, property, val);
  5778. if (ret)
  5779. ret = sde_cp_crtc_get_property(crtc, property, val);
  5780. }
  5781. if (ret)
  5782. DRM_ERROR("get property failed\n");
  5783. end:
  5784. return ret;
  5785. }
  5786. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5787. struct drm_crtc_state *crtc_state)
  5788. {
  5789. struct sde_crtc *sde_crtc;
  5790. struct sde_crtc_state *cstate;
  5791. struct drm_property *drm_prop;
  5792. enum msm_mdp_crtc_property prop_idx;
  5793. if (!crtc || !crtc_state) {
  5794. SDE_ERROR("invalid params\n");
  5795. return -EINVAL;
  5796. }
  5797. sde_crtc = to_sde_crtc(crtc);
  5798. cstate = to_sde_crtc_state(crtc_state);
  5799. sde_cp_crtc_clear(crtc);
  5800. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5801. uint64_t val = cstate->property_values[prop_idx].value;
  5802. uint64_t def;
  5803. int ret;
  5804. drm_prop = msm_property_index_to_drm_property(
  5805. &sde_crtc->property_info, prop_idx);
  5806. if (!drm_prop) {
  5807. /* not all props will be installed, based on caps */
  5808. SDE_DEBUG("%s: invalid property index %d\n",
  5809. sde_crtc->name, prop_idx);
  5810. continue;
  5811. }
  5812. def = msm_property_get_default(&sde_crtc->property_info,
  5813. prop_idx);
  5814. if (val == def)
  5815. continue;
  5816. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5817. sde_crtc->name, drm_prop->name, prop_idx, val,
  5818. def);
  5819. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5820. def);
  5821. if (ret) {
  5822. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5823. sde_crtc->name, prop_idx, ret);
  5824. continue;
  5825. }
  5826. }
  5827. /* disable clk and bw control until clk & bw properties are set */
  5828. cstate->bw_control = false;
  5829. cstate->bw_split_vote = false;
  5830. return 0;
  5831. }
  5832. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5833. {
  5834. struct sde_crtc *sde_crtc;
  5835. struct sde_crtc_mixer *m;
  5836. int i;
  5837. if (!crtc) {
  5838. SDE_ERROR("invalid argument\n");
  5839. return;
  5840. }
  5841. sde_crtc = to_sde_crtc(crtc);
  5842. sde_crtc->misr_enable_sui = enable;
  5843. sde_crtc->misr_frame_count = frame_count;
  5844. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5845. m = &sde_crtc->mixers[i];
  5846. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5847. continue;
  5848. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5849. }
  5850. }
  5851. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5852. struct sde_crtc_misr_info *crtc_misr_info)
  5853. {
  5854. struct sde_crtc *sde_crtc;
  5855. struct sde_kms *sde_kms;
  5856. if (!crtc_misr_info) {
  5857. SDE_ERROR("invalid misr info\n");
  5858. return;
  5859. }
  5860. crtc_misr_info->misr_enable = false;
  5861. crtc_misr_info->misr_frame_count = 0;
  5862. if (!crtc) {
  5863. SDE_ERROR("invalid crtc\n");
  5864. return;
  5865. }
  5866. sde_kms = _sde_crtc_get_kms(crtc);
  5867. if (!sde_kms) {
  5868. SDE_ERROR("invalid sde_kms\n");
  5869. return;
  5870. }
  5871. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5872. return;
  5873. sde_crtc = to_sde_crtc(crtc);
  5874. crtc_misr_info->misr_enable =
  5875. sde_crtc->misr_enable_debugfs ? true : false;
  5876. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5877. }
  5878. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5879. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5880. {
  5881. struct sde_crtc *sde_crtc;
  5882. struct sde_plane_state *pstate = NULL;
  5883. struct sde_crtc_mixer *m;
  5884. struct drm_crtc *crtc;
  5885. struct drm_plane *plane;
  5886. struct drm_display_mode *mode;
  5887. struct drm_framebuffer *fb;
  5888. struct drm_plane_state *state;
  5889. struct sde_crtc_state *cstate;
  5890. int i, mixer_width, mixer_height;
  5891. if (!s || !s->private)
  5892. return -EINVAL;
  5893. sde_crtc = s->private;
  5894. crtc = &sde_crtc->base;
  5895. cstate = to_sde_crtc_state(crtc->state);
  5896. mutex_lock(&sde_crtc->crtc_lock);
  5897. mode = &crtc->state->adjusted_mode;
  5898. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5899. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5900. mixer_width * sde_crtc->num_mixers, mixer_height);
  5901. seq_puts(s, "\n");
  5902. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5903. m = &sde_crtc->mixers[i];
  5904. if (!m->hw_lm)
  5905. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5906. else if (!m->hw_ctl)
  5907. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5908. else
  5909. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5910. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5911. mixer_width, mixer_height);
  5912. }
  5913. seq_puts(s, "\n");
  5914. for (i = 0; i < cstate->num_dim_layers; i++) {
  5915. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5916. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5917. i, dim_layer->stage, dim_layer->flags);
  5918. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5919. dim_layer->rect.x, dim_layer->rect.y,
  5920. dim_layer->rect.w, dim_layer->rect.h);
  5921. seq_printf(s,
  5922. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5923. dim_layer->color_fill.color_0,
  5924. dim_layer->color_fill.color_1,
  5925. dim_layer->color_fill.color_2,
  5926. dim_layer->color_fill.color_3);
  5927. seq_puts(s, "\n");
  5928. }
  5929. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5930. pstate = to_sde_plane_state(plane->state);
  5931. state = plane->state;
  5932. if (!pstate || !state)
  5933. continue;
  5934. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5935. plane->base.id, pstate->stage, pstate->rotation);
  5936. if (plane->state->fb) {
  5937. fb = plane->state->fb;
  5938. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5939. fb->base.id, (char *) &fb->format->format,
  5940. fb->width, fb->height);
  5941. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5942. seq_printf(s, "cpp[%d]:%u ",
  5943. i, fb->format->cpp[i]);
  5944. seq_puts(s, "\n\t");
  5945. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5946. seq_puts(s, "\n");
  5947. seq_puts(s, "\t");
  5948. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5949. seq_printf(s, "pitches[%d]:%8u ", i,
  5950. fb->pitches[i]);
  5951. seq_puts(s, "\n");
  5952. seq_puts(s, "\t");
  5953. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5954. seq_printf(s, "offsets[%d]:%8u ", i,
  5955. fb->offsets[i]);
  5956. seq_puts(s, "\n");
  5957. }
  5958. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5959. state->src_x >> 16, state->src_y >> 16,
  5960. state->src_w >> 16, state->src_h >> 16);
  5961. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5962. state->crtc_x, state->crtc_y, state->crtc_w,
  5963. state->crtc_h);
  5964. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5965. pstate->multirect_mode, pstate->multirect_index);
  5966. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5967. pstate->excl_rect.x, pstate->excl_rect.y,
  5968. pstate->excl_rect.w, pstate->excl_rect.h);
  5969. seq_puts(s, "\n");
  5970. }
  5971. if (sde_crtc->vblank_cb_count) {
  5972. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5973. u32 diff_ms = ktime_to_ms(diff);
  5974. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5975. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5976. seq_printf(s,
  5977. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5978. fps, sde_crtc->vblank_cb_count,
  5979. ktime_to_ms(diff), sde_crtc->play_count);
  5980. /* reset time & count for next measurement */
  5981. sde_crtc->vblank_cb_count = 0;
  5982. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5983. }
  5984. mutex_unlock(&sde_crtc->crtc_lock);
  5985. return 0;
  5986. }
  5987. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5988. {
  5989. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5990. }
  5991. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  5992. const char __user *user_buf, size_t count, loff_t *ppos)
  5993. {
  5994. struct sde_crtc *sde_crtc;
  5995. u32 bit, enable;
  5996. char buf[10];
  5997. if (!file || !file->private_data)
  5998. return -EINVAL;
  5999. if (count >= sizeof(buf))
  6000. return -EINVAL;
  6001. if (copy_from_user(buf, user_buf, count)) {
  6002. SDE_ERROR("buffer copy failed\n");
  6003. return -EINVAL;
  6004. }
  6005. buf[count] = 0; /* end of string */
  6006. sde_crtc = file->private_data;
  6007. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6008. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6009. return -EINVAL;
  6010. }
  6011. if (enable)
  6012. set_bit(bit, sde_crtc->hwfence_features_mask);
  6013. else
  6014. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6015. return count;
  6016. }
  6017. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6018. char __user *user_buff, size_t count, loff_t *ppos)
  6019. {
  6020. struct sde_crtc *sde_crtc;
  6021. ssize_t len = 0;
  6022. char buf[256] = {'\0'};
  6023. int i;
  6024. if (*ppos)
  6025. return 0;
  6026. if (!file || !file->private_data)
  6027. return -EINVAL;
  6028. sde_crtc = file->private_data;
  6029. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6030. len += scnprintf(buf + len, 256 - len,
  6031. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6032. }
  6033. if (count <= len)
  6034. return 0;
  6035. if (copy_to_user(user_buff, buf, len))
  6036. return -EFAULT;
  6037. *ppos += len; /* increase offset */
  6038. return len;
  6039. }
  6040. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6041. const char __user *user_buf, size_t count, loff_t *ppos)
  6042. {
  6043. struct drm_crtc *crtc;
  6044. struct sde_crtc *sde_crtc;
  6045. char buf[MISR_BUFF_SIZE + 1];
  6046. u32 frame_count, enable;
  6047. size_t buff_copy;
  6048. struct sde_kms *sde_kms;
  6049. if (!file || !file->private_data)
  6050. return -EINVAL;
  6051. sde_crtc = file->private_data;
  6052. crtc = &sde_crtc->base;
  6053. sde_kms = _sde_crtc_get_kms(crtc);
  6054. if (!sde_kms) {
  6055. SDE_ERROR("invalid sde_kms\n");
  6056. return -EINVAL;
  6057. }
  6058. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6059. if (copy_from_user(buf, user_buf, buff_copy)) {
  6060. SDE_ERROR("buffer copy failed\n");
  6061. return -EINVAL;
  6062. }
  6063. buf[buff_copy] = 0; /* end of string */
  6064. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6065. return -EINVAL;
  6066. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6067. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6068. DRMID(crtc));
  6069. return -EINVAL;
  6070. }
  6071. sde_crtc->misr_enable_debugfs = enable;
  6072. sde_crtc->misr_frame_count = frame_count;
  6073. sde_crtc->misr_reconfigure = true;
  6074. return count;
  6075. }
  6076. static ssize_t _sde_crtc_misr_read(struct file *file,
  6077. char __user *user_buff, size_t count, loff_t *ppos)
  6078. {
  6079. struct drm_crtc *crtc;
  6080. struct sde_crtc *sde_crtc;
  6081. struct sde_kms *sde_kms;
  6082. struct sde_crtc_mixer *m;
  6083. int i = 0, rc;
  6084. ssize_t len = 0;
  6085. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6086. if (*ppos)
  6087. return 0;
  6088. if (!file || !file->private_data)
  6089. return -EINVAL;
  6090. sde_crtc = file->private_data;
  6091. crtc = &sde_crtc->base;
  6092. sde_kms = _sde_crtc_get_kms(crtc);
  6093. if (!sde_kms)
  6094. return -EINVAL;
  6095. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6096. if (rc < 0) {
  6097. SDE_ERROR("failed to enable power resource %d\n", rc);
  6098. return rc;
  6099. }
  6100. sde_vm_lock(sde_kms);
  6101. if (!sde_vm_owns_hw(sde_kms)) {
  6102. SDE_DEBUG("op not supported due to HW unavailability\n");
  6103. rc = -EOPNOTSUPP;
  6104. goto end;
  6105. }
  6106. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6107. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6108. rc = -EOPNOTSUPP;
  6109. goto end;
  6110. }
  6111. if (!sde_crtc->misr_enable_debugfs) {
  6112. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6113. "disabled\n");
  6114. goto buff_check;
  6115. }
  6116. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6117. u32 misr_value = 0;
  6118. m = &sde_crtc->mixers[i];
  6119. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6120. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6121. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6122. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6123. }
  6124. continue;
  6125. }
  6126. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6127. if (rc) {
  6128. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6129. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6130. continue;
  6131. } else {
  6132. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6133. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6134. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6135. }
  6136. }
  6137. buff_check:
  6138. if (count <= len) {
  6139. len = 0;
  6140. goto end;
  6141. }
  6142. if (copy_to_user(user_buff, buf, len)) {
  6143. len = -EFAULT;
  6144. goto end;
  6145. }
  6146. *ppos += len; /* increase offset */
  6147. end:
  6148. sde_vm_unlock(sde_kms);
  6149. pm_runtime_put_sync(crtc->dev->dev);
  6150. return len;
  6151. }
  6152. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6153. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6154. { \
  6155. return single_open(file, __prefix ## _show, inode->i_private); \
  6156. } \
  6157. static const struct file_operations __prefix ## _fops = { \
  6158. .owner = THIS_MODULE, \
  6159. .open = __prefix ## _open, \
  6160. .release = single_release, \
  6161. .read = seq_read, \
  6162. .llseek = seq_lseek, \
  6163. }
  6164. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6165. {
  6166. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6167. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6168. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6169. int i;
  6170. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6171. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6172. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6173. crtc->state));
  6174. seq_printf(s, "core_clk_rate: %llu\n",
  6175. sde_crtc->cur_perf.core_clk_rate);
  6176. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6177. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6178. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6179. sde_power_handle_get_dbus_name(i),
  6180. sde_crtc->cur_perf.bw_ctl[i]);
  6181. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6182. sde_power_handle_get_dbus_name(i),
  6183. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6184. }
  6185. return 0;
  6186. }
  6187. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6188. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6189. {
  6190. struct drm_crtc *crtc;
  6191. struct drm_plane *plane;
  6192. struct drm_connector *conn;
  6193. struct drm_mode_object *drm_obj;
  6194. struct sde_crtc *sde_crtc;
  6195. struct sde_crtc_state *cstate;
  6196. struct sde_fence_context *ctx;
  6197. struct drm_connector_list_iter conn_iter;
  6198. struct drm_device *dev;
  6199. if (!s || !s->private)
  6200. return -EINVAL;
  6201. sde_crtc = s->private;
  6202. crtc = &sde_crtc->base;
  6203. dev = crtc->dev;
  6204. cstate = to_sde_crtc_state(crtc->state);
  6205. if (!sde_crtc->kickoff_in_progress)
  6206. goto skip_input_fence;
  6207. /* Dump input fence info */
  6208. seq_puts(s, "===Input fence===\n");
  6209. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6210. struct sde_plane_state *pstate;
  6211. struct dma_fence *fence;
  6212. pstate = to_sde_plane_state(plane->state);
  6213. if (!pstate)
  6214. continue;
  6215. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6216. pstate->stage);
  6217. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6218. if (pstate->input_fence) {
  6219. rcu_read_lock();
  6220. fence = dma_fence_get_rcu(pstate->input_fence);
  6221. rcu_read_unlock();
  6222. if (fence) {
  6223. sde_fence_list_dump(fence, &s);
  6224. dma_fence_put(fence);
  6225. }
  6226. }
  6227. }
  6228. skip_input_fence:
  6229. /* Dump release fence info */
  6230. seq_puts(s, "\n");
  6231. seq_puts(s, "===Release fence===\n");
  6232. ctx = sde_crtc->output_fence;
  6233. drm_obj = &crtc->base;
  6234. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6235. seq_puts(s, "\n");
  6236. /* Dump retire fence info */
  6237. seq_puts(s, "===Retire fence===\n");
  6238. drm_connector_list_iter_begin(dev, &conn_iter);
  6239. drm_for_each_connector_iter(conn, &conn_iter)
  6240. if (conn->state && conn->state->crtc == crtc &&
  6241. cstate->num_connectors < MAX_CONNECTORS) {
  6242. struct sde_connector *c_conn;
  6243. c_conn = to_sde_connector(conn);
  6244. ctx = c_conn->retire_fence;
  6245. drm_obj = &conn->base;
  6246. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6247. }
  6248. drm_connector_list_iter_end(&conn_iter);
  6249. seq_puts(s, "\n");
  6250. return 0;
  6251. }
  6252. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6253. {
  6254. return single_open(file, _sde_debugfs_fence_status_show,
  6255. inode->i_private);
  6256. }
  6257. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6258. {
  6259. struct sde_crtc *sde_crtc;
  6260. struct sde_kms *sde_kms;
  6261. static const struct file_operations debugfs_status_fops = {
  6262. .open = _sde_debugfs_status_open,
  6263. .read = seq_read,
  6264. .llseek = seq_lseek,
  6265. .release = single_release,
  6266. };
  6267. static const struct file_operations debugfs_misr_fops = {
  6268. .open = simple_open,
  6269. .read = _sde_crtc_misr_read,
  6270. .write = _sde_crtc_misr_setup,
  6271. };
  6272. static const struct file_operations debugfs_fps_fops = {
  6273. .open = _sde_debugfs_fps_status,
  6274. .read = seq_read,
  6275. };
  6276. static const struct file_operations debugfs_fence_fops = {
  6277. .open = _sde_debugfs_fence_status,
  6278. .read = seq_read,
  6279. };
  6280. static const struct file_operations debugfs_hw_fence_features_fops = {
  6281. .open = simple_open,
  6282. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6283. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6284. };
  6285. if (!crtc)
  6286. return -EINVAL;
  6287. sde_crtc = to_sde_crtc(crtc);
  6288. sde_kms = _sde_crtc_get_kms(crtc);
  6289. if (!sde_kms)
  6290. return -EINVAL;
  6291. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6292. crtc->dev->primary->debugfs_root);
  6293. if (!sde_crtc->debugfs_root)
  6294. return -ENOMEM;
  6295. /* don't error check these */
  6296. debugfs_create_file("status", 0400,
  6297. sde_crtc->debugfs_root,
  6298. sde_crtc, &debugfs_status_fops);
  6299. debugfs_create_file("state", 0400,
  6300. sde_crtc->debugfs_root,
  6301. &sde_crtc->base,
  6302. &sde_crtc_debugfs_state_fops);
  6303. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6304. sde_crtc, &debugfs_misr_fops);
  6305. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6306. sde_crtc, &debugfs_fps_fops);
  6307. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6308. sde_crtc, &debugfs_fence_fops);
  6309. if (sde_kms->catalog->hw_fence_rev) {
  6310. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6311. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6312. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6313. &sde_crtc->hwfence_out_fences_skip);
  6314. }
  6315. return 0;
  6316. }
  6317. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6318. {
  6319. struct sde_crtc *sde_crtc;
  6320. if (!crtc)
  6321. return;
  6322. sde_crtc = to_sde_crtc(crtc);
  6323. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6324. }
  6325. #else
  6326. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6327. {
  6328. return 0;
  6329. }
  6330. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6331. {
  6332. }
  6333. #endif /* CONFIG_DEBUG_FS */
  6334. static void vblank_ctrl_worker(struct kthread_work *work)
  6335. {
  6336. struct vblank_work *cur_work = container_of(work,
  6337. struct vblank_work, work);
  6338. struct msm_drm_private *priv = cur_work->priv;
  6339. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6340. kfree(cur_work);
  6341. }
  6342. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6343. int crtc_id, bool enable)
  6344. {
  6345. struct vblank_work *cur_work;
  6346. struct drm_crtc *crtc;
  6347. struct kthread_worker *worker;
  6348. if (!priv || crtc_id >= priv->num_crtcs)
  6349. return -EINVAL;
  6350. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6351. if (!cur_work)
  6352. return -ENOMEM;
  6353. crtc = priv->crtcs[crtc_id];
  6354. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6355. cur_work->crtc_id = crtc_id;
  6356. cur_work->enable = enable;
  6357. cur_work->priv = priv;
  6358. worker = &priv->event_thread[crtc_id].worker;
  6359. kthread_queue_work(worker, &cur_work->work);
  6360. return 0;
  6361. }
  6362. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6363. {
  6364. struct drm_device *dev = crtc->dev;
  6365. unsigned int pipe = crtc->index;
  6366. struct msm_drm_private *priv = dev->dev_private;
  6367. struct msm_kms *kms = priv->kms;
  6368. if (!kms)
  6369. return -ENXIO;
  6370. DBG("dev=%pK, crtc=%u", dev, pipe);
  6371. return vblank_ctrl_queue_work(priv, pipe, true);
  6372. }
  6373. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6374. {
  6375. struct drm_device *dev = crtc->dev;
  6376. unsigned int pipe = crtc->index;
  6377. struct msm_drm_private *priv = dev->dev_private;
  6378. struct msm_kms *kms = priv->kms;
  6379. if (!kms)
  6380. return;
  6381. DBG("dev=%pK, crtc=%u", dev, pipe);
  6382. vblank_ctrl_queue_work(priv, pipe, false);
  6383. }
  6384. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6385. {
  6386. return _sde_crtc_init_debugfs(crtc);
  6387. }
  6388. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6389. {
  6390. _sde_crtc_destroy_debugfs(crtc);
  6391. }
  6392. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6393. .set_config = drm_atomic_helper_set_config,
  6394. .destroy = sde_crtc_destroy,
  6395. .enable_vblank = sde_crtc_enable_vblank,
  6396. .disable_vblank = sde_crtc_disable_vblank,
  6397. .page_flip = drm_atomic_helper_page_flip,
  6398. .atomic_set_property = sde_crtc_atomic_set_property,
  6399. .atomic_get_property = sde_crtc_atomic_get_property,
  6400. .reset = sde_crtc_reset,
  6401. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6402. .atomic_destroy_state = sde_crtc_destroy_state,
  6403. .late_register = sde_crtc_late_register,
  6404. .early_unregister = sde_crtc_early_unregister,
  6405. };
  6406. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6407. .set_config = drm_atomic_helper_set_config,
  6408. .destroy = sde_crtc_destroy,
  6409. .enable_vblank = sde_crtc_enable_vblank,
  6410. .disable_vblank = sde_crtc_disable_vblank,
  6411. .page_flip = drm_atomic_helper_page_flip,
  6412. .atomic_set_property = sde_crtc_atomic_set_property,
  6413. .atomic_get_property = sde_crtc_atomic_get_property,
  6414. .reset = sde_crtc_reset,
  6415. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6416. .atomic_destroy_state = sde_crtc_destroy_state,
  6417. .late_register = sde_crtc_late_register,
  6418. .early_unregister = sde_crtc_early_unregister,
  6419. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6420. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6421. };
  6422. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6423. .mode_fixup = sde_crtc_mode_fixup,
  6424. .disable = sde_crtc_disable,
  6425. .atomic_enable = sde_crtc_enable,
  6426. .atomic_check = sde_crtc_atomic_check,
  6427. .atomic_begin = sde_crtc_atomic_begin,
  6428. .atomic_flush = sde_crtc_atomic_flush,
  6429. };
  6430. static void _sde_crtc_event_cb(struct kthread_work *work)
  6431. {
  6432. struct sde_crtc_event *event;
  6433. struct sde_crtc *sde_crtc;
  6434. unsigned long irq_flags;
  6435. if (!work) {
  6436. SDE_ERROR("invalid work item\n");
  6437. return;
  6438. }
  6439. event = container_of(work, struct sde_crtc_event, kt_work);
  6440. /* set sde_crtc to NULL for static work structures */
  6441. sde_crtc = event->sde_crtc;
  6442. if (!sde_crtc)
  6443. return;
  6444. if (event->cb_func)
  6445. event->cb_func(&sde_crtc->base, event->usr);
  6446. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6447. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6448. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6449. }
  6450. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6451. void (*func)(struct drm_crtc *crtc, void *usr),
  6452. void *usr, bool color_processing_event)
  6453. {
  6454. unsigned long irq_flags;
  6455. struct sde_crtc *sde_crtc;
  6456. struct msm_drm_private *priv;
  6457. struct sde_crtc_event *event = NULL;
  6458. u32 crtc_id;
  6459. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6460. SDE_ERROR("invalid parameters\n");
  6461. return -EINVAL;
  6462. }
  6463. sde_crtc = to_sde_crtc(crtc);
  6464. priv = crtc->dev->dev_private;
  6465. crtc_id = drm_crtc_index(crtc);
  6466. /*
  6467. * Obtain an event struct from the private cache. This event
  6468. * queue may be called from ISR contexts, so use a private
  6469. * cache to avoid calling any memory allocation functions.
  6470. */
  6471. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6472. if (!list_empty(&sde_crtc->event_free_list)) {
  6473. event = list_first_entry(&sde_crtc->event_free_list,
  6474. struct sde_crtc_event, list);
  6475. list_del_init(&event->list);
  6476. }
  6477. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6478. if (!event)
  6479. return -ENOMEM;
  6480. /* populate event node */
  6481. event->sde_crtc = sde_crtc;
  6482. event->cb_func = func;
  6483. event->usr = usr;
  6484. /* queue new event request */
  6485. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6486. if (color_processing_event)
  6487. kthread_queue_work(&priv->pp_event_worker,
  6488. &event->kt_work);
  6489. else
  6490. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6491. &event->kt_work);
  6492. return 0;
  6493. }
  6494. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6495. {
  6496. int i, rc = 0;
  6497. if (!sde_crtc) {
  6498. SDE_ERROR("invalid crtc\n");
  6499. return -EINVAL;
  6500. }
  6501. spin_lock_init(&sde_crtc->event_lock);
  6502. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6503. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6504. list_add_tail(&sde_crtc->event_cache[i].list,
  6505. &sde_crtc->event_free_list);
  6506. return rc;
  6507. }
  6508. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6509. enum sde_sys_cache_state state,
  6510. bool is_vidmode)
  6511. {
  6512. struct drm_plane *plane;
  6513. struct sde_crtc *sde_crtc;
  6514. struct sde_kms *sde_kms;
  6515. if (!crtc || !crtc->dev)
  6516. return;
  6517. sde_kms = _sde_crtc_get_kms(crtc);
  6518. if (!sde_kms || !sde_kms->catalog) {
  6519. SDE_ERROR("invalid params\n");
  6520. return;
  6521. }
  6522. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6523. SDE_DEBUG("DISP syscache not supported\n");
  6524. return;
  6525. }
  6526. sde_crtc = to_sde_crtc(crtc);
  6527. if (sde_crtc->cache_state == state)
  6528. return;
  6529. switch (state) {
  6530. case CACHE_STATE_NORMAL:
  6531. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6532. && !is_vidmode)
  6533. return;
  6534. kthread_cancel_delayed_work_sync(
  6535. &sde_crtc->static_cache_read_work);
  6536. break;
  6537. case CACHE_STATE_FRAME_WRITE:
  6538. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6539. return;
  6540. break;
  6541. case CACHE_STATE_FRAME_READ:
  6542. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6543. return;
  6544. break;
  6545. case CACHE_STATE_DISABLED:
  6546. break;
  6547. default:
  6548. return;
  6549. }
  6550. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6551. if (state == CACHE_STATE_FRAME_WRITE)
  6552. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6553. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6554. } else {
  6555. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6556. }
  6557. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6558. sde_crtc->cache_state = state;
  6559. drm_atomic_crtc_for_each_plane(plane, crtc)
  6560. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6561. }
  6562. /*
  6563. * __sde_crtc_static_cache_read_work - transition to cache read
  6564. */
  6565. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6566. {
  6567. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6568. static_cache_read_work.work);
  6569. struct drm_crtc *crtc = &sde_crtc->base;
  6570. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6571. struct drm_encoder *enc, *drm_enc = NULL;
  6572. struct drm_plane *plane;
  6573. struct sde_encoder_kickoff_params params = { 0 };
  6574. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6575. return;
  6576. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6577. drm_enc = enc;
  6578. if (sde_encoder_in_clone_mode(drm_enc))
  6579. return;
  6580. }
  6581. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6582. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6583. !ctl);
  6584. return;
  6585. }
  6586. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6587. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6588. /* flush only the sys-cache enabled SSPPs */
  6589. if (ctl->ops.clear_pending_flush)
  6590. ctl->ops.clear_pending_flush(ctl);
  6591. drm_atomic_crtc_for_each_plane(plane, crtc)
  6592. sde_plane_ctl_flush(plane, ctl, true);
  6593. /* Enable clocks and IRQ and wait for VBLANK */
  6594. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6595. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6596. sde_encoder_kickoff(drm_enc, false);
  6597. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6598. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6599. }
  6600. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6601. {
  6602. struct drm_device *dev;
  6603. struct msm_drm_private *priv;
  6604. struct msm_drm_thread *disp_thread;
  6605. struct sde_crtc *sde_crtc;
  6606. struct sde_crtc_state *cstate;
  6607. u32 msecs_fps = 0;
  6608. if (!crtc)
  6609. return;
  6610. dev = crtc->dev;
  6611. sde_crtc = to_sde_crtc(crtc);
  6612. cstate = to_sde_crtc_state(crtc->state);
  6613. if (!dev || !dev->dev_private || !sde_crtc)
  6614. return;
  6615. priv = dev->dev_private;
  6616. disp_thread = &priv->disp_thread[crtc->index];
  6617. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6618. return;
  6619. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6620. /* Kickoff transition to read state after next vblank */
  6621. kthread_queue_delayed_work(&disp_thread->worker,
  6622. &sde_crtc->static_cache_read_work,
  6623. msecs_to_jiffies(msecs_fps));
  6624. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6625. }
  6626. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6627. {
  6628. struct sde_crtc *sde_crtc;
  6629. struct sde_crtc_state *cstate;
  6630. bool cache_status;
  6631. if (!crtc || !crtc->state)
  6632. return;
  6633. sde_crtc = to_sde_crtc(crtc);
  6634. cstate = to_sde_crtc_state(crtc->state);
  6635. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6636. SDE_EVT32(DRMID(crtc), cache_status);
  6637. }
  6638. /* initialize crtc */
  6639. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6640. {
  6641. struct drm_crtc *crtc = NULL;
  6642. struct sde_crtc *sde_crtc = NULL;
  6643. struct msm_drm_private *priv = NULL;
  6644. struct sde_kms *kms = NULL;
  6645. const struct drm_crtc_funcs *crtc_funcs;
  6646. int i, rc;
  6647. priv = dev->dev_private;
  6648. kms = to_sde_kms(priv->kms);
  6649. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6650. if (!sde_crtc)
  6651. return ERR_PTR(-ENOMEM);
  6652. crtc = &sde_crtc->base;
  6653. crtc->dev = dev;
  6654. mutex_init(&sde_crtc->crtc_lock);
  6655. spin_lock_init(&sde_crtc->spin_lock);
  6656. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6657. atomic_set(&sde_crtc->frame_pending, 0);
  6658. sde_crtc->enabled = false;
  6659. sde_crtc->kickoff_in_progress = false;
  6660. /* Below parameters are for fps calculation for sysfs node */
  6661. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6662. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6663. sizeof(ktime_t), GFP_KERNEL);
  6664. if (!sde_crtc->fps_info.time_buf)
  6665. SDE_ERROR("invalid buffer\n");
  6666. else
  6667. memset(sde_crtc->fps_info.time_buf, 0,
  6668. sizeof(*(sde_crtc->fps_info.time_buf)));
  6669. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6670. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6671. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6672. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6673. list_add(&sde_crtc->frame_events[i].list,
  6674. &sde_crtc->frame_event_list);
  6675. kthread_init_work(&sde_crtc->frame_events[i].work,
  6676. sde_crtc_frame_event_work);
  6677. }
  6678. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6679. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6680. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6681. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6682. if (kms->catalog->hw_fence_rev) {
  6683. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6684. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6685. }
  6686. /* save user friendly CRTC name for later */
  6687. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6688. /* initialize event handling */
  6689. rc = _sde_crtc_init_events(sde_crtc);
  6690. if (rc) {
  6691. drm_crtc_cleanup(crtc);
  6692. kfree(sde_crtc);
  6693. return ERR_PTR(rc);
  6694. }
  6695. /* initialize output fence support */
  6696. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6697. if (IS_ERR(sde_crtc->output_fence)) {
  6698. rc = PTR_ERR(sde_crtc->output_fence);
  6699. SDE_ERROR("failed to init fence, %d\n", rc);
  6700. drm_crtc_cleanup(crtc);
  6701. kfree(sde_crtc);
  6702. return ERR_PTR(rc);
  6703. }
  6704. /* create CRTC properties */
  6705. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6706. priv->crtc_property, sde_crtc->property_data,
  6707. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6708. sizeof(struct sde_crtc_state));
  6709. sde_crtc_install_properties(crtc, kms->catalog);
  6710. /* Install color processing properties */
  6711. sde_cp_crtc_init(crtc);
  6712. sde_cp_crtc_install_properties(crtc);
  6713. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6714. sde_crtc->cur_perf.llcc_active[i] = false;
  6715. sde_crtc->new_perf.llcc_active[i] = false;
  6716. }
  6717. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6718. __sde_crtc_static_cache_read_work);
  6719. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6720. sde_crtc->name,
  6721. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6722. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6723. return crtc;
  6724. }
  6725. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6726. {
  6727. struct sde_crtc *sde_crtc;
  6728. int rc = 0;
  6729. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6730. SDE_ERROR("invalid input param(s)\n");
  6731. rc = -EINVAL;
  6732. goto end;
  6733. }
  6734. sde_crtc = to_sde_crtc(crtc);
  6735. sde_crtc->sysfs_dev = device_create_with_groups(
  6736. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6737. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6738. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6739. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6740. PTR_ERR(sde_crtc->sysfs_dev));
  6741. if (!sde_crtc->sysfs_dev)
  6742. rc = -EINVAL;
  6743. else
  6744. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6745. goto end;
  6746. }
  6747. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6748. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6749. if (!sde_crtc->vsync_event_sf)
  6750. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6751. crtc->base.id);
  6752. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6753. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6754. if (!sde_crtc->retire_frame_event_sf)
  6755. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6756. crtc->base.id);
  6757. end:
  6758. return rc;
  6759. }
  6760. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6761. struct drm_crtc *crtc_drm, u32 event)
  6762. {
  6763. struct sde_crtc *crtc = NULL;
  6764. struct sde_crtc_irq_info *node;
  6765. unsigned long flags;
  6766. bool found = false;
  6767. int ret, i = 0;
  6768. bool add_event = false;
  6769. crtc = to_sde_crtc(crtc_drm);
  6770. spin_lock_irqsave(&crtc->spin_lock, flags);
  6771. list_for_each_entry(node, &crtc->user_event_list, list) {
  6772. if (node->event == event) {
  6773. found = true;
  6774. break;
  6775. }
  6776. }
  6777. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6778. /* event already enabled */
  6779. if (found)
  6780. return 0;
  6781. node = NULL;
  6782. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6783. if (custom_events[i].event == event &&
  6784. custom_events[i].func) {
  6785. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6786. if (!node)
  6787. return -ENOMEM;
  6788. INIT_LIST_HEAD(&node->list);
  6789. INIT_LIST_HEAD(&node->irq.list);
  6790. node->func = custom_events[i].func;
  6791. node->event = event;
  6792. node->state = IRQ_NOINIT;
  6793. spin_lock_init(&node->state_lock);
  6794. break;
  6795. }
  6796. }
  6797. if (!node) {
  6798. SDE_ERROR("unsupported event %x\n", event);
  6799. return -EINVAL;
  6800. }
  6801. ret = 0;
  6802. if (crtc_drm->enabled) {
  6803. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6804. if (ret < 0) {
  6805. SDE_ERROR("failed to enable power resource %d\n", ret);
  6806. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6807. kfree(node);
  6808. return ret;
  6809. }
  6810. INIT_LIST_HEAD(&node->irq.list);
  6811. mutex_lock(&crtc->crtc_lock);
  6812. ret = node->func(crtc_drm, true, &node->irq);
  6813. if (!ret) {
  6814. spin_lock_irqsave(&crtc->spin_lock, flags);
  6815. list_add_tail(&node->list, &crtc->user_event_list);
  6816. add_event = true;
  6817. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6818. }
  6819. mutex_unlock(&crtc->crtc_lock);
  6820. pm_runtime_put_sync(crtc_drm->dev->dev);
  6821. }
  6822. if (add_event)
  6823. return 0;
  6824. if (!ret) {
  6825. spin_lock_irqsave(&crtc->spin_lock, flags);
  6826. list_add_tail(&node->list, &crtc->user_event_list);
  6827. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6828. } else {
  6829. kfree(node);
  6830. }
  6831. return ret;
  6832. }
  6833. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6834. struct drm_crtc *crtc_drm, u32 event)
  6835. {
  6836. struct sde_crtc *crtc = NULL;
  6837. struct sde_crtc_irq_info *node = NULL;
  6838. unsigned long flags;
  6839. bool found = false;
  6840. int ret;
  6841. crtc = to_sde_crtc(crtc_drm);
  6842. spin_lock_irqsave(&crtc->spin_lock, flags);
  6843. list_for_each_entry(node, &crtc->user_event_list, list) {
  6844. if (node->event == event) {
  6845. list_del_init(&node->list);
  6846. found = true;
  6847. break;
  6848. }
  6849. }
  6850. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6851. /* event already disabled */
  6852. if (!found)
  6853. return 0;
  6854. /**
  6855. * crtc is disabled interrupts are cleared remove from the list,
  6856. * no need to disable/de-register.
  6857. */
  6858. if (!crtc_drm->enabled) {
  6859. kfree(node);
  6860. return 0;
  6861. }
  6862. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6863. if (ret < 0) {
  6864. SDE_ERROR("failed to enable power resource %d\n", ret);
  6865. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6866. kfree(node);
  6867. return ret;
  6868. }
  6869. ret = node->func(crtc_drm, false, &node->irq);
  6870. if (ret) {
  6871. spin_lock_irqsave(&crtc->spin_lock, flags);
  6872. list_add_tail(&node->list, &crtc->user_event_list);
  6873. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6874. } else {
  6875. kfree(node);
  6876. }
  6877. pm_runtime_put_sync(crtc_drm->dev->dev);
  6878. return ret;
  6879. }
  6880. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6881. struct drm_crtc *crtc_drm, u32 event, bool en)
  6882. {
  6883. struct sde_crtc *crtc = NULL;
  6884. int ret;
  6885. crtc = to_sde_crtc(crtc_drm);
  6886. if (!crtc || !kms || !kms->dev) {
  6887. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6888. kms, ((kms) ? (kms->dev) : NULL));
  6889. return -EINVAL;
  6890. }
  6891. if (en)
  6892. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6893. else
  6894. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6895. return ret;
  6896. }
  6897. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6898. bool en, struct sde_irq_callback *irq)
  6899. {
  6900. return 0;
  6901. }
  6902. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6903. struct sde_irq_callback *noirq)
  6904. {
  6905. /*
  6906. * IRQ object noirq is not being used here since there is
  6907. * no crtc irq from pm event.
  6908. */
  6909. return 0;
  6910. }
  6911. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6912. bool en, struct sde_irq_callback *irq)
  6913. {
  6914. return 0;
  6915. }
  6916. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6917. bool en, struct sde_irq_callback *irq)
  6918. {
  6919. return 0;
  6920. }
  6921. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6922. bool en, struct sde_irq_callback *irq)
  6923. {
  6924. struct sde_crtc *sde_crtc;
  6925. sde_crtc = to_sde_crtc(crtc_drm);
  6926. if (!sde_crtc)
  6927. return -EINVAL;
  6928. sde_crtc->opr_event_notify_enabled = en;
  6929. return 0;
  6930. }
  6931. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6932. bool en, struct sde_irq_callback *irq)
  6933. {
  6934. return 0;
  6935. }
  6936. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6937. bool en, struct sde_irq_callback *irq)
  6938. {
  6939. return 0;
  6940. }
  6941. /**
  6942. * sde_crtc_update_cont_splash_settings - update mixer settings
  6943. * and initial clk during device bootup for cont_splash use case
  6944. * @crtc: Pointer to drm crtc structure
  6945. */
  6946. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6947. {
  6948. struct sde_kms *kms = NULL;
  6949. struct msm_drm_private *priv;
  6950. struct sde_crtc *sde_crtc;
  6951. u64 rate;
  6952. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6953. SDE_ERROR("invalid crtc\n");
  6954. return;
  6955. }
  6956. priv = crtc->dev->dev_private;
  6957. kms = to_sde_kms(priv->kms);
  6958. if (!kms || !kms->catalog) {
  6959. SDE_ERROR("invalid parameters\n");
  6960. return;
  6961. }
  6962. _sde_crtc_setup_mixers(crtc);
  6963. sde_cp_crtc_refresh_status_properties(crtc);
  6964. crtc->enabled = true;
  6965. /* update core clk value for initial state with cont-splash */
  6966. sde_crtc = to_sde_crtc(crtc);
  6967. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6968. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6969. rate : kms->perf.max_core_clk_rate;
  6970. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6971. }
  6972. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6973. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6974. {
  6975. struct sde_lm_cfg *lm;
  6976. char feature_name[256];
  6977. u32 version;
  6978. if (!catalog->mixer_count)
  6979. return;
  6980. lm = &catalog->mixer[0];
  6981. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6982. return;
  6983. version = lm->sblk->nlayer.version >> 16;
  6984. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6985. switch (version) {
  6986. case 1:
  6987. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6988. msm_property_install_volatile_range(&sde_crtc->property_info,
  6989. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6990. break;
  6991. default:
  6992. SDE_ERROR("unsupported noise layer version %d\n", version);
  6993. break;
  6994. }
  6995. }
  6996. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6997. struct sde_crtc_state *cstate,
  6998. void __user *usr_ptr)
  6999. {
  7000. int ret;
  7001. if (!sde_crtc || !cstate) {
  7002. SDE_ERROR("invalid sde_crtc/state\n");
  7003. return -EINVAL;
  7004. }
  7005. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7006. if (!usr_ptr) {
  7007. SDE_DEBUG("noise layer removed\n");
  7008. cstate->noise_layer_en = false;
  7009. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7010. return 0;
  7011. }
  7012. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7013. sizeof(cstate->layer_cfg));
  7014. if (ret) {
  7015. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7016. return -EFAULT;
  7017. }
  7018. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7019. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7020. !cstate->layer_cfg.attn_factor ||
  7021. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7022. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7023. !cstate->layer_cfg.alpha_noise ||
  7024. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7025. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7026. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7027. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7028. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7029. return -EINVAL;
  7030. }
  7031. cstate->noise_layer_en = true;
  7032. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7033. return 0;
  7034. }
  7035. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7036. struct drm_crtc_state *state)
  7037. {
  7038. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7039. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7040. struct sde_hw_mixer *lm;
  7041. int i;
  7042. struct sde_hw_noise_layer_cfg cfg;
  7043. struct sde_kms *kms;
  7044. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7045. return;
  7046. kms = _sde_crtc_get_kms(crtc);
  7047. if (!kms || !kms->catalog) {
  7048. SDE_ERROR("Invalid kms\n");
  7049. return;
  7050. }
  7051. cfg.flags = cstate->layer_cfg.flags;
  7052. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7053. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7054. cfg.strength = cstate->layer_cfg.strength;
  7055. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7056. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7057. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7058. } else {
  7059. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7060. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7061. }
  7062. for (i = 0; i < scrtc->num_mixers; i++) {
  7063. lm = scrtc->mixers[i].hw_lm;
  7064. if (!lm->ops.setup_noise_layer)
  7065. break;
  7066. if (!cstate->noise_layer_en)
  7067. lm->ops.setup_noise_layer(lm, NULL);
  7068. else
  7069. lm->ops.setup_noise_layer(lm, &cfg);
  7070. }
  7071. if (!cstate->noise_layer_en)
  7072. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7073. }
  7074. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7075. {
  7076. sde_cp_disable_features(crtc);
  7077. }
  7078. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7079. {
  7080. uint32_t val = 1;
  7081. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7082. }
  7083. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7084. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7085. {
  7086. struct sde_kms *kms;
  7087. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7088. u32 y_remain, y_start, y_end;
  7089. u32 m, n;
  7090. kms = _sde_crtc_get_kms(state->crtc);
  7091. if (!kms || !kms->catalog) {
  7092. SDE_ERROR("invalid kms or catalog\n");
  7093. return;
  7094. }
  7095. if (!kms->catalog->has_line_insertion)
  7096. return;
  7097. if (!cstate->line_insertion.padding_active) {
  7098. SDE_ERROR("zero padding active value\n");
  7099. return;
  7100. }
  7101. /*
  7102. * Computation logic to add number of dummy and active line at
  7103. * precise position on display
  7104. */
  7105. m = cstate->line_insertion.padding_active;
  7106. n = m + cstate->line_insertion.padding_dummy;
  7107. if (m == 0)
  7108. return;
  7109. y_remain = crtc_y % m;
  7110. y_start = y_remain + crtc_y / m * n;
  7111. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7112. *padding_y = y_start;
  7113. *padding_start = m - y_remain;
  7114. *padding_height = y_end - y_start + 1;
  7115. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7116. *padding_height);
  7117. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7118. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7119. }