htt.h 1.0 MB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293212942129521296212972129821299213002130121302213032130421305213062130721308213092131021311213122131321314213152131621317213182131921320213212132221323213242132521326213272132821329213302133121332213332133421335213362133721338213392134021341213422134321344213452134621347213482134921350213512135221353213542135521356213572135821359213602136121362213632136421365213662136721368213692137021371213722137321374213752137621377213782137921380213812138221383213842138521386213872138821389213902139121392213932139421395213962139721398213992140021401214022140321404214052140621407214082140921410214112141221413214142141521416214172141821419214202142121422214232142421425214262142721428214292143021431214322143321434214352143621437214382143921440214412144221443214442144521446214472144821449214502145121452214532145421455214562145721458214592146021461214622146321464214652146621467214682146921470214712147221473214742147521476214772147821479214802148121482214832148421485214862148721488214892149021491214922149321494214952149621497214982149921500215012150221503215042150521506215072150821509215102151121512215132151421515215162151721518215192152021521215222152321524215252152621527215282152921530215312153221533215342153521536215372153821539215402154121542215432154421545215462154721548215492155021551215522155321554215552155621557215582155921560215612156221563215642156521566215672156821569215702157121572215732157421575215762157721578215792158021581215822158321584215852158621587215882158921590215912159221593215942159521596215972159821599216002160121602216032160421605216062160721608216092161021611216122161321614216152161621617216182161921620216212162221623216242162521626216272162821629216302163121632216332163421635216362163721638216392164021641216422164321644216452164621647216482164921650216512165221653216542165521656216572165821659216602166121662216632166421665216662166721668216692167021671216722167321674216752167621677216782167921680216812168221683216842168521686216872168821689216902169121692216932169421695216962169721698216992170021701217022170321704217052170621707217082170921710217112171221713217142171521716217172171821719217202172121722217232172421725217262172721728217292173021731217322173321734217352173621737217382173921740217412174221743217442174521746217472174821749217502175121752217532175421755217562175721758217592176021761217622176321764217652176621767217682176921770217712177221773217742177521776217772177821779217802178121782217832178421785217862178721788217892179021791217922179321794217952179621797217982179921800218012180221803218042180521806218072180821809218102181121812218132181421815218162181721818218192182021821218222182321824218252182621827218282182921830218312183221833218342183521836218372183821839218402184121842218432184421845218462184721848218492185021851218522185321854218552185621857218582185921860218612186221863218642186521866218672186821869218702187121872218732187421875218762187721878218792188021881218822188321884218852188621887218882188921890218912189221893218942189521896218972189821899219002190121902219032190421905219062190721908219092191021911219122191321914219152191621917219182191921920219212192221923219242192521926219272192821929219302193121932219332193421935219362193721938219392194021941219422194321944219452194621947219482194921950219512195221953219542195521956219572195821959219602196121962219632196421965219662196721968219692197021971219722197321974219752197621977219782197921980219812198221983219842198521986219872198821989219902199121992219932199421995219962199721998219992200022001220022200322004220052200622007220082200922010220112201222013220142201522016220172201822019220202202122022220232202422025220262202722028220292203022031220322203322034220352203622037220382203922040220412204222043220442204522046220472204822049220502205122052220532205422055220562205722058220592206022061220622206322064220652206622067220682206922070220712207222073220742207522076220772207822079220802208122082220832208422085220862208722088220892209022091220922209322094220952209622097220982209922100221012210222103221042210522106221072210822109221102211122112221132211422115221162211722118221192212022121221222212322124221252212622127221282212922130221312213222133221342213522136221372213822139221402214122142221432214422145221462214722148221492215022151221522215322154221552215622157221582215922160221612216222163221642216522166221672216822169221702217122172221732217422175221762217722178221792218022181221822218322184221852218622187221882218922190221912219222193221942219522196221972219822199222002220122202222032220422205222062220722208222092221022211222122221322214222152221622217222182221922220222212222222223222242222522226222272222822229222302223122232222332223422235222362223722238222392224022241222422224322244222452224622247222482224922250222512225222253222542225522256222572225822259222602226122262222632226422265222662226722268222692227022271222722227322274222752227622277222782227922280222812228222283
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
  246. * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
  247. * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
  248. * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
  249. * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
  250. * msg defs
  251. * 3.129 Add HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT def.
  252. */
  253. #define HTT_CURRENT_VERSION_MAJOR 3
  254. #define HTT_CURRENT_VERSION_MINOR 129
  255. #define HTT_NUM_TX_FRAG_DESC 1024
  256. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  257. #define HTT_CHECK_SET_VAL(field, val) \
  258. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  259. /* macros to assist in sign-extending fields from HTT messages */
  260. #define HTT_SIGN_BIT_MASK(field) \
  261. ((field ## _M + (1 << field ## _S)) >> 1)
  262. #define HTT_SIGN_BIT(_val, field) \
  263. (_val & HTT_SIGN_BIT_MASK(field))
  264. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  265. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  266. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  267. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  268. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  269. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  270. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  271. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  272. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  273. /*
  274. * TEMPORARY:
  275. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  276. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  277. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  278. * updated.
  279. */
  280. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  281. /*
  282. * TEMPORARY:
  283. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  284. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  285. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  286. * updated.
  287. */
  288. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  289. /**
  290. * htt_dbg_stats_type -
  291. * bit positions for each stats type within a stats type bitmask
  292. * The bitmask contains 24 bits.
  293. */
  294. enum htt_dbg_stats_type {
  295. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  296. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  297. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  298. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  299. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  300. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  301. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  302. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  303. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  304. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  305. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  306. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  307. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  308. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  309. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  310. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  311. /* bits 16-23 currently reserved */
  312. /* keep this last */
  313. HTT_DBG_NUM_STATS
  314. };
  315. /*=== HTT option selection TLVs ===
  316. * Certain HTT messages have alternatives or options.
  317. * For such cases, the host and target need to agree on which option to use.
  318. * Option specification TLVs can be appended to the VERSION_REQ and
  319. * VERSION_CONF messages to select options other than the default.
  320. * These TLVs are entirely optional - if they are not provided, there is a
  321. * well-defined default for each option. If they are provided, they can be
  322. * provided in any order. Each TLV can be present or absent independent of
  323. * the presence / absence of other TLVs.
  324. *
  325. * The HTT option selection TLVs use the following format:
  326. * |31 16|15 8|7 0|
  327. * |---------------------------------+----------------+----------------|
  328. * | value (payload) | length | tag |
  329. * |-------------------------------------------------------------------|
  330. * The value portion need not be only 2 bytes; it can be extended by any
  331. * integer number of 4-byte units. The total length of the TLV, including
  332. * the tag and length fields, must be a multiple of 4 bytes. The length
  333. * field specifies the total TLV size in 4-byte units. Thus, the typical
  334. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  335. * field, would store 0x1 in its length field, to show that the TLV occupies
  336. * a single 4-byte unit.
  337. */
  338. /*--- TLV header format - applies to all HTT option TLVs ---*/
  339. enum HTT_OPTION_TLV_TAGS {
  340. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  341. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  342. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  343. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  344. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  345. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  346. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  347. };
  348. #define HTT_TCL_METADATA_VER_SZ 4
  349. PREPACK struct htt_option_tlv_header_t {
  350. A_UINT8 tag;
  351. A_UINT8 length;
  352. } POSTPACK;
  353. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  354. #define HTT_OPTION_TLV_TAG_S 0
  355. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  356. #define HTT_OPTION_TLV_LENGTH_S 8
  357. /*
  358. * value0 - 16 bit value field stored in word0
  359. * The TLV's value field may be longer than 2 bytes, in which case
  360. * the remainder of the value is stored in word1, word2, etc.
  361. */
  362. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  363. #define HTT_OPTION_TLV_VALUE0_S 16
  364. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  365. do { \
  366. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  367. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  368. } while (0)
  369. #define HTT_OPTION_TLV_TAG_GET(word) \
  370. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  371. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  372. do { \
  373. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  374. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  375. } while (0)
  376. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  377. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  378. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  379. do { \
  380. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  381. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  382. } while (0)
  383. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  384. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  385. /*--- format of specific HTT option TLVs ---*/
  386. /*
  387. * HTT option TLV for specifying LL bus address size
  388. * Some chips require bus addresses used by the target to access buffers
  389. * within the host's memory to be 32 bits; others require bus addresses
  390. * used by the target to access buffers within the host's memory to be
  391. * 64 bits.
  392. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  393. * a suffix to the VERSION_CONF message to specify which bus address format
  394. * the target requires.
  395. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  396. * default to providing bus addresses to the target in 32-bit format.
  397. */
  398. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  399. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  400. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  401. };
  402. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  403. struct htt_option_tlv_header_t hdr;
  404. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  405. } POSTPACK;
  406. /*
  407. * HTT option TLV for specifying whether HL systems should indicate
  408. * over-the-air tx completion for individual frames, or should instead
  409. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  410. * requests an OTA tx completion for a particular tx frame.
  411. * This option does not apply to LL systems, where the TX_COMPL_IND
  412. * is mandatory.
  413. * This option is primarily intended for HL systems in which the tx frame
  414. * downloads over the host --> target bus are as slow as or slower than
  415. * the transmissions over the WLAN PHY. For cases where the bus is faster
  416. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  417. * and consequently will send one TX_COMPL_IND message that covers several
  418. * tx frames. For cases where the WLAN PHY is faster than the bus,
  419. * the target will end up transmitting very short A-MPDUs, and consequently
  420. * sending many TX_COMPL_IND messages, which each cover a very small number
  421. * of tx frames.
  422. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  423. * a suffix to the VERSION_REQ message to request whether the host desires to
  424. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  425. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  426. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  427. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  428. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  429. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  430. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  431. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  432. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  433. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  434. * TLV.
  435. */
  436. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  437. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  438. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  439. };
  440. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  441. struct htt_option_tlv_header_t hdr;
  442. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  443. } POSTPACK;
  444. /*
  445. * HTT option TLV for specifying how many tx queue groups the target
  446. * may establish.
  447. * This TLV specifies the maximum value the target may send in the
  448. * txq_group_id field of any TXQ_GROUP information elements sent by
  449. * the target to the host. This allows the host to pre-allocate an
  450. * appropriate number of tx queue group structs.
  451. *
  452. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  453. * a suffix to the VERSION_REQ message to specify whether the host supports
  454. * tx queue groups at all, and if so if there is any limit on the number of
  455. * tx queue groups that the host supports.
  456. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  457. * a suffix to the VERSION_CONF message. If the host has specified in the
  458. * VER_REQ message a limit on the number of tx queue groups the host can
  459. * support, the target shall limit its specification of the maximum tx groups
  460. * to be no larger than this host-specified limit.
  461. *
  462. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  463. * shall preallocate 4 tx queue group structs, and the target shall not
  464. * specify a txq_group_id larger than 3.
  465. */
  466. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  467. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  468. /*
  469. * values 1 through N specify the max number of tx queue groups
  470. * the sender supports
  471. */
  472. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  473. };
  474. /* TEMPORARY backwards-compatibility alias for a typo fix -
  475. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  476. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  477. * to support the old name (with the typo) until all references to the
  478. * old name are replaced with the new name.
  479. */
  480. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  481. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  482. struct htt_option_tlv_header_t hdr;
  483. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  484. } POSTPACK;
  485. /*
  486. * HTT option TLV for specifying whether the target supports an extended
  487. * version of the HTT tx descriptor. If the target provides this TLV
  488. * and specifies in the TLV that the target supports an extended version
  489. * of the HTT tx descriptor, the target must check the "extension" bit in
  490. * the HTT tx descriptor, and if the extension bit is set, to expect a
  491. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  492. * descriptor. Furthermore, the target must provide room for the HTT
  493. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  494. * This option is intended for systems where the host needs to explicitly
  495. * control the transmission parameters such as tx power for individual
  496. * tx frames.
  497. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  498. * as a suffix to the VERSION_CONF message to explicitly specify whether
  499. * the target supports the HTT tx MSDU extension descriptor.
  500. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  501. * by the host as lack of target support for the HTT tx MSDU extension
  502. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  503. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  504. * the HTT tx MSDU extension descriptor.
  505. * The host is not required to provide the HTT tx MSDU extension descriptor
  506. * just because the target supports it; the target must check the
  507. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  508. * extension descriptor is present.
  509. */
  510. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  511. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  512. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  513. };
  514. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  515. struct htt_option_tlv_header_t hdr;
  516. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  517. } POSTPACK;
  518. /*
  519. * For the tcl data command V2 and higher support added a new
  520. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  521. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  522. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  523. * HTT option TLV for specifying which version of the TCL metadata struct
  524. * should be used:
  525. * V1 -> use htt_tx_tcl_metadata struct
  526. * V2 -> use htt_tx_tcl_metadata_v2 struct
  527. * Old FW will only support V1.
  528. * New FW will support V2. New FW will still support V1, at least during
  529. * a transition period.
  530. * Similarly, old host will only support V1, and new host will support V1 + V2.
  531. *
  532. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  533. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  534. * of TCL metadata the host supports. If the host doesn't provide a
  535. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  536. * is implicitly understood that the host only supports V1.
  537. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  538. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  539. * the host shall use. The target shall only select one of the versions
  540. * supported by the host. If the target doesn't provide a
  541. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  542. * is implicitly understood that the V1 TCL metadata shall be used.
  543. *
  544. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  545. * read as version 2.1. We added support for Dynamic AST Index Allocation
  546. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  547. * we will retain older behavior of making sure the AST Index for SAWF
  548. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  549. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  550. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  551. * in TCLV2 command and do the dynamic AST allocations.
  552. */
  553. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  554. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  555. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  556. /* values 3-20 reserved */
  557. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  558. };
  559. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  560. struct htt_option_tlv_header_t hdr;
  561. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  562. } POSTPACK;
  563. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  564. HTT_OPTION_TLV_VALUE0_SET(word, value)
  565. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  566. HTT_OPTION_TLV_VALUE0_GET(word)
  567. typedef struct {
  568. union {
  569. /* BIT [11 : 0] :- tag
  570. * BIT [23 : 12] :- length
  571. * BIT [31 : 24] :- reserved
  572. */
  573. A_UINT32 tag__length;
  574. /*
  575. * The following struct is not endian-portable.
  576. * It is suitable for use within the target, which is known to be
  577. * little-endian.
  578. * The host should use the above endian-portable macros to access
  579. * the tag and length bitfields in an endian-neutral manner.
  580. */
  581. struct {
  582. A_UINT32 tag : 12, /* BIT [11 : 0] */
  583. length : 12, /* BIT [23 : 12] */
  584. reserved : 8; /* BIT [31 : 24] */
  585. };
  586. };
  587. } htt_tlv_hdr_t;
  588. /** HTT stats TLV tag values */
  589. typedef enum {
  590. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  591. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  592. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  593. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  594. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  595. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv, PUBLISH_FUNC=get_sring_name_data */
  596. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv, PUBLISH_CODE=#inbound_req->tx_hwq_id_mac_id_word = ((htt_tx_hwq_stats_cmn_tlv *)tag_buf)->mac_id__hwq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  597. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  598. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  599. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  600. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  601. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  602. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  603. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  604. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  605. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  606. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  607. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  608. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  609. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  610. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  611. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  612. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  613. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  614. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  615. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  616. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  617. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv, PUBLISH_FUNC=create_json_response_for_sring_stats */
  618. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  619. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  620. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  621. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  622. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  623. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  624. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  625. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  626. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv, PUBLISH_CODE=#inbound_req->tx_sched_txq_id_mac_id_word = ((htt_tx_pdev_stats_sched_per_txq_tlv *)tag_buf)->mac_id__txq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  627. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv, PUBLISH_SKIP */
  628. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  629. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  630. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  631. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v, PUBLISH_FUNC=create_json_response_for_sfm_client */
  632. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv, PUBLISH_FUNC=create_json_response_for_sfm_client */
  633. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  634. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  635. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  636. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  637. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  638. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  639. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  640. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  641. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  642. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  643. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  644. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv, PUBLISH_FUNC=create_json_response_for_hwstats_intr_misc */
  645. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  646. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  647. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  648. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  649. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  650. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  651. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  652. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  653. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv, TOPIC=advanced */
  654. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  655. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  656. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  657. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  658. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  659. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  660. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  661. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  662. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv, PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  663. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_cca_stat */
  664. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_pdev_mpdu_stat */
  665. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  666. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  667. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  668. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  669. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  670. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  671. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  672. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  673. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  674. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  675. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  676. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  677. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  678. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  679. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  680. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv, PUBLISH_FUNC=create_json_response_for_ring_bkp_pressure_stats */
  681. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv, PUBLISH_FUNC=create_json_response_for_latency_prof_stats */
  682. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  683. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  684. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  685. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_rx_pdev_ul_ofdma_user_stat */
  686. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  687. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  688. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  689. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv, TOPIC=peer */
  690. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  691. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  692. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  693. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv, PUBLISH_FUNC=create_json_response_for_rx_pdev_rate_ext */
  694. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  695. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  696. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  697. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  698. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  699. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  700. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  701. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  702. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  703. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  704. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  705. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  706. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  707. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  708. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  709. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  710. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  711. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  712. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  713. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  714. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  715. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  716. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  717. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  718. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_rate_stats_per */
  719. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_mu_ppdu */
  720. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  721. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv, TOPIC=advanced */
  722. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  723. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  724. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  725. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  726. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv, TOPIC=advanced */
  727. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv, TOPIC=advanced */
  728. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv, TOPIC=advanced */
  729. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv, TOPIC=advanced */
  730. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  731. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  732. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  733. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv, TOPIC=advanced */
  734. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv, TOPIC=advanced */
  735. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  736. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  737. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  738. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  739. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  740. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  741. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  742. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  743. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  744. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  745. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  746. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv, TOPIC=advanced */
  747. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  748. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  749. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  750. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  751. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  752. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  753. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  754. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  755. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_sched_algo_ofdma_stats */
  756. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  757. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  758. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  759. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  760. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  761. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v, TOPIC=advanced */
  762. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv, TOPIC=advanced */
  763. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv, TOPIC=advanced */
  764. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  765. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v, TOPIC=advanced */
  766. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  767. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  768. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  769. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  770. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  771. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  772. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  773. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  774. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  775. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  776. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  777. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  778. HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
  779. HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
  780. HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
  781. HTT_STATS_PDEV_MLO_IPC_STATS_TAG = 191, /* htt_pdev_mlo_ipc_stats_tlv */
  782. HTT_STATS_MAX_TAG,
  783. } htt_stats_tlv_tag_t;
  784. /* retain deprecated enum name as an alias for the current enum name */
  785. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  786. #define HTT_STATS_TLV_TAG_M 0x00000fff
  787. #define HTT_STATS_TLV_TAG_S 0
  788. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  789. #define HTT_STATS_TLV_LENGTH_S 12
  790. #define HTT_STATS_TLV_TAG_GET(_var) \
  791. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  792. HTT_STATS_TLV_TAG_S)
  793. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  794. do { \
  795. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  796. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  797. } while (0)
  798. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  799. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  800. HTT_STATS_TLV_LENGTH_S)
  801. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  802. do { \
  803. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  804. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  805. } while (0)
  806. /*=== host -> target messages ===============================================*/
  807. enum htt_h2t_msg_type {
  808. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  809. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  810. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  811. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  812. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  813. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  814. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  815. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  816. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  817. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  818. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  819. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  820. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  821. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  822. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  823. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  824. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  825. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  826. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  827. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  828. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  829. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  830. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  831. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  832. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  833. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  834. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  835. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  836. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  837. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  838. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  839. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  840. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  841. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  842. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  843. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  844. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  845. HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
  846. /* keep this last */
  847. HTT_H2T_NUM_MSGS
  848. };
  849. /*
  850. * HTT host to target message type -
  851. * stored in bits 7:0 of the first word of the message
  852. */
  853. #define HTT_H2T_MSG_TYPE_M 0xff
  854. #define HTT_H2T_MSG_TYPE_S 0
  855. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  856. do { \
  857. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  858. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  859. } while (0)
  860. #define HTT_H2T_MSG_TYPE_GET(word) \
  861. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  862. /**
  863. * @brief host -> target version number request message definition
  864. *
  865. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  866. *
  867. *
  868. * |31 24|23 16|15 8|7 0|
  869. * |----------------+----------------+----------------+----------------|
  870. * | reserved | msg type |
  871. * |-------------------------------------------------------------------|
  872. * : option request TLV (optional) |
  873. * :...................................................................:
  874. *
  875. * The VER_REQ message may consist of a single 4-byte word, or may be
  876. * extended with TLVs that specify which HTT options the host is requesting
  877. * from the target.
  878. * The following option TLVs may be appended to the VER_REQ message:
  879. * - HL_SUPPRESS_TX_COMPL_IND
  880. * - HL_MAX_TX_QUEUE_GROUPS
  881. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  882. * may be appended to the VER_REQ message (but only one TLV of each type).
  883. *
  884. * Header fields:
  885. * - MSG_TYPE
  886. * Bits 7:0
  887. * Purpose: identifies this as a version number request message
  888. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  889. */
  890. #define HTT_VER_REQ_BYTES 4
  891. /* TBDXXX: figure out a reasonable number */
  892. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  893. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  894. /**
  895. * @brief HTT tx MSDU descriptor
  896. *
  897. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  898. *
  899. * @details
  900. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  901. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  902. * the target firmware needs for the FW's tx processing, particularly
  903. * for creating the HW msdu descriptor.
  904. * The same HTT tx descriptor is used for HL and LL systems, though
  905. * a few fields within the tx descriptor are used only by LL or
  906. * only by HL.
  907. * The HTT tx descriptor is defined in two manners: by a struct with
  908. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  909. * definitions.
  910. * The target should use the struct def, for simplicitly and clarity,
  911. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  912. * neutral. Specifically, the host shall use the get/set macros built
  913. * around the mask + shift defs.
  914. */
  915. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  916. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  917. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  918. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  919. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  920. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  921. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  922. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  923. #define HTT_TX_VDEV_ID_WORD 0
  924. #define HTT_TX_VDEV_ID_MASK 0x3f
  925. #define HTT_TX_VDEV_ID_SHIFT 16
  926. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  927. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  928. #define HTT_TX_MSDU_LEN_DWORD 1
  929. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  930. /*
  931. * HTT_VAR_PADDR macros
  932. * Allow physical / bus addresses to be either a single 32-bit value,
  933. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  934. */
  935. #define HTT_VAR_PADDR32(var_name) \
  936. A_UINT32 var_name
  937. #define HTT_VAR_PADDR64_LE(var_name) \
  938. struct { \
  939. /* little-endian: lo precedes hi */ \
  940. A_UINT32 lo; \
  941. A_UINT32 hi; \
  942. } var_name
  943. /*
  944. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  945. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  946. * addresses are stored in a XXX-bit field.
  947. * This macro is used to define both htt_tx_msdu_desc32_t and
  948. * htt_tx_msdu_desc64_t structs.
  949. */
  950. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  951. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  952. { \
  953. /* DWORD 0: flags and meta-data */ \
  954. A_UINT32 \
  955. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  956. \
  957. /* pkt_subtype - \
  958. * Detailed specification of the tx frame contents, extending the \
  959. * general specification provided by pkt_type. \
  960. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  961. * pkt_type | pkt_subtype \
  962. * ============================================================== \
  963. * 802.3 | bit 0:3 - Reserved \
  964. * | bit 4: 0x0 - Copy-Engine Classification Results \
  965. * | not appended to the HTT message \
  966. * | 0x1 - Copy-Engine Classification Results \
  967. * | appended to the HTT message in the \
  968. * | format: \
  969. * | [HTT tx desc, frame header, \
  970. * | CE classification results] \
  971. * | The CE classification results begin \
  972. * | at the next 4-byte boundary after \
  973. * | the frame header. \
  974. * ------------+------------------------------------------------- \
  975. * Eth2 | bit 0:3 - Reserved \
  976. * | bit 4: 0x0 - Copy-Engine Classification Results \
  977. * | not appended to the HTT message \
  978. * | 0x1 - Copy-Engine Classification Results \
  979. * | appended to the HTT message. \
  980. * | See the above specification of the \
  981. * | CE classification results location. \
  982. * ------------+------------------------------------------------- \
  983. * native WiFi | bit 0:3 - Reserved \
  984. * | bit 4: 0x0 - Copy-Engine Classification Results \
  985. * | not appended to the HTT message \
  986. * | 0x1 - Copy-Engine Classification Results \
  987. * | appended to the HTT message. \
  988. * | See the above specification of the \
  989. * | CE classification results location. \
  990. * ------------+------------------------------------------------- \
  991. * mgmt | 0x0 - 802.11 MAC header absent \
  992. * | 0x1 - 802.11 MAC header present \
  993. * ------------+------------------------------------------------- \
  994. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  995. * | 0x1 - 802.11 MAC header present \
  996. * | bit 1: 0x0 - allow aggregation \
  997. * | 0x1 - don't allow aggregation \
  998. * | bit 2: 0x0 - perform encryption \
  999. * | 0x1 - don't perform encryption \
  1000. * | bit 3: 0x0 - perform tx classification / queuing \
  1001. * | 0x1 - don't perform tx classification; \
  1002. * | insert the frame into the "misc" \
  1003. * | tx queue \
  1004. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1005. * | not appended to the HTT message \
  1006. * | 0x1 - Copy-Engine Classification Results \
  1007. * | appended to the HTT message. \
  1008. * | See the above specification of the \
  1009. * | CE classification results location. \
  1010. */ \
  1011. pkt_subtype: 5, \
  1012. \
  1013. /* pkt_type - \
  1014. * General specification of the tx frame contents. \
  1015. * The htt_pkt_type enum should be used to specify and check the \
  1016. * value of this field. \
  1017. */ \
  1018. pkt_type: 3, \
  1019. \
  1020. /* vdev_id - \
  1021. * ID for the vdev that is sending this tx frame. \
  1022. * For certain non-standard packet types, e.g. pkt_type == raw \
  1023. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1024. * This field is used primarily for determining where to queue \
  1025. * broadcast and multicast frames. \
  1026. */ \
  1027. vdev_id: 6, \
  1028. /* ext_tid - \
  1029. * The extended traffic ID. \
  1030. * If the TID is unknown, the extended TID is set to \
  1031. * HTT_TX_EXT_TID_INVALID. \
  1032. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1033. * value of the QoS TID. \
  1034. * If the tx frame is non-QoS data, then the extended TID is set to \
  1035. * HTT_TX_EXT_TID_NON_QOS. \
  1036. * If the tx frame is multicast or broadcast, then the extended TID \
  1037. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1038. */ \
  1039. ext_tid: 5, \
  1040. \
  1041. /* postponed - \
  1042. * This flag indicates whether the tx frame has been downloaded to \
  1043. * the target before but discarded by the target, and now is being \
  1044. * downloaded again; or if this is a new frame that is being \
  1045. * downloaded for the first time. \
  1046. * This flag allows the target to determine the correct order for \
  1047. * transmitting new vs. old frames. \
  1048. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1049. * This flag only applies to HL systems, since in LL systems, \
  1050. * the tx flow control is handled entirely within the target. \
  1051. */ \
  1052. postponed: 1, \
  1053. \
  1054. /* extension - \
  1055. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1056. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1057. * \
  1058. * 0x0 - no extension MSDU descriptor is present \
  1059. * 0x1 - an extension MSDU descriptor immediately follows the \
  1060. * regular MSDU descriptor \
  1061. */ \
  1062. extension: 1, \
  1063. \
  1064. /* cksum_offload - \
  1065. * This flag indicates whether checksum offload is enabled or not \
  1066. * for this frame. Target FW use this flag to turn on HW checksumming \
  1067. * 0x0 - No checksum offload \
  1068. * 0x1 - L3 header checksum only \
  1069. * 0x2 - L4 checksum only \
  1070. * 0x3 - L3 header checksum + L4 checksum \
  1071. */ \
  1072. cksum_offload: 2, \
  1073. \
  1074. /* tx_comp_req - \
  1075. * This flag indicates whether Tx Completion \
  1076. * from fw is required or not. \
  1077. * This flag is only relevant if tx completion is not \
  1078. * universally enabled. \
  1079. * For all LL systems, tx completion is mandatory, \
  1080. * so this flag will be irrelevant. \
  1081. * For HL systems tx completion is optional, but HL systems in which \
  1082. * the bus throughput exceeds the WLAN throughput will \
  1083. * probably want to always use tx completion, and thus \
  1084. * would not check this flag. \
  1085. * This flag is required when tx completions are not used universally, \
  1086. * but are still required for certain tx frames for which \
  1087. * an OTA delivery acknowledgment is needed by the host. \
  1088. * In practice, this would be for HL systems in which the \
  1089. * bus throughput is less than the WLAN throughput. \
  1090. * \
  1091. * 0x0 - Tx Completion Indication from Fw not required \
  1092. * 0x1 - Tx Completion Indication from Fw is required \
  1093. */ \
  1094. tx_compl_req: 1; \
  1095. \
  1096. \
  1097. /* DWORD 1: MSDU length and ID */ \
  1098. A_UINT32 \
  1099. len: 16, /* MSDU length, in bytes */ \
  1100. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1101. * and this id is used to calculate fragmentation \
  1102. * descriptor pointer inside the target based on \
  1103. * the base address, configured inside the target. \
  1104. */ \
  1105. \
  1106. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1107. /* frags_desc_ptr - \
  1108. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1109. * where the tx frame's fragments reside in memory. \
  1110. * This field only applies to LL systems, since in HL systems the \
  1111. * (degenerate single-fragment) fragmentation descriptor is created \
  1112. * within the target. \
  1113. */ \
  1114. _paddr__frags_desc_ptr_; \
  1115. \
  1116. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1117. /* \
  1118. * Peer ID : Target can use this value to know which peer-id packet \
  1119. * destined to. \
  1120. * It's intended to be specified by host in case of NAWDS. \
  1121. */ \
  1122. A_UINT16 peerid; \
  1123. \
  1124. /* \
  1125. * Channel frequency: This identifies the desired channel \
  1126. * frequency (in mhz) for tx frames. This is used by FW to help \
  1127. * determine when it is safe to transmit or drop frames for \
  1128. * off-channel operation. \
  1129. * The default value of zero indicates to FW that the corresponding \
  1130. * VDEV's home channel (if there is one) is the desired channel \
  1131. * frequency. \
  1132. */ \
  1133. A_UINT16 chanfreq; \
  1134. \
  1135. /* Reason reserved is commented is increasing the htt structure size \
  1136. * leads to some weird issues. \
  1137. * A_UINT32 reserved_dword3_bits0_31; \
  1138. */ \
  1139. } POSTPACK
  1140. /* define a htt_tx_msdu_desc32_t type */
  1141. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1142. /* define a htt_tx_msdu_desc64_t type */
  1143. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1144. /*
  1145. * Make htt_tx_msdu_desc_t be an alias for either
  1146. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1147. */
  1148. #if HTT_PADDR64
  1149. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1150. #else
  1151. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1152. #endif
  1153. /* decriptor information for Management frame*/
  1154. /*
  1155. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1156. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1157. */
  1158. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1159. extern A_UINT32 mgmt_hdr_len;
  1160. PREPACK struct htt_mgmt_tx_desc_t {
  1161. A_UINT32 msg_type;
  1162. #if HTT_PADDR64
  1163. A_UINT64 frag_paddr; /* DMAble address of the data */
  1164. #else
  1165. A_UINT32 frag_paddr; /* DMAble address of the data */
  1166. #endif
  1167. A_UINT32 desc_id; /* returned to host during completion
  1168. * to free the meory*/
  1169. A_UINT32 len; /* Fragment length */
  1170. A_UINT32 vdev_id; /* virtual device ID*/
  1171. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1172. } POSTPACK;
  1173. PREPACK struct htt_mgmt_tx_compl_ind {
  1174. A_UINT32 desc_id;
  1175. A_UINT32 status;
  1176. } POSTPACK;
  1177. /*
  1178. * This SDU header size comes from the summation of the following:
  1179. * 1. Max of:
  1180. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1181. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1182. * b. 802.11 header, for raw frames: 36 bytes
  1183. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1184. * QoS header, HT header)
  1185. * c. 802.3 header, for ethernet frames: 14 bytes
  1186. * (destination address, source address, ethertype / length)
  1187. * 2. Max of:
  1188. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1189. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1190. * 3. 802.1Q VLAN header: 4 bytes
  1191. * 4. LLC/SNAP header: 8 bytes
  1192. */
  1193. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1194. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1195. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1196. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1197. A_COMPILE_TIME_ASSERT(
  1198. htt_encap_hdr_size_max_check_nwifi,
  1199. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1200. A_COMPILE_TIME_ASSERT(
  1201. htt_encap_hdr_size_max_check_enet,
  1202. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1203. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1204. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1205. #define HTT_TX_HDR_SIZE_802_1Q 4
  1206. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1207. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1208. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1209. HTT_TX_HDR_SIZE_802_1Q + \
  1210. HTT_TX_HDR_SIZE_LLC_SNAP)
  1211. #define HTT_HL_TX_FRM_HDR_LEN \
  1212. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1213. #define HTT_LL_TX_FRM_HDR_LEN \
  1214. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1215. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1216. /* dword 0 */
  1217. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1218. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1219. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1220. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1221. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1222. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1223. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1224. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1225. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1226. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1227. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1228. #define HTT_TX_DESC_PKT_TYPE_S 13
  1229. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1230. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1231. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1232. #define HTT_TX_DESC_VDEV_ID_S 16
  1233. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1234. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1235. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1236. #define HTT_TX_DESC_EXT_TID_S 22
  1237. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1238. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1239. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1240. #define HTT_TX_DESC_POSTPONED_S 27
  1241. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1242. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1243. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1244. #define HTT_TX_DESC_EXTENSION_S 28
  1245. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1246. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1247. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1248. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1249. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1250. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1251. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1252. #define HTT_TX_DESC_TX_COMP_S 31
  1253. /* dword 1 */
  1254. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1255. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1256. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1257. #define HTT_TX_DESC_FRM_LEN_S 0
  1258. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1259. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1260. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1261. #define HTT_TX_DESC_FRM_ID_S 16
  1262. /* dword 2 */
  1263. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1264. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1265. /* for systems using 64-bit format for bus addresses */
  1266. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1267. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1268. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1269. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1270. /* for systems using 32-bit format for bus addresses */
  1271. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1272. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1273. /* dword 3 */
  1274. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1275. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1276. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1277. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1278. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1279. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1280. #if HTT_PADDR64
  1281. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1282. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1283. #else
  1284. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1285. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1286. #endif
  1287. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1288. #define HTT_TX_DESC_PEER_ID_S 0
  1289. /*
  1290. * TEMPORARY:
  1291. * The original definitions for the PEER_ID fields contained typos
  1292. * (with _DESC_PADDR appended to this PEER_ID field name).
  1293. * Retain deprecated original names for PEER_ID fields until all code that
  1294. * refers to them has been updated.
  1295. */
  1296. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1297. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1298. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1299. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1300. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1301. HTT_TX_DESC_PEER_ID_M
  1302. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1303. HTT_TX_DESC_PEER_ID_S
  1304. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1305. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1306. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1307. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1308. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1309. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1310. #if HTT_PADDR64
  1311. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1312. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1313. #else
  1314. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1315. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1316. #endif
  1317. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1318. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1319. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1320. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1321. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1322. do { \
  1323. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1324. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1325. } while (0)
  1326. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1327. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1328. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1329. do { \
  1330. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1331. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1332. } while (0)
  1333. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1334. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1335. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1336. do { \
  1337. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1338. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1339. } while (0)
  1340. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1341. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1342. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1343. do { \
  1344. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1345. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1346. } while (0)
  1347. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1348. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1349. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1350. do { \
  1351. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1352. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1353. } while (0)
  1354. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1355. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1356. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1357. do { \
  1358. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1359. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1360. } while (0)
  1361. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1362. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1363. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1364. do { \
  1365. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1366. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1367. } while (0)
  1368. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1369. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1370. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1371. do { \
  1372. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1373. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1374. } while (0)
  1375. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1376. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1377. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1378. do { \
  1379. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1380. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1381. } while (0)
  1382. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1383. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1384. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1385. do { \
  1386. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1387. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1388. } while (0)
  1389. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1390. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1391. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1392. do { \
  1393. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1394. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1395. } while (0)
  1396. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1397. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1398. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1399. do { \
  1400. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1401. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1402. } while (0)
  1403. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1404. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1405. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1406. do { \
  1407. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1408. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1409. } while (0)
  1410. /* enums used in the HTT tx MSDU extension descriptor */
  1411. enum {
  1412. htt_tx_guard_interval_regular = 0,
  1413. htt_tx_guard_interval_short = 1,
  1414. };
  1415. enum {
  1416. htt_tx_preamble_type_ofdm = 0,
  1417. htt_tx_preamble_type_cck = 1,
  1418. htt_tx_preamble_type_ht = 2,
  1419. htt_tx_preamble_type_vht = 3,
  1420. };
  1421. enum {
  1422. htt_tx_bandwidth_5MHz = 0,
  1423. htt_tx_bandwidth_10MHz = 1,
  1424. htt_tx_bandwidth_20MHz = 2,
  1425. htt_tx_bandwidth_40MHz = 3,
  1426. htt_tx_bandwidth_80MHz = 4,
  1427. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1428. };
  1429. /**
  1430. * @brief HTT tx MSDU extension descriptor
  1431. * @details
  1432. * If the target supports HTT tx MSDU extension descriptors, the host has
  1433. * the option of appending the following struct following the regular
  1434. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1435. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1436. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1437. * tx specs for each frame.
  1438. */
  1439. PREPACK struct htt_tx_msdu_desc_ext_t {
  1440. /* DWORD 0: flags */
  1441. A_UINT32
  1442. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1443. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1444. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1445. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1446. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1447. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1448. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1449. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1450. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1451. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1452. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1453. /* DWORD 1: tx power, tx rate, tx BW */
  1454. A_UINT32
  1455. /* pwr -
  1456. * Specify what power the tx frame needs to be transmitted at.
  1457. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1458. * The value needs to be appropriately sign-extended when extracting
  1459. * the value from the message and storing it in a variable that is
  1460. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1461. * automatically handles this sign-extension.)
  1462. * If the transmission uses multiple tx chains, this power spec is
  1463. * the total transmit power, assuming incoherent combination of
  1464. * per-chain power to produce the total power.
  1465. */
  1466. pwr: 8,
  1467. /* mcs_mask -
  1468. * Specify the allowable values for MCS index (modulation and coding)
  1469. * to use for transmitting the frame.
  1470. *
  1471. * For HT / VHT preamble types, this mask directly corresponds to
  1472. * the HT or VHT MCS indices that are allowed. For each bit N set
  1473. * within the mask, MCS index N is allowed for transmitting the frame.
  1474. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1475. * rates versus OFDM rates, so the host has the option of specifying
  1476. * that the target must transmit the frame with CCK or OFDM rates
  1477. * (not HT or VHT), but leaving the decision to the target whether
  1478. * to use CCK or OFDM.
  1479. *
  1480. * For CCK and OFDM, the bits within this mask are interpreted as
  1481. * follows:
  1482. * bit 0 -> CCK 1 Mbps rate is allowed
  1483. * bit 1 -> CCK 2 Mbps rate is allowed
  1484. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1485. * bit 3 -> CCK 11 Mbps rate is allowed
  1486. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1487. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1488. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1489. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1490. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1491. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1492. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1493. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1494. *
  1495. * The MCS index specification needs to be compatible with the
  1496. * bandwidth mask specification. For example, a MCS index == 9
  1497. * specification is inconsistent with a preamble type == VHT,
  1498. * Nss == 1, and channel bandwidth == 20 MHz.
  1499. *
  1500. * Furthermore, the host has only a limited ability to specify to
  1501. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1502. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1503. */
  1504. mcs_mask: 12,
  1505. /* nss_mask -
  1506. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1507. * Each bit in this mask corresponds to a Nss value:
  1508. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1509. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1510. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1511. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1512. * The values in the Nss mask must be suitable for the recipient, e.g.
  1513. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1514. * recipient which only supports 2x2 MIMO.
  1515. */
  1516. nss_mask: 4,
  1517. /* guard_interval -
  1518. * Specify a htt_tx_guard_interval enum value to indicate whether
  1519. * the transmission should use a regular guard interval or a
  1520. * short guard interval.
  1521. */
  1522. guard_interval: 1,
  1523. /* preamble_type_mask -
  1524. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1525. * may choose from for transmitting this frame.
  1526. * The bits in this mask correspond to the values in the
  1527. * htt_tx_preamble_type enum. For example, to allow the target
  1528. * to transmit the frame as either CCK or OFDM, this field would
  1529. * be set to
  1530. * (1 << htt_tx_preamble_type_ofdm) |
  1531. * (1 << htt_tx_preamble_type_cck)
  1532. */
  1533. preamble_type_mask: 4,
  1534. reserved1_31_29: 3; /* unused, set to 0x0 */
  1535. /* DWORD 2: tx chain mask, tx retries */
  1536. A_UINT32
  1537. /* chain_mask - specify which chains to transmit from */
  1538. chain_mask: 4,
  1539. /* retry_limit -
  1540. * Specify the maximum number of transmissions, including the
  1541. * initial transmission, to attempt before giving up if no ack
  1542. * is received.
  1543. * If the tx rate is specified, then all retries shall use the
  1544. * same rate as the initial transmission.
  1545. * If no tx rate is specified, the target can choose whether to
  1546. * retain the original rate during the retransmissions, or to
  1547. * fall back to a more robust rate.
  1548. */
  1549. retry_limit: 4,
  1550. /* bandwidth_mask -
  1551. * Specify what channel widths may be used for the transmission.
  1552. * A value of zero indicates "don't care" - the target may choose
  1553. * the transmission bandwidth.
  1554. * The bits within this mask correspond to the htt_tx_bandwidth
  1555. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1556. * The bandwidth_mask must be consistent with the preamble_type_mask
  1557. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1558. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1559. */
  1560. bandwidth_mask: 6,
  1561. reserved2_31_14: 18; /* unused, set to 0x0 */
  1562. /* DWORD 3: tx expiry time (TSF) LSBs */
  1563. A_UINT32 expire_tsf_lo;
  1564. /* DWORD 4: tx expiry time (TSF) MSBs */
  1565. A_UINT32 expire_tsf_hi;
  1566. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1567. } POSTPACK;
  1568. /* DWORD 0 */
  1569. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1570. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1571. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1572. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1573. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1575. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1576. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1577. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1578. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1579. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1580. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1581. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1582. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1583. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1584. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1586. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1587. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1588. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1589. /* DWORD 1 */
  1590. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1591. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1592. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1593. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1594. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1595. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1596. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1597. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1598. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1599. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1600. /* DWORD 2 */
  1601. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1602. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1603. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1604. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1605. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1606. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1607. /* DWORD 0 */
  1608. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1609. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1610. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1611. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1612. do { \
  1613. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1614. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1615. } while (0)
  1616. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1617. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1618. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1619. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1620. do { \
  1621. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1622. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1623. } while (0)
  1624. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1625. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1626. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1627. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1628. do { \
  1629. HTT_CHECK_SET_VAL( \
  1630. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1631. ((_var) |= ((_val) \
  1632. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1633. } while (0)
  1634. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1635. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1636. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1637. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1638. do { \
  1639. HTT_CHECK_SET_VAL( \
  1640. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1641. ((_var) |= ((_val) \
  1642. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1643. } while (0)
  1644. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1645. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1646. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1647. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1648. do { \
  1649. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1650. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1651. } while (0)
  1652. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1653. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1654. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1655. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1656. do { \
  1657. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1658. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1659. } while (0)
  1660. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1661. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1662. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1663. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1664. do { \
  1665. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1666. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1667. } while (0)
  1668. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1669. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1670. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1671. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1672. do { \
  1673. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1674. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1675. } while (0)
  1676. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1677. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1678. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1679. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1680. do { \
  1681. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1682. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1683. } while (0)
  1684. /* DWORD 1 */
  1685. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1686. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1687. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1688. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1689. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1690. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1691. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1692. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1693. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1694. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1695. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1696. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1697. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1698. do { \
  1699. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1700. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1701. } while (0)
  1702. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1703. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1704. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1705. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1706. do { \
  1707. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1708. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1709. } while (0)
  1710. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1711. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1712. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1713. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1714. do { \
  1715. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1716. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1717. } while (0)
  1718. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1719. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1720. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1721. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1722. do { \
  1723. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1724. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1725. } while (0)
  1726. /* DWORD 2 */
  1727. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1728. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1729. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1730. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1731. do { \
  1732. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1733. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1734. } while (0)
  1735. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1736. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1737. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1738. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1739. do { \
  1740. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1741. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1742. } while (0)
  1743. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1744. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1745. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1746. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1747. do { \
  1748. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1749. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1750. } while (0)
  1751. typedef enum {
  1752. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1753. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1754. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1755. } htt_11ax_ltf_subtype_t;
  1756. typedef enum {
  1757. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1758. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1759. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1760. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1761. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1762. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1763. } htt_tx_ext2_preamble_type_t;
  1764. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1765. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1766. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1767. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1768. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1769. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1770. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1771. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1772. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1773. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1774. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1775. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1776. /**
  1777. * @brief HTT tx MSDU extension descriptor v2
  1778. * @details
  1779. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1780. * is received as tcl_exit_base->host_meta_info in firmware.
  1781. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1782. * are already part of tcl_exit_base.
  1783. */
  1784. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1785. /* DWORD 0: flags */
  1786. A_UINT32
  1787. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1788. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1789. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1790. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1791. valid_retries : 1, /* if set, tx retries spec is valid */
  1792. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1793. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1794. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1795. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1796. valid_key_flags : 1, /* if set, key flags is valid */
  1797. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1798. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1799. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1800. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1801. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1802. 1 = ENCRYPT,
  1803. 2 ~ 3 - Reserved */
  1804. /* retry_limit -
  1805. * Specify the maximum number of transmissions, including the
  1806. * initial transmission, to attempt before giving up if no ack
  1807. * is received.
  1808. * If the tx rate is specified, then all retries shall use the
  1809. * same rate as the initial transmission.
  1810. * If no tx rate is specified, the target can choose whether to
  1811. * retain the original rate during the retransmissions, or to
  1812. * fall back to a more robust rate.
  1813. */
  1814. retry_limit : 4,
  1815. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1816. * Valid only for 11ax preamble types HE_SU
  1817. * and HE_EXT_SU
  1818. */
  1819. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1820. * Valid only for 11ax preamble types HE_SU
  1821. * and HE_EXT_SU
  1822. */
  1823. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1824. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1825. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1826. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1827. */
  1828. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1829. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1830. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1831. * Use cases:
  1832. * Any time firmware uses TQM-BYPASS for Data
  1833. * TID, firmware expect host to set this bit.
  1834. */
  1835. /* DWORD 1: tx power, tx rate */
  1836. A_UINT32
  1837. power : 8, /* unit of the power field is 0.5 dbm
  1838. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1839. * signed value ranging from -64dbm to 63.5 dbm
  1840. */
  1841. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1842. * Setting more than one MCS isn't currently
  1843. * supported by the target (but is supported
  1844. * in the interface in case in the future
  1845. * the target supports specifications of
  1846. * a limited set of MCS values.
  1847. */
  1848. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1849. * Setting more than one Nss isn't currently
  1850. * supported by the target (but is supported
  1851. * in the interface in case in the future
  1852. * the target supports specifications of
  1853. * a limited set of Nss values.
  1854. */
  1855. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1856. update_peer_cache : 1; /* When set these custom values will be
  1857. * used for all packets, until the next
  1858. * update via this ext header.
  1859. * This is to make sure not all packets
  1860. * need to include this header.
  1861. */
  1862. /* DWORD 2: tx chain mask, tx retries */
  1863. A_UINT32
  1864. /* chain_mask - specify which chains to transmit from */
  1865. chain_mask : 8,
  1866. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1867. * TODO: Update Enum values for key_flags
  1868. */
  1869. /*
  1870. * Channel frequency: This identifies the desired channel
  1871. * frequency (in MHz) for tx frames. This is used by FW to help
  1872. * determine when it is safe to transmit or drop frames for
  1873. * off-channel operation.
  1874. * The default value of zero indicates to FW that the corresponding
  1875. * VDEV's home channel (if there is one) is the desired channel
  1876. * frequency.
  1877. */
  1878. chanfreq : 16;
  1879. /* DWORD 3: tx expiry time (TSF) LSBs */
  1880. A_UINT32 expire_tsf_lo;
  1881. /* DWORD 4: tx expiry time (TSF) MSBs */
  1882. A_UINT32 expire_tsf_hi;
  1883. /* DWORD 5: flags to control routing / processing of the MSDU */
  1884. A_UINT32
  1885. /* learning_frame
  1886. * When this flag is set, this frame will be dropped by FW
  1887. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1888. */
  1889. learning_frame : 1,
  1890. /* send_as_standalone
  1891. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1892. * i.e. with no A-MSDU or A-MPDU aggregation.
  1893. * The scope is extended to other use-cases.
  1894. */
  1895. send_as_standalone : 1,
  1896. /* is_host_opaque_valid
  1897. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1898. * with valid information.
  1899. */
  1900. is_host_opaque_valid : 1,
  1901. traffic_end_indication: 1,
  1902. rsvd0 : 28;
  1903. /* DWORD 6 : Host opaque cookie for special frames */
  1904. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1905. rsvd1 : 16;
  1906. /*
  1907. * This structure can be expanded further up to 40 bytes
  1908. * by adding further DWORDs as needed.
  1909. */
  1910. } POSTPACK;
  1911. /* DWORD 0 */
  1912. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1913. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1914. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1915. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1916. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1917. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1918. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1919. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1921. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1922. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1923. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1924. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1925. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1926. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1927. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1928. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1929. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1930. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1931. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1932. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1933. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1934. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1935. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1936. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1937. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1938. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1939. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1940. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1941. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1942. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1943. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1944. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1945. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1946. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1947. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1948. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1949. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1950. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1951. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1952. /* DWORD 1 */
  1953. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1954. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1955. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1956. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1957. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1958. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1959. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1960. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1961. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1962. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1963. /* DWORD 2 */
  1964. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1965. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1966. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1967. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1968. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1969. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1970. /* DWORD 5 */
  1971. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1973. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1974. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1975. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1976. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1977. /* DWORD 6 */
  1978. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1979. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1980. /* DWORD 0 */
  1981. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1982. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1983. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1984. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1985. do { \
  1986. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1987. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1988. } while (0)
  1989. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1990. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1991. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1992. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1993. do { \
  1994. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1995. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1996. } while (0)
  1997. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1998. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1999. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  2000. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  2001. do { \
  2002. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  2003. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  2004. } while (0)
  2005. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  2006. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  2007. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  2008. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  2009. do { \
  2010. HTT_CHECK_SET_VAL( \
  2011. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2012. ((_var) |= ((_val) \
  2013. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2014. } while (0)
  2015. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2016. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2017. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2018. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2019. do { \
  2020. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2021. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2022. } while (0)
  2023. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2024. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2025. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2026. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2027. do { \
  2028. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2029. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2030. } while (0)
  2031. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2032. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2033. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2034. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2035. do { \
  2036. HTT_CHECK_SET_VAL( \
  2037. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2038. ((_var) |= ((_val) \
  2039. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2040. } while (0)
  2041. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2042. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2043. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2044. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2045. do { \
  2046. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2047. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2048. } while (0)
  2049. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2050. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2051. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2052. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2053. do { \
  2054. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2055. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2056. } while (0)
  2057. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2058. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2059. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2060. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2061. do { \
  2062. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2063. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2064. } while (0)
  2065. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2066. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2067. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2068. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2069. do { \
  2070. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2071. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2072. } while (0)
  2073. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2074. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2075. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2076. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2077. do { \
  2078. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2079. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2080. } while (0)
  2081. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2082. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2083. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2084. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2085. do { \
  2086. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2087. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2088. } while (0)
  2089. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2090. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2091. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2092. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2093. do { \
  2094. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2095. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2096. } while (0)
  2097. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2098. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2099. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2100. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2101. do { \
  2102. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2103. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2104. } while (0)
  2105. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2106. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2107. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2108. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2109. do { \
  2110. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2111. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2112. } while (0)
  2113. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2114. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2115. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2116. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2117. do { \
  2118. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2119. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2120. } while (0)
  2121. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2122. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2123. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2124. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2125. do { \
  2126. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2127. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2128. } while (0)
  2129. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2130. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2131. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2132. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2133. do { \
  2134. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2135. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2136. } while (0)
  2137. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2138. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2139. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2140. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2141. do { \
  2142. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2143. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2144. } while (0)
  2145. /* DWORD 1 */
  2146. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2147. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2148. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2149. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2150. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2151. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2152. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2153. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2154. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2155. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2156. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2157. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2158. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2159. do { \
  2160. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2161. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2162. } while (0)
  2163. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2164. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2165. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2166. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2167. do { \
  2168. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2169. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2170. } while (0)
  2171. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2172. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2173. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2174. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2175. do { \
  2176. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2177. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2178. } while (0)
  2179. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2180. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2181. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2182. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2183. do { \
  2184. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2185. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2186. } while (0)
  2187. /* DWORD 2 */
  2188. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2189. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2190. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2191. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2192. do { \
  2193. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2194. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2195. } while (0)
  2196. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2197. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2198. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2199. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2200. do { \
  2201. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2202. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2203. } while (0)
  2204. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2205. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2206. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2207. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2208. do { \
  2209. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2210. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2211. } while (0)
  2212. /* DWORD 5 */
  2213. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2214. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2215. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2216. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2217. do { \
  2218. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2219. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2220. } while (0)
  2221. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2222. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2223. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2224. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2225. do { \
  2226. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2227. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2228. } while (0)
  2229. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2230. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2231. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2232. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2233. do { \
  2234. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2235. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2236. } while (0)
  2237. /* DWORD 6 */
  2238. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2239. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2240. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2241. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2242. do { \
  2243. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2244. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2245. } while (0)
  2246. typedef enum {
  2247. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2248. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2249. } htt_tcl_metadata_type;
  2250. /**
  2251. * @brief HTT TCL command number format
  2252. * @details
  2253. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2254. * available to firmware as tcl_exit_base->tcl_status_number.
  2255. * For regular / multicast packets host will send vdev and mac id and for
  2256. * NAWDS packets, host will send peer id.
  2257. * A_UINT32 is used to avoid endianness conversion problems.
  2258. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2259. */
  2260. typedef struct {
  2261. A_UINT32
  2262. type: 1, /* vdev_id based or peer_id based */
  2263. rsvd: 31;
  2264. } htt_tx_tcl_vdev_or_peer_t;
  2265. typedef struct {
  2266. A_UINT32
  2267. type: 1, /* vdev_id based or peer_id based */
  2268. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2269. vdev_id: 8,
  2270. pdev_id: 2,
  2271. host_inspected:1,
  2272. rsvd: 19;
  2273. } htt_tx_tcl_vdev_metadata;
  2274. typedef struct {
  2275. A_UINT32
  2276. type: 1, /* vdev_id based or peer_id based */
  2277. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2278. peer_id: 14,
  2279. rsvd: 16;
  2280. } htt_tx_tcl_peer_metadata;
  2281. PREPACK struct htt_tx_tcl_metadata {
  2282. union {
  2283. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2284. htt_tx_tcl_vdev_metadata vdev_meta;
  2285. htt_tx_tcl_peer_metadata peer_meta;
  2286. };
  2287. } POSTPACK;
  2288. /* DWORD 0 */
  2289. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2290. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2291. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2292. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2293. /* VDEV metadata */
  2294. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2295. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2296. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2297. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2298. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2299. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2300. /* PEER metadata */
  2301. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2302. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2303. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2304. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2305. HTT_TX_TCL_METADATA_TYPE_S)
  2306. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2307. do { \
  2308. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2309. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2310. } while (0)
  2311. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2312. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2313. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2314. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2315. do { \
  2316. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2317. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2318. } while (0)
  2319. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2320. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2321. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2322. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2323. do { \
  2324. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2325. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2326. } while (0)
  2327. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2328. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2329. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2330. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2331. do { \
  2332. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2333. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2334. } while (0)
  2335. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2336. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2337. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2338. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2339. do { \
  2340. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2341. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2342. } while (0)
  2343. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2344. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2345. HTT_TX_TCL_METADATA_PEER_ID_S)
  2346. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2347. do { \
  2348. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2349. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2350. } while (0)
  2351. /*------------------------------------------------------------------
  2352. * V2 Version of TCL Data Command
  2353. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2354. * MLO global_seq all flavours of TCL Data Cmd.
  2355. *-----------------------------------------------------------------*/
  2356. typedef enum {
  2357. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2358. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2359. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2360. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2361. } htt_tcl_metadata_type_v2;
  2362. /**
  2363. * @brief HTT TCL command number format
  2364. * @details
  2365. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2366. * available to firmware as tcl_exit_base->tcl_status_number.
  2367. * A_UINT32 is used to avoid endianness conversion problems.
  2368. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2369. */
  2370. typedef struct {
  2371. A_UINT32
  2372. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2373. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2374. vdev_id: 8,
  2375. pdev_id: 2,
  2376. host_inspected:1,
  2377. rsvd: 2,
  2378. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2379. } htt_tx_tcl_vdev_metadata_v2;
  2380. typedef struct {
  2381. A_UINT32
  2382. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2383. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2384. peer_id: 13,
  2385. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2386. } htt_tx_tcl_peer_metadata_v2;
  2387. typedef struct {
  2388. A_UINT32
  2389. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2390. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2391. svc_class_id: 8,
  2392. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2393. rsvd: 2,
  2394. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2395. } htt_tx_tcl_svc_class_id_metadata;
  2396. typedef struct {
  2397. A_UINT32
  2398. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2399. host_inspected: 1,
  2400. global_seq_no: 12,
  2401. rsvd: 1,
  2402. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2403. } htt_tx_tcl_global_seq_metadata;
  2404. PREPACK struct htt_tx_tcl_metadata_v2 {
  2405. union {
  2406. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2407. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2408. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2409. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2410. };
  2411. } POSTPACK;
  2412. /* DWORD 0 */
  2413. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2414. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2415. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2416. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2417. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2418. /* VDEV V2 metadata */
  2419. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2420. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2421. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2422. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2423. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2424. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2425. /* PEER V2 metadata */
  2426. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2427. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2428. /* SVC_CLASS_ID metadata */
  2429. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2430. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2431. /* Global Seq no metadata */
  2432. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2433. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2434. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2435. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2436. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2437. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2438. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2439. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2440. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2441. do { \
  2442. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2443. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2444. } while (0)
  2445. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2446. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2447. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2448. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2449. do { \
  2450. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2451. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2452. } while (0)
  2453. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2454. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2455. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2456. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2457. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2458. do { \
  2459. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2460. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2461. } while (0)
  2462. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2463. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2464. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2465. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2466. do { \
  2467. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2468. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2469. } while (0)
  2470. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2471. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2472. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2473. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2474. do { \
  2475. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2476. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2477. } while (0)
  2478. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2479. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2480. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2481. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2482. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2483. do { \
  2484. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2485. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2486. } while (0)
  2487. /*----- Get and Set V2 type field in Service Class fields ----*/
  2488. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2489. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2490. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2491. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2492. do { \
  2493. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2494. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2495. } while (0)
  2496. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2497. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2498. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2499. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2500. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2501. do { \
  2502. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2503. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2504. } while (0)
  2505. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2506. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2507. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2508. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2509. do { \
  2510. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2511. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2512. } while (0)
  2513. /*------------------------------------------------------------------
  2514. * End V2 Version of TCL Data Command
  2515. *-----------------------------------------------------------------*/
  2516. typedef enum {
  2517. HTT_TX_FW2WBM_TX_STATUS_OK,
  2518. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2519. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2520. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2521. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2522. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2523. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2524. HTT_TX_FW2WBM_TX_STATUS_MAX
  2525. } htt_tx_fw2wbm_tx_status_t;
  2526. typedef enum {
  2527. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2528. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2529. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2530. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2531. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2532. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2533. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2534. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2535. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2536. HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT,
  2537. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2538. } htt_tx_fw2wbm_reinject_reason_t;
  2539. /**
  2540. * @brief HTT TX WBM Completion from firmware to host
  2541. * @details
  2542. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2543. * DWORD 3 and 4 for software based completions (Exception frames and
  2544. * TQM bypass frames)
  2545. * For software based completions, wbm_release_ring->release_source_module will
  2546. * be set to release_source_fw
  2547. */
  2548. PREPACK struct htt_tx_wbm_completion {
  2549. A_UINT32
  2550. sch_cmd_id: 24,
  2551. exception_frame: 1, /* If set, this packet was queued via exception path */
  2552. rsvd0_31_25: 7;
  2553. A_UINT32
  2554. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2555. * reception of an ACK or BA, this field indicates
  2556. * the RSSI of the received ACK or BA frame.
  2557. * When the frame is removed as result of a direct
  2558. * remove command from the SW, this field is set
  2559. * to 0x0 (which is never a valid value when real
  2560. * RSSI is available).
  2561. * Units: dB w.r.t noise floor
  2562. */
  2563. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2564. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2565. rsvd1_31_16: 16;
  2566. } POSTPACK;
  2567. /* DWORD 0 */
  2568. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2569. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2570. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2571. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2572. /* DWORD 1 */
  2573. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2574. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2575. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2576. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2577. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2578. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2579. /* DWORD 0 */
  2580. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2581. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2582. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2583. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2584. do { \
  2585. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2586. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2587. } while (0)
  2588. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2589. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2590. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2591. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2592. do { \
  2593. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2594. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2595. } while (0)
  2596. /* DWORD 1 */
  2597. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2598. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2599. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2600. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2601. do { \
  2602. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2603. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2604. } while (0)
  2605. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2606. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2607. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2608. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2609. do { \
  2610. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2611. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2612. } while (0)
  2613. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2614. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2615. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2616. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2617. do { \
  2618. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2619. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2620. } while (0)
  2621. /**
  2622. * @brief HTT TX WBM Completion from firmware to host
  2623. * @details
  2624. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2625. * (WBM) offload HW.
  2626. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2627. * For software based completions, release_source_module will
  2628. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2629. * struct wbm_release_ring and then switch to this after looking at
  2630. * release_source_module.
  2631. */
  2632. PREPACK struct htt_tx_wbm_completion_v2 {
  2633. A_UINT32
  2634. used_by_hw0; /* Refer to struct wbm_release_ring */
  2635. A_UINT32
  2636. used_by_hw1; /* Refer to struct wbm_release_ring */
  2637. A_UINT32
  2638. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2639. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2640. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2641. exception_frame: 1,
  2642. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2643. rsvd0: 5, /* For future use */
  2644. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2645. rsvd1: 1; /* For future use */
  2646. A_UINT32
  2647. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2648. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2649. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2650. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2651. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2652. */
  2653. A_UINT32
  2654. data1: 32;
  2655. A_UINT32
  2656. data2: 32;
  2657. A_UINT32
  2658. used_by_hw3; /* Refer to struct wbm_release_ring */
  2659. } POSTPACK;
  2660. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2661. /* DWORD 3 */
  2662. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2663. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2664. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2665. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2666. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2667. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2668. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
  2669. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
  2670. /* DWORD 3 */
  2671. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2672. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2673. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2674. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2675. do { \
  2676. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2677. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2678. } while (0)
  2679. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2680. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2681. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2682. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2683. do { \
  2684. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2685. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2686. } while (0)
  2687. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2688. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2689. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2690. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2691. do { \
  2692. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2693. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2694. } while (0)
  2695. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
  2696. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
  2697. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
  2698. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
  2699. do { \
  2700. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
  2701. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
  2702. } while (0)
  2703. /**
  2704. * @brief HTT TX WBM Completion from firmware to host (V3)
  2705. * @details
  2706. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2707. * (WBM) offload HW.
  2708. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2709. * For software based completions, release_source_module will
  2710. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2711. * struct wbm_release_ring and then switch to this after looking at
  2712. * release_source_module.
  2713. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2714. * by new generations of targets.
  2715. */
  2716. PREPACK struct htt_tx_wbm_completion_v3 {
  2717. A_UINT32
  2718. used_by_hw0; /* Refer to struct wbm_release_ring */
  2719. A_UINT32
  2720. used_by_hw1; /* Refer to struct wbm_release_ring */
  2721. A_UINT32
  2722. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2723. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2724. used_by_hw3: 15;
  2725. A_UINT32
  2726. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2727. exception_frame: 1,
  2728. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2729. rsvd0: 20; /* For future use */
  2730. A_UINT32
  2731. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2732. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2733. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2734. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2735. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2736. */
  2737. A_UINT32
  2738. data1: 32;
  2739. A_UINT32
  2740. data2: 32;
  2741. A_UINT32
  2742. rsvd1: 20,
  2743. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2744. } POSTPACK;
  2745. /* DWORD 3 */
  2746. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2747. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2748. /* DWORD 4 */
  2749. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2750. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2751. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2752. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2753. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
  2754. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
  2755. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2756. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2757. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2758. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2759. do { \
  2760. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2761. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2762. } while (0)
  2763. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2764. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2765. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2766. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2767. do { \
  2768. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2769. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2770. } while (0)
  2771. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2772. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2773. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2774. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2775. do { \
  2776. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2777. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2778. } while (0)
  2779. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
  2780. (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
  2781. HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
  2782. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
  2783. do { \
  2784. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
  2785. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
  2786. } while (0)
  2787. typedef enum {
  2788. TX_FRAME_TYPE_UNDEFINED = 0,
  2789. TX_FRAME_TYPE_EAPOL = 1,
  2790. } htt_tx_wbm_status_frame_type;
  2791. /**
  2792. * @brief HTT TX WBM transmit status from firmware to host
  2793. * @details
  2794. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2795. * (WBM) offload HW.
  2796. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2797. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2798. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2799. */
  2800. PREPACK struct htt_tx_wbm_transmit_status {
  2801. A_UINT32
  2802. sch_cmd_id: 24,
  2803. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2804. * reception of an ACK or BA, this field indicates
  2805. * the RSSI of the received ACK or BA frame.
  2806. * When the frame is removed as result of a direct
  2807. * remove command from the SW, this field is set
  2808. * to 0x0 (which is never a valid value when real
  2809. * RSSI is available).
  2810. * Units: dB w.r.t noise floor
  2811. */
  2812. A_UINT32
  2813. sw_peer_id: 16,
  2814. tid_num: 5,
  2815. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2816. * and tid_num fields contain valid data.
  2817. * If this "valid" flag is not set, the
  2818. * sw_peer_id and tid_num fields must be ignored.
  2819. */
  2820. mcast: 1,
  2821. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2822. * contains valid data.
  2823. */
  2824. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2825. transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
  2826. * transmit_count field in struct
  2827. * htt_tx_wbm_completion_vx has valid data.
  2828. */
  2829. reserved: 3;
  2830. A_UINT32
  2831. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2832. * packets in the wbm completion path
  2833. */
  2834. } POSTPACK;
  2835. /* DWORD 4 */
  2836. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2837. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2838. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2839. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2840. /* DWORD 5 */
  2841. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2842. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2843. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2844. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2845. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2846. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2847. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2848. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2849. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2850. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2851. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
  2852. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
  2853. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
  2854. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
  2855. /* DWORD 4 */
  2856. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2857. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2858. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2859. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2860. do { \
  2861. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2862. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2863. } while (0)
  2864. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2865. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2866. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2867. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2868. do { \
  2869. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2870. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2871. } while (0)
  2872. /* DWORD 5 */
  2873. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2874. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2875. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2876. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2877. do { \
  2878. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2879. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2880. } while (0)
  2881. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2882. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2883. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2884. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2885. do { \
  2886. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2887. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2888. } while (0)
  2889. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2890. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2891. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2892. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2893. do { \
  2894. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2895. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2896. } while (0)
  2897. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2898. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2899. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2900. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2901. do { \
  2902. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2903. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2904. } while (0)
  2905. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2906. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2907. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2908. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2909. do { \
  2910. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2911. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2912. } while (0)
  2913. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
  2914. (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
  2915. HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
  2916. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
  2917. do { \
  2918. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
  2919. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
  2920. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
  2921. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
  2922. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
  2923. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
  2924. do { \
  2925. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2926. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
  2927. } while (0)
  2928. /**
  2929. * @brief HTT TX WBM reinject status from firmware to host
  2930. * @details
  2931. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2932. * (WBM) offload HW.
  2933. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2934. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2935. */
  2936. PREPACK struct htt_tx_wbm_reinject_status {
  2937. A_UINT32
  2938. sw_peer_id : 16,
  2939. data_length : 16;
  2940. A_UINT32
  2941. tid : 5,
  2942. msduq_idx : 4,
  2943. reserved1 : 23;
  2944. A_UINT32
  2945. reserved2: 32;
  2946. } POSTPACK;
  2947. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_M 0x0000ffff
  2948. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_S 0
  2949. #define HTT_TX_WBM_REINJECT_DATA_LEN_M 0xffff0000
  2950. #define HTT_TX_WBM_REINJECT_DATA_LEN_S 16
  2951. #define HTT_TX_WBM_REINJECT_TID_M 0x0000001f
  2952. #define HTT_TX_WBM_REINJECT_TID_S 0
  2953. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_M 0x000001e0
  2954. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_S 5
  2955. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_GET(_var)\
  2956. (((_var) & HTT_TX_WBM_REINJECT_SW_PEER_ID_M) >>\
  2957. HTT_TX_WBM_REINJECT_SW_PEER_ID_S)\
  2958. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_SET(_var, _val)\
  2959. do {\
  2960. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_SW_PEER_ID, _val); \
  2961. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_SW_PEER_ID_S));\
  2962. } while(0)
  2963. #define HTT_TX_WBM_REINJECT_DATA_LEN_GET(_var)\
  2964. (((_var) & HTT_TX_WBM_REINJECT_DATA_LEN_M) >>\
  2965. HTT_TX_WBM_REINJECT_DATA_LEN_S)\
  2966. #define HTT_TX_WBM_REINJECT_DATA_LEN_SET(_var, _val)\
  2967. do {\
  2968. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_DATA_LEN, _val); \
  2969. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_DATA_LEN_S));\
  2970. } while(0)
  2971. #define HTT_TX_WBM_REINJECT_TID_GET(_var)\
  2972. (((_var) & HTT_TX_WBM_REINJECT_TID_M) >>\
  2973. HTT_TX_WBM_REINJECT_TID_S)\
  2974. #define HTT_TX_WBM_REINJECT_TID_SET(_var, _val)\
  2975. do {\
  2976. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_TID, _val); \
  2977. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_TID_S));\
  2978. } while(0)
  2979. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_GET(_var)\
  2980. (((_var) & HTT_TX_WBM_REINJECT_MSDUQ_ID_M) >>\
  2981. HTT_TX_WBM_REINJECT_MSDUQ_ID_S)\
  2982. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_SET(_var, _val)\
  2983. do {\
  2984. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_MSDUQ_ID, _val); \
  2985. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_MSDUQ_ID_S));\
  2986. } while(0)
  2987. /**
  2988. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2989. * @details
  2990. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2991. * (WBM) offload HW.
  2992. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2993. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2994. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2995. * STA side.
  2996. */
  2997. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2998. A_UINT32
  2999. mec_sa_addr_31_0;
  3000. A_UINT32
  3001. mec_sa_addr_47_32: 16,
  3002. sa_ast_index: 16;
  3003. A_UINT32
  3004. vdev_id: 8,
  3005. reserved0: 24;
  3006. } POSTPACK;
  3007. /* DWORD 4 - mec_sa_addr_31_0 */
  3008. /* DWORD 5 */
  3009. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  3010. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  3011. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  3012. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  3013. /* DWORD 6 */
  3014. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  3015. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  3016. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  3017. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  3018. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  3019. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  3020. do { \
  3021. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  3022. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  3023. } while (0)
  3024. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  3025. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  3026. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  3027. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  3028. do { \
  3029. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  3030. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  3031. } while (0)
  3032. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  3033. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  3034. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  3035. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  3036. do { \
  3037. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  3038. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  3039. } while (0)
  3040. typedef enum {
  3041. TX_FLOW_PRIORITY_BE,
  3042. TX_FLOW_PRIORITY_HIGH,
  3043. TX_FLOW_PRIORITY_LOW,
  3044. } htt_tx_flow_priority_t;
  3045. typedef enum {
  3046. TX_FLOW_LATENCY_SENSITIVE,
  3047. TX_FLOW_LATENCY_INSENSITIVE,
  3048. } htt_tx_flow_latency_t;
  3049. typedef enum {
  3050. TX_FLOW_BEST_EFFORT_TRAFFIC,
  3051. TX_FLOW_INTERACTIVE_TRAFFIC,
  3052. TX_FLOW_PERIODIC_TRAFFIC,
  3053. TX_FLOW_BURSTY_TRAFFIC,
  3054. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  3055. } htt_tx_flow_traffic_pattern_t;
  3056. /**
  3057. * @brief HTT TX Flow search metadata format
  3058. * @details
  3059. * Host will set this metadata in flow table's flow search entry along with
  3060. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  3061. * firmware and TQM ring if the flow search entry wins.
  3062. * This metadata is available to firmware in that first MSDU's
  3063. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  3064. * to one of the available flows for specific tid and returns the tqm flow
  3065. * pointer as part of htt_tx_map_flow_info message.
  3066. */
  3067. PREPACK struct htt_tx_flow_metadata {
  3068. A_UINT32
  3069. rsvd0_1_0: 2,
  3070. tid: 4,
  3071. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  3072. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  3073. tid_override: 1, /* If set, tid field in this struct is the final tid.
  3074. * Else choose final tid based on latency, priority.
  3075. */
  3076. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  3077. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  3078. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  3079. } POSTPACK;
  3080. /* DWORD 0 */
  3081. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  3082. #define HTT_TX_FLOW_METADATA_TID_S 2
  3083. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  3084. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  3085. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  3086. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  3087. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  3088. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  3089. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  3090. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  3091. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  3092. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  3093. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  3094. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  3095. /* DWORD 0 */
  3096. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  3097. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  3098. HTT_TX_FLOW_METADATA_TID_S)
  3099. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  3100. do { \
  3101. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  3102. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3103. } while (0)
  3104. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3105. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3106. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3107. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3108. do { \
  3109. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3110. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3111. } while (0)
  3112. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3113. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3114. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3115. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3116. do { \
  3117. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3118. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3119. } while (0)
  3120. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3121. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3122. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3123. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3124. do { \
  3125. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3126. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3127. } while (0)
  3128. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3129. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3130. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3131. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3132. do { \
  3133. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3134. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3135. } while (0)
  3136. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3137. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3138. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3139. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3140. do { \
  3141. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3142. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3143. } while (0)
  3144. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3145. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3146. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3147. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3148. do { \
  3149. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3150. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3151. } while (0)
  3152. /**
  3153. * @brief host -> target ADD WDS Entry
  3154. *
  3155. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3156. *
  3157. * @brief host -> target DELETE WDS Entry
  3158. *
  3159. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3160. *
  3161. * @details
  3162. * HTT wds entry from source port learning
  3163. * Host will learn wds entries from rx and send this message to firmware
  3164. * to enable firmware to configure/delete AST entries for wds clients.
  3165. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3166. * and when SA's entry is deleted, firmware removes this AST entry
  3167. *
  3168. * The message would appear as follows:
  3169. *
  3170. * |31 30|29 |17 16|15 8|7 0|
  3171. * |----------------+----------------+----------------+----------------|
  3172. * | rsvd0 |PDVID| vdev_id | msg_type |
  3173. * |-------------------------------------------------------------------|
  3174. * | sa_addr_31_0 |
  3175. * |-------------------------------------------------------------------|
  3176. * | | ta_peer_id | sa_addr_47_32 |
  3177. * |-------------------------------------------------------------------|
  3178. * Where PDVID = pdev_id
  3179. *
  3180. * The message is interpreted as follows:
  3181. *
  3182. * dword0 - b'0:7 - msg_type: This will be set to
  3183. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3184. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3185. *
  3186. * dword0 - b'8:15 - vdev_id
  3187. *
  3188. * dword0 - b'16:17 - pdev_id
  3189. *
  3190. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3191. *
  3192. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3193. *
  3194. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3195. *
  3196. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3197. */
  3198. PREPACK struct htt_wds_entry {
  3199. A_UINT32
  3200. msg_type: 8,
  3201. vdev_id: 8,
  3202. pdev_id: 2,
  3203. rsvd0: 14;
  3204. A_UINT32 sa_addr_31_0;
  3205. A_UINT32
  3206. sa_addr_47_32: 16,
  3207. ta_peer_id: 14,
  3208. rsvd2: 2;
  3209. } POSTPACK;
  3210. /* DWORD 0 */
  3211. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3212. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3213. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3214. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3215. /* DWORD 2 */
  3216. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3217. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3218. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3219. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3220. /* DWORD 0 */
  3221. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3222. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3223. HTT_WDS_ENTRY_VDEV_ID_S)
  3224. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3225. do { \
  3226. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3227. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3228. } while (0)
  3229. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3230. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3231. HTT_WDS_ENTRY_PDEV_ID_S)
  3232. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3233. do { \
  3234. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3235. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3236. } while (0)
  3237. /* DWORD 2 */
  3238. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3239. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3240. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3241. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3242. do { \
  3243. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3244. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3245. } while (0)
  3246. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3247. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3248. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3249. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3250. do { \
  3251. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3252. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3253. } while (0)
  3254. /**
  3255. * @brief MAC DMA rx ring setup specification
  3256. *
  3257. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3258. *
  3259. * @details
  3260. * To allow for dynamic rx ring reconfiguration and to avoid race
  3261. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3262. * it uses. Instead, it sends this message to the target, indicating how
  3263. * the rx ring used by the host should be set up and maintained.
  3264. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3265. * specifications.
  3266. *
  3267. * |31 16|15 8|7 0|
  3268. * |---------------------------------------------------------------|
  3269. * header: | reserved | num rings | msg type |
  3270. * |---------------------------------------------------------------|
  3271. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3272. #if HTT_PADDR64
  3273. * | FW_IDX shadow register physical address (bits 63:32) |
  3274. #endif
  3275. * |---------------------------------------------------------------|
  3276. * | rx ring base physical address (bits 31:0) |
  3277. #if HTT_PADDR64
  3278. * | rx ring base physical address (bits 63:32) |
  3279. #endif
  3280. * |---------------------------------------------------------------|
  3281. * | rx ring buffer size | rx ring length |
  3282. * |---------------------------------------------------------------|
  3283. * | FW_IDX initial value | enabled flags |
  3284. * |---------------------------------------------------------------|
  3285. * | MSDU payload offset | 802.11 header offset |
  3286. * |---------------------------------------------------------------|
  3287. * | PPDU end offset | PPDU start offset |
  3288. * |---------------------------------------------------------------|
  3289. * | MPDU end offset | MPDU start offset |
  3290. * |---------------------------------------------------------------|
  3291. * | MSDU end offset | MSDU start offset |
  3292. * |---------------------------------------------------------------|
  3293. * | frag info offset | rx attention offset |
  3294. * |---------------------------------------------------------------|
  3295. * payload 2, if present, has the same format as payload 1
  3296. * Header fields:
  3297. * - MSG_TYPE
  3298. * Bits 7:0
  3299. * Purpose: identifies this as an rx ring configuration message
  3300. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3301. * - NUM_RINGS
  3302. * Bits 15:8
  3303. * Purpose: indicates whether the host is setting up one rx ring or two
  3304. * Value: 1 or 2
  3305. * Payload:
  3306. * for systems using 64-bit format for bus addresses:
  3307. * - IDX_SHADOW_REG_PADDR_LO
  3308. * Bits 31:0
  3309. * Value: lower 4 bytes of physical address of the host's
  3310. * FW_IDX shadow register
  3311. * - IDX_SHADOW_REG_PADDR_HI
  3312. * Bits 31:0
  3313. * Value: upper 4 bytes of physical address of the host's
  3314. * FW_IDX shadow register
  3315. * - RING_BASE_PADDR_LO
  3316. * Bits 31:0
  3317. * Value: lower 4 bytes of physical address of the host's rx ring
  3318. * - RING_BASE_PADDR_HI
  3319. * Bits 31:0
  3320. * Value: uppper 4 bytes of physical address of the host's rx ring
  3321. * for systems using 32-bit format for bus addresses:
  3322. * - IDX_SHADOW_REG_PADDR
  3323. * Bits 31:0
  3324. * Value: physical address of the host's FW_IDX shadow register
  3325. * - RING_BASE_PADDR
  3326. * Bits 31:0
  3327. * Value: physical address of the host's rx ring
  3328. * - RING_LEN
  3329. * Bits 15:0
  3330. * Value: number of elements in the rx ring
  3331. * - RING_BUF_SZ
  3332. * Bits 31:16
  3333. * Value: size of the buffers referenced by the rx ring, in byte units
  3334. * - ENABLED_FLAGS
  3335. * Bits 15:0
  3336. * Value: 1-bit flags to show whether different rx fields are enabled
  3337. * bit 0: 802.11 header enabled (1) or disabled (0)
  3338. * bit 1: MSDU payload enabled (1) or disabled (0)
  3339. * bit 2: PPDU start enabled (1) or disabled (0)
  3340. * bit 3: PPDU end enabled (1) or disabled (0)
  3341. * bit 4: MPDU start enabled (1) or disabled (0)
  3342. * bit 5: MPDU end enabled (1) or disabled (0)
  3343. * bit 6: MSDU start enabled (1) or disabled (0)
  3344. * bit 7: MSDU end enabled (1) or disabled (0)
  3345. * bit 8: rx attention enabled (1) or disabled (0)
  3346. * bit 9: frag info enabled (1) or disabled (0)
  3347. * bit 10: unicast rx enabled (1) or disabled (0)
  3348. * bit 11: multicast rx enabled (1) or disabled (0)
  3349. * bit 12: ctrl rx enabled (1) or disabled (0)
  3350. * bit 13: mgmt rx enabled (1) or disabled (0)
  3351. * bit 14: null rx enabled (1) or disabled (0)
  3352. * bit 15: phy data rx enabled (1) or disabled (0)
  3353. * - IDX_INIT_VAL
  3354. * Bits 31:16
  3355. * Purpose: Specify the initial value for the FW_IDX.
  3356. * Value: the number of buffers initially present in the host's rx ring
  3357. * - OFFSET_802_11_HDR
  3358. * Bits 15:0
  3359. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3360. * - OFFSET_MSDU_PAYLOAD
  3361. * Bits 31:16
  3362. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3363. * - OFFSET_PPDU_START
  3364. * Bits 15:0
  3365. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3366. * - OFFSET_PPDU_END
  3367. * Bits 31:16
  3368. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3369. * - OFFSET_MPDU_START
  3370. * Bits 15:0
  3371. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3372. * - OFFSET_MPDU_END
  3373. * Bits 31:16
  3374. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3375. * - OFFSET_MSDU_START
  3376. * Bits 15:0
  3377. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3378. * - OFFSET_MSDU_END
  3379. * Bits 31:16
  3380. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3381. * - OFFSET_RX_ATTN
  3382. * Bits 15:0
  3383. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3384. * - OFFSET_FRAG_INFO
  3385. * Bits 31:16
  3386. * Value: offset in QUAD-bytes of frag info table
  3387. */
  3388. /* header fields */
  3389. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3390. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3391. /* payload fields */
  3392. /* for systems using a 64-bit format for bus addresses */
  3393. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3394. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3395. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3396. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3397. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3398. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3399. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3400. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3401. /* for systems using a 32-bit format for bus addresses */
  3402. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3403. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3404. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3405. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3406. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3407. #define HTT_RX_RING_CFG_LEN_S 0
  3408. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3409. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3410. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3411. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3412. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3413. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3414. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3415. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3416. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3417. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3418. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3419. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3420. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3421. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3422. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3423. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3424. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3425. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3426. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3427. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3428. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3429. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3430. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3431. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3432. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3433. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3434. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3435. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3436. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3437. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3438. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3439. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3440. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3441. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3442. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3443. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3444. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3445. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3446. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3447. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3448. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3449. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3450. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3451. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3452. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3453. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3454. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3455. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3456. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3457. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3458. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3459. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3460. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3461. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3462. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3463. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3464. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3465. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3466. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3467. #if HTT_PADDR64
  3468. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3469. #else
  3470. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3471. #endif
  3472. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3473. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3474. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3475. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3476. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3477. do { \
  3478. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3479. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3480. } while (0)
  3481. /* degenerate case for 32-bit fields */
  3482. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3483. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3484. ((_var) = (_val))
  3485. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3486. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3487. ((_var) = (_val))
  3488. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3489. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3490. ((_var) = (_val))
  3491. /* degenerate case for 32-bit fields */
  3492. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3493. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3494. ((_var) = (_val))
  3495. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3496. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3497. ((_var) = (_val))
  3498. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3499. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3500. ((_var) = (_val))
  3501. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3502. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3503. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3504. do { \
  3505. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3506. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3507. } while (0)
  3508. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3509. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3510. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3511. do { \
  3512. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3513. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3514. } while (0)
  3515. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3516. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3517. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3518. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3519. do { \
  3520. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3521. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3522. } while (0)
  3523. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3524. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3525. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3526. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3527. do { \
  3528. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3529. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3530. } while (0)
  3531. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3532. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3533. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3534. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3535. do { \
  3536. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3537. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3538. } while (0)
  3539. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3540. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3541. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3542. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3543. do { \
  3544. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3545. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3546. } while (0)
  3547. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3548. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3549. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3550. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3551. do { \
  3552. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3553. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3554. } while (0)
  3555. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3556. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3557. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3558. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3559. do { \
  3560. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3561. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3562. } while (0)
  3563. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3564. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3565. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3566. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3567. do { \
  3568. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3569. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3570. } while (0)
  3571. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3572. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3573. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3574. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3575. do { \
  3576. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3577. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3578. } while (0)
  3579. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3580. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3581. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3582. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3583. do { \
  3584. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3585. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3586. } while (0)
  3587. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3588. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3589. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3590. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3591. do { \
  3592. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3593. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3594. } while (0)
  3595. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3596. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3597. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3598. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3599. do { \
  3600. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3601. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3602. } while (0)
  3603. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3604. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3605. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3606. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3607. do { \
  3608. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3609. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3610. } while (0)
  3611. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3612. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3613. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3614. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3615. do { \
  3616. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3617. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3618. } while (0)
  3619. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3620. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3621. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3622. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3623. do { \
  3624. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3625. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3626. } while (0)
  3627. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3628. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3629. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3630. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3631. do { \
  3632. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3633. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3634. } while (0)
  3635. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3636. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3637. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3638. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3639. do { \
  3640. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3641. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3642. } while (0)
  3643. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3644. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3645. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3646. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3647. do { \
  3648. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3649. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3650. } while (0)
  3651. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3652. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3653. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3654. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3655. do { \
  3656. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3657. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3658. } while (0)
  3659. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3660. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3661. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3662. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3663. do { \
  3664. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3665. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3666. } while (0)
  3667. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3668. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3669. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3670. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3671. do { \
  3672. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3673. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3674. } while (0)
  3675. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3676. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3677. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3678. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3679. do { \
  3680. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3681. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3682. } while (0)
  3683. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3684. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3685. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3686. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3687. do { \
  3688. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3689. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3690. } while (0)
  3691. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3692. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3693. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3694. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3695. do { \
  3696. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3697. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3698. } while (0)
  3699. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3700. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3701. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3702. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3703. do { \
  3704. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3705. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3706. } while (0)
  3707. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3708. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3709. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3710. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3711. do { \
  3712. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3713. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3714. } while (0)
  3715. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3716. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3717. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3718. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3719. do { \
  3720. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3721. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3722. } while (0)
  3723. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3724. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3725. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3726. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3727. do { \
  3728. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3729. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3730. } while (0)
  3731. /**
  3732. * @brief host -> target FW statistics retrieve
  3733. *
  3734. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3735. *
  3736. * @details
  3737. * The following field definitions describe the format of the HTT host
  3738. * to target FW stats retrieve message. The message specifies the type of
  3739. * stats host wants to retrieve.
  3740. *
  3741. * |31 24|23 16|15 8|7 0|
  3742. * |-----------------------------------------------------------|
  3743. * | stats types request bitmask | msg type |
  3744. * |-----------------------------------------------------------|
  3745. * | stats types reset bitmask | reserved |
  3746. * |-----------------------------------------------------------|
  3747. * | stats type | config value |
  3748. * |-----------------------------------------------------------|
  3749. * | cookie LSBs |
  3750. * |-----------------------------------------------------------|
  3751. * | cookie MSBs |
  3752. * |-----------------------------------------------------------|
  3753. * Header fields:
  3754. * - MSG_TYPE
  3755. * Bits 7:0
  3756. * Purpose: identifies this is a stats upload request message
  3757. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3758. * - UPLOAD_TYPES
  3759. * Bits 31:8
  3760. * Purpose: identifies which types of FW statistics to upload
  3761. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3762. * - RESET_TYPES
  3763. * Bits 31:8
  3764. * Purpose: identifies which types of FW statistics to reset
  3765. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3766. * - CFG_VAL
  3767. * Bits 23:0
  3768. * Purpose: give an opaque configuration value to the specified stats type
  3769. * Value: stats-type specific configuration value
  3770. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3771. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3772. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3773. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3774. * - CFG_STAT_TYPE
  3775. * Bits 31:24
  3776. * Purpose: specify which stats type (if any) the config value applies to
  3777. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3778. * a valid configuration specification
  3779. * - COOKIE_LSBS
  3780. * Bits 31:0
  3781. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3782. * message with its preceding host->target stats request message.
  3783. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3784. * - COOKIE_MSBS
  3785. * Bits 31:0
  3786. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3787. * message with its preceding host->target stats request message.
  3788. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3789. */
  3790. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3791. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3792. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3793. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3794. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3795. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3796. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3797. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3798. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3799. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3800. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3801. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3802. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3803. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3804. do { \
  3805. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3806. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3807. } while (0)
  3808. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3809. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3810. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3811. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3812. do { \
  3813. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3814. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3815. } while (0)
  3816. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3817. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3818. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3819. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3820. do { \
  3821. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3822. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3823. } while (0)
  3824. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3825. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3826. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3827. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3828. do { \
  3829. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3830. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3831. } while (0)
  3832. /**
  3833. * @brief host -> target HTT out-of-band sync request
  3834. *
  3835. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3836. *
  3837. * @details
  3838. * The HTT SYNC tells the target to suspend processing of subsequent
  3839. * HTT host-to-target messages until some other target agent locally
  3840. * informs the target HTT FW that the current sync counter is equal to
  3841. * or greater than (in a modulo sense) the sync counter specified in
  3842. * the SYNC message.
  3843. * This allows other host-target components to synchronize their operation
  3844. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3845. * security key has been downloaded to and activated by the target.
  3846. * In the absence of any explicit synchronization counter value
  3847. * specification, the target HTT FW will use zero as the default current
  3848. * sync value.
  3849. *
  3850. * |31 24|23 16|15 8|7 0|
  3851. * |-----------------------------------------------------------|
  3852. * | reserved | sync count | msg type |
  3853. * |-----------------------------------------------------------|
  3854. * Header fields:
  3855. * - MSG_TYPE
  3856. * Bits 7:0
  3857. * Purpose: identifies this as a sync message
  3858. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3859. * - SYNC_COUNT
  3860. * Bits 15:8
  3861. * Purpose: specifies what sync value the HTT FW will wait for from
  3862. * an out-of-band specification to resume its operation
  3863. * Value: in-band sync counter value to compare against the out-of-band
  3864. * counter spec.
  3865. * The HTT target FW will suspend its host->target message processing
  3866. * as long as
  3867. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3868. */
  3869. #define HTT_H2T_SYNC_MSG_SZ 4
  3870. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3871. #define HTT_H2T_SYNC_COUNT_S 8
  3872. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3873. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3874. HTT_H2T_SYNC_COUNT_S)
  3875. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3876. do { \
  3877. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3878. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3879. } while (0)
  3880. /**
  3881. * @brief host -> target HTT aggregation configuration
  3882. *
  3883. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3884. */
  3885. #define HTT_AGGR_CFG_MSG_SZ 4
  3886. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3887. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3888. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3889. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3890. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3891. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3892. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3893. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3894. do { \
  3895. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3896. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3897. } while (0)
  3898. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3899. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3900. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3901. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3902. do { \
  3903. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3904. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3905. } while (0)
  3906. /**
  3907. * @brief host -> target HTT configure max amsdu info per vdev
  3908. *
  3909. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3910. *
  3911. * @details
  3912. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3913. *
  3914. * |31 21|20 16|15 8|7 0|
  3915. * |-----------------------------------------------------------|
  3916. * | reserved | vdev id | max amsdu | msg type |
  3917. * |-----------------------------------------------------------|
  3918. * Header fields:
  3919. * - MSG_TYPE
  3920. * Bits 7:0
  3921. * Purpose: identifies this as a aggr cfg ex message
  3922. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3923. * - MAX_NUM_AMSDU_SUBFRM
  3924. * Bits 15:8
  3925. * Purpose: max MSDUs per A-MSDU
  3926. * - VDEV_ID
  3927. * Bits 20:16
  3928. * Purpose: ID of the vdev to which this limit is applied
  3929. */
  3930. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3931. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3932. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3933. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3934. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3935. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3936. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3937. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3938. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3939. do { \
  3940. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3941. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3942. } while (0)
  3943. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3944. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3945. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3946. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3947. do { \
  3948. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3949. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3950. } while (0)
  3951. /**
  3952. * @brief HTT WDI_IPA Config Message
  3953. *
  3954. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3955. *
  3956. * @details
  3957. * The HTT WDI_IPA config message is created/sent by host at driver
  3958. * init time. It contains information about data structures used on
  3959. * WDI_IPA TX and RX path.
  3960. * TX CE ring is used for pushing packet metadata from IPA uC
  3961. * to WLAN FW
  3962. * TX Completion ring is used for generating TX completions from
  3963. * WLAN FW to IPA uC
  3964. * RX Indication ring is used for indicating RX packets from FW
  3965. * to IPA uC
  3966. * RX Ring2 is used as either completion ring or as second
  3967. * indication ring. when Ring2 is used as completion ring, IPA uC
  3968. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3969. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3970. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3971. * indicated in RX Indication ring. Please see WDI_IPA specification
  3972. * for more details.
  3973. * |31 24|23 16|15 8|7 0|
  3974. * |----------------+----------------+----------------+----------------|
  3975. * | tx pkt pool size | Rsvd | msg_type |
  3976. * |-------------------------------------------------------------------|
  3977. * | tx comp ring base (bits 31:0) |
  3978. #if HTT_PADDR64
  3979. * | tx comp ring base (bits 63:32) |
  3980. #endif
  3981. * |-------------------------------------------------------------------|
  3982. * | tx comp ring size |
  3983. * |-------------------------------------------------------------------|
  3984. * | tx comp WR_IDX physical address (bits 31:0) |
  3985. #if HTT_PADDR64
  3986. * | tx comp WR_IDX physical address (bits 63:32) |
  3987. #endif
  3988. * |-------------------------------------------------------------------|
  3989. * | tx CE WR_IDX physical address (bits 31:0) |
  3990. #if HTT_PADDR64
  3991. * | tx CE WR_IDX physical address (bits 63:32) |
  3992. #endif
  3993. * |-------------------------------------------------------------------|
  3994. * | rx indication ring base (bits 31:0) |
  3995. #if HTT_PADDR64
  3996. * | rx indication ring base (bits 63:32) |
  3997. #endif
  3998. * |-------------------------------------------------------------------|
  3999. * | rx indication ring size |
  4000. * |-------------------------------------------------------------------|
  4001. * | rx ind RD_IDX physical address (bits 31:0) |
  4002. #if HTT_PADDR64
  4003. * | rx ind RD_IDX physical address (bits 63:32) |
  4004. #endif
  4005. * |-------------------------------------------------------------------|
  4006. * | rx ind WR_IDX physical address (bits 31:0) |
  4007. #if HTT_PADDR64
  4008. * | rx ind WR_IDX physical address (bits 63:32) |
  4009. #endif
  4010. * |-------------------------------------------------------------------|
  4011. * |-------------------------------------------------------------------|
  4012. * | rx ring2 base (bits 31:0) |
  4013. #if HTT_PADDR64
  4014. * | rx ring2 base (bits 63:32) |
  4015. #endif
  4016. * |-------------------------------------------------------------------|
  4017. * | rx ring2 size |
  4018. * |-------------------------------------------------------------------|
  4019. * | rx ring2 RD_IDX physical address (bits 31:0) |
  4020. #if HTT_PADDR64
  4021. * | rx ring2 RD_IDX physical address (bits 63:32) |
  4022. #endif
  4023. * |-------------------------------------------------------------------|
  4024. * | rx ring2 WR_IDX physical address (bits 31:0) |
  4025. #if HTT_PADDR64
  4026. * | rx ring2 WR_IDX physical address (bits 63:32) |
  4027. #endif
  4028. * |-------------------------------------------------------------------|
  4029. *
  4030. * Header fields:
  4031. * Header fields:
  4032. * - MSG_TYPE
  4033. * Bits 7:0
  4034. * Purpose: Identifies this as WDI_IPA config message
  4035. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  4036. * - TX_PKT_POOL_SIZE
  4037. * Bits 15:0
  4038. * Purpose: Total number of TX packet buffer pool allocated by Host for
  4039. * WDI_IPA TX path
  4040. * For systems using 32-bit format for bus addresses:
  4041. * - TX_COMP_RING_BASE_ADDR
  4042. * Bits 31:0
  4043. * Purpose: TX Completion Ring base address in DDR
  4044. * - TX_COMP_RING_SIZE
  4045. * Bits 31:0
  4046. * Purpose: TX Completion Ring size (must be power of 2)
  4047. * - TX_COMP_WR_IDX_ADDR
  4048. * Bits 31:0
  4049. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4050. * updates the Write Index for WDI_IPA TX completion ring
  4051. * - TX_CE_WR_IDX_ADDR
  4052. * Bits 31:0
  4053. * Purpose: DDR address where IPA uC
  4054. * updates the WR Index for TX CE ring
  4055. * (needed for fusion platforms)
  4056. * - RX_IND_RING_BASE_ADDR
  4057. * Bits 31:0
  4058. * Purpose: RX Indication Ring base address in DDR
  4059. * - RX_IND_RING_SIZE
  4060. * Bits 31:0
  4061. * Purpose: RX Indication Ring size
  4062. * - RX_IND_RD_IDX_ADDR
  4063. * Bits 31:0
  4064. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  4065. * RX indication ring
  4066. * - RX_IND_WR_IDX_ADDR
  4067. * Bits 31:0
  4068. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4069. * updates the Write Index for WDI_IPA RX indication ring
  4070. * - RX_RING2_BASE_ADDR
  4071. * Bits 31:0
  4072. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  4073. * - RX_RING2_SIZE
  4074. * Bits 31:0
  4075. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4076. * - RX_RING2_RD_IDX_ADDR
  4077. * Bits 31:0
  4078. * Purpose: If Second RX ring is Indication ring, DDR address where
  4079. * IPA uC updates the Read Index for Ring2.
  4080. * If Second RX ring is completion ring, this is NOT used
  4081. * - RX_RING2_WR_IDX_ADDR
  4082. * Bits 31:0
  4083. * Purpose: If Second RX ring is Indication ring, DDR address where
  4084. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  4085. * If second RX ring is completion ring, DDR address where
  4086. * IPA uC updates the Write Index for Ring 2.
  4087. * For systems using 64-bit format for bus addresses:
  4088. * - TX_COMP_RING_BASE_ADDR_LO
  4089. * Bits 31:0
  4090. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  4091. * - TX_COMP_RING_BASE_ADDR_HI
  4092. * Bits 31:0
  4093. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  4094. * - TX_COMP_RING_SIZE
  4095. * Bits 31:0
  4096. * Purpose: TX Completion Ring size (must be power of 2)
  4097. * - TX_COMP_WR_IDX_ADDR_LO
  4098. * Bits 31:0
  4099. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4100. * Lower 4 bytes of DDR address where WIFI FW
  4101. * updates the Write Index for WDI_IPA TX completion ring
  4102. * - TX_COMP_WR_IDX_ADDR_HI
  4103. * Bits 31:0
  4104. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4105. * Higher 4 bytes of DDR address where WIFI FW
  4106. * updates the Write Index for WDI_IPA TX completion ring
  4107. * - TX_CE_WR_IDX_ADDR_LO
  4108. * Bits 31:0
  4109. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4110. * updates the WR Index for TX CE ring
  4111. * (needed for fusion platforms)
  4112. * - TX_CE_WR_IDX_ADDR_HI
  4113. * Bits 31:0
  4114. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4115. * updates the WR Index for TX CE ring
  4116. * (needed for fusion platforms)
  4117. * - RX_IND_RING_BASE_ADDR_LO
  4118. * Bits 31:0
  4119. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4120. * - RX_IND_RING_BASE_ADDR_HI
  4121. * Bits 31:0
  4122. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4123. * - RX_IND_RING_SIZE
  4124. * Bits 31:0
  4125. * Purpose: RX Indication Ring size
  4126. * - RX_IND_RD_IDX_ADDR_LO
  4127. * Bits 31:0
  4128. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4129. * for WDI_IPA RX indication ring
  4130. * - RX_IND_RD_IDX_ADDR_HI
  4131. * Bits 31:0
  4132. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4133. * for WDI_IPA RX indication ring
  4134. * - RX_IND_WR_IDX_ADDR_LO
  4135. * Bits 31:0
  4136. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4137. * Lower 4 bytes of DDR address where WIFI FW
  4138. * updates the Write Index for WDI_IPA RX indication ring
  4139. * - RX_IND_WR_IDX_ADDR_HI
  4140. * Bits 31:0
  4141. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4142. * Higher 4 bytes of DDR address where WIFI FW
  4143. * updates the Write Index for WDI_IPA RX indication ring
  4144. * - RX_RING2_BASE_ADDR_LO
  4145. * Bits 31:0
  4146. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4147. * - RX_RING2_BASE_ADDR_HI
  4148. * Bits 31:0
  4149. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4150. * - RX_RING2_SIZE
  4151. * Bits 31:0
  4152. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4153. * - RX_RING2_RD_IDX_ADDR_LO
  4154. * Bits 31:0
  4155. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4156. * DDR address where IPA uC updates the Read Index for Ring2.
  4157. * If Second RX ring is completion ring, this is NOT used
  4158. * - RX_RING2_RD_IDX_ADDR_HI
  4159. * Bits 31:0
  4160. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4161. * DDR address where IPA uC updates the Read Index for Ring2.
  4162. * If Second RX ring is completion ring, this is NOT used
  4163. * - RX_RING2_WR_IDX_ADDR_LO
  4164. * Bits 31:0
  4165. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4166. * DDR address where WIFI FW updates the Write Index
  4167. * for WDI_IPA RX ring2
  4168. * If second RX ring is completion ring, lower 4 bytes of
  4169. * DDR address where IPA uC updates the Write Index for Ring 2.
  4170. * - RX_RING2_WR_IDX_ADDR_HI
  4171. * Bits 31:0
  4172. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4173. * DDR address where WIFI FW updates the Write Index
  4174. * for WDI_IPA RX ring2
  4175. * If second RX ring is completion ring, higher 4 bytes of
  4176. * DDR address where IPA uC updates the Write Index for Ring 2.
  4177. */
  4178. #if HTT_PADDR64
  4179. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4180. #else
  4181. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4182. #endif
  4183. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4184. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4185. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4186. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4187. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4188. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4189. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4190. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4191. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4192. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4193. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4194. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4195. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4196. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4197. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4198. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4199. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4200. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4201. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4202. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4203. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4204. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4205. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4206. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4207. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4208. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4209. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4210. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4211. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4212. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4213. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4214. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4215. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4216. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4217. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4218. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4219. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4220. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4221. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4222. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4223. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4224. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4225. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4226. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4227. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4228. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4229. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4230. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4231. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4232. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4233. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4234. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4235. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4236. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4237. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4238. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4239. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4240. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4241. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4242. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4243. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4244. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4245. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4246. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4247. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4248. do { \
  4249. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4250. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4251. } while (0)
  4252. /* for systems using 32-bit format for bus addr */
  4253. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4254. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4255. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4256. do { \
  4257. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4258. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4259. } while (0)
  4260. /* for systems using 64-bit format for bus addr */
  4261. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4262. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4263. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4264. do { \
  4265. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4266. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4267. } while (0)
  4268. /* for systems using 64-bit format for bus addr */
  4269. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4270. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4271. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4272. do { \
  4273. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4274. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4275. } while (0)
  4276. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4277. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4278. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4279. do { \
  4280. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4281. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4282. } while (0)
  4283. /* for systems using 32-bit format for bus addr */
  4284. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4285. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4286. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4287. do { \
  4288. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4289. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4290. } while (0)
  4291. /* for systems using 64-bit format for bus addr */
  4292. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4293. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4294. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4295. do { \
  4296. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4297. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4298. } while (0)
  4299. /* for systems using 64-bit format for bus addr */
  4300. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4301. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4302. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4303. do { \
  4304. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4305. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4306. } while (0)
  4307. /* for systems using 32-bit format for bus addr */
  4308. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4309. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4310. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4311. do { \
  4312. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4313. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4314. } while (0)
  4315. /* for systems using 64-bit format for bus addr */
  4316. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4317. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4318. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4319. do { \
  4320. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4321. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4322. } while (0)
  4323. /* for systems using 64-bit format for bus addr */
  4324. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4325. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4326. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4327. do { \
  4328. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4329. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4330. } while (0)
  4331. /* for systems using 32-bit format for bus addr */
  4332. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4333. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4334. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4335. do { \
  4336. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4337. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4338. } while (0)
  4339. /* for systems using 64-bit format for bus addr */
  4340. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4341. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4342. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4343. do { \
  4344. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4345. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4346. } while (0)
  4347. /* for systems using 64-bit format for bus addr */
  4348. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4349. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4350. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4351. do { \
  4352. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4353. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4354. } while (0)
  4355. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4356. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4357. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4358. do { \
  4359. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4360. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4361. } while (0)
  4362. /* for systems using 32-bit format for bus addr */
  4363. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4364. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4365. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4366. do { \
  4367. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4368. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4369. } while (0)
  4370. /* for systems using 64-bit format for bus addr */
  4371. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4372. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4373. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4374. do { \
  4375. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4376. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4377. } while (0)
  4378. /* for systems using 64-bit format for bus addr */
  4379. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4380. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4381. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4382. do { \
  4383. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4384. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4385. } while (0)
  4386. /* for systems using 32-bit format for bus addr */
  4387. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4388. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4389. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4390. do { \
  4391. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4392. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4393. } while (0)
  4394. /* for systems using 64-bit format for bus addr */
  4395. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4396. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4397. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4398. do { \
  4399. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4400. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4401. } while (0)
  4402. /* for systems using 64-bit format for bus addr */
  4403. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4404. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4405. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4406. do { \
  4407. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4408. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4409. } while (0)
  4410. /* for systems using 32-bit format for bus addr */
  4411. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4412. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4413. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4414. do { \
  4415. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4416. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4417. } while (0)
  4418. /* for systems using 64-bit format for bus addr */
  4419. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4420. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4421. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4422. do { \
  4423. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4424. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4425. } while (0)
  4426. /* for systems using 64-bit format for bus addr */
  4427. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4428. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4429. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4430. do { \
  4431. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4432. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4433. } while (0)
  4434. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4435. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4436. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4437. do { \
  4438. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4439. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4440. } while (0)
  4441. /* for systems using 32-bit format for bus addr */
  4442. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4443. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4444. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4445. do { \
  4446. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4447. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4448. } while (0)
  4449. /* for systems using 64-bit format for bus addr */
  4450. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4451. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4452. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4453. do { \
  4454. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4455. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4456. } while (0)
  4457. /* for systems using 64-bit format for bus addr */
  4458. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4459. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4460. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4461. do { \
  4462. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4463. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4464. } while (0)
  4465. /* for systems using 32-bit format for bus addr */
  4466. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4467. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4468. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4469. do { \
  4470. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4471. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4472. } while (0)
  4473. /* for systems using 64-bit format for bus addr */
  4474. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4475. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4476. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4477. do { \
  4478. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4479. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4480. } while (0)
  4481. /* for systems using 64-bit format for bus addr */
  4482. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4483. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4484. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4485. do { \
  4486. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4487. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4488. } while (0)
  4489. /*
  4490. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4491. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4492. * addresses are stored in a XXX-bit field.
  4493. * This macro is used to define both htt_wdi_ipa_config32_t and
  4494. * htt_wdi_ipa_config64_t structs.
  4495. */
  4496. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4497. _paddr__tx_comp_ring_base_addr_, \
  4498. _paddr__tx_comp_wr_idx_addr_, \
  4499. _paddr__tx_ce_wr_idx_addr_, \
  4500. _paddr__rx_ind_ring_base_addr_, \
  4501. _paddr__rx_ind_rd_idx_addr_, \
  4502. _paddr__rx_ind_wr_idx_addr_, \
  4503. _paddr__rx_ring2_base_addr_,\
  4504. _paddr__rx_ring2_rd_idx_addr_,\
  4505. _paddr__rx_ring2_wr_idx_addr_) \
  4506. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4507. { \
  4508. /* DWORD 0: flags and meta-data */ \
  4509. A_UINT32 \
  4510. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4511. reserved: 8, \
  4512. tx_pkt_pool_size: 16;\
  4513. /* DWORD 1 */\
  4514. _paddr__tx_comp_ring_base_addr_;\
  4515. /* DWORD 2 (or 3)*/\
  4516. A_UINT32 tx_comp_ring_size;\
  4517. /* DWORD 3 (or 4)*/\
  4518. _paddr__tx_comp_wr_idx_addr_;\
  4519. /* DWORD 4 (or 6)*/\
  4520. _paddr__tx_ce_wr_idx_addr_;\
  4521. /* DWORD 5 (or 8)*/\
  4522. _paddr__rx_ind_ring_base_addr_;\
  4523. /* DWORD 6 (or 10)*/\
  4524. A_UINT32 rx_ind_ring_size;\
  4525. /* DWORD 7 (or 11)*/\
  4526. _paddr__rx_ind_rd_idx_addr_;\
  4527. /* DWORD 8 (or 13)*/\
  4528. _paddr__rx_ind_wr_idx_addr_;\
  4529. /* DWORD 9 (or 15)*/\
  4530. _paddr__rx_ring2_base_addr_;\
  4531. /* DWORD 10 (or 17) */\
  4532. A_UINT32 rx_ring2_size;\
  4533. /* DWORD 11 (or 18) */\
  4534. _paddr__rx_ring2_rd_idx_addr_;\
  4535. /* DWORD 12 (or 20) */\
  4536. _paddr__rx_ring2_wr_idx_addr_;\
  4537. } POSTPACK
  4538. /* define a htt_wdi_ipa_config32_t type */
  4539. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4540. /* define a htt_wdi_ipa_config64_t type */
  4541. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4542. #if HTT_PADDR64
  4543. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4544. #else
  4545. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4546. #endif
  4547. enum htt_wdi_ipa_op_code {
  4548. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4549. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4550. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4551. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4552. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4553. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4554. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4555. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4556. /* keep this last */
  4557. HTT_WDI_IPA_OPCODE_MAX
  4558. };
  4559. /**
  4560. * @brief HTT WDI_IPA Operation Request Message
  4561. *
  4562. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4563. *
  4564. * @details
  4565. * HTT WDI_IPA Operation Request message is sent by host
  4566. * to either suspend or resume WDI_IPA TX or RX path.
  4567. * |31 24|23 16|15 8|7 0|
  4568. * |----------------+----------------+----------------+----------------|
  4569. * | op_code | Rsvd | msg_type |
  4570. * |-------------------------------------------------------------------|
  4571. *
  4572. * Header fields:
  4573. * - MSG_TYPE
  4574. * Bits 7:0
  4575. * Purpose: Identifies this as WDI_IPA Operation Request message
  4576. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4577. * - OP_CODE
  4578. * Bits 31:16
  4579. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4580. * value: = enum htt_wdi_ipa_op_code
  4581. */
  4582. PREPACK struct htt_wdi_ipa_op_request_t
  4583. {
  4584. /* DWORD 0: flags and meta-data */
  4585. A_UINT32
  4586. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4587. reserved: 8,
  4588. op_code: 16;
  4589. } POSTPACK;
  4590. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4591. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4592. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4593. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4594. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4595. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4596. do { \
  4597. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4598. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4599. } while (0)
  4600. /*
  4601. * @brief host -> target HTT_MSI_SETUP message
  4602. *
  4603. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4604. *
  4605. * @details
  4606. * After target is booted up, host can send MSI setup message so that
  4607. * target sets up HW registers based on setup message.
  4608. *
  4609. * The message would appear as follows:
  4610. * |31 24|23 16|15|14 8|7 0|
  4611. * |---------------+-----------------+-----------------+-----------------|
  4612. * | reserved | msi_type | pdev_id | msg_type |
  4613. * |---------------------------------------------------------------------|
  4614. * | msi_addr_lo |
  4615. * |---------------------------------------------------------------------|
  4616. * | msi_addr_hi |
  4617. * |---------------------------------------------------------------------|
  4618. * | msi_data |
  4619. * |---------------------------------------------------------------------|
  4620. *
  4621. * The message is interpreted as follows:
  4622. * dword0 - b'0:7 - msg_type: This will be set to
  4623. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4624. * b'8:15 - pdev_id:
  4625. * 0 (for rings at SOC/UMAC level),
  4626. * 1/2/3 mac id (for rings at LMAC level)
  4627. * b'16:23 - msi_type: identify which msi registers need to be setup
  4628. * more details can be got from enum htt_msi_setup_type
  4629. * b'24:31 - reserved
  4630. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4631. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4632. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4633. */
  4634. PREPACK struct htt_msi_setup_t {
  4635. A_UINT32 msg_type: 8,
  4636. pdev_id: 8,
  4637. msi_type: 8,
  4638. reserved: 8;
  4639. A_UINT32 msi_addr_lo;
  4640. A_UINT32 msi_addr_hi;
  4641. A_UINT32 msi_data;
  4642. } POSTPACK;
  4643. enum htt_msi_setup_type {
  4644. HTT_PPDU_END_MSI_SETUP_TYPE,
  4645. /* Insert new types here*/
  4646. };
  4647. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4648. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4649. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4650. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4651. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4652. HTT_MSI_SETUP_PDEV_ID_S)
  4653. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4654. do { \
  4655. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4656. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4657. } while (0)
  4658. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4659. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4660. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4661. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4662. HTT_MSI_SETUP_MSI_TYPE_S)
  4663. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4664. do { \
  4665. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4666. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4667. } while (0)
  4668. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4669. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4670. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4671. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4672. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4673. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4674. do { \
  4675. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4676. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4677. } while (0)
  4678. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4679. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4680. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4681. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4682. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4683. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4684. do { \
  4685. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4686. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4687. } while (0)
  4688. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4689. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4690. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4691. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4692. HTT_MSI_SETUP_MSI_DATA_S)
  4693. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4694. do { \
  4695. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4696. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4697. } while (0)
  4698. /*
  4699. * @brief host -> target HTT_SRING_SETUP message
  4700. *
  4701. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4702. *
  4703. * @details
  4704. * After target is booted up, Host can send SRING setup message for
  4705. * each host facing LMAC SRING. Target setups up HW registers based
  4706. * on setup message and confirms back to Host if response_required is set.
  4707. * Host should wait for confirmation message before sending new SRING
  4708. * setup message
  4709. *
  4710. * The message would appear as follows:
  4711. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4712. * |--------------- +-----------------+-----------------+-----------------|
  4713. * | ring_type | ring_id | pdev_id | msg_type |
  4714. * |----------------------------------------------------------------------|
  4715. * | ring_base_addr_lo |
  4716. * |----------------------------------------------------------------------|
  4717. * | ring_base_addr_hi |
  4718. * |----------------------------------------------------------------------|
  4719. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4720. * |----------------------------------------------------------------------|
  4721. * | ring_head_offset32_remote_addr_lo |
  4722. * |----------------------------------------------------------------------|
  4723. * | ring_head_offset32_remote_addr_hi |
  4724. * |----------------------------------------------------------------------|
  4725. * | ring_tail_offset32_remote_addr_lo |
  4726. * |----------------------------------------------------------------------|
  4727. * | ring_tail_offset32_remote_addr_hi |
  4728. * |----------------------------------------------------------------------|
  4729. * | ring_msi_addr_lo |
  4730. * |----------------------------------------------------------------------|
  4731. * | ring_msi_addr_hi |
  4732. * |----------------------------------------------------------------------|
  4733. * | ring_msi_data |
  4734. * |----------------------------------------------------------------------|
  4735. * | intr_timer_th |IM| intr_batch_counter_th |
  4736. * |----------------------------------------------------------------------|
  4737. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4738. * |----------------------------------------------------------------------|
  4739. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4740. * |----------------------------------------------------------------------|
  4741. * Where
  4742. * IM = sw_intr_mode
  4743. * RR = response_required
  4744. * PTCF = prefetch_timer_cfg
  4745. * IP = IPA drop flag
  4746. *
  4747. * The message is interpreted as follows:
  4748. * dword0 - b'0:7 - msg_type: This will be set to
  4749. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4750. * b'8:15 - pdev_id:
  4751. * 0 (for rings at SOC/UMAC level),
  4752. * 1/2/3 mac id (for rings at LMAC level)
  4753. * b'16:23 - ring_id: identify which ring is to setup,
  4754. * more details can be got from enum htt_srng_ring_id
  4755. * b'24:31 - ring_type: identify type of host rings,
  4756. * more details can be got from enum htt_srng_ring_type
  4757. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4758. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4759. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4760. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4761. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4762. * SW_TO_HW_RING.
  4763. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4764. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4765. * Lower 32 bits of memory address of the remote variable
  4766. * storing the 4-byte word offset that identifies the head
  4767. * element within the ring.
  4768. * (The head offset variable has type A_UINT32.)
  4769. * Valid for HW_TO_SW and SW_TO_SW rings.
  4770. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4771. * Upper 32 bits of memory address of the remote variable
  4772. * storing the 4-byte word offset that identifies the head
  4773. * element within the ring.
  4774. * (The head offset variable has type A_UINT32.)
  4775. * Valid for HW_TO_SW and SW_TO_SW rings.
  4776. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4777. * Lower 32 bits of memory address of the remote variable
  4778. * storing the 4-byte word offset that identifies the tail
  4779. * element within the ring.
  4780. * (The tail offset variable has type A_UINT32.)
  4781. * Valid for HW_TO_SW and SW_TO_SW rings.
  4782. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4783. * Upper 32 bits of memory address of the remote variable
  4784. * storing the 4-byte word offset that identifies the tail
  4785. * element within the ring.
  4786. * (The tail offset variable has type A_UINT32.)
  4787. * Valid for HW_TO_SW and SW_TO_SW rings.
  4788. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4789. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4790. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4791. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4792. * dword10 - b'0:31 - ring_msi_data: MSI data
  4793. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4794. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4795. * dword11 - b'0:14 - intr_batch_counter_th:
  4796. * batch counter threshold is in units of 4-byte words.
  4797. * HW internally maintains and increments batch count.
  4798. * (see SRING spec for detail description).
  4799. * When batch count reaches threshold value, an interrupt
  4800. * is generated by HW.
  4801. * b'15 - sw_intr_mode:
  4802. * This configuration shall be static.
  4803. * Only programmed at power up.
  4804. * 0: generate pulse style sw interrupts
  4805. * 1: generate level style sw interrupts
  4806. * b'16:31 - intr_timer_th:
  4807. * The timer init value when timer is idle or is
  4808. * initialized to start downcounting.
  4809. * In 8us units (to cover a range of 0 to 524 ms)
  4810. * dword12 - b'0:15 - intr_low_threshold:
  4811. * Used only by Consumer ring to generate ring_sw_int_p.
  4812. * Ring entries low threshold water mark, that is used
  4813. * in combination with the interrupt timer as well as
  4814. * the the clearing of the level interrupt.
  4815. * b'16:18 - prefetch_timer_cfg:
  4816. * Used only by Consumer ring to set timer mode to
  4817. * support Application prefetch handling.
  4818. * The external tail offset/pointer will be updated
  4819. * at following intervals:
  4820. * 3'b000: (Prefetch feature disabled; used only for debug)
  4821. * 3'b001: 1 usec
  4822. * 3'b010: 4 usec
  4823. * 3'b011: 8 usec (default)
  4824. * 3'b100: 16 usec
  4825. * Others: Reserved
  4826. * b'19 - response_required:
  4827. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4828. * b'20 - ipa_drop_flag:
  4829. Indicates that host will config ipa drop threshold percentage
  4830. * b'21:31 - reserved: reserved for future use
  4831. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4832. * b'8:15 - ipa drop high threshold percentage:
  4833. * b'16:31 - Reserved
  4834. */
  4835. PREPACK struct htt_sring_setup_t {
  4836. A_UINT32 msg_type: 8,
  4837. pdev_id: 8,
  4838. ring_id: 8,
  4839. ring_type: 8;
  4840. A_UINT32 ring_base_addr_lo;
  4841. A_UINT32 ring_base_addr_hi;
  4842. A_UINT32 ring_size: 16,
  4843. ring_entry_size: 8,
  4844. ring_misc_cfg_flag: 8;
  4845. A_UINT32 ring_head_offset32_remote_addr_lo;
  4846. A_UINT32 ring_head_offset32_remote_addr_hi;
  4847. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4848. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4849. A_UINT32 ring_msi_addr_lo;
  4850. A_UINT32 ring_msi_addr_hi;
  4851. A_UINT32 ring_msi_data;
  4852. A_UINT32 intr_batch_counter_th: 15,
  4853. sw_intr_mode: 1,
  4854. intr_timer_th: 16;
  4855. A_UINT32 intr_low_threshold: 16,
  4856. prefetch_timer_cfg: 3,
  4857. response_required: 1,
  4858. ipa_drop_flag: 1,
  4859. reserved1: 11;
  4860. A_UINT32 ipa_drop_low_threshold: 8,
  4861. ipa_drop_high_threshold: 8,
  4862. reserved: 16;
  4863. } POSTPACK;
  4864. enum htt_srng_ring_type {
  4865. HTT_HW_TO_SW_RING = 0,
  4866. HTT_SW_TO_HW_RING,
  4867. HTT_SW_TO_SW_RING,
  4868. /* Insert new ring types above this line */
  4869. };
  4870. enum htt_srng_ring_id {
  4871. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4872. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4873. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4874. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4875. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4876. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4877. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4878. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4879. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4880. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4881. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4882. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4883. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4884. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4885. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4886. /* Add Other SRING which can't be directly configured by host software above this line */
  4887. };
  4888. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4889. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4890. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4891. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4892. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4893. HTT_SRING_SETUP_PDEV_ID_S)
  4894. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4895. do { \
  4896. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4897. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4898. } while (0)
  4899. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4900. #define HTT_SRING_SETUP_RING_ID_S 16
  4901. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4902. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4903. HTT_SRING_SETUP_RING_ID_S)
  4904. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4905. do { \
  4906. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4907. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4908. } while (0)
  4909. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4910. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4911. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4912. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4913. HTT_SRING_SETUP_RING_TYPE_S)
  4914. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4915. do { \
  4916. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4917. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4918. } while (0)
  4919. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4920. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4921. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4922. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4923. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4924. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4925. do { \
  4926. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4927. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4928. } while (0)
  4929. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4930. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4931. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4932. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4933. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4934. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4935. do { \
  4936. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4937. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4938. } while (0)
  4939. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4940. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4941. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4942. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4943. HTT_SRING_SETUP_RING_SIZE_S)
  4944. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4945. do { \
  4946. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4947. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4948. } while (0)
  4949. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4950. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4951. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4952. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4953. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4954. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4955. do { \
  4956. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4957. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4958. } while (0)
  4959. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4960. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4961. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4962. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4963. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4964. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4965. do { \
  4966. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4967. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4968. } while (0)
  4969. /* This control bit is applicable to only Producer, which updates Ring ID field
  4970. * of each descriptor before pushing into the ring.
  4971. * 0: updates ring_id(default)
  4972. * 1: ring_id updating disabled */
  4973. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4974. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4975. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4976. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4977. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4978. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4979. do { \
  4980. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4981. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4982. } while (0)
  4983. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4984. * of each descriptor before pushing into the ring.
  4985. * 0: updates Loopcnt(default)
  4986. * 1: Loopcnt updating disabled */
  4987. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4988. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4989. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4990. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4991. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4992. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4993. do { \
  4994. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4995. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4996. } while (0)
  4997. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4998. * into security_id port of GXI/AXI. */
  4999. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  5000. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  5001. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  5002. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  5003. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  5004. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  5005. do { \
  5006. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  5007. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  5008. } while (0)
  5009. /* During MSI write operation, SRNG drives value of this register bit into
  5010. * swap bit of GXI/AXI. */
  5011. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  5012. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  5013. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  5014. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  5015. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  5016. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  5017. do { \
  5018. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  5019. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  5020. } while (0)
  5021. /* During Pointer write operation, SRNG drives value of this register bit into
  5022. * swap bit of GXI/AXI. */
  5023. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  5024. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  5025. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  5026. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  5027. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  5028. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  5029. do { \
  5030. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  5031. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  5032. } while (0)
  5033. /* During any data or TLV write operation, SRNG drives value of this register
  5034. * bit into swap bit of GXI/AXI. */
  5035. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  5036. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  5037. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  5038. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  5039. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  5040. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  5041. do { \
  5042. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  5043. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  5044. } while (0)
  5045. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  5046. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  5047. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5048. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5049. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5050. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5051. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5052. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5053. do { \
  5054. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5055. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5056. } while (0)
  5057. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5058. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5059. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5060. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5061. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5062. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5063. do { \
  5064. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5065. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5066. } while (0)
  5067. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5068. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5069. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5070. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5071. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5072. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5073. do { \
  5074. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5075. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5076. } while (0)
  5077. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5078. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5079. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5080. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5081. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5082. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5083. do { \
  5084. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5085. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5086. } while (0)
  5087. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  5088. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  5089. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  5090. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  5091. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  5092. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  5093. do { \
  5094. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  5095. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  5096. } while (0)
  5097. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  5098. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  5099. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  5100. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  5101. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  5102. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5103. do { \
  5104. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5105. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5106. } while (0)
  5107. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5108. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5109. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5110. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5111. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5112. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5113. do { \
  5114. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5115. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5116. } while (0)
  5117. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5118. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5119. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5120. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5121. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5122. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5123. do { \
  5124. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5125. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5126. } while (0)
  5127. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5128. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5129. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5130. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5131. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5132. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5133. do { \
  5134. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5135. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5136. } while (0)
  5137. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5138. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5139. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5140. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5141. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5142. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5143. do { \
  5144. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5145. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5146. } while (0)
  5147. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5148. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5149. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5150. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5151. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5152. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5153. do { \
  5154. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5155. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5156. } while (0)
  5157. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5158. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5159. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5160. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5161. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5162. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5163. do { \
  5164. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5165. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5166. } while (0)
  5167. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5168. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5169. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5170. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5171. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5172. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5173. do { \
  5174. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5175. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5176. } while (0)
  5177. /**
  5178. * @brief host -> target RX ring selection config message
  5179. *
  5180. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5181. *
  5182. * @details
  5183. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5184. * configure RXDMA rings.
  5185. * The configuration is per ring based and includes both packet subtypes
  5186. * and PPDU/MPDU TLVs.
  5187. *
  5188. * The message would appear as follows:
  5189. *
  5190. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5191. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5192. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5193. * |-----------------------+-----+-----+--------------------------------|
  5194. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5195. * |--------------------------------------------------------------------|
  5196. * | packet_type_enable_flags_0 |
  5197. * |--------------------------------------------------------------------|
  5198. * | packet_type_enable_flags_1 |
  5199. * |--------------------------------------------------------------------|
  5200. * | packet_type_enable_flags_2 |
  5201. * |--------------------------------------------------------------------|
  5202. * | packet_type_enable_flags_3 |
  5203. * |--------------------------------------------------------------------|
  5204. * | tlv_filter_in_flags |
  5205. * |-----------------------------------+--------------------------------|
  5206. * | rx_header_offset | rx_packet_offset |
  5207. * |-----------------------------------+--------------------------------|
  5208. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5209. * |-----------------------------------+--------------------------------|
  5210. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5211. * |-----------------------------------+--------------------------------|
  5212. * | rsvd3 | rx_attention_offset |
  5213. * |--------------------------------------------------------------------|
  5214. * | rsvd4 | mo| fp| rx_drop_threshold |
  5215. * | |ndp|ndp| |
  5216. * |--------------------------------------------------------------------|
  5217. * Where:
  5218. * PS = pkt_swap
  5219. * SS = status_swap
  5220. * OV = rx_offsets_valid
  5221. * DT = drop_thresh_valid
  5222. * CLM = config_length_mgmt
  5223. * CLC = config_length_ctrl
  5224. * CLD = config_length_data
  5225. * RXHDL = rx_hdr_len
  5226. * RX = rxpcu_filter_enable_flag
  5227. * The message is interpreted as follows:
  5228. * dword0 - b'0:7 - msg_type: This will be set to
  5229. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5230. * b'8:15 - pdev_id:
  5231. * 0 (for rings at SOC/UMAC level),
  5232. * 1/2/3 mac id (for rings at LMAC level)
  5233. * b'16:23 - ring_id : Identify the ring to configure.
  5234. * More details can be got from enum htt_srng_ring_id
  5235. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5236. * BUF_RING_CFG_0 defs within HW .h files,
  5237. * e.g. wmac_top_reg_seq_hwioreg.h
  5238. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5239. * BUF_RING_CFG_0 defs within HW .h files,
  5240. * e.g. wmac_top_reg_seq_hwioreg.h
  5241. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5242. * configuration fields are valid
  5243. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5244. * rx_drop_threshold field is valid
  5245. * b'28 - rx_mon_global_en: Enable/Disable global register
  5246. 8 configuration in Rx monitor module.
  5247. * b'29:31 - rsvd1: reserved for future use
  5248. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5249. * in byte units.
  5250. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5251. * b'16:18 - config_length_mgmt (MGMT):
  5252. * Represents the length of mpdu bytes for mgmt pkt.
  5253. * valid values:
  5254. * 001 - 64bytes
  5255. * 010 - 128bytes
  5256. * 100 - 256bytes
  5257. * 111 - Full mpdu bytes
  5258. * b'19:21 - config_length_ctrl (CTRL):
  5259. * Represents the length of mpdu bytes for ctrl pkt.
  5260. * valid values:
  5261. * 001 - 64bytes
  5262. * 010 - 128bytes
  5263. * 100 - 256bytes
  5264. * 111 - Full mpdu bytes
  5265. * b'22:24 - config_length_data (DATA):
  5266. * Represents the length of mpdu bytes for data pkt.
  5267. * valid values:
  5268. * 001 - 64bytes
  5269. * 010 - 128bytes
  5270. * 100 - 256bytes
  5271. * 111 - Full mpdu bytes
  5272. * b'25:26 - rx_hdr_len:
  5273. * Specifies the number of bytes of recvd packet to copy
  5274. * into the rx_hdr tlv.
  5275. * supported values for now by host:
  5276. * 01 - 64bytes
  5277. * 10 - 128bytes
  5278. * 11 - 256bytes
  5279. * default - 128 bytes
  5280. * b'27 - rxpcu_filter_enable_flag
  5281. * For Scan Radio Host CPU utilization is very high.
  5282. * In order to reduce CPU utilization we need to filter out
  5283. * certain configured MAC frames.
  5284. * To filter out configured MAC address frames, RxPCU should
  5285. * be zero which means allow all frames for MD at RxOLE
  5286. * host wil fiter out frames.
  5287. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5288. * b'28:31 - rsvd2: Reserved for future use
  5289. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5290. * Enable MGMT packet from 0b0000 to 0b1001
  5291. * bits from low to high: FP, MD, MO - 3 bits
  5292. * FP: Filter_Pass
  5293. * MD: Monitor_Direct
  5294. * MO: Monitor_Other
  5295. * 10 mgmt subtypes * 3 bits -> 30 bits
  5296. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5297. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5298. * Enable MGMT packet from 0b1010 to 0b1111
  5299. * bits from low to high: FP, MD, MO - 3 bits
  5300. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5301. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5302. * Enable CTRL packet from 0b0000 to 0b1001
  5303. * bits from low to high: FP, MD, MO - 3 bits
  5304. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5305. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5306. * Enable CTRL packet from 0b1010 to 0b1111,
  5307. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5308. * bits from low to high: FP, MD, MO - 3 bits
  5309. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5310. * dword6 - b'0:31 - tlv_filter_in_flags:
  5311. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5312. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5313. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5314. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5315. * A value of 0 will be considered as ignore this config.
  5316. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5317. * e.g. wmac_top_reg_seq_hwioreg.h
  5318. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5319. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5320. * A value of 0 will be considered as ignore this config.
  5321. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5322. * e.g. wmac_top_reg_seq_hwioreg.h
  5323. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5324. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5325. * A value of 0 will be considered as ignore this config.
  5326. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5327. * e.g. wmac_top_reg_seq_hwioreg.h
  5328. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5329. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5330. * A value of 0 will be considered as ignore this config.
  5331. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5332. * e.g. wmac_top_reg_seq_hwioreg.h
  5333. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5334. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5335. * A value of 0 will be considered as ignore this config.
  5336. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5337. * e.g. wmac_top_reg_seq_hwioreg.h
  5338. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5339. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5340. * A value of 0 will be considered as ignore this config.
  5341. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5342. * e.g. wmac_top_reg_seq_hwioreg.h
  5343. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5344. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5345. * A value of 0 will be considered as ignore this config.
  5346. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5347. * e.g. wmac_top_reg_seq_hwioreg.h
  5348. * - b'16:31 - rsvd3 for future use
  5349. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5350. * to source rings. Consumer drops packets if the available
  5351. * words in the ring falls below the configured threshold
  5352. * value.
  5353. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5354. * by host. 1 -> subscribed
  5355. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5356. * by host. 1 -> subscribed
  5357. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5358. * subscribed by host. 1 -> subscribed
  5359. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5360. * selection for the FP PHY ERR status tlv.
  5361. * 0 - wbm2rxdma_buf_source_ring
  5362. * 1 - fw2rxdma_buf_source_ring
  5363. * 2 - sw2rxdma_buf_source_ring
  5364. * 3 - no_buffer_ring
  5365. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5366. * selection for the FP PHY ERR status tlv.
  5367. * 0 - rxdma_release_ring
  5368. * 1 - rxdma2fw_ring
  5369. * 2 - rxdma2sw_ring
  5370. * 3 - rxdma2reo_ring
  5371. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5372. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5373. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5374. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5375. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5376. * 0: MSDU level logging
  5377. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5378. * 0: MSDU level logging
  5379. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5380. * 0: MSDU level logging
  5381. * - b'23 - word_mask_compaction: enable/disable word mask for
  5382. * mpdu/msdu start/end tlvs
  5383. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5384. * manager override
  5385. * - b'25:28 - rbm_override_val: return buffer manager override value
  5386. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5387. * which have to be posted to host from phy.
  5388. * Corresponding to errors defined in
  5389. * phyrx_abort_request_reason enums 0 to 31.
  5390. * Refer to RXPCU register definition header files for the
  5391. * phyrx_abort_request_reason enum definition.
  5392. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5393. * errors which have to be posted to host from phy.
  5394. * Corresponding to errors defined in
  5395. * phyrx_abort_request_reason enums 32 to 63.
  5396. * Refer to RXPCU register definition header files for the
  5397. * phyrx_abort_request_reason enum definition.
  5398. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5399. * applicable if word mask enabled
  5400. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5401. * applicable if word mask enabled
  5402. * - b'19:31 - rsvd7
  5403. * dword15- b'0:16 - rx_msdu_end_word_mask
  5404. * - b'17:31 - rsvd5
  5405. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5406. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5407. * buffer
  5408. * 1: RX_PKT TLV logging at specified offset for the
  5409. * subsequent buffer
  5410. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5411. */
  5412. PREPACK struct htt_rx_ring_selection_cfg_t {
  5413. A_UINT32 msg_type: 8,
  5414. pdev_id: 8,
  5415. ring_id: 8,
  5416. status_swap: 1,
  5417. pkt_swap: 1,
  5418. rx_offsets_valid: 1,
  5419. drop_thresh_valid: 1,
  5420. rx_mon_global_en: 1,
  5421. rsvd1: 3;
  5422. A_UINT32 ring_buffer_size: 16,
  5423. config_length_mgmt:3,
  5424. config_length_ctrl:3,
  5425. config_length_data:3,
  5426. rx_hdr_len: 2,
  5427. rxpcu_filter_enable_flag:1,
  5428. rsvd2: 4;
  5429. A_UINT32 packet_type_enable_flags_0;
  5430. A_UINT32 packet_type_enable_flags_1;
  5431. A_UINT32 packet_type_enable_flags_2;
  5432. A_UINT32 packet_type_enable_flags_3;
  5433. A_UINT32 tlv_filter_in_flags;
  5434. A_UINT32 rx_packet_offset: 16,
  5435. rx_header_offset: 16;
  5436. A_UINT32 rx_mpdu_end_offset: 16,
  5437. rx_mpdu_start_offset: 16;
  5438. A_UINT32 rx_msdu_end_offset: 16,
  5439. rx_msdu_start_offset: 16;
  5440. A_UINT32 rx_attn_offset: 16,
  5441. rsvd3: 16;
  5442. A_UINT32 rx_drop_threshold: 10,
  5443. fp_ndp: 1,
  5444. mo_ndp: 1,
  5445. fp_phy_err: 1,
  5446. fp_phy_err_buf_src: 2,
  5447. fp_phy_err_buf_dest: 2,
  5448. pkt_type_enable_msdu_or_mpdu_logging:3,
  5449. dma_mpdu_mgmt: 1,
  5450. dma_mpdu_ctrl: 1,
  5451. dma_mpdu_data: 1,
  5452. word_mask_compaction_enable:1,
  5453. rbm_override_enable: 1,
  5454. rbm_override_val: 4,
  5455. rsvd4: 3;
  5456. A_UINT32 phy_err_mask;
  5457. A_UINT32 phy_err_mask_cont;
  5458. A_UINT32 rx_mpdu_start_word_mask:16,
  5459. rx_mpdu_end_word_mask: 3,
  5460. rsvd7: 13;
  5461. A_UINT32 rx_msdu_end_word_mask: 17,
  5462. rsvd5: 15;
  5463. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5464. rx_pkt_tlv_offset: 15,
  5465. rsvd6: 16;
  5466. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5467. rx_mpdu_end_word_mask_v2: 8,
  5468. rsvd8: 4;
  5469. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5470. rsvd9: 12;
  5471. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5472. rsvd10: 12;
  5473. A_UINT32 packet_type_enable_fpmo_flags0;
  5474. A_UINT32 packet_type_enable_fpmo_flags1;
  5475. } POSTPACK;
  5476. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5477. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5478. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5479. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5480. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5481. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5482. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5483. do { \
  5484. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5485. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5486. } while (0)
  5487. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5488. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5489. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5490. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5491. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5492. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5493. do { \
  5494. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5495. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5496. } while (0)
  5497. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5498. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5499. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5500. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5501. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5502. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5503. do { \
  5504. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5505. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5506. } while (0)
  5507. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5508. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5509. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5510. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5511. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5512. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5513. do { \
  5514. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5515. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5516. } while (0)
  5517. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5518. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5519. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5520. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5521. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5522. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5523. do { \
  5524. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5525. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5526. } while (0)
  5527. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5528. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5529. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5530. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5531. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5532. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5533. do { \
  5534. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5535. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5536. } while (0)
  5537. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5538. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5539. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5540. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5541. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5542. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5543. do { \
  5544. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5545. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5546. } while (0)
  5547. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5548. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5549. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5550. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5551. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5552. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5553. do { \
  5554. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5555. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5556. } while (0)
  5557. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5558. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5559. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5560. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5561. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5562. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5563. do { \
  5564. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5565. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5566. } while (0)
  5567. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5568. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5569. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5570. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5571. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5572. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5573. do { \
  5574. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5575. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5576. } while (0)
  5577. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5578. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5579. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5580. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5581. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5582. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5583. do { \
  5584. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5585. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5586. } while (0)
  5587. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5588. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5589. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5590. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5591. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5592. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5593. do { \
  5594. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5595. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5596. } while(0)
  5597. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5598. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5599. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5600. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5601. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5602. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5603. do { \
  5604. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5605. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5606. } while(0)
  5607. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5608. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5609. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5610. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5611. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5612. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5613. do { \
  5614. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5615. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5616. } while (0)
  5617. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5618. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5619. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5620. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5621. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5622. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5623. do { \
  5624. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5625. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5626. } while (0)
  5627. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5628. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5629. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5630. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5631. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5632. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5633. do { \
  5634. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5635. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5636. } while (0)
  5637. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5638. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5639. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5640. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5641. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5642. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5643. do { \
  5644. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5645. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5646. } while (0)
  5647. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5648. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5649. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5650. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5651. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5652. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5653. do { \
  5654. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5655. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5656. } while (0)
  5657. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5658. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5659. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5660. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5661. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5662. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5663. do { \
  5664. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5665. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5666. } while (0)
  5667. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5668. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5669. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5670. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5671. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5672. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5673. do { \
  5674. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5675. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5676. } while (0)
  5677. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5678. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5679. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5680. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5681. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5682. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5683. do { \
  5684. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5685. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5686. } while (0)
  5687. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5688. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5689. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5690. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5691. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5692. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5693. do { \
  5694. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5695. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5696. } while (0)
  5697. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5698. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5699. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5700. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5701. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5702. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5703. do { \
  5704. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5705. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5706. } while (0)
  5707. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5708. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5709. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5710. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5711. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5712. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5713. do { \
  5714. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5715. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5716. } while (0)
  5717. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5718. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5719. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5720. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5721. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5722. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5723. do { \
  5724. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5725. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5726. } while (0)
  5727. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5728. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5729. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5730. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5731. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5732. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5733. do { \
  5734. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5735. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5736. } while (0)
  5737. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5738. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5739. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5740. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5741. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5742. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5743. do { \
  5744. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5745. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5746. } while (0)
  5747. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5748. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5749. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5750. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5751. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5752. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5753. do { \
  5754. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5755. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5756. } while (0)
  5757. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5758. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5759. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5760. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5761. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5762. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5763. do { \
  5764. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5765. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5766. } while (0)
  5767. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5768. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5769. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5770. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5771. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5772. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5773. do { \
  5774. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5775. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5776. } while (0)
  5777. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5778. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5779. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5780. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5781. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5782. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5783. do { \
  5784. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5785. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5786. } while (0)
  5787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5790. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5791. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5793. do { \
  5794. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5795. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5796. } while (0)
  5797. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5798. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5799. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5800. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5801. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5802. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5803. do { \
  5804. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5805. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5806. } while (0)
  5807. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5808. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5809. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5810. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5811. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5812. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5813. do { \
  5814. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5815. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5816. } while (0)
  5817. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5818. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5819. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5820. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5821. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5822. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5823. do { \
  5824. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5825. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5826. } while (0)
  5827. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5828. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5829. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5830. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5831. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5832. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5833. do { \
  5834. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5835. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5836. } while (0)
  5837. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5838. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5839. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5840. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5841. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5842. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5843. do { \
  5844. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5845. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5846. } while (0)
  5847. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5848. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5849. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5850. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5851. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5852. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5853. do { \
  5854. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5855. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5856. } while (0)
  5857. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5858. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5859. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5860. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5861. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5862. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5863. do { \
  5864. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5865. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5866. } while (0)
  5867. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5868. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5869. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5870. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5871. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5872. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5873. do { \
  5874. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5875. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5876. } while (0)
  5877. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5878. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5879. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5880. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5881. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5882. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5883. do { \
  5884. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5885. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5886. } while (0)
  5887. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5888. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5889. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5890. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5891. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5892. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5893. do { \
  5894. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5895. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5896. } while (0)
  5897. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5898. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5899. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5900. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5901. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5902. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5903. do { \
  5904. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5905. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5906. } while (0)
  5907. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5908. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5909. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5910. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5911. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5912. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5913. do { \
  5914. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5915. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5916. } while (0)
  5917. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5918. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5919. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5920. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5921. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5922. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5923. do { \
  5924. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5925. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5926. } while (0)
  5927. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5928. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5929. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5930. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5931. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5932. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5933. do { \
  5934. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5935. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5936. } while (0)
  5937. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5938. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5939. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5940. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5941. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5942. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5943. do { \
  5944. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5945. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5946. } while (0)
  5947. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5948. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5949. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5950. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5951. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5952. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5953. do { \
  5954. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5955. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5956. } while (0)
  5957. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5958. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5959. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5960. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5961. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5962. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5963. do { \
  5964. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5965. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5966. } while (0)
  5967. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5968. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5969. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5970. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5971. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5972. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5973. do { \
  5974. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5975. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5976. } while (0)
  5977. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5978. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5979. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5980. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5981. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5982. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5983. do { \
  5984. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5985. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5986. } while (0)
  5987. /*
  5988. * Subtype based MGMT frames enable bits.
  5989. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5990. */
  5991. /* association request */
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5998. /* association response */
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  6000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  6001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  6002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  6003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  6005. /* Reassociation request */
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  6009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  6012. /* Reassociation response */
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  6016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  6019. /* Probe request */
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  6023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  6026. /* Probe response */
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  6029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  6030. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  6031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  6032. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  6033. /* Timing Advertisement */
  6034. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  6036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  6037. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  6038. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  6039. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  6040. /* Reserved */
  6041. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  6043. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  6044. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  6045. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  6046. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  6047. /* Beacon */
  6048. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  6050. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  6051. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  6052. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  6053. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  6054. /* ATIM */
  6055. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  6057. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  6058. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  6059. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  6060. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  6061. /* Disassociation */
  6062. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  6065. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  6068. /* Authentication */
  6069. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  6072. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  6075. /* Deauthentication */
  6076. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  6079. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  6082. /* Action */
  6083. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  6086. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  6089. /* Action No Ack */
  6090. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  6093. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  6096. /* Reserved */
  6097. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  6100. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6103. /*
  6104. * Subtype based CTRL frames enable bits.
  6105. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6106. */
  6107. /* Reserved */
  6108. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6110. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6114. /* Reserved */
  6115. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6116. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6117. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6118. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6121. /* Reserved */
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6128. /* Reserved */
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6135. /* Reserved */
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6138. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6142. /* Reserved */
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6149. /* Reserved */
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6156. /* Control Wrapper */
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6163. /* Block Ack Request */
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6170. /* Block Ack*/
  6171. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6177. /* PS-POLL */
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6181. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6184. /* RTS */
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6191. /* CTS */
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6194. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6195. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6196. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6198. /* ACK */
  6199. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6202. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6204. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6205. /* CF-END */
  6206. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6209. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6212. /* CF-END + CF-ACK */
  6213. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6216. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6217. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6218. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6219. /* Multicast data */
  6220. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6221. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6222. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6223. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6224. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6225. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6226. /* Unicast data */
  6227. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6228. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6229. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6230. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6231. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6232. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6233. /* NULL data */
  6234. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6235. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6236. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6237. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6238. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6239. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6240. /* FPMO mode flags */
  6241. /* MGMT */
  6242. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6243. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6244. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6245. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6246. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6247. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6248. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6249. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6250. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6251. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6252. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6253. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6254. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6255. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6256. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6257. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6258. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6259. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6260. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6261. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6262. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6263. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6264. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6265. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6266. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6267. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6268. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6269. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6270. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6271. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6272. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6273. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6274. /* CTRL */
  6275. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6276. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6277. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6278. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6279. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6280. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6281. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6282. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6283. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6284. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6285. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6286. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6287. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6288. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6289. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6290. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6291. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6292. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6293. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6294. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6295. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6296. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6297. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6298. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6299. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6300. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6301. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6302. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6303. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6304. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6305. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6306. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6307. /* DATA */
  6308. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6309. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6310. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6311. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6312. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6313. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6314. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6315. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6316. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6317. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6318. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6319. do { \
  6320. HTT_CHECK_SET_VAL(httsym, value); \
  6321. (word) |= (value) << httsym##_S; \
  6322. } while (0)
  6323. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6324. (((word) & httsym##_M) >> httsym##_S)
  6325. #define htt_rx_ring_pkt_enable_subtype_set( \
  6326. word, flag, mode, type, subtype, val) \
  6327. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6328. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6329. #define htt_rx_ring_pkt_enable_subtype_get( \
  6330. word, flag, mode, type, subtype) \
  6331. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6332. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6333. /* Definition to filter in TLVs */
  6334. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6335. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6336. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6337. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6338. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6339. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6340. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6341. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6342. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6343. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6344. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6345. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6346. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6347. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6348. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6349. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6350. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6351. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6352. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6353. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6354. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6355. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6356. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6357. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6358. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6359. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6360. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6361. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6362. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6363. do { \
  6364. HTT_CHECK_SET_VAL(httsym, enable); \
  6365. (word) |= (enable) << httsym##_S; \
  6366. } while (0)
  6367. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6368. (((word) & httsym##_M) >> httsym##_S)
  6369. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6370. HTT_RX_RING_TLV_ENABLE_SET( \
  6371. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6372. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6373. HTT_RX_RING_TLV_ENABLE_GET( \
  6374. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6375. /**
  6376. * @brief host -> target TX monitor config message
  6377. *
  6378. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6379. *
  6380. * @details
  6381. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6382. * configure RXDMA rings.
  6383. * The configuration is per ring based and includes both packet types
  6384. * and PPDU/MPDU TLVs.
  6385. *
  6386. * The message would appear as follows:
  6387. *
  6388. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6389. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6390. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6391. * |-----------+--------+--------+-----+------------------------------------|
  6392. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6393. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6394. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6395. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6396. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6397. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6398. * |------------------------------------------------------------------------|
  6399. * | tlv_filter_mask_in0 |
  6400. * |------------------------------------------------------------------------|
  6401. * | tlv_filter_mask_in1 |
  6402. * |------------------------------------------------------------------------|
  6403. * | tlv_filter_mask_in2 |
  6404. * |------------------------------------------------------------------------|
  6405. * | tlv_filter_mask_in3 |
  6406. * |-----------------+-----------------+---------------------+--------------|
  6407. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6408. * |------------------------------------------------------------------------|
  6409. * | pcu_ppdu_setup_word_mask |
  6410. * |--------------------+--+--+--+-----+---------------------+--------------|
  6411. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6412. * |------------------------------------------------------------------------|
  6413. *
  6414. * Where:
  6415. * PS = pkt_swap
  6416. * SS = status_swap
  6417. * The message is interpreted as follows:
  6418. * dword0 - b'0:7 - msg_type: This will be set to
  6419. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6420. * b'8:15 - pdev_id:
  6421. * 0 (for rings at SOC level),
  6422. * 1/2/3 mac id (for rings at LMAC level)
  6423. * b'16:23 - ring_id : Identify the ring to configure.
  6424. * More details can be got from enum htt_srng_ring_id
  6425. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6426. * BUF_RING_CFG_0 defs within HW .h files,
  6427. * e.g. wmac_top_reg_seq_hwioreg.h
  6428. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6429. * BUF_RING_CFG_0 defs within HW .h files,
  6430. * e.g. wmac_top_reg_seq_hwioreg.h
  6431. * b'26 - tx_mon_global_en: Enable/Disable global register
  6432. * configuration in Tx monitor module.
  6433. * b'27:31 - rsvd1: reserved for future use
  6434. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6435. * in byte units.
  6436. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6437. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6438. * 64, 128, 256.
  6439. * If all 3 bits are set config length is > 256.
  6440. * if val is '0', then ignore this field.
  6441. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6442. * 64, 128, 256.
  6443. * If all 3 bits are set config length is > 256.
  6444. * if val is '0', then ignore this field.
  6445. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6446. * 64, 128, 256.
  6447. * If all 3 bits are set config length is > 256.
  6448. * If val is '0', then ignore this field.
  6449. * - b'25:31 - rsvd2: Reserved for future use
  6450. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6451. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6452. * If packet_type_enable_flags is '1' for MGMT type,
  6453. * monitor will ignore this bit and allow this TLV.
  6454. * If packet_type_enable_flags is '0' for MGMT type,
  6455. * monitor will use this bit to enable/disable logging
  6456. * of this TLV.
  6457. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6458. * If packet_type_enable_flags is '1' for CTRL type,
  6459. * monitor will ignore this bit and allow this TLV.
  6460. * If packet_type_enable_flags is '0' for CTRL type,
  6461. * monitor will use this bit to enable/disable logging
  6462. * of this TLV.
  6463. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6464. * If packet_type_enable_flags is '1' for DATA type,
  6465. * monitor will ignore this bit and allow this TLV.
  6466. * If packet_type_enable_flags is '0' for DATA type,
  6467. * monitor will use this bit to enable/disable logging
  6468. * of this TLV.
  6469. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6470. * If packet_type_enable_flags is '1' for MGMT type,
  6471. * monitor will ignore this bit and allow this TLV.
  6472. * If packet_type_enable_flags is '0' for MGMT type,
  6473. * monitor will use this bit to enable/disable logging
  6474. * of this TLV.
  6475. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6476. * If packet_type_enable_flags is '1' for CTRL type,
  6477. * monitor will ignore this bit and allow this TLV.
  6478. * If packet_type_enable_flags is '0' for CTRL type,
  6479. * monitor will use this bit to enable/disable logging
  6480. * of this TLV.
  6481. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6482. * If packet_type_enable_flags is '1' for DATA type,
  6483. * monitor will ignore this bit and allow this TLV.
  6484. * If packet_type_enable_flags is '0' for DATA type,
  6485. * monitor will use this bit to enable/disable logging
  6486. * of this TLV.
  6487. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6488. * If packet_type_enable_flags is '1' for MGMT type,
  6489. * monitor will ignore this bit and allow this TLV.
  6490. * If packet_type_enable_flags is '0' for MGMT type,
  6491. * monitor will use this bit to enable/disable logging
  6492. * of this TLV.
  6493. * If filter_in_TX_MPDU_START = 1 it is recommended
  6494. * to set this bit.
  6495. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6496. * If packet_type_enable_flags is '1' for CTRL type,
  6497. * monitor will ignore this bit and allow this TLV.
  6498. * If packet_type_enable_flags is '0' for CTRL type,
  6499. * monitor will use this bit to enable/disable logging
  6500. * of this TLV.
  6501. * If filter_in_TX_MPDU_START = 1 it is recommended
  6502. * to set this bit.
  6503. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6504. * If packet_type_enable_flags is '1' for DATA type,
  6505. * monitor will ignore this bit and allow this TLV.
  6506. * If packet_type_enable_flags is '0' for DATA type,
  6507. * monitor will use this bit to enable/disable logging
  6508. * of this TLV.
  6509. * If filter_in_TX_MPDU_START = 1 it is recommended
  6510. * to set this bit.
  6511. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6512. * If packet_type_enable_flags is '1' for MGMT type,
  6513. * monitor will ignore this bit and allow this TLV.
  6514. * If packet_type_enable_flags is '0' for MGMT type,
  6515. * monitor will use this bit to enable/disable logging
  6516. * of this TLV.
  6517. * If filter_in_TX_MSDU_START = 1 it is recommended
  6518. * to set this bit.
  6519. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6520. * If packet_type_enable_flags is '1' for CTRL type,
  6521. * monitor will ignore this bit and allow this TLV.
  6522. * If packet_type_enable_flags is '0' for CTRL type,
  6523. * monitor will use this bit to enable/disable logging
  6524. * of this TLV.
  6525. * If filter_in_TX_MSDU_START = 1 it is recommended
  6526. * to set this bit.
  6527. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6528. * If packet_type_enable_flags is '1' for DATA type,
  6529. * monitor will ignore this bit and allow this TLV.
  6530. * If packet_type_enable_flags is '0' for DATA type,
  6531. * monitor will use this bit to enable/disable logging
  6532. * of this TLV.
  6533. * If filter_in_TX_MSDU_START = 1 it is recommended
  6534. * to set this bit.
  6535. * b'15:31 - rsvd3: Reserved for future use
  6536. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6537. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6538. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6539. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6540. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6541. * - b'8:15 - tx_peer_entry_word_mask:
  6542. * - b'16:23 - tx_queue_ext_word_mask:
  6543. * - b'24:31 - tx_msdu_start_word_mask:
  6544. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6545. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6546. * - b'8:15 - rxpcu_user_setup_word_mask:
  6547. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6548. * MGMT, CTRL, DATA
  6549. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6550. * 0 -> MSDU level logging is enabled
  6551. * (valid only if bit is set in
  6552. * pkt_type_enable_msdu_or_mpdu_logging)
  6553. * 1 -> MPDU level logging is enabled
  6554. * (valid only if bit is set in
  6555. * pkt_type_enable_msdu_or_mpdu_logging)
  6556. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6557. * 0 -> MSDU level logging is enabled
  6558. * (valid only if bit is set in
  6559. * pkt_type_enable_msdu_or_mpdu_logging)
  6560. * 1 -> MPDU level logging is enabled
  6561. * (valid only if bit is set in
  6562. * pkt_type_enable_msdu_or_mpdu_logging)
  6563. * - b'21 - dma_mpdu_data(D) : For DATA
  6564. * 0 -> MSDU level logging is enabled
  6565. * (valid only if bit is set in
  6566. * pkt_type_enable_msdu_or_mpdu_logging)
  6567. * 1 -> MPDU level logging is enabled
  6568. * (valid only if bit is set in
  6569. * pkt_type_enable_msdu_or_mpdu_logging)
  6570. * - b'22:31 - rsvd4 for future use
  6571. */
  6572. PREPACK struct htt_tx_monitor_cfg_t {
  6573. A_UINT32 msg_type: 8,
  6574. pdev_id: 8,
  6575. ring_id: 8,
  6576. status_swap: 1,
  6577. pkt_swap: 1,
  6578. tx_mon_global_en: 1,
  6579. rsvd1: 5;
  6580. A_UINT32 ring_buffer_size: 16,
  6581. config_length_mgmt: 3,
  6582. config_length_ctrl: 3,
  6583. config_length_data: 3,
  6584. rsvd2: 7;
  6585. A_UINT32 pkt_type_enable_flags: 3,
  6586. filter_in_tx_mpdu_start_mgmt: 1,
  6587. filter_in_tx_mpdu_start_ctrl: 1,
  6588. filter_in_tx_mpdu_start_data: 1,
  6589. filter_in_tx_msdu_start_mgmt: 1,
  6590. filter_in_tx_msdu_start_ctrl: 1,
  6591. filter_in_tx_msdu_start_data: 1,
  6592. filter_in_tx_mpdu_end_mgmt: 1,
  6593. filter_in_tx_mpdu_end_ctrl: 1,
  6594. filter_in_tx_mpdu_end_data: 1,
  6595. filter_in_tx_msdu_end_mgmt: 1,
  6596. filter_in_tx_msdu_end_ctrl: 1,
  6597. filter_in_tx_msdu_end_data: 1,
  6598. word_mask_compaction_enable: 1,
  6599. rsvd3: 16;
  6600. A_UINT32 tlv_filter_mask_in0;
  6601. A_UINT32 tlv_filter_mask_in1;
  6602. A_UINT32 tlv_filter_mask_in2;
  6603. A_UINT32 tlv_filter_mask_in3;
  6604. A_UINT32 tx_fes_setup_word_mask: 8,
  6605. tx_peer_entry_word_mask: 8,
  6606. tx_queue_ext_word_mask: 8,
  6607. tx_msdu_start_word_mask: 8;
  6608. A_UINT32 pcu_ppdu_setup_word_mask;
  6609. A_UINT32 tx_mpdu_start_word_mask: 8,
  6610. rxpcu_user_setup_word_mask: 8,
  6611. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6612. dma_mpdu_mgmt: 1,
  6613. dma_mpdu_ctrl: 1,
  6614. dma_mpdu_data: 1,
  6615. rsvd4: 10;
  6616. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6617. tx_peer_entry_v2_word_mask: 12,
  6618. rsvd5: 8;
  6619. A_UINT32 fes_status_end_word_mask: 16,
  6620. response_end_status_word_mask: 16;
  6621. A_UINT32 fes_status_prot_word_mask: 11,
  6622. rsvd6: 21;
  6623. } POSTPACK;
  6624. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6625. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6626. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6627. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6628. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6629. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6630. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6631. do { \
  6632. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6633. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6634. } while (0)
  6635. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6636. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6637. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6638. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6639. HTT_TX_MONITOR_CFG_RING_ID_S)
  6640. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6641. do { \
  6642. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6643. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6644. } while (0)
  6645. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6646. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6647. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6648. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6649. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6650. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6651. do { \
  6652. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6653. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6654. } while (0)
  6655. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6656. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6657. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6658. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6659. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6660. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6661. do { \
  6662. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6663. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6664. } while (0)
  6665. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6666. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6667. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6668. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6669. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6670. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6671. do { \
  6672. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6673. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6674. } while (0)
  6675. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6676. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6677. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6678. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6679. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6680. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6681. do { \
  6682. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6683. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6684. } while (0)
  6685. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6686. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6687. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6688. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6689. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6690. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6691. do { \
  6692. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6693. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6694. } while (0)
  6695. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6696. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6697. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6698. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6699. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6700. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6701. do { \
  6702. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6703. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6704. } while (0)
  6705. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6706. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6707. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6708. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6709. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6710. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6711. do { \
  6712. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6713. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6714. } while (0)
  6715. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6716. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6717. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6718. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6719. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6720. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6721. do { \
  6722. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6723. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6724. } while (0)
  6725. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6726. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6727. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6728. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6729. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6730. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6731. do { \
  6732. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6733. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6734. } while (0)
  6735. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6736. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6737. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6738. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6739. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6740. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6741. do { \
  6742. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6743. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6744. } while (0)
  6745. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6746. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6747. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6748. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6749. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6750. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6751. do { \
  6752. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6753. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6754. } while (0)
  6755. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6756. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6757. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6758. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6759. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6760. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6761. do { \
  6762. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6763. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6764. } while (0)
  6765. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6766. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6767. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6768. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6769. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6770. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6771. do { \
  6772. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6773. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6774. } while (0)
  6775. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6776. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6777. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6778. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6779. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6780. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6781. do { \
  6782. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6783. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6784. } while (0)
  6785. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6786. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6787. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6788. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6789. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6790. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6791. do { \
  6792. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6793. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6794. } while (0)
  6795. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6796. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6797. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6798. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6799. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6800. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6801. do { \
  6802. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6803. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6804. } while (0)
  6805. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6806. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6807. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6808. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6809. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6810. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6811. do { \
  6812. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6813. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6814. } while (0)
  6815. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6816. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6817. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6818. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6819. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6820. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6821. do { \
  6822. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6823. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6824. } while (0)
  6825. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6826. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6827. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6828. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6829. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6830. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6831. do { \
  6832. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6833. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6834. } while (0)
  6835. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6836. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6837. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6838. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6839. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6840. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6841. do { \
  6842. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6843. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6844. } while (0)
  6845. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6846. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6847. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6848. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6849. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6850. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6851. do { \
  6852. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6853. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6854. } while (0)
  6855. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6856. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6857. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6858. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6859. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6860. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6861. do { \
  6862. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6863. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6864. } while (0)
  6865. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6866. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6867. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6868. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6869. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6870. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6871. do { \
  6872. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6873. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6874. } while (0)
  6875. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6876. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6877. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6878. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6879. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6880. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6881. do { \
  6882. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6883. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6884. } while (0)
  6885. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6886. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6887. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6888. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6889. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6890. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6891. do { \
  6892. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6893. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6894. } while (0)
  6895. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6896. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6897. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6898. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6899. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6900. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6901. do { \
  6902. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6903. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6904. } while (0)
  6905. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6906. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6907. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6908. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6909. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6910. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6911. do { \
  6912. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6913. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6914. } while (0)
  6915. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6916. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6917. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6918. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6919. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6920. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6921. do { \
  6922. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6923. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6924. } while (0)
  6925. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6926. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6927. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6928. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6929. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6930. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6931. do { \
  6932. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6933. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6934. } while (0)
  6935. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6936. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6937. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6938. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6939. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6940. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6941. do { \
  6942. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6943. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6944. } while (0)
  6945. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6946. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6947. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6948. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6949. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6950. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6951. do { \
  6952. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6953. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6954. } while (0)
  6955. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6956. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6957. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6958. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6959. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6960. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6961. do { \
  6962. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6963. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6964. } while (0)
  6965. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6966. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6967. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6968. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6969. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6970. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6971. do { \
  6972. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6973. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6974. } while (0)
  6975. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6976. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6977. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6978. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6979. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6980. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6981. do { \
  6982. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6983. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6984. } while (0)
  6985. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6986. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6987. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6988. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6989. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6990. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6991. do { \
  6992. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6993. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6994. } while (0)
  6995. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6996. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6997. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6998. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6999. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  7000. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  7001. do { \
  7002. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  7003. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  7004. } while (0)
  7005. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  7006. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  7007. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  7008. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  7009. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  7010. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  7011. do { \
  7012. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  7013. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  7014. } while (0)
  7015. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  7016. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  7017. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  7018. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  7019. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  7020. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  7021. do { \
  7022. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  7023. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  7024. } while (0)
  7025. /*
  7026. * pkt_type_enable_flags
  7027. */
  7028. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  7029. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  7030. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  7031. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  7032. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  7033. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  7034. /*
  7035. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  7036. */
  7037. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  7038. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  7039. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  7040. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  7041. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  7042. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  7043. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  7044. do { \
  7045. HTT_CHECK_SET_VAL(httsym, value); \
  7046. (word) |= (value) << httsym##_S; \
  7047. } while (0)
  7048. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  7049. (((word) & httsym##_M) >> httsym##_S)
  7050. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  7051. * type -> MGMT, CTRL, DATA*/
  7052. #define htt_tx_ring_pkt_type_set( \
  7053. word, mode, type, val) \
  7054. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  7055. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  7056. #define htt_tx_ring_pkt_type_get( \
  7057. word, mode, type) \
  7058. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  7059. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  7060. /* Definition to filter in TLVs */
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  7077. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  7078. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  7079. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  7080. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  7081. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  7082. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  7083. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  7084. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  7085. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  7086. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  7087. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  7088. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  7089. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  7090. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  7091. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  7092. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  7099. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  7100. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  7101. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  7102. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7103. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7104. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7105. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7106. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7107. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7108. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7109. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7110. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7111. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7125. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7126. do { \
  7127. HTT_CHECK_SET_VAL(httsym, enable); \
  7128. (word) |= (enable) << httsym##_S; \
  7129. } while (0)
  7130. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7131. (((word) & httsym##_M) >> httsym##_S)
  7132. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7133. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7134. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7135. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7136. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7137. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7154. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7155. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7156. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7157. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7158. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7159. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7160. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7161. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7162. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7163. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7164. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7165. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7166. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7167. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7168. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7202. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7203. do { \
  7204. HTT_CHECK_SET_VAL(httsym, enable); \
  7205. (word) |= (enable) << httsym##_S; \
  7206. } while (0)
  7207. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7208. (((word) & httsym##_M) >> httsym##_S)
  7209. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7210. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7211. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7212. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7213. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7214. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7215. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7216. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7217. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7218. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7219. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7220. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7221. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7222. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7223. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7224. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7225. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7226. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7227. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7228. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7229. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7230. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7231. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7232. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7233. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7234. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7235. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7236. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7237. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7238. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7239. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7240. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7241. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7242. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7243. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7244. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7245. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7246. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7247. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7248. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7249. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7250. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7251. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7252. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7253. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7254. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7255. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7256. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7257. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7258. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7259. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7260. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7261. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7262. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7263. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7264. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7265. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7266. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7267. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7268. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7269. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7270. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7271. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7272. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7273. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7274. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7275. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7276. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7277. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7278. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7279. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7280. do { \
  7281. HTT_CHECK_SET_VAL(httsym, enable); \
  7282. (word) |= (enable) << httsym##_S; \
  7283. } while (0)
  7284. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7285. (((word) & httsym##_M) >> httsym##_S)
  7286. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7287. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7288. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7289. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7290. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7291. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7292. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7293. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7294. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7295. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7296. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7297. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7298. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7299. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7300. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7301. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7302. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7303. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7304. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7305. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7306. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7307. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7308. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7309. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7310. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7311. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7312. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7313. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7314. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7315. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7316. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7317. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7318. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7319. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7320. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7321. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7322. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7323. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7324. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7325. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7326. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7327. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7328. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7329. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7330. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7331. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7332. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7333. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7334. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7335. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7336. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7337. do { \
  7338. HTT_CHECK_SET_VAL(httsym, enable); \
  7339. (word) |= (enable) << httsym##_S; \
  7340. } while (0)
  7341. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7342. (((word) & httsym##_M) >> httsym##_S)
  7343. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7344. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7345. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7346. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7347. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7348. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7349. /**
  7350. * @brief host --> target Receive Flow Steering configuration message definition
  7351. *
  7352. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7353. *
  7354. * host --> target Receive Flow Steering configuration message definition.
  7355. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7356. * The reason for this is we want RFS to be configured and ready before MAC
  7357. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7358. *
  7359. * |31 24|23 16|15 9|8|7 0|
  7360. * |----------------+----------------+----------------+----------------|
  7361. * | reserved |E| msg type |
  7362. * |-------------------------------------------------------------------|
  7363. * Where E = RFS enable flag
  7364. *
  7365. * The RFS_CONFIG message consists of a single 4-byte word.
  7366. *
  7367. * Header fields:
  7368. * - MSG_TYPE
  7369. * Bits 7:0
  7370. * Purpose: identifies this as a RFS config msg
  7371. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7372. * - RFS_CONFIG
  7373. * Bit 8
  7374. * Purpose: Tells target whether to enable (1) or disable (0)
  7375. * flow steering feature when sending rx indication messages to host
  7376. */
  7377. #define HTT_H2T_RFS_CONFIG_M 0x100
  7378. #define HTT_H2T_RFS_CONFIG_S 8
  7379. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7380. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7381. HTT_H2T_RFS_CONFIG_S)
  7382. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7383. do { \
  7384. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7385. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7386. } while (0)
  7387. #define HTT_RFS_CFG_REQ_BYTES 4
  7388. /**
  7389. * @brief host -> target FW extended statistics request
  7390. *
  7391. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7392. *
  7393. * @details
  7394. * The following field definitions describe the format of the HTT host
  7395. * to target FW extended stats retrieve message.
  7396. * The message specifies the type of stats the host wants to retrieve.
  7397. *
  7398. * |31 24|23 16|15 8|7 0|
  7399. * |-----------------------------------------------------------|
  7400. * | reserved | stats type | pdev_mask | msg type |
  7401. * |-----------------------------------------------------------|
  7402. * | config param [0] |
  7403. * |-----------------------------------------------------------|
  7404. * | config param [1] |
  7405. * |-----------------------------------------------------------|
  7406. * | config param [2] |
  7407. * |-----------------------------------------------------------|
  7408. * | config param [3] |
  7409. * |-----------------------------------------------------------|
  7410. * | reserved |
  7411. * |-----------------------------------------------------------|
  7412. * | cookie LSBs |
  7413. * |-----------------------------------------------------------|
  7414. * | cookie MSBs |
  7415. * |-----------------------------------------------------------|
  7416. * Header fields:
  7417. * - MSG_TYPE
  7418. * Bits 7:0
  7419. * Purpose: identifies this is a extended stats upload request message
  7420. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7421. * - PDEV_MASK
  7422. * Bits 8:15
  7423. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7424. * Value: This is a overloaded field, refer to usage and interpretation of
  7425. * PDEV in interface document.
  7426. * Bit 8 : Reserved for SOC stats
  7427. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7428. * Indicates MACID_MASK in DBS
  7429. * - STATS_TYPE
  7430. * Bits 23:16
  7431. * Purpose: identifies which FW statistics to upload
  7432. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7433. * - Reserved
  7434. * Bits 31:24
  7435. * - CONFIG_PARAM [0]
  7436. * Bits 31:0
  7437. * Purpose: give an opaque configuration value to the specified stats type
  7438. * Value: stats-type specific configuration value
  7439. * Refer to htt_stats.h for interpretation for each stats sub_type
  7440. * - CONFIG_PARAM [1]
  7441. * Bits 31:0
  7442. * Purpose: give an opaque configuration value to the specified stats type
  7443. * Value: stats-type specific configuration value
  7444. * Refer to htt_stats.h for interpretation for each stats sub_type
  7445. * - CONFIG_PARAM [2]
  7446. * Bits 31:0
  7447. * Purpose: give an opaque configuration value to the specified stats type
  7448. * Value: stats-type specific configuration value
  7449. * Refer to htt_stats.h for interpretation for each stats sub_type
  7450. * - CONFIG_PARAM [3]
  7451. * Bits 31:0
  7452. * Purpose: give an opaque configuration value to the specified stats type
  7453. * Value: stats-type specific configuration value
  7454. * Refer to htt_stats.h for interpretation for each stats sub_type
  7455. * - Reserved [31:0] for future use.
  7456. * - COOKIE_LSBS
  7457. * Bits 31:0
  7458. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7459. * message with its preceding host->target stats request message.
  7460. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7461. * - COOKIE_MSBS
  7462. * Bits 31:0
  7463. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7464. * message with its preceding host->target stats request message.
  7465. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7466. */
  7467. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7468. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7469. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7470. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7471. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7472. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7473. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7474. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7475. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7476. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7477. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7478. do { \
  7479. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7480. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7481. } while (0)
  7482. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7483. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7484. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7485. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7486. do { \
  7487. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7488. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7489. } while (0)
  7490. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7491. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7492. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7493. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7494. do { \
  7495. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7496. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7497. } while (0)
  7498. /**
  7499. * @brief host -> target FW streaming statistics request
  7500. *
  7501. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7502. *
  7503. * @details
  7504. * The following field definitions describe the format of the HTT host
  7505. * to target message that requests the target to start or stop producing
  7506. * ongoing stats of the specified type.
  7507. *
  7508. * |31|30 |23 16|15 8|7 0|
  7509. * |-----------------------------------------------------------|
  7510. * |EN| reserved | stats type | reserved | msg type |
  7511. * |-----------------------------------------------------------|
  7512. * | config param [0] |
  7513. * |-----------------------------------------------------------|
  7514. * | config param [1] |
  7515. * |-----------------------------------------------------------|
  7516. * | config param [2] |
  7517. * |-----------------------------------------------------------|
  7518. * | config param [3] |
  7519. * |-----------------------------------------------------------|
  7520. * Where:
  7521. * - EN is an enable/disable flag
  7522. * Header fields:
  7523. * - MSG_TYPE
  7524. * Bits 7:0
  7525. * Purpose: identifies this is a streaming stats upload request message
  7526. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7527. * - STATS_TYPE
  7528. * Bits 23:16
  7529. * Purpose: identifies which FW statistics to upload
  7530. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7531. * Only the htt_dbg_ext_stats_type values identified as streaming
  7532. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7533. * - ENABLE
  7534. * Bit 31
  7535. * Purpose: enable/disable the target's ongoing stats of the specified type
  7536. * Value:
  7537. * 0 - disable ongoing production of the specified stats type
  7538. * 1 - enable ongoing production of the specified stats type
  7539. * - CONFIG_PARAM [0]
  7540. * Bits 31:0
  7541. * Purpose: give an opaque configuration value to the specified stats type
  7542. * Value: stats-type specific configuration value
  7543. * Refer to htt_stats.h for interpretation for each stats sub_type
  7544. * - CONFIG_PARAM [1]
  7545. * Bits 31:0
  7546. * Purpose: give an opaque configuration value to the specified stats type
  7547. * Value: stats-type specific configuration value
  7548. * Refer to htt_stats.h for interpretation for each stats sub_type
  7549. * - CONFIG_PARAM [2]
  7550. * Bits 31:0
  7551. * Purpose: give an opaque configuration value to the specified stats type
  7552. * Value: stats-type specific configuration value
  7553. * Refer to htt_stats.h for interpretation for each stats sub_type
  7554. * - CONFIG_PARAM [3]
  7555. * Bits 31:0
  7556. * Purpose: give an opaque configuration value to the specified stats type
  7557. * Value: stats-type specific configuration value
  7558. * Refer to htt_stats.h for interpretation for each stats sub_type
  7559. */
  7560. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7561. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7562. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7563. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7564. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7565. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7566. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7567. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7568. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7569. do { \
  7570. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7571. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7572. } while (0)
  7573. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7574. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7575. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7576. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7577. do { \
  7578. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7579. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7580. } while (0)
  7581. /**
  7582. * @brief host -> target FW PPDU_STATS request message
  7583. *
  7584. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7585. *
  7586. * @details
  7587. * The following field definitions describe the format of the HTT host
  7588. * to target FW for PPDU_STATS_CFG msg.
  7589. * The message allows the host to configure the PPDU_STATS_IND messages
  7590. * produced by the target.
  7591. *
  7592. * |31 24|23 16|15 8|7 0|
  7593. * |-----------------------------------------------------------|
  7594. * | REQ bit mask | pdev_mask | msg type |
  7595. * |-----------------------------------------------------------|
  7596. * Header fields:
  7597. * - MSG_TYPE
  7598. * Bits 7:0
  7599. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7600. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7601. * - PDEV_MASK
  7602. * Bits 8:15
  7603. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7604. * Value: This is a overloaded field, refer to usage and interpretation of
  7605. * PDEV in interface document.
  7606. * Bit 8 : Reserved for SOC stats
  7607. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7608. * Indicates MACID_MASK in DBS
  7609. * - REQ_TLV_BIT_MASK
  7610. * Bits 16:31
  7611. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7612. * needs to be included in the target's PPDU_STATS_IND messages.
  7613. * Value: refer htt_ppdu_stats_tlv_tag_t
  7614. *
  7615. */
  7616. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7617. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7618. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7619. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7620. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7621. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7622. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7623. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7624. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7625. do { \
  7626. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7627. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7628. } while (0)
  7629. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7630. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7631. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7632. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7633. do { \
  7634. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7635. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7636. } while (0)
  7637. /**
  7638. * @brief Host-->target HTT RX FSE setup message
  7639. *
  7640. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7641. *
  7642. * @details
  7643. * Through this message, the host will provide details of the flow tables
  7644. * in host DDR along with hash keys.
  7645. * This message can be sent per SOC or per PDEV, which is differentiated
  7646. * by pdev id values.
  7647. * The host will allocate flow search table and sends table size,
  7648. * physical DMA address of flow table, and hash keys to firmware to
  7649. * program into the RXOLE FSE HW block.
  7650. *
  7651. * The following field definitions describe the format of the RX FSE setup
  7652. * message sent from the host to target
  7653. *
  7654. * Header fields:
  7655. * dword0 - b'7:0 - msg_type: This will be set to
  7656. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7657. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7658. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7659. * pdev's LMAC ring.
  7660. * b'31:16 - reserved : Reserved for future use
  7661. * dword1 - b'19:0 - number of records: This field indicates the number of
  7662. * entries in the flow table. For example: 8k number of
  7663. * records is equivalent to
  7664. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7665. * b'27:20 - max search: This field specifies the skid length to FSE
  7666. * parser HW module whenever match is not found at the
  7667. * exact index pointed by hash.
  7668. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7669. * Refer htt_ip_da_sa_prefix below for more details.
  7670. * b'31:30 - reserved: Reserved for future use
  7671. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7672. * table allocated by host in DDR
  7673. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7674. * table allocated by host in DDR
  7675. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7676. * entry hashing
  7677. *
  7678. *
  7679. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7680. * |---------------------------------------------------------------|
  7681. * | reserved | pdev_id | MSG_TYPE |
  7682. * |---------------------------------------------------------------|
  7683. * |resvd|IPDSA| max_search | Number of records |
  7684. * |---------------------------------------------------------------|
  7685. * | base address lo |
  7686. * |---------------------------------------------------------------|
  7687. * | base address high |
  7688. * |---------------------------------------------------------------|
  7689. * | toeplitz key 31_0 |
  7690. * |---------------------------------------------------------------|
  7691. * | toeplitz key 63_32 |
  7692. * |---------------------------------------------------------------|
  7693. * | toeplitz key 95_64 |
  7694. * |---------------------------------------------------------------|
  7695. * | toeplitz key 127_96 |
  7696. * |---------------------------------------------------------------|
  7697. * | toeplitz key 159_128 |
  7698. * |---------------------------------------------------------------|
  7699. * | toeplitz key 191_160 |
  7700. * |---------------------------------------------------------------|
  7701. * | toeplitz key 223_192 |
  7702. * |---------------------------------------------------------------|
  7703. * | toeplitz key 255_224 |
  7704. * |---------------------------------------------------------------|
  7705. * | toeplitz key 287_256 |
  7706. * |---------------------------------------------------------------|
  7707. * | reserved | toeplitz key 314_288(26:0 bits) |
  7708. * |---------------------------------------------------------------|
  7709. * where:
  7710. * IPDSA = ip_da_sa
  7711. */
  7712. /**
  7713. * @brief: htt_ip_da_sa_prefix
  7714. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7715. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7716. * documentation per RFC3849
  7717. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7718. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7719. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7720. */
  7721. enum htt_ip_da_sa_prefix {
  7722. HTT_RX_IPV6_20010db8,
  7723. HTT_RX_IPV4_MAPPED_IPV6,
  7724. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7725. HTT_RX_IPV6_64FF9B,
  7726. };
  7727. /**
  7728. * @brief Host-->target HTT RX FISA configure and enable
  7729. *
  7730. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7731. *
  7732. * @details
  7733. * The host will send this command down to configure and enable the FISA
  7734. * operational params.
  7735. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7736. * register.
  7737. * Should configure both the MACs.
  7738. *
  7739. * dword0 - b'7:0 - msg_type:
  7740. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7741. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7742. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7743. * pdev's LMAC ring.
  7744. * b'31:16 - reserved : Reserved for future use
  7745. *
  7746. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7747. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7748. * packets. 1 flow search will be skipped
  7749. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7750. * tcp,udp packets
  7751. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7752. * calculation
  7753. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7754. * calculation
  7755. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7756. * calculation
  7757. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7758. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7759. * length
  7760. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7761. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7762. * length
  7763. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7764. * num jump
  7765. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7766. * num jump
  7767. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7768. * data type switch has happened for MPDU Sequence num jump
  7769. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7770. * for MPDU Sequence num jump
  7771. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7772. * for decrypt errors
  7773. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7774. * while aggregating a msdu
  7775. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7776. * The aggregation is done until (number of MSDUs aggregated
  7777. * < LIMIT + 1)
  7778. * b'31:18 - Reserved
  7779. *
  7780. * fisa_control_value - 32bit value FW can write to register
  7781. *
  7782. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7783. * Threshold value for FISA timeout (units are microseconds).
  7784. * When the global timestamp exceeds this threshold, FISA
  7785. * aggregation will be restarted.
  7786. * A value of 0 means timeout is disabled.
  7787. * Compare the threshold register with timestamp field in
  7788. * flow entry to generate timeout for the flow.
  7789. *
  7790. * |31 18 |17 16|15 8|7 0|
  7791. * |-------------------------------------------------------------|
  7792. * | reserved | pdev_mask | msg type |
  7793. * |-------------------------------------------------------------|
  7794. * | reserved | FISA_CTRL |
  7795. * |-------------------------------------------------------------|
  7796. * | FISA_TIMEOUT_THRESH |
  7797. * |-------------------------------------------------------------|
  7798. */
  7799. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7800. A_UINT32 msg_type:8,
  7801. pdev_id:8,
  7802. reserved0:16;
  7803. /**
  7804. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7805. * [17:0]
  7806. */
  7807. union {
  7808. /*
  7809. * fisa_control_bits structure is deprecated.
  7810. * Please use fisa_control_bits_v2 going forward.
  7811. */
  7812. struct {
  7813. A_UINT32 fisa_enable: 1,
  7814. ipsec_skip_search: 1,
  7815. nontcp_skip_search: 1,
  7816. add_ipv4_fixed_hdr_len: 1,
  7817. add_ipv6_fixed_hdr_len: 1,
  7818. add_tcp_fixed_hdr_len: 1,
  7819. add_udp_hdr_len: 1,
  7820. chksum_cum_ip_len_en: 1,
  7821. disable_tid_check: 1,
  7822. disable_ta_check: 1,
  7823. disable_qos_check: 1,
  7824. disable_raw_check: 1,
  7825. disable_decrypt_err_check: 1,
  7826. disable_msdu_drop_check: 1,
  7827. fisa_aggr_limit: 4,
  7828. reserved: 14;
  7829. } fisa_control_bits;
  7830. struct {
  7831. A_UINT32 fisa_enable: 1,
  7832. fisa_aggr_limit: 6,
  7833. reserved: 25;
  7834. } fisa_control_bits_v2;
  7835. A_UINT32 fisa_control_value;
  7836. } u_fisa_control;
  7837. /**
  7838. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7839. * timeout threshold for aggregation. Unit in usec.
  7840. * [31:0]
  7841. */
  7842. A_UINT32 fisa_timeout_threshold;
  7843. } POSTPACK;
  7844. /* DWord 0: pdev-ID */
  7845. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7846. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7847. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7848. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7849. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7850. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7851. do { \
  7852. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7853. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7854. } while (0)
  7855. /* Dword 1: fisa_control_value fisa config */
  7856. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7857. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7858. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7859. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7860. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7861. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7862. do { \
  7863. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7864. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7865. } while (0)
  7866. /* Dword 1: fisa_control_value ipsec_skip_search */
  7867. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7868. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7869. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7870. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7871. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7872. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7873. do { \
  7874. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7875. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7876. } while (0)
  7877. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7878. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7879. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7880. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7881. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7882. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7883. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7884. do { \
  7885. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7886. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7887. } while (0)
  7888. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7889. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7890. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7891. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7892. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7893. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7894. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7895. do { \
  7896. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7897. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7898. } while (0)
  7899. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7900. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7901. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7902. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7903. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7904. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7905. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7906. do { \
  7907. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7908. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7909. } while (0)
  7910. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7911. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7912. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7913. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7914. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7915. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7916. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7917. do { \
  7918. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7919. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7920. } while (0)
  7921. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7922. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7923. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7924. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7925. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7926. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7927. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7928. do { \
  7929. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7930. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7931. } while (0)
  7932. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7933. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7934. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7935. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7936. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7937. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7938. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7939. do { \
  7940. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7941. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7942. } while (0)
  7943. /* Dword 1: fisa_control_value disable_tid_check */
  7944. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7945. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7946. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7947. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7948. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7949. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7950. do { \
  7951. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7952. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7953. } while (0)
  7954. /* Dword 1: fisa_control_value disable_ta_check */
  7955. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7956. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7957. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7958. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7959. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7960. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7961. do { \
  7962. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7963. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7964. } while (0)
  7965. /* Dword 1: fisa_control_value disable_qos_check */
  7966. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7967. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7968. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7969. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7970. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7971. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7972. do { \
  7973. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7974. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7975. } while (0)
  7976. /* Dword 1: fisa_control_value disable_raw_check */
  7977. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7978. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7979. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7980. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7981. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7982. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7983. do { \
  7984. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7985. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7986. } while (0)
  7987. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7988. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7989. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7990. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7991. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7992. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7993. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7994. do { \
  7995. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7996. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7997. } while (0)
  7998. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7999. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  8000. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  8001. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  8002. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  8003. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  8004. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  8005. do { \
  8006. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  8007. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  8008. } while (0)
  8009. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8010. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  8011. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  8012. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  8013. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  8014. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  8015. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  8016. do { \
  8017. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  8018. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  8019. } while (0)
  8020. /* Dword 1: fisa_control_value fisa config */
  8021. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  8022. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  8023. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  8024. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  8025. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  8026. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  8027. do { \
  8028. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  8029. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  8030. } while (0)
  8031. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8032. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
  8033. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  8034. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  8035. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  8036. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  8037. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  8038. do { \
  8039. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  8040. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  8041. } while (0)
  8042. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  8043. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  8044. pdev_id:8,
  8045. reserved0:16;
  8046. A_UINT32 num_records:20,
  8047. max_search:8,
  8048. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  8049. reserved1:2;
  8050. A_UINT32 base_addr_lo;
  8051. A_UINT32 base_addr_hi;
  8052. A_UINT32 toeplitz31_0;
  8053. A_UINT32 toeplitz63_32;
  8054. A_UINT32 toeplitz95_64;
  8055. A_UINT32 toeplitz127_96;
  8056. A_UINT32 toeplitz159_128;
  8057. A_UINT32 toeplitz191_160;
  8058. A_UINT32 toeplitz223_192;
  8059. A_UINT32 toeplitz255_224;
  8060. A_UINT32 toeplitz287_256;
  8061. A_UINT32 toeplitz314_288:27,
  8062. reserved2:5;
  8063. } POSTPACK;
  8064. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  8065. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  8066. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  8067. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  8068. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  8069. /* DWORD 0: Pdev ID */
  8070. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  8071. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  8072. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  8073. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  8074. HTT_RX_FSE_SETUP_PDEV_ID_S)
  8075. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  8076. do { \
  8077. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  8078. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  8079. } while (0)
  8080. /* DWORD 1:num of records */
  8081. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  8082. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  8083. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  8084. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  8085. HTT_RX_FSE_SETUP_NUM_REC_S)
  8086. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  8087. do { \
  8088. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  8089. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  8090. } while (0)
  8091. /* DWORD 1:max_search */
  8092. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  8093. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  8094. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  8095. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  8096. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  8097. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  8098. do { \
  8099. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  8100. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  8101. } while (0)
  8102. /* DWORD 1:ip_da_sa prefix */
  8103. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8104. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8105. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8106. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8107. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8108. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8109. do { \
  8110. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8111. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8112. } while (0)
  8113. /* DWORD 2: Base Address LO */
  8114. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8115. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8116. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8117. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8118. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8119. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8120. do { \
  8121. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8122. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8123. } while (0)
  8124. /* DWORD 3: Base Address High */
  8125. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8126. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8127. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8128. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8129. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8130. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8131. do { \
  8132. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8133. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8134. } while (0)
  8135. /* DWORD 4-12: Hash Value */
  8136. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8137. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8138. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8139. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8140. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8141. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8142. do { \
  8143. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8144. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8145. } while (0)
  8146. /* DWORD 13: Hash Value 314:288 bits */
  8147. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8148. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8149. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8150. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8151. do { \
  8152. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8153. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8154. } while (0)
  8155. /**
  8156. * @brief Host-->target HTT RX FSE operation message
  8157. *
  8158. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8159. *
  8160. * @details
  8161. * The host will send this Flow Search Engine (FSE) operation message for
  8162. * every flow add/delete operation.
  8163. * The FSE operation includes FSE full cache invalidation or individual entry
  8164. * invalidation.
  8165. * This message can be sent per SOC or per PDEV which is differentiated
  8166. * by pdev id values.
  8167. *
  8168. * |31 16|15 8|7 1|0|
  8169. * |-------------------------------------------------------------|
  8170. * | reserved | pdev_id | MSG_TYPE |
  8171. * |-------------------------------------------------------------|
  8172. * | reserved | operation |I|
  8173. * |-------------------------------------------------------------|
  8174. * | ip_src_addr_31_0 |
  8175. * |-------------------------------------------------------------|
  8176. * | ip_src_addr_63_32 |
  8177. * |-------------------------------------------------------------|
  8178. * | ip_src_addr_95_64 |
  8179. * |-------------------------------------------------------------|
  8180. * | ip_src_addr_127_96 |
  8181. * |-------------------------------------------------------------|
  8182. * | ip_dst_addr_31_0 |
  8183. * |-------------------------------------------------------------|
  8184. * | ip_dst_addr_63_32 |
  8185. * |-------------------------------------------------------------|
  8186. * | ip_dst_addr_95_64 |
  8187. * |-------------------------------------------------------------|
  8188. * | ip_dst_addr_127_96 |
  8189. * |-------------------------------------------------------------|
  8190. * | l4_dst_port | l4_src_port |
  8191. * | (32-bit SPI incase of IPsec) |
  8192. * |-------------------------------------------------------------|
  8193. * | reserved | l4_proto |
  8194. * |-------------------------------------------------------------|
  8195. *
  8196. * where I is 1-bit ipsec_valid.
  8197. *
  8198. * The following field definitions describe the format of the RX FSE operation
  8199. * message sent from the host to target for every add/delete flow entry to flow
  8200. * table.
  8201. *
  8202. * Header fields:
  8203. * dword0 - b'7:0 - msg_type: This will be set to
  8204. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8205. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8206. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8207. * specified pdev's LMAC ring.
  8208. * b'31:16 - reserved : Reserved for future use
  8209. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8210. * (Internet Protocol Security).
  8211. * IPsec describes the framework for providing security at
  8212. * IP layer. IPsec is defined for both versions of IP:
  8213. * IPV4 and IPV6.
  8214. * Please refer to htt_rx_flow_proto enumeration below for
  8215. * more info.
  8216. * ipsec_valid = 1 for IPSEC packets
  8217. * ipsec_valid = 0 for IP Packets
  8218. * b'7:1 - operation: This indicates types of FSE operation.
  8219. * Refer to htt_rx_fse_operation enumeration:
  8220. * 0 - No Cache Invalidation required
  8221. * 1 - Cache invalidate only one entry given by IP
  8222. * src/dest address at DWORD[2:9]
  8223. * 2 - Complete FSE Cache Invalidation
  8224. * 3 - FSE Disable
  8225. * 4 - FSE Enable
  8226. * b'31:8 - reserved: Reserved for future use
  8227. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8228. * for per flow addition/deletion
  8229. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8230. * and the subsequent 3 A_UINT32 will be padding bytes.
  8231. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8232. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8233. * from 0 to 65535 but only 0 to 1023 are designated as
  8234. * well-known ports. Refer to [RFC1700] for more details.
  8235. * This field is valid only if
  8236. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8237. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8238. * range from 0 to 65535 but only 0 to 1023 are designated
  8239. * as well-known ports. Refer to [RFC1700] for more details.
  8240. * This field is valid only if
  8241. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8242. * - SPI (31:0): Security Parameters Index is an
  8243. * identification tag added to the header while using IPsec
  8244. * for tunneling the IP traffici.
  8245. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8246. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8247. * Assigned Internet Protocol Numbers.
  8248. * l4_proto numbers for standard protocol like UDP/TCP
  8249. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8250. * l4_proto = 17 for UDP etc.
  8251. * b'31:8 - reserved: Reserved for future use.
  8252. *
  8253. */
  8254. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8255. A_UINT32 msg_type:8,
  8256. pdev_id:8,
  8257. reserved0:16;
  8258. A_UINT32 ipsec_valid:1,
  8259. operation:7,
  8260. reserved1:24;
  8261. A_UINT32 ip_src_addr_31_0;
  8262. A_UINT32 ip_src_addr_63_32;
  8263. A_UINT32 ip_src_addr_95_64;
  8264. A_UINT32 ip_src_addr_127_96;
  8265. A_UINT32 ip_dest_addr_31_0;
  8266. A_UINT32 ip_dest_addr_63_32;
  8267. A_UINT32 ip_dest_addr_95_64;
  8268. A_UINT32 ip_dest_addr_127_96;
  8269. union {
  8270. A_UINT32 spi;
  8271. struct {
  8272. A_UINT32 l4_src_port:16,
  8273. l4_dest_port:16;
  8274. } ip;
  8275. } u;
  8276. A_UINT32 l4_proto:8,
  8277. reserved:24;
  8278. } POSTPACK;
  8279. /**
  8280. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8281. *
  8282. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8283. *
  8284. * @details
  8285. * The host will send this Full monitor mode register configuration message.
  8286. * This message can be sent per SOC or per PDEV which is differentiated
  8287. * by pdev id values.
  8288. *
  8289. * |31 16|15 11|10 8|7 3|2|1|0|
  8290. * |-------------------------------------------------------------|
  8291. * | reserved | pdev_id | MSG_TYPE |
  8292. * |-------------------------------------------------------------|
  8293. * | reserved |Release Ring |N|Z|E|
  8294. * |-------------------------------------------------------------|
  8295. *
  8296. * where E is 1-bit full monitor mode enable/disable.
  8297. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8298. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8299. *
  8300. * The following field definitions describe the format of the full monitor
  8301. * mode configuration message sent from the host to target for each pdev.
  8302. *
  8303. * Header fields:
  8304. * dword0 - b'7:0 - msg_type: This will be set to
  8305. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8306. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8307. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8308. * specified pdev's LMAC ring.
  8309. * b'31:16 - reserved : Reserved for future use.
  8310. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8311. * monitor mode rxdma register is to be enabled or disabled.
  8312. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8313. * additional descriptors at ppdu end for zero mpdus
  8314. * enabled or disabled.
  8315. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8316. * additional descriptors at ppdu end for non zero mpdus
  8317. * enabled or disabled.
  8318. * b'10:3 - release_ring: This indicates the destination ring
  8319. * selection for the descriptor at the end of PPDU
  8320. * 0 - REO ring select
  8321. * 1 - FW ring select
  8322. * 2 - SW ring select
  8323. * 3 - Release ring select
  8324. * Refer to htt_rx_full_mon_release_ring.
  8325. * b'31:11 - reserved for future use
  8326. */
  8327. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8328. A_UINT32 msg_type:8,
  8329. pdev_id:8,
  8330. reserved0:16;
  8331. A_UINT32 full_monitor_mode_enable:1,
  8332. addnl_descs_zero_mpdus_end:1,
  8333. addnl_descs_non_zero_mpdus_end:1,
  8334. release_ring:8,
  8335. reserved1:21;
  8336. } POSTPACK;
  8337. /**
  8338. * Enumeration for full monitor mode destination ring select
  8339. * 0 - REO destination ring select
  8340. * 1 - FW destination ring select
  8341. * 2 - SW destination ring select
  8342. * 3 - Release destination ring select
  8343. */
  8344. enum htt_rx_full_mon_release_ring {
  8345. HTT_RX_MON_RING_REO,
  8346. HTT_RX_MON_RING_FW,
  8347. HTT_RX_MON_RING_SW,
  8348. HTT_RX_MON_RING_RELEASE,
  8349. };
  8350. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8351. /* DWORD 0: Pdev ID */
  8352. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8353. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8354. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8355. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8356. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8357. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8358. do { \
  8359. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8360. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8361. } while (0)
  8362. /* DWORD 1:ENABLE */
  8363. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8364. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8365. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8366. do { \
  8367. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8368. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8369. } while (0)
  8370. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8371. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8372. /* DWORD 1:ZERO_MPDU */
  8373. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8374. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8375. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8376. do { \
  8377. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8378. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8379. } while (0)
  8380. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8381. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8382. /* DWORD 1:NON_ZERO_MPDU */
  8383. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8384. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8385. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8386. do { \
  8387. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8388. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8389. } while (0)
  8390. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8391. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8392. /* DWORD 1:RELEASE_RINGS */
  8393. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8394. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8395. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8396. do { \
  8397. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8398. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8399. } while (0)
  8400. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8401. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8402. /**
  8403. * Enumeration for IP Protocol or IPSEC Protocol
  8404. * IPsec describes the framework for providing security at IP layer.
  8405. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8406. */
  8407. enum htt_rx_flow_proto {
  8408. HTT_RX_FLOW_IP_PROTO,
  8409. HTT_RX_FLOW_IPSEC_PROTO,
  8410. };
  8411. /**
  8412. * Enumeration for FSE Cache Invalidation
  8413. * 0 - No Cache Invalidation required
  8414. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8415. * 2 - Complete FSE Cache Invalidation
  8416. * 3 - FSE Disable
  8417. * 4 - FSE Enable
  8418. */
  8419. enum htt_rx_fse_operation {
  8420. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8421. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8422. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8423. HTT_RX_FSE_DISABLE,
  8424. HTT_RX_FSE_ENABLE,
  8425. };
  8426. /* DWORD 0: Pdev ID */
  8427. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8428. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8429. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8430. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8431. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8432. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8433. do { \
  8434. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8435. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8436. } while (0)
  8437. /* DWORD 1:IP PROTO or IPSEC */
  8438. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8439. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8440. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8441. do { \
  8442. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8443. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8444. } while (0)
  8445. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8446. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8447. /* DWORD 1:FSE Operation */
  8448. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8449. #define HTT_RX_FSE_OPERATION_S 1
  8450. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8451. do { \
  8452. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8453. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8454. } while (0)
  8455. #define HTT_RX_FSE_OPERATION_GET(word) \
  8456. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8457. /* DWORD 2-9:IP Address */
  8458. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8459. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8460. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8461. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8462. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8463. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8464. do { \
  8465. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8466. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8467. } while (0)
  8468. /* DWORD 10:Source Port Number */
  8469. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8470. #define HTT_RX_FSE_SOURCEPORT_S 0
  8471. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8472. do { \
  8473. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8474. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8475. } while (0)
  8476. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8477. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8478. /* DWORD 11:Destination Port Number */
  8479. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8480. #define HTT_RX_FSE_DESTPORT_S 16
  8481. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8482. do { \
  8483. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8484. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8485. } while (0)
  8486. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8487. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8488. /* DWORD 10-11:SPI (In case of IPSEC) */
  8489. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8490. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8491. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8492. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8493. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8494. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8495. do { \
  8496. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8497. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8498. } while (0)
  8499. /* DWORD 12:L4 PROTO */
  8500. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8501. #define HTT_RX_FSE_L4_PROTO_S 0
  8502. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8503. do { \
  8504. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8505. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8506. } while (0)
  8507. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8508. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8509. /**
  8510. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8511. *
  8512. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8513. *
  8514. * |31 24|23 |15 8|7 2|1|0|
  8515. * |----------------+----------------+----------------+----------------|
  8516. * | reserved | pdev_id | msg_type |
  8517. * |---------------------------------+----------------+----------------|
  8518. * | reserved |E|F|
  8519. * |---------------------------------+----------------+----------------|
  8520. * Where E = Configure the target to provide the 3-tuple hash value in
  8521. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8522. * F = Configure the target to provide the 3-tuple hash value in
  8523. * flow_id_toeplitz field of rx_msdu_start tlv
  8524. *
  8525. * The following field definitions describe the format of the 3 tuple hash value
  8526. * message sent from the host to target as part of initialization sequence.
  8527. *
  8528. * Header fields:
  8529. * dword0 - b'7:0 - msg_type: This will be set to
  8530. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8531. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8532. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8533. * specified pdev's LMAC ring.
  8534. * b'31:16 - reserved : Reserved for future use
  8535. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8536. * b'1 - toeplitz_hash_2_or_4_field_enable
  8537. * b'31:2 - reserved : Reserved for future use
  8538. * ---------+------+----------------------------------------------------------
  8539. * bit1 | bit0 | Functionality
  8540. * ---------+------+----------------------------------------------------------
  8541. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8542. * | | in flow_id_toeplitz field
  8543. * ---------+------+----------------------------------------------------------
  8544. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8545. * | | in toeplitz_hash_2_or_4 field
  8546. * ---------+------+----------------------------------------------------------
  8547. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8548. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8549. * ---------+------+----------------------------------------------------------
  8550. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8551. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8552. * | | toeplitz_hash_2_or_4 field
  8553. *----------------------------------------------------------------------------
  8554. */
  8555. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8556. A_UINT32 msg_type :8,
  8557. pdev_id :8,
  8558. reserved0 :16;
  8559. A_UINT32 flow_id_toeplitz_field_enable :1,
  8560. toeplitz_hash_2_or_4_field_enable :1,
  8561. reserved1 :30;
  8562. } POSTPACK;
  8563. /* DWORD0 : pdev_id configuration Macros */
  8564. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8565. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8566. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8567. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8568. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8569. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8570. do { \
  8571. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8572. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8573. } while (0)
  8574. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8575. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8576. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8577. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8578. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8579. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8580. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8581. do { \
  8582. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8583. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8584. } while (0)
  8585. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8586. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8587. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8588. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8589. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8590. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8591. do { \
  8592. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8593. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8594. } while (0)
  8595. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8596. /**
  8597. * @brief host --> target Host PA Address Size
  8598. *
  8599. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8600. *
  8601. * @details
  8602. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8603. * provide the physical start address and size of each of the memory
  8604. * areas within host DDR that the target FW may need to access.
  8605. *
  8606. * For example, the host can use this message to allow the target FW
  8607. * to set up access to the host's pools of TQM link descriptors.
  8608. * The message would appear as follows:
  8609. *
  8610. * |31 24|23 16|15 8|7 0|
  8611. * |----------------+----------------+----------------+----------------|
  8612. * | reserved | num_entries | msg_type |
  8613. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8614. * | mem area 0 size |
  8615. * |----------------+----------------+----------------+----------------|
  8616. * | mem area 0 physical_address_lo |
  8617. * |----------------+----------------+----------------+----------------|
  8618. * | mem area 0 physical_address_hi |
  8619. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8620. * | mem area 1 size |
  8621. * |----------------+----------------+----------------+----------------|
  8622. * | mem area 1 physical_address_lo |
  8623. * |----------------+----------------+----------------+----------------|
  8624. * | mem area 1 physical_address_hi |
  8625. * |----------------+----------------+----------------+----------------|
  8626. * ...
  8627. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8628. * | mem area N size |
  8629. * |----------------+----------------+----------------+----------------|
  8630. * | mem area N physical_address_lo |
  8631. * |----------------+----------------+----------------+----------------|
  8632. * | mem area N physical_address_hi |
  8633. * |----------------+----------------+----------------+----------------|
  8634. *
  8635. * The message is interpreted as follows:
  8636. * dword0 - b'0:7 - msg_type: This will be set to
  8637. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8638. * b'8:15 - number_entries: Indicated the number of host memory
  8639. * areas specified within the remainder of the message
  8640. * b'16:31 - reserved.
  8641. * dword1 - b'0:31 - memory area 0 size in bytes
  8642. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8643. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8644. * and similar for memory area 1 through memory area N.
  8645. */
  8646. PREPACK struct htt_h2t_host_paddr_size {
  8647. A_UINT32 msg_type: 8,
  8648. num_entries: 8,
  8649. reserved: 16;
  8650. } POSTPACK;
  8651. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8652. A_UINT32 size;
  8653. A_UINT32 physical_address_lo;
  8654. A_UINT32 physical_address_hi;
  8655. } POSTPACK;
  8656. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8657. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8658. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8659. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8660. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8661. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8662. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8663. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8664. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8665. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8666. do { \
  8667. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8668. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8669. } while (0)
  8670. /**
  8671. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8672. *
  8673. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8674. *
  8675. * @details
  8676. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8677. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8678. *
  8679. * The message would appear as follows:
  8680. *
  8681. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8682. * |---------------------------------+---+---+----------+-+-----------|
  8683. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8684. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8685. *
  8686. *
  8687. * The message is interpreted as follows:
  8688. * dword0 - b'0:7 - msg_type: This will be set to
  8689. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8690. * b'8 - override bit to drive MSDUs to PPE ring
  8691. * b'9:13 - REO destination ring indication
  8692. * b'14 - Multi buffer msdu override enable bit
  8693. * b'15 - Intra BSS override
  8694. * b'16 - Decap raw override
  8695. * b'17 - Decap Native wifi override
  8696. * b'18 - IP frag override
  8697. * b'19:31 - reserved
  8698. */
  8699. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8700. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8701. override: 1,
  8702. reo_destination_indication: 5,
  8703. multi_buffer_msdu_override_en: 1,
  8704. intra_bss_override: 1,
  8705. decap_raw_override: 1,
  8706. decap_nwifi_override: 1,
  8707. ip_frag_override: 1,
  8708. reserved: 13;
  8709. } POSTPACK;
  8710. /* DWORD 0: Override */
  8711. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8712. #define HTT_PPE_CFG_OVERRIDE_S 8
  8713. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8714. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8715. HTT_PPE_CFG_OVERRIDE_S)
  8716. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8717. do { \
  8718. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8719. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8720. } while (0)
  8721. /* DWORD 0: REO Destination Indication*/
  8722. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8723. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8724. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8725. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8726. HTT_PPE_CFG_REO_DEST_IND_S)
  8727. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8728. do { \
  8729. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8730. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8731. } while (0)
  8732. /* DWORD 0: Multi buffer MSDU override */
  8733. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8734. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8735. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8736. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8737. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8738. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8739. do { \
  8740. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8741. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8742. } while (0)
  8743. /* DWORD 0: Intra BSS override */
  8744. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8745. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8746. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8747. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8748. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8749. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8750. do { \
  8751. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8752. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8753. } while (0)
  8754. /* DWORD 0: Decap RAW override */
  8755. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8756. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8757. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8758. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8759. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8760. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8761. do { \
  8762. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8763. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8764. } while (0)
  8765. /* DWORD 0: Decap NWIFI override */
  8766. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8767. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8768. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8769. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8770. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8771. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8772. do { \
  8773. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8774. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8775. } while (0)
  8776. /* DWORD 0: IP frag override */
  8777. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8778. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8779. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8780. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8781. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8782. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8783. do { \
  8784. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8785. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8786. } while (0)
  8787. /*
  8788. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8789. *
  8790. * @details
  8791. * The following field definitions describe the format of the HTT host
  8792. * to target FW VDEV TX RX stats retrieve message.
  8793. * The message specifies the type of stats the host wants to retrieve.
  8794. *
  8795. * |31 27|26 25|24 17|16|15 8|7 0|
  8796. * |-----------------------------------------------------------|
  8797. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8798. * |-----------------------------------------------------------|
  8799. * | vdev_id lower bitmask |
  8800. * |-----------------------------------------------------------|
  8801. * | vdev_id upper bitmask |
  8802. * |-----------------------------------------------------------|
  8803. * Header fields:
  8804. * Where:
  8805. * dword0 - b'7:0 - msg_type: This will be set to
  8806. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8807. * b'15:8 - pdev id
  8808. * b'16(E) - Enable/Disable the vdev HW stats
  8809. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8810. * b'25:26(R) - Reset stats bits
  8811. * 0: don't reset stats
  8812. * 1: reset stats once
  8813. * 2: reset stats at the start of each periodic interval
  8814. * b'27:31 - reserved for future use
  8815. * dword1 - b'0:31 - vdev_id lower bitmask
  8816. * dword2 - b'0:31 - vdev_id upper bitmask
  8817. */
  8818. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8819. A_UINT32 msg_type :8,
  8820. pdev_id :8,
  8821. enable :1,
  8822. periodic_interval :8,
  8823. reset_stats_bits :2,
  8824. reserved0 :5;
  8825. A_UINT32 vdev_id_lower_bitmask;
  8826. A_UINT32 vdev_id_upper_bitmask;
  8827. } POSTPACK;
  8828. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8829. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8830. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8831. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8832. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8833. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8834. do { \
  8835. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8836. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8837. } while (0)
  8838. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8839. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8840. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8841. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8842. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8843. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8844. do { \
  8845. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8846. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8847. } while (0)
  8848. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8849. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8850. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8851. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8852. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8853. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8854. do { \
  8855. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8856. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8857. } while (0)
  8858. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8859. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8860. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8861. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8862. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8863. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8864. do { \
  8865. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8866. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8867. } while (0)
  8868. /*
  8869. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8870. *
  8871. * @details
  8872. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8873. * the default MSDU queues for one of the TIDs within the specified peer
  8874. * to the specified service class.
  8875. * The TID is indirectly specified - each service class is associated
  8876. * with a TID. All default MSDU queues for this peer-TID will be
  8877. * linked to the service class in question.
  8878. *
  8879. * |31 16|15 8|7 0|
  8880. * |------------------------------+--------------+--------------|
  8881. * | peer ID | svc class ID | msg type |
  8882. * |------------------------------------------------------------|
  8883. * Header fields:
  8884. * dword0 - b'7:0 - msg_type: This will be set to
  8885. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8886. * b'15:8 - service class ID
  8887. * b'31:16 - peer ID
  8888. */
  8889. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8890. A_UINT32 msg_type :8,
  8891. svc_class_id :8,
  8892. peer_id :16;
  8893. } POSTPACK;
  8894. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8895. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8896. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8897. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8898. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8899. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8900. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8901. do { \
  8902. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8903. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8904. } while (0)
  8905. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8906. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8907. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8908. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8909. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8910. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8911. do { \
  8912. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8913. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8914. } while (0)
  8915. /*
  8916. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8917. *
  8918. * @details
  8919. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8920. * remove the linkage of the specified peer-TID's MSDU queues to
  8921. * service classes.
  8922. *
  8923. * |31 16|15 8|7 0|
  8924. * |------------------------------+--------------+--------------|
  8925. * | peer ID | svc class ID | msg type |
  8926. * |------------------------------------------------------------|
  8927. * Header fields:
  8928. * dword0 - b'7:0 - msg_type: This will be set to
  8929. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8930. * b'15:8 - service class ID
  8931. * b'31:16 - peer ID
  8932. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8933. * value for peer ID indicates that the target should
  8934. * apply the UNMAP_REQ to all peers.
  8935. */
  8936. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8937. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8938. A_UINT32 msg_type :8,
  8939. svc_class_id :8,
  8940. peer_id :16;
  8941. } POSTPACK;
  8942. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8943. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8944. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8945. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8946. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8947. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8948. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8949. do { \
  8950. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8951. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8952. } while (0)
  8953. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8954. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8955. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8956. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8957. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8958. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8959. do { \
  8960. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8961. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8962. } while (0)
  8963. /*
  8964. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8965. *
  8966. * @details
  8967. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8968. * request the target to report what service class the default MSDU queues
  8969. * of the specified TIDs within the peer are linked to.
  8970. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8971. * to report what service class (if any) the default MSDU queues for
  8972. * each of the specified TIDs are linked to.
  8973. *
  8974. * |31 16|15 8|7 1| 0|
  8975. * |------------------------------+--------------+--------------|
  8976. * | peer ID | TID mask | msg type |
  8977. * |------------------------------------------------------------|
  8978. * | reserved |ETO|
  8979. * |------------------------------------------------------------|
  8980. * Header fields:
  8981. * dword0 - b'7:0 - msg_type: This will be set to
  8982. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8983. * b'15:8 - TID mask
  8984. * b'31:16 - peer ID
  8985. * dword1 - b'0 - "Existing Tids Only" flag
  8986. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8987. * message generated by this REQ will only show the
  8988. * mapping for TIDs that actually exist in the target's
  8989. * peer object.
  8990. * Any TIDs that are covered by a MAP_REQ but which
  8991. * do not actually exist will be shown as being
  8992. * unmapped (i.e. svc class ID 0xff).
  8993. * If this flag is cleared, the MAP_REPORT_CONF message
  8994. * will consider not only the mapping of TIDs currently
  8995. * existing in the peer, but also the mapping that will
  8996. * be applied for any TID objects created within this
  8997. * peer in the future.
  8998. * b'31:1 - reserved for future use
  8999. */
  9000. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  9001. A_UINT32 msg_type :8,
  9002. tid_mask :8,
  9003. peer_id :16;
  9004. A_UINT32 existing_tids_only:1,
  9005. reserved :31;
  9006. } POSTPACK;
  9007. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  9008. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  9009. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  9010. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  9011. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  9012. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  9013. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  9014. do { \
  9015. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  9016. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  9017. } while (0)
  9018. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  9019. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  9020. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  9021. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  9022. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  9023. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  9024. do { \
  9025. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  9026. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  9027. } while (0)
  9028. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  9029. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  9030. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  9031. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  9032. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  9033. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  9034. do { \
  9035. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  9036. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  9037. } while (0)
  9038. /**
  9039. * @brief Format of shared memory between Host and Target
  9040. * for UMAC recovery feature messaging.
  9041. * @details
  9042. * This is shared memory between Host and Target allocated
  9043. * and used in chips where UMAC recovery feature is supported.
  9044. * This shared memory is allocated per SOC level by Host since each
  9045. * SOC's target Q6FW needs to communicate independently to the Host
  9046. * through its own shared memory.
  9047. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  9048. * then host interprets it as a new message from target.
  9049. * Host clears that particular read bit in t2h_msg after each read
  9050. * operation. It is vice versa for h2t_msg. At any given point
  9051. * of time there is expected to be only one bit set
  9052. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  9053. *
  9054. * The message is interpreted as follows:
  9055. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  9056. * added for debuggability purpose.
  9057. * dword1 - b'0 - do_pre_reset
  9058. * b'1 - do_post_reset_start
  9059. * b'2 - do_post_reset_complete
  9060. * b'3 - initiate_umac_recovery
  9061. * b'4 - initiate_target_recovery_sync_using_umac
  9062. * b'5:31 - rsvd_t2h
  9063. * dword2 - b'0 - pre_reset_done
  9064. * b'1 - post_reset_start_done
  9065. * b'2 - post_reset_complete_done
  9066. * b'3 - start_pre_reset (deprecated)
  9067. * b'4:31 - rsvd_h2t
  9068. */
  9069. PREPACK typedef struct {
  9070. /** Magic number added for debuggability. */
  9071. A_UINT32 magic_num;
  9072. union {
  9073. /*
  9074. * BIT [0] :- T2H msg to do pre-reset
  9075. * BIT [1] :- T2H msg to do post-reset start
  9076. * BIT [2] :- T2H msg to do post-reset complete
  9077. * BIT [3] :- T2H msg to indicate to Host that
  9078. * a trigger request for MLO UMAC Recovery
  9079. * is received for UMAC hang.
  9080. * BIT [4] :- T2H msg to indicate to Host that
  9081. * a trigger request for MLO UMAC Recovery
  9082. * is received for Mode-1 Target Recovery.
  9083. * BIT [31 : 5] :- reserved
  9084. */
  9085. A_UINT32 t2h_msg;
  9086. struct {
  9087. A_UINT32
  9088. do_pre_reset: 1, /* BIT [0] */
  9089. do_post_reset_start: 1, /* BIT [1] */
  9090. do_post_reset_complete: 1, /* BIT [2] */
  9091. initiate_umac_recovery: 1, /* BIT [3] */
  9092. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  9093. rsvd_t2h: 27; /* BIT [31:5] */
  9094. };
  9095. };
  9096. union {
  9097. /*
  9098. * BIT [0] :- H2T msg to send pre-reset done
  9099. * BIT [1] :- H2T msg to send post-reset start done
  9100. * BIT [2] :- H2T msg to send post-reset complete done
  9101. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  9102. * BIT [31 : 4] :- reserved
  9103. */
  9104. A_UINT32 h2t_msg;
  9105. struct {
  9106. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9107. post_reset_start_done : 1, /* BIT [1] */
  9108. post_reset_complete_done : 1, /* BIT [2] */
  9109. start_pre_reset : 1, /* BIT [3] */
  9110. rsvd_h2t : 28; /* BIT [31 : 4] */
  9111. };
  9112. };
  9113. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9114. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9115. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9116. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9117. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9118. /* dword1 - b'0 - do_pre_reset */
  9119. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9120. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9121. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9122. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9123. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9124. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9125. do { \
  9126. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9127. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9128. } while (0)
  9129. /* dword1 - b'1 - do_post_reset_start */
  9130. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9131. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9132. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9133. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9134. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9135. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9136. do { \
  9137. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9138. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9139. } while (0)
  9140. /* dword1 - b'2 - do_post_reset_complete */
  9141. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9142. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9143. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9144. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9145. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9146. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9147. do { \
  9148. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9149. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9150. } while (0)
  9151. /* dword1 - b'3 - initiate_umac_recovery */
  9152. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9153. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9154. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9155. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9156. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9157. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9158. do { \
  9159. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9160. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9161. } while (0)
  9162. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9163. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9164. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9165. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9166. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9167. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9168. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9169. do { \
  9170. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9171. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9172. } while (0)
  9173. /* dword2 - b'0 - pre_reset_done */
  9174. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9175. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9176. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9177. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9178. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9179. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9180. do { \
  9181. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9182. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9183. } while (0)
  9184. /* dword2 - b'1 - post_reset_start_done */
  9185. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9186. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9187. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9188. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9189. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9190. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9191. do { \
  9192. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9193. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9194. } while (0)
  9195. /* dword2 - b'2 - post_reset_complete_done */
  9196. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9197. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9198. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9199. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9200. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9201. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9202. do { \
  9203. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9204. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9205. } while (0)
  9206. /* dword2 - b'3 - start_pre_reset */
  9207. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9208. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9209. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9210. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9211. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9212. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9213. do { \
  9214. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9215. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9216. } while (0)
  9217. /**
  9218. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9219. *
  9220. * @details
  9221. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9222. * by the host to provide prerequisite info to target for the UMAC hang
  9223. * recovery feature.
  9224. * The info sent in this H2T message are T2H message method, H2T message
  9225. * method, T2H MSI interrupt number and physical start address, size of
  9226. * the shared memory (refers to the shared memory dedicated for messaging
  9227. * between host and target when the DUT is in UMAC hang recovery mode).
  9228. * This H2T message is expected to be only sent if the WMI service bit
  9229. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9230. *
  9231. * |31 16|15 12|11 8|7 0|
  9232. * |-------------------------------+--------------+--------------+------------|
  9233. * | reserved |h2t msg method|t2h msg method| msg_type |
  9234. * |--------------------------------------------------------------------------|
  9235. * | t2h msi interrupt number |
  9236. * |--------------------------------------------------------------------------|
  9237. * | shared memory area size |
  9238. * |--------------------------------------------------------------------------|
  9239. * | shared memory area physical address low |
  9240. * |--------------------------------------------------------------------------|
  9241. * | shared memory area physical address high |
  9242. * |--------------------------------------------------------------------------|
  9243. *
  9244. * The message is interpreted as follows:
  9245. * dword0 - b'0:7 - msg_type
  9246. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9247. * b'8:11 - t2h_msg_method: indicates method to be used for
  9248. * T2H communication in UMAC hang recovery mode.
  9249. * Value zero indicates MSI interrupt (default method).
  9250. * Refer to htt_umac_hang_recovery_msg_method enum.
  9251. * b'12:15 - h2t_msg_method: indicates method to be used for
  9252. * H2T communication in UMAC hang recovery mode.
  9253. * Value zero indicates polling by target for this h2t msg
  9254. * during UMAC hang recovery mode.
  9255. * Refer to htt_umac_hang_recovery_msg_method enum.
  9256. * b'16:31 - reserved.
  9257. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9258. * T2H communication in UMAC hang recovery mode.
  9259. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9260. * only when in UMAC hang recovery mode.
  9261. * This refers to size in bytes.
  9262. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9263. * of the shared memory dedicated for messaging only when
  9264. * in UMAC hang recovery mode.
  9265. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9266. * of the shared memory dedicated for messaging only when
  9267. * in UMAC hang recovery mode.
  9268. */
  9269. /* t2h_msg_method and h2t_msg_method */
  9270. enum htt_umac_hang_recovery_msg_method {
  9271. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9272. };
  9273. PREPACK typedef struct {
  9274. A_UINT32 msg_type : 8,
  9275. t2h_msg_method : 4,
  9276. h2t_msg_method : 4,
  9277. reserved : 16;
  9278. A_UINT32 t2h_msi_data;
  9279. /* size bytes and physical address of shared memory. */
  9280. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9281. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9282. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9283. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9284. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9285. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9286. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9287. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9288. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9289. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9290. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9291. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9292. do { \
  9293. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9294. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9295. } while (0)
  9296. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9297. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9298. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9299. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9300. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9301. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9302. do { \
  9303. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9304. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9305. } while (0)
  9306. /**
  9307. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9308. *
  9309. * @details
  9310. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9311. * HTT message sent by the host to indicate that the target needs to start the
  9312. * UMAC hang recovery feature from the point of pre-reset routine.
  9313. * The purpose of this H2T message is to have host synchronize and trigger
  9314. * UMAC recovery across all targets.
  9315. * The info sent in this H2T message is the flag to indicate whether the
  9316. * target needs to execute UMAC-recovery in context of the Initiator or
  9317. * Non-Initiator.
  9318. * This H2T message is expected to be sent as response to the
  9319. * initiate_umac_recovery indication from the Initiator target attached to
  9320. * this same host.
  9321. * This H2T message is expected to be only sent if the WMI service bit
  9322. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9323. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9324. * beforehand.
  9325. *
  9326. * |31 10|9|8|7 0|
  9327. * |-----------------------------------------------------------|
  9328. * | reserved |U|I| msg_type |
  9329. * |-----------------------------------------------------------|
  9330. * Where:
  9331. * I = is_initiator
  9332. * U = is_umac_hang
  9333. *
  9334. * The message is interpreted as follows:
  9335. * dword0 - b'0:7 - msg_type
  9336. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9337. * b'8 - is_initiator: indicates whether the target needs to
  9338. * execute the UMAC-recovery in context of the Initiator or
  9339. * Non-Initiator.
  9340. * The value zero indicates this target is Non-Initiator.
  9341. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9342. * executed in context of UMAC hang or Target recovery.
  9343. * b'10:31 - reserved.
  9344. */
  9345. PREPACK typedef struct {
  9346. A_UINT32 msg_type : 8,
  9347. is_initiator : 1,
  9348. is_umac_hang : 1,
  9349. reserved : 22;
  9350. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9351. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9352. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9353. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9354. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9355. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9356. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9357. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9358. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9359. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9360. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9361. do { \
  9362. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9363. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9364. } while (0)
  9365. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9366. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9367. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9368. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9369. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9370. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9371. do { \
  9372. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9373. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9374. } while (0)
  9375. /*
  9376. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9377. *
  9378. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9379. *
  9380. * @details
  9381. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9382. * install or uninstall rx cce super rules to match certain kind of packets
  9383. * with specific parameters. Target sets up HW registers based on setup message
  9384. * and always confirms back to Host.
  9385. *
  9386. * The message would appear as follows:
  9387. * |31 24|23 16|15 8|7 0|
  9388. * |-----------------+-----------------+-----------------+-----------------|
  9389. * | reserved | operation | pdev_id | msg_type |
  9390. * |-----------------------------------------------------------------------|
  9391. * | cce_super_rule_param[0] |
  9392. * |-----------------------------------------------------------------------|
  9393. * | cce_super_rule_param[1] |
  9394. * |-----------------------------------------------------------------------|
  9395. *
  9396. * The message is interpreted as follows:
  9397. * dword0 - b'0:7 - msg_type: This will be set to
  9398. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9399. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9400. * b'16:23 - operation: Identify operation to be taken,
  9401. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9402. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9403. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9404. * b'24:31 - reserved
  9405. * dword1~10 - cce_super_rule_param[0]:
  9406. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9407. * dword11~20 - cce_super_rule_param[1]:
  9408. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9409. *
  9410. * Each cce_super_rule_param structure would appear as follows:
  9411. * |31 24|23 16|15 8|7 0|
  9412. * |-----------------+-----------------+-----------------+-----------------|
  9413. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9414. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9415. * |-----------------------------------------------------------------------|
  9416. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9417. * |-----------------------------------------------------------------------|
  9418. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9419. * |-----------------------------------------------------------------------|
  9420. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9421. * |-----------------------------------------------------------------------|
  9422. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9423. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9424. * |-----------------------------------------------------------------------|
  9425. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9426. * |-----------------------------------------------------------------------|
  9427. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9428. * |-----------------------------------------------------------------------|
  9429. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9430. * |-----------------------------------------------------------------------|
  9431. * | is_valid | l4_type | l3_type |
  9432. * |-----------------------------------------------------------------------|
  9433. * | l4_dst_port | l4_src_port |
  9434. * |-----------------------------------------------------------------------|
  9435. *
  9436. * The cce_super_rule_param[0] structure is interpreted as follows:
  9437. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9438. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9439. * in case of ipv4)
  9440. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9441. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9442. * in case of ipv4)
  9443. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9444. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9445. * in case of ipv4)
  9446. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9447. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9448. * in case of ipv4)
  9449. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9450. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9451. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9452. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9453. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9454. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9455. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9456. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9457. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9458. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9459. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9460. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9461. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9462. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9463. * ipv4 address, in case of ipv4)
  9464. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9465. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9466. * ipv4 address, in case of ipv4)
  9467. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9468. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9469. * ipv4 address, in case of ipv4)
  9470. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9471. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9472. * ipv4 address, in case of ipv4)
  9473. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9474. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9475. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9476. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9477. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9478. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9479. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9480. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9481. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9482. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9483. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9484. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9485. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9486. * 0x0008: ipv4
  9487. * 0xdd86: ipv6
  9488. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9489. * 6: TCP
  9490. * 17: UDP
  9491. * b'24:31 - is_valid: indicate whether this parameter is valid
  9492. * 0: invalid
  9493. * 1: valid
  9494. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9495. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9496. *
  9497. * The cce_super_rule_param[1] structure is similar.
  9498. */
  9499. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9500. enum htt_rx_cce_super_rule_setup_operation {
  9501. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9502. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9503. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9504. /* All operation should be before this */
  9505. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9506. };
  9507. typedef struct {
  9508. union {
  9509. A_UINT8 src_ipv4_addr[4];
  9510. A_UINT8 src_ipv6_addr[16];
  9511. };
  9512. union {
  9513. A_UINT8 dst_ipv4_addr[4];
  9514. A_UINT8 dst_ipv6_addr[16];
  9515. };
  9516. A_UINT32 l3_type: 16,
  9517. l4_type: 8,
  9518. is_valid: 8;
  9519. A_UINT32 l4_src_port: 16,
  9520. l4_dst_port: 16;
  9521. } htt_rx_cce_super_rule_param_t;
  9522. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9523. A_UINT32 msg_type: 8,
  9524. pdev_id: 8,
  9525. operation: 8,
  9526. reserved: 8;
  9527. htt_rx_cce_super_rule_param_t
  9528. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9529. } POSTPACK;
  9530. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9531. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9532. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9533. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9534. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9535. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9536. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9537. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9538. do { \
  9539. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9540. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9541. } while (0)
  9542. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9543. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9544. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9545. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9546. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9547. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9548. do { \
  9549. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9550. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9551. } while (0)
  9552. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9553. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9554. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9555. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9556. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9557. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9558. do { \
  9559. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9560. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9561. } while (0)
  9562. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9563. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9564. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9565. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9566. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9567. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9568. do { \
  9569. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9570. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9571. } while (0)
  9572. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9573. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9574. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9575. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9576. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9577. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9578. do { \
  9579. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9580. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9581. } while (0)
  9582. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9583. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9584. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9585. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9586. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9587. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9588. do { \
  9589. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9590. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9591. } while (0)
  9592. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9593. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9594. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9595. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9596. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9597. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9598. do { \
  9599. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9600. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9601. } while (0)
  9602. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9603. do { \
  9604. A_MEMCPY(_array, _ptr, 4); \
  9605. } while (0)
  9606. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9607. do { \
  9608. A_MEMCPY(_ptr, _array, 4); \
  9609. } while (0)
  9610. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9611. do { \
  9612. A_MEMCPY(_array, _ptr, 16); \
  9613. } while (0)
  9614. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9615. do { \
  9616. A_MEMCPY(_ptr, _array, 16); \
  9617. } while (0)
  9618. /**
  9619. * htt_h2t_primary_link_peer_status_type -
  9620. * Unique number for each status or reasons
  9621. * The status reasons can go up to 255 max
  9622. */
  9623. enum htt_h2t_primary_link_peer_status_type {
  9624. /* Host Primary Link Peer migration Success */
  9625. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9626. /* keep this last */
  9627. /* Host Primary Link Peer migration Fail */
  9628. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9629. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9630. };
  9631. /**
  9632. * @brief host -> Primary peer migration completion message from host
  9633. *
  9634. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9635. *
  9636. * @details
  9637. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9638. * target Confirming that primary link peer migration has completed,
  9639. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9640. * message from the target.
  9641. *
  9642. * The message would appear as follows:
  9643. *
  9644. * |31 25|24|23 16|15 12|11 8|7 0|
  9645. * |----------------------------+----------+---------+--------------|
  9646. * | vdev ID | pdev ID | chip ID | msg type |
  9647. * |----------------------------+----------+---------+--------------|
  9648. * | ML peer ID | SW peer ID |
  9649. * |------------+--+------------+--------------------+--------------|
  9650. * | reserved |SV| src_info | status |
  9651. * |------------+--+---------------------------------+--------------|
  9652. * Where:
  9653. * SV = src_info_valid flag
  9654. *
  9655. * The message is interpreted as follows:
  9656. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9657. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9658. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9659. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9660. * as primary
  9661. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9662. * as primary
  9663. *
  9664. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9665. * chosen as primary
  9666. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9667. * primary peer belongs.
  9668. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  9669. * b'8:23 - src_info: Indicates New Virtual port number through
  9670. * which Rx Pipe connects to the correct PPE.
  9671. * b'24 - src_info_valid: Indicates src_info is valid.
  9672. */
  9673. typedef struct {
  9674. A_UINT32 msg_type: 8, /* bits 7:0 */
  9675. chip_id: 4, /* bits 11:8 */
  9676. pdev_id: 4, /* bits 15:12 */
  9677. vdev_id: 16; /* bits 31:16 */
  9678. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9679. ml_peer_id: 16; /* bits 31:16 */
  9680. A_UINT32 status: 8, /* bits 7:0 */
  9681. src_info: 16, /* bits 23:8 */
  9682. src_info_valid: 1, /* bit 24 */
  9683. reserved: 7; /* bits 31:25 */
  9684. } htt_h2t_primary_link_peer_migrate_resp_t;
  9685. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9686. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9687. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9688. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9689. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9690. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9691. do { \
  9692. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9693. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9694. } while (0)
  9695. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9696. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9697. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9698. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9699. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9700. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9701. do { \
  9702. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9703. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9704. } while (0)
  9705. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9706. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9707. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9708. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9709. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9710. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9711. do { \
  9712. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9713. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9714. } while (0)
  9715. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9716. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9717. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9718. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9719. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9720. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9721. do { \
  9722. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9723. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9724. } while (0)
  9725. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9726. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9727. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9728. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9729. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9730. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9731. do { \
  9732. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9733. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9734. } while (0)
  9735. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9736. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9737. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9738. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9739. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9740. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9741. do { \
  9742. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9743. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9744. } while (0)
  9745. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  9746. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  9747. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  9748. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  9749. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  9750. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  9751. do { \
  9752. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  9753. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  9754. } while (0)
  9755. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  9756. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  9757. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  9758. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  9759. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  9760. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  9761. do { \
  9762. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  9763. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  9764. } while (0)
  9765. /**
  9766. * @brief host -> tgt msg to configure params for PPDU tx latency stats report
  9767. *
  9768. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
  9769. *
  9770. * @details
  9771. * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
  9772. * configure the parameters needed for FW to report PPDU tx latency stats
  9773. * for latency prediction in user space.
  9774. *
  9775. * The message would appear as follows:
  9776. * |31 28|27 12|11|10 8|7 0|
  9777. * |-----------+-------------------+--+-------+--------------|
  9778. * |granularity| periodic interval | E|vdev ID| msg type |
  9779. * |-----------+-------------------+--+-------+--------------|
  9780. * Where: E = enable
  9781. *
  9782. * The message is interpreted as follows:
  9783. * dword0 - b'0:7 - msg_type: This will be set to 0x25
  9784. * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
  9785. * b'8:10 - vdev_id: Indicate which vdev is configuration is for
  9786. * b'11 - enable: Indicate this message is to enable/disable
  9787. * PPDU latency report from FW
  9788. * b'12:27 - periodic_interval: Indicate the report interval in MS
  9789. * b'28:31 - granularity: Indicate the granularity of the latency
  9790. * stats report, in ms
  9791. */
  9792. /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
  9793. PREPACK struct htt_h2t_tx_latency_stats_cfg {
  9794. A_UINT32 msg_type :8,
  9795. vdev_id :3,
  9796. enable :1,
  9797. periodic_interval :16,
  9798. granularity :4;
  9799. } POSTPACK;
  9800. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
  9801. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
  9802. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
  9803. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
  9804. HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
  9805. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
  9806. do { \
  9807. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
  9808. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
  9809. } while (0)
  9810. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
  9811. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
  9812. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
  9813. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
  9814. HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
  9815. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
  9816. do { \
  9817. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
  9818. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
  9819. } while (0)
  9820. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
  9821. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
  9822. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
  9823. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
  9824. HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
  9825. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
  9826. do { \
  9827. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
  9828. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
  9829. } while (0)
  9830. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
  9831. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
  9832. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
  9833. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
  9834. HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
  9835. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
  9836. do { \
  9837. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
  9838. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
  9839. } while (0)
  9840. /*=== target -> host messages ===============================================*/
  9841. enum htt_t2h_msg_type {
  9842. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9843. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9844. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9845. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9846. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9847. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9848. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9849. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9850. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9851. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9852. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9853. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9854. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9855. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9856. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9857. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9858. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9859. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9860. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9861. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9862. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9863. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9864. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9865. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9866. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9867. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9868. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9869. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9870. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9871. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9872. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9873. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9874. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9875. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9876. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9877. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9878. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9879. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9880. /* TX_OFFLOAD_DELIVER_IND:
  9881. * Forward the target's locally-generated packets to the host,
  9882. * to provide to the monitor mode interface.
  9883. */
  9884. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9885. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9886. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9887. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9888. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9889. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9890. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9891. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9892. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9893. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9894. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9895. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9896. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9897. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9898. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9899. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9900. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9901. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
  9902. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9903. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9904. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9905. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  9906. HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
  9907. HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
  9908. HTT_T2H_MSG_TYPE_TEST,
  9909. /* keep this last */
  9910. HTT_T2H_NUM_MSGS
  9911. };
  9912. /*
  9913. * HTT target to host message type -
  9914. * stored in bits 7:0 of the first word of the message
  9915. */
  9916. #define HTT_T2H_MSG_TYPE_M 0xff
  9917. #define HTT_T2H_MSG_TYPE_S 0
  9918. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9919. do { \
  9920. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9921. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9922. } while (0)
  9923. #define HTT_T2H_MSG_TYPE_GET(word) \
  9924. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9925. /**
  9926. * @brief target -> host version number confirmation message definition
  9927. *
  9928. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9929. *
  9930. * |31 24|23 16|15 8|7 0|
  9931. * |----------------+----------------+----------------+----------------|
  9932. * | reserved | major number | minor number | msg type |
  9933. * |-------------------------------------------------------------------|
  9934. * : option request TLV (optional) |
  9935. * :...................................................................:
  9936. *
  9937. * The VER_CONF message may consist of a single 4-byte word, or may be
  9938. * extended with TLVs that specify HTT options selected by the target.
  9939. * The following option TLVs may be appended to the VER_CONF message:
  9940. * - LL_BUS_ADDR_SIZE
  9941. * - HL_SUPPRESS_TX_COMPL_IND
  9942. * - MAX_TX_QUEUE_GROUPS
  9943. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9944. * may be appended to the VER_CONF message (but only one TLV of each type).
  9945. *
  9946. * Header fields:
  9947. * - MSG_TYPE
  9948. * Bits 7:0
  9949. * Purpose: identifies this as a version number confirmation message
  9950. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9951. * - VER_MINOR
  9952. * Bits 15:8
  9953. * Purpose: Specify the minor number of the HTT message library version
  9954. * in use by the target firmware.
  9955. * The minor number specifies the specific revision within a range
  9956. * of fundamentally compatible HTT message definition revisions.
  9957. * Compatible revisions involve adding new messages or perhaps
  9958. * adding new fields to existing messages, in a backwards-compatible
  9959. * manner.
  9960. * Incompatible revisions involve changing the message type values,
  9961. * or redefining existing messages.
  9962. * Value: minor number
  9963. * - VER_MAJOR
  9964. * Bits 15:8
  9965. * Purpose: Specify the major number of the HTT message library version
  9966. * in use by the target firmware.
  9967. * The major number specifies the family of minor revisions that are
  9968. * fundamentally compatible with each other, but not with prior or
  9969. * later families.
  9970. * Value: major number
  9971. */
  9972. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9973. #define HTT_VER_CONF_MINOR_S 8
  9974. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9975. #define HTT_VER_CONF_MAJOR_S 16
  9976. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9977. do { \
  9978. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9979. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9980. } while (0)
  9981. #define HTT_VER_CONF_MINOR_GET(word) \
  9982. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9983. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9984. do { \
  9985. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9986. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9987. } while (0)
  9988. #define HTT_VER_CONF_MAJOR_GET(word) \
  9989. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9990. #define HTT_VER_CONF_BYTES 4
  9991. /**
  9992. * @brief - target -> host HTT Rx In order indication message
  9993. *
  9994. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9995. *
  9996. * @details
  9997. *
  9998. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9999. * |----------------+-------------------+---------------------+---------------|
  10000. * | peer ID | P| F| O| ext TID | msg type |
  10001. * |--------------------------------------------------------------------------|
  10002. * | MSDU count | Reserved | vdev id |
  10003. * |--------------------------------------------------------------------------|
  10004. * | MSDU 0 bus address (bits 31:0) |
  10005. #if HTT_PADDR64
  10006. * | MSDU 0 bus address (bits 63:32) |
  10007. #endif
  10008. * |--------------------------------------------------------------------------|
  10009. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  10010. * |--------------------------------------------------------------------------|
  10011. * | MSDU 1 bus address (bits 31:0) |
  10012. #if HTT_PADDR64
  10013. * | MSDU 1 bus address (bits 63:32) |
  10014. #endif
  10015. * |--------------------------------------------------------------------------|
  10016. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  10017. * |--------------------------------------------------------------------------|
  10018. */
  10019. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  10020. *
  10021. * @details
  10022. * bits
  10023. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  10024. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10025. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  10026. * | | frag | | | | fail |chksum fail|
  10027. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10028. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  10029. */
  10030. struct htt_rx_in_ord_paddr_ind_hdr_t
  10031. {
  10032. A_UINT32 /* word 0 */
  10033. msg_type: 8,
  10034. ext_tid: 5,
  10035. offload: 1,
  10036. frag: 1,
  10037. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  10038. peer_id: 16;
  10039. A_UINT32 /* word 1 */
  10040. vap_id: 8,
  10041. /* NOTE:
  10042. * This reserved_1 field is not truly reserved - certain targets use
  10043. * this field internally to store debug information, and do not zero
  10044. * out the contents of the field before uploading the message to the
  10045. * host. Thus, any host-target communication supported by this field
  10046. * is limited to using values that are never used by the debug
  10047. * information stored by certain targets in the reserved_1 field.
  10048. * In particular, the targets in question don't use the value 0x3
  10049. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  10050. * so this previously-unused value within these bits is available to
  10051. * use as the host / target PKT_CAPTURE_MODE flag.
  10052. */
  10053. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  10054. /* if pkt_capture_mode == 0x3, host should
  10055. * send rx frames to monitor mode interface
  10056. */
  10057. msdu_cnt: 16;
  10058. };
  10059. struct htt_rx_in_ord_paddr_ind_msdu32_t
  10060. {
  10061. A_UINT32 dma_addr;
  10062. A_UINT32
  10063. length: 16,
  10064. fw_desc: 8,
  10065. msdu_info:8;
  10066. };
  10067. struct htt_rx_in_ord_paddr_ind_msdu64_t
  10068. {
  10069. A_UINT32 dma_addr_lo;
  10070. A_UINT32 dma_addr_hi;
  10071. A_UINT32
  10072. length: 16,
  10073. fw_desc: 8,
  10074. msdu_info:8;
  10075. };
  10076. #if HTT_PADDR64
  10077. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  10078. #else
  10079. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  10080. #endif
  10081. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  10082. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  10083. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  10084. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  10085. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  10086. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  10087. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  10088. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  10089. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  10090. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  10091. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  10092. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  10093. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  10094. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  10095. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  10096. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  10097. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  10098. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  10099. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  10100. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  10101. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  10102. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  10103. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  10104. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  10105. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  10106. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  10107. /* for systems using 64-bit format for bus addresses */
  10108. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  10109. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  10110. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  10111. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  10112. /* for systems using 32-bit format for bus addresses */
  10113. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  10114. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  10115. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  10116. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  10117. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  10118. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  10119. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  10120. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  10121. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  10122. do { \
  10123. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  10124. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  10125. } while (0)
  10126. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  10127. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  10128. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  10129. do { \
  10130. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  10131. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  10132. } while (0)
  10133. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  10134. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  10135. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  10136. do { \
  10137. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  10138. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  10139. } while (0)
  10140. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  10141. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  10142. /*
  10143. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  10144. * deliver the rx frames to the monitor mode interface.
  10145. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  10146. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  10147. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  10148. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  10149. */
  10150. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  10151. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  10152. do { \
  10153. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  10154. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  10155. } while (0)
  10156. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  10157. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  10158. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  10159. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  10160. do { \
  10161. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  10162. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  10163. } while (0)
  10164. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  10165. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  10166. /* for systems using 64-bit format for bus addresses */
  10167. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  10168. do { \
  10169. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  10170. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  10171. } while (0)
  10172. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  10173. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  10174. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  10175. do { \
  10176. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  10177. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  10178. } while (0)
  10179. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10180. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10181. /* for systems using 32-bit format for bus addresses */
  10182. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10183. do { \
  10184. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10185. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10186. } while (0)
  10187. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10188. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10189. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10190. do { \
  10191. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10192. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10193. } while (0)
  10194. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10195. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10196. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10197. do { \
  10198. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10199. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10200. } while (0)
  10201. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10202. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10203. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10204. do { \
  10205. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10206. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10207. } while (0)
  10208. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10209. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10210. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10211. do { \
  10212. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10213. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10214. } while (0)
  10215. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10216. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10217. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10218. do { \
  10219. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10220. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10221. } while (0)
  10222. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10223. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10224. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10225. do { \
  10226. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10227. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10228. } while (0)
  10229. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10230. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10231. /* definitions used within target -> host rx indication message */
  10232. PREPACK struct htt_rx_ind_hdr_prefix_t
  10233. {
  10234. A_UINT32 /* word 0 */
  10235. msg_type: 8,
  10236. ext_tid: 5,
  10237. release_valid: 1,
  10238. flush_valid: 1,
  10239. reserved0: 1,
  10240. peer_id: 16;
  10241. A_UINT32 /* word 1 */
  10242. flush_start_seq_num: 6,
  10243. flush_end_seq_num: 6,
  10244. release_start_seq_num: 6,
  10245. release_end_seq_num: 6,
  10246. num_mpdu_ranges: 8;
  10247. } POSTPACK;
  10248. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10249. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10250. #define HTT_TGT_RSSI_INVALID 0x80
  10251. PREPACK struct htt_rx_ppdu_desc_t
  10252. {
  10253. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10254. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10255. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10256. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10257. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10258. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10259. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10260. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10261. A_UINT32 /* word 0 */
  10262. rssi_cmb: 8,
  10263. timestamp_submicrosec: 8,
  10264. phy_err_code: 8,
  10265. phy_err: 1,
  10266. legacy_rate: 4,
  10267. legacy_rate_sel: 1,
  10268. end_valid: 1,
  10269. start_valid: 1;
  10270. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10271. union {
  10272. A_UINT32 /* word 1 */
  10273. rssi0_pri20: 8,
  10274. rssi0_ext20: 8,
  10275. rssi0_ext40: 8,
  10276. rssi0_ext80: 8;
  10277. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10278. } u0;
  10279. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10280. union {
  10281. A_UINT32 /* word 2 */
  10282. rssi1_pri20: 8,
  10283. rssi1_ext20: 8,
  10284. rssi1_ext40: 8,
  10285. rssi1_ext80: 8;
  10286. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10287. } u1;
  10288. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10289. union {
  10290. A_UINT32 /* word 3 */
  10291. rssi2_pri20: 8,
  10292. rssi2_ext20: 8,
  10293. rssi2_ext40: 8,
  10294. rssi2_ext80: 8;
  10295. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10296. } u2;
  10297. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10298. union {
  10299. A_UINT32 /* word 4 */
  10300. rssi3_pri20: 8,
  10301. rssi3_ext20: 8,
  10302. rssi3_ext40: 8,
  10303. rssi3_ext80: 8;
  10304. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10305. } u3;
  10306. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10307. A_UINT32 tsf32; /* word 5 */
  10308. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10309. A_UINT32 timestamp_microsec; /* word 6 */
  10310. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10311. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10312. A_UINT32 /* word 7 */
  10313. vht_sig_a1: 24,
  10314. preamble_type: 8;
  10315. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10316. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10317. A_UINT32 /* word 8 */
  10318. vht_sig_a2: 24,
  10319. /* sa_ant_matrix
  10320. * For cases where a single rx chain has options to be connected to
  10321. * different rx antennas, show which rx antennas were in use during
  10322. * receipt of a given PPDU.
  10323. * This sa_ant_matrix provides a bitmask of the antennas used while
  10324. * receiving this frame.
  10325. */
  10326. sa_ant_matrix: 8;
  10327. } POSTPACK;
  10328. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10329. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10330. PREPACK struct htt_rx_ind_hdr_suffix_t
  10331. {
  10332. A_UINT32 /* word 0 */
  10333. fw_rx_desc_bytes: 16,
  10334. reserved0: 16;
  10335. } POSTPACK;
  10336. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10337. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10338. PREPACK struct htt_rx_ind_hdr_t
  10339. {
  10340. struct htt_rx_ind_hdr_prefix_t prefix;
  10341. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10342. struct htt_rx_ind_hdr_suffix_t suffix;
  10343. } POSTPACK;
  10344. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10345. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10346. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10347. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10348. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10349. /*
  10350. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10351. * the offset into the HTT rx indication message at which the
  10352. * FW rx PPDU descriptor resides
  10353. */
  10354. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10355. /*
  10356. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10357. * the offset into the HTT rx indication message at which the
  10358. * header suffix (FW rx MSDU byte count) resides
  10359. */
  10360. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10361. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10362. /*
  10363. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10364. * the offset into the HTT rx indication message at which the per-MSDU
  10365. * information starts
  10366. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10367. * per-MSDU information portion of the message. The per-MSDU info itself
  10368. * starts at byte 12.
  10369. */
  10370. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10371. /**
  10372. * @brief target -> host rx indication message definition
  10373. *
  10374. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10375. *
  10376. * @details
  10377. * The following field definitions describe the format of the rx indication
  10378. * message sent from the target to the host.
  10379. * The message consists of three major sections:
  10380. * 1. a fixed-length header
  10381. * 2. a variable-length list of firmware rx MSDU descriptors
  10382. * 3. one or more 4-octet MPDU range information elements
  10383. * The fixed length header itself has two sub-sections
  10384. * 1. the message meta-information, including identification of the
  10385. * sender and type of the received data, and a 4-octet flush/release IE
  10386. * 2. the firmware rx PPDU descriptor
  10387. *
  10388. * The format of the message is depicted below.
  10389. * in this depiction, the following abbreviations are used for information
  10390. * elements within the message:
  10391. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10392. * elements associated with the PPDU start are valid.
  10393. * Specifically, the following fields are valid only if SV is set:
  10394. * RSSI (all variants), L, legacy rate, preamble type, service,
  10395. * VHT-SIG-A
  10396. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10397. * elements associated with the PPDU end are valid.
  10398. * Specifically, the following fields are valid only if EV is set:
  10399. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10400. * - L - Legacy rate selector - if legacy rates are used, this flag
  10401. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10402. * (L == 0) PHY.
  10403. * - P - PHY error flag - boolean indication of whether the rx frame had
  10404. * a PHY error
  10405. *
  10406. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10407. * |----------------+-------------------+---------------------+---------------|
  10408. * | peer ID | |RV|FV| ext TID | msg type |
  10409. * |--------------------------------------------------------------------------|
  10410. * | num | release | release | flush | flush |
  10411. * | MPDU | end | start | end | start |
  10412. * | ranges | seq num | seq num | seq num | seq num |
  10413. * |==========================================================================|
  10414. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10415. * |V|V| | rate | | | timestamp | RSSI |
  10416. * |--------------------------------------------------------------------------|
  10417. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10418. * |--------------------------------------------------------------------------|
  10419. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10420. * |--------------------------------------------------------------------------|
  10421. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10422. * |--------------------------------------------------------------------------|
  10423. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10424. * |--------------------------------------------------------------------------|
  10425. * | TSF LSBs |
  10426. * |--------------------------------------------------------------------------|
  10427. * | microsec timestamp |
  10428. * |--------------------------------------------------------------------------|
  10429. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10430. * |--------------------------------------------------------------------------|
  10431. * | service | HT-SIG / VHT-SIG-A2 |
  10432. * |==========================================================================|
  10433. * | reserved | FW rx desc bytes |
  10434. * |--------------------------------------------------------------------------|
  10435. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10436. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10437. * |--------------------------------------------------------------------------|
  10438. * : : :
  10439. * |--------------------------------------------------------------------------|
  10440. * | alignment | MSDU Rx |
  10441. * | padding | desc Bn |
  10442. * |--------------------------------------------------------------------------|
  10443. * | reserved | MPDU range status | MPDU count |
  10444. * |--------------------------------------------------------------------------|
  10445. * : reserved : MPDU range status : MPDU count :
  10446. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10447. *
  10448. * Header fields:
  10449. * - MSG_TYPE
  10450. * Bits 7:0
  10451. * Purpose: identifies this as an rx indication message
  10452. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10453. * - EXT_TID
  10454. * Bits 12:8
  10455. * Purpose: identify the traffic ID of the rx data, including
  10456. * special "extended" TID values for multicast, broadcast, and
  10457. * non-QoS data frames
  10458. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10459. * - FLUSH_VALID (FV)
  10460. * Bit 13
  10461. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10462. * is valid
  10463. * Value:
  10464. * 1 -> flush IE is valid and needs to be processed
  10465. * 0 -> flush IE is not valid and should be ignored
  10466. * - REL_VALID (RV)
  10467. * Bit 13
  10468. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10469. * is valid
  10470. * Value:
  10471. * 1 -> release IE is valid and needs to be processed
  10472. * 0 -> release IE is not valid and should be ignored
  10473. * - PEER_ID
  10474. * Bits 31:16
  10475. * Purpose: Identify, by ID, which peer sent the rx data
  10476. * Value: ID of the peer who sent the rx data
  10477. * - FLUSH_SEQ_NUM_START
  10478. * Bits 5:0
  10479. * Purpose: Indicate the start of a series of MPDUs to flush
  10480. * Not all MPDUs within this series are necessarily valid - the host
  10481. * must check each sequence number within this range to see if the
  10482. * corresponding MPDU is actually present.
  10483. * This field is only valid if the FV bit is set.
  10484. * Value:
  10485. * The sequence number for the first MPDUs to check to flush.
  10486. * The sequence number is masked by 0x3f.
  10487. * - FLUSH_SEQ_NUM_END
  10488. * Bits 11:6
  10489. * Purpose: Indicate the end of a series of MPDUs to flush
  10490. * Value:
  10491. * The sequence number one larger than the sequence number of the
  10492. * last MPDU to check to flush.
  10493. * The sequence number is masked by 0x3f.
  10494. * Not all MPDUs within this series are necessarily valid - the host
  10495. * must check each sequence number within this range to see if the
  10496. * corresponding MPDU is actually present.
  10497. * This field is only valid if the FV bit is set.
  10498. * - REL_SEQ_NUM_START
  10499. * Bits 17:12
  10500. * Purpose: Indicate the start of a series of MPDUs to release.
  10501. * All MPDUs within this series are present and valid - the host
  10502. * need not check each sequence number within this range to see if
  10503. * the corresponding MPDU is actually present.
  10504. * This field is only valid if the RV bit is set.
  10505. * Value:
  10506. * The sequence number for the first MPDUs to check to release.
  10507. * The sequence number is masked by 0x3f.
  10508. * - REL_SEQ_NUM_END
  10509. * Bits 23:18
  10510. * Purpose: Indicate the end of a series of MPDUs to release.
  10511. * Value:
  10512. * The sequence number one larger than the sequence number of the
  10513. * last MPDU to check to release.
  10514. * The sequence number is masked by 0x3f.
  10515. * All MPDUs within this series are present and valid - the host
  10516. * need not check each sequence number within this range to see if
  10517. * the corresponding MPDU is actually present.
  10518. * This field is only valid if the RV bit is set.
  10519. * - NUM_MPDU_RANGES
  10520. * Bits 31:24
  10521. * Purpose: Indicate how many ranges of MPDUs are present.
  10522. * Each MPDU range consists of a series of contiguous MPDUs within the
  10523. * rx frame sequence which all have the same MPDU status.
  10524. * Value: 1-63 (typically a small number, like 1-3)
  10525. *
  10526. * Rx PPDU descriptor fields:
  10527. * - RSSI_CMB
  10528. * Bits 7:0
  10529. * Purpose: Combined RSSI from all active rx chains, across the active
  10530. * bandwidth.
  10531. * Value: RSSI dB units w.r.t. noise floor
  10532. * - TIMESTAMP_SUBMICROSEC
  10533. * Bits 15:8
  10534. * Purpose: high-resolution timestamp
  10535. * Value:
  10536. * Sub-microsecond time of PPDU reception.
  10537. * This timestamp ranges from [0,MAC clock MHz).
  10538. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10539. * to form a high-resolution, large range rx timestamp.
  10540. * - PHY_ERR_CODE
  10541. * Bits 23:16
  10542. * Purpose:
  10543. * If the rx frame processing resulted in a PHY error, indicate what
  10544. * type of rx PHY error occurred.
  10545. * Value:
  10546. * This field is valid if the "P" (PHY_ERR) flag is set.
  10547. * TBD: document/specify the values for this field
  10548. * - PHY_ERR
  10549. * Bit 24
  10550. * Purpose: indicate whether the rx PPDU had a PHY error
  10551. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10552. * - LEGACY_RATE
  10553. * Bits 28:25
  10554. * Purpose:
  10555. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10556. * specify which rate was used.
  10557. * Value:
  10558. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10559. * flag.
  10560. * If LEGACY_RATE_SEL is 0:
  10561. * 0x8: OFDM 48 Mbps
  10562. * 0x9: OFDM 24 Mbps
  10563. * 0xA: OFDM 12 Mbps
  10564. * 0xB: OFDM 6 Mbps
  10565. * 0xC: OFDM 54 Mbps
  10566. * 0xD: OFDM 36 Mbps
  10567. * 0xE: OFDM 18 Mbps
  10568. * 0xF: OFDM 9 Mbps
  10569. * If LEGACY_RATE_SEL is 1:
  10570. * 0x8: CCK 11 Mbps long preamble
  10571. * 0x9: CCK 5.5 Mbps long preamble
  10572. * 0xA: CCK 2 Mbps long preamble
  10573. * 0xB: CCK 1 Mbps long preamble
  10574. * 0xC: CCK 11 Mbps short preamble
  10575. * 0xD: CCK 5.5 Mbps short preamble
  10576. * 0xE: CCK 2 Mbps short preamble
  10577. * - LEGACY_RATE_SEL
  10578. * Bit 29
  10579. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10580. * Value:
  10581. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10582. * used a legacy rate.
  10583. * 0 -> OFDM, 1 -> CCK
  10584. * - END_VALID
  10585. * Bit 30
  10586. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10587. * the start of the PPDU are valid. Specifically, the following
  10588. * fields are only valid if END_VALID is set:
  10589. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10590. * TIMESTAMP_SUBMICROSEC
  10591. * Value:
  10592. * 0 -> rx PPDU desc end fields are not valid
  10593. * 1 -> rx PPDU desc end fields are valid
  10594. * - START_VALID
  10595. * Bit 31
  10596. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10597. * the end of the PPDU are valid. Specifically, the following
  10598. * fields are only valid if START_VALID is set:
  10599. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10600. * VHT-SIG-A
  10601. * Value:
  10602. * 0 -> rx PPDU desc start fields are not valid
  10603. * 1 -> rx PPDU desc start fields are valid
  10604. * - RSSI0_PRI20
  10605. * Bits 7:0
  10606. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10607. * Value: RSSI dB units w.r.t. noise floor
  10608. *
  10609. * - RSSI0_EXT20
  10610. * Bits 7:0
  10611. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10612. * (if the rx bandwidth was >= 40 MHz)
  10613. * Value: RSSI dB units w.r.t. noise floor
  10614. * - RSSI0_EXT40
  10615. * Bits 7:0
  10616. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10617. * (if the rx bandwidth was >= 80 MHz)
  10618. * Value: RSSI dB units w.r.t. noise floor
  10619. * - RSSI0_EXT80
  10620. * Bits 7:0
  10621. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10622. * (if the rx bandwidth was >= 160 MHz)
  10623. * Value: RSSI dB units w.r.t. noise floor
  10624. *
  10625. * - RSSI1_PRI20
  10626. * Bits 7:0
  10627. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10628. * Value: RSSI dB units w.r.t. noise floor
  10629. * - RSSI1_EXT20
  10630. * Bits 7:0
  10631. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10632. * (if the rx bandwidth was >= 40 MHz)
  10633. * Value: RSSI dB units w.r.t. noise floor
  10634. * - RSSI1_EXT40
  10635. * Bits 7:0
  10636. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10637. * (if the rx bandwidth was >= 80 MHz)
  10638. * Value: RSSI dB units w.r.t. noise floor
  10639. * - RSSI1_EXT80
  10640. * Bits 7:0
  10641. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10642. * (if the rx bandwidth was >= 160 MHz)
  10643. * Value: RSSI dB units w.r.t. noise floor
  10644. *
  10645. * - RSSI2_PRI20
  10646. * Bits 7:0
  10647. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10648. * Value: RSSI dB units w.r.t. noise floor
  10649. * - RSSI2_EXT20
  10650. * Bits 7:0
  10651. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10652. * (if the rx bandwidth was >= 40 MHz)
  10653. * Value: RSSI dB units w.r.t. noise floor
  10654. * - RSSI2_EXT40
  10655. * Bits 7:0
  10656. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10657. * (if the rx bandwidth was >= 80 MHz)
  10658. * Value: RSSI dB units w.r.t. noise floor
  10659. * - RSSI2_EXT80
  10660. * Bits 7:0
  10661. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10662. * (if the rx bandwidth was >= 160 MHz)
  10663. * Value: RSSI dB units w.r.t. noise floor
  10664. *
  10665. * - RSSI3_PRI20
  10666. * Bits 7:0
  10667. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10668. * Value: RSSI dB units w.r.t. noise floor
  10669. * - RSSI3_EXT20
  10670. * Bits 7:0
  10671. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10672. * (if the rx bandwidth was >= 40 MHz)
  10673. * Value: RSSI dB units w.r.t. noise floor
  10674. * - RSSI3_EXT40
  10675. * Bits 7:0
  10676. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10677. * (if the rx bandwidth was >= 80 MHz)
  10678. * Value: RSSI dB units w.r.t. noise floor
  10679. * - RSSI3_EXT80
  10680. * Bits 7:0
  10681. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10682. * (if the rx bandwidth was >= 160 MHz)
  10683. * Value: RSSI dB units w.r.t. noise floor
  10684. *
  10685. * - TSF32
  10686. * Bits 31:0
  10687. * Purpose: specify the time the rx PPDU was received, in TSF units
  10688. * Value: 32 LSBs of the TSF
  10689. * - TIMESTAMP_MICROSEC
  10690. * Bits 31:0
  10691. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10692. * Value: PPDU rx time, in microseconds
  10693. * - VHT_SIG_A1
  10694. * Bits 23:0
  10695. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10696. * from the rx PPDU
  10697. * Value:
  10698. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10699. * VHT-SIG-A1 data.
  10700. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10701. * first 24 bits of the HT-SIG data.
  10702. * Otherwise, this field is invalid.
  10703. * Refer to the the 802.11 protocol for the definition of the
  10704. * HT-SIG and VHT-SIG-A1 fields
  10705. * - VHT_SIG_A2
  10706. * Bits 23:0
  10707. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10708. * from the rx PPDU
  10709. * Value:
  10710. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10711. * VHT-SIG-A2 data.
  10712. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10713. * last 24 bits of the HT-SIG data.
  10714. * Otherwise, this field is invalid.
  10715. * Refer to the the 802.11 protocol for the definition of the
  10716. * HT-SIG and VHT-SIG-A2 fields
  10717. * - PREAMBLE_TYPE
  10718. * Bits 31:24
  10719. * Purpose: indicate the PHY format of the received burst
  10720. * Value:
  10721. * 0x4: Legacy (OFDM/CCK)
  10722. * 0x8: HT
  10723. * 0x9: HT with TxBF
  10724. * 0xC: VHT
  10725. * 0xD: VHT with TxBF
  10726. * - SERVICE
  10727. * Bits 31:24
  10728. * Purpose: TBD
  10729. * Value: TBD
  10730. *
  10731. * Rx MSDU descriptor fields:
  10732. * - FW_RX_DESC_BYTES
  10733. * Bits 15:0
  10734. * Purpose: Indicate how many bytes in the Rx indication are used for
  10735. * FW Rx descriptors
  10736. *
  10737. * Payload fields:
  10738. * - MPDU_COUNT
  10739. * Bits 7:0
  10740. * Purpose: Indicate how many sequential MPDUs share the same status.
  10741. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10742. * - MPDU_STATUS
  10743. * Bits 15:8
  10744. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10745. * received successfully.
  10746. * Value:
  10747. * 0x1: success
  10748. * 0x2: FCS error
  10749. * 0x3: duplicate error
  10750. * 0x4: replay error
  10751. * 0x5: invalid peer
  10752. */
  10753. /* header fields */
  10754. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10755. #define HTT_RX_IND_EXT_TID_S 8
  10756. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10757. #define HTT_RX_IND_FLUSH_VALID_S 13
  10758. #define HTT_RX_IND_REL_VALID_M 0x4000
  10759. #define HTT_RX_IND_REL_VALID_S 14
  10760. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10761. #define HTT_RX_IND_PEER_ID_S 16
  10762. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10763. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10764. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10765. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10766. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10767. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10768. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10769. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10770. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10771. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10772. /* rx PPDU descriptor fields */
  10773. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10774. #define HTT_RX_IND_RSSI_CMB_S 0
  10775. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10776. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10777. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10778. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10779. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10780. #define HTT_RX_IND_PHY_ERR_S 24
  10781. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10782. #define HTT_RX_IND_LEGACY_RATE_S 25
  10783. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10784. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10785. #define HTT_RX_IND_END_VALID_M 0x40000000
  10786. #define HTT_RX_IND_END_VALID_S 30
  10787. #define HTT_RX_IND_START_VALID_M 0x80000000
  10788. #define HTT_RX_IND_START_VALID_S 31
  10789. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10790. #define HTT_RX_IND_RSSI_PRI20_S 0
  10791. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10792. #define HTT_RX_IND_RSSI_EXT20_S 8
  10793. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10794. #define HTT_RX_IND_RSSI_EXT40_S 16
  10795. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10796. #define HTT_RX_IND_RSSI_EXT80_S 24
  10797. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10798. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10799. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10800. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10801. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10802. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10803. #define HTT_RX_IND_SERVICE_M 0xff000000
  10804. #define HTT_RX_IND_SERVICE_S 24
  10805. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10806. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10807. /* rx MSDU descriptor fields */
  10808. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10809. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10810. /* payload fields */
  10811. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10812. #define HTT_RX_IND_MPDU_COUNT_S 0
  10813. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10814. #define HTT_RX_IND_MPDU_STATUS_S 8
  10815. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10816. do { \
  10817. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10818. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10819. } while (0)
  10820. #define HTT_RX_IND_EXT_TID_GET(word) \
  10821. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10822. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10823. do { \
  10824. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10825. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10826. } while (0)
  10827. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10828. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10829. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10830. do { \
  10831. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10832. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10833. } while (0)
  10834. #define HTT_RX_IND_REL_VALID_GET(word) \
  10835. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10836. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10837. do { \
  10838. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10839. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10840. } while (0)
  10841. #define HTT_RX_IND_PEER_ID_GET(word) \
  10842. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10843. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10844. do { \
  10845. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10846. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10847. } while (0)
  10848. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10849. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10850. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10851. do { \
  10852. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10853. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10854. } while (0)
  10855. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10856. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10857. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10858. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10859. do { \
  10860. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10861. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10862. } while (0)
  10863. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10864. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10865. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10866. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10867. do { \
  10868. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10869. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10870. } while (0)
  10871. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10872. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10873. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10874. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10875. do { \
  10876. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10877. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10878. } while (0)
  10879. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10880. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10881. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10882. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10883. do { \
  10884. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10885. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10886. } while (0)
  10887. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10888. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10889. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10890. /* FW rx PPDU descriptor fields */
  10891. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10892. do { \
  10893. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10894. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10895. } while (0)
  10896. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10897. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10898. HTT_RX_IND_RSSI_CMB_S)
  10899. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10900. do { \
  10901. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10902. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10903. } while (0)
  10904. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10905. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10906. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10907. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10908. do { \
  10909. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10910. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10911. } while (0)
  10912. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10913. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10914. HTT_RX_IND_PHY_ERR_CODE_S)
  10915. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10916. do { \
  10917. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10918. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10919. } while (0)
  10920. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10921. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10922. HTT_RX_IND_PHY_ERR_S)
  10923. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10924. do { \
  10925. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10926. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10927. } while (0)
  10928. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10929. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10930. HTT_RX_IND_LEGACY_RATE_S)
  10931. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10932. do { \
  10933. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10934. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10935. } while (0)
  10936. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10937. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10938. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10939. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10940. do { \
  10941. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10942. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10943. } while (0)
  10944. #define HTT_RX_IND_END_VALID_GET(word) \
  10945. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10946. HTT_RX_IND_END_VALID_S)
  10947. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10948. do { \
  10949. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10950. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10951. } while (0)
  10952. #define HTT_RX_IND_START_VALID_GET(word) \
  10953. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10954. HTT_RX_IND_START_VALID_S)
  10955. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10956. do { \
  10957. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10958. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10959. } while (0)
  10960. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10961. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10962. HTT_RX_IND_RSSI_PRI20_S)
  10963. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10964. do { \
  10965. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10966. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10967. } while (0)
  10968. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10969. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10970. HTT_RX_IND_RSSI_EXT20_S)
  10971. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10972. do { \
  10973. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10974. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10975. } while (0)
  10976. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10977. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10978. HTT_RX_IND_RSSI_EXT40_S)
  10979. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10980. do { \
  10981. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10982. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10983. } while (0)
  10984. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10985. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10986. HTT_RX_IND_RSSI_EXT80_S)
  10987. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10988. do { \
  10989. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10990. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10991. } while (0)
  10992. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10993. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10994. HTT_RX_IND_VHT_SIG_A1_S)
  10995. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10996. do { \
  10997. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10998. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10999. } while (0)
  11000. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  11001. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  11002. HTT_RX_IND_VHT_SIG_A2_S)
  11003. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  11004. do { \
  11005. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  11006. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  11007. } while (0)
  11008. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  11009. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  11010. HTT_RX_IND_PREAMBLE_TYPE_S)
  11011. #define HTT_RX_IND_SERVICE_SET(word, value) \
  11012. do { \
  11013. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  11014. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  11015. } while (0)
  11016. #define HTT_RX_IND_SERVICE_GET(word) \
  11017. (((word) & HTT_RX_IND_SERVICE_M) >> \
  11018. HTT_RX_IND_SERVICE_S)
  11019. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  11020. do { \
  11021. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  11022. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  11023. } while (0)
  11024. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  11025. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  11026. HTT_RX_IND_SA_ANT_MATRIX_S)
  11027. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  11028. do { \
  11029. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  11030. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  11031. } while (0)
  11032. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  11033. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  11034. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  11035. do { \
  11036. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  11037. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  11038. } while (0)
  11039. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  11040. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  11041. #define HTT_RX_IND_HL_BYTES \
  11042. (HTT_RX_IND_HDR_BYTES + \
  11043. 4 /* single FW rx MSDU descriptor */ + \
  11044. 4 /* single MPDU range information element */)
  11045. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  11046. /* Could we use one macro entry? */
  11047. #define HTT_WORD_SET(word, field, value) \
  11048. do { \
  11049. HTT_CHECK_SET_VAL(field, value); \
  11050. (word) |= ((value) << field ## _S); \
  11051. } while (0)
  11052. #define HTT_WORD_GET(word, field) \
  11053. (((word) & field ## _M) >> field ## _S)
  11054. PREPACK struct hl_htt_rx_ind_base {
  11055. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  11056. } POSTPACK;
  11057. /*
  11058. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  11059. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  11060. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  11061. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  11062. * htt_rx_ind_hl_rx_desc_t.
  11063. */
  11064. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  11065. struct htt_rx_ind_hl_rx_desc_t {
  11066. A_UINT8 ver;
  11067. A_UINT8 len;
  11068. struct {
  11069. A_UINT8
  11070. first_msdu: 1,
  11071. last_msdu: 1,
  11072. c3_failed: 1,
  11073. c4_failed: 1,
  11074. ipv6: 1,
  11075. tcp: 1,
  11076. udp: 1,
  11077. reserved: 1;
  11078. } flags;
  11079. /* NOTE: no reserved space - don't append any new fields here */
  11080. };
  11081. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  11082. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11083. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  11084. #define HTT_RX_IND_HL_RX_DESC_VER 0
  11085. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  11086. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11087. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  11088. #define HTT_RX_IND_HL_FLAG_OFFSET \
  11089. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11090. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  11091. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  11092. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  11093. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  11094. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  11095. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  11096. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  11097. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  11098. /* This structure is used in HL, the basic descriptor information
  11099. * used by host. the structure is translated by FW from HW desc
  11100. * or generated by FW. But in HL monitor mode, the host would use
  11101. * the same structure with LL.
  11102. */
  11103. PREPACK struct hl_htt_rx_desc_base {
  11104. A_UINT32
  11105. seq_num:12,
  11106. encrypted:1,
  11107. chan_info_present:1,
  11108. resv0:2,
  11109. mcast_bcast:1,
  11110. fragment:1,
  11111. key_id_oct:8,
  11112. resv1:6;
  11113. A_UINT32
  11114. pn_31_0;
  11115. union {
  11116. struct {
  11117. A_UINT16 pn_47_32;
  11118. A_UINT16 pn_63_48;
  11119. } pn16;
  11120. A_UINT32 pn_63_32;
  11121. } u0;
  11122. A_UINT32
  11123. pn_95_64;
  11124. A_UINT32
  11125. pn_127_96;
  11126. } POSTPACK;
  11127. /*
  11128. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  11129. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  11130. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  11131. * Please see htt_chan_change_t for description of the fields.
  11132. */
  11133. PREPACK struct htt_chan_info_t
  11134. {
  11135. A_UINT32 primary_chan_center_freq_mhz: 16,
  11136. contig_chan1_center_freq_mhz: 16;
  11137. A_UINT32 contig_chan2_center_freq_mhz: 16,
  11138. phy_mode: 8,
  11139. reserved: 8;
  11140. } POSTPACK;
  11141. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  11142. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  11143. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  11144. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  11145. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  11146. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  11147. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  11148. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  11149. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  11150. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  11151. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  11152. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  11153. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  11154. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  11155. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  11156. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  11157. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  11158. /* Channel information */
  11159. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  11160. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  11161. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  11162. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  11163. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  11164. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  11165. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  11166. #define HTT_CHAN_INFO_PHY_MODE_S 16
  11167. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  11168. do { \
  11169. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  11170. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  11171. } while (0)
  11172. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  11173. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  11174. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  11175. do { \
  11176. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  11177. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  11178. } while (0)
  11179. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11180. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11181. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11182. do { \
  11183. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11184. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11185. } while (0)
  11186. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11187. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11188. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11189. do { \
  11190. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11191. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11192. } while (0)
  11193. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11194. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11195. /*
  11196. * @brief target -> host message definition for FW offloaded pkts
  11197. *
  11198. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11199. *
  11200. * @details
  11201. * The following field definitions describe the format of the firmware
  11202. * offload deliver message sent from the target to the host.
  11203. *
  11204. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11205. *
  11206. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11207. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11208. * | reserved_1 | msg type |
  11209. * |--------------------------------------------------------------------------|
  11210. * | phy_timestamp_l32 |
  11211. * |--------------------------------------------------------------------------|
  11212. * | WORD2 (see below) |
  11213. * |--------------------------------------------------------------------------|
  11214. * | seqno | framectrl |
  11215. * |--------------------------------------------------------------------------|
  11216. * | reserved_3 | vdev_id | tid_num|
  11217. * |--------------------------------------------------------------------------|
  11218. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11219. * |--------------------------------------------------------------------------|
  11220. *
  11221. * where:
  11222. * STAT = status
  11223. * F = format (802.3 vs. 802.11)
  11224. *
  11225. * definition for word 2
  11226. *
  11227. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11228. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11229. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11230. * |--------------------------------------------------------------------------|
  11231. *
  11232. * where:
  11233. * PR = preamble
  11234. * BF = beamformed
  11235. */
  11236. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11237. {
  11238. A_UINT32 /* word 0 */
  11239. msg_type:8, /* [ 7: 0] */
  11240. reserved_1:24; /* [31: 8] */
  11241. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11242. A_UINT32 /* word 2 */
  11243. /* preamble:
  11244. * 0-OFDM,
  11245. * 1-CCk,
  11246. * 2-HT,
  11247. * 3-VHT
  11248. */
  11249. preamble: 2, /* [1:0] */
  11250. /* mcs:
  11251. * In case of HT preamble interpret
  11252. * MCS along with NSS.
  11253. * Valid values for HT are 0 to 7.
  11254. * HT mcs 0 with NSS 2 is mcs 8.
  11255. * Valid values for VHT are 0 to 9.
  11256. */
  11257. mcs: 4, /* [5:2] */
  11258. /* rate:
  11259. * This is applicable only for
  11260. * CCK and OFDM preamble type
  11261. * rate 0: OFDM 48 Mbps,
  11262. * 1: OFDM 24 Mbps,
  11263. * 2: OFDM 12 Mbps
  11264. * 3: OFDM 6 Mbps
  11265. * 4: OFDM 54 Mbps
  11266. * 5: OFDM 36 Mbps
  11267. * 6: OFDM 18 Mbps
  11268. * 7: OFDM 9 Mbps
  11269. * rate 0: CCK 11 Mbps Long
  11270. * 1: CCK 5.5 Mbps Long
  11271. * 2: CCK 2 Mbps Long
  11272. * 3: CCK 1 Mbps Long
  11273. * 4: CCK 11 Mbps Short
  11274. * 5: CCK 5.5 Mbps Short
  11275. * 6: CCK 2 Mbps Short
  11276. */
  11277. rate : 3, /* [ 8: 6] */
  11278. rssi : 8, /* [16: 9] units=dBm */
  11279. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11280. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11281. stbc : 1, /* [22] */
  11282. sgi : 1, /* [23] */
  11283. ldpc : 1, /* [24] */
  11284. beamformed: 1, /* [25] */
  11285. reserved_2: 6; /* [31:26] */
  11286. A_UINT32 /* word 3 */
  11287. framectrl:16, /* [15: 0] */
  11288. seqno:16; /* [31:16] */
  11289. A_UINT32 /* word 4 */
  11290. tid_num:5, /* [ 4: 0] actual TID number */
  11291. vdev_id:8, /* [12: 5] */
  11292. reserved_3:19; /* [31:13] */
  11293. A_UINT32 /* word 5 */
  11294. /* status:
  11295. * 0: tx_ok
  11296. * 1: retry
  11297. * 2: drop
  11298. * 3: filtered
  11299. * 4: abort
  11300. * 5: tid delete
  11301. * 6: sw abort
  11302. * 7: dropped by peer migration
  11303. */
  11304. status:3, /* [2:0] */
  11305. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11306. tx_mpdu_bytes:16, /* [19:4] */
  11307. /* Indicates retry count of offloaded/local generated Data tx frames */
  11308. tx_retry_cnt:6, /* [25:20] */
  11309. reserved_4:6; /* [31:26] */
  11310. } POSTPACK;
  11311. /* FW offload deliver ind message header fields */
  11312. /* DWORD one */
  11313. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11314. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11315. /* DWORD two */
  11316. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11317. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11318. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11319. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11320. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11321. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11322. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11323. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11324. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11325. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11326. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11327. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11328. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11329. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11330. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11331. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11332. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11333. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11334. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11335. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11336. /* DWORD three*/
  11337. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11338. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11339. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11340. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11341. /* DWORD four */
  11342. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11343. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11344. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11345. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11346. /* DWORD five */
  11347. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11348. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11349. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11350. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11351. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11352. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11353. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11354. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11355. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11356. do { \
  11357. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11358. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11359. } while (0)
  11360. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11361. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11362. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11363. do { \
  11364. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11365. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11366. } while (0)
  11367. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11368. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11369. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11370. do { \
  11371. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11372. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11373. } while (0)
  11374. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11375. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11376. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11377. do { \
  11378. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11379. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11380. } while (0)
  11381. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11382. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11383. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11384. do { \
  11385. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11386. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11387. } while (0)
  11388. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11389. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11390. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11391. do { \
  11392. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11393. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11394. } while (0)
  11395. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11396. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11397. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11398. do { \
  11399. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11400. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11401. } while (0)
  11402. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11403. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11404. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11405. do { \
  11406. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11407. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11408. } while (0)
  11409. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11410. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11411. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11412. do { \
  11413. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11414. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11415. } while (0)
  11416. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11417. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11418. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11419. do { \
  11420. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11421. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11422. } while (0)
  11423. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11424. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11425. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11426. do { \
  11427. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11428. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11429. } while (0)
  11430. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11431. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11432. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11433. do { \
  11434. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11435. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11436. } while (0)
  11437. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11438. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11439. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11440. do { \
  11441. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11442. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11443. } while (0)
  11444. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11445. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11446. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11447. do { \
  11448. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11449. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11450. } while (0)
  11451. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11452. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11453. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11454. do { \
  11455. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11456. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11457. } while (0)
  11458. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11459. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11460. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11461. do { \
  11462. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11463. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11464. } while (0)
  11465. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11466. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11467. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11468. do { \
  11469. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11470. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11471. } while (0)
  11472. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11473. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11474. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11475. do { \
  11476. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11477. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11478. } while (0)
  11479. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11480. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11481. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11482. do { \
  11483. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11484. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11485. } while (0)
  11486. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11487. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11488. /*
  11489. * @brief target -> host rx reorder flush message definition
  11490. *
  11491. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11492. *
  11493. * @details
  11494. * The following field definitions describe the format of the rx flush
  11495. * message sent from the target to the host.
  11496. * The message consists of a 4-octet header, followed by one or more
  11497. * 4-octet payload information elements.
  11498. *
  11499. * |31 24|23 8|7 0|
  11500. * |--------------------------------------------------------------|
  11501. * | TID | peer ID | msg type |
  11502. * |--------------------------------------------------------------|
  11503. * | seq num end | seq num start | MPDU status | reserved |
  11504. * |--------------------------------------------------------------|
  11505. * First DWORD:
  11506. * - MSG_TYPE
  11507. * Bits 7:0
  11508. * Purpose: identifies this as an rx flush message
  11509. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11510. * - PEER_ID
  11511. * Bits 23:8 (only bits 18:8 actually used)
  11512. * Purpose: identify which peer's rx data is being flushed
  11513. * Value: (rx) peer ID
  11514. * - TID
  11515. * Bits 31:24 (only bits 27:24 actually used)
  11516. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11517. * Value: traffic identifier
  11518. * Second DWORD:
  11519. * - MPDU_STATUS
  11520. * Bits 15:8
  11521. * Purpose:
  11522. * Indicate whether the flushed MPDUs should be discarded or processed.
  11523. * Value:
  11524. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11525. * stages of rx processing
  11526. * other: discard the MPDUs
  11527. * It is anticipated that flush messages will always have
  11528. * MPDU status == 1, but the status flag is included for
  11529. * flexibility.
  11530. * - SEQ_NUM_START
  11531. * Bits 23:16
  11532. * Purpose:
  11533. * Indicate the start of a series of consecutive MPDUs being flushed.
  11534. * Not all MPDUs within this range are necessarily valid - the host
  11535. * must check each sequence number within this range to see if the
  11536. * corresponding MPDU is actually present.
  11537. * Value:
  11538. * The sequence number for the first MPDU in the sequence.
  11539. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11540. * - SEQ_NUM_END
  11541. * Bits 30:24
  11542. * Purpose:
  11543. * Indicate the end of a series of consecutive MPDUs being flushed.
  11544. * Value:
  11545. * The sequence number one larger than the sequence number of the
  11546. * last MPDU being flushed.
  11547. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11548. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11549. * are to be released for further rx processing.
  11550. * Not all MPDUs within this range are necessarily valid - the host
  11551. * must check each sequence number within this range to see if the
  11552. * corresponding MPDU is actually present.
  11553. */
  11554. /* first DWORD */
  11555. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11556. #define HTT_RX_FLUSH_PEER_ID_S 8
  11557. #define HTT_RX_FLUSH_TID_M 0xff000000
  11558. #define HTT_RX_FLUSH_TID_S 24
  11559. /* second DWORD */
  11560. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11561. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11562. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11563. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11564. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11565. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11566. #define HTT_RX_FLUSH_BYTES 8
  11567. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11568. do { \
  11569. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11570. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11571. } while (0)
  11572. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11573. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11574. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11575. do { \
  11576. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11577. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11578. } while (0)
  11579. #define HTT_RX_FLUSH_TID_GET(word) \
  11580. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11581. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11582. do { \
  11583. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11584. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11585. } while (0)
  11586. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11587. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11588. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11589. do { \
  11590. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11591. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11592. } while (0)
  11593. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11594. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11595. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11596. do { \
  11597. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11598. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11599. } while (0)
  11600. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11601. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11602. /*
  11603. * @brief target -> host rx pn check indication message
  11604. *
  11605. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11606. *
  11607. * @details
  11608. * The following field definitions describe the format of the Rx PN check
  11609. * indication message sent from the target to the host.
  11610. * The message consists of a 4-octet header, followed by the start and
  11611. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11612. * IE is one octet containing the sequence number that failed the PN
  11613. * check.
  11614. *
  11615. * |31 24|23 8|7 0|
  11616. * |--------------------------------------------------------------|
  11617. * | TID | peer ID | msg type |
  11618. * |--------------------------------------------------------------|
  11619. * | Reserved | PN IE count | seq num end | seq num start|
  11620. * |--------------------------------------------------------------|
  11621. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11622. * |--------------------------------------------------------------|
  11623. * First DWORD:
  11624. * - MSG_TYPE
  11625. * Bits 7:0
  11626. * Purpose: Identifies this as an rx pn check indication message
  11627. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11628. * - PEER_ID
  11629. * Bits 23:8 (only bits 18:8 actually used)
  11630. * Purpose: identify which peer
  11631. * Value: (rx) peer ID
  11632. * - TID
  11633. * Bits 31:24 (only bits 27:24 actually used)
  11634. * Purpose: identify traffic identifier
  11635. * Value: traffic identifier
  11636. * Second DWORD:
  11637. * - SEQ_NUM_START
  11638. * Bits 7:0
  11639. * Purpose:
  11640. * Indicates the starting sequence number of the MPDU in this
  11641. * series of MPDUs that went though PN check.
  11642. * Value:
  11643. * The sequence number for the first MPDU in the sequence.
  11644. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11645. * - SEQ_NUM_END
  11646. * Bits 15:8
  11647. * Purpose:
  11648. * Indicates the ending sequence number of the MPDU in this
  11649. * series of MPDUs that went though PN check.
  11650. * Value:
  11651. * The sequence number one larger then the sequence number of the last
  11652. * MPDU being flushed.
  11653. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11654. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11655. * for invalid PN numbers and are ready to be released for further processing.
  11656. * Not all MPDUs within this range are necessarily valid - the host
  11657. * must check each sequence number within this range to see if the
  11658. * corresponding MPDU is actually present.
  11659. * - PN_IE_COUNT
  11660. * Bits 23:16
  11661. * Purpose:
  11662. * Used to determine the variable number of PN information elements in this
  11663. * message
  11664. *
  11665. * PN information elements:
  11666. * - PN_IE_x-
  11667. * Purpose:
  11668. * Each PN information element contains the sequence number of the MPDU that
  11669. * has failed the target PN check.
  11670. * Value:
  11671. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11672. * that failed the PN check.
  11673. */
  11674. /* first DWORD */
  11675. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11676. #define HTT_RX_PN_IND_PEER_ID_S 8
  11677. #define HTT_RX_PN_IND_TID_M 0xff000000
  11678. #define HTT_RX_PN_IND_TID_S 24
  11679. /* second DWORD */
  11680. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11681. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11682. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11683. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11684. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11685. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11686. #define HTT_RX_PN_IND_BYTES 8
  11687. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11688. do { \
  11689. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11690. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11691. } while (0)
  11692. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11693. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11694. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11695. do { \
  11696. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11697. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11698. } while (0)
  11699. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11700. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11701. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11702. do { \
  11703. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11704. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11705. } while (0)
  11706. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11707. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11708. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11709. do { \
  11710. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11711. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11712. } while (0)
  11713. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11714. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11715. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11716. do { \
  11717. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11718. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11719. } while (0)
  11720. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11721. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11722. /*
  11723. * @brief target -> host rx offload deliver message for LL system
  11724. *
  11725. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11726. *
  11727. * @details
  11728. * In a low latency system this message is sent whenever the offload
  11729. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11730. * The DMA of the actual packets into host memory is done before sending out
  11731. * this message. This message indicates only how many MSDUs to reap. The
  11732. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11733. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11734. * DMA'd by the MAC directly into host memory these packets do not contain
  11735. * the MAC descriptors in the header portion of the packet. Instead they contain
  11736. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11737. * message, the packets are delivered directly to the NW stack without going
  11738. * through the regular reorder buffering and PN checking path since it has
  11739. * already been done in target.
  11740. *
  11741. * |31 24|23 16|15 8|7 0|
  11742. * |-----------------------------------------------------------------------|
  11743. * | Total MSDU count | reserved | msg type |
  11744. * |-----------------------------------------------------------------------|
  11745. *
  11746. * @brief target -> host rx offload deliver message for HL system
  11747. *
  11748. * @details
  11749. * In a high latency system this message is sent whenever the offload manager
  11750. * flushes out the packets it has coalesced in its coalescing buffer. The
  11751. * actual packets are also carried along with this message. When the host
  11752. * receives this message, it is expected to deliver these packets to the NW
  11753. * stack directly instead of routing them through the reorder buffering and
  11754. * PN checking path since it has already been done in target.
  11755. *
  11756. * |31 24|23 16|15 8|7 0|
  11757. * |-----------------------------------------------------------------------|
  11758. * | Total MSDU count | reserved | msg type |
  11759. * |-----------------------------------------------------------------------|
  11760. * | peer ID | MSDU length |
  11761. * |-----------------------------------------------------------------------|
  11762. * | MSDU payload | FW Desc | tid | vdev ID |
  11763. * |-----------------------------------------------------------------------|
  11764. * | MSDU payload contd. |
  11765. * |-----------------------------------------------------------------------|
  11766. * | peer ID | MSDU length |
  11767. * |-----------------------------------------------------------------------|
  11768. * | MSDU payload | FW Desc | tid | vdev ID |
  11769. * |-----------------------------------------------------------------------|
  11770. * | MSDU payload contd. |
  11771. * |-----------------------------------------------------------------------|
  11772. *
  11773. */
  11774. /* first DWORD */
  11775. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11776. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11777. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11778. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11779. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11780. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11781. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11782. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11783. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11784. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11785. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11786. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11787. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11788. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11789. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11790. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11791. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11792. do { \
  11793. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11794. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11795. } while (0)
  11796. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11797. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11798. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11799. do { \
  11800. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11801. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11802. } while (0)
  11803. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11804. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11805. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11806. do { \
  11807. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11808. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11809. } while (0)
  11810. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11811. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11812. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11813. do { \
  11814. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11815. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11816. } while (0)
  11817. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11818. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11819. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11820. do { \
  11821. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11822. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11823. } while (0)
  11824. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11825. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11826. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11827. do { \
  11828. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11829. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11830. } while (0)
  11831. /**
  11832. * @brief target -> host rx peer map/unmap message definition
  11833. *
  11834. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11835. *
  11836. * @details
  11837. * The following diagram shows the format of the rx peer map message sent
  11838. * from the target to the host. This layout assumes the target operates
  11839. * as little-endian.
  11840. *
  11841. * This message always contains a SW peer ID. The main purpose of the
  11842. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11843. * with, so that the host can use that peer ID to determine which peer
  11844. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11845. * other purposes, such as identifying during tx completions which peer
  11846. * the tx frames in question were transmitted to.
  11847. *
  11848. * In certain generations of chips, the peer map message also contains
  11849. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11850. * to identify which peer the frame needs to be forwarded to (i.e. the
  11851. * peer associated with the Destination MAC Address within the packet),
  11852. * and particularly which vdev needs to transmit the frame (for cases
  11853. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11854. * meaning as AST_INDEX_0.
  11855. * This DA-based peer ID that is provided for certain rx frames
  11856. * (the rx frames that need to be re-transmitted as tx frames)
  11857. * is the ID that the HW uses for referring to the peer in question,
  11858. * rather than the peer ID that the SW+FW use to refer to the peer.
  11859. *
  11860. *
  11861. * |31 24|23 16|15 8|7 0|
  11862. * |-----------------------------------------------------------------------|
  11863. * | SW peer ID | VDEV ID | msg type |
  11864. * |-----------------------------------------------------------------------|
  11865. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11866. * |-----------------------------------------------------------------------|
  11867. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11868. * |-----------------------------------------------------------------------|
  11869. *
  11870. *
  11871. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11872. *
  11873. * The following diagram shows the format of the rx peer unmap message sent
  11874. * from the target to the host.
  11875. *
  11876. * |31 24|23 16|15 8|7 0|
  11877. * |-----------------------------------------------------------------------|
  11878. * | SW peer ID | VDEV ID | msg type |
  11879. * |-----------------------------------------------------------------------|
  11880. *
  11881. * The following field definitions describe the format of the rx peer map
  11882. * and peer unmap messages sent from the target to the host.
  11883. * - MSG_TYPE
  11884. * Bits 7:0
  11885. * Purpose: identifies this as an rx peer map or peer unmap message
  11886. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11887. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11888. * - VDEV_ID
  11889. * Bits 15:8
  11890. * Purpose: Indicates which virtual device the peer is associated
  11891. * with.
  11892. * Value: vdev ID (used in the host to look up the vdev object)
  11893. * - PEER_ID (a.k.a. SW_PEER_ID)
  11894. * Bits 31:16
  11895. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11896. * freeing (unmap)
  11897. * Value: (rx) peer ID
  11898. * - MAC_ADDR_L32 (peer map only)
  11899. * Bits 31:0
  11900. * Purpose: Identifies which peer node the peer ID is for.
  11901. * Value: lower 4 bytes of peer node's MAC address
  11902. * - MAC_ADDR_U16 (peer map only)
  11903. * Bits 15:0
  11904. * Purpose: Identifies which peer node the peer ID is for.
  11905. * Value: upper 2 bytes of peer node's MAC address
  11906. * - HW_PEER_ID
  11907. * Bits 31:16
  11908. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11909. * address, so for rx frames marked for rx --> tx forwarding, the
  11910. * host can determine from the HW peer ID provided as meta-data with
  11911. * the rx frame which peer the frame is supposed to be forwarded to.
  11912. * Value: ID used by the MAC HW to identify the peer
  11913. */
  11914. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11915. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11916. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11917. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11918. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11919. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11920. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11921. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11922. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11923. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11924. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11925. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11926. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11927. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11928. do { \
  11929. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11930. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11931. } while (0)
  11932. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11933. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11934. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11935. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11936. do { \
  11937. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11938. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11939. } while (0)
  11940. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11941. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11942. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11943. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11944. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11945. do { \
  11946. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11947. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11948. } while (0)
  11949. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11950. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11951. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11952. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11953. #define HTT_RX_PEER_MAP_BYTES 12
  11954. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11955. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11956. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11957. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11958. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11959. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11960. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11961. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11962. #define HTT_RX_PEER_UNMAP_BYTES 4
  11963. /**
  11964. * @brief target -> host rx peer map V2 message definition
  11965. *
  11966. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11967. *
  11968. * @details
  11969. * The following diagram shows the format of the rx peer map v2 message sent
  11970. * from the target to the host. This layout assumes the target operates
  11971. * as little-endian.
  11972. *
  11973. * This message always contains a SW peer ID. The main purpose of the
  11974. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11975. * with, so that the host can use that peer ID to determine which peer
  11976. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11977. * other purposes, such as identifying during tx completions which peer
  11978. * the tx frames in question were transmitted to.
  11979. *
  11980. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11981. * is used during rx --> tx frame forwarding to identify which peer the
  11982. * frame needs to be forwarded to (i.e. the peer associated with the
  11983. * Destination MAC Address within the packet), and particularly which vdev
  11984. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11985. * This DA-based peer ID that is provided for certain rx frames
  11986. * (the rx frames that need to be re-transmitted as tx frames)
  11987. * is the ID that the HW uses for referring to the peer in question,
  11988. * rather than the peer ID that the SW+FW use to refer to the peer.
  11989. *
  11990. * The HW peer id here is the same meaning as AST_INDEX_0.
  11991. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11992. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11993. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11994. * AST is valid.
  11995. *
  11996. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11997. * |-------------------------------------------------------------------------|
  11998. * | SW peer ID | VDEV ID | msg type |
  11999. * |-------------------------------------------------------------------------|
  12000. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12001. * |-------------------------------------------------------------------------|
  12002. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12003. * |-------------------------------------------------------------------------|
  12004. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  12005. * |-------------------------------------------------------------------------|
  12006. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  12007. * |-------------------------------------------------------------------------|
  12008. * |TID valid low pri| TID valid hi pri | AST index 2 |
  12009. * |-------------------------------------------------------------------------|
  12010. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  12011. * |-------------------------------------------------------------------------|
  12012. * | Reserved_2 |
  12013. * |-------------------------------------------------------------------------|
  12014. * Where:
  12015. * NH = Next Hop
  12016. * ASTVM = AST valid mask
  12017. * OA = on-chip AST valid bit
  12018. * ASTFM = AST flow mask
  12019. *
  12020. * The following field definitions describe the format of the rx peer map v2
  12021. * messages sent from the target to the host.
  12022. * - MSG_TYPE
  12023. * Bits 7:0
  12024. * Purpose: identifies this as an rx peer map v2 message
  12025. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  12026. * - VDEV_ID
  12027. * Bits 15:8
  12028. * Purpose: Indicates which virtual device the peer is associated with.
  12029. * Value: vdev ID (used in the host to look up the vdev object)
  12030. * - SW_PEER_ID
  12031. * Bits 31:16
  12032. * Purpose: The peer ID (index) that WAL is allocating
  12033. * Value: (rx) peer ID
  12034. * - MAC_ADDR_L32
  12035. * Bits 31:0
  12036. * Purpose: Identifies which peer node the peer ID is for.
  12037. * Value: lower 4 bytes of peer node's MAC address
  12038. * - MAC_ADDR_U16
  12039. * Bits 15:0
  12040. * Purpose: Identifies which peer node the peer ID is for.
  12041. * Value: upper 2 bytes of peer node's MAC address
  12042. * - HW_PEER_ID / AST_INDEX_0
  12043. * Bits 31:16
  12044. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12045. * address, so for rx frames marked for rx --> tx forwarding, the
  12046. * host can determine from the HW peer ID provided as meta-data with
  12047. * the rx frame which peer the frame is supposed to be forwarded to.
  12048. * Value: ID used by the MAC HW to identify the peer
  12049. * - AST_HASH_VALUE
  12050. * Bits 15:0
  12051. * Purpose: Indicates AST Hash value is required for the TCL AST index
  12052. * override feature.
  12053. * - NEXT_HOP
  12054. * Bit 16
  12055. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  12056. * (Wireless Distribution System).
  12057. * - AST_VALID_MASK
  12058. * Bits 19:17
  12059. * Purpose: Indicate if the AST 1 through AST 3 are valid
  12060. * - ONCHIP_AST_VALID_FLAG
  12061. * Bit 20
  12062. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  12063. * is valid.
  12064. * - AST_INDEX_1
  12065. * Bits 15:0
  12066. * Purpose: indicate the second AST index for this peer
  12067. * - AST_0_FLOW_MASK
  12068. * Bits 19:16
  12069. * Purpose: identify the which flow the AST 0 entry corresponds to.
  12070. * - AST_1_FLOW_MASK
  12071. * Bits 23:20
  12072. * Purpose: identify the which flow the AST 1 entry corresponds to.
  12073. * - AST_2_FLOW_MASK
  12074. * Bits 27:24
  12075. * Purpose: identify the which flow the AST 2 entry corresponds to.
  12076. * - AST_3_FLOW_MASK
  12077. * Bits 31:28
  12078. * Purpose: identify the which flow the AST 3 entry corresponds to.
  12079. * - AST_INDEX_2
  12080. * Bits 15:0
  12081. * Purpose: indicate the third AST index for this peer
  12082. * - TID_VALID_HI_PRI
  12083. * Bits 23:16
  12084. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  12085. * - TID_VALID_LOW_PRI
  12086. * Bits 31:24
  12087. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  12088. * - AST_INDEX_3
  12089. * Bits 15:0
  12090. * Purpose: indicate the fourth AST index for this peer
  12091. * - ONCHIP_AST_IDX / RESERVED
  12092. * Bits 31:16
  12093. * Purpose: This field is valid only when split AST feature is enabled.
  12094. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  12095. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12096. * address, this ast_idx is used for LMAC modules for RXPCU.
  12097. * Value: ID used by the LMAC HW to identify the peer
  12098. */
  12099. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  12100. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  12101. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  12102. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  12103. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  12104. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  12105. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  12106. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  12107. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  12108. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  12109. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  12110. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  12111. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  12112. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  12113. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  12114. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  12115. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  12116. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  12117. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  12118. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  12119. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  12120. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  12121. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  12122. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  12123. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  12124. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  12125. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  12126. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  12127. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  12128. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  12129. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  12130. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  12131. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  12132. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  12133. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  12134. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  12135. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  12136. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  12137. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  12138. do { \
  12139. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  12140. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  12141. } while (0)
  12142. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  12143. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  12144. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  12145. do { \
  12146. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  12147. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  12148. } while (0)
  12149. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  12150. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  12151. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  12152. do { \
  12153. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  12154. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  12155. } while (0)
  12156. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  12157. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  12158. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  12159. do { \
  12160. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  12161. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  12162. } while (0)
  12163. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  12164. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  12165. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  12166. do { \
  12167. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  12168. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  12169. } while (0)
  12170. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  12171. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  12172. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  12173. do { \
  12174. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  12175. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  12176. } while (0)
  12177. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  12178. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  12179. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12180. do { \
  12181. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12182. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12183. } while (0)
  12184. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12185. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12186. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12187. do { \
  12188. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12189. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12190. } while (0)
  12191. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12192. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12193. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12194. do { \
  12195. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12196. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12197. } while (0)
  12198. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12199. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12200. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12201. do { \
  12202. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12203. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12204. } while (0)
  12205. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12206. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12207. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12208. do { \
  12209. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12210. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12211. } while (0)
  12212. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12213. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12214. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12215. do { \
  12216. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12217. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12218. } while (0)
  12219. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12220. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12221. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12222. do { \
  12223. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12224. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12225. } while (0)
  12226. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12227. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12228. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12229. do { \
  12230. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12231. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12232. } while (0)
  12233. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12234. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12235. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12236. do { \
  12237. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12238. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12239. } while (0)
  12240. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12241. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12242. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12243. do { \
  12244. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12245. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12246. } while (0)
  12247. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12248. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12249. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12250. do { \
  12251. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12252. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12253. } while (0)
  12254. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12255. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12256. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12257. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12258. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12259. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12260. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12261. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12262. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12263. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12264. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12265. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12266. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12267. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12268. /**
  12269. * @brief target -> host rx peer map V3 message definition
  12270. *
  12271. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12272. *
  12273. * @details
  12274. * The following diagram shows the format of the rx peer map v3 message sent
  12275. * from the target to the host.
  12276. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12277. * This layout assumes the target operates as little-endian.
  12278. *
  12279. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12280. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12281. * | SW peer ID | VDEV ID | msg type |
  12282. * |-----------------+--------------------+-----------------+-----------------|
  12283. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12284. * |-----------------+--------------------+-----------------+-----------------|
  12285. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12286. * |-----------------+--------+-----------+-----------------+-----------------|
  12287. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12288. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12289. * | (8bits) | | (4bits) | |
  12290. * |-----------------+--------+--+--+--+--------------------------------------|
  12291. * | RESERVED |E |O | | |
  12292. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12293. * | |V |V | | |
  12294. * |-----------------+--------------------+-----------------------------------|
  12295. * | HTT_MSDU_IDX_ | RESERVED | |
  12296. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12297. * | (8bits) | | |
  12298. * |-----------------+--------------------+-----------------------------------|
  12299. * | Reserved_2 |
  12300. * |--------------------------------------------------------------------------|
  12301. * | Reserved_3 |
  12302. * |--------------------------------------------------------------------------|
  12303. *
  12304. * Where:
  12305. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12306. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12307. * NH = Next Hop
  12308. * The following field definitions describe the format of the rx peer map v3
  12309. * messages sent from the target to the host.
  12310. * - MSG_TYPE
  12311. * Bits 7:0
  12312. * Purpose: identifies this as a peer map v3 message
  12313. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12314. * - VDEV_ID
  12315. * Bits 15:8
  12316. * Purpose: Indicates which virtual device the peer is associated with.
  12317. * - SW_PEER_ID
  12318. * Bits 31:16
  12319. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12320. * - MAC_ADDR_L32
  12321. * Bits 31:0
  12322. * Purpose: Identifies which peer node the peer ID is for.
  12323. * Value: lower 4 bytes of peer node's MAC address
  12324. * - MAC_ADDR_U16
  12325. * Bits 15:0
  12326. * Purpose: Identifies which peer node the peer ID is for.
  12327. * Value: upper 2 bytes of peer node's MAC address
  12328. * - MULTICAST_SW_PEER_ID
  12329. * Bits 31:16
  12330. * Purpose: The multicast peer ID (index)
  12331. * Value: set to HTT_INVALID_PEER if not valid
  12332. * - HW_PEER_ID / AST_INDEX
  12333. * Bits 15:0
  12334. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12335. * address, so for rx frames marked for rx --> tx forwarding, the
  12336. * host can determine from the HW peer ID provided as meta-data with
  12337. * the rx frame which peer the frame is supposed to be forwarded to.
  12338. * - CACHE_SET_NUM
  12339. * Bits 19:16
  12340. * Purpose: Cache Set Number for AST_INDEX
  12341. * Cache set number that should be used to cache the index based
  12342. * search results, for address and flow search.
  12343. * This value should be equal to LSB 4 bits of the hash value
  12344. * of match data, in case of search index points to an entry which
  12345. * may be used in content based search also. The value can be
  12346. * anything when the entry pointed by search index will not be
  12347. * used for content based search.
  12348. * - HTT_MSDU_IDX_VALID_MASK
  12349. * Bits 31:24
  12350. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12351. * - ONCHIP_AST_IDX / RESERVED
  12352. * Bits 15:0
  12353. * Purpose: This field is valid only when split AST feature is enabled.
  12354. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12355. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12356. * address, this ast_idx is used for LMAC modules for RXPCU.
  12357. * - NEXT_HOP
  12358. * Bits 16
  12359. * Purpose: Flag indicates next_hop AST entry used for WDS
  12360. * (Wireless Distribution System).
  12361. * - ONCHIP_AST_VALID
  12362. * Bits 17
  12363. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12364. * - EXT_AST_VALID
  12365. * Bits 18
  12366. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12367. * - EXT_AST_INDEX
  12368. * Bits 15:0
  12369. * Purpose: This field describes Extended AST index
  12370. * Valid if EXT_AST_VALID flag set
  12371. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12372. * Bits 31:24
  12373. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12374. */
  12375. /* dword 0 */
  12376. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12377. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12378. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12379. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12380. /* dword 1 */
  12381. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12382. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12383. /* dword 2 */
  12384. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12385. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12386. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12387. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12388. /* dword 3 */
  12389. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12390. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12391. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12392. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12393. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12394. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12395. /* dword 4 */
  12396. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12397. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12398. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12399. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12400. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12401. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12402. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12403. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12404. /* dword 5 */
  12405. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12406. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12407. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12408. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12409. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12410. do { \
  12411. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12412. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12413. } while (0)
  12414. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12415. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12416. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12417. do { \
  12418. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12419. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12420. } while (0)
  12421. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12422. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12423. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12424. do { \
  12425. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12426. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12427. } while (0)
  12428. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12429. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12430. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12431. do { \
  12432. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12433. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12434. } while (0)
  12435. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12436. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12437. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12438. do { \
  12439. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12440. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12441. } while (0)
  12442. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12443. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12444. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12445. do { \
  12446. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12447. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12448. } while (0)
  12449. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12450. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12451. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12452. do { \
  12453. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12454. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12455. } while (0)
  12456. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12457. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12458. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12459. do { \
  12460. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12461. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12462. } while (0)
  12463. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12464. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12465. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12466. do { \
  12467. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12468. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12469. } while (0)
  12470. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12471. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12472. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12473. do { \
  12474. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12475. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12476. } while (0)
  12477. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12478. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12479. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12480. do { \
  12481. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12482. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12483. } while (0)
  12484. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12485. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12486. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12487. do { \
  12488. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12489. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12490. } while (0)
  12491. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12492. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12493. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12494. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12495. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12496. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12497. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12498. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12499. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12500. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12501. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12502. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12503. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12504. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12505. /**
  12506. * @brief target -> host rx peer unmap V2 message definition
  12507. *
  12508. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12509. *
  12510. * The following diagram shows the format of the rx peer unmap message sent
  12511. * from the target to the host.
  12512. *
  12513. * |31 24|23 16|15 8|7 0|
  12514. * |-----------------------------------------------------------------------|
  12515. * | SW peer ID | VDEV ID | msg type |
  12516. * |-----------------------------------------------------------------------|
  12517. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12518. * |-----------------------------------------------------------------------|
  12519. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12520. * |-----------------------------------------------------------------------|
  12521. * | Peer Delete Duration |
  12522. * |-----------------------------------------------------------------------|
  12523. * | Reserved_0 | WDS Free Count |
  12524. * |-----------------------------------------------------------------------|
  12525. * | Reserved_1 |
  12526. * |-----------------------------------------------------------------------|
  12527. * | Reserved_2 |
  12528. * |-----------------------------------------------------------------------|
  12529. *
  12530. *
  12531. * The following field definitions describe the format of the rx peer unmap
  12532. * messages sent from the target to the host.
  12533. * - MSG_TYPE
  12534. * Bits 7:0
  12535. * Purpose: identifies this as an rx peer unmap v2 message
  12536. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12537. * - VDEV_ID
  12538. * Bits 15:8
  12539. * Purpose: Indicates which virtual device the peer is associated
  12540. * with.
  12541. * Value: vdev ID (used in the host to look up the vdev object)
  12542. * - SW_PEER_ID
  12543. * Bits 31:16
  12544. * Purpose: The peer ID (index) that WAL is freeing
  12545. * Value: (rx) peer ID
  12546. * - MAC_ADDR_L32
  12547. * Bits 31:0
  12548. * Purpose: Identifies which peer node the peer ID is for.
  12549. * Value: lower 4 bytes of peer node's MAC address
  12550. * - MAC_ADDR_U16
  12551. * Bits 15:0
  12552. * Purpose: Identifies which peer node the peer ID is for.
  12553. * Value: upper 2 bytes of peer node's MAC address
  12554. * - NEXT_HOP
  12555. * Bits 16
  12556. * Purpose: Bit indicates next_hop AST entry used for WDS
  12557. * (Wireless Distribution System).
  12558. * - PEER_DELETE_DURATION
  12559. * Bits 31:0
  12560. * Purpose: Time taken to delete peer, in msec,
  12561. * Used for monitoring / debugging PEER delete response delay
  12562. * - PEER_WDS_FREE_COUNT
  12563. * Bits 15:0
  12564. * Purpose: Count of WDS entries deleted associated to peer deleted
  12565. */
  12566. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12567. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12568. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12569. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12570. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12571. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12572. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12573. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12574. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12575. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12576. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12577. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12578. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12579. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12580. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12581. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12582. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12583. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12584. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12585. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12586. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12587. do { \
  12588. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12589. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12590. } while (0)
  12591. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12592. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12593. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12594. do { \
  12595. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12596. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12597. } while (0)
  12598. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12599. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12600. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12601. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12602. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12603. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12604. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12605. /**
  12606. * @brief target -> host rx peer mlo map message definition
  12607. *
  12608. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12609. *
  12610. * @details
  12611. * The following diagram shows the format of the rx mlo peer map message sent
  12612. * from the target to the host. This layout assumes the target operates
  12613. * as little-endian.
  12614. *
  12615. * MCC:
  12616. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12617. *
  12618. * WIN:
  12619. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12620. * It will be sent on the Assoc Link.
  12621. *
  12622. * This message always contains a MLO peer ID. The main purpose of the
  12623. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12624. * with, so that the host can use that MLO peer ID to determine which peer
  12625. * transmitted the rx frame.
  12626. *
  12627. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12628. * |-------------------------------------------------------------------------|
  12629. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12630. * |-------------------------------------------------------------------------|
  12631. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12632. * |-------------------------------------------------------------------------|
  12633. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12634. * |-------------------------------------------------------------------------|
  12635. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12636. * |-------------------------------------------------------------------------|
  12637. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12638. * |-------------------------------------------------------------------------|
  12639. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12640. * |-------------------------------------------------------------------------|
  12641. * |RSVD |
  12642. * |-------------------------------------------------------------------------|
  12643. * |RSVD |
  12644. * |-------------------------------------------------------------------------|
  12645. * | htt_tlv_hdr_t |
  12646. * |-------------------------------------------------------------------------|
  12647. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12648. * |-------------------------------------------------------------------------|
  12649. * | htt_tlv_hdr_t |
  12650. * |-------------------------------------------------------------------------|
  12651. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12652. * |-------------------------------------------------------------------------|
  12653. * | htt_tlv_hdr_t |
  12654. * |-------------------------------------------------------------------------|
  12655. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12656. * |-------------------------------------------------------------------------|
  12657. *
  12658. * Where:
  12659. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12660. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12661. * V (valid) - 1 Bit Bit17
  12662. * CHIPID - 3 Bits
  12663. * TIDMASK - 8 Bits
  12664. * CACHE_SET_NUM - 8 Bits
  12665. *
  12666. * The following field definitions describe the format of the rx MLO peer map
  12667. * messages sent from the target to the host.
  12668. * - MSG_TYPE
  12669. * Bits 7:0
  12670. * Purpose: identifies this as an rx mlo peer map message
  12671. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12672. *
  12673. * - MLO_PEER_ID
  12674. * Bits 23:8
  12675. * Purpose: The MLO peer ID (index).
  12676. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12677. * Value: MLO peer ID
  12678. *
  12679. * - NUMLINK
  12680. * Bits: 26:24 (3Bits)
  12681. * Purpose: Indicate the max number of logical links supported per client.
  12682. * Value: number of logical links
  12683. *
  12684. * - PRC
  12685. * Bits: 29:27 (3Bits)
  12686. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12687. * if there is migration of the primary chip.
  12688. * Value: Primary REO CHIPID
  12689. *
  12690. * - MAC_ADDR_L32
  12691. * Bits 31:0
  12692. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12693. * Value: lower 4 bytes of peer node's MAC address
  12694. *
  12695. * - MAC_ADDR_U16
  12696. * Bits 15:0
  12697. * Purpose: Identifies which peer node the peer ID is for.
  12698. * Value: upper 2 bytes of peer node's MAC address
  12699. *
  12700. * - PRIMARY_TCL_AST_IDX
  12701. * Bits 15:0
  12702. * Purpose: Primary TCL AST index for this peer.
  12703. *
  12704. * - V
  12705. * 1 Bit Position 16
  12706. * Purpose: If the ast idx is valid.
  12707. *
  12708. * - CHIPID
  12709. * Bits 19:17
  12710. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12711. *
  12712. * - TIDMASK
  12713. * Bits 27:20
  12714. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12715. *
  12716. * - CACHE_SET_NUM
  12717. * Bits 31:28
  12718. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12719. * Cache set number that should be used to cache the index based
  12720. * search results, for address and flow search.
  12721. * This value should be equal to LSB four bits of the hash value
  12722. * of match data, in case of search index points to an entry which
  12723. * may be used in content based search also. The value can be
  12724. * anything when the entry pointed by search index will not be
  12725. * used for content based search.
  12726. *
  12727. * - htt_tlv_hdr_t
  12728. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12729. *
  12730. * Bits 11:0
  12731. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12732. *
  12733. * Bits 23:12
  12734. * Purpose: Length, Length of the value that follows the header
  12735. *
  12736. * Bits 31:28
  12737. * Purpose: Reserved.
  12738. *
  12739. *
  12740. * - SW_PEER_ID
  12741. * Bits 15:0
  12742. * Purpose: The peer ID (index) that WAL is allocating
  12743. * Value: (rx) peer ID
  12744. *
  12745. * - VDEV_ID
  12746. * Bits 23:16
  12747. * Purpose: Indicates which virtual device the peer is associated with.
  12748. * Value: vdev ID (used in the host to look up the vdev object)
  12749. *
  12750. * - CHIPID
  12751. * Bits 26:24
  12752. * Purpose: Indicates which Chip id the peer is associated with.
  12753. * Value: chip ID (Provided by Host as part of QMI exchange)
  12754. */
  12755. typedef enum {
  12756. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12757. } MLO_PEER_MAP_TLV_TAG_ID;
  12758. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12759. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12760. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12761. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12762. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12763. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12764. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12765. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12766. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12767. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12768. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12769. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12770. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12771. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12772. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12773. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12774. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12775. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12776. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12777. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12778. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12779. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12780. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12781. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12782. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12783. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12784. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12785. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12786. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12787. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12788. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12789. do { \
  12790. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12791. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12792. } while (0)
  12793. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12794. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12795. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12796. do { \
  12797. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12798. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12799. } while (0)
  12800. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12801. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12802. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12803. do { \
  12804. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12805. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12806. } while (0)
  12807. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12808. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12809. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12810. do { \
  12811. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12812. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12813. } while (0)
  12814. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12815. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12816. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12817. do { \
  12818. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12819. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12820. } while (0)
  12821. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12822. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12823. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12824. do { \
  12825. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12826. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12827. } while (0)
  12828. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12829. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12830. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12831. do { \
  12832. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12833. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12834. } while (0)
  12835. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12836. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12837. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12838. do { \
  12839. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12840. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12841. } while (0)
  12842. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12843. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12844. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12845. do { \
  12846. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12847. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12848. } while (0)
  12849. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12850. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12851. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12852. do { \
  12853. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12854. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12855. } while (0)
  12856. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12857. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12858. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12859. do { \
  12860. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12861. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12862. } while (0)
  12863. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12864. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12865. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12866. do { \
  12867. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12868. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12869. } while (0)
  12870. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12871. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12872. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12873. do { \
  12874. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12875. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12876. } while (0)
  12877. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12878. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12879. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12880. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12881. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12882. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12883. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12884. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12885. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12886. *
  12887. * The following diagram shows the format of the rx mlo peer unmap message sent
  12888. * from the target to the host.
  12889. *
  12890. * |31 24|23 16|15 8|7 0|
  12891. * |-----------------------------------------------------------------------|
  12892. * | RSVD_24_31 | MLO peer ID | msg type |
  12893. * |-----------------------------------------------------------------------|
  12894. */
  12895. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12896. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12897. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12898. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12899. /**
  12900. * @brief target -> host peer extended event for additional information
  12901. *
  12902. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
  12903. *
  12904. * @details
  12905. * The following diagram shows the format of the peer extended message sent
  12906. * from the target to the host. This layout assumes the target operates
  12907. * as little-endian.
  12908. *
  12909. * This message always contains a SW peer ID. The main purpose of the
  12910. * SW peer ID is to tell the host what peer ID logical link id will be tagged
  12911. * with, so that the host can use that peer ID to determine which link
  12912. * transmitted the rx/tx frame.
  12913. *
  12914. * This message also contains MLO logical link id assigned to peer
  12915. * with sw_peer_id if it is valid ML link peer.
  12916. *
  12917. *
  12918. * |31 28|27 24|23 20|19|18 16|15 8|7 0|
  12919. * |---------------------------------------------------------------------------|
  12920. * | VDEV_ID | SW peer ID | msg type |
  12921. * |---------------------------------------------------------------------------|
  12922. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12923. * |---------------------------------------------------------------------------|
  12924. * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
  12925. * |---------------------------------------------------------------------------|
  12926. * | Reserved |
  12927. * |---------------------------------------------------------------------------|
  12928. * | Reserved |
  12929. * |---------------------------------------------------------------------------|
  12930. *
  12931. * Where:
  12932. * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
  12933. * V (valid) - 1 Bit Bit19 of 3rd byte
  12934. *
  12935. * The following field definitions describe the format of the rx peer extended
  12936. * event messages sent from the target to the host.
  12937. * MSG_TYPE
  12938. * Bits 7:0
  12939. * Purpose: identifies this as an rx MLO peer extended information message
  12940. * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
  12941. * - PEER_ID (a.k.a. SW_PEER_ID)
  12942. * Bits 8:23
  12943. * Purpose: The peer ID (index) that WAL has allocated
  12944. * Value: (rx) peer ID
  12945. * - VDEV_ID
  12946. * Bits 24:31
  12947. * Purpose: Gives the vdev id of peer with peer_id as above.
  12948. * Value: VDEV ID of wal_peer
  12949. *
  12950. * - MAC_ADDR_L32
  12951. * Bits 31:0
  12952. * Purpose: Identifies which peer node the peer ID is for.
  12953. * Value: lower 4 bytes of peer node's MAC address
  12954. *
  12955. * - MAC_ADDR_U16
  12956. * Bits 15:0
  12957. * Purpose: Identifies which peer node the peer ID is for.
  12958. * Value: upper 2 bytes of peer node's MAC address
  12959. * Rest all bits are reserved for future expansion
  12960. * - LOGICAL_LINK_ID
  12961. * Bits 18:16
  12962. * Purpose: Gives the logical link id of peer with peer_id as above. This
  12963. * field should be taken alongwith LOGICAL_LINK_ID_VALID
  12964. * Value: Logical link id used by wal_peer
  12965. * - LOGICAL_LINK_ID_VALID
  12966. * Bit 19
  12967. * Purpose: Clarifies whether the logical link id of peer with peer_id as
  12968. * is valid or not
  12969. * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
  12970. */
  12971. #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
  12972. #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
  12973. #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
  12974. #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
  12975. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
  12976. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
  12977. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
  12978. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
  12979. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
  12980. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
  12981. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
  12982. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
  12983. #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
  12984. do { \
  12985. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  12986. (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
  12987. } while (0)
  12988. #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
  12989. (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
  12990. #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
  12991. do { \
  12992. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
  12993. (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
  12994. } while (0)
  12995. #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
  12996. (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
  12997. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
  12998. do { \
  12999. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
  13000. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
  13001. } while (0)
  13002. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
  13003. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
  13004. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
  13005. do { \
  13006. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
  13007. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
  13008. } while (0)
  13009. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
  13010. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
  13011. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
  13012. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
  13013. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
  13014. #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
  13015. /**
  13016. * @brief target -> host message specifying security parameters
  13017. *
  13018. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  13019. *
  13020. * @details
  13021. * The following diagram shows the format of the security specification
  13022. * message sent from the target to the host.
  13023. * This security specification message tells the host whether a PN check is
  13024. * necessary on rx data frames, and if so, how large the PN counter is.
  13025. * This message also tells the host about the security processing to apply
  13026. * to defragmented rx frames - specifically, whether a Message Integrity
  13027. * Check is required, and the Michael key to use.
  13028. *
  13029. * |31 24|23 16|15|14 8|7 0|
  13030. * |-----------------------------------------------------------------------|
  13031. * | peer ID | U| security type | msg type |
  13032. * |-----------------------------------------------------------------------|
  13033. * | Michael Key K0 |
  13034. * |-----------------------------------------------------------------------|
  13035. * | Michael Key K1 |
  13036. * |-----------------------------------------------------------------------|
  13037. * | WAPI RSC Low0 |
  13038. * |-----------------------------------------------------------------------|
  13039. * | WAPI RSC Low1 |
  13040. * |-----------------------------------------------------------------------|
  13041. * | WAPI RSC Hi0 |
  13042. * |-----------------------------------------------------------------------|
  13043. * | WAPI RSC Hi1 |
  13044. * |-----------------------------------------------------------------------|
  13045. *
  13046. * The following field definitions describe the format of the security
  13047. * indication message sent from the target to the host.
  13048. * - MSG_TYPE
  13049. * Bits 7:0
  13050. * Purpose: identifies this as a security specification message
  13051. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  13052. * - SEC_TYPE
  13053. * Bits 14:8
  13054. * Purpose: specifies which type of security applies to the peer
  13055. * Value: htt_sec_type enum value
  13056. * - UNICAST
  13057. * Bit 15
  13058. * Purpose: whether this security is applied to unicast or multicast data
  13059. * Value: 1 -> unicast, 0 -> multicast
  13060. * - PEER_ID
  13061. * Bits 31:16
  13062. * Purpose: The ID number for the peer the security specification is for
  13063. * Value: peer ID
  13064. * - MICHAEL_KEY_K0
  13065. * Bits 31:0
  13066. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  13067. * Value: Michael Key K0 (if security type is TKIP)
  13068. * - MICHAEL_KEY_K1
  13069. * Bits 31:0
  13070. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  13071. * Value: Michael Key K1 (if security type is TKIP)
  13072. * - WAPI_RSC_LOW0
  13073. * Bits 31:0
  13074. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  13075. * Value: WAPI RSC Low0 (if security type is WAPI)
  13076. * - WAPI_RSC_LOW1
  13077. * Bits 31:0
  13078. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  13079. * Value: WAPI RSC Low1 (if security type is WAPI)
  13080. * - WAPI_RSC_HI0
  13081. * Bits 31:0
  13082. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  13083. * Value: WAPI RSC Hi0 (if security type is WAPI)
  13084. * - WAPI_RSC_HI1
  13085. * Bits 31:0
  13086. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  13087. * Value: WAPI RSC Hi1 (if security type is WAPI)
  13088. */
  13089. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  13090. #define HTT_SEC_IND_SEC_TYPE_S 8
  13091. #define HTT_SEC_IND_UNICAST_M 0x00008000
  13092. #define HTT_SEC_IND_UNICAST_S 15
  13093. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  13094. #define HTT_SEC_IND_PEER_ID_S 16
  13095. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  13096. do { \
  13097. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  13098. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  13099. } while (0)
  13100. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  13101. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  13102. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  13103. do { \
  13104. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  13105. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  13106. } while (0)
  13107. #define HTT_SEC_IND_UNICAST_GET(word) \
  13108. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  13109. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  13110. do { \
  13111. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  13112. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  13113. } while (0)
  13114. #define HTT_SEC_IND_PEER_ID_GET(word) \
  13115. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  13116. #define HTT_SEC_IND_BYTES 28
  13117. /**
  13118. * @brief target -> host rx ADDBA / DELBA message definitions
  13119. *
  13120. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  13121. *
  13122. * @details
  13123. * The following diagram shows the format of the rx ADDBA message sent
  13124. * from the target to the host:
  13125. *
  13126. * |31 20|19 16|15 8|7 0|
  13127. * |---------------------------------------------------------------------|
  13128. * | peer ID | TID | window size | msg type |
  13129. * |---------------------------------------------------------------------|
  13130. *
  13131. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  13132. *
  13133. * The following diagram shows the format of the rx DELBA message sent
  13134. * from the target to the host:
  13135. *
  13136. * |31 20|19 16|15 10|9 8|7 0|
  13137. * |---------------------------------------------------------------------|
  13138. * | peer ID | TID | window size | IR| msg type |
  13139. * |---------------------------------------------------------------------|
  13140. *
  13141. * The following field definitions describe the format of the rx ADDBA
  13142. * and DELBA messages sent from the target to the host.
  13143. * - MSG_TYPE
  13144. * Bits 7:0
  13145. * Purpose: identifies this as an rx ADDBA or DELBA message
  13146. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  13147. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  13148. * - IR (initiator / recipient)
  13149. * Bits 9:8 (DELBA only)
  13150. * Purpose: specify whether the DELBA handshake was initiated by the
  13151. * local STA/AP, or by the peer STA/AP
  13152. * Value:
  13153. * 0 - unspecified
  13154. * 1 - initiator (a.k.a. originator)
  13155. * 2 - recipient (a.k.a. responder)
  13156. * 3 - unused / reserved
  13157. * - WIN_SIZE
  13158. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  13159. * Purpose: Specifies the length of the block ack window (max = 64).
  13160. * Value:
  13161. * block ack window length specified by the received ADDBA/DELBA
  13162. * management message.
  13163. * - TID
  13164. * Bits 19:16
  13165. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13166. * Value:
  13167. * TID specified by the received ADDBA or DELBA management message.
  13168. * - PEER_ID
  13169. * Bits 31:20
  13170. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13171. * Value:
  13172. * ID (hash value) used by the host for fast, direct lookup of
  13173. * host SW peer info, including rx reorder states.
  13174. */
  13175. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  13176. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  13177. #define HTT_RX_ADDBA_TID_M 0xf0000
  13178. #define HTT_RX_ADDBA_TID_S 16
  13179. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  13180. #define HTT_RX_ADDBA_PEER_ID_S 20
  13181. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  13182. do { \
  13183. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  13184. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  13185. } while (0)
  13186. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  13187. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13188. #define HTT_RX_ADDBA_TID_SET(word, value) \
  13189. do { \
  13190. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  13191. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  13192. } while (0)
  13193. #define HTT_RX_ADDBA_TID_GET(word) \
  13194. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  13195. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  13196. do { \
  13197. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  13198. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  13199. } while (0)
  13200. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  13201. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  13202. #define HTT_RX_ADDBA_BYTES 4
  13203. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  13204. #define HTT_RX_DELBA_INITIATOR_S 8
  13205. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  13206. #define HTT_RX_DELBA_WIN_SIZE_S 10
  13207. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  13208. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  13209. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  13210. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  13211. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  13212. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  13213. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  13214. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  13215. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13216. do { \
  13217. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13218. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13219. } while (0)
  13220. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13221. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13222. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  13223. do { \
  13224. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  13225. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  13226. } while (0)
  13227. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  13228. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  13229. #define HTT_RX_DELBA_BYTES 4
  13230. /**
  13231. * @brief target -> host rx ADDBA / DELBA message definitions
  13232. *
  13233. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  13234. *
  13235. * @details
  13236. * The following diagram shows the format of the rx ADDBA extn message sent
  13237. * from the target to the host:
  13238. *
  13239. * |31 20|19 16|15 13|12 8|7 0|
  13240. * |---------------------------------------------------------------------|
  13241. * | peer ID | TID | reserved | msg type |
  13242. * |---------------------------------------------------------------------|
  13243. * | reserved | window size |
  13244. * |---------------------------------------------------------------------|
  13245. *
  13246. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  13247. *
  13248. * The following diagram shows the format of the rx DELBA message sent
  13249. * from the target to the host:
  13250. *
  13251. * |31 20|19 16|15 13|12 10|9 8|7 0|
  13252. * |---------------------------------------------------------------------|
  13253. * | peer ID | TID | reserved | IR| msg type |
  13254. * |---------------------------------------------------------------------|
  13255. * | reserved | window size |
  13256. * |---------------------------------------------------------------------|
  13257. *
  13258. * The following field definitions describe the format of the rx ADDBA
  13259. * and DELBA messages sent from the target to the host.
  13260. * - MSG_TYPE
  13261. * Bits 7:0
  13262. * Purpose: identifies this as an rx ADDBA or DELBA message
  13263. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  13264. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  13265. * - IR (initiator / recipient)
  13266. * Bits 9:8 (DELBA only)
  13267. * Purpose: specify whether the DELBA handshake was initiated by the
  13268. * local STA/AP, or by the peer STA/AP
  13269. * Value:
  13270. * 0 - unspecified
  13271. * 1 - initiator (a.k.a. originator)
  13272. * 2 - recipient (a.k.a. responder)
  13273. * 3 - unused / reserved
  13274. * Value:
  13275. * block ack window length specified by the received ADDBA/DELBA
  13276. * management message.
  13277. * - TID
  13278. * Bits 19:16
  13279. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13280. * Value:
  13281. * TID specified by the received ADDBA or DELBA management message.
  13282. * - PEER_ID
  13283. * Bits 31:20
  13284. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13285. * Value:
  13286. * ID (hash value) used by the host for fast, direct lookup of
  13287. * host SW peer info, including rx reorder states.
  13288. * == DWORD 1
  13289. * - WIN_SIZE
  13290. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  13291. * Purpose: Specifies the length of the block ack window (max = 8191).
  13292. */
  13293. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  13294. #define HTT_RX_ADDBA_EXTN_TID_S 16
  13295. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13296. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13297. /*--- Dword 0 ---*/
  13298. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13299. do { \
  13300. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13301. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13302. } while (0)
  13303. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13304. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13305. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13306. do { \
  13307. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13308. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13309. } while (0)
  13310. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13311. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13312. /*--- Dword 1 ---*/
  13313. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13314. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13315. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13316. do { \
  13317. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13318. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13319. } while (0)
  13320. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13321. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13322. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13323. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13324. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13325. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13326. #define HTT_RX_DELBA_EXTN_TID_S 16
  13327. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13328. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13329. /*--- Dword 0 ---*/
  13330. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13331. do { \
  13332. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13333. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13334. } while (0)
  13335. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13336. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13337. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13338. do { \
  13339. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13340. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13341. } while (0)
  13342. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13343. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13344. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13345. do { \
  13346. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13347. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13348. } while (0)
  13349. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13350. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13351. /*--- Dword 1 ---*/
  13352. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13353. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13354. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13355. do { \
  13356. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13357. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13358. } while (0)
  13359. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13360. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13361. #define HTT_RX_DELBA_EXTN_BYTES 8
  13362. /**
  13363. * @brief tx queue group information element definition
  13364. *
  13365. * @details
  13366. * The following diagram shows the format of the tx queue group
  13367. * information element, which can be included in target --> host
  13368. * messages to specify the number of tx "credits" (tx descriptors
  13369. * for LL, or tx buffers for HL) available to a particular group
  13370. * of host-side tx queues, and which host-side tx queues belong to
  13371. * the group.
  13372. *
  13373. * |31|30 24|23 16|15|14|13 0|
  13374. * |------------------------------------------------------------------------|
  13375. * | X| reserved | tx queue grp ID | A| S| credit count |
  13376. * |------------------------------------------------------------------------|
  13377. * | vdev ID mask | AC mask |
  13378. * |------------------------------------------------------------------------|
  13379. *
  13380. * The following definitions describe the fields within the tx queue group
  13381. * information element:
  13382. * - credit_count
  13383. * Bits 13:1
  13384. * Purpose: specify how many tx credits are available to the tx queue group
  13385. * Value: An absolute or relative, positive or negative credit value
  13386. * The 'A' bit specifies whether the value is absolute or relative.
  13387. * The 'S' bit specifies whether the value is positive or negative.
  13388. * A negative value can only be relative, not absolute.
  13389. * An absolute value replaces any prior credit value the host has for
  13390. * the tx queue group in question.
  13391. * A relative value is added to the prior credit value the host has for
  13392. * the tx queue group in question.
  13393. * - sign
  13394. * Bit 14
  13395. * Purpose: specify whether the credit count is positive or negative
  13396. * Value: 0 -> positive, 1 -> negative
  13397. * - absolute
  13398. * Bit 15
  13399. * Purpose: specify whether the credit count is absolute or relative
  13400. * Value: 0 -> relative, 1 -> absolute
  13401. * - txq_group_id
  13402. * Bits 23:16
  13403. * Purpose: indicate which tx queue group's credit and/or membership are
  13404. * being specified
  13405. * Value: 0 to max_tx_queue_groups-1
  13406. * - reserved
  13407. * Bits 30:16
  13408. * Value: 0x0
  13409. * - eXtension
  13410. * Bit 31
  13411. * Purpose: specify whether another tx queue group info element follows
  13412. * Value: 0 -> no more tx queue group information elements
  13413. * 1 -> another tx queue group information element immediately follows
  13414. * - ac_mask
  13415. * Bits 15:0
  13416. * Purpose: specify which Access Categories belong to the tx queue group
  13417. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13418. * the tx queue group.
  13419. * The AC bit-mask values are obtained by left-shifting by the
  13420. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13421. * - vdev_id_mask
  13422. * Bits 31:16
  13423. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13424. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13425. * belong to the tx queue group.
  13426. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13427. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13428. */
  13429. PREPACK struct htt_txq_group {
  13430. A_UINT32
  13431. credit_count: 14,
  13432. sign: 1,
  13433. absolute: 1,
  13434. tx_queue_group_id: 8,
  13435. reserved0: 7,
  13436. extension: 1;
  13437. A_UINT32
  13438. ac_mask: 16,
  13439. vdev_id_mask: 16;
  13440. } POSTPACK;
  13441. /* first word */
  13442. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13443. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13444. #define HTT_TXQ_GROUP_SIGN_S 14
  13445. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13446. #define HTT_TXQ_GROUP_ABS_S 15
  13447. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13448. #define HTT_TXQ_GROUP_ID_S 16
  13449. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13450. #define HTT_TXQ_GROUP_EXT_S 31
  13451. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13452. /* second word */
  13453. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13454. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13455. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13456. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13457. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13458. do { \
  13459. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13460. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13461. } while (0)
  13462. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13463. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13464. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13465. do { \
  13466. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13467. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13468. } while (0)
  13469. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13470. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13471. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13472. do { \
  13473. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13474. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13475. } while (0)
  13476. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13477. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13478. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13479. do { \
  13480. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13481. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13482. } while (0)
  13483. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13484. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13485. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13486. do { \
  13487. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13488. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13489. } while (0)
  13490. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13491. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13492. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13493. do { \
  13494. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13495. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13496. } while (0)
  13497. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13498. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13499. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13500. do { \
  13501. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13502. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13503. } while (0)
  13504. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13505. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13506. /**
  13507. * @brief target -> host TX completion indication message definition
  13508. *
  13509. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13510. *
  13511. * @details
  13512. * The following diagram shows the format of the TX completion indication sent
  13513. * from the target to the host
  13514. *
  13515. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13516. * |-------------------------------------------------------------------|
  13517. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13518. * |-------------------------------------------------------------------|
  13519. * payload:| MSDU1 ID | MSDU0 ID |
  13520. * |-------------------------------------------------------------------|
  13521. * : MSDU3 ID | MSDU2 ID :
  13522. * |-------------------------------------------------------------------|
  13523. * | struct htt_tx_compl_ind_append_retries |
  13524. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13525. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13526. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13527. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13528. * |-------------------------------------------------------------------|
  13529. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13530. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13531. * | MSDU0 tx_tsf64_low |
  13532. * |-------------------------------------------------------------------|
  13533. * | MSDU0 tx_tsf64_high |
  13534. * |-------------------------------------------------------------------|
  13535. * | MSDU1 tx_tsf64_low |
  13536. * |-------------------------------------------------------------------|
  13537. * | MSDU1 tx_tsf64_high |
  13538. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13539. * | phy_timestamp |
  13540. * |-------------------------------------------------------------------|
  13541. * | rate specs (see below) |
  13542. * |-------------------------------------------------------------------|
  13543. * | seqctrl | framectrl |
  13544. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13545. * Where:
  13546. * A0 = append (a.k.a. append0)
  13547. * A1 = append1
  13548. * TP = MSDU tx power presence
  13549. * A2 = append2
  13550. * A3 = append3
  13551. * A4 = append4
  13552. *
  13553. * The following field definitions describe the format of the TX completion
  13554. * indication sent from the target to the host
  13555. * Header fields:
  13556. * - msg_type
  13557. * Bits 7:0
  13558. * Purpose: identifies this as HTT TX completion indication
  13559. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13560. * - status
  13561. * Bits 10:8
  13562. * Purpose: the TX completion status of payload fragmentations descriptors
  13563. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13564. * - tid
  13565. * Bits 14:11
  13566. * Purpose: the tid associated with those fragmentation descriptors. It is
  13567. * valid or not, depending on the tid_invalid bit.
  13568. * Value: 0 to 15
  13569. * - tid_invalid
  13570. * Bits 15:15
  13571. * Purpose: this bit indicates whether the tid field is valid or not
  13572. * Value: 0 indicates valid; 1 indicates invalid
  13573. * - num
  13574. * Bits 23:16
  13575. * Purpose: the number of payload in this indication
  13576. * Value: 1 to 255
  13577. * - append (a.k.a. append0)
  13578. * Bits 24:24
  13579. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13580. * the number of tx retries for one MSDU at the end of this message
  13581. * Value: 0 indicates no appending; 1 indicates appending
  13582. * - append1
  13583. * Bits 25:25
  13584. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13585. * contains the timestamp info for each TX msdu id in payload.
  13586. * The order of the timestamps matches the order of the MSDU IDs.
  13587. * Note that a big-endian host needs to account for the reordering
  13588. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13589. * conversion) when determining which tx timestamp corresponds to
  13590. * which MSDU ID.
  13591. * Value: 0 indicates no appending; 1 indicates appending
  13592. * - msdu_tx_power_presence
  13593. * Bits 26:26
  13594. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13595. * for each MSDU referenced by the TX_COMPL_IND message.
  13596. * The tx power is reported in 0.5 dBm units.
  13597. * The order of the per-MSDU tx power reports matches the order
  13598. * of the MSDU IDs.
  13599. * Note that a big-endian host needs to account for the reordering
  13600. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13601. * conversion) when determining which Tx Power corresponds to
  13602. * which MSDU ID.
  13603. * Value: 0 indicates MSDU tx power reports are not appended,
  13604. * 1 indicates MSDU tx power reports are appended
  13605. * - append2
  13606. * Bits 27:27
  13607. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13608. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13609. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13610. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13611. * for each MSDU, for convenience.
  13612. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13613. * this append2 bit is set).
  13614. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13615. * dB above the noise floor.
  13616. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13617. * 1 indicates MSDU ACK RSSI values are appended.
  13618. * - append3
  13619. * Bits 28:28
  13620. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13621. * contains the tx tsf info based on wlan global TSF for
  13622. * each TX msdu id in payload.
  13623. * The order of the tx tsf matches the order of the MSDU IDs.
  13624. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13625. * values to indicate the the lower 32 bits and higher 32 bits of
  13626. * the tx tsf.
  13627. * The tx_tsf64 here represents the time MSDU was acked and the
  13628. * tx_tsf64 has microseconds units.
  13629. * Value: 0 indicates no appending; 1 indicates appending
  13630. * - append4
  13631. * Bits 29:29
  13632. * Purpose: Indicate whether data frame control fields and fields required
  13633. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13634. * message. The order of the this message matches the order of
  13635. * the MSDU IDs.
  13636. * Value: 0 indicates frame control fields and fields required for
  13637. * radio tap header values are not appended,
  13638. * 1 indicates frame control fields and fields required for
  13639. * radio tap header values are appended.
  13640. * Payload fields:
  13641. * - hmsdu_id
  13642. * Bits 15:0
  13643. * Purpose: this ID is used to track the Tx buffer in host
  13644. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13645. */
  13646. PREPACK struct htt_tx_data_hdr_information {
  13647. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13648. A_UINT32 /* word 1 */
  13649. /* preamble:
  13650. * 0-OFDM,
  13651. * 1-CCk,
  13652. * 2-HT,
  13653. * 3-VHT
  13654. */
  13655. preamble: 2, /* [1:0] */
  13656. /* mcs:
  13657. * In case of HT preamble interpret
  13658. * MCS along with NSS.
  13659. * Valid values for HT are 0 to 7.
  13660. * HT mcs 0 with NSS 2 is mcs 8.
  13661. * Valid values for VHT are 0 to 9.
  13662. */
  13663. mcs: 4, /* [5:2] */
  13664. /* rate:
  13665. * This is applicable only for
  13666. * CCK and OFDM preamble type
  13667. * rate 0: OFDM 48 Mbps,
  13668. * 1: OFDM 24 Mbps,
  13669. * 2: OFDM 12 Mbps
  13670. * 3: OFDM 6 Mbps
  13671. * 4: OFDM 54 Mbps
  13672. * 5: OFDM 36 Mbps
  13673. * 6: OFDM 18 Mbps
  13674. * 7: OFDM 9 Mbps
  13675. * rate 0: CCK 11 Mbps Long
  13676. * 1: CCK 5.5 Mbps Long
  13677. * 2: CCK 2 Mbps Long
  13678. * 3: CCK 1 Mbps Long
  13679. * 4: CCK 11 Mbps Short
  13680. * 5: CCK 5.5 Mbps Short
  13681. * 6: CCK 2 Mbps Short
  13682. */
  13683. rate : 3, /* [ 8: 6] */
  13684. rssi : 8, /* [16: 9] units=dBm */
  13685. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13686. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13687. stbc : 1, /* [22] */
  13688. sgi : 1, /* [23] */
  13689. ldpc : 1, /* [24] */
  13690. beamformed: 1, /* [25] */
  13691. /* tx_retry_cnt:
  13692. * Indicates retry count of data tx frames provided by the host.
  13693. */
  13694. tx_retry_cnt: 6; /* [31:26] */
  13695. A_UINT32 /* word 2 */
  13696. framectrl:16, /* [15: 0] */
  13697. seqno:16; /* [31:16] */
  13698. } POSTPACK;
  13699. #define HTT_TX_COMPL_IND_STATUS_S 8
  13700. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13701. #define HTT_TX_COMPL_IND_TID_S 11
  13702. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13703. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13704. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13705. #define HTT_TX_COMPL_IND_NUM_S 16
  13706. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13707. #define HTT_TX_COMPL_IND_APPEND_S 24
  13708. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13709. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13710. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13711. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13712. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13713. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13714. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13715. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13716. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13717. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13718. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13719. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13720. do { \
  13721. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13722. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13723. } while (0)
  13724. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13725. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13726. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13727. do { \
  13728. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13729. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13730. } while (0)
  13731. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13732. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13733. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13734. do { \
  13735. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13736. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13737. } while (0)
  13738. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13739. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13740. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13741. do { \
  13742. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13743. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13744. } while (0)
  13745. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13746. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13747. HTT_TX_COMPL_IND_TID_INV_S)
  13748. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13749. do { \
  13750. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13751. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13752. } while (0)
  13753. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13754. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13755. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13756. do { \
  13757. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13758. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13759. } while (0)
  13760. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13761. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13762. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13763. do { \
  13764. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13765. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13766. } while (0)
  13767. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13768. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13769. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13770. do { \
  13771. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13772. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13773. } while (0)
  13774. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13775. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13776. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13777. do { \
  13778. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13779. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13780. } while (0)
  13781. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13782. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13783. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13784. do { \
  13785. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13786. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13787. } while (0)
  13788. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13789. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13790. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13791. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13792. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13793. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13794. #define HTT_TX_COMPL_IND_STAT_OK 0
  13795. /* DISCARD:
  13796. * current meaning:
  13797. * MSDUs were queued for transmission but filtered by HW or SW
  13798. * without any over the air attempts
  13799. * legacy meaning (HL Rome):
  13800. * MSDUs were discarded by the target FW without any over the air
  13801. * attempts due to lack of space
  13802. */
  13803. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13804. /* NO_ACK:
  13805. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13806. */
  13807. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13808. /* POSTPONE:
  13809. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13810. * be downloaded again later (in the appropriate order), when they are
  13811. * deliverable.
  13812. */
  13813. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13814. /*
  13815. * The PEER_DEL tx completion status is used for HL cases
  13816. * where the peer the frame is for has been deleted.
  13817. * The host has already discarded its copy of the frame, but
  13818. * it still needs the tx completion to restore its credit.
  13819. */
  13820. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13821. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13822. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13823. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13824. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13825. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13826. PREPACK struct htt_tx_compl_ind_base {
  13827. A_UINT32 hdr;
  13828. A_UINT16 payload[1/*or more*/];
  13829. } POSTPACK;
  13830. PREPACK struct htt_tx_compl_ind_append_retries {
  13831. A_UINT16 msdu_id;
  13832. A_UINT8 tx_retries;
  13833. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13834. 0: this is the last append_retries struct */
  13835. } POSTPACK;
  13836. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13837. A_UINT32 timestamp[1/*or more*/];
  13838. } POSTPACK;
  13839. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13840. A_UINT32 tx_tsf64_low;
  13841. A_UINT32 tx_tsf64_high;
  13842. } POSTPACK;
  13843. /* htt_tx_data_hdr_information payload extension fields: */
  13844. /* DWORD zero */
  13845. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13846. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13847. /* DWORD one */
  13848. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13849. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13850. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13851. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13852. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13853. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13854. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13855. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13856. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13857. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13858. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13859. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13860. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13861. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13862. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13863. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13864. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13865. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13866. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13867. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13868. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13869. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13870. /* DWORD two */
  13871. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13872. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13873. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13874. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13875. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13876. do { \
  13877. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13878. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13879. } while (0)
  13880. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13881. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13882. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13883. do { \
  13884. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13885. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13886. } while (0)
  13887. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13888. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13889. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13890. do { \
  13891. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13892. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13893. } while (0)
  13894. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13895. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13896. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13897. do { \
  13898. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13899. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13900. } while (0)
  13901. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13902. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13903. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13904. do { \
  13905. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13906. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13907. } while (0)
  13908. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13909. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13910. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13911. do { \
  13912. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13913. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13914. } while (0)
  13915. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13916. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13917. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13918. do { \
  13919. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13920. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13921. } while (0)
  13922. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13923. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13924. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13925. do { \
  13926. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13927. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13928. } while (0)
  13929. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13930. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13931. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13932. do { \
  13933. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13934. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13935. } while (0)
  13936. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13937. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13938. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13939. do { \
  13940. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13941. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13942. } while (0)
  13943. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13944. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13945. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13946. do { \
  13947. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13948. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13949. } while (0)
  13950. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13951. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13952. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13953. do { \
  13954. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13955. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13956. } while (0)
  13957. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13958. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13959. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13960. do { \
  13961. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13962. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13963. } while (0)
  13964. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13965. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13966. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13967. do { \
  13968. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13969. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13970. } while (0)
  13971. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13972. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13973. /**
  13974. * @brief target -> host software UMAC TX completion indication message
  13975. *
  13976. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13977. *
  13978. * @details
  13979. * The following diagram shows the format of the soft UMAC TX completion
  13980. * indication sent from the target to the host
  13981. *
  13982. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13983. * |-------------------------------------+----------------+------------|
  13984. * hdr: | rsvd | msdu_cnt | msg_type |
  13985. * pyld: |===================================================================|
  13986. * MSDU 0| buf addr low (bits 31:0) |
  13987. * |-----------------------------------------------+------+------------|
  13988. * | SW buffer cookie | RS | buf addr hi|
  13989. * |--------+--+--+-------------+--------+---------+------+------------|
  13990. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13991. * |--------+--+--+-------------+--------+----------------------+------|
  13992. * | frametype | TQM status number | RELR |
  13993. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13994. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13995. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13996. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13997. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13998. * | PPDU transmission TSF |
  13999. * |-------------------------------------------------------------------|
  14000. * | rsvd3 |
  14001. * |===================================================================|
  14002. * MSDU 1| buf addr low (bits 31:0) |
  14003. * : ... :
  14004. * | rsvd3 |
  14005. * |===================================================================|
  14006. * etc.
  14007. *
  14008. * Where:
  14009. * RS = release source
  14010. * V = valid
  14011. * M = multicast
  14012. * RELR = release reason
  14013. * F = first MSDU
  14014. * L = last MSDU
  14015. * A = MSDU is part of A-MSDU
  14016. * I = rate info valid
  14017. * PKTYP = packet type
  14018. * S = STBC
  14019. * LC = LDPC
  14020. * OF = OFDMA transmission
  14021. */
  14022. typedef enum {
  14023. /* 0 (REASON_FRAME_ACKED):
  14024. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  14025. * frame is removed because an ACK of BA for it was received.
  14026. */
  14027. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  14028. /* 1 (REASON_REMOVE_CMD_FW):
  14029. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  14030. * frame is removed because a remove command of type "Remove_mpdus"
  14031. * initiated by SW.
  14032. */
  14033. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  14034. /* 2 (REASON_REMOVE_CMD_TX):
  14035. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  14036. * frame is removed because a remove command of type
  14037. * "Remove_transmitted_mpdus" initiated by SW.
  14038. */
  14039. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  14040. /* 3 (REASON_REMOVE_CMD_NOTX):
  14041. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  14042. * frame is removed because a remove command of type
  14043. * "Remove_untransmitted_mpdus" initiated by SW.
  14044. */
  14045. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  14046. /* 4 (REASON_REMOVE_CMD_AGED):
  14047. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  14048. * frame is removed because a remove command of type "Remove_aged_mpdus"
  14049. * or "Remove_aged_msdus" initiated by SW.
  14050. */
  14051. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  14052. /* 5 (RELEASE_FW_REASON1):
  14053. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  14054. * frame is removed because a remove command where fw indicated that
  14055. * remove reason is fw_reason1.
  14056. */
  14057. HTT_TX_MSDU_RELEASE_FW_REASON1,
  14058. /* 6 (RELEASE_FW_REASON2):
  14059. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  14060. * frame is removed because a remove command where fw indicated that
  14061. * remove reason is fw_reason1.
  14062. */
  14063. HTT_TX_MSDU_RELEASE_FW_REASON2,
  14064. /* 7 (RELEASE_FW_REASON3):
  14065. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  14066. * frame is removed because a remove command where fw indicated that
  14067. * remove reason is fw_reason1.
  14068. */
  14069. HTT_TX_MSDU_RELEASE_FW_REASON3,
  14070. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  14071. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  14072. * frame is removed because a remove command of type
  14073. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  14074. * initiated by SW.
  14075. */
  14076. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  14077. /* 9 (REASON_DROP_MISC):
  14078. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14079. * any discard reason that is not categorized as MSDU TTL expired.
  14080. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  14081. * tid delete, no resource credit available.
  14082. */
  14083. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  14084. /* 10 (REASON_DROP_TTL):
  14085. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14086. * discard reason that frame is not transmitted due to MSDU TTL expired.
  14087. */
  14088. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  14089. /* 11 - available for use */
  14090. /* 12 - available for use */
  14091. /* 13 - available for use */
  14092. /* 14 - available for use */
  14093. /* 15 - available for use */
  14094. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  14095. } htt_t2h_tx_msdu_release_reason_e;
  14096. typedef enum {
  14097. /* 0 (RELEASE_SOURCE_FW):
  14098. * MSDU released by FW even before the frame was queued to TQM-L HW.
  14099. */
  14100. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  14101. /* 1 (RELEASE_SOURCE_TQM_LITE):
  14102. * MSDU released by TQM-L HW.
  14103. */
  14104. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  14105. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  14106. } htt_t2h_tx_msdu_release_source_e;
  14107. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  14108. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  14109. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  14110. /* release_source:
  14111. * holds a htt_t2h_tx_msdu_release_source_e enum value
  14112. */
  14113. release_source : 3, /* [10:8] */
  14114. sw_buffer_cookie : 21; /* [31:11] */
  14115. /* NOTE:
  14116. * To preserve backwards compatibility,
  14117. * no new fields can be added in this struct.
  14118. */
  14119. };
  14120. /* member definitions of htt_t2h_tx_buffer_addr_info */
  14121. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  14122. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  14123. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  14124. do { \
  14125. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  14126. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  14127. } while (0)
  14128. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  14129. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  14130. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  14131. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  14132. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  14133. do { \
  14134. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  14135. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  14136. } while (0)
  14137. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  14138. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  14139. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  14140. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  14141. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  14142. do { \
  14143. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  14144. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  14145. } while (0)
  14146. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  14147. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  14148. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  14149. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  14150. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  14151. do { \
  14152. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  14153. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  14154. } while (0)
  14155. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  14156. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  14157. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  14158. /* word 0 */
  14159. A_UINT32
  14160. /* tx_rate_stats_info_valid:
  14161. * Indicates if the tx rate stats below are valid.
  14162. */
  14163. tx_rate_stats_info_valid : 1, /* [0] */
  14164. /* transmit_bw:
  14165. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14166. * Indicates the BW of the upcoming transmission that shall likely
  14167. * start in about 3 -4 us on the medium:
  14168. * <enum 0 transmit_bw_20_MHz>
  14169. * <enum 1 transmit_bw_40_MHz>
  14170. * <enum 2 transmit_bw_80_MHz>
  14171. * <enum 3 transmit_bw_160_MHz>
  14172. * <enum 4 transmit_bw_320_MHz>
  14173. */
  14174. transmit_bw : 3, /* [3:1] */
  14175. /* transmit_pkt_type:
  14176. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14177. * Field filled in by PDG.
  14178. * Not valid when in SW transmit mode
  14179. * The packet type
  14180. * <enum_type PKT_TYPE_ENUM>
  14181. * Type: enum Definition Name: PKT_TYPE_ENUM
  14182. * enum number enum name Description
  14183. * ------------------------------------
  14184. * 0 dot11a 802.11a PPDU type
  14185. * 1 dot11b 802.11b PPDU type
  14186. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  14187. * 3 dot11ac 802.11ac PPDU type
  14188. * 4 dot11ax 802.11ax PPDU type
  14189. * 5 dot11ba 802.11ba (WUR) PPDU type
  14190. * 6 dot11be 802.11be PPDU type
  14191. * 7 dot11az 802.11az (ranging) PPDU type
  14192. */
  14193. transmit_pkt_type : 4, /* [7:4] */
  14194. /* transmit_stbc:
  14195. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14196. * Field filled in by PDG.
  14197. * Not valid when in SW transmit mode
  14198. * When set, STBC transmission rate was used.
  14199. */
  14200. transmit_stbc : 1, /* [8] */
  14201. /* transmit_ldpc:
  14202. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14203. * Field filled in by PDG.
  14204. * Not valid when in SW transmit mode
  14205. * When set, use LDPC transmission rates
  14206. */
  14207. transmit_ldpc : 1, /* [9] */
  14208. /* transmit_sgi:
  14209. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14210. * Field filled in by PDG.
  14211. * Not valid when in SW transmit mode
  14212. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  14213. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  14214. * <enum 2 1_6_us_sgi > HE related GI
  14215. * <enum 3 3_2_us_sgi > HE related GI
  14216. * <legal 0 - 3>
  14217. */
  14218. transmit_sgi : 2, /* [11:10] */
  14219. /* transmit_mcs:
  14220. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14221. * Field filled in by PDG.
  14222. * Not valid when in SW transmit mode
  14223. *
  14224. * For details, refer to MCS_TYPE description
  14225. * <legal all>
  14226. * Pkt_type Related definition of MCS_TYPE
  14227. * dot11b This field is the rate:
  14228. * 0: CCK 11 Mbps Long
  14229. * 1: CCK 5.5 Mbps Long
  14230. * 2: CCK 2 Mbps Long
  14231. * 3: CCK 1 Mbps Long
  14232. * 4: CCK 11 Mbps Short
  14233. * 5: CCK 5.5 Mbps Short
  14234. * 6: CCK 2 Mbps Short
  14235. * NOTE: The numbering here is NOT the same as the as MAC gives
  14236. * in the "rate" field in the SIG given to the PHY.
  14237. * The MAC will do an internal translation.
  14238. *
  14239. * Dot11a This field is the rate:
  14240. * 0: OFDM 48 Mbps
  14241. * 1: OFDM 24 Mbps
  14242. * 2: OFDM 12 Mbps
  14243. * 3: OFDM 6 Mbps
  14244. * 4: OFDM 54 Mbps
  14245. * 5: OFDM 36 Mbps
  14246. * 6: OFDM 18 Mbps
  14247. * 7: OFDM 9 Mbps
  14248. * NOTE: The numbering here is NOT the same as the as MAC gives
  14249. * in the "rate" field in the SIG given to the PHY.
  14250. * The MAC will do an internal translation.
  14251. *
  14252. * Dot11n_mm (mixed mode) This field represends the MCS.
  14253. * 0: HT MCS 0 (BPSK 1/2)
  14254. * 1: HT MCS 1 (QPSK 1/2)
  14255. * 2: HT MCS 2 (QPSK 3/4)
  14256. * 3: HT MCS 3 (16-QAM 1/2)
  14257. * 4: HT MCS 4 (16-QAM 3/4)
  14258. * 5: HT MCS 5 (64-QAM 2/3)
  14259. * 6: HT MCS 6 (64-QAM 3/4)
  14260. * 7: HT MCS 7 (64-QAM 5/6)
  14261. * NOTE: To get higher MCS's use the nss field to indicate the
  14262. * number of spatial streams.
  14263. *
  14264. * Dot11ac This field represends the MCS.
  14265. * 0: VHT MCS 0 (BPSK 1/2)
  14266. * 1: VHT MCS 1 (QPSK 1/2)
  14267. * 2: VHT MCS 2 (QPSK 3/4)
  14268. * 3: VHT MCS 3 (16-QAM 1/2)
  14269. * 4: VHT MCS 4 (16-QAM 3/4)
  14270. * 5: VHT MCS 5 (64-QAM 2/3)
  14271. * 6: VHT MCS 6 (64-QAM 3/4)
  14272. * 7: VHT MCS 7 (64-QAM 5/6)
  14273. * 8: VHT MCS 8 (256-QAM 3/4)
  14274. * 9: VHT MCS 9 (256-QAM 5/6)
  14275. * 10: VHT MCS 10 (1024-QAM 3/4)
  14276. * 11: VHT MCS 11 (1024-QAM 5/6)
  14277. * NOTE: There are several illegal VHT rates due to fractional
  14278. * number of bits per symbol.
  14279. * Below are the illegal rates for 4 streams and lower:
  14280. * 20 MHz, 1 stream, MCS 9
  14281. * 20 MHz, 2 stream, MCS 9
  14282. * 20 MHz, 4 stream, MCS 9
  14283. * 80 MHz, 3 stream, MCS 6
  14284. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  14285. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  14286. *
  14287. * dot11ax This field represends the MCS.
  14288. * 0: HE MCS 0 (BPSK 1/2)
  14289. * 1: HE MCS 1 (QPSK 1/2)
  14290. * 2: HE MCS 2 (QPSK 3/4)
  14291. * 3: HE MCS 3 (16-QAM 1/2)
  14292. * 4: HE MCS 4 (16-QAM 3/4)
  14293. * 5: HE MCS 5 (64-QAM 2/3)
  14294. * 6: HE MCS 6 (64-QAM 3/4)
  14295. * 7: HE MCS 7 (64-QAM 5/6)
  14296. * 8: HE MCS 8 (256-QAM 3/4)
  14297. * 9: HE MCS 9 (256-QAM 5/6)
  14298. * 10: HE MCS 10 (1024-QAM 3/4)
  14299. * 11: HE MCS 11 (1024-QAM 5/6)
  14300. * 12: HE MCS 12 (4096-QAM 3/4)
  14301. * 13: HE MCS 13 (4096-QAM 5/6)
  14302. *
  14303. * dot11ba This field is the rate:
  14304. * 0: LDR
  14305. * 1: HDR
  14306. * 2: Exclusive rate
  14307. */
  14308. transmit_mcs : 4, /* [15:12] */
  14309. /* ofdma_transmission:
  14310. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14311. * Field filled in by PDG.
  14312. * Set when the transmission was an OFDMA transmission (DL or UL).
  14313. * <legal all>
  14314. */
  14315. ofdma_transmission : 1, /* [16] */
  14316. /* tones_in_ru:
  14317. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14318. * Field filled in by PDG.
  14319. * Not valid when in SW transmit mode
  14320. * The number of tones in the RU used.
  14321. * <legal all>
  14322. */
  14323. tones_in_ru : 12, /* [28:17] */
  14324. rsvd2 : 3; /* [31:29] */
  14325. /* word 1 */
  14326. /* ppdu_transmission_tsf:
  14327. * Based on a HWSCH configuration register setting,
  14328. * this field either contains:
  14329. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14330. * of the PPDU containing the frame finished.
  14331. * OR
  14332. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14333. * of the PPDU containing the frame started.
  14334. * <legal all>
  14335. */
  14336. A_UINT32 ppdu_transmission_tsf;
  14337. /* NOTE:
  14338. * To preserve backwards compatibility,
  14339. * no new fields can be added in this struct.
  14340. */
  14341. };
  14342. /* member definitions of htt_t2h_tx_rate_stats_info */
  14343. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14344. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14345. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14346. do { \
  14347. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14348. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14349. } while (0)
  14350. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14351. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14352. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14353. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14354. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14355. do { \
  14356. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14357. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14358. } while (0)
  14359. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14360. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14361. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14362. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14363. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14364. do { \
  14365. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14366. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14367. } while (0)
  14368. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14369. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14370. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14371. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14372. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14373. do { \
  14374. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14375. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14376. } while (0)
  14377. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14378. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14379. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14380. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14381. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14382. do { \
  14383. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14384. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14385. } while (0)
  14386. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14387. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14388. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14389. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14390. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14391. do { \
  14392. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14393. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14394. } while (0)
  14395. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14396. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14397. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14398. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14399. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14400. do { \
  14401. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14402. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14403. } while (0)
  14404. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14405. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14406. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14407. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14408. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14409. do { \
  14410. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14411. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14412. } while (0)
  14413. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14414. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14415. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14416. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14417. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14418. do { \
  14419. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14420. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14421. } while (0)
  14422. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14423. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14424. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14425. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14426. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14427. do { \
  14428. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14429. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14430. } while (0)
  14431. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14432. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14433. struct htt_t2h_tx_msdu_info { /* 8 words */
  14434. /* words 0 + 1 */
  14435. struct htt_t2h_tx_buffer_addr_info addr_info;
  14436. /* word 2 */
  14437. A_UINT32
  14438. sw_peer_id : 16,
  14439. tid : 4,
  14440. transmit_cnt : 7,
  14441. valid : 1,
  14442. mcast : 1,
  14443. rsvd0 : 3;
  14444. /* word 3 */
  14445. A_UINT32
  14446. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14447. tqm_status_number : 24,
  14448. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14449. /* word 4 */
  14450. A_UINT32
  14451. /* ack_frame_rssi:
  14452. * If this frame is removed as the result of the
  14453. * reception of an ACK or BA, this field indicates
  14454. * the RSSI of the received ACK or BA frame.
  14455. * When the frame is removed as result of a direct
  14456. * remove command from the SW, this field is set
  14457. * to 0x0 (which is never a valid value when real
  14458. * RSSI is available).
  14459. * Units: dB w.r.t noise floor
  14460. */
  14461. ack_frame_rssi : 8,
  14462. first_msdu : 1,
  14463. last_msdu : 1,
  14464. msdu_part_of_amsdu : 1,
  14465. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14466. rsvd1 : 2;
  14467. /* words 5 + 6 */
  14468. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14469. /* word 7 */
  14470. /* rsvd3:
  14471. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14472. * is not sufficient
  14473. */
  14474. A_UINT32 rsvd3;
  14475. /* NOTE:
  14476. * To preserve backwards compatibility,
  14477. * no new fields can be added in this struct.
  14478. */
  14479. };
  14480. /* member definitions of htt_t2h_tx_msdu_info */
  14481. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14482. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14483. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14484. do { \
  14485. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14486. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14487. } while (0)
  14488. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14489. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14490. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14491. #define HTT_TX_MSDU_INFO_TID_S 16
  14492. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14493. do { \
  14494. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14495. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14496. } while (0)
  14497. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14498. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14499. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14500. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14501. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14502. do { \
  14503. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14504. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14505. } while (0)
  14506. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14507. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14508. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14509. #define HTT_TX_MSDU_INFO_VALID_S 27
  14510. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14511. do { \
  14512. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14513. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14514. } while (0)
  14515. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14516. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14517. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14518. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14519. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14520. do { \
  14521. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14522. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14523. } while (0)
  14524. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14525. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14526. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14527. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14528. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14529. do { \
  14530. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14531. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14532. } while (0)
  14533. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14534. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14535. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14536. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14537. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14538. do { \
  14539. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14540. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14541. } while (0)
  14542. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14543. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14544. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14545. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14546. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14547. do { \
  14548. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14549. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14550. } while (0)
  14551. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14552. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14553. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14554. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14555. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14556. do { \
  14557. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14558. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14559. } while (0)
  14560. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14561. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14562. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14563. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14564. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14565. do { \
  14566. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14567. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14568. } while (0)
  14569. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14570. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14571. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14572. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14573. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14574. do { \
  14575. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14576. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14577. } while (0)
  14578. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14579. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14580. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14581. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14582. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14583. do { \
  14584. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14585. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14586. } while (0)
  14587. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14588. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14589. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14590. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14591. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14592. do { \
  14593. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14594. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14595. } while (0)
  14596. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14597. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14598. struct htt_t2h_soft_umac_tx_compl_ind {
  14599. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14600. msdu_cnt : 8, /* min: 0, max: 255 */
  14601. rsvd0 : 16;
  14602. /* NOTE:
  14603. * To preserve backwards compatibility,
  14604. * no new fields can be added in this struct.
  14605. */
  14606. /*
  14607. * append here:
  14608. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14609. * for all the msdu's that are part of this completion.
  14610. */
  14611. };
  14612. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14613. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14614. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14615. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14616. do { \
  14617. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14618. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14619. } while (0)
  14620. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14621. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14622. /**
  14623. * @brief target -> host rate-control update indication message
  14624. *
  14625. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14626. *
  14627. * @details
  14628. * The following diagram shows the format of the RC Update message
  14629. * sent from the target to the host, while processing the tx-completion
  14630. * of a transmitted PPDU.
  14631. *
  14632. * |31 24|23 16|15 8|7 0|
  14633. * |-------------------------------------------------------------|
  14634. * | peer ID | vdev ID | msg_type |
  14635. * |-------------------------------------------------------------|
  14636. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14637. * |-------------------------------------------------------------|
  14638. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14639. * |-------------------------------------------------------------|
  14640. * | : |
  14641. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14642. * | : |
  14643. * |-------------------------------------------------------------|
  14644. * | : |
  14645. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14646. * | : |
  14647. * |-------------------------------------------------------------|
  14648. * : :
  14649. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14650. *
  14651. */
  14652. typedef struct {
  14653. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14654. A_UINT32 rate_code_flags;
  14655. A_UINT32 flags; /* Encodes information such as excessive
  14656. retransmission, aggregate, some info
  14657. from .11 frame control,
  14658. STBC, LDPC, (SGI and Tx Chain Mask
  14659. are encoded in ptx_rc->flags field),
  14660. AMPDU truncation (BT/time based etc.),
  14661. RTS/CTS attempt */
  14662. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14663. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14664. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14665. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14666. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14667. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14668. } HTT_RC_TX_DONE_PARAMS;
  14669. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14670. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14671. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14672. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14673. #define HTT_RC_UPDATE_VDEVID_S 8
  14674. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14675. #define HTT_RC_UPDATE_PEERID_S 16
  14676. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14677. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14678. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14679. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14680. do { \
  14681. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14682. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14683. } while (0)
  14684. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14685. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14686. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14687. do { \
  14688. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14689. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14690. } while (0)
  14691. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14692. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14693. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14694. do { \
  14695. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14696. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14697. } while (0)
  14698. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14699. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14700. /**
  14701. * @brief target -> host rx fragment indication message definition
  14702. *
  14703. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14704. *
  14705. * @details
  14706. * The following field definitions describe the format of the rx fragment
  14707. * indication message sent from the target to the host.
  14708. * The rx fragment indication message shares the format of the
  14709. * rx indication message, but not all fields from the rx indication message
  14710. * are relevant to the rx fragment indication message.
  14711. *
  14712. *
  14713. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14714. * |-----------+-------------------+---------------------+-------------|
  14715. * | peer ID | |FV| ext TID | msg type |
  14716. * |-------------------------------------------------------------------|
  14717. * | | flush | flush |
  14718. * | | end | start |
  14719. * | | seq num | seq num |
  14720. * |-------------------------------------------------------------------|
  14721. * | reserved | FW rx desc bytes |
  14722. * |-------------------------------------------------------------------|
  14723. * | | FW MSDU Rx |
  14724. * | | desc B0 |
  14725. * |-------------------------------------------------------------------|
  14726. * Header fields:
  14727. * - MSG_TYPE
  14728. * Bits 7:0
  14729. * Purpose: identifies this as an rx fragment indication message
  14730. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14731. * - EXT_TID
  14732. * Bits 12:8
  14733. * Purpose: identify the traffic ID of the rx data, including
  14734. * special "extended" TID values for multicast, broadcast, and
  14735. * non-QoS data frames
  14736. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14737. * - FLUSH_VALID (FV)
  14738. * Bit 13
  14739. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14740. * is valid
  14741. * Value:
  14742. * 1 -> flush IE is valid and needs to be processed
  14743. * 0 -> flush IE is not valid and should be ignored
  14744. * - PEER_ID
  14745. * Bits 31:16
  14746. * Purpose: Identify, by ID, which peer sent the rx data
  14747. * Value: ID of the peer who sent the rx data
  14748. * - FLUSH_SEQ_NUM_START
  14749. * Bits 5:0
  14750. * Purpose: Indicate the start of a series of MPDUs to flush
  14751. * Not all MPDUs within this series are necessarily valid - the host
  14752. * must check each sequence number within this range to see if the
  14753. * corresponding MPDU is actually present.
  14754. * This field is only valid if the FV bit is set.
  14755. * Value:
  14756. * The sequence number for the first MPDUs to check to flush.
  14757. * The sequence number is masked by 0x3f.
  14758. * - FLUSH_SEQ_NUM_END
  14759. * Bits 11:6
  14760. * Purpose: Indicate the end of a series of MPDUs to flush
  14761. * Value:
  14762. * The sequence number one larger than the sequence number of the
  14763. * last MPDU to check to flush.
  14764. * The sequence number is masked by 0x3f.
  14765. * Not all MPDUs within this series are necessarily valid - the host
  14766. * must check each sequence number within this range to see if the
  14767. * corresponding MPDU is actually present.
  14768. * This field is only valid if the FV bit is set.
  14769. * Rx descriptor fields:
  14770. * - FW_RX_DESC_BYTES
  14771. * Bits 15:0
  14772. * Purpose: Indicate how many bytes in the Rx indication are used for
  14773. * FW Rx descriptors
  14774. * Value: 1
  14775. */
  14776. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14777. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14778. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14779. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14780. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14781. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14782. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14783. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14784. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14785. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14786. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14787. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14788. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14789. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14790. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14791. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14792. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14793. #define HTT_RX_FRAG_IND_BYTES \
  14794. (4 /* msg hdr */ + \
  14795. 4 /* flush spec */ + \
  14796. 4 /* (unused) FW rx desc bytes spec */ + \
  14797. 4 /* FW rx desc */)
  14798. /**
  14799. * @brief target -> host test message definition
  14800. *
  14801. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14802. *
  14803. * @details
  14804. * The following field definitions describe the format of the test
  14805. * message sent from the target to the host.
  14806. * The message consists of a 4-octet header, followed by a variable
  14807. * number of 32-bit integer values, followed by a variable number
  14808. * of 8-bit character values.
  14809. *
  14810. * |31 16|15 8|7 0|
  14811. * |-----------------------------------------------------------|
  14812. * | num chars | num ints | msg type |
  14813. * |-----------------------------------------------------------|
  14814. * | int 0 |
  14815. * |-----------------------------------------------------------|
  14816. * | int 1 |
  14817. * |-----------------------------------------------------------|
  14818. * | ... |
  14819. * |-----------------------------------------------------------|
  14820. * | char 3 | char 2 | char 1 | char 0 |
  14821. * |-----------------------------------------------------------|
  14822. * | | | ... | char 4 |
  14823. * |-----------------------------------------------------------|
  14824. * - MSG_TYPE
  14825. * Bits 7:0
  14826. * Purpose: identifies this as a test message
  14827. * Value: HTT_MSG_TYPE_TEST
  14828. * - NUM_INTS
  14829. * Bits 15:8
  14830. * Purpose: indicate how many 32-bit integers follow the message header
  14831. * - NUM_CHARS
  14832. * Bits 31:16
  14833. * Purpose: indicate how many 8-bit characters follow the series of integers
  14834. */
  14835. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14836. #define HTT_RX_TEST_NUM_INTS_S 8
  14837. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14838. #define HTT_RX_TEST_NUM_CHARS_S 16
  14839. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14840. do { \
  14841. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14842. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14843. } while (0)
  14844. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14845. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14846. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14847. do { \
  14848. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14849. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14850. } while (0)
  14851. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14852. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14853. /**
  14854. * @brief target -> host packet log message
  14855. *
  14856. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14857. *
  14858. * @details
  14859. * The following field definitions describe the format of the packet log
  14860. * message sent from the target to the host.
  14861. * The message consists of a 4-octet header,followed by a variable number
  14862. * of 32-bit character values.
  14863. *
  14864. * |31 16|15 12|11 10|9 8|7 0|
  14865. * |------------------------------------------------------------------|
  14866. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14867. * |------------------------------------------------------------------|
  14868. * | payload |
  14869. * |------------------------------------------------------------------|
  14870. * - MSG_TYPE
  14871. * Bits 7:0
  14872. * Purpose: identifies this as a pktlog message
  14873. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14874. * - mac_id
  14875. * Bits 9:8
  14876. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14877. * Value: 0-3
  14878. * - pdev_id
  14879. * Bits 11:10
  14880. * Purpose: pdev_id
  14881. * Value: 0-3
  14882. * 0 (for rings at SOC level),
  14883. * 1/2/3 PDEV -> 0/1/2
  14884. * - payload_size
  14885. * Bits 31:16
  14886. * Purpose: explicitly specify the payload size
  14887. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14888. */
  14889. PREPACK struct htt_pktlog_msg {
  14890. A_UINT32 header;
  14891. A_UINT32 payload[1/* or more */];
  14892. } POSTPACK;
  14893. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14894. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14895. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14896. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14897. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14898. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14899. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14900. do { \
  14901. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14902. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14903. } while (0)
  14904. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14905. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14906. HTT_T2H_PKTLOG_MAC_ID_S)
  14907. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14908. do { \
  14909. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14910. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14911. } while (0)
  14912. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14913. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14914. HTT_T2H_PKTLOG_PDEV_ID_S)
  14915. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14916. do { \
  14917. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14918. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14919. } while (0)
  14920. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14921. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14922. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14923. /*
  14924. * Rx reorder statistics
  14925. * NB: all the fields must be defined in 4 octets size.
  14926. */
  14927. struct rx_reorder_stats {
  14928. /* Non QoS MPDUs received */
  14929. A_UINT32 deliver_non_qos;
  14930. /* MPDUs received in-order */
  14931. A_UINT32 deliver_in_order;
  14932. /* Flush due to reorder timer expired */
  14933. A_UINT32 deliver_flush_timeout;
  14934. /* Flush due to move out of window */
  14935. A_UINT32 deliver_flush_oow;
  14936. /* Flush due to DELBA */
  14937. A_UINT32 deliver_flush_delba;
  14938. /* MPDUs dropped due to FCS error */
  14939. A_UINT32 fcs_error;
  14940. /* MPDUs dropped due to monitor mode non-data packet */
  14941. A_UINT32 mgmt_ctrl;
  14942. /* Unicast-data MPDUs dropped due to invalid peer */
  14943. A_UINT32 invalid_peer;
  14944. /* MPDUs dropped due to duplication (non aggregation) */
  14945. A_UINT32 dup_non_aggr;
  14946. /* MPDUs dropped due to processed before */
  14947. A_UINT32 dup_past;
  14948. /* MPDUs dropped due to duplicate in reorder queue */
  14949. A_UINT32 dup_in_reorder;
  14950. /* Reorder timeout happened */
  14951. A_UINT32 reorder_timeout;
  14952. /* invalid bar ssn */
  14953. A_UINT32 invalid_bar_ssn;
  14954. /* reorder reset due to bar ssn */
  14955. A_UINT32 ssn_reset;
  14956. /* Flush due to delete peer */
  14957. A_UINT32 deliver_flush_delpeer;
  14958. /* Flush due to offload*/
  14959. A_UINT32 deliver_flush_offload;
  14960. /* Flush due to out of buffer*/
  14961. A_UINT32 deliver_flush_oob;
  14962. /* MPDUs dropped due to PN check fail */
  14963. A_UINT32 pn_fail;
  14964. /* MPDUs dropped due to unable to allocate memory */
  14965. A_UINT32 store_fail;
  14966. /* Number of times the tid pool alloc succeeded */
  14967. A_UINT32 tid_pool_alloc_succ;
  14968. /* Number of times the MPDU pool alloc succeeded */
  14969. A_UINT32 mpdu_pool_alloc_succ;
  14970. /* Number of times the MSDU pool alloc succeeded */
  14971. A_UINT32 msdu_pool_alloc_succ;
  14972. /* Number of times the tid pool alloc failed */
  14973. A_UINT32 tid_pool_alloc_fail;
  14974. /* Number of times the MPDU pool alloc failed */
  14975. A_UINT32 mpdu_pool_alloc_fail;
  14976. /* Number of times the MSDU pool alloc failed */
  14977. A_UINT32 msdu_pool_alloc_fail;
  14978. /* Number of times the tid pool freed */
  14979. A_UINT32 tid_pool_free;
  14980. /* Number of times the MPDU pool freed */
  14981. A_UINT32 mpdu_pool_free;
  14982. /* Number of times the MSDU pool freed */
  14983. A_UINT32 msdu_pool_free;
  14984. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14985. A_UINT32 msdu_queued;
  14986. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14987. A_UINT32 msdu_recycled;
  14988. /* Number of MPDUs with invalid peer but A2 found in AST */
  14989. A_UINT32 invalid_peer_a2_in_ast;
  14990. /* Number of MPDUs with invalid peer but A3 found in AST */
  14991. A_UINT32 invalid_peer_a3_in_ast;
  14992. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14993. A_UINT32 invalid_peer_bmc_mpdus;
  14994. /* Number of MSDUs with err attention word */
  14995. A_UINT32 rxdesc_err_att;
  14996. /* Number of MSDUs with flag of peer_idx_invalid */
  14997. A_UINT32 rxdesc_err_peer_idx_inv;
  14998. /* Number of MSDUs with flag of peer_idx_timeout */
  14999. A_UINT32 rxdesc_err_peer_idx_to;
  15000. /* Number of MSDUs with flag of overflow */
  15001. A_UINT32 rxdesc_err_ov;
  15002. /* Number of MSDUs with flag of msdu_length_err */
  15003. A_UINT32 rxdesc_err_msdu_len;
  15004. /* Number of MSDUs with flag of mpdu_length_err */
  15005. A_UINT32 rxdesc_err_mpdu_len;
  15006. /* Number of MSDUs with flag of tkip_mic_err */
  15007. A_UINT32 rxdesc_err_tkip_mic;
  15008. /* Number of MSDUs with flag of decrypt_err */
  15009. A_UINT32 rxdesc_err_decrypt;
  15010. /* Number of MSDUs with flag of fcs_err */
  15011. A_UINT32 rxdesc_err_fcs;
  15012. /* Number of Unicast (bc_mc bit is not set in attention word)
  15013. * frames with invalid peer handler
  15014. */
  15015. A_UINT32 rxdesc_uc_msdus_inv_peer;
  15016. /* Number of unicast frame directly (direct bit is set in attention word)
  15017. * to DUT with invalid peer handler
  15018. */
  15019. A_UINT32 rxdesc_direct_msdus_inv_peer;
  15020. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  15021. * frames with invalid peer handler
  15022. */
  15023. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  15024. /* Number of MSDUs dropped due to no first MSDU flag */
  15025. A_UINT32 rxdesc_no_1st_msdu;
  15026. /* Number of MSDUs dropped due to ring overflow */
  15027. A_UINT32 msdu_drop_ring_ov;
  15028. /* Number of MSDUs dropped due to FC mismatch */
  15029. A_UINT32 msdu_drop_fc_mismatch;
  15030. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  15031. A_UINT32 msdu_drop_mgmt_remote_ring;
  15032. /* Number of MSDUs dropped due to errors not reported in attention word */
  15033. A_UINT32 msdu_drop_misc;
  15034. /* Number of MSDUs go to offload before reorder */
  15035. A_UINT32 offload_msdu_wal;
  15036. /* Number of data frame dropped by offload after reorder */
  15037. A_UINT32 offload_msdu_reorder;
  15038. /* Number of MPDUs with sequence number in the past and within the BA window */
  15039. A_UINT32 dup_past_within_window;
  15040. /* Number of MPDUs with sequence number in the past and outside the BA window */
  15041. A_UINT32 dup_past_outside_window;
  15042. /* Number of MSDUs with decrypt/MIC error */
  15043. A_UINT32 rxdesc_err_decrypt_mic;
  15044. /* Number of data MSDUs received on both local and remote rings */
  15045. A_UINT32 data_msdus_on_both_rings;
  15046. /* MPDUs never filled */
  15047. A_UINT32 holes_not_filled;
  15048. };
  15049. /*
  15050. * Rx Remote buffer statistics
  15051. * NB: all the fields must be defined in 4 octets size.
  15052. */
  15053. struct rx_remote_buffer_mgmt_stats {
  15054. /* Total number of MSDUs reaped for Rx processing */
  15055. A_UINT32 remote_reaped;
  15056. /* MSDUs recycled within firmware */
  15057. A_UINT32 remote_recycled;
  15058. /* MSDUs stored by Data Rx */
  15059. A_UINT32 data_rx_msdus_stored;
  15060. /* Number of HTT indications from WAL Rx MSDU */
  15061. A_UINT32 wal_rx_ind;
  15062. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  15063. A_UINT32 wal_rx_ind_unconsumed;
  15064. /* Number of HTT indications from Data Rx MSDU */
  15065. A_UINT32 data_rx_ind;
  15066. /* Number of unconsumed HTT indications from Data Rx MSDU */
  15067. A_UINT32 data_rx_ind_unconsumed;
  15068. /* Number of HTT indications from ATHBUF */
  15069. A_UINT32 athbuf_rx_ind;
  15070. /* Number of remote buffers requested for refill */
  15071. A_UINT32 refill_buf_req;
  15072. /* Number of remote buffers filled by the host */
  15073. A_UINT32 refill_buf_rsp;
  15074. /* Number of times MAC hw_index = f/w write_index */
  15075. A_INT32 mac_no_bufs;
  15076. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  15077. A_INT32 fw_indices_equal;
  15078. /* Number of times f/w finds no buffers to post */
  15079. A_INT32 host_no_bufs;
  15080. };
  15081. /*
  15082. * TXBF MU/SU packets and NDPA statistics
  15083. * NB: all the fields must be defined in 4 octets size.
  15084. */
  15085. struct rx_txbf_musu_ndpa_pkts_stats {
  15086. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  15087. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  15088. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  15089. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  15090. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  15091. A_UINT32 reserved[3]; /* must be set to 0x0 */
  15092. };
  15093. /*
  15094. * htt_dbg_stats_status -
  15095. * present - The requested stats have been delivered in full.
  15096. * This indicates that either the stats information was contained
  15097. * in its entirety within this message, or else this message
  15098. * completes the delivery of the requested stats info that was
  15099. * partially delivered through earlier STATS_CONF messages.
  15100. * partial - The requested stats have been delivered in part.
  15101. * One or more subsequent STATS_CONF messages with the same
  15102. * cookie value will be sent to deliver the remainder of the
  15103. * information.
  15104. * error - The requested stats could not be delivered, for example due
  15105. * to a shortage of memory to construct a message holding the
  15106. * requested stats.
  15107. * invalid - The requested stat type is either not recognized, or the
  15108. * target is configured to not gather the stats type in question.
  15109. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15110. * series_done - This special value indicates that no further stats info
  15111. * elements are present within a series of stats info elems
  15112. * (within a stats upload confirmation message).
  15113. */
  15114. enum htt_dbg_stats_status {
  15115. HTT_DBG_STATS_STATUS_PRESENT = 0,
  15116. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  15117. HTT_DBG_STATS_STATUS_ERROR = 2,
  15118. HTT_DBG_STATS_STATUS_INVALID = 3,
  15119. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  15120. };
  15121. /**
  15122. * @brief target -> host statistics upload
  15123. *
  15124. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  15125. *
  15126. * @details
  15127. * The following field definitions describe the format of the HTT target
  15128. * to host stats upload confirmation message.
  15129. * The message contains a cookie echoed from the HTT host->target stats
  15130. * upload request, which identifies which request the confirmation is
  15131. * for, and a series of tag-length-value stats information elements.
  15132. * The tag-length header for each stats info element also includes a
  15133. * status field, to indicate whether the request for the stat type in
  15134. * question was fully met, partially met, unable to be met, or invalid
  15135. * (if the stat type in question is disabled in the target).
  15136. * A special value of all 1's in this status field is used to indicate
  15137. * the end of the series of stats info elements.
  15138. *
  15139. *
  15140. * |31 16|15 8|7 5|4 0|
  15141. * |------------------------------------------------------------|
  15142. * | reserved | msg type |
  15143. * |------------------------------------------------------------|
  15144. * | cookie LSBs |
  15145. * |------------------------------------------------------------|
  15146. * | cookie MSBs |
  15147. * |------------------------------------------------------------|
  15148. * | stats entry length | reserved | S |stat type|
  15149. * |------------------------------------------------------------|
  15150. * | |
  15151. * | type-specific stats info |
  15152. * | |
  15153. * |------------------------------------------------------------|
  15154. * | stats entry length | reserved | S |stat type|
  15155. * |------------------------------------------------------------|
  15156. * | |
  15157. * | type-specific stats info |
  15158. * | |
  15159. * |------------------------------------------------------------|
  15160. * | n/a | reserved | 111 | n/a |
  15161. * |------------------------------------------------------------|
  15162. * Header fields:
  15163. * - MSG_TYPE
  15164. * Bits 7:0
  15165. * Purpose: identifies this is a statistics upload confirmation message
  15166. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  15167. * - COOKIE_LSBS
  15168. * Bits 31:0
  15169. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15170. * message with its preceding host->target stats request message.
  15171. * Value: LSBs of the opaque cookie specified by the host-side requestor
  15172. * - COOKIE_MSBS
  15173. * Bits 31:0
  15174. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15175. * message with its preceding host->target stats request message.
  15176. * Value: MSBs of the opaque cookie specified by the host-side requestor
  15177. *
  15178. * Stats Information Element tag-length header fields:
  15179. * - STAT_TYPE
  15180. * Bits 4:0
  15181. * Purpose: identifies the type of statistics info held in the
  15182. * following information element
  15183. * Value: htt_dbg_stats_type
  15184. * - STATUS
  15185. * Bits 7:5
  15186. * Purpose: indicate whether the requested stats are present
  15187. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  15188. * the completion of the stats entry series
  15189. * - LENGTH
  15190. * Bits 31:16
  15191. * Purpose: indicate the stats information size
  15192. * Value: This field specifies the number of bytes of stats information
  15193. * that follows the element tag-length header.
  15194. * It is expected but not required that this length is a multiple of
  15195. * 4 bytes. Even if the length is not an integer multiple of 4, the
  15196. * subsequent stats entry header will begin on a 4-byte aligned
  15197. * boundary.
  15198. */
  15199. #define HTT_T2H_STATS_COOKIE_SIZE 8
  15200. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  15201. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  15202. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  15203. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  15204. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  15205. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  15206. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  15207. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  15208. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  15209. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  15210. do { \
  15211. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  15212. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  15213. } while (0)
  15214. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  15215. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  15216. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  15217. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  15218. do { \
  15219. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  15220. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  15221. } while (0)
  15222. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  15223. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  15224. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  15225. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  15226. do { \
  15227. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  15228. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  15229. } while (0)
  15230. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  15231. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  15232. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  15233. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  15234. #define HTT_MAX_AGGR 64
  15235. #define HTT_HL_MAX_AGGR 18
  15236. /**
  15237. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  15238. *
  15239. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  15240. *
  15241. * @details
  15242. * The following field definitions describe the format of the HTT host
  15243. * to target frag_desc/msdu_ext bank configuration message.
  15244. * The message contains the based address and the min and max id of the
  15245. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  15246. * MSDU_EXT/FRAG_DESC.
  15247. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  15248. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  15249. * the hardware does the mapping/translation.
  15250. *
  15251. * Total banks that can be configured is configured to 16.
  15252. *
  15253. * This should be called before any TX has be initiated by the HTT
  15254. *
  15255. * |31 16|15 8|7 5|4 0|
  15256. * |------------------------------------------------------------|
  15257. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  15258. * |------------------------------------------------------------|
  15259. * | BANK0_BASE_ADDRESS (bits 31:0) |
  15260. #if HTT_PADDR64
  15261. * | BANK0_BASE_ADDRESS (bits 63:32) |
  15262. #endif
  15263. * |------------------------------------------------------------|
  15264. * | ... |
  15265. * |------------------------------------------------------------|
  15266. * | BANK15_BASE_ADDRESS (bits 31:0) |
  15267. #if HTT_PADDR64
  15268. * | BANK15_BASE_ADDRESS (bits 63:32) |
  15269. #endif
  15270. * |------------------------------------------------------------|
  15271. * | BANK0_MAX_ID | BANK0_MIN_ID |
  15272. * |------------------------------------------------------------|
  15273. * | ... |
  15274. * |------------------------------------------------------------|
  15275. * | BANK15_MAX_ID | BANK15_MIN_ID |
  15276. * |------------------------------------------------------------|
  15277. * Header fields:
  15278. * - MSG_TYPE
  15279. * Bits 7:0
  15280. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  15281. * for systems with 64-bit format for bus addresses:
  15282. * - BANKx_BASE_ADDRESS_LO
  15283. * Bits 31:0
  15284. * Purpose: Provide a mechanism to specify the base address of the
  15285. * MSDU_EXT bank physical/bus address.
  15286. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  15287. * - BANKx_BASE_ADDRESS_HI
  15288. * Bits 31:0
  15289. * Purpose: Provide a mechanism to specify the base address of the
  15290. * MSDU_EXT bank physical/bus address.
  15291. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  15292. * for systems with 32-bit format for bus addresses:
  15293. * - BANKx_BASE_ADDRESS
  15294. * Bits 31:0
  15295. * Purpose: Provide a mechanism to specify the base address of the
  15296. * MSDU_EXT bank physical/bus address.
  15297. * Value: MSDU_EXT bank physical / bus address
  15298. * - BANKx_MIN_ID
  15299. * Bits 15:0
  15300. * Purpose: Provide a mechanism to specify the min index that needs to
  15301. * mapped.
  15302. * - BANKx_MAX_ID
  15303. * Bits 31:16
  15304. * Purpose: Provide a mechanism to specify the max index that needs to
  15305. * mapped.
  15306. *
  15307. */
  15308. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15309. * safe value.
  15310. * @note MAX supported banks is 16.
  15311. */
  15312. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15313. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15314. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15315. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15316. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15317. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15318. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15319. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15320. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15321. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15322. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15323. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15324. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15325. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15326. do { \
  15327. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15328. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15329. } while (0)
  15330. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15331. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15332. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15333. do { \
  15334. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15335. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15336. } while (0)
  15337. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15338. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15339. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15340. do { \
  15341. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15342. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15343. } while (0)
  15344. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15345. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15346. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15347. do { \
  15348. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15349. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15350. } while (0)
  15351. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15352. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15353. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15354. do { \
  15355. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15356. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15357. } while (0)
  15358. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15359. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15360. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15361. do { \
  15362. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15363. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15364. } while (0)
  15365. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15366. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15367. /*
  15368. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15369. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15370. * addresses are stored in a XXX-bit field.
  15371. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15372. * htt_tx_frag_desc64_bank_cfg_t structs.
  15373. */
  15374. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15375. _paddr_bits_, \
  15376. _paddr__bank_base_address_) \
  15377. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15378. /** word 0 \
  15379. * msg_type: 8, \
  15380. * pdev_id: 2, \
  15381. * swap: 1, \
  15382. * reserved0: 5, \
  15383. * num_banks: 8, \
  15384. * desc_size: 8; \
  15385. */ \
  15386. A_UINT32 word0; \
  15387. /* \
  15388. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15389. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15390. * the second A_UINT32). \
  15391. */ \
  15392. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15393. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15394. } POSTPACK
  15395. /* define htt_tx_frag_desc32_bank_cfg_t */
  15396. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15397. /* define htt_tx_frag_desc64_bank_cfg_t */
  15398. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15399. /*
  15400. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15401. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15402. */
  15403. #if HTT_PADDR64
  15404. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15405. #else
  15406. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15407. #endif
  15408. /**
  15409. * @brief target -> host HTT TX Credit total count update message definition
  15410. *
  15411. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15412. *
  15413. *|31 16|15|14 9| 8 |7 0 |
  15414. *|---------------------+--+----------+-------+----------|
  15415. *|cur htt credit delta | Q| reserved | sign | msg type |
  15416. *|------------------------------------------------------|
  15417. *
  15418. * Header fields:
  15419. * - MSG_TYPE
  15420. * Bits 7:0
  15421. * Purpose: identifies this as a htt tx credit delta update message
  15422. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15423. * - SIGN
  15424. * Bits 8
  15425. * identifies whether credit delta is positive or negative
  15426. * Value:
  15427. * - 0x0: credit delta is positive, rebalance in some buffers
  15428. * - 0x1: credit delta is negative, rebalance out some buffers
  15429. * - reserved
  15430. * Bits 14:9
  15431. * Value: 0x0
  15432. * - TXQ_GRP
  15433. * Bit 15
  15434. * Purpose: indicates whether any tx queue group information elements
  15435. * are appended to the tx credit update message
  15436. * Value: 0 -> no tx queue group information element is present
  15437. * 1 -> a tx queue group information element immediately follows
  15438. * - DELTA_COUNT
  15439. * Bits 31:16
  15440. * Purpose: Specify current htt credit delta absolute count
  15441. */
  15442. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15443. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15444. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15445. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15446. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15447. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15448. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15449. do { \
  15450. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15451. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15452. } while (0)
  15453. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15454. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15455. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15456. do { \
  15457. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15458. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15459. } while (0)
  15460. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15461. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15462. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15463. do { \
  15464. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15465. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15466. } while (0)
  15467. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15468. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15469. #define HTT_TX_CREDIT_MSG_BYTES 4
  15470. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15471. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15472. /**
  15473. * @brief HTT WDI_IPA Operation Response Message
  15474. *
  15475. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15476. *
  15477. * @details
  15478. * HTT WDI_IPA Operation Response message is sent by target
  15479. * to host confirming suspend or resume operation.
  15480. * |31 24|23 16|15 8|7 0|
  15481. * |----------------+----------------+----------------+----------------|
  15482. * | op_code | Rsvd | msg_type |
  15483. * |-------------------------------------------------------------------|
  15484. * | Rsvd | Response len |
  15485. * |-------------------------------------------------------------------|
  15486. * | |
  15487. * | Response-type specific info |
  15488. * | |
  15489. * | |
  15490. * |-------------------------------------------------------------------|
  15491. * Header fields:
  15492. * - MSG_TYPE
  15493. * Bits 7:0
  15494. * Purpose: Identifies this as WDI_IPA Operation Response message
  15495. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15496. * - OP_CODE
  15497. * Bits 31:16
  15498. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15499. * value: = enum htt_wdi_ipa_op_code
  15500. * - RSP_LEN
  15501. * Bits 16:0
  15502. * Purpose: length for the response-type specific info
  15503. * value: = length in bytes for response-type specific info
  15504. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15505. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15506. */
  15507. PREPACK struct htt_wdi_ipa_op_response_t
  15508. {
  15509. /* DWORD 0: flags and meta-data */
  15510. A_UINT32
  15511. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15512. reserved1: 8,
  15513. op_code: 16;
  15514. A_UINT32
  15515. rsp_len: 16,
  15516. reserved2: 16;
  15517. } POSTPACK;
  15518. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15519. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15520. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15521. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15522. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15523. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15524. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15525. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15526. do { \
  15527. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15528. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15529. } while (0)
  15530. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15531. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15532. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15533. do { \
  15534. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15535. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15536. } while (0)
  15537. enum htt_phy_mode {
  15538. htt_phy_mode_11a = 0,
  15539. htt_phy_mode_11g = 1,
  15540. htt_phy_mode_11b = 2,
  15541. htt_phy_mode_11g_only = 3,
  15542. htt_phy_mode_11na_ht20 = 4,
  15543. htt_phy_mode_11ng_ht20 = 5,
  15544. htt_phy_mode_11na_ht40 = 6,
  15545. htt_phy_mode_11ng_ht40 = 7,
  15546. htt_phy_mode_11ac_vht20 = 8,
  15547. htt_phy_mode_11ac_vht40 = 9,
  15548. htt_phy_mode_11ac_vht80 = 10,
  15549. htt_phy_mode_11ac_vht20_2g = 11,
  15550. htt_phy_mode_11ac_vht40_2g = 12,
  15551. htt_phy_mode_11ac_vht80_2g = 13,
  15552. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15553. htt_phy_mode_11ac_vht160 = 15,
  15554. htt_phy_mode_max,
  15555. };
  15556. /**
  15557. * @brief target -> host HTT channel change indication
  15558. *
  15559. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15560. *
  15561. * @details
  15562. * Specify when a channel change occurs.
  15563. * This allows the host to precisely determine which rx frames arrived
  15564. * on the old channel and which rx frames arrived on the new channel.
  15565. *
  15566. *|31 |7 0 |
  15567. *|-------------------------------------------+----------|
  15568. *| reserved | msg type |
  15569. *|------------------------------------------------------|
  15570. *| primary_chan_center_freq_mhz |
  15571. *|------------------------------------------------------|
  15572. *| contiguous_chan1_center_freq_mhz |
  15573. *|------------------------------------------------------|
  15574. *| contiguous_chan2_center_freq_mhz |
  15575. *|------------------------------------------------------|
  15576. *| phy_mode |
  15577. *|------------------------------------------------------|
  15578. *
  15579. * Header fields:
  15580. * - MSG_TYPE
  15581. * Bits 7:0
  15582. * Purpose: identifies this as a htt channel change indication message
  15583. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15584. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15585. * Bits 31:0
  15586. * Purpose: identify the (center of the) new 20 MHz primary channel
  15587. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15588. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15589. * Bits 31:0
  15590. * Purpose: identify the (center of the) contiguous frequency range
  15591. * comprising the new channel.
  15592. * For example, if the new channel is a 80 MHz channel extending
  15593. * 60 MHz beyond the primary channel, this field would be 30 larger
  15594. * than the primary channel center frequency field.
  15595. * Value: center frequency of the contiguous frequency range comprising
  15596. * the full channel in MHz units
  15597. * (80+80 channels also use the CONTIG_CHAN2 field)
  15598. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15599. * Bits 31:0
  15600. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15601. * within a VHT 80+80 channel.
  15602. * This field is only relevant for VHT 80+80 channels.
  15603. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15604. * channel (arbitrary value for cases besides VHT 80+80)
  15605. * - PHY_MODE
  15606. * Bits 31:0
  15607. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15608. * and band
  15609. * Value: htt_phy_mode enum value
  15610. */
  15611. PREPACK struct htt_chan_change_t
  15612. {
  15613. /* DWORD 0: flags and meta-data */
  15614. A_UINT32
  15615. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15616. reserved1: 24;
  15617. A_UINT32 primary_chan_center_freq_mhz;
  15618. A_UINT32 contig_chan1_center_freq_mhz;
  15619. A_UINT32 contig_chan2_center_freq_mhz;
  15620. A_UINT32 phy_mode;
  15621. } POSTPACK;
  15622. /*
  15623. * Due to historical / backwards-compatibility reasons, maintain the
  15624. * below htt_chan_change_msg struct definition, which needs to be
  15625. * consistent with the above htt_chan_change_t struct definition
  15626. * (aside from the htt_chan_change_t definition including the msg_type
  15627. * dword within the message, and the htt_chan_change_msg only containing
  15628. * the payload of the message that follows the msg_type dword).
  15629. */
  15630. PREPACK struct htt_chan_change_msg {
  15631. A_UINT32 chan_mhz; /* frequency in mhz */
  15632. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15633. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15634. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15635. } POSTPACK;
  15636. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15637. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15638. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15639. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15640. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15641. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15642. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15643. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15644. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15645. do { \
  15646. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15647. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15648. } while (0)
  15649. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15650. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15651. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15652. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15653. do { \
  15654. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15655. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15656. } while (0)
  15657. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15658. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15659. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15660. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15661. do { \
  15662. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15663. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15664. } while (0)
  15665. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15666. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15667. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15668. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15669. do { \
  15670. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15671. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15672. } while (0)
  15673. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15674. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15675. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15676. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15677. /**
  15678. * @brief rx offload packet error message
  15679. *
  15680. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15681. *
  15682. * @details
  15683. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15684. * of target payload like mic err.
  15685. *
  15686. * |31 24|23 16|15 8|7 0|
  15687. * |----------------+----------------+----------------+----------------|
  15688. * | tid | vdev_id | msg_sub_type | msg_type |
  15689. * |-------------------------------------------------------------------|
  15690. * : (sub-type dependent content) :
  15691. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15692. * Header fields:
  15693. * - msg_type
  15694. * Bits 7:0
  15695. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15696. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15697. * - msg_sub_type
  15698. * Bits 15:8
  15699. * Purpose: Identifies which type of rx error is reported by this message
  15700. * value: htt_rx_ofld_pkt_err_type
  15701. * - vdev_id
  15702. * Bits 23:16
  15703. * Purpose: Identifies which vdev received the erroneous rx frame
  15704. * value:
  15705. * - tid
  15706. * Bits 31:24
  15707. * Purpose: Identifies the traffic type of the rx frame
  15708. * value:
  15709. *
  15710. * - The payload fields used if the sub-type == MIC error are shown below.
  15711. * Note - MIC err is per MSDU, while PN is per MPDU.
  15712. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15713. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15714. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15715. * instead of sending separate HTT messages for each wrong MSDU within
  15716. * the MPDU.
  15717. *
  15718. * |31 24|23 16|15 8|7 0|
  15719. * |----------------+----------------+----------------+----------------|
  15720. * | Rsvd | key_id | peer_id |
  15721. * |-------------------------------------------------------------------|
  15722. * | receiver MAC addr 31:0 |
  15723. * |-------------------------------------------------------------------|
  15724. * | Rsvd | receiver MAC addr 47:32 |
  15725. * |-------------------------------------------------------------------|
  15726. * | transmitter MAC addr 31:0 |
  15727. * |-------------------------------------------------------------------|
  15728. * | Rsvd | transmitter MAC addr 47:32 |
  15729. * |-------------------------------------------------------------------|
  15730. * | PN 31:0 |
  15731. * |-------------------------------------------------------------------|
  15732. * | Rsvd | PN 47:32 |
  15733. * |-------------------------------------------------------------------|
  15734. * - peer_id
  15735. * Bits 15:0
  15736. * Purpose: identifies which peer is frame is from
  15737. * value:
  15738. * - key_id
  15739. * Bits 23:16
  15740. * Purpose: identifies key_id of rx frame
  15741. * value:
  15742. * - RA_31_0 (receiver MAC addr 31:0)
  15743. * Bits 31:0
  15744. * Purpose: identifies by MAC address which vdev received the frame
  15745. * value: MAC address lower 4 bytes
  15746. * - RA_47_32 (receiver MAC addr 47:32)
  15747. * Bits 15:0
  15748. * Purpose: identifies by MAC address which vdev received the frame
  15749. * value: MAC address upper 2 bytes
  15750. * - TA_31_0 (transmitter MAC addr 31:0)
  15751. * Bits 31:0
  15752. * Purpose: identifies by MAC address which peer transmitted the frame
  15753. * value: MAC address lower 4 bytes
  15754. * - TA_47_32 (transmitter MAC addr 47:32)
  15755. * Bits 15:0
  15756. * Purpose: identifies by MAC address which peer transmitted the frame
  15757. * value: MAC address upper 2 bytes
  15758. * - PN_31_0
  15759. * Bits 31:0
  15760. * Purpose: Identifies pn of rx frame
  15761. * value: PN lower 4 bytes
  15762. * - PN_47_32
  15763. * Bits 15:0
  15764. * Purpose: Identifies pn of rx frame
  15765. * value:
  15766. * TKIP or CCMP: PN upper 2 bytes
  15767. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15768. */
  15769. enum htt_rx_ofld_pkt_err_type {
  15770. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15771. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15772. };
  15773. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15774. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15775. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15776. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15777. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15778. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15779. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15780. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15781. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15782. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15783. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15784. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15785. do { \
  15786. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15787. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15788. } while (0)
  15789. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15790. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15791. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15792. do { \
  15793. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15794. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15795. } while (0)
  15796. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15797. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15798. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15799. do { \
  15800. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15801. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15802. } while (0)
  15803. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15804. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15805. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15806. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15807. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15808. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15809. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15810. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15811. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15812. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15813. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15814. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15815. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15816. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15817. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15818. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15819. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15820. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15821. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15822. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15823. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15824. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15825. do { \
  15826. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15827. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15828. } while (0)
  15829. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15830. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15831. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15832. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15833. do { \
  15834. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15835. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15836. } while (0)
  15837. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15838. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15839. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15840. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15841. do { \
  15842. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15843. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15844. } while (0)
  15845. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15846. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15847. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15848. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15849. do { \
  15850. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15851. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15852. } while (0)
  15853. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15854. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15855. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15856. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15857. do { \
  15858. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15859. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15860. } while (0)
  15861. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15862. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15863. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15864. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15865. do { \
  15866. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15867. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15868. } while (0)
  15869. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15870. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15871. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15872. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15873. do { \
  15874. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15875. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15876. } while (0)
  15877. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15878. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15879. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15880. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15881. do { \
  15882. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15883. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15884. } while (0)
  15885. /**
  15886. * @brief target -> host peer rate report message
  15887. *
  15888. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15889. *
  15890. * @details
  15891. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15892. * justified rate of all the peers.
  15893. *
  15894. * |31 24|23 16|15 8|7 0|
  15895. * |----------------+----------------+----------------+----------------|
  15896. * | peer_count | | msg_type |
  15897. * |-------------------------------------------------------------------|
  15898. * : Payload (variant number of peer rate report) :
  15899. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15900. * Header fields:
  15901. * - msg_type
  15902. * Bits 7:0
  15903. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15904. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15905. * - reserved
  15906. * Bits 15:8
  15907. * Purpose:
  15908. * value:
  15909. * - peer_count
  15910. * Bits 31:16
  15911. * Purpose: Specify how many peer rate report elements are present in the payload.
  15912. * value:
  15913. *
  15914. * Payload:
  15915. * There are variant number of peer rate report follow the first 32 bits.
  15916. * The peer rate report is defined as follows.
  15917. *
  15918. * |31 20|19 16|15 0|
  15919. * |-----------------------+---------+---------------------------------|-
  15920. * | reserved | phy | peer_id | \
  15921. * |-------------------------------------------------------------------| -> report #0
  15922. * | rate | /
  15923. * |-----------------------+---------+---------------------------------|-
  15924. * | reserved | phy | peer_id | \
  15925. * |-------------------------------------------------------------------| -> report #1
  15926. * | rate | /
  15927. * |-----------------------+---------+---------------------------------|-
  15928. * | reserved | phy | peer_id | \
  15929. * |-------------------------------------------------------------------| -> report #2
  15930. * | rate | /
  15931. * |-------------------------------------------------------------------|-
  15932. * : :
  15933. * : :
  15934. * : :
  15935. * :-------------------------------------------------------------------:
  15936. *
  15937. * - peer_id
  15938. * Bits 15:0
  15939. * Purpose: identify the peer
  15940. * value:
  15941. * - phy
  15942. * Bits 19:16
  15943. * Purpose: identify which phy is in use
  15944. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15945. * Please see enum htt_peer_report_phy_type for detail.
  15946. * - reserved
  15947. * Bits 31:20
  15948. * Purpose:
  15949. * value:
  15950. * - rate
  15951. * Bits 31:0
  15952. * Purpose: represent the justified rate of the peer specified by peer_id
  15953. * value:
  15954. */
  15955. enum htt_peer_rate_report_phy_type {
  15956. HTT_PEER_RATE_REPORT_11B = 0,
  15957. HTT_PEER_RATE_REPORT_11A_G,
  15958. HTT_PEER_RATE_REPORT_11N,
  15959. HTT_PEER_RATE_REPORT_11AC,
  15960. };
  15961. #define HTT_PEER_RATE_REPORT_SIZE 8
  15962. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15963. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15964. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15965. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15966. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15967. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15968. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15969. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15970. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15971. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15972. do { \
  15973. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15974. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15975. } while (0)
  15976. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15977. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15978. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15979. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15980. do { \
  15981. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15982. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15983. } while (0)
  15984. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15985. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15986. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15987. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15988. do { \
  15989. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15990. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15991. } while (0)
  15992. /**
  15993. * @brief target -> host flow pool map message
  15994. *
  15995. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15996. *
  15997. * @details
  15998. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  15999. * a flow of descriptors.
  16000. *
  16001. * This message is in TLV format and indicates the parameters to be setup a
  16002. * flow in the host. Each entry indicates that a particular flow ID is ready to
  16003. * receive descriptors from a specified pool.
  16004. *
  16005. * The message would appear as follows:
  16006. *
  16007. * |31 24|23 16|15 8|7 0|
  16008. * |----------------+----------------+----------------+----------------|
  16009. * header | reserved | num_flows | msg_type |
  16010. * |-------------------------------------------------------------------|
  16011. * | |
  16012. * : payload :
  16013. * | |
  16014. * |-------------------------------------------------------------------|
  16015. *
  16016. * The header field is one DWORD long and is interpreted as follows:
  16017. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  16018. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  16019. * this message
  16020. * b'16-31 - reserved: These bits are reserved for future use
  16021. *
  16022. * Payload:
  16023. * The payload would contain multiple objects of the following structure. Each
  16024. * object represents a flow.
  16025. *
  16026. * |31 24|23 16|15 8|7 0|
  16027. * |----------------+----------------+----------------+----------------|
  16028. * header | reserved | num_flows | msg_type |
  16029. * |-------------------------------------------------------------------|
  16030. * payload0| flow_type |
  16031. * |-------------------------------------------------------------------|
  16032. * | flow_id |
  16033. * |-------------------------------------------------------------------|
  16034. * | reserved0 | flow_pool_id |
  16035. * |-------------------------------------------------------------------|
  16036. * | reserved1 | flow_pool_size |
  16037. * |-------------------------------------------------------------------|
  16038. * | reserved2 |
  16039. * |-------------------------------------------------------------------|
  16040. * payload1| flow_type |
  16041. * |-------------------------------------------------------------------|
  16042. * | flow_id |
  16043. * |-------------------------------------------------------------------|
  16044. * | reserved0 | flow_pool_id |
  16045. * |-------------------------------------------------------------------|
  16046. * | reserved1 | flow_pool_size |
  16047. * |-------------------------------------------------------------------|
  16048. * | reserved2 |
  16049. * |-------------------------------------------------------------------|
  16050. * | . |
  16051. * | . |
  16052. * | . |
  16053. * |-------------------------------------------------------------------|
  16054. *
  16055. * Each payload is 5 DWORDS long and is interpreted as follows:
  16056. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  16057. * this flow is associated. It can be VDEV, peer,
  16058. * or tid (AC). Based on enum htt_flow_type.
  16059. *
  16060. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16061. * object. For flow_type vdev it is set to the
  16062. * vdevid, for peer it is peerid and for tid, it is
  16063. * tid_num.
  16064. *
  16065. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  16066. * in the host for this flow
  16067. * b'16:31 - reserved0: This field in reserved for the future. In case
  16068. * we have a hierarchical implementation (HCM) of
  16069. * pools, it can be used to indicate the ID of the
  16070. * parent-pool.
  16071. *
  16072. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  16073. * Descriptors for this flow will be
  16074. * allocated from this pool in the host.
  16075. * b'16:31 - reserved1: This field in reserved for the future. In case
  16076. * we have a hierarchical implementation of pools,
  16077. * it can be used to indicate the max number of
  16078. * descriptors in the pool. The b'0:15 can be used
  16079. * to indicate min number of descriptors in the
  16080. * HCM scheme.
  16081. *
  16082. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  16083. * we have a hierarchical implementation of pools,
  16084. * b'0:15 can be used to indicate the
  16085. * priority-based borrowing (PBB) threshold of
  16086. * the flow's pool. The b'16:31 are still left
  16087. * reserved.
  16088. */
  16089. enum htt_flow_type {
  16090. FLOW_TYPE_VDEV = 0,
  16091. /* Insert new flow types above this line */
  16092. };
  16093. PREPACK struct htt_flow_pool_map_payload_t {
  16094. A_UINT32 flow_type;
  16095. A_UINT32 flow_id;
  16096. A_UINT32 flow_pool_id:16,
  16097. reserved0:16;
  16098. A_UINT32 flow_pool_size:16,
  16099. reserved1:16;
  16100. A_UINT32 reserved2;
  16101. } POSTPACK;
  16102. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  16103. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  16104. (sizeof(struct htt_flow_pool_map_payload_t))
  16105. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  16106. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  16107. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  16108. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  16109. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  16110. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  16111. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  16112. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  16113. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  16114. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  16115. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  16116. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  16117. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  16118. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  16119. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  16120. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  16121. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  16122. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  16123. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  16124. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  16125. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  16126. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  16127. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  16128. do { \
  16129. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  16130. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  16131. } while (0)
  16132. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  16133. do { \
  16134. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  16135. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  16136. } while (0)
  16137. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  16138. do { \
  16139. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  16140. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  16141. } while (0)
  16142. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  16143. do { \
  16144. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  16145. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  16146. } while (0)
  16147. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  16148. do { \
  16149. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  16150. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  16151. } while (0)
  16152. /**
  16153. * @brief target -> host flow pool unmap message
  16154. *
  16155. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  16156. *
  16157. * @details
  16158. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  16159. * down a flow of descriptors.
  16160. * This message indicates that for the flow (whose ID is provided) is wanting
  16161. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  16162. * pool of descriptors from where descriptors are being allocated for this
  16163. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  16164. * be unmapped by the host.
  16165. *
  16166. * The message would appear as follows:
  16167. *
  16168. * |31 24|23 16|15 8|7 0|
  16169. * |----------------+----------------+----------------+----------------|
  16170. * | reserved0 | msg_type |
  16171. * |-------------------------------------------------------------------|
  16172. * | flow_type |
  16173. * |-------------------------------------------------------------------|
  16174. * | flow_id |
  16175. * |-------------------------------------------------------------------|
  16176. * | reserved1 | flow_pool_id |
  16177. * |-------------------------------------------------------------------|
  16178. *
  16179. * The message is interpreted as follows:
  16180. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  16181. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  16182. * b'8:31 - reserved0: Reserved for future use
  16183. *
  16184. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  16185. * this flow is associated. It can be VDEV, peer,
  16186. * or tid (AC). Based on enum htt_flow_type.
  16187. *
  16188. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16189. * object. For flow_type vdev it is set to the
  16190. * vdevid, for peer it is peerid and for tid, it is
  16191. * tid_num.
  16192. *
  16193. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  16194. * used in the host for this flow
  16195. * b'16:31 - reserved0: This field in reserved for the future.
  16196. *
  16197. */
  16198. PREPACK struct htt_flow_pool_unmap_t {
  16199. A_UINT32 msg_type:8,
  16200. reserved0:24;
  16201. A_UINT32 flow_type;
  16202. A_UINT32 flow_id;
  16203. A_UINT32 flow_pool_id:16,
  16204. reserved1:16;
  16205. } POSTPACK;
  16206. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  16207. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  16208. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  16209. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  16210. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  16211. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  16212. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  16213. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  16214. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  16215. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  16216. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  16217. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  16218. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  16219. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  16220. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  16221. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  16222. do { \
  16223. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  16224. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  16225. } while (0)
  16226. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  16227. do { \
  16228. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  16229. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  16230. } while (0)
  16231. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  16232. do { \
  16233. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  16234. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  16235. } while (0)
  16236. /**
  16237. * @brief target -> host SRING setup done message
  16238. *
  16239. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  16240. *
  16241. * @details
  16242. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  16243. * SRNG ring setup is done
  16244. *
  16245. * This message indicates whether the last setup operation is successful.
  16246. * It will be sent to host when host set respose_required bit in
  16247. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  16248. * The message would appear as follows:
  16249. *
  16250. * |31 24|23 16|15 8|7 0|
  16251. * |--------------- +----------------+----------------+----------------|
  16252. * | setup_status | ring_id | pdev_id | msg_type |
  16253. * |-------------------------------------------------------------------|
  16254. *
  16255. * The message is interpreted as follows:
  16256. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  16257. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  16258. * b'8:15 - pdev_id:
  16259. * 0 (for rings at SOC/UMAC level),
  16260. * 1/2/3 mac id (for rings at LMAC level)
  16261. * b'16:23 - ring_id: Identify the ring which is set up
  16262. * More details can be got from enum htt_srng_ring_id
  16263. * b'24:31 - setup_status: Indicate status of setup operation
  16264. * Refer to htt_ring_setup_status
  16265. */
  16266. PREPACK struct htt_sring_setup_done_t {
  16267. A_UINT32 msg_type: 8,
  16268. pdev_id: 8,
  16269. ring_id: 8,
  16270. setup_status: 8;
  16271. } POSTPACK;
  16272. enum htt_ring_setup_status {
  16273. htt_ring_setup_status_ok = 0,
  16274. htt_ring_setup_status_error,
  16275. };
  16276. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  16277. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  16278. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  16279. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  16280. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  16281. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  16282. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  16283. do { \
  16284. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  16285. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16286. } while (0)
  16287. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  16288. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  16289. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  16290. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  16291. HTT_SRING_SETUP_DONE_RING_ID_S)
  16292. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  16293. do { \
  16294. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  16295. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16296. } while (0)
  16297. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16298. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16299. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16300. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16301. HTT_SRING_SETUP_DONE_STATUS_S)
  16302. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16303. do { \
  16304. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16305. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16306. } while (0)
  16307. /**
  16308. * @brief target -> flow map flow info
  16309. *
  16310. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16311. *
  16312. * @details
  16313. * HTT TX map flow entry with tqm flow pointer
  16314. * Sent from firmware to host to add tqm flow pointer in corresponding
  16315. * flow search entry. Flow metadata is replayed back to host as part of this
  16316. * struct to enable host to find the specific flow search entry
  16317. *
  16318. * The message would appear as follows:
  16319. *
  16320. * |31 28|27 18|17 14|13 8|7 0|
  16321. * |-------+------------------------------------------+----------------|
  16322. * | rsvd0 | fse_hsh_idx | msg_type |
  16323. * |-------------------------------------------------------------------|
  16324. * | rsvd1 | tid | peer_id |
  16325. * |-------------------------------------------------------------------|
  16326. * | tqm_flow_pntr_lo |
  16327. * |-------------------------------------------------------------------|
  16328. * | tqm_flow_pntr_hi |
  16329. * |-------------------------------------------------------------------|
  16330. * | fse_meta_data |
  16331. * |-------------------------------------------------------------------|
  16332. *
  16333. * The message is interpreted as follows:
  16334. *
  16335. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16336. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16337. *
  16338. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16339. * for this flow entry
  16340. *
  16341. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16342. *
  16343. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16344. *
  16345. * dword1 - b'14:17 - tid
  16346. *
  16347. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16348. *
  16349. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16350. *
  16351. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16352. *
  16353. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16354. * given by host
  16355. */
  16356. PREPACK struct htt_tx_map_flow_info {
  16357. A_UINT32
  16358. msg_type: 8,
  16359. fse_hsh_idx: 20,
  16360. rsvd0: 4;
  16361. A_UINT32
  16362. peer_id: 14,
  16363. tid: 4,
  16364. rsvd1: 14;
  16365. A_UINT32 tqm_flow_pntr_lo;
  16366. A_UINT32 tqm_flow_pntr_hi;
  16367. struct htt_tx_flow_metadata fse_meta_data;
  16368. } POSTPACK;
  16369. /* DWORD 0 */
  16370. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16371. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16372. /* DWORD 1 */
  16373. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16374. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16375. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16376. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16377. /* DWORD 0 */
  16378. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16379. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16380. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16381. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16382. do { \
  16383. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16384. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16385. } while (0)
  16386. /* DWORD 1 */
  16387. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16388. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16389. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16390. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16391. do { \
  16392. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16393. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16394. } while (0)
  16395. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16396. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16397. HTT_TX_MAP_FLOW_INFO_TID_S)
  16398. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16399. do { \
  16400. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16401. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16402. } while (0)
  16403. /*
  16404. * htt_dbg_ext_stats_status -
  16405. * present - The requested stats have been delivered in full.
  16406. * This indicates that either the stats information was contained
  16407. * in its entirety within this message, or else this message
  16408. * completes the delivery of the requested stats info that was
  16409. * partially delivered through earlier STATS_CONF messages.
  16410. * partial - The requested stats have been delivered in part.
  16411. * One or more subsequent STATS_CONF messages with the same
  16412. * cookie value will be sent to deliver the remainder of the
  16413. * information.
  16414. * error - The requested stats could not be delivered, for example due
  16415. * to a shortage of memory to construct a message holding the
  16416. * requested stats.
  16417. * invalid - The requested stat type is either not recognized, or the
  16418. * target is configured to not gather the stats type in question.
  16419. */
  16420. enum htt_dbg_ext_stats_status {
  16421. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16422. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16423. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16424. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16425. };
  16426. /**
  16427. * @brief target -> host ppdu stats upload
  16428. *
  16429. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16430. *
  16431. * @details
  16432. * The following field definitions describe the format of the HTT target
  16433. * to host ppdu stats indication message.
  16434. *
  16435. *
  16436. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16437. * |-----------------------------+-------+-------+--------+---------------|
  16438. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16439. * |-------------+---------------+-------+-------+--------+---------------|
  16440. * | tgt_private | ppdu_id |
  16441. * |-------------+--------------------------------------------------------|
  16442. * | Timestamp in us |
  16443. * |----------------------------------------------------------------------|
  16444. * | reserved |
  16445. * |----------------------------------------------------------------------|
  16446. * | type-specific stats info |
  16447. * | (see htt_ppdu_stats.h) |
  16448. * |----------------------------------------------------------------------|
  16449. * Header fields:
  16450. * - MSG_TYPE
  16451. * Bits 7:0
  16452. * Purpose: Identifies this is a PPDU STATS indication
  16453. * message.
  16454. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16455. * - mac_id
  16456. * Bits 9:8
  16457. * Purpose: mac_id of this ppdu_id
  16458. * Value: 0-3
  16459. * - pdev_id
  16460. * Bits 11:10
  16461. * Purpose: pdev_id of this ppdu_id
  16462. * Value: 0-3
  16463. * 0 (for rings at SOC level),
  16464. * 1/2/3 PDEV -> 0/1/2
  16465. * - payload_size
  16466. * Bits 31:16
  16467. * Purpose: total tlv size
  16468. * Value: payload_size in bytes
  16469. */
  16470. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16471. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16472. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16473. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16474. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16475. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16476. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16477. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  16478. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16479. /* bits 31:24 are used by the target for internal purposes */
  16480. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16481. do { \
  16482. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16483. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16484. } while (0)
  16485. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16486. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16487. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16488. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16489. do { \
  16490. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16491. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16492. } while (0)
  16493. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16494. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16495. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16496. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16497. do { \
  16498. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16499. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16500. } while (0)
  16501. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16502. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16503. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16504. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16505. do { \
  16506. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  16507. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16508. } while (0)
  16509. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16510. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16511. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16512. /* htt_t2h_ppdu_stats_ind_hdr_t
  16513. * This struct contains the fields within the header of the
  16514. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16515. * stats info.
  16516. * This struct assumes little-endian layout, and thus is only
  16517. * suitable for use within processors known to be little-endian
  16518. * (such as the target).
  16519. * In contrast, the above macros provide endian-portable methods
  16520. * to get and set the bitfields within this PPDU_STATS_IND header.
  16521. */
  16522. typedef struct {
  16523. A_UINT32 msg_type: 8, /* bits 7:0 */
  16524. mac_id: 2, /* bits 9:8 */
  16525. pdev_id: 2, /* bits 11:10 */
  16526. reserved1: 4, /* bits 15:12 */
  16527. payload_size: 16; /* bits 31:16 */
  16528. A_UINT32 ppdu_id;
  16529. A_UINT32 timestamp_us;
  16530. A_UINT32 reserved2;
  16531. } htt_t2h_ppdu_stats_ind_hdr_t;
  16532. /**
  16533. * @brief target -> host extended statistics upload
  16534. *
  16535. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16536. *
  16537. * @details
  16538. * The following field definitions describe the format of the HTT target
  16539. * to host stats upload confirmation message.
  16540. * The message contains a cookie echoed from the HTT host->target stats
  16541. * upload request, which identifies which request the confirmation is
  16542. * for, and a single stats can span over multiple HTT stats indication
  16543. * due to the HTT message size limitation so every HTT ext stats indication
  16544. * will have tag-length-value stats information elements.
  16545. * The tag-length header for each HTT stats IND message also includes a
  16546. * status field, to indicate whether the request for the stat type in
  16547. * question was fully met, partially met, unable to be met, or invalid
  16548. * (if the stat type in question is disabled in the target).
  16549. * A Done bit 1's indicate the end of the of stats info elements.
  16550. *
  16551. *
  16552. * |31 16|15 12|11|10 8|7 5|4 0|
  16553. * |--------------------------------------------------------------|
  16554. * | reserved | msg type |
  16555. * |--------------------------------------------------------------|
  16556. * | cookie LSBs |
  16557. * |--------------------------------------------------------------|
  16558. * | cookie MSBs |
  16559. * |--------------------------------------------------------------|
  16560. * | stats entry length | rsvd | D| S | stat type |
  16561. * |--------------------------------------------------------------|
  16562. * | type-specific stats info |
  16563. * | (see htt_stats.h) |
  16564. * |--------------------------------------------------------------|
  16565. * Header fields:
  16566. * - MSG_TYPE
  16567. * Bits 7:0
  16568. * Purpose: Identifies this is a extended statistics upload confirmation
  16569. * message.
  16570. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16571. * - COOKIE_LSBS
  16572. * Bits 31:0
  16573. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16574. * message with its preceding host->target stats request message.
  16575. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16576. * - COOKIE_MSBS
  16577. * Bits 31:0
  16578. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16579. * message with its preceding host->target stats request message.
  16580. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16581. *
  16582. * Stats Information Element tag-length header fields:
  16583. * - STAT_TYPE
  16584. * Bits 7:0
  16585. * Purpose: identifies the type of statistics info held in the
  16586. * following information element
  16587. * Value: htt_dbg_ext_stats_type
  16588. * - STATUS
  16589. * Bits 10:8
  16590. * Purpose: indicate whether the requested stats are present
  16591. * Value: htt_dbg_ext_stats_status
  16592. * - DONE
  16593. * Bits 11
  16594. * Purpose:
  16595. * Indicates the completion of the stats entry, this will be the last
  16596. * stats conf HTT segment for the requested stats type.
  16597. * Value:
  16598. * 0 -> the stats retrieval is ongoing
  16599. * 1 -> the stats retrieval is complete
  16600. * - LENGTH
  16601. * Bits 31:16
  16602. * Purpose: indicate the stats information size
  16603. * Value: This field specifies the number of bytes of stats information
  16604. * that follows the element tag-length header.
  16605. * It is expected but not required that this length is a multiple of
  16606. * 4 bytes.
  16607. */
  16608. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16609. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16610. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16611. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16612. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16613. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16614. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16615. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16616. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16617. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16618. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16619. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16620. do { \
  16621. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16622. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16623. } while (0)
  16624. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16625. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16626. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16627. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16628. do { \
  16629. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16630. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16631. } while (0)
  16632. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16633. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16634. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16635. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16636. do { \
  16637. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16638. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16639. } while (0)
  16640. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16641. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16642. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16643. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16644. do { \
  16645. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16646. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16647. } while (0)
  16648. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16649. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16650. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16651. /**
  16652. * @brief target -> host streaming statistics upload
  16653. *
  16654. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16655. *
  16656. * @details
  16657. * The following field definitions describe the format of the HTT target
  16658. * to host streaming stats upload indication message.
  16659. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16660. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16661. * use the STREAMING_STATS_REQ message to halt the target's production of
  16662. * STREAMING_STATS_IND messages.
  16663. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16664. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16665. *
  16666. * |31 8|7 0|
  16667. * |--------------------------------------------------------------|
  16668. * | reserved | msg type |
  16669. * |--------------------------------------------------------------|
  16670. * | type-specific stats info |
  16671. * | (see htt_stats.h) |
  16672. * |--------------------------------------------------------------|
  16673. * Header fields:
  16674. * - MSG_TYPE
  16675. * Bits 7:0
  16676. * Purpose: Identifies this as a streaming statistics upload indication
  16677. * message.
  16678. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16679. */
  16680. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16681. typedef enum {
  16682. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16683. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16684. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16685. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16686. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16687. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16688. /* Reserved from 128 - 255 for target internal use.*/
  16689. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16690. } HTT_PEER_TYPE;
  16691. /** macro to convert MAC address from char array to HTT word format */
  16692. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16693. (phtt_mac_addr)->mac_addr31to0 = \
  16694. (((c_macaddr)[0] << 0) | \
  16695. ((c_macaddr)[1] << 8) | \
  16696. ((c_macaddr)[2] << 16) | \
  16697. ((c_macaddr)[3] << 24)); \
  16698. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16699. } while (0)
  16700. /**
  16701. * @brief target -> host monitor mac header indication message
  16702. *
  16703. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16704. *
  16705. * @details
  16706. * The following diagram shows the format of the monitor mac header message
  16707. * sent from the target to the host.
  16708. * This message is primarily sent when promiscuous rx mode is enabled.
  16709. * One message is sent per rx PPDU.
  16710. *
  16711. * |31 24|23 16|15 8|7 0|
  16712. * |-------------------------------------------------------------|
  16713. * | peer_id | reserved0 | msg_type |
  16714. * |-------------------------------------------------------------|
  16715. * | reserved1 | num_mpdu |
  16716. * |-------------------------------------------------------------|
  16717. * | struct hw_rx_desc |
  16718. * | (see wal_rx_desc.h) |
  16719. * |-------------------------------------------------------------|
  16720. * | struct ieee80211_frame_addr4 |
  16721. * | (see ieee80211_defs.h) |
  16722. * |-------------------------------------------------------------|
  16723. * | struct ieee80211_frame_addr4 |
  16724. * | (see ieee80211_defs.h) |
  16725. * |-------------------------------------------------------------|
  16726. * | ...... |
  16727. * |-------------------------------------------------------------|
  16728. *
  16729. * Header fields:
  16730. * - msg_type
  16731. * Bits 7:0
  16732. * Purpose: Identifies this is a monitor mac header indication message.
  16733. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16734. * - peer_id
  16735. * Bits 31:16
  16736. * Purpose: Software peer id given by host during association,
  16737. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16738. * for rx PPDUs received from unassociated peers.
  16739. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16740. * - num_mpdu
  16741. * Bits 15:0
  16742. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16743. * delivered within the message.
  16744. * Value: 1 to 32
  16745. * num_mpdu is limited to a maximum value of 32, due to buffer
  16746. * size limits. For PPDUs with more than 32 MPDUs, only the
  16747. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16748. * the PPDU will be provided.
  16749. */
  16750. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16751. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16752. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16753. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16754. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16755. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16756. do { \
  16757. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16758. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16759. } while (0)
  16760. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16761. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16762. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16763. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16764. do { \
  16765. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16766. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16767. } while (0)
  16768. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16769. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16770. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16771. /**
  16772. * @brief target -> host flow pool resize Message
  16773. *
  16774. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16775. *
  16776. * @details
  16777. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16778. * the flow pool associated with the specified ID is resized
  16779. *
  16780. * The message would appear as follows:
  16781. *
  16782. * |31 16|15 8|7 0|
  16783. * |---------------------------------+----------------+----------------|
  16784. * | reserved0 | Msg type |
  16785. * |-------------------------------------------------------------------|
  16786. * | flow pool new size | flow pool ID |
  16787. * |-------------------------------------------------------------------|
  16788. *
  16789. * The message is interpreted as follows:
  16790. * b'0:7 - msg_type: This will be set to 0x21
  16791. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16792. *
  16793. * b'0:15 - flow pool ID: Existing flow pool ID
  16794. *
  16795. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16796. *
  16797. */
  16798. PREPACK struct htt_flow_pool_resize_t {
  16799. A_UINT32 msg_type:8,
  16800. reserved0:24;
  16801. A_UINT32 flow_pool_id:16,
  16802. flow_pool_new_size:16;
  16803. } POSTPACK;
  16804. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16805. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16806. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16807. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16808. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16809. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16810. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16811. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16812. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16813. do { \
  16814. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16815. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16816. } while (0)
  16817. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16818. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16819. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16820. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16821. do { \
  16822. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16823. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16824. } while (0)
  16825. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16826. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16827. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16828. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16829. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16830. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16831. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16832. /*
  16833. * The read and write indices point to the data within the host buffer.
  16834. * Because the first 4 bytes of the host buffer is used for the read index and
  16835. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16836. * The read index and write index are the byte offsets from the base of the
  16837. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16838. * Refer the ASCII text picture below.
  16839. */
  16840. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16841. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16842. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16843. /*
  16844. ***************************************************************************
  16845. *
  16846. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16847. *
  16848. ***************************************************************************
  16849. *
  16850. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16851. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16852. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16853. * written into the Host memory region mentioned below.
  16854. *
  16855. * Read index is updated by the Host. At any point of time, the read index will
  16856. * indicate the index that will next be read by the Host. The read index is
  16857. * in units of bytes offset from the base of the meta-data buffer.
  16858. *
  16859. * Write index is updated by the FW. At any point of time, the write index will
  16860. * indicate from where the FW can start writing any new data. The write index is
  16861. * in units of bytes offset from the base of the meta-data buffer.
  16862. *
  16863. * If the Host is not fast enough in reading the CFR data, any new capture data
  16864. * would be dropped if there is no space left to write the new captures.
  16865. *
  16866. * The last 4 bytes of the memory region will have the magic pattern
  16867. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16868. * not overrun the host buffer.
  16869. *
  16870. * ,--------------------. read and write indices store the
  16871. * | | byte offset from the base of the
  16872. * | ,--------+--------. meta-data buffer to the next
  16873. * | | | | location within the data buffer
  16874. * | | v v that will be read / written
  16875. * ************************************************************************
  16876. * * Read * Write * * Magic *
  16877. * * index * index * CFR data1 ...... CFR data N * pattern *
  16878. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16879. * ************************************************************************
  16880. * |<---------- data buffer ---------->|
  16881. *
  16882. * |<----------------- meta-data buffer allocated in Host ----------------|
  16883. *
  16884. * Note:
  16885. * - Considering the 4 bytes needed to store the Read index (R) and the
  16886. * Write index (W), the initial value is as follows:
  16887. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16888. * - Buffer empty condition:
  16889. * R = W
  16890. *
  16891. * Regarding CFR data format:
  16892. * --------------------------
  16893. *
  16894. * Each CFR tone is stored in HW as 16-bits with the following format:
  16895. * {bits[15:12], bits[11:6], bits[5:0]} =
  16896. * {unsigned exponent (4 bits),
  16897. * signed mantissa_real (6 bits),
  16898. * signed mantissa_imag (6 bits)}
  16899. *
  16900. * CFR_real = mantissa_real * 2^(exponent-5)
  16901. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16902. *
  16903. *
  16904. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16905. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16906. *
  16907. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16908. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16909. * .
  16910. * .
  16911. * .
  16912. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16913. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16914. */
  16915. /* Bandwidth of peer CFR captures */
  16916. typedef enum {
  16917. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16918. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16919. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16920. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16921. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16922. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16923. } HTT_PEER_CFR_CAPTURE_BW;
  16924. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16925. * was captured
  16926. */
  16927. typedef enum {
  16928. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16929. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16930. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16931. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16932. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16933. } HTT_PEER_CFR_CAPTURE_MODE;
  16934. typedef enum {
  16935. /* This message type is currently used for the below purpose:
  16936. *
  16937. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16938. * wmi_peer_cfr_capture_cmd.
  16939. * If payload_present bit is set to 0 then the associated memory region
  16940. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16941. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16942. * message; the CFR dump will be present at the end of the message,
  16943. * after the chan_phy_mode.
  16944. */
  16945. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16946. /* Always keep this last */
  16947. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16948. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16949. /**
  16950. * @brief target -> host CFR dump completion indication message definition
  16951. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16952. *
  16953. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16954. *
  16955. * @details
  16956. * The following diagram shows the format of the Channel Frequency Response
  16957. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16958. * the channel capture of a peer is copied by Firmware into the Host memory
  16959. *
  16960. * **************************************************************************
  16961. *
  16962. * Message format when the CFR capture message type is
  16963. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16964. *
  16965. * **************************************************************************
  16966. *
  16967. * |31 16|15 |8|7 0|
  16968. * |----------------------------------------------------------------|
  16969. * header: | reserved |P| msg_type |
  16970. * word 0 | | | |
  16971. * |----------------------------------------------------------------|
  16972. * payload: | cfr_capture_msg_type |
  16973. * word 1 | |
  16974. * |----------------------------------------------------------------|
  16975. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16976. * word 2 | | | | | | | | |
  16977. * |----------------------------------------------------------------|
  16978. * | mac_addr31to0 |
  16979. * word 3 | |
  16980. * |----------------------------------------------------------------|
  16981. * | unused / reserved | mac_addr47to32 |
  16982. * word 4 | | |
  16983. * |----------------------------------------------------------------|
  16984. * | index |
  16985. * word 5 | |
  16986. * |----------------------------------------------------------------|
  16987. * | length |
  16988. * word 6 | |
  16989. * |----------------------------------------------------------------|
  16990. * | timestamp |
  16991. * word 7 | |
  16992. * |----------------------------------------------------------------|
  16993. * | counter |
  16994. * word 8 | |
  16995. * |----------------------------------------------------------------|
  16996. * | chan_mhz |
  16997. * word 9 | |
  16998. * |----------------------------------------------------------------|
  16999. * | band_center_freq1 |
  17000. * word 10 | |
  17001. * |----------------------------------------------------------------|
  17002. * | band_center_freq2 |
  17003. * word 11 | |
  17004. * |----------------------------------------------------------------|
  17005. * | chan_phy_mode |
  17006. * word 12 | |
  17007. * |----------------------------------------------------------------|
  17008. * where,
  17009. * P - payload present bit (payload_present explained below)
  17010. * req_id - memory request id (mem_req_id explained below)
  17011. * S - status field (status explained below)
  17012. * capbw - capture bandwidth (capture_bw explained below)
  17013. * mode - mode of capture (mode explained below)
  17014. * sts - space time streams (sts_count explained below)
  17015. * chbw - channel bandwidth (channel_bw explained below)
  17016. * captype - capture type (cap_type explained below)
  17017. *
  17018. * The following field definitions describe the format of the CFR dump
  17019. * completion indication sent from the target to the host
  17020. *
  17021. * Header fields:
  17022. *
  17023. * Word 0
  17024. * - msg_type
  17025. * Bits 7:0
  17026. * Purpose: Identifies this as CFR TX completion indication
  17027. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  17028. * - payload_present
  17029. * Bit 8
  17030. * Purpose: Identifies how CFR data is sent to host
  17031. * Value: 0 - If CFR Payload is written to host memory
  17032. * 1 - If CFR Payload is sent as part of HTT message
  17033. * (This is the requirement for SDIO/USB where it is
  17034. * not possible to write CFR data to host memory)
  17035. * - reserved
  17036. * Bits 31:9
  17037. * Purpose: Reserved
  17038. * Value: 0
  17039. *
  17040. * Payload fields:
  17041. *
  17042. * Word 1
  17043. * - cfr_capture_msg_type
  17044. * Bits 31:0
  17045. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  17046. * to specify the format used for the remainder of the message
  17047. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17048. * (currently only MSG_TYPE_1 is defined)
  17049. *
  17050. * Word 2
  17051. * - mem_req_id
  17052. * Bits 6:0
  17053. * Purpose: Contain the mem request id of the region where the CFR capture
  17054. * has been stored - of type WMI_HOST_MEM_REQ_ID
  17055. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  17056. this value is invalid)
  17057. * - status
  17058. * Bit 7
  17059. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  17060. * Value: 1 (True) - Successful; 0 (False) - Not successful
  17061. * - capture_bw
  17062. * Bits 10:8
  17063. * Purpose: Carry the bandwidth of the CFR capture
  17064. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  17065. * - mode
  17066. * Bits 13:11
  17067. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  17068. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  17069. * - sts_count
  17070. * Bits 16:14
  17071. * Purpose: Carry the number of space time streams
  17072. * Value: Number of space time streams
  17073. * - channel_bw
  17074. * Bits 19:17
  17075. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  17076. * measurement
  17077. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  17078. * - cap_type
  17079. * Bits 23:20
  17080. * Purpose: Carry the type of the capture
  17081. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  17082. * - vdev_id
  17083. * Bits 31:24
  17084. * Purpose: Carry the virtual device id
  17085. * Value: vdev ID
  17086. *
  17087. * Word 3
  17088. * - mac_addr31to0
  17089. * Bits 31:0
  17090. * Purpose: Contain the bits 31:0 of the peer MAC address
  17091. * Value: Bits 31:0 of the peer MAC address
  17092. *
  17093. * Word 4
  17094. * - mac_addr47to32
  17095. * Bits 15:0
  17096. * Purpose: Contain the bits 47:32 of the peer MAC address
  17097. * Value: Bits 47:32 of the peer MAC address
  17098. *
  17099. * Word 5
  17100. * - index
  17101. * Bits 31:0
  17102. * Purpose: Contain the index at which this CFR dump was written in the Host
  17103. * allocated memory. This index is the number of bytes from the base address.
  17104. * Value: Index position
  17105. *
  17106. * Word 6
  17107. * - length
  17108. * Bits 31:0
  17109. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  17110. * Value: Length of the CFR capture of the peer
  17111. *
  17112. * Word 7
  17113. * - timestamp
  17114. * Bits 31:0
  17115. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  17116. * clock used for this timestamp is private to the target and not visible to
  17117. * the host i.e., Host can interpret only the relative timestamp deltas from
  17118. * one message to the next, but can't interpret the absolute timestamp from a
  17119. * single message.
  17120. * Value: Timestamp in microseconds
  17121. *
  17122. * Word 8
  17123. * - counter
  17124. * Bits 31:0
  17125. * Purpose: Carry the count of the current CFR capture from FW. This is
  17126. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  17127. * in host memory)
  17128. * Value: Count of the current CFR capture
  17129. *
  17130. * Word 9
  17131. * - chan_mhz
  17132. * Bits 31:0
  17133. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  17134. * Value: Primary 20 channel frequency
  17135. *
  17136. * Word 10
  17137. * - band_center_freq1
  17138. * Bits 31:0
  17139. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  17140. * Value: Center frequency 1 in MHz
  17141. *
  17142. * Word 11
  17143. * - band_center_freq2
  17144. * Bits 31:0
  17145. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  17146. * the VDEV
  17147. * 80plus80 mode
  17148. * Value: Center frequency 2 in MHz
  17149. *
  17150. * Word 12
  17151. * - chan_phy_mode
  17152. * Bits 31:0
  17153. * Purpose: Carry the phy mode of the channel, of the VDEV
  17154. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  17155. */
  17156. PREPACK struct htt_cfr_dump_ind_type_1 {
  17157. A_UINT32 mem_req_id:7,
  17158. status:1,
  17159. capture_bw:3,
  17160. mode:3,
  17161. sts_count:3,
  17162. channel_bw:3,
  17163. cap_type:4,
  17164. vdev_id:8;
  17165. htt_mac_addr addr;
  17166. A_UINT32 index;
  17167. A_UINT32 length;
  17168. A_UINT32 timestamp;
  17169. A_UINT32 counter;
  17170. struct htt_chan_change_msg chan;
  17171. } POSTPACK;
  17172. PREPACK struct htt_cfr_dump_compl_ind {
  17173. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  17174. union {
  17175. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  17176. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  17177. /* If there is a need to change the memory layout and its associated
  17178. * HTT indication format, a new CFR capture message type can be
  17179. * introduced and added into this union.
  17180. */
  17181. };
  17182. } POSTPACK;
  17183. /*
  17184. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  17185. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17186. */
  17187. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  17188. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  17189. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  17190. do { \
  17191. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  17192. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  17193. } while(0)
  17194. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  17195. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  17196. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  17197. /*
  17198. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  17199. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17200. */
  17201. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  17202. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  17203. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  17204. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  17205. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  17206. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  17207. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  17208. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  17209. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  17210. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  17211. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  17212. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  17213. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  17214. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  17215. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  17216. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  17217. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  17218. do { \
  17219. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  17220. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  17221. } while (0)
  17222. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  17223. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  17224. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  17225. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  17226. do { \
  17227. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  17228. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  17229. } while (0)
  17230. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  17231. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  17232. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  17233. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  17234. do { \
  17235. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  17236. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  17237. } while (0)
  17238. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  17239. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  17240. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  17241. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  17242. do { \
  17243. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  17244. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  17245. } while (0)
  17246. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  17247. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  17248. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  17249. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  17250. do { \
  17251. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  17252. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  17253. } while (0)
  17254. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  17255. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  17256. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  17257. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  17258. do { \
  17259. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  17260. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  17261. } while (0)
  17262. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  17263. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  17264. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  17265. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  17266. do { \
  17267. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  17268. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  17269. } while (0)
  17270. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  17271. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  17272. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  17273. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  17274. do { \
  17275. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  17276. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  17277. } while (0)
  17278. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  17279. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  17280. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  17281. /**
  17282. * @brief target -> host peer (PPDU) stats message
  17283. *
  17284. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  17285. *
  17286. * @details
  17287. * This message is generated by FW when FW is sending stats to host
  17288. * about one or more PPDUs that the FW has transmitted to one or more peers.
  17289. * This message is sent autonomously by the target rather than upon request
  17290. * by the host.
  17291. * The following field definitions describe the format of the HTT target
  17292. * to host peer stats indication message.
  17293. *
  17294. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  17295. * or more PPDU stats records.
  17296. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17297. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17298. * then the message would start with the
  17299. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17300. * below.
  17301. *
  17302. * |31 16|15|14|13 11|10 9|8|7 0|
  17303. * |-------------------------------------------------------------|
  17304. * | reserved |MSG_TYPE |
  17305. * |-------------------------------------------------------------|
  17306. * rec 0 | TLV header |
  17307. * rec 0 |-------------------------------------------------------------|
  17308. * rec 0 | ppdu successful bytes |
  17309. * rec 0 |-------------------------------------------------------------|
  17310. * rec 0 | ppdu retry bytes |
  17311. * rec 0 |-------------------------------------------------------------|
  17312. * rec 0 | ppdu failed bytes |
  17313. * rec 0 |-------------------------------------------------------------|
  17314. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17315. * rec 0 |-------------------------------------------------------------|
  17316. * rec 0 | retried MSDUs | successful MSDUs |
  17317. * rec 0 |-------------------------------------------------------------|
  17318. * rec 0 | TX duration | failed MSDUs |
  17319. * rec 0 |-------------------------------------------------------------|
  17320. * ...
  17321. * |-------------------------------------------------------------|
  17322. * rec N | TLV header |
  17323. * rec N |-------------------------------------------------------------|
  17324. * rec N | ppdu successful bytes |
  17325. * rec N |-------------------------------------------------------------|
  17326. * rec N | ppdu retry bytes |
  17327. * rec N |-------------------------------------------------------------|
  17328. * rec N | ppdu failed bytes |
  17329. * rec N |-------------------------------------------------------------|
  17330. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17331. * rec N |-------------------------------------------------------------|
  17332. * rec N | retried MSDUs | successful MSDUs |
  17333. * rec N |-------------------------------------------------------------|
  17334. * rec N | TX duration | failed MSDUs |
  17335. * rec N |-------------------------------------------------------------|
  17336. *
  17337. * where:
  17338. * A = is A-MPDU flag
  17339. * BA = block-ack failure flags
  17340. * BW = bandwidth spec
  17341. * SG = SGI enabled spec
  17342. * S = skipped rate ctrl
  17343. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17344. *
  17345. * Header
  17346. * ------
  17347. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17348. * dword0 - b'8:31 - reserved : Reserved for future use
  17349. *
  17350. * payload include below peer_stats information
  17351. * --------------------------------------------
  17352. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17353. * @tx_success_bytes : total successful bytes in the PPDU.
  17354. * @tx_retry_bytes : total retried bytes in the PPDU.
  17355. * @tx_failed_bytes : total failed bytes in the PPDU.
  17356. * @tx_ratecode : rate code used for the PPDU.
  17357. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17358. * @ba_ack_failed : BA/ACK failed for this PPDU
  17359. * b00 -> BA received
  17360. * b01 -> BA failed once
  17361. * b10 -> BA failed twice, when HW retry is enabled.
  17362. * @bw : BW
  17363. * b00 -> 20 MHz
  17364. * b01 -> 40 MHz
  17365. * b10 -> 80 MHz
  17366. * b11 -> 160 MHz (or 80+80)
  17367. * @sg : SGI enabled
  17368. * @s : skipped ratectrl
  17369. * @peer_id : peer id
  17370. * @tx_success_msdus : successful MSDUs
  17371. * @tx_retry_msdus : retried MSDUs
  17372. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17373. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17374. */
  17375. /**
  17376. * @brief target -> host backpressure event
  17377. *
  17378. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17379. *
  17380. * @details
  17381. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17382. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17383. * This message will only be sent if the backpressure condition has existed
  17384. * continuously for an initial period (100 ms).
  17385. * Repeat messages with updated information will be sent after each
  17386. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17387. * This message indicates the ring id along with current head and tail index
  17388. * locations (i.e. write and read indices).
  17389. * The backpressure time indicates the time in ms for which continuous
  17390. * backpressure has been observed in the ring.
  17391. *
  17392. * The message format is as follows:
  17393. *
  17394. * |31 24|23 16|15 8|7 0|
  17395. * |----------------+----------------+----------------+----------------|
  17396. * | ring_id | ring_type | pdev_id | msg_type |
  17397. * |-------------------------------------------------------------------|
  17398. * | tail_idx | head_idx |
  17399. * |-------------------------------------------------------------------|
  17400. * | backpressure_time_ms |
  17401. * |-------------------------------------------------------------------|
  17402. *
  17403. * The message is interpreted as follows:
  17404. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17405. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17406. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17407. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17408. * the msg is for LMAC ring.
  17409. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17410. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17411. * htt_backpressure_lmac_ring_id. This represents
  17412. * the ring id for which continuous backpressure
  17413. * is seen
  17414. *
  17415. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17416. * the ring indicated by the ring_id
  17417. *
  17418. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17419. * the ring indicated by the ring id
  17420. *
  17421. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17422. * backpressure has been seen in the ring
  17423. * indicated by the ring_id.
  17424. * Units = milliseconds
  17425. */
  17426. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17427. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17428. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17429. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17430. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17431. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17432. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17433. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17434. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17435. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17436. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17437. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17438. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17439. do { \
  17440. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17441. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17442. } while (0)
  17443. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17444. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17445. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17446. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17447. do { \
  17448. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17449. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17450. } while (0)
  17451. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17452. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17453. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17454. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17455. do { \
  17456. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17457. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17458. } while (0)
  17459. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17460. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17461. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17462. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17463. do { \
  17464. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17465. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17466. } while (0)
  17467. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17468. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17469. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17470. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17471. do { \
  17472. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17473. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17474. } while (0)
  17475. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17476. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17477. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17478. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17479. do { \
  17480. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17481. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17482. } while (0)
  17483. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17484. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17485. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17486. enum htt_backpressure_ring_type {
  17487. HTT_SW_RING_TYPE_UMAC,
  17488. HTT_SW_RING_TYPE_LMAC,
  17489. HTT_SW_RING_TYPE_MAX,
  17490. };
  17491. /* Ring id for which the message is sent to host */
  17492. enum htt_backpressure_umac_ringid {
  17493. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17494. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17495. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17496. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17497. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17498. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17499. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17500. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17501. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17502. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17503. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17504. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17505. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17506. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17507. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17508. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17509. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17510. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17511. HTT_SW_UMAC_RING_IDX_MAX,
  17512. };
  17513. enum htt_backpressure_lmac_ringid {
  17514. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17515. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17516. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17517. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17518. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17519. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17520. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17521. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17522. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17523. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17524. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17525. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17526. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17527. HTT_SW_LMAC_RING_IDX_MAX,
  17528. };
  17529. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17530. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17531. pdev_id: 8,
  17532. ring_type: 8, /* htt_backpressure_ring_type */
  17533. /*
  17534. * ring_id holds an enum value from either
  17535. * htt_backpressure_umac_ringid or
  17536. * htt_backpressure_lmac_ringid, based on
  17537. * the ring_type setting.
  17538. */
  17539. ring_id: 8;
  17540. A_UINT16 head_idx;
  17541. A_UINT16 tail_idx;
  17542. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17543. } POSTPACK;
  17544. /*
  17545. * Defines two 32 bit words that can be used by the target to indicate a per
  17546. * user RU allocation and rate information.
  17547. *
  17548. * This information is currently provided in the "sw_response_reference_ptr"
  17549. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17550. * "rx_ppdu_end_user_stats" TLV.
  17551. *
  17552. * VALID:
  17553. * The consumer of these words must explicitly check the valid bit,
  17554. * and only attempt interpretation of any of the remaining fields if
  17555. * the valid bit is set to 1.
  17556. *
  17557. * VERSION:
  17558. * The consumer of these words must also explicitly check the version bit,
  17559. * and only use the V0 definition if the VERSION field is set to 0.
  17560. *
  17561. * Version 1 is currently undefined, with the exception of the VALID and
  17562. * VERSION fields.
  17563. *
  17564. * Version 0:
  17565. *
  17566. * The fields below are duplicated per BW.
  17567. *
  17568. * The consumer must determine which BW field to use, based on the UL OFDMA
  17569. * PPDU BW indicated by HW.
  17570. *
  17571. * RU_START: RU26 start index for the user.
  17572. * Note that this is always using the RU26 index, regardless
  17573. * of the actual RU assigned to the user
  17574. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17575. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17576. *
  17577. * For example, 20MHz (the value in the top row is RU_START)
  17578. *
  17579. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17580. * RU Size 1 (52): | | | | | |
  17581. * RU Size 2 (106): | | | |
  17582. * RU Size 3 (242): | |
  17583. *
  17584. * RU_SIZE: Indicates the RU size, as defined by enum
  17585. * htt_ul_ofdma_user_info_ru_size.
  17586. *
  17587. * LDPC: LDPC enabled (if 0, BCC is used)
  17588. *
  17589. * DCM: DCM enabled
  17590. *
  17591. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17592. * |---------------------------------+--------------------------------|
  17593. * |Ver|Valid| FW internal |
  17594. * |---------------------------------+--------------------------------|
  17595. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17596. * |---------------------------------+--------------------------------|
  17597. */
  17598. enum htt_ul_ofdma_user_info_ru_size {
  17599. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17600. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17601. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17602. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17603. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17604. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17605. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17606. };
  17607. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17608. struct htt_ul_ofdma_user_info_v0 {
  17609. A_UINT32 word0;
  17610. A_UINT32 word1;
  17611. };
  17612. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17613. A_UINT32 w0_fw_rsvd:29; \
  17614. A_UINT32 w0_manual_ulofdma_trig:1; \
  17615. A_UINT32 w0_valid:1; \
  17616. A_UINT32 w0_version:1;
  17617. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17618. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17619. };
  17620. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17621. A_UINT32 w1_nss:3; \
  17622. A_UINT32 w1_mcs:4; \
  17623. A_UINT32 w1_ldpc:1; \
  17624. A_UINT32 w1_dcm:1; \
  17625. A_UINT32 w1_ru_start:7; \
  17626. A_UINT32 w1_ru_size:3; \
  17627. A_UINT32 w1_trig_type:4; \
  17628. A_UINT32 w1_unused:9;
  17629. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17630. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17631. };
  17632. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17633. A_UINT32 w0_fw_rsvd:27; \
  17634. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  17635. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17636. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17637. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17638. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17639. };
  17640. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17641. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17642. A_UINT32 w1_trig_type:4; \
  17643. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17644. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17645. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17646. };
  17647. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17648. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17649. union {
  17650. A_UINT32 word0;
  17651. struct {
  17652. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17653. };
  17654. };
  17655. union {
  17656. A_UINT32 word1;
  17657. struct {
  17658. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17659. };
  17660. };
  17661. } POSTPACK;
  17662. /*
  17663. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17664. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17665. * this should be picked.
  17666. */
  17667. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17668. union {
  17669. A_UINT32 word0;
  17670. struct {
  17671. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17672. };
  17673. };
  17674. union {
  17675. A_UINT32 word1;
  17676. struct {
  17677. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17678. };
  17679. };
  17680. } POSTPACK;
  17681. enum HTT_UL_OFDMA_TRIG_TYPE {
  17682. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17683. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17684. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17685. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17686. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17687. };
  17688. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17689. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17690. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17691. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  17692. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  17693. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17694. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17695. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17696. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17697. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17698. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17699. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17700. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17701. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17702. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17703. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17704. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17705. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17706. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17707. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17708. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17709. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17710. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17711. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17712. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17713. /*--- word 0 ---*/
  17714. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17715. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17716. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17717. do { \
  17718. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17719. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17720. } while (0)
  17721. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17722. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17723. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17724. do { \
  17725. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17726. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17727. } while (0)
  17728. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17729. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17730. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17731. do { \
  17732. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17733. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17734. } while (0)
  17735. /*--- word 1 ---*/
  17736. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17737. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17738. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17739. do { \
  17740. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17741. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17742. } while (0)
  17743. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17744. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17745. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17746. do { \
  17747. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17748. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17749. } while (0)
  17750. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17751. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17752. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17753. do { \
  17754. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17755. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17756. } while (0)
  17757. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17758. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17759. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17760. do { \
  17761. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17762. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17763. } while (0)
  17764. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17765. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17766. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17767. do { \
  17768. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17769. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17770. } while (0)
  17771. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17772. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17773. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17774. do { \
  17775. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17776. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17777. } while (0)
  17778. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17779. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17780. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17781. do { \
  17782. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17783. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17784. } while (0)
  17785. /**
  17786. * @brief target -> host channel calibration data message
  17787. *
  17788. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17789. *
  17790. * @brief host -> target channel calibration data message
  17791. *
  17792. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17793. *
  17794. * @details
  17795. * The following field definitions describe the format of the channel
  17796. * calibration data message sent from the target to the host when
  17797. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17798. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17799. * The message is defined as htt_chan_caldata_msg followed by a variable
  17800. * number of 32-bit character values.
  17801. *
  17802. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17803. * |------------------------------------------------------------------|
  17804. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17805. * |------------------------------------------------------------------|
  17806. * | payload size | mhz |
  17807. * |------------------------------------------------------------------|
  17808. * | center frequency 2 | center frequency 1 |
  17809. * |------------------------------------------------------------------|
  17810. * | check sum |
  17811. * |------------------------------------------------------------------|
  17812. * | payload |
  17813. * |------------------------------------------------------------------|
  17814. * message info field:
  17815. * - MSG_TYPE
  17816. * Bits 7:0
  17817. * Purpose: identifies this as a channel calibration data message
  17818. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17819. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17820. * - SUB_TYPE
  17821. * Bits 11:8
  17822. * Purpose: T2H: indicates whether target is providing chan cal data
  17823. * to the host to store, or requesting that the host
  17824. * download previously-stored data.
  17825. * H2T: indicates whether the host is providing the requested
  17826. * channel cal data, or if it is rejecting the data
  17827. * request because it does not have the requested data.
  17828. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17829. * - CHKSUM_VALID
  17830. * Bit 12
  17831. * Purpose: indicates if the checksum field is valid
  17832. * value:
  17833. * - FRAG
  17834. * Bit 19:16
  17835. * Purpose: indicates the fragment index for message
  17836. * value: 0 for first fragment, 1 for second fragment, ...
  17837. * - APPEND
  17838. * Bit 20
  17839. * Purpose: indicates if this is the last fragment
  17840. * value: 0 = final fragment, 1 = more fragments will be appended
  17841. *
  17842. * channel and payload size field
  17843. * - MHZ
  17844. * Bits 15:0
  17845. * Purpose: indicates the channel primary frequency
  17846. * Value:
  17847. * - PAYLOAD_SIZE
  17848. * Bits 31:16
  17849. * Purpose: indicates the bytes of calibration data in payload
  17850. * Value:
  17851. *
  17852. * center frequency field
  17853. * - CENTER FREQUENCY 1
  17854. * Bits 15:0
  17855. * Purpose: indicates the channel center frequency
  17856. * Value: channel center frequency, in MHz units
  17857. * - CENTER FREQUENCY 2
  17858. * Bits 31:16
  17859. * Purpose: indicates the secondary channel center frequency,
  17860. * only for 11acvht 80plus80 mode
  17861. * Value: secondary channel center frequency, in MHz units, if applicable
  17862. *
  17863. * checksum field
  17864. * - CHECK_SUM
  17865. * Bits 31:0
  17866. * Purpose: check the payload data, it is just for this fragment.
  17867. * This is intended for the target to check that the channel
  17868. * calibration data returned by the host is the unmodified data
  17869. * that was previously provided to the host by the target.
  17870. * value: checksum of fragment payload
  17871. */
  17872. PREPACK struct htt_chan_caldata_msg {
  17873. /* DWORD 0: message info */
  17874. A_UINT32
  17875. msg_type: 8,
  17876. sub_type: 4 ,
  17877. chksum_valid: 1, /** 1:valid, 0:invalid */
  17878. reserved1: 3,
  17879. frag_idx: 4, /** fragment index for calibration data */
  17880. appending: 1, /** 0: no fragment appending,
  17881. * 1: extra fragment appending */
  17882. reserved2: 11;
  17883. /* DWORD 1: channel and payload size */
  17884. A_UINT32
  17885. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17886. payload_size: 16; /** unit: bytes */
  17887. /* DWORD 2: center frequency */
  17888. A_UINT32
  17889. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17890. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17891. * valid only for 11acvht 80plus80 mode */
  17892. /* DWORD 3: check sum */
  17893. A_UINT32 chksum;
  17894. /* variable length for calibration data */
  17895. A_UINT32 payload[1/* or more */];
  17896. } POSTPACK;
  17897. /* T2H SUBTYPE */
  17898. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17899. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17900. /* H2T SUBTYPE */
  17901. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17902. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17903. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17904. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17905. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17906. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17907. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17908. do { \
  17909. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17910. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17911. } while (0)
  17912. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17913. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17914. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17915. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17916. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17917. do { \
  17918. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17919. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17920. } while (0)
  17921. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17922. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17923. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17924. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17925. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17926. do { \
  17927. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17928. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17929. } while (0)
  17930. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17931. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17932. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17933. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17934. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17935. do { \
  17936. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17937. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17938. } while (0)
  17939. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17940. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17941. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17942. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17943. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17944. do { \
  17945. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17946. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17947. } while (0)
  17948. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17949. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17950. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17951. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17952. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17953. do { \
  17954. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17955. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17956. } while (0)
  17957. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17958. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17959. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17960. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17961. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17962. do { \
  17963. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17964. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17965. } while (0)
  17966. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17967. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17968. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17969. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17970. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17971. do { \
  17972. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17973. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17974. } while (0)
  17975. /**
  17976. * @brief target -> host FSE CMEM based send
  17977. *
  17978. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17979. *
  17980. * @details
  17981. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17982. * FSE placement in CMEM is enabled.
  17983. *
  17984. * This message sends the non-secure CMEM base address.
  17985. * It will be sent to host in response to message
  17986. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17987. * The message would appear as follows:
  17988. *
  17989. * |31 24|23 16|15 8|7 0|
  17990. * |----------------+----------------+----------------+----------------|
  17991. * | reserved | num_entries | msg_type |
  17992. * |----------------+----------------+----------------+----------------|
  17993. * | base_address_lo |
  17994. * |----------------+----------------+----------------+----------------|
  17995. * | base_address_hi |
  17996. * |-------------------------------------------------------------------|
  17997. *
  17998. * The message is interpreted as follows:
  17999. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  18000. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  18001. * b'8:15 - number_entries: Indicated the number of entries
  18002. * programmed.
  18003. * b'16:31 - reserved.
  18004. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  18005. * CMEM base address
  18006. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  18007. * CMEM base address
  18008. */
  18009. PREPACK struct htt_cmem_base_send_t {
  18010. A_UINT32 msg_type: 8,
  18011. num_entries: 8,
  18012. reserved: 16;
  18013. A_UINT32 base_address_lo;
  18014. A_UINT32 base_address_hi;
  18015. } POSTPACK;
  18016. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  18017. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  18018. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  18019. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  18020. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  18021. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  18022. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  18023. do { \
  18024. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  18025. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  18026. } while (0)
  18027. /**
  18028. * @brief - HTT PPDU ID format
  18029. *
  18030. * @details
  18031. * The following field definitions describe the format of the PPDU ID.
  18032. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  18033. *
  18034. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  18035. * +--------------------------------------------------------------------------
  18036. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  18037. * +--------------------------------------------------------------------------
  18038. *
  18039. * sch id :Schedule command id
  18040. * Bits [11 : 0] : monotonically increasing counter to track the
  18041. * PPDU posted to a specific transmit queue.
  18042. *
  18043. * hwq_id: Hardware Queue ID.
  18044. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  18045. *
  18046. * mac_id: MAC ID
  18047. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  18048. *
  18049. * seq_idx: Sequence index.
  18050. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  18051. * a particular TXOP.
  18052. *
  18053. * tqm_cmd: HWSCH/TQM flag.
  18054. * Bit [23] : Always set to 0.
  18055. *
  18056. * seq_cmd_type: Sequence command type.
  18057. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  18058. * Refer to enum HTT_STATS_FTYPE for values.
  18059. */
  18060. PREPACK struct htt_ppdu_id {
  18061. A_UINT32
  18062. sch_id: 12,
  18063. hwq_id: 5,
  18064. mac_id: 2,
  18065. seq_idx: 2,
  18066. reserved1: 2,
  18067. tqm_cmd: 1,
  18068. seq_cmd_type: 6,
  18069. reserved2: 2;
  18070. } POSTPACK;
  18071. #define HTT_PPDU_ID_SCH_ID_S 0
  18072. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  18073. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  18074. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  18075. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  18076. do { \
  18077. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  18078. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  18079. } while (0)
  18080. #define HTT_PPDU_ID_HWQ_ID_S 12
  18081. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  18082. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  18083. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  18084. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  18085. do { \
  18086. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  18087. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  18088. } while (0)
  18089. #define HTT_PPDU_ID_MAC_ID_S 17
  18090. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  18091. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  18092. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  18093. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  18094. do { \
  18095. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  18096. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  18097. } while (0)
  18098. #define HTT_PPDU_ID_SEQ_IDX_S 19
  18099. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  18100. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  18101. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  18102. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  18103. do { \
  18104. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  18105. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  18106. } while (0)
  18107. #define HTT_PPDU_ID_TQM_CMD_S 23
  18108. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  18109. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  18110. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  18111. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  18112. do { \
  18113. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  18114. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  18115. } while (0)
  18116. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  18117. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  18118. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  18119. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  18120. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  18121. do { \
  18122. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  18123. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  18124. } while (0)
  18125. /**
  18126. * @brief target -> RX PEER METADATA V0 format
  18127. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18128. * message from target, and will confirm to the target which peer metadata
  18129. * version to use in the wmi_init message.
  18130. *
  18131. * The following diagram shows the format of the RX PEER METADATA.
  18132. *
  18133. * |31 24|23 16|15 8|7 0|
  18134. * |-----------------------------------------------------------------------|
  18135. * | Reserved | VDEV ID | PEER ID |
  18136. * |-----------------------------------------------------------------------|
  18137. */
  18138. PREPACK struct htt_rx_peer_metadata_v0 {
  18139. A_UINT32
  18140. peer_id: 16,
  18141. vdev_id: 8,
  18142. reserved1: 8;
  18143. } POSTPACK;
  18144. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  18145. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  18146. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  18147. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  18148. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  18149. do { \
  18150. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  18151. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  18152. } while (0)
  18153. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  18154. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  18155. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  18156. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  18157. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  18158. do { \
  18159. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  18160. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  18161. } while (0)
  18162. /**
  18163. * @brief target -> RX PEER METADATA V1 format
  18164. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18165. * message from target, and will confirm to the target which peer metadata
  18166. * version to use in the wmi_init message.
  18167. *
  18168. * The following diagram shows the format of the RX PEER METADATA V1 format.
  18169. *
  18170. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  18171. * |---------------------------------------------------------------------------|
  18172. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  18173. * |---------------------------------------------------------------------------|
  18174. */
  18175. PREPACK struct htt_rx_peer_metadata_v1 {
  18176. A_UINT32
  18177. peer_id: 13,
  18178. ml_peer_valid: 1,
  18179. logical_link_id: 2,
  18180. vdev_id: 8,
  18181. lmac_id: 2,
  18182. chip_id: 3,
  18183. reserved2: 3;
  18184. } POSTPACK;
  18185. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  18186. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  18187. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  18188. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  18189. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  18190. do { \
  18191. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  18192. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  18193. } while (0)
  18194. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  18195. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  18196. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  18197. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  18198. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  18199. do { \
  18200. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  18201. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  18202. } while (0)
  18203. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  18204. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  18205. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  18206. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  18207. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  18208. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  18209. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  18210. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  18211. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  18212. do { \
  18213. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  18214. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  18215. } while (0)
  18216. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  18217. do { \
  18218. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  18219. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  18220. } while (0)
  18221. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  18222. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  18223. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  18224. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  18225. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  18226. do { \
  18227. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  18228. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  18229. } while (0)
  18230. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  18231. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  18232. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  18233. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  18234. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  18235. do { \
  18236. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  18237. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  18238. } while (0)
  18239. /**
  18240. * @brief target -> RX PEER METADATA V1A format
  18241. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18242. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18243. * and will confirm to the target which peer metadata version to use in the
  18244. * wmi_init message.
  18245. *
  18246. * The following diagram shows the format of the RX PEER METADATA V1A format.
  18247. *
  18248. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18249. * |-------------------------------------------------------------------|
  18250. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18251. * |-------------------------------------------------------------------|
  18252. */
  18253. PREPACK struct htt_rx_peer_metadata_v1a {
  18254. A_UINT32
  18255. peer_id: 13,
  18256. ml_peer_valid: 1,
  18257. vdev_id: 8,
  18258. logical_link_id: 4,
  18259. chip_id: 3,
  18260. reserved2: 3;
  18261. } POSTPACK;
  18262. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  18263. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  18264. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  18265. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  18266. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  18267. do { \
  18268. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  18269. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  18270. } while (0)
  18271. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  18272. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  18273. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  18274. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  18275. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  18276. do { \
  18277. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  18278. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  18279. } while (0)
  18280. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  18281. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  18282. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  18283. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  18284. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  18285. do { \
  18286. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  18287. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  18288. } while (0)
  18289. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  18290. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  18291. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  18292. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  18293. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  18294. do { \
  18295. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18296. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18297. } while (0)
  18298. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18299. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18300. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18301. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18302. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18303. do { \
  18304. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18305. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18306. } while (0)
  18307. /**
  18308. * @brief target -> RX PEER METADATA V1B format
  18309. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18310. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18311. * and will confirm to the target which peer metadata version to use in the
  18312. * wmi_init message.
  18313. *
  18314. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18315. *
  18316. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18317. * |--------------------------------------------------------------|
  18318. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18319. * |--------------------------------------------------------------|
  18320. */
  18321. PREPACK struct htt_rx_peer_metadata_v1b {
  18322. A_UINT32
  18323. peer_id: 13,
  18324. ml_peer_valid: 1,
  18325. vdev_id: 8,
  18326. hw_link_id: 4,
  18327. chip_id: 3,
  18328. reserved2: 3;
  18329. } POSTPACK;
  18330. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18331. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18332. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18333. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18334. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18335. do { \
  18336. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18337. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18338. } while (0)
  18339. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18340. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18341. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18342. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18343. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18344. do { \
  18345. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18346. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18347. } while (0)
  18348. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18349. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18350. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18351. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18352. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18353. do { \
  18354. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18355. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18356. } while (0)
  18357. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18358. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18359. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18360. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18361. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18362. do { \
  18363. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18364. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18365. } while (0)
  18366. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18367. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18368. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18369. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18370. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18371. do { \
  18372. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18373. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18374. } while (0)
  18375. /* generic variables for masks and shifts for various fields */
  18376. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18377. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18378. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18379. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18380. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18381. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18382. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18383. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18384. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18385. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18386. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18387. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18388. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18389. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18390. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18391. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18392. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18393. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18394. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18395. /*
  18396. * In some systems, the host SW wants to specify priorities between
  18397. * different MSDU / flow queues within the same peer-TID.
  18398. * The below enums are used for the host to identify to the target
  18399. * which MSDU queue's priority it wants to adjust.
  18400. */
  18401. /*
  18402. * The MSDUQ index describe index of TCL HW, where each index is
  18403. * used for queuing particular types of MSDUs.
  18404. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18405. */
  18406. enum HTT_MSDUQ_INDEX {
  18407. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18408. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18409. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18410. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18411. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18412. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18413. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18414. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18415. HTT_MSDUQ_MAX_INDEX,
  18416. };
  18417. /* MSDU qtype definition */
  18418. enum HTT_MSDU_QTYPE {
  18419. /*
  18420. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18421. * relative priority. Instead, the relative priority of CRIT_0 versus
  18422. * CRIT_1 is controlled by the FW, through the configuration parameters
  18423. * it applies to the queues.
  18424. */
  18425. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18426. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18427. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18428. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18429. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18430. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18431. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18432. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18433. /* New MSDU_QTYPE should be added above this line */
  18434. /*
  18435. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18436. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18437. * any host/target message definitions. The QTYPE_MAX value can
  18438. * only be used internally within the host or within the target.
  18439. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18440. * it must regard the unexpected value as a default qtype value,
  18441. * or ignore it.
  18442. */
  18443. HTT_MSDU_QTYPE_MAX,
  18444. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18445. };
  18446. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18447. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18448. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18449. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18450. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18451. };
  18452. /**
  18453. * @brief target -> host mlo timestamp offset indication
  18454. *
  18455. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18456. *
  18457. * @details
  18458. * The following field definitions describe the format of the HTT target
  18459. * to host mlo timestamp offset indication message.
  18460. *
  18461. *
  18462. * |31 16|15 12|11 10|9 8|7 0 |
  18463. * |----------------------------------------------------------------------|
  18464. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18465. * |----------------------------------------------------------------------|
  18466. * | Sync time stamp lo in us |
  18467. * |----------------------------------------------------------------------|
  18468. * | Sync time stamp hi in us |
  18469. * |----------------------------------------------------------------------|
  18470. * | mlo time stamp offset lo in us |
  18471. * |----------------------------------------------------------------------|
  18472. * | mlo time stamp offset hi in us |
  18473. * |----------------------------------------------------------------------|
  18474. * | mlo time stamp offset clocks in clock ticks |
  18475. * |----------------------------------------------------------------------|
  18476. * |31 26|25 16|15 0 |
  18477. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18478. * | | compensation in clks | |
  18479. * |----------------------------------------------------------------------|
  18480. * |31 22|21 0 |
  18481. * | rsvd 3 | mlo time stamp comp timer period |
  18482. * |----------------------------------------------------------------------|
  18483. * The message is interpreted as follows:
  18484. *
  18485. * dword0 - b'0:7 - msg_type: This will be set to
  18486. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18487. * value: 0x28
  18488. *
  18489. * dword0 - b'9:8 - pdev_id
  18490. *
  18491. * dword0 - b'11:10 - chip_id
  18492. *
  18493. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18494. *
  18495. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18496. *
  18497. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18498. * which last sync interrupt was received
  18499. *
  18500. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18501. * which last sync interrupt was received
  18502. *
  18503. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18504. *
  18505. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18506. *
  18507. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18508. *
  18509. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18510. *
  18511. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18512. * for sub us resolution
  18513. *
  18514. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18515. *
  18516. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18517. * is applied, in us
  18518. *
  18519. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18520. */
  18521. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18522. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18523. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18524. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18525. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18526. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18527. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18528. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18529. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18530. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18531. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18532. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18533. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18534. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18535. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18536. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18537. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18538. do { \
  18539. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18540. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18541. } while (0)
  18542. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18543. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18544. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18545. do { \
  18546. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18547. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18548. } while (0)
  18549. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18550. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18551. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18552. do { \
  18553. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18554. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18555. } while (0)
  18556. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18557. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18558. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18559. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18560. do { \
  18561. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18562. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18563. } while (0)
  18564. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18565. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18566. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18567. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18568. do { \
  18569. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18570. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18571. } while (0)
  18572. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18573. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18574. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18575. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18576. do { \
  18577. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18578. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18579. } while (0)
  18580. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18581. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18582. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18583. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18584. do { \
  18585. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18586. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18587. } while (0)
  18588. typedef struct {
  18589. A_UINT32 msg_type: 8, /* bits 7:0 */
  18590. pdev_id: 2, /* bits 9:8 */
  18591. chip_id: 2, /* bits 11:10 */
  18592. reserved1: 4, /* bits 15:12 */
  18593. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18594. A_UINT32 sync_timestamp_lo_us;
  18595. A_UINT32 sync_timestamp_hi_us;
  18596. A_UINT32 mlo_timestamp_offset_lo_us;
  18597. A_UINT32 mlo_timestamp_offset_hi_us;
  18598. A_UINT32 mlo_timestamp_offset_clks;
  18599. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18600. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18601. reserved2: 6; /* bits 31:26 */
  18602. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18603. reserved3: 10; /* bits 31:22 */
  18604. } htt_t2h_mlo_offset_ind_t;
  18605. /*
  18606. * @brief target -> host VDEV TX RX STATS
  18607. *
  18608. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18609. *
  18610. * @details
  18611. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18612. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18613. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18614. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18615. * periodically by target even in the absence of any further HTT request
  18616. * messages from host.
  18617. *
  18618. * The message is formatted as follows:
  18619. *
  18620. * |31 16|15 8|7 0|
  18621. * |---------------------------------+----------------+----------------|
  18622. * | payload_size | pdev_id | msg_type |
  18623. * |---------------------------------+----------------+----------------|
  18624. * | reserved0 |
  18625. * |-------------------------------------------------------------------|
  18626. * | reserved1 |
  18627. * |-------------------------------------------------------------------|
  18628. * | reserved2 |
  18629. * |-------------------------------------------------------------------|
  18630. * | |
  18631. * | VDEV specific Tx Rx stats info |
  18632. * | |
  18633. * |-------------------------------------------------------------------|
  18634. *
  18635. * The message is interpreted as follows:
  18636. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18637. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18638. * b'8:15 - pdev_id
  18639. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18640. * message header fields (msg_type through reserved2)
  18641. * dword1 - b'0:31 - reserved0.
  18642. * dword2 - b'0:31 - reserved1.
  18643. * dword3 - b'0:31 - reserved2.
  18644. */
  18645. typedef struct {
  18646. A_UINT32 msg_type: 8,
  18647. pdev_id: 8,
  18648. payload_size: 16;
  18649. A_UINT32 reserved0;
  18650. A_UINT32 reserved1;
  18651. A_UINT32 reserved2;
  18652. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18653. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18654. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18655. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18656. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18657. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18658. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18659. do { \
  18660. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18661. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18662. } while (0)
  18663. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18664. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18665. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18666. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18667. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18668. do { \
  18669. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18670. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18671. } while (0)
  18672. /* SOC related stats */
  18673. typedef struct {
  18674. htt_tlv_hdr_t tlv_hdr;
  18675. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18676. * This can be due to either the peer is deleted or deletion is ongoing
  18677. * */
  18678. A_UINT32 inv_peers_msdu_drop_count_lo;
  18679. A_UINT32 inv_peers_msdu_drop_count_hi;
  18680. } htt_stats_soc_txrx_stats_common_tlv;
  18681. /* preserve old name alias for new name consistent with the tag name */
  18682. typedef htt_stats_soc_txrx_stats_common_tlv htt_t2h_soc_txrx_stats_common_tlv;
  18683. /* VDEV HW Tx/Rx stats */
  18684. typedef struct {
  18685. htt_tlv_hdr_t tlv_hdr;
  18686. A_UINT32 vdev_id;
  18687. /* Rx msdu byte cnt */
  18688. A_UINT32 rx_msdu_byte_cnt_lo;
  18689. A_UINT32 rx_msdu_byte_cnt_hi;
  18690. /* Rx msdu cnt */
  18691. A_UINT32 rx_msdu_cnt_lo;
  18692. A_UINT32 rx_msdu_cnt_hi;
  18693. /* tx msdu byte cnt */
  18694. A_UINT32 tx_msdu_byte_cnt_lo;
  18695. A_UINT32 tx_msdu_byte_cnt_hi;
  18696. /* tx msdu cnt */
  18697. A_UINT32 tx_msdu_cnt_lo;
  18698. A_UINT32 tx_msdu_cnt_hi;
  18699. /* tx excessive retry discarded msdu cnt */
  18700. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18701. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18702. /* TX congestion ctrl msdu drop cnt */
  18703. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18704. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18705. /* discarded tx msdus cnt coz of time to live expiry */
  18706. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18707. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18708. /* tx excessive retry discarded msdu byte cnt */
  18709. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18710. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18711. /* TX congestion ctrl msdu drop byte cnt */
  18712. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18713. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18714. /* discarded tx msdus byte cnt coz of time to live expiry */
  18715. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18716. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18717. /* TQM bypass frame cnt */
  18718. A_UINT32 tqm_bypass_frame_cnt_lo;
  18719. A_UINT32 tqm_bypass_frame_cnt_hi;
  18720. /* TQM bypass byte cnt */
  18721. A_UINT32 tqm_bypass_byte_cnt_lo;
  18722. A_UINT32 tqm_bypass_byte_cnt_hi;
  18723. } htt_stats_vdev_txrx_stats_hw_stats_tlv;
  18724. /* preserve old name alias for new name consistent with the tag name */
  18725. typedef htt_stats_vdev_txrx_stats_hw_stats_tlv
  18726. htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18727. /*
  18728. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18729. *
  18730. * @details
  18731. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18732. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18733. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18734. * the default MSDU queues of each of the specified TIDs for the peer
  18735. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18736. * If the default MSDU queues of a given TID within the peer are not linked
  18737. * to a service class, the svc_class_id field for that TID will have a
  18738. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18739. * queues for that TID are not mapped to any service class.
  18740. *
  18741. * |31 16|15 8|7 0|
  18742. * |------------------------------+--------------+--------------|
  18743. * | peer ID | reserved | msg type |
  18744. * |------------------------------+--------------+------+-------|
  18745. * | reserved | svc class ID | TID |
  18746. * |------------------------------------------------------------|
  18747. * ...
  18748. * |------------------------------------------------------------|
  18749. * | reserved | svc class ID | TID |
  18750. * |------------------------------------------------------------|
  18751. * Header fields:
  18752. * dword0 - b'7:0 - msg_type: This will be set to
  18753. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18754. * b'31:16 - peer ID
  18755. * dword1 - b'7:0 - TID
  18756. * b'15:8 - svc class ID
  18757. * (dword2, etc. same format as dword1)
  18758. */
  18759. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18760. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18761. A_UINT32 msg_type :8,
  18762. reserved0 :8,
  18763. peer_id :16;
  18764. struct {
  18765. A_UINT32 tid :8,
  18766. svc_class_id :8,
  18767. reserved1 :16;
  18768. } tid_reports[1/*or more*/];
  18769. } POSTPACK;
  18770. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18771. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18772. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18773. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18774. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18775. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18776. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18777. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18778. do { \
  18779. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18780. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18781. } while (0)
  18782. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18783. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18784. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18785. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18786. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18787. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18788. do { \
  18789. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18790. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18791. } while (0)
  18792. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18793. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18794. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18795. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18796. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18797. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18798. do { \
  18799. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18800. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18801. } while (0)
  18802. /*
  18803. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18804. *
  18805. * @details
  18806. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18807. * flow if the flow is seen the associated service class is conveyed to the
  18808. * target via TCL Data Command. Target on the other hand internally creates the
  18809. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18810. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18811. * the newly created MSDUQ
  18812. *
  18813. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18814. * |------------------------------+------------------------+--------------|
  18815. * | peer ID | HTT qtype | msg type |
  18816. * |---------------------------------+--------------+--+---+-------+------|
  18817. * | reserved |AST list index|FO|WC | HLOS | remap|
  18818. * | | | | | TID | TID |
  18819. * |---------------------+------------------------------------------------|
  18820. * | reserved1 | tgt_opaque_id |
  18821. * |---------------------+------------------------------------------------|
  18822. *
  18823. * Header fields:
  18824. *
  18825. * dword0 - b'7:0 - msg_type: This will be set to
  18826. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18827. * b'15:8 - HTT qtype
  18828. * b'31:16 - peer ID
  18829. *
  18830. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18831. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18832. * hlos_tid : Common to Lithium and Beryllium
  18833. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18834. * TCL Data Command : Beryllium
  18835. * b10 - flow_override (FO), as sent by host in
  18836. * TCL Data Command: Beryllium
  18837. * b11:14 - ast_list_idx
  18838. * Array index into the list of extension AST entries
  18839. * (not the actual AST 16-bit index).
  18840. * The ast_list_idx is one-based, with the following
  18841. * range of values:
  18842. * - legacy targets supporting 16 user-defined
  18843. * MSDU queues: 1-2
  18844. * - legacy targets supporting 48 user-defined
  18845. * MSDU queues: 1-6
  18846. * - new targets: 0 (peer_id is used instead)
  18847. * Note that since ast_list_idx is one-based,
  18848. * the host will need to subtract 1 to use it as an
  18849. * index into a list of extension AST entries.
  18850. * b15:31 - reserved
  18851. *
  18852. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18853. * unique MSDUQ id in firmware
  18854. * b'24:31 - reserved1
  18855. */
  18856. PREPACK struct htt_t2h_sawf_msduq_event {
  18857. A_UINT32 msg_type : 8,
  18858. htt_qtype : 8,
  18859. peer_id :16;
  18860. A_UINT32 remap_tid : 4,
  18861. hlos_tid : 4,
  18862. who_classify_info_sel : 2,
  18863. flow_override : 1,
  18864. ast_list_idx : 4,
  18865. reserved :17;
  18866. A_UINT32 tgt_opaque_id :24,
  18867. reserved1 : 8;
  18868. } POSTPACK;
  18869. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18870. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18871. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18872. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18873. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18874. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18875. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18876. do { \
  18877. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18878. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18879. } while (0)
  18880. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18881. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18882. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18883. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18884. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18885. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18886. do { \
  18887. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18888. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18889. } while (0)
  18890. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18891. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18892. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18893. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18894. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18895. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18896. do { \
  18897. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18898. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18899. } while (0)
  18900. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18901. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18902. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18903. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18904. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18905. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18906. do { \
  18907. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18908. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18909. } while (0)
  18910. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18911. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18912. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18913. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18914. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18915. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18916. do { \
  18917. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18918. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18919. } while (0)
  18920. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18921. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18922. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18923. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18924. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18925. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18926. do { \
  18927. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18928. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18929. } while (0)
  18930. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18931. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18932. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18933. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18934. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18935. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18936. do { \
  18937. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18938. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18939. } while (0)
  18940. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18941. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18942. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18943. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18944. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18945. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18946. do { \
  18947. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18948. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18949. } while (0)
  18950. /**
  18951. * @brief target -> PPDU id format indication
  18952. *
  18953. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18954. *
  18955. * @details
  18956. * The following field definitions describe the format of the HTT target
  18957. * to host PPDU ID format indication message.
  18958. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18959. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18960. * seq_idx :- Sequence control index of this PPDU.
  18961. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18962. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18963. * tqm_cmd:-
  18964. *
  18965. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18966. * |--------------------------------------------------+------------------------|
  18967. * | rsvd0 | msg type |
  18968. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18969. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18970. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18971. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18972. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18973. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18974. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18975. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18976. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18977. * Where: OF = bit offset, NB = number of bits, V = valid
  18978. * The message is interpreted as follows:
  18979. *
  18980. * dword0 - b'7:0 - msg_type: This will be set to
  18981. * HTT_T2H_PPDU_ID_FMT_IND
  18982. * value: 0x30
  18983. *
  18984. * dword0 - b'31:8 - reserved
  18985. *
  18986. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18987. *
  18988. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18989. *
  18990. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18991. *
  18992. * dword1 - b'15:11 - reserved for future use
  18993. *
  18994. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18995. *
  18996. * dword1 - b'21:17 - number of bits in ring_id
  18997. *
  18998. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  18999. *
  19000. * dword1 - b'31:27 - reserved for future use
  19001. *
  19002. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  19003. *
  19004. * dword2 - b'5:1 - number of bits in sequence index
  19005. *
  19006. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  19007. *
  19008. * dword2 - b'15:11 - reserved for future use
  19009. *
  19010. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  19011. *
  19012. * dword2 - b'21:17 - number of bits in link_id
  19013. *
  19014. * dword2 - b'26:22 - offset of link_id (in number of bits)
  19015. *
  19016. * dword2 - b'31:27 - reserved for future use
  19017. *
  19018. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  19019. *
  19020. * dword3 - b'5:1 - number of bits in seq_cmd_type
  19021. *
  19022. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  19023. *
  19024. * dword3 - b'15:11 - reserved for future use
  19025. *
  19026. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  19027. *
  19028. * dword3 - b'21:17 - number of bits in tqm_cmd
  19029. *
  19030. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  19031. *
  19032. * dword3 - b'31:27 - reserved for future use
  19033. *
  19034. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  19035. *
  19036. * dword4 - b'5:1 - number of bits in mac_id
  19037. *
  19038. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  19039. *
  19040. * dword4 - b'15:11 - reserved for future use
  19041. *
  19042. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  19043. *
  19044. * dword4 - b'21:17 - number of bits in crc
  19045. *
  19046. * dword4 - b'26:22 - offset of crc (in number of bits)
  19047. *
  19048. * dword4 - b'31:27 - reserved for future use
  19049. *
  19050. */
  19051. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  19052. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  19053. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  19054. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  19055. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  19056. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  19057. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  19058. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  19059. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  19060. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  19061. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  19062. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  19063. /* macros for accessing lower 16 bits in dword */
  19064. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  19065. do { \
  19066. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  19067. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  19068. } while (0)
  19069. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  19070. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  19071. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  19072. do { \
  19073. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  19074. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  19075. } while (0)
  19076. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  19077. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  19078. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  19079. do { \
  19080. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  19081. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  19082. } while (0)
  19083. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  19084. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  19085. /* macros for accessing upper 16 bits in dword */
  19086. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  19087. do { \
  19088. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  19089. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  19090. } while (0)
  19091. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  19092. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  19093. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  19094. do { \
  19095. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  19096. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  19097. } while (0)
  19098. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  19099. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  19100. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  19101. do { \
  19102. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  19103. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  19104. } while (0)
  19105. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  19106. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  19107. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  19108. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19109. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  19110. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19111. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  19112. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19113. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  19114. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19115. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  19116. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19117. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  19118. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19119. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  19120. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19121. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  19122. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19123. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  19124. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19125. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  19126. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19127. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  19128. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19129. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  19130. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19131. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  19132. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19133. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  19134. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19135. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  19136. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19137. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  19138. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19139. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  19140. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19141. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  19142. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19143. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  19144. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19145. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  19146. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19147. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  19148. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19149. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  19150. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19151. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  19152. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19153. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  19154. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19155. /* offsets in number dwords */
  19156. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  19157. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  19158. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  19159. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  19160. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  19161. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  19162. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  19163. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  19164. typedef struct {
  19165. A_UINT32 msg_type: 8, /* bits 7:0 */
  19166. rsvd0: 24;/* bits 31:8 */
  19167. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  19168. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  19169. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  19170. rsvd1: 5, /* bits 15:11 */
  19171. ring_id_valid: 1, /* bits 16:16 */
  19172. ring_id_bits: 5, /* bits 21:17 */
  19173. ring_id_offset: 5, /* bits 26:22 */
  19174. rsvd2: 5; /* bits 31:27 */
  19175. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  19176. seq_idx_bits: 5, /* bits 5:1 */
  19177. seq_idx_offset: 5, /* bits 10:6 */
  19178. rsvd3: 5, /* bits 15:11 */
  19179. link_id_valid: 1, /* bits 16:16 */
  19180. link_id_bits: 5, /* bits 21:17 */
  19181. link_id_offset: 5, /* bits 26:22 */
  19182. rsvd4: 5; /* bits 31:27 */
  19183. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  19184. seq_cmd_type_bits: 5, /* bits 5:1 */
  19185. seq_cmd_type_offset: 5, /* bits 10:6 */
  19186. rsvd5: 5, /* bits 15:11 */
  19187. tqm_cmd_valid: 1, /* bits 16:16 */
  19188. tqm_cmd_bits: 5, /* bits 21:17 */
  19189. tqm_cmd_offset: 5, /* bits 26:12 */
  19190. rsvd6: 5; /* bits 31:27 */
  19191. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  19192. mac_id_bits: 5, /* bits 5:1 */
  19193. mac_id_offset: 5, /* bits 10:6 */
  19194. rsvd8: 5, /* bits 15:11 */
  19195. crc_valid: 1, /* bits 16:16 */
  19196. crc_bits: 5, /* bits 21:17 */
  19197. crc_offset: 5, /* bits 26:12 */
  19198. rsvd9: 5; /* bits 31:27 */
  19199. } htt_t2h_ppdu_id_fmt_ind_t;
  19200. /**
  19201. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  19202. *
  19203. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  19204. *
  19205. * @details
  19206. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19207. * when RX_CCE_SUPER_RULE setup is done
  19208. *
  19209. * This message shows the configuration results after the setup operation.
  19210. * It will always be sent to host.
  19211. * The message would appear as follows:
  19212. *
  19213. * |31 24|23 16|15 8|7 0|
  19214. * |-----------------+-----------------+----------------+----------------|
  19215. * | result | response_type | pdev_id | msg_type |
  19216. * |---------------------------------------------------------------------|
  19217. *
  19218. * The message is interpreted as follows:
  19219. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  19220. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  19221. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  19222. * b'16:23 - response_type: Indicate the response type of this setup
  19223. * done msg
  19224. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  19225. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  19226. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19227. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  19228. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19229. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  19230. * b'24:31 - result: Indicate result of setup operation
  19231. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  19232. * b'24 - is_rule_enough: indicate if there are
  19233. * enough free cce rule slots
  19234. * 0: not enough
  19235. * 1: enough
  19236. * b'25:31 - avail_rule_num: indicate the number of
  19237. * remaining free cce rule slots, only makes sense
  19238. * when is_rule_enough = 0
  19239. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  19240. * b'24 - cfg_result_0: indicate the config result
  19241. * of RX_CCE_SUPER_RULE_0
  19242. * 0: Install/Uninstall fails
  19243. * 1: Install/Uninstall succeeds
  19244. * b'25 - cfg_result_1: indicate the config result
  19245. * of RX_CCE_SUPER_RULE_1
  19246. * 0: Install/Uninstall fails
  19247. * 1: Install/Uninstall succeeds
  19248. * b'26:31 - reserved
  19249. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  19250. * b'24 - cfg_result_0: indicate the config result
  19251. * of RX_CCE_SUPER_RULE_0
  19252. * 0: Release fails
  19253. * 1: Release succeeds
  19254. * b'25 - cfg_result_1: indicate the config result
  19255. * of RX_CCE_SUPER_RULE_1
  19256. * 0: Release fails
  19257. * 1: Release succeeds
  19258. * b'26:31 - reserved
  19259. */
  19260. enum htt_rx_cce_super_rule_setup_done_response_type {
  19261. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  19262. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19263. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19264. /*All reply type should be before this*/
  19265. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  19266. };
  19267. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  19268. A_UINT8 msg_type;
  19269. A_UINT8 pdev_id;
  19270. A_UINT8 response_type;
  19271. union {
  19272. struct {
  19273. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  19274. A_UINT8 is_rule_enough: 1,
  19275. avail_rule_num: 7;
  19276. };
  19277. struct {
  19278. /*
  19279. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  19280. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  19281. */
  19282. A_UINT8 cfg_result_0: 1,
  19283. cfg_result_1: 1,
  19284. rsvd: 6;
  19285. };
  19286. } result;
  19287. } POSTPACK;
  19288. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  19289. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19290. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19291. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19292. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19293. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19294. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19295. do { \
  19296. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19297. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19298. } while (0)
  19299. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19300. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19301. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19302. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19303. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19304. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19305. do { \
  19306. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19307. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19308. } while (0)
  19309. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19310. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19311. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19312. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19313. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19314. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19315. do { \
  19316. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19317. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19318. } while (0)
  19319. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19320. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19321. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19322. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19323. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19324. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19325. do { \
  19326. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19327. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19328. } while (0)
  19329. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19330. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19331. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19332. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19333. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19334. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19335. do { \
  19336. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19337. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19338. } while (0)
  19339. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19340. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19341. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19342. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19343. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19344. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19345. do { \
  19346. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19347. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19348. } while (0)
  19349. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19350. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19351. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19352. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19353. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19354. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19355. do { \
  19356. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19357. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19358. } while (0)
  19359. /**
  19360. * THE BELOW MESSAGE HAS BEEN DEPRECATED
  19361. *======================================
  19362. * @brief target -> host CoDel MSDU queue latencies array configuration
  19363. *
  19364. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  19365. *
  19366. * @details
  19367. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  19368. * by the target to inform the host of the location and size of the DDR array of
  19369. * per MSDU queue latency metrics. This array is updated by the host and
  19370. * read by the target. The target uses these metric values to determine
  19371. * which MSDU queues have latencies exceeding their CoDel latency target.
  19372. *
  19373. * |31 16|15 8|7 0|
  19374. * |-------------------------------------------+----------|
  19375. * | number of array elements | reserved | MSG_TYPE |
  19376. * |-------------------------------------------+----------|
  19377. * | array physical address, low bits |
  19378. * |------------------------------------------------------|
  19379. * | array physical address, high bits |
  19380. * |------------------------------------------------------|
  19381. * Header fields:
  19382. * - MSG_TYPE
  19383. * Bits 7:0
  19384. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19385. * array configuration message.
  19386. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19387. * - NUM_ELEM
  19388. * Bits 31:16
  19389. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19390. * Value: Specifies the number of elements in the MSDU queue latency
  19391. * metrics array. This value is the same as the maximum number of
  19392. * MSDU queues supported by the target.
  19393. * Since each array element is 16 bits, the size in bytes of the
  19394. * MSDU queue latency metrics array is twice the number of elements.
  19395. * - PADDR_LOW
  19396. * Bits 31:0
  19397. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19398. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19399. * metrics array.
  19400. * - PADDR_HIGH
  19401. * Bits 31:0
  19402. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19403. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19404. * metrics array.
  19405. */
  19406. typedef struct {
  19407. A_UINT32 msg_type: 8, /* bits 7:0 */
  19408. reserved: 8, /* bits 15:8 */
  19409. num_elem: 16; /* bits 31:16 */
  19410. A_UINT32 paddr_low;
  19411. A_UINT32 paddr_high;
  19412. } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
  19413. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19414. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19415. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19416. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19417. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19418. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19419. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19420. do { \
  19421. HTT_CHECK_SET_VAL( \
  19422. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19423. ((_var) |= ((_val) << \
  19424. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19425. } while (0)
  19426. /*
  19427. * This CoDel MSDU queue latencies array whose location and number of
  19428. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19429. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19430. * using milliseconds units.
  19431. */
  19432. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19433. /**
  19434. * @brief target -> host rx completion indication message definition
  19435. *
  19436. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19437. *
  19438. * @details
  19439. * The following diagram shows the format of the Rx completion indication sent
  19440. * from the target to the host
  19441. *
  19442. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19443. * |---------------+----------------------------+----------------|
  19444. * | vdev_id | peer_id | msg_type |
  19445. * hdr: |---------------+--------------------------+-+----------------|
  19446. * | rsvd0 |F| msdu_cnt |
  19447. * pyld: |==========================================+=+================|
  19448. * MSDU 0 | buf addr lo (bits 31:0) |
  19449. * |-----+--------------------------------------+----------------|
  19450. * |rsvd1| SW buffer cookie | buf addr hi |
  19451. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19452. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19453. * |-------------------------------------------------+---------+-|
  19454. * | rsvd3 | err info|E|
  19455. * |=================================================+=========+=|
  19456. * MSDU 1 | buf addr lo (bits 31:0) |
  19457. * : ... :
  19458. * | rsvd3 | err info|E|
  19459. * |-------------------------------------------------------------|
  19460. * Where:
  19461. * F = fragment
  19462. * M = MPDU retry bit
  19463. * R = raw MPDU frame
  19464. * F = first MSDU in MPDU
  19465. * L = last MSDU in MPDU
  19466. * C = MSDU continuation
  19467. * S = Souce Addr is valid
  19468. * D = Dest Addr is valid
  19469. * MC = Dest Addr is multicast / broadcast
  19470. * W = is first MSDU after WoW wakeup
  19471. * R2 = rsvd2
  19472. * E = error valid
  19473. */
  19474. /* htt_t2h_rx_data_msdu_err:
  19475. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19476. * when FW forwards MSDU to host.
  19477. */
  19478. typedef enum htt_t2h_rx_data_msdu_err {
  19479. /* ERR_DECRYPT:
  19480. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19481. * host maintains error stats, recycles buffer.
  19482. */
  19483. HTT_RXDATA_ERR_DECRYPT = 0,
  19484. /* ERR_TKIP_MIC:
  19485. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19486. * Host maintains error stats, recycles buffer, sends notification to
  19487. * middleware.
  19488. */
  19489. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19490. /* ERR_UNENCRYPTED:
  19491. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19492. * Host maintains error stats, recycles buffer.
  19493. */
  19494. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19495. /* ERR_MSDU_LIMIT:
  19496. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19497. * Host maintains error stats, recycles buffer.
  19498. */
  19499. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19500. /* ERR_FLUSH_REQUEST:
  19501. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19502. * Host maintains error stats, recycles buffer.
  19503. */
  19504. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19505. /* ERR_OOR:
  19506. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19507. * Host maintains error stats, recycles buffer mainly for low
  19508. * TCP KPI debugging.
  19509. */
  19510. HTT_RXDATA_ERR_OOR = 5,
  19511. /* ERR_2K_JUMP:
  19512. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19513. * Host maintains error stats, recycles buffer mainly for low
  19514. * TCP KPI debugging.
  19515. */
  19516. HTT_RXDATA_ERR_2K_JUMP = 6,
  19517. /* ERR_ZERO_LEN_MSDU:
  19518. * FW sets this error flag for a 0 length MSDU.
  19519. * Host maintains error stats, recycles buffer.
  19520. */
  19521. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19522. /* ERR_INVALID_PEER:
  19523. * FW sets this error flag when MSDU is recived from invalid PEER
  19524. * HOST decides to send DEAUTH or not, recyles buffer.
  19525. */
  19526. HTT_RXDATA_ERR_INVALID_PEER = 8,
  19527. /* add new error codes here */
  19528. HTT_RXDATA_ERR_MAX = 32
  19529. } htt_t2h_rx_data_msdu_err_e;
  19530. struct htt_t2h_rx_data_ind_t
  19531. {
  19532. A_UINT32 /* word 0 */
  19533. /* msg_type:
  19534. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19535. */
  19536. msg_type: 8,
  19537. peer_id: 16, /* This will provide peer data */
  19538. vdev_id: 8; /* This will provide vdev id info */
  19539. A_UINT32 /* word 1 */
  19540. /* msdu_cnt:
  19541. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19542. */
  19543. msdu_cnt: 8,
  19544. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19545. rsvd0: 23;
  19546. /* NOTE:
  19547. * To preserve backwards compatibility,
  19548. * no new fields can be added in this struct.
  19549. */
  19550. };
  19551. struct htt_t2h_rx_data_msdu_info
  19552. {
  19553. A_UINT32 /* word 0 */
  19554. buffer_addr_low : 32;
  19555. A_UINT32 /* word 1 */
  19556. buffer_addr_high : 8,
  19557. sw_buffer_cookie : 21,
  19558. /* fw_offloads_inspected:
  19559. * When reo_destination_indication is 6 in reo_entrance_ring
  19560. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  19561. * of the MPDU are inspected by FW offloads layer, subsequently
  19562. * the MSDUs are qualified to be host interested.
  19563. * In such case the fw_offloads_inspected is set to 1, else 0.
  19564. * This will assist host to not consider such MSDUs for FISA
  19565. * flow addition.
  19566. */
  19567. fw_offloads_inspected : 1,
  19568. rsvd1 : 2;
  19569. A_UINT32 /* word 2 */
  19570. mpdu_retry_bit : 1, /* used for stats maintenance */
  19571. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19572. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19573. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19574. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19575. sa_is_valid : 1, /* used for HW issue check in
  19576. * is_sa_da_idx_valid() */
  19577. da_is_valid : 1, /* used for HW issue check and
  19578. * intra-BSS forwarding */
  19579. da_is_mcbc : 1,
  19580. tid_info : 8, /* used for stats maintenance */
  19581. msdu_length : 14,
  19582. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19583. * provided by fw after WoW exit */
  19584. rsvd2 : 1;
  19585. A_UINT32 /* word 3 */
  19586. error_valid : 1, /* Set if the MSDU has any error */
  19587. error_info : 5, /* If error_valid is TRUE, then refer to
  19588. * "htt_t2h_rx_data_msdu_err_e" for
  19589. * checking error reason. */
  19590. rsvd3 : 26;
  19591. /* NOTE:
  19592. * To preserve backwards compatibility,
  19593. * no new fields can be added in this struct.
  19594. */
  19595. };
  19596. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19597. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19598. * for every Rx DATA IND sent by FW to host.
  19599. */
  19600. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19601. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19602. * This is the size of each MSDU detail that will be piggybacked with the
  19603. * RX IND header.
  19604. */
  19605. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19606. /* member definitions of htt_t2h_rx_data_ind_t */
  19607. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19608. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19609. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19610. do { \
  19611. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19612. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19613. } while (0)
  19614. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19615. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19616. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19617. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19618. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19619. do { \
  19620. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19621. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19622. } while (0)
  19623. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19624. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19625. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19626. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19627. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19628. do { \
  19629. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19630. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19631. } while (0)
  19632. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19633. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19634. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19635. #define HTT_RX_DATA_IND_FRAG_S 8
  19636. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19637. do { \
  19638. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19639. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19640. } while (0)
  19641. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19642. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19643. /* member definitions of htt_t2h_rx_data_msdu_info */
  19644. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19645. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19646. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19647. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19648. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19649. do { \
  19650. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19651. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19652. } while (0)
  19653. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19654. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19655. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19656. do { \
  19657. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19658. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19659. } while (0)
  19660. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19661. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19662. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19663. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19664. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19665. do { \
  19666. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19667. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19668. } while (0)
  19669. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19670. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19671. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  19672. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  19673. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  19674. do { \
  19675. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  19676. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  19677. } while (0)
  19678. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  19679. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  19680. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19681. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19682. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19683. do { \
  19684. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19685. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19686. } while (0)
  19687. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19688. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19689. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19690. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19691. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19692. do { \
  19693. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19694. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19695. } while (0)
  19696. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19697. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19698. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19699. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19700. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19701. do { \
  19702. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19703. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19704. } while (0)
  19705. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19706. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19707. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19708. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19709. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19710. do { \
  19711. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19712. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19713. } while (0)
  19714. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19715. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19716. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19717. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19718. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19719. do { \
  19720. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19721. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19722. } while (0)
  19723. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19724. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19725. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19726. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19727. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19728. do { \
  19729. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19730. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19731. } while (0)
  19732. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19733. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19734. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19735. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19736. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19737. do { \
  19738. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19739. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19740. } while (0)
  19741. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19742. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19743. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19744. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19745. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19746. do { \
  19747. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19748. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19749. } while (0)
  19750. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19751. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19752. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19753. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19754. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19755. do { \
  19756. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19757. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19758. } while (0)
  19759. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19760. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19761. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19762. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19763. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19764. do { \
  19765. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19766. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19767. } while (0)
  19768. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19769. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19770. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19771. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19772. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19773. do { \
  19774. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19775. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19776. } while (0)
  19777. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19778. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19779. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19780. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19781. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19782. do { \
  19783. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19784. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19785. } while (0)
  19786. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19787. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19788. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19789. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19790. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19791. do { \
  19792. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19793. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19794. } while (0)
  19795. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19796. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19797. /**
  19798. * @brief target -> Primary peer migration message to host
  19799. *
  19800. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19801. *
  19802. * @details
  19803. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19804. * to host to flush & set-up the RX rings to new primary peer
  19805. *
  19806. * The message would appear as follows:
  19807. *
  19808. * |31 16|15 12|11 8|7 0|
  19809. * |-------------------------------+---------+---------+--------------|
  19810. * | vdev ID | pdev ID | chip ID | msg type |
  19811. * |-------------------------------+---------+---------+--------------|
  19812. * | ML peer ID | SW peer ID |
  19813. * |-------------------------------+----------------------------------|
  19814. *
  19815. * The message is interpreted as follows:
  19816. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19817. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19818. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19819. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19820. * as primary
  19821. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19822. * as primary
  19823. *
  19824. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19825. * chosen as primary
  19826. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19827. * primary peer belongs.
  19828. */
  19829. typedef struct {
  19830. A_UINT32 msg_type: 8, /* bits 7:0 */
  19831. chip_id: 4, /* bits 11:8 */
  19832. pdev_id: 4, /* bits 15:12 */
  19833. vdev_id: 16; /* bits 31:16 */
  19834. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19835. ml_peer_id: 16; /* bits 31:16 */
  19836. } htt_t2h_primary_link_peer_migrate_ind_t;
  19837. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19838. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19839. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19840. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19841. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19842. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19843. do { \
  19844. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19845. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19846. } while (0)
  19847. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19848. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19849. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19850. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19851. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19852. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19853. do { \
  19854. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19855. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19856. } while (0)
  19857. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19858. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19859. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19860. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19861. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19862. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19863. do { \
  19864. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19865. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19866. } while (0)
  19867. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19868. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19869. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19870. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19871. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19872. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19873. do { \
  19874. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19875. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19876. } while (0)
  19877. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19878. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19879. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19880. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19881. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19882. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19883. do { \
  19884. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19885. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19886. } while (0)
  19887. /**
  19888. * @brief target -> host rx peer AST override message defenition
  19889. *
  19890. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  19891. *
  19892. * @details
  19893. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  19894. * where in the dummy ast index is provided to the host.
  19895. * This new message below is sent to the host at run time from the TX_DE
  19896. * exception path when a SAWF flow is detected for a peer.
  19897. * This is sent up once per SAWF peer.
  19898. * This layout assumes the target operates as little-endian.
  19899. *
  19900. * |31 24|23 16|15 8|7 0|
  19901. * |--------------------------------------+-----------------+-----------------|
  19902. * | SW peer ID | vdev ID | msg type |
  19903. * |-----------------+--------------------+-----------------+-----------------|
  19904. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  19905. * |-----------------+--------------------+-----------------+-----------------|
  19906. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  19907. * |--------------------------------------+-----------------+-----------------|
  19908. * | reserved | dummy AST Index #2 |
  19909. * |--------------------------------------+-----------------------------------|
  19910. *
  19911. * The following field definitions describe the format of the peer ast override
  19912. * index messages sent from the target to the host.
  19913. * - MSG_TYPE
  19914. * Bits 7:0
  19915. * Purpose: identifies this as a peer map v3 message
  19916. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  19917. * - VDEV_ID
  19918. * Bits 15:8
  19919. * Purpose: Indicates which virtual device the peer is associated with.
  19920. * - SW_PEER_ID
  19921. * Bits 31:16
  19922. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  19923. * - MAC_ADDR_L32
  19924. * Bits 31:0
  19925. * Purpose: Identifies which peer node the peer ID is for.
  19926. * Value: lower 4 bytes of peer node's MAC address
  19927. * - MAC_ADDR_U16
  19928. * Bits 15:0
  19929. * Purpose: Identifies which peer node the peer ID is for.
  19930. * Value: upper 2 bytes of peer node's MAC address
  19931. * - AST_INDEX1
  19932. * Bits 31:16
  19933. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  19934. * - AST_INDEX2
  19935. * Bits 15:0
  19936. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  19937. */
  19938. /* dword 0 */
  19939. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  19940. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  19941. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  19942. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  19943. /* dword 1 */
  19944. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  19945. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  19946. /* dword 2 */
  19947. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  19948. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  19949. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  19950. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  19951. /* dword 3 */
  19952. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  19953. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  19954. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  19955. do { \
  19956. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  19957. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  19958. } while (0)
  19959. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  19960. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  19961. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  19962. do { \
  19963. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  19964. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  19965. } while (0)
  19966. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  19967. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  19968. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  19969. do { \
  19970. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  19971. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  19972. } while (0)
  19973. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  19974. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  19975. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  19976. do { \
  19977. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  19978. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  19979. } while (0)
  19980. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  19981. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  19982. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  19983. do { \
  19984. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  19985. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  19986. } while (0)
  19987. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  19988. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  19989. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  19990. do { \
  19991. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  19992. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  19993. } while (0)
  19994. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  19995. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  19996. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  19997. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  19998. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  19999. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  20000. /**
  20001. * @brief target -> periodic report of tx latency to host
  20002. *
  20003. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
  20004. *
  20005. * @details
  20006. * The message starts with a message header followed by one or more
  20007. * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
  20008. * After each upload, these tx latency stats will be reset.
  20009. *
  20010. * |31 24|23 16|15 14|13 10|9 8|7 0|
  20011. * +-------------------------+-----+-----+---+----------|
  20012. * hdr | |pyld elem sz| | GR | P | msg type |
  20013. *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20014. * pyld | peer ID |
  20015. * |----------------------------------------------------|
  20016. * | peer_tx_latency[0] |
  20017. * |----------------------------------------------------|
  20018. * 1st | peer_tx_latency[1] |
  20019. * peer |----------------------------------------------------|
  20020. * | peer_tx_latency[2] |
  20021. * |----------------------------------------------------|
  20022. * | peer_tx_latency[3] |
  20023. * |----------------------------------------------------|
  20024. * | avg latency |
  20025. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20026. * | peer ID |
  20027. * |----------------------------------------------------|
  20028. * | peer_tx_latency[0] |
  20029. * |----------------------------------------------------|
  20030. * 2nd | peer_tx_latency[1] |
  20031. * peer |----------------------------------------------------|
  20032. * | peer_tx_latency[2] |
  20033. * |----------------------------------------------------|
  20034. * | peer_tx_latency[3] |
  20035. * |----------------------------------------------------|
  20036. * | avg latency |
  20037. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20038. * Where:
  20039. * P = pdev ID
  20040. * GR = granularity
  20041. *
  20042. * @details
  20043. * htt_t2h_tx_latency_stats_periodic_hdr_t:
  20044. * - msg_type
  20045. * Bits 7:0
  20046. * Purpose: identifies this as a tx latency report message
  20047. * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
  20048. * - pdev_id
  20049. * Bits 9:8
  20050. * Purpose: Indicates which pdev this message is associated with.
  20051. * - granularity
  20052. * Bits 13:10
  20053. * Purpose: specifies the granulairty of each tx latency bucket in MS.
  20054. * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
  20055. * then the ranges for the 4 latency histogram buckets will be
  20056. * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
  20057. * - payload_elem_size
  20058. * Bits 23:16
  20059. * Purpose: specifies the size of each element within the msg's payload
  20060. * In other words, this field specified the value of
  20061. * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
  20062. * revision of the htt_t2h_peer_tx_latency_stats definition.
  20063. * If the payload_elem_size reported in the message exceeds the
  20064. * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20065. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20066. * the host shall ignore the excess data.
  20067. * Conversely, if the payload_elem_size reported in the message is
  20068. * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20069. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20070. * the host shall use 0x0 values for the portion of the data not
  20071. * provided by the target.
  20072. * The host can compare the payload_elem_size to the total size of
  20073. * the message minus the size of the message header to determine
  20074. * how many peer payload elements are present in the message.
  20075. * - sw_peer_id
  20076. * Purpose: The peer to which the following stats belong
  20077. * - peer_tx_latency
  20078. * Purpose: tx latency histogram for this peer, with 4 buckets whose
  20079. * size (in milliseconds) is specified by the granularity field
  20080. * - avg_latency
  20081. * Purpose: average tx latency (in ms) for this peer in this report interval
  20082. */
  20083. typedef struct {
  20084. A_UINT32 msg_type: 8,
  20085. pdev_id: 2,
  20086. granularity: 4,
  20087. reserved1: 2,
  20088. payload_elem_size: 8,
  20089. reserved2: 8;
  20090. } htt_t2h_tx_latency_stats_periodic_hdr_t;
  20091. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
  20092. (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
  20093. #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
  20094. typedef struct _htt_tx_latency_stats {
  20095. A_UINT32 peer_id;
  20096. A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
  20097. A_UINT32 avg_latency;
  20098. } htt_t2h_peer_tx_latency_stats;
  20099. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
  20100. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
  20101. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  20102. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
  20103. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  20104. do { \
  20105. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
  20106. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
  20107. } while (0)
  20108. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
  20109. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
  20110. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
  20111. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
  20112. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
  20113. do { \
  20114. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
  20115. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
  20116. } while (0)
  20117. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
  20118. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
  20119. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
  20120. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
  20121. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
  20122. do { \
  20123. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
  20124. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
  20125. } while (0)
  20126. #endif