hal_internal.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_INTERNAL_H_
  19. #define _HAL_INTERNAL_H_
  20. #include "qdf_types.h"
  21. #include "qdf_atomic.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "pld_common.h"
  26. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  27. #include "qdf_defer.h"
  28. #endif
  29. #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_TXRX, params)
  30. #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_TXRX, params)
  31. #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_TXRX, params)
  32. #define hal_info(params...) QDF_TRACE_INFO(QDF_MODULE_ID_TXRX, params)
  33. #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params)
  34. #define hal_alert_rl(params...) QDF_TRACE_FATAL_RL(QDF_MODULE_ID_HAL, params)
  35. #define hal_err_rl(params...) QDF_TRACE_ERROR_RL(QDF_MODULE_ID_HAL, params)
  36. #define hal_warn_rl(params...) QDF_TRACE_WARN_RL(QDF_MODULE_ID_HAL, params)
  37. #define hal_info_rl(params...) QDF_TRACE_INFO_RL(QDF_MODULE_ID_HAL, params)
  38. #define hal_debug_rl(params...) QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_HAL, params)
  39. #ifdef ENABLE_VERBOSE_DEBUG
  40. extern bool is_hal_verbose_debug_enabled;
  41. #define hal_verbose_debug(params...) \
  42. if (unlikely(is_hal_verbose_debug_enabled)) \
  43. do {\
  44. QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params); \
  45. } while (0)
  46. #define hal_verbose_hex_dump(params...) \
  47. if (unlikely(is_hal_verbose_debug_enabled)) \
  48. do {\
  49. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_TXRX, \
  50. QDF_TRACE_LEVEL_DEBUG, \
  51. params); \
  52. } while (0)
  53. #else
  54. #define hal_verbose_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params)
  55. #define hal_verbose_hex_dump(params...) \
  56. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG, \
  57. params)
  58. #endif
  59. /*
  60. * dp_hal_soc - opaque handle for DP HAL soc
  61. */
  62. struct hal_soc_handle;
  63. typedef struct hal_soc_handle *hal_soc_handle_t;
  64. /* TBD: This should be movded to shared HW header file */
  65. enum hal_srng_ring_id {
  66. /* UMAC rings */
  67. HAL_SRNG_REO2SW1 = 0,
  68. HAL_SRNG_REO2SW2 = 1,
  69. HAL_SRNG_REO2SW3 = 2,
  70. HAL_SRNG_REO2SW4 = 3,
  71. HAL_SRNG_REO2TCL = 4,
  72. HAL_SRNG_SW2REO = 5,
  73. /* 6-7 unused */
  74. HAL_SRNG_REO_CMD = 8,
  75. HAL_SRNG_REO_STATUS = 9,
  76. /* 10-15 unused */
  77. HAL_SRNG_SW2TCL1 = 16,
  78. HAL_SRNG_SW2TCL2 = 17,
  79. HAL_SRNG_SW2TCL3 = 18,
  80. HAL_SRNG_SW2TCL4 = 19, /* FW2TCL ring */
  81. /* 20-23 unused */
  82. HAL_SRNG_SW2TCL_CMD = 24,
  83. HAL_SRNG_TCL_STATUS = 25,
  84. /* 26-31 unused */
  85. HAL_SRNG_CE_0_SRC = 32,
  86. HAL_SRNG_CE_1_SRC = 33,
  87. HAL_SRNG_CE_2_SRC = 34,
  88. HAL_SRNG_CE_3_SRC = 35,
  89. HAL_SRNG_CE_4_SRC = 36,
  90. HAL_SRNG_CE_5_SRC = 37,
  91. HAL_SRNG_CE_6_SRC = 38,
  92. HAL_SRNG_CE_7_SRC = 39,
  93. HAL_SRNG_CE_8_SRC = 40,
  94. HAL_SRNG_CE_9_SRC = 41,
  95. HAL_SRNG_CE_10_SRC = 42,
  96. HAL_SRNG_CE_11_SRC = 43,
  97. /* 44-55 unused */
  98. HAL_SRNG_CE_0_DST = 56,
  99. HAL_SRNG_CE_1_DST = 57,
  100. HAL_SRNG_CE_2_DST = 58,
  101. HAL_SRNG_CE_3_DST = 59,
  102. HAL_SRNG_CE_4_DST = 60,
  103. HAL_SRNG_CE_5_DST = 61,
  104. HAL_SRNG_CE_6_DST = 62,
  105. HAL_SRNG_CE_7_DST = 63,
  106. HAL_SRNG_CE_8_DST = 64,
  107. HAL_SRNG_CE_9_DST = 65,
  108. HAL_SRNG_CE_10_DST = 66,
  109. HAL_SRNG_CE_11_DST = 67,
  110. /* 68-79 unused */
  111. HAL_SRNG_CE_0_DST_STATUS = 80,
  112. HAL_SRNG_CE_1_DST_STATUS = 81,
  113. HAL_SRNG_CE_2_DST_STATUS = 82,
  114. HAL_SRNG_CE_3_DST_STATUS = 83,
  115. HAL_SRNG_CE_4_DST_STATUS = 84,
  116. HAL_SRNG_CE_5_DST_STATUS = 85,
  117. HAL_SRNG_CE_6_DST_STATUS = 86,
  118. HAL_SRNG_CE_7_DST_STATUS = 87,
  119. HAL_SRNG_CE_8_DST_STATUS = 88,
  120. HAL_SRNG_CE_9_DST_STATUS = 89,
  121. HAL_SRNG_CE_10_DST_STATUS = 90,
  122. HAL_SRNG_CE_11_DST_STATUS = 91,
  123. /* 92-103 unused */
  124. HAL_SRNG_WBM_IDLE_LINK = 104,
  125. HAL_SRNG_WBM_SW_RELEASE = 105,
  126. HAL_SRNG_WBM2SW0_RELEASE = 106,
  127. HAL_SRNG_WBM2SW1_RELEASE = 107,
  128. HAL_SRNG_WBM2SW2_RELEASE = 108,
  129. HAL_SRNG_WBM2SW3_RELEASE = 109,
  130. /* 110-127 unused */
  131. HAL_SRNG_UMAC_ID_END = 127,
  132. /* LMAC rings - The following set will be replicated for each LMAC */
  133. HAL_SRNG_LMAC1_ID_START = 128,
  134. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  135. #ifdef IPA_OFFLOAD
  136. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1 = (HAL_SRNG_LMAC1_ID_START + 1),
  137. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 = (HAL_SRNG_LMAC1_ID_START + 2),
  138. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 + 1),
  139. #else
  140. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 + 1),
  141. #endif
  142. HAL_SRNG_WMAC1_SW2RXDMA2_BUF = (HAL_SRNG_WMAC1_SW2RXDMA1_BUF + 1),
  143. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF = (HAL_SRNG_WMAC1_SW2RXDMA2_BUF + 1),
  144. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF =
  145. (HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF + 1),
  146. HAL_SRNG_WMAC1_RXDMA2SW0 = (HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF + 1),
  147. HAL_SRNG_WMAC1_RXDMA2SW1 = (HAL_SRNG_WMAC1_RXDMA2SW0 + 1),
  148. HAL_SRNG_WMAC1_SW2RXDMA1_DESC = (HAL_SRNG_WMAC1_RXDMA2SW1 + 1),
  149. #ifdef WLAN_FEATURE_CIF_CFR
  150. HAL_SRNG_WIFI_POS_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  151. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WIFI_POS_SRC_DMA_RING + 1),
  152. #else
  153. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  154. #endif
  155. /* -142 unused */
  156. HAL_SRNG_LMAC1_ID_END = 143
  157. };
  158. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  159. #define HAL_MAX_LMACS 3
  160. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  161. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  162. #define HAL_SRNG_ID_MAX (HAL_SRNG_UMAC_ID_END + HAL_MAX_LMAC_RINGS)
  163. enum hal_srng_dir {
  164. HAL_SRNG_SRC_RING,
  165. HAL_SRNG_DST_RING
  166. };
  167. /* Lock wrappers for SRNG */
  168. #define hal_srng_lock_t qdf_spinlock_t
  169. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  170. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  171. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  172. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  173. struct hal_soc;
  174. /**
  175. * dp_hal_ring - opaque handle for DP HAL SRNG
  176. */
  177. struct hal_ring_handle;
  178. typedef struct hal_ring_handle *hal_ring_handle_t;
  179. #define MAX_SRNG_REG_GROUPS 2
  180. /* Hal Srng bit mask
  181. * HAL_SRNG_FLUSH_EVENT: SRNG HP TP flush in case of link down
  182. */
  183. #define HAL_SRNG_FLUSH_EVENT BIT(0)
  184. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  185. /**
  186. * struct hal_reg_write_q_elem - delayed register write queue element
  187. * @srng: hal_srng queued for a delayed write
  188. * @addr: iomem address of the register
  189. * @val: register value at the time of delayed write enqueue
  190. * @valid: whether this entry is valid or not
  191. * @enqueue_time: enqueue time (qdf_log_timestamp)
  192. * @dequeue_time: dequeue time (qdf_log_timestamp)
  193. */
  194. struct hal_reg_write_q_elem {
  195. struct hal_srng *srng;
  196. void __iomem *addr;
  197. uint32_t val;
  198. uint8_t valid;
  199. qdf_time_t enqueue_time;
  200. qdf_time_t dequeue_time;
  201. };
  202. /**
  203. * struct hal_reg_write_srng_stats - srng stats to keep track of register writes
  204. * @enqueues: writes enqueued to delayed work
  205. * @dequeues: writes dequeued from delayed work (not written yet)
  206. * @coalesces: writes not enqueued since srng is already queued up
  207. * @direct: writes not enqueued and written to register directly
  208. */
  209. struct hal_reg_write_srng_stats {
  210. uint32_t enqueues;
  211. uint32_t dequeues;
  212. uint32_t coalesces;
  213. uint32_t direct;
  214. };
  215. /**
  216. * enum hal_reg_sched_delay - ENUM for write sched delay histogram
  217. * @REG_WRITE_SCHED_DELAY_SUB_100us: index for delay < 100us
  218. * @REG_WRITE_SCHED_DELAY_SUB_1000us: index for delay < 1000us
  219. * @REG_WRITE_SCHED_DELAY_SUB_5000us: index for delay < 5000us
  220. * @REG_WRITE_SCHED_DELAY_GT_5000us: index for delay >= 5000us
  221. * @REG_WRITE_SCHED_DELAY_HIST_MAX: Max value (nnsize of histogram array)
  222. */
  223. enum hal_reg_sched_delay {
  224. REG_WRITE_SCHED_DELAY_SUB_100us,
  225. REG_WRITE_SCHED_DELAY_SUB_1000us,
  226. REG_WRITE_SCHED_DELAY_SUB_5000us,
  227. REG_WRITE_SCHED_DELAY_GT_5000us,
  228. REG_WRITE_SCHED_DELAY_HIST_MAX,
  229. };
  230. /**
  231. * struct hal_reg_write_soc_stats - soc stats to keep track of register writes
  232. * @enqueues: writes enqueued to delayed work
  233. * @dequeues: writes dequeued from delayed work (not written yet)
  234. * @coalesces: writes not enqueued since srng is already queued up
  235. * @direct: writes not enqueud and writted to register directly
  236. * @prevent_l1_fails: prevent l1 API failed
  237. * @q_depth: current queue depth in delayed register write queue
  238. * @max_q_depth: maximum queue for delayed register write queue
  239. * @sched_delay: = kernel work sched delay + bus wakeup delay, histogram
  240. */
  241. struct hal_reg_write_soc_stats {
  242. qdf_atomic_t enqueues;
  243. uint32_t dequeues;
  244. qdf_atomic_t coalesces;
  245. qdf_atomic_t direct;
  246. uint32_t prevent_l1_fails;
  247. qdf_atomic_t q_depth;
  248. uint32_t max_q_depth;
  249. uint32_t sched_delay[REG_WRITE_SCHED_DELAY_HIST_MAX];
  250. };
  251. #endif
  252. /* Common SRNG ring structure for source and destination rings */
  253. struct hal_srng {
  254. /* Unique SRNG ring ID */
  255. uint8_t ring_id;
  256. /* Ring initialization done */
  257. uint8_t initialized;
  258. /* Interrupt/MSI value assigned to this ring */
  259. int irq;
  260. /* Physical base address of the ring */
  261. qdf_dma_addr_t ring_base_paddr;
  262. /* Virtual base address of the ring */
  263. uint32_t *ring_base_vaddr;
  264. /* Number of entries in ring */
  265. uint32_t num_entries;
  266. /* Ring size */
  267. uint32_t ring_size;
  268. /* Ring size mask */
  269. uint32_t ring_size_mask;
  270. /* Size of ring entry */
  271. uint32_t entry_size;
  272. /* Interrupt timer threshold – in micro seconds */
  273. uint32_t intr_timer_thres_us;
  274. /* Interrupt batch counter threshold – in number of ring entries */
  275. uint32_t intr_batch_cntr_thres_entries;
  276. /* MSI Address */
  277. qdf_dma_addr_t msi_addr;
  278. /* MSI data */
  279. uint32_t msi_data;
  280. /* Misc flags */
  281. uint32_t flags;
  282. /* Lock for serializing ring index updates */
  283. hal_srng_lock_t lock;
  284. /* Start offset of SRNG register groups for this ring
  285. * TBD: See if this is required - register address can be derived
  286. * from ring ID
  287. */
  288. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  289. /* Source or Destination ring */
  290. enum hal_srng_dir ring_dir;
  291. union {
  292. struct {
  293. /* SW tail pointer */
  294. uint32_t tp;
  295. /* Shadow head pointer location to be updated by HW */
  296. uint32_t *hp_addr;
  297. /* Cached head pointer */
  298. uint32_t cached_hp;
  299. /* Tail pointer location to be updated by SW – This
  300. * will be a register address and need not be
  301. * accessed through SW structure */
  302. uint32_t *tp_addr;
  303. /* Current SW loop cnt */
  304. uint32_t loop_cnt;
  305. /* max transfer size */
  306. uint16_t max_buffer_length;
  307. } dst_ring;
  308. struct {
  309. /* SW head pointer */
  310. uint32_t hp;
  311. /* SW reap head pointer */
  312. uint32_t reap_hp;
  313. /* Shadow tail pointer location to be updated by HW */
  314. uint32_t *tp_addr;
  315. /* Cached tail pointer */
  316. uint32_t cached_tp;
  317. /* Head pointer location to be updated by SW – This
  318. * will be a register address and need not be accessed
  319. * through SW structure */
  320. uint32_t *hp_addr;
  321. /* Low threshold – in number of ring entries */
  322. uint32_t low_threshold;
  323. } src_ring;
  324. } u;
  325. struct hal_soc *hal_soc;
  326. /* Number of times hp/tp updated in runtime resume */
  327. uint32_t flush_count;
  328. /* hal srng event flag*/
  329. unsigned long srng_event;
  330. /* last flushed time stamp */
  331. uint64_t last_flush_ts;
  332. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  333. /* flag to indicate whether srng is already queued for delayed write */
  334. uint8_t reg_write_in_progress;
  335. /* srng specific delayed write stats */
  336. struct hal_reg_write_srng_stats wstats;
  337. #endif
  338. };
  339. /* HW SRNG configuration table */
  340. struct hal_hw_srng_config {
  341. int start_ring_id;
  342. uint16_t max_rings;
  343. uint16_t entry_size;
  344. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  345. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  346. uint8_t lmac_ring;
  347. enum hal_srng_dir ring_dir;
  348. uint32_t max_size;
  349. };
  350. #define MAX_SHADOW_REGISTERS 36
  351. /* REO parameters to be passed to hal_reo_setup */
  352. struct hal_reo_params {
  353. /** rx hash steering enabled or disabled */
  354. bool rx_hash_enabled;
  355. /** reo remap 1 register */
  356. uint32_t remap1;
  357. /** reo remap 2 register */
  358. uint32_t remap2;
  359. /** fragment destination ring */
  360. uint8_t frag_dst_ring;
  361. /** padding */
  362. uint8_t padding[3];
  363. };
  364. struct hal_hw_txrx_ops {
  365. /* init and setup */
  366. void (*hal_srng_dst_hw_init)(struct hal_soc *hal,
  367. struct hal_srng *srng);
  368. void (*hal_srng_src_hw_init)(struct hal_soc *hal,
  369. struct hal_srng *srng);
  370. void (*hal_get_hw_hptp)(struct hal_soc *hal,
  371. hal_ring_handle_t hal_ring_hdl,
  372. uint32_t *headp, uint32_t *tailp,
  373. uint8_t ring_type);
  374. void (*hal_reo_setup)(struct hal_soc *hal_soc, void *reoparams);
  375. void (*hal_setup_link_idle_list)(
  376. struct hal_soc *hal_soc,
  377. qdf_dma_addr_t scatter_bufs_base_paddr[],
  378. void *scatter_bufs_base_vaddr[],
  379. uint32_t num_scatter_bufs,
  380. uint32_t scatter_buf_size,
  381. uint32_t last_buf_end_offset,
  382. uint32_t num_entries);
  383. qdf_iomem_t (*hal_get_window_address)(struct hal_soc *hal_soc,
  384. qdf_iomem_t addr);
  385. /* tx */
  386. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  387. void (*hal_tx_set_dscp_tid_map)(struct hal_soc *hal_soc, uint8_t *map,
  388. uint8_t id);
  389. void (*hal_tx_update_dscp_tid)(struct hal_soc *hal_soc, uint8_t tid,
  390. uint8_t id,
  391. uint8_t dscp);
  392. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  393. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  394. uint8_t pool_id, uint32_t desc_id, uint8_t type);
  395. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  396. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  397. void (*hal_tx_desc_set_cache_set_num)(void *desc, uint8_t search_index);
  398. void (*hal_tx_comp_get_status)(void *desc, void *ts,
  399. struct hal_soc *hal);
  400. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  401. uint8_t (*hal_get_wbm_internal_error)(void *hal_desc);
  402. void (*hal_tx_desc_set_mesh_en)(void *desc, uint8_t en);
  403. void (*hal_tx_init_cmd_credit_ring)(hal_soc_handle_t hal_soc_hdl,
  404. hal_ring_handle_t hal_ring_hdl);
  405. /* rx */
  406. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  407. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  408. struct mon_rx_status *rs);
  409. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  410. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  411. void *ppdu_info_handle);
  412. void (*hal_rx_dump_msdu_start_tlv)(void *msdu_start, uint8_t dbg_level);
  413. void (*hal_rx_dump_msdu_end_tlv)(void *msdu_end,
  414. uint8_t dbg_level);
  415. uint32_t (*hal_get_link_desc_size)(void);
  416. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  417. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  418. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  419. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  420. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  421. void (*hal_reo_status_get_header)(uint32_t *d, int b, void *h);
  422. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  423. void *ppdu_info,
  424. hal_soc_handle_t hal_soc_hdl,
  425. qdf_nbuf_t nbuf);
  426. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  427. void *wbm_er_info);
  428. void (*hal_rx_dump_mpdu_start_tlv)(void *mpdustart,
  429. uint8_t dbg_level);
  430. void (*hal_tx_set_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t *map);
  431. void (*hal_tx_update_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t pcp,
  432. uint8_t id);
  433. void (*hal_tx_set_tidmap_prty)(struct hal_soc *hal_soc, uint8_t prio);
  434. uint8_t (*hal_rx_get_rx_fragment_number)(uint8_t *buf);
  435. uint8_t (*hal_rx_msdu_end_da_is_mcbc_get)(uint8_t *buf);
  436. uint8_t (*hal_rx_msdu_end_sa_is_valid_get)(uint8_t *buf);
  437. uint16_t (*hal_rx_msdu_end_sa_idx_get)(uint8_t *buf);
  438. uint32_t (*hal_rx_desc_is_first_msdu)(void *hw_desc_addr);
  439. uint32_t (*hal_rx_msdu_end_l3_hdr_padding_get)(uint8_t *buf);
  440. uint32_t (*hal_rx_encryption_info_valid)(uint8_t *buf);
  441. void (*hal_rx_print_pn)(uint8_t *buf);
  442. uint8_t (*hal_rx_msdu_end_first_msdu_get)(uint8_t *buf);
  443. uint8_t (*hal_rx_msdu_end_da_is_valid_get)(uint8_t *buf);
  444. uint8_t (*hal_rx_msdu_end_last_msdu_get)(uint8_t *buf);
  445. bool (*hal_rx_get_mpdu_mac_ad4_valid)(uint8_t *buf);
  446. uint32_t (*hal_rx_mpdu_start_sw_peer_id_get)(uint8_t *buf);
  447. uint32_t (*hal_rx_mpdu_get_to_ds)(uint8_t *buf);
  448. uint32_t (*hal_rx_mpdu_get_fr_ds)(uint8_t *buf);
  449. uint8_t (*hal_rx_get_mpdu_frame_control_valid)(uint8_t *buf);
  450. QDF_STATUS
  451. (*hal_rx_mpdu_get_addr1)(uint8_t *buf, uint8_t *mac_addr);
  452. QDF_STATUS
  453. (*hal_rx_mpdu_get_addr2)(uint8_t *buf, uint8_t *mac_addr);
  454. QDF_STATUS
  455. (*hal_rx_mpdu_get_addr3)(uint8_t *buf, uint8_t *mac_addr);
  456. QDF_STATUS
  457. (*hal_rx_mpdu_get_addr4)(uint8_t *buf, uint8_t *mac_addr);
  458. uint8_t (*hal_rx_get_mpdu_sequence_control_valid)(uint8_t *buf);
  459. bool (*hal_rx_is_unicast)(uint8_t *buf);
  460. uint32_t (*hal_rx_tid_get)(hal_soc_handle_t hal_soc_hdl, uint8_t *buf);
  461. uint32_t (*hal_rx_hw_desc_get_ppduid_get)(void *rx_tlv_hdr,
  462. void *rxdma_dst_ring_desc);
  463. uint32_t (*hal_rx_mpdu_start_mpdu_qos_control_valid_get)(uint8_t *buf);
  464. uint32_t (*hal_rx_msdu_end_sa_sw_peer_id_get)(uint8_t *buf);
  465. void * (*hal_rx_msdu0_buffer_addr_lsb)(void *link_desc_addr);
  466. void * (*hal_rx_msdu_desc_info_ptr_get)(void *msdu0);
  467. void * (*hal_ent_mpdu_desc_info)(void *hw_addr);
  468. void * (*hal_dst_mpdu_desc_info)(void *hw_addr);
  469. uint8_t (*hal_rx_get_fc_valid)(uint8_t *buf);
  470. uint8_t (*hal_rx_get_to_ds_flag)(uint8_t *buf);
  471. uint8_t (*hal_rx_get_mac_addr2_valid)(uint8_t *buf);
  472. uint8_t (*hal_rx_get_filter_category)(uint8_t *buf);
  473. uint32_t (*hal_rx_get_ppdu_id)(uint8_t *buf);
  474. void (*hal_reo_config)(struct hal_soc *soc,
  475. uint32_t reg_val,
  476. struct hal_reo_params *reo_params);
  477. uint32_t (*hal_rx_msdu_flow_idx_get)(uint8_t *buf);
  478. bool (*hal_rx_msdu_flow_idx_invalid)(uint8_t *buf);
  479. bool (*hal_rx_msdu_flow_idx_timeout)(uint8_t *buf);
  480. uint32_t (*hal_rx_msdu_fse_metadata_get)(uint8_t *buf);
  481. uint16_t (*hal_rx_msdu_cce_metadata_get)(uint8_t *buf);
  482. void
  483. (*hal_rx_msdu_get_flow_params)(
  484. uint8_t *buf,
  485. bool *flow_invalid,
  486. bool *flow_timeout,
  487. uint32_t *flow_index);
  488. uint16_t (*hal_rx_tlv_get_tcp_chksum)(uint8_t *buf);
  489. uint16_t (*hal_rx_get_rx_sequence)(uint8_t *buf);
  490. void (*hal_rx_get_bb_info)(void *rx_tlv, void *ppdu_info_handle);
  491. void (*hal_rx_get_rtt_info)(void *rx_tlv, void *ppdu_info_handle);
  492. void (*hal_rx_msdu_packet_metadata_get)(uint8_t *buf,
  493. void *msdu_pkt_metadata);
  494. uint16_t (*hal_rx_get_fisa_cumulative_l4_checksum)(uint8_t *buf);
  495. uint16_t (*hal_rx_get_fisa_cumulative_ip_length)(uint8_t *buf);
  496. bool (*hal_rx_get_udp_proto)(uint8_t *buf);
  497. bool (*hal_rx_get_fisa_flow_agg_continuation)(uint8_t *buf);
  498. uint8_t (*hal_rx_get_fisa_flow_agg_count)(uint8_t *buf);
  499. bool (*hal_rx_get_fisa_timeout)(uint8_t *buf);
  500. uint8_t (*hal_rx_mpdu_start_tlv_tag_valid)(void *rx_tlv_hdr);
  501. };
  502. /**
  503. * struct hal_soc_stats - Hal layer stats
  504. * @reg_write_fail: number of failed register writes
  505. * @wstats: delayed register write stats
  506. *
  507. * This structure holds all the statistics at HAL layer.
  508. */
  509. struct hal_soc_stats {
  510. uint32_t reg_write_fail;
  511. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  512. struct hal_reg_write_soc_stats wstats;
  513. #endif
  514. };
  515. #ifdef ENABLE_HAL_REG_WR_HISTORY
  516. /* The history size should always be a power of 2 */
  517. #define HAL_REG_WRITE_HIST_SIZE 8
  518. /**
  519. * struct hal_reg_write_fail_entry - Record of
  520. * register write which failed.
  521. * @timestamp: timestamp of reg write failure
  522. * @reg_offset: offset of register where the write failed
  523. * @write_val: the value which was to be written
  524. * @read_val: the value read back from the register after write
  525. */
  526. struct hal_reg_write_fail_entry {
  527. uint64_t timestamp;
  528. uint32_t reg_offset;
  529. uint32_t write_val;
  530. uint32_t read_val;
  531. };
  532. /**
  533. * struct hal_reg_write_fail_history - Hal layer history
  534. * of all the register write failures.
  535. * @index: index to add the new record
  536. * @record: array of all the records in history
  537. *
  538. * This structure holds the history of register write
  539. * failures at HAL layer.
  540. */
  541. struct hal_reg_write_fail_history {
  542. qdf_atomic_t index;
  543. struct hal_reg_write_fail_entry record[HAL_REG_WRITE_HIST_SIZE];
  544. };
  545. #endif
  546. /**
  547. * HAL context to be used to access SRNG APIs (currently used by data path
  548. * and transport (CE) modules)
  549. */
  550. struct hal_soc {
  551. /* HIF handle to access HW registers */
  552. struct hif_opaque_softc *hif_handle;
  553. /* QDF device handle */
  554. qdf_device_t qdf_dev;
  555. /* Device base address */
  556. void *dev_base_addr;
  557. /* HAL internal state for all SRNG rings.
  558. * TODO: See if this is required
  559. */
  560. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  561. /* Remote pointer memory for HW/FW updates */
  562. uint32_t *shadow_rdptr_mem_vaddr;
  563. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  564. /* Shared memory for ring pointer updates from host to FW */
  565. uint32_t *shadow_wrptr_mem_vaddr;
  566. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  567. /* REO blocking resource index */
  568. uint8_t reo_res_bitmap;
  569. uint8_t index;
  570. uint32_t target_type;
  571. /* shadow register configuration */
  572. struct pld_shadow_reg_v2_cfg shadow_config[MAX_SHADOW_REGISTERS];
  573. int num_shadow_registers_configured;
  574. bool use_register_windowing;
  575. uint32_t register_window;
  576. qdf_spinlock_t register_access_lock;
  577. /* Static window map configuration for multiple window write*/
  578. bool static_window_map;
  579. /* srng table */
  580. struct hal_hw_srng_config *hw_srng_table;
  581. int32_t *hal_hw_reg_offset;
  582. struct hal_hw_txrx_ops *ops;
  583. /* Indicate srngs initialization */
  584. bool init_phase;
  585. /* Hal level stats */
  586. struct hal_soc_stats stats;
  587. #ifdef ENABLE_HAL_REG_WR_HISTORY
  588. struct hal_reg_write_fail_history *reg_wr_fail_hist;
  589. #endif
  590. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  591. /* queue(array) to hold register writes */
  592. struct hal_reg_write_q_elem *reg_write_queue;
  593. /* delayed work to be queued into workqueue */
  594. qdf_work_t reg_write_work;
  595. /* workqueue for delayed register writes */
  596. qdf_workqueue_t *reg_write_wq;
  597. /* write index used by caller to enqueue delayed work */
  598. qdf_atomic_t write_idx;
  599. /* read index used by worker thread to dequeue/write registers */
  600. uint32_t read_idx;
  601. #endif
  602. };
  603. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  604. /**
  605. * hal_delayed_reg_write() - delayed regiter write
  606. * @hal_soc: HAL soc handle
  607. * @srng: hal srng
  608. * @addr: iomem address
  609. * @value: value to be written
  610. *
  611. * Return: none
  612. */
  613. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  614. struct hal_srng *srng,
  615. void __iomem *addr,
  616. uint32_t value);
  617. #endif
  618. void hal_qca6750_attach(struct hal_soc *hal_soc);
  619. void hal_qca6490_attach(struct hal_soc *hal_soc);
  620. void hal_qca6390_attach(struct hal_soc *hal_soc);
  621. void hal_qca6290_attach(struct hal_soc *hal_soc);
  622. void hal_qca8074_attach(struct hal_soc *hal_soc);
  623. /*
  624. * hal_soc_to_dp_hal_roc - API to convert hal_soc to opaque
  625. * dp_hal_soc handle type
  626. * @hal_soc - hal_soc type
  627. *
  628. * Return: hal_soc_handle_t type
  629. */
  630. static inline
  631. hal_soc_handle_t hal_soc_to_hal_soc_handle(struct hal_soc *hal_soc)
  632. {
  633. return (hal_soc_handle_t)hal_soc;
  634. }
  635. /*
  636. * hal_srng_to_hal_ring_handle - API to convert hal_srng to opaque
  637. * dp_hal_ring handle type
  638. * @hal_srng - hal_srng type
  639. *
  640. * Return: hal_ring_handle_t type
  641. */
  642. static inline
  643. hal_ring_handle_t hal_srng_to_hal_ring_handle(struct hal_srng *hal_srng)
  644. {
  645. return (hal_ring_handle_t)hal_srng;
  646. }
  647. /*
  648. * hal_ring_handle_to_hal_srng - API to convert dp_hal_ring to hal_srng handle
  649. * @hal_ring - hal_ring_handle_t type
  650. *
  651. * Return: hal_srng pointer type
  652. */
  653. static inline
  654. struct hal_srng *hal_ring_handle_to_hal_srng(hal_ring_handle_t hal_ring)
  655. {
  656. return (struct hal_srng *)hal_ring;
  657. }
  658. #endif /* _HAL_INTERNAL_H_ */