lahaina.c 216 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/gpio.h>
  8. #include <linux/of_gpio.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/input.h>
  14. #include <linux/of_device.h>
  15. #include <linux/soc/qcom/fsa4480-i2c.h>
  16. #include <sound/core.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/info.h>
  22. #include <soc/snd_event.h>
  23. #include <dsp/audio_notifier.h>
  24. #include <soc/swr-common.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include <dsp/q6core.h>
  27. #include <soc/soundwire.h>
  28. #include "device_event.h"
  29. #include "msm-pcm-routing-v2.h"
  30. #include "asoc/msm-cdc-pinctrl.h"
  31. #include "asoc/wcd-mbhc-v2.h"
  32. #include "codecs/wcd938x/wcd938x-mbhc.h"
  33. #include "codecs/wsa883x/wsa883x.h"
  34. #include "codecs/wcd938x/wcd938x.h"
  35. #include "codecs/bolero/bolero-cdc.h"
  36. #include <dt-bindings/sound/audio-codec-port-types.h>
  37. #include "codecs/bolero/wsa-macro.h"
  38. #include "lahaina-port-config.h"
  39. #include "msm_dailink.h"
  40. #define DRV_NAME "lahaina-asoc-snd"
  41. #define __CHIPSET__ "LAHAINA "
  42. #define MSM_DAILINK_NAME(name) (__CHIPSET__#name)
  43. #define SAMPLING_RATE_8KHZ 8000
  44. #define SAMPLING_RATE_11P025KHZ 11025
  45. #define SAMPLING_RATE_16KHZ 16000
  46. #define SAMPLING_RATE_22P05KHZ 22050
  47. #define SAMPLING_RATE_32KHZ 32000
  48. #define SAMPLING_RATE_44P1KHZ 44100
  49. #define SAMPLING_RATE_48KHZ 48000
  50. #define SAMPLING_RATE_88P2KHZ 88200
  51. #define SAMPLING_RATE_96KHZ 96000
  52. #define SAMPLING_RATE_176P4KHZ 176400
  53. #define SAMPLING_RATE_192KHZ 192000
  54. #define SAMPLING_RATE_352P8KHZ 352800
  55. #define SAMPLING_RATE_384KHZ 384000
  56. #define IS_FRACTIONAL(x) \
  57. ((x == SAMPLING_RATE_11P025KHZ) || (x == SAMPLING_RATE_22P05KHZ) || \
  58. (x == SAMPLING_RATE_44P1KHZ) || (x == SAMPLING_RATE_88P2KHZ) || \
  59. (x == SAMPLING_RATE_176P4KHZ) || (x == SAMPLING_RATE_352P8KHZ))
  60. #define IS_MSM_INTERFACE_MI2S(x) \
  61. ((x == PRIM_MI2S) || (x == SEC_MI2S) || (x == TERT_MI2S))
  62. #define WCD9XXX_MBHC_DEF_RLOADS 5
  63. #define WCD9XXX_MBHC_DEF_BUTTONS 8
  64. #define CODEC_EXT_CLK_RATE 9600000
  65. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  66. #define DEV_NAME_STR_LEN 32
  67. #define WCD_MBHC_HS_V_MAX 1600
  68. #define TDM_CHANNEL_MAX 8
  69. #define DEV_NAME_STR_LEN 32
  70. #define MSM_LL_QOS_VALUE 300 /* time in us to ensure LPM doesn't go in C3/C4 */
  71. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  72. #define WCN_CDC_SLIM_RX_CH_MAX 2
  73. #define WCN_CDC_SLIM_TX_CH_MAX 2
  74. #define WCN_CDC_SLIM_TX_CH_MAX_LITO 3
  75. enum {
  76. RX_PATH = 0,
  77. TX_PATH,
  78. MAX_PATH,
  79. };
  80. enum {
  81. TDM_0 = 0,
  82. TDM_1,
  83. TDM_2,
  84. TDM_3,
  85. TDM_4,
  86. TDM_5,
  87. TDM_6,
  88. TDM_7,
  89. TDM_PORT_MAX,
  90. };
  91. #define TDM_MAX_SLOTS 8
  92. #define TDM_SLOT_WIDTH_BITS 32
  93. enum {
  94. TDM_PRI = 0,
  95. TDM_SEC,
  96. TDM_TERT,
  97. TDM_QUAT,
  98. TDM_QUIN,
  99. TDM_SEN,
  100. TDM_INTERFACE_MAX,
  101. };
  102. enum {
  103. PRIM_AUX_PCM = 0,
  104. SEC_AUX_PCM,
  105. TERT_AUX_PCM,
  106. QUAT_AUX_PCM,
  107. QUIN_AUX_PCM,
  108. SEN_AUX_PCM,
  109. AUX_PCM_MAX,
  110. };
  111. enum {
  112. PRIM_MI2S = 0,
  113. SEC_MI2S,
  114. TERT_MI2S,
  115. QUAT_MI2S,
  116. QUIN_MI2S,
  117. SEN_MI2S,
  118. MI2S_MAX,
  119. };
  120. enum {
  121. WSA_CDC_DMA_RX_0 = 0,
  122. WSA_CDC_DMA_RX_1,
  123. RX_CDC_DMA_RX_0,
  124. RX_CDC_DMA_RX_1,
  125. RX_CDC_DMA_RX_2,
  126. RX_CDC_DMA_RX_3,
  127. RX_CDC_DMA_RX_5,
  128. CDC_DMA_RX_MAX,
  129. };
  130. enum {
  131. WSA_CDC_DMA_TX_0 = 0,
  132. WSA_CDC_DMA_TX_1,
  133. WSA_CDC_DMA_TX_2,
  134. TX_CDC_DMA_TX_0,
  135. TX_CDC_DMA_TX_3,
  136. TX_CDC_DMA_TX_4,
  137. VA_CDC_DMA_TX_0,
  138. VA_CDC_DMA_TX_1,
  139. VA_CDC_DMA_TX_2,
  140. CDC_DMA_TX_MAX,
  141. };
  142. enum {
  143. SLIM_RX_7 = 0,
  144. SLIM_RX_MAX,
  145. };
  146. enum {
  147. SLIM_TX_7 = 0,
  148. SLIM_TX_8,
  149. SLIM_TX_MAX,
  150. };
  151. enum {
  152. AFE_LOOPBACK_TX_IDX = 0,
  153. AFE_LOOPBACK_TX_IDX_MAX,
  154. };
  155. struct msm_asoc_mach_data {
  156. struct snd_info_entry *codec_root;
  157. int usbc_en2_gpio; /* used by gpio driver API */
  158. int lito_v2_enabled;
  159. struct device_node *dmic01_gpio_p; /* used by pinctrl API */
  160. struct device_node *dmic23_gpio_p; /* used by pinctrl API */
  161. struct device_node *dmic45_gpio_p; /* used by pinctrl API */
  162. struct device_node *mi2s_gpio_p[MI2S_MAX]; /* used by pinctrl API */
  163. atomic_t mi2s_gpio_ref_count[MI2S_MAX]; /* used by pinctrl API */
  164. struct device_node *us_euro_gpio_p; /* used by pinctrl API */
  165. struct pinctrl *usbc_en2_gpio_p; /* used by pinctrl API */
  166. struct device_node *hph_en1_gpio_p; /* used by pinctrl API */
  167. struct device_node *hph_en0_gpio_p; /* used by pinctrl API */
  168. bool is_afe_config_done;
  169. struct device_node *fsa_handle;
  170. struct clk *lpass_audio_hw_vote;
  171. int core_audio_vote_count;
  172. u32 wsa_max_devs;
  173. };
  174. struct tdm_port {
  175. u32 mode;
  176. u32 channel;
  177. };
  178. struct tdm_dev_config {
  179. unsigned int tdm_slot_offset[TDM_MAX_SLOTS];
  180. };
  181. enum {
  182. EXT_DISP_RX_IDX_DP = 0,
  183. EXT_DISP_RX_IDX_DP1,
  184. EXT_DISP_RX_IDX_MAX,
  185. };
  186. struct dev_config {
  187. u32 sample_rate;
  188. u32 bit_format;
  189. u32 channels;
  190. };
  191. /* Default configuration of slimbus channels */
  192. static struct dev_config slim_rx_cfg[] = {
  193. [SLIM_RX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  194. };
  195. static struct dev_config slim_tx_cfg[] = {
  196. [SLIM_TX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  197. [SLIM_TX_8] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  198. };
  199. /* Default configuration of external display BE */
  200. static struct dev_config ext_disp_rx_cfg[] = {
  201. [EXT_DISP_RX_IDX_DP] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  202. [EXT_DISP_RX_IDX_DP1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  203. };
  204. static struct dev_config usb_rx_cfg = {
  205. .sample_rate = SAMPLING_RATE_48KHZ,
  206. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  207. .channels = 2,
  208. };
  209. static struct dev_config usb_tx_cfg = {
  210. .sample_rate = SAMPLING_RATE_48KHZ,
  211. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  212. .channels = 1,
  213. };
  214. static struct dev_config proxy_rx_cfg = {
  215. .sample_rate = SAMPLING_RATE_48KHZ,
  216. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  217. .channels = 2,
  218. };
  219. static struct afe_clk_set mi2s_clk[MI2S_MAX] = {
  220. {
  221. AFE_API_VERSION_I2S_CONFIG,
  222. Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT,
  223. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  224. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  225. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  226. 0,
  227. },
  228. {
  229. AFE_API_VERSION_I2S_CONFIG,
  230. Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT,
  231. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  232. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  233. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  234. 0,
  235. },
  236. {
  237. AFE_API_VERSION_I2S_CONFIG,
  238. Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT,
  239. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  240. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  241. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  242. 0,
  243. },
  244. {
  245. AFE_API_VERSION_I2S_CONFIG,
  246. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT,
  247. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  248. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  249. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  250. 0,
  251. },
  252. {
  253. AFE_API_VERSION_I2S_CONFIG,
  254. Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT,
  255. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  256. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  257. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  258. 0,
  259. },
  260. {
  261. AFE_API_VERSION_I2S_CONFIG,
  262. Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT,
  263. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  264. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  265. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  266. 0,
  267. },
  268. };
  269. struct mi2s_conf {
  270. struct mutex lock;
  271. u32 ref_cnt;
  272. u32 msm_is_mi2s_master;
  273. };
  274. static u32 mi2s_ebit_clk[MI2S_MAX] = {
  275. Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT,
  276. Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT,
  277. Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT,
  278. };
  279. static struct mi2s_conf mi2s_intf_conf[MI2S_MAX];
  280. /* Default configuration of TDM channels */
  281. static struct dev_config tdm_rx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  282. { /* PRI TDM */
  283. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  284. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  285. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  286. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  287. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  288. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  289. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  290. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  291. },
  292. { /* SEC TDM */
  293. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  294. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  295. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  296. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  297. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  298. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  299. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  300. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  301. },
  302. { /* TERT TDM */
  303. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  304. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  305. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  306. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  307. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  308. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  309. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  310. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  311. },
  312. { /* QUAT TDM */
  313. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  314. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  315. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  316. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  317. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  318. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  319. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  320. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  321. },
  322. { /* QUIN TDM */
  323. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  324. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  325. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  326. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  327. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  328. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  329. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  330. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  331. },
  332. { /* SEN TDM */
  333. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  334. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  335. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  336. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  337. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  338. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  339. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  340. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  341. },
  342. };
  343. static struct dev_config tdm_tx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  344. { /* PRI TDM */
  345. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  346. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  347. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  348. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  349. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  350. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  351. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  352. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  353. },
  354. { /* SEC TDM */
  355. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  356. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  357. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  358. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  359. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  360. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  361. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  362. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  363. },
  364. { /* TERT TDM */
  365. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  366. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  367. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  368. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  369. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  370. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  371. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  372. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  373. },
  374. { /* QUAT TDM */
  375. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  376. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  377. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  378. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  379. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  380. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  381. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  382. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  383. },
  384. { /* QUIN TDM */
  385. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  386. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  387. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  388. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  389. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  390. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  391. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  392. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  393. },
  394. { /* SEN TDM */
  395. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  396. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  397. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  398. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  399. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  400. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  401. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  402. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  403. },
  404. };
  405. /* Default configuration of AUX PCM channels */
  406. static struct dev_config aux_pcm_rx_cfg[] = {
  407. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  408. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  409. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  410. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  411. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  412. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  413. };
  414. static struct dev_config aux_pcm_tx_cfg[] = {
  415. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  416. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  417. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  418. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  419. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  420. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  421. };
  422. /* Default configuration of MI2S channels */
  423. static struct dev_config mi2s_rx_cfg[] = {
  424. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  425. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  426. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  427. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  428. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  429. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  430. };
  431. static struct dev_config mi2s_tx_cfg[] = {
  432. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  433. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  434. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  435. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  436. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  437. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  438. };
  439. static struct tdm_dev_config pri_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  440. { /* PRI TDM */
  441. { {0, 4, 0xFFFF} }, /* RX_0 */
  442. { {8, 12, 0xFFFF} }, /* RX_1 */
  443. { {16, 20, 0xFFFF} }, /* RX_2 */
  444. { {24, 28, 0xFFFF} }, /* RX_3 */
  445. { {0xFFFF} }, /* RX_4 */
  446. { {0xFFFF} }, /* RX_5 */
  447. { {0xFFFF} }, /* RX_6 */
  448. { {0xFFFF} }, /* RX_7 */
  449. },
  450. {
  451. { {0, 4, 8, 12, 0xFFFF} }, /* TX_0 */
  452. { {8, 12, 0xFFFF} }, /* TX_1 */
  453. { {16, 20, 0xFFFF} }, /* TX_2 */
  454. { {24, 28, 0xFFFF} }, /* TX_3 */
  455. { {0xFFFF} }, /* TX_4 */
  456. { {0xFFFF} }, /* TX_5 */
  457. { {0xFFFF} }, /* TX_6 */
  458. { {0xFFFF} }, /* TX_7 */
  459. },
  460. };
  461. static struct tdm_dev_config sec_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  462. { /* SEC TDM */
  463. { {0, 4, 0xFFFF} }, /* RX_0 */
  464. { {8, 12, 0xFFFF} }, /* RX_1 */
  465. { {16, 20, 0xFFFF} }, /* RX_2 */
  466. { {24, 28, 0xFFFF} }, /* RX_3 */
  467. { {0xFFFF} }, /* RX_4 */
  468. { {0xFFFF} }, /* RX_5 */
  469. { {0xFFFF} }, /* RX_6 */
  470. { {0xFFFF} }, /* RX_7 */
  471. },
  472. {
  473. { {0, 4, 0xFFFF} }, /* TX_0 */
  474. { {8, 12, 0xFFFF} }, /* TX_1 */
  475. { {16, 20, 0xFFFF} }, /* TX_2 */
  476. { {24, 28, 0xFFFF} }, /* TX_3 */
  477. { {0xFFFF} }, /* TX_4 */
  478. { {0xFFFF} }, /* TX_5 */
  479. { {0xFFFF} }, /* TX_6 */
  480. { {0xFFFF} }, /* TX_7 */
  481. },
  482. };
  483. static struct tdm_dev_config tert_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  484. { /* TERT TDM */
  485. { {0, 4, 0xFFFF} }, /* RX_0 */
  486. { {8, 12, 0xFFFF} }, /* RX_1 */
  487. { {16, 20, 0xFFFF} }, /* RX_2 */
  488. { {24, 28, 0xFFFF} }, /* RX_3 */
  489. { {0xFFFF} }, /* RX_4 */
  490. { {0xFFFF} }, /* RX_5 */
  491. { {0xFFFF} }, /* RX_6 */
  492. { {0xFFFF} }, /* RX_7 */
  493. },
  494. {
  495. { {0, 4, 0xFFFF} }, /* TX_0 */
  496. { {8, 12, 0xFFFF} }, /* TX_1 */
  497. { {16, 20, 0xFFFF} }, /* TX_2 */
  498. { {24, 28, 0xFFFF} }, /* TX_3 */
  499. { {0xFFFF} }, /* TX_4 */
  500. { {0xFFFF} }, /* TX_5 */
  501. { {0xFFFF} }, /* TX_6 */
  502. { {0xFFFF} }, /* TX_7 */
  503. },
  504. };
  505. static struct tdm_dev_config quat_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  506. { /* QUAT TDM */
  507. { {0, 4, 0xFFFF} }, /* RX_0 */
  508. { {8, 12, 0xFFFF} }, /* RX_1 */
  509. { {16, 20, 0xFFFF} }, /* RX_2 */
  510. { {24, 28, 0xFFFF} }, /* RX_3 */
  511. { {0xFFFF} }, /* RX_4 */
  512. { {0xFFFF} }, /* RX_5 */
  513. { {0xFFFF} }, /* RX_6 */
  514. { {0xFFFF} }, /* RX_7 */
  515. },
  516. {
  517. { {0, 4, 0xFFFF} }, /* TX_0 */
  518. { {8, 12, 0xFFFF} }, /* TX_1 */
  519. { {16, 20, 0xFFFF} }, /* TX_2 */
  520. { {24, 28, 0xFFFF} }, /* TX_3 */
  521. { {0xFFFF} }, /* TX_4 */
  522. { {0xFFFF} }, /* TX_5 */
  523. { {0xFFFF} }, /* TX_6 */
  524. { {0xFFFF} }, /* TX_7 */
  525. },
  526. };
  527. static struct tdm_dev_config quin_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  528. { /* QUIN TDM */
  529. { {0, 4, 0xFFFF} }, /* RX_0 */
  530. { {8, 12, 0xFFFF} }, /* RX_1 */
  531. { {16, 20, 0xFFFF} }, /* RX_2 */
  532. { {24, 28, 0xFFFF} }, /* RX_3 */
  533. { {0xFFFF} }, /* RX_4 */
  534. { {0xFFFF} }, /* RX_5 */
  535. { {0xFFFF} }, /* RX_6 */
  536. { {0xFFFF} }, /* RX_7 */
  537. },
  538. {
  539. { {0, 4, 0xFFFF} }, /* TX_0 */
  540. { {8, 12, 0xFFFF} }, /* TX_1 */
  541. { {16, 20, 0xFFFF} }, /* TX_2 */
  542. { {24, 28, 0xFFFF} }, /* TX_3 */
  543. { {0xFFFF} }, /* TX_4 */
  544. { {0xFFFF} }, /* TX_5 */
  545. { {0xFFFF} }, /* TX_6 */
  546. { {0xFFFF} }, /* TX_7 */
  547. },
  548. };
  549. static struct tdm_dev_config sen_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  550. { /* SEN TDM */
  551. { {0, 4, 0xFFFF} }, /* RX_0 */
  552. { {8, 12, 0xFFFF} }, /* RX_1 */
  553. { {16, 20, 0xFFFF} }, /* RX_2 */
  554. { {24, 28, 0xFFFF} }, /* RX_3 */
  555. { {0xFFFF} }, /* RX_4 */
  556. { {0xFFFF} }, /* RX_5 */
  557. { {0xFFFF} }, /* RX_6 */
  558. { {0xFFFF} }, /* RX_7 */
  559. },
  560. {
  561. { {0, 4, 0xFFFF} }, /* TX_0 */
  562. { {8, 12, 0xFFFF} }, /* TX_1 */
  563. { {16, 20, 0xFFFF} }, /* TX_2 */
  564. { {24, 28, 0xFFFF} }, /* TX_3 */
  565. { {0xFFFF} }, /* TX_4 */
  566. { {0xFFFF} }, /* TX_5 */
  567. { {0xFFFF} }, /* TX_6 */
  568. { {0xFFFF} }, /* TX_7 */
  569. },
  570. };
  571. static void *tdm_cfg[TDM_INTERFACE_MAX] = {
  572. pri_tdm_dev_config,
  573. sec_tdm_dev_config,
  574. tert_tdm_dev_config,
  575. quat_tdm_dev_config,
  576. quin_tdm_dev_config,
  577. sen_tdm_dev_config,
  578. };
  579. /* Default configuration of Codec DMA Interface RX */
  580. static struct dev_config cdc_dma_rx_cfg[] = {
  581. [WSA_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  582. [WSA_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  583. [RX_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  584. [RX_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  585. [RX_CDC_DMA_RX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  586. [RX_CDC_DMA_RX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  587. [RX_CDC_DMA_RX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  588. };
  589. /* Default configuration of Codec DMA Interface TX */
  590. static struct dev_config cdc_dma_tx_cfg[] = {
  591. [WSA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  592. [WSA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  593. [WSA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  594. [TX_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  595. [TX_CDC_DMA_TX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  596. [TX_CDC_DMA_TX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  597. [VA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  598. [VA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  599. [VA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  600. };
  601. static struct dev_config afe_loopback_tx_cfg[] = {
  602. [AFE_LOOPBACK_TX_IDX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  603. };
  604. static int msm_vi_feed_tx_ch = 2;
  605. static const char *const vi_feed_ch_text[] = {"One", "Two"};
  606. static char const *bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE",
  607. "S32_LE"};
  608. static char const *cdc80_bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE"};
  609. static char const *ch_text[] = {"Two", "Three", "Four", "Five",
  610. "Six", "Seven", "Eight"};
  611. static char const *usb_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  612. "KHZ_16", "KHZ_22P05",
  613. "KHZ_32", "KHZ_44P1", "KHZ_48",
  614. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  615. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  616. static const char *const usb_ch_text[] = {"One", "Two", "Three", "Four",
  617. "Five", "Six", "Seven",
  618. "Eight"};
  619. static char const *tdm_sample_rate_text[] = {"KHZ_8", "KHZ_16", "KHZ_32",
  620. "KHZ_48", "KHZ_176P4",
  621. "KHZ_352P8"};
  622. static char const *tdm_bit_format_text[] = {"S16_LE", "S24_LE", "S32_LE"};
  623. static char const *tdm_ch_text[] = {"One", "Two", "Three", "Four",
  624. "Five", "Six", "Seven", "Eight"};
  625. static const char *const auxpcm_rate_text[] = {"KHZ_8", "KHZ_16"};
  626. static char const *mi2s_rate_text[] = {"KHZ_8", "KHZ_11P025", "KHZ_16",
  627. "KHZ_22P05", "KHZ_32", "KHZ_44P1",
  628. "KHZ_48", "KHZ_88P2", "KHZ_96",
  629. "KHZ_176P4", "KHZ_192","KHZ_352P8",
  630. "KHZ_384"};
  631. static const char *const mi2s_ch_text[] = {"One", "Two", "Three", "Four",
  632. "Five", "Six", "Seven",
  633. "Eight"};
  634. static const char *const cdc_dma_rx_ch_text[] = {"One", "Two"};
  635. static const char *const cdc_dma_tx_ch_text[] = {"One", "Two", "Three", "Four",
  636. "Five", "Six", "Seven",
  637. "Eight"};
  638. static char const *cdc_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  639. "KHZ_16", "KHZ_22P05",
  640. "KHZ_32", "KHZ_44P1", "KHZ_48",
  641. "KHZ_88P2", "KHZ_96",
  642. "KHZ_176P4", "KHZ_192",
  643. "KHZ_352P8", "KHZ_384"};
  644. static char const *cdc80_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  645. "KHZ_16", "KHZ_22P05",
  646. "KHZ_32", "KHZ_44P1", "KHZ_48",
  647. "KHZ_88P2", "KHZ_96",
  648. "KHZ_176P4", "KHZ_192"};
  649. static char const *ext_disp_bit_format_text[] = {"S16_LE", "S24_LE",
  650. "S24_3LE"};
  651. static char const *ext_disp_sample_rate_text[] = {"KHZ_48", "KHZ_96",
  652. "KHZ_192", "KHZ_32", "KHZ_44P1",
  653. "KHZ_88P2", "KHZ_176P4"};
  654. static char const *bt_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  655. "KHZ_44P1", "KHZ_48",
  656. "KHZ_88P2", "KHZ_96"};
  657. static char const *bt_sample_rate_rx_text[] = {"KHZ_8", "KHZ_16",
  658. "KHZ_44P1", "KHZ_48",
  659. "KHZ_88P2", "KHZ_96"};
  660. static char const *bt_sample_rate_tx_text[] = {"KHZ_8", "KHZ_16",
  661. "KHZ_44P1", "KHZ_48",
  662. "KHZ_88P2", "KHZ_96"};
  663. static const char *const afe_loopback_tx_ch_text[] = {"One", "Two"};
  664. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_sample_rate, usb_sample_rate_text);
  665. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_sample_rate, usb_sample_rate_text);
  666. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_format, bit_format_text);
  667. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_format, bit_format_text);
  668. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_chs, usb_ch_text);
  669. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_chs, usb_ch_text);
  670. static SOC_ENUM_SINGLE_EXT_DECL(vi_feed_tx_chs, vi_feed_ch_text);
  671. static SOC_ENUM_SINGLE_EXT_DECL(proxy_rx_chs, ch_text);
  672. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_sample_rate, tdm_sample_rate_text);
  673. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_sample_rate, tdm_sample_rate_text);
  674. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_format, tdm_bit_format_text);
  675. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_format, tdm_bit_format_text);
  676. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_chs, tdm_ch_text);
  677. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_chs, tdm_ch_text);
  678. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  679. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  680. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  681. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  682. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  683. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  684. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  685. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  686. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  687. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  688. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  689. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  690. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_rx_format, bit_format_text);
  691. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_tx_format, bit_format_text);
  692. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_sample_rate, mi2s_rate_text);
  693. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_sample_rate, mi2s_rate_text);
  694. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_sample_rate, mi2s_rate_text);
  695. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_sample_rate, mi2s_rate_text);
  696. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_sample_rate, mi2s_rate_text);
  697. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_sample_rate, mi2s_rate_text);
  698. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_sample_rate, mi2s_rate_text);
  699. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_sample_rate, mi2s_rate_text);
  700. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_sample_rate, mi2s_rate_text);
  701. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_sample_rate, mi2s_rate_text);
  702. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_sample_rate, mi2s_rate_text);
  703. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_sample_rate, mi2s_rate_text);
  704. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_rx_format, bit_format_text);
  705. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_tx_format, bit_format_text);
  706. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_chs, mi2s_ch_text);
  707. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_chs, mi2s_ch_text);
  708. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_chs, mi2s_ch_text);
  709. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_chs, mi2s_ch_text);
  710. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_chs, mi2s_ch_text);
  711. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_chs, mi2s_ch_text);
  712. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_chs, mi2s_ch_text);
  713. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_chs, mi2s_ch_text);
  714. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_chs, mi2s_ch_text);
  715. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_chs, mi2s_ch_text);
  716. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_chs, mi2s_ch_text);
  717. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_chs, mi2s_ch_text);
  718. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  719. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  720. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  721. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  722. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_2_chs, cdc_dma_rx_ch_text);
  723. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_3_chs, cdc_dma_rx_ch_text);
  724. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_5_chs, cdc_dma_rx_ch_text);
  725. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  726. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  727. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  728. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  729. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_chs, cdc_dma_tx_ch_text);
  730. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_chs, cdc_dma_tx_ch_text);
  731. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  732. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  733. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  734. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_format, bit_format_text);
  735. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_format, bit_format_text);
  736. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_format, bit_format_text);
  737. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_format, bit_format_text);
  738. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_format, bit_format_text);
  739. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_format, bit_format_text);
  740. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_format, bit_format_text);
  741. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_format, bit_format_text);
  742. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_format, bit_format_text);
  743. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_format, bit_format_text);
  744. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_sample_rate,
  745. cdc_dma_sample_rate_text);
  746. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_sample_rate,
  747. cdc_dma_sample_rate_text);
  748. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_sample_rate,
  749. cdc_dma_sample_rate_text);
  750. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_sample_rate,
  751. cdc_dma_sample_rate_text);
  752. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_sample_rate,
  753. cdc_dma_sample_rate_text);
  754. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_sample_rate,
  755. cdc_dma_sample_rate_text);
  756. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_sample_rate,
  757. cdc_dma_sample_rate_text);
  758. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_sample_rate,
  759. cdc_dma_sample_rate_text);
  760. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_sample_rate,
  761. cdc_dma_sample_rate_text);
  762. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_sample_rate,
  763. cdc_dma_sample_rate_text);
  764. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_sample_rate,
  765. cdc_dma_sample_rate_text);
  766. /* WCD9380 */
  767. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_format, cdc80_bit_format_text);
  768. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_format, cdc80_bit_format_text);
  769. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_format, cdc80_bit_format_text);
  770. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_format, cdc80_bit_format_text);
  771. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_format, cdc80_bit_format_text);
  772. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_sample_rate,
  773. cdc80_dma_sample_rate_text);
  774. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_sample_rate,
  775. cdc80_dma_sample_rate_text);
  776. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_sample_rate,
  777. cdc80_dma_sample_rate_text);
  778. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_sample_rate,
  779. cdc80_dma_sample_rate_text);
  780. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_sample_rate,
  781. cdc80_dma_sample_rate_text);
  782. /* WCD9385 */
  783. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_format, bit_format_text);
  784. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_format, bit_format_text);
  785. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_format, bit_format_text);
  786. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_format, bit_format_text);
  787. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_format, bit_format_text);
  788. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_sample_rate,
  789. cdc_dma_sample_rate_text);
  790. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_sample_rate,
  791. cdc_dma_sample_rate_text);
  792. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_sample_rate,
  793. cdc_dma_sample_rate_text);
  794. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_sample_rate,
  795. cdc_dma_sample_rate_text);
  796. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_sample_rate,
  797. cdc_dma_sample_rate_text);
  798. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_chs, ch_text);
  799. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_format, ext_disp_bit_format_text);
  800. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_sample_rate,
  801. ext_disp_sample_rate_text);
  802. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate, bt_sample_rate_text);
  803. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_rx, bt_sample_rate_rx_text);
  804. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_tx, bt_sample_rate_tx_text);
  805. static SOC_ENUM_SINGLE_EXT_DECL(afe_loopback_tx_chs, afe_loopback_tx_ch_text);
  806. static bool is_initial_boot;
  807. static bool codec_reg_done;
  808. static struct snd_soc_card snd_soc_card_lahaina_msm;
  809. static int dmic_0_1_gpio_cnt;
  810. static int dmic_2_3_gpio_cnt;
  811. static int dmic_4_5_gpio_cnt;
  812. static void *def_wcd_mbhc_cal(void);
  813. static int msm_aux_codec_init(struct snd_soc_pcm_runtime*);
  814. static int msm_int_audrx_init(struct snd_soc_pcm_runtime*);
  815. /*
  816. * Need to report LINEIN
  817. * if R/L channel impedance is larger than 5K ohm
  818. */
  819. static struct wcd_mbhc_config wcd_mbhc_cfg = {
  820. .read_fw_bin = false,
  821. .calibration = NULL,
  822. .detect_extn_cable = true,
  823. .mono_stero_detection = false,
  824. .swap_gnd_mic = NULL,
  825. .hs_ext_micbias = true,
  826. .key_code[0] = KEY_MEDIA,
  827. .key_code[1] = KEY_VOICECOMMAND,
  828. .key_code[2] = KEY_VOLUMEUP,
  829. .key_code[3] = KEY_VOLUMEDOWN,
  830. .key_code[4] = 0,
  831. .key_code[5] = 0,
  832. .key_code[6] = 0,
  833. .key_code[7] = 0,
  834. .linein_th = 5000,
  835. .moisture_en = false,
  836. .mbhc_micbias = MIC_BIAS_2,
  837. .anc_micbias = MIC_BIAS_2,
  838. .enable_anc_mic_detect = false,
  839. .moisture_duty_cycle_en = true,
  840. };
  841. static inline int param_is_mask(int p)
  842. {
  843. return (p >= SNDRV_PCM_HW_PARAM_FIRST_MASK) &&
  844. (p <= SNDRV_PCM_HW_PARAM_LAST_MASK);
  845. }
  846. static inline struct snd_mask *param_to_mask(struct snd_pcm_hw_params *p,
  847. int n)
  848. {
  849. return &(p->masks[n - SNDRV_PCM_HW_PARAM_FIRST_MASK]);
  850. }
  851. static void param_set_mask(struct snd_pcm_hw_params *p, int n,
  852. unsigned int bit)
  853. {
  854. if (bit >= SNDRV_MASK_MAX)
  855. return;
  856. if (param_is_mask(n)) {
  857. struct snd_mask *m = param_to_mask(p, n);
  858. m->bits[0] = 0;
  859. m->bits[1] = 0;
  860. m->bits[bit >> 5] |= (1 << (bit & 31));
  861. }
  862. }
  863. static int usb_audio_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  864. struct snd_ctl_elem_value *ucontrol)
  865. {
  866. int sample_rate_val = 0;
  867. switch (usb_rx_cfg.sample_rate) {
  868. case SAMPLING_RATE_384KHZ:
  869. sample_rate_val = 12;
  870. break;
  871. case SAMPLING_RATE_352P8KHZ:
  872. sample_rate_val = 11;
  873. break;
  874. case SAMPLING_RATE_192KHZ:
  875. sample_rate_val = 10;
  876. break;
  877. case SAMPLING_RATE_176P4KHZ:
  878. sample_rate_val = 9;
  879. break;
  880. case SAMPLING_RATE_96KHZ:
  881. sample_rate_val = 8;
  882. break;
  883. case SAMPLING_RATE_88P2KHZ:
  884. sample_rate_val = 7;
  885. break;
  886. case SAMPLING_RATE_48KHZ:
  887. sample_rate_val = 6;
  888. break;
  889. case SAMPLING_RATE_44P1KHZ:
  890. sample_rate_val = 5;
  891. break;
  892. case SAMPLING_RATE_32KHZ:
  893. sample_rate_val = 4;
  894. break;
  895. case SAMPLING_RATE_22P05KHZ:
  896. sample_rate_val = 3;
  897. break;
  898. case SAMPLING_RATE_16KHZ:
  899. sample_rate_val = 2;
  900. break;
  901. case SAMPLING_RATE_11P025KHZ:
  902. sample_rate_val = 1;
  903. break;
  904. case SAMPLING_RATE_8KHZ:
  905. default:
  906. sample_rate_val = 0;
  907. break;
  908. }
  909. ucontrol->value.integer.value[0] = sample_rate_val;
  910. pr_debug("%s: usb_audio_rx_sample_rate = %d\n", __func__,
  911. usb_rx_cfg.sample_rate);
  912. return 0;
  913. }
  914. static int usb_audio_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  915. struct snd_ctl_elem_value *ucontrol)
  916. {
  917. switch (ucontrol->value.integer.value[0]) {
  918. case 12:
  919. usb_rx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  920. break;
  921. case 11:
  922. usb_rx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  923. break;
  924. case 10:
  925. usb_rx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  926. break;
  927. case 9:
  928. usb_rx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  929. break;
  930. case 8:
  931. usb_rx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  932. break;
  933. case 7:
  934. usb_rx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  935. break;
  936. case 6:
  937. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  938. break;
  939. case 5:
  940. usb_rx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  941. break;
  942. case 4:
  943. usb_rx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  944. break;
  945. case 3:
  946. usb_rx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  947. break;
  948. case 2:
  949. usb_rx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  950. break;
  951. case 1:
  952. usb_rx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  953. break;
  954. case 0:
  955. usb_rx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  956. break;
  957. default:
  958. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  959. break;
  960. }
  961. pr_debug("%s: control value = %ld, usb_audio_rx_sample_rate = %d\n",
  962. __func__, ucontrol->value.integer.value[0],
  963. usb_rx_cfg.sample_rate);
  964. return 0;
  965. }
  966. static int usb_audio_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  967. struct snd_ctl_elem_value *ucontrol)
  968. {
  969. int sample_rate_val = 0;
  970. switch (usb_tx_cfg.sample_rate) {
  971. case SAMPLING_RATE_384KHZ:
  972. sample_rate_val = 12;
  973. break;
  974. case SAMPLING_RATE_352P8KHZ:
  975. sample_rate_val = 11;
  976. break;
  977. case SAMPLING_RATE_192KHZ:
  978. sample_rate_val = 10;
  979. break;
  980. case SAMPLING_RATE_176P4KHZ:
  981. sample_rate_val = 9;
  982. break;
  983. case SAMPLING_RATE_96KHZ:
  984. sample_rate_val = 8;
  985. break;
  986. case SAMPLING_RATE_88P2KHZ:
  987. sample_rate_val = 7;
  988. break;
  989. case SAMPLING_RATE_48KHZ:
  990. sample_rate_val = 6;
  991. break;
  992. case SAMPLING_RATE_44P1KHZ:
  993. sample_rate_val = 5;
  994. break;
  995. case SAMPLING_RATE_32KHZ:
  996. sample_rate_val = 4;
  997. break;
  998. case SAMPLING_RATE_22P05KHZ:
  999. sample_rate_val = 3;
  1000. break;
  1001. case SAMPLING_RATE_16KHZ:
  1002. sample_rate_val = 2;
  1003. break;
  1004. case SAMPLING_RATE_11P025KHZ:
  1005. sample_rate_val = 1;
  1006. break;
  1007. case SAMPLING_RATE_8KHZ:
  1008. sample_rate_val = 0;
  1009. break;
  1010. default:
  1011. sample_rate_val = 6;
  1012. break;
  1013. }
  1014. ucontrol->value.integer.value[0] = sample_rate_val;
  1015. pr_debug("%s: usb_audio_tx_sample_rate = %d\n", __func__,
  1016. usb_tx_cfg.sample_rate);
  1017. return 0;
  1018. }
  1019. static int usb_audio_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1020. struct snd_ctl_elem_value *ucontrol)
  1021. {
  1022. switch (ucontrol->value.integer.value[0]) {
  1023. case 12:
  1024. usb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1025. break;
  1026. case 11:
  1027. usb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1028. break;
  1029. case 10:
  1030. usb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1031. break;
  1032. case 9:
  1033. usb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1034. break;
  1035. case 8:
  1036. usb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1037. break;
  1038. case 7:
  1039. usb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1040. break;
  1041. case 6:
  1042. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1043. break;
  1044. case 5:
  1045. usb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1046. break;
  1047. case 4:
  1048. usb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1049. break;
  1050. case 3:
  1051. usb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1052. break;
  1053. case 2:
  1054. usb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1055. break;
  1056. case 1:
  1057. usb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1058. break;
  1059. case 0:
  1060. usb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1061. break;
  1062. default:
  1063. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1064. break;
  1065. }
  1066. pr_debug("%s: control value = %ld, usb_audio_tx_sample_rate = %d\n",
  1067. __func__, ucontrol->value.integer.value[0],
  1068. usb_tx_cfg.sample_rate);
  1069. return 0;
  1070. }
  1071. static int afe_loopback_tx_ch_get(struct snd_kcontrol *kcontrol,
  1072. struct snd_ctl_elem_value *ucontrol)
  1073. {
  1074. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1075. afe_loopback_tx_cfg[0].channels);
  1076. ucontrol->value.enumerated.item[0] =
  1077. afe_loopback_tx_cfg[0].channels - 1;
  1078. return 0;
  1079. }
  1080. static int afe_loopback_tx_ch_put(struct snd_kcontrol *kcontrol,
  1081. struct snd_ctl_elem_value *ucontrol)
  1082. {
  1083. afe_loopback_tx_cfg[0].channels =
  1084. ucontrol->value.enumerated.item[0] + 1;
  1085. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1086. afe_loopback_tx_cfg[0].channels);
  1087. return 1;
  1088. }
  1089. static int usb_audio_rx_format_get(struct snd_kcontrol *kcontrol,
  1090. struct snd_ctl_elem_value *ucontrol)
  1091. {
  1092. switch (usb_rx_cfg.bit_format) {
  1093. case SNDRV_PCM_FORMAT_S32_LE:
  1094. ucontrol->value.integer.value[0] = 3;
  1095. break;
  1096. case SNDRV_PCM_FORMAT_S24_3LE:
  1097. ucontrol->value.integer.value[0] = 2;
  1098. break;
  1099. case SNDRV_PCM_FORMAT_S24_LE:
  1100. ucontrol->value.integer.value[0] = 1;
  1101. break;
  1102. case SNDRV_PCM_FORMAT_S16_LE:
  1103. default:
  1104. ucontrol->value.integer.value[0] = 0;
  1105. break;
  1106. }
  1107. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1108. __func__, usb_rx_cfg.bit_format,
  1109. ucontrol->value.integer.value[0]);
  1110. return 0;
  1111. }
  1112. static int usb_audio_rx_format_put(struct snd_kcontrol *kcontrol,
  1113. struct snd_ctl_elem_value *ucontrol)
  1114. {
  1115. int rc = 0;
  1116. switch (ucontrol->value.integer.value[0]) {
  1117. case 3:
  1118. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1119. break;
  1120. case 2:
  1121. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1122. break;
  1123. case 1:
  1124. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1125. break;
  1126. case 0:
  1127. default:
  1128. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1129. break;
  1130. }
  1131. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1132. __func__, usb_rx_cfg.bit_format,
  1133. ucontrol->value.integer.value[0]);
  1134. return rc;
  1135. }
  1136. static int usb_audio_tx_format_get(struct snd_kcontrol *kcontrol,
  1137. struct snd_ctl_elem_value *ucontrol)
  1138. {
  1139. switch (usb_tx_cfg.bit_format) {
  1140. case SNDRV_PCM_FORMAT_S32_LE:
  1141. ucontrol->value.integer.value[0] = 3;
  1142. break;
  1143. case SNDRV_PCM_FORMAT_S24_3LE:
  1144. ucontrol->value.integer.value[0] = 2;
  1145. break;
  1146. case SNDRV_PCM_FORMAT_S24_LE:
  1147. ucontrol->value.integer.value[0] = 1;
  1148. break;
  1149. case SNDRV_PCM_FORMAT_S16_LE:
  1150. default:
  1151. ucontrol->value.integer.value[0] = 0;
  1152. break;
  1153. }
  1154. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1155. __func__, usb_tx_cfg.bit_format,
  1156. ucontrol->value.integer.value[0]);
  1157. return 0;
  1158. }
  1159. static int usb_audio_tx_format_put(struct snd_kcontrol *kcontrol,
  1160. struct snd_ctl_elem_value *ucontrol)
  1161. {
  1162. int rc = 0;
  1163. switch (ucontrol->value.integer.value[0]) {
  1164. case 3:
  1165. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1166. break;
  1167. case 2:
  1168. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1169. break;
  1170. case 1:
  1171. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1172. break;
  1173. case 0:
  1174. default:
  1175. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1176. break;
  1177. }
  1178. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1179. __func__, usb_tx_cfg.bit_format,
  1180. ucontrol->value.integer.value[0]);
  1181. return rc;
  1182. }
  1183. static int usb_audio_rx_ch_get(struct snd_kcontrol *kcontrol,
  1184. struct snd_ctl_elem_value *ucontrol)
  1185. {
  1186. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__,
  1187. usb_rx_cfg.channels);
  1188. ucontrol->value.integer.value[0] = usb_rx_cfg.channels - 1;
  1189. return 0;
  1190. }
  1191. static int usb_audio_rx_ch_put(struct snd_kcontrol *kcontrol,
  1192. struct snd_ctl_elem_value *ucontrol)
  1193. {
  1194. usb_rx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1195. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__, usb_rx_cfg.channels);
  1196. return 1;
  1197. }
  1198. static int usb_audio_tx_ch_get(struct snd_kcontrol *kcontrol,
  1199. struct snd_ctl_elem_value *ucontrol)
  1200. {
  1201. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__,
  1202. usb_tx_cfg.channels);
  1203. ucontrol->value.integer.value[0] = usb_tx_cfg.channels - 1;
  1204. return 0;
  1205. }
  1206. static int usb_audio_tx_ch_put(struct snd_kcontrol *kcontrol,
  1207. struct snd_ctl_elem_value *ucontrol)
  1208. {
  1209. usb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1210. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__, usb_tx_cfg.channels);
  1211. return 1;
  1212. }
  1213. static int msm_vi_feed_tx_ch_get(struct snd_kcontrol *kcontrol,
  1214. struct snd_ctl_elem_value *ucontrol)
  1215. {
  1216. ucontrol->value.integer.value[0] = msm_vi_feed_tx_ch - 1;
  1217. pr_debug("%s: msm_vi_feed_tx_ch = %ld\n", __func__,
  1218. ucontrol->value.integer.value[0]);
  1219. return 0;
  1220. }
  1221. static int msm_vi_feed_tx_ch_put(struct snd_kcontrol *kcontrol,
  1222. struct snd_ctl_elem_value *ucontrol)
  1223. {
  1224. msm_vi_feed_tx_ch = ucontrol->value.integer.value[0] + 1;
  1225. pr_debug("%s: msm_vi_feed_tx_ch = %d\n", __func__, msm_vi_feed_tx_ch);
  1226. return 1;
  1227. }
  1228. static int ext_disp_get_port_idx(struct snd_kcontrol *kcontrol)
  1229. {
  1230. int idx = 0;
  1231. if (strnstr(kcontrol->id.name, "Display Port RX",
  1232. sizeof("Display Port RX"))) {
  1233. idx = EXT_DISP_RX_IDX_DP;
  1234. } else if (strnstr(kcontrol->id.name, "Display Port1 RX",
  1235. sizeof("Display Port1 RX"))) {
  1236. idx = EXT_DISP_RX_IDX_DP1;
  1237. } else {
  1238. pr_err("%s: unsupported BE: %s\n",
  1239. __func__, kcontrol->id.name);
  1240. idx = -EINVAL;
  1241. }
  1242. return idx;
  1243. }
  1244. static int ext_disp_rx_format_get(struct snd_kcontrol *kcontrol,
  1245. struct snd_ctl_elem_value *ucontrol)
  1246. {
  1247. int idx = ext_disp_get_port_idx(kcontrol);
  1248. if (idx < 0)
  1249. return idx;
  1250. switch (ext_disp_rx_cfg[idx].bit_format) {
  1251. case SNDRV_PCM_FORMAT_S24_3LE:
  1252. ucontrol->value.integer.value[0] = 2;
  1253. break;
  1254. case SNDRV_PCM_FORMAT_S24_LE:
  1255. ucontrol->value.integer.value[0] = 1;
  1256. break;
  1257. case SNDRV_PCM_FORMAT_S16_LE:
  1258. default:
  1259. ucontrol->value.integer.value[0] = 0;
  1260. break;
  1261. }
  1262. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1263. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1264. ucontrol->value.integer.value[0]);
  1265. return 0;
  1266. }
  1267. static int ext_disp_rx_format_put(struct snd_kcontrol *kcontrol,
  1268. struct snd_ctl_elem_value *ucontrol)
  1269. {
  1270. int idx = ext_disp_get_port_idx(kcontrol);
  1271. if (idx < 0)
  1272. return idx;
  1273. switch (ucontrol->value.integer.value[0]) {
  1274. case 2:
  1275. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1276. break;
  1277. case 1:
  1278. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1279. break;
  1280. case 0:
  1281. default:
  1282. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1283. break;
  1284. }
  1285. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1286. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1287. ucontrol->value.integer.value[0]);
  1288. return 0;
  1289. }
  1290. static int ext_disp_rx_ch_get(struct snd_kcontrol *kcontrol,
  1291. struct snd_ctl_elem_value *ucontrol)
  1292. {
  1293. int idx = ext_disp_get_port_idx(kcontrol);
  1294. if (idx < 0)
  1295. return idx;
  1296. ucontrol->value.integer.value[0] =
  1297. ext_disp_rx_cfg[idx].channels - 2;
  1298. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1299. idx, ext_disp_rx_cfg[idx].channels);
  1300. return 0;
  1301. }
  1302. static int ext_disp_rx_ch_put(struct snd_kcontrol *kcontrol,
  1303. struct snd_ctl_elem_value *ucontrol)
  1304. {
  1305. int idx = ext_disp_get_port_idx(kcontrol);
  1306. if (idx < 0)
  1307. return idx;
  1308. ext_disp_rx_cfg[idx].channels =
  1309. ucontrol->value.integer.value[0] + 2;
  1310. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1311. idx, ext_disp_rx_cfg[idx].channels);
  1312. return 1;
  1313. }
  1314. static int ext_disp_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1315. struct snd_ctl_elem_value *ucontrol)
  1316. {
  1317. int sample_rate_val;
  1318. int idx = ext_disp_get_port_idx(kcontrol);
  1319. if (idx < 0)
  1320. return idx;
  1321. switch (ext_disp_rx_cfg[idx].sample_rate) {
  1322. case SAMPLING_RATE_176P4KHZ:
  1323. sample_rate_val = 6;
  1324. break;
  1325. case SAMPLING_RATE_88P2KHZ:
  1326. sample_rate_val = 5;
  1327. break;
  1328. case SAMPLING_RATE_44P1KHZ:
  1329. sample_rate_val = 4;
  1330. break;
  1331. case SAMPLING_RATE_32KHZ:
  1332. sample_rate_val = 3;
  1333. break;
  1334. case SAMPLING_RATE_192KHZ:
  1335. sample_rate_val = 2;
  1336. break;
  1337. case SAMPLING_RATE_96KHZ:
  1338. sample_rate_val = 1;
  1339. break;
  1340. case SAMPLING_RATE_48KHZ:
  1341. default:
  1342. sample_rate_val = 0;
  1343. break;
  1344. }
  1345. ucontrol->value.integer.value[0] = sample_rate_val;
  1346. pr_debug("%s: ext_disp_rx[%d].sample_rate = %d\n", __func__,
  1347. idx, ext_disp_rx_cfg[idx].sample_rate);
  1348. return 0;
  1349. }
  1350. static int ext_disp_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1351. struct snd_ctl_elem_value *ucontrol)
  1352. {
  1353. int idx = ext_disp_get_port_idx(kcontrol);
  1354. if (idx < 0)
  1355. return idx;
  1356. switch (ucontrol->value.integer.value[0]) {
  1357. case 6:
  1358. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_176P4KHZ;
  1359. break;
  1360. case 5:
  1361. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_88P2KHZ;
  1362. break;
  1363. case 4:
  1364. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_44P1KHZ;
  1365. break;
  1366. case 3:
  1367. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_32KHZ;
  1368. break;
  1369. case 2:
  1370. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_192KHZ;
  1371. break;
  1372. case 1:
  1373. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_96KHZ;
  1374. break;
  1375. case 0:
  1376. default:
  1377. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_48KHZ;
  1378. break;
  1379. }
  1380. pr_debug("%s: control value = %ld, ext_disp_rx[%d].sample_rate = %d\n",
  1381. __func__, ucontrol->value.integer.value[0], idx,
  1382. ext_disp_rx_cfg[idx].sample_rate);
  1383. return 0;
  1384. }
  1385. static int proxy_rx_ch_get(struct snd_kcontrol *kcontrol,
  1386. struct snd_ctl_elem_value *ucontrol)
  1387. {
  1388. pr_debug("%s: proxy_rx channels = %d\n",
  1389. __func__, proxy_rx_cfg.channels);
  1390. ucontrol->value.integer.value[0] = proxy_rx_cfg.channels - 2;
  1391. return 0;
  1392. }
  1393. static int proxy_rx_ch_put(struct snd_kcontrol *kcontrol,
  1394. struct snd_ctl_elem_value *ucontrol)
  1395. {
  1396. proxy_rx_cfg.channels = ucontrol->value.integer.value[0] + 2;
  1397. pr_debug("%s: proxy_rx channels = %d\n",
  1398. __func__, proxy_rx_cfg.channels);
  1399. return 1;
  1400. }
  1401. static int tdm_get_port_idx(struct snd_kcontrol *kcontrol,
  1402. struct tdm_port *port)
  1403. {
  1404. if (port) {
  1405. if (strnstr(kcontrol->id.name, "PRI",
  1406. sizeof(kcontrol->id.name))) {
  1407. port->mode = TDM_PRI;
  1408. } else if (strnstr(kcontrol->id.name, "SEC",
  1409. sizeof(kcontrol->id.name))) {
  1410. port->mode = TDM_SEC;
  1411. } else if (strnstr(kcontrol->id.name, "TERT",
  1412. sizeof(kcontrol->id.name))) {
  1413. port->mode = TDM_TERT;
  1414. } else if (strnstr(kcontrol->id.name, "QUAT",
  1415. sizeof(kcontrol->id.name))) {
  1416. port->mode = TDM_QUAT;
  1417. } else if (strnstr(kcontrol->id.name, "QUIN",
  1418. sizeof(kcontrol->id.name))) {
  1419. port->mode = TDM_QUIN;
  1420. } else if (strnstr(kcontrol->id.name, "SEN",
  1421. sizeof(kcontrol->id.name))) {
  1422. port->mode = TDM_SEN;
  1423. } else {
  1424. pr_err("%s: unsupported mode in: %s\n",
  1425. __func__, kcontrol->id.name);
  1426. return -EINVAL;
  1427. }
  1428. if (strnstr(kcontrol->id.name, "RX_0",
  1429. sizeof(kcontrol->id.name)) ||
  1430. strnstr(kcontrol->id.name, "TX_0",
  1431. sizeof(kcontrol->id.name))) {
  1432. port->channel = TDM_0;
  1433. } else if (strnstr(kcontrol->id.name, "RX_1",
  1434. sizeof(kcontrol->id.name)) ||
  1435. strnstr(kcontrol->id.name, "TX_1",
  1436. sizeof(kcontrol->id.name))) {
  1437. port->channel = TDM_1;
  1438. } else if (strnstr(kcontrol->id.name, "RX_2",
  1439. sizeof(kcontrol->id.name)) ||
  1440. strnstr(kcontrol->id.name, "TX_2",
  1441. sizeof(kcontrol->id.name))) {
  1442. port->channel = TDM_2;
  1443. } else if (strnstr(kcontrol->id.name, "RX_3",
  1444. sizeof(kcontrol->id.name)) ||
  1445. strnstr(kcontrol->id.name, "TX_3",
  1446. sizeof(kcontrol->id.name))) {
  1447. port->channel = TDM_3;
  1448. } else if (strnstr(kcontrol->id.name, "RX_4",
  1449. sizeof(kcontrol->id.name)) ||
  1450. strnstr(kcontrol->id.name, "TX_4",
  1451. sizeof(kcontrol->id.name))) {
  1452. port->channel = TDM_4;
  1453. } else if (strnstr(kcontrol->id.name, "RX_5",
  1454. sizeof(kcontrol->id.name)) ||
  1455. strnstr(kcontrol->id.name, "TX_5",
  1456. sizeof(kcontrol->id.name))) {
  1457. port->channel = TDM_5;
  1458. } else if (strnstr(kcontrol->id.name, "RX_6",
  1459. sizeof(kcontrol->id.name)) ||
  1460. strnstr(kcontrol->id.name, "TX_6",
  1461. sizeof(kcontrol->id.name))) {
  1462. port->channel = TDM_6;
  1463. } else if (strnstr(kcontrol->id.name, "RX_7",
  1464. sizeof(kcontrol->id.name)) ||
  1465. strnstr(kcontrol->id.name, "TX_7",
  1466. sizeof(kcontrol->id.name))) {
  1467. port->channel = TDM_7;
  1468. } else {
  1469. pr_err("%s: unsupported channel in: %s\n",
  1470. __func__, kcontrol->id.name);
  1471. return -EINVAL;
  1472. }
  1473. } else {
  1474. return -EINVAL;
  1475. }
  1476. return 0;
  1477. }
  1478. static int tdm_get_sample_rate(int value)
  1479. {
  1480. int sample_rate = 0;
  1481. switch (value) {
  1482. case 0:
  1483. sample_rate = SAMPLING_RATE_8KHZ;
  1484. break;
  1485. case 1:
  1486. sample_rate = SAMPLING_RATE_16KHZ;
  1487. break;
  1488. case 2:
  1489. sample_rate = SAMPLING_RATE_32KHZ;
  1490. break;
  1491. case 3:
  1492. sample_rate = SAMPLING_RATE_48KHZ;
  1493. break;
  1494. case 4:
  1495. sample_rate = SAMPLING_RATE_176P4KHZ;
  1496. break;
  1497. case 5:
  1498. sample_rate = SAMPLING_RATE_352P8KHZ;
  1499. break;
  1500. default:
  1501. sample_rate = SAMPLING_RATE_48KHZ;
  1502. break;
  1503. }
  1504. return sample_rate;
  1505. }
  1506. static int tdm_get_sample_rate_val(int sample_rate)
  1507. {
  1508. int sample_rate_val = 0;
  1509. switch (sample_rate) {
  1510. case SAMPLING_RATE_8KHZ:
  1511. sample_rate_val = 0;
  1512. break;
  1513. case SAMPLING_RATE_16KHZ:
  1514. sample_rate_val = 1;
  1515. break;
  1516. case SAMPLING_RATE_32KHZ:
  1517. sample_rate_val = 2;
  1518. break;
  1519. case SAMPLING_RATE_48KHZ:
  1520. sample_rate_val = 3;
  1521. break;
  1522. case SAMPLING_RATE_176P4KHZ:
  1523. sample_rate_val = 4;
  1524. break;
  1525. case SAMPLING_RATE_352P8KHZ:
  1526. sample_rate_val = 5;
  1527. break;
  1528. default:
  1529. sample_rate_val = 3;
  1530. break;
  1531. }
  1532. return sample_rate_val;
  1533. }
  1534. static int tdm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1535. struct snd_ctl_elem_value *ucontrol)
  1536. {
  1537. struct tdm_port port;
  1538. int ret = tdm_get_port_idx(kcontrol, &port);
  1539. if (ret) {
  1540. pr_err("%s: unsupported control: %s\n",
  1541. __func__, kcontrol->id.name);
  1542. } else {
  1543. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1544. tdm_rx_cfg[port.mode][port.channel].sample_rate);
  1545. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1546. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1547. ucontrol->value.enumerated.item[0]);
  1548. }
  1549. return ret;
  1550. }
  1551. static int tdm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1552. struct snd_ctl_elem_value *ucontrol)
  1553. {
  1554. struct tdm_port port;
  1555. int ret = tdm_get_port_idx(kcontrol, &port);
  1556. if (ret) {
  1557. pr_err("%s: unsupported control: %s\n",
  1558. __func__, kcontrol->id.name);
  1559. } else {
  1560. tdm_rx_cfg[port.mode][port.channel].sample_rate =
  1561. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1562. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1563. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1564. ucontrol->value.enumerated.item[0]);
  1565. }
  1566. return ret;
  1567. }
  1568. static int tdm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1569. struct snd_ctl_elem_value *ucontrol)
  1570. {
  1571. struct tdm_port port;
  1572. int ret = tdm_get_port_idx(kcontrol, &port);
  1573. if (ret) {
  1574. pr_err("%s: unsupported control: %s\n",
  1575. __func__, kcontrol->id.name);
  1576. } else {
  1577. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1578. tdm_tx_cfg[port.mode][port.channel].sample_rate);
  1579. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1580. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1581. ucontrol->value.enumerated.item[0]);
  1582. }
  1583. return ret;
  1584. }
  1585. static int tdm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1586. struct snd_ctl_elem_value *ucontrol)
  1587. {
  1588. struct tdm_port port;
  1589. int ret = tdm_get_port_idx(kcontrol, &port);
  1590. if (ret) {
  1591. pr_err("%s: unsupported control: %s\n",
  1592. __func__, kcontrol->id.name);
  1593. } else {
  1594. tdm_tx_cfg[port.mode][port.channel].sample_rate =
  1595. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1596. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1597. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1598. ucontrol->value.enumerated.item[0]);
  1599. }
  1600. return ret;
  1601. }
  1602. static int tdm_get_format(int value)
  1603. {
  1604. int format = 0;
  1605. switch (value) {
  1606. case 0:
  1607. format = SNDRV_PCM_FORMAT_S16_LE;
  1608. break;
  1609. case 1:
  1610. format = SNDRV_PCM_FORMAT_S24_LE;
  1611. break;
  1612. case 2:
  1613. format = SNDRV_PCM_FORMAT_S32_LE;
  1614. break;
  1615. default:
  1616. format = SNDRV_PCM_FORMAT_S16_LE;
  1617. break;
  1618. }
  1619. return format;
  1620. }
  1621. static int tdm_get_format_val(int format)
  1622. {
  1623. int value = 0;
  1624. switch (format) {
  1625. case SNDRV_PCM_FORMAT_S16_LE:
  1626. value = 0;
  1627. break;
  1628. case SNDRV_PCM_FORMAT_S24_LE:
  1629. value = 1;
  1630. break;
  1631. case SNDRV_PCM_FORMAT_S32_LE:
  1632. value = 2;
  1633. break;
  1634. default:
  1635. value = 0;
  1636. break;
  1637. }
  1638. return value;
  1639. }
  1640. static int tdm_rx_format_get(struct snd_kcontrol *kcontrol,
  1641. struct snd_ctl_elem_value *ucontrol)
  1642. {
  1643. struct tdm_port port;
  1644. int ret = tdm_get_port_idx(kcontrol, &port);
  1645. if (ret) {
  1646. pr_err("%s: unsupported control: %s\n",
  1647. __func__, kcontrol->id.name);
  1648. } else {
  1649. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1650. tdm_rx_cfg[port.mode][port.channel].bit_format);
  1651. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1652. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1653. ucontrol->value.enumerated.item[0]);
  1654. }
  1655. return ret;
  1656. }
  1657. static int tdm_rx_format_put(struct snd_kcontrol *kcontrol,
  1658. struct snd_ctl_elem_value *ucontrol)
  1659. {
  1660. struct tdm_port port;
  1661. int ret = tdm_get_port_idx(kcontrol, &port);
  1662. if (ret) {
  1663. pr_err("%s: unsupported control: %s\n",
  1664. __func__, kcontrol->id.name);
  1665. } else {
  1666. tdm_rx_cfg[port.mode][port.channel].bit_format =
  1667. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1668. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1669. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1670. ucontrol->value.enumerated.item[0]);
  1671. }
  1672. return ret;
  1673. }
  1674. static int tdm_tx_format_get(struct snd_kcontrol *kcontrol,
  1675. struct snd_ctl_elem_value *ucontrol)
  1676. {
  1677. struct tdm_port port;
  1678. int ret = tdm_get_port_idx(kcontrol, &port);
  1679. if (ret) {
  1680. pr_err("%s: unsupported control: %s\n",
  1681. __func__, kcontrol->id.name);
  1682. } else {
  1683. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1684. tdm_tx_cfg[port.mode][port.channel].bit_format);
  1685. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1686. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1687. ucontrol->value.enumerated.item[0]);
  1688. }
  1689. return ret;
  1690. }
  1691. static int tdm_tx_format_put(struct snd_kcontrol *kcontrol,
  1692. struct snd_ctl_elem_value *ucontrol)
  1693. {
  1694. struct tdm_port port;
  1695. int ret = tdm_get_port_idx(kcontrol, &port);
  1696. if (ret) {
  1697. pr_err("%s: unsupported control: %s\n",
  1698. __func__, kcontrol->id.name);
  1699. } else {
  1700. tdm_tx_cfg[port.mode][port.channel].bit_format =
  1701. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1702. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1703. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1704. ucontrol->value.enumerated.item[0]);
  1705. }
  1706. return ret;
  1707. }
  1708. static int tdm_rx_ch_get(struct snd_kcontrol *kcontrol,
  1709. struct snd_ctl_elem_value *ucontrol)
  1710. {
  1711. struct tdm_port port;
  1712. int ret = tdm_get_port_idx(kcontrol, &port);
  1713. if (ret) {
  1714. pr_err("%s: unsupported control: %s\n",
  1715. __func__, kcontrol->id.name);
  1716. } else {
  1717. ucontrol->value.enumerated.item[0] =
  1718. tdm_rx_cfg[port.mode][port.channel].channels - 1;
  1719. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1720. tdm_rx_cfg[port.mode][port.channel].channels - 1,
  1721. ucontrol->value.enumerated.item[0]);
  1722. }
  1723. return ret;
  1724. }
  1725. static int tdm_rx_ch_put(struct snd_kcontrol *kcontrol,
  1726. struct snd_ctl_elem_value *ucontrol)
  1727. {
  1728. struct tdm_port port;
  1729. int ret = tdm_get_port_idx(kcontrol, &port);
  1730. if (ret) {
  1731. pr_err("%s: unsupported control: %s\n",
  1732. __func__, kcontrol->id.name);
  1733. } else {
  1734. tdm_rx_cfg[port.mode][port.channel].channels =
  1735. ucontrol->value.enumerated.item[0] + 1;
  1736. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1737. tdm_rx_cfg[port.mode][port.channel].channels,
  1738. ucontrol->value.enumerated.item[0] + 1);
  1739. }
  1740. return ret;
  1741. }
  1742. static int tdm_tx_ch_get(struct snd_kcontrol *kcontrol,
  1743. struct snd_ctl_elem_value *ucontrol)
  1744. {
  1745. struct tdm_port port;
  1746. int ret = tdm_get_port_idx(kcontrol, &port);
  1747. if (ret) {
  1748. pr_err("%s: unsupported control: %s\n",
  1749. __func__, kcontrol->id.name);
  1750. } else {
  1751. ucontrol->value.enumerated.item[0] =
  1752. tdm_tx_cfg[port.mode][port.channel].channels - 1;
  1753. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1754. tdm_tx_cfg[port.mode][port.channel].channels - 1,
  1755. ucontrol->value.enumerated.item[0]);
  1756. }
  1757. return ret;
  1758. }
  1759. static int tdm_tx_ch_put(struct snd_kcontrol *kcontrol,
  1760. struct snd_ctl_elem_value *ucontrol)
  1761. {
  1762. struct tdm_port port;
  1763. int ret = tdm_get_port_idx(kcontrol, &port);
  1764. if (ret) {
  1765. pr_err("%s: unsupported control: %s\n",
  1766. __func__, kcontrol->id.name);
  1767. } else {
  1768. tdm_tx_cfg[port.mode][port.channel].channels =
  1769. ucontrol->value.enumerated.item[0] + 1;
  1770. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1771. tdm_tx_cfg[port.mode][port.channel].channels,
  1772. ucontrol->value.enumerated.item[0] + 1);
  1773. }
  1774. return ret;
  1775. }
  1776. static int tdm_slot_map_put(struct snd_kcontrol *kcontrol,
  1777. struct snd_ctl_elem_value *ucontrol)
  1778. {
  1779. int slot_index = 0;
  1780. int interface = ucontrol->value.integer.value[0];
  1781. int channel = ucontrol->value.integer.value[1];
  1782. unsigned int offset_val = 0;
  1783. unsigned int *slot_offset = NULL;
  1784. struct tdm_dev_config *config = NULL;
  1785. if (interface < 0 || interface >= (TDM_INTERFACE_MAX * MAX_PATH)) {
  1786. pr_err("%s: incorrect interface = %d\n", __func__, interface);
  1787. return -EINVAL;
  1788. }
  1789. if (channel < 0 || channel >= TDM_PORT_MAX) {
  1790. pr_err("%s: incorrect channel = %d\n", __func__, channel);
  1791. return -EINVAL;
  1792. }
  1793. pr_debug("%s: interface = %d, channel = %d\n", __func__,
  1794. interface, channel);
  1795. config = ((struct tdm_dev_config *) tdm_cfg[interface / MAX_PATH]) +
  1796. ((interface % MAX_PATH) * TDM_PORT_MAX) + channel;
  1797. slot_offset = config->tdm_slot_offset;
  1798. for (slot_index = 0; slot_index < TDM_MAX_SLOTS; slot_index++) {
  1799. offset_val = ucontrol->value.integer.value[MAX_PATH +
  1800. slot_index];
  1801. /* Offset value can only be 0, 4, 8, ..28 */
  1802. if (offset_val % 4 == 0 && offset_val <= 28)
  1803. slot_offset[slot_index] = offset_val;
  1804. pr_debug("%s: slot offset[%d] = %d\n", __func__,
  1805. slot_index, slot_offset[slot_index]);
  1806. }
  1807. return 0;
  1808. }
  1809. static int aux_pcm_get_port_idx(struct snd_kcontrol *kcontrol)
  1810. {
  1811. int idx = 0;
  1812. if (strnstr(kcontrol->id.name, "PRIM_AUX_PCM",
  1813. sizeof("PRIM_AUX_PCM"))) {
  1814. idx = PRIM_AUX_PCM;
  1815. } else if (strnstr(kcontrol->id.name, "SEC_AUX_PCM",
  1816. sizeof("SEC_AUX_PCM"))) {
  1817. idx = SEC_AUX_PCM;
  1818. } else if (strnstr(kcontrol->id.name, "TERT_AUX_PCM",
  1819. sizeof("TERT_AUX_PCM"))) {
  1820. idx = TERT_AUX_PCM;
  1821. } else if (strnstr(kcontrol->id.name, "QUAT_AUX_PCM",
  1822. sizeof("QUAT_AUX_PCM"))) {
  1823. idx = QUAT_AUX_PCM;
  1824. } else if (strnstr(kcontrol->id.name, "QUIN_AUX_PCM",
  1825. sizeof("QUIN_AUX_PCM"))) {
  1826. idx = QUIN_AUX_PCM;
  1827. } else if (strnstr(kcontrol->id.name, "SEN_AUX_PCM",
  1828. sizeof("SEN_AUX_PCM"))) {
  1829. idx = SEN_AUX_PCM;
  1830. } else {
  1831. pr_err("%s: unsupported port: %s\n",
  1832. __func__, kcontrol->id.name);
  1833. idx = -EINVAL;
  1834. }
  1835. return idx;
  1836. }
  1837. static int aux_pcm_get_sample_rate(int value)
  1838. {
  1839. int sample_rate = 0;
  1840. switch (value) {
  1841. case 1:
  1842. sample_rate = SAMPLING_RATE_16KHZ;
  1843. break;
  1844. case 0:
  1845. default:
  1846. sample_rate = SAMPLING_RATE_8KHZ;
  1847. break;
  1848. }
  1849. return sample_rate;
  1850. }
  1851. static int aux_pcm_get_sample_rate_val(int sample_rate)
  1852. {
  1853. int sample_rate_val = 0;
  1854. switch (sample_rate) {
  1855. case SAMPLING_RATE_16KHZ:
  1856. sample_rate_val = 1;
  1857. break;
  1858. case SAMPLING_RATE_8KHZ:
  1859. default:
  1860. sample_rate_val = 0;
  1861. break;
  1862. }
  1863. return sample_rate_val;
  1864. }
  1865. static int mi2s_auxpcm_get_format(int value)
  1866. {
  1867. int format = 0;
  1868. switch (value) {
  1869. case 0:
  1870. format = SNDRV_PCM_FORMAT_S16_LE;
  1871. break;
  1872. case 1:
  1873. format = SNDRV_PCM_FORMAT_S24_LE;
  1874. break;
  1875. case 2:
  1876. format = SNDRV_PCM_FORMAT_S24_3LE;
  1877. break;
  1878. case 3:
  1879. format = SNDRV_PCM_FORMAT_S32_LE;
  1880. break;
  1881. default:
  1882. format = SNDRV_PCM_FORMAT_S16_LE;
  1883. break;
  1884. }
  1885. return format;
  1886. }
  1887. static int mi2s_auxpcm_get_format_value(int format)
  1888. {
  1889. int value = 0;
  1890. switch (format) {
  1891. case SNDRV_PCM_FORMAT_S16_LE:
  1892. value = 0;
  1893. break;
  1894. case SNDRV_PCM_FORMAT_S24_LE:
  1895. value = 1;
  1896. break;
  1897. case SNDRV_PCM_FORMAT_S24_3LE:
  1898. value = 2;
  1899. break;
  1900. case SNDRV_PCM_FORMAT_S32_LE:
  1901. value = 3;
  1902. break;
  1903. default:
  1904. value = 0;
  1905. break;
  1906. }
  1907. return value;
  1908. }
  1909. static int aux_pcm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1910. struct snd_ctl_elem_value *ucontrol)
  1911. {
  1912. int idx = aux_pcm_get_port_idx(kcontrol);
  1913. if (idx < 0)
  1914. return idx;
  1915. ucontrol->value.enumerated.item[0] =
  1916. aux_pcm_get_sample_rate_val(aux_pcm_rx_cfg[idx].sample_rate);
  1917. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1918. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1919. ucontrol->value.enumerated.item[0]);
  1920. return 0;
  1921. }
  1922. static int aux_pcm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1923. struct snd_ctl_elem_value *ucontrol)
  1924. {
  1925. int idx = aux_pcm_get_port_idx(kcontrol);
  1926. if (idx < 0)
  1927. return idx;
  1928. aux_pcm_rx_cfg[idx].sample_rate =
  1929. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1930. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1931. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1932. ucontrol->value.enumerated.item[0]);
  1933. return 0;
  1934. }
  1935. static int aux_pcm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1936. struct snd_ctl_elem_value *ucontrol)
  1937. {
  1938. int idx = aux_pcm_get_port_idx(kcontrol);
  1939. if (idx < 0)
  1940. return idx;
  1941. ucontrol->value.enumerated.item[0] =
  1942. aux_pcm_get_sample_rate_val(aux_pcm_tx_cfg[idx].sample_rate);
  1943. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  1944. idx, aux_pcm_tx_cfg[idx].sample_rate,
  1945. ucontrol->value.enumerated.item[0]);
  1946. return 0;
  1947. }
  1948. static int aux_pcm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1949. struct snd_ctl_elem_value *ucontrol)
  1950. {
  1951. int idx = aux_pcm_get_port_idx(kcontrol);
  1952. if (idx < 0)
  1953. return idx;
  1954. aux_pcm_tx_cfg[idx].sample_rate =
  1955. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1956. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  1957. idx, aux_pcm_tx_cfg[idx].sample_rate,
  1958. ucontrol->value.enumerated.item[0]);
  1959. return 0;
  1960. }
  1961. static int msm_aux_pcm_rx_format_get(struct snd_kcontrol *kcontrol,
  1962. struct snd_ctl_elem_value *ucontrol)
  1963. {
  1964. int idx = aux_pcm_get_port_idx(kcontrol);
  1965. if (idx < 0)
  1966. return idx;
  1967. ucontrol->value.enumerated.item[0] =
  1968. mi2s_auxpcm_get_format_value(aux_pcm_rx_cfg[idx].bit_format);
  1969. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  1970. idx, aux_pcm_rx_cfg[idx].bit_format,
  1971. ucontrol->value.enumerated.item[0]);
  1972. return 0;
  1973. }
  1974. static int msm_aux_pcm_rx_format_put(struct snd_kcontrol *kcontrol,
  1975. struct snd_ctl_elem_value *ucontrol)
  1976. {
  1977. int idx = aux_pcm_get_port_idx(kcontrol);
  1978. if (idx < 0)
  1979. return idx;
  1980. aux_pcm_rx_cfg[idx].bit_format =
  1981. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  1982. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  1983. idx, aux_pcm_rx_cfg[idx].bit_format,
  1984. ucontrol->value.enumerated.item[0]);
  1985. return 0;
  1986. }
  1987. static int msm_aux_pcm_tx_format_get(struct snd_kcontrol *kcontrol,
  1988. struct snd_ctl_elem_value *ucontrol)
  1989. {
  1990. int idx = aux_pcm_get_port_idx(kcontrol);
  1991. if (idx < 0)
  1992. return idx;
  1993. ucontrol->value.enumerated.item[0] =
  1994. mi2s_auxpcm_get_format_value(aux_pcm_tx_cfg[idx].bit_format);
  1995. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  1996. idx, aux_pcm_tx_cfg[idx].bit_format,
  1997. ucontrol->value.enumerated.item[0]);
  1998. return 0;
  1999. }
  2000. static int msm_aux_pcm_tx_format_put(struct snd_kcontrol *kcontrol,
  2001. struct snd_ctl_elem_value *ucontrol)
  2002. {
  2003. int idx = aux_pcm_get_port_idx(kcontrol);
  2004. if (idx < 0)
  2005. return idx;
  2006. aux_pcm_tx_cfg[idx].bit_format =
  2007. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2008. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2009. idx, aux_pcm_tx_cfg[idx].bit_format,
  2010. ucontrol->value.enumerated.item[0]);
  2011. return 0;
  2012. }
  2013. static int mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2014. {
  2015. int idx = 0;
  2016. if (strnstr(kcontrol->id.name, "PRIM_MI2S_RX",
  2017. sizeof("PRIM_MI2S_RX"))) {
  2018. idx = PRIM_MI2S;
  2019. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_RX",
  2020. sizeof("SEC_MI2S_RX"))) {
  2021. idx = SEC_MI2S;
  2022. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_RX",
  2023. sizeof("TERT_MI2S_RX"))) {
  2024. idx = TERT_MI2S;
  2025. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_RX",
  2026. sizeof("QUAT_MI2S_RX"))) {
  2027. idx = QUAT_MI2S;
  2028. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_RX",
  2029. sizeof("QUIN_MI2S_RX"))) {
  2030. idx = QUIN_MI2S;
  2031. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_RX",
  2032. sizeof("SEN_MI2S_RX"))) {
  2033. idx = SEN_MI2S;
  2034. } else if (strnstr(kcontrol->id.name, "PRIM_MI2S_TX",
  2035. sizeof("PRIM_MI2S_TX"))) {
  2036. idx = PRIM_MI2S;
  2037. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_TX",
  2038. sizeof("SEC_MI2S_TX"))) {
  2039. idx = SEC_MI2S;
  2040. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_TX",
  2041. sizeof("TERT_MI2S_TX"))) {
  2042. idx = TERT_MI2S;
  2043. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_TX",
  2044. sizeof("QUAT_MI2S_TX"))) {
  2045. idx = QUAT_MI2S;
  2046. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_TX",
  2047. sizeof("QUIN_MI2S_TX"))) {
  2048. idx = QUIN_MI2S;
  2049. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_TX",
  2050. sizeof("SEN_MI2S_TX"))) {
  2051. idx = SEN_MI2S;
  2052. } else {
  2053. pr_err("%s: unsupported channel: %s\n",
  2054. __func__, kcontrol->id.name);
  2055. idx = -EINVAL;
  2056. }
  2057. return idx;
  2058. }
  2059. static int mi2s_get_sample_rate(int value)
  2060. {
  2061. int sample_rate = 0;
  2062. switch (value) {
  2063. case 0:
  2064. sample_rate = SAMPLING_RATE_8KHZ;
  2065. break;
  2066. case 1:
  2067. sample_rate = SAMPLING_RATE_11P025KHZ;
  2068. break;
  2069. case 2:
  2070. sample_rate = SAMPLING_RATE_16KHZ;
  2071. break;
  2072. case 3:
  2073. sample_rate = SAMPLING_RATE_22P05KHZ;
  2074. break;
  2075. case 4:
  2076. sample_rate = SAMPLING_RATE_32KHZ;
  2077. break;
  2078. case 5:
  2079. sample_rate = SAMPLING_RATE_44P1KHZ;
  2080. break;
  2081. case 6:
  2082. sample_rate = SAMPLING_RATE_48KHZ;
  2083. break;
  2084. case 7:
  2085. sample_rate = SAMPLING_RATE_88P2KHZ;
  2086. break;
  2087. case 8:
  2088. sample_rate = SAMPLING_RATE_96KHZ;
  2089. break;
  2090. case 9:
  2091. sample_rate = SAMPLING_RATE_176P4KHZ;
  2092. break;
  2093. case 10:
  2094. sample_rate = SAMPLING_RATE_192KHZ;
  2095. break;
  2096. case 11:
  2097. sample_rate = SAMPLING_RATE_352P8KHZ;
  2098. break;
  2099. case 12:
  2100. sample_rate = SAMPLING_RATE_384KHZ;
  2101. break;
  2102. default:
  2103. sample_rate = SAMPLING_RATE_48KHZ;
  2104. break;
  2105. }
  2106. return sample_rate;
  2107. }
  2108. static int mi2s_get_sample_rate_val(int sample_rate)
  2109. {
  2110. int sample_rate_val = 0;
  2111. switch (sample_rate) {
  2112. case SAMPLING_RATE_8KHZ:
  2113. sample_rate_val = 0;
  2114. break;
  2115. case SAMPLING_RATE_11P025KHZ:
  2116. sample_rate_val = 1;
  2117. break;
  2118. case SAMPLING_RATE_16KHZ:
  2119. sample_rate_val = 2;
  2120. break;
  2121. case SAMPLING_RATE_22P05KHZ:
  2122. sample_rate_val = 3;
  2123. break;
  2124. case SAMPLING_RATE_32KHZ:
  2125. sample_rate_val = 4;
  2126. break;
  2127. case SAMPLING_RATE_44P1KHZ:
  2128. sample_rate_val = 5;
  2129. break;
  2130. case SAMPLING_RATE_48KHZ:
  2131. sample_rate_val = 6;
  2132. break;
  2133. case SAMPLING_RATE_88P2KHZ:
  2134. sample_rate_val = 7;
  2135. break;
  2136. case SAMPLING_RATE_96KHZ:
  2137. sample_rate_val = 8;
  2138. break;
  2139. case SAMPLING_RATE_176P4KHZ:
  2140. sample_rate_val = 9;
  2141. break;
  2142. case SAMPLING_RATE_192KHZ:
  2143. sample_rate_val = 10;
  2144. break;
  2145. case SAMPLING_RATE_352P8KHZ:
  2146. sample_rate_val = 11;
  2147. break;
  2148. case SAMPLING_RATE_384KHZ:
  2149. sample_rate_val = 12;
  2150. break;
  2151. default:
  2152. sample_rate_val = 6;
  2153. break;
  2154. }
  2155. return sample_rate_val;
  2156. }
  2157. static int mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2158. struct snd_ctl_elem_value *ucontrol)
  2159. {
  2160. int idx = mi2s_get_port_idx(kcontrol);
  2161. if (idx < 0)
  2162. return idx;
  2163. ucontrol->value.enumerated.item[0] =
  2164. mi2s_get_sample_rate_val(mi2s_rx_cfg[idx].sample_rate);
  2165. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2166. idx, mi2s_rx_cfg[idx].sample_rate,
  2167. ucontrol->value.enumerated.item[0]);
  2168. return 0;
  2169. }
  2170. static int mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2171. struct snd_ctl_elem_value *ucontrol)
  2172. {
  2173. int idx = mi2s_get_port_idx(kcontrol);
  2174. if (idx < 0)
  2175. return idx;
  2176. mi2s_rx_cfg[idx].sample_rate =
  2177. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2178. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2179. idx, mi2s_rx_cfg[idx].sample_rate,
  2180. ucontrol->value.enumerated.item[0]);
  2181. return 0;
  2182. }
  2183. static int mi2s_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2184. struct snd_ctl_elem_value *ucontrol)
  2185. {
  2186. int idx = mi2s_get_port_idx(kcontrol);
  2187. if (idx < 0)
  2188. return idx;
  2189. ucontrol->value.enumerated.item[0] =
  2190. mi2s_get_sample_rate_val(mi2s_tx_cfg[idx].sample_rate);
  2191. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2192. idx, mi2s_tx_cfg[idx].sample_rate,
  2193. ucontrol->value.enumerated.item[0]);
  2194. return 0;
  2195. }
  2196. static int mi2s_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2197. struct snd_ctl_elem_value *ucontrol)
  2198. {
  2199. int idx = mi2s_get_port_idx(kcontrol);
  2200. if (idx < 0)
  2201. return idx;
  2202. mi2s_tx_cfg[idx].sample_rate =
  2203. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2204. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2205. idx, mi2s_tx_cfg[idx].sample_rate,
  2206. ucontrol->value.enumerated.item[0]);
  2207. return 0;
  2208. }
  2209. static int msm_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2210. struct snd_ctl_elem_value *ucontrol)
  2211. {
  2212. int idx = mi2s_get_port_idx(kcontrol);
  2213. if (idx < 0)
  2214. return idx;
  2215. ucontrol->value.enumerated.item[0] =
  2216. mi2s_auxpcm_get_format_value(mi2s_rx_cfg[idx].bit_format);
  2217. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2218. idx, mi2s_rx_cfg[idx].bit_format,
  2219. ucontrol->value.enumerated.item[0]);
  2220. return 0;
  2221. }
  2222. static int msm_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2223. struct snd_ctl_elem_value *ucontrol)
  2224. {
  2225. int idx = mi2s_get_port_idx(kcontrol);
  2226. if (idx < 0)
  2227. return idx;
  2228. mi2s_rx_cfg[idx].bit_format =
  2229. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2230. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2231. idx, mi2s_rx_cfg[idx].bit_format,
  2232. ucontrol->value.enumerated.item[0]);
  2233. return 0;
  2234. }
  2235. static int msm_mi2s_tx_format_get(struct snd_kcontrol *kcontrol,
  2236. struct snd_ctl_elem_value *ucontrol)
  2237. {
  2238. int idx = mi2s_get_port_idx(kcontrol);
  2239. if (idx < 0)
  2240. return idx;
  2241. ucontrol->value.enumerated.item[0] =
  2242. mi2s_auxpcm_get_format_value(mi2s_tx_cfg[idx].bit_format);
  2243. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2244. idx, mi2s_tx_cfg[idx].bit_format,
  2245. ucontrol->value.enumerated.item[0]);
  2246. return 0;
  2247. }
  2248. static int msm_mi2s_tx_format_put(struct snd_kcontrol *kcontrol,
  2249. struct snd_ctl_elem_value *ucontrol)
  2250. {
  2251. int idx = mi2s_get_port_idx(kcontrol);
  2252. if (idx < 0)
  2253. return idx;
  2254. mi2s_tx_cfg[idx].bit_format =
  2255. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2256. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2257. idx, mi2s_tx_cfg[idx].bit_format,
  2258. ucontrol->value.enumerated.item[0]);
  2259. return 0;
  2260. }
  2261. static int msm_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2262. struct snd_ctl_elem_value *ucontrol)
  2263. {
  2264. int idx = mi2s_get_port_idx(kcontrol);
  2265. if (idx < 0)
  2266. return idx;
  2267. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2268. idx, mi2s_rx_cfg[idx].channels);
  2269. ucontrol->value.enumerated.item[0] = mi2s_rx_cfg[idx].channels - 1;
  2270. return 0;
  2271. }
  2272. static int msm_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2273. struct snd_ctl_elem_value *ucontrol)
  2274. {
  2275. int idx = mi2s_get_port_idx(kcontrol);
  2276. if (idx < 0)
  2277. return idx;
  2278. mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2279. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2280. idx, mi2s_rx_cfg[idx].channels);
  2281. return 1;
  2282. }
  2283. static int msm_mi2s_tx_ch_get(struct snd_kcontrol *kcontrol,
  2284. struct snd_ctl_elem_value *ucontrol)
  2285. {
  2286. int idx = mi2s_get_port_idx(kcontrol);
  2287. if (idx < 0)
  2288. return idx;
  2289. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2290. idx, mi2s_tx_cfg[idx].channels);
  2291. ucontrol->value.enumerated.item[0] = mi2s_tx_cfg[idx].channels - 1;
  2292. return 0;
  2293. }
  2294. static int msm_mi2s_tx_ch_put(struct snd_kcontrol *kcontrol,
  2295. struct snd_ctl_elem_value *ucontrol)
  2296. {
  2297. int idx = mi2s_get_port_idx(kcontrol);
  2298. if (idx < 0)
  2299. return idx;
  2300. mi2s_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2301. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2302. idx, mi2s_tx_cfg[idx].channels);
  2303. return 1;
  2304. }
  2305. static int msm_get_port_id(int be_id)
  2306. {
  2307. int afe_port_id = 0;
  2308. switch (be_id) {
  2309. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  2310. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  2311. break;
  2312. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  2313. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  2314. break;
  2315. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  2316. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  2317. break;
  2318. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  2319. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  2320. break;
  2321. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  2322. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  2323. break;
  2324. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  2325. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  2326. break;
  2327. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  2328. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  2329. break;
  2330. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  2331. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  2332. break;
  2333. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  2334. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  2335. break;
  2336. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  2337. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  2338. break;
  2339. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  2340. afe_port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  2341. break;
  2342. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  2343. afe_port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  2344. break;
  2345. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2346. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_0;
  2347. break;
  2348. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2349. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_1;
  2350. break;
  2351. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2352. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_2;
  2353. break;
  2354. default:
  2355. pr_err("%s: Invalid BE id: %d\n", __func__, be_id);
  2356. afe_port_id = -EINVAL;
  2357. }
  2358. return afe_port_id;
  2359. }
  2360. static u32 get_mi2s_bits_per_sample(u32 bit_format)
  2361. {
  2362. u32 bit_per_sample = 0;
  2363. switch (bit_format) {
  2364. case SNDRV_PCM_FORMAT_S32_LE:
  2365. case SNDRV_PCM_FORMAT_S24_3LE:
  2366. case SNDRV_PCM_FORMAT_S24_LE:
  2367. bit_per_sample = 32;
  2368. break;
  2369. case SNDRV_PCM_FORMAT_S16_LE:
  2370. default:
  2371. bit_per_sample = 16;
  2372. break;
  2373. }
  2374. return bit_per_sample;
  2375. }
  2376. static void update_mi2s_clk_val(int dai_id, int stream)
  2377. {
  2378. u32 bit_per_sample = 0;
  2379. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2380. bit_per_sample =
  2381. get_mi2s_bits_per_sample(mi2s_rx_cfg[dai_id].bit_format);
  2382. mi2s_clk[dai_id].clk_freq_in_hz =
  2383. mi2s_rx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2384. } else {
  2385. bit_per_sample =
  2386. get_mi2s_bits_per_sample(mi2s_tx_cfg[dai_id].bit_format);
  2387. mi2s_clk[dai_id].clk_freq_in_hz =
  2388. mi2s_tx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2389. }
  2390. }
  2391. static int msm_mi2s_set_sclk(struct snd_pcm_substream *substream, bool enable)
  2392. {
  2393. int ret = 0;
  2394. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  2395. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  2396. int port_id = 0;
  2397. int index = cpu_dai->id;
  2398. port_id = msm_get_port_id(rtd->dai_link->id);
  2399. if (port_id < 0) {
  2400. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  2401. ret = port_id;
  2402. goto err;
  2403. }
  2404. if (enable) {
  2405. update_mi2s_clk_val(index, substream->stream);
  2406. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  2407. mi2s_clk[index].clk_freq_in_hz);
  2408. }
  2409. mi2s_clk[index].enable = enable;
  2410. ret = afe_set_lpass_clock_v2(port_id,
  2411. &mi2s_clk[index]);
  2412. if (ret < 0) {
  2413. dev_err(rtd->card->dev,
  2414. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  2415. __func__, port_id, ret);
  2416. goto err;
  2417. }
  2418. err:
  2419. return ret;
  2420. }
  2421. static int cdc_dma_get_port_idx(struct snd_kcontrol *kcontrol)
  2422. {
  2423. int idx = 0;
  2424. if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_0",
  2425. sizeof("WSA_CDC_DMA_RX_0")))
  2426. idx = WSA_CDC_DMA_RX_0;
  2427. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_1",
  2428. sizeof("WSA_CDC_DMA_RX_0")))
  2429. idx = WSA_CDC_DMA_RX_1;
  2430. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_0",
  2431. sizeof("RX_CDC_DMA_RX_0")))
  2432. idx = RX_CDC_DMA_RX_0;
  2433. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_1",
  2434. sizeof("RX_CDC_DMA_RX_1")))
  2435. idx = RX_CDC_DMA_RX_1;
  2436. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_2",
  2437. sizeof("RX_CDC_DMA_RX_2")))
  2438. idx = RX_CDC_DMA_RX_2;
  2439. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_3",
  2440. sizeof("RX_CDC_DMA_RX_3")))
  2441. idx = RX_CDC_DMA_RX_3;
  2442. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_5",
  2443. sizeof("RX_CDC_DMA_RX_5")))
  2444. idx = RX_CDC_DMA_RX_5;
  2445. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_0",
  2446. sizeof("WSA_CDC_DMA_TX_0")))
  2447. idx = WSA_CDC_DMA_TX_0;
  2448. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_1",
  2449. sizeof("WSA_CDC_DMA_TX_1")))
  2450. idx = WSA_CDC_DMA_TX_1;
  2451. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_2",
  2452. sizeof("WSA_CDC_DMA_TX_2")))
  2453. idx = WSA_CDC_DMA_TX_2;
  2454. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_0",
  2455. sizeof("TX_CDC_DMA_TX_0")))
  2456. idx = TX_CDC_DMA_TX_0;
  2457. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_3",
  2458. sizeof("TX_CDC_DMA_TX_3")))
  2459. idx = TX_CDC_DMA_TX_3;
  2460. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_4",
  2461. sizeof("TX_CDC_DMA_TX_4")))
  2462. idx = TX_CDC_DMA_TX_4;
  2463. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_0",
  2464. sizeof("VA_CDC_DMA_TX_0")))
  2465. idx = VA_CDC_DMA_TX_0;
  2466. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_1",
  2467. sizeof("VA_CDC_DMA_TX_1")))
  2468. idx = VA_CDC_DMA_TX_1;
  2469. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_2",
  2470. sizeof("VA_CDC_DMA_TX_2")))
  2471. idx = VA_CDC_DMA_TX_2;
  2472. else {
  2473. pr_err("%s: unsupported channel: %s\n",
  2474. __func__, kcontrol->id.name);
  2475. return -EINVAL;
  2476. }
  2477. return idx;
  2478. }
  2479. static int cdc_dma_rx_ch_get(struct snd_kcontrol *kcontrol,
  2480. struct snd_ctl_elem_value *ucontrol)
  2481. {
  2482. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2483. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2484. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2485. return ch_num;
  2486. }
  2487. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2488. cdc_dma_rx_cfg[ch_num].channels - 1);
  2489. ucontrol->value.integer.value[0] = cdc_dma_rx_cfg[ch_num].channels - 1;
  2490. return 0;
  2491. }
  2492. static int cdc_dma_rx_ch_put(struct snd_kcontrol *kcontrol,
  2493. struct snd_ctl_elem_value *ucontrol)
  2494. {
  2495. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2496. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2497. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2498. return ch_num;
  2499. }
  2500. cdc_dma_rx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2501. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2502. cdc_dma_rx_cfg[ch_num].channels);
  2503. return 1;
  2504. }
  2505. static int cdc_dma_rx_format_get(struct snd_kcontrol *kcontrol,
  2506. struct snd_ctl_elem_value *ucontrol)
  2507. {
  2508. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2509. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2510. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2511. return ch_num;
  2512. }
  2513. switch (cdc_dma_rx_cfg[ch_num].bit_format) {
  2514. case SNDRV_PCM_FORMAT_S32_LE:
  2515. ucontrol->value.integer.value[0] = 3;
  2516. break;
  2517. case SNDRV_PCM_FORMAT_S24_3LE:
  2518. ucontrol->value.integer.value[0] = 2;
  2519. break;
  2520. case SNDRV_PCM_FORMAT_S24_LE:
  2521. ucontrol->value.integer.value[0] = 1;
  2522. break;
  2523. case SNDRV_PCM_FORMAT_S16_LE:
  2524. default:
  2525. ucontrol->value.integer.value[0] = 0;
  2526. break;
  2527. }
  2528. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2529. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2530. ucontrol->value.integer.value[0]);
  2531. return 0;
  2532. }
  2533. static int cdc_dma_rx_format_put(struct snd_kcontrol *kcontrol,
  2534. struct snd_ctl_elem_value *ucontrol)
  2535. {
  2536. int rc = 0;
  2537. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2538. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2539. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2540. return ch_num;
  2541. }
  2542. switch (ucontrol->value.integer.value[0]) {
  2543. case 3:
  2544. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2545. break;
  2546. case 2:
  2547. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2548. break;
  2549. case 1:
  2550. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2551. break;
  2552. case 0:
  2553. default:
  2554. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2555. break;
  2556. }
  2557. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2558. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2559. ucontrol->value.integer.value[0]);
  2560. return rc;
  2561. }
  2562. static int cdc_dma_get_sample_rate_val(int sample_rate)
  2563. {
  2564. int sample_rate_val = 0;
  2565. switch (sample_rate) {
  2566. case SAMPLING_RATE_8KHZ:
  2567. sample_rate_val = 0;
  2568. break;
  2569. case SAMPLING_RATE_11P025KHZ:
  2570. sample_rate_val = 1;
  2571. break;
  2572. case SAMPLING_RATE_16KHZ:
  2573. sample_rate_val = 2;
  2574. break;
  2575. case SAMPLING_RATE_22P05KHZ:
  2576. sample_rate_val = 3;
  2577. break;
  2578. case SAMPLING_RATE_32KHZ:
  2579. sample_rate_val = 4;
  2580. break;
  2581. case SAMPLING_RATE_44P1KHZ:
  2582. sample_rate_val = 5;
  2583. break;
  2584. case SAMPLING_RATE_48KHZ:
  2585. sample_rate_val = 6;
  2586. break;
  2587. case SAMPLING_RATE_88P2KHZ:
  2588. sample_rate_val = 7;
  2589. break;
  2590. case SAMPLING_RATE_96KHZ:
  2591. sample_rate_val = 8;
  2592. break;
  2593. case SAMPLING_RATE_176P4KHZ:
  2594. sample_rate_val = 9;
  2595. break;
  2596. case SAMPLING_RATE_192KHZ:
  2597. sample_rate_val = 10;
  2598. break;
  2599. case SAMPLING_RATE_352P8KHZ:
  2600. sample_rate_val = 11;
  2601. break;
  2602. case SAMPLING_RATE_384KHZ:
  2603. sample_rate_val = 12;
  2604. break;
  2605. default:
  2606. sample_rate_val = 6;
  2607. break;
  2608. }
  2609. return sample_rate_val;
  2610. }
  2611. static int cdc_dma_get_sample_rate(int value)
  2612. {
  2613. int sample_rate = 0;
  2614. switch (value) {
  2615. case 0:
  2616. sample_rate = SAMPLING_RATE_8KHZ;
  2617. break;
  2618. case 1:
  2619. sample_rate = SAMPLING_RATE_11P025KHZ;
  2620. break;
  2621. case 2:
  2622. sample_rate = SAMPLING_RATE_16KHZ;
  2623. break;
  2624. case 3:
  2625. sample_rate = SAMPLING_RATE_22P05KHZ;
  2626. break;
  2627. case 4:
  2628. sample_rate = SAMPLING_RATE_32KHZ;
  2629. break;
  2630. case 5:
  2631. sample_rate = SAMPLING_RATE_44P1KHZ;
  2632. break;
  2633. case 6:
  2634. sample_rate = SAMPLING_RATE_48KHZ;
  2635. break;
  2636. case 7:
  2637. sample_rate = SAMPLING_RATE_88P2KHZ;
  2638. break;
  2639. case 8:
  2640. sample_rate = SAMPLING_RATE_96KHZ;
  2641. break;
  2642. case 9:
  2643. sample_rate = SAMPLING_RATE_176P4KHZ;
  2644. break;
  2645. case 10:
  2646. sample_rate = SAMPLING_RATE_192KHZ;
  2647. break;
  2648. case 11:
  2649. sample_rate = SAMPLING_RATE_352P8KHZ;
  2650. break;
  2651. case 12:
  2652. sample_rate = SAMPLING_RATE_384KHZ;
  2653. break;
  2654. default:
  2655. sample_rate = SAMPLING_RATE_48KHZ;
  2656. break;
  2657. }
  2658. return sample_rate;
  2659. }
  2660. static int cdc_dma_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2661. struct snd_ctl_elem_value *ucontrol)
  2662. {
  2663. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2664. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2665. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2666. return ch_num;
  2667. }
  2668. ucontrol->value.enumerated.item[0] =
  2669. cdc_dma_get_sample_rate_val(cdc_dma_rx_cfg[ch_num].sample_rate);
  2670. pr_debug("%s: cdc_dma_rx_sample_rate = %d\n", __func__,
  2671. cdc_dma_rx_cfg[ch_num].sample_rate);
  2672. return 0;
  2673. }
  2674. static int cdc_dma_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2675. struct snd_ctl_elem_value *ucontrol)
  2676. {
  2677. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2678. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2679. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2680. return ch_num;
  2681. }
  2682. cdc_dma_rx_cfg[ch_num].sample_rate =
  2683. cdc_dma_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2684. pr_debug("%s: control value = %d, cdc_dma_rx_sample_rate = %d\n",
  2685. __func__, ucontrol->value.enumerated.item[0],
  2686. cdc_dma_rx_cfg[ch_num].sample_rate);
  2687. return 0;
  2688. }
  2689. static int cdc_dma_tx_ch_get(struct snd_kcontrol *kcontrol,
  2690. struct snd_ctl_elem_value *ucontrol)
  2691. {
  2692. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2693. if (ch_num < 0) {
  2694. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2695. return ch_num;
  2696. }
  2697. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2698. cdc_dma_tx_cfg[ch_num].channels);
  2699. ucontrol->value.integer.value[0] = cdc_dma_tx_cfg[ch_num].channels - 1;
  2700. return 0;
  2701. }
  2702. static int cdc_dma_tx_ch_put(struct snd_kcontrol *kcontrol,
  2703. struct snd_ctl_elem_value *ucontrol)
  2704. {
  2705. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2706. if (ch_num < 0) {
  2707. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2708. return ch_num;
  2709. }
  2710. cdc_dma_tx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2711. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2712. cdc_dma_tx_cfg[ch_num].channels);
  2713. return 1;
  2714. }
  2715. static int cdc_dma_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2716. struct snd_ctl_elem_value *ucontrol)
  2717. {
  2718. int sample_rate_val;
  2719. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2720. if (ch_num < 0) {
  2721. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2722. return ch_num;
  2723. }
  2724. switch (cdc_dma_tx_cfg[ch_num].sample_rate) {
  2725. case SAMPLING_RATE_384KHZ:
  2726. sample_rate_val = 12;
  2727. break;
  2728. case SAMPLING_RATE_352P8KHZ:
  2729. sample_rate_val = 11;
  2730. break;
  2731. case SAMPLING_RATE_192KHZ:
  2732. sample_rate_val = 10;
  2733. break;
  2734. case SAMPLING_RATE_176P4KHZ:
  2735. sample_rate_val = 9;
  2736. break;
  2737. case SAMPLING_RATE_96KHZ:
  2738. sample_rate_val = 8;
  2739. break;
  2740. case SAMPLING_RATE_88P2KHZ:
  2741. sample_rate_val = 7;
  2742. break;
  2743. case SAMPLING_RATE_48KHZ:
  2744. sample_rate_val = 6;
  2745. break;
  2746. case SAMPLING_RATE_44P1KHZ:
  2747. sample_rate_val = 5;
  2748. break;
  2749. case SAMPLING_RATE_32KHZ:
  2750. sample_rate_val = 4;
  2751. break;
  2752. case SAMPLING_RATE_22P05KHZ:
  2753. sample_rate_val = 3;
  2754. break;
  2755. case SAMPLING_RATE_16KHZ:
  2756. sample_rate_val = 2;
  2757. break;
  2758. case SAMPLING_RATE_11P025KHZ:
  2759. sample_rate_val = 1;
  2760. break;
  2761. case SAMPLING_RATE_8KHZ:
  2762. sample_rate_val = 0;
  2763. break;
  2764. default:
  2765. sample_rate_val = 6;
  2766. break;
  2767. }
  2768. ucontrol->value.integer.value[0] = sample_rate_val;
  2769. pr_debug("%s: cdc_dma_tx_sample_rate = %d\n", __func__,
  2770. cdc_dma_tx_cfg[ch_num].sample_rate);
  2771. return 0;
  2772. }
  2773. static int cdc_dma_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2774. struct snd_ctl_elem_value *ucontrol)
  2775. {
  2776. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2777. if (ch_num < 0) {
  2778. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2779. return ch_num;
  2780. }
  2781. switch (ucontrol->value.integer.value[0]) {
  2782. case 12:
  2783. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_384KHZ;
  2784. break;
  2785. case 11:
  2786. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_352P8KHZ;
  2787. break;
  2788. case 10:
  2789. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_192KHZ;
  2790. break;
  2791. case 9:
  2792. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_176P4KHZ;
  2793. break;
  2794. case 8:
  2795. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_96KHZ;
  2796. break;
  2797. case 7:
  2798. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_88P2KHZ;
  2799. break;
  2800. case 6:
  2801. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2802. break;
  2803. case 5:
  2804. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_44P1KHZ;
  2805. break;
  2806. case 4:
  2807. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_32KHZ;
  2808. break;
  2809. case 3:
  2810. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_22P05KHZ;
  2811. break;
  2812. case 2:
  2813. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_16KHZ;
  2814. break;
  2815. case 1:
  2816. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_11P025KHZ;
  2817. break;
  2818. case 0:
  2819. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_8KHZ;
  2820. break;
  2821. default:
  2822. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2823. break;
  2824. }
  2825. pr_debug("%s: control value = %ld, cdc_dma_tx_sample_rate = %d\n",
  2826. __func__, ucontrol->value.integer.value[0],
  2827. cdc_dma_tx_cfg[ch_num].sample_rate);
  2828. return 0;
  2829. }
  2830. static int cdc_dma_tx_format_get(struct snd_kcontrol *kcontrol,
  2831. struct snd_ctl_elem_value *ucontrol)
  2832. {
  2833. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2834. if (ch_num < 0) {
  2835. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2836. return ch_num;
  2837. }
  2838. switch (cdc_dma_tx_cfg[ch_num].bit_format) {
  2839. case SNDRV_PCM_FORMAT_S32_LE:
  2840. ucontrol->value.integer.value[0] = 3;
  2841. break;
  2842. case SNDRV_PCM_FORMAT_S24_3LE:
  2843. ucontrol->value.integer.value[0] = 2;
  2844. break;
  2845. case SNDRV_PCM_FORMAT_S24_LE:
  2846. ucontrol->value.integer.value[0] = 1;
  2847. break;
  2848. case SNDRV_PCM_FORMAT_S16_LE:
  2849. default:
  2850. ucontrol->value.integer.value[0] = 0;
  2851. break;
  2852. }
  2853. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2854. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2855. ucontrol->value.integer.value[0]);
  2856. return 0;
  2857. }
  2858. static int cdc_dma_tx_format_put(struct snd_kcontrol *kcontrol,
  2859. struct snd_ctl_elem_value *ucontrol)
  2860. {
  2861. int rc = 0;
  2862. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2863. if (ch_num < 0) {
  2864. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2865. return ch_num;
  2866. }
  2867. switch (ucontrol->value.integer.value[0]) {
  2868. case 3:
  2869. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2870. break;
  2871. case 2:
  2872. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2873. break;
  2874. case 1:
  2875. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2876. break;
  2877. case 0:
  2878. default:
  2879. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2880. break;
  2881. }
  2882. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2883. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2884. ucontrol->value.integer.value[0]);
  2885. return rc;
  2886. }
  2887. static int msm_cdc_dma_get_idx_from_beid(int32_t be_id)
  2888. {
  2889. int idx = 0;
  2890. switch (be_id) {
  2891. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  2892. idx = WSA_CDC_DMA_RX_0;
  2893. break;
  2894. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  2895. idx = WSA_CDC_DMA_TX_0;
  2896. break;
  2897. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  2898. idx = WSA_CDC_DMA_RX_1;
  2899. break;
  2900. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  2901. idx = WSA_CDC_DMA_TX_1;
  2902. break;
  2903. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  2904. idx = WSA_CDC_DMA_TX_2;
  2905. break;
  2906. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  2907. idx = RX_CDC_DMA_RX_0;
  2908. break;
  2909. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  2910. idx = RX_CDC_DMA_RX_1;
  2911. break;
  2912. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  2913. idx = RX_CDC_DMA_RX_2;
  2914. break;
  2915. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  2916. idx = RX_CDC_DMA_RX_3;
  2917. break;
  2918. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  2919. idx = RX_CDC_DMA_RX_5;
  2920. break;
  2921. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  2922. idx = TX_CDC_DMA_TX_0;
  2923. break;
  2924. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  2925. idx = TX_CDC_DMA_TX_3;
  2926. break;
  2927. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  2928. idx = TX_CDC_DMA_TX_4;
  2929. break;
  2930. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2931. idx = VA_CDC_DMA_TX_0;
  2932. break;
  2933. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2934. idx = VA_CDC_DMA_TX_1;
  2935. break;
  2936. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2937. idx = VA_CDC_DMA_TX_2;
  2938. break;
  2939. default:
  2940. idx = RX_CDC_DMA_RX_0;
  2941. break;
  2942. }
  2943. return idx;
  2944. }
  2945. static int msm_bt_sample_rate_get(struct snd_kcontrol *kcontrol,
  2946. struct snd_ctl_elem_value *ucontrol)
  2947. {
  2948. /*
  2949. * Slimbus_7_Rx/Tx sample rate values should always be in sync (same)
  2950. * when used for BT_SCO use case. Return either Rx or Tx sample rate
  2951. * value.
  2952. */
  2953. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  2954. case SAMPLING_RATE_96KHZ:
  2955. ucontrol->value.integer.value[0] = 5;
  2956. break;
  2957. case SAMPLING_RATE_88P2KHZ:
  2958. ucontrol->value.integer.value[0] = 4;
  2959. break;
  2960. case SAMPLING_RATE_48KHZ:
  2961. ucontrol->value.integer.value[0] = 3;
  2962. break;
  2963. case SAMPLING_RATE_44P1KHZ:
  2964. ucontrol->value.integer.value[0] = 2;
  2965. break;
  2966. case SAMPLING_RATE_16KHZ:
  2967. ucontrol->value.integer.value[0] = 1;
  2968. break;
  2969. case SAMPLING_RATE_8KHZ:
  2970. default:
  2971. ucontrol->value.integer.value[0] = 0;
  2972. break;
  2973. }
  2974. pr_debug("%s: sample rate = %d\n", __func__,
  2975. slim_rx_cfg[SLIM_RX_7].sample_rate);
  2976. return 0;
  2977. }
  2978. static int msm_bt_sample_rate_put(struct snd_kcontrol *kcontrol,
  2979. struct snd_ctl_elem_value *ucontrol)
  2980. {
  2981. switch (ucontrol->value.integer.value[0]) {
  2982. case 1:
  2983. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  2984. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  2985. break;
  2986. case 2:
  2987. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  2988. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  2989. break;
  2990. case 3:
  2991. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  2992. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  2993. break;
  2994. case 4:
  2995. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  2996. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  2997. break;
  2998. case 5:
  2999. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3000. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3001. break;
  3002. case 0:
  3003. default:
  3004. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3005. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3006. break;
  3007. }
  3008. pr_debug("%s: sample rates: slim7_rx = %d, slim7_tx = %d, value = %d\n",
  3009. __func__,
  3010. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3011. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3012. ucontrol->value.enumerated.item[0]);
  3013. return 0;
  3014. }
  3015. static int msm_bt_sample_rate_rx_get(struct snd_kcontrol *kcontrol,
  3016. struct snd_ctl_elem_value *ucontrol)
  3017. {
  3018. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3019. case SAMPLING_RATE_96KHZ:
  3020. ucontrol->value.integer.value[0] = 5;
  3021. break;
  3022. case SAMPLING_RATE_88P2KHZ:
  3023. ucontrol->value.integer.value[0] = 4;
  3024. break;
  3025. case SAMPLING_RATE_48KHZ:
  3026. ucontrol->value.integer.value[0] = 3;
  3027. break;
  3028. case SAMPLING_RATE_44P1KHZ:
  3029. ucontrol->value.integer.value[0] = 2;
  3030. break;
  3031. case SAMPLING_RATE_16KHZ:
  3032. ucontrol->value.integer.value[0] = 1;
  3033. break;
  3034. case SAMPLING_RATE_8KHZ:
  3035. default:
  3036. ucontrol->value.integer.value[0] = 0;
  3037. break;
  3038. }
  3039. pr_debug("%s: sample rate rx = %d\n", __func__,
  3040. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3041. return 0;
  3042. }
  3043. static int msm_bt_sample_rate_rx_put(struct snd_kcontrol *kcontrol,
  3044. struct snd_ctl_elem_value *ucontrol)
  3045. {
  3046. switch (ucontrol->value.integer.value[0]) {
  3047. case 1:
  3048. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3049. break;
  3050. case 2:
  3051. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3052. break;
  3053. case 3:
  3054. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3055. break;
  3056. case 4:
  3057. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3058. break;
  3059. case 5:
  3060. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3061. break;
  3062. case 0:
  3063. default:
  3064. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3065. break;
  3066. }
  3067. pr_debug("%s: sample rate: slim7_rx = %d, value = %d\n",
  3068. __func__,
  3069. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3070. ucontrol->value.enumerated.item[0]);
  3071. return 0;
  3072. }
  3073. static int msm_bt_sample_rate_tx_get(struct snd_kcontrol *kcontrol,
  3074. struct snd_ctl_elem_value *ucontrol)
  3075. {
  3076. switch (slim_tx_cfg[SLIM_TX_7].sample_rate) {
  3077. case SAMPLING_RATE_96KHZ:
  3078. ucontrol->value.integer.value[0] = 5;
  3079. break;
  3080. case SAMPLING_RATE_88P2KHZ:
  3081. ucontrol->value.integer.value[0] = 4;
  3082. break;
  3083. case SAMPLING_RATE_48KHZ:
  3084. ucontrol->value.integer.value[0] = 3;
  3085. break;
  3086. case SAMPLING_RATE_44P1KHZ:
  3087. ucontrol->value.integer.value[0] = 2;
  3088. break;
  3089. case SAMPLING_RATE_16KHZ:
  3090. ucontrol->value.integer.value[0] = 1;
  3091. break;
  3092. case SAMPLING_RATE_8KHZ:
  3093. default:
  3094. ucontrol->value.integer.value[0] = 0;
  3095. break;
  3096. }
  3097. pr_debug("%s: sample rate tx = %d\n", __func__,
  3098. slim_tx_cfg[SLIM_TX_7].sample_rate);
  3099. return 0;
  3100. }
  3101. static int msm_bt_sample_rate_tx_put(struct snd_kcontrol *kcontrol,
  3102. struct snd_ctl_elem_value *ucontrol)
  3103. {
  3104. switch (ucontrol->value.integer.value[0]) {
  3105. case 1:
  3106. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3107. break;
  3108. case 2:
  3109. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3110. break;
  3111. case 3:
  3112. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3113. break;
  3114. case 4:
  3115. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3116. break;
  3117. case 5:
  3118. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3119. break;
  3120. case 0:
  3121. default:
  3122. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3123. break;
  3124. }
  3125. pr_debug("%s: sample rate: slim7_tx = %d, value = %d\n",
  3126. __func__,
  3127. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3128. ucontrol->value.enumerated.item[0]);
  3129. return 0;
  3130. }
  3131. static const struct snd_kcontrol_new msm_int_snd_controls[] = {
  3132. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Channels", wsa_cdc_dma_rx_0_chs,
  3133. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3134. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Channels", wsa_cdc_dma_rx_1_chs,
  3135. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3136. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Channels", rx_cdc_dma_rx_0_chs,
  3137. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3138. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Channels", rx_cdc_dma_rx_1_chs,
  3139. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3140. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Channels", rx_cdc_dma_rx_2_chs,
  3141. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3142. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Channels", rx_cdc_dma_rx_3_chs,
  3143. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3144. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Channels", rx_cdc_dma_rx_5_chs,
  3145. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3146. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 Channels", wsa_cdc_dma_tx_0_chs,
  3147. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3148. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Channels", wsa_cdc_dma_tx_1_chs,
  3149. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3150. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Channels", wsa_cdc_dma_tx_2_chs,
  3151. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3152. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Channels", tx_cdc_dma_tx_0_chs,
  3153. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3154. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Channels", tx_cdc_dma_tx_3_chs,
  3155. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3156. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Channels", tx_cdc_dma_tx_4_chs,
  3157. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3158. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Channels", va_cdc_dma_tx_0_chs,
  3159. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3160. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Channels", va_cdc_dma_tx_1_chs,
  3161. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3162. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Channels", va_cdc_dma_tx_2_chs,
  3163. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3164. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Format", wsa_cdc_dma_rx_0_format,
  3165. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3166. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Format", wsa_cdc_dma_rx_1_format,
  3167. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3168. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Format", wsa_cdc_dma_tx_1_format,
  3169. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3170. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Format", wsa_cdc_dma_tx_2_format,
  3171. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3172. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Format", tx_cdc_dma_tx_0_format,
  3173. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3174. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Format", tx_cdc_dma_tx_3_format,
  3175. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3176. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Format", tx_cdc_dma_tx_4_format,
  3177. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3178. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Format", va_cdc_dma_tx_0_format,
  3179. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3180. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Format", va_cdc_dma_tx_1_format,
  3181. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3182. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Format", va_cdc_dma_tx_2_format,
  3183. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3184. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 SampleRate",
  3185. wsa_cdc_dma_rx_0_sample_rate,
  3186. cdc_dma_rx_sample_rate_get,
  3187. cdc_dma_rx_sample_rate_put),
  3188. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 SampleRate",
  3189. wsa_cdc_dma_rx_1_sample_rate,
  3190. cdc_dma_rx_sample_rate_get,
  3191. cdc_dma_rx_sample_rate_put),
  3192. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 SampleRate",
  3193. wsa_cdc_dma_tx_0_sample_rate,
  3194. cdc_dma_tx_sample_rate_get,
  3195. cdc_dma_tx_sample_rate_put),
  3196. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 SampleRate",
  3197. wsa_cdc_dma_tx_1_sample_rate,
  3198. cdc_dma_tx_sample_rate_get,
  3199. cdc_dma_tx_sample_rate_put),
  3200. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 SampleRate",
  3201. wsa_cdc_dma_tx_2_sample_rate,
  3202. cdc_dma_tx_sample_rate_get,
  3203. cdc_dma_tx_sample_rate_put),
  3204. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 SampleRate",
  3205. tx_cdc_dma_tx_0_sample_rate,
  3206. cdc_dma_tx_sample_rate_get,
  3207. cdc_dma_tx_sample_rate_put),
  3208. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 SampleRate",
  3209. tx_cdc_dma_tx_3_sample_rate,
  3210. cdc_dma_tx_sample_rate_get,
  3211. cdc_dma_tx_sample_rate_put),
  3212. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 SampleRate",
  3213. tx_cdc_dma_tx_4_sample_rate,
  3214. cdc_dma_tx_sample_rate_get,
  3215. cdc_dma_tx_sample_rate_put),
  3216. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 SampleRate",
  3217. va_cdc_dma_tx_0_sample_rate,
  3218. cdc_dma_tx_sample_rate_get,
  3219. cdc_dma_tx_sample_rate_put),
  3220. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 SampleRate",
  3221. va_cdc_dma_tx_1_sample_rate,
  3222. cdc_dma_tx_sample_rate_get,
  3223. cdc_dma_tx_sample_rate_put),
  3224. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 SampleRate",
  3225. va_cdc_dma_tx_2_sample_rate,
  3226. cdc_dma_tx_sample_rate_get,
  3227. cdc_dma_tx_sample_rate_put),
  3228. };
  3229. static const struct snd_kcontrol_new msm_int_wcd9380_snd_controls[] = {
  3230. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc80_dma_rx_0_format,
  3231. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3232. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc80_dma_rx_1_format,
  3233. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3234. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc80_dma_rx_2_format,
  3235. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3236. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc80_dma_rx_3_format,
  3237. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3238. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc80_dma_rx_5_format,
  3239. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3240. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3241. rx_cdc80_dma_rx_0_sample_rate,
  3242. cdc_dma_rx_sample_rate_get,
  3243. cdc_dma_rx_sample_rate_put),
  3244. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3245. rx_cdc80_dma_rx_1_sample_rate,
  3246. cdc_dma_rx_sample_rate_get,
  3247. cdc_dma_rx_sample_rate_put),
  3248. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3249. rx_cdc80_dma_rx_2_sample_rate,
  3250. cdc_dma_rx_sample_rate_get,
  3251. cdc_dma_rx_sample_rate_put),
  3252. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3253. rx_cdc80_dma_rx_3_sample_rate,
  3254. cdc_dma_rx_sample_rate_get,
  3255. cdc_dma_rx_sample_rate_put),
  3256. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3257. rx_cdc80_dma_rx_5_sample_rate,
  3258. cdc_dma_rx_sample_rate_get,
  3259. cdc_dma_rx_sample_rate_put),
  3260. };
  3261. static const struct snd_kcontrol_new msm_int_wcd9385_snd_controls[] = {
  3262. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc85_dma_rx_0_format,
  3263. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3264. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc85_dma_rx_1_format,
  3265. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3266. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc85_dma_rx_2_format,
  3267. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3268. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc85_dma_rx_3_format,
  3269. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3270. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc85_dma_rx_5_format,
  3271. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3272. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3273. rx_cdc85_dma_rx_0_sample_rate,
  3274. cdc_dma_rx_sample_rate_get,
  3275. cdc_dma_rx_sample_rate_put),
  3276. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3277. rx_cdc85_dma_rx_1_sample_rate,
  3278. cdc_dma_rx_sample_rate_get,
  3279. cdc_dma_rx_sample_rate_put),
  3280. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3281. rx_cdc85_dma_rx_2_sample_rate,
  3282. cdc_dma_rx_sample_rate_get,
  3283. cdc_dma_rx_sample_rate_put),
  3284. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3285. rx_cdc85_dma_rx_3_sample_rate,
  3286. cdc_dma_rx_sample_rate_get,
  3287. cdc_dma_rx_sample_rate_put),
  3288. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3289. rx_cdc85_dma_rx_5_sample_rate,
  3290. cdc_dma_rx_sample_rate_get,
  3291. cdc_dma_rx_sample_rate_put),
  3292. };
  3293. static const struct snd_kcontrol_new msm_common_snd_controls[] = {
  3294. SOC_ENUM_EXT("USB_AUDIO_RX SampleRate", usb_rx_sample_rate,
  3295. usb_audio_rx_sample_rate_get,
  3296. usb_audio_rx_sample_rate_put),
  3297. SOC_ENUM_EXT("USB_AUDIO_TX SampleRate", usb_tx_sample_rate,
  3298. usb_audio_tx_sample_rate_get,
  3299. usb_audio_tx_sample_rate_put),
  3300. SOC_ENUM_EXT("PRI_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3301. tdm_rx_sample_rate_get,
  3302. tdm_rx_sample_rate_put),
  3303. SOC_ENUM_EXT("SEC_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3304. tdm_rx_sample_rate_get,
  3305. tdm_rx_sample_rate_put),
  3306. SOC_ENUM_EXT("TERT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3307. tdm_rx_sample_rate_get,
  3308. tdm_rx_sample_rate_put),
  3309. SOC_ENUM_EXT("QUAT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3310. tdm_rx_sample_rate_get,
  3311. tdm_rx_sample_rate_put),
  3312. SOC_ENUM_EXT("QUIN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3313. tdm_rx_sample_rate_get,
  3314. tdm_rx_sample_rate_put),
  3315. SOC_ENUM_EXT("SEN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3316. tdm_rx_sample_rate_get,
  3317. tdm_rx_sample_rate_put),
  3318. SOC_ENUM_EXT("PRI_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3319. tdm_tx_sample_rate_get,
  3320. tdm_tx_sample_rate_put),
  3321. SOC_ENUM_EXT("SEC_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3322. tdm_tx_sample_rate_get,
  3323. tdm_tx_sample_rate_put),
  3324. SOC_ENUM_EXT("TERT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3325. tdm_tx_sample_rate_get,
  3326. tdm_tx_sample_rate_put),
  3327. SOC_ENUM_EXT("QUAT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3328. tdm_tx_sample_rate_get,
  3329. tdm_tx_sample_rate_put),
  3330. SOC_ENUM_EXT("QUIN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3331. tdm_tx_sample_rate_get,
  3332. tdm_tx_sample_rate_put),
  3333. SOC_ENUM_EXT("SEN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3334. tdm_tx_sample_rate_get,
  3335. tdm_tx_sample_rate_put),
  3336. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3337. aux_pcm_rx_sample_rate_get,
  3338. aux_pcm_rx_sample_rate_put),
  3339. SOC_ENUM_EXT("SEC_AUX_PCM_RX SampleRate", sec_aux_pcm_rx_sample_rate,
  3340. aux_pcm_rx_sample_rate_get,
  3341. aux_pcm_rx_sample_rate_put),
  3342. SOC_ENUM_EXT("TERT_AUX_PCM_RX SampleRate", tert_aux_pcm_rx_sample_rate,
  3343. aux_pcm_rx_sample_rate_get,
  3344. aux_pcm_rx_sample_rate_put),
  3345. SOC_ENUM_EXT("QUAT_AUX_PCM_RX SampleRate", quat_aux_pcm_rx_sample_rate,
  3346. aux_pcm_rx_sample_rate_get,
  3347. aux_pcm_rx_sample_rate_put),
  3348. SOC_ENUM_EXT("QUIN_AUX_PCM_RX SampleRate", quin_aux_pcm_rx_sample_rate,
  3349. aux_pcm_rx_sample_rate_get,
  3350. aux_pcm_rx_sample_rate_put),
  3351. SOC_ENUM_EXT("SEN_AUX_PCM_RX SampleRate", sen_aux_pcm_rx_sample_rate,
  3352. aux_pcm_rx_sample_rate_get,
  3353. aux_pcm_rx_sample_rate_put),
  3354. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3355. aux_pcm_tx_sample_rate_get,
  3356. aux_pcm_tx_sample_rate_put),
  3357. SOC_ENUM_EXT("SEC_AUX_PCM_TX SampleRate", sec_aux_pcm_tx_sample_rate,
  3358. aux_pcm_tx_sample_rate_get,
  3359. aux_pcm_tx_sample_rate_put),
  3360. SOC_ENUM_EXT("TERT_AUX_PCM_TX SampleRate", tert_aux_pcm_tx_sample_rate,
  3361. aux_pcm_tx_sample_rate_get,
  3362. aux_pcm_tx_sample_rate_put),
  3363. SOC_ENUM_EXT("QUAT_AUX_PCM_TX SampleRate", quat_aux_pcm_tx_sample_rate,
  3364. aux_pcm_tx_sample_rate_get,
  3365. aux_pcm_tx_sample_rate_put),
  3366. SOC_ENUM_EXT("QUIN_AUX_PCM_TX SampleRate", quin_aux_pcm_tx_sample_rate,
  3367. aux_pcm_tx_sample_rate_get,
  3368. aux_pcm_tx_sample_rate_put),
  3369. SOC_ENUM_EXT("SEN_AUX_PCM_TX SampleRate", sen_aux_pcm_tx_sample_rate,
  3370. aux_pcm_tx_sample_rate_get,
  3371. aux_pcm_tx_sample_rate_put),
  3372. SOC_ENUM_EXT("PRIM_MI2S_RX SampleRate", prim_mi2s_rx_sample_rate,
  3373. mi2s_rx_sample_rate_get,
  3374. mi2s_rx_sample_rate_put),
  3375. SOC_ENUM_EXT("SEC_MI2S_RX SampleRate", sec_mi2s_rx_sample_rate,
  3376. mi2s_rx_sample_rate_get,
  3377. mi2s_rx_sample_rate_put),
  3378. SOC_ENUM_EXT("TERT_MI2S_RX SampleRate", tert_mi2s_rx_sample_rate,
  3379. mi2s_rx_sample_rate_get,
  3380. mi2s_rx_sample_rate_put),
  3381. SOC_ENUM_EXT("QUAT_MI2S_RX SampleRate", quat_mi2s_rx_sample_rate,
  3382. mi2s_rx_sample_rate_get,
  3383. mi2s_rx_sample_rate_put),
  3384. SOC_ENUM_EXT("QUIN_MI2S_RX SampleRate", quin_mi2s_rx_sample_rate,
  3385. mi2s_rx_sample_rate_get,
  3386. mi2s_rx_sample_rate_put),
  3387. SOC_ENUM_EXT("SEN_MI2S_RX SampleRate", sen_mi2s_rx_sample_rate,
  3388. mi2s_rx_sample_rate_get,
  3389. mi2s_rx_sample_rate_put),
  3390. SOC_ENUM_EXT("PRIM_MI2S_TX SampleRate", prim_mi2s_tx_sample_rate,
  3391. mi2s_tx_sample_rate_get,
  3392. mi2s_tx_sample_rate_put),
  3393. SOC_ENUM_EXT("SEC_MI2S_TX SampleRate", sec_mi2s_tx_sample_rate,
  3394. mi2s_tx_sample_rate_get,
  3395. mi2s_tx_sample_rate_put),
  3396. SOC_ENUM_EXT("TERT_MI2S_TX SampleRate", tert_mi2s_tx_sample_rate,
  3397. mi2s_tx_sample_rate_get,
  3398. mi2s_tx_sample_rate_put),
  3399. SOC_ENUM_EXT("QUAT_MI2S_TX SampleRate", quat_mi2s_tx_sample_rate,
  3400. mi2s_tx_sample_rate_get,
  3401. mi2s_tx_sample_rate_put),
  3402. SOC_ENUM_EXT("QUIN_MI2S_TX SampleRate", quin_mi2s_tx_sample_rate,
  3403. mi2s_tx_sample_rate_get,
  3404. mi2s_tx_sample_rate_put),
  3405. SOC_ENUM_EXT("SEN_MI2S_TX SampleRate", sen_mi2s_tx_sample_rate,
  3406. mi2s_tx_sample_rate_get,
  3407. mi2s_tx_sample_rate_put),
  3408. SOC_ENUM_EXT("USB_AUDIO_RX Format", usb_rx_format,
  3409. usb_audio_rx_format_get, usb_audio_rx_format_put),
  3410. SOC_ENUM_EXT("USB_AUDIO_TX Format", usb_tx_format,
  3411. usb_audio_tx_format_get, usb_audio_tx_format_put),
  3412. SOC_ENUM_EXT("PRI_TDM_RX_0 Format", tdm_rx_format,
  3413. tdm_rx_format_get,
  3414. tdm_rx_format_put),
  3415. SOC_ENUM_EXT("SEC_TDM_RX_0 Format", tdm_rx_format,
  3416. tdm_rx_format_get,
  3417. tdm_rx_format_put),
  3418. SOC_ENUM_EXT("TERT_TDM_RX_0 Format", tdm_rx_format,
  3419. tdm_rx_format_get,
  3420. tdm_rx_format_put),
  3421. SOC_ENUM_EXT("QUAT_TDM_RX_0 Format", tdm_rx_format,
  3422. tdm_rx_format_get,
  3423. tdm_rx_format_put),
  3424. SOC_ENUM_EXT("QUIN_TDM_RX_0 Format", tdm_rx_format,
  3425. tdm_rx_format_get,
  3426. tdm_rx_format_put),
  3427. SOC_ENUM_EXT("SEN_TDM_RX_0 Format", tdm_rx_format,
  3428. tdm_rx_format_get,
  3429. tdm_rx_format_put),
  3430. SOC_ENUM_EXT("PRI_TDM_TX_0 Format", tdm_tx_format,
  3431. tdm_tx_format_get,
  3432. tdm_tx_format_put),
  3433. SOC_ENUM_EXT("SEC_TDM_TX_0 Format", tdm_tx_format,
  3434. tdm_tx_format_get,
  3435. tdm_tx_format_put),
  3436. SOC_ENUM_EXT("TERT_TDM_TX_0 Format", tdm_tx_format,
  3437. tdm_tx_format_get,
  3438. tdm_tx_format_put),
  3439. SOC_ENUM_EXT("QUAT_TDM_TX_0 Format", tdm_tx_format,
  3440. tdm_tx_format_get,
  3441. tdm_tx_format_put),
  3442. SOC_ENUM_EXT("QUIN_TDM_TX_0 Format", tdm_tx_format,
  3443. tdm_tx_format_get,
  3444. tdm_tx_format_put),
  3445. SOC_ENUM_EXT("SEN_TDM_TX_0 Format", tdm_tx_format,
  3446. tdm_tx_format_get,
  3447. tdm_tx_format_put),
  3448. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3449. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3450. SOC_ENUM_EXT("SEC_AUX_PCM_RX Format", aux_pcm_rx_format,
  3451. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3452. SOC_ENUM_EXT("TERT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3453. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3454. SOC_ENUM_EXT("QUAT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3455. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3456. SOC_ENUM_EXT("QUIN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3457. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3458. SOC_ENUM_EXT("SEN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3459. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3460. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3461. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3462. SOC_ENUM_EXT("SEC_AUX_PCM_TX Format", aux_pcm_tx_format,
  3463. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3464. SOC_ENUM_EXT("TERT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3465. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3466. SOC_ENUM_EXT("QUAT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3467. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3468. SOC_ENUM_EXT("QUIN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3469. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3470. SOC_ENUM_EXT("SEN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3471. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3472. SOC_ENUM_EXT("PRIM_MI2S_RX Format", mi2s_rx_format,
  3473. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3474. SOC_ENUM_EXT("SEC_MI2S_RX Format", mi2s_rx_format,
  3475. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3476. SOC_ENUM_EXT("TERT_MI2S_RX Format", mi2s_rx_format,
  3477. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3478. SOC_ENUM_EXT("QUAT_MI2S_RX Format", mi2s_rx_format,
  3479. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3480. SOC_ENUM_EXT("QUIN_MI2S_RX Format", mi2s_rx_format,
  3481. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3482. SOC_ENUM_EXT("SEN_MI2S_RX Format", mi2s_rx_format,
  3483. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3484. SOC_ENUM_EXT("PRIM_MI2S_TX Format", mi2s_tx_format,
  3485. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3486. SOC_ENUM_EXT("SEC_MI2S_TX Format", mi2s_tx_format,
  3487. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3488. SOC_ENUM_EXT("TERT_MI2S_TX Format", mi2s_tx_format,
  3489. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3490. SOC_ENUM_EXT("QUAT_MI2S_TX Format", mi2s_tx_format,
  3491. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3492. SOC_ENUM_EXT("QUIN_MI2S_TX Format", mi2s_tx_format,
  3493. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3494. SOC_ENUM_EXT("SEN_MI2S_TX Format", mi2s_tx_format,
  3495. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3496. SOC_ENUM_EXT("USB_AUDIO_RX Channels", usb_rx_chs,
  3497. usb_audio_rx_ch_get, usb_audio_rx_ch_put),
  3498. SOC_ENUM_EXT("USB_AUDIO_TX Channels", usb_tx_chs,
  3499. usb_audio_tx_ch_get, usb_audio_tx_ch_put),
  3500. SOC_ENUM_EXT("PROXY_RX Channels", proxy_rx_chs,
  3501. proxy_rx_ch_get, proxy_rx_ch_put),
  3502. SOC_ENUM_EXT("PRI_TDM_RX_0 Channels", tdm_rx_chs,
  3503. tdm_rx_ch_get,
  3504. tdm_rx_ch_put),
  3505. SOC_ENUM_EXT("SEC_TDM_RX_0 Channels", tdm_rx_chs,
  3506. tdm_rx_ch_get,
  3507. tdm_rx_ch_put),
  3508. SOC_ENUM_EXT("TERT_TDM_RX_0 Channels", tdm_rx_chs,
  3509. tdm_rx_ch_get,
  3510. tdm_rx_ch_put),
  3511. SOC_ENUM_EXT("QUAT_TDM_RX_0 Channels", tdm_rx_chs,
  3512. tdm_rx_ch_get,
  3513. tdm_rx_ch_put),
  3514. SOC_ENUM_EXT("QUIN_TDM_RX_0 Channels", tdm_rx_chs,
  3515. tdm_rx_ch_get,
  3516. tdm_rx_ch_put),
  3517. SOC_ENUM_EXT("SEN_TDM_RX_0 Channels", tdm_rx_chs,
  3518. tdm_rx_ch_get,
  3519. tdm_rx_ch_put),
  3520. SOC_ENUM_EXT("PRI_TDM_TX_0 Channels", tdm_tx_chs,
  3521. tdm_tx_ch_get,
  3522. tdm_tx_ch_put),
  3523. SOC_ENUM_EXT("SEC_TDM_TX_0 Channels", tdm_tx_chs,
  3524. tdm_tx_ch_get,
  3525. tdm_tx_ch_put),
  3526. SOC_ENUM_EXT("TERT_TDM_TX_0 Channels", tdm_tx_chs,
  3527. tdm_tx_ch_get,
  3528. tdm_tx_ch_put),
  3529. SOC_ENUM_EXT("QUAT_TDM_TX_0 Channels", tdm_tx_chs,
  3530. tdm_tx_ch_get,
  3531. tdm_tx_ch_put),
  3532. SOC_ENUM_EXT("QUIN_TDM_TX_0 Channels", tdm_tx_chs,
  3533. tdm_tx_ch_get,
  3534. tdm_tx_ch_put),
  3535. SOC_ENUM_EXT("SEN_TDM_TX_0 Channels", tdm_tx_chs,
  3536. tdm_tx_ch_get,
  3537. tdm_tx_ch_put),
  3538. SOC_ENUM_EXT("PRIM_MI2S_RX Channels", prim_mi2s_rx_chs,
  3539. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3540. SOC_ENUM_EXT("SEC_MI2S_RX Channels", sec_mi2s_rx_chs,
  3541. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3542. SOC_ENUM_EXT("TERT_MI2S_RX Channels", tert_mi2s_rx_chs,
  3543. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3544. SOC_ENUM_EXT("QUAT_MI2S_RX Channels", quat_mi2s_rx_chs,
  3545. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3546. SOC_ENUM_EXT("QUIN_MI2S_RX Channels", quin_mi2s_rx_chs,
  3547. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3548. SOC_ENUM_EXT("SEN_MI2S_RX Channels", sen_mi2s_rx_chs,
  3549. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3550. SOC_ENUM_EXT("PRIM_MI2S_TX Channels", prim_mi2s_tx_chs,
  3551. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3552. SOC_ENUM_EXT("SEC_MI2S_TX Channels", sec_mi2s_tx_chs,
  3553. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3554. SOC_ENUM_EXT("TERT_MI2S_TX Channels", tert_mi2s_tx_chs,
  3555. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3556. SOC_ENUM_EXT("QUAT_MI2S_TX Channels", quat_mi2s_tx_chs,
  3557. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3558. SOC_ENUM_EXT("QUIN_MI2S_TX Channels", quin_mi2s_tx_chs,
  3559. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3560. SOC_ENUM_EXT("SEN_MI2S_TX Channels", sen_mi2s_tx_chs,
  3561. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3562. SOC_ENUM_EXT("Display Port RX Channels", ext_disp_rx_chs,
  3563. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3564. SOC_ENUM_EXT("Display Port RX Bit Format", ext_disp_rx_format,
  3565. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3566. SOC_ENUM_EXT("Display Port RX SampleRate", ext_disp_rx_sample_rate,
  3567. ext_disp_rx_sample_rate_get,
  3568. ext_disp_rx_sample_rate_put),
  3569. SOC_ENUM_EXT("Display Port1 RX Channels", ext_disp_rx_chs,
  3570. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3571. SOC_ENUM_EXT("Display Port1 RX Bit Format", ext_disp_rx_format,
  3572. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3573. SOC_ENUM_EXT("Display Port1 RX SampleRate", ext_disp_rx_sample_rate,
  3574. ext_disp_rx_sample_rate_get,
  3575. ext_disp_rx_sample_rate_put),
  3576. SOC_ENUM_EXT("BT SampleRate", bt_sample_rate,
  3577. msm_bt_sample_rate_get,
  3578. msm_bt_sample_rate_put),
  3579. SOC_ENUM_EXT("BT SampleRate RX", bt_sample_rate_rx,
  3580. msm_bt_sample_rate_rx_get,
  3581. msm_bt_sample_rate_rx_put),
  3582. SOC_ENUM_EXT("BT SampleRate TX", bt_sample_rate_tx,
  3583. msm_bt_sample_rate_tx_get,
  3584. msm_bt_sample_rate_tx_put),
  3585. SOC_ENUM_EXT("AFE_LOOPBACK_TX Channels", afe_loopback_tx_chs,
  3586. afe_loopback_tx_ch_get, afe_loopback_tx_ch_put),
  3587. SOC_ENUM_EXT("VI_FEED_TX Channels", vi_feed_tx_chs,
  3588. msm_vi_feed_tx_ch_get, msm_vi_feed_tx_ch_put),
  3589. SOC_SINGLE_MULTI_EXT("TDM Slot Map", SND_SOC_NOPM, 0, 255, 0,
  3590. TDM_MAX_SLOTS + MAX_PATH, NULL, tdm_slot_map_put),
  3591. };
  3592. static const struct snd_kcontrol_new msm_snd_controls[] = {
  3593. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3594. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3595. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3596. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3597. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3598. aux_pcm_rx_sample_rate_get,
  3599. aux_pcm_rx_sample_rate_put),
  3600. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3601. aux_pcm_tx_sample_rate_get,
  3602. aux_pcm_tx_sample_rate_put),
  3603. };
  3604. static int msm_ext_disp_get_idx_from_beid(int32_t be_id)
  3605. {
  3606. int idx;
  3607. switch (be_id) {
  3608. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3609. idx = EXT_DISP_RX_IDX_DP;
  3610. break;
  3611. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3612. idx = EXT_DISP_RX_IDX_DP1;
  3613. break;
  3614. default:
  3615. pr_err("%s: Incorrect ext_disp BE id %d\n", __func__, be_id);
  3616. idx = -EINVAL;
  3617. break;
  3618. }
  3619. return idx;
  3620. }
  3621. static int lahaina_send_island_va_config(int32_t be_id)
  3622. {
  3623. int rc = 0;
  3624. int port_id = 0xFFFF;
  3625. port_id = msm_get_port_id(be_id);
  3626. if (port_id < 0) {
  3627. pr_err("%s: Invalid island interface, be_id: %d\n",
  3628. __func__, be_id);
  3629. rc = -EINVAL;
  3630. } else {
  3631. /*
  3632. * send island mode config
  3633. * This should be the first configuration
  3634. */
  3635. rc = afe_send_port_island_mode(port_id);
  3636. if (rc)
  3637. pr_err("%s: afe send island mode failed %d\n",
  3638. __func__, rc);
  3639. }
  3640. return rc;
  3641. }
  3642. static int msm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  3643. struct snd_pcm_hw_params *params)
  3644. {
  3645. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  3646. struct snd_interval *rate = hw_param_interval(params,
  3647. SNDRV_PCM_HW_PARAM_RATE);
  3648. struct snd_interval *channels = hw_param_interval(params,
  3649. SNDRV_PCM_HW_PARAM_CHANNELS);
  3650. int idx = 0, rc = 0;
  3651. pr_debug("%s: dai_id= %d, format = %d, rate = %d\n",
  3652. __func__, dai_link->id, params_format(params),
  3653. params_rate(params));
  3654. switch (dai_link->id) {
  3655. case MSM_BACKEND_DAI_USB_RX:
  3656. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3657. usb_rx_cfg.bit_format);
  3658. rate->min = rate->max = usb_rx_cfg.sample_rate;
  3659. channels->min = channels->max = usb_rx_cfg.channels;
  3660. break;
  3661. case MSM_BACKEND_DAI_USB_TX:
  3662. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3663. usb_tx_cfg.bit_format);
  3664. rate->min = rate->max = usb_tx_cfg.sample_rate;
  3665. channels->min = channels->max = usb_tx_cfg.channels;
  3666. break;
  3667. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3668. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3669. idx = msm_ext_disp_get_idx_from_beid(dai_link->id);
  3670. if (idx < 0) {
  3671. pr_err("%s: Incorrect ext disp idx %d\n",
  3672. __func__, idx);
  3673. rc = idx;
  3674. goto done;
  3675. }
  3676. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3677. ext_disp_rx_cfg[idx].bit_format);
  3678. rate->min = rate->max = ext_disp_rx_cfg[idx].sample_rate;
  3679. channels->min = channels->max = ext_disp_rx_cfg[idx].channels;
  3680. break;
  3681. case MSM_BACKEND_DAI_AFE_PCM_RX:
  3682. channels->min = channels->max = proxy_rx_cfg.channels;
  3683. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  3684. break;
  3685. case MSM_BACKEND_DAI_PRI_TDM_RX_0:
  3686. channels->min = channels->max =
  3687. tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  3688. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3689. tdm_rx_cfg[TDM_PRI][TDM_0].bit_format);
  3690. rate->min = rate->max = tdm_rx_cfg[TDM_PRI][TDM_0].sample_rate;
  3691. break;
  3692. case MSM_BACKEND_DAI_PRI_TDM_TX_0:
  3693. channels->min = channels->max =
  3694. tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  3695. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3696. tdm_tx_cfg[TDM_PRI][TDM_0].bit_format);
  3697. rate->min = rate->max = tdm_tx_cfg[TDM_PRI][TDM_0].sample_rate;
  3698. break;
  3699. case MSM_BACKEND_DAI_SEC_TDM_RX_0:
  3700. channels->min = channels->max =
  3701. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  3702. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3703. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  3704. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  3705. break;
  3706. case MSM_BACKEND_DAI_SEC_TDM_TX_0:
  3707. channels->min = channels->max =
  3708. tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  3709. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3710. tdm_tx_cfg[TDM_SEC][TDM_0].bit_format);
  3711. rate->min = rate->max = tdm_tx_cfg[TDM_SEC][TDM_0].sample_rate;
  3712. break;
  3713. case MSM_BACKEND_DAI_TERT_TDM_RX_0:
  3714. channels->min = channels->max =
  3715. tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  3716. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3717. tdm_rx_cfg[TDM_TERT][TDM_0].bit_format);
  3718. rate->min = rate->max = tdm_rx_cfg[TDM_TERT][TDM_0].sample_rate;
  3719. break;
  3720. case MSM_BACKEND_DAI_TERT_TDM_TX_0:
  3721. channels->min = channels->max =
  3722. tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  3723. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3724. tdm_tx_cfg[TDM_TERT][TDM_0].bit_format);
  3725. rate->min = rate->max = tdm_tx_cfg[TDM_TERT][TDM_0].sample_rate;
  3726. break;
  3727. case MSM_BACKEND_DAI_QUAT_TDM_RX_0:
  3728. channels->min = channels->max =
  3729. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  3730. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3731. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  3732. rate->min = rate->max = tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3733. break;
  3734. case MSM_BACKEND_DAI_QUAT_TDM_TX_0:
  3735. channels->min = channels->max =
  3736. tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  3737. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3738. tdm_tx_cfg[TDM_QUAT][TDM_0].bit_format);
  3739. rate->min = rate->max = tdm_tx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3740. break;
  3741. case MSM_BACKEND_DAI_QUIN_TDM_RX_0:
  3742. channels->min = channels->max =
  3743. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  3744. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3745. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  3746. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3747. break;
  3748. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  3749. channels->min = channels->max =
  3750. tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  3751. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3752. tdm_tx_cfg[TDM_QUIN][TDM_0].bit_format);
  3753. rate->min = rate->max = tdm_tx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3754. break;
  3755. case MSM_BACKEND_DAI_SEN_TDM_RX_0:
  3756. channels->min = channels->max =
  3757. tdm_rx_cfg[TDM_SEN][TDM_0].channels;
  3758. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3759. tdm_rx_cfg[TDM_SEN][TDM_0].bit_format);
  3760. rate->min = rate->max = tdm_rx_cfg[TDM_SEN][TDM_0].sample_rate;
  3761. break;
  3762. case MSM_BACKEND_DAI_SEN_TDM_TX_0:
  3763. channels->min = channels->max =
  3764. tdm_tx_cfg[TDM_SEN][TDM_0].channels;
  3765. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3766. tdm_tx_cfg[TDM_SEN][TDM_0].bit_format);
  3767. rate->min = rate->max = tdm_tx_cfg[TDM_SEN][TDM_0].sample_rate;
  3768. break;
  3769. case MSM_BACKEND_DAI_AUXPCM_RX:
  3770. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3771. aux_pcm_rx_cfg[PRIM_AUX_PCM].bit_format);
  3772. rate->min = rate->max =
  3773. aux_pcm_rx_cfg[PRIM_AUX_PCM].sample_rate;
  3774. channels->min = channels->max =
  3775. aux_pcm_rx_cfg[PRIM_AUX_PCM].channels;
  3776. break;
  3777. case MSM_BACKEND_DAI_AUXPCM_TX:
  3778. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3779. aux_pcm_tx_cfg[PRIM_AUX_PCM].bit_format);
  3780. rate->min = rate->max =
  3781. aux_pcm_tx_cfg[PRIM_AUX_PCM].sample_rate;
  3782. channels->min = channels->max =
  3783. aux_pcm_tx_cfg[PRIM_AUX_PCM].channels;
  3784. break;
  3785. case MSM_BACKEND_DAI_SEC_AUXPCM_RX:
  3786. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3787. aux_pcm_rx_cfg[SEC_AUX_PCM].bit_format);
  3788. rate->min = rate->max =
  3789. aux_pcm_rx_cfg[SEC_AUX_PCM].sample_rate;
  3790. channels->min = channels->max =
  3791. aux_pcm_rx_cfg[SEC_AUX_PCM].channels;
  3792. break;
  3793. case MSM_BACKEND_DAI_SEC_AUXPCM_TX:
  3794. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3795. aux_pcm_tx_cfg[SEC_AUX_PCM].bit_format);
  3796. rate->min = rate->max =
  3797. aux_pcm_tx_cfg[SEC_AUX_PCM].sample_rate;
  3798. channels->min = channels->max =
  3799. aux_pcm_tx_cfg[SEC_AUX_PCM].channels;
  3800. break;
  3801. case MSM_BACKEND_DAI_TERT_AUXPCM_RX:
  3802. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3803. aux_pcm_rx_cfg[TERT_AUX_PCM].bit_format);
  3804. rate->min = rate->max =
  3805. aux_pcm_rx_cfg[TERT_AUX_PCM].sample_rate;
  3806. channels->min = channels->max =
  3807. aux_pcm_rx_cfg[TERT_AUX_PCM].channels;
  3808. break;
  3809. case MSM_BACKEND_DAI_TERT_AUXPCM_TX:
  3810. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3811. aux_pcm_tx_cfg[TERT_AUX_PCM].bit_format);
  3812. rate->min = rate->max =
  3813. aux_pcm_tx_cfg[TERT_AUX_PCM].sample_rate;
  3814. channels->min = channels->max =
  3815. aux_pcm_tx_cfg[TERT_AUX_PCM].channels;
  3816. break;
  3817. case MSM_BACKEND_DAI_QUAT_AUXPCM_RX:
  3818. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3819. aux_pcm_rx_cfg[QUAT_AUX_PCM].bit_format);
  3820. rate->min = rate->max =
  3821. aux_pcm_rx_cfg[QUAT_AUX_PCM].sample_rate;
  3822. channels->min = channels->max =
  3823. aux_pcm_rx_cfg[QUAT_AUX_PCM].channels;
  3824. break;
  3825. case MSM_BACKEND_DAI_QUAT_AUXPCM_TX:
  3826. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3827. aux_pcm_tx_cfg[QUAT_AUX_PCM].bit_format);
  3828. rate->min = rate->max =
  3829. aux_pcm_tx_cfg[QUAT_AUX_PCM].sample_rate;
  3830. channels->min = channels->max =
  3831. aux_pcm_tx_cfg[QUAT_AUX_PCM].channels;
  3832. break;
  3833. case MSM_BACKEND_DAI_QUIN_AUXPCM_RX:
  3834. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3835. aux_pcm_rx_cfg[QUIN_AUX_PCM].bit_format);
  3836. rate->min = rate->max =
  3837. aux_pcm_rx_cfg[QUIN_AUX_PCM].sample_rate;
  3838. channels->min = channels->max =
  3839. aux_pcm_rx_cfg[QUIN_AUX_PCM].channels;
  3840. break;
  3841. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  3842. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3843. aux_pcm_tx_cfg[QUIN_AUX_PCM].bit_format);
  3844. rate->min = rate->max =
  3845. aux_pcm_tx_cfg[QUIN_AUX_PCM].sample_rate;
  3846. channels->min = channels->max =
  3847. aux_pcm_tx_cfg[QUIN_AUX_PCM].channels;
  3848. break;
  3849. case MSM_BACKEND_DAI_SEN_AUXPCM_RX:
  3850. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3851. aux_pcm_rx_cfg[SEN_AUX_PCM].bit_format);
  3852. rate->min = rate->max =
  3853. aux_pcm_rx_cfg[SEN_AUX_PCM].sample_rate;
  3854. channels->min = channels->max =
  3855. aux_pcm_rx_cfg[SEN_AUX_PCM].channels;
  3856. break;
  3857. case MSM_BACKEND_DAI_SEN_AUXPCM_TX:
  3858. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3859. aux_pcm_tx_cfg[SEN_AUX_PCM].bit_format);
  3860. rate->min = rate->max =
  3861. aux_pcm_tx_cfg[SEN_AUX_PCM].sample_rate;
  3862. channels->min = channels->max =
  3863. aux_pcm_tx_cfg[SEN_AUX_PCM].channels;
  3864. break;
  3865. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  3866. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3867. mi2s_rx_cfg[PRIM_MI2S].bit_format);
  3868. rate->min = rate->max = mi2s_rx_cfg[PRIM_MI2S].sample_rate;
  3869. channels->min = channels->max =
  3870. mi2s_rx_cfg[PRIM_MI2S].channels;
  3871. break;
  3872. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  3873. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3874. mi2s_tx_cfg[PRIM_MI2S].bit_format);
  3875. rate->min = rate->max = mi2s_tx_cfg[PRIM_MI2S].sample_rate;
  3876. channels->min = channels->max =
  3877. mi2s_tx_cfg[PRIM_MI2S].channels;
  3878. break;
  3879. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  3880. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3881. mi2s_rx_cfg[SEC_MI2S].bit_format);
  3882. rate->min = rate->max = mi2s_rx_cfg[SEC_MI2S].sample_rate;
  3883. channels->min = channels->max =
  3884. mi2s_rx_cfg[SEC_MI2S].channels;
  3885. break;
  3886. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  3887. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3888. mi2s_tx_cfg[SEC_MI2S].bit_format);
  3889. rate->min = rate->max = mi2s_tx_cfg[SEC_MI2S].sample_rate;
  3890. channels->min = channels->max =
  3891. mi2s_tx_cfg[SEC_MI2S].channels;
  3892. break;
  3893. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  3894. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3895. mi2s_rx_cfg[TERT_MI2S].bit_format);
  3896. rate->min = rate->max = mi2s_rx_cfg[TERT_MI2S].sample_rate;
  3897. channels->min = channels->max =
  3898. mi2s_rx_cfg[TERT_MI2S].channels;
  3899. break;
  3900. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  3901. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3902. mi2s_tx_cfg[TERT_MI2S].bit_format);
  3903. rate->min = rate->max = mi2s_tx_cfg[TERT_MI2S].sample_rate;
  3904. channels->min = channels->max =
  3905. mi2s_tx_cfg[TERT_MI2S].channels;
  3906. break;
  3907. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  3908. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3909. mi2s_rx_cfg[QUAT_MI2S].bit_format);
  3910. rate->min = rate->max = mi2s_rx_cfg[QUAT_MI2S].sample_rate;
  3911. channels->min = channels->max =
  3912. mi2s_rx_cfg[QUAT_MI2S].channels;
  3913. break;
  3914. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  3915. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3916. mi2s_tx_cfg[QUAT_MI2S].bit_format);
  3917. rate->min = rate->max = mi2s_tx_cfg[QUAT_MI2S].sample_rate;
  3918. channels->min = channels->max =
  3919. mi2s_tx_cfg[QUAT_MI2S].channels;
  3920. break;
  3921. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  3922. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3923. mi2s_rx_cfg[QUIN_MI2S].bit_format);
  3924. rate->min = rate->max = mi2s_rx_cfg[QUIN_MI2S].sample_rate;
  3925. channels->min = channels->max =
  3926. mi2s_rx_cfg[QUIN_MI2S].channels;
  3927. break;
  3928. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  3929. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3930. mi2s_tx_cfg[QUIN_MI2S].bit_format);
  3931. rate->min = rate->max = mi2s_tx_cfg[QUIN_MI2S].sample_rate;
  3932. channels->min = channels->max =
  3933. mi2s_tx_cfg[QUIN_MI2S].channels;
  3934. break;
  3935. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  3936. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3937. mi2s_rx_cfg[SEN_MI2S].bit_format);
  3938. rate->min = rate->max = mi2s_rx_cfg[SEN_MI2S].sample_rate;
  3939. channels->min = channels->max =
  3940. mi2s_rx_cfg[SEN_MI2S].channels;
  3941. break;
  3942. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  3943. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3944. mi2s_tx_cfg[SEN_MI2S].bit_format);
  3945. rate->min = rate->max = mi2s_tx_cfg[SEN_MI2S].sample_rate;
  3946. channels->min = channels->max =
  3947. mi2s_tx_cfg[SEN_MI2S].channels;
  3948. break;
  3949. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  3950. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  3951. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  3952. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  3953. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  3954. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  3955. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  3956. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3957. cdc_dma_rx_cfg[idx].bit_format);
  3958. rate->min = rate->max = cdc_dma_rx_cfg[idx].sample_rate;
  3959. channels->min = channels->max = cdc_dma_rx_cfg[idx].channels;
  3960. break;
  3961. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  3962. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  3963. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  3964. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  3965. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  3966. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  3967. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  3968. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  3969. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  3970. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3971. cdc_dma_tx_cfg[idx].bit_format);
  3972. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  3973. channels->min = channels->max = cdc_dma_tx_cfg[idx].channels;
  3974. break;
  3975. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  3976. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3977. SNDRV_PCM_FORMAT_S32_LE);
  3978. rate->min = rate->max = SAMPLING_RATE_8KHZ;
  3979. channels->min = channels->max = msm_vi_feed_tx_ch;
  3980. break;
  3981. case MSM_BACKEND_DAI_SLIMBUS_7_RX:
  3982. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3983. slim_rx_cfg[SLIM_RX_7].bit_format);
  3984. rate->min = rate->max = slim_rx_cfg[SLIM_RX_7].sample_rate;
  3985. channels->min = channels->max =
  3986. slim_rx_cfg[SLIM_RX_7].channels;
  3987. break;
  3988. case MSM_BACKEND_DAI_SLIMBUS_7_TX:
  3989. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3990. slim_tx_cfg[SLIM_TX_7].bit_format);
  3991. rate->min = rate->max = slim_tx_cfg[SLIM_TX_7].sample_rate;
  3992. channels->min = channels->max =
  3993. slim_tx_cfg[SLIM_TX_7].channels;
  3994. break;
  3995. case MSM_BACKEND_DAI_SLIMBUS_8_TX:
  3996. rate->min = rate->max = slim_tx_cfg[SLIM_TX_8].sample_rate;
  3997. channels->min = channels->max =
  3998. slim_tx_cfg[SLIM_TX_8].channels;
  3999. break;
  4000. case MSM_BACKEND_DAI_AFE_LOOPBACK_TX:
  4001. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4002. afe_loopback_tx_cfg[idx].bit_format);
  4003. rate->min = rate->max = afe_loopback_tx_cfg[idx].sample_rate;
  4004. channels->min = channels->max =
  4005. afe_loopback_tx_cfg[idx].channels;
  4006. break;
  4007. default:
  4008. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4009. break;
  4010. }
  4011. done:
  4012. return rc;
  4013. }
  4014. static bool msm_usbc_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4015. {
  4016. struct snd_soc_card *card = component->card;
  4017. struct msm_asoc_mach_data *pdata =
  4018. snd_soc_card_get_drvdata(card);
  4019. if (!pdata->fsa_handle)
  4020. return false;
  4021. return fsa4480_switch_event(pdata->fsa_handle, FSA_MIC_GND_SWAP);
  4022. }
  4023. static bool msm_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4024. {
  4025. int value = 0;
  4026. bool ret = false;
  4027. struct snd_soc_card *card;
  4028. struct msm_asoc_mach_data *pdata;
  4029. if (!component) {
  4030. pr_err("%s component is NULL\n", __func__);
  4031. return false;
  4032. }
  4033. card = component->card;
  4034. pdata = snd_soc_card_get_drvdata(card);
  4035. if (!pdata)
  4036. return false;
  4037. if (wcd_mbhc_cfg.enable_usbc_analog)
  4038. return msm_usbc_swap_gnd_mic(component, active);
  4039. /* if usbc is not defined, swap using us_euro_gpio_p */
  4040. if (pdata->us_euro_gpio_p) {
  4041. value = msm_cdc_pinctrl_get_state(
  4042. pdata->us_euro_gpio_p);
  4043. if (value)
  4044. msm_cdc_pinctrl_select_sleep_state(
  4045. pdata->us_euro_gpio_p);
  4046. else
  4047. msm_cdc_pinctrl_select_active_state(
  4048. pdata->us_euro_gpio_p);
  4049. dev_dbg(component->dev, "%s: swap select switch %d to %d\n",
  4050. __func__, value, !value);
  4051. ret = true;
  4052. }
  4053. return ret;
  4054. }
  4055. static int lahaina_tdm_snd_hw_params(struct snd_pcm_substream *substream,
  4056. struct snd_pcm_hw_params *params)
  4057. {
  4058. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4059. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4060. int ret = 0;
  4061. int slot_width = TDM_SLOT_WIDTH_BITS;
  4062. int channels, slots = TDM_MAX_SLOTS;
  4063. unsigned int slot_mask, rate, clk_freq;
  4064. unsigned int *slot_offset;
  4065. struct tdm_dev_config *config;
  4066. unsigned int path_dir = 0, interface = 0, channel_interface = 0;
  4067. pr_debug("%s: dai id = 0x%x\n", __func__, cpu_dai->id);
  4068. if (cpu_dai->id < AFE_PORT_ID_TDM_PORT_RANGE_START) {
  4069. pr_err("%s: dai id 0x%x not supported\n",
  4070. __func__, cpu_dai->id);
  4071. return -EINVAL;
  4072. }
  4073. /* RX or TX */
  4074. path_dir = cpu_dai->id % MAX_PATH;
  4075. /* PRI, SEC, TERT, QUAT, QUIN, ... */
  4076. interface = (cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START)
  4077. / (MAX_PATH * TDM_PORT_MAX);
  4078. /* 0, 1, 2, .. 7 */
  4079. channel_interface =
  4080. ((cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START) / MAX_PATH)
  4081. % TDM_PORT_MAX;
  4082. pr_debug("%s: path dir: %u, interface %u, channel interface %u\n",
  4083. __func__, path_dir, interface, channel_interface);
  4084. config = ((struct tdm_dev_config *) tdm_cfg[interface]) +
  4085. (path_dir * TDM_PORT_MAX) + channel_interface;
  4086. slot_offset = config->tdm_slot_offset;
  4087. if (path_dir)
  4088. channels = tdm_tx_cfg[interface][channel_interface].channels;
  4089. else
  4090. channels = tdm_rx_cfg[interface][channel_interface].channels;
  4091. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4092. /*2 slot config - bits 0 and 1 set for the first two slots */
  4093. slot_mask = 0x0000FFFF >> (16 - slots);
  4094. pr_debug("%s: tdm rx slot_width %d slots %d slot_mask %x\n",
  4095. __func__, slot_width, slots, slot_mask);
  4096. ret = snd_soc_dai_set_tdm_slot(cpu_dai, 0, slot_mask,
  4097. slots, slot_width);
  4098. if (ret < 0) {
  4099. pr_err("%s: failed to set tdm rx slot, err:%d\n",
  4100. __func__, ret);
  4101. goto end;
  4102. }
  4103. pr_debug("%s: tdm rx channels: %d\n", __func__, channels);
  4104. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4105. 0, NULL, channels, slot_offset);
  4106. if (ret < 0) {
  4107. pr_err("%s: failed to set tdm rx channel map, err:%d\n",
  4108. __func__, ret);
  4109. goto end;
  4110. }
  4111. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4112. /*2 slot config - bits 0 and 1 set for the first two slots */
  4113. slot_mask = 0x0000FFFF >> (16 - slots);
  4114. pr_debug("%s: tdm tx slot_width %d slots %d slot_mask %x\n",
  4115. __func__, slot_width, slots, slot_mask);
  4116. ret = snd_soc_dai_set_tdm_slot(cpu_dai, slot_mask, 0,
  4117. slots, slot_width);
  4118. if (ret < 0) {
  4119. pr_err("%s: failed to set tdm tx slot, err:%d\n",
  4120. __func__, ret);
  4121. goto end;
  4122. }
  4123. pr_debug("%s: tdm tx channels: %d\n", __func__, channels);
  4124. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4125. channels, slot_offset, 0, NULL);
  4126. if (ret < 0) {
  4127. pr_err("%s: failed to set tdm tx channel map, err:%d\n",
  4128. __func__, ret);
  4129. goto end;
  4130. }
  4131. } else {
  4132. ret = -EINVAL;
  4133. pr_err("%s: invalid use case, err:%d\n",
  4134. __func__, ret);
  4135. goto end;
  4136. }
  4137. rate = params_rate(params);
  4138. clk_freq = rate * slot_width * slots;
  4139. ret = snd_soc_dai_set_sysclk(cpu_dai, 0, clk_freq, SND_SOC_CLOCK_OUT);
  4140. if (ret < 0)
  4141. pr_err("%s: failed to set tdm clk, err:%d\n",
  4142. __func__, ret);
  4143. end:
  4144. return ret;
  4145. }
  4146. static int msm_get_tdm_mode(u32 port_id)
  4147. {
  4148. int tdm_mode;
  4149. switch (port_id) {
  4150. case AFE_PORT_ID_PRIMARY_TDM_RX:
  4151. case AFE_PORT_ID_PRIMARY_TDM_TX:
  4152. tdm_mode = TDM_PRI;
  4153. break;
  4154. case AFE_PORT_ID_SECONDARY_TDM_RX:
  4155. case AFE_PORT_ID_SECONDARY_TDM_TX:
  4156. tdm_mode = TDM_SEC;
  4157. break;
  4158. case AFE_PORT_ID_TERTIARY_TDM_RX:
  4159. case AFE_PORT_ID_TERTIARY_TDM_TX:
  4160. tdm_mode = TDM_TERT;
  4161. break;
  4162. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  4163. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  4164. tdm_mode = TDM_QUAT;
  4165. break;
  4166. case AFE_PORT_ID_QUINARY_TDM_RX:
  4167. case AFE_PORT_ID_QUINARY_TDM_TX:
  4168. tdm_mode = TDM_QUIN;
  4169. break;
  4170. case AFE_PORT_ID_SENARY_TDM_RX:
  4171. case AFE_PORT_ID_SENARY_TDM_TX:
  4172. tdm_mode = TDM_SEN;
  4173. break;
  4174. default:
  4175. pr_err("%s: Invalid port id: %d\n", __func__, port_id);
  4176. tdm_mode = -EINVAL;
  4177. }
  4178. return tdm_mode;
  4179. }
  4180. static int lahaina_tdm_snd_startup(struct snd_pcm_substream *substream)
  4181. {
  4182. int ret = 0;
  4183. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4184. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4185. struct snd_soc_card *card = rtd->card;
  4186. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4187. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4188. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4189. ret = -EINVAL;
  4190. pr_err("%s: Invalid TDM interface %d\n",
  4191. __func__, ret);
  4192. return ret;
  4193. }
  4194. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4195. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4196. == 0) {
  4197. ret = msm_cdc_pinctrl_select_active_state(
  4198. pdata->mi2s_gpio_p[tdm_mode]);
  4199. if (ret) {
  4200. pr_err("%s: TDM GPIO pinctrl set active failed with %d\n",
  4201. __func__, ret);
  4202. goto done;
  4203. }
  4204. }
  4205. atomic_inc(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4206. }
  4207. done:
  4208. return ret;
  4209. }
  4210. static void lahaina_tdm_snd_shutdown(struct snd_pcm_substream *substream)
  4211. {
  4212. int ret = 0;
  4213. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4214. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4215. struct snd_soc_card *card = rtd->card;
  4216. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4217. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4218. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4219. ret = -EINVAL;
  4220. pr_err("%s: Invalid TDM interface %d\n",
  4221. __func__, ret);
  4222. return;
  4223. }
  4224. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4225. atomic_dec(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4226. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4227. == 0) {
  4228. ret = msm_cdc_pinctrl_select_sleep_state(
  4229. pdata->mi2s_gpio_p[tdm_mode]);
  4230. if (ret)
  4231. pr_err("%s: TDM GPIO pinctrl set sleep failed with %d\n",
  4232. __func__, ret);
  4233. }
  4234. }
  4235. }
  4236. static int lahaina_aux_snd_startup(struct snd_pcm_substream *substream)
  4237. {
  4238. int ret = 0;
  4239. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4240. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4241. struct snd_soc_card *card = rtd->card;
  4242. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4243. u32 aux_mode = cpu_dai->id - 1;
  4244. if (aux_mode >= AUX_PCM_MAX) {
  4245. ret = -EINVAL;
  4246. pr_err("%s: Invalid AUX interface %d\n",
  4247. __func__, ret);
  4248. return ret;
  4249. }
  4250. if (pdata->mi2s_gpio_p[aux_mode]) {
  4251. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4252. == 0) {
  4253. ret = msm_cdc_pinctrl_select_active_state(
  4254. pdata->mi2s_gpio_p[aux_mode]);
  4255. if (ret) {
  4256. pr_err("%s: AUX GPIO pinctrl set active failed with %d\n",
  4257. __func__, ret);
  4258. goto done;
  4259. }
  4260. }
  4261. atomic_inc(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4262. }
  4263. done:
  4264. return ret;
  4265. }
  4266. static void lahaina_aux_snd_shutdown(struct snd_pcm_substream *substream)
  4267. {
  4268. int ret = 0;
  4269. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4270. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4271. struct snd_soc_card *card = rtd->card;
  4272. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4273. u32 aux_mode = cpu_dai->id - 1;
  4274. if (aux_mode >= AUX_PCM_MAX) {
  4275. pr_err("%s: Invalid AUX interface %d\n",
  4276. __func__, ret);
  4277. return;
  4278. }
  4279. if (pdata->mi2s_gpio_p[aux_mode]) {
  4280. atomic_dec(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4281. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4282. == 0) {
  4283. ret = msm_cdc_pinctrl_select_sleep_state(
  4284. pdata->mi2s_gpio_p[aux_mode]);
  4285. if (ret)
  4286. pr_err("%s: AUX GPIO pinctrl set sleep failed with %d\n",
  4287. __func__, ret);
  4288. }
  4289. }
  4290. }
  4291. static int msm_snd_cdc_dma_startup(struct snd_pcm_substream *substream)
  4292. {
  4293. int ret = 0;
  4294. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4295. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4296. switch (dai_link->id) {
  4297. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4298. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4299. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4300. ret = lahaina_send_island_va_config(dai_link->id);
  4301. if (ret)
  4302. pr_err("%s: send island va cfg failed, err: %d\n",
  4303. __func__, ret);
  4304. break;
  4305. }
  4306. return ret;
  4307. }
  4308. static int msm_snd_cdc_dma_hw_params(struct snd_pcm_substream *substream,
  4309. struct snd_pcm_hw_params *params)
  4310. {
  4311. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4312. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4313. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4314. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4315. int ret = 0;
  4316. u32 rx_ch_cdc_dma, tx_ch_cdc_dma;
  4317. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4318. u32 user_set_tx_ch = 0;
  4319. u32 user_set_rx_ch = 0;
  4320. u32 ch_id;
  4321. ret = snd_soc_dai_get_channel_map(codec_dai,
  4322. &tx_ch_cnt, &tx_ch_cdc_dma, &rx_ch_cnt,
  4323. &rx_ch_cdc_dma);
  4324. if (ret < 0) {
  4325. pr_err("%s: failed to get codec chan map, err:%d\n",
  4326. __func__, ret);
  4327. goto err;
  4328. }
  4329. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4330. switch (dai_link->id) {
  4331. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4332. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4333. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4334. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4335. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4336. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4337. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  4338. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4339. {
  4340. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4341. pr_debug("%s: id %d rx_ch=%d\n", __func__,
  4342. ch_id, cdc_dma_rx_cfg[ch_id].channels);
  4343. user_set_rx_ch = cdc_dma_rx_cfg[ch_id].channels;
  4344. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  4345. user_set_rx_ch, &rx_ch_cdc_dma);
  4346. if (ret < 0) {
  4347. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4348. __func__, ret);
  4349. goto err;
  4350. }
  4351. }
  4352. break;
  4353. }
  4354. } else {
  4355. switch (dai_link->id) {
  4356. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4357. {
  4358. user_set_tx_ch = msm_vi_feed_tx_ch;
  4359. }
  4360. break;
  4361. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4362. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4363. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4364. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4365. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4366. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4367. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4368. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4369. {
  4370. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4371. pr_debug("%s: id %d tx_ch=%d\n", __func__,
  4372. ch_id, cdc_dma_tx_cfg[ch_id].channels);
  4373. user_set_tx_ch = cdc_dma_tx_cfg[ch_id].channels;
  4374. }
  4375. break;
  4376. }
  4377. ret = snd_soc_dai_set_channel_map(cpu_dai, user_set_tx_ch,
  4378. &tx_ch_cdc_dma, 0, 0);
  4379. if (ret < 0) {
  4380. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4381. __func__, ret);
  4382. goto err;
  4383. }
  4384. }
  4385. err:
  4386. return ret;
  4387. }
  4388. static int msm_fe_qos_prepare(struct snd_pcm_substream *substream)
  4389. {
  4390. pr_debug("%s: TODO: add new QOS implementation\n", __func__);
  4391. return 0;
  4392. }
  4393. void mi2s_disable_audio_vote(struct snd_pcm_substream *substream)
  4394. {
  4395. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4396. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4397. int index = cpu_dai->id;
  4398. struct snd_soc_card *card = rtd->card;
  4399. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4400. int sample_rate = 0;
  4401. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4402. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4403. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4404. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4405. } else {
  4406. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4407. return;
  4408. }
  4409. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4410. if (pdata->lpass_audio_hw_vote != NULL) {
  4411. if (--pdata->core_audio_vote_count == 0) {
  4412. clk_disable_unprepare(
  4413. pdata->lpass_audio_hw_vote);
  4414. } else if (pdata->core_audio_vote_count < 0) {
  4415. pr_err("%s: audio vote mismatch\n", __func__);
  4416. pdata->core_audio_vote_count = 0;
  4417. }
  4418. } else {
  4419. pr_err("%s: Invalid lpass audio hw node\n", __func__);
  4420. }
  4421. }
  4422. }
  4423. static int msm_mi2s_snd_startup(struct snd_pcm_substream *substream)
  4424. {
  4425. int ret = 0;
  4426. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4427. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4428. int index = cpu_dai->id;
  4429. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  4430. struct snd_soc_card *card = rtd->card;
  4431. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4432. int sample_rate = 0;
  4433. dev_dbg(rtd->card->dev,
  4434. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  4435. __func__, substream->name, substream->stream,
  4436. cpu_dai->name, cpu_dai->id);
  4437. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4438. ret = -EINVAL;
  4439. dev_err(rtd->card->dev,
  4440. "%s: CPU DAI id (%d) out of range\n",
  4441. __func__, cpu_dai->id);
  4442. goto err;
  4443. }
  4444. /*
  4445. * Mutex protection in case the same MI2S
  4446. * interface using for both TX and RX so
  4447. * that the same clock won't be enable twice.
  4448. */
  4449. mutex_lock(&mi2s_intf_conf[index].lock);
  4450. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4451. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4452. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4453. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4454. } else {
  4455. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4456. ret = -EINVAL;
  4457. goto vote_err;
  4458. }
  4459. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4460. if (pdata->lpass_audio_hw_vote == NULL) {
  4461. dev_err(rtd->card->dev, "%s: Invalid lpass audio hw node\n",
  4462. __func__);
  4463. ret = -EINVAL;
  4464. goto vote_err;
  4465. }
  4466. if (pdata->core_audio_vote_count == 0) {
  4467. ret = clk_prepare_enable(pdata->lpass_audio_hw_vote);
  4468. if (ret < 0) {
  4469. dev_err(rtd->card->dev, "%s: audio vote error\n",
  4470. __func__);
  4471. goto vote_err;
  4472. }
  4473. }
  4474. pdata->core_audio_vote_count++;
  4475. }
  4476. if (++mi2s_intf_conf[index].ref_cnt == 1) {
  4477. /* Check if msm needs to provide the clock to the interface */
  4478. if (!mi2s_intf_conf[index].msm_is_mi2s_master) {
  4479. mi2s_clk[index].clk_id = mi2s_ebit_clk[index];
  4480. fmt = SND_SOC_DAIFMT_CBM_CFM;
  4481. }
  4482. ret = msm_mi2s_set_sclk(substream, true);
  4483. if (ret < 0) {
  4484. dev_err(rtd->card->dev,
  4485. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  4486. __func__, ret);
  4487. goto clean_up;
  4488. }
  4489. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  4490. if (ret < 0) {
  4491. pr_err("%s: set fmt cpu dai failed for MI2S (%d), err:%d\n",
  4492. __func__, index, ret);
  4493. goto clk_off;
  4494. }
  4495. if (pdata->mi2s_gpio_p[index]) {
  4496. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4497. == 0) {
  4498. ret = msm_cdc_pinctrl_select_active_state(
  4499. pdata->mi2s_gpio_p[index]);
  4500. if (ret) {
  4501. pr_err("%s: MI2S GPIO pinctrl set active failed with %d\n",
  4502. __func__, ret);
  4503. goto clk_off;
  4504. }
  4505. }
  4506. atomic_inc(&(pdata->mi2s_gpio_ref_count[index]));
  4507. }
  4508. }
  4509. clk_off:
  4510. if (ret < 0)
  4511. msm_mi2s_set_sclk(substream, false);
  4512. clean_up:
  4513. if (ret < 0) {
  4514. mi2s_intf_conf[index].ref_cnt--;
  4515. mi2s_disable_audio_vote(substream);
  4516. }
  4517. vote_err:
  4518. mutex_unlock(&mi2s_intf_conf[index].lock);
  4519. err:
  4520. return ret;
  4521. }
  4522. static void msm_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  4523. {
  4524. int ret = 0;
  4525. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4526. int index = rtd->cpu_dai->id;
  4527. struct snd_soc_card *card = rtd->card;
  4528. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4529. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  4530. substream->name, substream->stream);
  4531. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4532. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  4533. return;
  4534. }
  4535. mutex_lock(&mi2s_intf_conf[index].lock);
  4536. if (--mi2s_intf_conf[index].ref_cnt == 0) {
  4537. if (pdata->mi2s_gpio_p[index]) {
  4538. atomic_dec(&(pdata->mi2s_gpio_ref_count[index]));
  4539. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4540. == 0) {
  4541. ret = msm_cdc_pinctrl_select_sleep_state(
  4542. pdata->mi2s_gpio_p[index]);
  4543. if (ret)
  4544. pr_err("%s: MI2S GPIO pinctrl set sleep failed with %d\n",
  4545. __func__, ret);
  4546. }
  4547. }
  4548. ret = msm_mi2s_set_sclk(substream, false);
  4549. if (ret < 0)
  4550. pr_err("%s:clock disable failed for MI2S (%d); ret=%d\n",
  4551. __func__, index, ret);
  4552. }
  4553. mi2s_disable_audio_vote(substream);
  4554. mutex_unlock(&mi2s_intf_conf[index].lock);
  4555. }
  4556. static int msm_wcn_hw_params_lito(struct snd_pcm_substream *substream,
  4557. struct snd_pcm_hw_params *params)
  4558. {
  4559. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4560. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4561. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4562. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4563. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO];
  4564. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4565. int ret = 0;
  4566. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4567. codec_dai->name, codec_dai->id);
  4568. ret = snd_soc_dai_get_channel_map(codec_dai,
  4569. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4570. if (ret) {
  4571. dev_err(rtd->dev,
  4572. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4573. __func__, ret);
  4574. goto err;
  4575. }
  4576. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4577. __func__, tx_ch_cnt, dai_link->id);
  4578. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4579. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4580. if (ret)
  4581. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4582. __func__, ret);
  4583. err:
  4584. return ret;
  4585. }
  4586. static int msm_wcn_hw_params(struct snd_pcm_substream *substream,
  4587. struct snd_pcm_hw_params *params)
  4588. {
  4589. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4590. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4591. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4592. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4593. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX];
  4594. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4595. int ret = 0;
  4596. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4597. codec_dai->name, codec_dai->id);
  4598. ret = snd_soc_dai_get_channel_map(codec_dai,
  4599. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4600. if (ret) {
  4601. dev_err(rtd->dev,
  4602. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4603. __func__, ret);
  4604. goto err;
  4605. }
  4606. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4607. __func__, tx_ch_cnt, dai_link->id);
  4608. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4609. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4610. if (ret)
  4611. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4612. __func__, ret);
  4613. err:
  4614. return ret;
  4615. }
  4616. static struct snd_soc_ops lahaina_aux_be_ops = {
  4617. .startup = lahaina_aux_snd_startup,
  4618. .shutdown = lahaina_aux_snd_shutdown
  4619. };
  4620. static struct snd_soc_ops lahaina_tdm_be_ops = {
  4621. .hw_params = lahaina_tdm_snd_hw_params,
  4622. .startup = lahaina_tdm_snd_startup,
  4623. .shutdown = lahaina_tdm_snd_shutdown
  4624. };
  4625. static struct snd_soc_ops msm_mi2s_be_ops = {
  4626. .startup = msm_mi2s_snd_startup,
  4627. .shutdown = msm_mi2s_snd_shutdown,
  4628. };
  4629. static struct snd_soc_ops msm_fe_qos_ops = {
  4630. .prepare = msm_fe_qos_prepare,
  4631. };
  4632. static struct snd_soc_ops msm_cdc_dma_be_ops = {
  4633. .startup = msm_snd_cdc_dma_startup,
  4634. .hw_params = msm_snd_cdc_dma_hw_params,
  4635. };
  4636. static struct snd_soc_ops msm_wcn_ops = {
  4637. .hw_params = msm_wcn_hw_params,
  4638. };
  4639. static struct snd_soc_ops msm_wcn_ops_lito = {
  4640. .hw_params = msm_wcn_hw_params_lito,
  4641. };
  4642. static int msm_dmic_event(struct snd_soc_dapm_widget *w,
  4643. struct snd_kcontrol *kcontrol, int event)
  4644. {
  4645. struct msm_asoc_mach_data *pdata = NULL;
  4646. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  4647. int ret = 0;
  4648. u32 dmic_idx;
  4649. int *dmic_gpio_cnt;
  4650. struct device_node *dmic_gpio;
  4651. char *wname;
  4652. wname = strpbrk(w->name, "012345");
  4653. if (!wname) {
  4654. dev_err(component->dev, "%s: widget not found\n", __func__);
  4655. return -EINVAL;
  4656. }
  4657. ret = kstrtouint(wname, 10, &dmic_idx);
  4658. if (ret < 0) {
  4659. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  4660. __func__);
  4661. return -EINVAL;
  4662. }
  4663. pdata = snd_soc_card_get_drvdata(component->card);
  4664. switch (dmic_idx) {
  4665. case 0:
  4666. case 1:
  4667. dmic_gpio_cnt = &dmic_0_1_gpio_cnt;
  4668. dmic_gpio = pdata->dmic01_gpio_p;
  4669. break;
  4670. case 2:
  4671. case 3:
  4672. dmic_gpio_cnt = &dmic_2_3_gpio_cnt;
  4673. dmic_gpio = pdata->dmic23_gpio_p;
  4674. break;
  4675. case 4:
  4676. case 5:
  4677. dmic_gpio_cnt = &dmic_4_5_gpio_cnt;
  4678. dmic_gpio = pdata->dmic45_gpio_p;
  4679. break;
  4680. default:
  4681. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  4682. __func__);
  4683. return -EINVAL;
  4684. }
  4685. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_gpio_cnt %d\n",
  4686. __func__, event, dmic_idx, *dmic_gpio_cnt);
  4687. switch (event) {
  4688. case SND_SOC_DAPM_PRE_PMU:
  4689. (*dmic_gpio_cnt)++;
  4690. if (*dmic_gpio_cnt == 1) {
  4691. ret = msm_cdc_pinctrl_select_active_state(
  4692. dmic_gpio);
  4693. if (ret < 0) {
  4694. pr_err("%s: gpio set cannot be activated %sd",
  4695. __func__, "dmic_gpio");
  4696. return ret;
  4697. }
  4698. }
  4699. break;
  4700. case SND_SOC_DAPM_POST_PMD:
  4701. (*dmic_gpio_cnt)--;
  4702. if (*dmic_gpio_cnt == 0) {
  4703. ret = msm_cdc_pinctrl_select_sleep_state(
  4704. dmic_gpio);
  4705. if (ret < 0) {
  4706. pr_err("%s: gpio set cannot be de-activated %sd",
  4707. __func__, "dmic_gpio");
  4708. return ret;
  4709. }
  4710. }
  4711. break;
  4712. default:
  4713. pr_err("%s: invalid DAPM event %d\n", __func__, event);
  4714. return -EINVAL;
  4715. }
  4716. return 0;
  4717. }
  4718. static const struct snd_soc_dapm_widget msm_int_dapm_widgets[] = {
  4719. SND_SOC_DAPM_MIC("Analog Mic1", NULL),
  4720. SND_SOC_DAPM_MIC("Analog Mic2", NULL),
  4721. SND_SOC_DAPM_MIC("Analog Mic3", NULL),
  4722. SND_SOC_DAPM_MIC("Analog Mic4", NULL),
  4723. SND_SOC_DAPM_MIC("Analog Mic5", NULL),
  4724. SND_SOC_DAPM_MIC("Digital Mic0", msm_dmic_event),
  4725. SND_SOC_DAPM_MIC("Digital Mic1", msm_dmic_event),
  4726. SND_SOC_DAPM_MIC("Digital Mic2", msm_dmic_event),
  4727. SND_SOC_DAPM_MIC("Digital Mic3", msm_dmic_event),
  4728. SND_SOC_DAPM_MIC("Digital Mic4", msm_dmic_event),
  4729. SND_SOC_DAPM_MIC("Digital Mic5", msm_dmic_event),
  4730. SND_SOC_DAPM_MIC("Digital Mic6", NULL),
  4731. SND_SOC_DAPM_MIC("Digital Mic7", NULL),
  4732. };
  4733. static int msm_wcn_init(struct snd_soc_pcm_runtime *rtd)
  4734. {
  4735. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4736. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX] = {159, 160};
  4737. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4738. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4739. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4740. }
  4741. static int msm_wcn_init_lito(struct snd_soc_pcm_runtime *rtd)
  4742. {
  4743. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4744. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO] = {159, 160, 161};
  4745. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4746. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4747. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4748. }
  4749. static struct snd_info_entry *msm_snd_info_create_subdir(struct module *mod,
  4750. const char *name,
  4751. struct snd_info_entry *parent)
  4752. {
  4753. struct snd_info_entry *entry;
  4754. entry = snd_info_create_module_entry(mod, name, parent);
  4755. if (!entry)
  4756. return NULL;
  4757. entry->mode = S_IFDIR | 0555;
  4758. if (snd_info_register(entry) < 0) {
  4759. snd_info_free_entry(entry);
  4760. return NULL;
  4761. }
  4762. return entry;
  4763. }
  4764. static void *def_wcd_mbhc_cal(void)
  4765. {
  4766. void *wcd_mbhc_cal;
  4767. struct wcd_mbhc_btn_detect_cfg *btn_cfg;
  4768. u16 *btn_high;
  4769. wcd_mbhc_cal = kzalloc(WCD_MBHC_CAL_SIZE(WCD_MBHC_DEF_BUTTONS,
  4770. WCD9XXX_MBHC_DEF_RLOADS), GFP_KERNEL);
  4771. if (!wcd_mbhc_cal)
  4772. return NULL;
  4773. WCD_MBHC_CAL_PLUG_TYPE_PTR(wcd_mbhc_cal)->v_hs_max = WCD_MBHC_HS_V_MAX;
  4774. WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal)->num_btn = WCD_MBHC_DEF_BUTTONS;
  4775. btn_cfg = WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal);
  4776. btn_high = ((void *)&btn_cfg->_v_btn_low) +
  4777. (sizeof(btn_cfg->_v_btn_low[0]) * btn_cfg->num_btn);
  4778. btn_high[0] = 75;
  4779. btn_high[1] = 150;
  4780. btn_high[2] = 237;
  4781. btn_high[3] = 500;
  4782. btn_high[4] = 500;
  4783. btn_high[5] = 500;
  4784. btn_high[6] = 500;
  4785. btn_high[7] = 500;
  4786. return wcd_mbhc_cal;
  4787. }
  4788. /* Digital audio interface glue - connects codec <---> CPU */
  4789. static struct snd_soc_dai_link msm_common_dai_links[] = {
  4790. /* FrontEnd DAI Links */
  4791. {/* hw:x,0 */
  4792. .name = MSM_DAILINK_NAME(Media1),
  4793. .stream_name = "MultiMedia1",
  4794. .dynamic = 1,
  4795. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4796. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  4797. #endif /* CONFIG_AUDIO_QGKI */
  4798. .dpcm_playback = 1,
  4799. .dpcm_capture = 1,
  4800. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4801. SND_SOC_DPCM_TRIGGER_POST},
  4802. .ignore_suspend = 1,
  4803. /* this dainlink has playback support */
  4804. .ignore_pmdown_time = 1,
  4805. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  4806. SND_SOC_DAILINK_REG(multimedia1),
  4807. },
  4808. {/* hw:x,1 */
  4809. .name = MSM_DAILINK_NAME(Media2),
  4810. .stream_name = "MultiMedia2",
  4811. .dynamic = 1,
  4812. .dpcm_playback = 1,
  4813. .dpcm_capture = 1,
  4814. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4815. SND_SOC_DPCM_TRIGGER_POST},
  4816. .ignore_suspend = 1,
  4817. /* this dainlink has playback support */
  4818. .ignore_pmdown_time = 1,
  4819. .id = MSM_FRONTEND_DAI_MULTIMEDIA2,
  4820. SND_SOC_DAILINK_REG(multimedia2),
  4821. },
  4822. {/* hw:x,2 */
  4823. .name = "VoiceMMode1",
  4824. .stream_name = "VoiceMMode1",
  4825. .dynamic = 1,
  4826. .dpcm_playback = 1,
  4827. .dpcm_capture = 1,
  4828. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4829. SND_SOC_DPCM_TRIGGER_POST},
  4830. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  4831. .ignore_suspend = 1,
  4832. .ignore_pmdown_time = 1,
  4833. .id = MSM_FRONTEND_DAI_VOICEMMODE1,
  4834. SND_SOC_DAILINK_REG(voicemmode1),
  4835. },
  4836. {/* hw:x,3 */
  4837. .name = "MSM VoIP",
  4838. .stream_name = "VoIP",
  4839. .dynamic = 1,
  4840. .dpcm_playback = 1,
  4841. .dpcm_capture = 1,
  4842. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4843. SND_SOC_DPCM_TRIGGER_POST},
  4844. .ignore_suspend = 1,
  4845. /* this dainlink has playback support */
  4846. .ignore_pmdown_time = 1,
  4847. .id = MSM_FRONTEND_DAI_VOIP,
  4848. SND_SOC_DAILINK_REG(msmvoip),
  4849. },
  4850. {/* hw:x,4 */
  4851. .name = MSM_DAILINK_NAME(ULL),
  4852. .stream_name = "MultiMedia3",
  4853. .dynamic = 1,
  4854. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4855. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  4856. #endif /* CONFIG_AUDIO_QGKI */
  4857. .dpcm_playback = 1,
  4858. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4859. SND_SOC_DPCM_TRIGGER_POST},
  4860. .ignore_suspend = 1,
  4861. /* this dainlink has playback support */
  4862. .ignore_pmdown_time = 1,
  4863. .id = MSM_FRONTEND_DAI_MULTIMEDIA3,
  4864. SND_SOC_DAILINK_REG(multimedia3),
  4865. },
  4866. {/* hw:x,5 */
  4867. .name = "MSM AFE-PCM RX",
  4868. .stream_name = "AFE-PROXY RX",
  4869. .dpcm_playback = 1,
  4870. .ignore_suspend = 1,
  4871. /* this dainlink has playback support */
  4872. .ignore_pmdown_time = 1,
  4873. SND_SOC_DAILINK_REG(afepcm_rx),
  4874. },
  4875. {/* hw:x,6 */
  4876. .name = "MSM AFE-PCM TX",
  4877. .stream_name = "AFE-PROXY TX",
  4878. .dpcm_capture = 1,
  4879. .ignore_suspend = 1,
  4880. SND_SOC_DAILINK_REG(afepcm_tx),
  4881. },
  4882. {/* hw:x,7 */
  4883. .name = MSM_DAILINK_NAME(Compress1),
  4884. .stream_name = "Compress1",
  4885. .dynamic = 1,
  4886. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4887. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  4888. #endif /* CONFIG_AUDIO_QGKI */
  4889. .dpcm_playback = 1,
  4890. .dpcm_capture = 1,
  4891. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4892. SND_SOC_DPCM_TRIGGER_POST},
  4893. .ignore_suspend = 1,
  4894. .ignore_pmdown_time = 1,
  4895. /* this dainlink has playback support */
  4896. .id = MSM_FRONTEND_DAI_MULTIMEDIA4,
  4897. SND_SOC_DAILINK_REG(multimedia4),
  4898. },
  4899. /* Hostless PCM purpose */
  4900. {/* hw:x,8 */
  4901. .name = "AUXPCM Hostless",
  4902. .stream_name = "AUXPCM Hostless",
  4903. .dynamic = 1,
  4904. .dpcm_playback = 1,
  4905. .dpcm_capture = 1,
  4906. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4907. SND_SOC_DPCM_TRIGGER_POST},
  4908. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  4909. .ignore_suspend = 1,
  4910. /* this dainlink has playback support */
  4911. .ignore_pmdown_time = 1,
  4912. SND_SOC_DAILINK_REG(auxpcm_hostless),
  4913. },
  4914. {/* hw:x,9 */
  4915. .name = MSM_DAILINK_NAME(LowLatency),
  4916. .stream_name = "MultiMedia5",
  4917. .dynamic = 1,
  4918. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4919. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  4920. #endif /* CONFIG_AUDIO_QGKI */
  4921. .dpcm_playback = 1,
  4922. .dpcm_capture = 1,
  4923. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4924. SND_SOC_DPCM_TRIGGER_POST},
  4925. .ignore_suspend = 1,
  4926. /* this dainlink has playback support */
  4927. .ignore_pmdown_time = 1,
  4928. .id = MSM_FRONTEND_DAI_MULTIMEDIA5,
  4929. .ops = &msm_fe_qos_ops,
  4930. SND_SOC_DAILINK_REG(multimedia5),
  4931. },
  4932. {/* hw:x,10 */
  4933. .name = "Listen 1 Audio Service",
  4934. .stream_name = "Listen 1 Audio Service",
  4935. .dynamic = 1,
  4936. .dpcm_capture = 1,
  4937. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  4938. SND_SOC_DPCM_TRIGGER_POST },
  4939. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  4940. .ignore_suspend = 1,
  4941. .id = MSM_FRONTEND_DAI_LSM1,
  4942. SND_SOC_DAILINK_REG(listen1),
  4943. },
  4944. /* Multiple Tunnel instances */
  4945. {/* hw:x,11 */
  4946. .name = MSM_DAILINK_NAME(Compress2),
  4947. .stream_name = "Compress2",
  4948. .dynamic = 1,
  4949. .dpcm_playback = 1,
  4950. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4951. SND_SOC_DPCM_TRIGGER_POST},
  4952. .ignore_suspend = 1,
  4953. .ignore_pmdown_time = 1,
  4954. /* this dainlink has playback support */
  4955. .id = MSM_FRONTEND_DAI_MULTIMEDIA7,
  4956. SND_SOC_DAILINK_REG(multimedia7),
  4957. },
  4958. {/* hw:x,12 */
  4959. .name = MSM_DAILINK_NAME(MultiMedia10),
  4960. .stream_name = "MultiMedia10",
  4961. .dynamic = 1,
  4962. .dpcm_playback = 1,
  4963. .dpcm_capture = 1,
  4964. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4965. SND_SOC_DPCM_TRIGGER_POST},
  4966. .ignore_suspend = 1,
  4967. .ignore_pmdown_time = 1,
  4968. /* this dainlink has playback support */
  4969. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  4970. SND_SOC_DAILINK_REG(multimedia10),
  4971. },
  4972. {/* hw:x,13 */
  4973. .name = MSM_DAILINK_NAME(ULL_NOIRQ),
  4974. .stream_name = "MM_NOIRQ",
  4975. .dynamic = 1,
  4976. .dpcm_playback = 1,
  4977. .dpcm_capture = 1,
  4978. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4979. SND_SOC_DPCM_TRIGGER_POST},
  4980. .ignore_suspend = 1,
  4981. .ignore_pmdown_time = 1,
  4982. /* this dainlink has playback support */
  4983. .id = MSM_FRONTEND_DAI_MULTIMEDIA8,
  4984. .ops = &msm_fe_qos_ops,
  4985. SND_SOC_DAILINK_REG(multimedia8),
  4986. },
  4987. /* HDMI Hostless */
  4988. {/* hw:x,14 */
  4989. .name = "HDMI_RX_HOSTLESS",
  4990. .stream_name = "HDMI_RX_HOSTLESS",
  4991. .dynamic = 1,
  4992. .dpcm_playback = 1,
  4993. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4994. SND_SOC_DPCM_TRIGGER_POST},
  4995. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  4996. .ignore_suspend = 1,
  4997. .ignore_pmdown_time = 1,
  4998. SND_SOC_DAILINK_REG(hdmi_rx_hostless),
  4999. },
  5000. {/* hw:x,15 */
  5001. .name = "VoiceMMode2",
  5002. .stream_name = "VoiceMMode2",
  5003. .dynamic = 1,
  5004. .dpcm_playback = 1,
  5005. .dpcm_capture = 1,
  5006. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5007. SND_SOC_DPCM_TRIGGER_POST},
  5008. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5009. .ignore_suspend = 1,
  5010. .ignore_pmdown_time = 1,
  5011. .id = MSM_FRONTEND_DAI_VOICEMMODE2,
  5012. SND_SOC_DAILINK_REG(voicemmode2),
  5013. },
  5014. /* LSM FE */
  5015. {/* hw:x,16 */
  5016. .name = "Listen 2 Audio Service",
  5017. .stream_name = "Listen 2 Audio Service",
  5018. .dynamic = 1,
  5019. .dpcm_capture = 1,
  5020. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5021. SND_SOC_DPCM_TRIGGER_POST },
  5022. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5023. .ignore_suspend = 1,
  5024. .id = MSM_FRONTEND_DAI_LSM2,
  5025. SND_SOC_DAILINK_REG(listen2),
  5026. },
  5027. {/* hw:x,17 */
  5028. .name = "Listen 3 Audio Service",
  5029. .stream_name = "Listen 3 Audio Service",
  5030. .dynamic = 1,
  5031. .dpcm_capture = 1,
  5032. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5033. SND_SOC_DPCM_TRIGGER_POST },
  5034. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5035. .ignore_suspend = 1,
  5036. .id = MSM_FRONTEND_DAI_LSM3,
  5037. SND_SOC_DAILINK_REG(listen3),
  5038. },
  5039. {/* hw:x,18 */
  5040. .name = "Listen 4 Audio Service",
  5041. .stream_name = "Listen 4 Audio Service",
  5042. .dynamic = 1,
  5043. .dpcm_capture = 1,
  5044. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5045. SND_SOC_DPCM_TRIGGER_POST },
  5046. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5047. .ignore_suspend = 1,
  5048. .id = MSM_FRONTEND_DAI_LSM4,
  5049. SND_SOC_DAILINK_REG(listen4),
  5050. },
  5051. {/* hw:x,19 */
  5052. .name = "Listen 5 Audio Service",
  5053. .stream_name = "Listen 5 Audio Service",
  5054. .dynamic = 1,
  5055. .dpcm_capture = 1,
  5056. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5057. SND_SOC_DPCM_TRIGGER_POST },
  5058. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5059. .ignore_suspend = 1,
  5060. .id = MSM_FRONTEND_DAI_LSM5,
  5061. SND_SOC_DAILINK_REG(listen5),
  5062. },
  5063. {/* hw:x,20 */
  5064. .name = "Listen 6 Audio Service",
  5065. .stream_name = "Listen 6 Audio Service",
  5066. .dynamic = 1,
  5067. .dpcm_capture = 1,
  5068. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5069. SND_SOC_DPCM_TRIGGER_POST },
  5070. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5071. .ignore_suspend = 1,
  5072. .id = MSM_FRONTEND_DAI_LSM6,
  5073. SND_SOC_DAILINK_REG(listen6),
  5074. },
  5075. {/* hw:x,21 */
  5076. .name = "Listen 7 Audio Service",
  5077. .stream_name = "Listen 7 Audio Service",
  5078. .dynamic = 1,
  5079. .dpcm_capture = 1,
  5080. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5081. SND_SOC_DPCM_TRIGGER_POST },
  5082. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5083. .ignore_suspend = 1,
  5084. .id = MSM_FRONTEND_DAI_LSM7,
  5085. SND_SOC_DAILINK_REG(listen7),
  5086. },
  5087. {/* hw:x,22 */
  5088. .name = "Listen 8 Audio Service",
  5089. .stream_name = "Listen 8 Audio Service",
  5090. .dynamic = 1,
  5091. .dpcm_capture = 1,
  5092. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5093. SND_SOC_DPCM_TRIGGER_POST },
  5094. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5095. .ignore_suspend = 1,
  5096. .id = MSM_FRONTEND_DAI_LSM8,
  5097. SND_SOC_DAILINK_REG(listen8),
  5098. },
  5099. {/* hw:x,23 */
  5100. .name = MSM_DAILINK_NAME(Media9),
  5101. .stream_name = "MultiMedia9",
  5102. .dynamic = 1,
  5103. .dpcm_playback = 1,
  5104. .dpcm_capture = 1,
  5105. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5106. SND_SOC_DPCM_TRIGGER_POST},
  5107. .ignore_suspend = 1,
  5108. /* this dainlink has playback support */
  5109. .ignore_pmdown_time = 1,
  5110. .id = MSM_FRONTEND_DAI_MULTIMEDIA9,
  5111. SND_SOC_DAILINK_REG(multimedia9),
  5112. },
  5113. {/* hw:x,24 */
  5114. .name = MSM_DAILINK_NAME(Compress4),
  5115. .stream_name = "Compress4",
  5116. .dynamic = 1,
  5117. .dpcm_playback = 1,
  5118. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5119. SND_SOC_DPCM_TRIGGER_POST},
  5120. .ignore_suspend = 1,
  5121. .ignore_pmdown_time = 1,
  5122. /* this dainlink has playback support */
  5123. .id = MSM_FRONTEND_DAI_MULTIMEDIA11,
  5124. SND_SOC_DAILINK_REG(multimedia11),
  5125. },
  5126. {/* hw:x,25 */
  5127. .name = MSM_DAILINK_NAME(Compress5),
  5128. .stream_name = "Compress5",
  5129. .dynamic = 1,
  5130. .dpcm_playback = 1,
  5131. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5132. SND_SOC_DPCM_TRIGGER_POST},
  5133. .ignore_suspend = 1,
  5134. .ignore_pmdown_time = 1,
  5135. /* this dainlink has playback support */
  5136. .id = MSM_FRONTEND_DAI_MULTIMEDIA12,
  5137. SND_SOC_DAILINK_REG(multimedia12),
  5138. },
  5139. {/* hw:x,26 */
  5140. .name = MSM_DAILINK_NAME(Compress6),
  5141. .stream_name = "Compress6",
  5142. .dynamic = 1,
  5143. .dpcm_playback = 1,
  5144. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5145. SND_SOC_DPCM_TRIGGER_POST},
  5146. .ignore_suspend = 1,
  5147. .ignore_pmdown_time = 1,
  5148. /* this dainlink has playback support */
  5149. .id = MSM_FRONTEND_DAI_MULTIMEDIA13,
  5150. SND_SOC_DAILINK_REG(multimedia13),
  5151. },
  5152. {/* hw:x,27 */
  5153. .name = MSM_DAILINK_NAME(Compress7),
  5154. .stream_name = "Compress7",
  5155. .dynamic = 1,
  5156. .dpcm_playback = 1,
  5157. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5158. SND_SOC_DPCM_TRIGGER_POST},
  5159. .ignore_suspend = 1,
  5160. .ignore_pmdown_time = 1,
  5161. /* this dainlink has playback support */
  5162. .id = MSM_FRONTEND_DAI_MULTIMEDIA14,
  5163. SND_SOC_DAILINK_REG(multimedia14),
  5164. },
  5165. {/* hw:x,28 */
  5166. .name = MSM_DAILINK_NAME(Compress8),
  5167. .stream_name = "Compress8",
  5168. .dynamic = 1,
  5169. .dpcm_playback = 1,
  5170. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5171. SND_SOC_DPCM_TRIGGER_POST},
  5172. .ignore_suspend = 1,
  5173. .ignore_pmdown_time = 1,
  5174. /* this dainlink has playback support */
  5175. .id = MSM_FRONTEND_DAI_MULTIMEDIA15,
  5176. SND_SOC_DAILINK_REG(multimedia15),
  5177. },
  5178. {/* hw:x,29 */
  5179. .name = MSM_DAILINK_NAME(ULL_NOIRQ_2),
  5180. .stream_name = "MM_NOIRQ_2",
  5181. .dynamic = 1,
  5182. .dpcm_playback = 1,
  5183. .dpcm_capture = 1,
  5184. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5185. SND_SOC_DPCM_TRIGGER_POST},
  5186. .ignore_suspend = 1,
  5187. .ignore_pmdown_time = 1,
  5188. /* this dainlink has playback support */
  5189. .id = MSM_FRONTEND_DAI_MULTIMEDIA16,
  5190. .ops = &msm_fe_qos_ops,
  5191. SND_SOC_DAILINK_REG(multimedia16),
  5192. },
  5193. {/* hw:x,30 */
  5194. .name = "CDC_DMA Hostless",
  5195. .stream_name = "CDC_DMA Hostless",
  5196. .dynamic = 1,
  5197. .dpcm_playback = 1,
  5198. .dpcm_capture = 1,
  5199. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5200. SND_SOC_DPCM_TRIGGER_POST},
  5201. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5202. .ignore_suspend = 1,
  5203. /* this dailink has playback support */
  5204. .ignore_pmdown_time = 1,
  5205. SND_SOC_DAILINK_REG(cdcdma_hostless),
  5206. },
  5207. {/* hw:x,31 */
  5208. .name = "TX3_CDC_DMA Hostless",
  5209. .stream_name = "TX3_CDC_DMA Hostless",
  5210. .dynamic = 1,
  5211. .dpcm_capture = 1,
  5212. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5213. SND_SOC_DPCM_TRIGGER_POST},
  5214. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5215. .ignore_suspend = 1,
  5216. SND_SOC_DAILINK_REG(tx3_cdcdma_hostless),
  5217. },
  5218. {/* hw:x,32 */
  5219. .name = "Tertiary MI2S TX_Hostless",
  5220. .stream_name = "Tertiary MI2S_TX Hostless Capture",
  5221. .dynamic = 1,
  5222. .dpcm_capture = 1,
  5223. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5224. SND_SOC_DPCM_TRIGGER_POST},
  5225. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5226. .ignore_suspend = 1,
  5227. .ignore_pmdown_time = 1,
  5228. SND_SOC_DAILINK_REG(tert_mi2s_tx_hostless),
  5229. },
  5230. };
  5231. static struct snd_soc_dai_link msm_bolero_fe_dai_links[] = {
  5232. {/* hw:x,33 */
  5233. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5234. .stream_name = "WSA CDC DMA0 Capture",
  5235. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5236. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5237. .ignore_suspend = 1,
  5238. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5239. .ops = &msm_cdc_dma_be_ops,
  5240. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture),
  5241. },
  5242. };
  5243. static struct snd_soc_dai_link msm_common_misc_fe_dai_links[] = {
  5244. {/* hw:x,34 */
  5245. .name = MSM_DAILINK_NAME(ASM Loopback),
  5246. .stream_name = "MultiMedia6",
  5247. .dynamic = 1,
  5248. .dpcm_playback = 1,
  5249. .dpcm_capture = 1,
  5250. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5251. SND_SOC_DPCM_TRIGGER_POST},
  5252. .ignore_suspend = 1,
  5253. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5254. .ignore_pmdown_time = 1,
  5255. .id = MSM_FRONTEND_DAI_MULTIMEDIA6,
  5256. SND_SOC_DAILINK_REG(multimedia6),
  5257. },
  5258. {/* hw:x,35 */
  5259. .name = "USB Audio Hostless",
  5260. .stream_name = "USB Audio Hostless",
  5261. .dynamic = 1,
  5262. .dpcm_playback = 1,
  5263. .dpcm_capture = 1,
  5264. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5265. SND_SOC_DPCM_TRIGGER_POST},
  5266. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5267. .ignore_suspend = 1,
  5268. .ignore_pmdown_time = 1,
  5269. SND_SOC_DAILINK_REG(usbaudio_hostless),
  5270. },
  5271. {/* hw:x,36 */
  5272. .name = "SLIMBUS_7 Hostless",
  5273. .stream_name = "SLIMBUS_7 Hostless",
  5274. .dynamic = 1,
  5275. .dpcm_capture = 1,
  5276. .dpcm_playback = 1,
  5277. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5278. SND_SOC_DPCM_TRIGGER_POST},
  5279. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5280. .ignore_suspend = 1,
  5281. .ignore_pmdown_time = 1,
  5282. SND_SOC_DAILINK_REG(slimbus7_hostless),
  5283. },
  5284. {/* hw:x,37 */
  5285. .name = "Compress Capture",
  5286. .stream_name = "Compress9",
  5287. .dynamic = 1,
  5288. .dpcm_capture = 1,
  5289. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5290. SND_SOC_DPCM_TRIGGER_POST},
  5291. .ignore_suspend = 1,
  5292. .ignore_pmdown_time = 1,
  5293. .id = MSM_FRONTEND_DAI_MULTIMEDIA17,
  5294. SND_SOC_DAILINK_REG(multimedia17),
  5295. },
  5296. {/* hw:x,38 */
  5297. .name = "SLIMBUS_8 Hostless",
  5298. .stream_name = "SLIMBUS_8 Hostless",
  5299. .dynamic = 1,
  5300. .dpcm_capture = 1,
  5301. .dpcm_playback = 1,
  5302. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5303. SND_SOC_DPCM_TRIGGER_POST},
  5304. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5305. .ignore_suspend = 1,
  5306. .ignore_pmdown_time = 1,
  5307. SND_SOC_DAILINK_REG(slimbus8_hostless),
  5308. },
  5309. {/* hw:x,39 */
  5310. .name = LPASS_BE_TX_CDC_DMA_TX_5,
  5311. .stream_name = "TX CDC DMA5 Capture",
  5312. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_5,
  5313. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5314. .ignore_suspend = 1,
  5315. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5316. .ops = &msm_cdc_dma_be_ops,
  5317. SND_SOC_DAILINK_REG(tx_cdcdma5_tx),
  5318. .num_codecs = ARRAY_SIZE(tx_cdcdma5_tx_codecs),
  5319. },
  5320. };
  5321. static struct snd_soc_dai_link msm_common_be_dai_links[] = {
  5322. /* Backend AFE DAI Links */
  5323. {
  5324. .name = LPASS_BE_AFE_PCM_RX,
  5325. .stream_name = "AFE Playback",
  5326. .no_pcm = 1,
  5327. .dpcm_playback = 1,
  5328. .id = MSM_BACKEND_DAI_AFE_PCM_RX,
  5329. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5330. /* this dainlink has playback support */
  5331. .ignore_pmdown_time = 1,
  5332. .ignore_suspend = 1,
  5333. SND_SOC_DAILINK_REG(afe_pcm_rx),
  5334. },
  5335. {
  5336. .name = LPASS_BE_AFE_PCM_TX,
  5337. .stream_name = "AFE Capture",
  5338. .no_pcm = 1,
  5339. .dpcm_capture = 1,
  5340. .id = MSM_BACKEND_DAI_AFE_PCM_TX,
  5341. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5342. .ignore_suspend = 1,
  5343. SND_SOC_DAILINK_REG(afe_pcm_tx),
  5344. },
  5345. /* Incall Record Uplink BACK END DAI Link */
  5346. {
  5347. .name = LPASS_BE_INCALL_RECORD_TX,
  5348. .stream_name = "Voice Uplink Capture",
  5349. .no_pcm = 1,
  5350. .dpcm_capture = 1,
  5351. .id = MSM_BACKEND_DAI_INCALL_RECORD_TX,
  5352. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5353. .ignore_suspend = 1,
  5354. SND_SOC_DAILINK_REG(incall_record_tx),
  5355. },
  5356. /* Incall Record Downlink BACK END DAI Link */
  5357. {
  5358. .name = LPASS_BE_INCALL_RECORD_RX,
  5359. .stream_name = "Voice Downlink Capture",
  5360. .no_pcm = 1,
  5361. .dpcm_capture = 1,
  5362. .id = MSM_BACKEND_DAI_INCALL_RECORD_RX,
  5363. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5364. .ignore_suspend = 1,
  5365. SND_SOC_DAILINK_REG(incall_record_rx),
  5366. },
  5367. /* Incall Music BACK END DAI Link */
  5368. {
  5369. .name = LPASS_BE_VOICE_PLAYBACK_TX,
  5370. .stream_name = "Voice Farend Playback",
  5371. .no_pcm = 1,
  5372. .dpcm_playback = 1,
  5373. .id = MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  5374. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5375. .ignore_suspend = 1,
  5376. .ignore_pmdown_time = 1,
  5377. SND_SOC_DAILINK_REG(voice_playback_tx),
  5378. },
  5379. /* Incall Music 2 BACK END DAI Link */
  5380. {
  5381. .name = LPASS_BE_VOICE2_PLAYBACK_TX,
  5382. .stream_name = "Voice2 Farend Playback",
  5383. .no_pcm = 1,
  5384. .dpcm_playback = 1,
  5385. .id = MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  5386. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5387. .ignore_suspend = 1,
  5388. .ignore_pmdown_time = 1,
  5389. SND_SOC_DAILINK_REG(voice2_playback_tx),
  5390. },
  5391. {
  5392. .name = LPASS_BE_USB_AUDIO_RX,
  5393. .stream_name = "USB Audio Playback",
  5394. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5395. .dynamic_be = 1,
  5396. #endif /* CONFIG_AUDIO_QGKI */
  5397. .no_pcm = 1,
  5398. .dpcm_playback = 1,
  5399. .id = MSM_BACKEND_DAI_USB_RX,
  5400. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5401. .ignore_pmdown_time = 1,
  5402. .ignore_suspend = 1,
  5403. SND_SOC_DAILINK_REG(usb_audio_rx),
  5404. },
  5405. {
  5406. .name = LPASS_BE_USB_AUDIO_TX,
  5407. .stream_name = "USB Audio Capture",
  5408. .no_pcm = 1,
  5409. .dpcm_capture = 1,
  5410. .id = MSM_BACKEND_DAI_USB_TX,
  5411. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5412. .ignore_suspend = 1,
  5413. SND_SOC_DAILINK_REG(usb_audio_tx),
  5414. },
  5415. {
  5416. .name = LPASS_BE_PRI_TDM_RX_0,
  5417. .stream_name = "Primary TDM0 Playback",
  5418. .no_pcm = 1,
  5419. .dpcm_playback = 1,
  5420. .id = MSM_BACKEND_DAI_PRI_TDM_RX_0,
  5421. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5422. .ops = &lahaina_tdm_be_ops,
  5423. .ignore_suspend = 1,
  5424. .ignore_pmdown_time = 1,
  5425. SND_SOC_DAILINK_REG(pri_tdm_rx_0),
  5426. },
  5427. {
  5428. .name = LPASS_BE_PRI_TDM_TX_0,
  5429. .stream_name = "Primary TDM0 Capture",
  5430. .no_pcm = 1,
  5431. .dpcm_capture = 1,
  5432. .id = MSM_BACKEND_DAI_PRI_TDM_TX_0,
  5433. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5434. .ops = &lahaina_tdm_be_ops,
  5435. .ignore_suspend = 1,
  5436. SND_SOC_DAILINK_REG(pri_tdm_tx_0),
  5437. },
  5438. {
  5439. .name = LPASS_BE_SEC_TDM_RX_0,
  5440. .stream_name = "Secondary TDM0 Playback",
  5441. .no_pcm = 1,
  5442. .dpcm_playback = 1,
  5443. .id = MSM_BACKEND_DAI_SEC_TDM_RX_0,
  5444. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5445. .ops = &lahaina_tdm_be_ops,
  5446. .ignore_suspend = 1,
  5447. .ignore_pmdown_time = 1,
  5448. SND_SOC_DAILINK_REG(sec_tdm_rx_0),
  5449. },
  5450. {
  5451. .name = LPASS_BE_SEC_TDM_TX_0,
  5452. .stream_name = "Secondary TDM0 Capture",
  5453. .no_pcm = 1,
  5454. .dpcm_capture = 1,
  5455. .id = MSM_BACKEND_DAI_SEC_TDM_TX_0,
  5456. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5457. .ops = &lahaina_tdm_be_ops,
  5458. .ignore_suspend = 1,
  5459. SND_SOC_DAILINK_REG(sec_tdm_tx_0),
  5460. },
  5461. {
  5462. .name = LPASS_BE_TERT_TDM_RX_0,
  5463. .stream_name = "Tertiary TDM0 Playback",
  5464. .no_pcm = 1,
  5465. .dpcm_playback = 1,
  5466. .id = MSM_BACKEND_DAI_TERT_TDM_RX_0,
  5467. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5468. .ops = &lahaina_tdm_be_ops,
  5469. .ignore_suspend = 1,
  5470. .ignore_pmdown_time = 1,
  5471. SND_SOC_DAILINK_REG(tert_tdm_rx_0),
  5472. },
  5473. {
  5474. .name = LPASS_BE_TERT_TDM_TX_0,
  5475. .stream_name = "Tertiary TDM0 Capture",
  5476. .no_pcm = 1,
  5477. .dpcm_capture = 1,
  5478. .id = MSM_BACKEND_DAI_TERT_TDM_TX_0,
  5479. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5480. .ops = &lahaina_tdm_be_ops,
  5481. .ignore_suspend = 1,
  5482. SND_SOC_DAILINK_REG(tert_tdm_tx_0),
  5483. },
  5484. {
  5485. .name = LPASS_BE_QUAT_TDM_RX_0,
  5486. .stream_name = "Quaternary TDM0 Playback",
  5487. .no_pcm = 1,
  5488. .dpcm_playback = 1,
  5489. .id = MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  5490. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5491. .ops = &lahaina_tdm_be_ops,
  5492. .ignore_suspend = 1,
  5493. .ignore_pmdown_time = 1,
  5494. SND_SOC_DAILINK_REG(quat_tdm_rx_0),
  5495. },
  5496. {
  5497. .name = LPASS_BE_QUAT_TDM_TX_0,
  5498. .stream_name = "Quaternary TDM0 Capture",
  5499. .no_pcm = 1,
  5500. .dpcm_capture = 1,
  5501. .id = MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  5502. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5503. .ops = &lahaina_tdm_be_ops,
  5504. .ignore_suspend = 1,
  5505. SND_SOC_DAILINK_REG(quat_tdm_tx_0),
  5506. },
  5507. {
  5508. .name = LPASS_BE_QUIN_TDM_RX_0,
  5509. .stream_name = "Quinary TDM0 Playback",
  5510. .no_pcm = 1,
  5511. .dpcm_playback = 1,
  5512. .id = MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  5513. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5514. .ops = &lahaina_tdm_be_ops,
  5515. .ignore_suspend = 1,
  5516. .ignore_pmdown_time = 1,
  5517. SND_SOC_DAILINK_REG(quin_tdm_rx_0),
  5518. },
  5519. {
  5520. .name = LPASS_BE_QUIN_TDM_TX_0,
  5521. .stream_name = "Quinary TDM0 Capture",
  5522. .no_pcm = 1,
  5523. .dpcm_capture = 1,
  5524. .id = MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  5525. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5526. .ops = &lahaina_tdm_be_ops,
  5527. .ignore_suspend = 1,
  5528. SND_SOC_DAILINK_REG(quin_tdm_tx_0),
  5529. },
  5530. {
  5531. .name = LPASS_BE_SEN_TDM_RX_0,
  5532. .stream_name = "Senary TDM0 Playback",
  5533. .no_pcm = 1,
  5534. .dpcm_playback = 1,
  5535. .id = MSM_BACKEND_DAI_SEN_TDM_RX_0,
  5536. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5537. .ops = &lahaina_tdm_be_ops,
  5538. .ignore_suspend = 1,
  5539. .ignore_pmdown_time = 1,
  5540. SND_SOC_DAILINK_REG(sen_tdm_rx_0),
  5541. },
  5542. {
  5543. .name = LPASS_BE_SEN_TDM_TX_0,
  5544. .stream_name = "Senary TDM0 Capture",
  5545. .no_pcm = 1,
  5546. .dpcm_capture = 1,
  5547. .id = MSM_BACKEND_DAI_SEN_TDM_TX_0,
  5548. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5549. .ops = &lahaina_tdm_be_ops,
  5550. .ignore_suspend = 1,
  5551. SND_SOC_DAILINK_REG(sen_tdm_tx_0),
  5552. },
  5553. };
  5554. static struct snd_soc_dai_link msm_wcn_be_dai_links[] = {
  5555. {
  5556. .name = LPASS_BE_SLIMBUS_7_RX,
  5557. .stream_name = "Slimbus7 Playback",
  5558. .no_pcm = 1,
  5559. .dpcm_playback = 1,
  5560. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5561. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5562. .init = &msm_wcn_init,
  5563. .ops = &msm_wcn_ops,
  5564. /* dai link has playback support */
  5565. .ignore_pmdown_time = 1,
  5566. .ignore_suspend = 1,
  5567. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5568. },
  5569. {
  5570. .name = LPASS_BE_SLIMBUS_7_TX,
  5571. .stream_name = "Slimbus7 Capture",
  5572. .no_pcm = 1,
  5573. .dpcm_capture = 1,
  5574. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5575. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5576. .ops = &msm_wcn_ops,
  5577. .ignore_suspend = 1,
  5578. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5579. },
  5580. };
  5581. static struct snd_soc_dai_link msm_wcn_btfm_be_dai_links[] = {
  5582. {
  5583. .name = LPASS_BE_SLIMBUS_7_RX,
  5584. .stream_name = "Slimbus7 Playback",
  5585. .no_pcm = 1,
  5586. .dpcm_playback = 1,
  5587. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5588. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5589. .init = &msm_wcn_init_lito,
  5590. .ops = &msm_wcn_ops_lito,
  5591. /* dai link has playback support */
  5592. .ignore_pmdown_time = 1,
  5593. .ignore_suspend = 1,
  5594. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5595. },
  5596. {
  5597. .name = LPASS_BE_SLIMBUS_7_TX,
  5598. .stream_name = "Slimbus7 Capture",
  5599. .no_pcm = 1,
  5600. .dpcm_capture = 1,
  5601. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5602. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5603. .ops = &msm_wcn_ops_lito,
  5604. .ignore_suspend = 1,
  5605. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5606. },
  5607. {
  5608. .name = LPASS_BE_SLIMBUS_8_TX,
  5609. .stream_name = "Slimbus8 Capture",
  5610. .no_pcm = 1,
  5611. .dpcm_capture = 1,
  5612. .id = MSM_BACKEND_DAI_SLIMBUS_8_TX,
  5613. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5614. .ops = &msm_wcn_ops_lito,
  5615. .ignore_suspend = 1,
  5616. SND_SOC_DAILINK_REG(slimbus_8_tx),
  5617. },
  5618. };
  5619. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5620. static struct snd_soc_dai_link ext_disp_be_dai_link[] = {
  5621. /* DISP PORT BACK END DAI Link */
  5622. {
  5623. .name = LPASS_BE_DISPLAY_PORT,
  5624. .stream_name = "Display Port Playback",
  5625. .no_pcm = 1,
  5626. .dpcm_playback = 1,
  5627. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  5628. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5629. .ignore_pmdown_time = 1,
  5630. .ignore_suspend = 1,
  5631. SND_SOC_DAILINK_REG(display_port),
  5632. },
  5633. /* DISP PORT 1 BACK END DAI Link */
  5634. {
  5635. .name = LPASS_BE_DISPLAY_PORT1,
  5636. .stream_name = "Display Port1 Playback",
  5637. .no_pcm = 1,
  5638. .dpcm_playback = 1,
  5639. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  5640. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5641. .ignore_pmdown_time = 1,
  5642. .ignore_suspend = 1,
  5643. SND_SOC_DAILINK_REG(display_port1),
  5644. },
  5645. };
  5646. #endif
  5647. static struct snd_soc_dai_link msm_mi2s_be_dai_links[] = {
  5648. {
  5649. .name = LPASS_BE_PRI_MI2S_RX,
  5650. .stream_name = "Primary MI2S Playback",
  5651. .no_pcm = 1,
  5652. .dpcm_playback = 1,
  5653. .id = MSM_BACKEND_DAI_PRI_MI2S_RX,
  5654. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5655. .ops = &msm_mi2s_be_ops,
  5656. .ignore_suspend = 1,
  5657. .ignore_pmdown_time = 1,
  5658. SND_SOC_DAILINK_REG(pri_mi2s_rx),
  5659. },
  5660. {
  5661. .name = LPASS_BE_PRI_MI2S_TX,
  5662. .stream_name = "Primary MI2S Capture",
  5663. .no_pcm = 1,
  5664. .dpcm_capture = 1,
  5665. .id = MSM_BACKEND_DAI_PRI_MI2S_TX,
  5666. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5667. .ops = &msm_mi2s_be_ops,
  5668. .ignore_suspend = 1,
  5669. SND_SOC_DAILINK_REG(pri_mi2s_tx),
  5670. },
  5671. {
  5672. .name = LPASS_BE_SEC_MI2S_RX,
  5673. .stream_name = "Secondary MI2S Playback",
  5674. .no_pcm = 1,
  5675. .dpcm_playback = 1,
  5676. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  5677. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5678. .ops = &msm_mi2s_be_ops,
  5679. .ignore_suspend = 1,
  5680. .ignore_pmdown_time = 1,
  5681. SND_SOC_DAILINK_REG(sec_mi2s_rx),
  5682. },
  5683. {
  5684. .name = LPASS_BE_SEC_MI2S_TX,
  5685. .stream_name = "Secondary MI2S Capture",
  5686. .no_pcm = 1,
  5687. .dpcm_capture = 1,
  5688. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  5689. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5690. .ops = &msm_mi2s_be_ops,
  5691. .ignore_suspend = 1,
  5692. SND_SOC_DAILINK_REG(sec_mi2s_tx),
  5693. },
  5694. {
  5695. .name = LPASS_BE_TERT_MI2S_RX,
  5696. .stream_name = "Tertiary MI2S Playback",
  5697. .no_pcm = 1,
  5698. .dpcm_playback = 1,
  5699. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  5700. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5701. .ops = &msm_mi2s_be_ops,
  5702. .ignore_suspend = 1,
  5703. .ignore_pmdown_time = 1,
  5704. SND_SOC_DAILINK_REG(tert_mi2s_rx),
  5705. },
  5706. {
  5707. .name = LPASS_BE_TERT_MI2S_TX,
  5708. .stream_name = "Tertiary MI2S Capture",
  5709. .no_pcm = 1,
  5710. .dpcm_capture = 1,
  5711. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  5712. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5713. .ops = &msm_mi2s_be_ops,
  5714. .ignore_suspend = 1,
  5715. SND_SOC_DAILINK_REG(tert_mi2s_tx),
  5716. },
  5717. {
  5718. .name = LPASS_BE_QUAT_MI2S_RX,
  5719. .stream_name = "Quaternary MI2S Playback",
  5720. .no_pcm = 1,
  5721. .dpcm_playback = 1,
  5722. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  5723. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5724. .ops = &msm_mi2s_be_ops,
  5725. .ignore_suspend = 1,
  5726. .ignore_pmdown_time = 1,
  5727. SND_SOC_DAILINK_REG(quat_mi2s_rx),
  5728. },
  5729. {
  5730. .name = LPASS_BE_QUAT_MI2S_TX,
  5731. .stream_name = "Quaternary MI2S Capture",
  5732. .no_pcm = 1,
  5733. .dpcm_capture = 1,
  5734. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  5735. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5736. .ops = &msm_mi2s_be_ops,
  5737. .ignore_suspend = 1,
  5738. SND_SOC_DAILINK_REG(quat_mi2s_tx),
  5739. },
  5740. {
  5741. .name = LPASS_BE_QUIN_MI2S_RX,
  5742. .stream_name = "Quinary MI2S Playback",
  5743. .no_pcm = 1,
  5744. .dpcm_playback = 1,
  5745. .id = MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  5746. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5747. .ops = &msm_mi2s_be_ops,
  5748. .ignore_suspend = 1,
  5749. .ignore_pmdown_time = 1,
  5750. SND_SOC_DAILINK_REG(quin_mi2s_rx),
  5751. },
  5752. {
  5753. .name = LPASS_BE_QUIN_MI2S_TX,
  5754. .stream_name = "Quinary MI2S Capture",
  5755. .no_pcm = 1,
  5756. .dpcm_capture = 1,
  5757. .id = MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  5758. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5759. .ops = &msm_mi2s_be_ops,
  5760. .ignore_suspend = 1,
  5761. SND_SOC_DAILINK_REG(quin_mi2s_tx),
  5762. },
  5763. {
  5764. .name = LPASS_BE_SENARY_MI2S_RX,
  5765. .stream_name = "Senary MI2S Playback",
  5766. .no_pcm = 1,
  5767. .dpcm_playback = 1,
  5768. .id = MSM_BACKEND_DAI_SENARY_MI2S_RX,
  5769. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5770. .ops = &msm_mi2s_be_ops,
  5771. .ignore_suspend = 1,
  5772. .ignore_pmdown_time = 1,
  5773. SND_SOC_DAILINK_REG(sen_mi2s_rx),
  5774. },
  5775. {
  5776. .name = LPASS_BE_SENARY_MI2S_TX,
  5777. .stream_name = "Senary MI2S Capture",
  5778. .no_pcm = 1,
  5779. .dpcm_capture = 1,
  5780. .id = MSM_BACKEND_DAI_SENARY_MI2S_TX,
  5781. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5782. .ops = &msm_mi2s_be_ops,
  5783. .ignore_suspend = 1,
  5784. SND_SOC_DAILINK_REG(sen_mi2s_tx),
  5785. },
  5786. };
  5787. static struct snd_soc_dai_link msm_auxpcm_be_dai_links[] = {
  5788. /* Primary AUX PCM Backend DAI Links */
  5789. {
  5790. .name = LPASS_BE_AUXPCM_RX,
  5791. .stream_name = "AUX PCM Playback",
  5792. .no_pcm = 1,
  5793. .dpcm_playback = 1,
  5794. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  5795. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5796. .ops = &lahaina_aux_be_ops,
  5797. .ignore_pmdown_time = 1,
  5798. .ignore_suspend = 1,
  5799. SND_SOC_DAILINK_REG(auxpcm_rx),
  5800. },
  5801. {
  5802. .name = LPASS_BE_AUXPCM_TX,
  5803. .stream_name = "AUX PCM Capture",
  5804. .no_pcm = 1,
  5805. .dpcm_capture = 1,
  5806. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  5807. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5808. .ops = &lahaina_aux_be_ops,
  5809. .ignore_suspend = 1,
  5810. SND_SOC_DAILINK_REG(auxpcm_tx),
  5811. },
  5812. /* Secondary AUX PCM Backend DAI Links */
  5813. {
  5814. .name = LPASS_BE_SEC_AUXPCM_RX,
  5815. .stream_name = "Sec AUX PCM Playback",
  5816. .no_pcm = 1,
  5817. .dpcm_playback = 1,
  5818. .id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  5819. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5820. .ops = &lahaina_aux_be_ops,
  5821. .ignore_pmdown_time = 1,
  5822. .ignore_suspend = 1,
  5823. SND_SOC_DAILINK_REG(sec_auxpcm_rx),
  5824. },
  5825. {
  5826. .name = LPASS_BE_SEC_AUXPCM_TX,
  5827. .stream_name = "Sec AUX PCM Capture",
  5828. .no_pcm = 1,
  5829. .dpcm_capture = 1,
  5830. .id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  5831. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5832. .ops = &lahaina_aux_be_ops,
  5833. .ignore_suspend = 1,
  5834. SND_SOC_DAILINK_REG(sec_auxpcm_tx),
  5835. },
  5836. /* Tertiary AUX PCM Backend DAI Links */
  5837. {
  5838. .name = LPASS_BE_TERT_AUXPCM_RX,
  5839. .stream_name = "Tert AUX PCM Playback",
  5840. .no_pcm = 1,
  5841. .dpcm_playback = 1,
  5842. .id = MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  5843. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5844. .ops = &lahaina_aux_be_ops,
  5845. .ignore_suspend = 1,
  5846. SND_SOC_DAILINK_REG(tert_auxpcm_rx),
  5847. },
  5848. {
  5849. .name = LPASS_BE_TERT_AUXPCM_TX,
  5850. .stream_name = "Tert AUX PCM Capture",
  5851. .no_pcm = 1,
  5852. .dpcm_capture = 1,
  5853. .id = MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  5854. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5855. .ops = &lahaina_aux_be_ops,
  5856. .ignore_suspend = 1,
  5857. SND_SOC_DAILINK_REG(tert_auxpcm_tx),
  5858. },
  5859. /* Quaternary AUX PCM Backend DAI Links */
  5860. {
  5861. .name = LPASS_BE_QUAT_AUXPCM_RX,
  5862. .stream_name = "Quat AUX PCM Playback",
  5863. .no_pcm = 1,
  5864. .dpcm_playback = 1,
  5865. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  5866. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5867. .ops = &lahaina_aux_be_ops,
  5868. .ignore_suspend = 1,
  5869. SND_SOC_DAILINK_REG(quat_auxpcm_rx),
  5870. },
  5871. {
  5872. .name = LPASS_BE_QUAT_AUXPCM_TX,
  5873. .stream_name = "Quat AUX PCM Capture",
  5874. .no_pcm = 1,
  5875. .dpcm_capture = 1,
  5876. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  5877. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5878. .ops = &lahaina_aux_be_ops,
  5879. .ignore_suspend = 1,
  5880. SND_SOC_DAILINK_REG(quat_auxpcm_tx),
  5881. },
  5882. /* Quinary AUX PCM Backend DAI Links */
  5883. {
  5884. .name = LPASS_BE_QUIN_AUXPCM_RX,
  5885. .stream_name = "Quin AUX PCM Playback",
  5886. .no_pcm = 1,
  5887. .dpcm_playback = 1,
  5888. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  5889. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5890. .ops = &lahaina_aux_be_ops,
  5891. .ignore_suspend = 1,
  5892. SND_SOC_DAILINK_REG(quin_auxpcm_rx),
  5893. },
  5894. {
  5895. .name = LPASS_BE_QUIN_AUXPCM_TX,
  5896. .stream_name = "Quin AUX PCM Capture",
  5897. .no_pcm = 1,
  5898. .dpcm_capture = 1,
  5899. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  5900. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5901. .ops = &lahaina_aux_be_ops,
  5902. .ignore_suspend = 1,
  5903. SND_SOC_DAILINK_REG(quin_auxpcm_tx),
  5904. },
  5905. /* Senary AUX PCM Backend DAI Links */
  5906. {
  5907. .name = LPASS_BE_SEN_AUXPCM_RX,
  5908. .stream_name = "Sen AUX PCM Playback",
  5909. .no_pcm = 1,
  5910. .dpcm_playback = 1,
  5911. .id = MSM_BACKEND_DAI_SEN_AUXPCM_RX,
  5912. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5913. .ops = &lahaina_aux_be_ops,
  5914. .ignore_suspend = 1,
  5915. SND_SOC_DAILINK_REG(sen_auxpcm_rx),
  5916. },
  5917. {
  5918. .name = LPASS_BE_SEN_AUXPCM_TX,
  5919. .stream_name = "Sen AUX PCM Capture",
  5920. .no_pcm = 1,
  5921. .dpcm_capture = 1,
  5922. .id = MSM_BACKEND_DAI_SEN_AUXPCM_TX,
  5923. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5924. .ops = &lahaina_aux_be_ops,
  5925. .ignore_suspend = 1,
  5926. SND_SOC_DAILINK_REG(sen_auxpcm_tx),
  5927. },
  5928. };
  5929. static struct snd_soc_dai_link msm_wsa_cdc_dma_be_dai_links[] = {
  5930. /* WSA CDC DMA Backend DAI Links */
  5931. {
  5932. .name = LPASS_BE_WSA_CDC_DMA_RX_0,
  5933. .stream_name = "WSA CDC DMA0 Playback",
  5934. .no_pcm = 1,
  5935. .dpcm_playback = 1,
  5936. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  5937. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5938. .ignore_pmdown_time = 1,
  5939. .ignore_suspend = 1,
  5940. .ops = &msm_cdc_dma_be_ops,
  5941. SND_SOC_DAILINK_REG(wsa_dma_rx0),
  5942. .init = &msm_int_audrx_init,
  5943. .num_codecs = ARRAY_SIZE(wsa_dma_rx0_codecs),
  5944. },
  5945. {
  5946. .name = LPASS_BE_WSA_CDC_DMA_RX_1,
  5947. .stream_name = "WSA CDC DMA1 Playback",
  5948. .no_pcm = 1,
  5949. .dpcm_playback = 1,
  5950. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  5951. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5952. .ignore_pmdown_time = 1,
  5953. .ignore_suspend = 1,
  5954. .ops = &msm_cdc_dma_be_ops,
  5955. SND_SOC_DAILINK_REG(wsa_dma_rx1),
  5956. .num_codecs = ARRAY_SIZE(wsa_dma_rx1_codecs),
  5957. },
  5958. {
  5959. .name = LPASS_BE_WSA_CDC_DMA_TX_1,
  5960. .stream_name = "WSA CDC DMA1 Capture",
  5961. .no_pcm = 1,
  5962. .dpcm_capture = 1,
  5963. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  5964. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5965. .ignore_suspend = 1,
  5966. .ops = &msm_cdc_dma_be_ops,
  5967. SND_SOC_DAILINK_REG(wsa_dma_tx1),
  5968. .num_codecs = ARRAY_SIZE(wsa_dma_tx1_codecs),
  5969. },
  5970. };
  5971. static struct snd_soc_dai_link msm_rx_tx_cdc_dma_be_dai_links[] = {
  5972. /* RX CDC DMA Backend DAI Links */
  5973. {
  5974. .name = LPASS_BE_RX_CDC_DMA_RX_0,
  5975. .stream_name = "RX CDC DMA0 Playback",
  5976. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5977. .dynamic_be = 1,
  5978. #endif /* CONFIG_AUDIO_QGKI */
  5979. .no_pcm = 1,
  5980. .dpcm_playback = 1,
  5981. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_0,
  5982. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5983. .ignore_pmdown_time = 1,
  5984. .ignore_suspend = 1,
  5985. .ops = &msm_cdc_dma_be_ops,
  5986. SND_SOC_DAILINK_REG(rx_dma_rx0),
  5987. .init = &msm_aux_codec_init,
  5988. .num_codecs = ARRAY_SIZE(rx_dma_rx0_codecs),
  5989. },
  5990. {
  5991. .name = LPASS_BE_RX_CDC_DMA_RX_1,
  5992. .stream_name = "RX CDC DMA1 Playback",
  5993. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5994. .dynamic_be = 1,
  5995. #endif /* CONFIG_AUDIO_QGKI */
  5996. .no_pcm = 1,
  5997. .dpcm_playback = 1,
  5998. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_1,
  5999. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6000. .ignore_pmdown_time = 1,
  6001. .ignore_suspend = 1,
  6002. .ops = &msm_cdc_dma_be_ops,
  6003. SND_SOC_DAILINK_REG(rx_dma_rx1),
  6004. .num_codecs = ARRAY_SIZE(rx_dma_rx1_codecs),
  6005. },
  6006. {
  6007. .name = LPASS_BE_RX_CDC_DMA_RX_2,
  6008. .stream_name = "RX CDC DMA2 Playback",
  6009. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6010. .dynamic_be = 1,
  6011. #endif /* CONFIG_AUDIO_QGKI */
  6012. .no_pcm = 1,
  6013. .dpcm_playback = 1,
  6014. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_2,
  6015. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6016. .ignore_pmdown_time = 1,
  6017. .ignore_suspend = 1,
  6018. .ops = &msm_cdc_dma_be_ops,
  6019. SND_SOC_DAILINK_REG(rx_dma_rx2),
  6020. .num_codecs = ARRAY_SIZE(rx_dma_rx2_codecs),
  6021. },
  6022. {
  6023. .name = LPASS_BE_RX_CDC_DMA_RX_3,
  6024. .stream_name = "RX CDC DMA3 Playback",
  6025. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6026. .dynamic_be = 1,
  6027. #endif /* CONFIG_AUDIO_QGKI */
  6028. .no_pcm = 1,
  6029. .dpcm_playback = 1,
  6030. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_3,
  6031. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6032. .ignore_pmdown_time = 1,
  6033. .ignore_suspend = 1,
  6034. .ops = &msm_cdc_dma_be_ops,
  6035. SND_SOC_DAILINK_REG(rx_dma_rx3),
  6036. .num_codecs = ARRAY_SIZE(rx_dma_rx3_codecs),
  6037. },
  6038. /* TX CDC DMA Backend DAI Links */
  6039. {
  6040. .name = LPASS_BE_TX_CDC_DMA_TX_3,
  6041. .stream_name = "TX CDC DMA3 Capture",
  6042. .no_pcm = 1,
  6043. .dpcm_capture = 1,
  6044. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_3,
  6045. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6046. .ignore_suspend = 1,
  6047. .ops = &msm_cdc_dma_be_ops,
  6048. SND_SOC_DAILINK_REG(tx_dma_tx3),
  6049. .num_codecs = ARRAY_SIZE(tx_dma_tx3_codecs),
  6050. },
  6051. {
  6052. .name = LPASS_BE_TX_CDC_DMA_TX_4,
  6053. .stream_name = "TX CDC DMA4 Capture",
  6054. .no_pcm = 1,
  6055. .dpcm_capture = 1,
  6056. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_4,
  6057. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6058. .ignore_suspend = 1,
  6059. .ops = &msm_cdc_dma_be_ops,
  6060. SND_SOC_DAILINK_REG(tx_dma_tx4),
  6061. .num_codecs = ARRAY_SIZE(tx_dma_tx4_codecs),
  6062. },
  6063. };
  6064. static struct snd_soc_dai_link msm_va_cdc_dma_be_dai_links[] = {
  6065. {
  6066. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  6067. .stream_name = "VA CDC DMA0 Capture",
  6068. .no_pcm = 1,
  6069. .dpcm_capture = 1,
  6070. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  6071. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6072. .ignore_suspend = 1,
  6073. .ops = &msm_cdc_dma_be_ops,
  6074. SND_SOC_DAILINK_REG(va_dma_tx0),
  6075. },
  6076. {
  6077. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  6078. .stream_name = "VA CDC DMA1 Capture",
  6079. .no_pcm = 1,
  6080. .dpcm_capture = 1,
  6081. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  6082. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6083. .ignore_suspend = 1,
  6084. .ops = &msm_cdc_dma_be_ops,
  6085. SND_SOC_DAILINK_REG(va_dma_tx1),
  6086. },
  6087. {
  6088. .name = LPASS_BE_VA_CDC_DMA_TX_2,
  6089. .stream_name = "VA CDC DMA2 Capture",
  6090. .no_pcm = 1,
  6091. .dpcm_capture = 1,
  6092. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_2,
  6093. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6094. .ignore_suspend = 1,
  6095. .ops = &msm_cdc_dma_be_ops,
  6096. SND_SOC_DAILINK_REG(va_dma_tx2),
  6097. },
  6098. };
  6099. static struct snd_soc_dai_link msm_afe_rxtx_lb_be_dai_link[] = {
  6100. {
  6101. .name = LPASS_BE_AFE_LOOPBACK_TX,
  6102. .stream_name = "AFE Loopback Capture",
  6103. .no_pcm = 1,
  6104. .dpcm_capture = 1,
  6105. .id = MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  6106. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6107. .ignore_pmdown_time = 1,
  6108. .ignore_suspend = 1,
  6109. SND_SOC_DAILINK_REG(afe_loopback_tx),
  6110. },
  6111. };
  6112. static struct snd_soc_dai_link msm_lahaina_dai_links[
  6113. ARRAY_SIZE(msm_common_dai_links) +
  6114. ARRAY_SIZE(msm_bolero_fe_dai_links) +
  6115. ARRAY_SIZE(msm_common_misc_fe_dai_links) +
  6116. ARRAY_SIZE(msm_common_be_dai_links) +
  6117. ARRAY_SIZE(msm_mi2s_be_dai_links) +
  6118. ARRAY_SIZE(msm_auxpcm_be_dai_links) +
  6119. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links) +
  6120. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links) +
  6121. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links) +
  6122. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6123. ARRAY_SIZE(ext_disp_be_dai_link) +
  6124. #endif
  6125. ARRAY_SIZE(msm_wcn_be_dai_links) +
  6126. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link) +
  6127. ARRAY_SIZE(msm_wcn_btfm_be_dai_links)];
  6128. static int msm_populate_dai_link_component_of_node(
  6129. struct snd_soc_card *card)
  6130. {
  6131. int i, j, index, ret = 0;
  6132. struct device *cdev = card->dev;
  6133. struct snd_soc_dai_link *dai_link = card->dai_link;
  6134. struct device_node *np;
  6135. if (!cdev) {
  6136. dev_err(cdev, "%s: Sound card device memory NULL\n", __func__);
  6137. return -ENODEV;
  6138. }
  6139. for (i = 0; i < card->num_links; i++) {
  6140. if (dai_link[i].platforms->of_node && dai_link[i].cpus->of_node)
  6141. continue;
  6142. /* populate platform_of_node for snd card dai links */
  6143. if (dai_link[i].platforms->name &&
  6144. !dai_link[i].platforms->of_node) {
  6145. index = of_property_match_string(cdev->of_node,
  6146. "asoc-platform-names",
  6147. dai_link[i].platforms->name);
  6148. if (index < 0) {
  6149. dev_err(cdev, "%s: No match found for platform name: %s\n",
  6150. __func__, dai_link[i].platforms->name);
  6151. ret = index;
  6152. goto err;
  6153. }
  6154. np = of_parse_phandle(cdev->of_node, "asoc-platform",
  6155. index);
  6156. if (!np) {
  6157. dev_err(cdev, "%s: retrieving phandle for platform %s, index %d failed\n",
  6158. __func__, dai_link[i].platforms->name,
  6159. index);
  6160. ret = -ENODEV;
  6161. goto err;
  6162. }
  6163. dai_link[i].platforms->of_node = np;
  6164. dai_link[i].platforms->name = NULL;
  6165. }
  6166. /* populate cpu_of_node for snd card dai links */
  6167. if (dai_link[i].cpus->dai_name && !dai_link[i].cpus->of_node) {
  6168. index = of_property_match_string(cdev->of_node,
  6169. "asoc-cpu-names",
  6170. dai_link[i].cpus->dai_name);
  6171. if (index >= 0) {
  6172. np = of_parse_phandle(cdev->of_node, "asoc-cpu",
  6173. index);
  6174. if (!np) {
  6175. dev_err(cdev, "%s: retrieving phandle for cpu dai %s failed\n",
  6176. __func__,
  6177. dai_link[i].cpus->dai_name);
  6178. ret = -ENODEV;
  6179. goto err;
  6180. }
  6181. dai_link[i].cpus->of_node = np;
  6182. dai_link[i].cpus->dai_name = NULL;
  6183. }
  6184. }
  6185. /* populate codec_of_node for snd card dai links */
  6186. if (dai_link[i].num_codecs > 0) {
  6187. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6188. if (dai_link[i].codecs[j].of_node ||
  6189. !dai_link[i].codecs[j].name)
  6190. continue;
  6191. index = of_property_match_string(cdev->of_node,
  6192. "asoc-codec-names",
  6193. dai_link[i].codecs[j].name);
  6194. if (index < 0)
  6195. continue;
  6196. np = of_parse_phandle(cdev->of_node,
  6197. "asoc-codec",
  6198. index);
  6199. if (!np) {
  6200. dev_err(cdev, "%s: retrieving phandle for codec %s failed\n",
  6201. __func__,
  6202. dai_link[i].codecs[j].name);
  6203. ret = -ENODEV;
  6204. goto err;
  6205. }
  6206. dai_link[i].codecs[j].of_node = np;
  6207. dai_link[i].codecs[j].name = NULL;
  6208. }
  6209. }
  6210. }
  6211. err:
  6212. return ret;
  6213. }
  6214. static int msm_audrx_stub_init(struct snd_soc_pcm_runtime *rtd)
  6215. {
  6216. int ret = -EINVAL;
  6217. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, "msm-stub-codec");
  6218. if (!component) {
  6219. pr_err("* %s: No match for msm-stub-codec component\n", __func__);
  6220. return ret;
  6221. }
  6222. ret = snd_soc_add_component_controls(component, msm_snd_controls,
  6223. ARRAY_SIZE(msm_snd_controls));
  6224. if (ret < 0) {
  6225. dev_err(component->dev,
  6226. "%s: add_codec_controls failed, err = %d\n",
  6227. __func__, ret);
  6228. return ret;
  6229. }
  6230. return ret;
  6231. }
  6232. static int msm_snd_stub_hw_params(struct snd_pcm_substream *substream,
  6233. struct snd_pcm_hw_params *params)
  6234. {
  6235. return 0;
  6236. }
  6237. static struct snd_soc_ops msm_stub_be_ops = {
  6238. .hw_params = msm_snd_stub_hw_params,
  6239. };
  6240. struct snd_soc_card snd_soc_card_stub_msm = {
  6241. .name = "lahaina-stub-snd-card",
  6242. };
  6243. static struct snd_soc_dai_link msm_stub_fe_dai_links[] = {
  6244. /* FrontEnd DAI Links */
  6245. {
  6246. .name = "MSMSTUB Media1",
  6247. .stream_name = "MultiMedia1",
  6248. .dynamic = 1,
  6249. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6250. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6251. #endif /* CONFIG_AUDIO_QGKI */
  6252. .dpcm_playback = 1,
  6253. .dpcm_capture = 1,
  6254. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6255. SND_SOC_DPCM_TRIGGER_POST},
  6256. .ignore_suspend = 1,
  6257. /* this dainlink has playback support */
  6258. .ignore_pmdown_time = 1,
  6259. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  6260. SND_SOC_DAILINK_REG(multimedia1),
  6261. },
  6262. };
  6263. static struct snd_soc_dai_link msm_stub_be_dai_links[] = {
  6264. /* Backend DAI Links */
  6265. {
  6266. .name = LPASS_BE_AUXPCM_RX,
  6267. .stream_name = "AUX PCM Playback",
  6268. .no_pcm = 1,
  6269. .dpcm_playback = 1,
  6270. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6271. .init = &msm_audrx_stub_init,
  6272. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6273. .ignore_pmdown_time = 1,
  6274. .ignore_suspend = 1,
  6275. .ops = &msm_stub_be_ops,
  6276. SND_SOC_DAILINK_REG(auxpcm_rx),
  6277. },
  6278. {
  6279. .name = LPASS_BE_AUXPCM_TX,
  6280. .stream_name = "AUX PCM Capture",
  6281. .no_pcm = 1,
  6282. .dpcm_capture = 1,
  6283. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6284. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6285. .ignore_suspend = 1,
  6286. .ops = &msm_stub_be_ops,
  6287. SND_SOC_DAILINK_REG(auxpcm_tx),
  6288. },
  6289. };
  6290. static struct snd_soc_dai_link msm_stub_dai_links[
  6291. ARRAY_SIZE(msm_stub_fe_dai_links) +
  6292. ARRAY_SIZE(msm_stub_be_dai_links)];
  6293. static const struct of_device_id lahaina_asoc_machine_of_match[] = {
  6294. { .compatible = "qcom,lahaina-asoc-snd",
  6295. .data = "codec"},
  6296. { .compatible = "qcom,lahaina-asoc-snd-stub",
  6297. .data = "stub_codec"},
  6298. {},
  6299. };
  6300. static struct snd_soc_card *populate_snd_card_dailinks(struct device *dev)
  6301. {
  6302. struct snd_soc_card *card = NULL;
  6303. struct snd_soc_dai_link *dailink = NULL;
  6304. int len_1 = 0;
  6305. int len_2 = 0;
  6306. int total_links = 0;
  6307. int rc = 0;
  6308. u32 mi2s_audio_intf = 0;
  6309. u32 auxpcm_audio_intf = 0;
  6310. u32 val = 0;
  6311. u32 wcn_btfm_intf = 0;
  6312. const struct of_device_id *match;
  6313. match = of_match_node(lahaina_asoc_machine_of_match, dev->of_node);
  6314. if (!match) {
  6315. dev_err(dev, "%s: No DT match found for sound card\n",
  6316. __func__);
  6317. return NULL;
  6318. }
  6319. if (!strcmp(match->data, "codec")) {
  6320. card = &snd_soc_card_lahaina_msm;
  6321. memcpy(msm_lahaina_dai_links + total_links,
  6322. msm_common_dai_links,
  6323. sizeof(msm_common_dai_links));
  6324. total_links += ARRAY_SIZE(msm_common_dai_links);
  6325. memcpy(msm_lahaina_dai_links + total_links,
  6326. msm_bolero_fe_dai_links,
  6327. sizeof(msm_bolero_fe_dai_links));
  6328. total_links +=
  6329. ARRAY_SIZE(msm_bolero_fe_dai_links);
  6330. memcpy(msm_lahaina_dai_links + total_links,
  6331. msm_common_misc_fe_dai_links,
  6332. sizeof(msm_common_misc_fe_dai_links));
  6333. total_links += ARRAY_SIZE(msm_common_misc_fe_dai_links);
  6334. memcpy(msm_lahaina_dai_links + total_links,
  6335. msm_common_be_dai_links,
  6336. sizeof(msm_common_be_dai_links));
  6337. total_links += ARRAY_SIZE(msm_common_be_dai_links);
  6338. memcpy(msm_lahaina_dai_links + total_links,
  6339. msm_rx_tx_cdc_dma_be_dai_links,
  6340. sizeof(msm_rx_tx_cdc_dma_be_dai_links));
  6341. total_links +=
  6342. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links);
  6343. memcpy(msm_lahaina_dai_links + total_links,
  6344. msm_wsa_cdc_dma_be_dai_links,
  6345. sizeof(msm_wsa_cdc_dma_be_dai_links));
  6346. total_links +=
  6347. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links);
  6348. memcpy(msm_lahaina_dai_links + total_links,
  6349. msm_va_cdc_dma_be_dai_links,
  6350. sizeof(msm_va_cdc_dma_be_dai_links));
  6351. total_links +=
  6352. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links);
  6353. rc = of_property_read_u32(dev->of_node, "qcom,mi2s-audio-intf",
  6354. &mi2s_audio_intf);
  6355. if (rc) {
  6356. dev_dbg(dev, "%s: No DT match MI2S audio interface\n",
  6357. __func__);
  6358. } else {
  6359. if (mi2s_audio_intf) {
  6360. memcpy(msm_lahaina_dai_links + total_links,
  6361. msm_mi2s_be_dai_links,
  6362. sizeof(msm_mi2s_be_dai_links));
  6363. total_links +=
  6364. ARRAY_SIZE(msm_mi2s_be_dai_links);
  6365. }
  6366. }
  6367. rc = of_property_read_u32(dev->of_node,
  6368. "qcom,auxpcm-audio-intf",
  6369. &auxpcm_audio_intf);
  6370. if (rc) {
  6371. dev_dbg(dev, "%s: No DT match Aux PCM interface\n",
  6372. __func__);
  6373. } else {
  6374. if (auxpcm_audio_intf) {
  6375. memcpy(msm_lahaina_dai_links + total_links,
  6376. msm_auxpcm_be_dai_links,
  6377. sizeof(msm_auxpcm_be_dai_links));
  6378. total_links +=
  6379. ARRAY_SIZE(msm_auxpcm_be_dai_links);
  6380. }
  6381. }
  6382. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6383. rc = of_property_read_u32(dev->of_node,
  6384. "qcom,ext-disp-audio-rx", &val);
  6385. if (!rc && val) {
  6386. dev_dbg(dev, "%s(): ext disp audio support present\n",
  6387. __func__);
  6388. memcpy(msm_lahaina_dai_links + total_links,
  6389. ext_disp_be_dai_link,
  6390. sizeof(ext_disp_be_dai_link));
  6391. total_links += ARRAY_SIZE(ext_disp_be_dai_link);
  6392. }
  6393. #endif
  6394. rc = of_property_read_u32(dev->of_node, "qcom,wcn-bt", &val);
  6395. if (!rc && val) {
  6396. dev_dbg(dev, "%s(): WCN BT support present\n",
  6397. __func__);
  6398. memcpy(msm_lahaina_dai_links + total_links,
  6399. msm_wcn_be_dai_links,
  6400. sizeof(msm_wcn_be_dai_links));
  6401. total_links += ARRAY_SIZE(msm_wcn_be_dai_links);
  6402. }
  6403. rc = of_property_read_u32(dev->of_node, "qcom,afe-rxtx-lb",
  6404. &val);
  6405. if (!rc && val) {
  6406. memcpy(msm_lahaina_dai_links + total_links,
  6407. msm_afe_rxtx_lb_be_dai_link,
  6408. sizeof(msm_afe_rxtx_lb_be_dai_link));
  6409. total_links +=
  6410. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link);
  6411. }
  6412. rc = of_property_read_u32(dev->of_node, "qcom,wcn-btfm",
  6413. &wcn_btfm_intf);
  6414. if (rc) {
  6415. dev_dbg(dev, "%s: No DT match wcn btfm interface\n",
  6416. __func__);
  6417. } else {
  6418. if (wcn_btfm_intf) {
  6419. memcpy(msm_lahaina_dai_links + total_links,
  6420. msm_wcn_btfm_be_dai_links,
  6421. sizeof(msm_wcn_btfm_be_dai_links));
  6422. total_links +=
  6423. ARRAY_SIZE(msm_wcn_btfm_be_dai_links);
  6424. }
  6425. }
  6426. dailink = msm_lahaina_dai_links;
  6427. } else if(!strcmp(match->data, "stub_codec")) {
  6428. card = &snd_soc_card_stub_msm;
  6429. len_1 = ARRAY_SIZE(msm_stub_fe_dai_links);
  6430. len_2 = len_1 + ARRAY_SIZE(msm_stub_be_dai_links);
  6431. memcpy(msm_stub_dai_links,
  6432. msm_stub_fe_dai_links,
  6433. sizeof(msm_stub_fe_dai_links));
  6434. memcpy(msm_stub_dai_links + len_1,
  6435. msm_stub_be_dai_links,
  6436. sizeof(msm_stub_be_dai_links));
  6437. dailink = msm_stub_dai_links;
  6438. total_links = len_2;
  6439. }
  6440. if (card) {
  6441. card->dai_link = dailink;
  6442. card->num_links = total_links;
  6443. }
  6444. return card;
  6445. }
  6446. static int msm_int_audrx_init(struct snd_soc_pcm_runtime *rtd)
  6447. {
  6448. u8 spkleft_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6449. u8 spkright_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6450. u8 spkleft_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_L, SPKR_L_COMP,
  6451. SPKR_L_BOOST, SPKR_L_VI};
  6452. u8 spkright_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_R, SPKR_R_COMP,
  6453. SPKR_R_BOOST, SPKR_R_VI};
  6454. unsigned int ch_rate[WSA883X_MAX_SWR_PORTS] = {SWR_CLK_RATE_2P4MHZ, SWR_CLK_RATE_0P6MHZ,
  6455. SWR_CLK_RATE_0P3MHZ, SWR_CLK_RATE_1P2MHZ};
  6456. unsigned int ch_mask[WSA883X_MAX_SWR_PORTS] = {0x1, 0xF, 0x3, 0x3};
  6457. struct snd_soc_component *component = NULL;
  6458. struct snd_soc_dapm_context *dapm = NULL;
  6459. struct snd_card *card = NULL;
  6460. struct snd_info_entry *entry = NULL;
  6461. struct msm_asoc_mach_data *pdata =
  6462. snd_soc_card_get_drvdata(rtd->card);
  6463. int ret = 0;
  6464. if (pdata->wsa_max_devs > 0) {
  6465. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.1");
  6466. if (!component) {
  6467. pr_err("%s: wsa-codec.1 component is NULL\n", __func__);
  6468. return -EINVAL;
  6469. }
  6470. dapm = snd_soc_component_get_dapm(component);
  6471. wsa883x_set_channel_map(component, &spkleft_ports[0],
  6472. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6473. &ch_rate[0], &spkleft_port_types[0]);
  6474. if (dapm->component) {
  6475. snd_soc_dapm_ignore_suspend(dapm, "spkrLeft IN");
  6476. snd_soc_dapm_ignore_suspend(dapm, "spkrLeft SPKR");
  6477. }
  6478. /*TODO: create codec entry for wsa1 */
  6479. }
  6480. /* If current platform has more than one WSA */
  6481. if (pdata->wsa_max_devs > 1) {
  6482. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.2");
  6483. if (!component) {
  6484. pr_err("%s: wsa-codec.2 component is NULL\n", __func__);
  6485. return -EINVAL;
  6486. }
  6487. dapm = snd_soc_component_get_dapm(component);
  6488. wsa883x_set_channel_map(component, &spkright_ports[0],
  6489. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6490. &ch_rate[0], &spkright_port_types[0]);
  6491. if (dapm->component) {
  6492. snd_soc_dapm_ignore_suspend(dapm, "spkrRight IN");
  6493. snd_soc_dapm_ignore_suspend(dapm, "spkrRight SPKR");
  6494. }
  6495. /*TODO: create codec entry for wsa2 */
  6496. }
  6497. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  6498. if (!component) {
  6499. pr_err("%s: could not find component for bolero_codec\n",
  6500. __func__);
  6501. return ret;
  6502. }
  6503. dapm = snd_soc_component_get_dapm(component);
  6504. ret = snd_soc_add_component_controls(component, msm_int_snd_controls,
  6505. ARRAY_SIZE(msm_int_snd_controls));
  6506. if (ret < 0) {
  6507. pr_err("%s: add_component_controls failed: %d\n",
  6508. __func__, ret);
  6509. return ret;
  6510. }
  6511. ret = snd_soc_add_component_controls(component, msm_common_snd_controls,
  6512. ARRAY_SIZE(msm_common_snd_controls));
  6513. if (ret < 0) {
  6514. pr_err("%s: add common snd controls failed: %d\n",
  6515. __func__, ret);
  6516. return ret;
  6517. }
  6518. snd_soc_dapm_new_controls(dapm, msm_int_dapm_widgets,
  6519. ARRAY_SIZE(msm_int_dapm_widgets));
  6520. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic0");
  6521. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic1");
  6522. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic2");
  6523. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic3");
  6524. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic4");
  6525. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic5");
  6526. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic6");
  6527. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic7");
  6528. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic1");
  6529. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic2");
  6530. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic3");
  6531. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic4");
  6532. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic5");
  6533. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  6534. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  6535. snd_soc_dapm_ignore_suspend(dapm, "WSA AIF VI");
  6536. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  6537. snd_soc_dapm_sync(dapm);
  6538. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map), sm_port_map);
  6539. card = rtd->card->snd_card;
  6540. if (!pdata->codec_root) {
  6541. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6542. card->proc_root);
  6543. if (!entry) {
  6544. pr_debug("%s: Cannot create codecs module entry\n",
  6545. __func__);
  6546. ret = 0;
  6547. goto err;
  6548. }
  6549. pdata->codec_root = entry;
  6550. }
  6551. bolero_info_create_codec_entry(pdata->codec_root, component);
  6552. bolero_register_wake_irq(component, false);
  6553. codec_reg_done = true;
  6554. err:
  6555. return ret;
  6556. }
  6557. static int msm_aux_codec_init(struct snd_soc_pcm_runtime *rtd)
  6558. {
  6559. struct snd_soc_component *component = NULL;
  6560. struct snd_soc_dapm_context *dapm = NULL;
  6561. int ret = 0;
  6562. int codec_variant = -1;
  6563. void *mbhc_calibration;
  6564. struct snd_info_entry *entry;
  6565. struct snd_card *card = NULL;
  6566. struct msm_asoc_mach_data *pdata;
  6567. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  6568. if (!component) {
  6569. pr_err("%s component is NULL\n", __func__);
  6570. return -EINVAL;
  6571. }
  6572. dapm = snd_soc_component_get_dapm(component);
  6573. card = component->card->snd_card;
  6574. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  6575. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  6576. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  6577. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  6578. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  6579. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  6580. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  6581. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  6582. snd_soc_dapm_sync(dapm);
  6583. pdata = snd_soc_card_get_drvdata(component->card);
  6584. if (!pdata->codec_root) {
  6585. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6586. card->proc_root);
  6587. if (!entry) {
  6588. dev_dbg(component->dev, "%s: Cannot create codecs module entry\n",
  6589. __func__);
  6590. ret = 0;
  6591. goto mbhc_cfg_cal;
  6592. }
  6593. pdata->codec_root = entry;
  6594. }
  6595. wcd938x_info_create_codec_entry(pdata->codec_root, component);
  6596. codec_variant = wcd938x_get_codec_variant(component);
  6597. dev_dbg(component->dev, "%s: variant %d\n", __func__, codec_variant);
  6598. if (codec_variant == WCD9380)
  6599. ret = snd_soc_add_component_controls(component,
  6600. msm_int_wcd9380_snd_controls,
  6601. ARRAY_SIZE(msm_int_wcd9380_snd_controls));
  6602. else if (codec_variant == WCD9385)
  6603. ret = snd_soc_add_component_controls(component,
  6604. msm_int_wcd9385_snd_controls,
  6605. ARRAY_SIZE(msm_int_wcd9385_snd_controls));
  6606. if (ret < 0) {
  6607. dev_err(component->dev, "%s: add codec specific snd controls failed: %d\n",
  6608. __func__, ret);
  6609. return ret;
  6610. }
  6611. mbhc_cfg_cal:
  6612. mbhc_calibration = def_wcd_mbhc_cal();
  6613. if (!mbhc_calibration)
  6614. return -ENOMEM;
  6615. wcd_mbhc_cfg.calibration = mbhc_calibration;
  6616. ret = wcd938x_mbhc_hs_detect(component, &wcd_mbhc_cfg);
  6617. if (ret) {
  6618. dev_err(component->dev, "%s: mbhc hs detect failed, err:%d\n",
  6619. __func__, ret);
  6620. goto err_hs_detect;
  6621. }
  6622. return 0;
  6623. err_hs_detect:
  6624. kfree(mbhc_calibration);
  6625. return ret;
  6626. }
  6627. static void msm_i2s_auxpcm_init(struct platform_device *pdev)
  6628. {
  6629. int count = 0;
  6630. u32 mi2s_master_slave[MI2S_MAX];
  6631. int ret = 0;
  6632. for (count = 0; count < MI2S_MAX; count++) {
  6633. mutex_init(&mi2s_intf_conf[count].lock);
  6634. mi2s_intf_conf[count].ref_cnt = 0;
  6635. }
  6636. ret = of_property_read_u32_array(pdev->dev.of_node,
  6637. "qcom,msm-mi2s-master",
  6638. mi2s_master_slave, MI2S_MAX);
  6639. if (ret) {
  6640. dev_dbg(&pdev->dev, "%s: no qcom,msm-mi2s-master in DT node\n",
  6641. __func__);
  6642. } else {
  6643. for (count = 0; count < MI2S_MAX; count++) {
  6644. mi2s_intf_conf[count].msm_is_mi2s_master =
  6645. mi2s_master_slave[count];
  6646. }
  6647. }
  6648. }
  6649. static void msm_i2s_auxpcm_deinit(void)
  6650. {
  6651. int count = 0;
  6652. for (count = 0; count < MI2S_MAX; count++) {
  6653. mutex_destroy(&mi2s_intf_conf[count].lock);
  6654. mi2s_intf_conf[count].ref_cnt = 0;
  6655. mi2s_intf_conf[count].msm_is_mi2s_master = 0;
  6656. }
  6657. }
  6658. static int lahaina_ssr_enable(struct device *dev, void *data)
  6659. {
  6660. struct platform_device *pdev = to_platform_device(dev);
  6661. struct snd_soc_card *card = platform_get_drvdata(pdev);
  6662. int ret = 0;
  6663. if (!card) {
  6664. dev_err(dev, "%s: card is NULL\n", __func__);
  6665. ret = -EINVAL;
  6666. goto err;
  6667. }
  6668. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  6669. /* TODO */
  6670. dev_dbg(dev, "%s: TODO \n", __func__);
  6671. }
  6672. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6673. snd_soc_card_change_online_state(card, 1);
  6674. #endif /* CONFIG_AUDIO_QGKI */
  6675. dev_dbg(dev, "%s: setting snd_card to ONLINE\n", __func__);
  6676. err:
  6677. return ret;
  6678. }
  6679. static void lahaina_ssr_disable(struct device *dev, void *data)
  6680. {
  6681. struct platform_device *pdev = to_platform_device(dev);
  6682. struct snd_soc_card *card = platform_get_drvdata(pdev);
  6683. if (!card) {
  6684. dev_err(dev, "%s: card is NULL\n", __func__);
  6685. return;
  6686. }
  6687. dev_dbg(dev, "%s: setting snd_card to OFFLINE\n", __func__);
  6688. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6689. snd_soc_card_change_online_state(card, 0);
  6690. #endif /* CONFIG_AUDIO_QGKI */
  6691. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  6692. /* TODO */
  6693. dev_dbg(dev, "%s: TODO \n", __func__);
  6694. }
  6695. }
  6696. static const struct snd_event_ops lahaina_ssr_ops = {
  6697. .enable = lahaina_ssr_enable,
  6698. .disable = lahaina_ssr_disable,
  6699. };
  6700. static int msm_audio_ssr_compare(struct device *dev, void *data)
  6701. {
  6702. struct device_node *node = data;
  6703. dev_dbg(dev, "%s: dev->of_node = 0x%p, node = 0x%p\n",
  6704. __func__, dev->of_node, node);
  6705. return (dev->of_node && dev->of_node == node);
  6706. }
  6707. static int msm_audio_ssr_register(struct device *dev)
  6708. {
  6709. struct device_node *np = dev->of_node;
  6710. struct snd_event_clients *ssr_clients = NULL;
  6711. struct device_node *node = NULL;
  6712. int ret = 0;
  6713. int i = 0;
  6714. for (i = 0; ; i++) {
  6715. node = of_parse_phandle(np, "qcom,msm_audio_ssr_devs", i);
  6716. if (!node)
  6717. break;
  6718. snd_event_mstr_add_client(&ssr_clients,
  6719. msm_audio_ssr_compare, node);
  6720. }
  6721. ret = snd_event_master_register(dev, &lahaina_ssr_ops,
  6722. ssr_clients, NULL);
  6723. if (!ret)
  6724. snd_event_notify(dev, SND_EVENT_UP);
  6725. return ret;
  6726. }
  6727. static int msm_asoc_machine_probe(struct platform_device *pdev)
  6728. {
  6729. struct snd_soc_card *card = NULL;
  6730. struct msm_asoc_mach_data *pdata = NULL;
  6731. const char *mbhc_audio_jack_type = NULL;
  6732. int ret = 0;
  6733. uint index = 0;
  6734. struct clk *lpass_audio_hw_vote = NULL;
  6735. if (!pdev->dev.of_node) {
  6736. dev_err(&pdev->dev, "%s: No platform supplied from device tree\n", __func__);
  6737. return -EINVAL;
  6738. }
  6739. pdata = devm_kzalloc(&pdev->dev,
  6740. sizeof(struct msm_asoc_mach_data), GFP_KERNEL);
  6741. if (!pdata)
  6742. return -ENOMEM;
  6743. of_property_read_u32(pdev->dev.of_node,
  6744. "qcom,lito-is-v2-enabled",
  6745. &pdata->lito_v2_enabled);
  6746. card = populate_snd_card_dailinks(&pdev->dev);
  6747. if (!card) {
  6748. dev_err(&pdev->dev, "%s: Card uninitialized\n", __func__);
  6749. ret = -EINVAL;
  6750. goto err;
  6751. }
  6752. card->dev = &pdev->dev;
  6753. platform_set_drvdata(pdev, card);
  6754. snd_soc_card_set_drvdata(card, pdata);
  6755. ret = snd_soc_of_parse_card_name(card, "qcom,model");
  6756. if (ret) {
  6757. dev_err(&pdev->dev, "%s: parse card name failed, err:%d\n",
  6758. __func__, ret);
  6759. goto err;
  6760. }
  6761. ret = snd_soc_of_parse_audio_routing(card, "qcom,audio-routing");
  6762. if (ret) {
  6763. dev_err(&pdev->dev, "%s: parse audio routing failed, err:%d\n",
  6764. __func__, ret);
  6765. goto err;
  6766. }
  6767. ret = msm_populate_dai_link_component_of_node(card);
  6768. if (ret) {
  6769. ret = -EPROBE_DEFER;
  6770. goto err;
  6771. }
  6772. /* Get maximum WSA device count for this platform */
  6773. ret = of_property_read_u32(pdev->dev.of_node,
  6774. "qcom,wsa-max-devs", &pdata->wsa_max_devs);
  6775. if (ret) {
  6776. dev_info(&pdev->dev,
  6777. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  6778. __func__, pdev->dev.of_node->full_name, ret);
  6779. pdata->wsa_max_devs = 0;
  6780. }
  6781. ret = devm_snd_soc_register_card(&pdev->dev, card);
  6782. if (ret == -EPROBE_DEFER) {
  6783. if (codec_reg_done)
  6784. ret = -EINVAL;
  6785. goto err;
  6786. } else if (ret) {
  6787. dev_err(&pdev->dev, "%s: snd_soc_register_card failed (%d)\n",
  6788. __func__, ret);
  6789. goto err;
  6790. }
  6791. dev_info(&pdev->dev, "%s: Sound card %s registered\n",
  6792. __func__, card->name);
  6793. pdata->hph_en1_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6794. "qcom,hph-en1-gpio", 0);
  6795. if (!pdata->hph_en1_gpio_p) {
  6796. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  6797. __func__, "qcom,hph-en1-gpio",
  6798. pdev->dev.of_node->full_name);
  6799. }
  6800. pdata->hph_en0_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6801. "qcom,hph-en0-gpio", 0);
  6802. if (!pdata->hph_en0_gpio_p) {
  6803. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  6804. __func__, "qcom,hph-en0-gpio",
  6805. pdev->dev.of_node->full_name);
  6806. }
  6807. ret = of_property_read_string(pdev->dev.of_node,
  6808. "qcom,mbhc-audio-jack-type", &mbhc_audio_jack_type);
  6809. if (ret) {
  6810. dev_dbg(&pdev->dev, "%s: Looking up %s property in node %s failed\n",
  6811. __func__, "qcom,mbhc-audio-jack-type",
  6812. pdev->dev.of_node->full_name);
  6813. dev_dbg(&pdev->dev, "Jack type properties set to default\n");
  6814. } else {
  6815. if (!strcmp(mbhc_audio_jack_type, "4-pole-jack")) {
  6816. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  6817. dev_dbg(&pdev->dev, "This hardware has 4 pole jack");
  6818. } else if (!strcmp(mbhc_audio_jack_type, "5-pole-jack")) {
  6819. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  6820. dev_dbg(&pdev->dev, "This hardware has 5 pole jack");
  6821. } else if (!strcmp(mbhc_audio_jack_type, "6-pole-jack")) {
  6822. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  6823. dev_dbg(&pdev->dev, "This hardware has 6 pole jack");
  6824. } else {
  6825. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  6826. dev_dbg(&pdev->dev, "Unknown value, set to default\n");
  6827. }
  6828. }
  6829. /*
  6830. * Parse US-Euro gpio info from DT. Report no error if us-euro
  6831. * entry is not found in DT file as some targets do not support
  6832. * US-Euro detection
  6833. */
  6834. pdata->us_euro_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6835. "qcom,us-euro-gpios", 0);
  6836. if (!pdata->us_euro_gpio_p) {
  6837. dev_dbg(&pdev->dev, "property %s not detected in node %s",
  6838. "qcom,us-euro-gpios", pdev->dev.of_node->full_name);
  6839. } else {
  6840. dev_dbg(&pdev->dev, "%s detected\n",
  6841. "qcom,us-euro-gpios");
  6842. wcd_mbhc_cfg.swap_gnd_mic = msm_swap_gnd_mic;
  6843. }
  6844. if (wcd_mbhc_cfg.enable_usbc_analog)
  6845. wcd_mbhc_cfg.swap_gnd_mic = msm_usbc_swap_gnd_mic;
  6846. pdata->fsa_handle = of_parse_phandle(pdev->dev.of_node,
  6847. "fsa4480-i2c-handle", 0);
  6848. if (!pdata->fsa_handle)
  6849. dev_dbg(&pdev->dev, "property %s not detected in node %s\n",
  6850. "fsa4480-i2c-handle", pdev->dev.of_node->full_name);
  6851. msm_i2s_auxpcm_init(pdev);
  6852. pdata->dmic01_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6853. "qcom,cdc-dmic01-gpios",
  6854. 0);
  6855. pdata->dmic23_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6856. "qcom,cdc-dmic23-gpios",
  6857. 0);
  6858. pdata->dmic45_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6859. "qcom,cdc-dmic45-gpios",
  6860. 0);
  6861. if (pdata->dmic01_gpio_p)
  6862. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic01_gpio_p, false);
  6863. if (pdata->dmic23_gpio_p)
  6864. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic23_gpio_p, false);
  6865. if (pdata->dmic45_gpio_p)
  6866. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic45_gpio_p, false);
  6867. pdata->mi2s_gpio_p[PRIM_MI2S] = of_parse_phandle(pdev->dev.of_node,
  6868. "qcom,pri-mi2s-gpios", 0);
  6869. pdata->mi2s_gpio_p[SEC_MI2S] = of_parse_phandle(pdev->dev.of_node,
  6870. "qcom,sec-mi2s-gpios", 0);
  6871. pdata->mi2s_gpio_p[TERT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  6872. "qcom,tert-mi2s-gpios", 0);
  6873. pdata->mi2s_gpio_p[QUAT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  6874. "qcom,quat-mi2s-gpios", 0);
  6875. pdata->mi2s_gpio_p[QUIN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  6876. "qcom,quin-mi2s-gpios", 0);
  6877. pdata->mi2s_gpio_p[SEN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  6878. "qcom,sen-mi2s-gpios", 0);
  6879. for (index = PRIM_MI2S; index < MI2S_MAX; index++)
  6880. atomic_set(&(pdata->mi2s_gpio_ref_count[index]), 0);
  6881. /* Register LPASS audio hw vote */
  6882. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  6883. if (IS_ERR(lpass_audio_hw_vote)) {
  6884. ret = PTR_ERR(lpass_audio_hw_vote);
  6885. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  6886. __func__, "lpass_audio_hw_vote", ret);
  6887. lpass_audio_hw_vote = NULL;
  6888. ret = 0;
  6889. }
  6890. pdata->lpass_audio_hw_vote = lpass_audio_hw_vote;
  6891. pdata->core_audio_vote_count = 0;
  6892. ret = msm_audio_ssr_register(&pdev->dev);
  6893. if (ret)
  6894. pr_err("%s: Registration with SND event FWK failed ret = %d\n",
  6895. __func__, ret);
  6896. is_initial_boot = true;
  6897. return 0;
  6898. err:
  6899. devm_kfree(&pdev->dev, pdata);
  6900. return ret;
  6901. }
  6902. static int msm_asoc_machine_remove(struct platform_device *pdev)
  6903. {
  6904. struct snd_soc_card *card = platform_get_drvdata(pdev);
  6905. snd_event_master_deregister(&pdev->dev);
  6906. snd_soc_unregister_card(card);
  6907. msm_i2s_auxpcm_deinit();
  6908. return 0;
  6909. }
  6910. static struct platform_driver lahaina_asoc_machine_driver = {
  6911. .driver = {
  6912. .name = DRV_NAME,
  6913. .owner = THIS_MODULE,
  6914. .pm = &snd_soc_pm_ops,
  6915. .of_match_table = lahaina_asoc_machine_of_match,
  6916. .suppress_bind_attrs = true,
  6917. },
  6918. .probe = msm_asoc_machine_probe,
  6919. .remove = msm_asoc_machine_remove,
  6920. };
  6921. module_platform_driver(lahaina_asoc_machine_driver);
  6922. MODULE_DESCRIPTION("ALSA SoC msm");
  6923. MODULE_LICENSE("GPL v2");
  6924. MODULE_ALIAS("platform:" DRV_NAME);
  6925. MODULE_DEVICE_TABLE(of, lahaina_asoc_machine_of_match);