sde_hw_intf.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _SDE_HW_INTF_H
  6. #define _SDE_HW_INTF_H
  7. #include "sde_hw_catalog.h"
  8. #include "sde_hw_mdss.h"
  9. #include "sde_hw_util.h"
  10. #include "sde_hw_blk.h"
  11. #include "sde_kms.h"
  12. struct sde_hw_intf;
  13. /* intf timing settings */
  14. struct intf_timing_params {
  15. u32 width; /* active width */
  16. u32 height; /* active height */
  17. u32 xres; /* Display panel width */
  18. u32 yres; /* Display panel height */
  19. u32 h_back_porch;
  20. u32 h_front_porch;
  21. u32 v_back_porch;
  22. u32 v_front_porch;
  23. u32 hsync_pulse_width;
  24. u32 vsync_pulse_width;
  25. u32 hsync_polarity;
  26. u32 vsync_polarity;
  27. u32 border_clr;
  28. u32 underflow_clr;
  29. u32 hsync_skew;
  30. u32 v_front_porch_fixed;
  31. bool wide_bus_en;
  32. bool compression_en;
  33. u32 extra_dto_cycles; /* for DP only */
  34. bool dsc_4hs_merge; /* DSC 4HS merge */
  35. bool poms_align_vsync; /* poms with vsync aligned */
  36. u32 dce_bytes_per_line;
  37. u32 vrefresh;
  38. };
  39. struct intf_prog_fetch {
  40. u8 enable;
  41. /* vsync counter for the front porch pixel line */
  42. u32 fetch_start;
  43. };
  44. struct intf_status {
  45. u8 is_en; /* interface timing engine is enabled or not */
  46. u32 frame_count; /* frame count since timing engine enabled */
  47. u32 line_count; /* current line count including blanking */
  48. };
  49. struct intf_tear_status {
  50. u32 read_count; /* frame & line count for tear init value */
  51. u32 write_count; /* frame & line count for tear write */
  52. };
  53. struct intf_avr_params {
  54. u32 default_fps;
  55. u32 min_fps;
  56. u32 avr_mode; /* 0 - disable, 1 - continuous, 2 - one-shot */
  57. };
  58. /**
  59. * struct sde_hw_intf_ops : Interface to the interface Hw driver functions
  60. * Assumption is these functions will be called after clocks are enabled
  61. * @ setup_timing_gen : programs the timing engine
  62. * @ setup_prog_fetch : enables/disables the programmable fetch logic
  63. * @ setup_rot_start : enables/disables the rotator start trigger
  64. * @ enable_timing: enable/disable timing engine
  65. * @ get_status: returns if timing engine is enabled or not
  66. * @ setup_misr: enables/disables MISR in HW register
  67. * @ collect_misr: reads and stores MISR data from HW register
  68. * @ get_line_count: reads current vertical line counter
  69. * @ get_underrun_line_count: reads current underrun pixel clock count and
  70. * converts it into line count
  71. * @setup_vsync_source: Configure vsync source selection for intf
  72. * @bind_pingpong_blk: enable/disable the connection with pingpong which will
  73. * feed pixels to this interface
  74. */
  75. struct sde_hw_intf_ops {
  76. void (*setup_timing_gen)(struct sde_hw_intf *intf,
  77. const struct intf_timing_params *p,
  78. const struct sde_format *fmt);
  79. void (*setup_prg_fetch)(struct sde_hw_intf *intf,
  80. const struct intf_prog_fetch *fetch);
  81. void (*setup_rot_start)(struct sde_hw_intf *intf,
  82. const struct intf_prog_fetch *fetch);
  83. void (*enable_timing)(struct sde_hw_intf *intf,
  84. u8 enable);
  85. void (*get_status)(struct sde_hw_intf *intf,
  86. struct intf_status *status);
  87. void (*setup_misr)(struct sde_hw_intf *intf,
  88. bool enable, u32 frame_count);
  89. int (*collect_misr)(struct sde_hw_intf *intf,
  90. bool nonblock, u32 *misr_value);
  91. /**
  92. * returns the current scan line count of the display
  93. * video mode panels use get_line_count whereas get_vsync_info
  94. * is used for command mode panels
  95. */
  96. u32 (*get_line_count)(struct sde_hw_intf *intf);
  97. u32 (*get_underrun_line_count)(struct sde_hw_intf *intf);
  98. void (*setup_vsync_source)(struct sde_hw_intf *intf, u32 frame_rate);
  99. void (*bind_pingpong_blk)(struct sde_hw_intf *intf,
  100. bool enable,
  101. const enum sde_pingpong pp);
  102. /**
  103. * enables vysnc generation and sets up init value of
  104. * read pointer and programs the tear check cofiguration
  105. */
  106. int (*setup_tearcheck)(struct sde_hw_intf *intf,
  107. struct sde_hw_tear_check *cfg);
  108. /**
  109. * enables tear check block
  110. */
  111. int (*enable_tearcheck)(struct sde_hw_intf *intf,
  112. bool enable);
  113. /**
  114. * updates tearcheck configuration
  115. */
  116. void (*update_tearcheck)(struct sde_hw_intf *intf,
  117. struct sde_hw_tear_check *cfg);
  118. /**
  119. * read, modify, write to either set or clear listening to external TE
  120. * @Return: 1 if TE was originally connected, 0 if not, or -ERROR
  121. */
  122. int (*connect_external_te)(struct sde_hw_intf *intf,
  123. bool enable_external_te);
  124. /**
  125. * provides the programmed and current
  126. * line_count
  127. */
  128. int (*get_vsync_info)(struct sde_hw_intf *intf,
  129. struct sde_hw_pp_vsync_info *info);
  130. /**
  131. * configure and enable the autorefresh config
  132. */
  133. int (*setup_autorefresh)(struct sde_hw_intf *intf,
  134. struct sde_hw_autorefresh *cfg);
  135. /**
  136. * retrieve autorefresh config from hardware
  137. */
  138. int (*get_autorefresh)(struct sde_hw_intf *intf,
  139. struct sde_hw_autorefresh *cfg);
  140. /**
  141. * poll until write pointer transmission starts
  142. * @Return: 0 on success, -ETIMEDOUT on timeout
  143. */
  144. int (*poll_timeout_wr_ptr)(struct sde_hw_intf *intf, u32 timeout_us);
  145. /**
  146. * Select vsync signal for tear-effect configuration
  147. */
  148. void (*vsync_sel)(struct sde_hw_intf *intf, u32 vsync_source);
  149. /**
  150. * Program the AVR_TOTAL for min fps rate
  151. */
  152. int (*avr_setup)(struct sde_hw_intf *intf,
  153. const struct intf_timing_params *params,
  154. const struct intf_avr_params *avr_params);
  155. /**
  156. * Signal the trigger on each commit for AVR
  157. */
  158. void (*avr_trigger)(struct sde_hw_intf *ctx);
  159. /**
  160. * Enable AVR and select the mode
  161. */
  162. void (*avr_ctrl)(struct sde_hw_intf *intf,
  163. const struct intf_avr_params *avr_params);
  164. /**
  165. * Enable/disable 64 bit compressed data input to interface block
  166. */
  167. void (*enable_compressed_input)(struct sde_hw_intf *intf,
  168. bool compression_en, bool dsc_4hs_merge);
  169. /**
  170. * Check the intf tear check status and reset it to start_pos
  171. */
  172. int (*check_and_reset_tearcheck)(struct sde_hw_intf *intf,
  173. struct intf_tear_status *status);
  174. /**
  175. * Enable processing of 2 pixels per clock
  176. */
  177. void (*enable_wide_bus)(struct sde_hw_intf *intf, bool enable);
  178. /**
  179. * Get the INTF interrupt status
  180. */
  181. u32 (*get_intr_status)(struct sde_hw_intf *intf);
  182. };
  183. struct sde_hw_intf {
  184. struct sde_hw_blk base;
  185. struct sde_hw_blk_reg_map hw;
  186. /* intf */
  187. enum sde_intf idx;
  188. const struct sde_intf_cfg *cap;
  189. const struct sde_mdss_cfg *mdss;
  190. struct split_pipe_cfg cfg;
  191. /* ops */
  192. struct sde_hw_intf_ops ops;
  193. };
  194. /**
  195. * to_sde_hw_intf - convert base object sde_hw_base to container
  196. * @hw: Pointer to base hardware block
  197. * return: Pointer to hardware block container
  198. */
  199. static inline struct sde_hw_intf *to_sde_hw_intf(struct sde_hw_blk *hw)
  200. {
  201. return container_of(hw, struct sde_hw_intf, base);
  202. }
  203. /**
  204. * sde_hw_intf_init(): Initializes the intf driver for the passed
  205. * interface idx.
  206. * @idx: interface index for which driver object is required
  207. * @addr: mapped register io address of MDP
  208. * @m : pointer to mdss catalog data
  209. */
  210. struct sde_hw_intf *sde_hw_intf_init(enum sde_intf idx,
  211. void __iomem *addr,
  212. struct sde_mdss_cfg *m);
  213. /**
  214. * sde_hw_intf_destroy(): Destroys INTF driver context
  215. * @intf: Pointer to INTF driver context
  216. */
  217. void sde_hw_intf_destroy(struct sde_hw_intf *intf);
  218. #endif /*_SDE_HW_INTF_H */