sde_crtc.c 193 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. struct vblank_work {
  50. struct kthread_work work;
  51. int crtc_id;
  52. bool enable;
  53. struct msm_drm_private *priv;
  54. };
  55. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  56. bool en, struct sde_irq_callback *ad_irq);
  57. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  58. bool en, struct sde_irq_callback *idle_irq);
  59. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  60. bool en, struct sde_irq_callback *idle_irq);
  61. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  62. struct sde_irq_callback *noirq);
  63. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  64. struct sde_crtc_state *cstate,
  65. void __user *usr_ptr);
  66. static struct sde_crtc_custom_events custom_events[] = {
  67. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  68. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  69. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  70. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  71. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  72. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  73. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  74. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  75. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  76. };
  77. /* default input fence timeout, in ms */
  78. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  79. /*
  80. * The default input fence timeout is 2 seconds while max allowed
  81. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  82. * tolerance limit.
  83. */
  84. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  85. /* layer mixer index on sde_crtc */
  86. #define LEFT_MIXER 0
  87. #define RIGHT_MIXER 1
  88. #define MISR_BUFF_SIZE 256
  89. /*
  90. * Time period for fps calculation in micro seconds.
  91. * Default value is set to 1 sec.
  92. */
  93. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  94. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  95. #define MAX_FRAME_COUNT 1000
  96. #define MILI_TO_MICRO 1000
  97. #define SKIP_STAGING_PIPE_ZPOS 255
  98. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  99. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  100. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  101. struct drm_crtc_state *state);
  102. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  103. {
  104. struct msm_drm_private *priv;
  105. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  106. SDE_ERROR("invalid crtc\n");
  107. return NULL;
  108. }
  109. priv = crtc->dev->dev_private;
  110. if (!priv || !priv->kms) {
  111. SDE_ERROR("invalid kms\n");
  112. return NULL;
  113. }
  114. return to_sde_kms(priv->kms);
  115. }
  116. /**
  117. * sde_crtc_calc_fps() - Calculates fps value.
  118. * @sde_crtc : CRTC structure
  119. *
  120. * This function is called at frame done. It counts the number
  121. * of frames done for every 1 sec. Stores the value in measured_fps.
  122. * measured_fps value is 10 times the calculated fps value.
  123. * For example, measured_fps= 594 for calculated fps of 59.4
  124. */
  125. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  126. {
  127. ktime_t current_time_us;
  128. u64 fps, diff_us;
  129. current_time_us = ktime_get();
  130. diff_us = (u64)ktime_us_delta(current_time_us,
  131. sde_crtc->fps_info.last_sampled_time_us);
  132. sde_crtc->fps_info.frame_count++;
  133. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  134. /* Multiplying with 10 to get fps in floating point */
  135. fps = ((u64)sde_crtc->fps_info.frame_count)
  136. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  137. do_div(fps, diff_us);
  138. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  139. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  140. sde_crtc->base.base.id, (unsigned int)fps/10,
  141. (unsigned int)fps%10);
  142. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  143. sde_crtc->fps_info.frame_count = 0;
  144. }
  145. if (!sde_crtc->fps_info.time_buf)
  146. return;
  147. /**
  148. * Array indexing is based on sliding window algorithm.
  149. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  150. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  151. * counter loops around and comes back to the first index to store
  152. * the next ktime.
  153. */
  154. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  155. ktime_get();
  156. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  157. }
  158. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  159. {
  160. if (!sde_crtc)
  161. return;
  162. }
  163. #ifdef CONFIG_DEBUG_FS
  164. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  165. {
  166. struct sde_crtc *sde_crtc;
  167. u64 fps_int, fps_float;
  168. ktime_t current_time_us;
  169. u64 fps, diff_us;
  170. if (!s || !s->private) {
  171. SDE_ERROR("invalid input param(s)\n");
  172. return -EAGAIN;
  173. }
  174. sde_crtc = s->private;
  175. current_time_us = ktime_get();
  176. diff_us = (u64)ktime_us_delta(current_time_us,
  177. sde_crtc->fps_info.last_sampled_time_us);
  178. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  179. /* Multiplying with 10 to get fps in floating point */
  180. fps = ((u64)sde_crtc->fps_info.frame_count)
  181. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  182. do_div(fps, diff_us);
  183. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  184. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  185. sde_crtc->fps_info.frame_count = 0;
  186. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  187. sde_crtc->base.base.id, (unsigned int)fps/10,
  188. (unsigned int)fps%10);
  189. }
  190. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  191. fps_float = do_div(fps_int, 10);
  192. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  193. return 0;
  194. }
  195. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  196. {
  197. return single_open(file, _sde_debugfs_fps_status_show,
  198. inode->i_private);
  199. }
  200. #endif
  201. static ssize_t fps_periodicity_ms_store(struct device *device,
  202. struct device_attribute *attr, const char *buf, size_t count)
  203. {
  204. struct drm_crtc *crtc;
  205. struct sde_crtc *sde_crtc;
  206. int res;
  207. /* Base of the input */
  208. int cnt = 10;
  209. if (!device || !buf) {
  210. SDE_ERROR("invalid input param(s)\n");
  211. return -EAGAIN;
  212. }
  213. crtc = dev_get_drvdata(device);
  214. if (!crtc)
  215. return -EINVAL;
  216. sde_crtc = to_sde_crtc(crtc);
  217. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  218. if (res < 0)
  219. return res;
  220. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  221. sde_crtc->fps_info.fps_periodic_duration =
  222. DEFAULT_FPS_PERIOD_1_SEC;
  223. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  224. MAX_FPS_PERIOD_5_SECONDS)
  225. sde_crtc->fps_info.fps_periodic_duration =
  226. MAX_FPS_PERIOD_5_SECONDS;
  227. else
  228. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  229. return count;
  230. }
  231. static ssize_t fps_periodicity_ms_show(struct device *device,
  232. struct device_attribute *attr, char *buf)
  233. {
  234. struct drm_crtc *crtc;
  235. struct sde_crtc *sde_crtc;
  236. if (!device || !buf) {
  237. SDE_ERROR("invalid input param(s)\n");
  238. return -EAGAIN;
  239. }
  240. crtc = dev_get_drvdata(device);
  241. if (!crtc)
  242. return -EINVAL;
  243. sde_crtc = to_sde_crtc(crtc);
  244. return scnprintf(buf, PAGE_SIZE, "%d\n",
  245. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  246. }
  247. static ssize_t measured_fps_show(struct device *device,
  248. struct device_attribute *attr, char *buf)
  249. {
  250. struct drm_crtc *crtc;
  251. struct sde_crtc *sde_crtc;
  252. uint64_t fps_int, fps_decimal;
  253. u64 fps = 0, frame_count = 0;
  254. ktime_t current_time;
  255. int i = 0, current_time_index;
  256. u64 diff_us;
  257. if (!device || !buf) {
  258. SDE_ERROR("invalid input param(s)\n");
  259. return -EAGAIN;
  260. }
  261. crtc = dev_get_drvdata(device);
  262. if (!crtc) {
  263. scnprintf(buf, PAGE_SIZE, "fps information not available");
  264. return -EINVAL;
  265. }
  266. sde_crtc = to_sde_crtc(crtc);
  267. if (!sde_crtc->fps_info.time_buf) {
  268. scnprintf(buf, PAGE_SIZE,
  269. "timebuf null - fps information not available");
  270. return -EINVAL;
  271. }
  272. /**
  273. * Whenever the time_index counter comes to zero upon decrementing,
  274. * it is set to the last index since it is the next index that we
  275. * should check for calculating the buftime.
  276. */
  277. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  278. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  279. current_time = ktime_get();
  280. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  281. u64 ptime = (u64)ktime_to_us(current_time);
  282. u64 buftime = (u64)ktime_to_us(
  283. sde_crtc->fps_info.time_buf[current_time_index]);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (ptime > buftime && diff_us >= (u64)
  287. sde_crtc->fps_info.fps_periodic_duration) {
  288. /* Multiplying with 10 to get fps in floating point */
  289. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  290. do_div(fps, diff_us);
  291. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  292. SDE_DEBUG("measured fps: %d\n",
  293. sde_crtc->fps_info.measured_fps);
  294. break;
  295. }
  296. current_time_index = (current_time_index == 0) ?
  297. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  298. SDE_DEBUG("current time index: %d\n", current_time_index);
  299. frame_count++;
  300. }
  301. if (i == MAX_FRAME_COUNT) {
  302. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  303. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  304. diff_us = (u64)ktime_us_delta(current_time,
  305. sde_crtc->fps_info.time_buf[current_time_index]);
  306. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  307. /* Multiplying with 10 to get fps in floating point */
  308. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  309. do_div(fps, diff_us);
  310. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  311. }
  312. }
  313. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  314. fps_decimal = do_div(fps_int, 10);
  315. return scnprintf(buf, PAGE_SIZE,
  316. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  317. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  318. }
  319. static ssize_t vsync_event_show(struct device *device,
  320. struct device_attribute *attr, char *buf)
  321. {
  322. struct drm_crtc *crtc;
  323. struct sde_crtc *sde_crtc;
  324. if (!device || !buf) {
  325. SDE_ERROR("invalid input param(s)\n");
  326. return -EAGAIN;
  327. }
  328. crtc = dev_get_drvdata(device);
  329. sde_crtc = to_sde_crtc(crtc);
  330. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  331. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  332. }
  333. static ssize_t retire_frame_event_show(struct device *device,
  334. struct device_attribute *attr, char *buf)
  335. {
  336. struct drm_crtc *crtc;
  337. struct sde_crtc *sde_crtc;
  338. if (!device || !buf) {
  339. SDE_ERROR("invalid input param(s)\n");
  340. return -EAGAIN;
  341. }
  342. crtc = dev_get_drvdata(device);
  343. sde_crtc = to_sde_crtc(crtc);
  344. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  345. ktime_to_ns(sde_crtc->retire_frame_event_time));
  346. }
  347. static DEVICE_ATTR_RO(vsync_event);
  348. static DEVICE_ATTR_RO(measured_fps);
  349. static DEVICE_ATTR_RW(fps_periodicity_ms);
  350. static DEVICE_ATTR_RO(retire_frame_event);
  351. static struct attribute *sde_crtc_dev_attrs[] = {
  352. &dev_attr_vsync_event.attr,
  353. &dev_attr_measured_fps.attr,
  354. &dev_attr_fps_periodicity_ms.attr,
  355. &dev_attr_retire_frame_event.attr,
  356. NULL
  357. };
  358. static const struct attribute_group sde_crtc_attr_group = {
  359. .attrs = sde_crtc_dev_attrs,
  360. };
  361. static const struct attribute_group *sde_crtc_attr_groups[] = {
  362. &sde_crtc_attr_group,
  363. NULL,
  364. };
  365. static void sde_crtc_destroy(struct drm_crtc *crtc)
  366. {
  367. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  368. SDE_DEBUG("\n");
  369. if (!crtc)
  370. return;
  371. if (sde_crtc->vsync_event_sf)
  372. sysfs_put(sde_crtc->vsync_event_sf);
  373. if (sde_crtc->retire_frame_event_sf)
  374. sysfs_put(sde_crtc->retire_frame_event_sf);
  375. if (sde_crtc->sysfs_dev)
  376. device_unregister(sde_crtc->sysfs_dev);
  377. if (sde_crtc->blob_info)
  378. drm_property_blob_put(sde_crtc->blob_info);
  379. msm_property_destroy(&sde_crtc->property_info);
  380. sde_cp_crtc_destroy_properties(crtc);
  381. sde_fence_deinit(sde_crtc->output_fence);
  382. _sde_crtc_deinit_events(sde_crtc);
  383. drm_crtc_cleanup(crtc);
  384. mutex_destroy(&sde_crtc->crtc_lock);
  385. kfree(sde_crtc);
  386. }
  387. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  388. {
  389. struct drm_connector *connector;
  390. struct drm_encoder *encoder;
  391. struct sde_connector_state *conn_state;
  392. bool encoder_valid = false;
  393. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  394. c_state->encoder_mask) {
  395. if (!sde_encoder_in_clone_mode(encoder)) {
  396. encoder_valid = true;
  397. break;
  398. }
  399. }
  400. if (!encoder_valid)
  401. return NULL;
  402. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  403. if (!connector)
  404. return NULL;
  405. conn_state = to_sde_connector_state(connector->state);
  406. if (!conn_state)
  407. return NULL;
  408. return &conn_state->msm_mode;
  409. }
  410. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  411. const struct drm_display_mode *mode,
  412. struct drm_display_mode *adjusted_mode)
  413. {
  414. struct msm_display_mode *msm_mode;
  415. struct drm_crtc_state *c_state;
  416. struct drm_connector *connector;
  417. struct drm_encoder *encoder;
  418. struct drm_connector_state *new_conn_state;
  419. struct sde_connector_state *c_conn_state;
  420. bool encoder_valid = false;
  421. int i;
  422. SDE_DEBUG("\n");
  423. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  424. adjusted_mode);
  425. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  426. c_state->encoder_mask) {
  427. if (!sde_encoder_in_clone_mode(encoder)) {
  428. encoder_valid = true;
  429. break;
  430. }
  431. }
  432. if (!encoder_valid) {
  433. SDE_ERROR("encoder not found\n");
  434. return true;
  435. }
  436. for_each_new_connector_in_state(c_state->state, connector,
  437. new_conn_state, i) {
  438. if (new_conn_state->best_encoder == encoder){
  439. break;
  440. }
  441. }
  442. c_conn_state = to_sde_connector_state(new_conn_state);
  443. if (!c_conn_state) {
  444. SDE_ERROR("could not get connector state\n");
  445. return true;
  446. }
  447. msm_mode = &c_conn_state->msm_mode;
  448. if ((msm_is_mode_seamless(msm_mode) ||
  449. (msm_is_mode_seamless_vrr(msm_mode) ||
  450. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  451. (!crtc->enabled)) {
  452. SDE_ERROR("crtc state prevents seamless transition\n");
  453. return false;
  454. }
  455. return true;
  456. }
  457. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  458. struct sde_plane_state *pstate, struct sde_format *format)
  459. {
  460. uint32_t blend_op, fg_alpha, bg_alpha;
  461. uint32_t blend_type;
  462. struct sde_hw_mixer *lm = mixer->hw_lm;
  463. /* default to opaque blending */
  464. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  465. bg_alpha = 0xFF - fg_alpha;
  466. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  467. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  468. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  469. switch (blend_type) {
  470. case SDE_DRM_BLEND_OP_OPAQUE:
  471. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  472. SDE_BLEND_BG_ALPHA_BG_CONST;
  473. break;
  474. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  475. if (format->alpha_enable) {
  476. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  477. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  478. if (fg_alpha != 0xff) {
  479. bg_alpha = fg_alpha;
  480. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  481. SDE_BLEND_BG_INV_MOD_ALPHA;
  482. } else {
  483. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  484. }
  485. }
  486. break;
  487. case SDE_DRM_BLEND_OP_COVERAGE:
  488. if (format->alpha_enable) {
  489. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  490. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  491. if (fg_alpha != 0xff) {
  492. bg_alpha = fg_alpha;
  493. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  494. SDE_BLEND_BG_MOD_ALPHA |
  495. SDE_BLEND_BG_INV_MOD_ALPHA;
  496. } else {
  497. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  498. }
  499. }
  500. break;
  501. default:
  502. /* do nothing */
  503. break;
  504. }
  505. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  506. bg_alpha, blend_op);
  507. SDE_DEBUG(
  508. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  509. (char *) &format->base.pixel_format,
  510. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  511. }
  512. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  513. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  514. struct sde_hw_dim_layer *dim_layer)
  515. {
  516. struct sde_crtc_state *cstate;
  517. struct sde_hw_mixer *lm;
  518. struct sde_hw_dim_layer split_dim_layer;
  519. int i;
  520. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  521. SDE_DEBUG("empty dim_layer\n");
  522. return;
  523. }
  524. cstate = to_sde_crtc_state(crtc->state);
  525. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  526. dim_layer->flags, dim_layer->stage);
  527. split_dim_layer.stage = dim_layer->stage;
  528. split_dim_layer.color_fill = dim_layer->color_fill;
  529. /*
  530. * traverse through the layer mixers attached to crtc and find the
  531. * intersecting dim layer rect in each LM and program accordingly.
  532. */
  533. for (i = 0; i < sde_crtc->num_mixers; i++) {
  534. split_dim_layer.flags = dim_layer->flags;
  535. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  536. &split_dim_layer.rect);
  537. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  538. /*
  539. * no extra programming required for non-intersecting
  540. * layer mixers with INCLUSIVE dim layer
  541. */
  542. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  543. continue;
  544. /*
  545. * program the other non-intersecting layer mixers with
  546. * INCLUSIVE dim layer of full size for uniformity
  547. * with EXCLUSIVE dim layer config.
  548. */
  549. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  550. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  551. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  552. sizeof(split_dim_layer.rect));
  553. } else {
  554. split_dim_layer.rect.x =
  555. split_dim_layer.rect.x -
  556. cstate->lm_roi[i].x;
  557. split_dim_layer.rect.y =
  558. split_dim_layer.rect.y -
  559. cstate->lm_roi[i].y;
  560. }
  561. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  562. cstate->lm_roi[i].x,
  563. cstate->lm_roi[i].y,
  564. cstate->lm_roi[i].w,
  565. cstate->lm_roi[i].h,
  566. dim_layer->rect.x,
  567. dim_layer->rect.y,
  568. dim_layer->rect.w,
  569. dim_layer->rect.h,
  570. split_dim_layer.rect.x,
  571. split_dim_layer.rect.y,
  572. split_dim_layer.rect.w,
  573. split_dim_layer.rect.h);
  574. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  575. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  576. split_dim_layer.rect.w, split_dim_layer.rect.h);
  577. lm = mixer[i].hw_lm;
  578. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  579. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  580. }
  581. }
  582. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  583. const struct sde_rect **crtc_roi)
  584. {
  585. struct sde_crtc_state *crtc_state;
  586. if (!state || !crtc_roi)
  587. return;
  588. crtc_state = to_sde_crtc_state(state);
  589. *crtc_roi = &crtc_state->crtc_roi;
  590. }
  591. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  592. {
  593. struct sde_crtc_state *cstate;
  594. struct sde_crtc *sde_crtc;
  595. if (!state || !state->crtc)
  596. return false;
  597. sde_crtc = to_sde_crtc(state->crtc);
  598. cstate = to_sde_crtc_state(state);
  599. return msm_property_is_dirty(&sde_crtc->property_info,
  600. &cstate->property_state, CRTC_PROP_ROI_V1);
  601. }
  602. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  603. void __user *usr_ptr)
  604. {
  605. struct drm_crtc *crtc;
  606. struct sde_crtc_state *cstate;
  607. struct sde_drm_roi_v1 roi_v1;
  608. int i;
  609. if (!state) {
  610. SDE_ERROR("invalid args\n");
  611. return -EINVAL;
  612. }
  613. cstate = to_sde_crtc_state(state);
  614. crtc = cstate->base.crtc;
  615. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  616. if (!usr_ptr) {
  617. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  618. return 0;
  619. }
  620. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  621. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  622. return -EINVAL;
  623. }
  624. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  625. if (roi_v1.num_rects == 0) {
  626. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  627. return 0;
  628. }
  629. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  630. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  631. roi_v1.num_rects);
  632. return -EINVAL;
  633. }
  634. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  635. for (i = 0; i < roi_v1.num_rects; ++i) {
  636. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  637. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  638. DRMID(crtc), i,
  639. cstate->user_roi_list.roi[i].x1,
  640. cstate->user_roi_list.roi[i].y1,
  641. cstate->user_roi_list.roi[i].x2,
  642. cstate->user_roi_list.roi[i].y2);
  643. SDE_EVT32_VERBOSE(DRMID(crtc),
  644. cstate->user_roi_list.roi[i].x1,
  645. cstate->user_roi_list.roi[i].y1,
  646. cstate->user_roi_list.roi[i].x2,
  647. cstate->user_roi_list.roi[i].y2);
  648. }
  649. return 0;
  650. }
  651. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  652. struct drm_crtc_state *state)
  653. {
  654. struct drm_connector *conn;
  655. struct drm_connector_state *conn_state;
  656. struct sde_crtc *sde_crtc;
  657. struct sde_crtc_state *crtc_state;
  658. struct sde_rect *crtc_roi;
  659. struct msm_mode_info mode_info;
  660. int i = 0;
  661. int rc;
  662. bool is_crtc_roi_dirty;
  663. bool is_any_conn_roi_dirty;
  664. if (!crtc || !state)
  665. return -EINVAL;
  666. sde_crtc = to_sde_crtc(crtc);
  667. crtc_state = to_sde_crtc_state(state);
  668. crtc_roi = &crtc_state->crtc_roi;
  669. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  670. is_any_conn_roi_dirty = false;
  671. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  672. struct sde_connector *sde_conn;
  673. struct sde_connector_state *sde_conn_state;
  674. struct sde_rect conn_roi;
  675. if (!conn_state || conn_state->crtc != crtc)
  676. continue;
  677. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  678. if (rc) {
  679. SDE_ERROR("failed to get mode info\n");
  680. return -EINVAL;
  681. }
  682. sde_conn = to_sde_connector(conn_state->connector);
  683. sde_conn_state = to_sde_connector_state(conn_state);
  684. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  685. msm_property_is_dirty(
  686. &sde_conn->property_info,
  687. &sde_conn_state->property_state,
  688. CONNECTOR_PROP_ROI_V1);
  689. if (!mode_info.roi_caps.enabled)
  690. continue;
  691. /*
  692. * current driver only supports same connector and crtc size,
  693. * but if support for different sizes is added, driver needs
  694. * to check the connector roi here to make sure is full screen
  695. * for dsc 3d-mux topology that doesn't support partial update.
  696. */
  697. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  698. sizeof(crtc_state->user_roi_list))) {
  699. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  700. sde_crtc->name);
  701. return -EINVAL;
  702. }
  703. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  704. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  705. conn_roi.x, conn_roi.y,
  706. conn_roi.w, conn_roi.h);
  707. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  708. conn_roi.x, conn_roi.y,
  709. conn_roi.w, conn_roi.h);
  710. }
  711. /*
  712. * Check against CRTC ROI and Connector ROI not being updated together.
  713. * This restriction should be relaxed when Connector ROI scaling is
  714. * supported.
  715. */
  716. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  717. SDE_ERROR("connector/crtc rois not updated together\n");
  718. return -EINVAL;
  719. }
  720. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  721. /* clear the ROI to null if it matches full screen anyways */
  722. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  723. crtc_roi->w == state->adjusted_mode.hdisplay &&
  724. crtc_roi->h == state->adjusted_mode.vdisplay)
  725. memset(crtc_roi, 0, sizeof(*crtc_roi));
  726. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  727. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  728. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  729. crtc_roi->h);
  730. return 0;
  731. }
  732. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  733. struct drm_crtc_state *state)
  734. {
  735. struct sde_crtc *sde_crtc;
  736. struct sde_crtc_state *crtc_state;
  737. struct drm_connector *conn;
  738. struct drm_connector_state *conn_state;
  739. int i;
  740. if (!crtc || !state)
  741. return -EINVAL;
  742. sde_crtc = to_sde_crtc(crtc);
  743. crtc_state = to_sde_crtc_state(state);
  744. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  745. return 0;
  746. /* partial update active, check if autorefresh is also requested */
  747. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  748. uint64_t autorefresh;
  749. if (!conn_state || conn_state->crtc != crtc)
  750. continue;
  751. autorefresh = sde_connector_get_property(conn_state,
  752. CONNECTOR_PROP_AUTOREFRESH);
  753. if (autorefresh) {
  754. SDE_ERROR(
  755. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  756. sde_crtc->name, autorefresh);
  757. return -EINVAL;
  758. }
  759. }
  760. return 0;
  761. }
  762. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  763. struct drm_crtc_state *state, int lm_idx)
  764. {
  765. struct sde_kms *sde_kms;
  766. struct sde_crtc *sde_crtc;
  767. struct sde_crtc_state *crtc_state;
  768. const struct sde_rect *crtc_roi;
  769. const struct sde_rect *lm_bounds;
  770. struct sde_rect *lm_roi;
  771. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  772. return -EINVAL;
  773. sde_kms = _sde_crtc_get_kms(crtc);
  774. if (!sde_kms || !sde_kms->catalog) {
  775. SDE_ERROR("invalid parameters\n");
  776. return -EINVAL;
  777. }
  778. sde_crtc = to_sde_crtc(crtc);
  779. crtc_state = to_sde_crtc_state(state);
  780. crtc_roi = &crtc_state->crtc_roi;
  781. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  782. lm_roi = &crtc_state->lm_roi[lm_idx];
  783. if (sde_kms_rect_is_null(crtc_roi))
  784. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  785. else
  786. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  787. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  788. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  789. /*
  790. * partial update is not supported with 3dmux dsc or dest scaler.
  791. * hence, crtc roi must match the mixer dimensions.
  792. */
  793. if (crtc_state->num_ds_enabled ||
  794. sde_rm_topology_is_group(&sde_kms->rm, state,
  795. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  796. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  797. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  798. return -EINVAL;
  799. }
  800. }
  801. /* if any dimension is zero, clear all dimensions for clarity */
  802. if (sde_kms_rect_is_null(lm_roi))
  803. memset(lm_roi, 0, sizeof(*lm_roi));
  804. return 0;
  805. }
  806. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  807. struct drm_crtc_state *state)
  808. {
  809. struct sde_crtc *sde_crtc;
  810. struct sde_crtc_state *crtc_state;
  811. u32 disp_bitmask = 0;
  812. int i;
  813. if (!crtc || !state) {
  814. pr_err("Invalid crtc or state\n");
  815. return 0;
  816. }
  817. sde_crtc = to_sde_crtc(crtc);
  818. crtc_state = to_sde_crtc_state(state);
  819. /* pingpong split: one ROI, one LM, two physical displays */
  820. if (crtc_state->is_ppsplit) {
  821. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  822. struct sde_rect *roi = &crtc_state->lm_roi[0];
  823. if (sde_kms_rect_is_null(roi))
  824. disp_bitmask = 0;
  825. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  826. disp_bitmask = BIT(0); /* left only */
  827. else if (roi->x >= lm_split_width)
  828. disp_bitmask = BIT(1); /* right only */
  829. else
  830. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  831. } else if (sde_crtc->mixers_swapped) {
  832. disp_bitmask = BIT(0);
  833. } else {
  834. for (i = 0; i < sde_crtc->num_mixers; i++) {
  835. if (!sde_kms_rect_is_null(
  836. &crtc_state->lm_roi[i]))
  837. disp_bitmask |= BIT(i);
  838. }
  839. }
  840. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  841. return disp_bitmask;
  842. }
  843. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  844. struct drm_crtc_state *state)
  845. {
  846. struct sde_crtc *sde_crtc;
  847. struct sde_crtc_state *crtc_state;
  848. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  849. if (!crtc || !state)
  850. return -EINVAL;
  851. sde_crtc = to_sde_crtc(crtc);
  852. crtc_state = to_sde_crtc_state(state);
  853. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  854. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  855. sde_crtc->name, sde_crtc->num_mixers);
  856. return -EINVAL;
  857. }
  858. /*
  859. * If using pingpong split: one ROI, one LM, two physical displays
  860. * then the ROI must be centered on the panel split boundary and
  861. * be of equal width across the split.
  862. */
  863. if (crtc_state->is_ppsplit) {
  864. u16 panel_split_width;
  865. u32 display_mask;
  866. roi[0] = &crtc_state->lm_roi[0];
  867. if (sde_kms_rect_is_null(roi[0]))
  868. return 0;
  869. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  870. if (display_mask != (BIT(0) | BIT(1)))
  871. return 0;
  872. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  873. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  874. SDE_ERROR("%s: roi x %d w %d split %d\n",
  875. sde_crtc->name, roi[0]->x, roi[0]->w,
  876. panel_split_width);
  877. return -EINVAL;
  878. }
  879. return 0;
  880. }
  881. /*
  882. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  883. * LMs and be of equal width.
  884. */
  885. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  886. return 0;
  887. roi[0] = &crtc_state->lm_roi[0];
  888. roi[1] = &crtc_state->lm_roi[1];
  889. /* if one of the roi is null it's a left/right-only update */
  890. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  891. return 0;
  892. /* check lm rois are equal width & first roi ends at 2nd roi */
  893. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  894. SDE_ERROR(
  895. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  896. sde_crtc->name, roi[0]->x, roi[0]->w,
  897. roi[1]->x, roi[1]->w);
  898. return -EINVAL;
  899. }
  900. return 0;
  901. }
  902. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  903. struct drm_crtc_state *state)
  904. {
  905. struct sde_crtc *sde_crtc;
  906. struct sde_crtc_state *crtc_state;
  907. const struct sde_rect *crtc_roi;
  908. const struct drm_plane_state *pstate;
  909. struct drm_plane *plane;
  910. if (!crtc || !state)
  911. return -EINVAL;
  912. /*
  913. * Reject commit if a Plane CRTC destination coordinates fall outside
  914. * the partial CRTC ROI. LM output is determined via connector ROIs,
  915. * if they are specified, not Plane CRTC ROIs.
  916. */
  917. sde_crtc = to_sde_crtc(crtc);
  918. crtc_state = to_sde_crtc_state(state);
  919. crtc_roi = &crtc_state->crtc_roi;
  920. if (sde_kms_rect_is_null(crtc_roi))
  921. return 0;
  922. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  923. struct sde_rect plane_roi, intersection;
  924. if (IS_ERR_OR_NULL(pstate)) {
  925. int rc = PTR_ERR(pstate);
  926. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  927. sde_crtc->name, plane->base.id, rc);
  928. return rc;
  929. }
  930. plane_roi.x = pstate->crtc_x;
  931. plane_roi.y = pstate->crtc_y;
  932. plane_roi.w = pstate->crtc_w;
  933. plane_roi.h = pstate->crtc_h;
  934. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  935. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  936. SDE_ERROR(
  937. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  938. sde_crtc->name, plane->base.id,
  939. plane_roi.x, plane_roi.y,
  940. plane_roi.w, plane_roi.h,
  941. crtc_roi->x, crtc_roi->y,
  942. crtc_roi->w, crtc_roi->h);
  943. return -E2BIG;
  944. }
  945. }
  946. return 0;
  947. }
  948. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  949. struct drm_crtc_state *state)
  950. {
  951. struct sde_crtc *sde_crtc;
  952. struct sde_crtc_state *sde_crtc_state;
  953. struct msm_mode_info mode_info;
  954. int rc, lm_idx, i;
  955. if (!crtc || !state)
  956. return -EINVAL;
  957. memset(&mode_info, 0, sizeof(mode_info));
  958. sde_crtc = to_sde_crtc(crtc);
  959. sde_crtc_state = to_sde_crtc_state(state);
  960. /*
  961. * check connector array cached at modeset time since incoming atomic
  962. * state may not include any connectors if they aren't modified
  963. */
  964. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  965. struct drm_connector *conn = sde_crtc_state->connectors[i];
  966. if (!conn || !conn->state)
  967. continue;
  968. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  969. if (rc) {
  970. SDE_ERROR("failed to get mode info\n");
  971. return -EINVAL;
  972. }
  973. if (!mode_info.roi_caps.enabled)
  974. continue;
  975. if (sde_crtc_state->user_roi_list.num_rects >
  976. mode_info.roi_caps.num_roi) {
  977. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  978. sde_crtc_state->user_roi_list.num_rects,
  979. mode_info.roi_caps.num_roi);
  980. return -E2BIG;
  981. }
  982. rc = _sde_crtc_set_crtc_roi(crtc, state);
  983. if (rc)
  984. return rc;
  985. rc = _sde_crtc_check_autorefresh(crtc, state);
  986. if (rc)
  987. return rc;
  988. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  989. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  990. if (rc)
  991. return rc;
  992. }
  993. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  994. if (rc)
  995. return rc;
  996. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  997. if (rc)
  998. return rc;
  999. }
  1000. return 0;
  1001. }
  1002. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1003. {
  1004. struct sde_crtc *sde_crtc;
  1005. struct sde_crtc_state *cstate;
  1006. const struct sde_rect *lm_roi;
  1007. struct sde_hw_mixer *hw_lm;
  1008. bool right_mixer = false;
  1009. bool lm_updated = false;
  1010. int lm_idx;
  1011. if (!crtc)
  1012. return;
  1013. sde_crtc = to_sde_crtc(crtc);
  1014. cstate = to_sde_crtc_state(crtc->state);
  1015. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1016. struct sde_hw_mixer_cfg cfg;
  1017. lm_roi = &cstate->lm_roi[lm_idx];
  1018. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1019. if (!sde_crtc->mixers_swapped)
  1020. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1021. if (lm_roi->w != hw_lm->cfg.out_width ||
  1022. lm_roi->h != hw_lm->cfg.out_height ||
  1023. right_mixer != hw_lm->cfg.right_mixer) {
  1024. hw_lm->cfg.out_width = lm_roi->w;
  1025. hw_lm->cfg.out_height = lm_roi->h;
  1026. hw_lm->cfg.right_mixer = right_mixer;
  1027. cfg.out_width = lm_roi->w;
  1028. cfg.out_height = lm_roi->h;
  1029. cfg.right_mixer = right_mixer;
  1030. cfg.flags = 0;
  1031. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1032. lm_updated = true;
  1033. }
  1034. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1035. lm_roi->h, right_mixer, lm_updated);
  1036. }
  1037. if (lm_updated)
  1038. sde_cp_crtc_res_change(crtc);
  1039. }
  1040. struct plane_state {
  1041. struct sde_plane_state *sde_pstate;
  1042. const struct drm_plane_state *drm_pstate;
  1043. int stage;
  1044. u32 pipe_id;
  1045. };
  1046. static int pstate_cmp(const void *a, const void *b)
  1047. {
  1048. struct plane_state *pa = (struct plane_state *)a;
  1049. struct plane_state *pb = (struct plane_state *)b;
  1050. int rc = 0;
  1051. int pa_zpos, pb_zpos;
  1052. enum sde_layout pa_layout, pb_layout;
  1053. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1054. return rc;
  1055. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1056. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1057. pa_layout = pa->sde_pstate->layout;
  1058. pb_layout = pb->sde_pstate->layout;
  1059. if (pa_zpos != pb_zpos)
  1060. rc = pa_zpos - pb_zpos;
  1061. else if (pa_layout != pb_layout)
  1062. rc = pa_layout - pb_layout;
  1063. else
  1064. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1065. return rc;
  1066. }
  1067. /*
  1068. * validate and set source split:
  1069. * use pstates sorted by stage to check planes on same stage
  1070. * we assume that all pipes are in source split so its valid to compare
  1071. * without taking into account left/right mixer placement
  1072. */
  1073. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1074. struct plane_state *pstates, int cnt)
  1075. {
  1076. struct plane_state *prv_pstate, *cur_pstate;
  1077. enum sde_layout prev_layout, cur_layout;
  1078. struct sde_rect left_rect, right_rect;
  1079. struct sde_kms *sde_kms;
  1080. int32_t left_pid, right_pid;
  1081. int32_t stage;
  1082. int i, rc = 0;
  1083. sde_kms = _sde_crtc_get_kms(crtc);
  1084. if (!sde_kms || !sde_kms->catalog) {
  1085. SDE_ERROR("invalid parameters\n");
  1086. return -EINVAL;
  1087. }
  1088. for (i = 1; i < cnt; i++) {
  1089. prv_pstate = &pstates[i - 1];
  1090. cur_pstate = &pstates[i];
  1091. prev_layout = prv_pstate->sde_pstate->layout;
  1092. cur_layout = cur_pstate->sde_pstate->layout;
  1093. if (prv_pstate->stage != cur_pstate->stage ||
  1094. prev_layout != cur_layout)
  1095. continue;
  1096. stage = cur_pstate->stage;
  1097. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1098. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1099. prv_pstate->drm_pstate->crtc_y,
  1100. prv_pstate->drm_pstate->crtc_w,
  1101. prv_pstate->drm_pstate->crtc_h, false);
  1102. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1103. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1104. cur_pstate->drm_pstate->crtc_y,
  1105. cur_pstate->drm_pstate->crtc_w,
  1106. cur_pstate->drm_pstate->crtc_h, false);
  1107. if (right_rect.x < left_rect.x) {
  1108. swap(left_pid, right_pid);
  1109. swap(left_rect, right_rect);
  1110. swap(prv_pstate, cur_pstate);
  1111. }
  1112. /*
  1113. * - planes are enumerated in pipe-priority order such that
  1114. * planes with lower drm_id must be left-most in a shared
  1115. * blend-stage when using source split.
  1116. * - planes in source split must be contiguous in width
  1117. * - planes in source split must have same dest yoff and height
  1118. */
  1119. if ((right_pid < left_pid) &&
  1120. !sde_kms->catalog->pipe_order_type) {
  1121. SDE_ERROR(
  1122. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1123. stage, left_pid, right_pid);
  1124. return -EINVAL;
  1125. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1126. SDE_ERROR(
  1127. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1128. stage, left_rect.x, left_rect.w,
  1129. right_rect.x, right_rect.w);
  1130. return -EINVAL;
  1131. } else if ((left_rect.y != right_rect.y) ||
  1132. (left_rect.h != right_rect.h)) {
  1133. SDE_ERROR(
  1134. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1135. stage, left_rect.y, left_rect.h,
  1136. right_rect.y, right_rect.h);
  1137. return -EINVAL;
  1138. }
  1139. }
  1140. return rc;
  1141. }
  1142. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1143. struct plane_state *pstates, int cnt)
  1144. {
  1145. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1146. enum sde_layout prev_layout, cur_layout;
  1147. struct sde_kms *sde_kms;
  1148. struct sde_rect left_rect, right_rect;
  1149. int32_t left_pid, right_pid;
  1150. int32_t stage;
  1151. int i;
  1152. sde_kms = _sde_crtc_get_kms(crtc);
  1153. if (!sde_kms || !sde_kms->catalog) {
  1154. SDE_ERROR("invalid parameters\n");
  1155. return;
  1156. }
  1157. if (!sde_kms->catalog->pipe_order_type)
  1158. return;
  1159. for (i = 0; i < cnt; i++) {
  1160. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1161. cur_pstate = &pstates[i];
  1162. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1163. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1164. SDE_LAYOUT_NONE;
  1165. cur_layout = cur_pstate->sde_pstate->layout;
  1166. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1167. || (prev_layout != cur_layout)) {
  1168. /*
  1169. * reset if prv or nxt pipes are not in the same stage
  1170. * as the cur pipe
  1171. */
  1172. if ((!nxt_pstate)
  1173. || (nxt_pstate->stage != cur_pstate->stage)
  1174. || (nxt_pstate->sde_pstate->layout !=
  1175. cur_pstate->sde_pstate->layout))
  1176. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1177. continue;
  1178. }
  1179. stage = cur_pstate->stage;
  1180. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1181. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1182. prv_pstate->drm_pstate->crtc_y,
  1183. prv_pstate->drm_pstate->crtc_w,
  1184. prv_pstate->drm_pstate->crtc_h, false);
  1185. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1186. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1187. cur_pstate->drm_pstate->crtc_y,
  1188. cur_pstate->drm_pstate->crtc_w,
  1189. cur_pstate->drm_pstate->crtc_h, false);
  1190. if (right_rect.x < left_rect.x) {
  1191. swap(left_pid, right_pid);
  1192. swap(left_rect, right_rect);
  1193. swap(prv_pstate, cur_pstate);
  1194. }
  1195. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1196. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1197. }
  1198. for (i = 0; i < cnt; i++) {
  1199. cur_pstate = &pstates[i];
  1200. sde_plane_setup_src_split_order(
  1201. cur_pstate->drm_pstate->plane,
  1202. cur_pstate->sde_pstate->multirect_index,
  1203. cur_pstate->sde_pstate->pipe_order_flags);
  1204. }
  1205. }
  1206. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1207. int num_mixers, struct plane_state *pstates, int cnt)
  1208. {
  1209. int i, lm_idx;
  1210. struct sde_format *format;
  1211. bool blend_stage[SDE_STAGE_MAX] = { false };
  1212. u32 blend_type;
  1213. for (i = cnt - 1; i >= 0; i--) {
  1214. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1215. PLANE_PROP_BLEND_OP);
  1216. /* stage has already been programmed or BLEND_OP_SKIP type */
  1217. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1218. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1219. continue;
  1220. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1221. format = to_sde_format(msm_framebuffer_format(
  1222. pstates[i].sde_pstate->base.fb));
  1223. if (!format) {
  1224. SDE_ERROR("invalid format\n");
  1225. return;
  1226. }
  1227. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1228. pstates[i].sde_pstate, format);
  1229. blend_stage[pstates[i].sde_pstate->stage] = true;
  1230. }
  1231. }
  1232. }
  1233. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1234. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1235. struct sde_crtc_mixer *mixer)
  1236. {
  1237. struct drm_plane *plane;
  1238. struct drm_framebuffer *fb;
  1239. struct drm_plane_state *state;
  1240. struct sde_crtc_state *cstate;
  1241. struct sde_plane_state *pstate = NULL;
  1242. struct plane_state *pstates = NULL;
  1243. struct sde_format *format;
  1244. struct sde_hw_ctl *ctl;
  1245. struct sde_hw_mixer *lm;
  1246. struct sde_hw_stage_cfg *stage_cfg;
  1247. struct sde_rect plane_crtc_roi;
  1248. uint32_t stage_idx, lm_idx, layout_idx;
  1249. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1250. int i, mode, cnt = 0;
  1251. bool bg_alpha_enable = false;
  1252. u32 blend_type;
  1253. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1254. if (!sde_crtc || !crtc->state || !mixer) {
  1255. SDE_ERROR("invalid sde_crtc or mixer\n");
  1256. return;
  1257. }
  1258. ctl = mixer->hw_ctl;
  1259. lm = mixer->hw_lm;
  1260. cstate = to_sde_crtc_state(crtc->state);
  1261. pstates = kcalloc(SDE_PSTATES_MAX,
  1262. sizeof(struct plane_state), GFP_KERNEL);
  1263. if (!pstates)
  1264. return;
  1265. memset(fetch_active, 0, sizeof(fetch_active));
  1266. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1267. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1268. state = plane->state;
  1269. if (!state)
  1270. continue;
  1271. plane_crtc_roi.x = state->crtc_x;
  1272. plane_crtc_roi.y = state->crtc_y;
  1273. plane_crtc_roi.w = state->crtc_w;
  1274. plane_crtc_roi.h = state->crtc_h;
  1275. pstate = to_sde_plane_state(state);
  1276. fb = state->fb;
  1277. mode = sde_plane_get_property(pstate,
  1278. PLANE_PROP_FB_TRANSLATION_MODE);
  1279. set_bit(sde_plane_pipe(plane), fetch_active);
  1280. sde_plane_ctl_flush(plane, ctl, true);
  1281. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1282. crtc->base.id,
  1283. pstate->stage,
  1284. plane->base.id,
  1285. sde_plane_pipe(plane) - SSPP_VIG0,
  1286. state->fb ? state->fb->base.id : -1);
  1287. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1288. if (!format) {
  1289. SDE_ERROR("invalid format\n");
  1290. goto end;
  1291. }
  1292. blend_type = sde_plane_get_property(pstate,
  1293. PLANE_PROP_BLEND_OP);
  1294. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1295. if (pstate->stage == SDE_STAGE_BASE &&
  1296. format->alpha_enable)
  1297. bg_alpha_enable = true;
  1298. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1299. state->fb ? state->fb->base.id : -1,
  1300. state->src_x >> 16, state->src_y >> 16,
  1301. state->src_w >> 16, state->src_h >> 16,
  1302. state->crtc_x, state->crtc_y,
  1303. state->crtc_w, state->crtc_h,
  1304. pstate->rotation, mode);
  1305. /*
  1306. * none or left layout will program to layer mixer
  1307. * group 0, right layout will program to layer mixer
  1308. * group 1.
  1309. */
  1310. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1311. layout_idx = 0;
  1312. else
  1313. layout_idx = 1;
  1314. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1315. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1316. stage_cfg->stage[pstate->stage][stage_idx] =
  1317. sde_plane_pipe(plane);
  1318. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1319. pstate->multirect_index;
  1320. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1321. sde_plane_pipe(plane) - SSPP_VIG0,
  1322. pstate->stage,
  1323. pstate->multirect_index,
  1324. pstate->multirect_mode,
  1325. format->base.pixel_format,
  1326. fb ? fb->modifier : 0,
  1327. layout_idx);
  1328. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1329. lm_idx++) {
  1330. if (bg_alpha_enable && !format->alpha_enable)
  1331. mixer[lm_idx].mixer_op_mode = 0;
  1332. else
  1333. mixer[lm_idx].mixer_op_mode |=
  1334. 1 << pstate->stage;
  1335. }
  1336. }
  1337. if (cnt >= SDE_PSTATES_MAX)
  1338. continue;
  1339. pstates[cnt].sde_pstate = pstate;
  1340. pstates[cnt].drm_pstate = state;
  1341. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1342. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1343. else
  1344. pstates[cnt].stage = sde_plane_get_property(
  1345. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1346. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1347. cnt++;
  1348. }
  1349. /* blend config update */
  1350. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1351. pstates, cnt);
  1352. if (ctl->ops.set_active_pipes)
  1353. ctl->ops.set_active_pipes(ctl, fetch_active);
  1354. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1355. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1356. if (lm && lm->ops.setup_dim_layer) {
  1357. cstate = to_sde_crtc_state(crtc->state);
  1358. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1359. for (i = 0; i < cstate->num_dim_layers; i++)
  1360. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1361. mixer, &cstate->dim_layer[i]);
  1362. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1363. }
  1364. }
  1365. end:
  1366. kfree(pstates);
  1367. }
  1368. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1369. struct drm_crtc *crtc)
  1370. {
  1371. struct sde_crtc *sde_crtc;
  1372. struct sde_crtc_state *cstate;
  1373. struct drm_encoder *drm_enc;
  1374. bool is_right_only;
  1375. bool encoder_in_dsc_merge = false;
  1376. if (!crtc || !crtc->state)
  1377. return;
  1378. sde_crtc = to_sde_crtc(crtc);
  1379. cstate = to_sde_crtc_state(crtc->state);
  1380. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1381. return;
  1382. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1383. crtc->state->encoder_mask) {
  1384. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1385. encoder_in_dsc_merge = true;
  1386. break;
  1387. }
  1388. }
  1389. /**
  1390. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1391. * This is due to two reasons:
  1392. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1393. * the left DSC must be used, right DSC cannot be used alone.
  1394. * For right-only partial update, this means swap layer mixers to map
  1395. * Left LM to Right INTF. On later HW this was relaxed.
  1396. * - In DSC Merge mode, the physical encoder has already registered
  1397. * PP0 as the master, to switch to right-only we would have to
  1398. * reprogram to be driven by PP1 instead.
  1399. * To support both cases, we prefer to support the mixer swap solution.
  1400. */
  1401. if (!encoder_in_dsc_merge) {
  1402. if (sde_crtc->mixers_swapped) {
  1403. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1404. sde_crtc->mixers_swapped = false;
  1405. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1406. }
  1407. return;
  1408. }
  1409. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1410. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1411. if (is_right_only && !sde_crtc->mixers_swapped) {
  1412. /* right-only update swap mixers */
  1413. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1414. sde_crtc->mixers_swapped = true;
  1415. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1416. /* left-only or full update, swap back */
  1417. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1418. sde_crtc->mixers_swapped = false;
  1419. }
  1420. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1421. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1422. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1423. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1424. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1425. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1426. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1427. }
  1428. /**
  1429. * _sde_crtc_blend_setup - configure crtc mixers
  1430. * @crtc: Pointer to drm crtc structure
  1431. * @old_state: Pointer to old crtc state
  1432. * @add_planes: Whether or not to add planes to mixers
  1433. */
  1434. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1435. struct drm_crtc_state *old_state, bool add_planes)
  1436. {
  1437. struct sde_crtc *sde_crtc;
  1438. struct sde_crtc_state *sde_crtc_state;
  1439. struct sde_crtc_mixer *mixer;
  1440. struct sde_hw_ctl *ctl;
  1441. struct sde_hw_mixer *lm;
  1442. struct sde_ctl_flush_cfg cfg = {0,};
  1443. int i;
  1444. if (!crtc)
  1445. return;
  1446. sde_crtc = to_sde_crtc(crtc);
  1447. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1448. mixer = sde_crtc->mixers;
  1449. SDE_DEBUG("%s\n", sde_crtc->name);
  1450. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1451. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1452. return;
  1453. }
  1454. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1455. if (!mixer[i].hw_lm) {
  1456. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1457. return;
  1458. }
  1459. mixer[i].mixer_op_mode = 0;
  1460. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1461. sde_crtc_state->dirty)) {
  1462. /* clear dim_layer settings */
  1463. lm = mixer[i].hw_lm;
  1464. if (lm->ops.clear_dim_layer)
  1465. lm->ops.clear_dim_layer(lm);
  1466. }
  1467. }
  1468. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1469. /* initialize stage cfg */
  1470. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1471. if (add_planes)
  1472. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1473. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1474. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1475. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1476. ctl = mixer[i].hw_ctl;
  1477. lm = mixer[i].hw_lm;
  1478. if (sde_kms_rect_is_null(lm_roi))
  1479. sde_crtc->mixers[i].mixer_op_mode = 0;
  1480. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1481. /* stage config flush mask */
  1482. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1483. ctl->ops.get_pending_flush(ctl, &cfg);
  1484. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1485. mixer[i].hw_lm->idx - LM_0,
  1486. mixer[i].mixer_op_mode,
  1487. ctl->idx - CTL_0,
  1488. cfg.pending_flush_mask);
  1489. if (sde_kms_rect_is_null(lm_roi)) {
  1490. SDE_DEBUG(
  1491. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1492. sde_crtc->name, lm->idx - LM_0,
  1493. ctl->idx - CTL_0);
  1494. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1495. NULL, true);
  1496. } else {
  1497. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1498. &sde_crtc->stage_cfg[lm_layout],
  1499. false);
  1500. }
  1501. }
  1502. _sde_crtc_program_lm_output_roi(crtc);
  1503. }
  1504. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1505. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1506. {
  1507. struct drm_plane *plane;
  1508. struct sde_plane_state *sde_pstate;
  1509. uint32_t mode = 0;
  1510. int rc;
  1511. if (!crtc) {
  1512. SDE_ERROR("invalid state\n");
  1513. return -EINVAL;
  1514. }
  1515. *fb_ns = 0;
  1516. *fb_sec = 0;
  1517. *fb_sec_dir = 0;
  1518. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1519. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1520. rc = PTR_ERR(plane);
  1521. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1522. DRMID(crtc), DRMID(plane), rc);
  1523. return rc;
  1524. }
  1525. sde_pstate = to_sde_plane_state(plane->state);
  1526. mode = sde_plane_get_property(sde_pstate,
  1527. PLANE_PROP_FB_TRANSLATION_MODE);
  1528. switch (mode) {
  1529. case SDE_DRM_FB_NON_SEC:
  1530. (*fb_ns)++;
  1531. break;
  1532. case SDE_DRM_FB_SEC:
  1533. (*fb_sec)++;
  1534. break;
  1535. case SDE_DRM_FB_SEC_DIR_TRANS:
  1536. (*fb_sec_dir)++;
  1537. break;
  1538. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1539. break;
  1540. default:
  1541. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1542. DRMID(plane), mode);
  1543. return -EINVAL;
  1544. }
  1545. }
  1546. return 0;
  1547. }
  1548. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1549. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1550. {
  1551. struct drm_plane *plane;
  1552. const struct drm_plane_state *pstate;
  1553. struct sde_plane_state *sde_pstate;
  1554. uint32_t mode = 0;
  1555. int rc;
  1556. if (!state) {
  1557. SDE_ERROR("invalid state\n");
  1558. return -EINVAL;
  1559. }
  1560. *fb_ns = 0;
  1561. *fb_sec = 0;
  1562. *fb_sec_dir = 0;
  1563. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1564. if (IS_ERR_OR_NULL(pstate)) {
  1565. rc = PTR_ERR(pstate);
  1566. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1567. DRMID(state->crtc), DRMID(plane), rc);
  1568. return rc;
  1569. }
  1570. sde_pstate = to_sde_plane_state(pstate);
  1571. mode = sde_plane_get_property(sde_pstate,
  1572. PLANE_PROP_FB_TRANSLATION_MODE);
  1573. switch (mode) {
  1574. case SDE_DRM_FB_NON_SEC:
  1575. (*fb_ns)++;
  1576. break;
  1577. case SDE_DRM_FB_SEC:
  1578. (*fb_sec)++;
  1579. break;
  1580. case SDE_DRM_FB_SEC_DIR_TRANS:
  1581. (*fb_sec_dir)++;
  1582. break;
  1583. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1584. break;
  1585. default:
  1586. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1587. DRMID(plane), mode);
  1588. return -EINVAL;
  1589. }
  1590. }
  1591. return 0;
  1592. }
  1593. static void _sde_drm_fb_sec_dir_trans(
  1594. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1595. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1596. {
  1597. /* secure display usecase */
  1598. if ((smmu_state->state == ATTACHED)
  1599. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1600. smmu_state->state = catalog->sui_ns_allowed ?
  1601. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1602. smmu_state->secure_level = secure_level;
  1603. smmu_state->transition_type = PRE_COMMIT;
  1604. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1605. if (old_valid_fb)
  1606. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1607. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1608. if (catalog->sui_misr_supported)
  1609. smmu_state->sui_misr_state =
  1610. SUI_MISR_ENABLE_REQ;
  1611. /* secure camera usecase */
  1612. } else if (smmu_state->state == ATTACHED) {
  1613. smmu_state->state = DETACH_SEC_REQ;
  1614. smmu_state->secure_level = secure_level;
  1615. smmu_state->transition_type = PRE_COMMIT;
  1616. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1617. }
  1618. }
  1619. static void _sde_drm_fb_transactions(
  1620. struct sde_kms_smmu_state_data *smmu_state,
  1621. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1622. int *ops)
  1623. {
  1624. if (((smmu_state->state == DETACHED)
  1625. || (smmu_state->state == DETACH_ALL_REQ))
  1626. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1627. && ((smmu_state->state == DETACHED_SEC)
  1628. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1629. smmu_state->state = catalog->sui_ns_allowed ?
  1630. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1631. smmu_state->transition_type = post_commit ?
  1632. POST_COMMIT : PRE_COMMIT;
  1633. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1634. if (old_valid_fb)
  1635. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1636. if (catalog->sui_misr_supported)
  1637. smmu_state->sui_misr_state =
  1638. SUI_MISR_DISABLE_REQ;
  1639. } else if ((smmu_state->state == DETACHED_SEC)
  1640. || (smmu_state->state == DETACH_SEC_REQ)) {
  1641. smmu_state->state = ATTACH_SEC_REQ;
  1642. smmu_state->transition_type = post_commit ?
  1643. POST_COMMIT : PRE_COMMIT;
  1644. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1645. if (old_valid_fb)
  1646. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1647. }
  1648. }
  1649. /**
  1650. * sde_crtc_get_secure_transition_ops - determines the operations that
  1651. * need to be performed before transitioning to secure state
  1652. * This function should be called after swapping the new state
  1653. * @crtc: Pointer to drm crtc structure
  1654. * Returns the bitmask of operations need to be performed, -Error in
  1655. * case of error cases
  1656. */
  1657. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1658. struct drm_crtc_state *old_crtc_state,
  1659. bool old_valid_fb)
  1660. {
  1661. struct drm_plane *plane;
  1662. struct drm_encoder *encoder;
  1663. struct sde_crtc *sde_crtc;
  1664. struct sde_kms *sde_kms;
  1665. struct sde_mdss_cfg *catalog;
  1666. struct sde_kms_smmu_state_data *smmu_state;
  1667. uint32_t translation_mode = 0, secure_level;
  1668. int ops = 0;
  1669. bool post_commit = false;
  1670. if (!crtc || !crtc->state) {
  1671. SDE_ERROR("invalid crtc\n");
  1672. return -EINVAL;
  1673. }
  1674. sde_kms = _sde_crtc_get_kms(crtc);
  1675. if (!sde_kms)
  1676. return -EINVAL;
  1677. smmu_state = &sde_kms->smmu_state;
  1678. smmu_state->prev_state = smmu_state->state;
  1679. smmu_state->prev_secure_level = smmu_state->secure_level;
  1680. sde_crtc = to_sde_crtc(crtc);
  1681. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1682. catalog = sde_kms->catalog;
  1683. /*
  1684. * SMMU operations need to be delayed in case of video mode panels
  1685. * when switching back to non_secure mode
  1686. */
  1687. drm_for_each_encoder_mask(encoder, crtc->dev,
  1688. crtc->state->encoder_mask) {
  1689. if (sde_encoder_is_dsi_display(encoder))
  1690. post_commit |= sde_encoder_check_curr_mode(encoder,
  1691. MSM_DISPLAY_VIDEO_MODE);
  1692. }
  1693. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1694. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1695. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1696. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1697. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1698. if (!plane->state)
  1699. continue;
  1700. translation_mode = sde_plane_get_property(
  1701. to_sde_plane_state(plane->state),
  1702. PLANE_PROP_FB_TRANSLATION_MODE);
  1703. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1704. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1705. DRMID(crtc), translation_mode);
  1706. return -EINVAL;
  1707. }
  1708. /* we can break if we find sec_dir plane */
  1709. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1710. break;
  1711. }
  1712. mutex_lock(&sde_kms->secure_transition_lock);
  1713. switch (translation_mode) {
  1714. case SDE_DRM_FB_SEC_DIR_TRANS:
  1715. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1716. catalog, old_valid_fb, &ops);
  1717. break;
  1718. case SDE_DRM_FB_SEC:
  1719. case SDE_DRM_FB_NON_SEC:
  1720. _sde_drm_fb_transactions(smmu_state, catalog,
  1721. old_valid_fb, post_commit, &ops);
  1722. break;
  1723. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1724. ops = 0;
  1725. break;
  1726. default:
  1727. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1728. DRMID(crtc), translation_mode);
  1729. ops = -EINVAL;
  1730. }
  1731. /* log only during actual transition times */
  1732. if (ops) {
  1733. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1734. DRMID(crtc), smmu_state->state,
  1735. secure_level, smmu_state->secure_level,
  1736. smmu_state->transition_type, ops);
  1737. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1738. smmu_state->state, smmu_state->transition_type,
  1739. smmu_state->secure_level, old_valid_fb,
  1740. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1741. }
  1742. mutex_unlock(&sde_kms->secure_transition_lock);
  1743. return ops;
  1744. }
  1745. /**
  1746. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1747. * LUTs are configured only once during boot
  1748. * @sde_crtc: Pointer to sde crtc
  1749. * @cstate: Pointer to sde crtc state
  1750. */
  1751. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1752. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1753. {
  1754. struct sde_hw_scaler3_lut_cfg *cfg;
  1755. struct sde_kms *sde_kms;
  1756. u32 *lut_data = NULL;
  1757. size_t len = 0;
  1758. int ret = 0;
  1759. if (!sde_crtc || !cstate) {
  1760. SDE_ERROR("invalid args\n");
  1761. return -EINVAL;
  1762. }
  1763. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1764. if (!sde_kms)
  1765. return -EINVAL;
  1766. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1767. return 0;
  1768. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1769. &cstate->property_state, &len, lut_idx);
  1770. if (!lut_data || !len) {
  1771. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1772. lut_idx, lut_data, len);
  1773. lut_data = NULL;
  1774. len = 0;
  1775. }
  1776. cfg = &cstate->scl3_lut_cfg;
  1777. switch (lut_idx) {
  1778. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1779. cfg->dir_lut = lut_data;
  1780. cfg->dir_len = len;
  1781. break;
  1782. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1783. cfg->cir_lut = lut_data;
  1784. cfg->cir_len = len;
  1785. break;
  1786. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1787. cfg->sep_lut = lut_data;
  1788. cfg->sep_len = len;
  1789. break;
  1790. default:
  1791. ret = -EINVAL;
  1792. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1793. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1794. break;
  1795. }
  1796. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1797. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1798. cfg->is_configured);
  1799. return ret;
  1800. }
  1801. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1802. {
  1803. struct sde_crtc *sde_crtc;
  1804. if (!crtc) {
  1805. SDE_ERROR("invalid crtc\n");
  1806. return;
  1807. }
  1808. sde_crtc = to_sde_crtc(crtc);
  1809. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1810. }
  1811. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1812. {
  1813. int i;
  1814. /**
  1815. * Check if sufficient hw resources are
  1816. * available as per target caps & topology
  1817. */
  1818. if (!sde_crtc) {
  1819. SDE_ERROR("invalid argument\n");
  1820. return -EINVAL;
  1821. }
  1822. if (!sde_crtc->num_mixers ||
  1823. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1824. SDE_ERROR("%s: invalid number mixers: %d\n",
  1825. sde_crtc->name, sde_crtc->num_mixers);
  1826. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1827. SDE_EVTLOG_ERROR);
  1828. return -EINVAL;
  1829. }
  1830. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1831. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1832. || !sde_crtc->mixers[i].hw_ds) {
  1833. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1834. sde_crtc->name, i);
  1835. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1836. i, sde_crtc->mixers[i].hw_lm,
  1837. sde_crtc->mixers[i].hw_ctl,
  1838. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1839. return -EINVAL;
  1840. }
  1841. }
  1842. return 0;
  1843. }
  1844. /**
  1845. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1846. * @crtc: Pointer to drm crtc
  1847. */
  1848. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1849. {
  1850. struct sde_crtc *sde_crtc;
  1851. struct sde_crtc_state *cstate;
  1852. struct sde_hw_mixer *hw_lm;
  1853. struct sde_hw_ctl *hw_ctl;
  1854. struct sde_hw_ds *hw_ds;
  1855. struct sde_hw_ds_cfg *cfg;
  1856. struct sde_kms *kms;
  1857. u32 op_mode = 0;
  1858. u32 lm_idx = 0, num_mixers = 0;
  1859. int i, count = 0;
  1860. if (!crtc)
  1861. return;
  1862. sde_crtc = to_sde_crtc(crtc);
  1863. cstate = to_sde_crtc_state(crtc->state);
  1864. kms = _sde_crtc_get_kms(crtc);
  1865. num_mixers = sde_crtc->num_mixers;
  1866. count = cstate->num_ds;
  1867. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1868. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1869. cstate->num_ds_enabled);
  1870. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1871. SDE_DEBUG("no change in settings, skip commit\n");
  1872. } else if (!kms || !kms->catalog) {
  1873. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1874. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1875. SDE_DEBUG("dest scaler feature not supported\n");
  1876. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1877. //do nothing
  1878. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1879. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1880. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1881. } else {
  1882. for (i = 0; i < count; i++) {
  1883. cfg = &cstate->ds_cfg[i];
  1884. if (!cfg->flags)
  1885. continue;
  1886. lm_idx = cfg->idx;
  1887. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1888. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1889. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1890. /* Setup op mode - Dual/single */
  1891. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1892. op_mode |= BIT(hw_ds->idx - DS_0);
  1893. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1894. op_mode |= (cstate->num_ds_enabled ==
  1895. CRTC_DUAL_MIXERS_ONLY) ?
  1896. SDE_DS_OP_MODE_DUAL : 0;
  1897. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1898. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1899. }
  1900. /* Setup scaler */
  1901. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1902. (cfg->flags &
  1903. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1904. if (hw_ds->ops.setup_scaler)
  1905. hw_ds->ops.setup_scaler(hw_ds,
  1906. &cfg->scl3_cfg,
  1907. &cstate->scl3_lut_cfg);
  1908. }
  1909. /*
  1910. * Dest scaler shares the flush bit of the LM in control
  1911. */
  1912. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1913. hw_ctl->ops.update_bitmask_mixer(
  1914. hw_ctl, hw_lm->idx, 1);
  1915. }
  1916. }
  1917. }
  1918. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1919. {
  1920. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1921. struct sde_crtc *sde_crtc;
  1922. struct msm_drm_private *priv;
  1923. struct sde_crtc_frame_event *fevent;
  1924. struct sde_kms_frame_event_cb_data *cb_data;
  1925. struct drm_plane *plane;
  1926. u32 ubwc_error, meta_error;
  1927. unsigned long flags;
  1928. u32 crtc_id;
  1929. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1930. if (!data) {
  1931. SDE_ERROR("invalid parameters\n");
  1932. return;
  1933. }
  1934. crtc = cb_data->crtc;
  1935. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1936. SDE_ERROR("invalid parameters\n");
  1937. return;
  1938. }
  1939. sde_crtc = to_sde_crtc(crtc);
  1940. priv = crtc->dev->dev_private;
  1941. crtc_id = drm_crtc_index(crtc);
  1942. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1943. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1944. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1945. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1946. struct sde_crtc_frame_event, list);
  1947. if (fevent)
  1948. list_del_init(&fevent->list);
  1949. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1950. if (!fevent) {
  1951. SDE_ERROR("crtc%d event %d overflow\n",
  1952. crtc->base.id, event);
  1953. SDE_EVT32(DRMID(crtc), event);
  1954. return;
  1955. }
  1956. /* log and clear plane ubwc errors if any */
  1957. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1958. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1959. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1960. drm_for_each_plane_mask(plane, crtc->dev,
  1961. sde_crtc->plane_mask_old) {
  1962. ubwc_error = sde_plane_get_ubwc_error(plane);
  1963. meta_error = sde_plane_get_meta_error(plane);
  1964. if (ubwc_error | meta_error) {
  1965. SDE_EVT32(DRMID(crtc), DRMID(plane), ubwc_error,
  1966. meta_error, SDE_EVTLOG_ERROR);
  1967. SDE_DEBUG("crtc%d plane %d ubwc_error %d meta_error %d\n",
  1968. DRMID(crtc), DRMID(plane), ubwc_error, meta_error);
  1969. sde_plane_clear_ubwc_error(plane);
  1970. sde_plane_clear_meta_error(plane);
  1971. }
  1972. }
  1973. }
  1974. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1975. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1976. sde_crtc->retire_frame_event_time = ktime_get();
  1977. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1978. }
  1979. fevent->event = event;
  1980. fevent->crtc = crtc;
  1981. fevent->connector = cb_data->connector;
  1982. fevent->ts = ktime_get();
  1983. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1984. }
  1985. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1986. struct drm_crtc_state *old_state)
  1987. {
  1988. struct drm_device *dev;
  1989. struct sde_crtc *sde_crtc;
  1990. struct sde_crtc_state *cstate;
  1991. struct drm_connector *conn;
  1992. struct drm_encoder *encoder;
  1993. struct drm_connector_list_iter conn_iter;
  1994. if (!crtc || !crtc->state) {
  1995. SDE_ERROR("invalid crtc\n");
  1996. return;
  1997. }
  1998. dev = crtc->dev;
  1999. sde_crtc = to_sde_crtc(crtc);
  2000. cstate = to_sde_crtc_state(crtc->state);
  2001. SDE_EVT32_VERBOSE(DRMID(crtc));
  2002. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2003. /* identify connectors attached to this crtc */
  2004. cstate->num_connectors = 0;
  2005. drm_connector_list_iter_begin(dev, &conn_iter);
  2006. drm_for_each_connector_iter(conn, &conn_iter)
  2007. if (conn->state && conn->state->crtc == crtc &&
  2008. cstate->num_connectors < MAX_CONNECTORS) {
  2009. encoder = conn->state->best_encoder;
  2010. if (encoder)
  2011. sde_encoder_register_frame_event_callback(
  2012. encoder,
  2013. sde_crtc_frame_event_cb,
  2014. crtc);
  2015. cstate->connectors[cstate->num_connectors++] = conn;
  2016. sde_connector_prepare_fence(conn);
  2017. }
  2018. drm_connector_list_iter_end(&conn_iter);
  2019. /* prepare main output fence */
  2020. sde_fence_prepare(sde_crtc->output_fence);
  2021. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2022. }
  2023. /**
  2024. * sde_crtc_complete_flip - signal pending page_flip events
  2025. * Any pending vblank events are added to the vblank_event_list
  2026. * so that the next vblank interrupt shall signal them.
  2027. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2028. * This API signals any pending PAGE_FLIP events requested through
  2029. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2030. * if file!=NULL, this is preclose potential cancel-flip path
  2031. * @crtc: Pointer to drm crtc structure
  2032. * @file: Pointer to drm file
  2033. */
  2034. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2035. struct drm_file *file)
  2036. {
  2037. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2038. struct drm_device *dev = crtc->dev;
  2039. struct drm_pending_vblank_event *event;
  2040. unsigned long flags;
  2041. spin_lock_irqsave(&dev->event_lock, flags);
  2042. event = sde_crtc->event;
  2043. if (!event)
  2044. goto end;
  2045. /*
  2046. * if regular vblank case (!file) or if cancel-flip from
  2047. * preclose on file that requested flip, then send the
  2048. * event:
  2049. */
  2050. if (!file || (event->base.file_priv == file)) {
  2051. sde_crtc->event = NULL;
  2052. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2053. sde_crtc->name, event);
  2054. SDE_EVT32_VERBOSE(DRMID(crtc));
  2055. drm_crtc_send_vblank_event(crtc, event);
  2056. }
  2057. end:
  2058. spin_unlock_irqrestore(&dev->event_lock, flags);
  2059. }
  2060. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2061. struct drm_crtc_state *cstate)
  2062. {
  2063. struct drm_encoder *encoder;
  2064. if (!crtc || !crtc->dev || !cstate) {
  2065. SDE_ERROR("invalid crtc\n");
  2066. return INTF_MODE_NONE;
  2067. }
  2068. drm_for_each_encoder_mask(encoder, crtc->dev,
  2069. cstate->encoder_mask) {
  2070. /* continue if copy encoder is encountered */
  2071. if (sde_encoder_in_clone_mode(encoder))
  2072. continue;
  2073. return sde_encoder_get_intf_mode(encoder);
  2074. }
  2075. return INTF_MODE_NONE;
  2076. }
  2077. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2078. {
  2079. struct drm_encoder *encoder;
  2080. if (!crtc || !crtc->dev) {
  2081. SDE_ERROR("invalid crtc\n");
  2082. return INTF_MODE_NONE;
  2083. }
  2084. drm_for_each_encoder(encoder, crtc->dev)
  2085. if ((encoder->crtc == crtc)
  2086. && !sde_encoder_in_cont_splash(encoder))
  2087. return sde_encoder_get_fps(encoder);
  2088. return 0;
  2089. }
  2090. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2091. {
  2092. struct drm_encoder *encoder;
  2093. if (!crtc || !crtc->dev) {
  2094. SDE_ERROR("invalid crtc\n");
  2095. return 0;
  2096. }
  2097. drm_for_each_encoder_mask(encoder, crtc->dev,
  2098. crtc->state->encoder_mask) {
  2099. if (!sde_encoder_in_cont_splash(encoder))
  2100. return sde_encoder_get_dfps_maxfps(encoder);
  2101. }
  2102. return 0;
  2103. }
  2104. static void sde_crtc_vblank_cb(void *data)
  2105. {
  2106. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2107. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2108. /* keep statistics on vblank callback - with auto reset via debugfs */
  2109. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2110. sde_crtc->vblank_cb_time = ktime_get();
  2111. else
  2112. sde_crtc->vblank_cb_count++;
  2113. sde_crtc->vblank_last_cb_time = ktime_get();
  2114. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2115. drm_crtc_handle_vblank(crtc);
  2116. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2117. SDE_EVT32_VERBOSE(DRMID(crtc));
  2118. }
  2119. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2120. ktime_t ts, enum sde_fence_event fence_event)
  2121. {
  2122. if (!connector) {
  2123. SDE_ERROR("invalid param\n");
  2124. return;
  2125. }
  2126. SDE_ATRACE_BEGIN("signal_retire_fence");
  2127. sde_connector_complete_commit(connector, ts, fence_event);
  2128. SDE_ATRACE_END("signal_retire_fence");
  2129. }
  2130. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2131. {
  2132. struct msm_drm_private *priv;
  2133. struct sde_crtc_frame_event *fevent;
  2134. struct drm_crtc *crtc;
  2135. struct sde_crtc *sde_crtc;
  2136. struct sde_kms *sde_kms;
  2137. unsigned long flags;
  2138. bool in_clone_mode = false;
  2139. if (!work) {
  2140. SDE_ERROR("invalid work handle\n");
  2141. return;
  2142. }
  2143. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2144. if (!fevent->crtc || !fevent->crtc->state) {
  2145. SDE_ERROR("invalid crtc\n");
  2146. return;
  2147. }
  2148. crtc = fevent->crtc;
  2149. sde_crtc = to_sde_crtc(crtc);
  2150. sde_kms = _sde_crtc_get_kms(crtc);
  2151. if (!sde_kms) {
  2152. SDE_ERROR("invalid kms handle\n");
  2153. return;
  2154. }
  2155. priv = sde_kms->dev->dev_private;
  2156. SDE_ATRACE_BEGIN("crtc_frame_event");
  2157. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2158. ktime_to_ns(fevent->ts));
  2159. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2160. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2161. true : false;
  2162. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2163. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2164. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2165. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2166. /* this should not happen */
  2167. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2168. crtc->base.id,
  2169. ktime_to_ns(fevent->ts),
  2170. atomic_read(&sde_crtc->frame_pending));
  2171. SDE_EVT32(DRMID(crtc), fevent->event,
  2172. SDE_EVTLOG_FUNC_CASE1);
  2173. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2174. /* release bandwidth and other resources */
  2175. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2176. crtc->base.id,
  2177. ktime_to_ns(fevent->ts));
  2178. SDE_EVT32(DRMID(crtc), fevent->event,
  2179. SDE_EVTLOG_FUNC_CASE2);
  2180. sde_core_perf_crtc_release_bw(crtc);
  2181. } else {
  2182. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2183. SDE_EVTLOG_FUNC_CASE3);
  2184. }
  2185. }
  2186. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2187. SDE_ATRACE_BEGIN("signal_release_fence");
  2188. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2189. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2190. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2191. SDE_ATRACE_END("signal_release_fence");
  2192. }
  2193. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2194. /* this api should be called without spin_lock */
  2195. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2196. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2197. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2198. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2199. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2200. crtc->base.id, ktime_to_ns(fevent->ts));
  2201. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2202. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2203. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2204. SDE_ATRACE_END("crtc_frame_event");
  2205. }
  2206. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2207. struct drm_crtc_state *old_state)
  2208. {
  2209. struct sde_crtc *sde_crtc;
  2210. if (!crtc || !crtc->state) {
  2211. SDE_ERROR("invalid crtc\n");
  2212. return;
  2213. }
  2214. sde_crtc = to_sde_crtc(crtc);
  2215. SDE_EVT32_VERBOSE(DRMID(crtc));
  2216. sde_core_perf_crtc_update(crtc, 0, false);
  2217. }
  2218. /**
  2219. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2220. * @cstate: Pointer to sde crtc state
  2221. */
  2222. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2223. {
  2224. if (!cstate) {
  2225. SDE_ERROR("invalid cstate\n");
  2226. return;
  2227. }
  2228. cstate->input_fence_timeout_ns =
  2229. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2230. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2231. }
  2232. /**
  2233. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2234. * @cstate: Pointer to sde crtc state
  2235. */
  2236. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2237. {
  2238. u32 i;
  2239. if (!cstate)
  2240. return;
  2241. for (i = 0; i < cstate->num_dim_layers; i++)
  2242. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2243. cstate->num_dim_layers = 0;
  2244. }
  2245. /**
  2246. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2247. * @cstate: Pointer to sde crtc state
  2248. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2249. */
  2250. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2251. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2252. {
  2253. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2254. struct sde_drm_dim_layer_cfg *user_cfg;
  2255. struct sde_hw_dim_layer *dim_layer;
  2256. u32 count, i;
  2257. struct sde_kms *kms;
  2258. if (!crtc || !cstate) {
  2259. SDE_ERROR("invalid crtc or cstate\n");
  2260. return;
  2261. }
  2262. dim_layer = cstate->dim_layer;
  2263. if (!usr_ptr) {
  2264. /* usr_ptr is null when setting the default property value */
  2265. _sde_crtc_clear_dim_layers_v1(cstate);
  2266. SDE_DEBUG("dim_layer data removed\n");
  2267. goto clear;
  2268. }
  2269. kms = _sde_crtc_get_kms(crtc);
  2270. if (!kms || !kms->catalog) {
  2271. SDE_ERROR("invalid kms\n");
  2272. return;
  2273. }
  2274. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2275. SDE_ERROR("failed to copy dim_layer data\n");
  2276. return;
  2277. }
  2278. count = dim_layer_v1.num_layers;
  2279. if (count > SDE_MAX_DIM_LAYERS) {
  2280. SDE_ERROR("invalid number of dim_layers:%d", count);
  2281. return;
  2282. }
  2283. /* populate from user space */
  2284. cstate->num_dim_layers = count;
  2285. for (i = 0; i < count; i++) {
  2286. user_cfg = &dim_layer_v1.layer_cfg[i];
  2287. dim_layer[i].flags = user_cfg->flags;
  2288. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2289. user_cfg->stage : user_cfg->stage +
  2290. SDE_STAGE_0;
  2291. dim_layer[i].rect.x = user_cfg->rect.x1;
  2292. dim_layer[i].rect.y = user_cfg->rect.y1;
  2293. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2294. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2295. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2296. user_cfg->color_fill.color_0,
  2297. user_cfg->color_fill.color_1,
  2298. user_cfg->color_fill.color_2,
  2299. user_cfg->color_fill.color_3,
  2300. };
  2301. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2302. i, dim_layer[i].flags, dim_layer[i].stage);
  2303. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2304. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2305. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2306. dim_layer[i].color_fill.color_0,
  2307. dim_layer[i].color_fill.color_1,
  2308. dim_layer[i].color_fill.color_2,
  2309. dim_layer[i].color_fill.color_3);
  2310. }
  2311. clear:
  2312. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2313. }
  2314. /**
  2315. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2316. * @sde_crtc : Pointer to sde crtc
  2317. * @cstate : Pointer to sde crtc state
  2318. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2319. */
  2320. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2321. struct sde_crtc_state *cstate,
  2322. void __user *usr_ptr)
  2323. {
  2324. struct sde_drm_dest_scaler_data ds_data;
  2325. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2326. struct sde_drm_scaler_v2 scaler_v2;
  2327. void __user *scaler_v2_usr;
  2328. int i, count;
  2329. if (!sde_crtc || !cstate) {
  2330. SDE_ERROR("invalid sde_crtc/state\n");
  2331. return -EINVAL;
  2332. }
  2333. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2334. if (!usr_ptr) {
  2335. SDE_DEBUG("ds data removed\n");
  2336. return 0;
  2337. }
  2338. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2339. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2340. sde_crtc->name);
  2341. return -EINVAL;
  2342. }
  2343. count = ds_data.num_dest_scaler;
  2344. if (!count) {
  2345. SDE_DEBUG("no ds data available\n");
  2346. return 0;
  2347. }
  2348. if (count > SDE_MAX_DS_COUNT) {
  2349. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2350. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2351. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2352. return -EINVAL;
  2353. }
  2354. /* Populate from user space */
  2355. for (i = 0; i < count; i++) {
  2356. ds_cfg_usr = &ds_data.ds_cfg[i];
  2357. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2358. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2359. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2360. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2361. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2362. if (ds_cfg_usr->scaler_cfg) {
  2363. scaler_v2_usr =
  2364. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2365. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2366. sizeof(scaler_v2))) {
  2367. SDE_ERROR("%s:scaler: copy from user failed\n",
  2368. sde_crtc->name);
  2369. return -EINVAL;
  2370. }
  2371. }
  2372. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2373. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2374. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2375. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2376. scaler_v2.dst_width, scaler_v2.dst_height);
  2377. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2378. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2379. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2380. scaler_v2.dst_width, scaler_v2.dst_height);
  2381. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2382. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2383. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2384. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2385. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2386. ds_cfg_usr->lm_height);
  2387. }
  2388. cstate->num_ds = count;
  2389. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2390. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2391. return 0;
  2392. }
  2393. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2394. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2395. struct sde_hw_ds_cfg *prev_cfg)
  2396. {
  2397. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2398. || !cfg->lm_width || !cfg->lm_height) {
  2399. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2400. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2401. hdisplay, mode->vdisplay);
  2402. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2403. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2404. return -E2BIG;
  2405. }
  2406. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2407. cfg->lm_height != prev_cfg->lm_height)) {
  2408. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2409. crtc->base.id, cfg->lm_width,
  2410. cfg->lm_height, prev_cfg->lm_width,
  2411. prev_cfg->lm_height);
  2412. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2413. prev_cfg->lm_width, prev_cfg->lm_height,
  2414. SDE_EVTLOG_ERROR);
  2415. return -EINVAL;
  2416. }
  2417. return 0;
  2418. }
  2419. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2420. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2421. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2422. u32 max_in_width, u32 max_out_width)
  2423. {
  2424. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2425. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2426. /**
  2427. * Scaler src and dst width shouldn't exceed the maximum
  2428. * width limitation. Also, if there is no partial update
  2429. * dst width and height must match display resolution.
  2430. */
  2431. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2432. cfg->scl3_cfg.dst_width > max_out_width ||
  2433. !cfg->scl3_cfg.src_width[0] ||
  2434. !cfg->scl3_cfg.dst_width ||
  2435. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2436. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2437. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2438. SDE_ERROR("crtc%d: ", crtc->base.id);
  2439. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2440. cfg->scl3_cfg.src_width[0],
  2441. cfg->scl3_cfg.dst_width,
  2442. cfg->scl3_cfg.dst_height,
  2443. hdisplay, mode->vdisplay);
  2444. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2445. sde_crtc->num_mixers, cfg->flags,
  2446. hw_ds->idx - DS_0);
  2447. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2448. cfg->scl3_cfg.enable,
  2449. cfg->scl3_cfg.de.enable);
  2450. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2451. cfg->scl3_cfg.de.enable, cfg->flags,
  2452. max_in_width, max_out_width,
  2453. cfg->scl3_cfg.src_width[0],
  2454. cfg->scl3_cfg.dst_width,
  2455. cfg->scl3_cfg.dst_height, hdisplay,
  2456. mode->vdisplay, sde_crtc->num_mixers,
  2457. SDE_EVTLOG_ERROR);
  2458. cfg->flags &=
  2459. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2460. cfg->flags &=
  2461. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2462. return -EINVAL;
  2463. }
  2464. }
  2465. return 0;
  2466. }
  2467. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2468. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2469. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2470. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2471. {
  2472. int i, ret;
  2473. u32 lm_idx;
  2474. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2475. for (i = 0; i < cstate->num_ds; i++) {
  2476. cfg = &cstate->ds_cfg[i];
  2477. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2478. lm_idx = cfg->idx;
  2479. /**
  2480. * Validate against topology
  2481. * No of dest scalers should match the num of mixers
  2482. * unless it is partial update left only/right only use case
  2483. */
  2484. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2485. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2486. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2487. crtc->base.id, i, lm_idx, cfg->flags);
  2488. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2489. SDE_EVTLOG_ERROR);
  2490. return -EINVAL;
  2491. }
  2492. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2493. if (!max_in_width && !max_out_width) {
  2494. max_in_width = hw_ds->scl->top->maxinputwidth;
  2495. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2496. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2497. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2498. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2499. max_in_width, max_out_width, cstate->num_ds);
  2500. }
  2501. /* Check LM width and height */
  2502. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2503. prev_cfg);
  2504. if (ret)
  2505. return ret;
  2506. /* Check scaler data */
  2507. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2508. hw_ds, cfg, hdisplay,
  2509. max_in_width, max_out_width);
  2510. if (ret)
  2511. return ret;
  2512. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2513. (*num_ds_enable)++;
  2514. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2515. hw_ds->idx - DS_0, cfg->flags);
  2516. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2517. }
  2518. return 0;
  2519. }
  2520. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2521. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2522. {
  2523. struct sde_hw_ds_cfg *cfg;
  2524. int i;
  2525. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2526. cstate->num_ds_enabled, num_ds_enable);
  2527. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2528. cstate->num_ds, cstate->dirty[0]);
  2529. if (cstate->num_ds_enabled != num_ds_enable) {
  2530. /* Disabling destination scaler */
  2531. if (!num_ds_enable) {
  2532. for (i = 0; i < cstate->num_ds; i++) {
  2533. cfg = &cstate->ds_cfg[i];
  2534. cfg->idx = i;
  2535. /* Update scaler settings in disable case */
  2536. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2537. cfg->scl3_cfg.enable = 0;
  2538. cfg->scl3_cfg.de.enable = 0;
  2539. }
  2540. }
  2541. cstate->num_ds_enabled = num_ds_enable;
  2542. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2543. } else {
  2544. if (!cstate->num_ds_enabled)
  2545. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2546. }
  2547. }
  2548. /**
  2549. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2550. * @crtc : Pointer to drm crtc
  2551. * @state : Pointer to drm crtc state
  2552. */
  2553. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2554. struct drm_crtc_state *state)
  2555. {
  2556. struct sde_crtc *sde_crtc;
  2557. struct sde_crtc_state *cstate;
  2558. struct drm_display_mode *mode;
  2559. struct sde_kms *kms;
  2560. struct sde_hw_ds *hw_ds = NULL;
  2561. u32 ret = 0;
  2562. u32 num_ds_enable = 0, hdisplay = 0;
  2563. u32 max_in_width = 0, max_out_width = 0;
  2564. if (!crtc || !state)
  2565. return -EINVAL;
  2566. sde_crtc = to_sde_crtc(crtc);
  2567. cstate = to_sde_crtc_state(state);
  2568. kms = _sde_crtc_get_kms(crtc);
  2569. mode = &state->adjusted_mode;
  2570. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2571. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2572. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2573. return 0;
  2574. }
  2575. if (!kms || !kms->catalog) {
  2576. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2577. return -EINVAL;
  2578. }
  2579. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2580. SDE_DEBUG("dest scaler feature not supported\n");
  2581. return 0;
  2582. }
  2583. if (!sde_crtc->num_mixers) {
  2584. SDE_DEBUG("mixers not allocated\n");
  2585. return 0;
  2586. }
  2587. ret = _sde_validate_hw_resources(sde_crtc);
  2588. if (ret)
  2589. goto err;
  2590. /**
  2591. * No of dest scalers shouldn't exceed hw ds block count and
  2592. * also, match the num of mixers unless it is partial update
  2593. * left only/right only use case - currently PU + DS is not supported
  2594. */
  2595. if (cstate->num_ds > kms->catalog->ds_count ||
  2596. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2597. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2598. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2599. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2600. cstate->ds_cfg[0].flags);
  2601. ret = -EINVAL;
  2602. goto err;
  2603. }
  2604. /**
  2605. * Check if DS needs to be enabled or disabled
  2606. * In case of enable, validate the data
  2607. */
  2608. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2609. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2610. cstate->num_ds, cstate->ds_cfg[0].flags);
  2611. goto disable;
  2612. }
  2613. /* Display resolution */
  2614. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2615. /* Validate the DS data */
  2616. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2617. mode, hw_ds, hdisplay, &num_ds_enable,
  2618. max_in_width, max_out_width);
  2619. if (ret)
  2620. goto err;
  2621. disable:
  2622. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2623. return 0;
  2624. err:
  2625. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2626. return ret;
  2627. }
  2628. /**
  2629. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2630. * @crtc: Pointer to CRTC object
  2631. */
  2632. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2633. {
  2634. struct drm_plane *plane = NULL;
  2635. uint32_t wait_ms = 1;
  2636. ktime_t kt_end, kt_wait;
  2637. int rc = 0;
  2638. SDE_DEBUG("\n");
  2639. if (!crtc || !crtc->state) {
  2640. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2641. return;
  2642. }
  2643. /* use monotonic timer to limit total fence wait time */
  2644. kt_end = ktime_add_ns(ktime_get(),
  2645. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2646. /*
  2647. * Wait for fences sequentially, as all of them need to be signalled
  2648. * before we can proceed.
  2649. *
  2650. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2651. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2652. * that each plane can check its fence status and react appropriately
  2653. * if its fence has timed out. Call input fence wait multiple times if
  2654. * fence wait is interrupted due to interrupt call.
  2655. */
  2656. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2657. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2658. do {
  2659. kt_wait = ktime_sub(kt_end, ktime_get());
  2660. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2661. wait_ms = ktime_to_ms(kt_wait);
  2662. else
  2663. wait_ms = 0;
  2664. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2665. } while (wait_ms && rc == -ERESTARTSYS);
  2666. }
  2667. SDE_ATRACE_END("plane_wait_input_fence");
  2668. }
  2669. static void _sde_crtc_setup_mixer_for_encoder(
  2670. struct drm_crtc *crtc,
  2671. struct drm_encoder *enc)
  2672. {
  2673. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2674. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2675. struct sde_rm *rm = &sde_kms->rm;
  2676. struct sde_crtc_mixer *mixer;
  2677. struct sde_hw_ctl *last_valid_ctl = NULL;
  2678. int i;
  2679. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2680. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2681. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2682. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2683. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2684. /* Set up all the mixers and ctls reserved by this encoder */
  2685. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2686. mixer = &sde_crtc->mixers[i];
  2687. if (!sde_rm_get_hw(rm, &lm_iter))
  2688. break;
  2689. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2690. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2691. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2692. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2693. mixer->hw_lm->idx - LM_0);
  2694. mixer->hw_ctl = last_valid_ctl;
  2695. } else {
  2696. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2697. last_valid_ctl = mixer->hw_ctl;
  2698. sde_crtc->num_ctls++;
  2699. }
  2700. /* Shouldn't happen, mixers are always >= ctls */
  2701. if (!mixer->hw_ctl) {
  2702. SDE_ERROR("no valid ctls found for lm %d\n",
  2703. mixer->hw_lm->idx - LM_0);
  2704. return;
  2705. }
  2706. /* Dspp may be null */
  2707. (void) sde_rm_get_hw(rm, &dspp_iter);
  2708. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2709. /* DS may be null */
  2710. (void) sde_rm_get_hw(rm, &ds_iter);
  2711. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2712. mixer->encoder = enc;
  2713. sde_crtc->num_mixers++;
  2714. SDE_DEBUG("setup mixer %d: lm %d\n",
  2715. i, mixer->hw_lm->idx - LM_0);
  2716. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2717. i, mixer->hw_ctl->idx - CTL_0);
  2718. if (mixer->hw_ds)
  2719. SDE_DEBUG("setup mixer %d: ds %d\n",
  2720. i, mixer->hw_ds->idx - DS_0);
  2721. }
  2722. }
  2723. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2724. {
  2725. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2726. struct drm_encoder *enc;
  2727. sde_crtc->num_ctls = 0;
  2728. sde_crtc->num_mixers = 0;
  2729. sde_crtc->mixers_swapped = false;
  2730. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2731. mutex_lock(&sde_crtc->crtc_lock);
  2732. /* Check for mixers on all encoders attached to this crtc */
  2733. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2734. if (enc->crtc != crtc)
  2735. continue;
  2736. /* avoid overwriting mixers info from a copy encoder */
  2737. if (sde_encoder_in_clone_mode(enc))
  2738. continue;
  2739. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2740. }
  2741. mutex_unlock(&sde_crtc->crtc_lock);
  2742. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2743. }
  2744. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2745. {
  2746. int i;
  2747. struct sde_crtc_state *cstate;
  2748. cstate = to_sde_crtc_state(state);
  2749. cstate->is_ppsplit = false;
  2750. for (i = 0; i < cstate->num_connectors; i++) {
  2751. struct drm_connector *conn = cstate->connectors[i];
  2752. if (sde_connector_get_topology_name(conn) ==
  2753. SDE_RM_TOPOLOGY_PPSPLIT)
  2754. cstate->is_ppsplit = true;
  2755. }
  2756. }
  2757. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2758. struct drm_crtc_state *state)
  2759. {
  2760. struct sde_crtc *sde_crtc;
  2761. struct sde_crtc_state *cstate;
  2762. struct drm_display_mode *adj_mode;
  2763. u32 crtc_split_width;
  2764. int i;
  2765. if (!crtc || !state) {
  2766. SDE_ERROR("invalid args\n");
  2767. return;
  2768. }
  2769. sde_crtc = to_sde_crtc(crtc);
  2770. cstate = to_sde_crtc_state(state);
  2771. adj_mode = &state->adjusted_mode;
  2772. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2773. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2774. cstate->lm_bounds[i].x = crtc_split_width * i;
  2775. cstate->lm_bounds[i].y = 0;
  2776. cstate->lm_bounds[i].w = crtc_split_width;
  2777. cstate->lm_bounds[i].h =
  2778. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2779. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2780. sizeof(cstate->lm_roi[i]));
  2781. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2782. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2783. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2784. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2785. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2786. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2787. }
  2788. drm_mode_debug_printmodeline(adj_mode);
  2789. }
  2790. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2791. {
  2792. struct sde_crtc_mixer mixer;
  2793. /*
  2794. * Use mixer[0] to get hw_ctl which will use ops to clear
  2795. * all blendstages. Clear all blendstages will iterate through
  2796. * all mixers.
  2797. */
  2798. if (sde_crtc->num_mixers) {
  2799. mixer = sde_crtc->mixers[0];
  2800. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2801. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2802. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2803. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2804. }
  2805. }
  2806. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2807. struct drm_crtc_state *old_state)
  2808. {
  2809. struct sde_crtc *sde_crtc;
  2810. struct drm_encoder *encoder;
  2811. struct drm_device *dev;
  2812. struct sde_kms *sde_kms;
  2813. struct drm_plane *plane;
  2814. struct sde_splash_display *splash_display;
  2815. bool cont_splash_enabled = false, apply_cp_prop = false;
  2816. size_t i;
  2817. if (!crtc) {
  2818. SDE_ERROR("invalid crtc\n");
  2819. return;
  2820. }
  2821. if (!crtc->state->enable) {
  2822. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2823. crtc->base.id, crtc->state->enable);
  2824. return;
  2825. }
  2826. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2827. SDE_ERROR("power resource is not enabled\n");
  2828. return;
  2829. }
  2830. sde_kms = _sde_crtc_get_kms(crtc);
  2831. if (!sde_kms)
  2832. return;
  2833. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2834. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2835. sde_crtc = to_sde_crtc(crtc);
  2836. dev = crtc->dev;
  2837. if (!sde_crtc->num_mixers) {
  2838. _sde_crtc_setup_mixers(crtc);
  2839. _sde_crtc_setup_is_ppsplit(crtc->state);
  2840. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2841. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2842. }
  2843. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2844. if (encoder->crtc != crtc)
  2845. continue;
  2846. /* encoder will trigger pending mask now */
  2847. sde_encoder_trigger_kickoff_pending(encoder);
  2848. }
  2849. /* update performance setting */
  2850. sde_core_perf_crtc_update(crtc, 1, false);
  2851. /*
  2852. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2853. * it means we are trying to flush a CRTC whose state is disabled:
  2854. * nothing else needs to be done.
  2855. */
  2856. if (unlikely(!sde_crtc->num_mixers))
  2857. goto end;
  2858. _sde_crtc_blend_setup(crtc, old_state, true);
  2859. _sde_crtc_dest_scaler_setup(crtc);
  2860. sde_cp_crtc_apply_noise(crtc, old_state);
  2861. if (old_state->mode_changed) {
  2862. sde_core_perf_crtc_update_uidle(crtc, true);
  2863. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2864. if (plane->state && plane->state->fb)
  2865. _sde_plane_set_qos_lut(plane, crtc,
  2866. plane->state->fb);
  2867. }
  2868. }
  2869. /*
  2870. * Since CP properties use AXI buffer to program the
  2871. * HW, check if context bank is in attached state,
  2872. * apply color processing properties only if
  2873. * smmu state is attached,
  2874. */
  2875. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2876. splash_display = &sde_kms->splash_data.splash_display[i];
  2877. if (splash_display->cont_splash_enabled &&
  2878. splash_display->encoder &&
  2879. crtc == splash_display->encoder->crtc)
  2880. cont_splash_enabled = true;
  2881. }
  2882. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2883. true : sde_crtc->enabled;
  2884. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2885. (cont_splash_enabled || apply_cp_prop))
  2886. sde_cp_crtc_apply_properties(crtc);
  2887. /*
  2888. * PP_DONE irq is only used by command mode for now.
  2889. * It is better to request pending before FLUSH and START trigger
  2890. * to make sure no pp_done irq missed.
  2891. * This is safe because no pp_done will happen before SW trigger
  2892. * in command mode.
  2893. */
  2894. end:
  2895. SDE_ATRACE_END("crtc_atomic_begin");
  2896. }
  2897. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2898. struct drm_crtc_state *old_crtc_state)
  2899. {
  2900. struct drm_encoder *encoder;
  2901. struct sde_crtc *sde_crtc;
  2902. struct drm_device *dev;
  2903. struct drm_plane *plane;
  2904. struct msm_drm_private *priv;
  2905. struct sde_crtc_state *cstate;
  2906. struct sde_kms *sde_kms;
  2907. int i;
  2908. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2909. SDE_ERROR("invalid crtc\n");
  2910. return;
  2911. }
  2912. if (!crtc->state->enable) {
  2913. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2914. crtc->base.id, crtc->state->enable);
  2915. return;
  2916. }
  2917. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2918. SDE_ERROR("power resource is not enabled\n");
  2919. return;
  2920. }
  2921. sde_kms = _sde_crtc_get_kms(crtc);
  2922. if (!sde_kms) {
  2923. SDE_ERROR("invalid kms\n");
  2924. return;
  2925. }
  2926. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2927. sde_crtc = to_sde_crtc(crtc);
  2928. cstate = to_sde_crtc_state(crtc->state);
  2929. dev = crtc->dev;
  2930. priv = dev->dev_private;
  2931. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2932. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2933. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2934. false);
  2935. else
  2936. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2937. /*
  2938. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2939. * it means we are trying to flush a CRTC whose state is disabled:
  2940. * nothing else needs to be done.
  2941. */
  2942. if (unlikely(!sde_crtc->num_mixers))
  2943. return;
  2944. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2945. /*
  2946. * For planes without commit update, drm framework will not add
  2947. * those planes to current state since hardware update is not
  2948. * required. However, if those planes were power collapsed since
  2949. * last commit cycle, driver has to restore the hardware state
  2950. * of those planes explicitly here prior to plane flush.
  2951. * Also use this iteration to see if any plane requires cache,
  2952. * so during the perf update driver can activate/deactivate
  2953. * the cache accordingly.
  2954. */
  2955. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2956. sde_crtc->new_perf.llcc_active[i] = false;
  2957. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2958. sde_plane_restore(plane);
  2959. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2960. if (sde_plane_is_cache_required(plane, i))
  2961. sde_crtc->new_perf.llcc_active[i] = true;
  2962. }
  2963. }
  2964. sde_core_perf_crtc_update_llcc(crtc);
  2965. /* wait for acquire fences before anything else is done */
  2966. _sde_crtc_wait_for_fences(crtc);
  2967. if (!cstate->rsc_update) {
  2968. drm_for_each_encoder_mask(encoder, dev,
  2969. crtc->state->encoder_mask) {
  2970. cstate->rsc_client =
  2971. sde_encoder_get_rsc_client(encoder);
  2972. }
  2973. cstate->rsc_update = true;
  2974. }
  2975. /*
  2976. * Final plane updates: Give each plane a chance to complete all
  2977. * required writes/flushing before crtc's "flush
  2978. * everything" call below.
  2979. */
  2980. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2981. if (sde_kms->smmu_state.transition_error)
  2982. sde_plane_set_error(plane, true);
  2983. sde_plane_flush(plane);
  2984. }
  2985. /* Kickoff will be scheduled by outer layer */
  2986. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2987. }
  2988. /**
  2989. * sde_crtc_destroy_state - state destroy hook
  2990. * @crtc: drm CRTC
  2991. * @state: CRTC state object to release
  2992. */
  2993. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2994. struct drm_crtc_state *state)
  2995. {
  2996. struct sde_crtc *sde_crtc;
  2997. struct sde_crtc_state *cstate;
  2998. struct drm_encoder *enc;
  2999. struct sde_kms *sde_kms;
  3000. if (!crtc || !state) {
  3001. SDE_ERROR("invalid argument(s)\n");
  3002. return;
  3003. }
  3004. sde_crtc = to_sde_crtc(crtc);
  3005. cstate = to_sde_crtc_state(state);
  3006. sde_kms = _sde_crtc_get_kms(crtc);
  3007. if (!sde_kms) {
  3008. SDE_ERROR("invalid sde_kms\n");
  3009. return;
  3010. }
  3011. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3012. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3013. sde_rm_release(&sde_kms->rm, enc, true);
  3014. __drm_atomic_helper_crtc_destroy_state(state);
  3015. /* destroy value helper */
  3016. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3017. &cstate->property_state);
  3018. }
  3019. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3020. {
  3021. struct sde_crtc *sde_crtc;
  3022. int i;
  3023. if (!crtc) {
  3024. SDE_ERROR("invalid argument\n");
  3025. return -EINVAL;
  3026. }
  3027. sde_crtc = to_sde_crtc(crtc);
  3028. if (!atomic_read(&sde_crtc->frame_pending)) {
  3029. SDE_DEBUG("no frames pending\n");
  3030. return 0;
  3031. }
  3032. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3033. /*
  3034. * flush all the event thread work to make sure all the
  3035. * FRAME_EVENTS from encoder are propagated to crtc
  3036. */
  3037. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3038. if (list_empty(&sde_crtc->frame_events[i].list))
  3039. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3040. }
  3041. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3042. return 0;
  3043. }
  3044. /**
  3045. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3046. * @crtc: Pointer to crtc structure
  3047. */
  3048. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3049. {
  3050. struct drm_plane *plane;
  3051. struct drm_plane_state *state;
  3052. struct sde_crtc *sde_crtc;
  3053. struct sde_crtc_mixer *mixer;
  3054. struct sde_hw_ctl *ctl;
  3055. if (!crtc)
  3056. return;
  3057. sde_crtc = to_sde_crtc(crtc);
  3058. mixer = sde_crtc->mixers;
  3059. if (!mixer)
  3060. return;
  3061. ctl = mixer->hw_ctl;
  3062. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3063. state = plane->state;
  3064. if (!state)
  3065. continue;
  3066. /* clear plane flush bitmask */
  3067. sde_plane_ctl_flush(plane, ctl, false);
  3068. }
  3069. }
  3070. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3071. {
  3072. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3073. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3074. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3075. struct msm_drm_private *priv;
  3076. struct msm_drm_thread *event_thread;
  3077. int idle_time = 0;
  3078. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3079. return;
  3080. priv = sde_kms->dev->dev_private;
  3081. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3082. if (!idle_time ||
  3083. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3084. MSM_DISPLAY_VIDEO_MODE) ||
  3085. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3086. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3087. return;
  3088. /* schedule the idle notify delayed work */
  3089. event_thread = &priv->event_thread[crtc->index];
  3090. kthread_mod_delayed_work(&event_thread->worker,
  3091. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3092. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3093. }
  3094. /**
  3095. * sde_crtc_reset_hw - attempt hardware reset on errors
  3096. * @crtc: Pointer to DRM crtc instance
  3097. * @old_state: Pointer to crtc state for previous commit
  3098. * @recovery_events: Whether or not recovery events are enabled
  3099. * Returns: Zero if current commit should still be attempted
  3100. */
  3101. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3102. bool recovery_events)
  3103. {
  3104. struct drm_plane *plane_halt[MAX_PLANES];
  3105. struct drm_plane *plane;
  3106. struct drm_encoder *encoder;
  3107. struct sde_crtc *sde_crtc;
  3108. struct sde_crtc_state *cstate;
  3109. struct sde_hw_ctl *ctl;
  3110. signed int i, plane_count;
  3111. int rc;
  3112. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3113. return -EINVAL;
  3114. sde_crtc = to_sde_crtc(crtc);
  3115. cstate = to_sde_crtc_state(crtc->state);
  3116. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3117. /* optionally generate a panic instead of performing a h/w reset */
  3118. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3119. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3120. ctl = sde_crtc->mixers[i].hw_ctl;
  3121. if (!ctl || !ctl->ops.reset)
  3122. continue;
  3123. rc = ctl->ops.reset(ctl);
  3124. if (rc) {
  3125. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3126. crtc->base.id, ctl->idx - CTL_0);
  3127. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3128. SDE_EVTLOG_ERROR);
  3129. break;
  3130. }
  3131. }
  3132. /* Early out if simple ctl reset succeeded */
  3133. if (i == sde_crtc->num_ctls)
  3134. return 0;
  3135. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3136. /* force all components in the system into reset at the same time */
  3137. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3138. ctl = sde_crtc->mixers[i].hw_ctl;
  3139. if (!ctl || !ctl->ops.hard_reset)
  3140. continue;
  3141. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3142. ctl->ops.hard_reset(ctl, true);
  3143. }
  3144. plane_count = 0;
  3145. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3146. if (plane_count >= ARRAY_SIZE(plane_halt))
  3147. break;
  3148. plane_halt[plane_count++] = plane;
  3149. sde_plane_halt_requests(plane, true);
  3150. sde_plane_set_revalidate(plane, true);
  3151. }
  3152. /* provide safe "border color only" commit configuration for later */
  3153. _sde_crtc_remove_pipe_flush(crtc);
  3154. _sde_crtc_blend_setup(crtc, old_state, false);
  3155. /* take h/w components out of reset */
  3156. for (i = plane_count - 1; i >= 0; --i)
  3157. sde_plane_halt_requests(plane_halt[i], false);
  3158. /* attempt to poll for start of frame cycle before reset release */
  3159. list_for_each_entry(encoder,
  3160. &crtc->dev->mode_config.encoder_list, head) {
  3161. if (encoder->crtc != crtc)
  3162. continue;
  3163. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3164. sde_encoder_poll_line_counts(encoder);
  3165. }
  3166. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3167. ctl = sde_crtc->mixers[i].hw_ctl;
  3168. if (!ctl || !ctl->ops.hard_reset)
  3169. continue;
  3170. ctl->ops.hard_reset(ctl, false);
  3171. }
  3172. list_for_each_entry(encoder,
  3173. &crtc->dev->mode_config.encoder_list, head) {
  3174. if (encoder->crtc != crtc)
  3175. continue;
  3176. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3177. sde_encoder_kickoff(encoder, false, true);
  3178. }
  3179. /* panic the device if VBIF is not in good state */
  3180. return !recovery_events ? 0 : -EAGAIN;
  3181. }
  3182. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3183. struct drm_crtc_state *old_state)
  3184. {
  3185. struct drm_encoder *encoder;
  3186. struct drm_device *dev;
  3187. struct sde_crtc *sde_crtc;
  3188. struct sde_kms *sde_kms;
  3189. struct sde_crtc_state *cstate;
  3190. bool is_error = false;
  3191. unsigned long flags;
  3192. enum sde_crtc_idle_pc_state idle_pc_state;
  3193. struct sde_encoder_kickoff_params params = { 0 };
  3194. if (!crtc) {
  3195. SDE_ERROR("invalid argument\n");
  3196. return;
  3197. }
  3198. dev = crtc->dev;
  3199. sde_crtc = to_sde_crtc(crtc);
  3200. sde_kms = _sde_crtc_get_kms(crtc);
  3201. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3202. SDE_ERROR("invalid argument\n");
  3203. return;
  3204. }
  3205. cstate = to_sde_crtc_state(crtc->state);
  3206. /*
  3207. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3208. * it means we are trying to start a CRTC whose state is disabled:
  3209. * nothing else needs to be done.
  3210. */
  3211. if (unlikely(!sde_crtc->num_mixers))
  3212. return;
  3213. SDE_ATRACE_BEGIN("crtc_commit");
  3214. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3215. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3216. if (encoder->crtc != crtc)
  3217. continue;
  3218. /*
  3219. * Encoder will flush/start now, unless it has a tx pending.
  3220. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3221. */
  3222. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3223. crtc->state);
  3224. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3225. sde_crtc->needs_hw_reset = true;
  3226. if (idle_pc_state != IDLE_PC_NONE)
  3227. sde_encoder_control_idle_pc(encoder,
  3228. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3229. }
  3230. /*
  3231. * Optionally attempt h/w recovery if any errors were detected while
  3232. * preparing for the kickoff
  3233. */
  3234. if (sde_crtc->needs_hw_reset) {
  3235. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3236. if (sde_crtc->frame_trigger_mode
  3237. != FRAME_DONE_WAIT_POSTED_START &&
  3238. sde_crtc_reset_hw(crtc, old_state,
  3239. params.recovery_events_enabled))
  3240. is_error = true;
  3241. sde_crtc->needs_hw_reset = false;
  3242. }
  3243. sde_crtc_calc_fps(sde_crtc);
  3244. SDE_ATRACE_BEGIN("flush_event_thread");
  3245. _sde_crtc_flush_frame_events(crtc);
  3246. SDE_ATRACE_END("flush_event_thread");
  3247. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3248. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3249. /* acquire bandwidth and other resources */
  3250. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3251. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3252. } else {
  3253. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3254. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3255. }
  3256. sde_crtc->play_count++;
  3257. sde_vbif_clear_errors(sde_kms);
  3258. if (is_error) {
  3259. _sde_crtc_remove_pipe_flush(crtc);
  3260. _sde_crtc_blend_setup(crtc, old_state, false);
  3261. }
  3262. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3263. if (encoder->crtc != crtc)
  3264. continue;
  3265. sde_encoder_kickoff(encoder, false, true);
  3266. }
  3267. /* store the event after frame trigger */
  3268. if (sde_crtc->event) {
  3269. WARN_ON(sde_crtc->event);
  3270. } else {
  3271. spin_lock_irqsave(&dev->event_lock, flags);
  3272. sde_crtc->event = crtc->state->event;
  3273. spin_unlock_irqrestore(&dev->event_lock, flags);
  3274. }
  3275. _sde_crtc_schedule_idle_notify(crtc);
  3276. SDE_ATRACE_END("crtc_commit");
  3277. }
  3278. /**
  3279. * _sde_crtc_vblank_enable - update power resource and vblank request
  3280. * @sde_crtc: Pointer to sde crtc structure
  3281. * @enable: Whether to enable/disable vblanks
  3282. *
  3283. * @Return: error code
  3284. */
  3285. static int _sde_crtc_vblank_enable(
  3286. struct sde_crtc *sde_crtc, bool enable)
  3287. {
  3288. struct drm_crtc *crtc;
  3289. struct drm_encoder *enc;
  3290. if (!sde_crtc) {
  3291. SDE_ERROR("invalid crtc\n");
  3292. return -EINVAL;
  3293. }
  3294. crtc = &sde_crtc->base;
  3295. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3296. crtc->state->encoder_mask,
  3297. sde_crtc->cached_encoder_mask);
  3298. if (enable) {
  3299. int ret;
  3300. ret = pm_runtime_get_sync(crtc->dev->dev);
  3301. if (ret < 0)
  3302. return ret;
  3303. mutex_lock(&sde_crtc->crtc_lock);
  3304. drm_for_each_encoder_mask(enc, crtc->dev,
  3305. sde_crtc->cached_encoder_mask) {
  3306. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3307. sde_encoder_register_vblank_callback(enc,
  3308. sde_crtc_vblank_cb, (void *)crtc);
  3309. }
  3310. mutex_unlock(&sde_crtc->crtc_lock);
  3311. } else {
  3312. mutex_lock(&sde_crtc->crtc_lock);
  3313. drm_for_each_encoder_mask(enc, crtc->dev,
  3314. sde_crtc->cached_encoder_mask) {
  3315. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3316. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3317. }
  3318. mutex_unlock(&sde_crtc->crtc_lock);
  3319. pm_runtime_put_sync(crtc->dev->dev);
  3320. }
  3321. return 0;
  3322. }
  3323. /**
  3324. * sde_crtc_duplicate_state - state duplicate hook
  3325. * @crtc: Pointer to drm crtc structure
  3326. * @Returns: Pointer to new drm_crtc_state structure
  3327. */
  3328. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3329. {
  3330. struct sde_crtc *sde_crtc;
  3331. struct sde_crtc_state *cstate, *old_cstate;
  3332. if (!crtc || !crtc->state) {
  3333. SDE_ERROR("invalid argument(s)\n");
  3334. return NULL;
  3335. }
  3336. sde_crtc = to_sde_crtc(crtc);
  3337. old_cstate = to_sde_crtc_state(crtc->state);
  3338. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3339. if (!cstate) {
  3340. SDE_ERROR("failed to allocate state\n");
  3341. return NULL;
  3342. }
  3343. /* duplicate value helper */
  3344. msm_property_duplicate_state(&sde_crtc->property_info,
  3345. old_cstate, cstate,
  3346. &cstate->property_state, cstate->property_values);
  3347. /* duplicate base helper */
  3348. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3349. return &cstate->base;
  3350. }
  3351. /**
  3352. * sde_crtc_reset - reset hook for CRTCs
  3353. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3354. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3355. * @crtc: Pointer to drm crtc structure
  3356. */
  3357. static void sde_crtc_reset(struct drm_crtc *crtc)
  3358. {
  3359. struct sde_crtc *sde_crtc;
  3360. struct sde_crtc_state *cstate;
  3361. if (!crtc) {
  3362. SDE_ERROR("invalid crtc\n");
  3363. return;
  3364. }
  3365. /* revert suspend actions, if necessary */
  3366. if (!sde_crtc_is_reset_required(crtc)) {
  3367. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3368. return;
  3369. }
  3370. /* remove previous state, if present */
  3371. if (crtc->state) {
  3372. sde_crtc_destroy_state(crtc, crtc->state);
  3373. crtc->state = 0;
  3374. }
  3375. sde_crtc = to_sde_crtc(crtc);
  3376. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3377. if (!cstate) {
  3378. SDE_ERROR("failed to allocate state\n");
  3379. return;
  3380. }
  3381. /* reset value helper */
  3382. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3383. &cstate->property_state,
  3384. cstate->property_values);
  3385. _sde_crtc_set_input_fence_timeout(cstate);
  3386. cstate->base.crtc = crtc;
  3387. crtc->state = &cstate->base;
  3388. }
  3389. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3390. {
  3391. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3392. struct sde_hw_mixer *hw_lm;
  3393. int lm_idx;
  3394. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3395. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3396. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3397. hw_lm->cfg.out_width = 0;
  3398. hw_lm->cfg.out_height = 0;
  3399. }
  3400. SDE_EVT32(DRMID(crtc));
  3401. }
  3402. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3403. {
  3404. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3405. struct drm_plane *plane;
  3406. /* mark planes, mixers, and other blocks dirty for next update */
  3407. drm_atomic_crtc_for_each_plane(plane, crtc)
  3408. sde_plane_set_revalidate(plane, true);
  3409. /* mark mixers dirty for next update */
  3410. sde_crtc_clear_cached_mixer_cfg(crtc);
  3411. /* mark other properties which need to be dirty for next update */
  3412. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3413. if (cstate->num_ds_enabled)
  3414. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3415. }
  3416. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3417. {
  3418. struct sde_crtc *sde_crtc;
  3419. struct sde_crtc_state *cstate;
  3420. struct drm_encoder *encoder;
  3421. sde_crtc = to_sde_crtc(crtc);
  3422. cstate = to_sde_crtc_state(crtc->state);
  3423. /* restore encoder; crtc will be programmed during commit */
  3424. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3425. sde_encoder_virt_restore(encoder);
  3426. /* restore UIDLE */
  3427. sde_core_perf_crtc_update_uidle(crtc, true);
  3428. sde_cp_crtc_post_ipc(crtc);
  3429. }
  3430. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3431. {
  3432. struct msm_drm_private *priv;
  3433. unsigned long requested_clk;
  3434. struct sde_kms *kms = NULL;
  3435. struct drm_event event;
  3436. if (!crtc->dev->dev_private) {
  3437. pr_err("invalid crtc priv\n");
  3438. return;
  3439. }
  3440. priv = crtc->dev->dev_private;
  3441. kms = to_sde_kms(priv->kms);
  3442. if (!kms) {
  3443. SDE_ERROR("invalid parameters\n");
  3444. return;
  3445. }
  3446. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3447. kms->perf.clk_name);
  3448. /* notify user space the reduced clk rate */
  3449. event.type = DRM_EVENT_MMRM_CB;
  3450. event.length = sizeof(unsigned long);
  3451. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  3452. &event, (u8 *)&requested_clk);
  3453. SDE_EVT32(DRMID(crtc), requested_clk);
  3454. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3455. crtc->base.id, requested_clk);
  3456. }
  3457. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3458. {
  3459. struct drm_crtc *crtc = arg;
  3460. struct sde_crtc *sde_crtc;
  3461. struct drm_encoder *encoder;
  3462. u32 power_on;
  3463. unsigned long flags;
  3464. struct sde_crtc_irq_info *node = NULL;
  3465. int ret = 0;
  3466. struct drm_event event;
  3467. if (!crtc) {
  3468. SDE_ERROR("invalid crtc\n");
  3469. return;
  3470. }
  3471. sde_crtc = to_sde_crtc(crtc);
  3472. mutex_lock(&sde_crtc->crtc_lock);
  3473. SDE_EVT32(DRMID(crtc), event_type);
  3474. switch (event_type) {
  3475. case SDE_POWER_EVENT_POST_ENABLE:
  3476. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3477. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3478. ret = 0;
  3479. if (node->func)
  3480. ret = node->func(crtc, true, &node->irq);
  3481. if (ret)
  3482. SDE_ERROR("%s failed to enable event %x\n",
  3483. sde_crtc->name, node->event);
  3484. }
  3485. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3486. sde_crtc_post_ipc(crtc);
  3487. break;
  3488. case SDE_POWER_EVENT_PRE_DISABLE:
  3489. drm_for_each_encoder_mask(encoder, crtc->dev,
  3490. crtc->state->encoder_mask) {
  3491. /*
  3492. * disable the vsync source after updating the
  3493. * rsc state. rsc state update might have vsync wait
  3494. * and vsync source must be disabled after it.
  3495. * It will avoid generating any vsync from this point
  3496. * till mode-2 entry. It is SW workaround for HW
  3497. * limitation and should not be removed without
  3498. * checking the updated design.
  3499. */
  3500. sde_encoder_control_te(encoder, false);
  3501. }
  3502. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3503. node = NULL;
  3504. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3505. ret = 0;
  3506. if (node->func)
  3507. ret = node->func(crtc, false, &node->irq);
  3508. if (ret)
  3509. SDE_ERROR("%s failed to disable event %x\n",
  3510. sde_crtc->name, node->event);
  3511. }
  3512. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3513. sde_cp_crtc_pre_ipc(crtc);
  3514. break;
  3515. case SDE_POWER_EVENT_POST_DISABLE:
  3516. sde_crtc_reset_sw_state(crtc);
  3517. sde_cp_crtc_suspend(crtc);
  3518. event.type = DRM_EVENT_SDE_POWER;
  3519. event.length = sizeof(power_on);
  3520. power_on = 0;
  3521. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3522. (u8 *)&power_on);
  3523. break;
  3524. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3525. sde_crtc_mmrm_cb_notification(crtc);
  3526. break;
  3527. default:
  3528. SDE_DEBUG("event:%d not handled\n", event_type);
  3529. break;
  3530. }
  3531. mutex_unlock(&sde_crtc->crtc_lock);
  3532. }
  3533. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3534. {
  3535. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3536. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3537. /* mark mixer cfgs dirty before wiping them */
  3538. sde_crtc_clear_cached_mixer_cfg(crtc);
  3539. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3540. sde_crtc->num_mixers = 0;
  3541. sde_crtc->mixers_swapped = false;
  3542. /* disable clk & bw control until clk & bw properties are set */
  3543. cstate->bw_control = false;
  3544. cstate->bw_split_vote = false;
  3545. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3546. }
  3547. static void sde_crtc_disable(struct drm_crtc *crtc)
  3548. {
  3549. struct sde_kms *sde_kms;
  3550. struct sde_crtc *sde_crtc;
  3551. struct sde_crtc_state *cstate;
  3552. struct drm_encoder *encoder;
  3553. struct msm_drm_private *priv;
  3554. unsigned long flags;
  3555. struct sde_crtc_irq_info *node = NULL;
  3556. struct drm_event event;
  3557. u32 power_on;
  3558. bool in_cont_splash = false;
  3559. int ret, i;
  3560. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3561. SDE_ERROR("invalid crtc\n");
  3562. return;
  3563. }
  3564. sde_kms = _sde_crtc_get_kms(crtc);
  3565. if (!sde_kms) {
  3566. SDE_ERROR("invalid kms\n");
  3567. return;
  3568. }
  3569. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3570. SDE_ERROR("power resource is not enabled\n");
  3571. return;
  3572. }
  3573. sde_crtc = to_sde_crtc(crtc);
  3574. cstate = to_sde_crtc_state(crtc->state);
  3575. priv = crtc->dev->dev_private;
  3576. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3577. drm_crtc_vblank_off(crtc);
  3578. mutex_lock(&sde_crtc->crtc_lock);
  3579. SDE_EVT32_VERBOSE(DRMID(crtc));
  3580. /* update color processing on suspend */
  3581. event.type = DRM_EVENT_CRTC_POWER;
  3582. event.length = sizeof(u32);
  3583. sde_cp_crtc_suspend(crtc);
  3584. power_on = 0;
  3585. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3586. (u8 *)&power_on);
  3587. mutex_unlock(&sde_crtc->crtc_lock);
  3588. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3589. mutex_lock(&sde_crtc->crtc_lock);
  3590. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3591. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3592. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3593. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3594. sde_crtc->enabled = false;
  3595. sde_crtc->cached_encoder_mask = 0;
  3596. /* Try to disable uidle */
  3597. sde_core_perf_crtc_update_uidle(crtc, false);
  3598. if (atomic_read(&sde_crtc->frame_pending)) {
  3599. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3600. atomic_read(&sde_crtc->frame_pending));
  3601. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3602. SDE_EVTLOG_FUNC_CASE2);
  3603. sde_core_perf_crtc_release_bw(crtc);
  3604. atomic_set(&sde_crtc->frame_pending, 0);
  3605. }
  3606. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3607. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3608. ret = 0;
  3609. if (node->func)
  3610. ret = node->func(crtc, false, &node->irq);
  3611. if (ret)
  3612. SDE_ERROR("%s failed to disable event %x\n",
  3613. sde_crtc->name, node->event);
  3614. }
  3615. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3616. drm_for_each_encoder_mask(encoder, crtc->dev,
  3617. crtc->state->encoder_mask) {
  3618. if (sde_encoder_in_cont_splash(encoder)) {
  3619. in_cont_splash = true;
  3620. break;
  3621. }
  3622. }
  3623. /* avoid clk/bw downvote if cont-splash is enabled */
  3624. if (!in_cont_splash)
  3625. sde_core_perf_crtc_update(crtc, 0, true);
  3626. drm_for_each_encoder_mask(encoder, crtc->dev,
  3627. crtc->state->encoder_mask) {
  3628. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3629. cstate->rsc_client = NULL;
  3630. cstate->rsc_update = false;
  3631. /*
  3632. * reset idle power-collapse to original state during suspend;
  3633. * user-mode will change the state on resume, if required
  3634. */
  3635. if (sde_kms->catalog->has_idle_pc)
  3636. sde_encoder_control_idle_pc(encoder, true);
  3637. }
  3638. if (sde_crtc->power_event) {
  3639. sde_power_handle_unregister_event(&priv->phandle,
  3640. sde_crtc->power_event);
  3641. sde_crtc->power_event = NULL;
  3642. }
  3643. /**
  3644. * All callbacks are unregistered and frame done waits are complete
  3645. * at this point. No buffers are accessed by hardware.
  3646. * reset the fence timeline if crtc will not be enabled for this commit
  3647. */
  3648. if (!crtc->state->active || !crtc->state->enable) {
  3649. sde_fence_signal(sde_crtc->output_fence,
  3650. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3651. for (i = 0; i < cstate->num_connectors; ++i)
  3652. sde_connector_commit_reset(cstate->connectors[i],
  3653. ktime_get());
  3654. }
  3655. _sde_crtc_reset(crtc);
  3656. sde_cp_crtc_disable(crtc);
  3657. mutex_unlock(&sde_crtc->crtc_lock);
  3658. }
  3659. static void sde_crtc_enable(struct drm_crtc *crtc,
  3660. struct drm_crtc_state *old_crtc_state)
  3661. {
  3662. struct sde_crtc *sde_crtc;
  3663. struct drm_encoder *encoder;
  3664. struct msm_drm_private *priv;
  3665. unsigned long flags;
  3666. struct sde_crtc_irq_info *node = NULL;
  3667. struct drm_event event;
  3668. u32 power_on;
  3669. int ret, i;
  3670. struct sde_crtc_state *cstate;
  3671. struct msm_display_mode *msm_mode;
  3672. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3673. SDE_ERROR("invalid crtc\n");
  3674. return;
  3675. }
  3676. priv = crtc->dev->dev_private;
  3677. cstate = to_sde_crtc_state(crtc->state);
  3678. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3679. SDE_ERROR("power resource is not enabled\n");
  3680. return;
  3681. }
  3682. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3683. SDE_EVT32_VERBOSE(DRMID(crtc));
  3684. sde_crtc = to_sde_crtc(crtc);
  3685. /*
  3686. * Avoid drm_crtc_vblank_on during seamless DMS case
  3687. * when CRTC is already in enabled state
  3688. */
  3689. if (!sde_crtc->enabled) {
  3690. /* cache the encoder mask now for vblank work */
  3691. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3692. drm_crtc_vblank_on(crtc);
  3693. }
  3694. mutex_lock(&sde_crtc->crtc_lock);
  3695. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3696. /*
  3697. * Try to enable uidle (if possible), we do this before the call
  3698. * to return early during seamless dms mode, so any fps
  3699. * change is also consider to enable/disable UIDLE
  3700. */
  3701. sde_core_perf_crtc_update_uidle(crtc, true);
  3702. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3703. if (!msm_mode){
  3704. SDE_ERROR("invalid msm mode, %s\n",
  3705. crtc->state->adjusted_mode.name);
  3706. return;
  3707. }
  3708. /* return early if crtc is already enabled, do this after UIDLE check */
  3709. if (sde_crtc->enabled) {
  3710. if (msm_is_mode_seamless_dms(msm_mode) ||
  3711. msm_is_mode_seamless_dyn_clk(msm_mode))
  3712. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3713. sde_crtc->name);
  3714. else
  3715. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3716. mutex_unlock(&sde_crtc->crtc_lock);
  3717. return;
  3718. }
  3719. drm_for_each_encoder_mask(encoder, crtc->dev,
  3720. crtc->state->encoder_mask) {
  3721. sde_encoder_register_frame_event_callback(encoder,
  3722. sde_crtc_frame_event_cb, crtc);
  3723. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3724. sde_encoder_check_curr_mode(encoder,
  3725. MSM_DISPLAY_VIDEO_MODE));
  3726. }
  3727. sde_crtc->enabled = true;
  3728. sde_cp_crtc_enable(crtc);
  3729. /* update color processing on resume */
  3730. event.type = DRM_EVENT_CRTC_POWER;
  3731. event.length = sizeof(u32);
  3732. sde_cp_crtc_resume(crtc);
  3733. power_on = 1;
  3734. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3735. (u8 *)&power_on);
  3736. mutex_unlock(&sde_crtc->crtc_lock);
  3737. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3738. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3739. ret = 0;
  3740. if (node->func)
  3741. ret = node->func(crtc, true, &node->irq);
  3742. if (ret)
  3743. SDE_ERROR("%s failed to enable event %x\n",
  3744. sde_crtc->name, node->event);
  3745. }
  3746. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3747. sde_crtc->power_event = sde_power_handle_register_event(
  3748. &priv->phandle,
  3749. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3750. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3751. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3752. /* Enable ESD thread */
  3753. for (i = 0; i < cstate->num_connectors; i++)
  3754. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3755. }
  3756. /* no input validation - caller API has all the checks */
  3757. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3758. struct plane_state pstates[], int cnt)
  3759. {
  3760. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3761. struct drm_display_mode *mode = &state->adjusted_mode;
  3762. const struct drm_plane_state *pstate;
  3763. struct sde_plane_state *sde_pstate;
  3764. int rc = 0, i;
  3765. /* Check dim layer rect bounds and stage */
  3766. for (i = 0; i < cstate->num_dim_layers; i++) {
  3767. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3768. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3769. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3770. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3771. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3772. (!cstate->dim_layer[i].rect.w) ||
  3773. (!cstate->dim_layer[i].rect.h)) {
  3774. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3775. cstate->dim_layer[i].rect.x,
  3776. cstate->dim_layer[i].rect.y,
  3777. cstate->dim_layer[i].rect.w,
  3778. cstate->dim_layer[i].rect.h,
  3779. cstate->dim_layer[i].stage);
  3780. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3781. mode->vdisplay);
  3782. rc = -E2BIG;
  3783. goto end;
  3784. }
  3785. }
  3786. /* log all src and excl_rect, useful for debugging */
  3787. for (i = 0; i < cnt; i++) {
  3788. pstate = pstates[i].drm_pstate;
  3789. sde_pstate = to_sde_plane_state(pstate);
  3790. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3791. pstate->plane->base.id, pstates[i].stage,
  3792. pstate->crtc_x, pstate->crtc_y,
  3793. pstate->crtc_w, pstate->crtc_h,
  3794. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3795. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3796. }
  3797. end:
  3798. return rc;
  3799. }
  3800. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3801. struct drm_crtc_state *state, struct plane_state pstates[],
  3802. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3803. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3804. {
  3805. struct drm_plane *plane;
  3806. int i;
  3807. if (secure == SDE_DRM_SEC_ONLY) {
  3808. /*
  3809. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3810. * - fb_sec_dir is for secure camera preview and
  3811. * secure display use case
  3812. * - fb_sec is for secure video playback
  3813. * - fb_ns is for normal non secure use cases
  3814. */
  3815. if (fb_ns || fb_sec) {
  3816. SDE_ERROR(
  3817. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3818. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3819. return -EINVAL;
  3820. }
  3821. /*
  3822. * - only one blending stage is allowed in sec_crtc
  3823. * - validate if pipe is allowed for sec-ui updates
  3824. */
  3825. for (i = 1; i < cnt; i++) {
  3826. if (!pstates[i].drm_pstate
  3827. || !pstates[i].drm_pstate->plane) {
  3828. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3829. DRMID(crtc), i);
  3830. return -EINVAL;
  3831. }
  3832. plane = pstates[i].drm_pstate->plane;
  3833. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3834. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3835. DRMID(crtc), plane->base.id);
  3836. return -EINVAL;
  3837. } else if (pstates[i].stage != pstates[i-1].stage) {
  3838. SDE_ERROR(
  3839. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3840. DRMID(crtc), i, pstates[i].stage,
  3841. i-1, pstates[i-1].stage);
  3842. return -EINVAL;
  3843. }
  3844. }
  3845. /* check if all the dim_layers are in the same stage */
  3846. for (i = 1; i < cstate->num_dim_layers; i++) {
  3847. if (cstate->dim_layer[i].stage !=
  3848. cstate->dim_layer[i-1].stage) {
  3849. SDE_ERROR(
  3850. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3851. DRMID(crtc),
  3852. i, cstate->dim_layer[i].stage,
  3853. i-1, cstate->dim_layer[i-1].stage);
  3854. return -EINVAL;
  3855. }
  3856. }
  3857. /*
  3858. * if secure-ui supported blendstage is specified,
  3859. * - fail empty commit
  3860. * - validate dim_layer or plane is staged in the supported
  3861. * blendstage
  3862. */
  3863. if (sde_kms->catalog->sui_supported_blendstage) {
  3864. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3865. cstate->dim_layer[0].stage;
  3866. if (!sde_kms->catalog->has_base_layer)
  3867. sec_stage -= SDE_STAGE_0;
  3868. if ((!cnt && !cstate->num_dim_layers) ||
  3869. (sde_kms->catalog->sui_supported_blendstage
  3870. != sec_stage)) {
  3871. SDE_ERROR(
  3872. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3873. DRMID(crtc), cnt,
  3874. cstate->num_dim_layers, sec_stage);
  3875. return -EINVAL;
  3876. }
  3877. }
  3878. }
  3879. return 0;
  3880. }
  3881. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3882. struct drm_crtc_state *state, int fb_sec_dir)
  3883. {
  3884. struct drm_encoder *encoder;
  3885. int encoder_cnt = 0;
  3886. if (fb_sec_dir) {
  3887. drm_for_each_encoder_mask(encoder, crtc->dev,
  3888. state->encoder_mask)
  3889. encoder_cnt++;
  3890. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3891. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3892. DRMID(crtc), encoder_cnt);
  3893. return -EINVAL;
  3894. }
  3895. }
  3896. return 0;
  3897. }
  3898. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3899. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3900. int fb_ns, int fb_sec, int fb_sec_dir)
  3901. {
  3902. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3903. struct drm_encoder *encoder;
  3904. int is_video_mode = false;
  3905. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3906. if (sde_encoder_is_dsi_display(encoder))
  3907. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3908. MSM_DISPLAY_VIDEO_MODE);
  3909. }
  3910. /*
  3911. * Secure display to secure camera needs without direct
  3912. * transition is currently not allowed
  3913. */
  3914. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3915. smmu_state->state != ATTACHED &&
  3916. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3917. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3918. smmu_state->state, smmu_state->secure_level,
  3919. secure);
  3920. goto sec_err;
  3921. }
  3922. /*
  3923. * In video mode check for null commit before transition
  3924. * from secure to non secure and vice versa
  3925. */
  3926. if (is_video_mode && smmu_state &&
  3927. state->plane_mask && crtc->state->plane_mask &&
  3928. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3929. (secure == SDE_DRM_SEC_ONLY))) ||
  3930. (fb_ns && ((smmu_state->state == DETACHED) ||
  3931. (smmu_state->state == DETACH_ALL_REQ))) ||
  3932. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3933. (smmu_state->state == DETACH_SEC_REQ)) &&
  3934. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3935. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3936. smmu_state->state, smmu_state->secure_level,
  3937. secure, crtc->state->plane_mask, state->plane_mask);
  3938. goto sec_err;
  3939. }
  3940. return 0;
  3941. sec_err:
  3942. SDE_ERROR(
  3943. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3944. DRMID(crtc), secure, smmu_state->state,
  3945. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3946. return -EINVAL;
  3947. }
  3948. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3949. struct drm_crtc_state *state, uint32_t fb_sec)
  3950. {
  3951. bool conn_secure = false, is_wb = false;
  3952. struct drm_connector *conn;
  3953. struct drm_connector_state *conn_state;
  3954. int i;
  3955. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3956. if (conn_state && conn_state->crtc == crtc) {
  3957. if (conn->connector_type ==
  3958. DRM_MODE_CONNECTOR_VIRTUAL)
  3959. is_wb = true;
  3960. if (sde_connector_get_property(conn_state,
  3961. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3962. SDE_DRM_FB_SEC)
  3963. conn_secure = true;
  3964. }
  3965. }
  3966. /*
  3967. * If any input buffers are secure for wb,
  3968. * the output buffer must also be secure.
  3969. */
  3970. if (is_wb && fb_sec && !conn_secure) {
  3971. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3972. DRMID(crtc), fb_sec, conn_secure);
  3973. return -EINVAL;
  3974. }
  3975. return 0;
  3976. }
  3977. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3978. struct drm_crtc_state *state, struct plane_state pstates[],
  3979. int cnt)
  3980. {
  3981. struct sde_crtc_state *cstate;
  3982. struct sde_kms *sde_kms;
  3983. uint32_t secure;
  3984. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3985. int rc;
  3986. if (!crtc || !state) {
  3987. SDE_ERROR("invalid arguments\n");
  3988. return -EINVAL;
  3989. }
  3990. sde_kms = _sde_crtc_get_kms(crtc);
  3991. if (!sde_kms || !sde_kms->catalog) {
  3992. SDE_ERROR("invalid kms\n");
  3993. return -EINVAL;
  3994. }
  3995. cstate = to_sde_crtc_state(state);
  3996. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3997. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3998. &fb_sec, &fb_sec_dir);
  3999. if (rc)
  4000. return rc;
  4001. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4002. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4003. if (rc)
  4004. return rc;
  4005. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4006. if (rc)
  4007. return rc;
  4008. /*
  4009. * secure_crtc is not allowed in a shared toppolgy
  4010. * across different encoders.
  4011. */
  4012. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4013. if (rc)
  4014. return rc;
  4015. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4016. secure, fb_ns, fb_sec, fb_sec_dir);
  4017. if (rc)
  4018. return rc;
  4019. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4020. return 0;
  4021. }
  4022. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4023. struct drm_crtc_state *state,
  4024. struct drm_display_mode *mode,
  4025. struct plane_state *pstates,
  4026. struct drm_plane *plane,
  4027. struct sde_multirect_plane_states *multirect_plane,
  4028. int *cnt)
  4029. {
  4030. struct sde_crtc *sde_crtc;
  4031. struct sde_crtc_state *cstate;
  4032. const struct drm_plane_state *pstate;
  4033. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4034. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4035. int inc_sde_stage = 0;
  4036. struct sde_kms *kms;
  4037. sde_crtc = to_sde_crtc(crtc);
  4038. cstate = to_sde_crtc_state(state);
  4039. kms = _sde_crtc_get_kms(crtc);
  4040. if (!kms || !kms->catalog) {
  4041. SDE_ERROR("invalid kms\n");
  4042. return -EINVAL;
  4043. }
  4044. memset(pipe_staged, 0, sizeof(pipe_staged));
  4045. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4046. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4047. if (cstate->num_ds_enabled)
  4048. mixer_width = mixer_width * cstate->num_ds_enabled;
  4049. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4050. if (IS_ERR_OR_NULL(pstate)) {
  4051. rc = PTR_ERR(pstate);
  4052. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4053. sde_crtc->name, plane->base.id, rc);
  4054. return rc;
  4055. }
  4056. if (*cnt >= SDE_PSTATES_MAX)
  4057. continue;
  4058. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4059. pstates[*cnt].drm_pstate = pstate;
  4060. pstates[*cnt].stage = sde_plane_get_property(
  4061. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4062. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4063. if (!kms->catalog->has_base_layer)
  4064. inc_sde_stage = SDE_STAGE_0;
  4065. /* check dim layer stage with every plane */
  4066. for (i = 0; i < cstate->num_dim_layers; i++) {
  4067. if (cstate->dim_layer[i].stage ==
  4068. (pstates[*cnt].stage + inc_sde_stage)) {
  4069. SDE_ERROR(
  4070. "plane:%d/dim_layer:%i-same stage:%d\n",
  4071. plane->base.id, i,
  4072. cstate->dim_layer[i].stage);
  4073. return -EINVAL;
  4074. }
  4075. }
  4076. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4077. multirect_plane[multirect_count].r0 =
  4078. pipe_staged[pstates[*cnt].pipe_id];
  4079. multirect_plane[multirect_count].r1 = pstate;
  4080. multirect_count++;
  4081. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4082. } else {
  4083. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4084. }
  4085. (*cnt)++;
  4086. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4087. mode->vdisplay) ||
  4088. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4089. mode->hdisplay)) {
  4090. SDE_ERROR("invalid vertical/horizontal destination\n");
  4091. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4092. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4093. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4094. return -E2BIG;
  4095. }
  4096. if (cstate->num_ds_enabled &&
  4097. ((pstate->crtc_h > mixer_height) ||
  4098. (pstate->crtc_w > mixer_width))) {
  4099. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4100. pstate->crtc_w, pstate->crtc_h,
  4101. mixer_width, mixer_height);
  4102. return -E2BIG;
  4103. }
  4104. }
  4105. for (i = 1; i < SSPP_MAX; i++) {
  4106. if (pipe_staged[i]) {
  4107. sde_plane_clear_multirect(pipe_staged[i]);
  4108. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4109. struct sde_plane_state *psde_state;
  4110. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4111. pipe_staged[i]->plane->base.id);
  4112. psde_state = to_sde_plane_state(
  4113. pipe_staged[i]);
  4114. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4115. }
  4116. }
  4117. }
  4118. for (i = 0; i < multirect_count; i++) {
  4119. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4120. SDE_ERROR(
  4121. "multirect validation failed for planes (%d - %d)\n",
  4122. multirect_plane[i].r0->plane->base.id,
  4123. multirect_plane[i].r1->plane->base.id);
  4124. return -EINVAL;
  4125. }
  4126. }
  4127. return rc;
  4128. }
  4129. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4130. u32 zpos) {
  4131. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4132. !cstate->noise_layer_en) {
  4133. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4134. return 0;
  4135. }
  4136. if (cstate->layer_cfg.zposn == zpos ||
  4137. cstate->layer_cfg.zposattn == zpos) {
  4138. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4139. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4140. return -EINVAL;
  4141. }
  4142. return 0;
  4143. }
  4144. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4145. struct sde_crtc *sde_crtc,
  4146. struct plane_state *pstates,
  4147. struct sde_crtc_state *cstate,
  4148. struct drm_display_mode *mode,
  4149. int cnt)
  4150. {
  4151. int rc = 0, i, z_pos;
  4152. u32 zpos_cnt = 0;
  4153. struct drm_crtc *crtc;
  4154. struct sde_kms *kms;
  4155. enum sde_layout layout;
  4156. crtc = &sde_crtc->base;
  4157. kms = _sde_crtc_get_kms(crtc);
  4158. if (!kms || !kms->catalog) {
  4159. SDE_ERROR("Invalid kms\n");
  4160. return -EINVAL;
  4161. }
  4162. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4163. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4164. if (rc)
  4165. return rc;
  4166. if (!sde_is_custom_client()) {
  4167. int stage_old = pstates[0].stage;
  4168. z_pos = 0;
  4169. for (i = 0; i < cnt; i++) {
  4170. if (stage_old != pstates[i].stage)
  4171. ++z_pos;
  4172. stage_old = pstates[i].stage;
  4173. pstates[i].stage = z_pos;
  4174. }
  4175. }
  4176. z_pos = -1;
  4177. layout = SDE_LAYOUT_NONE;
  4178. for (i = 0; i < cnt; i++) {
  4179. /* reset counts at every new blend stage */
  4180. if (pstates[i].stage != z_pos ||
  4181. pstates[i].sde_pstate->layout != layout) {
  4182. zpos_cnt = 0;
  4183. z_pos = pstates[i].stage;
  4184. layout = pstates[i].sde_pstate->layout;
  4185. }
  4186. /* verify z_pos setting before using it */
  4187. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4188. SDE_ERROR("> %d plane stages assigned\n",
  4189. SDE_STAGE_MAX - SDE_STAGE_0);
  4190. return -EINVAL;
  4191. } else if (zpos_cnt == 2) {
  4192. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4193. return -EINVAL;
  4194. } else {
  4195. zpos_cnt++;
  4196. }
  4197. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4198. if (rc)
  4199. break;
  4200. if (!kms->catalog->has_base_layer)
  4201. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4202. else
  4203. pstates[i].sde_pstate->stage = z_pos;
  4204. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4205. z_pos);
  4206. }
  4207. return rc;
  4208. }
  4209. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4210. struct drm_crtc_state *state,
  4211. struct plane_state *pstates,
  4212. struct sde_multirect_plane_states *multirect_plane)
  4213. {
  4214. struct sde_crtc *sde_crtc;
  4215. struct sde_crtc_state *cstate;
  4216. struct sde_kms *kms;
  4217. struct drm_plane *plane = NULL;
  4218. struct drm_display_mode *mode;
  4219. int rc = 0, cnt = 0;
  4220. kms = _sde_crtc_get_kms(crtc);
  4221. if (!kms || !kms->catalog) {
  4222. SDE_ERROR("invalid parameters\n");
  4223. return -EINVAL;
  4224. }
  4225. sde_crtc = to_sde_crtc(crtc);
  4226. cstate = to_sde_crtc_state(state);
  4227. mode = &state->adjusted_mode;
  4228. /* get plane state for all drm planes associated with crtc state */
  4229. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4230. plane, multirect_plane, &cnt);
  4231. if (rc)
  4232. return rc;
  4233. /* assign mixer stages based on sorted zpos property */
  4234. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4235. if (rc)
  4236. return rc;
  4237. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4238. if (rc)
  4239. return rc;
  4240. /*
  4241. * validate and set source split:
  4242. * use pstates sorted by stage to check planes on same stage
  4243. * we assume that all pipes are in source split so its valid to compare
  4244. * without taking into account left/right mixer placement
  4245. */
  4246. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4247. if (rc)
  4248. return rc;
  4249. return 0;
  4250. }
  4251. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4252. struct drm_crtc_state *crtc_state)
  4253. {
  4254. struct sde_kms *kms;
  4255. struct drm_plane *plane;
  4256. struct drm_plane_state *plane_state;
  4257. struct sde_plane_state *pstate;
  4258. int layout_split;
  4259. kms = _sde_crtc_get_kms(crtc);
  4260. if (!kms || !kms->catalog) {
  4261. SDE_ERROR("invalid parameters\n");
  4262. return -EINVAL;
  4263. }
  4264. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4265. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4266. return 0;
  4267. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4268. plane_state = drm_atomic_get_existing_plane_state(
  4269. crtc_state->state, plane);
  4270. if (!plane_state)
  4271. continue;
  4272. pstate = to_sde_plane_state(plane_state);
  4273. layout_split = crtc_state->mode.hdisplay >> 1;
  4274. if (plane_state->crtc_x >= layout_split) {
  4275. plane_state->crtc_x -= layout_split;
  4276. pstate->layout_offset = layout_split;
  4277. pstate->layout = SDE_LAYOUT_RIGHT;
  4278. } else {
  4279. pstate->layout_offset = -1;
  4280. pstate->layout = SDE_LAYOUT_LEFT;
  4281. }
  4282. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4283. DRMID(plane), plane_state->crtc_x,
  4284. pstate->layout);
  4285. /* check layout boundary */
  4286. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4287. plane_state->crtc_w, layout_split)) {
  4288. SDE_ERROR("invalid horizontal destination\n");
  4289. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4290. plane_state->crtc_x,
  4291. plane_state->crtc_w,
  4292. layout_split, pstate->layout);
  4293. return -E2BIG;
  4294. }
  4295. }
  4296. return 0;
  4297. }
  4298. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4299. struct drm_crtc_state *state)
  4300. {
  4301. struct drm_device *dev;
  4302. struct sde_crtc *sde_crtc;
  4303. struct plane_state *pstates = NULL;
  4304. struct sde_crtc_state *cstate;
  4305. struct drm_display_mode *mode;
  4306. int rc = 0;
  4307. struct sde_multirect_plane_states *multirect_plane = NULL;
  4308. struct drm_connector *conn;
  4309. struct drm_connector_list_iter conn_iter;
  4310. if (!crtc) {
  4311. SDE_ERROR("invalid crtc\n");
  4312. return -EINVAL;
  4313. }
  4314. dev = crtc->dev;
  4315. sde_crtc = to_sde_crtc(crtc);
  4316. cstate = to_sde_crtc_state(state);
  4317. if (!state->enable || !state->active) {
  4318. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4319. crtc->base.id, state->enable, state->active);
  4320. goto end;
  4321. }
  4322. pstates = kcalloc(SDE_PSTATES_MAX,
  4323. sizeof(struct plane_state), GFP_KERNEL);
  4324. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4325. sizeof(struct sde_multirect_plane_states),
  4326. GFP_KERNEL);
  4327. if (!pstates || !multirect_plane) {
  4328. rc = -ENOMEM;
  4329. goto end;
  4330. }
  4331. mode = &state->adjusted_mode;
  4332. SDE_DEBUG("%s: check", sde_crtc->name);
  4333. /* force a full mode set if active state changed */
  4334. if (state->active_changed)
  4335. state->mode_changed = true;
  4336. /* identify connectors attached to this crtc */
  4337. cstate->num_connectors = 0;
  4338. drm_connector_list_iter_begin(dev, &conn_iter);
  4339. drm_for_each_connector_iter(conn, &conn_iter)
  4340. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4341. && cstate->num_connectors < MAX_CONNECTORS) {
  4342. cstate->connectors[cstate->num_connectors++] = conn;
  4343. }
  4344. drm_connector_list_iter_end(&conn_iter);
  4345. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4346. if (rc) {
  4347. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4348. crtc->base.id, rc);
  4349. goto end;
  4350. }
  4351. rc = _sde_crtc_check_plane_layout(crtc, state);
  4352. if (rc) {
  4353. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4354. crtc->base.id, rc);
  4355. goto end;
  4356. }
  4357. _sde_crtc_setup_is_ppsplit(state);
  4358. _sde_crtc_setup_lm_bounds(crtc, state);
  4359. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4360. multirect_plane);
  4361. if (rc) {
  4362. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4363. goto end;
  4364. }
  4365. rc = sde_core_perf_crtc_check(crtc, state);
  4366. if (rc) {
  4367. SDE_ERROR("crtc%d failed performance check %d\n",
  4368. crtc->base.id, rc);
  4369. goto end;
  4370. }
  4371. rc = _sde_crtc_check_rois(crtc, state);
  4372. if (rc) {
  4373. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4374. goto end;
  4375. }
  4376. rc = sde_cp_crtc_check_properties(crtc, state);
  4377. if (rc) {
  4378. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4379. crtc->base.id, rc);
  4380. goto end;
  4381. }
  4382. end:
  4383. kfree(pstates);
  4384. kfree(multirect_plane);
  4385. return rc;
  4386. }
  4387. /**
  4388. * sde_crtc_get_num_datapath - get the number of datapath active
  4389. * of primary connector
  4390. * @crtc: Pointer to DRM crtc object
  4391. * @connector: Pointer to DRM connector object of WB in CWB case
  4392. */
  4393. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4394. struct drm_connector *connector)
  4395. {
  4396. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4397. struct sde_connector_state *sde_conn_state = NULL;
  4398. struct drm_connector *conn;
  4399. struct drm_connector_list_iter conn_iter;
  4400. if (!sde_crtc || !connector) {
  4401. SDE_DEBUG("Invalid argument\n");
  4402. return 0;
  4403. }
  4404. if (sde_crtc->num_mixers)
  4405. return sde_crtc->num_mixers;
  4406. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4407. drm_for_each_connector_iter(conn, &conn_iter) {
  4408. if (conn->state && conn->state->crtc == crtc &&
  4409. conn != connector)
  4410. sde_conn_state = to_sde_connector_state(conn->state);
  4411. }
  4412. drm_connector_list_iter_end(&conn_iter);
  4413. if (sde_conn_state)
  4414. return sde_conn_state->mode_info.topology.num_lm;
  4415. return 0;
  4416. }
  4417. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4418. {
  4419. struct sde_crtc *sde_crtc;
  4420. int ret;
  4421. if (!crtc) {
  4422. SDE_ERROR("invalid crtc\n");
  4423. return -EINVAL;
  4424. }
  4425. sde_crtc = to_sde_crtc(crtc);
  4426. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4427. if (ret)
  4428. SDE_ERROR("%s vblank enable failed: %d\n",
  4429. sde_crtc->name, ret);
  4430. return 0;
  4431. }
  4432. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4433. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4434. {
  4435. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4436. catalog->mdp[0].has_dest_scaler);
  4437. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4438. catalog->ds_count);
  4439. if (catalog->ds[0].top) {
  4440. sde_kms_info_add_keyint(info,
  4441. "max_dest_scaler_input_width",
  4442. catalog->ds[0].top->maxinputwidth);
  4443. sde_kms_info_add_keyint(info,
  4444. "max_dest_scaler_output_width",
  4445. catalog->ds[0].top->maxoutputwidth);
  4446. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4447. catalog->ds[0].top->maxupscale);
  4448. }
  4449. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4450. msm_property_install_volatile_range(
  4451. &sde_crtc->property_info, "dest_scaler",
  4452. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4453. msm_property_install_blob(&sde_crtc->property_info,
  4454. "ds_lut_ed", 0,
  4455. CRTC_PROP_DEST_SCALER_LUT_ED);
  4456. msm_property_install_blob(&sde_crtc->property_info,
  4457. "ds_lut_cir", 0,
  4458. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4459. msm_property_install_blob(&sde_crtc->property_info,
  4460. "ds_lut_sep", 0,
  4461. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4462. } else if (catalog->ds[0].features
  4463. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4464. msm_property_install_volatile_range(
  4465. &sde_crtc->property_info, "dest_scaler",
  4466. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4467. }
  4468. }
  4469. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4470. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4471. struct sde_kms_info *info)
  4472. {
  4473. msm_property_install_range(&sde_crtc->property_info,
  4474. "core_clk", 0x0, 0, U64_MAX,
  4475. sde_kms->perf.max_core_clk_rate,
  4476. CRTC_PROP_CORE_CLK);
  4477. msm_property_install_range(&sde_crtc->property_info,
  4478. "core_ab", 0x0, 0, U64_MAX,
  4479. catalog->perf.max_bw_high * 1000ULL,
  4480. CRTC_PROP_CORE_AB);
  4481. msm_property_install_range(&sde_crtc->property_info,
  4482. "core_ib", 0x0, 0, U64_MAX,
  4483. catalog->perf.max_bw_high * 1000ULL,
  4484. CRTC_PROP_CORE_IB);
  4485. msm_property_install_range(&sde_crtc->property_info,
  4486. "llcc_ab", 0x0, 0, U64_MAX,
  4487. catalog->perf.max_bw_high * 1000ULL,
  4488. CRTC_PROP_LLCC_AB);
  4489. msm_property_install_range(&sde_crtc->property_info,
  4490. "llcc_ib", 0x0, 0, U64_MAX,
  4491. catalog->perf.max_bw_high * 1000ULL,
  4492. CRTC_PROP_LLCC_IB);
  4493. msm_property_install_range(&sde_crtc->property_info,
  4494. "dram_ab", 0x0, 0, U64_MAX,
  4495. catalog->perf.max_bw_high * 1000ULL,
  4496. CRTC_PROP_DRAM_AB);
  4497. msm_property_install_range(&sde_crtc->property_info,
  4498. "dram_ib", 0x0, 0, U64_MAX,
  4499. catalog->perf.max_bw_high * 1000ULL,
  4500. CRTC_PROP_DRAM_IB);
  4501. msm_property_install_range(&sde_crtc->property_info,
  4502. "rot_prefill_bw", 0, 0, U64_MAX,
  4503. catalog->perf.max_bw_high * 1000ULL,
  4504. CRTC_PROP_ROT_PREFILL_BW);
  4505. msm_property_install_range(&sde_crtc->property_info,
  4506. "rot_clk", 0, 0, U64_MAX,
  4507. sde_kms->perf.max_core_clk_rate,
  4508. CRTC_PROP_ROT_CLK);
  4509. if (catalog->perf.max_bw_low)
  4510. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4511. catalog->perf.max_bw_low * 1000LL);
  4512. if (catalog->perf.max_bw_high)
  4513. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4514. catalog->perf.max_bw_high * 1000LL);
  4515. if (catalog->perf.min_core_ib)
  4516. sde_kms_info_add_keyint(info, "min_core_ib",
  4517. catalog->perf.min_core_ib * 1000LL);
  4518. if (catalog->perf.min_llcc_ib)
  4519. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4520. catalog->perf.min_llcc_ib * 1000LL);
  4521. if (catalog->perf.min_dram_ib)
  4522. sde_kms_info_add_keyint(info, "min_dram_ib",
  4523. catalog->perf.min_dram_ib * 1000LL);
  4524. if (sde_kms->perf.max_core_clk_rate)
  4525. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4526. sde_kms->perf.max_core_clk_rate);
  4527. }
  4528. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4529. struct sde_mdss_cfg *catalog)
  4530. {
  4531. sde_kms_info_reset(info);
  4532. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4533. sde_kms_info_add_keyint(info, "max_linewidth",
  4534. catalog->max_mixer_width);
  4535. sde_kms_info_add_keyint(info, "max_blendstages",
  4536. catalog->max_mixer_blendstages);
  4537. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4538. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4539. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4540. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4541. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4542. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4543. if (catalog->ubwc_version) {
  4544. sde_kms_info_add_keyint(info, "UBWC version",
  4545. catalog->ubwc_version);
  4546. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4547. catalog->macrotile_mode);
  4548. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4549. catalog->mdp[0].highest_bank_bit);
  4550. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4551. catalog->mdp[0].ubwc_swizzle);
  4552. }
  4553. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4554. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4555. else
  4556. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4557. if (sde_is_custom_client()) {
  4558. /* No support for SMART_DMA_V1 yet */
  4559. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4560. sde_kms_info_add_keystr(info,
  4561. "smart_dma_rev", "smart_dma_v2");
  4562. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4563. sde_kms_info_add_keystr(info,
  4564. "smart_dma_rev", "smart_dma_v2p5");
  4565. }
  4566. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4567. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4568. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4569. if (catalog->uidle_cfg.uidle_rev)
  4570. sde_kms_info_add_keyint(info, "has_uidle",
  4571. true);
  4572. sde_kms_info_add_keystr(info, "core_ib_ff",
  4573. catalog->perf.core_ib_ff);
  4574. sde_kms_info_add_keystr(info, "core_clk_ff",
  4575. catalog->perf.core_clk_ff);
  4576. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4577. catalog->perf.comp_ratio_rt);
  4578. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4579. catalog->perf.comp_ratio_nrt);
  4580. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4581. catalog->perf.dest_scale_prefill_lines);
  4582. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4583. catalog->perf.undersized_prefill_lines);
  4584. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4585. catalog->perf.macrotile_prefill_lines);
  4586. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4587. catalog->perf.yuv_nv12_prefill_lines);
  4588. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4589. catalog->perf.linear_prefill_lines);
  4590. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4591. catalog->perf.downscaling_prefill_lines);
  4592. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4593. catalog->perf.xtra_prefill_lines);
  4594. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4595. catalog->perf.amortizable_threshold);
  4596. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4597. catalog->perf.min_prefill_lines);
  4598. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4599. catalog->perf.num_mnoc_ports);
  4600. sde_kms_info_add_keyint(info, "axi_bus_width",
  4601. catalog->perf.axi_bus_width);
  4602. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4603. catalog->sui_supported_blendstage);
  4604. if (catalog->ubwc_bw_calc_version)
  4605. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4606. catalog->ubwc_bw_calc_version);
  4607. }
  4608. /**
  4609. * sde_crtc_install_properties - install all drm properties for crtc
  4610. * @crtc: Pointer to drm crtc structure
  4611. */
  4612. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4613. struct sde_mdss_cfg *catalog)
  4614. {
  4615. struct sde_crtc *sde_crtc;
  4616. struct sde_kms_info *info;
  4617. struct sde_kms *sde_kms;
  4618. static const struct drm_prop_enum_list e_secure_level[] = {
  4619. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4620. {SDE_DRM_SEC_ONLY, "sec_only"},
  4621. };
  4622. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4623. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4624. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4625. };
  4626. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4627. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4628. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4629. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  4630. };
  4631. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4632. {IDLE_PC_NONE, "idle_pc_none"},
  4633. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4634. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4635. };
  4636. static const struct drm_prop_enum_list e_cache_state[] = {
  4637. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4638. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4639. };
  4640. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4641. {VM_REQ_NONE, "vm_req_none"},
  4642. {VM_REQ_RELEASE, "vm_req_release"},
  4643. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4644. };
  4645. SDE_DEBUG("\n");
  4646. if (!crtc || !catalog) {
  4647. SDE_ERROR("invalid crtc or catalog\n");
  4648. return;
  4649. }
  4650. sde_crtc = to_sde_crtc(crtc);
  4651. sde_kms = _sde_crtc_get_kms(crtc);
  4652. if (!sde_kms) {
  4653. SDE_ERROR("invalid argument\n");
  4654. return;
  4655. }
  4656. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4657. if (!info) {
  4658. SDE_ERROR("failed to allocate info memory\n");
  4659. return;
  4660. }
  4661. sde_crtc_setup_capabilities_blob(info, catalog);
  4662. msm_property_install_range(&sde_crtc->property_info,
  4663. "input_fence_timeout", 0x0, 0,
  4664. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4665. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4666. msm_property_install_volatile_range(&sde_crtc->property_info,
  4667. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4668. msm_property_install_range(&sde_crtc->property_info,
  4669. "output_fence_offset", 0x0, 0, 1, 0,
  4670. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4671. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4672. msm_property_install_range(&sde_crtc->property_info,
  4673. "idle_time", 0, 0, U64_MAX, 0,
  4674. CRTC_PROP_IDLE_TIMEOUT);
  4675. if (catalog->has_trusted_vm_support) {
  4676. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4677. msm_property_install_enum(&sde_crtc->property_info,
  4678. "vm_request_state", 0x0, 0, e_vm_req_state,
  4679. ARRAY_SIZE(e_vm_req_state), init_idx,
  4680. CRTC_PROP_VM_REQ_STATE);
  4681. }
  4682. if (catalog->has_idle_pc)
  4683. msm_property_install_enum(&sde_crtc->property_info,
  4684. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4685. ARRAY_SIZE(e_idle_pc_state), 0,
  4686. CRTC_PROP_IDLE_PC_STATE);
  4687. if (catalog->has_dedicated_cwb_support)
  4688. msm_property_install_enum(&sde_crtc->property_info,
  4689. "capture_mode", 0, 0, e_dcwb_data_points,
  4690. ARRAY_SIZE(e_dcwb_data_points), 0,
  4691. CRTC_PROP_CAPTURE_OUTPUT);
  4692. else if (catalog->has_cwb_support)
  4693. msm_property_install_enum(&sde_crtc->property_info,
  4694. "capture_mode", 0, 0, e_cwb_data_points,
  4695. ARRAY_SIZE(e_cwb_data_points), 0,
  4696. CRTC_PROP_CAPTURE_OUTPUT);
  4697. msm_property_install_volatile_range(&sde_crtc->property_info,
  4698. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4699. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4700. 0x0, 0, e_secure_level,
  4701. ARRAY_SIZE(e_secure_level), 0,
  4702. CRTC_PROP_SECURITY_LEVEL);
  4703. if (catalog->syscache_supported)
  4704. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4705. 0x0, 0, e_cache_state,
  4706. ARRAY_SIZE(e_cache_state), 0,
  4707. CRTC_PROP_CACHE_STATE);
  4708. if (catalog->has_dim_layer) {
  4709. msm_property_install_volatile_range(&sde_crtc->property_info,
  4710. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4711. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4712. SDE_MAX_DIM_LAYERS);
  4713. }
  4714. if (catalog->mdp[0].has_dest_scaler)
  4715. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4716. info);
  4717. if (catalog->dspp_count && catalog->rc_count)
  4718. sde_kms_info_add_keyint(info, "rc_mem_size",
  4719. catalog->dspp[0].sblk->rc.mem_total_size);
  4720. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4721. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4722. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4723. catalog->has_base_layer);
  4724. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4725. info->data, SDE_KMS_INFO_DATALEN(info),
  4726. CRTC_PROP_INFO);
  4727. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4728. kfree(info);
  4729. }
  4730. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4731. const struct drm_crtc_state *state, uint64_t *val)
  4732. {
  4733. struct sde_crtc *sde_crtc;
  4734. struct sde_crtc_state *cstate;
  4735. uint32_t offset;
  4736. bool is_vid = false;
  4737. struct drm_encoder *encoder;
  4738. sde_crtc = to_sde_crtc(crtc);
  4739. cstate = to_sde_crtc_state(state);
  4740. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4741. if (sde_encoder_check_curr_mode(encoder,
  4742. MSM_DISPLAY_VIDEO_MODE))
  4743. is_vid = true;
  4744. if (is_vid)
  4745. break;
  4746. }
  4747. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4748. /*
  4749. * Increment trigger offset for vidoe mode alone as its release fence
  4750. * can be triggered only after the next frame-update. For cmd mode &
  4751. * virtual displays the release fence for the current frame can be
  4752. * triggered right after PP_DONE/WB_DONE interrupt
  4753. */
  4754. if (is_vid)
  4755. offset++;
  4756. /*
  4757. * Hwcomposer now queries the fences using the commit list in atomic
  4758. * commit ioctl. The offset should be set to next timeline
  4759. * which will be incremented during the prepare commit phase
  4760. */
  4761. offset++;
  4762. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4763. }
  4764. /**
  4765. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4766. * @crtc: Pointer to drm crtc structure
  4767. * @state: Pointer to drm crtc state structure
  4768. * @property: Pointer to targeted drm property
  4769. * @val: Updated property value
  4770. * @Returns: Zero on success
  4771. */
  4772. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4773. struct drm_crtc_state *state,
  4774. struct drm_property *property,
  4775. uint64_t val)
  4776. {
  4777. struct sde_crtc *sde_crtc;
  4778. struct sde_crtc_state *cstate;
  4779. int idx, ret;
  4780. uint64_t fence_user_fd;
  4781. uint64_t __user prev_user_fd;
  4782. if (!crtc || !state || !property) {
  4783. SDE_ERROR("invalid argument(s)\n");
  4784. return -EINVAL;
  4785. }
  4786. sde_crtc = to_sde_crtc(crtc);
  4787. cstate = to_sde_crtc_state(state);
  4788. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4789. /* check with cp property system first */
  4790. ret = sde_cp_crtc_set_property(crtc, property, val);
  4791. if (ret != -ENOENT)
  4792. goto exit;
  4793. /* if not handled by cp, check msm_property system */
  4794. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4795. &cstate->property_state, property, val);
  4796. if (ret)
  4797. goto exit;
  4798. idx = msm_property_index(&sde_crtc->property_info, property);
  4799. switch (idx) {
  4800. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4801. _sde_crtc_set_input_fence_timeout(cstate);
  4802. break;
  4803. case CRTC_PROP_DIM_LAYER_V1:
  4804. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4805. (void __user *)(uintptr_t)val);
  4806. break;
  4807. case CRTC_PROP_ROI_V1:
  4808. ret = _sde_crtc_set_roi_v1(state,
  4809. (void __user *)(uintptr_t)val);
  4810. break;
  4811. case CRTC_PROP_DEST_SCALER:
  4812. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4813. (void __user *)(uintptr_t)val);
  4814. break;
  4815. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4816. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4817. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4818. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4819. break;
  4820. case CRTC_PROP_CORE_CLK:
  4821. case CRTC_PROP_CORE_AB:
  4822. case CRTC_PROP_CORE_IB:
  4823. cstate->bw_control = true;
  4824. break;
  4825. case CRTC_PROP_LLCC_AB:
  4826. case CRTC_PROP_LLCC_IB:
  4827. case CRTC_PROP_DRAM_AB:
  4828. case CRTC_PROP_DRAM_IB:
  4829. cstate->bw_control = true;
  4830. cstate->bw_split_vote = true;
  4831. break;
  4832. case CRTC_PROP_OUTPUT_FENCE:
  4833. if (!val)
  4834. goto exit;
  4835. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4836. sizeof(uint64_t));
  4837. if (ret) {
  4838. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4839. ret = -EFAULT;
  4840. goto exit;
  4841. }
  4842. /*
  4843. * client is expected to reset the property to -1 before
  4844. * requesting for the release fence
  4845. */
  4846. if (prev_user_fd == -1) {
  4847. ret = _sde_crtc_get_output_fence(crtc, state,
  4848. &fence_user_fd);
  4849. if (ret) {
  4850. SDE_ERROR("fence create failed rc:%d\n", ret);
  4851. goto exit;
  4852. }
  4853. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4854. &fence_user_fd, sizeof(uint64_t));
  4855. if (ret) {
  4856. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4857. put_unused_fd(fence_user_fd);
  4858. ret = -EFAULT;
  4859. goto exit;
  4860. }
  4861. }
  4862. break;
  4863. case CRTC_PROP_NOISE_LAYER_V1:
  4864. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  4865. (void __user *)(uintptr_t)val);
  4866. break;
  4867. default:
  4868. /* nothing to do */
  4869. break;
  4870. }
  4871. exit:
  4872. if (ret) {
  4873. if (ret != -EPERM)
  4874. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4875. crtc->name, DRMID(property),
  4876. property->name, ret);
  4877. else
  4878. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4879. crtc->name, DRMID(property),
  4880. property->name, ret);
  4881. } else {
  4882. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4883. property->base.id, val);
  4884. }
  4885. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4886. return ret;
  4887. }
  4888. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4889. {
  4890. struct drm_plane *plane;
  4891. struct drm_plane_state *state;
  4892. struct sde_plane_state *pstate;
  4893. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4894. state = plane->state;
  4895. if (!state)
  4896. continue;
  4897. pstate = to_sde_plane_state(state);
  4898. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4899. }
  4900. }
  4901. /**
  4902. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4903. * @crtc: Pointer to drm crtc structure
  4904. * @state: Pointer to drm crtc state structure
  4905. * @property: Pointer to targeted drm property
  4906. * @val: Pointer to variable for receiving property value
  4907. * @Returns: Zero on success
  4908. */
  4909. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4910. const struct drm_crtc_state *state,
  4911. struct drm_property *property,
  4912. uint64_t *val)
  4913. {
  4914. struct sde_crtc *sde_crtc;
  4915. struct sde_crtc_state *cstate;
  4916. int ret = -EINVAL, i;
  4917. if (!crtc || !state) {
  4918. SDE_ERROR("invalid argument(s)\n");
  4919. goto end;
  4920. }
  4921. sde_crtc = to_sde_crtc(crtc);
  4922. cstate = to_sde_crtc_state(state);
  4923. i = msm_property_index(&sde_crtc->property_info, property);
  4924. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4925. *val = ~0;
  4926. ret = 0;
  4927. } else {
  4928. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4929. &cstate->property_state, property, val);
  4930. if (ret)
  4931. ret = sde_cp_crtc_get_property(crtc, property, val);
  4932. }
  4933. if (ret)
  4934. DRM_ERROR("get property failed\n");
  4935. end:
  4936. return ret;
  4937. }
  4938. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4939. struct drm_crtc_state *crtc_state)
  4940. {
  4941. struct sde_crtc *sde_crtc;
  4942. struct sde_crtc_state *cstate;
  4943. struct drm_property *drm_prop;
  4944. enum msm_mdp_crtc_property prop_idx;
  4945. if (!crtc || !crtc_state) {
  4946. SDE_ERROR("invalid params\n");
  4947. return -EINVAL;
  4948. }
  4949. sde_crtc = to_sde_crtc(crtc);
  4950. cstate = to_sde_crtc_state(crtc_state);
  4951. sde_cp_crtc_clear(crtc);
  4952. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4953. uint64_t val = cstate->property_values[prop_idx].value;
  4954. uint64_t def;
  4955. int ret;
  4956. drm_prop = msm_property_index_to_drm_property(
  4957. &sde_crtc->property_info, prop_idx);
  4958. if (!drm_prop) {
  4959. /* not all props will be installed, based on caps */
  4960. SDE_DEBUG("%s: invalid property index %d\n",
  4961. sde_crtc->name, prop_idx);
  4962. continue;
  4963. }
  4964. def = msm_property_get_default(&sde_crtc->property_info,
  4965. prop_idx);
  4966. if (val == def)
  4967. continue;
  4968. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4969. sde_crtc->name, drm_prop->name, prop_idx, val,
  4970. def);
  4971. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4972. def);
  4973. if (ret) {
  4974. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4975. sde_crtc->name, prop_idx, ret);
  4976. continue;
  4977. }
  4978. }
  4979. /* disable clk and bw control until clk & bw properties are set */
  4980. cstate->bw_control = false;
  4981. cstate->bw_split_vote = false;
  4982. return 0;
  4983. }
  4984. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4985. {
  4986. struct sde_crtc *sde_crtc;
  4987. struct sde_crtc_mixer *m;
  4988. int i;
  4989. if (!crtc) {
  4990. SDE_ERROR("invalid argument\n");
  4991. return;
  4992. }
  4993. sde_crtc = to_sde_crtc(crtc);
  4994. sde_crtc->misr_enable_sui = enable;
  4995. sde_crtc->misr_frame_count = frame_count;
  4996. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4997. m = &sde_crtc->mixers[i];
  4998. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4999. continue;
  5000. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5001. }
  5002. }
  5003. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5004. struct sde_crtc_misr_info *crtc_misr_info)
  5005. {
  5006. struct sde_crtc *sde_crtc;
  5007. struct sde_kms *sde_kms;
  5008. if (!crtc_misr_info) {
  5009. SDE_ERROR("invalid misr info\n");
  5010. return;
  5011. }
  5012. crtc_misr_info->misr_enable = false;
  5013. crtc_misr_info->misr_frame_count = 0;
  5014. if (!crtc) {
  5015. SDE_ERROR("invalid crtc\n");
  5016. return;
  5017. }
  5018. sde_kms = _sde_crtc_get_kms(crtc);
  5019. if (!sde_kms) {
  5020. SDE_ERROR("invalid sde_kms\n");
  5021. return;
  5022. }
  5023. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5024. return;
  5025. sde_crtc = to_sde_crtc(crtc);
  5026. crtc_misr_info->misr_enable =
  5027. sde_crtc->misr_enable_debugfs ? true : false;
  5028. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5029. }
  5030. #ifdef CONFIG_DEBUG_FS
  5031. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5032. {
  5033. struct sde_crtc *sde_crtc;
  5034. struct sde_plane_state *pstate = NULL;
  5035. struct sde_crtc_mixer *m;
  5036. struct drm_crtc *crtc;
  5037. struct drm_plane *plane;
  5038. struct drm_display_mode *mode;
  5039. struct drm_framebuffer *fb;
  5040. struct drm_plane_state *state;
  5041. struct sde_crtc_state *cstate;
  5042. int i, out_width, out_height;
  5043. if (!s || !s->private)
  5044. return -EINVAL;
  5045. sde_crtc = s->private;
  5046. crtc = &sde_crtc->base;
  5047. cstate = to_sde_crtc_state(crtc->state);
  5048. mutex_lock(&sde_crtc->crtc_lock);
  5049. mode = &crtc->state->adjusted_mode;
  5050. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5051. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5052. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5053. mode->hdisplay, mode->vdisplay);
  5054. seq_puts(s, "\n");
  5055. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5056. m = &sde_crtc->mixers[i];
  5057. if (!m->hw_lm)
  5058. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5059. else if (!m->hw_ctl)
  5060. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5061. else
  5062. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5063. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5064. out_width, out_height);
  5065. }
  5066. seq_puts(s, "\n");
  5067. for (i = 0; i < cstate->num_dim_layers; i++) {
  5068. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5069. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5070. i, dim_layer->stage, dim_layer->flags);
  5071. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5072. dim_layer->rect.x, dim_layer->rect.y,
  5073. dim_layer->rect.w, dim_layer->rect.h);
  5074. seq_printf(s,
  5075. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5076. dim_layer->color_fill.color_0,
  5077. dim_layer->color_fill.color_1,
  5078. dim_layer->color_fill.color_2,
  5079. dim_layer->color_fill.color_3);
  5080. seq_puts(s, "\n");
  5081. }
  5082. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5083. pstate = to_sde_plane_state(plane->state);
  5084. state = plane->state;
  5085. if (!pstate || !state)
  5086. continue;
  5087. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5088. plane->base.id, pstate->stage, pstate->rotation);
  5089. if (plane->state->fb) {
  5090. fb = plane->state->fb;
  5091. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5092. fb->base.id, (char *) &fb->format->format,
  5093. fb->width, fb->height);
  5094. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5095. seq_printf(s, "cpp[%d]:%u ",
  5096. i, fb->format->cpp[i]);
  5097. seq_puts(s, "\n\t");
  5098. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5099. seq_puts(s, "\n");
  5100. seq_puts(s, "\t");
  5101. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5102. seq_printf(s, "pitches[%d]:%8u ", i,
  5103. fb->pitches[i]);
  5104. seq_puts(s, "\n");
  5105. seq_puts(s, "\t");
  5106. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5107. seq_printf(s, "offsets[%d]:%8u ", i,
  5108. fb->offsets[i]);
  5109. seq_puts(s, "\n");
  5110. }
  5111. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5112. state->src_x >> 16, state->src_y >> 16,
  5113. state->src_w >> 16, state->src_h >> 16);
  5114. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5115. state->crtc_x, state->crtc_y, state->crtc_w,
  5116. state->crtc_h);
  5117. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5118. pstate->multirect_mode, pstate->multirect_index);
  5119. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5120. pstate->excl_rect.x, pstate->excl_rect.y,
  5121. pstate->excl_rect.w, pstate->excl_rect.h);
  5122. seq_puts(s, "\n");
  5123. }
  5124. if (sde_crtc->vblank_cb_count) {
  5125. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5126. u32 diff_ms = ktime_to_ms(diff);
  5127. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5128. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5129. seq_printf(s,
  5130. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5131. fps, sde_crtc->vblank_cb_count,
  5132. ktime_to_ms(diff), sde_crtc->play_count);
  5133. /* reset time & count for next measurement */
  5134. sde_crtc->vblank_cb_count = 0;
  5135. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5136. }
  5137. mutex_unlock(&sde_crtc->crtc_lock);
  5138. return 0;
  5139. }
  5140. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5141. {
  5142. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5143. }
  5144. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5145. const char __user *user_buf, size_t count, loff_t *ppos)
  5146. {
  5147. struct drm_crtc *crtc;
  5148. struct sde_crtc *sde_crtc;
  5149. char buf[MISR_BUFF_SIZE + 1];
  5150. u32 frame_count, enable;
  5151. size_t buff_copy;
  5152. struct sde_kms *sde_kms;
  5153. if (!file || !file->private_data)
  5154. return -EINVAL;
  5155. sde_crtc = file->private_data;
  5156. crtc = &sde_crtc->base;
  5157. sde_kms = _sde_crtc_get_kms(crtc);
  5158. if (!sde_kms) {
  5159. SDE_ERROR("invalid sde_kms\n");
  5160. return -EINVAL;
  5161. }
  5162. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5163. if (copy_from_user(buf, user_buf, buff_copy)) {
  5164. SDE_ERROR("buffer copy failed\n");
  5165. return -EINVAL;
  5166. }
  5167. buf[buff_copy] = 0; /* end of string */
  5168. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5169. return -EINVAL;
  5170. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5171. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5172. DRMID(crtc));
  5173. return -EINVAL;
  5174. }
  5175. sde_crtc->misr_enable_debugfs = enable;
  5176. sde_crtc->misr_frame_count = frame_count;
  5177. sde_crtc->misr_reconfigure = true;
  5178. return count;
  5179. }
  5180. static ssize_t _sde_crtc_misr_read(struct file *file,
  5181. char __user *user_buff, size_t count, loff_t *ppos)
  5182. {
  5183. struct drm_crtc *crtc;
  5184. struct sde_crtc *sde_crtc;
  5185. struct sde_kms *sde_kms;
  5186. struct sde_crtc_mixer *m;
  5187. int i = 0, rc;
  5188. ssize_t len = 0;
  5189. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5190. if (*ppos)
  5191. return 0;
  5192. if (!file || !file->private_data)
  5193. return -EINVAL;
  5194. sde_crtc = file->private_data;
  5195. crtc = &sde_crtc->base;
  5196. sde_kms = _sde_crtc_get_kms(crtc);
  5197. if (!sde_kms)
  5198. return -EINVAL;
  5199. rc = pm_runtime_get_sync(crtc->dev->dev);
  5200. if (rc < 0)
  5201. return rc;
  5202. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5203. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5204. goto end;
  5205. }
  5206. if (!sde_crtc->misr_enable_debugfs) {
  5207. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5208. "disabled\n");
  5209. goto buff_check;
  5210. }
  5211. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5212. u32 misr_value = 0;
  5213. m = &sde_crtc->mixers[i];
  5214. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5215. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5216. "invalid\n");
  5217. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5218. continue;
  5219. }
  5220. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5221. if (rc) {
  5222. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5223. "invalid\n");
  5224. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5225. DRMID(crtc), rc);
  5226. continue;
  5227. } else {
  5228. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5229. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5230. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5231. "0x%x\n", misr_value);
  5232. }
  5233. }
  5234. buff_check:
  5235. if (count <= len) {
  5236. len = 0;
  5237. goto end;
  5238. }
  5239. if (copy_to_user(user_buff, buf, len)) {
  5240. len = -EFAULT;
  5241. goto end;
  5242. }
  5243. *ppos += len; /* increase offset */
  5244. end:
  5245. pm_runtime_put_sync(crtc->dev->dev);
  5246. return len;
  5247. }
  5248. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5249. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5250. { \
  5251. return single_open(file, __prefix ## _show, inode->i_private); \
  5252. } \
  5253. static const struct file_operations __prefix ## _fops = { \
  5254. .owner = THIS_MODULE, \
  5255. .open = __prefix ## _open, \
  5256. .release = single_release, \
  5257. .read = seq_read, \
  5258. .llseek = seq_lseek, \
  5259. }
  5260. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5261. {
  5262. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5263. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5264. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5265. int i;
  5266. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5267. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5268. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5269. crtc->state));
  5270. seq_printf(s, "core_clk_rate: %llu\n",
  5271. sde_crtc->cur_perf.core_clk_rate);
  5272. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5273. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5274. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5275. sde_power_handle_get_dbus_name(i),
  5276. sde_crtc->cur_perf.bw_ctl[i]);
  5277. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5278. sde_power_handle_get_dbus_name(i),
  5279. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5280. }
  5281. return 0;
  5282. }
  5283. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5284. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5285. {
  5286. struct drm_crtc *crtc;
  5287. struct drm_plane *plane;
  5288. struct drm_connector *conn;
  5289. struct drm_mode_object *drm_obj;
  5290. struct sde_crtc *sde_crtc;
  5291. struct sde_crtc_state *cstate;
  5292. struct sde_fence_context *ctx;
  5293. struct drm_connector_list_iter conn_iter;
  5294. struct drm_device *dev;
  5295. if (!s || !s->private)
  5296. return -EINVAL;
  5297. sde_crtc = s->private;
  5298. crtc = &sde_crtc->base;
  5299. dev = crtc->dev;
  5300. cstate = to_sde_crtc_state(crtc->state);
  5301. /* Dump input fence info */
  5302. seq_puts(s, "===Input fence===\n");
  5303. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5304. struct sde_plane_state *pstate;
  5305. struct dma_fence *fence;
  5306. pstate = to_sde_plane_state(plane->state);
  5307. if (!pstate)
  5308. continue;
  5309. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5310. pstate->stage);
  5311. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5312. if (pstate->input_fence) {
  5313. rcu_read_lock();
  5314. fence = dma_fence_get_rcu(pstate->input_fence);
  5315. rcu_read_unlock();
  5316. if (fence) {
  5317. sde_fence_list_dump(fence, &s);
  5318. dma_fence_put(fence);
  5319. }
  5320. }
  5321. }
  5322. /* Dump release fence info */
  5323. seq_puts(s, "\n");
  5324. seq_puts(s, "===Release fence===\n");
  5325. ctx = sde_crtc->output_fence;
  5326. drm_obj = &crtc->base;
  5327. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5328. seq_puts(s, "\n");
  5329. /* Dump retire fence info */
  5330. seq_puts(s, "===Retire fence===\n");
  5331. drm_connector_list_iter_begin(dev, &conn_iter);
  5332. drm_for_each_connector_iter(conn, &conn_iter)
  5333. if (conn->state && conn->state->crtc == crtc &&
  5334. cstate->num_connectors < MAX_CONNECTORS) {
  5335. struct sde_connector *c_conn;
  5336. c_conn = to_sde_connector(conn);
  5337. ctx = c_conn->retire_fence;
  5338. drm_obj = &conn->base;
  5339. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5340. }
  5341. drm_connector_list_iter_end(&conn_iter);
  5342. seq_puts(s, "\n");
  5343. return 0;
  5344. }
  5345. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5346. {
  5347. return single_open(file, _sde_debugfs_fence_status_show,
  5348. inode->i_private);
  5349. }
  5350. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5351. {
  5352. struct sde_crtc *sde_crtc;
  5353. struct sde_kms *sde_kms;
  5354. static const struct file_operations debugfs_status_fops = {
  5355. .open = _sde_debugfs_status_open,
  5356. .read = seq_read,
  5357. .llseek = seq_lseek,
  5358. .release = single_release,
  5359. };
  5360. static const struct file_operations debugfs_misr_fops = {
  5361. .open = simple_open,
  5362. .read = _sde_crtc_misr_read,
  5363. .write = _sde_crtc_misr_setup,
  5364. };
  5365. static const struct file_operations debugfs_fps_fops = {
  5366. .open = _sde_debugfs_fps_status,
  5367. .read = seq_read,
  5368. };
  5369. static const struct file_operations debugfs_fence_fops = {
  5370. .open = _sde_debugfs_fence_status,
  5371. .read = seq_read,
  5372. };
  5373. if (!crtc)
  5374. return -EINVAL;
  5375. sde_crtc = to_sde_crtc(crtc);
  5376. sde_kms = _sde_crtc_get_kms(crtc);
  5377. if (!sde_kms)
  5378. return -EINVAL;
  5379. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5380. crtc->dev->primary->debugfs_root);
  5381. if (!sde_crtc->debugfs_root)
  5382. return -ENOMEM;
  5383. /* don't error check these */
  5384. debugfs_create_file("status", 0400,
  5385. sde_crtc->debugfs_root,
  5386. sde_crtc, &debugfs_status_fops);
  5387. debugfs_create_file("state", 0400,
  5388. sde_crtc->debugfs_root,
  5389. &sde_crtc->base,
  5390. &sde_crtc_debugfs_state_fops);
  5391. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5392. sde_crtc, &debugfs_misr_fops);
  5393. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5394. sde_crtc, &debugfs_fps_fops);
  5395. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5396. sde_crtc, &debugfs_fence_fops);
  5397. return 0;
  5398. }
  5399. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5400. {
  5401. struct sde_crtc *sde_crtc;
  5402. if (!crtc)
  5403. return;
  5404. sde_crtc = to_sde_crtc(crtc);
  5405. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5406. }
  5407. #else
  5408. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5409. {
  5410. return 0;
  5411. }
  5412. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5413. {
  5414. }
  5415. #endif /* CONFIG_DEBUG_FS */
  5416. static void vblank_ctrl_worker(struct kthread_work *work)
  5417. {
  5418. struct vblank_work *cur_work = container_of(work,
  5419. struct vblank_work, work);
  5420. struct msm_drm_private *priv = cur_work->priv;
  5421. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5422. kfree(cur_work);
  5423. }
  5424. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5425. int crtc_id, bool enable)
  5426. {
  5427. struct vblank_work *cur_work;
  5428. struct drm_crtc *crtc;
  5429. struct kthread_worker *worker;
  5430. if (!priv || crtc_id >= priv->num_crtcs)
  5431. return -EINVAL;
  5432. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5433. if (!cur_work)
  5434. return -ENOMEM;
  5435. crtc = priv->crtcs[crtc_id];
  5436. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5437. cur_work->crtc_id = crtc_id;
  5438. cur_work->enable = enable;
  5439. cur_work->priv = priv;
  5440. worker = &priv->event_thread[crtc_id].worker;
  5441. kthread_queue_work(worker, &cur_work->work);
  5442. return 0;
  5443. }
  5444. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5445. {
  5446. struct drm_device *dev = crtc->dev;
  5447. unsigned int pipe = crtc->index;
  5448. struct msm_drm_private *priv = dev->dev_private;
  5449. struct msm_kms *kms = priv->kms;
  5450. if (!kms)
  5451. return -ENXIO;
  5452. DBG("dev=%pK, crtc=%u", dev, pipe);
  5453. return vblank_ctrl_queue_work(priv, pipe, true);
  5454. }
  5455. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5456. {
  5457. struct drm_device *dev = crtc->dev;
  5458. unsigned int pipe = crtc->index;
  5459. struct msm_drm_private *priv = dev->dev_private;
  5460. struct msm_kms *kms = priv->kms;
  5461. if (!kms)
  5462. return;
  5463. DBG("dev=%pK, crtc=%u", dev, pipe);
  5464. vblank_ctrl_queue_work(priv, pipe, false);
  5465. }
  5466. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5467. {
  5468. return _sde_crtc_init_debugfs(crtc);
  5469. }
  5470. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5471. {
  5472. _sde_crtc_destroy_debugfs(crtc);
  5473. }
  5474. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5475. .set_config = drm_atomic_helper_set_config,
  5476. .destroy = sde_crtc_destroy,
  5477. .enable_vblank = sde_crtc_enable_vblank,
  5478. .disable_vblank = sde_crtc_disable_vblank,
  5479. .page_flip = drm_atomic_helper_page_flip,
  5480. .atomic_set_property = sde_crtc_atomic_set_property,
  5481. .atomic_get_property = sde_crtc_atomic_get_property,
  5482. .reset = sde_crtc_reset,
  5483. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5484. .atomic_destroy_state = sde_crtc_destroy_state,
  5485. .late_register = sde_crtc_late_register,
  5486. .early_unregister = sde_crtc_early_unregister,
  5487. };
  5488. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5489. .mode_fixup = sde_crtc_mode_fixup,
  5490. .disable = sde_crtc_disable,
  5491. .atomic_enable = sde_crtc_enable,
  5492. .atomic_check = sde_crtc_atomic_check,
  5493. .atomic_begin = sde_crtc_atomic_begin,
  5494. .atomic_flush = sde_crtc_atomic_flush,
  5495. };
  5496. static void _sde_crtc_event_cb(struct kthread_work *work)
  5497. {
  5498. struct sde_crtc_event *event;
  5499. struct sde_crtc *sde_crtc;
  5500. unsigned long irq_flags;
  5501. if (!work) {
  5502. SDE_ERROR("invalid work item\n");
  5503. return;
  5504. }
  5505. event = container_of(work, struct sde_crtc_event, kt_work);
  5506. /* set sde_crtc to NULL for static work structures */
  5507. sde_crtc = event->sde_crtc;
  5508. if (!sde_crtc)
  5509. return;
  5510. if (event->cb_func)
  5511. event->cb_func(&sde_crtc->base, event->usr);
  5512. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5513. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5514. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5515. }
  5516. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5517. void (*func)(struct drm_crtc *crtc, void *usr),
  5518. void *usr, bool color_processing_event)
  5519. {
  5520. unsigned long irq_flags;
  5521. struct sde_crtc *sde_crtc;
  5522. struct msm_drm_private *priv;
  5523. struct sde_crtc_event *event = NULL;
  5524. u32 crtc_id;
  5525. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5526. SDE_ERROR("invalid parameters\n");
  5527. return -EINVAL;
  5528. }
  5529. sde_crtc = to_sde_crtc(crtc);
  5530. priv = crtc->dev->dev_private;
  5531. crtc_id = drm_crtc_index(crtc);
  5532. /*
  5533. * Obtain an event struct from the private cache. This event
  5534. * queue may be called from ISR contexts, so use a private
  5535. * cache to avoid calling any memory allocation functions.
  5536. */
  5537. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5538. if (!list_empty(&sde_crtc->event_free_list)) {
  5539. event = list_first_entry(&sde_crtc->event_free_list,
  5540. struct sde_crtc_event, list);
  5541. list_del_init(&event->list);
  5542. }
  5543. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5544. if (!event)
  5545. return -ENOMEM;
  5546. /* populate event node */
  5547. event->sde_crtc = sde_crtc;
  5548. event->cb_func = func;
  5549. event->usr = usr;
  5550. /* queue new event request */
  5551. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5552. if (color_processing_event)
  5553. kthread_queue_work(&priv->pp_event_worker,
  5554. &event->kt_work);
  5555. else
  5556. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5557. &event->kt_work);
  5558. return 0;
  5559. }
  5560. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5561. {
  5562. int i, rc = 0;
  5563. if (!sde_crtc) {
  5564. SDE_ERROR("invalid crtc\n");
  5565. return -EINVAL;
  5566. }
  5567. spin_lock_init(&sde_crtc->event_lock);
  5568. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5569. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5570. list_add_tail(&sde_crtc->event_cache[i].list,
  5571. &sde_crtc->event_free_list);
  5572. return rc;
  5573. }
  5574. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5575. enum sde_crtc_cache_state state,
  5576. bool is_vidmode)
  5577. {
  5578. struct drm_plane *plane;
  5579. struct sde_crtc *sde_crtc;
  5580. struct sde_kms *sde_kms;
  5581. if (!crtc || !crtc->dev)
  5582. return;
  5583. sde_kms = _sde_crtc_get_kms(crtc);
  5584. if (!sde_kms || !sde_kms->catalog) {
  5585. SDE_ERROR("invalid params\n");
  5586. return;
  5587. }
  5588. if (!sde_kms->catalog->syscache_supported) {
  5589. SDE_DEBUG("syscache not supported\n");
  5590. return;
  5591. }
  5592. sde_crtc = to_sde_crtc(crtc);
  5593. if (sde_crtc->cache_state == state)
  5594. return;
  5595. switch (state) {
  5596. case CACHE_STATE_NORMAL:
  5597. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5598. && !is_vidmode)
  5599. return;
  5600. kthread_cancel_delayed_work_sync(
  5601. &sde_crtc->static_cache_read_work);
  5602. break;
  5603. case CACHE_STATE_PRE_CACHE:
  5604. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5605. return;
  5606. break;
  5607. case CACHE_STATE_FRAME_WRITE:
  5608. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5609. return;
  5610. break;
  5611. case CACHE_STATE_FRAME_READ:
  5612. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5613. return;
  5614. break;
  5615. case CACHE_STATE_DISABLED:
  5616. break;
  5617. default:
  5618. return;
  5619. }
  5620. sde_crtc->cache_state = state;
  5621. drm_atomic_crtc_for_each_plane(plane, crtc)
  5622. sde_plane_static_img_control(plane, state);
  5623. }
  5624. /*
  5625. * __sde_crtc_static_cache_read_work - transition to cache read
  5626. */
  5627. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5628. {
  5629. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5630. static_cache_read_work.work);
  5631. struct drm_crtc *crtc = &sde_crtc->base;
  5632. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5633. struct drm_encoder *enc, *drm_enc = NULL;
  5634. struct drm_plane *plane;
  5635. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5636. return;
  5637. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5638. drm_enc = enc;
  5639. if (sde_encoder_in_clone_mode(drm_enc))
  5640. return;
  5641. }
  5642. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5643. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5644. !ctl);
  5645. return;
  5646. }
  5647. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5648. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5649. /* flush only the sys-cache enabled SSPPs */
  5650. if (ctl->ops.clear_pending_flush)
  5651. ctl->ops.clear_pending_flush(ctl);
  5652. drm_atomic_crtc_for_each_plane(plane, crtc)
  5653. sde_plane_ctl_flush(plane, ctl, true);
  5654. /* kickoff encoder and wait for VBLANK */
  5655. sde_encoder_kickoff(drm_enc, false, false);
  5656. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5657. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5658. }
  5659. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5660. {
  5661. struct drm_device *dev;
  5662. struct msm_drm_private *priv;
  5663. struct msm_drm_thread *disp_thread;
  5664. struct sde_crtc *sde_crtc;
  5665. struct sde_crtc_state *cstate;
  5666. u32 msecs_fps = 0;
  5667. if (!crtc)
  5668. return;
  5669. dev = crtc->dev;
  5670. sde_crtc = to_sde_crtc(crtc);
  5671. cstate = to_sde_crtc_state(crtc->state);
  5672. if (!dev || !dev->dev_private || !sde_crtc)
  5673. return;
  5674. priv = dev->dev_private;
  5675. disp_thread = &priv->disp_thread[crtc->index];
  5676. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5677. return;
  5678. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5679. /* Kickoff transition to read state after next vblank */
  5680. kthread_queue_delayed_work(&disp_thread->worker,
  5681. &sde_crtc->static_cache_read_work,
  5682. msecs_to_jiffies(msecs_fps));
  5683. }
  5684. /*
  5685. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5686. */
  5687. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5688. {
  5689. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5690. idle_notify_work.work);
  5691. struct drm_crtc *crtc;
  5692. struct drm_event event;
  5693. int ret = 0;
  5694. if (!sde_crtc) {
  5695. SDE_ERROR("invalid sde crtc\n");
  5696. } else {
  5697. crtc = &sde_crtc->base;
  5698. event.type = DRM_EVENT_IDLE_NOTIFY;
  5699. event.length = sizeof(u32);
  5700. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5701. &event, (u8 *)&ret);
  5702. SDE_EVT32(DRMID(crtc));
  5703. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5704. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5705. }
  5706. }
  5707. /* initialize crtc */
  5708. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5709. {
  5710. struct drm_crtc *crtc = NULL;
  5711. struct sde_crtc *sde_crtc = NULL;
  5712. struct msm_drm_private *priv = NULL;
  5713. struct sde_kms *kms = NULL;
  5714. int i, rc;
  5715. priv = dev->dev_private;
  5716. kms = to_sde_kms(priv->kms);
  5717. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5718. if (!sde_crtc)
  5719. return ERR_PTR(-ENOMEM);
  5720. crtc = &sde_crtc->base;
  5721. crtc->dev = dev;
  5722. mutex_init(&sde_crtc->crtc_lock);
  5723. spin_lock_init(&sde_crtc->spin_lock);
  5724. atomic_set(&sde_crtc->frame_pending, 0);
  5725. sde_crtc->enabled = false;
  5726. /* Below parameters are for fps calculation for sysfs node */
  5727. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5728. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5729. sizeof(ktime_t), GFP_KERNEL);
  5730. if (!sde_crtc->fps_info.time_buf)
  5731. SDE_ERROR("invalid buffer\n");
  5732. else
  5733. memset(sde_crtc->fps_info.time_buf, 0,
  5734. sizeof(*(sde_crtc->fps_info.time_buf)));
  5735. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5736. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5737. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5738. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5739. list_add(&sde_crtc->frame_events[i].list,
  5740. &sde_crtc->frame_event_list);
  5741. kthread_init_work(&sde_crtc->frame_events[i].work,
  5742. sde_crtc_frame_event_work);
  5743. }
  5744. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5745. NULL);
  5746. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5747. /* save user friendly CRTC name for later */
  5748. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5749. /* initialize event handling */
  5750. rc = _sde_crtc_init_events(sde_crtc);
  5751. if (rc) {
  5752. drm_crtc_cleanup(crtc);
  5753. kfree(sde_crtc);
  5754. return ERR_PTR(rc);
  5755. }
  5756. /* initialize output fence support */
  5757. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5758. if (IS_ERR(sde_crtc->output_fence)) {
  5759. rc = PTR_ERR(sde_crtc->output_fence);
  5760. SDE_ERROR("failed to init fence, %d\n", rc);
  5761. drm_crtc_cleanup(crtc);
  5762. kfree(sde_crtc);
  5763. return ERR_PTR(rc);
  5764. }
  5765. /* create CRTC properties */
  5766. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5767. priv->crtc_property, sde_crtc->property_data,
  5768. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5769. sizeof(struct sde_crtc_state));
  5770. sde_crtc_install_properties(crtc, kms->catalog);
  5771. /* Install color processing properties */
  5772. sde_cp_crtc_init(crtc);
  5773. sde_cp_crtc_install_properties(crtc);
  5774. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5775. sde_crtc->cur_perf.llcc_active[i] = false;
  5776. sde_crtc->new_perf.llcc_active[i] = false;
  5777. }
  5778. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5779. __sde_crtc_idle_notify_work);
  5780. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5781. __sde_crtc_static_cache_read_work);
  5782. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5783. crtc->base.id,
  5784. sde_crtc->new_perf.llcc_active,
  5785. sde_crtc->cur_perf.llcc_active);
  5786. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5787. return crtc;
  5788. }
  5789. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5790. {
  5791. struct sde_crtc *sde_crtc;
  5792. int rc = 0;
  5793. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5794. SDE_ERROR("invalid input param(s)\n");
  5795. rc = -EINVAL;
  5796. goto end;
  5797. }
  5798. sde_crtc = to_sde_crtc(crtc);
  5799. sde_crtc->sysfs_dev = device_create_with_groups(
  5800. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5801. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5802. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5803. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5804. PTR_ERR(sde_crtc->sysfs_dev));
  5805. if (!sde_crtc->sysfs_dev)
  5806. rc = -EINVAL;
  5807. else
  5808. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5809. goto end;
  5810. }
  5811. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5812. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5813. if (!sde_crtc->vsync_event_sf)
  5814. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5815. crtc->base.id);
  5816. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5817. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5818. if (!sde_crtc->retire_frame_event_sf)
  5819. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5820. crtc->base.id);
  5821. end:
  5822. return rc;
  5823. }
  5824. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5825. struct drm_crtc *crtc_drm, u32 event)
  5826. {
  5827. struct sde_crtc *crtc = NULL;
  5828. struct sde_crtc_irq_info *node;
  5829. unsigned long flags;
  5830. bool found = false;
  5831. int ret, i = 0;
  5832. bool add_event = false;
  5833. crtc = to_sde_crtc(crtc_drm);
  5834. spin_lock_irqsave(&crtc->spin_lock, flags);
  5835. list_for_each_entry(node, &crtc->user_event_list, list) {
  5836. if (node->event == event) {
  5837. found = true;
  5838. break;
  5839. }
  5840. }
  5841. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5842. /* event already enabled */
  5843. if (found)
  5844. return 0;
  5845. node = NULL;
  5846. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5847. if (custom_events[i].event == event &&
  5848. custom_events[i].func) {
  5849. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5850. if (!node)
  5851. return -ENOMEM;
  5852. INIT_LIST_HEAD(&node->list);
  5853. INIT_LIST_HEAD(&node->irq.list);
  5854. node->func = custom_events[i].func;
  5855. node->event = event;
  5856. node->state = IRQ_NOINIT;
  5857. spin_lock_init(&node->state_lock);
  5858. break;
  5859. }
  5860. }
  5861. if (!node) {
  5862. SDE_ERROR("unsupported event %x\n", event);
  5863. return -EINVAL;
  5864. }
  5865. ret = 0;
  5866. if (crtc_drm->enabled) {
  5867. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5868. if (ret < 0) {
  5869. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5870. kfree(node);
  5871. return ret;
  5872. }
  5873. INIT_LIST_HEAD(&node->irq.list);
  5874. mutex_lock(&crtc->crtc_lock);
  5875. ret = node->func(crtc_drm, true, &node->irq);
  5876. if (!ret) {
  5877. spin_lock_irqsave(&crtc->spin_lock, flags);
  5878. list_add_tail(&node->list, &crtc->user_event_list);
  5879. add_event = true;
  5880. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5881. }
  5882. mutex_unlock(&crtc->crtc_lock);
  5883. pm_runtime_put_sync(crtc_drm->dev->dev);
  5884. }
  5885. if (add_event)
  5886. return 0;
  5887. if (!ret) {
  5888. spin_lock_irqsave(&crtc->spin_lock, flags);
  5889. list_add_tail(&node->list, &crtc->user_event_list);
  5890. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5891. } else {
  5892. kfree(node);
  5893. }
  5894. return ret;
  5895. }
  5896. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5897. struct drm_crtc *crtc_drm, u32 event)
  5898. {
  5899. struct sde_crtc *crtc = NULL;
  5900. struct sde_crtc_irq_info *node = NULL;
  5901. unsigned long flags;
  5902. bool found = false;
  5903. int ret;
  5904. crtc = to_sde_crtc(crtc_drm);
  5905. spin_lock_irqsave(&crtc->spin_lock, flags);
  5906. list_for_each_entry(node, &crtc->user_event_list, list) {
  5907. if (node->event == event) {
  5908. list_del_init(&node->list);
  5909. found = true;
  5910. break;
  5911. }
  5912. }
  5913. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5914. /* event already disabled */
  5915. if (!found)
  5916. return 0;
  5917. /**
  5918. * crtc is disabled interrupts are cleared remove from the list,
  5919. * no need to disable/de-register.
  5920. */
  5921. if (!crtc_drm->enabled) {
  5922. kfree(node);
  5923. return 0;
  5924. }
  5925. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5926. if (ret < 0) {
  5927. SDE_ERROR("failed to enable power resource %d\n", ret);
  5928. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5929. kfree(node);
  5930. return ret;
  5931. }
  5932. ret = node->func(crtc_drm, false, &node->irq);
  5933. if (ret) {
  5934. spin_lock_irqsave(&crtc->spin_lock, flags);
  5935. list_add_tail(&node->list, &crtc->user_event_list);
  5936. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5937. } else {
  5938. kfree(node);
  5939. }
  5940. pm_runtime_put_sync(crtc_drm->dev->dev);
  5941. return ret;
  5942. }
  5943. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5944. struct drm_crtc *crtc_drm, u32 event, bool en)
  5945. {
  5946. struct sde_crtc *crtc = NULL;
  5947. int ret;
  5948. crtc = to_sde_crtc(crtc_drm);
  5949. if (!crtc || !kms || !kms->dev) {
  5950. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5951. kms, ((kms) ? (kms->dev) : NULL));
  5952. return -EINVAL;
  5953. }
  5954. if (en)
  5955. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5956. else
  5957. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5958. return ret;
  5959. }
  5960. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5961. bool en, struct sde_irq_callback *irq)
  5962. {
  5963. return 0;
  5964. }
  5965. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5966. struct sde_irq_callback *noirq)
  5967. {
  5968. /*
  5969. * IRQ object noirq is not being used here since there is
  5970. * no crtc irq from pm event.
  5971. */
  5972. return 0;
  5973. }
  5974. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5975. bool en, struct sde_irq_callback *irq)
  5976. {
  5977. return 0;
  5978. }
  5979. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  5980. bool en, struct sde_irq_callback *irq)
  5981. {
  5982. return 0;
  5983. }
  5984. /**
  5985. * sde_crtc_update_cont_splash_settings - update mixer settings
  5986. * and initial clk during device bootup for cont_splash use case
  5987. * @crtc: Pointer to drm crtc structure
  5988. */
  5989. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5990. {
  5991. struct sde_kms *kms = NULL;
  5992. struct msm_drm_private *priv;
  5993. struct sde_crtc *sde_crtc;
  5994. u64 rate;
  5995. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5996. SDE_ERROR("invalid crtc\n");
  5997. return;
  5998. }
  5999. priv = crtc->dev->dev_private;
  6000. kms = to_sde_kms(priv->kms);
  6001. if (!kms || !kms->catalog) {
  6002. SDE_ERROR("invalid parameters\n");
  6003. return;
  6004. }
  6005. _sde_crtc_setup_mixers(crtc);
  6006. crtc->enabled = true;
  6007. /* update core clk value for initial state with cont-splash */
  6008. sde_crtc = to_sde_crtc(crtc);
  6009. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6010. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6011. rate : kms->perf.max_core_clk_rate;
  6012. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6013. }
  6014. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6015. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6016. {
  6017. struct sde_lm_cfg *lm;
  6018. char feature_name[256];
  6019. u32 version;
  6020. if (!catalog->mixer_count)
  6021. return;
  6022. lm = &catalog->mixer[0];
  6023. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6024. return;
  6025. version = lm->sblk->nlayer.version >> 16;
  6026. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6027. switch (version) {
  6028. case 1:
  6029. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6030. msm_property_install_volatile_range(&sde_crtc->property_info,
  6031. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6032. break;
  6033. default:
  6034. SDE_ERROR("unsupported noise layer version %d\n", version);
  6035. break;
  6036. }
  6037. }
  6038. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6039. struct sde_crtc_state *cstate,
  6040. void __user *usr_ptr)
  6041. {
  6042. int ret;
  6043. if (!sde_crtc || !cstate) {
  6044. SDE_ERROR("invalid sde_crtc/state\n");
  6045. return -EINVAL;
  6046. }
  6047. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6048. if (!usr_ptr) {
  6049. SDE_DEBUG("noise layer removed\n");
  6050. cstate->noise_layer_en = false;
  6051. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6052. return 0;
  6053. }
  6054. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6055. sizeof(cstate->layer_cfg));
  6056. if (ret) {
  6057. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6058. return -EFAULT;
  6059. }
  6060. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6061. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6062. !cstate->layer_cfg.attn_factor ||
  6063. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6064. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6065. !cstate->layer_cfg.alpha_noise ||
  6066. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6067. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6068. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6069. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6070. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6071. return -EINVAL;
  6072. }
  6073. cstate->noise_layer_en = true;
  6074. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6075. return 0;
  6076. }
  6077. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6078. struct drm_crtc_state *state)
  6079. {
  6080. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6081. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6082. struct sde_hw_mixer *lm;
  6083. int i;
  6084. struct sde_hw_noise_layer_cfg cfg;
  6085. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6086. return;
  6087. cfg.flags = cstate->layer_cfg.flags;
  6088. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6089. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6090. cfg.strength = cstate->layer_cfg.strength;
  6091. cfg.zposn = cstate->layer_cfg.zposn;
  6092. cfg.zposattn = cstate->layer_cfg.zposattn;
  6093. for (i = 0; i < scrtc->num_mixers; i++) {
  6094. lm = scrtc->mixers[i].hw_lm;
  6095. if (!lm->ops.setup_noise_layer)
  6096. break;
  6097. if (!cstate->noise_layer_en)
  6098. lm->ops.setup_noise_layer(lm, NULL);
  6099. else
  6100. lm->ops.setup_noise_layer(lm, &cfg);
  6101. }
  6102. if (!cstate->noise_layer_en)
  6103. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6104. }