dp_tx.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  32. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  33. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  34. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  35. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #ifdef TX_PER_VDEV_DESC_POOL
  39. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  40. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  41. #else
  42. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  43. #define DP_TX_GET_RING_ID(vdev) vdev->pdev->soc->tx_ring_map[qdf_get_cpu()]
  44. #endif /* TX_PER_VDEV_DESC_POOL */
  45. #endif /* TX_PER_PDEV_DESC_POOL */
  46. /* TODO Add support in TSO */
  47. #define DP_DESC_NUM_FRAG(x) 0
  48. /* disable TQM_BYPASS */
  49. #define TQM_BYPASS_WAR 0
  50. /**
  51. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  52. * @vdev: DP Virtual device handle
  53. * @nbuf: Buffer pointer
  54. * @queue: queue ids container for nbuf
  55. *
  56. * TX packet queue has 2 instances, software descriptors id and dma ring id
  57. * Based on tx feature and hardware configuration queue id combination could be
  58. * different.
  59. * For example -
  60. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  61. * With no XPS,lock based resource protection, Descriptor pool ids are different
  62. * for each vdev, dma ring id will be same as single pdev id
  63. *
  64. * Return: None
  65. */
  66. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  67. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  68. {
  69. /* get flow id */
  70. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  71. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  72. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  73. "%s, pool_id:%d ring_id: %d\n",
  74. __func__, queue->desc_pool_id, queue->ring_id);
  75. return;
  76. }
  77. #if defined(FEATURE_TSO)
  78. /**
  79. * dp_tx_tso_desc_release() - Release the tso segment
  80. * after unmapping all the fragments
  81. *
  82. * @pdev - physical device handle
  83. * @tx_desc - Tx software descriptor
  84. */
  85. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  86. struct dp_tx_desc_s *tx_desc)
  87. {
  88. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  89. if (qdf_unlikely(tx_desc->tso_desc == NULL)) {
  90. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  91. "%s %d TSO desc is NULL!",
  92. __func__, __LINE__);
  93. qdf_assert(0);
  94. } else if (qdf_unlikely(tx_desc->tso_num_desc == NULL)) {
  95. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  96. "%s %d TSO common info is NULL!",
  97. __func__, __LINE__);
  98. qdf_assert(0);
  99. } else {
  100. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  101. (struct qdf_tso_num_seg_elem_t *) tx_desc->tso_num_desc;
  102. if (tso_num_desc->num_seg.tso_cmn_num_seg > 1) {
  103. tso_num_desc->num_seg.tso_cmn_num_seg--;
  104. qdf_nbuf_unmap_tso_segment(soc->osdev,
  105. tx_desc->tso_desc, false);
  106. } else {
  107. tso_num_desc->num_seg.tso_cmn_num_seg--;
  108. qdf_assert(tso_num_desc->num_seg.tso_cmn_num_seg == 0);
  109. qdf_nbuf_unmap_tso_segment(soc->osdev,
  110. tx_desc->tso_desc, true);
  111. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  112. tx_desc->tso_num_desc);
  113. tx_desc->tso_num_desc = NULL;
  114. }
  115. dp_tx_tso_desc_free(soc,
  116. tx_desc->pool_id, tx_desc->tso_desc);
  117. tx_desc->tso_desc = NULL;
  118. }
  119. }
  120. #else
  121. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  122. struct dp_tx_desc_s *tx_desc)
  123. {
  124. return;
  125. }
  126. #endif
  127. /**
  128. * dp_tx_desc_release() - Release Tx Descriptor
  129. * @tx_desc : Tx Descriptor
  130. * @desc_pool_id: Descriptor Pool ID
  131. *
  132. * Deallocate all resources attached to Tx descriptor and free the Tx
  133. * descriptor.
  134. *
  135. * Return:
  136. */
  137. static void
  138. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  139. {
  140. struct dp_pdev *pdev = tx_desc->pdev;
  141. struct dp_soc *soc;
  142. uint8_t comp_status = 0;
  143. qdf_assert(pdev);
  144. soc = pdev->soc;
  145. if (tx_desc->frm_type == dp_tx_frm_tso)
  146. dp_tx_tso_desc_release(soc, tx_desc);
  147. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  148. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  149. qdf_atomic_dec(&pdev->num_tx_outstanding);
  150. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  151. qdf_atomic_dec(&pdev->num_tx_exception);
  152. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  153. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  154. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  155. else
  156. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  157. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  158. "Tx Completion Release desc %d status %d outstanding %d\n",
  159. tx_desc->id, comp_status,
  160. qdf_atomic_read(&pdev->num_tx_outstanding));
  161. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  162. return;
  163. }
  164. /**
  165. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  166. * @vdev: DP vdev Handle
  167. * @nbuf: skb
  168. *
  169. * Prepares and fills HTT metadata in the frame pre-header for special frames
  170. * that should be transmitted using varying transmit parameters.
  171. * There are 2 VDEV modes that currently needs this special metadata -
  172. * 1) Mesh Mode
  173. * 2) DSRC Mode
  174. *
  175. * Return: HTT metadata size
  176. *
  177. */
  178. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  179. uint32_t *meta_data)
  180. {
  181. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  182. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  183. uint8_t htt_desc_size;
  184. /* Size rounded of multiple of 8 bytes */
  185. uint8_t htt_desc_size_aligned;
  186. uint8_t *hdr = NULL;
  187. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  188. /*
  189. * Metadata - HTT MSDU Extension header
  190. */
  191. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  192. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  193. if (vdev->mesh_vdev) {
  194. /* Fill and add HTT metaheader */
  195. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  196. if (hdr == NULL) {
  197. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  198. "Error in filling HTT metadata\n");
  199. return 0;
  200. }
  201. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  202. } else if (vdev->opmode == wlan_op_mode_ocb) {
  203. /* Todo - Add support for DSRC */
  204. }
  205. return htt_desc_size_aligned;
  206. }
  207. /**
  208. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  209. * @tso_seg: TSO segment to process
  210. * @ext_desc: Pointer to MSDU extension descriptor
  211. *
  212. * Return: void
  213. */
  214. #if defined(FEATURE_TSO)
  215. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  216. void *ext_desc)
  217. {
  218. uint8_t num_frag;
  219. uint32_t tso_flags;
  220. /*
  221. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  222. * tcp_flag_mask
  223. *
  224. * Checksum enable flags are set in TCL descriptor and not in Extension
  225. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  226. */
  227. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  228. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  229. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  230. tso_seg->tso_flags.ip_len);
  231. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  232. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  233. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  234. uint32_t lo = 0;
  235. uint32_t hi = 0;
  236. qdf_dmaaddr_to_32s(
  237. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  238. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  239. tso_seg->tso_frags[num_frag].length);
  240. }
  241. return;
  242. }
  243. #else
  244. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  245. void *ext_desc)
  246. {
  247. return;
  248. }
  249. #endif
  250. #if defined(FEATURE_TSO)
  251. /**
  252. * dp_tx_free_tso_seg() - Loop through the tso segments
  253. * allocated and free them
  254. *
  255. * @soc: soc handle
  256. * @free_seg: list of tso segments
  257. * @msdu_info: msdu descriptor
  258. *
  259. * Return - void
  260. */
  261. static void dp_tx_free_tso_seg(struct dp_soc *soc,
  262. struct qdf_tso_seg_elem_t *free_seg,
  263. struct dp_tx_msdu_info_s *msdu_info)
  264. {
  265. struct qdf_tso_seg_elem_t *next_seg;
  266. while (free_seg) {
  267. next_seg = free_seg->next;
  268. dp_tx_tso_desc_free(soc,
  269. msdu_info->tx_queue.desc_pool_id,
  270. free_seg);
  271. free_seg = next_seg;
  272. }
  273. }
  274. /**
  275. * dp_tx_free_tso_num_seg() - Loop through the tso num segments
  276. * allocated and free them
  277. *
  278. * @soc: soc handle
  279. * @free_seg: list of tso segments
  280. * @msdu_info: msdu descriptor
  281. * Return - void
  282. */
  283. static void dp_tx_free_tso_num_seg(struct dp_soc *soc,
  284. struct qdf_tso_num_seg_elem_t *free_seg,
  285. struct dp_tx_msdu_info_s *msdu_info)
  286. {
  287. struct qdf_tso_num_seg_elem_t *next_seg;
  288. while (free_seg) {
  289. next_seg = free_seg->next;
  290. dp_tso_num_seg_free(soc,
  291. msdu_info->tx_queue.desc_pool_id,
  292. free_seg);
  293. free_seg = next_seg;
  294. }
  295. }
  296. /**
  297. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  298. * @vdev: virtual device handle
  299. * @msdu: network buffer
  300. * @msdu_info: meta data associated with the msdu
  301. *
  302. * Return: QDF_STATUS_SUCCESS success
  303. */
  304. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  305. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  306. {
  307. struct qdf_tso_seg_elem_t *tso_seg;
  308. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  309. struct dp_soc *soc = vdev->pdev->soc;
  310. struct qdf_tso_info_t *tso_info;
  311. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  312. tso_info = &msdu_info->u.tso_info;
  313. tso_info->curr_seg = NULL;
  314. tso_info->tso_seg_list = NULL;
  315. tso_info->num_segs = num_seg;
  316. msdu_info->frm_type = dp_tx_frm_tso;
  317. tso_info->tso_num_seg_list = NULL;
  318. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  319. while (num_seg) {
  320. tso_seg = dp_tx_tso_desc_alloc(
  321. soc, msdu_info->tx_queue.desc_pool_id);
  322. if (tso_seg) {
  323. tso_seg->next = tso_info->tso_seg_list;
  324. tso_info->tso_seg_list = tso_seg;
  325. num_seg--;
  326. } else {
  327. struct qdf_tso_seg_elem_t *free_seg =
  328. tso_info->tso_seg_list;
  329. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  330. return QDF_STATUS_E_NOMEM;
  331. }
  332. }
  333. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  334. tso_num_seg = dp_tso_num_seg_alloc(soc,
  335. msdu_info->tx_queue.desc_pool_id);
  336. if (tso_num_seg) {
  337. tso_num_seg->next = tso_info->tso_num_seg_list;
  338. tso_info->tso_num_seg_list = tso_num_seg;
  339. } else {
  340. /* Bug: free tso_num_seg and tso_seg */
  341. /* Free the already allocated num of segments */
  342. struct qdf_tso_seg_elem_t *free_seg =
  343. tso_info->tso_seg_list;
  344. TSO_DEBUG(" %s: Failed alloc - Number of segs for a TSO packet",
  345. __func__);
  346. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  347. return QDF_STATUS_E_NOMEM;
  348. }
  349. msdu_info->num_seg =
  350. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  351. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  352. msdu_info->num_seg);
  353. if (!(msdu_info->num_seg)) {
  354. dp_tx_free_tso_seg(soc, tso_info->tso_seg_list, msdu_info);
  355. dp_tx_free_tso_num_seg(soc, tso_info->tso_num_seg_list,
  356. msdu_info);
  357. return QDF_STATUS_E_INVAL;
  358. }
  359. tso_info->curr_seg = tso_info->tso_seg_list;
  360. return QDF_STATUS_SUCCESS;
  361. }
  362. #else
  363. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  364. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  365. {
  366. return QDF_STATUS_E_NOMEM;
  367. }
  368. #endif
  369. /**
  370. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  371. * @vdev: DP Vdev handle
  372. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  373. * @desc_pool_id: Descriptor Pool ID
  374. *
  375. * Return:
  376. */
  377. static
  378. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  379. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  380. {
  381. uint8_t i;
  382. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  383. struct dp_tx_seg_info_s *seg_info;
  384. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  385. struct dp_soc *soc = vdev->pdev->soc;
  386. /* Allocate an extension descriptor */
  387. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  388. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  389. if (!msdu_ext_desc) {
  390. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  391. return NULL;
  392. }
  393. if (qdf_unlikely(vdev->mesh_vdev)) {
  394. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  395. &msdu_info->meta_data[0],
  396. sizeof(struct htt_tx_msdu_desc_ext2_t));
  397. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  398. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  399. }
  400. switch (msdu_info->frm_type) {
  401. case dp_tx_frm_sg:
  402. case dp_tx_frm_me:
  403. case dp_tx_frm_raw:
  404. seg_info = msdu_info->u.sg_info.curr_seg;
  405. /* Update the buffer pointers in MSDU Extension Descriptor */
  406. for (i = 0; i < seg_info->frag_cnt; i++) {
  407. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  408. seg_info->frags[i].paddr_lo,
  409. seg_info->frags[i].paddr_hi,
  410. seg_info->frags[i].len);
  411. }
  412. break;
  413. case dp_tx_frm_tso:
  414. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  415. &cached_ext_desc[0]);
  416. break;
  417. default:
  418. break;
  419. }
  420. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  421. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  422. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  423. msdu_ext_desc->vaddr);
  424. return msdu_ext_desc;
  425. }
  426. /**
  427. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  428. * @vdev: DP vdev handle
  429. * @nbuf: skb
  430. * @desc_pool_id: Descriptor pool ID
  431. * Allocate and prepare Tx descriptor with msdu information.
  432. *
  433. * Return: Pointer to Tx Descriptor on success,
  434. * NULL on failure
  435. */
  436. static
  437. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  438. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  439. uint32_t *meta_data)
  440. {
  441. uint8_t align_pad;
  442. uint8_t is_exception = 0;
  443. uint8_t htt_hdr_size;
  444. struct ether_header *eh;
  445. struct dp_tx_desc_s *tx_desc;
  446. struct dp_pdev *pdev = vdev->pdev;
  447. struct dp_soc *soc = pdev->soc;
  448. /* Allocate software Tx descriptor */
  449. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  450. if (qdf_unlikely(!tx_desc)) {
  451. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  452. "%s Tx Desc Alloc Failed\n", __func__);
  453. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  454. return NULL;
  455. }
  456. /* Flow control/Congestion Control counters */
  457. qdf_atomic_inc(&pdev->num_tx_outstanding);
  458. /* Initialize the SW tx descriptor */
  459. tx_desc->nbuf = nbuf;
  460. tx_desc->frm_type = dp_tx_frm_std;
  461. tx_desc->tx_encap_type = vdev->tx_encap_type;
  462. tx_desc->vdev = vdev;
  463. tx_desc->pdev = pdev;
  464. tx_desc->msdu_ext_desc = NULL;
  465. /**
  466. * For non-scatter regular frames, buffer pointer is directly
  467. * programmed in TCL input descriptor instead of using an MSDU
  468. * extension descriptor.For this cass, HW requirement is that
  469. * descriptor should always point to a 8-byte aligned address.
  470. *
  471. * So we add alignment pad to start of buffer, and specify the actual
  472. * start of data through pkt_offset
  473. */
  474. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  475. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  476. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  477. "qdf_nbuf_push_head failed\n");
  478. goto failure;
  479. }
  480. tx_desc->pkt_offset = align_pad;
  481. /*
  482. * For special modes (vdev_type == ocb or mesh), data frames should be
  483. * transmitted using varying transmit parameters (tx spec) which include
  484. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  485. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  486. * These frames are sent as exception packets to firmware.
  487. *
  488. * HTT Metadata should be ensured to be multiple of 8-bytes,
  489. * to get 8-byte aligned start address along with align_pad added above
  490. *
  491. * |-----------------------------|
  492. * | |
  493. * |-----------------------------| <-----Buffer Pointer Address given
  494. * | | ^ in HW descriptor (aligned)
  495. * | HTT Metadata | |
  496. * | | |
  497. * | | | Packet Offset given in descriptor
  498. * | | |
  499. * |-----------------------------| |
  500. * | Alignment Pad | v
  501. * |-----------------------------| <----- Actual buffer start address
  502. * | SKB Data | (Unaligned)
  503. * | |
  504. * | |
  505. * | |
  506. * | |
  507. * | |
  508. * |-----------------------------|
  509. */
  510. if (qdf_unlikely(vdev->mesh_vdev ||
  511. (vdev->opmode == wlan_op_mode_ocb))) {
  512. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  513. meta_data);
  514. if (htt_hdr_size == 0)
  515. goto failure;
  516. tx_desc->pkt_offset += htt_hdr_size;
  517. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  518. is_exception = 1;
  519. }
  520. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  521. qdf_nbuf_map(soc->osdev, nbuf,
  522. QDF_DMA_TO_DEVICE))) {
  523. /* Handle failure */
  524. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  525. "qdf_nbuf_map failed\n");
  526. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  527. goto failure;
  528. }
  529. if (qdf_unlikely(vdev->nawds_enabled)) {
  530. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  531. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  532. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  533. is_exception = 1;
  534. }
  535. }
  536. #if !TQM_BYPASS_WAR
  537. if (is_exception)
  538. #endif
  539. {
  540. /* Temporary WAR due to TQM VP issues */
  541. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  542. qdf_atomic_inc(&pdev->num_tx_exception);
  543. }
  544. return tx_desc;
  545. failure:
  546. dp_tx_desc_release(tx_desc, desc_pool_id);
  547. return NULL;
  548. }
  549. /**
  550. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  551. * @vdev: DP vdev handle
  552. * @nbuf: skb
  553. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  554. * @desc_pool_id : Descriptor Pool ID
  555. *
  556. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  557. * information. For frames wth fragments, allocate and prepare
  558. * an MSDU extension descriptor
  559. *
  560. * Return: Pointer to Tx Descriptor on success,
  561. * NULL on failure
  562. */
  563. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  564. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  565. uint8_t desc_pool_id)
  566. {
  567. struct dp_tx_desc_s *tx_desc;
  568. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  569. struct dp_pdev *pdev = vdev->pdev;
  570. struct dp_soc *soc = pdev->soc;
  571. /* Allocate software Tx descriptor */
  572. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  573. if (!tx_desc) {
  574. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  575. return NULL;
  576. }
  577. /* Flow control/Congestion Control counters */
  578. qdf_atomic_inc(&pdev->num_tx_outstanding);
  579. /* Initialize the SW tx descriptor */
  580. tx_desc->nbuf = nbuf;
  581. tx_desc->frm_type = msdu_info->frm_type;
  582. tx_desc->tx_encap_type = vdev->tx_encap_type;
  583. tx_desc->vdev = vdev;
  584. tx_desc->pdev = pdev;
  585. tx_desc->pkt_offset = 0;
  586. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  587. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  588. /* Handle scattered frames - TSO/SG/ME */
  589. /* Allocate and prepare an extension descriptor for scattered frames */
  590. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  591. if (!msdu_ext_desc) {
  592. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  593. "%s Tx Extension Descriptor Alloc Fail\n",
  594. __func__);
  595. goto failure;
  596. }
  597. #if TQM_BYPASS_WAR
  598. /* Temporary WAR due to TQM VP issues */
  599. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  600. qdf_atomic_inc(&pdev->num_tx_exception);
  601. #endif
  602. if (qdf_unlikely(vdev->mesh_vdev))
  603. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  604. tx_desc->msdu_ext_desc = msdu_ext_desc;
  605. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  606. return tx_desc;
  607. failure:
  608. dp_tx_desc_release(tx_desc, desc_pool_id);
  609. return NULL;
  610. }
  611. /**
  612. * dp_tx_prepare_raw() - Prepare RAW packet TX
  613. * @vdev: DP vdev handle
  614. * @nbuf: buffer pointer
  615. * @seg_info: Pointer to Segment info Descriptor to be prepared
  616. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  617. * descriptor
  618. *
  619. * Return:
  620. */
  621. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  622. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  623. {
  624. qdf_nbuf_t curr_nbuf = NULL;
  625. uint16_t total_len = 0;
  626. int32_t i;
  627. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  628. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  629. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  630. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  631. if ((qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS)
  632. && (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU)) {
  633. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  634. }
  635. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  636. QDF_DMA_TO_DEVICE)) {
  637. qdf_print("dma map error\n");
  638. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  639. qdf_nbuf_free(nbuf);
  640. return NULL;
  641. }
  642. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  643. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  644. seg_info->frags[i].paddr_lo =
  645. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  646. seg_info->frags[i].paddr_hi = 0x0;
  647. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  648. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  649. total_len += qdf_nbuf_len(curr_nbuf);
  650. }
  651. seg_info->frag_cnt = i;
  652. seg_info->total_len = total_len;
  653. seg_info->next = NULL;
  654. sg_info->curr_seg = seg_info;
  655. msdu_info->frm_type = dp_tx_frm_raw;
  656. msdu_info->num_seg = 1;
  657. return nbuf;
  658. }
  659. /**
  660. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  661. * @soc: DP Soc Handle
  662. * @vdev: DP vdev handle
  663. * @tx_desc: Tx Descriptor Handle
  664. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  665. * @fw_metadata: Metadata to send to Target Firmware along with frame
  666. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  667. *
  668. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  669. * from software Tx descriptor
  670. *
  671. * Return:
  672. */
  673. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  674. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  675. uint16_t fw_metadata, uint8_t ring_id)
  676. {
  677. uint8_t type;
  678. uint16_t length;
  679. void *hal_tx_desc, *hal_tx_desc_cached;
  680. qdf_dma_addr_t dma_addr;
  681. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  682. /* Return Buffer Manager ID */
  683. uint8_t bm_id = ring_id;
  684. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  685. hal_tx_desc_cached = (void *) cached_desc;
  686. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  687. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  688. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  689. type = HAL_TX_BUF_TYPE_EXT_DESC;
  690. dma_addr = tx_desc->msdu_ext_desc->paddr;
  691. } else {
  692. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  693. type = HAL_TX_BUF_TYPE_BUFFER;
  694. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  695. }
  696. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  697. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  698. dma_addr , bm_id, tx_desc->id, type);
  699. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  700. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  701. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  702. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  703. vdev->dscp_tid_map_id);
  704. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  705. "%s length:%d , type = %d, dma_addr %llx, offset %d desc id %u\n",
  706. __func__, length, type, (uint64_t)dma_addr,
  707. tx_desc->pkt_offset, tx_desc->id);
  708. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  709. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  710. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  711. vdev->hal_desc_addr_search_flags);
  712. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  713. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  714. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  715. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  716. }
  717. if (tid != HTT_TX_EXT_TID_INVALID)
  718. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  719. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  720. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  721. /* Sync cached descriptor with HW */
  722. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  723. if (!hal_tx_desc) {
  724. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  725. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  726. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  727. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  728. return QDF_STATUS_E_RESOURCES;
  729. }
  730. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  731. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  732. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  733. /*
  734. * If one packet is enqueued in HW, PM usage count needs to be
  735. * incremented by one to prevent future runtime suspend. This
  736. * should be tied with the success of enqueuing. It will be
  737. * decremented after the packet has been sent.
  738. */
  739. hif_pm_runtime_get_noresume(soc->hif_handle);
  740. return QDF_STATUS_SUCCESS;
  741. }
  742. /**
  743. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  744. * @vdev: DP vdev handle
  745. * @nbuf: skb
  746. *
  747. * Extract the DSCP or PCP information from frame and map into TID value.
  748. * Software based TID classification is required when more than 2 DSCP-TID
  749. * mapping tables are needed.
  750. * Hardware supports 2 DSCP-TID mapping tables
  751. *
  752. * Return: void
  753. */
  754. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  755. struct dp_tx_msdu_info_s *msdu_info)
  756. {
  757. uint8_t tos = 0, dscp_tid_override = 0;
  758. uint8_t *hdr_ptr, *L3datap;
  759. uint8_t is_mcast = 0;
  760. struct ether_header *eh = NULL;
  761. qdf_ethervlan_header_t *evh = NULL;
  762. uint16_t ether_type;
  763. qdf_llc_t *llcHdr;
  764. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  765. /* for mesh packets don't do any classification */
  766. if (qdf_unlikely(vdev->mesh_vdev))
  767. return;
  768. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  769. eh = (struct ether_header *) nbuf->data;
  770. hdr_ptr = eh->ether_dhost;
  771. L3datap = hdr_ptr + sizeof(struct ether_header);
  772. } else {
  773. qdf_dot3_qosframe_t *qos_wh =
  774. (qdf_dot3_qosframe_t *) nbuf->data;
  775. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  776. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  777. return;
  778. }
  779. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  780. ether_type = eh->ether_type;
  781. /*
  782. * Check if packet is dot3 or eth2 type.
  783. */
  784. if (IS_LLC_PRESENT(ether_type)) {
  785. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  786. sizeof(*llcHdr));
  787. if (ether_type == htons(ETHERTYPE_8021Q)) {
  788. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  789. sizeof(*llcHdr);
  790. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  791. + sizeof(*llcHdr) +
  792. sizeof(qdf_net_vlanhdr_t));
  793. } else {
  794. L3datap = hdr_ptr + sizeof(struct ether_header) +
  795. sizeof(*llcHdr);
  796. }
  797. } else {
  798. if (ether_type == htons(ETHERTYPE_8021Q)) {
  799. evh = (qdf_ethervlan_header_t *) eh;
  800. ether_type = evh->ether_type;
  801. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  802. }
  803. }
  804. /*
  805. * Find priority from IP TOS DSCP field
  806. */
  807. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  808. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  809. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  810. /* Only for unicast frames */
  811. if (!is_mcast) {
  812. /* send it on VO queue */
  813. msdu_info->tid = DP_VO_TID;
  814. }
  815. } else {
  816. /*
  817. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  818. * from TOS byte.
  819. */
  820. tos = ip->ip_tos;
  821. dscp_tid_override = 1;
  822. }
  823. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  824. /* TODO
  825. * use flowlabel
  826. *igmpmld cases to be handled in phase 2
  827. */
  828. unsigned long ver_pri_flowlabel;
  829. unsigned long pri;
  830. ver_pri_flowlabel = *(unsigned long *) L3datap;
  831. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  832. DP_IPV6_PRIORITY_SHIFT;
  833. tos = pri;
  834. dscp_tid_override = 1;
  835. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  836. msdu_info->tid = DP_VO_TID;
  837. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  838. /* Only for unicast frames */
  839. if (!is_mcast) {
  840. /* send ucast arp on VO queue */
  841. msdu_info->tid = DP_VO_TID;
  842. }
  843. }
  844. /*
  845. * Assign all MCAST packets to BE
  846. */
  847. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  848. if (is_mcast) {
  849. tos = 0;
  850. dscp_tid_override = 1;
  851. }
  852. }
  853. if (dscp_tid_override == 1) {
  854. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  855. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  856. }
  857. return;
  858. }
  859. #ifdef CONVERGED_TDLS_ENABLE
  860. /**
  861. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  862. * @tx_desc: TX descriptor
  863. *
  864. * Return: None
  865. */
  866. static void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  867. {
  868. if (tx_desc->vdev) {
  869. if (tx_desc->vdev->is_tdls_frame)
  870. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  871. tx_desc->vdev->is_tdls_frame = false;
  872. }
  873. }
  874. /**
  875. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  876. * @tx_desc: TX descriptor
  877. * @vdev: datapath vdev handle
  878. *
  879. * Return: None
  880. */
  881. static void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  882. struct dp_vdev *vdev)
  883. {
  884. struct hal_tx_completion_status ts = {0};
  885. qdf_nbuf_t nbuf = tx_desc->nbuf;
  886. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  887. if (vdev->tx_non_std_data_callback.func) {
  888. qdf_nbuf_set_next(tx_desc->nbuf, NULL);
  889. vdev->tx_non_std_data_callback.func(
  890. vdev->tx_non_std_data_callback.ctxt,
  891. nbuf, ts.status);
  892. return;
  893. }
  894. }
  895. #endif
  896. /**
  897. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  898. * @vdev: DP vdev handle
  899. * @nbuf: skb
  900. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  901. * @tx_q: Tx queue to be used for this Tx frame
  902. * @peer_id: peer_id of the peer in case of NAWDS frames
  903. *
  904. * Return: NULL on success,
  905. * nbuf when it fails to send
  906. */
  907. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  908. uint8_t tid, struct dp_tx_queue *tx_q,
  909. uint32_t *meta_data, uint16_t peer_id)
  910. {
  911. struct dp_pdev *pdev = vdev->pdev;
  912. struct dp_soc *soc = pdev->soc;
  913. struct dp_tx_desc_s *tx_desc;
  914. QDF_STATUS status;
  915. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  916. uint16_t htt_tcl_metadata = 0;
  917. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  918. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  919. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  920. if (!tx_desc) {
  921. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  922. "%s Tx_desc prepare Fail vdev %pK queue %d\n",
  923. __func__, vdev, tx_q->desc_pool_id);
  924. return nbuf;
  925. }
  926. dp_tx_update_tdls_flags(tx_desc);
  927. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  928. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  929. "%s %d : HAL RING Access Failed -- %pK\n",
  930. __func__, __LINE__, hal_srng);
  931. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  932. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  933. goto fail_return;
  934. }
  935. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  936. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  937. HTT_TCL_METADATA_TYPE_PEER_BASED);
  938. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  939. peer_id);
  940. } else
  941. htt_tcl_metadata = vdev->htt_tcl_metadata;
  942. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  943. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  944. htt_tcl_metadata, tx_q->ring_id);
  945. if (status != QDF_STATUS_SUCCESS) {
  946. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  947. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d\n",
  948. __func__, tx_desc, tx_q->ring_id);
  949. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  950. goto fail_return;
  951. }
  952. nbuf = NULL;
  953. fail_return:
  954. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  955. hal_srng_access_end(soc->hal_soc, hal_srng);
  956. hif_pm_runtime_put(soc->hif_handle);
  957. } else {
  958. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  959. }
  960. return nbuf;
  961. }
  962. /**
  963. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  964. * @vdev: DP vdev handle
  965. * @nbuf: skb
  966. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  967. *
  968. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  969. *
  970. * Return: NULL on success,
  971. * nbuf when it fails to send
  972. */
  973. #if QDF_LOCK_STATS
  974. static noinline
  975. #else
  976. static
  977. #endif
  978. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  979. struct dp_tx_msdu_info_s *msdu_info)
  980. {
  981. uint8_t i;
  982. struct dp_pdev *pdev = vdev->pdev;
  983. struct dp_soc *soc = pdev->soc;
  984. struct dp_tx_desc_s *tx_desc;
  985. QDF_STATUS status;
  986. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  987. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  988. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  989. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  990. "%s %d : HAL RING Access Failed -- %pK\n",
  991. __func__, __LINE__, hal_srng);
  992. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  993. return nbuf;
  994. }
  995. if (msdu_info->frm_type == dp_tx_frm_me)
  996. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  997. i = 0;
  998. /* Print statement to track i and num_seg */
  999. /*
  1000. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1001. * descriptors using information in msdu_info
  1002. */
  1003. while (i < msdu_info->num_seg) {
  1004. /*
  1005. * Setup Tx descriptor for an MSDU, and MSDU extension
  1006. * descriptor
  1007. */
  1008. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1009. tx_q->desc_pool_id);
  1010. if (!tx_desc) {
  1011. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1012. "%s Tx_desc prepare Fail vdev %pK queue %d\n",
  1013. __func__, vdev, tx_q->desc_pool_id);
  1014. if (msdu_info->frm_type == dp_tx_frm_me) {
  1015. dp_tx_me_free_buf(pdev,
  1016. (void *)(msdu_info->u.sg_info
  1017. .curr_seg->frags[0].vaddr));
  1018. }
  1019. goto done;
  1020. }
  1021. if (msdu_info->frm_type == dp_tx_frm_me) {
  1022. tx_desc->me_buffer =
  1023. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1024. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1025. }
  1026. /*
  1027. * Enqueue the Tx MSDU descriptor to HW for transmit
  1028. */
  1029. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1030. vdev->htt_tcl_metadata, tx_q->ring_id);
  1031. if (status != QDF_STATUS_SUCCESS) {
  1032. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1033. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d\n",
  1034. __func__, tx_desc, tx_q->ring_id);
  1035. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  1036. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  1037. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1038. goto done;
  1039. }
  1040. /*
  1041. * TODO
  1042. * if tso_info structure can be modified to have curr_seg
  1043. * as first element, following 2 blocks of code (for TSO and SG)
  1044. * can be combined into 1
  1045. */
  1046. /*
  1047. * For frames with multiple segments (TSO, ME), jump to next
  1048. * segment.
  1049. */
  1050. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1051. if (msdu_info->u.tso_info.curr_seg->next) {
  1052. msdu_info->u.tso_info.curr_seg =
  1053. msdu_info->u.tso_info.curr_seg->next;
  1054. /*
  1055. * If this is a jumbo nbuf, then increment the number of
  1056. * nbuf users for each additional segment of the msdu.
  1057. * This will ensure that the skb is freed only after
  1058. * receiving tx completion for all segments of an nbuf
  1059. */
  1060. qdf_nbuf_inc_users(nbuf);
  1061. /* Check with MCL if this is needed */
  1062. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1063. }
  1064. }
  1065. /*
  1066. * For Multicast-Unicast converted packets,
  1067. * each converted frame (for a client) is represented as
  1068. * 1 segment
  1069. */
  1070. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1071. (msdu_info->frm_type == dp_tx_frm_me)) {
  1072. if (msdu_info->u.sg_info.curr_seg->next) {
  1073. msdu_info->u.sg_info.curr_seg =
  1074. msdu_info->u.sg_info.curr_seg->next;
  1075. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1076. }
  1077. }
  1078. i++;
  1079. }
  1080. nbuf = NULL;
  1081. done:
  1082. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1083. hal_srng_access_end(soc->hal_soc, hal_srng);
  1084. hif_pm_runtime_put(soc->hif_handle);
  1085. } else {
  1086. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1087. }
  1088. return nbuf;
  1089. }
  1090. /**
  1091. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1092. * for SG frames
  1093. * @vdev: DP vdev handle
  1094. * @nbuf: skb
  1095. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1096. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1097. *
  1098. * Return: NULL on success,
  1099. * nbuf when it fails to send
  1100. */
  1101. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1102. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1103. {
  1104. uint32_t cur_frag, nr_frags;
  1105. qdf_dma_addr_t paddr;
  1106. struct dp_tx_sg_info_s *sg_info;
  1107. sg_info = &msdu_info->u.sg_info;
  1108. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1109. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1110. QDF_DMA_TO_DEVICE)) {
  1111. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1112. "dma map error\n");
  1113. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1114. qdf_nbuf_free(nbuf);
  1115. return NULL;
  1116. }
  1117. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1118. seg_info->frags[0].paddr_hi = 0;
  1119. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1120. seg_info->frags[0].vaddr = (void *) nbuf;
  1121. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1122. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1123. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1124. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1125. "frag dma map error\n");
  1126. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1127. qdf_nbuf_free(nbuf);
  1128. return NULL;
  1129. }
  1130. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1131. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1132. seg_info->frags[cur_frag + 1].paddr_hi =
  1133. ((uint64_t) paddr) >> 32;
  1134. seg_info->frags[cur_frag + 1].len =
  1135. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1136. }
  1137. seg_info->frag_cnt = (cur_frag + 1);
  1138. seg_info->total_len = qdf_nbuf_len(nbuf);
  1139. seg_info->next = NULL;
  1140. sg_info->curr_seg = seg_info;
  1141. msdu_info->frm_type = dp_tx_frm_sg;
  1142. msdu_info->num_seg = 1;
  1143. return nbuf;
  1144. }
  1145. #ifdef MESH_MODE_SUPPORT
  1146. /**
  1147. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1148. and prepare msdu_info for mesh frames.
  1149. * @vdev: DP vdev handle
  1150. * @nbuf: skb
  1151. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1152. *
  1153. * Return: NULL on failure,
  1154. * nbuf when extracted successfully
  1155. */
  1156. static
  1157. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1158. struct dp_tx_msdu_info_s *msdu_info)
  1159. {
  1160. struct meta_hdr_s *mhdr;
  1161. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1162. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1163. nbuf = qdf_nbuf_unshare(nbuf);
  1164. if (nbuf == NULL) {
  1165. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1166. "qdf_nbuf_unshare failed\n");
  1167. return nbuf;
  1168. }
  1169. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1170. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1171. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1172. meta_data->power = mhdr->power;
  1173. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1174. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1175. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1176. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1177. meta_data->dyn_bw = 1;
  1178. meta_data->valid_pwr = 1;
  1179. meta_data->valid_mcs_mask = 1;
  1180. meta_data->valid_nss_mask = 1;
  1181. meta_data->valid_preamble_type = 1;
  1182. meta_data->valid_retries = 1;
  1183. meta_data->valid_bw_info = 1;
  1184. }
  1185. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1186. meta_data->encrypt_type = 0;
  1187. meta_data->valid_encrypt_type = 1;
  1188. }
  1189. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1190. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1191. else
  1192. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1193. meta_data->valid_key_flags = 1;
  1194. meta_data->key_flags = (mhdr->keyix & 0x3);
  1195. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1196. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1197. "qdf_nbuf_pull_head failed\n");
  1198. qdf_nbuf_free(nbuf);
  1199. return NULL;
  1200. }
  1201. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1202. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1203. __func__, msdu_info->meta_data[0],
  1204. msdu_info->meta_data[1],
  1205. msdu_info->meta_data[2],
  1206. msdu_info->meta_data[3],
  1207. msdu_info->meta_data[4]);
  1208. return nbuf;
  1209. }
  1210. #else
  1211. static
  1212. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1213. struct dp_tx_msdu_info_s *msdu_info)
  1214. {
  1215. return nbuf;
  1216. }
  1217. #endif
  1218. /**
  1219. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1220. * @vdev: dp_vdev handle
  1221. * @nbuf: skb
  1222. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1223. * @tx_q: Tx queue to be used for this Tx frame
  1224. * @meta_data: Meta date for mesh
  1225. * @peer_id: peer_id of the peer in case of NAWDS frames
  1226. *
  1227. * return: NULL on success nbuf on failure
  1228. */
  1229. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1230. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1231. uint32_t peer_id)
  1232. {
  1233. struct dp_peer *peer = NULL;
  1234. qdf_nbuf_t nbuf_copy;
  1235. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1236. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1237. (peer->nawds_enabled || peer->bss_peer)) {
  1238. nbuf_copy = qdf_nbuf_copy(nbuf);
  1239. if (!nbuf_copy) {
  1240. QDF_TRACE(QDF_MODULE_ID_DP,
  1241. QDF_TRACE_LEVEL_ERROR,
  1242. "nbuf copy failed");
  1243. }
  1244. peer_id = peer->peer_ids[0];
  1245. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1246. tx_q, meta_data, peer_id);
  1247. if (nbuf_copy != NULL) {
  1248. qdf_nbuf_free(nbuf);
  1249. return nbuf_copy;
  1250. }
  1251. }
  1252. }
  1253. if (peer_id == HTT_INVALID_PEER)
  1254. return nbuf;
  1255. qdf_nbuf_free(nbuf);
  1256. return NULL;
  1257. }
  1258. /**
  1259. * dp_tx_send() - Transmit a frame on a given VAP
  1260. * @vap_dev: DP vdev handle
  1261. * @nbuf: skb
  1262. *
  1263. * Entry point for Core Tx layer (DP_TX) invoked from
  1264. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1265. * cases
  1266. *
  1267. * Return: NULL on success,
  1268. * nbuf when it fails to send
  1269. */
  1270. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1271. {
  1272. struct ether_header *eh = NULL;
  1273. struct dp_tx_msdu_info_s msdu_info;
  1274. struct dp_tx_seg_info_s seg_info;
  1275. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1276. uint16_t peer_id = HTT_INVALID_PEER;
  1277. qdf_nbuf_t nbuf_mesh = NULL;
  1278. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1279. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1280. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1281. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1282. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1283. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1284. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1285. /*
  1286. * Set Default Host TID value to invalid TID
  1287. * (TID override disabled)
  1288. */
  1289. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1290. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1291. if (qdf_unlikely(vdev->mesh_vdev)) {
  1292. nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  1293. &msdu_info);
  1294. if (nbuf_mesh == NULL) {
  1295. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1296. "Extracting mesh metadata failed\n");
  1297. return nbuf;
  1298. }
  1299. nbuf = nbuf_mesh;
  1300. }
  1301. /*
  1302. * Get HW Queue to use for this frame.
  1303. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1304. * dedicated for data and 1 for command.
  1305. * "queue_id" maps to one hardware ring.
  1306. * With each ring, we also associate a unique Tx descriptor pool
  1307. * to minimize lock contention for these resources.
  1308. */
  1309. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1310. /*
  1311. * TCL H/W supports 2 DSCP-TID mapping tables.
  1312. * Table 1 - Default DSCP-TID mapping table
  1313. * Table 2 - 1 DSCP-TID override table
  1314. *
  1315. * If we need a different DSCP-TID mapping for this vap,
  1316. * call tid_classify to extract DSCP/ToS from frame and
  1317. * map to a TID and store in msdu_info. This is later used
  1318. * to fill in TCL Input descriptor (per-packet TID override).
  1319. */
  1320. if (vdev->dscp_tid_map_id > 1)
  1321. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1322. /* Reset the control block */
  1323. qdf_nbuf_reset_ctxt(nbuf);
  1324. /*
  1325. * Classify the frame and call corresponding
  1326. * "prepare" function which extracts the segment (TSO)
  1327. * and fragmentation information (for TSO , SG, ME, or Raw)
  1328. * into MSDU_INFO structure which is later used to fill
  1329. * SW and HW descriptors.
  1330. */
  1331. if (qdf_nbuf_is_tso(nbuf)) {
  1332. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1333. "%s TSO frame %pK\n", __func__, vdev);
  1334. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1335. qdf_nbuf_len(nbuf));
  1336. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1337. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1338. "%s tso_prepare fail vdev_id:%d\n",
  1339. __func__, vdev->vdev_id);
  1340. DP_STATS_INC(vdev, tx_i.tso.dropped_host, 1);
  1341. return nbuf;
  1342. }
  1343. goto send_multiple;
  1344. }
  1345. /* SG */
  1346. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1347. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1348. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1349. "%s non-TSO SG frame %pK\n", __func__, vdev);
  1350. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1351. qdf_nbuf_len(nbuf));
  1352. goto send_multiple;
  1353. }
  1354. #ifdef ATH_SUPPORT_IQUE
  1355. /* Mcast to Ucast Conversion*/
  1356. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1357. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1358. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1359. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1360. "%s Mcast frm for ME %pK\n", __func__, vdev);
  1361. DP_STATS_INC_PKT(vdev,
  1362. tx_i.mcast_en.mcast_pkt, 1,
  1363. qdf_nbuf_len(nbuf));
  1364. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1365. qdf_nbuf_free(nbuf);
  1366. return NULL;
  1367. }
  1368. return nbuf;
  1369. }
  1370. }
  1371. #endif
  1372. /* RAW */
  1373. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1374. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1375. if (nbuf == NULL)
  1376. return NULL;
  1377. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1378. "%s Raw frame %pK\n", __func__, vdev);
  1379. goto send_multiple;
  1380. }
  1381. if (vdev->nawds_enabled) {
  1382. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1383. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1384. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1385. &msdu_info.tx_queue,
  1386. msdu_info.meta_data, peer_id);
  1387. return nbuf;
  1388. }
  1389. }
  1390. /* Single linear frame */
  1391. /*
  1392. * If nbuf is a simple linear frame, use send_single function to
  1393. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1394. * SRNG. There is no need to setup a MSDU extension descriptor.
  1395. */
  1396. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1397. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1398. return nbuf;
  1399. send_multiple:
  1400. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1401. return nbuf;
  1402. }
  1403. /**
  1404. * dp_tx_reinject_handler() - Tx Reinject Handler
  1405. * @tx_desc: software descriptor head pointer
  1406. * @status : Tx completion status from HTT descriptor
  1407. *
  1408. * This function reinjects frames back to Target.
  1409. * Todo - Host queue needs to be added
  1410. *
  1411. * Return: none
  1412. */
  1413. static
  1414. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1415. {
  1416. struct dp_vdev *vdev;
  1417. struct dp_peer *peer = NULL;
  1418. uint32_t peer_id = HTT_INVALID_PEER;
  1419. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1420. qdf_nbuf_t nbuf_copy = NULL;
  1421. struct dp_tx_msdu_info_s msdu_info;
  1422. vdev = tx_desc->vdev;
  1423. qdf_assert(vdev);
  1424. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1425. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1426. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1427. "%s Tx reinject path\n", __func__);
  1428. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1429. qdf_nbuf_len(tx_desc->nbuf));
  1430. if (!vdev->osif_proxy_arp) {
  1431. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1432. "function pointer to proxy arp not present\n");
  1433. return;
  1434. }
  1435. if (qdf_unlikely(vdev->mesh_vdev)) {
  1436. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1437. } else {
  1438. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1439. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1440. (peer->bss_peer || peer->nawds_enabled)
  1441. && !(vdev->osif_proxy_arp(
  1442. vdev->osif_vdev,
  1443. nbuf))) {
  1444. nbuf_copy = qdf_nbuf_copy(nbuf);
  1445. if (!nbuf_copy) {
  1446. QDF_TRACE(QDF_MODULE_ID_DP,
  1447. QDF_TRACE_LEVEL_ERROR,
  1448. FL("nbuf copy failed"));
  1449. break;
  1450. }
  1451. if (peer->nawds_enabled)
  1452. peer_id = peer->peer_ids[0];
  1453. else
  1454. peer_id = HTT_INVALID_PEER;
  1455. nbuf_copy = dp_tx_send_msdu_single(vdev,
  1456. nbuf_copy, msdu_info.tid,
  1457. &msdu_info.tx_queue,
  1458. msdu_info.meta_data, peer_id);
  1459. if (nbuf_copy) {
  1460. QDF_TRACE(QDF_MODULE_ID_DP,
  1461. QDF_TRACE_LEVEL_ERROR,
  1462. FL("pkt send failed"));
  1463. qdf_nbuf_free(nbuf_copy);
  1464. }
  1465. }
  1466. }
  1467. }
  1468. qdf_nbuf_free(nbuf);
  1469. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1470. }
  1471. /**
  1472. * dp_tx_inspect_handler() - Tx Inspect Handler
  1473. * @tx_desc: software descriptor head pointer
  1474. * @status : Tx completion status from HTT descriptor
  1475. *
  1476. * Handles Tx frames sent back to Host for inspection
  1477. * (ProxyARP)
  1478. *
  1479. * Return: none
  1480. */
  1481. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1482. {
  1483. struct dp_soc *soc;
  1484. struct dp_pdev *pdev = tx_desc->pdev;
  1485. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1486. "%s Tx inspect path\n",
  1487. __func__);
  1488. qdf_assert(pdev);
  1489. soc = pdev->soc;
  1490. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1491. qdf_nbuf_len(tx_desc->nbuf));
  1492. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1493. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1494. }
  1495. /**
  1496. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  1497. * @soc: Soc handle
  1498. * @desc: software Tx descriptor to be processed
  1499. *
  1500. * Return: none
  1501. */
  1502. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  1503. struct dp_tx_desc_s *desc)
  1504. {
  1505. struct dp_vdev *vdev = desc->vdev;
  1506. qdf_nbuf_t nbuf = desc->nbuf;
  1507. /* If it is TDLS mgmt, don't unmap or free the frame */
  1508. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  1509. return dp_non_std_tx_comp_free_buff(desc, vdev);
  1510. /* 0 : MSDU buffer, 1 : MLE */
  1511. if (desc->msdu_ext_desc) {
  1512. /* TSO free */
  1513. if (hal_tx_ext_desc_get_tso_enable(
  1514. desc->msdu_ext_desc->vaddr)) {
  1515. /* If remaining number of segment is 0
  1516. * actual TSO may unmap and free */
  1517. if (!DP_DESC_NUM_FRAG(desc)) {
  1518. qdf_nbuf_unmap(soc->osdev, nbuf,
  1519. QDF_DMA_TO_DEVICE);
  1520. qdf_nbuf_free(nbuf);
  1521. return;
  1522. }
  1523. }
  1524. }
  1525. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1526. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1527. qdf_nbuf_unmap(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1528. if (!vdev->mesh_vdev) {
  1529. qdf_nbuf_free(nbuf);
  1530. } else {
  1531. vdev->osif_tx_free_ext((nbuf));
  1532. }
  1533. }
  1534. /**
  1535. * dp_tx_mec_handler() - Tx MEC Notify Handler
  1536. * @vdev: pointer to dp dev handler
  1537. * @status : Tx completion status from HTT descriptor
  1538. *
  1539. * Handles MEC notify event sent from fw to Host
  1540. *
  1541. * Return: none
  1542. */
  1543. #ifdef FEATURE_WDS
  1544. void dp_tx_mec_handler(struct dp_vdev *vdev, uint8_t *status)
  1545. {
  1546. struct dp_soc *soc;
  1547. uint32_t flags = IEEE80211_NODE_F_WDS_HM;
  1548. struct dp_peer *peer;
  1549. uint8_t mac_addr[DP_MAC_ADDR_LEN], i;
  1550. soc = vdev->pdev->soc;
  1551. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  1552. peer = TAILQ_FIRST(&vdev->peer_list);
  1553. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  1554. if (!peer) {
  1555. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1556. FL("peer is NULL"));
  1557. return;
  1558. }
  1559. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1560. "%s Tx MEC Handler\n",
  1561. __func__);
  1562. for (i = 0; i < DP_MAC_ADDR_LEN; i++)
  1563. mac_addr[(DP_MAC_ADDR_LEN - 1) - i] =
  1564. status[(DP_MAC_ADDR_LEN - 2) + i];
  1565. if (qdf_mem_cmp(mac_addr, vdev->mac_addr.raw, DP_MAC_ADDR_LEN) &&
  1566. !dp_peer_add_ast(soc, peer, mac_addr, 2)) {
  1567. soc->cdp_soc.ol_ops->peer_add_wds_entry(
  1568. vdev->pdev->osif_pdev,
  1569. mac_addr,
  1570. vdev->mac_addr.raw,
  1571. flags);
  1572. }
  1573. }
  1574. #else
  1575. static void dp_tx_mec_handler(struct dp_vdev *vdev, uint8_t *status)
  1576. {
  1577. }
  1578. #endif
  1579. /**
  1580. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1581. * @tx_desc: software descriptor head pointer
  1582. * @status : Tx completion status from HTT descriptor
  1583. *
  1584. * This function will process HTT Tx indication messages from Target
  1585. *
  1586. * Return: none
  1587. */
  1588. static
  1589. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1590. {
  1591. uint8_t tx_status;
  1592. struct dp_pdev *pdev;
  1593. struct dp_vdev *vdev;
  1594. struct dp_soc *soc;
  1595. uint32_t *htt_status_word = (uint32_t *) status;
  1596. qdf_assert(tx_desc->pdev);
  1597. pdev = tx_desc->pdev;
  1598. vdev = tx_desc->vdev;
  1599. soc = pdev->soc;
  1600. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_status_word[0]);
  1601. switch (tx_status) {
  1602. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1603. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1604. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1605. {
  1606. dp_tx_comp_free_buf(soc, tx_desc);
  1607. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1608. break;
  1609. }
  1610. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1611. {
  1612. dp_tx_reinject_handler(tx_desc, status);
  1613. break;
  1614. }
  1615. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1616. {
  1617. dp_tx_inspect_handler(tx_desc, status);
  1618. break;
  1619. }
  1620. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  1621. {
  1622. dp_tx_mec_handler(vdev, status);
  1623. break;
  1624. }
  1625. default:
  1626. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1627. "%s Invalid HTT tx_status %d\n",
  1628. __func__, tx_status);
  1629. break;
  1630. }
  1631. }
  1632. #ifdef MESH_MODE_SUPPORT
  1633. /**
  1634. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1635. * in mesh meta header
  1636. * @tx_desc: software descriptor head pointer
  1637. * @ts: pointer to tx completion stats
  1638. * Return: none
  1639. */
  1640. static
  1641. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1642. struct hal_tx_completion_status *ts)
  1643. {
  1644. struct meta_hdr_s *mhdr;
  1645. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1646. if (!tx_desc->msdu_ext_desc) {
  1647. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  1648. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1649. "netbuf %pK offset %d\n",
  1650. netbuf, tx_desc->pkt_offset);
  1651. return;
  1652. }
  1653. }
  1654. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1655. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1656. "netbuf %pK offset %d\n", netbuf,
  1657. sizeof(struct meta_hdr_s));
  1658. return;
  1659. }
  1660. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1661. mhdr->rssi = ts->ack_frame_rssi;
  1662. mhdr->channel = tx_desc->pdev->operating_channel;
  1663. }
  1664. #else
  1665. static
  1666. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1667. struct hal_tx_completion_status *ts)
  1668. {
  1669. }
  1670. #endif
  1671. /**
  1672. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  1673. * @peer: Handle to DP peer
  1674. * @ts: pointer to HAL Tx completion stats
  1675. * @length: MSDU length
  1676. *
  1677. * Return: None
  1678. */
  1679. static void dp_tx_update_peer_stats(struct dp_peer *peer,
  1680. struct hal_tx_completion_status *ts, uint32_t length)
  1681. {
  1682. struct dp_pdev *pdev = peer->vdev->pdev;
  1683. struct dp_soc *soc = pdev->soc;
  1684. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1685. if (!ts->release_src == HAL_TX_COMP_RELEASE_SOURCE_TQM)
  1686. return;
  1687. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1688. !(ts->status == HAL_TX_TQM_RR_FRAME_ACKED));
  1689. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  1690. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1691. DP_STATS_INCC(peer, tx.dropped.fw_rem, 1,
  1692. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  1693. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  1694. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  1695. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  1696. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  1697. if (!ts->status == HAL_TX_TQM_RR_FRAME_ACKED)
  1698. return;
  1699. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1700. ((ts->mcs >= MAX_MCS_11A) && (ts->pkt_type == DOT11_A)));
  1701. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1702. ((ts->mcs <= MAX_MCS_11A) && (ts->pkt_type == DOT11_A)));
  1703. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1704. ((ts->mcs >= MAX_MCS_11B) && (ts->pkt_type == DOT11_B)));
  1705. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1706. ((ts->mcs <= MAX_MCS_11B) && (ts->pkt_type == DOT11_B)));
  1707. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1708. ((ts->mcs >= MAX_MCS_11A) && (ts->pkt_type == DOT11_N)));
  1709. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1710. ((ts->mcs <= MAX_MCS_11A) && (ts->pkt_type == DOT11_N)));
  1711. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1712. ((ts->mcs >= MAX_MCS_11AC) && (ts->pkt_type == DOT11_AC)));
  1713. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1714. ((ts->mcs <= MAX_MCS_11AC) && (ts->pkt_type == DOT11_AC)));
  1715. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1716. ((ts->mcs >= (MAX_MCS-1)) && (ts->pkt_type == DOT11_AX)));
  1717. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1718. ((ts->mcs <= (MAX_MCS-1)) && (ts->pkt_type == DOT11_AX)));
  1719. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  1720. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  1721. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  1722. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  1723. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  1724. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  1725. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  1726. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1727. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  1728. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  1729. if (soc->cdp_soc.ol_ops->update_dp_stats) {
  1730. soc->cdp_soc.ol_ops->update_dp_stats(pdev->osif_pdev,
  1731. &peer->stats, ts->peer_id,
  1732. UPDATE_PEER_STATS);
  1733. }
  1734. }
  1735. /**
  1736. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1737. * @tx_desc: software descriptor head pointer
  1738. * @length: packet length
  1739. *
  1740. * Return: none
  1741. */
  1742. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1743. uint32_t length)
  1744. {
  1745. struct hal_tx_completion_status ts;
  1746. struct dp_soc *soc = NULL;
  1747. struct dp_vdev *vdev = tx_desc->vdev;
  1748. struct dp_peer *peer = NULL;
  1749. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1750. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1751. "-------------------- \n"
  1752. "Tx Completion Stats: \n"
  1753. "-------------------- \n"
  1754. "ack_frame_rssi = %d \n"
  1755. "first_msdu = %d \n"
  1756. "last_msdu = %d \n"
  1757. "msdu_part_of_amsdu = %d \n"
  1758. "rate_stats valid = %d \n"
  1759. "bw = %d \n"
  1760. "pkt_type = %d \n"
  1761. "stbc = %d \n"
  1762. "ldpc = %d \n"
  1763. "sgi = %d \n"
  1764. "mcs = %d \n"
  1765. "ofdma = %d \n"
  1766. "tones_in_ru = %d \n"
  1767. "tsf = %d \n"
  1768. "ppdu_id = %d \n"
  1769. "transmit_cnt = %d \n"
  1770. "tid = %d \n"
  1771. "peer_id = %d \n",
  1772. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1773. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1774. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1775. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1776. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1777. ts.peer_id);
  1778. if (!vdev) {
  1779. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1780. "invalid vdev");
  1781. goto out;
  1782. }
  1783. soc = vdev->pdev->soc;
  1784. /* Update SoC level stats */
  1785. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  1786. (ts.status == HAL_TX_TQM_RR_REM_CMD_REM));
  1787. /* Update per-packet stats */
  1788. if (qdf_unlikely(vdev->mesh_vdev))
  1789. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1790. /* Update peer level stats */
  1791. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1792. if (!peer) {
  1793. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1794. "invalid peer");
  1795. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1796. goto out;
  1797. }
  1798. dp_tx_update_peer_stats(peer, &ts, length);
  1799. out:
  1800. return;
  1801. }
  1802. /**
  1803. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1804. * @soc: core txrx main context
  1805. * @comp_head: software descriptor head pointer
  1806. *
  1807. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1808. * and release the software descriptors after processing is complete
  1809. *
  1810. * Return: none
  1811. */
  1812. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1813. struct dp_tx_desc_s *comp_head)
  1814. {
  1815. struct dp_tx_desc_s *desc;
  1816. struct dp_tx_desc_s *next;
  1817. struct hal_tx_completion_status ts = {0};
  1818. uint32_t length;
  1819. struct dp_peer *peer;
  1820. DP_HIST_INIT();
  1821. desc = comp_head;
  1822. while (desc) {
  1823. hal_tx_comp_get_status(&desc->comp, &ts);
  1824. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1825. length = qdf_nbuf_len(desc->nbuf);
  1826. /* Process Tx status in descriptor */
  1827. if (soc->process_tx_status ||
  1828. (desc->vdev && desc->vdev->mesh_vdev))
  1829. dp_tx_comp_process_tx_status(desc, length);
  1830. dp_tx_comp_free_buf(soc, desc);
  1831. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1832. next = desc->next;
  1833. dp_tx_desc_release(desc, desc->pool_id);
  1834. desc = next;
  1835. }
  1836. DP_TX_HIST_STATS_PER_PDEV();
  1837. }
  1838. /**
  1839. * dp_tx_comp_handler() - Tx completion handler
  1840. * @soc: core txrx main context
  1841. * @ring_id: completion ring id
  1842. * @quota: No. of packets/descriptors that can be serviced in one loop
  1843. *
  1844. * This function will collect hardware release ring element contents and
  1845. * handle descriptor contents. Based on contents, free packet or handle error
  1846. * conditions
  1847. *
  1848. * Return: none
  1849. */
  1850. uint32_t dp_tx_comp_handler(struct dp_soc *soc, void *hal_srng, uint32_t quota)
  1851. {
  1852. void *tx_comp_hal_desc;
  1853. uint8_t buffer_src;
  1854. uint8_t pool_id;
  1855. uint32_t tx_desc_id;
  1856. struct dp_tx_desc_s *tx_desc = NULL;
  1857. struct dp_tx_desc_s *head_desc = NULL;
  1858. struct dp_tx_desc_s *tail_desc = NULL;
  1859. uint32_t num_processed;
  1860. uint32_t count;
  1861. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1862. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1863. "%s %d : HAL RING Access Failed -- %pK\n",
  1864. __func__, __LINE__, hal_srng);
  1865. return 0;
  1866. }
  1867. num_processed = 0;
  1868. count = 0;
  1869. /* Find head descriptor from completion ring */
  1870. while (qdf_likely(tx_comp_hal_desc =
  1871. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1872. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1873. /* If this buffer was not released by TQM or FW, then it is not
  1874. * Tx completion indication, assert */
  1875. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1876. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1877. QDF_TRACE(QDF_MODULE_ID_DP,
  1878. QDF_TRACE_LEVEL_FATAL,
  1879. "Tx comp release_src != TQM | FW");
  1880. qdf_assert_always(0);
  1881. }
  1882. /* Get descriptor id */
  1883. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1884. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1885. DP_TX_DESC_ID_POOL_OS;
  1886. /* Pool ID is out of limit. Error */
  1887. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1888. soc->wlan_cfg_ctx)) {
  1889. QDF_TRACE(QDF_MODULE_ID_DP,
  1890. QDF_TRACE_LEVEL_FATAL,
  1891. "Tx Comp pool id %d not valid",
  1892. pool_id);
  1893. qdf_assert_always(0);
  1894. }
  1895. /* Find Tx descriptor */
  1896. tx_desc = dp_tx_desc_find(soc, pool_id,
  1897. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1898. DP_TX_DESC_ID_PAGE_OS,
  1899. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1900. DP_TX_DESC_ID_OFFSET_OS);
  1901. /* Pool id is not matching. Error */
  1902. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1903. QDF_TRACE(QDF_MODULE_ID_DP,
  1904. QDF_TRACE_LEVEL_FATAL,
  1905. "Tx Comp pool id %d not matched %d",
  1906. pool_id, tx_desc->pool_id);
  1907. qdf_assert_always(0);
  1908. }
  1909. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1910. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1911. QDF_TRACE(QDF_MODULE_ID_DP,
  1912. QDF_TRACE_LEVEL_FATAL,
  1913. "Txdesc invalid, flgs = %x,id = %d",
  1914. tx_desc->flags, tx_desc_id);
  1915. qdf_assert_always(0);
  1916. }
  1917. /*
  1918. * If the release source is FW, process the HTT status
  1919. */
  1920. if (qdf_unlikely(buffer_src ==
  1921. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1922. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1923. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1924. htt_tx_status);
  1925. dp_tx_process_htt_completion(tx_desc,
  1926. htt_tx_status);
  1927. } else {
  1928. /* First ring descriptor on the cycle */
  1929. if (!head_desc) {
  1930. head_desc = tx_desc;
  1931. tail_desc = tx_desc;
  1932. }
  1933. tail_desc->next = tx_desc;
  1934. tx_desc->next = NULL;
  1935. tail_desc = tx_desc;
  1936. /* Collect hw completion contents */
  1937. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1938. &tx_desc->comp, soc->process_tx_status);
  1939. }
  1940. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  1941. /* Decrement PM usage count if the packet has been sent.*/
  1942. hif_pm_runtime_put(soc->hif_handle);
  1943. /*
  1944. * Processed packet count is more than given quota
  1945. * stop to processing
  1946. */
  1947. if ((num_processed >= quota))
  1948. break;
  1949. count++;
  1950. }
  1951. hal_srng_access_end(soc->hal_soc, hal_srng);
  1952. /* Process the reaped descriptors */
  1953. if (head_desc)
  1954. dp_tx_comp_process_desc(soc, head_desc);
  1955. return num_processed;
  1956. }
  1957. #ifdef CONVERGED_TDLS_ENABLE
  1958. /**
  1959. * dp_tx_non_std() - Allow the control-path SW to send data frames
  1960. *
  1961. * @data_vdev - which vdev should transmit the tx data frames
  1962. * @tx_spec - what non-standard handling to apply to the tx data frames
  1963. * @msdu_list - NULL-terminated list of tx MSDUs
  1964. *
  1965. * Return: NULL on success,
  1966. * nbuf when it fails to send
  1967. */
  1968. qdf_nbuf_t dp_tx_non_std(struct cdp_vdev *vdev_handle,
  1969. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  1970. {
  1971. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  1972. if (tx_spec & OL_TX_SPEC_NO_FREE)
  1973. vdev->is_tdls_frame = true;
  1974. return dp_tx_send(vdev_handle, msdu_list);
  1975. }
  1976. #endif
  1977. /**
  1978. * dp_tx_vdev_attach() - attach vdev to dp tx
  1979. * @vdev: virtual device instance
  1980. *
  1981. * Return: QDF_STATUS_SUCCESS: success
  1982. * QDF_STATUS_E_RESOURCES: Error return
  1983. */
  1984. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1985. {
  1986. /*
  1987. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1988. */
  1989. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1990. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1991. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1992. vdev->vdev_id);
  1993. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1994. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1995. /*
  1996. * Set HTT Extension Valid bit to 0 by default
  1997. */
  1998. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1999. dp_tx_vdev_update_search_flags(vdev);
  2000. return QDF_STATUS_SUCCESS;
  2001. }
  2002. /**
  2003. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  2004. * @vdev: virtual device instance
  2005. *
  2006. * Return: void
  2007. *
  2008. */
  2009. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  2010. {
  2011. /*
  2012. * Enable both AddrY (SA based search) and AddrX (Da based search)
  2013. * for TDLS link
  2014. *
  2015. * Enable AddrY (SA based search) only for non-WDS STA and
  2016. * ProxySTA VAP modes.
  2017. *
  2018. * In all other VAP modes, only DA based search should be
  2019. * enabled
  2020. */
  2021. if (vdev->opmode == wlan_op_mode_sta &&
  2022. vdev->tdls_link_connected)
  2023. vdev->hal_desc_addr_search_flags =
  2024. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  2025. else if ((vdev->opmode == wlan_op_mode_sta &&
  2026. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  2027. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  2028. else
  2029. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  2030. }
  2031. /**
  2032. * dp_tx_vdev_detach() - detach vdev from dp tx
  2033. * @vdev: virtual device instance
  2034. *
  2035. * Return: QDF_STATUS_SUCCESS: success
  2036. * QDF_STATUS_E_RESOURCES: Error return
  2037. */
  2038. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  2039. {
  2040. return QDF_STATUS_SUCCESS;
  2041. }
  2042. /**
  2043. * dp_tx_pdev_attach() - attach pdev to dp tx
  2044. * @pdev: physical device instance
  2045. *
  2046. * Return: QDF_STATUS_SUCCESS: success
  2047. * QDF_STATUS_E_RESOURCES: Error return
  2048. */
  2049. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  2050. {
  2051. struct dp_soc *soc = pdev->soc;
  2052. /* Initialize Flow control counters */
  2053. qdf_atomic_init(&pdev->num_tx_exception);
  2054. qdf_atomic_init(&pdev->num_tx_outstanding);
  2055. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2056. /* Initialize descriptors in TCL Ring */
  2057. hal_tx_init_data_ring(soc->hal_soc,
  2058. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  2059. }
  2060. return QDF_STATUS_SUCCESS;
  2061. }
  2062. /**
  2063. * dp_tx_pdev_detach() - detach pdev from dp tx
  2064. * @pdev: physical device instance
  2065. *
  2066. * Return: QDF_STATUS_SUCCESS: success
  2067. * QDF_STATUS_E_RESOURCES: Error return
  2068. */
  2069. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  2070. {
  2071. /* What should do here? */
  2072. return QDF_STATUS_SUCCESS;
  2073. }
  2074. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2075. /* Pools will be allocated dynamically */
  2076. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  2077. int num_desc)
  2078. {
  2079. uint8_t i;
  2080. for (i = 0; i < num_pool; i++) {
  2081. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  2082. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  2083. }
  2084. return 0;
  2085. }
  2086. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  2087. {
  2088. uint8_t i;
  2089. for (i = 0; i < num_pool; i++)
  2090. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  2091. }
  2092. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  2093. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  2094. int num_desc)
  2095. {
  2096. uint8_t i;
  2097. /* Allocate software Tx descriptor pools */
  2098. for (i = 0; i < num_pool; i++) {
  2099. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  2100. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2101. "%s Tx Desc Pool alloc %d failed %pK\n",
  2102. __func__, i, soc);
  2103. return ENOMEM;
  2104. }
  2105. }
  2106. return 0;
  2107. }
  2108. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  2109. {
  2110. uint8_t i;
  2111. for (i = 0; i < num_pool; i++) {
  2112. if (dp_tx_desc_pool_free(soc, i)) {
  2113. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2114. "%s Tx Desc Pool Free failed\n", __func__);
  2115. }
  2116. }
  2117. }
  2118. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  2119. /**
  2120. * dp_tx_soc_detach() - detach soc from dp tx
  2121. * @soc: core txrx main context
  2122. *
  2123. * This function will detach dp tx into main device context
  2124. * will free dp tx resource and initialize resources
  2125. *
  2126. * Return: QDF_STATUS_SUCCESS: success
  2127. * QDF_STATUS_E_RESOURCES: Error return
  2128. */
  2129. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  2130. {
  2131. uint8_t num_pool;
  2132. uint16_t num_desc;
  2133. uint16_t num_ext_desc;
  2134. uint8_t i;
  2135. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2136. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2137. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2138. dp_tx_flow_control_deinit(soc);
  2139. dp_tx_delete_static_pools(soc, num_pool);
  2140. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2141. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  2142. __func__, num_pool, num_desc);
  2143. for (i = 0; i < num_pool; i++) {
  2144. if (dp_tx_ext_desc_pool_free(soc, i)) {
  2145. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2146. "%s Tx Ext Desc Pool Free failed\n",
  2147. __func__);
  2148. return QDF_STATUS_E_RESOURCES;
  2149. }
  2150. }
  2151. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2152. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  2153. __func__, num_pool, num_ext_desc);
  2154. for (i = 0; i < num_pool; i++) {
  2155. dp_tx_tso_desc_pool_free(soc, i);
  2156. }
  2157. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2158. "%s TSO Desc Pool %d Free descs = %d\n",
  2159. __func__, num_pool, num_desc);
  2160. for (i = 0; i < num_pool; i++)
  2161. dp_tx_tso_num_seg_pool_free(soc, i);
  2162. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2163. "%s TSO Num of seg Desc Pool %d Free descs = %d\n",
  2164. __func__, num_pool, num_desc);
  2165. return QDF_STATUS_SUCCESS;
  2166. }
  2167. /**
  2168. * dp_tx_soc_attach() - attach soc to dp tx
  2169. * @soc: core txrx main context
  2170. *
  2171. * This function will attach dp tx into main device context
  2172. * will allocate dp tx resource and initialize resources
  2173. *
  2174. * Return: QDF_STATUS_SUCCESS: success
  2175. * QDF_STATUS_E_RESOURCES: Error return
  2176. */
  2177. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  2178. {
  2179. uint8_t i;
  2180. uint8_t num_pool;
  2181. uint32_t num_desc;
  2182. uint32_t num_ext_desc;
  2183. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2184. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2185. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2186. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  2187. goto fail;
  2188. dp_tx_flow_control_init(soc);
  2189. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2190. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  2191. __func__, num_pool, num_desc);
  2192. /* Allocate extension tx descriptor pools */
  2193. for (i = 0; i < num_pool; i++) {
  2194. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  2195. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2196. "MSDU Ext Desc Pool alloc %d failed %pK\n",
  2197. i, soc);
  2198. goto fail;
  2199. }
  2200. }
  2201. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2202. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  2203. __func__, num_pool, num_ext_desc);
  2204. for (i = 0; i < num_pool; i++) {
  2205. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  2206. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2207. "TSO Desc Pool alloc %d failed %pK\n",
  2208. i, soc);
  2209. goto fail;
  2210. }
  2211. }
  2212. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2213. "%s TSO Desc Alloc %d, descs = %d\n",
  2214. __func__, num_pool, num_desc);
  2215. for (i = 0; i < num_pool; i++) {
  2216. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  2217. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2218. "TSO Num of seg Pool alloc %d failed %pK\n",
  2219. i, soc);
  2220. goto fail;
  2221. }
  2222. }
  2223. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2224. "%s TSO Num of seg pool Alloc %d, descs = %d\n",
  2225. __func__, num_pool, num_desc);
  2226. /* Initialize descriptors in TCL Rings */
  2227. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2228. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2229. hal_tx_init_data_ring(soc->hal_soc,
  2230. soc->tcl_data_ring[i].hal_srng);
  2231. }
  2232. }
  2233. /*
  2234. * todo - Add a runtime config option to enable this.
  2235. */
  2236. /*
  2237. * Due to multiple issues on NPR EMU, enable it selectively
  2238. * only for NPR EMU, should be removed, once NPR platforms
  2239. * are stable.
  2240. */
  2241. soc->process_tx_status = 0;
  2242. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2243. "%s HAL Tx init Success\n", __func__);
  2244. return QDF_STATUS_SUCCESS;
  2245. fail:
  2246. /* Detach will take care of freeing only allocated resources */
  2247. dp_tx_soc_detach(soc);
  2248. return QDF_STATUS_E_RESOURCES;
  2249. }
  2250. /*
  2251. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  2252. * pdev: pointer to DP PDEV structure
  2253. * seg_info_head: Pointer to the head of list
  2254. *
  2255. * return: void
  2256. */
  2257. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  2258. struct dp_tx_seg_info_s *seg_info_head)
  2259. {
  2260. struct dp_tx_me_buf_t *mc_uc_buf;
  2261. struct dp_tx_seg_info_s *seg_info_new = NULL;
  2262. qdf_nbuf_t nbuf = NULL;
  2263. uint64_t phy_addr;
  2264. while (seg_info_head) {
  2265. nbuf = seg_info_head->nbuf;
  2266. mc_uc_buf = (struct dp_tx_me_buf_t *)
  2267. seg_info_new->frags[0].vaddr;
  2268. phy_addr = seg_info_head->frags[0].paddr_hi;
  2269. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  2270. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  2271. phy_addr,
  2272. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  2273. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2274. qdf_nbuf_free(nbuf);
  2275. seg_info_new = seg_info_head;
  2276. seg_info_head = seg_info_head->next;
  2277. qdf_mem_free(seg_info_new);
  2278. }
  2279. }
  2280. /**
  2281. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  2282. * @vdev: DP VDEV handle
  2283. * @nbuf: Multicast nbuf
  2284. * @newmac: Table of the clients to which packets have to be sent
  2285. * @new_mac_cnt: No of clients
  2286. *
  2287. * return: no of converted packets
  2288. */
  2289. uint16_t
  2290. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  2291. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  2292. {
  2293. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  2294. struct dp_pdev *pdev = vdev->pdev;
  2295. struct ether_header *eh;
  2296. uint8_t *data;
  2297. uint16_t len;
  2298. /* reference to frame dst addr */
  2299. uint8_t *dstmac;
  2300. /* copy of original frame src addr */
  2301. uint8_t srcmac[DP_MAC_ADDR_LEN];
  2302. /* local index into newmac */
  2303. uint8_t new_mac_idx = 0;
  2304. struct dp_tx_me_buf_t *mc_uc_buf;
  2305. qdf_nbuf_t nbuf_clone;
  2306. struct dp_tx_msdu_info_s msdu_info;
  2307. struct dp_tx_seg_info_s *seg_info_head = NULL;
  2308. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  2309. struct dp_tx_seg_info_s *seg_info_new;
  2310. struct dp_tx_frag_info_s data_frag;
  2311. qdf_dma_addr_t paddr_data;
  2312. qdf_dma_addr_t paddr_mcbuf = 0;
  2313. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  2314. QDF_STATUS status;
  2315. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  2316. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2317. eh = (struct ether_header *) nbuf;
  2318. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  2319. len = qdf_nbuf_len(nbuf);
  2320. data = qdf_nbuf_data(nbuf);
  2321. status = qdf_nbuf_map(vdev->osdev, nbuf,
  2322. QDF_DMA_TO_DEVICE);
  2323. if (status) {
  2324. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2325. "Mapping failure Error:%d", status);
  2326. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2327. return 0;
  2328. }
  2329. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  2330. /*preparing data fragment*/
  2331. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  2332. data_frag.paddr_lo = (uint32_t)paddr_data;
  2333. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  2334. data_frag.len = len - DP_MAC_ADDR_LEN;
  2335. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  2336. dstmac = newmac[new_mac_idx];
  2337. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2338. "added mac addr (%pM)", dstmac);
  2339. /* Check for NULL Mac Address */
  2340. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  2341. continue;
  2342. /* frame to self mac. skip */
  2343. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  2344. continue;
  2345. /*
  2346. * TODO: optimize to avoid malloc in per-packet path
  2347. * For eg. seg_pool can be made part of vdev structure
  2348. */
  2349. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  2350. if (!seg_info_new) {
  2351. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2352. "alloc failed");
  2353. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  2354. goto fail_seg_alloc;
  2355. }
  2356. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  2357. if (mc_uc_buf == NULL)
  2358. goto fail_buf_alloc;
  2359. /*
  2360. * TODO: Check if we need to clone the nbuf
  2361. * Or can we just use the reference for all cases
  2362. */
  2363. if (new_mac_idx < (new_mac_cnt - 1)) {
  2364. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2365. if (nbuf_clone == NULL) {
  2366. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2367. goto fail_clone;
  2368. }
  2369. } else {
  2370. /*
  2371. * Update the ref
  2372. * to account for frame sent without cloning
  2373. */
  2374. qdf_nbuf_ref(nbuf);
  2375. nbuf_clone = nbuf;
  2376. }
  2377. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2378. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2379. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2380. &paddr_mcbuf);
  2381. if (status) {
  2382. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2383. "Mapping failure Error:%d", status);
  2384. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2385. goto fail_map;
  2386. }
  2387. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2388. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2389. seg_info_new->frags[0].paddr_hi =
  2390. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2391. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2392. seg_info_new->frags[1] = data_frag;
  2393. seg_info_new->nbuf = nbuf_clone;
  2394. seg_info_new->frag_cnt = 2;
  2395. seg_info_new->total_len = len;
  2396. seg_info_new->next = NULL;
  2397. if (seg_info_head == NULL)
  2398. seg_info_head = seg_info_new;
  2399. else
  2400. seg_info_tail->next = seg_info_new;
  2401. seg_info_tail = seg_info_new;
  2402. }
  2403. if (!seg_info_head)
  2404. return 0;
  2405. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2406. msdu_info.num_seg = new_mac_cnt;
  2407. msdu_info.frm_type = dp_tx_frm_me;
  2408. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2409. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2410. while (seg_info_head->next) {
  2411. seg_info_new = seg_info_head;
  2412. seg_info_head = seg_info_head->next;
  2413. qdf_mem_free(seg_info_new);
  2414. }
  2415. qdf_mem_free(seg_info_head);
  2416. return new_mac_cnt;
  2417. fail_map:
  2418. qdf_nbuf_free(nbuf_clone);
  2419. fail_clone:
  2420. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2421. fail_buf_alloc:
  2422. qdf_mem_free(seg_info_new);
  2423. fail_seg_alloc:
  2424. dp_tx_me_mem_free(pdev, seg_info_head);
  2425. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2426. return 0;
  2427. }