hal_api_mon.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * Copyright (c) 2017-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_MON_H_
  19. #define _HAL_API_MON_H_
  20. #include "qdf_types.h"
  21. #include "hal_internal.h"
  22. #include <target_type.h>
  23. #define HAL_RX_PHY_DATA_RADAR 0x01
  24. #define HAL_SU_MU_CODING_LDPC 0x01
  25. #define HAL_RX_FCS_LEN (4)
  26. #define KEY_EXTIV 0x20
  27. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  28. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  29. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  30. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  31. #define HAL_RX_USER_TLV32_LEN_LSB 10
  32. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  33. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  34. #define HAL_RX_USER_TLV32_USERID_LSB 26
  35. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  36. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  37. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  38. #define HAL_RX_TLV32_HDR_SIZE 4
  39. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  40. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  41. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  42. HAL_RX_USER_TLV32_TYPE_LSB)
  43. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  44. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  45. HAL_RX_USER_TLV32_LEN_MASK) >> \
  46. HAL_RX_USER_TLV32_LEN_LSB)
  47. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  48. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  49. HAL_RX_USER_TLV32_USERID_MASK) >> \
  50. HAL_RX_USER_TLV32_USERID_LSB)
  51. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  52. #define HAL_TLV_STATUS_PPDU_DONE 1
  53. #define HAL_TLV_STATUS_BUF_DONE 2
  54. #define HAL_TLV_STATUS_PPDU_NON_STD_DONE 3
  55. #define HAL_TLV_STATUS_PPDU_START 4
  56. #define HAL_TLV_STATUS_HEADER 5
  57. #define HAL_TLV_STATUS_MPDU_END 6
  58. #define HAL_TLV_STATUS_MSDU_START 7
  59. #define HAL_TLV_STATUS_MSDU_END 8
  60. #define HAL_MAX_UL_MU_USERS 37
  61. #define HAL_RX_PKT_TYPE_11A 0
  62. #define HAL_RX_PKT_TYPE_11B 1
  63. #define HAL_RX_PKT_TYPE_11N 2
  64. #define HAL_RX_PKT_TYPE_11AC 3
  65. #define HAL_RX_PKT_TYPE_11AX 4
  66. #define HAL_RX_RECEPTION_TYPE_SU 0
  67. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  68. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  69. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  70. /* Multiply rate by 2 to avoid float point
  71. * and get rate in units of 500kbps
  72. */
  73. #define HAL_11B_RATE_0MCS 11*2
  74. #define HAL_11B_RATE_1MCS 5.5*2
  75. #define HAL_11B_RATE_2MCS 2*2
  76. #define HAL_11B_RATE_3MCS 1*2
  77. #define HAL_11B_RATE_4MCS 11*2
  78. #define HAL_11B_RATE_5MCS 5.5*2
  79. #define HAL_11B_RATE_6MCS 2*2
  80. #define HAL_11A_RATE_0MCS 48*2
  81. #define HAL_11A_RATE_1MCS 24*2
  82. #define HAL_11A_RATE_2MCS 12*2
  83. #define HAL_11A_RATE_3MCS 6*2
  84. #define HAL_11A_RATE_4MCS 54*2
  85. #define HAL_11A_RATE_5MCS 36*2
  86. #define HAL_11A_RATE_6MCS 18*2
  87. #define HAL_11A_RATE_7MCS 9*2
  88. #define HAL_LEGACY_MCS0 0
  89. #define HAL_LEGACY_MCS1 1
  90. #define HAL_LEGACY_MCS2 2
  91. #define HAL_LEGACY_MCS3 3
  92. #define HAL_LEGACY_MCS4 4
  93. #define HAL_LEGACY_MCS5 5
  94. #define HAL_LEGACY_MCS6 6
  95. #define HAL_LEGACY_MCS7 7
  96. #define HE_GI_0_8 0
  97. #define HE_GI_0_4 1
  98. #define HE_GI_1_6 2
  99. #define HE_GI_3_2 3
  100. #define HT_SGI_PRESENT 0x80
  101. #define HE_LTF_1_X 0
  102. #define HE_LTF_2_X 1
  103. #define HE_LTF_4_X 2
  104. #define HE_LTF_UNKNOWN 3
  105. #define VHT_SIG_SU_NSS_MASK 0x7
  106. #define HT_SIG_SU_NSS_SHIFT 0x3
  107. #define HAL_TID_INVALID 31
  108. #define HAL_AST_IDX_INVALID 0xFFFF
  109. #ifdef GET_MSDU_AGGREGATION
  110. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  111. {\
  112. struct rx_msdu_end *rx_msdu_end;\
  113. bool first_msdu, last_msdu; \
  114. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  115. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, FIRST_MSDU);\
  116. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, LAST_MSDU);\
  117. if (first_msdu && last_msdu)\
  118. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  119. else\
  120. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  121. } \
  122. #else
  123. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  124. #endif
  125. /* Max MPDUs per status buffer */
  126. #define HAL_RX_MAX_MPDU 256
  127. #define HAL_RX_NUM_WORDS_PER_PPDU_BITMAP (HAL_RX_MAX_MPDU >> 5)
  128. /* Max pilot count */
  129. #define HAL_RX_MAX_SU_EVM_COUNT 32
  130. /*
  131. * Struct hal_rx_su_evm_info - SU evm info
  132. * @number_of_symbols: number of symbols
  133. * @nss_count: nss count
  134. * @pilot_count: pilot count
  135. * @pilot_evm: Array of pilot evm values
  136. */
  137. struct hal_rx_su_evm_info {
  138. uint32_t number_of_symbols;
  139. uint8_t nss_count;
  140. uint8_t pilot_count;
  141. uint32_t pilot_evm[HAL_RX_MAX_SU_EVM_COUNT];
  142. };
  143. enum {
  144. DP_PPDU_STATUS_START,
  145. DP_PPDU_STATUS_DONE,
  146. };
  147. static inline
  148. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  149. {
  150. return data;
  151. }
  152. static inline
  153. uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
  154. {
  155. struct rx_attention *rx_attn;
  156. struct rx_mon_pkt_tlvs *rx_desc =
  157. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  158. rx_attn = &rx_desc->attn_tlv.rx_attn;
  159. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  160. }
  161. static inline
  162. uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
  163. {
  164. struct rx_attention *rx_attn;
  165. struct rx_mon_pkt_tlvs *rx_desc =
  166. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  167. rx_attn = &rx_desc->attn_tlv.rx_attn;
  168. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  169. }
  170. /*
  171. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV tag in MPDU
  172. * start TLV of Hardware TLV descriptor
  173. * @hw_desc_addr: Hardware desciptor address
  174. *
  175. * Return: bool: if TLV tag match
  176. */
  177. static inline
  178. bool HAL_RX_HW_DESC_MPDU_VALID(void *hw_desc_addr)
  179. {
  180. struct rx_mon_pkt_tlvs *rx_desc =
  181. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  182. uint32_t tlv_tag;
  183. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
  184. &rx_desc->mpdu_start_tlv);
  185. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  186. }
  187. /*
  188. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV user id in MPDU
  189. * start TLV of Hardware TLV descriptor
  190. * @hw_desc_addr: Hardware desciptor address
  191. *
  192. * Return: unit32_t: user id
  193. */
  194. static inline
  195. uint32_t HAL_RX_HW_DESC_MPDU_USER_ID(void *hw_desc_addr)
  196. {
  197. struct rx_mon_pkt_tlvs *rx_desc =
  198. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  199. uint32_t user_id;
  200. user_id = HAL_RX_GET_USER_TLV32_USERID(
  201. &rx_desc->mpdu_start_tlv);
  202. return user_id;
  203. }
  204. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  205. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  206. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  207. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  208. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  209. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  210. #define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
  211. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  212. (((struct reo_entrance_ring *)reo_ent_desc) \
  213. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  214. #define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
  215. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  216. (((struct reo_entrance_ring *)reo_ent_desc) \
  217. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  218. #define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
  219. (HAL_RX_BUF_COOKIE_GET(& \
  220. (((struct reo_entrance_ring *)reo_ent_desc) \
  221. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  222. /**
  223. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  224. * cookie from the REO entrance ring element
  225. *
  226. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  227. * the current descriptor
  228. * @ buf_info: structure to return the buffer information
  229. * @ msdu_cnt: pointer to msdu count in MPDU
  230. * Return: void
  231. */
  232. static inline
  233. void hal_rx_reo_ent_buf_paddr_get(hal_rxdma_desc_t rx_desc,
  234. struct hal_buf_info *buf_info,
  235. uint32_t *msdu_cnt
  236. )
  237. {
  238. struct reo_entrance_ring *reo_ent_ring =
  239. (struct reo_entrance_ring *)rx_desc;
  240. struct buffer_addr_info *buf_addr_info;
  241. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  242. uint32_t loop_cnt;
  243. rx_mpdu_desc_info_details =
  244. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  245. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  246. RX_MPDU_DESC_INFO_0, MSDU_COUNT);
  247. loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
  248. buf_addr_info =
  249. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  250. buf_info->paddr =
  251. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  252. ((uint64_t)
  253. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  254. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  255. buf_info->rbm = HAL_RX_BUF_RBM_GET(buf_addr_info);
  256. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  257. "[%s][%d] ReoAddr=%pK, addrInfo=%pK, paddr=0x%llx, loopcnt=%d",
  258. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  259. (unsigned long long)buf_info->paddr, loop_cnt);
  260. }
  261. static inline
  262. void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
  263. struct hal_buf_info *buf_info)
  264. {
  265. struct rx_msdu_link *msdu_link =
  266. (struct rx_msdu_link *)rx_msdu_link_desc;
  267. struct buffer_addr_info *buf_addr_info;
  268. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  269. buf_info->paddr =
  270. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  271. ((uint64_t)
  272. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  273. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  274. buf_info->rbm = HAL_RX_BUF_RBM_GET(buf_addr_info);
  275. }
  276. /**
  277. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  278. *
  279. * @ soc : HAL version of the SOC pointer
  280. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  281. * @ buf_addr_info : void pointer to the buffer_addr_info
  282. *
  283. * Return: void
  284. */
  285. static inline
  286. void hal_rx_mon_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  287. void *src_srng_desc,
  288. hal_buff_addrinfo_t buf_addr_info)
  289. {
  290. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  291. (struct buffer_addr_info *)src_srng_desc;
  292. uint64_t paddr;
  293. struct buffer_addr_info *p_buffer_addr_info =
  294. (struct buffer_addr_info *)buf_addr_info;
  295. paddr =
  296. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  297. ((uint64_t)
  298. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  299. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  300. "[%s][%d] src_srng_desc=%pK, buf_addr=0x%llx, cookie=0x%llx",
  301. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  302. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  303. /* Structure copy !!! */
  304. *wbm_srng_buffer_addr_info =
  305. *((struct buffer_addr_info *)buf_addr_info);
  306. }
  307. static inline
  308. uint32 hal_get_rx_msdu_link_desc_size(void)
  309. {
  310. return sizeof(struct rx_msdu_link);
  311. }
  312. enum {
  313. HAL_PKT_TYPE_OFDM = 0,
  314. HAL_PKT_TYPE_CCK,
  315. HAL_PKT_TYPE_HT,
  316. HAL_PKT_TYPE_VHT,
  317. HAL_PKT_TYPE_HE,
  318. };
  319. enum {
  320. HAL_SGI_0_8_US,
  321. HAL_SGI_0_4_US,
  322. HAL_SGI_1_6_US,
  323. HAL_SGI_3_2_US,
  324. };
  325. enum {
  326. HAL_FULL_RX_BW_20,
  327. HAL_FULL_RX_BW_40,
  328. HAL_FULL_RX_BW_80,
  329. HAL_FULL_RX_BW_160,
  330. };
  331. enum {
  332. HAL_RX_TYPE_SU,
  333. HAL_RX_TYPE_MU_MIMO,
  334. HAL_RX_TYPE_MU_OFDMA,
  335. HAL_RX_TYPE_MU_OFDMA_MIMO,
  336. };
  337. /**
  338. * enum
  339. * @HAL_RX_MON_PPDU_START: PPDU start TLV is decoded in HAL
  340. * @HAL_RX_MON_PPDU_END: PPDU end TLV is decided in HAL
  341. */
  342. enum {
  343. HAL_RX_MON_PPDU_START = 0,
  344. HAL_RX_MON_PPDU_END,
  345. };
  346. /* struct hal_rx_ppdu_common_info - common ppdu info
  347. * @ppdu_id - ppdu id number
  348. * @ppdu_timestamp - timestamp at ppdu received
  349. * @mpdu_cnt_fcs_ok - mpdu count in ppdu with fcs ok
  350. * @mpdu_cnt_fcs_err - mpdu count in ppdu with fcs err
  351. * @mpdu_fcs_ok_bitmap - fcs ok mpdu count in ppdu bitmap
  352. * @last_ppdu_id - last received ppdu id
  353. * @mpdu_cnt - total mpdu count
  354. * @num_users - num users
  355. */
  356. struct hal_rx_ppdu_common_info {
  357. uint32_t ppdu_id;
  358. uint32_t ppdu_timestamp;
  359. uint32_t mpdu_cnt_fcs_ok;
  360. uint32_t mpdu_cnt_fcs_err;
  361. uint32_t mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
  362. uint32_t last_ppdu_id;
  363. uint32_t mpdu_cnt;
  364. uint8_t num_users;
  365. };
  366. /**
  367. * struct hal_rx_msdu_payload_info - msdu payload info
  368. * @first_msdu_payload: pointer to first msdu payload
  369. * @payload_len: payload len
  370. * @nbuf: status network buffer to which msdu belongs to
  371. */
  372. struct hal_rx_msdu_payload_info {
  373. uint8_t *first_msdu_payload;
  374. uint32_t payload_len;
  375. qdf_nbuf_t nbuf;
  376. };
  377. /**
  378. * struct hal_rx_nac_info - struct for neighbour info
  379. * @fc_valid: flag indicate if it has valid frame control information
  380. * @frame_control: frame control from each MPDU
  381. * @to_ds_flag: flag indicate to_ds bit
  382. * @mac_addr2_valid: flag indicate if mac_addr2 is valid
  383. * @mac_addr2: mac address2 in wh
  384. * @mcast_bcast: multicast/broadcast
  385. */
  386. struct hal_rx_nac_info {
  387. uint8_t fc_valid;
  388. uint16_t frame_control;
  389. uint8_t to_ds_flag;
  390. uint8_t mac_addr2_valid;
  391. uint8_t mac_addr2[QDF_MAC_ADDR_SIZE];
  392. uint8_t mcast_bcast;
  393. };
  394. /**
  395. * struct hal_rx_ppdu_msdu_info - struct for msdu info from HW TLVs
  396. * @cce_metadata: cached CCE metadata value received in the MSDU_END TLV
  397. * @is_flow_idx_timeout: flag to indicate if flow search timeout occurred
  398. * @is_flow_idx_invalid: flag to indicate if flow idx is valid or not
  399. * @fse_metadata: cached FSE metadata value received in the MSDU END TLV
  400. * @flow_idx: flow idx matched in FSE received in the MSDU END TLV
  401. */
  402. struct hal_rx_ppdu_msdu_info {
  403. uint16_t cce_metadata;
  404. bool is_flow_idx_timeout;
  405. bool is_flow_idx_invalid;
  406. uint32_t fse_metadata;
  407. uint32_t flow_idx;
  408. };
  409. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  410. /**
  411. * struct hal_rx_ppdu_cfr_user_info - struct for storing peer info extracted
  412. * from HW TLVs, this will be used for correlating CFR data with multiple peers
  413. * in MU PPDUs
  414. *
  415. * @peer_macaddr: macaddr of the peer
  416. * @ast_index: AST index of the peer
  417. */
  418. struct hal_rx_ppdu_cfr_user_info {
  419. uint8_t peer_macaddr[QDF_MAC_ADDR_SIZE];
  420. uint32_t ast_index;
  421. };
  422. /**
  423. * struct hal_rx_ppdu_cfr_info - struct for storing ppdu info extracted from HW
  424. * TLVs, this will be used for CFR correlation
  425. *
  426. * @bb_captured_channel : Set by RXPCU when MACRX_FREEZE_CAPTURE_CHANNEL TLV is
  427. * sent to PHY, SW checks it to correlate current PPDU TLVs with uploaded
  428. * channel information.
  429. *
  430. * @bb_captured_timeout : Set by RxPCU to indicate channel capture condition is
  431. * met, but MACRX_FREEZE_CAPTURE_CHANNEL is not sent to PHY due to AST delay,
  432. * which means the rx_frame_falling edge to FREEZE TLV ready time exceeds
  433. * the threshold time defined by RXPCU register FREEZE_TLV_DELAY_CNT_THRESH.
  434. * Bb_captured_reason is still valid in this case.
  435. *
  436. * @rx_location_info_valid: Indicates whether CFR DMA address in the PPDU TLV
  437. * is valid
  438. * <enum 0 rx_location_info_is_not_valid>
  439. * <enum 1 rx_location_info_is_valid>
  440. * <legal all>
  441. *
  442. * @bb_captured_reason : Copy capture_reason of MACRX_FREEZE_CAPTURE_CHANNEL
  443. * TLV to here for FW usage. Valid when bb_captured_channel or
  444. * bb_captured_timeout is set.
  445. * <enum 0 freeze_reason_TM>
  446. * <enum 1 freeze_reason_FTM>
  447. * <enum 2 freeze_reason_ACK_resp_to_TM_FTM>
  448. * <enum 3 freeze_reason_TA_RA_TYPE_FILTER>
  449. * <enum 4 freeze_reason_NDPA_NDP>
  450. * <enum 5 freeze_reason_ALL_PACKET>
  451. * <legal 0-5>
  452. *
  453. * @rtt_che_buffer_pointer_low32 : The low 32 bits of the 40 bits pointer to
  454. * external RTT channel information buffer
  455. *
  456. * @rtt_che_buffer_pointer_high8 : The high 8 bits of the 40 bits pointer to
  457. * external RTT channel information buffer
  458. *
  459. * @chan_capture_status : capture status reported by ucode
  460. * a. CAPTURE_IDLE: FW has disabled "REPETITIVE_CHE_CAPTURE_CTRL"
  461. * b. CAPTURE_BUSY: previous PPDU’s channel capture upload DMA ongoing. (Note
  462. * that this upload is triggered after receiving freeze_channel_capture TLV
  463. * after last PPDU is rx)
  464. * c. CAPTURE_ACTIVE: channel capture is enabled and no previous channel
  465. * capture ongoing
  466. * d. CAPTURE_NO_BUFFER: next buffer in IPC ring not available
  467. *
  468. * @cfr_user_info: Peer mac for upto 4 MU users
  469. */
  470. struct hal_rx_ppdu_cfr_info {
  471. bool bb_captured_channel;
  472. bool bb_captured_timeout;
  473. uint8_t bb_captured_reason;
  474. bool rx_location_info_valid;
  475. uint8_t chan_capture_status;
  476. uint8_t rtt_che_buffer_pointer_high8;
  477. uint32_t rtt_che_buffer_pointer_low32;
  478. struct hal_rx_ppdu_cfr_user_info cfr_user_info[HAL_MAX_UL_MU_USERS];
  479. };
  480. #else
  481. struct hal_rx_ppdu_cfr_info {};
  482. #endif
  483. struct mon_rx_info {
  484. uint8_t qos_control_info_valid;
  485. uint16_t qos_control;
  486. uint8_t mac_addr1_valid;
  487. uint8_t mac_addr1[QDF_MAC_ADDR_SIZE];
  488. uint32_t user_id;
  489. };
  490. struct mon_rx_user_info {
  491. uint16_t qos_control;
  492. uint8_t qos_control_info_valid;
  493. };
  494. struct hal_rx_ppdu_info {
  495. struct hal_rx_ppdu_common_info com_info;
  496. struct mon_rx_status rx_status;
  497. struct mon_rx_user_status rx_user_status[HAL_MAX_UL_MU_USERS];
  498. struct mon_rx_info rx_info;
  499. struct mon_rx_user_info rx_user_info[HAL_MAX_UL_MU_USERS];
  500. struct hal_rx_msdu_payload_info msdu_info;
  501. struct hal_rx_msdu_payload_info fcs_ok_msdu_info;
  502. struct hal_rx_nac_info nac_info;
  503. /* status ring PPDU start and end state */
  504. uint32_t rx_state;
  505. /* MU user id for status ring TLV */
  506. uint32_t user_id;
  507. /* MPDU/MSDU truncated to 128 bytes header start addr in status skb */
  508. unsigned char *data;
  509. /* MPDU/MSDU truncated to 128 bytes header real length */
  510. uint32_t hdr_len;
  511. /* MPDU FCS error */
  512. bool fcs_err;
  513. /* Id to indicate how to process mpdu */
  514. uint8_t sw_frame_group_id;
  515. struct hal_rx_ppdu_msdu_info rx_msdu_info[HAL_MAX_UL_MU_USERS];
  516. /* first msdu payload for all mpdus in ppdu */
  517. struct hal_rx_msdu_payload_info ppdu_msdu_info[HAL_RX_MAX_MPDU];
  518. /* evm info */
  519. struct hal_rx_su_evm_info evm_info;
  520. /**
  521. * Will be used to store ppdu info extracted from HW TLVs,
  522. * and for CFR correlation as well
  523. */
  524. struct hal_rx_ppdu_cfr_info cfr_info;
  525. };
  526. static inline uint32_t
  527. hal_get_rx_status_buf_size(void) {
  528. /* RX status buffer size is hard coded for now */
  529. return 2048;
  530. }
  531. static inline uint8_t*
  532. hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
  533. uint32_t tlv_len, tlv_tag;
  534. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  535. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  536. /* The actual length of PPDU_END is the combined length of many PHY
  537. * TLVs that follow. Skip the TLV header and
  538. * rx_rxpcu_classification_overview that follows the header to get to
  539. * next TLV.
  540. */
  541. if (tlv_tag == WIFIRX_PPDU_END_E)
  542. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  543. return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
  544. HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
  545. }
  546. /**
  547. * hal_rx_proc_phyrx_other_receive_info_tlv()
  548. * - process other receive info TLV
  549. * @rx_tlv_hdr: pointer to TLV header
  550. * @ppdu_info: pointer to ppdu_info
  551. *
  552. * Return: None
  553. */
  554. static inline void hal_rx_proc_phyrx_other_receive_info_tlv(struct hal_soc *hal_soc,
  555. void *rx_tlv_hdr,
  556. struct hal_rx_ppdu_info
  557. *ppdu_info)
  558. {
  559. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv(rx_tlv_hdr,
  560. (void *)ppdu_info);
  561. }
  562. /**
  563. * hal_rx_status_get_tlv_info() - process receive info TLV
  564. * @rx_tlv_hdr: pointer to TLV header
  565. * @ppdu_info: pointer to ppdu_info
  566. * @hal_soc: HAL soc handle
  567. * @nbuf: PPDU status netowrk buffer
  568. *
  569. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  570. */
  571. static inline uint32_t
  572. hal_rx_status_get_tlv_info(void *rx_tlv_hdr, void *ppdu_info,
  573. hal_soc_handle_t hal_soc_hdl,
  574. qdf_nbuf_t nbuf)
  575. {
  576. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  577. return hal_soc->ops->hal_rx_status_get_tlv_info(
  578. rx_tlv_hdr,
  579. ppdu_info,
  580. hal_soc_hdl,
  581. nbuf);
  582. }
  583. static inline
  584. uint32_t hal_get_rx_status_done_tlv_size(hal_soc_handle_t hal_soc_hdl)
  585. {
  586. return HAL_RX_TLV32_HDR_SIZE;
  587. }
  588. static inline QDF_STATUS
  589. hal_get_rx_status_done(uint8_t *rx_tlv)
  590. {
  591. uint32_t tlv_tag;
  592. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  593. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  594. return QDF_STATUS_SUCCESS;
  595. else
  596. return QDF_STATUS_E_EMPTY;
  597. }
  598. static inline QDF_STATUS
  599. hal_clear_rx_status_done(uint8_t *rx_tlv)
  600. {
  601. *(uint32_t *)rx_tlv = 0;
  602. return QDF_STATUS_SUCCESS;
  603. }
  604. #endif