wcd938x.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/slab.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/device.h>
  9. #include <linux/delay.h>
  10. #include <linux/kernel.h>
  11. #include <linux/component.h>
  12. #include <sound/soc.h>
  13. #include <sound/tlv.h>
  14. #include <soc/soundwire.h>
  15. #include <linux/regmap.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dapm.h>
  18. #include <asoc/wcdcal-hwdep.h>
  19. #include <asoc/msm-cdc-pinctrl.h>
  20. #include <asoc/msm-cdc-supply.h>
  21. #include <dt-bindings/sound/audio-codec-port-types.h>
  22. #include "wcd938x-registers.h"
  23. #include "wcd938x.h"
  24. #include "internal.h"
  25. #include "asoc/bolero-slave-internal.h"
  26. #define NUM_SWRS_DT_PARAMS 5
  27. #define WCD938X_VARIANT_ENTRY_SIZE 32
  28. #define WCD938X_VERSION_1_0 1
  29. #define WCD938X_VERSION_ENTRY_SIZE 32
  30. #define EAR_RX_PATH_AUX 1
  31. #define ADC_MODE_VAL_HIFI 0x01
  32. #define ADC_MODE_VAL_LO_HIF 0x02
  33. #define ADC_MODE_VAL_NORMAL 0x03
  34. #define ADC_MODE_VAL_LP 0x05
  35. #define ADC_MODE_VAL_ULP1 0x09
  36. #define ADC_MODE_VAL_ULP2 0x0B
  37. #define NUM_ATTEMPTS 5
  38. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  39. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  40. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  41. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  42. #define WCD938X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  43. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  44. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  45. SNDRV_PCM_RATE_384000)
  46. /* Fractional Rates */
  47. #define WCD938X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  48. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  49. #define WCD938X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  50. SNDRV_PCM_FMTBIT_S24_LE |\
  51. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  52. enum {
  53. CODEC_TX = 0,
  54. CODEC_RX,
  55. };
  56. enum {
  57. WCD_ADC1 = 0,
  58. WCD_ADC2,
  59. WCD_ADC3,
  60. WCD_ADC4,
  61. ALLOW_BUCK_DISABLE,
  62. HPH_COMP_DELAY,
  63. HPH_PA_DELAY,
  64. AMIC2_BCS_ENABLE,
  65. WCD_SUPPLIES_LPM_MODE,
  66. WCD_ADC1_MODE,
  67. WCD_ADC2_MODE,
  68. WCD_ADC3_MODE,
  69. WCD_ADC4_MODE,
  70. };
  71. enum {
  72. ADC_MODE_INVALID = 0,
  73. ADC_MODE_HIFI,
  74. ADC_MODE_LO_HIF,
  75. ADC_MODE_NORMAL,
  76. ADC_MODE_LP,
  77. ADC_MODE_ULP1,
  78. ADC_MODE_ULP2,
  79. };
  80. static u8 tx_mode_bit[] = {
  81. [ADC_MODE_INVALID] = 0x00,
  82. [ADC_MODE_HIFI] = 0x01,
  83. [ADC_MODE_LO_HIF] = 0x02,
  84. [ADC_MODE_NORMAL] = 0x04,
  85. [ADC_MODE_LP] = 0x08,
  86. [ADC_MODE_ULP1] = 0x10,
  87. [ADC_MODE_ULP2] = 0x20,
  88. };
  89. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  90. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  91. static int wcd938x_handle_post_irq(void *data);
  92. static int wcd938x_reset(struct device *dev);
  93. static int wcd938x_reset_low(struct device *dev);
  94. static int wcd938x_get_adc_mode(int val);
  95. static const struct regmap_irq wcd938x_irqs[WCD938X_NUM_IRQS] = {
  96. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  97. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  98. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  99. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  100. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_SW_DET, 0, 0x10),
  101. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_OCP_INT, 0, 0x20),
  102. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_CNP_INT, 0, 0x40),
  103. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_OCP_INT, 0, 0x80),
  104. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_CNP_INT, 1, 0x01),
  105. REGMAP_IRQ_REG(WCD938X_IRQ_EAR_CNP_INT, 1, 0x02),
  106. REGMAP_IRQ_REG(WCD938X_IRQ_EAR_SCD_INT, 1, 0x04),
  107. REGMAP_IRQ_REG(WCD938X_IRQ_AUX_CNP_INT, 1, 0x08),
  108. REGMAP_IRQ_REG(WCD938X_IRQ_AUX_SCD_INT, 1, 0x10),
  109. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  110. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  111. REGMAP_IRQ_REG(WCD938X_IRQ_AUX_PDM_WD_INT, 1, 0x80),
  112. REGMAP_IRQ_REG(WCD938X_IRQ_LDORT_SCD_INT, 2, 0x01),
  113. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  114. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  115. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  116. };
  117. static struct regmap_irq_chip wcd938x_regmap_irq_chip = {
  118. .name = "wcd938x",
  119. .irqs = wcd938x_irqs,
  120. .num_irqs = ARRAY_SIZE(wcd938x_irqs),
  121. .num_regs = 3,
  122. .status_base = WCD938X_DIGITAL_INTR_STATUS_0,
  123. .mask_base = WCD938X_DIGITAL_INTR_MASK_0,
  124. .type_base = WCD938X_DIGITAL_INTR_LEVEL_0,
  125. .ack_base = WCD938X_DIGITAL_INTR_CLEAR_0,
  126. .use_ack = 1,
  127. .runtime_pm = false,
  128. .handle_post_irq = wcd938x_handle_post_irq,
  129. .irq_drv_data = NULL,
  130. };
  131. static int wcd938x_handle_post_irq(void *data)
  132. {
  133. struct wcd938x_priv *wcd938x = data;
  134. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  135. regmap_read(wcd938x->regmap, WCD938X_DIGITAL_INTR_STATUS_0, &sts1);
  136. regmap_read(wcd938x->regmap, WCD938X_DIGITAL_INTR_STATUS_1, &sts2);
  137. regmap_read(wcd938x->regmap, WCD938X_DIGITAL_INTR_STATUS_2, &sts3);
  138. wcd938x->tx_swr_dev->slave_irq_pending =
  139. ((sts1 || sts2 || sts3) ? true : false);
  140. return IRQ_HANDLED;
  141. }
  142. static int wcd938x_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  143. {
  144. int ret = 0;
  145. int bank = 0;
  146. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  147. if (ret)
  148. return -EINVAL;
  149. return ((bank & 0x40) ? 1: 0);
  150. }
  151. static int wcd938x_get_clk_rate(int mode)
  152. {
  153. int rate;
  154. switch (mode) {
  155. case ADC_MODE_ULP2:
  156. rate = SWR_CLK_RATE_0P6MHZ;
  157. break;
  158. case ADC_MODE_ULP1:
  159. rate = SWR_CLK_RATE_1P2MHZ;
  160. break;
  161. case ADC_MODE_LP:
  162. rate = SWR_CLK_RATE_4P8MHZ;
  163. break;
  164. case ADC_MODE_NORMAL:
  165. case ADC_MODE_LO_HIF:
  166. case ADC_MODE_HIFI:
  167. case ADC_MODE_INVALID:
  168. default:
  169. rate = SWR_CLK_RATE_9P6MHZ;
  170. break;
  171. }
  172. return rate;
  173. }
  174. static int wcd938x_set_swr_clk_rate(struct snd_soc_component *component,
  175. int rate, int bank)
  176. {
  177. u8 mask = (bank ? 0xF0 : 0x0F);
  178. u8 val = 0;
  179. switch (rate) {
  180. case SWR_CLK_RATE_0P6MHZ:
  181. val = (bank ? 0x60 : 0x06);
  182. break;
  183. case SWR_CLK_RATE_1P2MHZ:
  184. val = (bank ? 0x50 : 0x05);
  185. break;
  186. case SWR_CLK_RATE_2P4MHZ:
  187. val = (bank ? 0x30 : 0x03);
  188. break;
  189. case SWR_CLK_RATE_4P8MHZ:
  190. val = (bank ? 0x10 : 0x01);
  191. break;
  192. case SWR_CLK_RATE_9P6MHZ:
  193. default:
  194. val = 0x00;
  195. break;
  196. }
  197. snd_soc_component_update_bits(component,
  198. WCD938X_DIGITAL_SWR_TX_CLK_RATE,
  199. mask, val);
  200. return 0;
  201. }
  202. static int wcd938x_init_reg(struct snd_soc_component *component)
  203. {
  204. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x0E, 0x0E);
  205. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x80, 0x80);
  206. /* 1 msec delay as per HW requirement */
  207. usleep_range(1000, 1010);
  208. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x40, 0x40);
  209. /* 1 msec delay as per HW requirement */
  210. usleep_range(1000, 1010);
  211. snd_soc_component_update_bits(component, WCD938X_LDORXTX_CONFIG,
  212. 0x10, 0x00);
  213. snd_soc_component_update_bits(component, WCD938X_BIAS_VBG_FINE_ADJ,
  214. 0xF0, 0x80);
  215. snd_soc_component_update_bits(component, WCD938X_ANA_BIAS, 0x80, 0x80);
  216. snd_soc_component_update_bits(component, WCD938X_ANA_BIAS, 0x40, 0x40);
  217. /* 10 msec delay as per HW requirement */
  218. usleep_range(10000, 10010);
  219. snd_soc_component_update_bits(component, WCD938X_ANA_BIAS, 0x40, 0x00);
  220. snd_soc_component_update_bits(component,
  221. WCD938X_HPH_NEW_INT_RDAC_GAIN_CTL,
  222. 0xF0, 0x00);
  223. snd_soc_component_update_bits(component,
  224. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_L_NEW,
  225. 0x1F, 0x15);
  226. snd_soc_component_update_bits(component,
  227. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R_NEW,
  228. 0x1F, 0x15);
  229. snd_soc_component_update_bits(component, WCD938X_HPH_REFBUFF_UHQA_CTL,
  230. 0xC0, 0x80);
  231. snd_soc_component_update_bits(component, WCD938X_DIGITAL_CDC_DMIC_CTL,
  232. 0x02, 0x02);
  233. snd_soc_component_update_bits(component,
  234. WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2CASC_ULP,
  235. 0xFF, 0x14);
  236. snd_soc_component_update_bits(component,
  237. WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2MAIN_ULP,
  238. 0x1F, 0x08);
  239. snd_soc_component_update_bits(component,
  240. WCD938X_DIGITAL_TX_REQ_FB_CTL_0, 0xFF, 0x55);
  241. snd_soc_component_update_bits(component,
  242. WCD938X_DIGITAL_TX_REQ_FB_CTL_1, 0xFF, 0x44);
  243. snd_soc_component_update_bits(component,
  244. WCD938X_DIGITAL_TX_REQ_FB_CTL_2, 0xFF, 0x11);
  245. snd_soc_component_update_bits(component,
  246. WCD938X_DIGITAL_TX_REQ_FB_CTL_3, 0xFF, 0x00);
  247. snd_soc_component_update_bits(component,
  248. WCD938X_DIGITAL_TX_REQ_FB_CTL_4, 0xFF, 0x00);
  249. snd_soc_component_update_bits(component,
  250. WCD938X_MICB1_TEST_CTL_1, 0xE0, 0xE0);
  251. snd_soc_component_update_bits(component,
  252. WCD938X_MICB2_TEST_CTL_1, 0xE0, 0xE0);
  253. snd_soc_component_update_bits(component,
  254. WCD938X_MICB3_TEST_CTL_1, 0xE0, 0xE0);
  255. snd_soc_component_update_bits(component,
  256. WCD938X_MICB4_TEST_CTL_1, 0xE0, 0xE0);
  257. snd_soc_component_update_bits(component,
  258. WCD938X_TX_3_4_TEST_BLK_EN2, 0x01, 0x00);
  259. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x0E,
  260. ((snd_soc_component_read32(component,
  261. WCD938X_DIGITAL_EFUSE_REG_30) & 0x07) << 1));
  262. snd_soc_component_update_bits(component,
  263. WCD938X_HPH_SURGE_HPHLR_SURGE_EN, 0xC0, 0xC0);
  264. return 0;
  265. }
  266. static int wcd938x_set_port_params(struct snd_soc_component *component,
  267. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  268. u8 *ch_mask, u32 *ch_rate,
  269. u8 *port_type, u8 path)
  270. {
  271. int i, j;
  272. u8 num_ports = 0;
  273. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  274. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  275. switch (path) {
  276. case CODEC_RX:
  277. map = &wcd938x->rx_port_mapping;
  278. num_ports = wcd938x->num_rx_ports;
  279. break;
  280. case CODEC_TX:
  281. map = &wcd938x->tx_port_mapping;
  282. num_ports = wcd938x->num_tx_ports;
  283. break;
  284. default:
  285. dev_err(component->dev, "%s Invalid path selected %u\n",
  286. __func__, path);
  287. return -EINVAL;
  288. }
  289. for (i = 0; i <= num_ports; i++) {
  290. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  291. if ((*map)[i][j].slave_port_type == slv_prt_type)
  292. goto found;
  293. }
  294. }
  295. found:
  296. if (i > num_ports || j == MAX_CH_PER_PORT) {
  297. dev_err(component->dev, "%s Failed to find slave port for type %u\n",
  298. __func__, slv_prt_type);
  299. return -EINVAL;
  300. }
  301. *port_id = i;
  302. *num_ch = (*map)[i][j].num_ch;
  303. *ch_mask = (*map)[i][j].ch_mask;
  304. *ch_rate = (*map)[i][j].ch_rate;
  305. *port_type = (*map)[i][j].master_port_type;
  306. return 0;
  307. }
  308. static int wcd938x_parse_port_mapping(struct device *dev,
  309. char *prop, u8 path)
  310. {
  311. u32 *dt_array, map_size, map_length;
  312. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  313. u32 slave_port_type, master_port_type;
  314. u32 i, ch_iter = 0;
  315. int ret = 0;
  316. u8 *num_ports = NULL;
  317. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  318. struct wcd938x_priv *wcd938x = dev_get_drvdata(dev);
  319. switch (path) {
  320. case CODEC_RX:
  321. map = &wcd938x->rx_port_mapping;
  322. num_ports = &wcd938x->num_rx_ports;
  323. break;
  324. case CODEC_TX:
  325. map = &wcd938x->tx_port_mapping;
  326. num_ports = &wcd938x->num_tx_ports;
  327. break;
  328. default:
  329. dev_err(dev, "%s Invalid path selected %u\n",
  330. __func__, path);
  331. return -EINVAL;
  332. }
  333. if (!of_find_property(dev->of_node, prop,
  334. &map_size)) {
  335. dev_err(dev, "missing port mapping prop %s\n", prop);
  336. ret = -EINVAL;
  337. goto err_port_map;
  338. }
  339. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  340. dt_array = kzalloc(map_size, GFP_KERNEL);
  341. if (!dt_array) {
  342. ret = -ENOMEM;
  343. goto err_alloc;
  344. }
  345. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  346. NUM_SWRS_DT_PARAMS * map_length);
  347. if (ret) {
  348. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  349. __func__, prop);
  350. goto err_pdata_fail;
  351. }
  352. for (i = 0; i < map_length; i++) {
  353. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  354. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  355. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  356. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  357. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  358. if (port_num != old_port_num)
  359. ch_iter = 0;
  360. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  361. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  362. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  363. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  364. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  365. old_port_num = port_num;
  366. }
  367. *num_ports = port_num;
  368. kfree(dt_array);
  369. return 0;
  370. err_pdata_fail:
  371. kfree(dt_array);
  372. err_alloc:
  373. err_port_map:
  374. return ret;
  375. }
  376. static int wcd938x_tx_connect_port(struct snd_soc_component *component,
  377. u8 slv_port_type, int clk_rate,
  378. u8 enable)
  379. {
  380. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  381. u8 port_id, num_ch, ch_mask;
  382. u8 ch_type = 0;
  383. u32 ch_rate;
  384. int slave_ch_idx;
  385. u8 num_port = 1;
  386. int ret = 0;
  387. ret = wcd938x_set_port_params(component, slv_port_type, &port_id,
  388. &num_ch, &ch_mask, &ch_rate,
  389. &ch_type, CODEC_TX);
  390. if (ret)
  391. return ret;
  392. if (clk_rate)
  393. ch_rate = clk_rate;
  394. slave_ch_idx = wcd938x_slave_get_slave_ch_val(slv_port_type);
  395. if (slave_ch_idx != -EINVAL)
  396. ch_type = wcd938x->tx_master_ch_map[slave_ch_idx];
  397. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  398. __func__, slave_ch_idx, ch_type);
  399. if (enable)
  400. ret = swr_connect_port(wcd938x->tx_swr_dev, &port_id,
  401. num_port, &ch_mask, &ch_rate,
  402. &num_ch, &ch_type);
  403. else
  404. ret = swr_disconnect_port(wcd938x->tx_swr_dev, &port_id,
  405. num_port, &ch_mask, &ch_type);
  406. return ret;
  407. }
  408. static int wcd938x_rx_connect_port(struct snd_soc_component *component,
  409. u8 slv_port_type, u8 enable)
  410. {
  411. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  412. u8 port_id, num_ch, ch_mask, port_type;
  413. u32 ch_rate;
  414. u8 num_port = 1;
  415. int ret = 0;
  416. ret = wcd938x_set_port_params(component, slv_port_type, &port_id,
  417. &num_ch, &ch_mask, &ch_rate,
  418. &port_type, CODEC_RX);
  419. if (ret)
  420. return ret;
  421. if (enable)
  422. ret = swr_connect_port(wcd938x->rx_swr_dev, &port_id,
  423. num_port, &ch_mask, &ch_rate,
  424. &num_ch, &port_type);
  425. else
  426. ret = swr_disconnect_port(wcd938x->rx_swr_dev, &port_id,
  427. num_port, &ch_mask, &port_type);
  428. return ret;
  429. }
  430. static int wcd938x_rx_clk_enable(struct snd_soc_component *component)
  431. {
  432. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  433. if (wcd938x->rx_clk_cnt == 0) {
  434. snd_soc_component_update_bits(component,
  435. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x01, 0x01);
  436. snd_soc_component_update_bits(component,
  437. WCD938X_ANA_RX_SUPPLIES, 0x01, 0x01);
  438. snd_soc_component_update_bits(component,
  439. WCD938X_DIGITAL_CDC_RX0_CTL, 0x40, 0x00);
  440. snd_soc_component_update_bits(component,
  441. WCD938X_DIGITAL_CDC_RX1_CTL, 0x40, 0x00);
  442. snd_soc_component_update_bits(component,
  443. WCD938X_DIGITAL_CDC_RX2_CTL, 0x40, 0x00);
  444. snd_soc_component_update_bits(component,
  445. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x02, 0x02);
  446. snd_soc_component_update_bits(component,
  447. WCD938X_AUX_AUXPA, 0x10, 0x10);
  448. }
  449. wcd938x->rx_clk_cnt++;
  450. return 0;
  451. }
  452. static int wcd938x_rx_clk_disable(struct snd_soc_component *component)
  453. {
  454. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  455. wcd938x->rx_clk_cnt--;
  456. if (wcd938x->rx_clk_cnt == 0) {
  457. snd_soc_component_update_bits(component,
  458. WCD938X_ANA_RX_SUPPLIES, 0x40, 0x00);
  459. snd_soc_component_update_bits(component,
  460. WCD938X_ANA_RX_SUPPLIES, 0x80, 0x00);
  461. snd_soc_component_update_bits(component,
  462. WCD938X_ANA_RX_SUPPLIES, 0x01, 0x00);
  463. snd_soc_component_update_bits(component,
  464. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x02, 0x00);
  465. snd_soc_component_update_bits(component,
  466. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x01, 0x00);
  467. }
  468. return 0;
  469. }
  470. /*
  471. * wcd938x_soc_get_mbhc: get wcd938x_mbhc handle of corresponding component
  472. * @component: handle to snd_soc_component *
  473. *
  474. * return wcd938x_mbhc handle or error code in case of failure
  475. */
  476. struct wcd938x_mbhc *wcd938x_soc_get_mbhc(struct snd_soc_component *component)
  477. {
  478. struct wcd938x_priv *wcd938x;
  479. if (!component) {
  480. pr_err("%s: Invalid params, NULL component\n", __func__);
  481. return NULL;
  482. }
  483. wcd938x = snd_soc_component_get_drvdata(component);
  484. if (!wcd938x) {
  485. pr_err("%s: wcd938x is NULL\n", __func__);
  486. return NULL;
  487. }
  488. return wcd938x->mbhc;
  489. }
  490. EXPORT_SYMBOL(wcd938x_soc_get_mbhc);
  491. static int wcd938x_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  492. struct snd_kcontrol *kcontrol,
  493. int event)
  494. {
  495. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  496. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  497. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  498. w->name, event);
  499. switch (event) {
  500. case SND_SOC_DAPM_PRE_PMU:
  501. wcd938x_rx_clk_enable(component);
  502. snd_soc_component_update_bits(component,
  503. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x01, 0x01);
  504. snd_soc_component_update_bits(component,
  505. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x04, 0x04);
  506. snd_soc_component_update_bits(component,
  507. WCD938X_HPH_RDAC_CLK_CTL1, 0x80, 0x00);
  508. break;
  509. case SND_SOC_DAPM_POST_PMU:
  510. snd_soc_component_update_bits(component,
  511. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0x0F, 0x02);
  512. if (wcd938x->comp1_enable) {
  513. snd_soc_component_update_bits(component,
  514. WCD938X_DIGITAL_CDC_COMP_CTL_0, 0x02, 0x02);
  515. /* 5msec compander delay as per HW requirement */
  516. if (!wcd938x->comp2_enable ||
  517. (snd_soc_component_read32(component,
  518. WCD938X_DIGITAL_CDC_COMP_CTL_0) & 0x01))
  519. usleep_range(5000, 5010);
  520. snd_soc_component_update_bits(component,
  521. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00);
  522. } else {
  523. snd_soc_component_update_bits(component,
  524. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  525. 0x02, 0x00);
  526. snd_soc_component_update_bits(component,
  527. WCD938X_HPH_L_EN, 0x20, 0x20);
  528. }
  529. break;
  530. case SND_SOC_DAPM_POST_PMD:
  531. snd_soc_component_update_bits(component,
  532. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R,
  533. 0x0F, 0x01);
  534. break;
  535. }
  536. return 0;
  537. }
  538. static int wcd938x_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  539. struct snd_kcontrol *kcontrol,
  540. int event)
  541. {
  542. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  543. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  544. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  545. w->name, event);
  546. switch (event) {
  547. case SND_SOC_DAPM_PRE_PMU:
  548. wcd938x_rx_clk_enable(component);
  549. snd_soc_component_update_bits(component,
  550. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x02, 0x02);
  551. snd_soc_component_update_bits(component,
  552. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x08, 0x08);
  553. snd_soc_component_update_bits(component,
  554. WCD938X_HPH_RDAC_CLK_CTL1, 0x80, 0x00);
  555. break;
  556. case SND_SOC_DAPM_POST_PMU:
  557. snd_soc_component_update_bits(component,
  558. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0x0F, 0x02);
  559. if (wcd938x->comp2_enable) {
  560. snd_soc_component_update_bits(component,
  561. WCD938X_DIGITAL_CDC_COMP_CTL_0, 0x01, 0x01);
  562. /* 5msec compander delay as per HW requirement */
  563. if (!wcd938x->comp1_enable ||
  564. (snd_soc_component_read32(component,
  565. WCD938X_DIGITAL_CDC_COMP_CTL_0) & 0x02))
  566. usleep_range(5000, 5010);
  567. snd_soc_component_update_bits(component,
  568. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00);
  569. } else {
  570. snd_soc_component_update_bits(component,
  571. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  572. 0x01, 0x00);
  573. snd_soc_component_update_bits(component,
  574. WCD938X_HPH_R_EN, 0x20, 0x20);
  575. }
  576. break;
  577. case SND_SOC_DAPM_POST_PMD:
  578. snd_soc_component_update_bits(component,
  579. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R,
  580. 0x0F, 0x01);
  581. break;
  582. }
  583. return 0;
  584. }
  585. static int wcd938x_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  586. struct snd_kcontrol *kcontrol,
  587. int event)
  588. {
  589. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  590. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  591. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  592. w->name, event);
  593. switch (event) {
  594. case SND_SOC_DAPM_PRE_PMU:
  595. wcd938x_rx_clk_enable(component);
  596. wcd938x->ear_rx_path =
  597. snd_soc_component_read32(
  598. component, WCD938X_DIGITAL_CDC_EAR_PATH_CTL);
  599. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  600. snd_soc_component_update_bits(component,
  601. WCD938X_EAR_EAR_DAC_CON, 0x80, 0x00);
  602. snd_soc_component_update_bits(component,
  603. WCD938X_DIGITAL_CDC_AUX_GAIN_CTL, 0x01, 0x01);
  604. snd_soc_component_update_bits(component,
  605. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x04);
  606. snd_soc_component_update_bits(component,
  607. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x80);
  608. } else {
  609. snd_soc_component_update_bits(component,
  610. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x04, 0x04);
  611. snd_soc_component_update_bits(component,
  612. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x01, 0x01);
  613. if (wcd938x->comp1_enable)
  614. snd_soc_component_update_bits(component,
  615. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  616. 0x02, 0x02);
  617. }
  618. /* 5 msec delay as per HW requirement */
  619. usleep_range(5000, 5010);
  620. if (wcd938x->flyback_cur_det_disable == 0)
  621. snd_soc_component_update_bits(component,
  622. WCD938X_FLYBACK_EN,
  623. 0x04, 0x00);
  624. wcd938x->flyback_cur_det_disable++;
  625. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  626. WCD_CLSH_EVENT_PRE_DAC,
  627. WCD_CLSH_STATE_EAR,
  628. wcd938x->hph_mode);
  629. break;
  630. case SND_SOC_DAPM_POST_PMD:
  631. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  632. snd_soc_component_update_bits(component,
  633. WCD938X_DIGITAL_CDC_AUX_GAIN_CTL, 0x01, 0x00);
  634. snd_soc_component_update_bits(component,
  635. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x00);
  636. } else {
  637. snd_soc_component_update_bits(component,
  638. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x04, 0x00);
  639. snd_soc_component_update_bits(component,
  640. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x01, 0x00);
  641. if (wcd938x->comp1_enable)
  642. snd_soc_component_update_bits(component,
  643. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  644. 0x02, 0x00);
  645. }
  646. snd_soc_component_update_bits(component,
  647. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x00);
  648. snd_soc_component_update_bits(component,
  649. WCD938X_EAR_EAR_DAC_CON, 0x80, 0x80);
  650. break;
  651. };
  652. return 0;
  653. }
  654. static int wcd938x_codec_aux_dac_event(struct snd_soc_dapm_widget *w,
  655. struct snd_kcontrol *kcontrol,
  656. int event)
  657. {
  658. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  659. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  660. int ret = 0;
  661. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  662. w->name, event);
  663. switch (event) {
  664. case SND_SOC_DAPM_PRE_PMU:
  665. wcd938x_rx_clk_enable(component);
  666. snd_soc_component_update_bits(component,
  667. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x04, 0x04);
  668. snd_soc_component_update_bits(component,
  669. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x04);
  670. snd_soc_component_update_bits(component,
  671. WCD938X_DIGITAL_CDC_AUX_GAIN_CTL, 0x01, 0x01);
  672. if (wcd938x->flyback_cur_det_disable == 0)
  673. snd_soc_component_update_bits(component,
  674. WCD938X_FLYBACK_EN,
  675. 0x04, 0x00);
  676. wcd938x->flyback_cur_det_disable++;
  677. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  678. WCD_CLSH_EVENT_PRE_DAC,
  679. WCD_CLSH_STATE_AUX,
  680. wcd938x->hph_mode);
  681. break;
  682. case SND_SOC_DAPM_POST_PMD:
  683. snd_soc_component_update_bits(component,
  684. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x04, 0x00);
  685. break;
  686. };
  687. return ret;
  688. }
  689. static int wcd938x_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  690. struct snd_kcontrol *kcontrol,
  691. int event)
  692. {
  693. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  694. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  695. int ret = 0;
  696. int hph_mode = wcd938x->hph_mode;
  697. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  698. w->name, event);
  699. switch (event) {
  700. case SND_SOC_DAPM_PRE_PMU:
  701. if (wcd938x->ldoh)
  702. snd_soc_component_update_bits(component,
  703. WCD938X_LDOH_MODE,
  704. 0x80, 0x80);
  705. if (wcd938x->update_wcd_event)
  706. wcd938x->update_wcd_event(wcd938x->handle,
  707. SLV_BOLERO_EVT_RX_MUTE,
  708. (WCD_RX2 << 0x10 | 0x1));
  709. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  710. wcd938x->rx_swr_dev->dev_num,
  711. true);
  712. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  713. WCD_CLSH_EVENT_PRE_DAC,
  714. WCD_CLSH_STATE_HPHR,
  715. hph_mode);
  716. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  717. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  718. hph_mode == CLS_H_ULP) {
  719. snd_soc_component_update_bits(component,
  720. WCD938X_HPH_REFBUFF_LP_CTL, 0x01, 0x01);
  721. }
  722. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  723. 0x10, 0x10);
  724. wcd_clsh_set_hph_mode(component, hph_mode);
  725. /* 100 usec delay as per HW requirement */
  726. usleep_range(100, 110);
  727. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  728. snd_soc_component_update_bits(component,
  729. WCD938X_DIGITAL_PDM_WD_CTL1, 0x07, 0x03);
  730. break;
  731. case SND_SOC_DAPM_POST_PMU:
  732. /*
  733. * 7ms sleep is required if compander is enabled as per
  734. * HW requirement. If compander is disabled, then
  735. * 20ms delay is required.
  736. */
  737. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  738. if (!wcd938x->comp2_enable)
  739. usleep_range(20000, 20100);
  740. else
  741. usleep_range(7000, 7100);
  742. if (hph_mode == CLS_H_LP ||
  743. hph_mode == CLS_H_LOHIFI ||
  744. hph_mode == CLS_H_ULP)
  745. snd_soc_component_update_bits(component,
  746. WCD938X_HPH_REFBUFF_LP_CTL, 0x01,
  747. 0x00);
  748. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  749. }
  750. snd_soc_component_update_bits(component,
  751. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x02);
  752. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  753. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  754. snd_soc_component_update_bits(component,
  755. WCD938X_ANA_RX_SUPPLIES, 0x02, 0x02);
  756. if (wcd938x->update_wcd_event)
  757. wcd938x->update_wcd_event(wcd938x->handle,
  758. SLV_BOLERO_EVT_RX_MUTE,
  759. (WCD_RX2 << 0x10));
  760. wcd_enable_irq(&wcd938x->irq_info,
  761. WCD938X_IRQ_HPHR_PDM_WD_INT);
  762. break;
  763. case SND_SOC_DAPM_PRE_PMD:
  764. if (wcd938x->update_wcd_event)
  765. wcd938x->update_wcd_event(wcd938x->handle,
  766. SLV_BOLERO_EVT_RX_MUTE,
  767. (WCD_RX2 << 0x10 | 0x1));
  768. wcd_disable_irq(&wcd938x->irq_info,
  769. WCD938X_IRQ_HPHR_PDM_WD_INT);
  770. if (wcd938x->update_wcd_event && wcd938x->comp2_enable)
  771. wcd938x->update_wcd_event(wcd938x->handle,
  772. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  773. (WCD_RX2 << 0x10));
  774. /*
  775. * 7ms sleep is required if compander is enabled as per
  776. * HW requirement. If compander is disabled, then
  777. * 20ms delay is required.
  778. */
  779. if (!wcd938x->comp2_enable)
  780. usleep_range(20000, 20100);
  781. else
  782. usleep_range(7000, 7100);
  783. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  784. 0x40, 0x00);
  785. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  786. WCD_EVENT_PRE_HPHR_PA_OFF,
  787. &wcd938x->mbhc->wcd_mbhc);
  788. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  789. break;
  790. case SND_SOC_DAPM_POST_PMD:
  791. /*
  792. * 7ms sleep is required if compander is enabled as per
  793. * HW requirement. If compander is disabled, then
  794. * 20ms delay is required.
  795. */
  796. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  797. if (!wcd938x->comp2_enable)
  798. usleep_range(20000, 20100);
  799. else
  800. usleep_range(7000, 7100);
  801. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  802. }
  803. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  804. WCD_EVENT_POST_HPHR_PA_OFF,
  805. &wcd938x->mbhc->wcd_mbhc);
  806. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  807. 0x10, 0x00);
  808. snd_soc_component_update_bits(component,
  809. WCD938X_DIGITAL_PDM_WD_CTL1, 0x07, 0x00);
  810. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  811. WCD_CLSH_EVENT_POST_PA,
  812. WCD_CLSH_STATE_HPHR,
  813. hph_mode);
  814. if (wcd938x->ldoh)
  815. snd_soc_component_update_bits(component,
  816. WCD938X_LDOH_MODE,
  817. 0x80, 0x00);
  818. break;
  819. };
  820. return ret;
  821. }
  822. static int wcd938x_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  823. struct snd_kcontrol *kcontrol,
  824. int event)
  825. {
  826. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  827. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  828. int ret = 0;
  829. int hph_mode = wcd938x->hph_mode;
  830. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  831. w->name, event);
  832. switch (event) {
  833. case SND_SOC_DAPM_PRE_PMU:
  834. if (wcd938x->ldoh)
  835. snd_soc_component_update_bits(component,
  836. WCD938X_LDOH_MODE,
  837. 0x80, 0x80);
  838. if (wcd938x->update_wcd_event)
  839. wcd938x->update_wcd_event(wcd938x->handle,
  840. SLV_BOLERO_EVT_RX_MUTE,
  841. (WCD_RX1 << 0x10 | 0x01));
  842. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  843. wcd938x->rx_swr_dev->dev_num,
  844. true);
  845. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  846. WCD_CLSH_EVENT_PRE_DAC,
  847. WCD_CLSH_STATE_HPHL,
  848. hph_mode);
  849. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  850. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  851. hph_mode == CLS_H_ULP) {
  852. snd_soc_component_update_bits(component,
  853. WCD938X_HPH_REFBUFF_LP_CTL, 0x01, 0x01);
  854. }
  855. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  856. 0x20, 0x20);
  857. wcd_clsh_set_hph_mode(component, hph_mode);
  858. /* 100 usec delay as per HW requirement */
  859. usleep_range(100, 110);
  860. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  861. snd_soc_component_update_bits(component,
  862. WCD938X_DIGITAL_PDM_WD_CTL0, 0x07, 0x03);
  863. break;
  864. case SND_SOC_DAPM_POST_PMU:
  865. /*
  866. * 7ms sleep is required if compander is enabled as per
  867. * HW requirement. If compander is disabled, then
  868. * 20ms delay is required.
  869. */
  870. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  871. if (!wcd938x->comp1_enable)
  872. usleep_range(20000, 20100);
  873. else
  874. usleep_range(7000, 7100);
  875. if (hph_mode == CLS_H_LP ||
  876. hph_mode == CLS_H_LOHIFI ||
  877. hph_mode == CLS_H_ULP)
  878. snd_soc_component_update_bits(component,
  879. WCD938X_HPH_REFBUFF_LP_CTL,
  880. 0x01, 0x00);
  881. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  882. }
  883. snd_soc_component_update_bits(component,
  884. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x02);
  885. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  886. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  887. snd_soc_component_update_bits(component,
  888. WCD938X_ANA_RX_SUPPLIES, 0x02, 0x02);
  889. if (wcd938x->update_wcd_event)
  890. wcd938x->update_wcd_event(wcd938x->handle,
  891. SLV_BOLERO_EVT_RX_MUTE,
  892. (WCD_RX1 << 0x10));
  893. wcd_enable_irq(&wcd938x->irq_info,
  894. WCD938X_IRQ_HPHL_PDM_WD_INT);
  895. break;
  896. case SND_SOC_DAPM_PRE_PMD:
  897. if (wcd938x->update_wcd_event)
  898. wcd938x->update_wcd_event(wcd938x->handle,
  899. SLV_BOLERO_EVT_RX_MUTE,
  900. (WCD_RX1 << 0x10 | 0x1));
  901. wcd_disable_irq(&wcd938x->irq_info,
  902. WCD938X_IRQ_HPHL_PDM_WD_INT);
  903. if (wcd938x->update_wcd_event && wcd938x->comp1_enable)
  904. wcd938x->update_wcd_event(wcd938x->handle,
  905. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  906. (WCD_RX1 << 0x10));
  907. /*
  908. * 7ms sleep is required if compander is enabled as per
  909. * HW requirement. If compander is disabled, then
  910. * 20ms delay is required.
  911. */
  912. if (!wcd938x->comp1_enable)
  913. usleep_range(20000, 20100);
  914. else
  915. usleep_range(7000, 7100);
  916. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  917. 0x80, 0x00);
  918. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  919. WCD_EVENT_PRE_HPHL_PA_OFF,
  920. &wcd938x->mbhc->wcd_mbhc);
  921. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  922. break;
  923. case SND_SOC_DAPM_POST_PMD:
  924. /*
  925. * 7ms sleep is required if compander is enabled as per
  926. * HW requirement. If compander is disabled, then
  927. * 20ms delay is required.
  928. */
  929. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  930. if (!wcd938x->comp1_enable)
  931. usleep_range(21000, 21100);
  932. else
  933. usleep_range(7000, 7100);
  934. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  935. }
  936. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  937. WCD_EVENT_POST_HPHL_PA_OFF,
  938. &wcd938x->mbhc->wcd_mbhc);
  939. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  940. 0x20, 0x00);
  941. snd_soc_component_update_bits(component,
  942. WCD938X_DIGITAL_PDM_WD_CTL0, 0x07, 0x00);
  943. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  944. WCD_CLSH_EVENT_POST_PA,
  945. WCD_CLSH_STATE_HPHL,
  946. hph_mode);
  947. if (wcd938x->ldoh)
  948. snd_soc_component_update_bits(component,
  949. WCD938X_LDOH_MODE,
  950. 0x80, 0x00);
  951. break;
  952. };
  953. return ret;
  954. }
  955. static int wcd938x_codec_enable_aux_pa(struct snd_soc_dapm_widget *w,
  956. struct snd_kcontrol *kcontrol,
  957. int event)
  958. {
  959. struct snd_soc_component *component =
  960. snd_soc_dapm_to_component(w->dapm);
  961. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  962. int hph_mode = wcd938x->hph_mode;
  963. int ret = 0;
  964. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  965. w->name, event);
  966. switch (event) {
  967. case SND_SOC_DAPM_PRE_PMU:
  968. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  969. wcd938x->rx_swr_dev->dev_num,
  970. true);
  971. snd_soc_component_update_bits(component,
  972. WCD938X_DIGITAL_PDM_WD_CTL2, 0x01, 0x01);
  973. break;
  974. case SND_SOC_DAPM_POST_PMU:
  975. /* 1 msec delay as per HW requirement */
  976. usleep_range(1000, 1010);
  977. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  978. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  979. snd_soc_component_update_bits(component,
  980. WCD938X_ANA_RX_SUPPLIES,
  981. 0x02, 0x02);
  982. if (wcd938x->update_wcd_event)
  983. wcd938x->update_wcd_event(wcd938x->handle,
  984. SLV_BOLERO_EVT_RX_MUTE,
  985. (WCD_RX3 << 0x10));
  986. wcd_enable_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT);
  987. break;
  988. case SND_SOC_DAPM_PRE_PMD:
  989. wcd_disable_irq(&wcd938x->irq_info,
  990. WCD938X_IRQ_AUX_PDM_WD_INT);
  991. if (wcd938x->update_wcd_event)
  992. wcd938x->update_wcd_event(wcd938x->handle,
  993. SLV_BOLERO_EVT_RX_MUTE,
  994. (WCD_RX3 << 0x10 | 0x1));
  995. break;
  996. case SND_SOC_DAPM_POST_PMD:
  997. /* 1 msec delay as per HW requirement */
  998. usleep_range(1000, 1010);
  999. snd_soc_component_update_bits(component,
  1000. WCD938X_DIGITAL_PDM_WD_CTL2, 0x01, 0x00);
  1001. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  1002. WCD_CLSH_EVENT_POST_PA,
  1003. WCD_CLSH_STATE_AUX,
  1004. hph_mode);
  1005. wcd938x->flyback_cur_det_disable--;
  1006. if (wcd938x->flyback_cur_det_disable == 0)
  1007. snd_soc_component_update_bits(component,
  1008. WCD938X_FLYBACK_EN,
  1009. 0x04, 0x04);
  1010. break;
  1011. };
  1012. return ret;
  1013. }
  1014. static int wcd938x_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1015. struct snd_kcontrol *kcontrol,
  1016. int event)
  1017. {
  1018. struct snd_soc_component *component =
  1019. snd_soc_dapm_to_component(w->dapm);
  1020. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1021. int hph_mode = wcd938x->hph_mode;
  1022. int ret = 0;
  1023. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1024. w->name, event);
  1025. switch (event) {
  1026. case SND_SOC_DAPM_PRE_PMU:
  1027. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  1028. wcd938x->rx_swr_dev->dev_num,
  1029. true);
  1030. /*
  1031. * Enable watchdog interrupt for HPHL or AUX
  1032. * depending on mux value
  1033. */
  1034. wcd938x->ear_rx_path =
  1035. snd_soc_component_read32(
  1036. component, WCD938X_DIGITAL_CDC_EAR_PATH_CTL);
  1037. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX)
  1038. snd_soc_component_update_bits(component,
  1039. WCD938X_DIGITAL_PDM_WD_CTL2,
  1040. 0x01, 0x01);
  1041. else
  1042. snd_soc_component_update_bits(component,
  1043. WCD938X_DIGITAL_PDM_WD_CTL0,
  1044. 0x07, 0x03);
  1045. if (!wcd938x->comp1_enable)
  1046. snd_soc_component_update_bits(component,
  1047. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x80);
  1048. break;
  1049. case SND_SOC_DAPM_POST_PMU:
  1050. /* 6 msec delay as per HW requirement */
  1051. usleep_range(6000, 6010);
  1052. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1053. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1054. snd_soc_component_update_bits(component,
  1055. WCD938X_ANA_RX_SUPPLIES,
  1056. 0x02, 0x02);
  1057. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  1058. if (wcd938x->update_wcd_event)
  1059. wcd938x->update_wcd_event(wcd938x->handle,
  1060. SLV_BOLERO_EVT_RX_MUTE,
  1061. (WCD_RX3 << 0x10));
  1062. wcd_enable_irq(&wcd938x->irq_info,
  1063. WCD938X_IRQ_AUX_PDM_WD_INT);
  1064. } else {
  1065. if (wcd938x->update_wcd_event)
  1066. wcd938x->update_wcd_event(wcd938x->handle,
  1067. SLV_BOLERO_EVT_RX_MUTE,
  1068. (WCD_RX1 << 0x10));
  1069. wcd_enable_irq(&wcd938x->irq_info,
  1070. WCD938X_IRQ_HPHL_PDM_WD_INT);
  1071. }
  1072. break;
  1073. case SND_SOC_DAPM_PRE_PMD:
  1074. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  1075. wcd_disable_irq(&wcd938x->irq_info,
  1076. WCD938X_IRQ_AUX_PDM_WD_INT);
  1077. if (wcd938x->update_wcd_event)
  1078. wcd938x->update_wcd_event(wcd938x->handle,
  1079. SLV_BOLERO_EVT_RX_MUTE,
  1080. (WCD_RX3 << 0x10 | 0x1));
  1081. } else {
  1082. wcd_disable_irq(&wcd938x->irq_info,
  1083. WCD938X_IRQ_HPHL_PDM_WD_INT);
  1084. if (wcd938x->update_wcd_event)
  1085. wcd938x->update_wcd_event(wcd938x->handle,
  1086. SLV_BOLERO_EVT_RX_MUTE,
  1087. (WCD_RX1 << 0x10 | 0x1));
  1088. }
  1089. break;
  1090. case SND_SOC_DAPM_POST_PMD:
  1091. if (!wcd938x->comp1_enable)
  1092. snd_soc_component_update_bits(component,
  1093. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x00);
  1094. /* 7 msec delay as per HW requirement */
  1095. usleep_range(7000, 7010);
  1096. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX)
  1097. snd_soc_component_update_bits(component,
  1098. WCD938X_DIGITAL_PDM_WD_CTL2,
  1099. 0x01, 0x00);
  1100. else
  1101. snd_soc_component_update_bits(component,
  1102. WCD938X_DIGITAL_PDM_WD_CTL0,
  1103. 0x07, 0x00);
  1104. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  1105. WCD_CLSH_EVENT_POST_PA,
  1106. WCD_CLSH_STATE_EAR,
  1107. hph_mode);
  1108. wcd938x->flyback_cur_det_disable--;
  1109. if (wcd938x->flyback_cur_det_disable == 0)
  1110. snd_soc_component_update_bits(component,
  1111. WCD938X_FLYBACK_EN,
  1112. 0x04, 0x04);
  1113. break;
  1114. };
  1115. return ret;
  1116. }
  1117. static int wcd938x_enable_clsh(struct snd_soc_dapm_widget *w,
  1118. struct snd_kcontrol *kcontrol,
  1119. int event)
  1120. {
  1121. struct snd_soc_component *component =
  1122. snd_soc_dapm_to_component(w->dapm);
  1123. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1124. int mode = wcd938x->hph_mode;
  1125. int ret = 0;
  1126. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1127. w->name, event);
  1128. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  1129. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  1130. wcd938x_rx_connect_port(component, CLSH,
  1131. SND_SOC_DAPM_EVENT_ON(event));
  1132. }
  1133. if (SND_SOC_DAPM_EVENT_OFF(event))
  1134. ret = swr_slvdev_datapath_control(
  1135. wcd938x->rx_swr_dev,
  1136. wcd938x->rx_swr_dev->dev_num,
  1137. false);
  1138. return ret;
  1139. }
  1140. static int wcd938x_enable_rx1(struct snd_soc_dapm_widget *w,
  1141. struct snd_kcontrol *kcontrol,
  1142. int event)
  1143. {
  1144. struct snd_soc_component *component =
  1145. snd_soc_dapm_to_component(w->dapm);
  1146. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1147. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1148. w->name, event);
  1149. switch (event) {
  1150. case SND_SOC_DAPM_PRE_PMU:
  1151. wcd938x_rx_connect_port(component, HPH_L, true);
  1152. if (wcd938x->comp1_enable)
  1153. wcd938x_rx_connect_port(component, COMP_L, true);
  1154. break;
  1155. case SND_SOC_DAPM_POST_PMD:
  1156. wcd938x_rx_connect_port(component, HPH_L, false);
  1157. if (wcd938x->comp1_enable)
  1158. wcd938x_rx_connect_port(component, COMP_L, false);
  1159. wcd938x_rx_clk_disable(component);
  1160. snd_soc_component_update_bits(component,
  1161. WCD938X_DIGITAL_CDC_DIG_CLK_CTL,
  1162. 0x01, 0x00);
  1163. break;
  1164. };
  1165. return 0;
  1166. }
  1167. static int wcd938x_enable_rx2(struct snd_soc_dapm_widget *w,
  1168. struct snd_kcontrol *kcontrol, int event)
  1169. {
  1170. struct snd_soc_component *component =
  1171. snd_soc_dapm_to_component(w->dapm);
  1172. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1173. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1174. w->name, event);
  1175. switch (event) {
  1176. case SND_SOC_DAPM_PRE_PMU:
  1177. wcd938x_rx_connect_port(component, HPH_R, true);
  1178. if (wcd938x->comp2_enable)
  1179. wcd938x_rx_connect_port(component, COMP_R, true);
  1180. break;
  1181. case SND_SOC_DAPM_POST_PMD:
  1182. wcd938x_rx_connect_port(component, HPH_R, false);
  1183. if (wcd938x->comp2_enable)
  1184. wcd938x_rx_connect_port(component, COMP_R, false);
  1185. wcd938x_rx_clk_disable(component);
  1186. snd_soc_component_update_bits(component,
  1187. WCD938X_DIGITAL_CDC_DIG_CLK_CTL,
  1188. 0x02, 0x00);
  1189. break;
  1190. };
  1191. return 0;
  1192. }
  1193. static int wcd938x_enable_rx3(struct snd_soc_dapm_widget *w,
  1194. struct snd_kcontrol *kcontrol,
  1195. int event)
  1196. {
  1197. struct snd_soc_component *component =
  1198. snd_soc_dapm_to_component(w->dapm);
  1199. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1200. w->name, event);
  1201. switch (event) {
  1202. case SND_SOC_DAPM_PRE_PMU:
  1203. wcd938x_rx_connect_port(component, LO, true);
  1204. break;
  1205. case SND_SOC_DAPM_POST_PMD:
  1206. wcd938x_rx_connect_port(component, LO, false);
  1207. /* 6 msec delay as per HW requirement */
  1208. usleep_range(6000, 6010);
  1209. wcd938x_rx_clk_disable(component);
  1210. snd_soc_component_update_bits(component,
  1211. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x00);
  1212. break;
  1213. }
  1214. return 0;
  1215. }
  1216. static int wcd938x_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  1217. struct snd_kcontrol *kcontrol,
  1218. int event)
  1219. {
  1220. struct snd_soc_component *component =
  1221. snd_soc_dapm_to_component(w->dapm);
  1222. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1223. u16 dmic_clk_reg, dmic_clk_en_reg;
  1224. s32 *dmic_clk_cnt;
  1225. u8 dmic_ctl_shift = 0;
  1226. u8 dmic_clk_shift = 0;
  1227. u8 dmic_clk_mask = 0;
  1228. u16 dmic2_left_en = 0;
  1229. int ret = 0;
  1230. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1231. w->name, event);
  1232. switch (w->shift) {
  1233. case 0:
  1234. case 1:
  1235. dmic_clk_cnt = &(wcd938x->dmic_0_1_clk_cnt);
  1236. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_1_2;
  1237. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC1_CTL;
  1238. dmic_clk_mask = 0x0F;
  1239. dmic_clk_shift = 0x00;
  1240. dmic_ctl_shift = 0x00;
  1241. break;
  1242. case 2:
  1243. dmic2_left_en = WCD938X_DIGITAL_CDC_DMIC2_CTL;
  1244. case 3:
  1245. dmic_clk_cnt = &(wcd938x->dmic_2_3_clk_cnt);
  1246. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_1_2;
  1247. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC2_CTL;
  1248. dmic_clk_mask = 0xF0;
  1249. dmic_clk_shift = 0x04;
  1250. dmic_ctl_shift = 0x01;
  1251. break;
  1252. case 4:
  1253. case 5:
  1254. dmic_clk_cnt = &(wcd938x->dmic_4_5_clk_cnt);
  1255. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_3_4;
  1256. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC3_CTL;
  1257. dmic_clk_mask = 0x0F;
  1258. dmic_clk_shift = 0x00;
  1259. dmic_ctl_shift = 0x02;
  1260. break;
  1261. case 6:
  1262. case 7:
  1263. dmic_clk_cnt = &(wcd938x->dmic_6_7_clk_cnt);
  1264. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_3_4;
  1265. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC4_CTL;
  1266. dmic_clk_mask = 0xF0;
  1267. dmic_clk_shift = 0x04;
  1268. dmic_ctl_shift = 0x03;
  1269. break;
  1270. default:
  1271. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  1272. __func__);
  1273. return -EINVAL;
  1274. };
  1275. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  1276. __func__, event, (w->shift +1), *dmic_clk_cnt);
  1277. switch (event) {
  1278. case SND_SOC_DAPM_PRE_PMU:
  1279. snd_soc_component_update_bits(component,
  1280. WCD938X_DIGITAL_CDC_AMIC_CTL,
  1281. (0x01 << dmic_ctl_shift), 0x00);
  1282. /* 250us sleep as per HW requirement */
  1283. usleep_range(250, 260);
  1284. if (dmic2_left_en)
  1285. snd_soc_component_update_bits(component,
  1286. dmic2_left_en, 0x80, 0x80);
  1287. /* Setting DMIC clock rate to 2.4MHz */
  1288. snd_soc_component_update_bits(component,
  1289. dmic_clk_reg, dmic_clk_mask,
  1290. (0x03 << dmic_clk_shift));
  1291. snd_soc_component_update_bits(component,
  1292. dmic_clk_en_reg, 0x08, 0x08);
  1293. /* enable clock scaling */
  1294. snd_soc_component_update_bits(component,
  1295. WCD938X_DIGITAL_CDC_DMIC_CTL, 0x06, 0x06);
  1296. ret = swr_slvdev_datapath_control(wcd938x->tx_swr_dev,
  1297. wcd938x->tx_swr_dev->dev_num,
  1298. true);
  1299. break;
  1300. case SND_SOC_DAPM_POST_PMD:
  1301. wcd938x_tx_connect_port(component, DMIC0 + (w->shift), 0,
  1302. false);
  1303. snd_soc_component_update_bits(component,
  1304. WCD938X_DIGITAL_CDC_AMIC_CTL,
  1305. (0x01 << dmic_ctl_shift),
  1306. (0x01 << dmic_ctl_shift));
  1307. if (dmic2_left_en)
  1308. snd_soc_component_update_bits(component,
  1309. dmic2_left_en, 0x80, 0x00);
  1310. snd_soc_component_update_bits(component,
  1311. dmic_clk_en_reg, 0x08, 0x00);
  1312. break;
  1313. };
  1314. return ret;
  1315. }
  1316. /*
  1317. * wcd938x_get_micb_vout_ctl_val: converts micbias from volts to register value
  1318. * @micb_mv: micbias in mv
  1319. *
  1320. * return register value converted
  1321. */
  1322. int wcd938x_get_micb_vout_ctl_val(u32 micb_mv)
  1323. {
  1324. /* min micbias voltage is 1V and maximum is 2.85V */
  1325. if (micb_mv < 1000 || micb_mv > 2850) {
  1326. pr_err("%s: unsupported micbias voltage\n", __func__);
  1327. return -EINVAL;
  1328. }
  1329. return (micb_mv - 1000) / 50;
  1330. }
  1331. EXPORT_SYMBOL(wcd938x_get_micb_vout_ctl_val);
  1332. /*
  1333. * wcd938x_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  1334. * @component: handle to snd_soc_component *
  1335. * @req_volt: micbias voltage to be set
  1336. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  1337. *
  1338. * return 0 if adjustment is success or error code in case of failure
  1339. */
  1340. int wcd938x_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  1341. int req_volt, int micb_num)
  1342. {
  1343. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1344. int cur_vout_ctl, req_vout_ctl;
  1345. int micb_reg, micb_val, micb_en;
  1346. int ret = 0;
  1347. switch (micb_num) {
  1348. case MIC_BIAS_1:
  1349. micb_reg = WCD938X_ANA_MICB1;
  1350. break;
  1351. case MIC_BIAS_2:
  1352. micb_reg = WCD938X_ANA_MICB2;
  1353. break;
  1354. case MIC_BIAS_3:
  1355. micb_reg = WCD938X_ANA_MICB3;
  1356. break;
  1357. case MIC_BIAS_4:
  1358. micb_reg = WCD938X_ANA_MICB4;
  1359. break;
  1360. default:
  1361. return -EINVAL;
  1362. }
  1363. mutex_lock(&wcd938x->micb_lock);
  1364. /*
  1365. * If requested micbias voltage is same as current micbias
  1366. * voltage, then just return. Otherwise, adjust voltage as
  1367. * per requested value. If micbias is already enabled, then
  1368. * to avoid slow micbias ramp-up or down enable pull-up
  1369. * momentarily, change the micbias value and then re-enable
  1370. * micbias.
  1371. */
  1372. micb_val = snd_soc_component_read32(component, micb_reg);
  1373. micb_en = (micb_val & 0xC0) >> 6;
  1374. cur_vout_ctl = micb_val & 0x3F;
  1375. req_vout_ctl = wcd938x_get_micb_vout_ctl_val(req_volt);
  1376. if (req_vout_ctl < 0) {
  1377. ret = -EINVAL;
  1378. goto exit;
  1379. }
  1380. if (cur_vout_ctl == req_vout_ctl) {
  1381. ret = 0;
  1382. goto exit;
  1383. }
  1384. dev_dbg(component->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1385. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1386. req_volt, micb_en);
  1387. if (micb_en == 0x1)
  1388. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x80);
  1389. snd_soc_component_update_bits(component, micb_reg, 0x3F, req_vout_ctl);
  1390. if (micb_en == 0x1) {
  1391. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x40);
  1392. /*
  1393. * Add 2ms delay as per HW requirement after enabling
  1394. * micbias
  1395. */
  1396. usleep_range(2000, 2100);
  1397. }
  1398. exit:
  1399. mutex_unlock(&wcd938x->micb_lock);
  1400. return ret;
  1401. }
  1402. EXPORT_SYMBOL(wcd938x_mbhc_micb_adjust_voltage);
  1403. static int wcd938x_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1404. struct snd_kcontrol *kcontrol,
  1405. int event)
  1406. {
  1407. struct snd_soc_component *component =
  1408. snd_soc_dapm_to_component(w->dapm);
  1409. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1410. int ret = 0;
  1411. int bank = 0;
  1412. u8 mode = 0;
  1413. int i = 0;
  1414. int rate = 0;
  1415. bank = (wcd938x_swr_slv_get_current_bank(wcd938x->tx_swr_dev,
  1416. wcd938x->tx_swr_dev->dev_num) ? 0 : 1);
  1417. /* power mode is applicable only to analog mics */
  1418. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1419. /* Get channel rate */
  1420. rate = wcd938x_get_clk_rate(wcd938x->tx_mode[w->shift - ADC1]);
  1421. }
  1422. switch (event) {
  1423. case SND_SOC_DAPM_PRE_PMU:
  1424. /* Check AMIC2 is connected to ADC2 to take an action on BCS */
  1425. if (w->shift == ADC2 && !(snd_soc_component_read32(component,
  1426. WCD938X_TX_NEW_AMIC_MUX_CFG) & 0x80)) {
  1427. if (!wcd938x->bcs_dis)
  1428. wcd938x_tx_connect_port(component, MBHC,
  1429. SWR_CLK_RATE_4P8MHZ, true);
  1430. set_bit(AMIC2_BCS_ENABLE, &wcd938x->status_mask);
  1431. }
  1432. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1433. set_bit(w->shift - ADC1, &wcd938x->status_mask);
  1434. wcd938x_tx_connect_port(component, w->shift, rate,
  1435. true);
  1436. } else {
  1437. wcd938x_tx_connect_port(component, w->shift,
  1438. SWR_CLK_RATE_2P4MHZ, true);
  1439. }
  1440. break;
  1441. case SND_SOC_DAPM_POST_PMD:
  1442. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1443. if (strnstr(w->name, "ADC1", sizeof("ADC1"))) {
  1444. clear_bit(WCD_ADC1, &wcd938x->status_mask);
  1445. clear_bit(WCD_ADC1_MODE, &wcd938x->status_mask);
  1446. } else if (strnstr(w->name, "ADC2", sizeof("ADC2"))) {
  1447. clear_bit(WCD_ADC2, &wcd938x->status_mask);
  1448. clear_bit(WCD_ADC2_MODE, &wcd938x->status_mask);
  1449. } else if (strnstr(w->name, "ADC3", sizeof("ADC3"))) {
  1450. clear_bit(WCD_ADC3, &wcd938x->status_mask);
  1451. clear_bit(WCD_ADC3_MODE, &wcd938x->status_mask);
  1452. } else if (strnstr(w->name, "ADC4", sizeof("ADC4"))) {
  1453. clear_bit(WCD_ADC4, &wcd938x->status_mask);
  1454. clear_bit(WCD_ADC4_MODE, &wcd938x->status_mask);
  1455. }
  1456. }
  1457. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1458. if (test_bit(WCD_ADC1, &wcd938x->status_mask) ||
  1459. test_bit(WCD_ADC1_MODE, &wcd938x->status_mask))
  1460. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC1]];
  1461. if (test_bit(WCD_ADC2, &wcd938x->status_mask) ||
  1462. test_bit(WCD_ADC2_MODE, &wcd938x->status_mask))
  1463. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC2]];
  1464. if (test_bit(WCD_ADC3, &wcd938x->status_mask) ||
  1465. test_bit(WCD_ADC3_MODE, &wcd938x->status_mask))
  1466. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC3]];
  1467. if (test_bit(WCD_ADC4, &wcd938x->status_mask) ||
  1468. test_bit(WCD_ADC4_MODE, &wcd938x->status_mask))
  1469. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC4]];
  1470. if (mode != 0) {
  1471. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1472. if (mode & (1 << i)) {
  1473. i++;
  1474. break;
  1475. }
  1476. }
  1477. }
  1478. rate = wcd938x_get_clk_rate(i);
  1479. if (wcd938x->adc_count) {
  1480. rate = (wcd938x->adc_count * rate);
  1481. if (rate > SWR_CLK_RATE_9P6MHZ)
  1482. rate = SWR_CLK_RATE_9P6MHZ;
  1483. }
  1484. wcd938x_set_swr_clk_rate(component, rate, bank);
  1485. }
  1486. ret = swr_slvdev_datapath_control(wcd938x->tx_swr_dev,
  1487. wcd938x->tx_swr_dev->dev_num,
  1488. false);
  1489. if (strnstr(w->name, "ADC", sizeof("ADC")))
  1490. wcd938x_set_swr_clk_rate(component, rate, !bank);
  1491. break;
  1492. };
  1493. return ret;
  1494. }
  1495. static int wcd938x_get_adc_mode(int val)
  1496. {
  1497. int ret = 0;
  1498. switch (val) {
  1499. case ADC_MODE_INVALID:
  1500. ret = ADC_MODE_VAL_NORMAL;
  1501. break;
  1502. case ADC_MODE_HIFI:
  1503. ret = ADC_MODE_VAL_HIFI;
  1504. break;
  1505. case ADC_MODE_LO_HIF:
  1506. ret = ADC_MODE_VAL_LO_HIF;
  1507. break;
  1508. case ADC_MODE_NORMAL:
  1509. ret = ADC_MODE_VAL_NORMAL;
  1510. break;
  1511. case ADC_MODE_LP:
  1512. ret = ADC_MODE_VAL_LP;
  1513. break;
  1514. case ADC_MODE_ULP1:
  1515. ret = ADC_MODE_VAL_ULP1;
  1516. break;
  1517. case ADC_MODE_ULP2:
  1518. ret = ADC_MODE_VAL_ULP2;
  1519. break;
  1520. default:
  1521. ret = -EINVAL;
  1522. pr_err("%s: invalid ADC mode value %d\n", __func__, val);
  1523. break;
  1524. }
  1525. return ret;
  1526. }
  1527. int wcd938x_tx_channel_config(struct snd_soc_component *component,
  1528. int channel, int mode)
  1529. {
  1530. int reg = WCD938X_ANA_TX_CH2, mask = 0, val = 0;
  1531. int ret = 0;
  1532. switch (channel) {
  1533. case 0:
  1534. reg = WCD938X_ANA_TX_CH2;
  1535. mask = 0x40;
  1536. break;
  1537. case 1:
  1538. reg = WCD938X_ANA_TX_CH2;
  1539. mask = 0x20;
  1540. break;
  1541. case 2:
  1542. reg = WCD938X_ANA_TX_CH4;
  1543. mask = 0x40;
  1544. break;
  1545. case 3:
  1546. reg = WCD938X_ANA_TX_CH4;
  1547. mask = 0x20;
  1548. break;
  1549. default:
  1550. pr_err("%s: Invalid channel num %d\n", __func__, channel);
  1551. ret = -EINVAL;
  1552. break;
  1553. }
  1554. if (!mode)
  1555. val = 0x00;
  1556. else
  1557. val = mask;
  1558. if (!ret)
  1559. snd_soc_component_update_bits(component, reg, mask, val);
  1560. return ret;
  1561. }
  1562. static int wcd938x_codec_enable_adc(struct snd_soc_dapm_widget *w,
  1563. struct snd_kcontrol *kcontrol,
  1564. int event){
  1565. struct snd_soc_component *component =
  1566. snd_soc_dapm_to_component(w->dapm);
  1567. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1568. int clk_rate = 0, ret = 0;
  1569. int mode = 0, i = 0, bank = 0;
  1570. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1571. w->name, event);
  1572. bank = (wcd938x_swr_slv_get_current_bank(wcd938x->tx_swr_dev,
  1573. wcd938x->tx_swr_dev->dev_num) ? 0 : 1);
  1574. switch (event) {
  1575. case SND_SOC_DAPM_PRE_PMU:
  1576. wcd938x->adc_count++;
  1577. if (test_bit(WCD_ADC1, &wcd938x->status_mask) ||
  1578. test_bit(WCD_ADC1_MODE, &wcd938x->status_mask))
  1579. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC1]];
  1580. if (test_bit(WCD_ADC2, &wcd938x->status_mask) ||
  1581. test_bit(WCD_ADC2_MODE, &wcd938x->status_mask))
  1582. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC2]];
  1583. if (test_bit(WCD_ADC3, &wcd938x->status_mask) ||
  1584. test_bit(WCD_ADC3_MODE, &wcd938x->status_mask))
  1585. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC3]];
  1586. if (test_bit(WCD_ADC4, &wcd938x->status_mask) ||
  1587. test_bit(WCD_ADC4_MODE, &wcd938x->status_mask))
  1588. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC4]];
  1589. if (mode != 0) {
  1590. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1591. if (mode & (1 << i)) {
  1592. i++;
  1593. break;
  1594. }
  1595. }
  1596. }
  1597. clk_rate = wcd938x_get_clk_rate(i);
  1598. /* clk_rate depends on number of paths getting enabled */
  1599. clk_rate = (wcd938x->adc_count * clk_rate);
  1600. if (clk_rate > SWR_CLK_RATE_9P6MHZ)
  1601. clk_rate = SWR_CLK_RATE_9P6MHZ;
  1602. wcd938x_set_swr_clk_rate(component, clk_rate, bank);
  1603. ret = swr_slvdev_datapath_control(wcd938x->tx_swr_dev,
  1604. wcd938x->tx_swr_dev->dev_num,
  1605. true);
  1606. wcd938x_set_swr_clk_rate(component, clk_rate, !bank);
  1607. break;
  1608. case SND_SOC_DAPM_POST_PMD:
  1609. wcd938x->adc_count--;
  1610. if (wcd938x->adc_count < 0)
  1611. wcd938x->adc_count = 0;
  1612. wcd938x_tx_connect_port(component, ADC1 + w->shift, 0, false);
  1613. if (w->shift + ADC1 == ADC2 &&
  1614. test_bit(AMIC2_BCS_ENABLE, &wcd938x->status_mask)) {
  1615. if (!wcd938x->bcs_dis)
  1616. wcd938x_tx_connect_port(component, MBHC, 0,
  1617. false);
  1618. clear_bit(AMIC2_BCS_ENABLE, &wcd938x->status_mask);
  1619. }
  1620. break;
  1621. };
  1622. return ret;
  1623. }
  1624. void wcd938x_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  1625. bool bcs_disable)
  1626. {
  1627. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1628. if (wcd938x->update_wcd_event) {
  1629. if (bcs_disable)
  1630. wcd938x->update_wcd_event(wcd938x->handle,
  1631. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  1632. else
  1633. wcd938x->update_wcd_event(wcd938x->handle,
  1634. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  1635. }
  1636. }
  1637. static int wcd938x_enable_req(struct snd_soc_dapm_widget *w,
  1638. struct snd_kcontrol *kcontrol, int event)
  1639. {
  1640. struct snd_soc_component *component =
  1641. snd_soc_dapm_to_component(w->dapm);
  1642. struct wcd938x_priv *wcd938x =
  1643. snd_soc_component_get_drvdata(component);
  1644. int ret = 0;
  1645. u8 mode = 0;
  1646. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1647. w->name, event);
  1648. switch (event) {
  1649. case SND_SOC_DAPM_PRE_PMU:
  1650. snd_soc_component_update_bits(component,
  1651. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x08, 0x08);
  1652. snd_soc_component_update_bits(component,
  1653. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  1654. snd_soc_component_update_bits(component,
  1655. WCD938X_DIGITAL_CDC_REQ_CTL, 0x02, 0x02);
  1656. snd_soc_component_update_bits(component,
  1657. WCD938X_DIGITAL_CDC_REQ_CTL, 0x01, 0x00);
  1658. ret = wcd938x_tx_channel_config(component, w->shift, 1);
  1659. mode = wcd938x_get_adc_mode(wcd938x->tx_mode[w->shift]);
  1660. if (mode < 0) {
  1661. dev_info(component->dev,
  1662. "%s: invalid mode, setting to normal mode\n",
  1663. __func__);
  1664. mode = ADC_MODE_VAL_NORMAL;
  1665. }
  1666. switch (w->shift) {
  1667. case 0:
  1668. snd_soc_component_update_bits(component,
  1669. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0x0F,
  1670. mode);
  1671. snd_soc_component_update_bits(component,
  1672. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x10, 0x10);
  1673. break;
  1674. case 1:
  1675. snd_soc_component_update_bits(component,
  1676. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0xF0,
  1677. mode << 4);
  1678. snd_soc_component_update_bits(component,
  1679. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x20, 0x20);
  1680. break;
  1681. case 2:
  1682. snd_soc_component_update_bits(component,
  1683. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0x0F,
  1684. mode);
  1685. snd_soc_component_update_bits(component,
  1686. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x40, 0x40);
  1687. break;
  1688. case 3:
  1689. snd_soc_component_update_bits(component,
  1690. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0xF0,
  1691. mode << 4);
  1692. snd_soc_component_update_bits(component,
  1693. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x80, 0x80);
  1694. break;
  1695. default:
  1696. break;
  1697. }
  1698. ret |= wcd938x_tx_channel_config(component, w->shift, 0);
  1699. break;
  1700. case SND_SOC_DAPM_POST_PMD:
  1701. switch (w->shift) {
  1702. case 0:
  1703. snd_soc_component_update_bits(component,
  1704. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0x0F,
  1705. 0x00);
  1706. snd_soc_component_update_bits(component,
  1707. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x10, 0x00);
  1708. break;
  1709. case 1:
  1710. snd_soc_component_update_bits(component,
  1711. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0xF0,
  1712. 0x00);
  1713. snd_soc_component_update_bits(component,
  1714. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x20, 0x00);
  1715. break;
  1716. case 2:
  1717. snd_soc_component_update_bits(component,
  1718. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0x0F,
  1719. 0x00);
  1720. snd_soc_component_update_bits(component,
  1721. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x40, 0x00);
  1722. break;
  1723. case 3:
  1724. snd_soc_component_update_bits(component,
  1725. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0xF0,
  1726. 0x00);
  1727. snd_soc_component_update_bits(component,
  1728. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x80, 0x00);
  1729. break;
  1730. default:
  1731. break;
  1732. }
  1733. if (wcd938x->adc_count == 0) {
  1734. snd_soc_component_update_bits(component,
  1735. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x00);
  1736. snd_soc_component_update_bits(component,
  1737. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x08, 0x00);
  1738. }
  1739. break;
  1740. };
  1741. return ret;
  1742. }
  1743. int wcd938x_micbias_control(struct snd_soc_component *component,
  1744. int micb_num, int req, bool is_dapm)
  1745. {
  1746. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1747. int micb_index = micb_num - 1;
  1748. u16 micb_reg;
  1749. int pre_off_event = 0, post_off_event = 0;
  1750. int post_on_event = 0, post_dapm_off = 0;
  1751. int post_dapm_on = 0;
  1752. int ret = 0;
  1753. if ((micb_index < 0) || (micb_index > WCD938X_MAX_MICBIAS - 1)) {
  1754. dev_err(component->dev,
  1755. "%s: Invalid micbias index, micb_ind:%d\n",
  1756. __func__, micb_index);
  1757. return -EINVAL;
  1758. }
  1759. if (NULL == wcd938x) {
  1760. dev_err(component->dev,
  1761. "%s: wcd938x private data is NULL\n", __func__);
  1762. return -EINVAL;
  1763. }
  1764. switch (micb_num) {
  1765. case MIC_BIAS_1:
  1766. micb_reg = WCD938X_ANA_MICB1;
  1767. break;
  1768. case MIC_BIAS_2:
  1769. micb_reg = WCD938X_ANA_MICB2;
  1770. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1771. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1772. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1773. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1774. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1775. break;
  1776. case MIC_BIAS_3:
  1777. micb_reg = WCD938X_ANA_MICB3;
  1778. break;
  1779. case MIC_BIAS_4:
  1780. micb_reg = WCD938X_ANA_MICB4;
  1781. break;
  1782. default:
  1783. dev_err(component->dev, "%s: Invalid micbias number: %d\n",
  1784. __func__, micb_num);
  1785. return -EINVAL;
  1786. };
  1787. mutex_lock(&wcd938x->micb_lock);
  1788. switch (req) {
  1789. case MICB_PULLUP_ENABLE:
  1790. if (!wcd938x->dev_up) {
  1791. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1792. __func__, req);
  1793. ret = -ENODEV;
  1794. goto done;
  1795. }
  1796. wcd938x->pullup_ref[micb_index]++;
  1797. if ((wcd938x->pullup_ref[micb_index] == 1) &&
  1798. (wcd938x->micb_ref[micb_index] == 0))
  1799. snd_soc_component_update_bits(component, micb_reg,
  1800. 0xC0, 0x80);
  1801. break;
  1802. case MICB_PULLUP_DISABLE:
  1803. if (wcd938x->pullup_ref[micb_index] > 0)
  1804. wcd938x->pullup_ref[micb_index]--;
  1805. if (!wcd938x->dev_up) {
  1806. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1807. __func__, req);
  1808. ret = -ENODEV;
  1809. goto done;
  1810. }
  1811. if ((wcd938x->pullup_ref[micb_index] == 0) &&
  1812. (wcd938x->micb_ref[micb_index] == 0))
  1813. snd_soc_component_update_bits(component, micb_reg,
  1814. 0xC0, 0x00);
  1815. break;
  1816. case MICB_ENABLE:
  1817. if (!wcd938x->dev_up) {
  1818. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1819. __func__, req);
  1820. ret = -ENODEV;
  1821. goto done;
  1822. }
  1823. wcd938x->micb_ref[micb_index]++;
  1824. if (wcd938x->micb_ref[micb_index] == 1) {
  1825. snd_soc_component_update_bits(component,
  1826. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0xF0, 0xF0);
  1827. snd_soc_component_update_bits(component,
  1828. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  1829. snd_soc_component_update_bits(component,
  1830. WCD938X_DIGITAL_CDC_ANA_TX_CLK_CTL, 0x01, 0x01);
  1831. snd_soc_component_update_bits(component,
  1832. WCD938X_MICB1_TEST_CTL_2, 0x01, 0x01);
  1833. snd_soc_component_update_bits(component,
  1834. WCD938X_MICB2_TEST_CTL_2, 0x01, 0x01);
  1835. snd_soc_component_update_bits(component,
  1836. WCD938X_MICB3_TEST_CTL_2, 0x01, 0x01);
  1837. snd_soc_component_update_bits(component,
  1838. WCD938X_MICB4_TEST_CTL_2, 0x01, 0x01);
  1839. snd_soc_component_update_bits(component,
  1840. micb_reg, 0xC0, 0x40);
  1841. if (post_on_event)
  1842. blocking_notifier_call_chain(
  1843. &wcd938x->mbhc->notifier,
  1844. post_on_event,
  1845. &wcd938x->mbhc->wcd_mbhc);
  1846. }
  1847. if (is_dapm && post_dapm_on && wcd938x->mbhc)
  1848. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  1849. post_dapm_on,
  1850. &wcd938x->mbhc->wcd_mbhc);
  1851. break;
  1852. case MICB_DISABLE:
  1853. if (wcd938x->micb_ref[micb_index] > 0)
  1854. wcd938x->micb_ref[micb_index]--;
  1855. if (!wcd938x->dev_up) {
  1856. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1857. __func__, req);
  1858. ret = -ENODEV;
  1859. goto done;
  1860. }
  1861. if ((wcd938x->micb_ref[micb_index] == 0) &&
  1862. (wcd938x->pullup_ref[micb_index] > 0))
  1863. snd_soc_component_update_bits(component, micb_reg,
  1864. 0xC0, 0x80);
  1865. else if ((wcd938x->micb_ref[micb_index] == 0) &&
  1866. (wcd938x->pullup_ref[micb_index] == 0)) {
  1867. if (pre_off_event && wcd938x->mbhc)
  1868. blocking_notifier_call_chain(
  1869. &wcd938x->mbhc->notifier,
  1870. pre_off_event,
  1871. &wcd938x->mbhc->wcd_mbhc);
  1872. snd_soc_component_update_bits(component, micb_reg,
  1873. 0xC0, 0x00);
  1874. if (post_off_event && wcd938x->mbhc)
  1875. blocking_notifier_call_chain(
  1876. &wcd938x->mbhc->notifier,
  1877. post_off_event,
  1878. &wcd938x->mbhc->wcd_mbhc);
  1879. }
  1880. if (is_dapm && post_dapm_off && wcd938x->mbhc)
  1881. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  1882. post_dapm_off,
  1883. &wcd938x->mbhc->wcd_mbhc);
  1884. break;
  1885. };
  1886. dev_dbg(component->dev,
  1887. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  1888. __func__, micb_num, wcd938x->micb_ref[micb_index],
  1889. wcd938x->pullup_ref[micb_index]);
  1890. done:
  1891. mutex_unlock(&wcd938x->micb_lock);
  1892. return ret;
  1893. }
  1894. EXPORT_SYMBOL(wcd938x_micbias_control);
  1895. static int wcd938x_get_logical_addr(struct swr_device *swr_dev)
  1896. {
  1897. int ret = 0;
  1898. uint8_t devnum = 0;
  1899. int num_retry = NUM_ATTEMPTS;
  1900. do {
  1901. /* retry after 1ms */
  1902. usleep_range(1000, 1010);
  1903. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  1904. } while (ret && --num_retry);
  1905. if (ret)
  1906. dev_err(&swr_dev->dev,
  1907. "%s get devnum %d for dev addr %llx failed\n",
  1908. __func__, devnum, swr_dev->addr);
  1909. swr_dev->dev_num = devnum;
  1910. return 0;
  1911. }
  1912. static bool get_usbc_hs_status(struct snd_soc_component *component,
  1913. struct wcd_mbhc_config *mbhc_cfg)
  1914. {
  1915. if (mbhc_cfg->enable_usbc_analog) {
  1916. if (!(snd_soc_component_read32(component, WCD938X_ANA_MBHC_MECH)
  1917. & 0x20))
  1918. return true;
  1919. }
  1920. return false;
  1921. }
  1922. int wcd938x_swr_dmic_register_notifier(struct snd_soc_component *component,
  1923. struct notifier_block *nblock,
  1924. bool enable)
  1925. {
  1926. struct wcd938x_priv *wcd938x_priv;
  1927. if(NULL == component) {
  1928. pr_err("%s: wcd938x component is NULL\n", __func__);
  1929. return -EINVAL;
  1930. }
  1931. wcd938x_priv = snd_soc_component_get_drvdata(component);
  1932. wcd938x_priv->notify_swr_dmic = enable;
  1933. if (enable)
  1934. return blocking_notifier_chain_register(&wcd938x_priv->notifier,
  1935. nblock);
  1936. else
  1937. return blocking_notifier_chain_unregister(
  1938. &wcd938x_priv->notifier, nblock);
  1939. }
  1940. EXPORT_SYMBOL(wcd938x_swr_dmic_register_notifier);
  1941. static int wcd938x_event_notify(struct notifier_block *block,
  1942. unsigned long val,
  1943. void *data)
  1944. {
  1945. u16 event = (val & 0xffff);
  1946. int ret = 0;
  1947. struct wcd938x_priv *wcd938x = dev_get_drvdata((struct device *)data);
  1948. struct snd_soc_component *component = wcd938x->component;
  1949. struct wcd_mbhc *mbhc;
  1950. switch (event) {
  1951. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  1952. if (test_bit(WCD_ADC1, &wcd938x->status_mask)) {
  1953. snd_soc_component_update_bits(component,
  1954. WCD938X_ANA_TX_CH2, 0x40, 0x00);
  1955. set_bit(WCD_ADC1_MODE, &wcd938x->status_mask);
  1956. clear_bit(WCD_ADC1, &wcd938x->status_mask);
  1957. }
  1958. if (test_bit(WCD_ADC2, &wcd938x->status_mask)) {
  1959. snd_soc_component_update_bits(component,
  1960. WCD938X_ANA_TX_CH2, 0x20, 0x00);
  1961. set_bit(WCD_ADC2_MODE, &wcd938x->status_mask);
  1962. clear_bit(WCD_ADC2, &wcd938x->status_mask);
  1963. }
  1964. if (test_bit(WCD_ADC3, &wcd938x->status_mask)) {
  1965. snd_soc_component_update_bits(component,
  1966. WCD938X_ANA_TX_CH4, 0x40, 0x00);
  1967. set_bit(WCD_ADC3_MODE, &wcd938x->status_mask);
  1968. clear_bit(WCD_ADC3, &wcd938x->status_mask);
  1969. }
  1970. if (test_bit(WCD_ADC4, &wcd938x->status_mask)) {
  1971. snd_soc_component_update_bits(component,
  1972. WCD938X_ANA_TX_CH4, 0x20, 0x00);
  1973. set_bit(WCD_ADC4_MODE, &wcd938x->status_mask);
  1974. clear_bit(WCD_ADC4, &wcd938x->status_mask);
  1975. }
  1976. break;
  1977. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  1978. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  1979. 0xC0, 0x00);
  1980. snd_soc_component_update_bits(component, WCD938X_ANA_EAR,
  1981. 0x80, 0x00);
  1982. snd_soc_component_update_bits(component, WCD938X_AUX_AUXPA,
  1983. 0x80, 0x00);
  1984. break;
  1985. case BOLERO_SLV_EVT_SSR_DOWN:
  1986. wcd938x->dev_up = false;
  1987. if(wcd938x->notify_swr_dmic)
  1988. blocking_notifier_call_chain(&wcd938x->notifier,
  1989. WCD938X_EVT_SSR_DOWN,
  1990. NULL);
  1991. wcd938x->mbhc->wcd_mbhc.deinit_in_progress = true;
  1992. mbhc = &wcd938x->mbhc->wcd_mbhc;
  1993. wcd938x->usbc_hs_status = get_usbc_hs_status(component,
  1994. mbhc->mbhc_cfg);
  1995. wcd938x_mbhc_ssr_down(wcd938x->mbhc, component);
  1996. wcd938x_reset_low(wcd938x->dev);
  1997. break;
  1998. case BOLERO_SLV_EVT_SSR_UP:
  1999. wcd938x_reset(wcd938x->dev);
  2000. /* allow reset to take effect */
  2001. usleep_range(10000, 10010);
  2002. wcd938x_get_logical_addr(wcd938x->tx_swr_dev);
  2003. wcd938x_get_logical_addr(wcd938x->rx_swr_dev);
  2004. wcd938x_init_reg(component);
  2005. regcache_mark_dirty(wcd938x->regmap);
  2006. regcache_sync(wcd938x->regmap);
  2007. /* Initialize MBHC module */
  2008. mbhc = &wcd938x->mbhc->wcd_mbhc;
  2009. ret = wcd938x_mbhc_post_ssr_init(wcd938x->mbhc, component);
  2010. if (ret) {
  2011. dev_err(component->dev, "%s: mbhc initialization failed\n",
  2012. __func__);
  2013. } else {
  2014. wcd938x_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2015. }
  2016. wcd938x->mbhc->wcd_mbhc.deinit_in_progress = false;
  2017. wcd938x->dev_up = true;
  2018. if(wcd938x->notify_swr_dmic)
  2019. blocking_notifier_call_chain(&wcd938x->notifier,
  2020. WCD938X_EVT_SSR_UP,
  2021. NULL);
  2022. if (wcd938x->usbc_hs_status)
  2023. mdelay(500);
  2024. break;
  2025. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2026. snd_soc_component_update_bits(component,
  2027. WCD938X_DIGITAL_TOP_CLK_CFG, 0x06,
  2028. ((val >> 0x10) << 0x01));
  2029. break;
  2030. default:
  2031. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2032. break;
  2033. }
  2034. return 0;
  2035. }
  2036. static int __wcd938x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2037. int event)
  2038. {
  2039. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2040. int micb_num;
  2041. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2042. __func__, w->name, event);
  2043. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  2044. micb_num = MIC_BIAS_1;
  2045. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  2046. micb_num = MIC_BIAS_2;
  2047. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  2048. micb_num = MIC_BIAS_3;
  2049. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  2050. micb_num = MIC_BIAS_4;
  2051. else
  2052. return -EINVAL;
  2053. switch (event) {
  2054. case SND_SOC_DAPM_PRE_PMU:
  2055. wcd938x_micbias_control(component, micb_num,
  2056. MICB_ENABLE, true);
  2057. break;
  2058. case SND_SOC_DAPM_POST_PMU:
  2059. /* 1 msec delay as per HW requirement */
  2060. usleep_range(1000, 1100);
  2061. break;
  2062. case SND_SOC_DAPM_POST_PMD:
  2063. wcd938x_micbias_control(component, micb_num,
  2064. MICB_DISABLE, true);
  2065. break;
  2066. };
  2067. return 0;
  2068. }
  2069. static int wcd938x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2070. struct snd_kcontrol *kcontrol,
  2071. int event)
  2072. {
  2073. return __wcd938x_codec_enable_micbias(w, event);
  2074. }
  2075. static int __wcd938x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2076. int event)
  2077. {
  2078. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2079. int micb_num;
  2080. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2081. __func__, w->name, event);
  2082. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  2083. micb_num = MIC_BIAS_1;
  2084. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  2085. micb_num = MIC_BIAS_2;
  2086. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  2087. micb_num = MIC_BIAS_3;
  2088. else if (strnstr(w->name, "VA MIC BIAS4", sizeof("VA MIC BIAS4")))
  2089. micb_num = MIC_BIAS_4;
  2090. else
  2091. return -EINVAL;
  2092. switch (event) {
  2093. case SND_SOC_DAPM_PRE_PMU:
  2094. wcd938x_micbias_control(component, micb_num,
  2095. MICB_PULLUP_ENABLE, true);
  2096. break;
  2097. case SND_SOC_DAPM_POST_PMU:
  2098. /* 1 msec delay as per HW requirement */
  2099. usleep_range(1000, 1100);
  2100. break;
  2101. case SND_SOC_DAPM_POST_PMD:
  2102. wcd938x_micbias_control(component, micb_num,
  2103. MICB_PULLUP_DISABLE, true);
  2104. break;
  2105. };
  2106. return 0;
  2107. }
  2108. static int wcd938x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2109. struct snd_kcontrol *kcontrol,
  2110. int event)
  2111. {
  2112. return __wcd938x_codec_enable_micbias_pullup(w, event);
  2113. }
  2114. static int wcd938x_wakeup(void *handle, bool enable)
  2115. {
  2116. struct wcd938x_priv *priv;
  2117. int ret = 0;
  2118. if (!handle) {
  2119. pr_err("%s: NULL handle\n", __func__);
  2120. return -EINVAL;
  2121. }
  2122. priv = (struct wcd938x_priv *)handle;
  2123. if (!priv->tx_swr_dev) {
  2124. pr_err("%s: tx swr dev is NULL\n", __func__);
  2125. return -EINVAL;
  2126. }
  2127. mutex_lock(&priv->wakeup_lock);
  2128. if (enable)
  2129. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2130. else
  2131. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2132. mutex_unlock(&priv->wakeup_lock);
  2133. return ret;
  2134. }
  2135. static int wcd938x_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  2136. struct snd_kcontrol *kcontrol,
  2137. int event)
  2138. {
  2139. int ret = 0;
  2140. struct snd_soc_component *component =
  2141. snd_soc_dapm_to_component(w->dapm);
  2142. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2143. switch (event) {
  2144. case SND_SOC_DAPM_PRE_PMU:
  2145. wcd938x_wakeup(wcd938x, true);
  2146. ret = __wcd938x_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  2147. wcd938x_wakeup(wcd938x, false);
  2148. break;
  2149. case SND_SOC_DAPM_POST_PMD:
  2150. wcd938x_wakeup(wcd938x, true);
  2151. ret = __wcd938x_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  2152. wcd938x_wakeup(wcd938x, false);
  2153. break;
  2154. }
  2155. return ret;
  2156. }
  2157. static int wcd938x_enable_micbias(struct wcd938x_priv *wcd938x,
  2158. int micb_num, int req)
  2159. {
  2160. int micb_index = micb_num - 1;
  2161. u16 micb_reg;
  2162. if (NULL == wcd938x) {
  2163. pr_err("%s: wcd938x private data is NULL\n", __func__);
  2164. return -EINVAL;
  2165. }
  2166. switch (micb_num) {
  2167. case MIC_BIAS_1:
  2168. micb_reg = WCD938X_ANA_MICB1;
  2169. break;
  2170. case MIC_BIAS_2:
  2171. micb_reg = WCD938X_ANA_MICB2;
  2172. break;
  2173. case MIC_BIAS_3:
  2174. micb_reg = WCD938X_ANA_MICB3;
  2175. break;
  2176. case MIC_BIAS_4:
  2177. micb_reg = WCD938X_ANA_MICB4;
  2178. break;
  2179. default:
  2180. pr_err("%s: Invalid micbias number: %d\n", __func__, micb_num);
  2181. return -EINVAL;
  2182. };
  2183. pr_debug("%s: req: %d micb_num: %d micb_ref: %d pullup_ref: %d\n",
  2184. __func__, req, micb_num, wcd938x->micb_ref[micb_index],
  2185. wcd938x->pullup_ref[micb_index]);
  2186. mutex_lock(&wcd938x->micb_lock);
  2187. switch (req) {
  2188. case MICB_ENABLE:
  2189. wcd938x->micb_ref[micb_index]++;
  2190. if (wcd938x->micb_ref[micb_index] == 1) {
  2191. regmap_update_bits(wcd938x->regmap,
  2192. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0xE0, 0xE0);
  2193. regmap_update_bits(wcd938x->regmap,
  2194. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  2195. regmap_update_bits(wcd938x->regmap,
  2196. WCD938X_DIGITAL_CDC_ANA_TX_CLK_CTL, 0x01, 0x01);
  2197. regmap_update_bits(wcd938x->regmap,
  2198. WCD938X_MICB1_TEST_CTL_2, 0x01, 0x01);
  2199. regmap_update_bits(wcd938x->regmap,
  2200. WCD938X_MICB2_TEST_CTL_2, 0x01, 0x01);
  2201. regmap_update_bits(wcd938x->regmap,
  2202. WCD938X_MICB3_TEST_CTL_2, 0x01, 0x01);
  2203. regmap_update_bits(wcd938x->regmap,
  2204. WCD938X_MICB4_TEST_CTL_2, 0x01, 0x01);
  2205. regmap_update_bits(wcd938x->regmap,
  2206. micb_reg, 0xC0, 0x40);
  2207. regmap_update_bits(wcd938x->regmap, micb_reg, 0x3F, 0x10);
  2208. }
  2209. break;
  2210. case MICB_PULLUP_ENABLE:
  2211. wcd938x->pullup_ref[micb_index]++;
  2212. if ((wcd938x->pullup_ref[micb_index] == 1) &&
  2213. (wcd938x->micb_ref[micb_index] == 0))
  2214. regmap_update_bits(wcd938x->regmap, micb_reg,
  2215. 0xC0, 0x80);
  2216. break;
  2217. case MICB_PULLUP_DISABLE:
  2218. if (wcd938x->pullup_ref[micb_index] > 0)
  2219. wcd938x->pullup_ref[micb_index]--;
  2220. if ((wcd938x->pullup_ref[micb_index] == 0) &&
  2221. (wcd938x->micb_ref[micb_index] == 0))
  2222. regmap_update_bits(wcd938x->regmap, micb_reg,
  2223. 0xC0, 0x00);
  2224. break;
  2225. case MICB_DISABLE:
  2226. if (wcd938x->micb_ref[micb_index] > 0)
  2227. wcd938x->micb_ref[micb_index]--;
  2228. if ((wcd938x->micb_ref[micb_index] == 0) &&
  2229. (wcd938x->pullup_ref[micb_index] > 0))
  2230. regmap_update_bits(wcd938x->regmap, micb_reg,
  2231. 0xC0, 0x80);
  2232. else if ((wcd938x->micb_ref[micb_index] == 0) &&
  2233. (wcd938x->pullup_ref[micb_index] == 0))
  2234. regmap_update_bits(wcd938x->regmap, micb_reg,
  2235. 0xC0, 0x00);
  2236. break;
  2237. };
  2238. mutex_unlock(&wcd938x->micb_lock);
  2239. return 0;
  2240. }
  2241. int wcd938x_codec_force_enable_micbias_v2(struct snd_soc_component *component,
  2242. int event, int micb_num)
  2243. {
  2244. struct wcd938x_priv *wcd938x_priv = NULL;
  2245. int ret = 0;
  2246. int micb_index = micb_num - 1;
  2247. if(NULL == component) {
  2248. pr_err("%s: wcd938x component is NULL\n", __func__);
  2249. return -EINVAL;
  2250. }
  2251. if(event != SND_SOC_DAPM_PRE_PMU && event != SND_SOC_DAPM_POST_PMD) {
  2252. pr_err("%s: invalid event: %d\n", __func__, event);
  2253. return -EINVAL;
  2254. }
  2255. if(micb_num < MIC_BIAS_1 || micb_num > MIC_BIAS_4) {
  2256. pr_err("%s: invalid mic bias num: %d\n", __func__, micb_num);
  2257. return -EINVAL;
  2258. }
  2259. wcd938x_priv = snd_soc_component_get_drvdata(component);
  2260. if (!wcd938x_priv->dev_up) {
  2261. if ((wcd938x_priv->pullup_ref[micb_index] > 0) &&
  2262. (event == SND_SOC_DAPM_POST_PMD)) {
  2263. wcd938x_priv->pullup_ref[micb_index]--;
  2264. ret = -ENODEV;
  2265. goto done;
  2266. }
  2267. }
  2268. switch (event) {
  2269. case SND_SOC_DAPM_PRE_PMU:
  2270. wcd938x_wakeup(wcd938x_priv, true);
  2271. wcd938x_enable_micbias(wcd938x_priv, micb_num, MICB_PULLUP_ENABLE);
  2272. wcd938x_wakeup(wcd938x_priv, false);
  2273. break;
  2274. case SND_SOC_DAPM_POST_PMD:
  2275. wcd938x_wakeup(wcd938x_priv, true);
  2276. wcd938x_enable_micbias(wcd938x_priv, micb_num, MICB_PULLUP_DISABLE);
  2277. wcd938x_wakeup(wcd938x_priv, false);
  2278. break;
  2279. }
  2280. done:
  2281. return ret;
  2282. }
  2283. EXPORT_SYMBOL(wcd938x_codec_force_enable_micbias_v2);
  2284. static inline int wcd938x_tx_path_get(const char *wname,
  2285. unsigned int *path_num)
  2286. {
  2287. int ret = 0;
  2288. char *widget_name = NULL;
  2289. char *w_name = NULL;
  2290. char *path_num_char = NULL;
  2291. char *path_name = NULL;
  2292. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2293. if (!widget_name)
  2294. return -EINVAL;
  2295. w_name = widget_name;
  2296. path_name = strsep(&widget_name, " ");
  2297. if (!path_name) {
  2298. pr_err("%s: Invalid widget name = %s\n",
  2299. __func__, widget_name);
  2300. ret = -EINVAL;
  2301. goto err;
  2302. }
  2303. path_num_char = strpbrk(path_name, "0123");
  2304. if (!path_num_char) {
  2305. pr_err("%s: tx path index not found\n",
  2306. __func__);
  2307. ret = -EINVAL;
  2308. goto err;
  2309. }
  2310. ret = kstrtouint(path_num_char, 10, path_num);
  2311. if (ret < 0)
  2312. pr_err("%s: Invalid tx path = %s\n",
  2313. __func__, w_name);
  2314. err:
  2315. kfree(w_name);
  2316. return ret;
  2317. }
  2318. static int wcd938x_tx_mode_get(struct snd_kcontrol *kcontrol,
  2319. struct snd_ctl_elem_value *ucontrol)
  2320. {
  2321. struct snd_soc_component *component =
  2322. snd_soc_kcontrol_component(kcontrol);
  2323. struct wcd938x_priv *wcd938x = NULL;
  2324. int ret = 0;
  2325. unsigned int path = 0;
  2326. if (!component)
  2327. return -EINVAL;
  2328. wcd938x = snd_soc_component_get_drvdata(component);
  2329. if (!wcd938x)
  2330. return -EINVAL;
  2331. ret = wcd938x_tx_path_get(kcontrol->id.name, &path);
  2332. if (ret < 0)
  2333. return ret;
  2334. ucontrol->value.integer.value[0] = wcd938x->tx_mode[path];
  2335. return 0;
  2336. }
  2337. static int wcd938x_tx_mode_put(struct snd_kcontrol *kcontrol,
  2338. struct snd_ctl_elem_value *ucontrol)
  2339. {
  2340. struct snd_soc_component *component =
  2341. snd_soc_kcontrol_component(kcontrol);
  2342. struct wcd938x_priv *wcd938x = NULL;
  2343. u32 mode_val;
  2344. unsigned int path = 0;
  2345. int ret = 0;
  2346. if (!component)
  2347. return -EINVAL;
  2348. wcd938x = snd_soc_component_get_drvdata(component);
  2349. if (!wcd938x)
  2350. return -EINVAL;
  2351. ret = wcd938x_tx_path_get(kcontrol->id.name, &path);
  2352. if (ret)
  2353. return ret;
  2354. mode_val = ucontrol->value.enumerated.item[0];
  2355. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2356. wcd938x->tx_mode[path] = mode_val;
  2357. return 0;
  2358. }
  2359. static int wcd938x_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2360. struct snd_ctl_elem_value *ucontrol)
  2361. {
  2362. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2363. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2364. ucontrol->value.integer.value[0] = wcd938x->hph_mode;
  2365. return 0;
  2366. }
  2367. static int wcd938x_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2368. struct snd_ctl_elem_value *ucontrol)
  2369. {
  2370. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2371. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2372. u32 mode_val;
  2373. mode_val = ucontrol->value.enumerated.item[0];
  2374. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2375. if (wcd938x->variant == WCD9380) {
  2376. if (mode_val == CLS_H_HIFI || mode_val == CLS_AB_HIFI) {
  2377. dev_info(component->dev,
  2378. "%s:Invalid HPH Mode, default to CLS_H_ULP\n",
  2379. __func__);
  2380. mode_val = CLS_H_ULP;
  2381. }
  2382. }
  2383. if (mode_val == CLS_H_NORMAL) {
  2384. dev_info(component->dev,
  2385. "%s:Invalid HPH Mode, default to class_AB\n",
  2386. __func__);
  2387. mode_val = CLS_H_ULP;
  2388. }
  2389. wcd938x->hph_mode = mode_val;
  2390. return 0;
  2391. }
  2392. static int wcd938x_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2393. struct snd_ctl_elem_value *ucontrol)
  2394. {
  2395. u8 ear_pa_gain = 0;
  2396. struct snd_soc_component *component =
  2397. snd_soc_kcontrol_component(kcontrol);
  2398. ear_pa_gain = snd_soc_component_read32(component,
  2399. WCD938X_ANA_EAR_COMPANDER_CTL);
  2400. ear_pa_gain = (ear_pa_gain & 0x7C) >> 2;
  2401. ucontrol->value.integer.value[0] = ear_pa_gain;
  2402. dev_dbg(component->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  2403. ear_pa_gain);
  2404. return 0;
  2405. }
  2406. static int wcd938x_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2407. struct snd_ctl_elem_value *ucontrol)
  2408. {
  2409. u8 ear_pa_gain = 0;
  2410. struct snd_soc_component *component =
  2411. snd_soc_kcontrol_component(kcontrol);
  2412. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2413. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2414. __func__, ucontrol->value.integer.value[0]);
  2415. ear_pa_gain = ucontrol->value.integer.value[0] << 2;
  2416. if (!wcd938x->comp1_enable) {
  2417. snd_soc_component_update_bits(component,
  2418. WCD938X_ANA_EAR_COMPANDER_CTL,
  2419. 0x7C, ear_pa_gain);
  2420. }
  2421. return 0;
  2422. }
  2423. static int wcd938x_get_compander(struct snd_kcontrol *kcontrol,
  2424. struct snd_ctl_elem_value *ucontrol)
  2425. {
  2426. struct snd_soc_component *component =
  2427. snd_soc_kcontrol_component(kcontrol);
  2428. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2429. bool hphr;
  2430. struct soc_multi_mixer_control *mc;
  2431. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2432. hphr = mc->shift;
  2433. ucontrol->value.integer.value[0] = hphr ? wcd938x->comp2_enable :
  2434. wcd938x->comp1_enable;
  2435. return 0;
  2436. }
  2437. static int wcd938x_set_compander(struct snd_kcontrol *kcontrol,
  2438. struct snd_ctl_elem_value *ucontrol)
  2439. {
  2440. struct snd_soc_component *component =
  2441. snd_soc_kcontrol_component(kcontrol);
  2442. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2443. int value = ucontrol->value.integer.value[0];
  2444. bool hphr;
  2445. struct soc_multi_mixer_control *mc;
  2446. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2447. hphr = mc->shift;
  2448. if (hphr)
  2449. wcd938x->comp2_enable = value;
  2450. else
  2451. wcd938x->comp1_enable = value;
  2452. return 0;
  2453. }
  2454. static int wcd938x_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2455. struct snd_kcontrol *kcontrol,
  2456. int event)
  2457. {
  2458. struct snd_soc_component *component =
  2459. snd_soc_dapm_to_component(w->dapm);
  2460. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2461. struct wcd938x_pdata *pdata = NULL;
  2462. int ret = 0;
  2463. pdata = dev_get_platdata(wcd938x->dev);
  2464. if (!pdata) {
  2465. dev_err(component->dev, "%s: pdata is NULL\n", __func__);
  2466. return -EINVAL;
  2467. }
  2468. if (!msm_cdc_is_ondemand_supply(wcd938x->dev,
  2469. wcd938x->supplies,
  2470. pdata->regulator,
  2471. pdata->num_supplies,
  2472. "cdc-vdd-buck"))
  2473. return 0;
  2474. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2475. w->name, event);
  2476. switch (event) {
  2477. case SND_SOC_DAPM_PRE_PMU:
  2478. if (test_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask)) {
  2479. dev_dbg(component->dev,
  2480. "%s: buck already in enabled state\n",
  2481. __func__);
  2482. clear_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  2483. return 0;
  2484. }
  2485. ret = msm_cdc_enable_ondemand_supply(wcd938x->dev,
  2486. wcd938x->supplies,
  2487. pdata->regulator,
  2488. pdata->num_supplies,
  2489. "cdc-vdd-buck");
  2490. if (ret == -EINVAL) {
  2491. dev_err(component->dev, "%s: vdd buck is not enabled\n",
  2492. __func__);
  2493. return ret;
  2494. }
  2495. clear_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  2496. /*
  2497. * 200us sleep is required after LDO is enabled as per
  2498. * HW requirement
  2499. */
  2500. usleep_range(200, 250);
  2501. break;
  2502. case SND_SOC_DAPM_POST_PMD:
  2503. set_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  2504. break;
  2505. }
  2506. return 0;
  2507. }
  2508. static int wcd938x_ldoh_get(struct snd_kcontrol *kcontrol,
  2509. struct snd_ctl_elem_value *ucontrol)
  2510. {
  2511. struct snd_soc_component *component =
  2512. snd_soc_kcontrol_component(kcontrol);
  2513. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2514. ucontrol->value.integer.value[0] = wcd938x->ldoh;
  2515. return 0;
  2516. }
  2517. static int wcd938x_ldoh_put(struct snd_kcontrol *kcontrol,
  2518. struct snd_ctl_elem_value *ucontrol)
  2519. {
  2520. struct snd_soc_component *component =
  2521. snd_soc_kcontrol_component(kcontrol);
  2522. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2523. wcd938x->ldoh = ucontrol->value.integer.value[0];
  2524. return 0;
  2525. }
  2526. const char * const tx_master_ch_text[] = {
  2527. "ZERO", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3", "SWRM_TX1_CH4",
  2528. "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3", "SWRM_TX2_CH4",
  2529. "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3", "SWRM_TX3_CH4",
  2530. "SWRM_PCM_IN",
  2531. };
  2532. const struct soc_enum tx_master_ch_enum =
  2533. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2534. tx_master_ch_text);
  2535. static void wcd938x_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2536. {
  2537. u8 ch_type = 0;
  2538. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2539. ch_type = ADC1;
  2540. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2541. ch_type = ADC2;
  2542. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2543. ch_type = ADC3;
  2544. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2545. ch_type = ADC4;
  2546. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2547. ch_type = DMIC0;
  2548. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2549. ch_type = DMIC1;
  2550. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2551. ch_type = MBHC;
  2552. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2553. ch_type = DMIC2;
  2554. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2555. ch_type = DMIC3;
  2556. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2557. ch_type = DMIC4;
  2558. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2559. ch_type = DMIC5;
  2560. else if (strnstr(wname, "DMIC6", sizeof("DMIC6")))
  2561. ch_type = DMIC6;
  2562. else if (strnstr(wname, "DMIC7", sizeof("DMIC7")))
  2563. ch_type = DMIC7;
  2564. else
  2565. pr_err("%s: port name: %s is not listed\n", __func__, wname);
  2566. if (ch_type)
  2567. *ch_idx = wcd938x_slave_get_slave_ch_val(ch_type);
  2568. else
  2569. *ch_idx = -EINVAL;
  2570. }
  2571. static int wcd938x_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2572. struct snd_ctl_elem_value *ucontrol)
  2573. {
  2574. struct snd_soc_component *component =
  2575. snd_soc_kcontrol_component(kcontrol);
  2576. struct wcd938x_priv *wcd938x = NULL;
  2577. int slave_ch_idx = -EINVAL;
  2578. if (component == NULL)
  2579. return -EINVAL;
  2580. wcd938x = snd_soc_component_get_drvdata(component);
  2581. if (wcd938x == NULL)
  2582. return -EINVAL;
  2583. wcd938x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2584. if (slave_ch_idx < 0 || slave_ch_idx >= WCD938X_MAX_SLAVE_CH_TYPES)
  2585. return -EINVAL;
  2586. ucontrol->value.integer.value[0] = wcd938x_slave_get_master_ch_val(
  2587. wcd938x->tx_master_ch_map[slave_ch_idx]);
  2588. return 0;
  2589. }
  2590. static int wcd938x_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2591. struct snd_ctl_elem_value *ucontrol)
  2592. {
  2593. struct snd_soc_component *component =
  2594. snd_soc_kcontrol_component(kcontrol);
  2595. struct wcd938x_priv *wcd938x = NULL;
  2596. int slave_ch_idx = -EINVAL;
  2597. if (component == NULL)
  2598. return -EINVAL;
  2599. wcd938x = snd_soc_component_get_drvdata(component);
  2600. if (wcd938x == NULL)
  2601. return -EINVAL;
  2602. wcd938x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2603. if (slave_ch_idx < 0 || slave_ch_idx >= WCD938X_MAX_SLAVE_CH_TYPES)
  2604. return -EINVAL;
  2605. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2606. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2607. __func__, ucontrol->value.enumerated.item[0]);
  2608. wcd938x->tx_master_ch_map[slave_ch_idx] = wcd938x_slave_get_master_ch(
  2609. ucontrol->value.enumerated.item[0]);
  2610. return 0;
  2611. }
  2612. static int wcd938x_bcs_get(struct snd_kcontrol *kcontrol,
  2613. struct snd_ctl_elem_value *ucontrol)
  2614. {
  2615. struct snd_soc_component *component =
  2616. snd_soc_kcontrol_component(kcontrol);
  2617. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2618. ucontrol->value.integer.value[0] = wcd938x->bcs_dis;
  2619. return 0;
  2620. }
  2621. static int wcd938x_bcs_put(struct snd_kcontrol *kcontrol,
  2622. struct snd_ctl_elem_value *ucontrol)
  2623. {
  2624. struct snd_soc_component *component =
  2625. snd_soc_kcontrol_component(kcontrol);
  2626. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2627. wcd938x->bcs_dis = ucontrol->value.integer.value[0];
  2628. return 0;
  2629. }
  2630. static const char * const tx_mode_mux_text_wcd9380[] = {
  2631. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  2632. };
  2633. static const struct soc_enum tx_mode_mux_enum_wcd9380 =
  2634. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text_wcd9380),
  2635. tx_mode_mux_text_wcd9380);
  2636. static const char * const tx_mode_mux_text[] = {
  2637. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  2638. "ADC_ULP1", "ADC_ULP2",
  2639. };
  2640. static const struct soc_enum tx_mode_mux_enum =
  2641. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2642. tx_mode_mux_text);
  2643. static const char * const rx_hph_mode_mux_text_wcd9380[] = {
  2644. "CLS_H_INVALID", "CLS_H_INVALID_1", "CLS_H_LP", "CLS_AB",
  2645. "CLS_H_LOHIFI", "CLS_H_ULP", "CLS_H_INVALID_2", "CLS_AB_LP",
  2646. "CLS_AB_LOHIFI",
  2647. };
  2648. static const char * const wcd938x_ear_pa_gain_text[] = {
  2649. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB", "G_0_DB",
  2650. "G_M1P5_DB", "G_M3_DB", "G_M4P5_DB",
  2651. "G_M6_DB", "G_7P5_DB", "G_M9_DB",
  2652. "G_M10P5_DB", "G_M12_DB", "G_M13P5_DB",
  2653. "G_M15_DB", "G_M16P5_DB", "G_M18_DB",
  2654. };
  2655. static const struct soc_enum rx_hph_mode_mux_enum_wcd9380 =
  2656. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text_wcd9380),
  2657. rx_hph_mode_mux_text_wcd9380);
  2658. static SOC_ENUM_SINGLE_EXT_DECL(wcd938x_ear_pa_gain_enum,
  2659. wcd938x_ear_pa_gain_text);
  2660. static const char * const rx_hph_mode_mux_text[] = {
  2661. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2662. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2663. };
  2664. static const struct soc_enum rx_hph_mode_mux_enum =
  2665. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2666. rx_hph_mode_mux_text);
  2667. static const struct snd_kcontrol_new wcd9380_snd_controls[] = {
  2668. SOC_ENUM_EXT("EAR PA GAIN", wcd938x_ear_pa_gain_enum,
  2669. wcd938x_ear_pa_gain_get, wcd938x_ear_pa_gain_put),
  2670. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum_wcd9380,
  2671. wcd938x_rx_hph_mode_get, wcd938x_rx_hph_mode_put),
  2672. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum_wcd9380,
  2673. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2674. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum_wcd9380,
  2675. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2676. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum_wcd9380,
  2677. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2678. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum_wcd9380,
  2679. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2680. };
  2681. static const struct snd_kcontrol_new wcd9385_snd_controls[] = {
  2682. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2683. wcd938x_rx_hph_mode_get, wcd938x_rx_hph_mode_put),
  2684. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2685. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2686. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2687. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2688. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2689. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2690. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum,
  2691. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2692. };
  2693. static const struct snd_kcontrol_new wcd938x_snd_controls[] = {
  2694. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2695. wcd938x_get_compander, wcd938x_set_compander),
  2696. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2697. wcd938x_get_compander, wcd938x_set_compander),
  2698. SOC_SINGLE_EXT("LDOH Enable", SND_SOC_NOPM, 0, 1, 0,
  2699. wcd938x_ldoh_get, wcd938x_ldoh_put),
  2700. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2701. wcd938x_bcs_get, wcd938x_bcs_put),
  2702. SOC_SINGLE_TLV("HPHL Volume", WCD938X_HPH_L_EN, 0, 20, 1, line_gain),
  2703. SOC_SINGLE_TLV("HPHR Volume", WCD938X_HPH_R_EN, 0, 20, 1, line_gain),
  2704. SOC_SINGLE_TLV("ADC1 Volume", WCD938X_ANA_TX_CH1, 0, 20, 0,
  2705. analog_gain),
  2706. SOC_SINGLE_TLV("ADC2 Volume", WCD938X_ANA_TX_CH2, 0, 20, 0,
  2707. analog_gain),
  2708. SOC_SINGLE_TLV("ADC3 Volume", WCD938X_ANA_TX_CH3, 0, 20, 0,
  2709. analog_gain),
  2710. SOC_SINGLE_TLV("ADC4 Volume", WCD938X_ANA_TX_CH4, 0, 20, 0,
  2711. analog_gain),
  2712. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2713. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2714. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2715. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2716. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2717. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2718. SOC_ENUM_EXT("ADC4 ChMap", tx_master_ch_enum,
  2719. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2720. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2721. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2722. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2723. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2724. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2725. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2726. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2727. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2728. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2729. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2730. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2731. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2732. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2733. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2734. SOC_ENUM_EXT("DMIC6 ChMap", tx_master_ch_enum,
  2735. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2736. SOC_ENUM_EXT("DMIC7 ChMap", tx_master_ch_enum,
  2737. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2738. };
  2739. static const struct snd_kcontrol_new adc1_switch[] = {
  2740. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2741. };
  2742. static const struct snd_kcontrol_new adc2_switch[] = {
  2743. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2744. };
  2745. static const struct snd_kcontrol_new adc3_switch[] = {
  2746. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2747. };
  2748. static const struct snd_kcontrol_new adc4_switch[] = {
  2749. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2750. };
  2751. static const struct snd_kcontrol_new dmic1_switch[] = {
  2752. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2753. };
  2754. static const struct snd_kcontrol_new dmic2_switch[] = {
  2755. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2756. };
  2757. static const struct snd_kcontrol_new dmic3_switch[] = {
  2758. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2759. };
  2760. static const struct snd_kcontrol_new dmic4_switch[] = {
  2761. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2762. };
  2763. static const struct snd_kcontrol_new dmic5_switch[] = {
  2764. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2765. };
  2766. static const struct snd_kcontrol_new dmic6_switch[] = {
  2767. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2768. };
  2769. static const struct snd_kcontrol_new dmic7_switch[] = {
  2770. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2771. };
  2772. static const struct snd_kcontrol_new dmic8_switch[] = {
  2773. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2774. };
  2775. static const struct snd_kcontrol_new ear_rdac_switch[] = {
  2776. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2777. };
  2778. static const struct snd_kcontrol_new aux_rdac_switch[] = {
  2779. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2780. };
  2781. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2782. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2783. };
  2784. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2785. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2786. };
  2787. static const char * const adc2_mux_text[] = {
  2788. "INP2", "INP3"
  2789. };
  2790. static const struct soc_enum adc2_enum =
  2791. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 7,
  2792. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2793. static const struct snd_kcontrol_new tx_adc2_mux =
  2794. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2795. static const char * const adc3_mux_text[] = {
  2796. "INP4", "INP6"
  2797. };
  2798. static const struct soc_enum adc3_enum =
  2799. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 6,
  2800. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2801. static const struct snd_kcontrol_new tx_adc3_mux =
  2802. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2803. static const char * const adc4_mux_text[] = {
  2804. "INP5", "INP7"
  2805. };
  2806. static const struct soc_enum adc4_enum =
  2807. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 5,
  2808. ARRAY_SIZE(adc4_mux_text), adc4_mux_text);
  2809. static const struct snd_kcontrol_new tx_adc4_mux =
  2810. SOC_DAPM_ENUM("ADC4 MUX Mux", adc4_enum);
  2811. static const char * const rdac3_mux_text[] = {
  2812. "RX1", "RX3"
  2813. };
  2814. static const char * const hdr12_mux_text[] = {
  2815. "NO_HDR12", "HDR12"
  2816. };
  2817. static const struct soc_enum hdr12_enum =
  2818. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 4,
  2819. ARRAY_SIZE(hdr12_mux_text), hdr12_mux_text);
  2820. static const struct snd_kcontrol_new tx_hdr12_mux =
  2821. SOC_DAPM_ENUM("HDR12 MUX Mux", hdr12_enum);
  2822. static const char * const hdr34_mux_text[] = {
  2823. "NO_HDR34", "HDR34"
  2824. };
  2825. static const struct soc_enum hdr34_enum =
  2826. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 3,
  2827. ARRAY_SIZE(hdr34_mux_text), hdr34_mux_text);
  2828. static const struct snd_kcontrol_new tx_hdr34_mux =
  2829. SOC_DAPM_ENUM("HDR34 MUX Mux", hdr34_enum);
  2830. static const struct soc_enum rdac3_enum =
  2831. SOC_ENUM_SINGLE(WCD938X_DIGITAL_CDC_EAR_PATH_CTL, 0,
  2832. ARRAY_SIZE(rdac3_mux_text), rdac3_mux_text);
  2833. static const struct snd_kcontrol_new rx_rdac3_mux =
  2834. SOC_DAPM_ENUM("RDAC3_MUX Mux", rdac3_enum);
  2835. static const struct snd_soc_dapm_widget wcd938x_dapm_widgets[] = {
  2836. /*input widgets*/
  2837. SND_SOC_DAPM_INPUT("AMIC1"),
  2838. SND_SOC_DAPM_INPUT("AMIC2"),
  2839. SND_SOC_DAPM_INPUT("AMIC3"),
  2840. SND_SOC_DAPM_INPUT("AMIC4"),
  2841. SND_SOC_DAPM_INPUT("AMIC5"),
  2842. SND_SOC_DAPM_INPUT("AMIC6"),
  2843. SND_SOC_DAPM_INPUT("AMIC7"),
  2844. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  2845. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  2846. SND_SOC_DAPM_INPUT("IN3_AUX"),
  2847. /*
  2848. * These dummy widgets are null connected to WCD938x dapm input and
  2849. * output widgets which are not actual path endpoints. This ensures
  2850. * dapm doesnt set these dapm input and output widgets as endpoints.
  2851. */
  2852. SND_SOC_DAPM_INPUT("WCD_TX_DUMMY"),
  2853. SND_SOC_DAPM_OUTPUT("WCD_RX_DUMMY"),
  2854. /*tx widgets*/
  2855. SND_SOC_DAPM_ADC_E("ADC1", NULL, SND_SOC_NOPM, 0, 0,
  2856. wcd938x_codec_enable_adc,
  2857. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2858. SND_SOC_DAPM_ADC_E("ADC2", NULL, SND_SOC_NOPM, 1, 0,
  2859. wcd938x_codec_enable_adc,
  2860. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2861. SND_SOC_DAPM_ADC_E("ADC3", NULL, SND_SOC_NOPM, 2, 0,
  2862. wcd938x_codec_enable_adc,
  2863. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2864. SND_SOC_DAPM_ADC_E("ADC4", NULL, SND_SOC_NOPM, 3, 0,
  2865. wcd938x_codec_enable_adc,
  2866. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2867. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  2868. wcd938x_codec_enable_dmic,
  2869. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2870. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  2871. wcd938x_codec_enable_dmic,
  2872. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2873. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  2874. wcd938x_codec_enable_dmic,
  2875. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2876. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  2877. wcd938x_codec_enable_dmic,
  2878. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2879. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  2880. wcd938x_codec_enable_dmic,
  2881. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2882. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  2883. wcd938x_codec_enable_dmic,
  2884. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2885. SND_SOC_DAPM_ADC_E("DMIC7", NULL, SND_SOC_NOPM, 6, 0,
  2886. wcd938x_codec_enable_dmic,
  2887. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2888. SND_SOC_DAPM_ADC_E("DMIC8", NULL, SND_SOC_NOPM, 7, 0,
  2889. wcd938x_codec_enable_dmic,
  2890. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2891. SND_SOC_DAPM_MIXER_E("ADC1 REQ", SND_SOC_NOPM, 0, 0,
  2892. NULL, 0, wcd938x_enable_req,
  2893. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2894. SND_SOC_DAPM_MIXER_E("ADC2 REQ", SND_SOC_NOPM, 1, 0,
  2895. NULL, 0, wcd938x_enable_req,
  2896. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2897. SND_SOC_DAPM_MIXER_E("ADC3 REQ", SND_SOC_NOPM, 2, 0,
  2898. NULL, 0, wcd938x_enable_req,
  2899. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2900. SND_SOC_DAPM_MIXER_E("ADC4 REQ", SND_SOC_NOPM, 3, 0,
  2901. NULL, 0, wcd938x_enable_req,
  2902. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2903. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  2904. &tx_adc2_mux),
  2905. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  2906. &tx_adc3_mux),
  2907. SND_SOC_DAPM_MUX("ADC4 MUX", SND_SOC_NOPM, 0, 0,
  2908. &tx_adc4_mux),
  2909. SND_SOC_DAPM_MUX("HDR12 MUX", SND_SOC_NOPM, 0, 0,
  2910. &tx_hdr12_mux),
  2911. SND_SOC_DAPM_MUX("HDR34 MUX", SND_SOC_NOPM, 0, 0,
  2912. &tx_hdr34_mux),
  2913. /*tx mixers*/
  2914. SND_SOC_DAPM_MIXER_E("ADC1_MIXER", SND_SOC_NOPM, ADC1, 0,
  2915. adc1_switch, ARRAY_SIZE(adc1_switch),
  2916. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2917. SND_SOC_DAPM_POST_PMD),
  2918. SND_SOC_DAPM_MIXER_E("ADC2_MIXER", SND_SOC_NOPM, ADC2, 0,
  2919. adc2_switch, ARRAY_SIZE(adc2_switch),
  2920. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2921. SND_SOC_DAPM_POST_PMD),
  2922. SND_SOC_DAPM_MIXER_E("ADC3_MIXER", SND_SOC_NOPM, ADC3, 0, adc3_switch,
  2923. ARRAY_SIZE(adc3_switch), wcd938x_tx_swr_ctrl,
  2924. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2925. SND_SOC_DAPM_MIXER_E("ADC4_MIXER", SND_SOC_NOPM, ADC4, 0, adc4_switch,
  2926. ARRAY_SIZE(adc4_switch), wcd938x_tx_swr_ctrl,
  2927. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2928. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  2929. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  2930. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2931. SND_SOC_DAPM_POST_PMD),
  2932. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  2933. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  2934. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2935. SND_SOC_DAPM_POST_PMD),
  2936. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  2937. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  2938. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2939. SND_SOC_DAPM_POST_PMD),
  2940. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  2941. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  2942. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2943. SND_SOC_DAPM_POST_PMD),
  2944. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  2945. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  2946. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2947. SND_SOC_DAPM_POST_PMD),
  2948. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  2949. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  2950. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2951. SND_SOC_DAPM_POST_PMD),
  2952. SND_SOC_DAPM_MIXER_E("DMIC7_MIXER", SND_SOC_NOPM, DMIC7,
  2953. 0, dmic7_switch, ARRAY_SIZE(dmic7_switch),
  2954. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2955. SND_SOC_DAPM_POST_PMD),
  2956. SND_SOC_DAPM_MIXER_E("DMIC8_MIXER", SND_SOC_NOPM, DMIC8,
  2957. 0, dmic8_switch, ARRAY_SIZE(dmic8_switch),
  2958. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2959. SND_SOC_DAPM_POST_PMD),
  2960. /* micbias widgets*/
  2961. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  2962. wcd938x_codec_enable_micbias,
  2963. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2964. SND_SOC_DAPM_POST_PMD),
  2965. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  2966. wcd938x_codec_enable_micbias,
  2967. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2968. SND_SOC_DAPM_POST_PMD),
  2969. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  2970. wcd938x_codec_enable_micbias,
  2971. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2972. SND_SOC_DAPM_POST_PMD),
  2973. SND_SOC_DAPM_SUPPLY("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  2974. wcd938x_codec_enable_micbias,
  2975. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2976. SND_SOC_DAPM_POST_PMD),
  2977. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  2978. wcd938x_codec_force_enable_micbias,
  2979. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2980. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  2981. wcd938x_codec_force_enable_micbias,
  2982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2983. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  2984. wcd938x_codec_force_enable_micbias,
  2985. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2986. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  2987. wcd938x_codec_force_enable_micbias,
  2988. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2989. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  2990. wcd938x_codec_enable_vdd_buck,
  2991. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2992. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  2993. wcd938x_enable_clsh,
  2994. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2995. /*rx widgets*/
  2996. SND_SOC_DAPM_PGA_E("EAR PGA", WCD938X_ANA_EAR, 7, 0, NULL, 0,
  2997. wcd938x_codec_enable_ear_pa,
  2998. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2999. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3000. SND_SOC_DAPM_PGA_E("AUX PGA", WCD938X_AUX_AUXPA, 7, 0, NULL, 0,
  3001. wcd938x_codec_enable_aux_pa,
  3002. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3003. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3004. SND_SOC_DAPM_PGA_E("HPHL PGA", WCD938X_ANA_HPH, 7, 0, NULL, 0,
  3005. wcd938x_codec_enable_hphl_pa,
  3006. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3007. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3008. SND_SOC_DAPM_PGA_E("HPHR PGA", WCD938X_ANA_HPH, 6, 0, NULL, 0,
  3009. wcd938x_codec_enable_hphr_pa,
  3010. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3011. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3012. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  3013. wcd938x_codec_hphl_dac_event,
  3014. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3015. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3016. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  3017. wcd938x_codec_hphr_dac_event,
  3018. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3019. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3020. SND_SOC_DAPM_DAC_E("RDAC3", NULL, SND_SOC_NOPM, 0, 0,
  3021. wcd938x_codec_ear_dac_event,
  3022. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3023. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3024. SND_SOC_DAPM_DAC_E("RDAC4", NULL, SND_SOC_NOPM, 0, 0,
  3025. wcd938x_codec_aux_dac_event,
  3026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3027. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3028. SND_SOC_DAPM_MUX("RDAC3_MUX", SND_SOC_NOPM, 0, 0, &rx_rdac3_mux),
  3029. SND_SOC_DAPM_MIXER_E("RX1", SND_SOC_NOPM, 0, 0, NULL, 0,
  3030. wcd938x_enable_rx1, SND_SOC_DAPM_PRE_PMU |
  3031. SND_SOC_DAPM_POST_PMD),
  3032. SND_SOC_DAPM_MIXER_E("RX2", SND_SOC_NOPM, 0, 0, NULL, 0,
  3033. wcd938x_enable_rx2, SND_SOC_DAPM_PRE_PMU |
  3034. SND_SOC_DAPM_POST_PMD),
  3035. SND_SOC_DAPM_MIXER_E("RX3", SND_SOC_NOPM, 0, 0, NULL, 0,
  3036. wcd938x_enable_rx3, SND_SOC_DAPM_PRE_PMU |
  3037. SND_SOC_DAPM_POST_PMD),
  3038. /* rx mixer widgets*/
  3039. SND_SOC_DAPM_MIXER("EAR_RDAC", SND_SOC_NOPM, 0, 0,
  3040. ear_rdac_switch, ARRAY_SIZE(ear_rdac_switch)),
  3041. SND_SOC_DAPM_MIXER("AUX_RDAC", SND_SOC_NOPM, 0, 0,
  3042. aux_rdac_switch, ARRAY_SIZE(aux_rdac_switch)),
  3043. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3044. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3045. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3046. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3047. /*output widgets tx*/
  3048. SND_SOC_DAPM_OUTPUT("WCD_TX_OUTPUT"),
  3049. /*output widgets rx*/
  3050. SND_SOC_DAPM_OUTPUT("EAR"),
  3051. SND_SOC_DAPM_OUTPUT("AUX"),
  3052. SND_SOC_DAPM_OUTPUT("HPHL"),
  3053. SND_SOC_DAPM_OUTPUT("HPHR"),
  3054. /* micbias pull up widgets*/
  3055. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3056. wcd938x_codec_enable_micbias_pullup,
  3057. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3058. SND_SOC_DAPM_POST_PMD),
  3059. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3060. wcd938x_codec_enable_micbias_pullup,
  3061. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3062. SND_SOC_DAPM_POST_PMD),
  3063. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3064. wcd938x_codec_enable_micbias_pullup,
  3065. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3066. SND_SOC_DAPM_POST_PMD),
  3067. SND_SOC_DAPM_SUPPLY("VA MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3068. wcd938x_codec_enable_micbias_pullup,
  3069. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3070. SND_SOC_DAPM_POST_PMD),
  3071. };
  3072. static const struct snd_soc_dapm_route wcd938x_audio_map[] = {
  3073. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3074. {"WCD_TX_OUTPUT", NULL, "ADC1_MIXER"},
  3075. {"ADC1_MIXER", "Switch", "ADC1 REQ"},
  3076. {"ADC1 REQ", NULL, "ADC1"},
  3077. {"ADC1", NULL, "AMIC1"},
  3078. {"WCD_TX_OUTPUT", NULL, "ADC2_MIXER"},
  3079. {"ADC2_MIXER", "Switch", "ADC2 REQ"},
  3080. {"ADC2 REQ", NULL, "ADC2"},
  3081. {"ADC2", NULL, "HDR12 MUX"},
  3082. {"HDR12 MUX", "NO_HDR12", "ADC2 MUX"},
  3083. {"HDR12 MUX", "HDR12", "AMIC1"},
  3084. {"ADC2 MUX", "INP3", "AMIC3"},
  3085. {"ADC2 MUX", "INP2", "AMIC2"},
  3086. {"WCD_TX_OUTPUT", NULL, "ADC3_MIXER"},
  3087. {"ADC3_MIXER", "Switch", "ADC3 REQ"},
  3088. {"ADC3 REQ", NULL, "ADC3"},
  3089. {"ADC3", NULL, "HDR34 MUX"},
  3090. {"HDR34 MUX", "NO_HDR34", "ADC3 MUX"},
  3091. {"HDR34 MUX", "HDR34", "AMIC5"},
  3092. {"ADC3 MUX", "INP4", "AMIC4"},
  3093. {"ADC3 MUX", "INP6", "AMIC6"},
  3094. {"WCD_TX_OUTPUT", NULL, "ADC4_MIXER"},
  3095. {"ADC4_MIXER", "Switch", "ADC4 REQ"},
  3096. {"ADC4 REQ", NULL, "ADC4"},
  3097. {"ADC4", NULL, "ADC4 MUX"},
  3098. {"ADC4 MUX", "INP5", "AMIC5"},
  3099. {"ADC4 MUX", "INP7", "AMIC7"},
  3100. {"WCD_TX_OUTPUT", NULL, "DMIC1_MIXER"},
  3101. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3102. {"WCD_TX_OUTPUT", NULL, "DMIC2_MIXER"},
  3103. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3104. {"WCD_TX_OUTPUT", NULL, "DMIC3_MIXER"},
  3105. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3106. {"WCD_TX_OUTPUT", NULL, "DMIC4_MIXER"},
  3107. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3108. {"WCD_TX_OUTPUT", NULL, "DMIC5_MIXER"},
  3109. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3110. {"WCD_TX_OUTPUT", NULL, "DMIC6_MIXER"},
  3111. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3112. {"WCD_TX_OUTPUT", NULL, "DMIC7_MIXER"},
  3113. {"DMIC7_MIXER", "Switch", "DMIC7"},
  3114. {"WCD_TX_OUTPUT", NULL, "DMIC8_MIXER"},
  3115. {"DMIC8_MIXER", "Switch", "DMIC8"},
  3116. {"IN1_HPHL", NULL, "WCD_RX_DUMMY"},
  3117. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3118. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3119. {"RX1", NULL, "IN1_HPHL"},
  3120. {"RDAC1", NULL, "RX1"},
  3121. {"HPHL_RDAC", "Switch", "RDAC1"},
  3122. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3123. {"HPHL", NULL, "HPHL PGA"},
  3124. {"IN2_HPHR", NULL, "WCD_RX_DUMMY"},
  3125. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3126. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3127. {"RX2", NULL, "IN2_HPHR"},
  3128. {"RDAC2", NULL, "RX2"},
  3129. {"HPHR_RDAC", "Switch", "RDAC2"},
  3130. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3131. {"HPHR", NULL, "HPHR PGA"},
  3132. {"IN3_AUX", NULL, "WCD_RX_DUMMY"},
  3133. {"IN3_AUX", NULL, "VDD_BUCK"},
  3134. {"IN3_AUX", NULL, "CLS_H_PORT"},
  3135. {"RX3", NULL, "IN3_AUX"},
  3136. {"RDAC4", NULL, "RX3"},
  3137. {"AUX_RDAC", "Switch", "RDAC4"},
  3138. {"AUX PGA", NULL, "AUX_RDAC"},
  3139. {"AUX", NULL, "AUX PGA"},
  3140. {"RDAC3_MUX", "RX3", "RX3"},
  3141. {"RDAC3_MUX", "RX1", "RX1"},
  3142. {"RDAC3", NULL, "RDAC3_MUX"},
  3143. {"EAR_RDAC", "Switch", "RDAC3"},
  3144. {"EAR PGA", NULL, "EAR_RDAC"},
  3145. {"EAR", NULL, "EAR PGA"},
  3146. };
  3147. static ssize_t wcd938x_version_read(struct snd_info_entry *entry,
  3148. void *file_private_data,
  3149. struct file *file,
  3150. char __user *buf, size_t count,
  3151. loff_t pos)
  3152. {
  3153. struct wcd938x_priv *priv;
  3154. char buffer[WCD938X_VERSION_ENTRY_SIZE];
  3155. int len = 0;
  3156. priv = (struct wcd938x_priv *) entry->private_data;
  3157. if (!priv) {
  3158. pr_err("%s: wcd938x priv is null\n", __func__);
  3159. return -EINVAL;
  3160. }
  3161. switch (priv->version) {
  3162. case WCD938X_VERSION_1_0:
  3163. len = snprintf(buffer, sizeof(buffer), "WCD938X_1_0\n");
  3164. break;
  3165. default:
  3166. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3167. }
  3168. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3169. }
  3170. static struct snd_info_entry_ops wcd938x_info_ops = {
  3171. .read = wcd938x_version_read,
  3172. };
  3173. static ssize_t wcd938x_variant_read(struct snd_info_entry *entry,
  3174. void *file_private_data,
  3175. struct file *file,
  3176. char __user *buf, size_t count,
  3177. loff_t pos)
  3178. {
  3179. struct wcd938x_priv *priv;
  3180. char buffer[WCD938X_VARIANT_ENTRY_SIZE];
  3181. int len = 0;
  3182. priv = (struct wcd938x_priv *) entry->private_data;
  3183. if (!priv) {
  3184. pr_err("%s: wcd938x priv is null\n", __func__);
  3185. return -EINVAL;
  3186. }
  3187. switch (priv->variant) {
  3188. case WCD9380:
  3189. len = snprintf(buffer, sizeof(buffer), "WCD9380\n");
  3190. break;
  3191. case WCD9385:
  3192. len = snprintf(buffer, sizeof(buffer), "WCD9385\n");
  3193. break;
  3194. default:
  3195. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3196. }
  3197. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3198. }
  3199. static struct snd_info_entry_ops wcd938x_variant_ops = {
  3200. .read = wcd938x_variant_read,
  3201. };
  3202. /*
  3203. * wcd938x_get_codec_variant
  3204. * @component: component instance
  3205. *
  3206. * Return: codec variant or -EINVAL in error.
  3207. */
  3208. int wcd938x_get_codec_variant(struct snd_soc_component *component)
  3209. {
  3210. struct wcd938x_priv *priv = NULL;
  3211. if (!component)
  3212. return -EINVAL;
  3213. priv = snd_soc_component_get_drvdata(component);
  3214. if (!priv) {
  3215. dev_err(component->dev,
  3216. "%s:wcd938x not probed\n", __func__);
  3217. return 0;
  3218. }
  3219. return priv->variant;
  3220. }
  3221. EXPORT_SYMBOL(wcd938x_get_codec_variant);
  3222. /*
  3223. * wcd938x_info_create_codec_entry - creates wcd938x module
  3224. * @codec_root: The parent directory
  3225. * @component: component instance
  3226. *
  3227. * Creates wcd938x module, variant and version entry under the given
  3228. * parent directory.
  3229. *
  3230. * Return: 0 on success or negative error code on failure.
  3231. */
  3232. int wcd938x_info_create_codec_entry(struct snd_info_entry *codec_root,
  3233. struct snd_soc_component *component)
  3234. {
  3235. struct snd_info_entry *version_entry;
  3236. struct snd_info_entry *variant_entry;
  3237. struct wcd938x_priv *priv;
  3238. struct snd_soc_card *card;
  3239. if (!codec_root || !component)
  3240. return -EINVAL;
  3241. priv = snd_soc_component_get_drvdata(component);
  3242. if (priv->entry) {
  3243. dev_dbg(priv->dev,
  3244. "%s:wcd938x module already created\n", __func__);
  3245. return 0;
  3246. }
  3247. card = component->card;
  3248. priv->entry = snd_info_create_module_entry(codec_root->module,
  3249. "wcd938x", codec_root);
  3250. if (!priv->entry) {
  3251. dev_dbg(component->dev, "%s: failed to create wcd938x entry\n",
  3252. __func__);
  3253. return -ENOMEM;
  3254. }
  3255. priv->entry->mode = S_IFDIR | 0555;
  3256. if (snd_info_register(priv->entry) < 0) {
  3257. snd_info_free_entry(priv->entry);
  3258. return -ENOMEM;
  3259. }
  3260. version_entry = snd_info_create_card_entry(card->snd_card,
  3261. "version",
  3262. priv->entry);
  3263. if (!version_entry) {
  3264. dev_dbg(component->dev, "%s: failed to create wcd938x version entry\n",
  3265. __func__);
  3266. snd_info_free_entry(priv->entry);
  3267. return -ENOMEM;
  3268. }
  3269. version_entry->private_data = priv;
  3270. version_entry->size = WCD938X_VERSION_ENTRY_SIZE;
  3271. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3272. version_entry->c.ops = &wcd938x_info_ops;
  3273. if (snd_info_register(version_entry) < 0) {
  3274. snd_info_free_entry(version_entry);
  3275. snd_info_free_entry(priv->entry);
  3276. return -ENOMEM;
  3277. }
  3278. priv->version_entry = version_entry;
  3279. variant_entry = snd_info_create_card_entry(card->snd_card,
  3280. "variant",
  3281. priv->entry);
  3282. if (!variant_entry) {
  3283. dev_dbg(component->dev, "%s: failed to create wcd938x variant entry\n",
  3284. __func__);
  3285. snd_info_free_entry(version_entry);
  3286. snd_info_free_entry(priv->entry);
  3287. return -ENOMEM;
  3288. }
  3289. variant_entry->private_data = priv;
  3290. variant_entry->size = WCD938X_VARIANT_ENTRY_SIZE;
  3291. variant_entry->content = SNDRV_INFO_CONTENT_DATA;
  3292. variant_entry->c.ops = &wcd938x_variant_ops;
  3293. if (snd_info_register(variant_entry) < 0) {
  3294. snd_info_free_entry(variant_entry);
  3295. snd_info_free_entry(version_entry);
  3296. snd_info_free_entry(priv->entry);
  3297. return -ENOMEM;
  3298. }
  3299. priv->variant_entry = variant_entry;
  3300. return 0;
  3301. }
  3302. EXPORT_SYMBOL(wcd938x_info_create_codec_entry);
  3303. static int wcd938x_set_micbias_data(struct wcd938x_priv *wcd938x,
  3304. struct wcd938x_pdata *pdata)
  3305. {
  3306. int vout_ctl_1 = 0, vout_ctl_2 = 0, vout_ctl_3 = 0, vout_ctl_4 = 0;
  3307. int rc = 0;
  3308. if (!pdata) {
  3309. dev_err(wcd938x->dev, "%s: NULL pdata\n", __func__);
  3310. return -ENODEV;
  3311. }
  3312. /* set micbias voltage */
  3313. vout_ctl_1 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  3314. vout_ctl_2 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  3315. vout_ctl_3 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  3316. vout_ctl_4 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  3317. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 || vout_ctl_3 < 0 ||
  3318. vout_ctl_4 < 0) {
  3319. rc = -EINVAL;
  3320. goto done;
  3321. }
  3322. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB1, 0x3F,
  3323. vout_ctl_1);
  3324. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB2, 0x3F,
  3325. vout_ctl_2);
  3326. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB3, 0x3F,
  3327. vout_ctl_3);
  3328. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB4, 0x3F,
  3329. vout_ctl_4);
  3330. done:
  3331. return rc;
  3332. }
  3333. static int wcd938x_soc_codec_probe(struct snd_soc_component *component)
  3334. {
  3335. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3336. struct snd_soc_dapm_context *dapm =
  3337. snd_soc_component_get_dapm(component);
  3338. int variant;
  3339. int ret = -EINVAL;
  3340. dev_info(component->dev, "%s()\n", __func__);
  3341. wcd938x = snd_soc_component_get_drvdata(component);
  3342. if (!wcd938x)
  3343. return -EINVAL;
  3344. wcd938x->component = component;
  3345. snd_soc_component_init_regmap(component, wcd938x->regmap);
  3346. variant = (snd_soc_component_read32(component,
  3347. WCD938X_DIGITAL_EFUSE_REG_0) & 0x1E) >> 1;
  3348. wcd938x->variant = variant;
  3349. wcd938x->fw_data = devm_kzalloc(component->dev,
  3350. sizeof(*(wcd938x->fw_data)),
  3351. GFP_KERNEL);
  3352. if (!wcd938x->fw_data) {
  3353. dev_err(component->dev, "Failed to allocate fw_data\n");
  3354. ret = -ENOMEM;
  3355. goto err;
  3356. }
  3357. set_bit(WCD9XXX_MBHC_CAL, wcd938x->fw_data->cal_bit);
  3358. ret = wcd_cal_create_hwdep(wcd938x->fw_data,
  3359. WCD9XXX_CODEC_HWDEP_NODE, component);
  3360. if (ret < 0) {
  3361. dev_err(component->dev, "%s hwdep failed %d\n", __func__, ret);
  3362. goto err_hwdep;
  3363. }
  3364. ret = wcd938x_mbhc_init(&wcd938x->mbhc, component, wcd938x->fw_data);
  3365. if (ret) {
  3366. pr_err("%s: mbhc initialization failed\n", __func__);
  3367. goto err_hwdep;
  3368. }
  3369. snd_soc_dapm_ignore_suspend(dapm, "WCD938X_AIF Playback");
  3370. snd_soc_dapm_ignore_suspend(dapm, "WCD938X_AIF Capture");
  3371. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3372. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3373. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3374. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3375. snd_soc_dapm_ignore_suspend(dapm, "AMIC5");
  3376. snd_soc_dapm_ignore_suspend(dapm, "AMIC6");
  3377. snd_soc_dapm_ignore_suspend(dapm, "AMIC7");
  3378. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_OUTPUT");
  3379. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3380. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3381. snd_soc_dapm_ignore_suspend(dapm, "IN3_AUX");
  3382. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3383. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  3384. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3385. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3386. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_DUMMY");
  3387. snd_soc_dapm_ignore_suspend(dapm, "WCD_RX_DUMMY");
  3388. snd_soc_dapm_sync(dapm);
  3389. wcd_cls_h_init(&wcd938x->clsh_info);
  3390. wcd938x_init_reg(component);
  3391. if (wcd938x->variant == WCD9380) {
  3392. ret = snd_soc_add_component_controls(component, wcd9380_snd_controls,
  3393. ARRAY_SIZE(wcd9380_snd_controls));
  3394. if (ret < 0) {
  3395. dev_err(component->dev,
  3396. "%s: Failed to add snd ctrls for variant: %d\n",
  3397. __func__, wcd938x->variant);
  3398. goto err_hwdep;
  3399. }
  3400. }
  3401. if (wcd938x->variant == WCD9385) {
  3402. ret = snd_soc_add_component_controls(component, wcd9385_snd_controls,
  3403. ARRAY_SIZE(wcd9385_snd_controls));
  3404. if (ret < 0) {
  3405. dev_err(component->dev,
  3406. "%s: Failed to add snd ctrls for variant: %d\n",
  3407. __func__, wcd938x->variant);
  3408. goto err_hwdep;
  3409. }
  3410. }
  3411. wcd938x->version = WCD938X_VERSION_1_0;
  3412. /* Register event notifier */
  3413. wcd938x->nblock.notifier_call = wcd938x_event_notify;
  3414. if (wcd938x->register_notifier) {
  3415. ret = wcd938x->register_notifier(wcd938x->handle,
  3416. &wcd938x->nblock,
  3417. true);
  3418. if (ret) {
  3419. dev_err(component->dev,
  3420. "%s: Failed to register notifier %d\n",
  3421. __func__, ret);
  3422. return ret;
  3423. }
  3424. }
  3425. return ret;
  3426. err_hwdep:
  3427. wcd938x->fw_data = NULL;
  3428. err:
  3429. return ret;
  3430. }
  3431. static void wcd938x_soc_codec_remove(struct snd_soc_component *component)
  3432. {
  3433. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3434. if (!wcd938x) {
  3435. dev_err(component->dev, "%s: wcd938x is already NULL\n",
  3436. __func__);
  3437. return;
  3438. }
  3439. if (wcd938x->register_notifier)
  3440. wcd938x->register_notifier(wcd938x->handle,
  3441. &wcd938x->nblock,
  3442. false);
  3443. }
  3444. static int wcd938x_soc_codec_suspend(struct snd_soc_component *component)
  3445. {
  3446. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3447. if (!wcd938x)
  3448. return 0;
  3449. wcd938x->dapm_bias_off = true;
  3450. return 0;
  3451. }
  3452. static int wcd938x_soc_codec_resume(struct snd_soc_component *component)
  3453. {
  3454. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3455. if (!wcd938x)
  3456. return 0;
  3457. wcd938x->dapm_bias_off = false;
  3458. return 0;
  3459. }
  3460. static struct snd_soc_component_driver soc_codec_dev_wcd938x = {
  3461. .name = WCD938X_DRV_NAME,
  3462. .probe = wcd938x_soc_codec_probe,
  3463. .remove = wcd938x_soc_codec_remove,
  3464. .controls = wcd938x_snd_controls,
  3465. .num_controls = ARRAY_SIZE(wcd938x_snd_controls),
  3466. .dapm_widgets = wcd938x_dapm_widgets,
  3467. .num_dapm_widgets = ARRAY_SIZE(wcd938x_dapm_widgets),
  3468. .dapm_routes = wcd938x_audio_map,
  3469. .num_dapm_routes = ARRAY_SIZE(wcd938x_audio_map),
  3470. .suspend = wcd938x_soc_codec_suspend,
  3471. .resume = wcd938x_soc_codec_resume,
  3472. };
  3473. static int wcd938x_reset(struct device *dev)
  3474. {
  3475. struct wcd938x_priv *wcd938x = NULL;
  3476. int rc = 0;
  3477. int value = 0;
  3478. if (!dev)
  3479. return -ENODEV;
  3480. wcd938x = dev_get_drvdata(dev);
  3481. if (!wcd938x)
  3482. return -EINVAL;
  3483. if (!wcd938x->rst_np) {
  3484. dev_err(dev, "%s: reset gpio device node not specified\n",
  3485. __func__);
  3486. return -EINVAL;
  3487. }
  3488. value = msm_cdc_pinctrl_get_state(wcd938x->rst_np);
  3489. if (value > 0)
  3490. return 0;
  3491. rc = msm_cdc_pinctrl_select_sleep_state(wcd938x->rst_np);
  3492. if (rc) {
  3493. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3494. __func__);
  3495. return rc;
  3496. }
  3497. /* 20us sleep required after pulling the reset gpio to LOW */
  3498. usleep_range(20, 30);
  3499. rc = msm_cdc_pinctrl_select_active_state(wcd938x->rst_np);
  3500. if (rc) {
  3501. dev_err(dev, "%s: wcd active state request fail!\n",
  3502. __func__);
  3503. return rc;
  3504. }
  3505. /* 20us sleep required after pulling the reset gpio to HIGH */
  3506. usleep_range(20, 30);
  3507. return rc;
  3508. }
  3509. static int wcd938x_read_of_property_u32(struct device *dev, const char *name,
  3510. u32 *val)
  3511. {
  3512. int rc = 0;
  3513. rc = of_property_read_u32(dev->of_node, name, val);
  3514. if (rc)
  3515. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3516. __func__, name, dev->of_node->full_name);
  3517. return rc;
  3518. }
  3519. static void wcd938x_dt_parse_micbias_info(struct device *dev,
  3520. struct wcd938x_micbias_setting *mb)
  3521. {
  3522. u32 prop_val = 0;
  3523. int rc = 0;
  3524. /* MB1 */
  3525. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3526. NULL)) {
  3527. rc = wcd938x_read_of_property_u32(dev,
  3528. "qcom,cdc-micbias1-mv",
  3529. &prop_val);
  3530. if (!rc)
  3531. mb->micb1_mv = prop_val;
  3532. } else {
  3533. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3534. __func__);
  3535. }
  3536. /* MB2 */
  3537. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3538. NULL)) {
  3539. rc = wcd938x_read_of_property_u32(dev,
  3540. "qcom,cdc-micbias2-mv",
  3541. &prop_val);
  3542. if (!rc)
  3543. mb->micb2_mv = prop_val;
  3544. } else {
  3545. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3546. __func__);
  3547. }
  3548. /* MB3 */
  3549. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3550. NULL)) {
  3551. rc = wcd938x_read_of_property_u32(dev,
  3552. "qcom,cdc-micbias3-mv",
  3553. &prop_val);
  3554. if (!rc)
  3555. mb->micb3_mv = prop_val;
  3556. } else {
  3557. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3558. __func__);
  3559. }
  3560. /* MB4 */
  3561. if (of_find_property(dev->of_node, "qcom,cdc-micbias4-mv",
  3562. NULL)) {
  3563. rc = wcd938x_read_of_property_u32(dev,
  3564. "qcom,cdc-micbias4-mv",
  3565. &prop_val);
  3566. if (!rc)
  3567. mb->micb4_mv = prop_val;
  3568. } else {
  3569. dev_info(dev, "%s: Micbias4 DT property not found\n",
  3570. __func__);
  3571. }
  3572. }
  3573. static int wcd938x_reset_low(struct device *dev)
  3574. {
  3575. struct wcd938x_priv *wcd938x = NULL;
  3576. int rc = 0;
  3577. if (!dev)
  3578. return -ENODEV;
  3579. wcd938x = dev_get_drvdata(dev);
  3580. if (!wcd938x)
  3581. return -EINVAL;
  3582. if (!wcd938x->rst_np) {
  3583. dev_err(dev, "%s: reset gpio device node not specified\n",
  3584. __func__);
  3585. return -EINVAL;
  3586. }
  3587. rc = msm_cdc_pinctrl_select_sleep_state(wcd938x->rst_np);
  3588. if (rc) {
  3589. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3590. __func__);
  3591. return rc;
  3592. }
  3593. /* 20us sleep required after pulling the reset gpio to LOW */
  3594. usleep_range(20, 30);
  3595. return rc;
  3596. }
  3597. struct wcd938x_pdata *wcd938x_populate_dt_data(struct device *dev)
  3598. {
  3599. struct wcd938x_pdata *pdata = NULL;
  3600. pdata = devm_kzalloc(dev, sizeof(struct wcd938x_pdata),
  3601. GFP_KERNEL);
  3602. if (!pdata)
  3603. return NULL;
  3604. pdata->rst_np = of_parse_phandle(dev->of_node,
  3605. "qcom,wcd-rst-gpio-node", 0);
  3606. if (!pdata->rst_np) {
  3607. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3608. __func__, "qcom,wcd-rst-gpio-node",
  3609. dev->of_node->full_name);
  3610. return NULL;
  3611. }
  3612. /* Parse power supplies */
  3613. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3614. &pdata->num_supplies);
  3615. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3616. dev_err(dev, "%s: no power supplies defined for codec\n",
  3617. __func__);
  3618. return NULL;
  3619. }
  3620. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3621. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3622. wcd938x_dt_parse_micbias_info(dev, &pdata->micbias);
  3623. return pdata;
  3624. }
  3625. static irqreturn_t wcd938x_wd_handle_irq(int irq, void *data)
  3626. {
  3627. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  3628. __func__, irq);
  3629. return IRQ_HANDLED;
  3630. }
  3631. static struct snd_soc_dai_driver wcd938x_dai[] = {
  3632. {
  3633. .name = "wcd938x_cdc",
  3634. .playback = {
  3635. .stream_name = "WCD938X_AIF Playback",
  3636. .rates = WCD938X_RATES | WCD938X_FRAC_RATES,
  3637. .formats = WCD938X_FORMATS,
  3638. .rate_max = 384000,
  3639. .rate_min = 8000,
  3640. .channels_min = 1,
  3641. .channels_max = 4,
  3642. },
  3643. .capture = {
  3644. .stream_name = "WCD938X_AIF Capture",
  3645. .rates = WCD938X_RATES | WCD938X_FRAC_RATES,
  3646. .formats = WCD938X_FORMATS,
  3647. .rate_max = 384000,
  3648. .rate_min = 8000,
  3649. .channels_min = 1,
  3650. .channels_max = 4,
  3651. },
  3652. },
  3653. };
  3654. static int wcd938x_bind(struct device *dev)
  3655. {
  3656. int ret = 0, i = 0;
  3657. struct wcd938x_pdata *pdata = dev_get_platdata(dev);
  3658. struct wcd938x_priv *wcd938x = dev_get_drvdata(dev);
  3659. /*
  3660. * Add 5msec delay to provide sufficient time for
  3661. * soundwire auto enumeration of slave devices as
  3662. * as per HW requirement.
  3663. */
  3664. usleep_range(5000, 5010);
  3665. ret = component_bind_all(dev, wcd938x);
  3666. if (ret) {
  3667. dev_err(dev, "%s: Slave bind failed, ret = %d\n",
  3668. __func__, ret);
  3669. return ret;
  3670. }
  3671. wcd938x->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3672. if (!wcd938x->rx_swr_dev) {
  3673. dev_err(dev, "%s: Could not find RX swr slave device\n",
  3674. __func__);
  3675. ret = -ENODEV;
  3676. goto err;
  3677. }
  3678. wcd938x->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3679. if (!wcd938x->tx_swr_dev) {
  3680. dev_err(dev, "%s: Could not find TX swr slave device\n",
  3681. __func__);
  3682. ret = -ENODEV;
  3683. goto err;
  3684. }
  3685. wcd938x->regmap = devm_regmap_init_swr(wcd938x->tx_swr_dev,
  3686. &wcd938x_regmap_config);
  3687. if (!wcd938x->regmap) {
  3688. dev_err(dev, "%s: Regmap init failed\n",
  3689. __func__);
  3690. goto err;
  3691. }
  3692. /* Set all interupts as edge triggered */
  3693. for (i = 0; i < wcd938x_regmap_irq_chip.num_regs; i++)
  3694. regmap_write(wcd938x->regmap,
  3695. (WCD938X_DIGITAL_INTR_LEVEL_0 + i), 0);
  3696. wcd938x_regmap_irq_chip.irq_drv_data = wcd938x;
  3697. wcd938x->irq_info.wcd_regmap_irq_chip = &wcd938x_regmap_irq_chip;
  3698. wcd938x->irq_info.codec_name = "WCD938X";
  3699. wcd938x->irq_info.regmap = wcd938x->regmap;
  3700. wcd938x->irq_info.dev = dev;
  3701. ret = wcd_irq_init(&wcd938x->irq_info, &wcd938x->virq);
  3702. if (ret) {
  3703. dev_err(wcd938x->dev, "%s: IRQ init failed: %d\n",
  3704. __func__, ret);
  3705. goto err;
  3706. }
  3707. wcd938x->tx_swr_dev->slave_irq = wcd938x->virq;
  3708. ret = wcd938x_set_micbias_data(wcd938x, pdata);
  3709. if (ret < 0) {
  3710. dev_err(dev, "%s: bad micbias pdata\n", __func__);
  3711. goto err_irq;
  3712. }
  3713. /* Request for watchdog interrupt */
  3714. wcd_request_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHR_PDM_WD_INT,
  3715. "HPHR PDM WD INT", wcd938x_wd_handle_irq, NULL);
  3716. wcd_request_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHL_PDM_WD_INT,
  3717. "HPHL PDM WD INT", wcd938x_wd_handle_irq, NULL);
  3718. wcd_request_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT,
  3719. "AUX PDM WD INT", wcd938x_wd_handle_irq, NULL);
  3720. /* Disable watchdog interrupt for HPH and AUX */
  3721. wcd_disable_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHR_PDM_WD_INT);
  3722. wcd_disable_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHL_PDM_WD_INT);
  3723. wcd_disable_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT);
  3724. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd938x,
  3725. wcd938x_dai, ARRAY_SIZE(wcd938x_dai));
  3726. if (ret) {
  3727. dev_err(dev, "%s: Codec registration failed\n",
  3728. __func__);
  3729. goto err_irq;
  3730. }
  3731. wcd938x->dev_up = true;
  3732. return ret;
  3733. err_irq:
  3734. wcd_irq_exit(&wcd938x->irq_info, wcd938x->virq);
  3735. err:
  3736. component_unbind_all(dev, wcd938x);
  3737. return ret;
  3738. }
  3739. static void wcd938x_unbind(struct device *dev)
  3740. {
  3741. struct wcd938x_priv *wcd938x = dev_get_drvdata(dev);
  3742. wcd_free_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHR_PDM_WD_INT, NULL);
  3743. wcd_free_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHL_PDM_WD_INT, NULL);
  3744. wcd_free_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT, NULL);
  3745. wcd_irq_exit(&wcd938x->irq_info, wcd938x->virq);
  3746. snd_soc_unregister_component(dev);
  3747. component_unbind_all(dev, wcd938x);
  3748. }
  3749. static const struct of_device_id wcd938x_dt_match[] = {
  3750. { .compatible = "qcom,wcd938x-codec", .data = "wcd938x"},
  3751. {}
  3752. };
  3753. static const struct component_master_ops wcd938x_comp_ops = {
  3754. .bind = wcd938x_bind,
  3755. .unbind = wcd938x_unbind,
  3756. };
  3757. static int wcd938x_compare_of(struct device *dev, void *data)
  3758. {
  3759. return dev->of_node == data;
  3760. }
  3761. static void wcd938x_release_of(struct device *dev, void *data)
  3762. {
  3763. of_node_put(data);
  3764. }
  3765. static int wcd938x_add_slave_components(struct device *dev,
  3766. struct component_match **matchptr)
  3767. {
  3768. struct device_node *np, *rx_node, *tx_node;
  3769. np = dev->of_node;
  3770. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  3771. if (!rx_node) {
  3772. dev_err(dev, "%s: Rx-slave node not defined\n", __func__);
  3773. return -ENODEV;
  3774. }
  3775. of_node_get(rx_node);
  3776. component_match_add_release(dev, matchptr,
  3777. wcd938x_release_of,
  3778. wcd938x_compare_of,
  3779. rx_node);
  3780. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  3781. if (!tx_node) {
  3782. dev_err(dev, "%s: Tx-slave node not defined\n", __func__);
  3783. return -ENODEV;
  3784. }
  3785. of_node_get(tx_node);
  3786. component_match_add_release(dev, matchptr,
  3787. wcd938x_release_of,
  3788. wcd938x_compare_of,
  3789. tx_node);
  3790. return 0;
  3791. }
  3792. static int wcd938x_probe(struct platform_device *pdev)
  3793. {
  3794. struct component_match *match = NULL;
  3795. struct wcd938x_priv *wcd938x = NULL;
  3796. struct wcd938x_pdata *pdata = NULL;
  3797. struct wcd_ctrl_platform_data *plat_data = NULL;
  3798. struct device *dev = &pdev->dev;
  3799. int ret;
  3800. wcd938x = devm_kzalloc(dev, sizeof(struct wcd938x_priv),
  3801. GFP_KERNEL);
  3802. if (!wcd938x)
  3803. return -ENOMEM;
  3804. dev_set_drvdata(dev, wcd938x);
  3805. wcd938x->dev = dev;
  3806. pdata = wcd938x_populate_dt_data(dev);
  3807. if (!pdata) {
  3808. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  3809. return -EINVAL;
  3810. }
  3811. dev->platform_data = pdata;
  3812. wcd938x->rst_np = pdata->rst_np;
  3813. ret = msm_cdc_init_supplies(dev, &wcd938x->supplies,
  3814. pdata->regulator, pdata->num_supplies);
  3815. if (!wcd938x->supplies) {
  3816. dev_err(dev, "%s: Cannot init wcd supplies\n",
  3817. __func__);
  3818. return ret;
  3819. }
  3820. plat_data = dev_get_platdata(dev->parent);
  3821. if (!plat_data) {
  3822. dev_err(dev, "%s: platform data from parent is NULL\n",
  3823. __func__);
  3824. return -EINVAL;
  3825. }
  3826. wcd938x->handle = (void *)plat_data->handle;
  3827. if (!wcd938x->handle) {
  3828. dev_err(dev, "%s: handle is NULL\n", __func__);
  3829. return -EINVAL;
  3830. }
  3831. wcd938x->update_wcd_event = plat_data->update_wcd_event;
  3832. if (!wcd938x->update_wcd_event) {
  3833. dev_err(dev, "%s: update_wcd_event api is null!\n",
  3834. __func__);
  3835. return -EINVAL;
  3836. }
  3837. wcd938x->register_notifier = plat_data->register_notifier;
  3838. if (!wcd938x->register_notifier) {
  3839. dev_err(dev, "%s: register_notifier api is null!\n",
  3840. __func__);
  3841. return -EINVAL;
  3842. }
  3843. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd938x->supplies,
  3844. pdata->regulator,
  3845. pdata->num_supplies);
  3846. if (ret) {
  3847. dev_err(dev, "%s: wcd static supply enable failed!\n",
  3848. __func__);
  3849. return ret;
  3850. }
  3851. ret = wcd938x_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  3852. CODEC_RX);
  3853. ret |= wcd938x_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  3854. CODEC_TX);
  3855. if (ret) {
  3856. dev_err(dev, "Failed to read port mapping\n");
  3857. goto err;
  3858. }
  3859. mutex_init(&wcd938x->wakeup_lock);
  3860. mutex_init(&wcd938x->micb_lock);
  3861. ret = wcd938x_add_slave_components(dev, &match);
  3862. if (ret)
  3863. goto err_lock_init;
  3864. wcd938x_reset(dev);
  3865. wcd938x->wakeup = wcd938x_wakeup;
  3866. return component_master_add_with_match(dev,
  3867. &wcd938x_comp_ops, match);
  3868. err_lock_init:
  3869. mutex_destroy(&wcd938x->micb_lock);
  3870. mutex_destroy(&wcd938x->wakeup_lock);
  3871. err:
  3872. return ret;
  3873. }
  3874. static int wcd938x_remove(struct platform_device *pdev)
  3875. {
  3876. struct wcd938x_priv *wcd938x = NULL;
  3877. wcd938x = platform_get_drvdata(pdev);
  3878. component_master_del(&pdev->dev, &wcd938x_comp_ops);
  3879. mutex_destroy(&wcd938x->micb_lock);
  3880. mutex_destroy(&wcd938x->wakeup_lock);
  3881. dev_set_drvdata(&pdev->dev, NULL);
  3882. return 0;
  3883. }
  3884. #ifdef CONFIG_PM_SLEEP
  3885. static int wcd938x_suspend(struct device *dev)
  3886. {
  3887. struct wcd938x_priv *wcd938x = NULL;
  3888. int ret = 0;
  3889. struct wcd938x_pdata *pdata = NULL;
  3890. if (!dev)
  3891. return -ENODEV;
  3892. wcd938x = dev_get_drvdata(dev);
  3893. if (!wcd938x)
  3894. return -EINVAL;
  3895. pdata = dev_get_platdata(wcd938x->dev);
  3896. if (!pdata) {
  3897. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3898. return -EINVAL;
  3899. }
  3900. if (test_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask)) {
  3901. ret = msm_cdc_disable_ondemand_supply(wcd938x->dev,
  3902. wcd938x->supplies,
  3903. pdata->regulator,
  3904. pdata->num_supplies,
  3905. "cdc-vdd-buck");
  3906. if (ret == -EINVAL) {
  3907. dev_err(dev, "%s: vdd buck is not disabled\n",
  3908. __func__);
  3909. return 0;
  3910. }
  3911. clear_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  3912. }
  3913. if (wcd938x->dapm_bias_off) {
  3914. msm_cdc_set_supplies_lpm_mode(wcd938x->dev,
  3915. wcd938x->supplies,
  3916. pdata->regulator,
  3917. pdata->num_supplies,
  3918. true);
  3919. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd938x->status_mask);
  3920. }
  3921. return 0;
  3922. }
  3923. static int wcd938x_resume(struct device *dev)
  3924. {
  3925. struct wcd938x_priv *wcd938x = NULL;
  3926. struct wcd938x_pdata *pdata = NULL;
  3927. if (!dev)
  3928. return -ENODEV;
  3929. wcd938x = dev_get_drvdata(dev);
  3930. if (!wcd938x)
  3931. return -EINVAL;
  3932. pdata = dev_get_platdata(wcd938x->dev);
  3933. if (!pdata) {
  3934. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3935. return -EINVAL;
  3936. }
  3937. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd938x->status_mask)) {
  3938. msm_cdc_set_supplies_lpm_mode(wcd938x->dev,
  3939. wcd938x->supplies,
  3940. pdata->regulator,
  3941. pdata->num_supplies,
  3942. false);
  3943. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd938x->status_mask);
  3944. }
  3945. return 0;
  3946. }
  3947. static const struct dev_pm_ops wcd938x_dev_pm_ops = {
  3948. .suspend_late = wcd938x_suspend,
  3949. .resume_early = wcd938x_resume,
  3950. };
  3951. #endif
  3952. static struct platform_driver wcd938x_codec_driver = {
  3953. .probe = wcd938x_probe,
  3954. .remove = wcd938x_remove,
  3955. .driver = {
  3956. .name = "wcd938x_codec",
  3957. .owner = THIS_MODULE,
  3958. .of_match_table = of_match_ptr(wcd938x_dt_match),
  3959. #ifdef CONFIG_PM_SLEEP
  3960. .pm = &wcd938x_dev_pm_ops,
  3961. #endif
  3962. .suppress_bind_attrs = true,
  3963. },
  3964. };
  3965. module_platform_driver(wcd938x_codec_driver);
  3966. MODULE_DESCRIPTION("WCD938X Codec driver");
  3967. MODULE_LICENSE("GPL v2");