hal_generic_api.h 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. #if defined(WCSS_VERSION) && \
  58. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  59. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  60. static inline void hal_tx_comp_get_status_generic(void *desc,
  61. void *ts1, void *hal)
  62. {
  63. uint8_t rate_stats_valid = 0;
  64. uint32_t rate_stats = 0;
  65. struct hal_tx_completion_status *ts =
  66. (struct hal_tx_completion_status *)ts1;
  67. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  68. TQM_STATUS_NUMBER);
  69. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  70. ACK_FRAME_RSSI);
  71. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  72. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  73. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  74. MSDU_PART_OF_AMSDU);
  75. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  76. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  77. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  78. TRANSMIT_COUNT);
  79. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  80. TX_RATE_STATS);
  81. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  82. TX_RATE_STATS_INFO_VALID, rate_stats);
  83. ts->valid = rate_stats_valid;
  84. if (rate_stats_valid) {
  85. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  86. rate_stats);
  87. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  88. TRANSMIT_PKT_TYPE, rate_stats);
  89. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  90. TRANSMIT_STBC, rate_stats);
  91. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  92. rate_stats);
  93. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  94. rate_stats);
  95. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  96. rate_stats);
  97. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  98. rate_stats);
  99. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  100. rate_stats);
  101. }
  102. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  103. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  104. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  105. TX_RATE_STATS_INFO_TX_RATE_STATS);
  106. }
  107. #else
  108. static inline void hal_tx_comp_get_status_generic(void *desc,
  109. struct hal_tx_completion_status *ts, void *hal)
  110. {
  111. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  112. TQM_STATUS_NUMBER);
  113. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  114. ACK_FRAME_RSSI);
  115. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  116. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  117. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  118. MSDU_PART_OF_AMSDU);
  119. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  120. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  121. }
  122. #endif
  123. /**
  124. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  125. * @desc: Handle to Tx Descriptor
  126. * @paddr: Physical Address
  127. * @pool_id: Return Buffer Manager ID
  128. * @desc_id: Descriptor ID
  129. * @type: 0 - Address points to a MSDU buffer
  130. * 1 - Address points to MSDU extension descriptor
  131. *
  132. * Return: void
  133. */
  134. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  135. dma_addr_t paddr, uint8_t pool_id,
  136. uint32_t desc_id, uint8_t type)
  137. {
  138. /* Set buffer_addr_info.buffer_addr_31_0 */
  139. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  140. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  141. /* Set buffer_addr_info.buffer_addr_39_32 */
  142. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  143. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  144. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (((uint64_t) paddr) >> 32));
  146. /* Set buffer_addr_info.return_buffer_manager = pool id */
  147. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  148. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  149. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  150. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  151. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  152. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  153. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  154. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  155. /* Set Buffer or Ext Descriptor Type */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  157. BUF_OR_EXT_DESC_TYPE) |=
  158. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  159. }
  160. #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX)
  161. /**
  162. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  163. * tlv_tag: Taf of the TLVs
  164. * rx_tlv: the pointer to the TLVs
  165. * @ppdu_info: pointer to ppdu_info
  166. *
  167. * Return: true if the tlv is handled, false if not
  168. */
  169. static inline bool
  170. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  171. struct hal_rx_ppdu_info *ppdu_info)
  172. {
  173. uint32_t value;
  174. switch (tlv_tag) {
  175. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  176. {
  177. uint8_t *he_sig_a_mu_ul_info =
  178. (uint8_t *)rx_tlv +
  179. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  180. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  181. ppdu_info->rx_status.he_flags = 1;
  182. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  183. FORMAT_INDICATION);
  184. if (value == 0) {
  185. ppdu_info->rx_status.he_data1 =
  186. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  187. } else {
  188. ppdu_info->rx_status.he_data1 =
  189. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  190. }
  191. /* data1 */
  192. ppdu_info->rx_status.he_data1 |=
  193. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  194. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  195. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  196. /* data2 */
  197. ppdu_info->rx_status.he_data2 |=
  198. QDF_MON_STATUS_TXOP_KNOWN;
  199. /*data3*/
  200. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  201. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  202. ppdu_info->rx_status.he_data3 = value;
  203. /* 1 for UL and 0 for DL */
  204. value = 1;
  205. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  206. ppdu_info->rx_status.he_data3 |= value;
  207. /*data4*/
  208. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  209. SPATIAL_REUSE);
  210. ppdu_info->rx_status.he_data4 = value;
  211. /*data5*/
  212. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  213. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  214. ppdu_info->rx_status.he_data5 = value;
  215. ppdu_info->rx_status.bw = value;
  216. /*data6*/
  217. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  218. TXOP_DURATION);
  219. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  220. ppdu_info->rx_status.he_data6 |= value;
  221. return true;
  222. }
  223. default:
  224. return false;
  225. }
  226. }
  227. #else
  228. static inline bool
  229. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  230. struct hal_rx_ppdu_info *ppdu_info)
  231. {
  232. return false;
  233. }
  234. #endif /* CONFIG_MCL && QCA_WIFI_QCA6290_11AX */
  235. /**
  236. * hal_rx_status_get_tlv_info() - process receive info TLV
  237. * @rx_tlv_hdr: pointer to TLV header
  238. * @ppdu_info: pointer to ppdu_info
  239. *
  240. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  241. */
  242. static inline uint32_t
  243. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  244. void *halsoc)
  245. {
  246. struct hal_soc *hal = (struct hal_soc *)halsoc;
  247. uint32_t tlv_tag, user_id, tlv_len, value;
  248. uint8_t group_id = 0;
  249. uint8_t he_dcm = 0;
  250. uint8_t he_stbc = 0;
  251. uint16_t he_gi = 0;
  252. uint16_t he_ltf = 0;
  253. void *rx_tlv;
  254. bool unhandled = false;
  255. struct hal_rx_ppdu_info *ppdu_info =
  256. (struct hal_rx_ppdu_info *)ppduinfo;
  257. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  258. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  259. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  260. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  261. switch (tlv_tag) {
  262. case WIFIRX_PPDU_START_E:
  263. ppdu_info->com_info.ppdu_id =
  264. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  265. PHY_PPDU_ID);
  266. /* channel number is set in PHY meta data */
  267. ppdu_info->rx_status.chan_num =
  268. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  269. SW_PHY_META_DATA);
  270. ppdu_info->com_info.ppdu_timestamp =
  271. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  272. PPDU_START_TIMESTAMP);
  273. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  274. break;
  275. case WIFIRX_PPDU_START_USER_INFO_E:
  276. break;
  277. case WIFIRX_PPDU_END_E:
  278. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  279. "[%s][%d] ppdu_end_e len=%d",
  280. __func__, __LINE__, tlv_len);
  281. /* This is followed by sub-TLVs of PPDU_END */
  282. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  283. break;
  284. case WIFIRXPCU_PPDU_END_INFO_E:
  285. ppdu_info->rx_status.tsft =
  286. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  287. WB_TIMESTAMP_UPPER_32);
  288. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  289. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  290. WB_TIMESTAMP_LOWER_32);
  291. ppdu_info->rx_status.duration =
  292. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  293. RX_PPDU_DURATION);
  294. break;
  295. case WIFIRX_PPDU_END_USER_STATS_E:
  296. {
  297. unsigned long tid = 0;
  298. uint16_t seq = 0;
  299. ppdu_info->rx_status.ast_index =
  300. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  301. AST_INDEX);
  302. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  303. RECEIVED_QOS_DATA_TID_BITMAP);
  304. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  305. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  306. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  307. ppdu_info->rx_status.tcp_msdu_count =
  308. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  309. TCP_MSDU_COUNT) +
  310. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  311. TCP_ACK_MSDU_COUNT);
  312. ppdu_info->rx_status.udp_msdu_count =
  313. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  314. UDP_MSDU_COUNT);
  315. ppdu_info->rx_status.other_msdu_count =
  316. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  317. OTHER_MSDU_COUNT);
  318. ppdu_info->rx_status.frame_control_info_valid =
  319. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  320. FRAME_CONTROL_INFO_VALID);
  321. if (ppdu_info->rx_status.frame_control_info_valid)
  322. ppdu_info->rx_status.frame_control =
  323. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  324. FRAME_CONTROL_FIELD);
  325. ppdu_info->rx_status.data_sequence_control_info_valid =
  326. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  327. DATA_SEQUENCE_CONTROL_INFO_VALID);
  328. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  329. FIRST_DATA_SEQ_CTRL);
  330. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  331. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  332. ppdu_info->rx_status.preamble_type =
  333. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  334. HT_CONTROL_FIELD_PKT_TYPE);
  335. switch (ppdu_info->rx_status.preamble_type) {
  336. case HAL_RX_PKT_TYPE_11N:
  337. ppdu_info->rx_status.ht_flags = 1;
  338. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  339. break;
  340. case HAL_RX_PKT_TYPE_11AC:
  341. ppdu_info->rx_status.vht_flags = 1;
  342. break;
  343. case HAL_RX_PKT_TYPE_11AX:
  344. ppdu_info->rx_status.he_flags = 1;
  345. break;
  346. default:
  347. break;
  348. }
  349. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  350. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  351. MPDU_CNT_FCS_OK);
  352. ppdu_info->com_info.mpdu_cnt_fcs_err =
  353. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  354. MPDU_CNT_FCS_ERR);
  355. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  356. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  357. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  358. else
  359. ppdu_info->rx_status.rs_flags &=
  360. (~IEEE80211_AMPDU_FLAG);
  361. break;
  362. }
  363. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  364. break;
  365. case WIFIRX_PPDU_END_STATUS_DONE_E:
  366. return HAL_TLV_STATUS_PPDU_DONE;
  367. case WIFIDUMMY_E:
  368. return HAL_TLV_STATUS_BUF_DONE;
  369. case WIFIPHYRX_HT_SIG_E:
  370. {
  371. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  372. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  373. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  374. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  375. FEC_CODING);
  376. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  377. 1 : 0;
  378. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  379. HT_SIG_INFO_0, MCS);
  380. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  381. HT_SIG_INFO_0, CBW);
  382. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  383. HT_SIG_INFO_1, SHORT_GI);
  384. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  385. break;
  386. }
  387. case WIFIPHYRX_L_SIG_B_E:
  388. {
  389. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  390. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  391. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  392. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  393. switch (value) {
  394. case 1:
  395. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  396. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  397. break;
  398. case 2:
  399. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  400. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  401. break;
  402. case 3:
  403. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  404. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  405. break;
  406. case 4:
  407. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  408. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  409. break;
  410. case 5:
  411. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  412. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  413. break;
  414. case 6:
  415. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  416. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  417. break;
  418. case 7:
  419. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  420. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  421. break;
  422. default:
  423. break;
  424. }
  425. ppdu_info->rx_status.cck_flag = 1;
  426. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  427. break;
  428. }
  429. case WIFIPHYRX_L_SIG_A_E:
  430. {
  431. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  432. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  433. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  434. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  435. switch (value) {
  436. case 8:
  437. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  438. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  439. break;
  440. case 9:
  441. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  442. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  443. break;
  444. case 10:
  445. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  446. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  447. break;
  448. case 11:
  449. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  450. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  451. break;
  452. case 12:
  453. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  454. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  455. break;
  456. case 13:
  457. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  458. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  459. break;
  460. case 14:
  461. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  462. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  463. break;
  464. case 15:
  465. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  466. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  467. break;
  468. default:
  469. break;
  470. }
  471. ppdu_info->rx_status.ofdm_flag = 1;
  472. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  473. break;
  474. }
  475. case WIFIPHYRX_VHT_SIG_A_E:
  476. {
  477. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  478. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  479. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  480. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  481. SU_MU_CODING);
  482. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  483. 1 : 0;
  484. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  485. ppdu_info->rx_status.vht_flag_values5 = group_id;
  486. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  487. VHT_SIG_A_INFO_1, MCS);
  488. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  489. VHT_SIG_A_INFO_1, GI_SETTING);
  490. switch (hal->target_type) {
  491. case TARGET_TYPE_QCA8074:
  492. case TARGET_TYPE_QCA8074V2:
  493. ppdu_info->rx_status.is_stbc =
  494. HAL_RX_GET(vht_sig_a_info,
  495. VHT_SIG_A_INFO_0, STBC);
  496. value = HAL_RX_GET(vht_sig_a_info,
  497. VHT_SIG_A_INFO_0, N_STS);
  498. if (ppdu_info->rx_status.is_stbc && (value > 0))
  499. value = ((value + 1) >> 1) - 1;
  500. ppdu_info->rx_status.nss =
  501. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  502. break;
  503. case TARGET_TYPE_QCA6290:
  504. #if !defined(QCA_WIFI_QCA6290_11AX)
  505. ppdu_info->rx_status.is_stbc =
  506. HAL_RX_GET(vht_sig_a_info,
  507. VHT_SIG_A_INFO_0, STBC);
  508. value = HAL_RX_GET(vht_sig_a_info,
  509. VHT_SIG_A_INFO_0, N_STS);
  510. if (ppdu_info->rx_status.is_stbc && (value > 0))
  511. value = ((value + 1) >> 1) - 1;
  512. ppdu_info->rx_status.nss =
  513. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  514. #else
  515. ppdu_info->rx_status.nss = 0;
  516. #endif
  517. break;
  518. #ifdef QCA_WIFI_QCA6390
  519. case TARGET_TYPE_QCA6390:
  520. ppdu_info->rx_status.nss = 0;
  521. break;
  522. #endif
  523. default:
  524. break;
  525. }
  526. ppdu_info->rx_status.vht_flag_values3[0] =
  527. (((ppdu_info->rx_status.mcs) << 4)
  528. | ppdu_info->rx_status.nss);
  529. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  530. VHT_SIG_A_INFO_0, BANDWIDTH);
  531. ppdu_info->rx_status.vht_flag_values2 =
  532. ppdu_info->rx_status.bw;
  533. ppdu_info->rx_status.vht_flag_values4 =
  534. HAL_RX_GET(vht_sig_a_info,
  535. VHT_SIG_A_INFO_1, SU_MU_CODING);
  536. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  537. VHT_SIG_A_INFO_1, BEAMFORMED);
  538. if (group_id == 0 || group_id == 63)
  539. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  540. else
  541. ppdu_info->rx_status.reception_type =
  542. HAL_RX_TYPE_MU_MIMO;
  543. break;
  544. }
  545. case WIFIPHYRX_HE_SIG_A_SU_E:
  546. {
  547. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  548. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  549. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  550. ppdu_info->rx_status.he_flags = 1;
  551. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  552. FORMAT_INDICATION);
  553. if (value == 0) {
  554. ppdu_info->rx_status.he_data1 =
  555. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  556. } else {
  557. ppdu_info->rx_status.he_data1 =
  558. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  559. }
  560. /* data1 */
  561. ppdu_info->rx_status.he_data1 |=
  562. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  563. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  564. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  565. QDF_MON_STATUS_HE_MCS_KNOWN |
  566. QDF_MON_STATUS_HE_DCM_KNOWN |
  567. QDF_MON_STATUS_HE_CODING_KNOWN |
  568. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  569. QDF_MON_STATUS_HE_STBC_KNOWN |
  570. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  571. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  572. /* data2 */
  573. ppdu_info->rx_status.he_data2 =
  574. QDF_MON_STATUS_HE_GI_KNOWN;
  575. ppdu_info->rx_status.he_data2 |=
  576. QDF_MON_STATUS_TXBF_KNOWN |
  577. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  578. QDF_MON_STATUS_TXOP_KNOWN |
  579. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  580. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  581. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  582. /* data3 */
  583. value = HAL_RX_GET(he_sig_a_su_info,
  584. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  585. ppdu_info->rx_status.he_data3 = value;
  586. value = HAL_RX_GET(he_sig_a_su_info,
  587. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  588. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  589. ppdu_info->rx_status.he_data3 |= value;
  590. value = HAL_RX_GET(he_sig_a_su_info,
  591. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  592. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  593. ppdu_info->rx_status.he_data3 |= value;
  594. value = HAL_RX_GET(he_sig_a_su_info,
  595. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  596. ppdu_info->rx_status.mcs = value;
  597. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  598. ppdu_info->rx_status.he_data3 |= value;
  599. value = HAL_RX_GET(he_sig_a_su_info,
  600. HE_SIG_A_SU_INFO_0, DCM);
  601. he_dcm = value;
  602. value = value << QDF_MON_STATUS_DCM_SHIFT;
  603. ppdu_info->rx_status.he_data3 |= value;
  604. value = HAL_RX_GET(he_sig_a_su_info,
  605. HE_SIG_A_SU_INFO_1, CODING);
  606. value = value << QDF_MON_STATUS_CODING_SHIFT;
  607. ppdu_info->rx_status.he_data3 |= value;
  608. value = HAL_RX_GET(he_sig_a_su_info,
  609. HE_SIG_A_SU_INFO_1,
  610. LDPC_EXTRA_SYMBOL);
  611. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  612. ppdu_info->rx_status.he_data3 |= value;
  613. value = HAL_RX_GET(he_sig_a_su_info,
  614. HE_SIG_A_SU_INFO_1, STBC);
  615. he_stbc = value;
  616. value = value << QDF_MON_STATUS_STBC_SHIFT;
  617. ppdu_info->rx_status.he_data3 |= value;
  618. /* data4 */
  619. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  620. SPATIAL_REUSE);
  621. ppdu_info->rx_status.he_data4 = value;
  622. /* data5 */
  623. value = HAL_RX_GET(he_sig_a_su_info,
  624. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  625. ppdu_info->rx_status.he_data5 = value;
  626. ppdu_info->rx_status.bw = value;
  627. value = HAL_RX_GET(he_sig_a_su_info,
  628. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  629. switch (value) {
  630. case 0:
  631. he_gi = HE_GI_0_8;
  632. he_ltf = HE_LTF_1_X;
  633. break;
  634. case 1:
  635. he_gi = HE_GI_0_8;
  636. he_ltf = HE_LTF_2_X;
  637. break;
  638. case 2:
  639. he_gi = HE_GI_1_6;
  640. he_ltf = HE_LTF_2_X;
  641. break;
  642. case 3:
  643. if (he_dcm && he_stbc) {
  644. he_gi = HE_GI_0_8;
  645. he_ltf = HE_LTF_4_X;
  646. } else {
  647. he_gi = HE_GI_3_2;
  648. he_ltf = HE_LTF_4_X;
  649. }
  650. break;
  651. }
  652. ppdu_info->rx_status.sgi = he_gi;
  653. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  654. ppdu_info->rx_status.he_data5 |= value;
  655. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  656. ppdu_info->rx_status.he_data5 |= value;
  657. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  658. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  659. ppdu_info->rx_status.he_data5 |= value;
  660. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  661. PACKET_EXTENSION_A_FACTOR);
  662. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  663. ppdu_info->rx_status.he_data5 |= value;
  664. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  665. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  666. ppdu_info->rx_status.he_data5 |= value;
  667. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  668. PACKET_EXTENSION_PE_DISAMBIGUITY);
  669. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  670. ppdu_info->rx_status.he_data5 |= value;
  671. /* data6 */
  672. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  673. value++;
  674. ppdu_info->rx_status.nss = value;
  675. ppdu_info->rx_status.he_data6 = value;
  676. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  677. DOPPLER_INDICATION);
  678. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  679. ppdu_info->rx_status.he_data6 |= value;
  680. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  681. TXOP_DURATION);
  682. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  683. ppdu_info->rx_status.he_data6 |= value;
  684. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  685. HE_SIG_A_SU_INFO_1, TXBF);
  686. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  687. break;
  688. }
  689. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  690. {
  691. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  692. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  693. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  694. ppdu_info->rx_status.he_mu_flags = 1;
  695. /* HE Flags */
  696. /*data1*/
  697. ppdu_info->rx_status.he_data1 =
  698. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  699. ppdu_info->rx_status.he_data1 |=
  700. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  701. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  702. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  703. QDF_MON_STATUS_HE_STBC_KNOWN |
  704. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  705. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  706. /* data2 */
  707. ppdu_info->rx_status.he_data2 =
  708. QDF_MON_STATUS_HE_GI_KNOWN;
  709. ppdu_info->rx_status.he_data2 |=
  710. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  711. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  712. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  713. QDF_MON_STATUS_TXOP_KNOWN |
  714. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  715. /*data3*/
  716. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  717. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  718. ppdu_info->rx_status.he_data3 = value;
  719. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  720. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  721. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  722. ppdu_info->rx_status.he_data3 |= value;
  723. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  724. HE_SIG_A_MU_DL_INFO_1,
  725. LDPC_EXTRA_SYMBOL);
  726. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  727. ppdu_info->rx_status.he_data3 |= value;
  728. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  729. HE_SIG_A_MU_DL_INFO_1, STBC);
  730. he_stbc = value;
  731. value = value << QDF_MON_STATUS_STBC_SHIFT;
  732. ppdu_info->rx_status.he_data3 |= value;
  733. /*data4*/
  734. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  735. SPATIAL_REUSE);
  736. ppdu_info->rx_status.he_data4 = value;
  737. /*data5*/
  738. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  739. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  740. ppdu_info->rx_status.he_data5 = value;
  741. ppdu_info->rx_status.bw = value;
  742. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  743. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  744. switch (value) {
  745. case 0:
  746. he_gi = HE_GI_0_8;
  747. he_ltf = HE_LTF_4_X;
  748. break;
  749. case 1:
  750. he_gi = HE_GI_0_8;
  751. he_ltf = HE_LTF_2_X;
  752. break;
  753. case 2:
  754. he_gi = HE_GI_1_6;
  755. he_ltf = HE_LTF_2_X;
  756. break;
  757. case 3:
  758. he_gi = HE_GI_3_2;
  759. he_ltf = HE_LTF_4_X;
  760. break;
  761. }
  762. ppdu_info->rx_status.sgi = he_gi;
  763. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  764. ppdu_info->rx_status.he_data5 |= value;
  765. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  766. ppdu_info->rx_status.he_data5 |= value;
  767. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  768. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  769. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  770. ppdu_info->rx_status.he_data5 |= value;
  771. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  772. PACKET_EXTENSION_A_FACTOR);
  773. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  774. ppdu_info->rx_status.he_data5 |= value;
  775. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  776. PACKET_EXTENSION_PE_DISAMBIGUITY);
  777. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  778. ppdu_info->rx_status.he_data5 |= value;
  779. /*data6*/
  780. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  781. DOPPLER_INDICATION);
  782. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  783. ppdu_info->rx_status.he_data6 |= value;
  784. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  785. TXOP_DURATION);
  786. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  787. ppdu_info->rx_status.he_data6 |= value;
  788. /* HE-MU Flags */
  789. /* HE-MU-flags1 */
  790. ppdu_info->rx_status.he_flags1 =
  791. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  792. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  793. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  794. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  795. QDF_MON_STATUS_RU_0_KNOWN;
  796. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  797. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  798. ppdu_info->rx_status.he_flags1 |= value;
  799. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  800. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  801. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  802. ppdu_info->rx_status.he_flags1 |= value;
  803. /* HE-MU-flags2 */
  804. ppdu_info->rx_status.he_flags2 =
  805. QDF_MON_STATUS_BW_KNOWN;
  806. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  807. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  808. ppdu_info->rx_status.he_flags2 |= value;
  809. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  810. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  811. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  812. ppdu_info->rx_status.he_flags2 |= value;
  813. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  814. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  815. value = value - 1;
  816. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  817. ppdu_info->rx_status.he_flags2 |= value;
  818. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  819. break;
  820. }
  821. case WIFIPHYRX_HE_SIG_B1_MU_E:
  822. {
  823. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  824. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  825. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  826. ppdu_info->rx_status.he_sig_b_common_known |=
  827. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  828. /* TODO: Check on the availability of other fields in
  829. * sig_b_common
  830. */
  831. value = HAL_RX_GET(he_sig_b1_mu_info,
  832. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  833. ppdu_info->rx_status.he_RU[0] = value;
  834. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  835. break;
  836. }
  837. case WIFIPHYRX_HE_SIG_B2_MU_E:
  838. {
  839. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  840. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  841. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  842. /*
  843. * Not all "HE" fields can be updated from
  844. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  845. * to populate rest of the "HE" fields for MU scenarios.
  846. */
  847. /* HE-data1 */
  848. ppdu_info->rx_status.he_data1 |=
  849. QDF_MON_STATUS_HE_MCS_KNOWN |
  850. QDF_MON_STATUS_HE_CODING_KNOWN;
  851. /* HE-data2 */
  852. /* HE-data3 */
  853. value = HAL_RX_GET(he_sig_b2_mu_info,
  854. HE_SIG_B2_MU_INFO_0, STA_MCS);
  855. ppdu_info->rx_status.mcs = value;
  856. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  857. ppdu_info->rx_status.he_data3 |= value;
  858. value = HAL_RX_GET(he_sig_b2_mu_info,
  859. HE_SIG_B2_MU_INFO_0, STA_CODING);
  860. value = value << QDF_MON_STATUS_CODING_SHIFT;
  861. ppdu_info->rx_status.he_data3 |= value;
  862. /* HE-data4 */
  863. value = HAL_RX_GET(he_sig_b2_mu_info,
  864. HE_SIG_B2_MU_INFO_0, STA_ID);
  865. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  866. ppdu_info->rx_status.he_data4 |= value;
  867. /* HE-data5 */
  868. /* HE-data6 */
  869. value = HAL_RX_GET(he_sig_b2_mu_info,
  870. HE_SIG_B2_MU_INFO_0, NSTS);
  871. /* value n indicates n+1 spatial streams */
  872. value++;
  873. ppdu_info->rx_status.nss = value;
  874. ppdu_info->rx_status.he_data6 |= value;
  875. break;
  876. }
  877. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  878. {
  879. uint8_t *he_sig_b2_ofdma_info =
  880. (uint8_t *)rx_tlv +
  881. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  882. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  883. /*
  884. * Not all "HE" fields can be updated from
  885. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  886. * to populate rest of "HE" fields for MU OFDMA scenarios.
  887. */
  888. /* HE-data1 */
  889. ppdu_info->rx_status.he_data1 |=
  890. QDF_MON_STATUS_HE_MCS_KNOWN |
  891. QDF_MON_STATUS_HE_DCM_KNOWN |
  892. QDF_MON_STATUS_HE_CODING_KNOWN;
  893. /* HE-data2 */
  894. ppdu_info->rx_status.he_data2 |=
  895. QDF_MON_STATUS_TXBF_KNOWN;
  896. /* HE-data3 */
  897. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  898. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  899. ppdu_info->rx_status.mcs = value;
  900. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  901. ppdu_info->rx_status.he_data3 |= value;
  902. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  903. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  904. he_dcm = value;
  905. value = value << QDF_MON_STATUS_DCM_SHIFT;
  906. ppdu_info->rx_status.he_data3 |= value;
  907. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  908. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  909. value = value << QDF_MON_STATUS_CODING_SHIFT;
  910. ppdu_info->rx_status.he_data3 |= value;
  911. /* HE-data4 */
  912. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  913. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  914. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  915. ppdu_info->rx_status.he_data4 |= value;
  916. /* HE-data5 */
  917. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  918. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  919. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  920. ppdu_info->rx_status.he_data5 |= value;
  921. /* HE-data6 */
  922. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  923. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  924. /* value n indicates n+1 spatial streams */
  925. value++;
  926. ppdu_info->rx_status.nss = value;
  927. ppdu_info->rx_status.he_data6 |= value;
  928. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  929. break;
  930. }
  931. case WIFIPHYRX_RSSI_LEGACY_E:
  932. {
  933. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  934. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_3,
  935. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  936. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  937. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  938. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  939. ppdu_info->rx_status.he_re = 0;
  940. value = HAL_RX_GET(rssi_info_tlv,
  941. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  942. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  943. "RSSI_PRI20_CHAIN0: %d\n", value);
  944. value = HAL_RX_GET(rssi_info_tlv,
  945. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  946. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  947. "RSSI_EXT20_CHAIN0: %d\n", value);
  948. value = HAL_RX_GET(rssi_info_tlv,
  949. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  950. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  951. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  952. value = HAL_RX_GET(rssi_info_tlv,
  953. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  954. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  955. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  956. value = HAL_RX_GET(rssi_info_tlv,
  957. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  958. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  959. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  960. value = HAL_RX_GET(rssi_info_tlv,
  961. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  962. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  963. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  964. value = HAL_RX_GET(rssi_info_tlv,
  965. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  966. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  967. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  968. value = HAL_RX_GET(rssi_info_tlv,
  969. RECEIVE_RSSI_INFO_1,
  970. RSSI_EXT80_HIGH20_CHAIN0);
  971. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  972. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  973. break;
  974. }
  975. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  976. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  977. ppdu_info);
  978. break;
  979. case WIFIRX_HEADER_E:
  980. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  981. ppdu_info->msdu_info.payload_len = tlv_len;
  982. break;
  983. case WIFIRX_MPDU_START_E:
  984. {
  985. uint8_t *rx_mpdu_start =
  986. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  987. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  988. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  989. PHY_PPDU_ID);
  990. uint8_t filter_category = 0;
  991. ppdu_info->nac_info.fc_valid =
  992. HAL_RX_GET(rx_mpdu_start,
  993. RX_MPDU_INFO_2,
  994. MPDU_FRAME_CONTROL_VALID);
  995. ppdu_info->nac_info.to_ds_flag =
  996. HAL_RX_GET(rx_mpdu_start,
  997. RX_MPDU_INFO_2,
  998. TO_DS);
  999. ppdu_info->nac_info.mac_addr2_valid =
  1000. HAL_RX_GET(rx_mpdu_start,
  1001. RX_MPDU_INFO_2,
  1002. MAC_ADDR_AD2_VALID);
  1003. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1004. HAL_RX_GET(rx_mpdu_start,
  1005. RX_MPDU_INFO_16,
  1006. MAC_ADDR_AD2_15_0);
  1007. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1008. HAL_RX_GET(rx_mpdu_start,
  1009. RX_MPDU_INFO_17,
  1010. MAC_ADDR_AD2_47_16);
  1011. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1012. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1013. ppdu_info->rx_status.ppdu_len =
  1014. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1015. MPDU_LENGTH);
  1016. } else {
  1017. ppdu_info->rx_status.ppdu_len +=
  1018. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1019. MPDU_LENGTH);
  1020. }
  1021. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1022. RXPCU_MPDU_FILTER_IN_CATEGORY);
  1023. if (filter_category == 1)
  1024. ppdu_info->rx_status.monitor_direct_used = 1;
  1025. break;
  1026. }
  1027. case 0:
  1028. return HAL_TLV_STATUS_PPDU_DONE;
  1029. default:
  1030. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1031. unhandled = false;
  1032. else
  1033. unhandled = true;
  1034. break;
  1035. }
  1036. if (!unhandled)
  1037. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1038. "%s TLV type: %d, TLV len:%d %s",
  1039. __func__, tlv_tag, tlv_len,
  1040. unhandled == true ? "unhandled" : "");
  1041. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1042. rx_tlv, tlv_len);
  1043. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1044. }
  1045. /**
  1046. * hal_reo_status_get_header_generic - Process reo desc info
  1047. * @d - Pointer to reo descriptior
  1048. * @b - tlv type info
  1049. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1050. *
  1051. * Return - none.
  1052. *
  1053. */
  1054. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  1055. {
  1056. uint32_t val1 = 0;
  1057. struct hal_reo_status_header *h =
  1058. (struct hal_reo_status_header *)h1;
  1059. switch (b) {
  1060. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1061. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1062. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1063. break;
  1064. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1065. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1066. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1067. break;
  1068. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1069. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1070. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1071. break;
  1072. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1073. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1074. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1075. break;
  1076. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1077. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1078. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1079. break;
  1080. case HAL_REO_DESC_THRES_STATUS_TLV:
  1081. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1082. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1083. break;
  1084. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1085. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1086. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1087. break;
  1088. default:
  1089. pr_err("ERROR: Unknown tlv\n");
  1090. break;
  1091. }
  1092. h->cmd_num =
  1093. HAL_GET_FIELD(
  1094. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1095. val1);
  1096. h->exec_time =
  1097. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1098. CMD_EXECUTION_TIME, val1);
  1099. h->status =
  1100. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1101. REO_CMD_EXECUTION_STATUS, val1);
  1102. switch (b) {
  1103. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1104. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1105. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1106. break;
  1107. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1108. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1109. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1110. break;
  1111. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1112. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1113. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1114. break;
  1115. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1116. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1117. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1118. break;
  1119. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1120. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1121. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1122. break;
  1123. case HAL_REO_DESC_THRES_STATUS_TLV:
  1124. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1125. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1126. break;
  1127. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1128. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1129. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1130. break;
  1131. default:
  1132. pr_err("ERROR: Unknown tlv\n");
  1133. break;
  1134. }
  1135. h->tstamp =
  1136. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1137. }
  1138. /**
  1139. * hal_reo_setup - Initialize HW REO block
  1140. *
  1141. * @hal_soc: Opaque HAL SOC handle
  1142. * @reo_params: parameters needed by HAL for REO config
  1143. */
  1144. static void hal_reo_setup_generic(void *hal_soc,
  1145. void *reoparams)
  1146. {
  1147. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1148. uint32_t reg_val;
  1149. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1150. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1151. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1152. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1153. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1154. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1155. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1156. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1157. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1158. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1159. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1160. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1161. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1162. /* TODO: Setup destination ring mapping if enabled */
  1163. /* TODO: Error destination ring setting is left to default.
  1164. * Default setting is to send all errors to release ring.
  1165. */
  1166. HAL_REG_WRITE(soc,
  1167. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1168. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1169. HAL_DEFAULT_REO_TIMEOUT_MS * 1000);
  1170. HAL_REG_WRITE(soc,
  1171. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1172. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1173. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1174. HAL_REG_WRITE(soc,
  1175. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1176. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1177. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1178. HAL_REG_WRITE(soc,
  1179. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1180. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1181. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1182. /*
  1183. * When hash based routing is enabled, routing of the rx packet
  1184. * is done based on the following value: 1 _ _ _ _ The last 4
  1185. * bits are based on hash[3:0]. This means the possible values
  1186. * are 0x10 to 0x1f. This value is used to look-up the
  1187. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1188. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1189. * registers need to be configured to set-up the 16 entries to
  1190. * map the hash values to a ring number. There are 3 bits per
  1191. * hash entry – which are mapped as follows:
  1192. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1193. * 7: NOT_USED.
  1194. */
  1195. if (reo_params->rx_hash_enabled) {
  1196. HAL_REG_WRITE(soc,
  1197. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1198. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1199. reo_params->remap1);
  1200. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1201. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1202. HAL_REG_READ(soc,
  1203. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1204. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1205. HAL_REG_WRITE(soc,
  1206. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1207. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1208. reo_params->remap2);
  1209. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1210. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1211. HAL_REG_READ(soc,
  1212. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1213. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1214. }
  1215. /* TODO: Check if the following registers shoould be setup by host:
  1216. * AGING_CONTROL
  1217. * HIGH_MEMORY_THRESHOLD
  1218. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1219. * GLOBAL_LINK_DESC_COUNT_CTRL
  1220. */
  1221. }
  1222. /**
  1223. * hal_srng_src_hw_init - Private function to initialize SRNG
  1224. * source ring HW
  1225. * @hal_soc: HAL SOC handle
  1226. * @srng: SRNG ring pointer
  1227. */
  1228. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1229. struct hal_srng *srng)
  1230. {
  1231. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1232. uint32_t reg_val = 0;
  1233. uint64_t tp_addr = 0;
  1234. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1235. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1236. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1237. srng->msi_addr & 0xffffffff);
  1238. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1239. (uint64_t)(srng->msi_addr) >> 32) |
  1240. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1241. MSI1_ENABLE), 1);
  1242. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1243. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1244. }
  1245. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1246. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1247. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1248. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1249. srng->entry_size * srng->num_entries);
  1250. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1251. #if defined(WCSS_VERSION) && \
  1252. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1253. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1254. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1255. #else
  1256. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  1257. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1258. #endif
  1259. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1260. /**
  1261. * Interrupt setup:
  1262. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1263. * if level mode is required
  1264. */
  1265. reg_val = 0;
  1266. /*
  1267. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1268. * programmed in terms of 1us resolution instead of 8us resolution as
  1269. * given in MLD.
  1270. */
  1271. if (srng->intr_timer_thres_us) {
  1272. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1273. INTERRUPT_TIMER_THRESHOLD),
  1274. srng->intr_timer_thres_us);
  1275. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1276. }
  1277. if (srng->intr_batch_cntr_thres_entries) {
  1278. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1279. BATCH_COUNTER_THRESHOLD),
  1280. srng->intr_batch_cntr_thres_entries *
  1281. srng->entry_size);
  1282. }
  1283. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1284. reg_val = 0;
  1285. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1286. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1287. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1288. }
  1289. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1290. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1291. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1292. * pointers are not required since this ring is completely managed
  1293. * by WBM HW
  1294. */
  1295. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1296. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1297. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1298. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1299. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1300. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1301. }
  1302. /* Initilaize head and tail pointers to indicate ring is empty */
  1303. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1304. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1305. *(srng->u.src_ring.tp_addr) = 0;
  1306. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1307. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1308. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1309. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1310. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1311. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1312. /* Loop count is not used for SRC rings */
  1313. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1314. /*
  1315. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1316. * todo: update fw_api and replace with above line
  1317. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1318. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1319. */
  1320. reg_val |= 0x40;
  1321. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1322. }
  1323. /**
  1324. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1325. * destination ring HW
  1326. * @hal_soc: HAL SOC handle
  1327. * @srng: SRNG ring pointer
  1328. */
  1329. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1330. struct hal_srng *srng)
  1331. {
  1332. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1333. uint32_t reg_val = 0;
  1334. uint64_t hp_addr = 0;
  1335. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1336. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1337. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1338. srng->msi_addr & 0xffffffff);
  1339. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1340. (uint64_t)(srng->msi_addr) >> 32) |
  1341. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1342. MSI1_ENABLE), 1);
  1343. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1344. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1345. }
  1346. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1347. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1348. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1349. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1350. srng->entry_size * srng->num_entries);
  1351. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1352. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1353. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1354. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1355. /**
  1356. * Interrupt setup:
  1357. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1358. * if level mode is required
  1359. */
  1360. reg_val = 0;
  1361. if (srng->intr_timer_thres_us) {
  1362. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1363. INTERRUPT_TIMER_THRESHOLD),
  1364. srng->intr_timer_thres_us >> 3);
  1365. }
  1366. if (srng->intr_batch_cntr_thres_entries) {
  1367. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1368. BATCH_COUNTER_THRESHOLD),
  1369. srng->intr_batch_cntr_thres_entries *
  1370. srng->entry_size);
  1371. }
  1372. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1373. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1374. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1375. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1376. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1377. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1378. /* Initilaize head and tail pointers to indicate ring is empty */
  1379. SRNG_DST_REG_WRITE(srng, HP, 0);
  1380. SRNG_DST_REG_WRITE(srng, TP, 0);
  1381. *(srng->u.dst_ring.hp_addr) = 0;
  1382. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1383. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1384. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1385. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1386. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1387. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1388. /*
  1389. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1390. * todo: update fw_api and replace with above line
  1391. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1392. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1393. */
  1394. reg_val |= 0x40;
  1395. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1396. }
  1397. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1398. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1399. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1400. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1401. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1402. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1403. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1404. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1405. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1406. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1407. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1408. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1409. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1410. (((*(((uint32_t *) wbm_desc) + \
  1411. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1412. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1413. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1414. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1415. (((*(((uint32_t *) wbm_desc) + \
  1416. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1417. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1418. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1419. /**
  1420. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1421. * save it to hal_wbm_err_desc_info structure passed by caller
  1422. * @wbm_desc: wbm ring descriptor
  1423. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1424. * Return: void
  1425. */
  1426. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1427. void *wbm_er_info1)
  1428. {
  1429. struct hal_wbm_err_desc_info *wbm_er_info =
  1430. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1431. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1432. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1433. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1434. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1435. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1436. }
  1437. /**
  1438. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1439. * @hal_desc: completion ring descriptor pointer
  1440. *
  1441. * This function will return the type of pointer - buffer or descriptor
  1442. *
  1443. * Return: buffer type
  1444. */
  1445. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1446. {
  1447. uint32_t comp_desc =
  1448. *(uint32_t *) (((uint8_t *) hal_desc) +
  1449. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1450. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1451. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1452. }
  1453. /**
  1454. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1455. * human readable format.
  1456. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1457. * @dbg_level: log level.
  1458. *
  1459. * Return: void
  1460. */
  1461. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1462. uint8_t dbg_level)
  1463. {
  1464. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1465. struct rx_mpdu_info *mpdu_info =
  1466. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1467. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1468. "rx_mpdu_start tlv - "
  1469. "rxpcu_mpdu_filter_in_category: %d "
  1470. "sw_frame_group_id: %d "
  1471. "ndp_frame: %d "
  1472. "phy_err: %d "
  1473. "phy_err_during_mpdu_header: %d "
  1474. "protocol_version_err: %d "
  1475. "ast_based_lookup_valid: %d "
  1476. "phy_ppdu_id: %d "
  1477. "ast_index: %d "
  1478. "sw_peer_id: %d "
  1479. "mpdu_frame_control_valid: %d "
  1480. "mpdu_duration_valid: %d "
  1481. "mac_addr_ad1_valid: %d "
  1482. "mac_addr_ad2_valid: %d "
  1483. "mac_addr_ad3_valid: %d "
  1484. "mac_addr_ad4_valid: %d "
  1485. "mpdu_sequence_control_valid: %d "
  1486. "mpdu_qos_control_valid: %d "
  1487. "mpdu_ht_control_valid: %d "
  1488. "frame_encryption_info_valid: %d "
  1489. "fr_ds: %d "
  1490. "to_ds: %d "
  1491. "encrypted: %d "
  1492. "mpdu_retry: %d "
  1493. "mpdu_sequence_number: %d "
  1494. "epd_en: %d "
  1495. "all_frames_shall_be_encrypted: %d "
  1496. "encrypt_type: %d "
  1497. "mesh_sta: %d "
  1498. "bssid_hit: %d "
  1499. "bssid_number: %d "
  1500. "tid: %d "
  1501. "pn_31_0: %d "
  1502. "pn_63_32: %d "
  1503. "pn_95_64: %d "
  1504. "pn_127_96: %d "
  1505. "peer_meta_data: %d "
  1506. "rxpt_classify_info.reo_destination_indication: %d "
  1507. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d "
  1508. "rx_reo_queue_desc_addr_31_0: %d "
  1509. "rx_reo_queue_desc_addr_39_32: %d "
  1510. "receive_queue_number: %d "
  1511. "pre_delim_err_warning: %d "
  1512. "first_delim_err: %d "
  1513. "key_id_octet: %d "
  1514. "new_peer_entry: %d "
  1515. "decrypt_needed: %d "
  1516. "decap_type: %d "
  1517. "rx_insert_vlan_c_tag_padding: %d "
  1518. "rx_insert_vlan_s_tag_padding: %d "
  1519. "strip_vlan_c_tag_decap: %d "
  1520. "strip_vlan_s_tag_decap: %d "
  1521. "pre_delim_count: %d "
  1522. "ampdu_flag: %d "
  1523. "bar_frame: %d "
  1524. "mpdu_length: %d "
  1525. "first_mpdu: %d "
  1526. "mcast_bcast: %d "
  1527. "ast_index_not_found: %d "
  1528. "ast_index_timeout: %d "
  1529. "power_mgmt: %d "
  1530. "non_qos: %d "
  1531. "null_data: %d "
  1532. "mgmt_type: %d "
  1533. "ctrl_type: %d "
  1534. "more_data: %d "
  1535. "eosp: %d "
  1536. "fragment_flag: %d "
  1537. "order: %d "
  1538. "u_apsd_trigger: %d "
  1539. "encrypt_required: %d "
  1540. "directed: %d "
  1541. "mpdu_frame_control_field: %d "
  1542. "mpdu_duration_field: %d "
  1543. "mac_addr_ad1_31_0: %d "
  1544. "mac_addr_ad1_47_32: %d "
  1545. "mac_addr_ad2_15_0: %d "
  1546. "mac_addr_ad2_47_16: %d "
  1547. "mac_addr_ad3_31_0: %d "
  1548. "mac_addr_ad3_47_32: %d "
  1549. "mpdu_sequence_control_field: %d "
  1550. "mac_addr_ad4_31_0: %d "
  1551. "mac_addr_ad4_47_32: %d "
  1552. "mpdu_qos_control_field: %d "
  1553. "mpdu_ht_control_field: %d ",
  1554. mpdu_info->rxpcu_mpdu_filter_in_category,
  1555. mpdu_info->sw_frame_group_id,
  1556. mpdu_info->ndp_frame,
  1557. mpdu_info->phy_err,
  1558. mpdu_info->phy_err_during_mpdu_header,
  1559. mpdu_info->protocol_version_err,
  1560. mpdu_info->ast_based_lookup_valid,
  1561. mpdu_info->phy_ppdu_id,
  1562. mpdu_info->ast_index,
  1563. mpdu_info->sw_peer_id,
  1564. mpdu_info->mpdu_frame_control_valid,
  1565. mpdu_info->mpdu_duration_valid,
  1566. mpdu_info->mac_addr_ad1_valid,
  1567. mpdu_info->mac_addr_ad2_valid,
  1568. mpdu_info->mac_addr_ad3_valid,
  1569. mpdu_info->mac_addr_ad4_valid,
  1570. mpdu_info->mpdu_sequence_control_valid,
  1571. mpdu_info->mpdu_qos_control_valid,
  1572. mpdu_info->mpdu_ht_control_valid,
  1573. mpdu_info->frame_encryption_info_valid,
  1574. mpdu_info->fr_ds,
  1575. mpdu_info->to_ds,
  1576. mpdu_info->encrypted,
  1577. mpdu_info->mpdu_retry,
  1578. mpdu_info->mpdu_sequence_number,
  1579. mpdu_info->epd_en,
  1580. mpdu_info->all_frames_shall_be_encrypted,
  1581. mpdu_info->encrypt_type,
  1582. mpdu_info->mesh_sta,
  1583. mpdu_info->bssid_hit,
  1584. mpdu_info->bssid_number,
  1585. mpdu_info->tid,
  1586. mpdu_info->pn_31_0,
  1587. mpdu_info->pn_63_32,
  1588. mpdu_info->pn_95_64,
  1589. mpdu_info->pn_127_96,
  1590. mpdu_info->peer_meta_data,
  1591. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1592. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1593. mpdu_info->rx_reo_queue_desc_addr_31_0,
  1594. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1595. mpdu_info->receive_queue_number,
  1596. mpdu_info->pre_delim_err_warning,
  1597. mpdu_info->first_delim_err,
  1598. mpdu_info->key_id_octet,
  1599. mpdu_info->new_peer_entry,
  1600. mpdu_info->decrypt_needed,
  1601. mpdu_info->decap_type,
  1602. mpdu_info->rx_insert_vlan_c_tag_padding,
  1603. mpdu_info->rx_insert_vlan_s_tag_padding,
  1604. mpdu_info->strip_vlan_c_tag_decap,
  1605. mpdu_info->strip_vlan_s_tag_decap,
  1606. mpdu_info->pre_delim_count,
  1607. mpdu_info->ampdu_flag,
  1608. mpdu_info->bar_frame,
  1609. mpdu_info->mpdu_length,
  1610. mpdu_info->first_mpdu,
  1611. mpdu_info->mcast_bcast,
  1612. mpdu_info->ast_index_not_found,
  1613. mpdu_info->ast_index_timeout,
  1614. mpdu_info->power_mgmt,
  1615. mpdu_info->non_qos,
  1616. mpdu_info->null_data,
  1617. mpdu_info->mgmt_type,
  1618. mpdu_info->ctrl_type,
  1619. mpdu_info->more_data,
  1620. mpdu_info->eosp,
  1621. mpdu_info->fragment_flag,
  1622. mpdu_info->order,
  1623. mpdu_info->u_apsd_trigger,
  1624. mpdu_info->encrypt_required,
  1625. mpdu_info->directed,
  1626. mpdu_info->mpdu_frame_control_field,
  1627. mpdu_info->mpdu_duration_field,
  1628. mpdu_info->mac_addr_ad1_31_0,
  1629. mpdu_info->mac_addr_ad1_47_32,
  1630. mpdu_info->mac_addr_ad2_15_0,
  1631. mpdu_info->mac_addr_ad2_47_16,
  1632. mpdu_info->mac_addr_ad3_31_0,
  1633. mpdu_info->mac_addr_ad3_47_32,
  1634. mpdu_info->mpdu_sequence_control_field,
  1635. mpdu_info->mac_addr_ad4_31_0,
  1636. mpdu_info->mac_addr_ad4_47_32,
  1637. mpdu_info->mpdu_qos_control_field,
  1638. mpdu_info->mpdu_ht_control_field);
  1639. }
  1640. #endif
  1641. /**
  1642. * hal_tx_desc_set_search_type - Set the search type value
  1643. * @desc: Handle to Tx Descriptor
  1644. * @search_type: search type
  1645. * 0 – Normal search
  1646. * 1 – Index based address search
  1647. * 2 – Index based flow search
  1648. *
  1649. * Return: void
  1650. */
  1651. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1652. static void hal_tx_desc_set_search_type_generic(void *desc,
  1653. uint8_t search_type)
  1654. {
  1655. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1656. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1657. }
  1658. #else
  1659. static void hal_tx_desc_set_search_type_generic(void *desc,
  1660. uint8_t search_type)
  1661. {
  1662. }
  1663. #endif
  1664. /**
  1665. * hal_tx_desc_set_search_index - Set the search index value
  1666. * @desc: Handle to Tx Descriptor
  1667. * @search_index: The index that will be used for index based address or
  1668. * flow search. The field is valid when 'search_type' is
  1669. * 1 0r 2
  1670. *
  1671. * Return: void
  1672. */
  1673. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1674. static void hal_tx_desc_set_search_index_generic(void *desc,
  1675. uint32_t search_index)
  1676. {
  1677. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1678. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1679. }
  1680. #else
  1681. static void hal_tx_desc_set_search_index_generic(void *desc,
  1682. uint32_t search_index)
  1683. {
  1684. }
  1685. #endif