msm-dai-q6-v2.c 358 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/init.h>
  5. #include <linux/module.h>
  6. #include <linux/device.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/bitops.h>
  9. #include <linux/slab.h>
  10. #include <linux/clk.h>
  11. #include <linux/of_device.h>
  12. #include <sound/core.h>
  13. #include <sound/pcm.h>
  14. #include <sound/soc.h>
  15. #include <sound/pcm_params.h>
  16. #include <dsp/apr_audio-v2.h>
  17. #include <dsp/q6afe-v2.h>
  18. #include <dsp/sp_params.h>
  19. #include <dsp/q6core.h>
  20. #include "msm-dai-q6-v2.h"
  21. #include <asoc/core.h>
  22. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  23. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  24. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  25. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  26. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  27. #define MSM_DAI_SEN_AUXPCM_DT_DEV_ID 6
  28. #define MSM_DAI_TWS_CHANNEL_MODE_ONE 1
  29. #define MSM_DAI_TWS_CHANNEL_MODE_TWO 2
  30. #define spdif_clock_value(rate) (2*rate*32*2)
  31. #define CHANNEL_STATUS_SIZE 24
  32. #define CHANNEL_STATUS_MASK_INIT 0x0
  33. #define CHANNEL_STATUS_MASK 0x4
  34. #define AFE_API_VERSION_CLOCK_SET 1
  35. #define MSM_DAI_SYSFS_ENTRY_MAX_LEN 64
  36. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  37. SNDRV_PCM_FMTBIT_S24_LE | \
  38. SNDRV_PCM_FMTBIT_S32_LE)
  39. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id);
  40. enum {
  41. ENC_FMT_NONE,
  42. DEC_FMT_NONE = ENC_FMT_NONE,
  43. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  44. DEC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  45. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  46. DEC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  47. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  48. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  49. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  50. ENC_FMT_LDAC = ASM_MEDIA_FMT_LDAC,
  51. ENC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  52. DEC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  53. DEC_FMT_MP3 = ASM_MEDIA_FMT_MP3,
  54. ENC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  55. DEC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  56. };
  57. enum {
  58. SPKR_1,
  59. SPKR_2,
  60. };
  61. static const struct afe_clk_set lpass_clk_set_default = {
  62. AFE_API_VERSION_CLOCK_SET,
  63. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  64. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  65. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  66. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  67. 0,
  68. };
  69. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  70. AFE_API_VERSION_I2S_CONFIG,
  71. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  72. 0,
  73. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  74. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  75. Q6AFE_LPASS_MODE_CLK1_VALID,
  76. 0,
  77. };
  78. enum {
  79. STATUS_PORT_STARTED, /* track if AFE port has started */
  80. /* track AFE Tx port status for bi-directional transfers */
  81. STATUS_TX_PORT,
  82. /* track AFE Rx port status for bi-directional transfers */
  83. STATUS_RX_PORT,
  84. STATUS_MAX
  85. };
  86. enum {
  87. RATE_8KHZ,
  88. RATE_16KHZ,
  89. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  90. };
  91. enum {
  92. IDX_PRIMARY_TDM_RX_0,
  93. IDX_PRIMARY_TDM_RX_1,
  94. IDX_PRIMARY_TDM_RX_2,
  95. IDX_PRIMARY_TDM_RX_3,
  96. IDX_PRIMARY_TDM_RX_4,
  97. IDX_PRIMARY_TDM_RX_5,
  98. IDX_PRIMARY_TDM_RX_6,
  99. IDX_PRIMARY_TDM_RX_7,
  100. IDX_PRIMARY_TDM_TX_0,
  101. IDX_PRIMARY_TDM_TX_1,
  102. IDX_PRIMARY_TDM_TX_2,
  103. IDX_PRIMARY_TDM_TX_3,
  104. IDX_PRIMARY_TDM_TX_4,
  105. IDX_PRIMARY_TDM_TX_5,
  106. IDX_PRIMARY_TDM_TX_6,
  107. IDX_PRIMARY_TDM_TX_7,
  108. IDX_SECONDARY_TDM_RX_0,
  109. IDX_SECONDARY_TDM_RX_1,
  110. IDX_SECONDARY_TDM_RX_2,
  111. IDX_SECONDARY_TDM_RX_3,
  112. IDX_SECONDARY_TDM_RX_4,
  113. IDX_SECONDARY_TDM_RX_5,
  114. IDX_SECONDARY_TDM_RX_6,
  115. IDX_SECONDARY_TDM_RX_7,
  116. IDX_SECONDARY_TDM_TX_0,
  117. IDX_SECONDARY_TDM_TX_1,
  118. IDX_SECONDARY_TDM_TX_2,
  119. IDX_SECONDARY_TDM_TX_3,
  120. IDX_SECONDARY_TDM_TX_4,
  121. IDX_SECONDARY_TDM_TX_5,
  122. IDX_SECONDARY_TDM_TX_6,
  123. IDX_SECONDARY_TDM_TX_7,
  124. IDX_TERTIARY_TDM_RX_0,
  125. IDX_TERTIARY_TDM_RX_1,
  126. IDX_TERTIARY_TDM_RX_2,
  127. IDX_TERTIARY_TDM_RX_3,
  128. IDX_TERTIARY_TDM_RX_4,
  129. IDX_TERTIARY_TDM_RX_5,
  130. IDX_TERTIARY_TDM_RX_6,
  131. IDX_TERTIARY_TDM_RX_7,
  132. IDX_TERTIARY_TDM_TX_0,
  133. IDX_TERTIARY_TDM_TX_1,
  134. IDX_TERTIARY_TDM_TX_2,
  135. IDX_TERTIARY_TDM_TX_3,
  136. IDX_TERTIARY_TDM_TX_4,
  137. IDX_TERTIARY_TDM_TX_5,
  138. IDX_TERTIARY_TDM_TX_6,
  139. IDX_TERTIARY_TDM_TX_7,
  140. IDX_QUATERNARY_TDM_RX_0,
  141. IDX_QUATERNARY_TDM_RX_1,
  142. IDX_QUATERNARY_TDM_RX_2,
  143. IDX_QUATERNARY_TDM_RX_3,
  144. IDX_QUATERNARY_TDM_RX_4,
  145. IDX_QUATERNARY_TDM_RX_5,
  146. IDX_QUATERNARY_TDM_RX_6,
  147. IDX_QUATERNARY_TDM_RX_7,
  148. IDX_QUATERNARY_TDM_TX_0,
  149. IDX_QUATERNARY_TDM_TX_1,
  150. IDX_QUATERNARY_TDM_TX_2,
  151. IDX_QUATERNARY_TDM_TX_3,
  152. IDX_QUATERNARY_TDM_TX_4,
  153. IDX_QUATERNARY_TDM_TX_5,
  154. IDX_QUATERNARY_TDM_TX_6,
  155. IDX_QUATERNARY_TDM_TX_7,
  156. IDX_QUINARY_TDM_RX_0,
  157. IDX_QUINARY_TDM_RX_1,
  158. IDX_QUINARY_TDM_RX_2,
  159. IDX_QUINARY_TDM_RX_3,
  160. IDX_QUINARY_TDM_RX_4,
  161. IDX_QUINARY_TDM_RX_5,
  162. IDX_QUINARY_TDM_RX_6,
  163. IDX_QUINARY_TDM_RX_7,
  164. IDX_QUINARY_TDM_TX_0,
  165. IDX_QUINARY_TDM_TX_1,
  166. IDX_QUINARY_TDM_TX_2,
  167. IDX_QUINARY_TDM_TX_3,
  168. IDX_QUINARY_TDM_TX_4,
  169. IDX_QUINARY_TDM_TX_5,
  170. IDX_QUINARY_TDM_TX_6,
  171. IDX_QUINARY_TDM_TX_7,
  172. IDX_SENARY_TDM_RX_0,
  173. IDX_SENARY_TDM_RX_1,
  174. IDX_SENARY_TDM_RX_2,
  175. IDX_SENARY_TDM_RX_3,
  176. IDX_SENARY_TDM_RX_4,
  177. IDX_SENARY_TDM_RX_5,
  178. IDX_SENARY_TDM_RX_6,
  179. IDX_SENARY_TDM_RX_7,
  180. IDX_SENARY_TDM_TX_0,
  181. IDX_SENARY_TDM_TX_1,
  182. IDX_SENARY_TDM_TX_2,
  183. IDX_SENARY_TDM_TX_3,
  184. IDX_SENARY_TDM_TX_4,
  185. IDX_SENARY_TDM_TX_5,
  186. IDX_SENARY_TDM_TX_6,
  187. IDX_SENARY_TDM_TX_7,
  188. IDX_TDM_MAX,
  189. };
  190. enum {
  191. IDX_GROUP_PRIMARY_TDM_RX,
  192. IDX_GROUP_PRIMARY_TDM_TX,
  193. IDX_GROUP_SECONDARY_TDM_RX,
  194. IDX_GROUP_SECONDARY_TDM_TX,
  195. IDX_GROUP_TERTIARY_TDM_RX,
  196. IDX_GROUP_TERTIARY_TDM_TX,
  197. IDX_GROUP_QUATERNARY_TDM_RX,
  198. IDX_GROUP_QUATERNARY_TDM_TX,
  199. IDX_GROUP_QUINARY_TDM_RX,
  200. IDX_GROUP_QUINARY_TDM_TX,
  201. IDX_GROUP_SENARY_TDM_RX,
  202. IDX_GROUP_SENARY_TDM_TX,
  203. IDX_GROUP_TDM_MAX,
  204. };
  205. struct msm_dai_q6_dai_data {
  206. DECLARE_BITMAP(status_mask, STATUS_MAX);
  207. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  208. u32 rate;
  209. u32 channels;
  210. u32 bitwidth;
  211. u32 cal_mode;
  212. u32 afe_rx_in_channels;
  213. u16 afe_rx_in_bitformat;
  214. u32 afe_tx_out_channels;
  215. u16 afe_tx_out_bitformat;
  216. struct afe_enc_config enc_config;
  217. struct afe_dec_config dec_config;
  218. union afe_port_config port_config;
  219. u16 vi_feed_mono;
  220. u32 xt_logging_disable;
  221. };
  222. struct msm_dai_q6_spdif_dai_data {
  223. DECLARE_BITMAP(status_mask, STATUS_MAX);
  224. u32 rate;
  225. u32 channels;
  226. u32 bitwidth;
  227. u16 port_id;
  228. struct afe_spdif_port_config spdif_port;
  229. struct afe_event_fmt_update fmt_event;
  230. struct kobject *kobj;
  231. };
  232. struct msm_dai_q6_spdif_event_msg {
  233. struct afe_port_mod_evt_rsp_hdr evt_hdr;
  234. struct afe_event_fmt_update fmt_event;
  235. };
  236. struct msm_dai_q6_mi2s_dai_config {
  237. u16 pdata_mi2s_lines;
  238. struct msm_dai_q6_dai_data mi2s_dai_data;
  239. };
  240. struct msm_dai_q6_mi2s_dai_data {
  241. u32 is_island_dai;
  242. struct msm_dai_q6_mi2s_dai_config tx_dai;
  243. struct msm_dai_q6_mi2s_dai_config rx_dai;
  244. };
  245. struct msm_dai_q6_cdc_dma_dai_data {
  246. DECLARE_BITMAP(status_mask, STATUS_MAX);
  247. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  248. u32 rate;
  249. u32 channels;
  250. u32 bitwidth;
  251. u32 is_island_dai;
  252. union afe_port_config port_config;
  253. };
  254. struct msm_dai_q6_auxpcm_dai_data {
  255. /* BITMAP to track Rx and Tx port usage count */
  256. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  257. struct mutex rlock; /* auxpcm dev resource lock */
  258. u16 rx_pid; /* AUXPCM RX AFE port ID */
  259. u16 tx_pid; /* AUXPCM TX AFE port ID */
  260. u16 afe_clk_ver;
  261. u32 is_island_dai;
  262. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  263. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  264. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  265. };
  266. struct msm_dai_q6_tdm_dai_data {
  267. DECLARE_BITMAP(status_mask, STATUS_MAX);
  268. u32 rate;
  269. u32 channels;
  270. u32 bitwidth;
  271. u32 num_group_ports;
  272. u32 is_island_dai;
  273. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  274. union afe_port_group_config group_cfg; /* hold tdm group config */
  275. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  276. struct afe_param_id_tdm_lane_cfg lane_cfg; /* hold tdm lane config */
  277. };
  278. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  279. * 0: linear PCM
  280. * 1: non-linear PCM
  281. * 2: PCM data in IEC 60968 container
  282. * 3: compressed data in IEC 60958 container
  283. * 9: DSD over PCM (DoP) with marker byte
  284. */
  285. static const char *const mi2s_format[] = {
  286. "LPCM",
  287. "Compr",
  288. "LPCM-60958",
  289. "Compr-60958",
  290. "NA4",
  291. "NA5",
  292. "NA6",
  293. "NA7",
  294. "NA8",
  295. "DSD_DOP_W_MARKER"
  296. };
  297. static const char *const mi2s_vi_feed_mono[] = {
  298. "Left",
  299. "Right",
  300. };
  301. static const struct soc_enum mi2s_config_enum[] = {
  302. SOC_ENUM_SINGLE_EXT(10, mi2s_format),
  303. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  304. };
  305. static const char *const cdc_dma_format[] = {
  306. "UNPACKED",
  307. "PACKED_16B",
  308. };
  309. static const struct soc_enum cdc_dma_config_enum[] = {
  310. SOC_ENUM_SINGLE_EXT(2, cdc_dma_format),
  311. };
  312. static const char *const sb_format[] = {
  313. "UNPACKED",
  314. "PACKED_16B",
  315. "DSD_DOP",
  316. };
  317. static const struct soc_enum sb_config_enum[] = {
  318. SOC_ENUM_SINGLE_EXT(3, sb_format),
  319. };
  320. static const char * const xt_logging_disable_text[] = {
  321. "FALSE",
  322. "TRUE",
  323. };
  324. static const struct soc_enum xt_logging_disable_enum[] = {
  325. SOC_ENUM_SINGLE_EXT(2, xt_logging_disable_text),
  326. };
  327. static const char *const tdm_data_format[] = {
  328. "LPCM",
  329. "Compr",
  330. "Gen Compr"
  331. };
  332. static const char *const tdm_header_type[] = {
  333. "Invalid",
  334. "Default",
  335. "Entertainment",
  336. };
  337. static const struct soc_enum tdm_config_enum[] = {
  338. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  339. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  340. };
  341. static DEFINE_MUTEX(tdm_mutex);
  342. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  343. static struct afe_param_id_tdm_lane_cfg tdm_lane_cfg = {
  344. AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX,
  345. 0x0,
  346. };
  347. /* cache of group cfg per parent node */
  348. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  349. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  350. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  351. 0,
  352. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  353. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  354. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  355. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  356. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  357. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  358. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  359. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  360. 8,
  361. 48000,
  362. 32,
  363. 8,
  364. 32,
  365. 0xFF,
  366. };
  367. static u32 num_tdm_group_ports;
  368. static struct afe_clk_set tdm_clk_set = {
  369. AFE_API_VERSION_CLOCK_SET,
  370. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  371. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  372. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  373. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  374. 0,
  375. };
  376. static int msm_dai_q6_get_tdm_clk_ref(u16 id)
  377. {
  378. switch (id) {
  379. case IDX_GROUP_PRIMARY_TDM_RX:
  380. case IDX_GROUP_PRIMARY_TDM_TX:
  381. return atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_RX]) +
  382. atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_TX]);
  383. case IDX_GROUP_SECONDARY_TDM_RX:
  384. case IDX_GROUP_SECONDARY_TDM_TX:
  385. return atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_RX]) +
  386. atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_TX]);
  387. case IDX_GROUP_TERTIARY_TDM_RX:
  388. case IDX_GROUP_TERTIARY_TDM_TX:
  389. return atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_RX]) +
  390. atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_TX]);
  391. case IDX_GROUP_QUATERNARY_TDM_RX:
  392. case IDX_GROUP_QUATERNARY_TDM_TX:
  393. return atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_RX]) +
  394. atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_TX]);
  395. case IDX_GROUP_QUINARY_TDM_RX:
  396. case IDX_GROUP_QUINARY_TDM_TX:
  397. return atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_RX]) +
  398. atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_TX]);
  399. case IDX_GROUP_SENARY_TDM_RX:
  400. case IDX_GROUP_SENARY_TDM_TX:
  401. return atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_RX]) +
  402. atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_TX]);
  403. default: return -EINVAL;
  404. }
  405. }
  406. int msm_dai_q6_get_group_idx(u16 id)
  407. {
  408. switch (id) {
  409. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  410. case AFE_PORT_ID_PRIMARY_TDM_RX:
  411. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  412. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  413. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  414. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  415. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  416. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  417. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  418. return IDX_GROUP_PRIMARY_TDM_RX;
  419. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  420. case AFE_PORT_ID_PRIMARY_TDM_TX:
  421. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  422. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  423. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  424. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  425. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  426. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  427. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  428. return IDX_GROUP_PRIMARY_TDM_TX;
  429. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  430. case AFE_PORT_ID_SECONDARY_TDM_RX:
  431. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  432. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  433. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  434. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  435. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  436. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  437. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  438. return IDX_GROUP_SECONDARY_TDM_RX;
  439. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  440. case AFE_PORT_ID_SECONDARY_TDM_TX:
  441. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  442. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  443. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  444. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  445. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  446. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  447. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  448. return IDX_GROUP_SECONDARY_TDM_TX;
  449. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  450. case AFE_PORT_ID_TERTIARY_TDM_RX:
  451. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  452. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  453. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  454. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  455. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  456. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  457. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  458. return IDX_GROUP_TERTIARY_TDM_RX;
  459. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  460. case AFE_PORT_ID_TERTIARY_TDM_TX:
  461. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  462. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  463. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  464. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  465. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  466. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  467. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  468. return IDX_GROUP_TERTIARY_TDM_TX;
  469. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  470. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  471. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  472. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  473. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  474. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  475. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  476. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  477. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  478. return IDX_GROUP_QUATERNARY_TDM_RX;
  479. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  480. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  481. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  482. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  483. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  484. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  485. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  486. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  487. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  488. return IDX_GROUP_QUATERNARY_TDM_TX;
  489. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  490. case AFE_PORT_ID_QUINARY_TDM_RX:
  491. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  492. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  493. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  494. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  495. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  496. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  497. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  498. return IDX_GROUP_QUINARY_TDM_RX;
  499. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  500. case AFE_PORT_ID_QUINARY_TDM_TX:
  501. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  502. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  503. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  504. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  505. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  506. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  507. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  508. return IDX_GROUP_QUINARY_TDM_TX;
  509. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  510. case AFE_PORT_ID_SENARY_TDM_RX:
  511. case AFE_PORT_ID_SENARY_TDM_RX_1:
  512. case AFE_PORT_ID_SENARY_TDM_RX_2:
  513. case AFE_PORT_ID_SENARY_TDM_RX_3:
  514. case AFE_PORT_ID_SENARY_TDM_RX_4:
  515. case AFE_PORT_ID_SENARY_TDM_RX_5:
  516. case AFE_PORT_ID_SENARY_TDM_RX_6:
  517. case AFE_PORT_ID_SENARY_TDM_RX_7:
  518. return IDX_GROUP_SENARY_TDM_RX;
  519. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  520. case AFE_PORT_ID_SENARY_TDM_TX:
  521. case AFE_PORT_ID_SENARY_TDM_TX_1:
  522. case AFE_PORT_ID_SENARY_TDM_TX_2:
  523. case AFE_PORT_ID_SENARY_TDM_TX_3:
  524. case AFE_PORT_ID_SENARY_TDM_TX_4:
  525. case AFE_PORT_ID_SENARY_TDM_TX_5:
  526. case AFE_PORT_ID_SENARY_TDM_TX_6:
  527. case AFE_PORT_ID_SENARY_TDM_TX_7:
  528. return IDX_GROUP_SENARY_TDM_TX;
  529. default: return -EINVAL;
  530. }
  531. }
  532. int msm_dai_q6_get_port_idx(u16 id)
  533. {
  534. switch (id) {
  535. case AFE_PORT_ID_PRIMARY_TDM_RX:
  536. return IDX_PRIMARY_TDM_RX_0;
  537. case AFE_PORT_ID_PRIMARY_TDM_TX:
  538. return IDX_PRIMARY_TDM_TX_0;
  539. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  540. return IDX_PRIMARY_TDM_RX_1;
  541. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  542. return IDX_PRIMARY_TDM_TX_1;
  543. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  544. return IDX_PRIMARY_TDM_RX_2;
  545. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  546. return IDX_PRIMARY_TDM_TX_2;
  547. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  548. return IDX_PRIMARY_TDM_RX_3;
  549. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  550. return IDX_PRIMARY_TDM_TX_3;
  551. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  552. return IDX_PRIMARY_TDM_RX_4;
  553. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  554. return IDX_PRIMARY_TDM_TX_4;
  555. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  556. return IDX_PRIMARY_TDM_RX_5;
  557. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  558. return IDX_PRIMARY_TDM_TX_5;
  559. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  560. return IDX_PRIMARY_TDM_RX_6;
  561. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  562. return IDX_PRIMARY_TDM_TX_6;
  563. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  564. return IDX_PRIMARY_TDM_RX_7;
  565. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  566. return IDX_PRIMARY_TDM_TX_7;
  567. case AFE_PORT_ID_SECONDARY_TDM_RX:
  568. return IDX_SECONDARY_TDM_RX_0;
  569. case AFE_PORT_ID_SECONDARY_TDM_TX:
  570. return IDX_SECONDARY_TDM_TX_0;
  571. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  572. return IDX_SECONDARY_TDM_RX_1;
  573. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  574. return IDX_SECONDARY_TDM_TX_1;
  575. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  576. return IDX_SECONDARY_TDM_RX_2;
  577. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  578. return IDX_SECONDARY_TDM_TX_2;
  579. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  580. return IDX_SECONDARY_TDM_RX_3;
  581. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  582. return IDX_SECONDARY_TDM_TX_3;
  583. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  584. return IDX_SECONDARY_TDM_RX_4;
  585. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  586. return IDX_SECONDARY_TDM_TX_4;
  587. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  588. return IDX_SECONDARY_TDM_RX_5;
  589. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  590. return IDX_SECONDARY_TDM_TX_5;
  591. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  592. return IDX_SECONDARY_TDM_RX_6;
  593. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  594. return IDX_SECONDARY_TDM_TX_6;
  595. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  596. return IDX_SECONDARY_TDM_RX_7;
  597. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  598. return IDX_SECONDARY_TDM_TX_7;
  599. case AFE_PORT_ID_TERTIARY_TDM_RX:
  600. return IDX_TERTIARY_TDM_RX_0;
  601. case AFE_PORT_ID_TERTIARY_TDM_TX:
  602. return IDX_TERTIARY_TDM_TX_0;
  603. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  604. return IDX_TERTIARY_TDM_RX_1;
  605. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  606. return IDX_TERTIARY_TDM_TX_1;
  607. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  608. return IDX_TERTIARY_TDM_RX_2;
  609. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  610. return IDX_TERTIARY_TDM_TX_2;
  611. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  612. return IDX_TERTIARY_TDM_RX_3;
  613. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  614. return IDX_TERTIARY_TDM_TX_3;
  615. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  616. return IDX_TERTIARY_TDM_RX_4;
  617. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  618. return IDX_TERTIARY_TDM_TX_4;
  619. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  620. return IDX_TERTIARY_TDM_RX_5;
  621. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  622. return IDX_TERTIARY_TDM_TX_5;
  623. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  624. return IDX_TERTIARY_TDM_RX_6;
  625. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  626. return IDX_TERTIARY_TDM_TX_6;
  627. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  628. return IDX_TERTIARY_TDM_RX_7;
  629. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  630. return IDX_TERTIARY_TDM_TX_7;
  631. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  632. return IDX_QUATERNARY_TDM_RX_0;
  633. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  634. return IDX_QUATERNARY_TDM_TX_0;
  635. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  636. return IDX_QUATERNARY_TDM_RX_1;
  637. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  638. return IDX_QUATERNARY_TDM_TX_1;
  639. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  640. return IDX_QUATERNARY_TDM_RX_2;
  641. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  642. return IDX_QUATERNARY_TDM_TX_2;
  643. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  644. return IDX_QUATERNARY_TDM_RX_3;
  645. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  646. return IDX_QUATERNARY_TDM_TX_3;
  647. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  648. return IDX_QUATERNARY_TDM_RX_4;
  649. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  650. return IDX_QUATERNARY_TDM_TX_4;
  651. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  652. return IDX_QUATERNARY_TDM_RX_5;
  653. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  654. return IDX_QUATERNARY_TDM_TX_5;
  655. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  656. return IDX_QUATERNARY_TDM_RX_6;
  657. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  658. return IDX_QUATERNARY_TDM_TX_6;
  659. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  660. return IDX_QUATERNARY_TDM_RX_7;
  661. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  662. return IDX_QUATERNARY_TDM_TX_7;
  663. case AFE_PORT_ID_QUINARY_TDM_RX:
  664. return IDX_QUINARY_TDM_RX_0;
  665. case AFE_PORT_ID_QUINARY_TDM_TX:
  666. return IDX_QUINARY_TDM_TX_0;
  667. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  668. return IDX_QUINARY_TDM_RX_1;
  669. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  670. return IDX_QUINARY_TDM_TX_1;
  671. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  672. return IDX_QUINARY_TDM_RX_2;
  673. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  674. return IDX_QUINARY_TDM_TX_2;
  675. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  676. return IDX_QUINARY_TDM_RX_3;
  677. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  678. return IDX_QUINARY_TDM_TX_3;
  679. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  680. return IDX_QUINARY_TDM_RX_4;
  681. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  682. return IDX_QUINARY_TDM_TX_4;
  683. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  684. return IDX_QUINARY_TDM_RX_5;
  685. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  686. return IDX_QUINARY_TDM_TX_5;
  687. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  688. return IDX_QUINARY_TDM_RX_6;
  689. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  690. return IDX_QUINARY_TDM_TX_6;
  691. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  692. return IDX_QUINARY_TDM_RX_7;
  693. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  694. return IDX_QUINARY_TDM_TX_7;
  695. case AFE_PORT_ID_SENARY_TDM_RX:
  696. return IDX_SENARY_TDM_RX_0;
  697. case AFE_PORT_ID_SENARY_TDM_TX:
  698. return IDX_SENARY_TDM_TX_0;
  699. case AFE_PORT_ID_SENARY_TDM_RX_1:
  700. return IDX_SENARY_TDM_RX_1;
  701. case AFE_PORT_ID_SENARY_TDM_TX_1:
  702. return IDX_SENARY_TDM_TX_1;
  703. case AFE_PORT_ID_SENARY_TDM_RX_2:
  704. return IDX_SENARY_TDM_RX_2;
  705. case AFE_PORT_ID_SENARY_TDM_TX_2:
  706. return IDX_SENARY_TDM_TX_2;
  707. case AFE_PORT_ID_SENARY_TDM_RX_3:
  708. return IDX_SENARY_TDM_RX_3;
  709. case AFE_PORT_ID_SENARY_TDM_TX_3:
  710. return IDX_SENARY_TDM_TX_3;
  711. case AFE_PORT_ID_SENARY_TDM_RX_4:
  712. return IDX_SENARY_TDM_RX_4;
  713. case AFE_PORT_ID_SENARY_TDM_TX_4:
  714. return IDX_SENARY_TDM_TX_4;
  715. case AFE_PORT_ID_SENARY_TDM_RX_5:
  716. return IDX_SENARY_TDM_RX_5;
  717. case AFE_PORT_ID_SENARY_TDM_TX_5:
  718. return IDX_SENARY_TDM_TX_5;
  719. case AFE_PORT_ID_SENARY_TDM_RX_6:
  720. return IDX_SENARY_TDM_RX_6;
  721. case AFE_PORT_ID_SENARY_TDM_TX_6:
  722. return IDX_SENARY_TDM_TX_6;
  723. case AFE_PORT_ID_SENARY_TDM_RX_7:
  724. return IDX_SENARY_TDM_RX_7;
  725. case AFE_PORT_ID_SENARY_TDM_TX_7:
  726. return IDX_SENARY_TDM_TX_7;
  727. default: return -EINVAL;
  728. }
  729. }
  730. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  731. {
  732. /* Max num of slots is bits per frame divided
  733. * by bits per sample which is 16
  734. */
  735. switch (frame_rate) {
  736. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  737. return 0;
  738. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  739. return 1;
  740. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  741. return 2;
  742. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  743. return 4;
  744. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  745. return 8;
  746. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  747. return 16;
  748. default:
  749. pr_err("%s Invalid bits per frame %d\n",
  750. __func__, frame_rate);
  751. return 0;
  752. }
  753. }
  754. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  755. {
  756. struct snd_soc_dapm_route intercon;
  757. struct snd_soc_dapm_context *dapm;
  758. if (!dai) {
  759. pr_err("%s: Invalid params dai\n", __func__);
  760. return -EINVAL;
  761. }
  762. if (!dai->driver) {
  763. pr_err("%s: Invalid params dai driver\n", __func__);
  764. return -EINVAL;
  765. }
  766. dapm = snd_soc_component_get_dapm(dai->component);
  767. memset(&intercon, 0, sizeof(intercon));
  768. if (dai->driver->playback.stream_name &&
  769. dai->driver->playback.aif_name) {
  770. dev_dbg(dai->dev, "%s: add route for widget %s",
  771. __func__, dai->driver->playback.stream_name);
  772. intercon.source = dai->driver->playback.aif_name;
  773. intercon.sink = dai->driver->playback.stream_name;
  774. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  775. __func__, intercon.source, intercon.sink);
  776. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  777. snd_soc_dapm_ignore_suspend(dapm, intercon.sink);
  778. }
  779. if (dai->driver->capture.stream_name &&
  780. dai->driver->capture.aif_name) {
  781. dev_dbg(dai->dev, "%s: add route for widget %s",
  782. __func__, dai->driver->capture.stream_name);
  783. intercon.sink = dai->driver->capture.aif_name;
  784. intercon.source = dai->driver->capture.stream_name;
  785. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  786. __func__, intercon.source, intercon.sink);
  787. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  788. snd_soc_dapm_ignore_suspend(dapm, intercon.source);
  789. }
  790. return 0;
  791. }
  792. static int msm_dai_q6_auxpcm_hw_params(
  793. struct snd_pcm_substream *substream,
  794. struct snd_pcm_hw_params *params,
  795. struct snd_soc_dai *dai)
  796. {
  797. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  798. dev_get_drvdata(dai->dev);
  799. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  800. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  801. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  802. int rc = 0, slot_mapping_copy_len = 0;
  803. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  804. params_rate(params) != 16000)) {
  805. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  806. __func__, params_channels(params), params_rate(params));
  807. return -EINVAL;
  808. }
  809. mutex_lock(&aux_dai_data->rlock);
  810. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  811. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  812. /* AUXPCM DAI in use */
  813. if (dai_data->rate != params_rate(params)) {
  814. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  815. __func__);
  816. rc = -EINVAL;
  817. }
  818. mutex_unlock(&aux_dai_data->rlock);
  819. return rc;
  820. }
  821. dai_data->channels = params_channels(params);
  822. dai_data->rate = params_rate(params);
  823. if (dai_data->rate == 8000) {
  824. dai_data->port_config.pcm.pcm_cfg_minor_version =
  825. AFE_API_VERSION_PCM_CONFIG;
  826. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  827. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  828. dai_data->port_config.pcm.frame_setting =
  829. auxpcm_pdata->mode_8k.frame;
  830. dai_data->port_config.pcm.quantype =
  831. auxpcm_pdata->mode_8k.quant;
  832. dai_data->port_config.pcm.ctrl_data_out_enable =
  833. auxpcm_pdata->mode_8k.data;
  834. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  835. dai_data->port_config.pcm.num_channels = dai_data->channels;
  836. dai_data->port_config.pcm.bit_width = 16;
  837. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  838. auxpcm_pdata->mode_8k.num_slots)
  839. slot_mapping_copy_len =
  840. ARRAY_SIZE(
  841. dai_data->port_config.pcm.slot_number_mapping)
  842. * sizeof(uint16_t);
  843. else
  844. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  845. * sizeof(uint16_t);
  846. if (auxpcm_pdata->mode_8k.slot_mapping) {
  847. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  848. auxpcm_pdata->mode_8k.slot_mapping,
  849. slot_mapping_copy_len);
  850. } else {
  851. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  852. __func__);
  853. mutex_unlock(&aux_dai_data->rlock);
  854. return -EINVAL;
  855. }
  856. } else {
  857. dai_data->port_config.pcm.pcm_cfg_minor_version =
  858. AFE_API_VERSION_PCM_CONFIG;
  859. dai_data->port_config.pcm.aux_mode =
  860. auxpcm_pdata->mode_16k.mode;
  861. dai_data->port_config.pcm.sync_src =
  862. auxpcm_pdata->mode_16k.sync;
  863. dai_data->port_config.pcm.frame_setting =
  864. auxpcm_pdata->mode_16k.frame;
  865. dai_data->port_config.pcm.quantype =
  866. auxpcm_pdata->mode_16k.quant;
  867. dai_data->port_config.pcm.ctrl_data_out_enable =
  868. auxpcm_pdata->mode_16k.data;
  869. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  870. dai_data->port_config.pcm.num_channels = dai_data->channels;
  871. dai_data->port_config.pcm.bit_width = 16;
  872. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  873. auxpcm_pdata->mode_16k.num_slots)
  874. slot_mapping_copy_len =
  875. ARRAY_SIZE(
  876. dai_data->port_config.pcm.slot_number_mapping)
  877. * sizeof(uint16_t);
  878. else
  879. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  880. * sizeof(uint16_t);
  881. if (auxpcm_pdata->mode_16k.slot_mapping) {
  882. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  883. auxpcm_pdata->mode_16k.slot_mapping,
  884. slot_mapping_copy_len);
  885. } else {
  886. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  887. __func__);
  888. mutex_unlock(&aux_dai_data->rlock);
  889. return -EINVAL;
  890. }
  891. }
  892. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  893. __func__, dai_data->port_config.pcm.aux_mode,
  894. dai_data->port_config.pcm.sync_src,
  895. dai_data->port_config.pcm.frame_setting);
  896. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  897. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  898. __func__, dai_data->port_config.pcm.quantype,
  899. dai_data->port_config.pcm.ctrl_data_out_enable,
  900. dai_data->port_config.pcm.slot_number_mapping[0],
  901. dai_data->port_config.pcm.slot_number_mapping[1],
  902. dai_data->port_config.pcm.slot_number_mapping[2],
  903. dai_data->port_config.pcm.slot_number_mapping[3]);
  904. mutex_unlock(&aux_dai_data->rlock);
  905. return rc;
  906. }
  907. static int msm_dai_q6_auxpcm_set_clk(
  908. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  909. u16 port_id, bool enable)
  910. {
  911. int rc;
  912. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  913. aux_dai_data->afe_clk_ver, port_id, enable);
  914. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  915. aux_dai_data->clk_set.enable = enable;
  916. rc = afe_set_lpass_clock_v2(port_id,
  917. &aux_dai_data->clk_set);
  918. } else {
  919. if (!enable)
  920. aux_dai_data->clk_cfg.clk_val1 = 0;
  921. rc = afe_set_lpass_clock(port_id,
  922. &aux_dai_data->clk_cfg);
  923. }
  924. return rc;
  925. }
  926. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  927. struct snd_soc_dai *dai)
  928. {
  929. int rc = 0;
  930. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  931. dev_get_drvdata(dai->dev);
  932. mutex_lock(&aux_dai_data->rlock);
  933. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  934. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  935. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  936. __func__, dai->id);
  937. goto exit;
  938. }
  939. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  940. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  941. clear_bit(STATUS_TX_PORT,
  942. aux_dai_data->auxpcm_port_status);
  943. else {
  944. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  945. __func__);
  946. goto exit;
  947. }
  948. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  949. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  950. clear_bit(STATUS_RX_PORT,
  951. aux_dai_data->auxpcm_port_status);
  952. else {
  953. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  954. __func__);
  955. goto exit;
  956. }
  957. }
  958. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  959. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  960. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  961. __func__);
  962. goto exit;
  963. }
  964. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  965. __func__, dai->id);
  966. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  967. if (rc < 0)
  968. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  969. rc = afe_close(aux_dai_data->tx_pid);
  970. if (rc < 0)
  971. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  972. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  973. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  974. exit:
  975. mutex_unlock(&aux_dai_data->rlock);
  976. }
  977. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  978. struct snd_soc_dai *dai)
  979. {
  980. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  981. dev_get_drvdata(dai->dev);
  982. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  983. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  984. int rc = 0;
  985. u32 pcm_clk_rate;
  986. auxpcm_pdata = dai->dev->platform_data;
  987. mutex_lock(&aux_dai_data->rlock);
  988. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  989. if (test_bit(STATUS_TX_PORT,
  990. aux_dai_data->auxpcm_port_status)) {
  991. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  992. __func__);
  993. goto exit;
  994. } else
  995. set_bit(STATUS_TX_PORT,
  996. aux_dai_data->auxpcm_port_status);
  997. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  998. if (test_bit(STATUS_RX_PORT,
  999. aux_dai_data->auxpcm_port_status)) {
  1000. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  1001. __func__);
  1002. goto exit;
  1003. } else
  1004. set_bit(STATUS_RX_PORT,
  1005. aux_dai_data->auxpcm_port_status);
  1006. }
  1007. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  1008. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1009. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  1010. goto exit;
  1011. }
  1012. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  1013. __func__, dai->id);
  1014. rc = afe_q6_interface_prepare();
  1015. if (rc < 0) {
  1016. dev_err(dai->dev, "fail to open AFE APR\n");
  1017. goto fail;
  1018. }
  1019. /*
  1020. * For AUX PCM Interface the below sequence of clk
  1021. * settings and afe_open is a strict requirement.
  1022. *
  1023. * Also using afe_open instead of afe_port_start_nowait
  1024. * to make sure the port is open before deasserting the
  1025. * clock line. This is required because pcm register is
  1026. * not written before clock deassert. Hence the hw does
  1027. * not get updated with new setting if the below clock
  1028. * assert/deasset and afe_open sequence is not followed.
  1029. */
  1030. if (dai_data->rate == 8000) {
  1031. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  1032. } else if (dai_data->rate == 16000) {
  1033. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  1034. } else {
  1035. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  1036. dai_data->rate);
  1037. rc = -EINVAL;
  1038. goto fail;
  1039. }
  1040. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  1041. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  1042. sizeof(struct afe_clk_set));
  1043. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  1044. switch (dai->id) {
  1045. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  1046. if (pcm_clk_rate)
  1047. aux_dai_data->clk_set.clk_id =
  1048. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  1049. else
  1050. aux_dai_data->clk_set.clk_id =
  1051. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  1052. break;
  1053. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  1054. if (pcm_clk_rate)
  1055. aux_dai_data->clk_set.clk_id =
  1056. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  1057. else
  1058. aux_dai_data->clk_set.clk_id =
  1059. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  1060. break;
  1061. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  1062. if (pcm_clk_rate)
  1063. aux_dai_data->clk_set.clk_id =
  1064. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  1065. else
  1066. aux_dai_data->clk_set.clk_id =
  1067. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  1068. break;
  1069. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  1070. if (pcm_clk_rate)
  1071. aux_dai_data->clk_set.clk_id =
  1072. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  1073. else
  1074. aux_dai_data->clk_set.clk_id =
  1075. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  1076. break;
  1077. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  1078. if (pcm_clk_rate)
  1079. aux_dai_data->clk_set.clk_id =
  1080. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  1081. else
  1082. aux_dai_data->clk_set.clk_id =
  1083. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  1084. break;
  1085. case MSM_DAI_SEN_AUXPCM_DT_DEV_ID:
  1086. if (pcm_clk_rate)
  1087. aux_dai_data->clk_set.clk_id =
  1088. Q6AFE_LPASS_CLK_ID_SEN_PCM_IBIT;
  1089. else
  1090. aux_dai_data->clk_set.clk_id =
  1091. Q6AFE_LPASS_CLK_ID_SEN_PCM_EBIT;
  1092. break;
  1093. default:
  1094. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  1095. __func__, dai->id);
  1096. break;
  1097. }
  1098. } else {
  1099. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  1100. sizeof(struct afe_clk_cfg));
  1101. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  1102. }
  1103. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1104. aux_dai_data->rx_pid, true);
  1105. if (rc < 0) {
  1106. dev_err(dai->dev,
  1107. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  1108. __func__);
  1109. goto fail;
  1110. }
  1111. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1112. aux_dai_data->tx_pid, true);
  1113. if (rc < 0) {
  1114. dev_err(dai->dev,
  1115. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  1116. __func__);
  1117. goto fail;
  1118. }
  1119. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  1120. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  1121. goto exit;
  1122. fail:
  1123. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1124. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1125. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1126. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1127. exit:
  1128. mutex_unlock(&aux_dai_data->rlock);
  1129. return rc;
  1130. }
  1131. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  1132. int cmd, struct snd_soc_dai *dai)
  1133. {
  1134. int rc = 0;
  1135. pr_debug("%s:port:%d cmd:%d\n",
  1136. __func__, dai->id, cmd);
  1137. switch (cmd) {
  1138. case SNDRV_PCM_TRIGGER_START:
  1139. case SNDRV_PCM_TRIGGER_RESUME:
  1140. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1141. /* afe_open will be called from prepare */
  1142. return 0;
  1143. case SNDRV_PCM_TRIGGER_STOP:
  1144. case SNDRV_PCM_TRIGGER_SUSPEND:
  1145. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1146. return 0;
  1147. default:
  1148. pr_err("%s: cmd %d\n", __func__, cmd);
  1149. rc = -EINVAL;
  1150. }
  1151. return rc;
  1152. }
  1153. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  1154. {
  1155. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  1156. int rc;
  1157. aux_dai_data = dev_get_drvdata(dai->dev);
  1158. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  1159. __func__, dai->id);
  1160. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  1161. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1162. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  1163. if (rc < 0)
  1164. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  1165. rc = afe_close(aux_dai_data->tx_pid);
  1166. if (rc < 0)
  1167. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1168. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1169. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1170. }
  1171. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1172. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1173. return 0;
  1174. }
  1175. static int msm_dai_q6_island_mode_put(struct snd_kcontrol *kcontrol,
  1176. struct snd_ctl_elem_value *ucontrol)
  1177. {
  1178. int value = ucontrol->value.integer.value[0];
  1179. u16 port_id = (u16)kcontrol->private_value;
  1180. pr_debug("%s: island mode = %d\n", __func__, value);
  1181. afe_set_island_mode_cfg(port_id, value);
  1182. return 0;
  1183. }
  1184. static int msm_dai_q6_island_mode_get(struct snd_kcontrol *kcontrol,
  1185. struct snd_ctl_elem_value *ucontrol)
  1186. {
  1187. int value;
  1188. u16 port_id = (u16)kcontrol->private_value;
  1189. afe_get_island_mode_cfg(port_id, &value);
  1190. ucontrol->value.integer.value[0] = value;
  1191. return 0;
  1192. }
  1193. static void island_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1194. {
  1195. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1196. kfree(knew);
  1197. }
  1198. static int msm_dai_q6_add_island_mx_ctls(struct snd_card *card,
  1199. const char *dai_name,
  1200. int dai_id, void *dai_data)
  1201. {
  1202. const char *mx_ctl_name = "TX island";
  1203. char *mixer_str = NULL;
  1204. int dai_str_len = 0, ctl_len = 0;
  1205. int rc = 0;
  1206. struct snd_kcontrol_new *knew = NULL;
  1207. struct snd_kcontrol *kctl = NULL;
  1208. dai_str_len = strlen(dai_name) + 1;
  1209. /* Add island related mixer controls */
  1210. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1211. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1212. if (!mixer_str)
  1213. return -ENOMEM;
  1214. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1215. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1216. if (!knew) {
  1217. kfree(mixer_str);
  1218. return -ENOMEM;
  1219. }
  1220. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1221. knew->info = snd_ctl_boolean_mono_info;
  1222. knew->get = msm_dai_q6_island_mode_get;
  1223. knew->put = msm_dai_q6_island_mode_put;
  1224. knew->name = mixer_str;
  1225. knew->private_value = dai_id;
  1226. kctl = snd_ctl_new1(knew, knew);
  1227. if (!kctl) {
  1228. kfree(knew);
  1229. kfree(mixer_str);
  1230. return -ENOMEM;
  1231. }
  1232. kctl->private_free = island_mx_ctl_private_free;
  1233. rc = snd_ctl_add(card, kctl);
  1234. if (rc < 0)
  1235. pr_err("%s: err add config ctl, DAI = %s\n",
  1236. __func__, dai_name);
  1237. kfree(mixer_str);
  1238. return rc;
  1239. }
  1240. /*
  1241. * For single CPU DAI registration, the dai id needs to be
  1242. * set explicitly in the dai probe as ASoC does not read
  1243. * the cpu->driver->id field rather it assigns the dai id
  1244. * from the device name that is in the form %s.%d. This dai
  1245. * id should be assigned to back-end AFE port id and used
  1246. * during dai prepare. For multiple dai registration, it
  1247. * is not required to call this function, however the dai->
  1248. * driver->id field must be defined and set to corresponding
  1249. * AFE Port id.
  1250. */
  1251. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1252. {
  1253. if (!dai->driver) {
  1254. dev_err(dai->dev, "DAI driver is not set\n");
  1255. return;
  1256. }
  1257. if (!dai->driver->id) {
  1258. dev_dbg(dai->dev, "DAI driver id is not set\n");
  1259. return;
  1260. }
  1261. dai->id = dai->driver->id;
  1262. }
  1263. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1264. {
  1265. int rc = 0;
  1266. struct msm_dai_q6_auxpcm_dai_data *dai_data = NULL;
  1267. if (!dai) {
  1268. pr_err("%s: Invalid params dai\n", __func__);
  1269. return -EINVAL;
  1270. }
  1271. if (!dai->dev) {
  1272. pr_err("%s: Invalid params dai dev\n", __func__);
  1273. return -EINVAL;
  1274. }
  1275. msm_dai_q6_set_dai_id(dai);
  1276. dai_data = dev_get_drvdata(dai->dev);
  1277. if (dai_data->is_island_dai)
  1278. rc = msm_dai_q6_add_island_mx_ctls(
  1279. dai->component->card->snd_card,
  1280. dai->name, dai_data->tx_pid,
  1281. (void *)dai_data);
  1282. rc = msm_dai_q6_dai_add_route(dai);
  1283. return rc;
  1284. }
  1285. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1286. .prepare = msm_dai_q6_auxpcm_prepare,
  1287. .trigger = msm_dai_q6_auxpcm_trigger,
  1288. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1289. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1290. };
  1291. static const struct snd_soc_component_driver
  1292. msm_dai_q6_aux_pcm_dai_component = {
  1293. .name = "msm-auxpcm-dev",
  1294. };
  1295. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1296. {
  1297. .playback = {
  1298. .stream_name = "AUX PCM Playback",
  1299. .aif_name = "AUX_PCM_RX",
  1300. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1301. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1302. .channels_min = 1,
  1303. .channels_max = 1,
  1304. .rate_max = 16000,
  1305. .rate_min = 8000,
  1306. },
  1307. .capture = {
  1308. .stream_name = "AUX PCM Capture",
  1309. .aif_name = "AUX_PCM_TX",
  1310. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1311. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1312. .channels_min = 1,
  1313. .channels_max = 1,
  1314. .rate_max = 16000,
  1315. .rate_min = 8000,
  1316. },
  1317. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1318. .name = "Pri AUX PCM",
  1319. .ops = &msm_dai_q6_auxpcm_ops,
  1320. .probe = msm_dai_q6_aux_pcm_probe,
  1321. .remove = msm_dai_q6_dai_auxpcm_remove,
  1322. },
  1323. {
  1324. .playback = {
  1325. .stream_name = "Sec AUX PCM Playback",
  1326. .aif_name = "SEC_AUX_PCM_RX",
  1327. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1328. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1329. .channels_min = 1,
  1330. .channels_max = 1,
  1331. .rate_max = 16000,
  1332. .rate_min = 8000,
  1333. },
  1334. .capture = {
  1335. .stream_name = "Sec AUX PCM Capture",
  1336. .aif_name = "SEC_AUX_PCM_TX",
  1337. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1338. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1339. .channels_min = 1,
  1340. .channels_max = 1,
  1341. .rate_max = 16000,
  1342. .rate_min = 8000,
  1343. },
  1344. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1345. .name = "Sec AUX PCM",
  1346. .ops = &msm_dai_q6_auxpcm_ops,
  1347. .probe = msm_dai_q6_aux_pcm_probe,
  1348. .remove = msm_dai_q6_dai_auxpcm_remove,
  1349. },
  1350. {
  1351. .playback = {
  1352. .stream_name = "Tert AUX PCM Playback",
  1353. .aif_name = "TERT_AUX_PCM_RX",
  1354. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1355. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1356. .channels_min = 1,
  1357. .channels_max = 1,
  1358. .rate_max = 16000,
  1359. .rate_min = 8000,
  1360. },
  1361. .capture = {
  1362. .stream_name = "Tert AUX PCM Capture",
  1363. .aif_name = "TERT_AUX_PCM_TX",
  1364. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1365. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1366. .channels_min = 1,
  1367. .channels_max = 1,
  1368. .rate_max = 16000,
  1369. .rate_min = 8000,
  1370. },
  1371. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1372. .name = "Tert AUX PCM",
  1373. .ops = &msm_dai_q6_auxpcm_ops,
  1374. .probe = msm_dai_q6_aux_pcm_probe,
  1375. .remove = msm_dai_q6_dai_auxpcm_remove,
  1376. },
  1377. {
  1378. .playback = {
  1379. .stream_name = "Quat AUX PCM Playback",
  1380. .aif_name = "QUAT_AUX_PCM_RX",
  1381. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1382. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1383. .channels_min = 1,
  1384. .channels_max = 1,
  1385. .rate_max = 16000,
  1386. .rate_min = 8000,
  1387. },
  1388. .capture = {
  1389. .stream_name = "Quat AUX PCM Capture",
  1390. .aif_name = "QUAT_AUX_PCM_TX",
  1391. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1392. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1393. .channels_min = 1,
  1394. .channels_max = 1,
  1395. .rate_max = 16000,
  1396. .rate_min = 8000,
  1397. },
  1398. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1399. .name = "Quat AUX PCM",
  1400. .ops = &msm_dai_q6_auxpcm_ops,
  1401. .probe = msm_dai_q6_aux_pcm_probe,
  1402. .remove = msm_dai_q6_dai_auxpcm_remove,
  1403. },
  1404. {
  1405. .playback = {
  1406. .stream_name = "Quin AUX PCM Playback",
  1407. .aif_name = "QUIN_AUX_PCM_RX",
  1408. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1409. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1410. .channels_min = 1,
  1411. .channels_max = 1,
  1412. .rate_max = 16000,
  1413. .rate_min = 8000,
  1414. },
  1415. .capture = {
  1416. .stream_name = "Quin AUX PCM Capture",
  1417. .aif_name = "QUIN_AUX_PCM_TX",
  1418. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1419. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1420. .channels_min = 1,
  1421. .channels_max = 1,
  1422. .rate_max = 16000,
  1423. .rate_min = 8000,
  1424. },
  1425. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1426. .name = "Quin AUX PCM",
  1427. .ops = &msm_dai_q6_auxpcm_ops,
  1428. .probe = msm_dai_q6_aux_pcm_probe,
  1429. .remove = msm_dai_q6_dai_auxpcm_remove,
  1430. },
  1431. {
  1432. .playback = {
  1433. .stream_name = "Sen AUX PCM Playback",
  1434. .aif_name = "SEN_AUX_PCM_RX",
  1435. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1436. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1437. .channels_min = 1,
  1438. .channels_max = 1,
  1439. .rate_max = 16000,
  1440. .rate_min = 8000,
  1441. },
  1442. .capture = {
  1443. .stream_name = "Sen AUX PCM Capture",
  1444. .aif_name = "SEN_AUX_PCM_TX",
  1445. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1446. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1447. .channels_min = 1,
  1448. .channels_max = 1,
  1449. .rate_max = 16000,
  1450. .rate_min = 8000,
  1451. },
  1452. .id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID,
  1453. .name = "Sen AUX PCM",
  1454. .ops = &msm_dai_q6_auxpcm_ops,
  1455. .probe = msm_dai_q6_aux_pcm_probe,
  1456. .remove = msm_dai_q6_dai_auxpcm_remove,
  1457. },
  1458. };
  1459. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1460. struct snd_ctl_elem_value *ucontrol)
  1461. {
  1462. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1463. int value = ucontrol->value.integer.value[0];
  1464. dai_data->spdif_port.cfg.data_format = value;
  1465. pr_debug("%s: value = %d\n", __func__, value);
  1466. return 0;
  1467. }
  1468. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1469. struct snd_ctl_elem_value *ucontrol)
  1470. {
  1471. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1472. ucontrol->value.integer.value[0] =
  1473. dai_data->spdif_port.cfg.data_format;
  1474. return 0;
  1475. }
  1476. static int msm_dai_q6_spdif_source_put(struct snd_kcontrol *kcontrol,
  1477. struct snd_ctl_elem_value *ucontrol)
  1478. {
  1479. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1480. int value = ucontrol->value.integer.value[0];
  1481. dai_data->spdif_port.cfg.src_sel = value;
  1482. pr_debug("%s: value = %d\n", __func__, value);
  1483. return 0;
  1484. }
  1485. static int msm_dai_q6_spdif_source_get(struct snd_kcontrol *kcontrol,
  1486. struct snd_ctl_elem_value *ucontrol)
  1487. {
  1488. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1489. ucontrol->value.integer.value[0] =
  1490. dai_data->spdif_port.cfg.src_sel;
  1491. return 0;
  1492. }
  1493. static const char * const spdif_format[] = {
  1494. "LPCM",
  1495. "Compr"
  1496. };
  1497. static const char * const spdif_source[] = {
  1498. "Optical", "EXT-ARC", "Coaxial", "VT-ARC"
  1499. };
  1500. static const struct soc_enum spdif_rx_config_enum[] = {
  1501. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1502. };
  1503. static const struct soc_enum spdif_tx_config_enum[] = {
  1504. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_source), spdif_source),
  1505. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1506. };
  1507. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1508. struct snd_ctl_elem_value *ucontrol)
  1509. {
  1510. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1511. int ret = 0;
  1512. dai_data->spdif_port.ch_status.status_type =
  1513. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1514. memset(dai_data->spdif_port.ch_status.status_mask,
  1515. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1516. dai_data->spdif_port.ch_status.status_mask[0] =
  1517. CHANNEL_STATUS_MASK;
  1518. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1519. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1520. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1521. pr_debug("%s: Port already started. Dynamic update\n",
  1522. __func__);
  1523. ret = afe_send_spdif_ch_status_cfg(
  1524. &dai_data->spdif_port.ch_status,
  1525. dai_data->port_id);
  1526. }
  1527. return ret;
  1528. }
  1529. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1530. struct snd_ctl_elem_value *ucontrol)
  1531. {
  1532. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1533. memcpy(ucontrol->value.iec958.status,
  1534. dai_data->spdif_port.ch_status.status_bits,
  1535. CHANNEL_STATUS_SIZE);
  1536. return 0;
  1537. }
  1538. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1539. struct snd_ctl_elem_info *uinfo)
  1540. {
  1541. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1542. uinfo->count = 1;
  1543. return 0;
  1544. }
  1545. static const struct snd_kcontrol_new spdif_rx_config_controls[] = {
  1546. /* Primary SPDIF output */
  1547. {
  1548. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1549. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1550. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1551. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1552. .info = msm_dai_q6_spdif_chstatus_info,
  1553. .get = msm_dai_q6_spdif_chstatus_get,
  1554. .put = msm_dai_q6_spdif_chstatus_put,
  1555. },
  1556. SOC_ENUM_EXT("PRI SPDIF RX Format", spdif_rx_config_enum[0],
  1557. msm_dai_q6_spdif_format_get,
  1558. msm_dai_q6_spdif_format_put),
  1559. /* Secondary SPDIF output */
  1560. {
  1561. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1562. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1563. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1564. .name = SNDRV_CTL_NAME_IEC958("SEC", PLAYBACK, PCM_STREAM),
  1565. .info = msm_dai_q6_spdif_chstatus_info,
  1566. .get = msm_dai_q6_spdif_chstatus_get,
  1567. .put = msm_dai_q6_spdif_chstatus_put,
  1568. },
  1569. SOC_ENUM_EXT("SEC SPDIF RX Format", spdif_rx_config_enum[0],
  1570. msm_dai_q6_spdif_format_get,
  1571. msm_dai_q6_spdif_format_put)
  1572. };
  1573. static const struct snd_kcontrol_new spdif_tx_config_controls[] = {
  1574. SOC_ENUM_EXT("PRI SPDIF TX Source", spdif_tx_config_enum[0],
  1575. msm_dai_q6_spdif_source_get,
  1576. msm_dai_q6_spdif_source_put),
  1577. SOC_ENUM_EXT("PRI SPDIF TX Format", spdif_tx_config_enum[1],
  1578. msm_dai_q6_spdif_format_get,
  1579. msm_dai_q6_spdif_format_put),
  1580. SOC_ENUM_EXT("SEC SPDIF TX Source", spdif_tx_config_enum[0],
  1581. msm_dai_q6_spdif_source_get,
  1582. msm_dai_q6_spdif_source_put),
  1583. SOC_ENUM_EXT("SEC SPDIF TX Format", spdif_tx_config_enum[1],
  1584. msm_dai_q6_spdif_format_get,
  1585. msm_dai_q6_spdif_format_put)
  1586. };
  1587. static void msm_dai_q6_spdif_process_event(uint32_t opcode, uint32_t token,
  1588. uint32_t *payload, void *private_data)
  1589. {
  1590. struct msm_dai_q6_spdif_event_msg *evt;
  1591. struct msm_dai_q6_spdif_dai_data *dai_data;
  1592. evt = (struct msm_dai_q6_spdif_event_msg *)payload;
  1593. dai_data = (struct msm_dai_q6_spdif_dai_data *)private_data;
  1594. pr_debug("%s: old state %d, fmt %d, rate %d\n",
  1595. __func__, dai_data->fmt_event.status,
  1596. dai_data->fmt_event.data_format,
  1597. dai_data->fmt_event.sample_rate);
  1598. pr_debug("%s: new state %d, fmt %d, rate %d\n",
  1599. __func__, evt->fmt_event.status,
  1600. evt->fmt_event.data_format,
  1601. evt->fmt_event.sample_rate);
  1602. dai_data->fmt_event.status = evt->fmt_event.status;
  1603. dai_data->fmt_event.data_format = evt->fmt_event.data_format;
  1604. dai_data->fmt_event.sample_rate = evt->fmt_event.sample_rate;
  1605. }
  1606. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1607. struct snd_pcm_hw_params *params,
  1608. struct snd_soc_dai *dai)
  1609. {
  1610. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1611. dai_data->channels = params_channels(params);
  1612. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1613. switch (params_format(params)) {
  1614. case SNDRV_PCM_FORMAT_S16_LE:
  1615. dai_data->spdif_port.cfg.bit_width = 16;
  1616. break;
  1617. case SNDRV_PCM_FORMAT_S24_LE:
  1618. case SNDRV_PCM_FORMAT_S24_3LE:
  1619. dai_data->spdif_port.cfg.bit_width = 24;
  1620. break;
  1621. default:
  1622. pr_err("%s: format %d\n",
  1623. __func__, params_format(params));
  1624. return -EINVAL;
  1625. }
  1626. dai_data->rate = params_rate(params);
  1627. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1628. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1629. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1630. AFE_API_VERSION_SPDIF_CONFIG_V2;
  1631. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1632. dai_data->channels, dai_data->rate,
  1633. dai_data->spdif_port.cfg.bit_width);
  1634. dai_data->spdif_port.cfg.reserved = 0;
  1635. return 0;
  1636. }
  1637. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1638. struct snd_soc_dai *dai)
  1639. {
  1640. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1641. int rc = 0;
  1642. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1643. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1644. __func__, *dai_data->status_mask);
  1645. return;
  1646. }
  1647. rc = afe_close(dai->id);
  1648. if (rc < 0)
  1649. dev_err(dai->dev, "fail to close AFE port\n");
  1650. dai_data->fmt_event.status = 0; /* report invalid line state */
  1651. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1652. *dai_data->status_mask);
  1653. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1654. }
  1655. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1656. struct snd_soc_dai *dai)
  1657. {
  1658. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1659. int rc = 0;
  1660. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1661. rc = afe_spdif_reg_event_cfg(dai->id,
  1662. AFE_MODULE_REGISTER_EVENT_FLAG,
  1663. msm_dai_q6_spdif_process_event,
  1664. dai_data);
  1665. if (rc < 0)
  1666. dev_err(dai->dev,
  1667. "fail to register event for port 0x%x\n",
  1668. dai->id);
  1669. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1670. dai_data->rate);
  1671. if (rc < 0)
  1672. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1673. dai->id);
  1674. else
  1675. set_bit(STATUS_PORT_STARTED,
  1676. dai_data->status_mask);
  1677. }
  1678. return rc;
  1679. }
  1680. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_state(struct device *dev,
  1681. struct device_attribute *attr, char *buf)
  1682. {
  1683. ssize_t ret;
  1684. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1685. if (!dai_data) {
  1686. pr_err("%s: invalid input\n", __func__);
  1687. return -EINVAL;
  1688. }
  1689. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1690. dai_data->fmt_event.status);
  1691. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.status);
  1692. return ret;
  1693. }
  1694. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_format(struct device *dev,
  1695. struct device_attribute *attr, char *buf)
  1696. {
  1697. ssize_t ret;
  1698. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1699. if (!dai_data) {
  1700. pr_err("%s: invalid input\n", __func__);
  1701. return -EINVAL;
  1702. }
  1703. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1704. dai_data->fmt_event.data_format);
  1705. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.data_format);
  1706. return ret;
  1707. }
  1708. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_rate(struct device *dev,
  1709. struct device_attribute *attr, char *buf)
  1710. {
  1711. ssize_t ret;
  1712. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1713. if (!dai_data) {
  1714. pr_err("%s: invalid input\n", __func__);
  1715. return -EINVAL;
  1716. }
  1717. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1718. dai_data->fmt_event.sample_rate);
  1719. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.sample_rate);
  1720. return ret;
  1721. }
  1722. static DEVICE_ATTR(audio_state, 0444, msm_dai_q6_spdif_sysfs_rda_audio_state,
  1723. NULL);
  1724. static DEVICE_ATTR(audio_format, 0444, msm_dai_q6_spdif_sysfs_rda_audio_format,
  1725. NULL);
  1726. static DEVICE_ATTR(audio_rate, 0444, msm_dai_q6_spdif_sysfs_rda_audio_rate,
  1727. NULL);
  1728. static struct attribute *msm_dai_q6_spdif_fs_attrs[] = {
  1729. &dev_attr_audio_state.attr,
  1730. &dev_attr_audio_format.attr,
  1731. &dev_attr_audio_rate.attr,
  1732. NULL,
  1733. };
  1734. static struct attribute_group msm_dai_q6_spdif_fs_attrs_group = {
  1735. .attrs = msm_dai_q6_spdif_fs_attrs,
  1736. };
  1737. static int msm_dai_q6_spdif_sysfs_create(struct snd_soc_dai *dai,
  1738. struct msm_dai_q6_spdif_dai_data *dai_data)
  1739. {
  1740. int rc;
  1741. rc = sysfs_create_group(&dai->dev->kobj,
  1742. &msm_dai_q6_spdif_fs_attrs_group);
  1743. if (rc) {
  1744. pr_err("%s: failed, rc=%d\n", __func__, rc);
  1745. return rc;
  1746. }
  1747. dai_data->kobj = &dai->dev->kobj;
  1748. return 0;
  1749. }
  1750. static void msm_dai_q6_spdif_sysfs_remove(struct snd_soc_dai *dai,
  1751. struct msm_dai_q6_spdif_dai_data *dai_data)
  1752. {
  1753. if (dai_data->kobj)
  1754. sysfs_remove_group(dai_data->kobj,
  1755. &msm_dai_q6_spdif_fs_attrs_group);
  1756. dai_data->kobj = NULL;
  1757. }
  1758. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1759. {
  1760. struct msm_dai_q6_spdif_dai_data *dai_data;
  1761. int rc = 0;
  1762. struct snd_soc_dapm_route intercon;
  1763. struct snd_soc_dapm_context *dapm;
  1764. if (!dai) {
  1765. pr_err("%s: dai not found!!\n", __func__);
  1766. return -EINVAL;
  1767. }
  1768. if (!dai->dev) {
  1769. pr_err("%s: Invalid params dai dev\n", __func__);
  1770. return -EINVAL;
  1771. }
  1772. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1773. GFP_KERNEL);
  1774. if (!dai_data)
  1775. return -ENOMEM;
  1776. else
  1777. dev_set_drvdata(dai->dev, dai_data);
  1778. msm_dai_q6_set_dai_id(dai);
  1779. dai_data->port_id = dai->id;
  1780. switch (dai->id) {
  1781. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  1782. rc = snd_ctl_add(dai->component->card->snd_card,
  1783. snd_ctl_new1(&spdif_rx_config_controls[1],
  1784. dai_data));
  1785. break;
  1786. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  1787. rc = snd_ctl_add(dai->component->card->snd_card,
  1788. snd_ctl_new1(&spdif_rx_config_controls[3],
  1789. dai_data));
  1790. break;
  1791. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  1792. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1793. rc = snd_ctl_add(dai->component->card->snd_card,
  1794. snd_ctl_new1(&spdif_tx_config_controls[0],
  1795. dai_data));
  1796. rc = snd_ctl_add(dai->component->card->snd_card,
  1797. snd_ctl_new1(&spdif_tx_config_controls[1],
  1798. dai_data));
  1799. break;
  1800. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  1801. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1802. rc = snd_ctl_add(dai->component->card->snd_card,
  1803. snd_ctl_new1(&spdif_tx_config_controls[2],
  1804. dai_data));
  1805. rc = snd_ctl_add(dai->component->card->snd_card,
  1806. snd_ctl_new1(&spdif_tx_config_controls[3],
  1807. dai_data));
  1808. break;
  1809. }
  1810. if (rc < 0)
  1811. dev_err(dai->dev,
  1812. "%s: err add config ctl, DAI = %s\n",
  1813. __func__, dai->name);
  1814. dapm = snd_soc_component_get_dapm(dai->component);
  1815. memset(&intercon, 0, sizeof(intercon));
  1816. if (!rc && dai && dai->driver) {
  1817. if (dai->driver->playback.stream_name &&
  1818. dai->driver->playback.aif_name) {
  1819. dev_dbg(dai->dev, "%s: add route for widget %s",
  1820. __func__, dai->driver->playback.stream_name);
  1821. intercon.source = dai->driver->playback.aif_name;
  1822. intercon.sink = dai->driver->playback.stream_name;
  1823. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1824. __func__, intercon.source, intercon.sink);
  1825. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1826. }
  1827. if (dai->driver->capture.stream_name &&
  1828. dai->driver->capture.aif_name) {
  1829. dev_dbg(dai->dev, "%s: add route for widget %s",
  1830. __func__, dai->driver->capture.stream_name);
  1831. intercon.sink = dai->driver->capture.aif_name;
  1832. intercon.source = dai->driver->capture.stream_name;
  1833. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1834. __func__, intercon.source, intercon.sink);
  1835. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1836. }
  1837. }
  1838. return rc;
  1839. }
  1840. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1841. {
  1842. struct msm_dai_q6_spdif_dai_data *dai_data;
  1843. int rc;
  1844. dai_data = dev_get_drvdata(dai->dev);
  1845. /* If AFE port is still up, close it */
  1846. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1847. rc = afe_spdif_reg_event_cfg(dai->id,
  1848. AFE_MODULE_DEREGISTER_EVENT_FLAG,
  1849. NULL,
  1850. dai_data);
  1851. if (rc < 0)
  1852. dev_err(dai->dev,
  1853. "fail to deregister event for port 0x%x\n",
  1854. dai->id);
  1855. rc = afe_close(dai->id); /* can block */
  1856. if (rc < 0)
  1857. dev_err(dai->dev, "fail to close AFE port\n");
  1858. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1859. }
  1860. msm_dai_q6_spdif_sysfs_remove(dai, dai_data);
  1861. kfree(dai_data);
  1862. return 0;
  1863. }
  1864. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  1865. .prepare = msm_dai_q6_spdif_prepare,
  1866. .hw_params = msm_dai_q6_spdif_hw_params,
  1867. .shutdown = msm_dai_q6_spdif_shutdown,
  1868. };
  1869. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai[] = {
  1870. {
  1871. .playback = {
  1872. .stream_name = "Primary SPDIF Playback",
  1873. .aif_name = "PRI_SPDIF_RX",
  1874. .rates = SNDRV_PCM_RATE_32000 |
  1875. SNDRV_PCM_RATE_44100 |
  1876. SNDRV_PCM_RATE_48000 |
  1877. SNDRV_PCM_RATE_88200 |
  1878. SNDRV_PCM_RATE_96000 |
  1879. SNDRV_PCM_RATE_176400 |
  1880. SNDRV_PCM_RATE_192000,
  1881. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1882. SNDRV_PCM_FMTBIT_S24_LE,
  1883. .channels_min = 1,
  1884. .channels_max = 2,
  1885. .rate_min = 32000,
  1886. .rate_max = 192000,
  1887. },
  1888. .name = "PRI_SPDIF_RX",
  1889. .ops = &msm_dai_q6_spdif_ops,
  1890. .id = AFE_PORT_ID_PRIMARY_SPDIF_RX,
  1891. .probe = msm_dai_q6_spdif_dai_probe,
  1892. .remove = msm_dai_q6_spdif_dai_remove,
  1893. },
  1894. {
  1895. .playback = {
  1896. .stream_name = "Secondary SPDIF Playback",
  1897. .aif_name = "SEC_SPDIF_RX",
  1898. .rates = SNDRV_PCM_RATE_32000 |
  1899. SNDRV_PCM_RATE_44100 |
  1900. SNDRV_PCM_RATE_48000 |
  1901. SNDRV_PCM_RATE_88200 |
  1902. SNDRV_PCM_RATE_96000 |
  1903. SNDRV_PCM_RATE_176400 |
  1904. SNDRV_PCM_RATE_192000,
  1905. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1906. SNDRV_PCM_FMTBIT_S24_LE,
  1907. .channels_min = 1,
  1908. .channels_max = 2,
  1909. .rate_min = 32000,
  1910. .rate_max = 192000,
  1911. },
  1912. .name = "SEC_SPDIF_RX",
  1913. .ops = &msm_dai_q6_spdif_ops,
  1914. .id = AFE_PORT_ID_SECONDARY_SPDIF_RX,
  1915. .probe = msm_dai_q6_spdif_dai_probe,
  1916. .remove = msm_dai_q6_spdif_dai_remove,
  1917. },
  1918. };
  1919. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_tx_dai[] = {
  1920. {
  1921. .capture = {
  1922. .stream_name = "Primary SPDIF Capture",
  1923. .aif_name = "PRI_SPDIF_TX",
  1924. .rates = SNDRV_PCM_RATE_32000 |
  1925. SNDRV_PCM_RATE_44100 |
  1926. SNDRV_PCM_RATE_48000 |
  1927. SNDRV_PCM_RATE_88200 |
  1928. SNDRV_PCM_RATE_96000 |
  1929. SNDRV_PCM_RATE_176400 |
  1930. SNDRV_PCM_RATE_192000,
  1931. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1932. SNDRV_PCM_FMTBIT_S24_LE,
  1933. .channels_min = 1,
  1934. .channels_max = 2,
  1935. .rate_min = 32000,
  1936. .rate_max = 192000,
  1937. },
  1938. .name = "PRI_SPDIF_TX",
  1939. .ops = &msm_dai_q6_spdif_ops,
  1940. .id = AFE_PORT_ID_PRIMARY_SPDIF_TX,
  1941. .probe = msm_dai_q6_spdif_dai_probe,
  1942. .remove = msm_dai_q6_spdif_dai_remove,
  1943. },
  1944. {
  1945. .capture = {
  1946. .stream_name = "Secondary SPDIF Capture",
  1947. .aif_name = "SEC_SPDIF_TX",
  1948. .rates = SNDRV_PCM_RATE_32000 |
  1949. SNDRV_PCM_RATE_44100 |
  1950. SNDRV_PCM_RATE_48000 |
  1951. SNDRV_PCM_RATE_88200 |
  1952. SNDRV_PCM_RATE_96000 |
  1953. SNDRV_PCM_RATE_176400 |
  1954. SNDRV_PCM_RATE_192000,
  1955. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1956. SNDRV_PCM_FMTBIT_S24_LE,
  1957. .channels_min = 1,
  1958. .channels_max = 2,
  1959. .rate_min = 32000,
  1960. .rate_max = 192000,
  1961. },
  1962. .name = "SEC_SPDIF_TX",
  1963. .ops = &msm_dai_q6_spdif_ops,
  1964. .id = AFE_PORT_ID_SECONDARY_SPDIF_TX,
  1965. .probe = msm_dai_q6_spdif_dai_probe,
  1966. .remove = msm_dai_q6_spdif_dai_remove,
  1967. },
  1968. };
  1969. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  1970. .name = "msm-dai-q6-spdif",
  1971. };
  1972. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  1973. struct snd_soc_dai *dai)
  1974. {
  1975. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1976. int rc = 0;
  1977. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1978. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  1979. int bitwidth = 0;
  1980. switch (dai_data->afe_rx_in_bitformat) {
  1981. case SNDRV_PCM_FORMAT_S32_LE:
  1982. bitwidth = 32;
  1983. break;
  1984. case SNDRV_PCM_FORMAT_S24_LE:
  1985. bitwidth = 24;
  1986. break;
  1987. case SNDRV_PCM_FORMAT_S16_LE:
  1988. default:
  1989. bitwidth = 16;
  1990. break;
  1991. }
  1992. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  1993. __func__, dai_data->enc_config.format);
  1994. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1995. dai_data->rate,
  1996. dai_data->afe_rx_in_channels,
  1997. bitwidth,
  1998. &dai_data->enc_config, NULL);
  1999. if (rc < 0)
  2000. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  2001. __func__, rc);
  2002. } else if (dai_data->dec_config.format != DEC_FMT_NONE) {
  2003. int bitwidth = 0;
  2004. /*
  2005. * If bitwidth is not configured set default value to
  2006. * zero, so that decoder port config uses slim device
  2007. * bit width value in afe decoder config.
  2008. */
  2009. switch (dai_data->afe_tx_out_bitformat) {
  2010. case SNDRV_PCM_FORMAT_S32_LE:
  2011. bitwidth = 32;
  2012. break;
  2013. case SNDRV_PCM_FORMAT_S24_LE:
  2014. bitwidth = 24;
  2015. break;
  2016. case SNDRV_PCM_FORMAT_S16_LE:
  2017. bitwidth = 16;
  2018. break;
  2019. default:
  2020. bitwidth = 0;
  2021. break;
  2022. }
  2023. pr_debug("%s: calling AFE_PORT_START_V2 with dec format: %d\n",
  2024. __func__, dai_data->dec_config.format);
  2025. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  2026. dai_data->rate,
  2027. dai_data->afe_tx_out_channels,
  2028. bitwidth,
  2029. NULL, &dai_data->dec_config);
  2030. if (rc < 0) {
  2031. pr_err("%s: fail to open AFE port 0x%x\n",
  2032. __func__, dai->id);
  2033. }
  2034. } else {
  2035. rc = afe_port_start(dai->id, &dai_data->port_config,
  2036. dai_data->rate);
  2037. }
  2038. if (rc < 0)
  2039. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  2040. dai->id);
  2041. else
  2042. set_bit(STATUS_PORT_STARTED,
  2043. dai_data->status_mask);
  2044. }
  2045. return rc;
  2046. }
  2047. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  2048. struct snd_soc_dai *dai, int stream)
  2049. {
  2050. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2051. dai_data->channels = params_channels(params);
  2052. switch (dai_data->channels) {
  2053. case 2:
  2054. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2055. break;
  2056. case 1:
  2057. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2058. break;
  2059. default:
  2060. return -EINVAL;
  2061. pr_err("%s: err channels %d\n",
  2062. __func__, dai_data->channels);
  2063. break;
  2064. }
  2065. switch (params_format(params)) {
  2066. case SNDRV_PCM_FORMAT_S16_LE:
  2067. case SNDRV_PCM_FORMAT_SPECIAL:
  2068. dai_data->port_config.i2s.bit_width = 16;
  2069. break;
  2070. case SNDRV_PCM_FORMAT_S24_LE:
  2071. case SNDRV_PCM_FORMAT_S24_3LE:
  2072. dai_data->port_config.i2s.bit_width = 24;
  2073. break;
  2074. default:
  2075. pr_err("%s: format %d\n",
  2076. __func__, params_format(params));
  2077. return -EINVAL;
  2078. }
  2079. dai_data->rate = params_rate(params);
  2080. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2081. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2082. AFE_API_VERSION_I2S_CONFIG;
  2083. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2084. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  2085. dai_data->channels, dai_data->rate);
  2086. dai_data->port_config.i2s.channel_mode = 1;
  2087. return 0;
  2088. }
  2089. static u16 num_of_bits_set(u16 sd_line_mask)
  2090. {
  2091. u8 num_bits_set = 0;
  2092. while (sd_line_mask) {
  2093. num_bits_set++;
  2094. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  2095. }
  2096. return num_bits_set;
  2097. }
  2098. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  2099. struct snd_soc_dai *dai, int stream)
  2100. {
  2101. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2102. struct msm_i2s_data *i2s_pdata =
  2103. (struct msm_i2s_data *) dai->dev->platform_data;
  2104. dai_data->channels = params_channels(params);
  2105. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  2106. switch (dai_data->channels) {
  2107. case 2:
  2108. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2109. break;
  2110. case 1:
  2111. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2112. break;
  2113. default:
  2114. pr_warn("%s: greater than stereo has not been validated %d",
  2115. __func__, dai_data->channels);
  2116. break;
  2117. }
  2118. }
  2119. dai_data->rate = params_rate(params);
  2120. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2121. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2122. AFE_API_VERSION_I2S_CONFIG;
  2123. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2124. /* Q6 only supports 16 as now */
  2125. dai_data->port_config.i2s.bit_width = 16;
  2126. dai_data->port_config.i2s.channel_mode = 1;
  2127. return 0;
  2128. }
  2129. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  2130. struct snd_soc_dai *dai, int stream)
  2131. {
  2132. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2133. dai_data->channels = params_channels(params);
  2134. dai_data->rate = params_rate(params);
  2135. switch (params_format(params)) {
  2136. case SNDRV_PCM_FORMAT_S16_LE:
  2137. case SNDRV_PCM_FORMAT_SPECIAL:
  2138. dai_data->port_config.slim_sch.bit_width = 16;
  2139. break;
  2140. case SNDRV_PCM_FORMAT_S24_LE:
  2141. case SNDRV_PCM_FORMAT_S24_3LE:
  2142. dai_data->port_config.slim_sch.bit_width = 24;
  2143. break;
  2144. case SNDRV_PCM_FORMAT_S32_LE:
  2145. dai_data->port_config.slim_sch.bit_width = 32;
  2146. break;
  2147. default:
  2148. pr_err("%s: format %d\n",
  2149. __func__, params_format(params));
  2150. return -EINVAL;
  2151. }
  2152. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  2153. AFE_API_VERSION_SLIMBUS_CONFIG;
  2154. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  2155. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  2156. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  2157. "num_channel %hu shared_ch_mapping[0] %hu\n"
  2158. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  2159. "sample_rate %d\n", __func__,
  2160. dai_data->port_config.slim_sch.slimbus_dev_id,
  2161. dai_data->port_config.slim_sch.bit_width,
  2162. dai_data->port_config.slim_sch.data_format,
  2163. dai_data->port_config.slim_sch.num_channels,
  2164. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2165. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  2166. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  2167. dai_data->rate);
  2168. return 0;
  2169. }
  2170. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  2171. struct snd_soc_dai *dai, int stream)
  2172. {
  2173. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2174. dai_data->channels = params_channels(params);
  2175. dai_data->rate = params_rate(params);
  2176. switch (params_format(params)) {
  2177. case SNDRV_PCM_FORMAT_S16_LE:
  2178. case SNDRV_PCM_FORMAT_SPECIAL:
  2179. dai_data->port_config.usb_audio.bit_width = 16;
  2180. break;
  2181. case SNDRV_PCM_FORMAT_S24_LE:
  2182. case SNDRV_PCM_FORMAT_S24_3LE:
  2183. dai_data->port_config.usb_audio.bit_width = 24;
  2184. break;
  2185. case SNDRV_PCM_FORMAT_S32_LE:
  2186. dai_data->port_config.usb_audio.bit_width = 32;
  2187. break;
  2188. default:
  2189. dev_err(dai->dev, "%s: invalid format %d\n",
  2190. __func__, params_format(params));
  2191. return -EINVAL;
  2192. }
  2193. dai_data->port_config.usb_audio.cfg_minor_version =
  2194. AFE_API_MINOR_VERSION_USB_AUDIO_CONFIG;
  2195. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  2196. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  2197. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  2198. "num_channel %hu sample_rate %d\n", __func__,
  2199. dai_data->port_config.usb_audio.dev_token,
  2200. dai_data->port_config.usb_audio.bit_width,
  2201. dai_data->port_config.usb_audio.data_format,
  2202. dai_data->port_config.usb_audio.num_channels,
  2203. dai_data->port_config.usb_audio.sample_rate);
  2204. return 0;
  2205. }
  2206. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  2207. struct snd_soc_dai *dai, int stream)
  2208. {
  2209. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2210. dai_data->channels = params_channels(params);
  2211. dai_data->rate = params_rate(params);
  2212. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  2213. dai_data->channels, dai_data->rate);
  2214. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  2215. pr_debug("%s: setting bt_fm parameters\n", __func__);
  2216. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  2217. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  2218. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  2219. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  2220. dai_data->port_config.int_bt_fm.bit_width = 16;
  2221. return 0;
  2222. }
  2223. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  2224. struct snd_soc_dai *dai)
  2225. {
  2226. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2227. dai_data->rate = params_rate(params);
  2228. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  2229. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  2230. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  2231. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  2232. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  2233. AFE_API_VERSION_RT_PROXY_CONFIG;
  2234. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  2235. dai_data->port_config.rtproxy.interleaved = 1;
  2236. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  2237. dai_data->port_config.rtproxy.jitter_allowance =
  2238. dai_data->port_config.rtproxy.frame_size/2;
  2239. dai_data->port_config.rtproxy.low_water_mark = 0;
  2240. dai_data->port_config.rtproxy.high_water_mark = 0;
  2241. return 0;
  2242. }
  2243. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  2244. struct snd_soc_dai *dai, int stream)
  2245. {
  2246. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2247. dai_data->channels = params_channels(params);
  2248. dai_data->rate = params_rate(params);
  2249. /* Q6 only supports 16 as now */
  2250. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  2251. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  2252. dai_data->port_config.pseudo_port.num_channels =
  2253. params_channels(params);
  2254. dai_data->port_config.pseudo_port.bit_width = 16;
  2255. dai_data->port_config.pseudo_port.data_format = 0;
  2256. dai_data->port_config.pseudo_port.timing_mode =
  2257. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  2258. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  2259. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  2260. "timing Mode %hu sample_rate %d\n", __func__,
  2261. dai_data->port_config.pseudo_port.bit_width,
  2262. dai_data->port_config.pseudo_port.num_channels,
  2263. dai_data->port_config.pseudo_port.data_format,
  2264. dai_data->port_config.pseudo_port.timing_mode,
  2265. dai_data->port_config.pseudo_port.sample_rate);
  2266. return 0;
  2267. }
  2268. /* Current implementation assumes hw_param is called once
  2269. * This may not be the case but what to do when ADM and AFE
  2270. * port are already opened and parameter changes
  2271. */
  2272. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  2273. struct snd_pcm_hw_params *params,
  2274. struct snd_soc_dai *dai)
  2275. {
  2276. int rc = 0;
  2277. switch (dai->id) {
  2278. case PRIMARY_I2S_TX:
  2279. case PRIMARY_I2S_RX:
  2280. case SECONDARY_I2S_RX:
  2281. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  2282. break;
  2283. case MI2S_RX:
  2284. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  2285. break;
  2286. case SLIMBUS_0_RX:
  2287. case SLIMBUS_1_RX:
  2288. case SLIMBUS_2_RX:
  2289. case SLIMBUS_3_RX:
  2290. case SLIMBUS_4_RX:
  2291. case SLIMBUS_5_RX:
  2292. case SLIMBUS_6_RX:
  2293. case SLIMBUS_7_RX:
  2294. case SLIMBUS_8_RX:
  2295. case SLIMBUS_9_RX:
  2296. case SLIMBUS_0_TX:
  2297. case SLIMBUS_1_TX:
  2298. case SLIMBUS_2_TX:
  2299. case SLIMBUS_3_TX:
  2300. case SLIMBUS_4_TX:
  2301. case SLIMBUS_5_TX:
  2302. case SLIMBUS_6_TX:
  2303. case SLIMBUS_7_TX:
  2304. case SLIMBUS_8_TX:
  2305. case SLIMBUS_9_TX:
  2306. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  2307. substream->stream);
  2308. break;
  2309. case INT_BT_SCO_RX:
  2310. case INT_BT_SCO_TX:
  2311. case INT_BT_A2DP_RX:
  2312. case INT_FM_RX:
  2313. case INT_FM_TX:
  2314. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  2315. break;
  2316. case AFE_PORT_ID_USB_RX:
  2317. case AFE_PORT_ID_USB_TX:
  2318. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  2319. substream->stream);
  2320. break;
  2321. case RT_PROXY_DAI_001_TX:
  2322. case RT_PROXY_DAI_001_RX:
  2323. case RT_PROXY_DAI_002_TX:
  2324. case RT_PROXY_DAI_002_RX:
  2325. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  2326. break;
  2327. case VOICE_PLAYBACK_TX:
  2328. case VOICE2_PLAYBACK_TX:
  2329. case VOICE_RECORD_RX:
  2330. case VOICE_RECORD_TX:
  2331. rc = msm_dai_q6_pseudo_port_hw_params(params,
  2332. dai, substream->stream);
  2333. break;
  2334. default:
  2335. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  2336. rc = -EINVAL;
  2337. break;
  2338. }
  2339. return rc;
  2340. }
  2341. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  2342. struct snd_soc_dai *dai)
  2343. {
  2344. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2345. int rc = 0;
  2346. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2347. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2348. rc = afe_close(dai->id); /* can block */
  2349. if (rc < 0)
  2350. dev_err(dai->dev, "fail to close AFE port\n");
  2351. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  2352. *dai_data->status_mask);
  2353. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2354. }
  2355. }
  2356. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2357. {
  2358. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2359. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2360. case SND_SOC_DAIFMT_CBS_CFS:
  2361. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  2362. break;
  2363. case SND_SOC_DAIFMT_CBM_CFM:
  2364. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  2365. break;
  2366. default:
  2367. pr_err("%s: fmt 0x%x\n",
  2368. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  2369. return -EINVAL;
  2370. }
  2371. return 0;
  2372. }
  2373. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2374. {
  2375. int rc = 0;
  2376. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  2377. dai->id, fmt);
  2378. switch (dai->id) {
  2379. case PRIMARY_I2S_TX:
  2380. case PRIMARY_I2S_RX:
  2381. case MI2S_RX:
  2382. case SECONDARY_I2S_RX:
  2383. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  2384. break;
  2385. default:
  2386. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2387. rc = -EINVAL;
  2388. break;
  2389. }
  2390. return rc;
  2391. }
  2392. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  2393. unsigned int tx_num, unsigned int *tx_slot,
  2394. unsigned int rx_num, unsigned int *rx_slot)
  2395. {
  2396. int rc = 0;
  2397. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2398. unsigned int i = 0;
  2399. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  2400. switch (dai->id) {
  2401. case SLIMBUS_0_RX:
  2402. case SLIMBUS_1_RX:
  2403. case SLIMBUS_2_RX:
  2404. case SLIMBUS_3_RX:
  2405. case SLIMBUS_4_RX:
  2406. case SLIMBUS_5_RX:
  2407. case SLIMBUS_6_RX:
  2408. case SLIMBUS_7_RX:
  2409. case SLIMBUS_8_RX:
  2410. case SLIMBUS_9_RX:
  2411. /*
  2412. * channel number to be between 128 and 255.
  2413. * For RX port use channel numbers
  2414. * from 138 to 144 for pre-Taiko
  2415. * from 144 to 159 for Taiko
  2416. */
  2417. if (!rx_slot) {
  2418. pr_err("%s: rx slot not found\n", __func__);
  2419. return -EINVAL;
  2420. }
  2421. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2422. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  2423. return -EINVAL;
  2424. }
  2425. for (i = 0; i < rx_num; i++) {
  2426. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2427. rx_slot[i];
  2428. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2429. __func__, i, rx_slot[i]);
  2430. }
  2431. dai_data->port_config.slim_sch.num_channels = rx_num;
  2432. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  2433. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  2434. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2435. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2436. break;
  2437. case SLIMBUS_0_TX:
  2438. case SLIMBUS_1_TX:
  2439. case SLIMBUS_2_TX:
  2440. case SLIMBUS_3_TX:
  2441. case SLIMBUS_4_TX:
  2442. case SLIMBUS_5_TX:
  2443. case SLIMBUS_6_TX:
  2444. case SLIMBUS_7_TX:
  2445. case SLIMBUS_8_TX:
  2446. case SLIMBUS_9_TX:
  2447. /*
  2448. * channel number to be between 128 and 255.
  2449. * For TX port use channel numbers
  2450. * from 128 to 137 for pre-Taiko
  2451. * from 128 to 143 for Taiko
  2452. */
  2453. if (!tx_slot) {
  2454. pr_err("%s: tx slot not found\n", __func__);
  2455. return -EINVAL;
  2456. }
  2457. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2458. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  2459. return -EINVAL;
  2460. }
  2461. for (i = 0; i < tx_num; i++) {
  2462. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2463. tx_slot[i];
  2464. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2465. __func__, i, tx_slot[i]);
  2466. }
  2467. dai_data->port_config.slim_sch.num_channels = tx_num;
  2468. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  2469. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  2470. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2471. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2472. break;
  2473. default:
  2474. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2475. rc = -EINVAL;
  2476. break;
  2477. }
  2478. return rc;
  2479. }
  2480. /* all ports with excursion logging requirement can use this digital_mute api */
  2481. static int msm_dai_q6_spk_digital_mute(struct snd_soc_dai *dai,
  2482. int mute)
  2483. {
  2484. int port_id = dai->id;
  2485. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2486. if (mute && !dai_data->xt_logging_disable)
  2487. afe_get_sp_xt_logging_data(port_id);
  2488. return 0;
  2489. }
  2490. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  2491. .prepare = msm_dai_q6_prepare,
  2492. .hw_params = msm_dai_q6_hw_params,
  2493. .shutdown = msm_dai_q6_shutdown,
  2494. .set_fmt = msm_dai_q6_set_fmt,
  2495. .set_channel_map = msm_dai_q6_set_channel_map,
  2496. };
  2497. static struct snd_soc_dai_ops msm_dai_slimbus_0_rx_ops = {
  2498. .prepare = msm_dai_q6_prepare,
  2499. .hw_params = msm_dai_q6_hw_params,
  2500. .shutdown = msm_dai_q6_shutdown,
  2501. .set_fmt = msm_dai_q6_set_fmt,
  2502. .set_channel_map = msm_dai_q6_set_channel_map,
  2503. .digital_mute = msm_dai_q6_spk_digital_mute,
  2504. };
  2505. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  2506. struct snd_ctl_elem_value *ucontrol)
  2507. {
  2508. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2509. u16 port_id = ((struct soc_enum *)
  2510. kcontrol->private_value)->reg;
  2511. dai_data->cal_mode = ucontrol->value.integer.value[0];
  2512. pr_debug("%s: setting cal_mode to %d\n",
  2513. __func__, dai_data->cal_mode);
  2514. afe_set_cal_mode(port_id, dai_data->cal_mode);
  2515. return 0;
  2516. }
  2517. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  2518. struct snd_ctl_elem_value *ucontrol)
  2519. {
  2520. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2521. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  2522. return 0;
  2523. }
  2524. static int msm_dai_q6_xt_logging_disable_put(struct snd_kcontrol *kcontrol,
  2525. struct snd_ctl_elem_value *ucontrol)
  2526. {
  2527. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2528. dai_data->xt_logging_disable = ucontrol->value.integer.value[0];
  2529. pr_debug("%s: setting xt logging disable to %d\n",
  2530. __func__, dai_data->xt_logging_disable);
  2531. return 0;
  2532. }
  2533. static int msm_dai_q6_xt_logging_disable_get(struct snd_kcontrol *kcontrol,
  2534. struct snd_ctl_elem_value *ucontrol)
  2535. {
  2536. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2537. ucontrol->value.integer.value[0] = dai_data->xt_logging_disable;
  2538. return 0;
  2539. }
  2540. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  2541. struct snd_ctl_elem_value *ucontrol)
  2542. {
  2543. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2544. int value = ucontrol->value.integer.value[0];
  2545. if (dai_data) {
  2546. dai_data->port_config.slim_sch.data_format = value;
  2547. pr_debug("%s: format = %d\n", __func__, value);
  2548. }
  2549. return 0;
  2550. }
  2551. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  2552. struct snd_ctl_elem_value *ucontrol)
  2553. {
  2554. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2555. if (dai_data)
  2556. ucontrol->value.integer.value[0] =
  2557. dai_data->port_config.slim_sch.data_format;
  2558. return 0;
  2559. }
  2560. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  2561. struct snd_ctl_elem_value *ucontrol)
  2562. {
  2563. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2564. u32 val = ucontrol->value.integer.value[0];
  2565. if (dai_data) {
  2566. dai_data->port_config.usb_audio.dev_token = val;
  2567. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2568. dai_data->port_config.usb_audio.dev_token);
  2569. } else {
  2570. pr_err("%s: dai_data is NULL\n", __func__);
  2571. }
  2572. return 0;
  2573. }
  2574. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  2575. struct snd_ctl_elem_value *ucontrol)
  2576. {
  2577. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2578. if (dai_data) {
  2579. ucontrol->value.integer.value[0] =
  2580. dai_data->port_config.usb_audio.dev_token;
  2581. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2582. dai_data->port_config.usb_audio.dev_token);
  2583. } else {
  2584. pr_err("%s: dai_data is NULL\n", __func__);
  2585. }
  2586. return 0;
  2587. }
  2588. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  2589. struct snd_ctl_elem_value *ucontrol)
  2590. {
  2591. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2592. u32 val = ucontrol->value.integer.value[0];
  2593. if (dai_data) {
  2594. dai_data->port_config.usb_audio.endian = val;
  2595. pr_debug("%s: endian = 0x%x\n", __func__,
  2596. dai_data->port_config.usb_audio.endian);
  2597. } else {
  2598. pr_err("%s: dai_data is NULL\n", __func__);
  2599. return -EINVAL;
  2600. }
  2601. return 0;
  2602. }
  2603. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  2604. struct snd_ctl_elem_value *ucontrol)
  2605. {
  2606. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2607. if (dai_data) {
  2608. ucontrol->value.integer.value[0] =
  2609. dai_data->port_config.usb_audio.endian;
  2610. pr_debug("%s: endian = 0x%x\n", __func__,
  2611. dai_data->port_config.usb_audio.endian);
  2612. } else {
  2613. pr_err("%s: dai_data is NULL\n", __func__);
  2614. return -EINVAL;
  2615. }
  2616. return 0;
  2617. }
  2618. static int msm_dai_q6_usb_audio_svc_interval_put(struct snd_kcontrol *kcontrol,
  2619. struct snd_ctl_elem_value *ucontrol)
  2620. {
  2621. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2622. u32 val = ucontrol->value.integer.value[0];
  2623. if (!dai_data) {
  2624. pr_err("%s: dai_data is NULL\n", __func__);
  2625. return -EINVAL;
  2626. }
  2627. dai_data->port_config.usb_audio.service_interval = val;
  2628. pr_debug("%s: new service interval = %u\n", __func__,
  2629. dai_data->port_config.usb_audio.service_interval);
  2630. return 0;
  2631. }
  2632. static int msm_dai_q6_usb_audio_svc_interval_get(struct snd_kcontrol *kcontrol,
  2633. struct snd_ctl_elem_value *ucontrol)
  2634. {
  2635. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2636. if (!dai_data) {
  2637. pr_err("%s: dai_data is NULL\n", __func__);
  2638. return -EINVAL;
  2639. }
  2640. ucontrol->value.integer.value[0] =
  2641. dai_data->port_config.usb_audio.service_interval;
  2642. pr_debug("%s: service interval = %d\n", __func__,
  2643. dai_data->port_config.usb_audio.service_interval);
  2644. return 0;
  2645. }
  2646. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2647. struct snd_ctl_elem_info *uinfo)
  2648. {
  2649. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2650. uinfo->count = sizeof(struct afe_enc_config);
  2651. return 0;
  2652. }
  2653. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2654. struct snd_ctl_elem_value *ucontrol)
  2655. {
  2656. int ret = 0;
  2657. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2658. if (dai_data) {
  2659. int format_size = sizeof(dai_data->enc_config.format);
  2660. pr_debug("%s: encoder config for %d format\n",
  2661. __func__, dai_data->enc_config.format);
  2662. memcpy(ucontrol->value.bytes.data,
  2663. &dai_data->enc_config.format,
  2664. format_size);
  2665. switch (dai_data->enc_config.format) {
  2666. case ENC_FMT_SBC:
  2667. memcpy(ucontrol->value.bytes.data + format_size,
  2668. &dai_data->enc_config.data,
  2669. sizeof(struct asm_sbc_enc_cfg_t));
  2670. break;
  2671. case ENC_FMT_AAC_V2:
  2672. memcpy(ucontrol->value.bytes.data + format_size,
  2673. &dai_data->enc_config.data,
  2674. sizeof(struct asm_aac_enc_cfg_t));
  2675. break;
  2676. case ENC_FMT_APTX:
  2677. memcpy(ucontrol->value.bytes.data + format_size,
  2678. &dai_data->enc_config.data,
  2679. sizeof(struct asm_aptx_enc_cfg_t));
  2680. break;
  2681. case ENC_FMT_APTX_HD:
  2682. memcpy(ucontrol->value.bytes.data + format_size,
  2683. &dai_data->enc_config.data,
  2684. sizeof(struct asm_custom_enc_cfg_t));
  2685. break;
  2686. case ENC_FMT_CELT:
  2687. memcpy(ucontrol->value.bytes.data + format_size,
  2688. &dai_data->enc_config.data,
  2689. sizeof(struct asm_celt_enc_cfg_t));
  2690. break;
  2691. case ENC_FMT_LDAC:
  2692. memcpy(ucontrol->value.bytes.data + format_size,
  2693. &dai_data->enc_config.data,
  2694. sizeof(struct asm_ldac_enc_cfg_t));
  2695. break;
  2696. case ENC_FMT_APTX_ADAPTIVE:
  2697. memcpy(ucontrol->value.bytes.data + format_size,
  2698. &dai_data->enc_config.data,
  2699. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2700. break;
  2701. case ENC_FMT_APTX_AD_SPEECH:
  2702. memcpy(ucontrol->value.bytes.data + format_size,
  2703. &dai_data->enc_config.data,
  2704. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2705. break;
  2706. default:
  2707. pr_debug("%s: unknown format = %d\n",
  2708. __func__, dai_data->enc_config.format);
  2709. ret = -EINVAL;
  2710. break;
  2711. }
  2712. }
  2713. return ret;
  2714. }
  2715. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2716. struct snd_ctl_elem_value *ucontrol)
  2717. {
  2718. int ret = 0;
  2719. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2720. if (dai_data) {
  2721. int format_size = sizeof(dai_data->enc_config.format);
  2722. memset(&dai_data->enc_config, 0x0,
  2723. sizeof(struct afe_enc_config));
  2724. memcpy(&dai_data->enc_config.format,
  2725. ucontrol->value.bytes.data,
  2726. format_size);
  2727. pr_debug("%s: Received encoder config for %d format\n",
  2728. __func__, dai_data->enc_config.format);
  2729. switch (dai_data->enc_config.format) {
  2730. case ENC_FMT_SBC:
  2731. memcpy(&dai_data->enc_config.data,
  2732. ucontrol->value.bytes.data + format_size,
  2733. sizeof(struct asm_sbc_enc_cfg_t));
  2734. break;
  2735. case ENC_FMT_AAC_V2:
  2736. memcpy(&dai_data->enc_config.data,
  2737. ucontrol->value.bytes.data + format_size,
  2738. sizeof(struct asm_aac_enc_cfg_t));
  2739. break;
  2740. case ENC_FMT_APTX:
  2741. memcpy(&dai_data->enc_config.data,
  2742. ucontrol->value.bytes.data + format_size,
  2743. sizeof(struct asm_aptx_enc_cfg_t));
  2744. break;
  2745. case ENC_FMT_APTX_HD:
  2746. memcpy(&dai_data->enc_config.data,
  2747. ucontrol->value.bytes.data + format_size,
  2748. sizeof(struct asm_custom_enc_cfg_t));
  2749. break;
  2750. case ENC_FMT_CELT:
  2751. memcpy(&dai_data->enc_config.data,
  2752. ucontrol->value.bytes.data + format_size,
  2753. sizeof(struct asm_celt_enc_cfg_t));
  2754. break;
  2755. case ENC_FMT_LDAC:
  2756. memcpy(&dai_data->enc_config.data,
  2757. ucontrol->value.bytes.data + format_size,
  2758. sizeof(struct asm_ldac_enc_cfg_t));
  2759. break;
  2760. case ENC_FMT_APTX_ADAPTIVE:
  2761. memcpy(&dai_data->enc_config.data,
  2762. ucontrol->value.bytes.data + format_size,
  2763. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2764. break;
  2765. case ENC_FMT_APTX_AD_SPEECH:
  2766. memcpy(&dai_data->enc_config.data,
  2767. ucontrol->value.bytes.data + format_size,
  2768. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2769. break;
  2770. default:
  2771. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2772. __func__, dai_data->enc_config.format);
  2773. ret = -EINVAL;
  2774. break;
  2775. }
  2776. } else
  2777. ret = -EINVAL;
  2778. return ret;
  2779. }
  2780. static const char *const afe_chs_text[] = {"Zero", "One", "Two"};
  2781. static const struct soc_enum afe_chs_enum[] = {
  2782. SOC_ENUM_SINGLE_EXT(3, afe_chs_text),
  2783. };
  2784. static const char *const afe_bit_format_text[] = {"S16_LE", "S24_LE",
  2785. "S32_LE"};
  2786. static const struct soc_enum afe_bit_format_enum[] = {
  2787. SOC_ENUM_SINGLE_EXT(3, afe_bit_format_text),
  2788. };
  2789. static const char *const tws_chs_mode_text[] = {"Zero", "One", "Two"};
  2790. static const struct soc_enum tws_chs_mode_enum[] = {
  2791. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tws_chs_mode_text), tws_chs_mode_text),
  2792. };
  2793. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2794. struct snd_ctl_elem_value *ucontrol)
  2795. {
  2796. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2797. if (dai_data) {
  2798. ucontrol->value.integer.value[0] = dai_data->afe_rx_in_channels;
  2799. pr_debug("%s:afe input channel = %d\n",
  2800. __func__, dai_data->afe_rx_in_channels);
  2801. }
  2802. return 0;
  2803. }
  2804. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2805. struct snd_ctl_elem_value *ucontrol)
  2806. {
  2807. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2808. if (dai_data) {
  2809. dai_data->afe_rx_in_channels = ucontrol->value.integer.value[0];
  2810. pr_debug("%s: updating afe input channel : %d\n",
  2811. __func__, dai_data->afe_rx_in_channels);
  2812. }
  2813. return 0;
  2814. }
  2815. static int msm_dai_q6_tws_channel_mode_get(struct snd_kcontrol *kcontrol,
  2816. struct snd_ctl_elem_value *ucontrol)
  2817. {
  2818. struct snd_soc_dai *dai = kcontrol->private_data;
  2819. struct msm_dai_q6_dai_data *dai_data = NULL;
  2820. if (dai)
  2821. dai_data = dev_get_drvdata(dai->dev);
  2822. if (dai_data) {
  2823. ucontrol->value.integer.value[0] =
  2824. dai_data->enc_config.mono_mode;
  2825. pr_debug("%s:tws channel mode = %d\n",
  2826. __func__, dai_data->enc_config.mono_mode);
  2827. }
  2828. return 0;
  2829. }
  2830. static int msm_dai_q6_tws_channel_mode_put(struct snd_kcontrol *kcontrol,
  2831. struct snd_ctl_elem_value *ucontrol)
  2832. {
  2833. struct snd_soc_dai *dai = kcontrol->private_data;
  2834. struct msm_dai_q6_dai_data *dai_data = NULL;
  2835. int ret = 0;
  2836. u32 format = 0;
  2837. if (dai)
  2838. dai_data = dev_get_drvdata(dai->dev);
  2839. if (dai_data)
  2840. format = dai_data->enc_config.format;
  2841. else
  2842. goto exit;
  2843. if (format == ENC_FMT_APTX || format == ENC_FMT_APTX_ADAPTIVE) {
  2844. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2845. ret = afe_set_tws_channel_mode(format,
  2846. dai->id, ucontrol->value.integer.value[0]);
  2847. if (ret < 0) {
  2848. pr_err("%s: channel mode setting failed for TWS\n",
  2849. __func__);
  2850. goto exit;
  2851. } else {
  2852. pr_debug("%s: updating tws channel mode : %d\n",
  2853. __func__, dai_data->enc_config.mono_mode);
  2854. }
  2855. }
  2856. if (ucontrol->value.integer.value[0] ==
  2857. MSM_DAI_TWS_CHANNEL_MODE_ONE ||
  2858. ucontrol->value.integer.value[0] ==
  2859. MSM_DAI_TWS_CHANNEL_MODE_TWO)
  2860. dai_data->enc_config.mono_mode =
  2861. ucontrol->value.integer.value[0];
  2862. else
  2863. return -EINVAL;
  2864. }
  2865. exit:
  2866. return ret;
  2867. }
  2868. static int msm_dai_q6_afe_input_bit_format_get(
  2869. struct snd_kcontrol *kcontrol,
  2870. struct snd_ctl_elem_value *ucontrol)
  2871. {
  2872. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2873. if (!dai_data) {
  2874. pr_err("%s: Invalid dai data\n", __func__);
  2875. return -EINVAL;
  2876. }
  2877. switch (dai_data->afe_rx_in_bitformat) {
  2878. case SNDRV_PCM_FORMAT_S32_LE:
  2879. ucontrol->value.integer.value[0] = 2;
  2880. break;
  2881. case SNDRV_PCM_FORMAT_S24_LE:
  2882. ucontrol->value.integer.value[0] = 1;
  2883. break;
  2884. case SNDRV_PCM_FORMAT_S16_LE:
  2885. default:
  2886. ucontrol->value.integer.value[0] = 0;
  2887. break;
  2888. }
  2889. pr_debug("%s: afe input bit format : %ld\n",
  2890. __func__, ucontrol->value.integer.value[0]);
  2891. return 0;
  2892. }
  2893. static int msm_dai_q6_afe_input_bit_format_put(
  2894. struct snd_kcontrol *kcontrol,
  2895. struct snd_ctl_elem_value *ucontrol)
  2896. {
  2897. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2898. if (!dai_data) {
  2899. pr_err("%s: Invalid dai data\n", __func__);
  2900. return -EINVAL;
  2901. }
  2902. switch (ucontrol->value.integer.value[0]) {
  2903. case 2:
  2904. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2905. break;
  2906. case 1:
  2907. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2908. break;
  2909. case 0:
  2910. default:
  2911. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2912. break;
  2913. }
  2914. pr_debug("%s: updating afe input bit format : %d\n",
  2915. __func__, dai_data->afe_rx_in_bitformat);
  2916. return 0;
  2917. }
  2918. static int msm_dai_q6_afe_output_bit_format_get(
  2919. struct snd_kcontrol *kcontrol,
  2920. struct snd_ctl_elem_value *ucontrol)
  2921. {
  2922. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2923. if (!dai_data) {
  2924. pr_err("%s: Invalid dai data\n", __func__);
  2925. return -EINVAL;
  2926. }
  2927. switch (dai_data->afe_tx_out_bitformat) {
  2928. case SNDRV_PCM_FORMAT_S32_LE:
  2929. ucontrol->value.integer.value[0] = 2;
  2930. break;
  2931. case SNDRV_PCM_FORMAT_S24_LE:
  2932. ucontrol->value.integer.value[0] = 1;
  2933. break;
  2934. case SNDRV_PCM_FORMAT_S16_LE:
  2935. default:
  2936. ucontrol->value.integer.value[0] = 0;
  2937. break;
  2938. }
  2939. pr_debug("%s: afe output bit format : %ld\n",
  2940. __func__, ucontrol->value.integer.value[0]);
  2941. return 0;
  2942. }
  2943. static int msm_dai_q6_afe_output_bit_format_put(
  2944. struct snd_kcontrol *kcontrol,
  2945. struct snd_ctl_elem_value *ucontrol)
  2946. {
  2947. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2948. if (!dai_data) {
  2949. pr_err("%s: Invalid dai data\n", __func__);
  2950. return -EINVAL;
  2951. }
  2952. switch (ucontrol->value.integer.value[0]) {
  2953. case 2:
  2954. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2955. break;
  2956. case 1:
  2957. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2958. break;
  2959. case 0:
  2960. default:
  2961. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2962. break;
  2963. }
  2964. pr_debug("%s: updating afe output bit format : %d\n",
  2965. __func__, dai_data->afe_tx_out_bitformat);
  2966. return 0;
  2967. }
  2968. static int msm_dai_q6_afe_output_channel_get(struct snd_kcontrol *kcontrol,
  2969. struct snd_ctl_elem_value *ucontrol)
  2970. {
  2971. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2972. if (dai_data) {
  2973. ucontrol->value.integer.value[0] =
  2974. dai_data->afe_tx_out_channels;
  2975. pr_debug("%s:afe output channel = %d\n",
  2976. __func__, dai_data->afe_tx_out_channels);
  2977. }
  2978. return 0;
  2979. }
  2980. static int msm_dai_q6_afe_output_channel_put(struct snd_kcontrol *kcontrol,
  2981. struct snd_ctl_elem_value *ucontrol)
  2982. {
  2983. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2984. if (dai_data) {
  2985. dai_data->afe_tx_out_channels =
  2986. ucontrol->value.integer.value[0];
  2987. pr_debug("%s: updating afe output channel : %d\n",
  2988. __func__, dai_data->afe_tx_out_channels);
  2989. }
  2990. return 0;
  2991. }
  2992. static int msm_dai_q6_afe_scrambler_mode_get(
  2993. struct snd_kcontrol *kcontrol,
  2994. struct snd_ctl_elem_value *ucontrol)
  2995. {
  2996. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2997. if (!dai_data) {
  2998. pr_err("%s: Invalid dai data\n", __func__);
  2999. return -EINVAL;
  3000. }
  3001. ucontrol->value.integer.value[0] = dai_data->enc_config.scrambler_mode;
  3002. return 0;
  3003. }
  3004. static int msm_dai_q6_afe_scrambler_mode_put(
  3005. struct snd_kcontrol *kcontrol,
  3006. struct snd_ctl_elem_value *ucontrol)
  3007. {
  3008. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3009. if (!dai_data) {
  3010. pr_err("%s: Invalid dai data\n", __func__);
  3011. return -EINVAL;
  3012. }
  3013. dai_data->enc_config.scrambler_mode = ucontrol->value.integer.value[0];
  3014. pr_debug("%s: afe scrambler mode : %d\n",
  3015. __func__, dai_data->enc_config.scrambler_mode);
  3016. return 0;
  3017. }
  3018. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  3019. {
  3020. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3021. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3022. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3023. .name = "SLIM_7_RX Encoder Config",
  3024. .info = msm_dai_q6_afe_enc_cfg_info,
  3025. .get = msm_dai_q6_afe_enc_cfg_get,
  3026. .put = msm_dai_q6_afe_enc_cfg_put,
  3027. },
  3028. {
  3029. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3030. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3031. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3032. .name = "SLIM_7_RX APTX_AD Enc Cfg",
  3033. .info = msm_dai_q6_afe_enc_cfg_info,
  3034. .get = msm_dai_q6_afe_enc_cfg_get,
  3035. .put = msm_dai_q6_afe_enc_cfg_put,
  3036. },
  3037. SOC_ENUM_EXT("AFE Input Channels", afe_chs_enum[0],
  3038. msm_dai_q6_afe_input_channel_get,
  3039. msm_dai_q6_afe_input_channel_put),
  3040. SOC_ENUM_EXT("AFE Input Bit Format", afe_bit_format_enum[0],
  3041. msm_dai_q6_afe_input_bit_format_get,
  3042. msm_dai_q6_afe_input_bit_format_put),
  3043. SOC_SINGLE_EXT("AFE Scrambler Mode",
  3044. 0, 0, 1, 0,
  3045. msm_dai_q6_afe_scrambler_mode_get,
  3046. msm_dai_q6_afe_scrambler_mode_put),
  3047. SOC_ENUM_EXT("TWS Channel Mode", tws_chs_mode_enum[0],
  3048. msm_dai_q6_tws_channel_mode_get,
  3049. msm_dai_q6_tws_channel_mode_put)
  3050. };
  3051. static int msm_dai_q6_afe_dec_cfg_info(struct snd_kcontrol *kcontrol,
  3052. struct snd_ctl_elem_info *uinfo)
  3053. {
  3054. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3055. uinfo->count = sizeof(struct afe_dec_config);
  3056. return 0;
  3057. }
  3058. static int msm_dai_q6_afe_feedback_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3059. struct snd_ctl_elem_value *ucontrol)
  3060. {
  3061. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3062. u32 format_size = 0;
  3063. u32 abr_size = 0;
  3064. if (!dai_data) {
  3065. pr_err("%s: Invalid dai data\n", __func__);
  3066. return -EINVAL;
  3067. }
  3068. format_size = sizeof(dai_data->dec_config.format);
  3069. memcpy(ucontrol->value.bytes.data,
  3070. &dai_data->dec_config.format,
  3071. format_size);
  3072. pr_debug("%s: abr_dec_cfg for %d format\n",
  3073. __func__, dai_data->dec_config.format);
  3074. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3075. memcpy(ucontrol->value.bytes.data + format_size,
  3076. &dai_data->dec_config.abr_dec_cfg,
  3077. sizeof(struct afe_imc_dec_enc_info));
  3078. switch (dai_data->dec_config.format) {
  3079. case DEC_FMT_APTX_AD_SPEECH:
  3080. pr_debug("%s: afe_dec_cfg for %d format\n",
  3081. __func__, dai_data->dec_config.format);
  3082. memcpy(ucontrol->value.bytes.data + format_size + abr_size,
  3083. &dai_data->dec_config.data,
  3084. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3085. break;
  3086. default:
  3087. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3088. __func__, dai_data->dec_config.format);
  3089. break;
  3090. }
  3091. return 0;
  3092. }
  3093. static int msm_dai_q6_afe_feedback_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3094. struct snd_ctl_elem_value *ucontrol)
  3095. {
  3096. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3097. u32 format_size = 0;
  3098. u32 abr_size = 0;
  3099. if (!dai_data) {
  3100. pr_err("%s: Invalid dai data\n", __func__);
  3101. return -EINVAL;
  3102. }
  3103. memset(&dai_data->dec_config, 0x0,
  3104. sizeof(struct afe_dec_config));
  3105. format_size = sizeof(dai_data->dec_config.format);
  3106. memcpy(&dai_data->dec_config.format,
  3107. ucontrol->value.bytes.data,
  3108. format_size);
  3109. pr_debug("%s: abr_dec_cfg for %d format\n",
  3110. __func__, dai_data->dec_config.format);
  3111. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3112. memcpy(&dai_data->dec_config.abr_dec_cfg,
  3113. ucontrol->value.bytes.data + format_size,
  3114. sizeof(struct afe_imc_dec_enc_info));
  3115. dai_data->dec_config.abr_dec_cfg.is_abr_enabled = true;
  3116. switch (dai_data->dec_config.format) {
  3117. case DEC_FMT_APTX_AD_SPEECH:
  3118. pr_debug("%s: afe_dec_cfg for %d format\n",
  3119. __func__, dai_data->dec_config.format);
  3120. memcpy(&dai_data->dec_config.data,
  3121. ucontrol->value.bytes.data + format_size + abr_size,
  3122. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3123. break;
  3124. default:
  3125. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3126. __func__, dai_data->dec_config.format);
  3127. break;
  3128. }
  3129. return 0;
  3130. }
  3131. static int msm_dai_q6_afe_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3132. struct snd_ctl_elem_value *ucontrol)
  3133. {
  3134. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3135. u32 format_size = 0;
  3136. int ret = 0;
  3137. if (!dai_data) {
  3138. pr_err("%s: Invalid dai data\n", __func__);
  3139. return -EINVAL;
  3140. }
  3141. format_size = sizeof(dai_data->dec_config.format);
  3142. memcpy(ucontrol->value.bytes.data,
  3143. &dai_data->dec_config.format,
  3144. format_size);
  3145. switch (dai_data->dec_config.format) {
  3146. case DEC_FMT_AAC_V2:
  3147. memcpy(ucontrol->value.bytes.data + format_size,
  3148. &dai_data->dec_config.data,
  3149. sizeof(struct asm_aac_dec_cfg_v2_t));
  3150. break;
  3151. case DEC_FMT_APTX_ADAPTIVE:
  3152. memcpy(ucontrol->value.bytes.data + format_size,
  3153. &dai_data->dec_config.data,
  3154. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3155. break;
  3156. case DEC_FMT_SBC:
  3157. case DEC_FMT_MP3:
  3158. /* No decoder specific data available */
  3159. break;
  3160. default:
  3161. pr_err("%s: Invalid format %d\n",
  3162. __func__, dai_data->dec_config.format);
  3163. ret = -EINVAL;
  3164. break;
  3165. }
  3166. return ret;
  3167. }
  3168. static int msm_dai_q6_afe_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3169. struct snd_ctl_elem_value *ucontrol)
  3170. {
  3171. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3172. u32 format_size = 0;
  3173. int ret = 0;
  3174. if (!dai_data) {
  3175. pr_err("%s: Invalid dai data\n", __func__);
  3176. return -EINVAL;
  3177. }
  3178. memset(&dai_data->dec_config, 0x0,
  3179. sizeof(struct afe_dec_config));
  3180. format_size = sizeof(dai_data->dec_config.format);
  3181. memcpy(&dai_data->dec_config.format,
  3182. ucontrol->value.bytes.data,
  3183. format_size);
  3184. pr_debug("%s: Received decoder config for %d format\n",
  3185. __func__, dai_data->dec_config.format);
  3186. switch (dai_data->dec_config.format) {
  3187. case DEC_FMT_AAC_V2:
  3188. memcpy(&dai_data->dec_config.data,
  3189. ucontrol->value.bytes.data + format_size,
  3190. sizeof(struct asm_aac_dec_cfg_v2_t));
  3191. break;
  3192. case DEC_FMT_SBC:
  3193. memcpy(&dai_data->dec_config.data,
  3194. ucontrol->value.bytes.data + format_size,
  3195. sizeof(struct asm_sbc_dec_cfg_t));
  3196. break;
  3197. case DEC_FMT_APTX_ADAPTIVE:
  3198. memcpy(&dai_data->dec_config.data,
  3199. ucontrol->value.bytes.data + format_size,
  3200. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3201. break;
  3202. default:
  3203. pr_err("%s: Invalid format %d\n",
  3204. __func__, dai_data->dec_config.format);
  3205. ret = -EINVAL;
  3206. break;
  3207. }
  3208. return ret;
  3209. }
  3210. static const struct snd_kcontrol_new afe_dec_config_controls[] = {
  3211. {
  3212. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3213. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3214. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3215. .name = "SLIM_7_TX Decoder Config",
  3216. .info = msm_dai_q6_afe_dec_cfg_info,
  3217. .get = msm_dai_q6_afe_feedback_dec_cfg_get,
  3218. .put = msm_dai_q6_afe_feedback_dec_cfg_put,
  3219. },
  3220. {
  3221. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3222. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3223. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3224. .name = "SLIM_9_TX Decoder Config",
  3225. .info = msm_dai_q6_afe_dec_cfg_info,
  3226. .get = msm_dai_q6_afe_dec_cfg_get,
  3227. .put = msm_dai_q6_afe_dec_cfg_put,
  3228. },
  3229. SOC_ENUM_EXT("AFE Output Channels", afe_chs_enum[0],
  3230. msm_dai_q6_afe_output_channel_get,
  3231. msm_dai_q6_afe_output_channel_put),
  3232. SOC_ENUM_EXT("AFE Output Bit Format", afe_bit_format_enum[0],
  3233. msm_dai_q6_afe_output_bit_format_get,
  3234. msm_dai_q6_afe_output_bit_format_put),
  3235. };
  3236. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  3237. struct snd_ctl_elem_info *uinfo)
  3238. {
  3239. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3240. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  3241. return 0;
  3242. }
  3243. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  3244. struct snd_ctl_elem_value *ucontrol)
  3245. {
  3246. int ret = -EINVAL;
  3247. struct afe_param_id_dev_timing_stats timing_stats;
  3248. struct snd_soc_dai *dai = kcontrol->private_data;
  3249. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3250. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3251. pr_debug("%s: afe port not started. dai_data->status_mask = %ld\n",
  3252. __func__, *dai_data->status_mask);
  3253. goto done;
  3254. }
  3255. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  3256. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  3257. if (ret) {
  3258. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  3259. __func__, dai->id, ret);
  3260. goto done;
  3261. }
  3262. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  3263. sizeof(struct afe_param_id_dev_timing_stats));
  3264. done:
  3265. return ret;
  3266. }
  3267. static const char * const afe_cal_mode_text[] = {
  3268. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  3269. };
  3270. static const struct soc_enum slim_2_rx_enum =
  3271. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3272. afe_cal_mode_text);
  3273. static const struct soc_enum rt_proxy_1_rx_enum =
  3274. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3275. afe_cal_mode_text);
  3276. static const struct soc_enum rt_proxy_1_tx_enum =
  3277. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3278. afe_cal_mode_text);
  3279. static const struct snd_kcontrol_new sb_config_controls[] = {
  3280. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  3281. msm_dai_q6_sb_format_get,
  3282. msm_dai_q6_sb_format_put),
  3283. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  3284. msm_dai_q6_cal_info_get,
  3285. msm_dai_q6_cal_info_put),
  3286. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  3287. msm_dai_q6_sb_format_get,
  3288. msm_dai_q6_sb_format_put),
  3289. SOC_ENUM_EXT("SLIM_0_RX XTLoggingDisable", xt_logging_disable_enum[0],
  3290. msm_dai_q6_xt_logging_disable_get,
  3291. msm_dai_q6_xt_logging_disable_put),
  3292. };
  3293. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  3294. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  3295. msm_dai_q6_cal_info_get,
  3296. msm_dai_q6_cal_info_put),
  3297. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  3298. msm_dai_q6_cal_info_get,
  3299. msm_dai_q6_cal_info_put),
  3300. };
  3301. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  3302. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  3303. msm_dai_q6_usb_audio_cfg_get,
  3304. msm_dai_q6_usb_audio_cfg_put),
  3305. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  3306. msm_dai_q6_usb_audio_endian_cfg_get,
  3307. msm_dai_q6_usb_audio_endian_cfg_put),
  3308. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  3309. msm_dai_q6_usb_audio_cfg_get,
  3310. msm_dai_q6_usb_audio_cfg_put),
  3311. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  3312. msm_dai_q6_usb_audio_endian_cfg_get,
  3313. msm_dai_q6_usb_audio_endian_cfg_put),
  3314. SOC_SINGLE_EXT("USB_AUDIO_RX service_interval", SND_SOC_NOPM, 0,
  3315. UINT_MAX, 0,
  3316. msm_dai_q6_usb_audio_svc_interval_get,
  3317. msm_dai_q6_usb_audio_svc_interval_put),
  3318. };
  3319. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  3320. {
  3321. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3322. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3323. .name = "SLIMBUS_0_RX DRIFT",
  3324. .info = msm_dai_q6_slim_rx_drift_info,
  3325. .get = msm_dai_q6_slim_rx_drift_get,
  3326. },
  3327. {
  3328. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3329. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3330. .name = "SLIMBUS_6_RX DRIFT",
  3331. .info = msm_dai_q6_slim_rx_drift_info,
  3332. .get = msm_dai_q6_slim_rx_drift_get,
  3333. },
  3334. {
  3335. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3336. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3337. .name = "SLIMBUS_7_RX DRIFT",
  3338. .info = msm_dai_q6_slim_rx_drift_info,
  3339. .get = msm_dai_q6_slim_rx_drift_get,
  3340. },
  3341. };
  3342. static inline void msm_dai_q6_set_slim_dev_id(struct snd_soc_dai *dai)
  3343. {
  3344. int rc = 0;
  3345. int slim_dev_id = 0;
  3346. const char *q6_slim_dev_id = "qcom,msm-dai-q6-slim-dev-id";
  3347. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3348. dai_data->port_config.slim_sch.slimbus_dev_id = AFE_SLIMBUS_DEVICE_1;
  3349. rc = of_property_read_u32(dai->dev->of_node, q6_slim_dev_id,
  3350. &slim_dev_id);
  3351. if (rc) {
  3352. dev_dbg(dai->dev,
  3353. "%s: missing %s in dt node\n", __func__, q6_slim_dev_id);
  3354. return;
  3355. }
  3356. dev_dbg(dai->dev, "%s: slim_dev_id = %d\n", __func__, slim_dev_id);
  3357. if (slim_dev_id >= AFE_SLIMBUS_DEVICE_1 &&
  3358. slim_dev_id <= AFE_SLIMBUS_DEVICE_2)
  3359. dai_data->port_config.slim_sch.slimbus_dev_id = slim_dev_id;
  3360. }
  3361. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  3362. {
  3363. struct msm_dai_q6_dai_data *dai_data;
  3364. int rc = 0;
  3365. if (!dai) {
  3366. pr_err("%s: Invalid params dai\n", __func__);
  3367. return -EINVAL;
  3368. }
  3369. if (!dai->dev) {
  3370. pr_err("%s: Invalid params dai dev\n", __func__);
  3371. return -EINVAL;
  3372. }
  3373. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  3374. if (!dai_data)
  3375. return -ENOMEM;
  3376. else
  3377. dev_set_drvdata(dai->dev, dai_data);
  3378. msm_dai_q6_set_dai_id(dai);
  3379. if ((dai->id >= SLIMBUS_0_RX) && (dai->id <= SLIMBUS_9_TX))
  3380. msm_dai_q6_set_slim_dev_id(dai);
  3381. switch (dai->id) {
  3382. case SLIMBUS_4_TX:
  3383. rc = snd_ctl_add(dai->component->card->snd_card,
  3384. snd_ctl_new1(&sb_config_controls[0],
  3385. dai_data));
  3386. break;
  3387. case SLIMBUS_2_RX:
  3388. rc = snd_ctl_add(dai->component->card->snd_card,
  3389. snd_ctl_new1(&sb_config_controls[1],
  3390. dai_data));
  3391. rc = snd_ctl_add(dai->component->card->snd_card,
  3392. snd_ctl_new1(&sb_config_controls[2],
  3393. dai_data));
  3394. break;
  3395. case SLIMBUS_7_RX:
  3396. rc = snd_ctl_add(dai->component->card->snd_card,
  3397. snd_ctl_new1(&afe_enc_config_controls[0],
  3398. dai_data));
  3399. rc = snd_ctl_add(dai->component->card->snd_card,
  3400. snd_ctl_new1(&afe_enc_config_controls[1],
  3401. dai_data));
  3402. rc = snd_ctl_add(dai->component->card->snd_card,
  3403. snd_ctl_new1(&afe_enc_config_controls[2],
  3404. dai_data));
  3405. rc = snd_ctl_add(dai->component->card->snd_card,
  3406. snd_ctl_new1(&afe_enc_config_controls[3],
  3407. dai_data));
  3408. rc = snd_ctl_add(dai->component->card->snd_card,
  3409. snd_ctl_new1(&afe_enc_config_controls[4],
  3410. dai));
  3411. rc = snd_ctl_add(dai->component->card->snd_card,
  3412. snd_ctl_new1(&afe_enc_config_controls[5],
  3413. dai));
  3414. rc = snd_ctl_add(dai->component->card->snd_card,
  3415. snd_ctl_new1(&avd_drift_config_controls[2],
  3416. dai));
  3417. break;
  3418. case SLIMBUS_7_TX:
  3419. rc = snd_ctl_add(dai->component->card->snd_card,
  3420. snd_ctl_new1(&afe_dec_config_controls[0],
  3421. dai_data));
  3422. break;
  3423. case SLIMBUS_9_TX:
  3424. rc = snd_ctl_add(dai->component->card->snd_card,
  3425. snd_ctl_new1(&afe_dec_config_controls[1],
  3426. dai_data));
  3427. rc = snd_ctl_add(dai->component->card->snd_card,
  3428. snd_ctl_new1(&afe_dec_config_controls[2],
  3429. dai_data));
  3430. rc = snd_ctl_add(dai->component->card->snd_card,
  3431. snd_ctl_new1(&afe_dec_config_controls[3],
  3432. dai_data));
  3433. break;
  3434. case RT_PROXY_DAI_001_RX:
  3435. rc = snd_ctl_add(dai->component->card->snd_card,
  3436. snd_ctl_new1(&rt_proxy_config_controls[0],
  3437. dai_data));
  3438. break;
  3439. case RT_PROXY_DAI_001_TX:
  3440. rc = snd_ctl_add(dai->component->card->snd_card,
  3441. snd_ctl_new1(&rt_proxy_config_controls[1],
  3442. dai_data));
  3443. break;
  3444. case AFE_PORT_ID_USB_RX:
  3445. rc = snd_ctl_add(dai->component->card->snd_card,
  3446. snd_ctl_new1(&usb_audio_cfg_controls[0],
  3447. dai_data));
  3448. rc = snd_ctl_add(dai->component->card->snd_card,
  3449. snd_ctl_new1(&usb_audio_cfg_controls[1],
  3450. dai_data));
  3451. rc = snd_ctl_add(dai->component->card->snd_card,
  3452. snd_ctl_new1(&usb_audio_cfg_controls[4],
  3453. dai_data));
  3454. break;
  3455. case AFE_PORT_ID_USB_TX:
  3456. rc = snd_ctl_add(dai->component->card->snd_card,
  3457. snd_ctl_new1(&usb_audio_cfg_controls[2],
  3458. dai_data));
  3459. rc = snd_ctl_add(dai->component->card->snd_card,
  3460. snd_ctl_new1(&usb_audio_cfg_controls[3],
  3461. dai_data));
  3462. break;
  3463. case SLIMBUS_0_RX:
  3464. rc = snd_ctl_add(dai->component->card->snd_card,
  3465. snd_ctl_new1(&avd_drift_config_controls[0],
  3466. dai));
  3467. rc = snd_ctl_add(dai->component->card->snd_card,
  3468. snd_ctl_new1(&sb_config_controls[3],
  3469. dai_data));
  3470. break;
  3471. case SLIMBUS_6_RX:
  3472. rc = snd_ctl_add(dai->component->card->snd_card,
  3473. snd_ctl_new1(&avd_drift_config_controls[1],
  3474. dai));
  3475. break;
  3476. }
  3477. if (rc < 0)
  3478. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  3479. __func__, dai->name);
  3480. rc = msm_dai_q6_dai_add_route(dai);
  3481. return rc;
  3482. }
  3483. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  3484. {
  3485. struct msm_dai_q6_dai_data *dai_data;
  3486. int rc;
  3487. dai_data = dev_get_drvdata(dai->dev);
  3488. /* If AFE port is still up, close it */
  3489. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3490. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  3491. rc = afe_close(dai->id); /* can block */
  3492. if (rc < 0)
  3493. dev_err(dai->dev, "fail to close AFE port\n");
  3494. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3495. }
  3496. kfree(dai_data);
  3497. return 0;
  3498. }
  3499. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  3500. {
  3501. .playback = {
  3502. .stream_name = "AFE Playback",
  3503. .aif_name = "PCM_RX",
  3504. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3505. SNDRV_PCM_RATE_16000,
  3506. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3507. SNDRV_PCM_FMTBIT_S24_LE,
  3508. .channels_min = 1,
  3509. .channels_max = 2,
  3510. .rate_min = 8000,
  3511. .rate_max = 48000,
  3512. },
  3513. .ops = &msm_dai_q6_ops,
  3514. .id = RT_PROXY_DAI_001_RX,
  3515. .probe = msm_dai_q6_dai_probe,
  3516. .remove = msm_dai_q6_dai_remove,
  3517. },
  3518. {
  3519. .playback = {
  3520. .stream_name = "AFE-PROXY RX",
  3521. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3522. SNDRV_PCM_RATE_16000,
  3523. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3524. SNDRV_PCM_FMTBIT_S24_LE,
  3525. .channels_min = 1,
  3526. .channels_max = 2,
  3527. .rate_min = 8000,
  3528. .rate_max = 48000,
  3529. },
  3530. .ops = &msm_dai_q6_ops,
  3531. .id = RT_PROXY_DAI_002_RX,
  3532. .probe = msm_dai_q6_dai_probe,
  3533. .remove = msm_dai_q6_dai_remove,
  3534. },
  3535. };
  3536. static struct snd_soc_dai_driver msm_dai_q6_afe_lb_tx_dai[] = {
  3537. {
  3538. .capture = {
  3539. .stream_name = "AFE Loopback Capture",
  3540. .aif_name = "AFE_LOOPBACK_TX",
  3541. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3542. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3543. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3544. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3545. SNDRV_PCM_RATE_192000,
  3546. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  3547. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE |
  3548. SNDRV_PCM_FMTBIT_S32_LE ),
  3549. .channels_min = 1,
  3550. .channels_max = 8,
  3551. .rate_min = 8000,
  3552. .rate_max = 192000,
  3553. },
  3554. .id = AFE_LOOPBACK_TX,
  3555. .probe = msm_dai_q6_dai_probe,
  3556. .remove = msm_dai_q6_dai_remove,
  3557. },
  3558. };
  3559. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  3560. {
  3561. .capture = {
  3562. .stream_name = "AFE Capture",
  3563. .aif_name = "PCM_TX",
  3564. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3565. SNDRV_PCM_RATE_16000,
  3566. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3567. .channels_min = 1,
  3568. .channels_max = 8,
  3569. .rate_min = 8000,
  3570. .rate_max = 48000,
  3571. },
  3572. .ops = &msm_dai_q6_ops,
  3573. .id = RT_PROXY_DAI_002_TX,
  3574. .probe = msm_dai_q6_dai_probe,
  3575. .remove = msm_dai_q6_dai_remove,
  3576. },
  3577. {
  3578. .capture = {
  3579. .stream_name = "AFE-PROXY TX",
  3580. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3581. SNDRV_PCM_RATE_16000,
  3582. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3583. .channels_min = 1,
  3584. .channels_max = 8,
  3585. .rate_min = 8000,
  3586. .rate_max = 48000,
  3587. },
  3588. .ops = &msm_dai_q6_ops,
  3589. .id = RT_PROXY_DAI_001_TX,
  3590. .probe = msm_dai_q6_dai_probe,
  3591. .remove = msm_dai_q6_dai_remove,
  3592. },
  3593. };
  3594. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  3595. .playback = {
  3596. .stream_name = "Internal BT-SCO Playback",
  3597. .aif_name = "INT_BT_SCO_RX",
  3598. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3599. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3600. .channels_min = 1,
  3601. .channels_max = 1,
  3602. .rate_max = 16000,
  3603. .rate_min = 8000,
  3604. },
  3605. .ops = &msm_dai_q6_ops,
  3606. .id = INT_BT_SCO_RX,
  3607. .probe = msm_dai_q6_dai_probe,
  3608. .remove = msm_dai_q6_dai_remove,
  3609. };
  3610. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  3611. .playback = {
  3612. .stream_name = "Internal BT-A2DP Playback",
  3613. .aif_name = "INT_BT_A2DP_RX",
  3614. .rates = SNDRV_PCM_RATE_48000,
  3615. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3616. .channels_min = 1,
  3617. .channels_max = 2,
  3618. .rate_max = 48000,
  3619. .rate_min = 48000,
  3620. },
  3621. .ops = &msm_dai_q6_ops,
  3622. .id = INT_BT_A2DP_RX,
  3623. .probe = msm_dai_q6_dai_probe,
  3624. .remove = msm_dai_q6_dai_remove,
  3625. };
  3626. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  3627. .capture = {
  3628. .stream_name = "Internal BT-SCO Capture",
  3629. .aif_name = "INT_BT_SCO_TX",
  3630. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3631. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3632. .channels_min = 1,
  3633. .channels_max = 1,
  3634. .rate_max = 16000,
  3635. .rate_min = 8000,
  3636. },
  3637. .ops = &msm_dai_q6_ops,
  3638. .id = INT_BT_SCO_TX,
  3639. .probe = msm_dai_q6_dai_probe,
  3640. .remove = msm_dai_q6_dai_remove,
  3641. };
  3642. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  3643. .playback = {
  3644. .stream_name = "Internal FM Playback",
  3645. .aif_name = "INT_FM_RX",
  3646. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3647. SNDRV_PCM_RATE_16000,
  3648. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3649. .channels_min = 2,
  3650. .channels_max = 2,
  3651. .rate_max = 48000,
  3652. .rate_min = 8000,
  3653. },
  3654. .ops = &msm_dai_q6_ops,
  3655. .id = INT_FM_RX,
  3656. .probe = msm_dai_q6_dai_probe,
  3657. .remove = msm_dai_q6_dai_remove,
  3658. };
  3659. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  3660. .capture = {
  3661. .stream_name = "Internal FM Capture",
  3662. .aif_name = "INT_FM_TX",
  3663. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3664. SNDRV_PCM_RATE_16000,
  3665. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3666. .channels_min = 2,
  3667. .channels_max = 2,
  3668. .rate_max = 48000,
  3669. .rate_min = 8000,
  3670. },
  3671. .ops = &msm_dai_q6_ops,
  3672. .id = INT_FM_TX,
  3673. .probe = msm_dai_q6_dai_probe,
  3674. .remove = msm_dai_q6_dai_remove,
  3675. };
  3676. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  3677. {
  3678. .playback = {
  3679. .stream_name = "Voice Farend Playback",
  3680. .aif_name = "VOICE_PLAYBACK_TX",
  3681. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3682. SNDRV_PCM_RATE_16000,
  3683. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3684. .channels_min = 1,
  3685. .channels_max = 2,
  3686. .rate_min = 8000,
  3687. .rate_max = 48000,
  3688. },
  3689. .ops = &msm_dai_q6_ops,
  3690. .id = VOICE_PLAYBACK_TX,
  3691. .probe = msm_dai_q6_dai_probe,
  3692. .remove = msm_dai_q6_dai_remove,
  3693. },
  3694. {
  3695. .playback = {
  3696. .stream_name = "Voice2 Farend Playback",
  3697. .aif_name = "VOICE2_PLAYBACK_TX",
  3698. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3699. SNDRV_PCM_RATE_16000,
  3700. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3701. .channels_min = 1,
  3702. .channels_max = 2,
  3703. .rate_min = 8000,
  3704. .rate_max = 48000,
  3705. },
  3706. .ops = &msm_dai_q6_ops,
  3707. .id = VOICE2_PLAYBACK_TX,
  3708. .probe = msm_dai_q6_dai_probe,
  3709. .remove = msm_dai_q6_dai_remove,
  3710. },
  3711. };
  3712. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  3713. {
  3714. .capture = {
  3715. .stream_name = "Voice Uplink Capture",
  3716. .aif_name = "INCALL_RECORD_TX",
  3717. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3718. SNDRV_PCM_RATE_16000,
  3719. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3720. .channels_min = 1,
  3721. .channels_max = 2,
  3722. .rate_min = 8000,
  3723. .rate_max = 48000,
  3724. },
  3725. .ops = &msm_dai_q6_ops,
  3726. .id = VOICE_RECORD_TX,
  3727. .probe = msm_dai_q6_dai_probe,
  3728. .remove = msm_dai_q6_dai_remove,
  3729. },
  3730. {
  3731. .capture = {
  3732. .stream_name = "Voice Downlink Capture",
  3733. .aif_name = "INCALL_RECORD_RX",
  3734. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3735. SNDRV_PCM_RATE_16000,
  3736. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3737. .channels_min = 1,
  3738. .channels_max = 2,
  3739. .rate_min = 8000,
  3740. .rate_max = 48000,
  3741. },
  3742. .ops = &msm_dai_q6_ops,
  3743. .id = VOICE_RECORD_RX,
  3744. .probe = msm_dai_q6_dai_probe,
  3745. .remove = msm_dai_q6_dai_remove,
  3746. },
  3747. };
  3748. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  3749. .playback = {
  3750. .stream_name = "USB Audio Playback",
  3751. .aif_name = "USB_AUDIO_RX",
  3752. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3753. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3754. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3755. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3756. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3757. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3758. SNDRV_PCM_RATE_384000,
  3759. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3760. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3761. .channels_min = 1,
  3762. .channels_max = 8,
  3763. .rate_max = 384000,
  3764. .rate_min = 8000,
  3765. },
  3766. .ops = &msm_dai_q6_ops,
  3767. .id = AFE_PORT_ID_USB_RX,
  3768. .probe = msm_dai_q6_dai_probe,
  3769. .remove = msm_dai_q6_dai_remove,
  3770. };
  3771. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  3772. .capture = {
  3773. .stream_name = "USB Audio Capture",
  3774. .aif_name = "USB_AUDIO_TX",
  3775. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3776. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3777. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3778. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3779. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3780. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3781. SNDRV_PCM_RATE_384000,
  3782. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3783. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3784. .channels_min = 1,
  3785. .channels_max = 8,
  3786. .rate_max = 384000,
  3787. .rate_min = 8000,
  3788. },
  3789. .ops = &msm_dai_q6_ops,
  3790. .id = AFE_PORT_ID_USB_TX,
  3791. .probe = msm_dai_q6_dai_probe,
  3792. .remove = msm_dai_q6_dai_remove,
  3793. };
  3794. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  3795. {
  3796. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3797. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  3798. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  3799. uint32_t val = 0;
  3800. const char *intf_name;
  3801. int rc = 0, i = 0, len = 0;
  3802. const uint32_t *slot_mapping_array = NULL;
  3803. u32 array_length = 0;
  3804. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  3805. GFP_KERNEL);
  3806. if (!dai_data)
  3807. return -ENOMEM;
  3808. rc = of_property_read_u32(pdev->dev.of_node,
  3809. "qcom,msm-dai-is-island-supported",
  3810. &dai_data->is_island_dai);
  3811. if (rc)
  3812. dev_dbg(&pdev->dev, "island supported entry not found\n");
  3813. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  3814. GFP_KERNEL);
  3815. if (!auxpcm_pdata) {
  3816. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  3817. goto fail_pdata_nomem;
  3818. }
  3819. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  3820. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  3821. rc = of_property_read_u32_array(pdev->dev.of_node,
  3822. "qcom,msm-cpudai-auxpcm-mode",
  3823. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3824. if (rc) {
  3825. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  3826. __func__);
  3827. goto fail_invalid_dt;
  3828. }
  3829. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  3830. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  3831. rc = of_property_read_u32_array(pdev->dev.of_node,
  3832. "qcom,msm-cpudai-auxpcm-sync",
  3833. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3834. if (rc) {
  3835. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  3836. __func__);
  3837. goto fail_invalid_dt;
  3838. }
  3839. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  3840. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  3841. rc = of_property_read_u32_array(pdev->dev.of_node,
  3842. "qcom,msm-cpudai-auxpcm-frame",
  3843. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3844. if (rc) {
  3845. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  3846. __func__);
  3847. goto fail_invalid_dt;
  3848. }
  3849. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  3850. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  3851. rc = of_property_read_u32_array(pdev->dev.of_node,
  3852. "qcom,msm-cpudai-auxpcm-quant",
  3853. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3854. if (rc) {
  3855. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  3856. __func__);
  3857. goto fail_invalid_dt;
  3858. }
  3859. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  3860. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  3861. rc = of_property_read_u32_array(pdev->dev.of_node,
  3862. "qcom,msm-cpudai-auxpcm-num-slots",
  3863. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3864. if (rc) {
  3865. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  3866. __func__);
  3867. goto fail_invalid_dt;
  3868. }
  3869. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  3870. if (auxpcm_pdata->mode_8k.num_slots >
  3871. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  3872. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3873. __func__,
  3874. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  3875. auxpcm_pdata->mode_8k.num_slots);
  3876. rc = -EINVAL;
  3877. goto fail_invalid_dt;
  3878. }
  3879. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  3880. if (auxpcm_pdata->mode_16k.num_slots >
  3881. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  3882. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3883. __func__,
  3884. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  3885. auxpcm_pdata->mode_16k.num_slots);
  3886. rc = -EINVAL;
  3887. goto fail_invalid_dt;
  3888. }
  3889. slot_mapping_array = of_get_property(pdev->dev.of_node,
  3890. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  3891. if (slot_mapping_array == NULL) {
  3892. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  3893. __func__);
  3894. rc = -EINVAL;
  3895. goto fail_invalid_dt;
  3896. }
  3897. array_length = auxpcm_pdata->mode_8k.num_slots +
  3898. auxpcm_pdata->mode_16k.num_slots;
  3899. if (len != sizeof(uint32_t) * array_length) {
  3900. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  3901. __func__, len, sizeof(uint32_t) * array_length);
  3902. rc = -EINVAL;
  3903. goto fail_invalid_dt;
  3904. }
  3905. auxpcm_pdata->mode_8k.slot_mapping =
  3906. kzalloc(sizeof(uint16_t) *
  3907. auxpcm_pdata->mode_8k.num_slots,
  3908. GFP_KERNEL);
  3909. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  3910. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  3911. __func__);
  3912. rc = -ENOMEM;
  3913. goto fail_invalid_dt;
  3914. }
  3915. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  3916. auxpcm_pdata->mode_8k.slot_mapping[i] =
  3917. (u16)be32_to_cpu(slot_mapping_array[i]);
  3918. auxpcm_pdata->mode_16k.slot_mapping =
  3919. kzalloc(sizeof(uint16_t) *
  3920. auxpcm_pdata->mode_16k.num_slots,
  3921. GFP_KERNEL);
  3922. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  3923. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  3924. __func__);
  3925. rc = -ENOMEM;
  3926. goto fail_invalid_16k_slot_mapping;
  3927. }
  3928. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  3929. auxpcm_pdata->mode_16k.slot_mapping[i] =
  3930. (u16)be32_to_cpu(slot_mapping_array[i +
  3931. auxpcm_pdata->mode_8k.num_slots]);
  3932. rc = of_property_read_u32_array(pdev->dev.of_node,
  3933. "qcom,msm-cpudai-auxpcm-data",
  3934. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3935. if (rc) {
  3936. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  3937. __func__);
  3938. goto fail_invalid_dt1;
  3939. }
  3940. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  3941. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  3942. rc = of_property_read_u32_array(pdev->dev.of_node,
  3943. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  3944. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3945. if (rc) {
  3946. dev_err(&pdev->dev,
  3947. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  3948. __func__);
  3949. goto fail_invalid_dt1;
  3950. }
  3951. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  3952. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  3953. rc = of_property_read_string(pdev->dev.of_node,
  3954. "qcom,msm-auxpcm-interface", &intf_name);
  3955. if (rc) {
  3956. dev_err(&pdev->dev,
  3957. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  3958. __func__);
  3959. goto fail_nodev_intf;
  3960. }
  3961. if (!strcmp(intf_name, "primary")) {
  3962. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  3963. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  3964. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  3965. i = 0;
  3966. } else if (!strcmp(intf_name, "secondary")) {
  3967. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  3968. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  3969. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  3970. i = 1;
  3971. } else if (!strcmp(intf_name, "tertiary")) {
  3972. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  3973. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  3974. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  3975. i = 2;
  3976. } else if (!strcmp(intf_name, "quaternary")) {
  3977. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  3978. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  3979. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  3980. i = 3;
  3981. } else if (!strcmp(intf_name, "quinary")) {
  3982. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  3983. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  3984. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  3985. i = 4;
  3986. } else if (!strcmp(intf_name, "senary")) {
  3987. dai_data->rx_pid = AFE_PORT_ID_SENARY_PCM_RX;
  3988. dai_data->tx_pid = AFE_PORT_ID_SENARY_PCM_TX;
  3989. pdev->id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID;
  3990. i = 5;
  3991. } else {
  3992. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  3993. __func__, intf_name);
  3994. goto fail_invalid_intf;
  3995. }
  3996. rc = of_property_read_u32(pdev->dev.of_node,
  3997. "qcom,msm-cpudai-afe-clk-ver", &val);
  3998. if (rc)
  3999. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  4000. else
  4001. dai_data->afe_clk_ver = val;
  4002. mutex_init(&dai_data->rlock);
  4003. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  4004. dev_set_drvdata(&pdev->dev, dai_data);
  4005. pdev->dev.platform_data = (void *) auxpcm_pdata;
  4006. rc = snd_soc_register_component(&pdev->dev,
  4007. &msm_dai_q6_aux_pcm_dai_component,
  4008. &msm_dai_q6_aux_pcm_dai[i], 1);
  4009. if (rc) {
  4010. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  4011. __func__, rc);
  4012. goto fail_reg_dai;
  4013. }
  4014. return rc;
  4015. fail_reg_dai:
  4016. fail_invalid_intf:
  4017. fail_nodev_intf:
  4018. fail_invalid_dt1:
  4019. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  4020. fail_invalid_16k_slot_mapping:
  4021. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  4022. fail_invalid_dt:
  4023. kfree(auxpcm_pdata);
  4024. fail_pdata_nomem:
  4025. kfree(dai_data);
  4026. return rc;
  4027. }
  4028. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  4029. {
  4030. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  4031. dai_data = dev_get_drvdata(&pdev->dev);
  4032. snd_soc_unregister_component(&pdev->dev);
  4033. mutex_destroy(&dai_data->rlock);
  4034. kfree(dai_data);
  4035. kfree(pdev->dev.platform_data);
  4036. return 0;
  4037. }
  4038. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  4039. { .compatible = "qcom,msm-auxpcm-dev", },
  4040. {}
  4041. };
  4042. static struct platform_driver msm_auxpcm_dev_driver = {
  4043. .probe = msm_auxpcm_dev_probe,
  4044. .remove = msm_auxpcm_dev_remove,
  4045. .driver = {
  4046. .name = "msm-auxpcm-dev",
  4047. .owner = THIS_MODULE,
  4048. .of_match_table = msm_auxpcm_dev_dt_match,
  4049. .suppress_bind_attrs = true,
  4050. },
  4051. };
  4052. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  4053. {
  4054. .playback = {
  4055. .stream_name = "Slimbus Playback",
  4056. .aif_name = "SLIMBUS_0_RX",
  4057. .rates = SNDRV_PCM_RATE_8000_384000,
  4058. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4059. .channels_min = 1,
  4060. .channels_max = 8,
  4061. .rate_min = 8000,
  4062. .rate_max = 384000,
  4063. },
  4064. .ops = &msm_dai_slimbus_0_rx_ops,
  4065. .id = SLIMBUS_0_RX,
  4066. .probe = msm_dai_q6_dai_probe,
  4067. .remove = msm_dai_q6_dai_remove,
  4068. },
  4069. {
  4070. .playback = {
  4071. .stream_name = "Slimbus1 Playback",
  4072. .aif_name = "SLIMBUS_1_RX",
  4073. .rates = SNDRV_PCM_RATE_8000_384000,
  4074. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4075. .channels_min = 1,
  4076. .channels_max = 2,
  4077. .rate_min = 8000,
  4078. .rate_max = 384000,
  4079. },
  4080. .ops = &msm_dai_q6_ops,
  4081. .id = SLIMBUS_1_RX,
  4082. .probe = msm_dai_q6_dai_probe,
  4083. .remove = msm_dai_q6_dai_remove,
  4084. },
  4085. {
  4086. .playback = {
  4087. .stream_name = "Slimbus2 Playback",
  4088. .aif_name = "SLIMBUS_2_RX",
  4089. .rates = SNDRV_PCM_RATE_8000_384000,
  4090. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4091. .channels_min = 1,
  4092. .channels_max = 8,
  4093. .rate_min = 8000,
  4094. .rate_max = 384000,
  4095. },
  4096. .ops = &msm_dai_q6_ops,
  4097. .id = SLIMBUS_2_RX,
  4098. .probe = msm_dai_q6_dai_probe,
  4099. .remove = msm_dai_q6_dai_remove,
  4100. },
  4101. {
  4102. .playback = {
  4103. .stream_name = "Slimbus3 Playback",
  4104. .aif_name = "SLIMBUS_3_RX",
  4105. .rates = SNDRV_PCM_RATE_8000_384000,
  4106. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4107. .channels_min = 1,
  4108. .channels_max = 2,
  4109. .rate_min = 8000,
  4110. .rate_max = 384000,
  4111. },
  4112. .ops = &msm_dai_q6_ops,
  4113. .id = SLIMBUS_3_RX,
  4114. .probe = msm_dai_q6_dai_probe,
  4115. .remove = msm_dai_q6_dai_remove,
  4116. },
  4117. {
  4118. .playback = {
  4119. .stream_name = "Slimbus4 Playback",
  4120. .aif_name = "SLIMBUS_4_RX",
  4121. .rates = SNDRV_PCM_RATE_8000_384000,
  4122. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4123. .channels_min = 1,
  4124. .channels_max = 2,
  4125. .rate_min = 8000,
  4126. .rate_max = 384000,
  4127. },
  4128. .ops = &msm_dai_q6_ops,
  4129. .id = SLIMBUS_4_RX,
  4130. .probe = msm_dai_q6_dai_probe,
  4131. .remove = msm_dai_q6_dai_remove,
  4132. },
  4133. {
  4134. .playback = {
  4135. .stream_name = "Slimbus6 Playback",
  4136. .aif_name = "SLIMBUS_6_RX",
  4137. .rates = SNDRV_PCM_RATE_8000_384000,
  4138. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4139. .channels_min = 1,
  4140. .channels_max = 2,
  4141. .rate_min = 8000,
  4142. .rate_max = 384000,
  4143. },
  4144. .ops = &msm_dai_q6_ops,
  4145. .id = SLIMBUS_6_RX,
  4146. .probe = msm_dai_q6_dai_probe,
  4147. .remove = msm_dai_q6_dai_remove,
  4148. },
  4149. {
  4150. .playback = {
  4151. .stream_name = "Slimbus5 Playback",
  4152. .aif_name = "SLIMBUS_5_RX",
  4153. .rates = SNDRV_PCM_RATE_8000_384000,
  4154. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4155. .channels_min = 1,
  4156. .channels_max = 2,
  4157. .rate_min = 8000,
  4158. .rate_max = 384000,
  4159. },
  4160. .ops = &msm_dai_q6_ops,
  4161. .id = SLIMBUS_5_RX,
  4162. .probe = msm_dai_q6_dai_probe,
  4163. .remove = msm_dai_q6_dai_remove,
  4164. },
  4165. {
  4166. .playback = {
  4167. .stream_name = "Slimbus7 Playback",
  4168. .aif_name = "SLIMBUS_7_RX",
  4169. .rates = SNDRV_PCM_RATE_8000_384000,
  4170. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4171. .channels_min = 1,
  4172. .channels_max = 8,
  4173. .rate_min = 8000,
  4174. .rate_max = 384000,
  4175. },
  4176. .ops = &msm_dai_q6_ops,
  4177. .id = SLIMBUS_7_RX,
  4178. .probe = msm_dai_q6_dai_probe,
  4179. .remove = msm_dai_q6_dai_remove,
  4180. },
  4181. {
  4182. .playback = {
  4183. .stream_name = "Slimbus8 Playback",
  4184. .aif_name = "SLIMBUS_8_RX",
  4185. .rates = SNDRV_PCM_RATE_8000_384000,
  4186. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4187. .channels_min = 1,
  4188. .channels_max = 8,
  4189. .rate_min = 8000,
  4190. .rate_max = 384000,
  4191. },
  4192. .ops = &msm_dai_q6_ops,
  4193. .id = SLIMBUS_8_RX,
  4194. .probe = msm_dai_q6_dai_probe,
  4195. .remove = msm_dai_q6_dai_remove,
  4196. },
  4197. {
  4198. .playback = {
  4199. .stream_name = "Slimbus9 Playback",
  4200. .aif_name = "SLIMBUS_9_RX",
  4201. .rates = SNDRV_PCM_RATE_8000_384000,
  4202. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4203. .channels_min = 1,
  4204. .channels_max = 8,
  4205. .rate_min = 8000,
  4206. .rate_max = 384000,
  4207. },
  4208. .ops = &msm_dai_q6_ops,
  4209. .id = SLIMBUS_9_RX,
  4210. .probe = msm_dai_q6_dai_probe,
  4211. .remove = msm_dai_q6_dai_remove,
  4212. },
  4213. };
  4214. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  4215. {
  4216. .capture = {
  4217. .stream_name = "Slimbus Capture",
  4218. .aif_name = "SLIMBUS_0_TX",
  4219. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4220. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4221. SNDRV_PCM_RATE_192000,
  4222. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4223. SNDRV_PCM_FMTBIT_S24_LE |
  4224. SNDRV_PCM_FMTBIT_S24_3LE,
  4225. .channels_min = 1,
  4226. .channels_max = 8,
  4227. .rate_min = 8000,
  4228. .rate_max = 192000,
  4229. },
  4230. .ops = &msm_dai_q6_ops,
  4231. .id = SLIMBUS_0_TX,
  4232. .probe = msm_dai_q6_dai_probe,
  4233. .remove = msm_dai_q6_dai_remove,
  4234. },
  4235. {
  4236. .capture = {
  4237. .stream_name = "Slimbus1 Capture",
  4238. .aif_name = "SLIMBUS_1_TX",
  4239. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4240. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4241. SNDRV_PCM_RATE_192000,
  4242. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4243. SNDRV_PCM_FMTBIT_S24_LE |
  4244. SNDRV_PCM_FMTBIT_S24_3LE,
  4245. .channels_min = 1,
  4246. .channels_max = 2,
  4247. .rate_min = 8000,
  4248. .rate_max = 192000,
  4249. },
  4250. .ops = &msm_dai_q6_ops,
  4251. .id = SLIMBUS_1_TX,
  4252. .probe = msm_dai_q6_dai_probe,
  4253. .remove = msm_dai_q6_dai_remove,
  4254. },
  4255. {
  4256. .capture = {
  4257. .stream_name = "Slimbus2 Capture",
  4258. .aif_name = "SLIMBUS_2_TX",
  4259. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4260. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4261. SNDRV_PCM_RATE_192000,
  4262. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4263. SNDRV_PCM_FMTBIT_S24_LE,
  4264. .channels_min = 1,
  4265. .channels_max = 8,
  4266. .rate_min = 8000,
  4267. .rate_max = 192000,
  4268. },
  4269. .ops = &msm_dai_q6_ops,
  4270. .id = SLIMBUS_2_TX,
  4271. .probe = msm_dai_q6_dai_probe,
  4272. .remove = msm_dai_q6_dai_remove,
  4273. },
  4274. {
  4275. .capture = {
  4276. .stream_name = "Slimbus3 Capture",
  4277. .aif_name = "SLIMBUS_3_TX",
  4278. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4279. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4280. SNDRV_PCM_RATE_192000,
  4281. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4282. SNDRV_PCM_FMTBIT_S24_LE,
  4283. .channels_min = 2,
  4284. .channels_max = 4,
  4285. .rate_min = 8000,
  4286. .rate_max = 192000,
  4287. },
  4288. .ops = &msm_dai_q6_ops,
  4289. .id = SLIMBUS_3_TX,
  4290. .probe = msm_dai_q6_dai_probe,
  4291. .remove = msm_dai_q6_dai_remove,
  4292. },
  4293. {
  4294. .capture = {
  4295. .stream_name = "Slimbus4 Capture",
  4296. .aif_name = "SLIMBUS_4_TX",
  4297. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4298. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4299. SNDRV_PCM_RATE_192000,
  4300. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4301. SNDRV_PCM_FMTBIT_S24_LE |
  4302. SNDRV_PCM_FMTBIT_S32_LE,
  4303. .channels_min = 2,
  4304. .channels_max = 4,
  4305. .rate_min = 8000,
  4306. .rate_max = 192000,
  4307. },
  4308. .ops = &msm_dai_q6_ops,
  4309. .id = SLIMBUS_4_TX,
  4310. .probe = msm_dai_q6_dai_probe,
  4311. .remove = msm_dai_q6_dai_remove,
  4312. },
  4313. {
  4314. .capture = {
  4315. .stream_name = "Slimbus5 Capture",
  4316. .aif_name = "SLIMBUS_5_TX",
  4317. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4318. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4319. SNDRV_PCM_RATE_192000,
  4320. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4321. SNDRV_PCM_FMTBIT_S24_LE,
  4322. .channels_min = 1,
  4323. .channels_max = 8,
  4324. .rate_min = 8000,
  4325. .rate_max = 192000,
  4326. },
  4327. .ops = &msm_dai_q6_ops,
  4328. .id = SLIMBUS_5_TX,
  4329. .probe = msm_dai_q6_dai_probe,
  4330. .remove = msm_dai_q6_dai_remove,
  4331. },
  4332. {
  4333. .capture = {
  4334. .stream_name = "Slimbus6 Capture",
  4335. .aif_name = "SLIMBUS_6_TX",
  4336. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4337. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4338. SNDRV_PCM_RATE_192000,
  4339. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4340. SNDRV_PCM_FMTBIT_S24_LE,
  4341. .channels_min = 1,
  4342. .channels_max = 2,
  4343. .rate_min = 8000,
  4344. .rate_max = 192000,
  4345. },
  4346. .ops = &msm_dai_q6_ops,
  4347. .id = SLIMBUS_6_TX,
  4348. .probe = msm_dai_q6_dai_probe,
  4349. .remove = msm_dai_q6_dai_remove,
  4350. },
  4351. {
  4352. .capture = {
  4353. .stream_name = "Slimbus7 Capture",
  4354. .aif_name = "SLIMBUS_7_TX",
  4355. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4356. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4357. SNDRV_PCM_RATE_192000,
  4358. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4359. SNDRV_PCM_FMTBIT_S24_LE |
  4360. SNDRV_PCM_FMTBIT_S32_LE,
  4361. .channels_min = 1,
  4362. .channels_max = 8,
  4363. .rate_min = 8000,
  4364. .rate_max = 192000,
  4365. },
  4366. .ops = &msm_dai_q6_ops,
  4367. .id = SLIMBUS_7_TX,
  4368. .probe = msm_dai_q6_dai_probe,
  4369. .remove = msm_dai_q6_dai_remove,
  4370. },
  4371. {
  4372. .capture = {
  4373. .stream_name = "Slimbus8 Capture",
  4374. .aif_name = "SLIMBUS_8_TX",
  4375. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4376. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4377. SNDRV_PCM_RATE_192000,
  4378. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4379. SNDRV_PCM_FMTBIT_S24_LE |
  4380. SNDRV_PCM_FMTBIT_S32_LE,
  4381. .channels_min = 1,
  4382. .channels_max = 8,
  4383. .rate_min = 8000,
  4384. .rate_max = 192000,
  4385. },
  4386. .ops = &msm_dai_q6_ops,
  4387. .id = SLIMBUS_8_TX,
  4388. .probe = msm_dai_q6_dai_probe,
  4389. .remove = msm_dai_q6_dai_remove,
  4390. },
  4391. {
  4392. .capture = {
  4393. .stream_name = "Slimbus9 Capture",
  4394. .aif_name = "SLIMBUS_9_TX",
  4395. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4396. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |
  4397. SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
  4398. SNDRV_PCM_RATE_192000,
  4399. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4400. SNDRV_PCM_FMTBIT_S24_LE |
  4401. SNDRV_PCM_FMTBIT_S32_LE,
  4402. .channels_min = 1,
  4403. .channels_max = 8,
  4404. .rate_min = 8000,
  4405. .rate_max = 192000,
  4406. },
  4407. .ops = &msm_dai_q6_ops,
  4408. .id = SLIMBUS_9_TX,
  4409. .probe = msm_dai_q6_dai_probe,
  4410. .remove = msm_dai_q6_dai_remove,
  4411. },
  4412. };
  4413. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  4414. struct snd_ctl_elem_value *ucontrol)
  4415. {
  4416. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4417. int value = ucontrol->value.integer.value[0];
  4418. dai_data->port_config.i2s.data_format = value;
  4419. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  4420. __func__, value, dai_data->port_config.i2s.mono_stereo,
  4421. dai_data->port_config.i2s.channel_mode);
  4422. return 0;
  4423. }
  4424. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  4425. struct snd_ctl_elem_value *ucontrol)
  4426. {
  4427. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4428. ucontrol->value.integer.value[0] =
  4429. dai_data->port_config.i2s.data_format;
  4430. return 0;
  4431. }
  4432. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  4433. struct snd_ctl_elem_value *ucontrol)
  4434. {
  4435. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4436. int value = ucontrol->value.integer.value[0];
  4437. dai_data->vi_feed_mono = value;
  4438. pr_debug("%s: value = %d\n", __func__, value);
  4439. return 0;
  4440. }
  4441. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  4442. struct snd_ctl_elem_value *ucontrol)
  4443. {
  4444. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4445. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  4446. return 0;
  4447. }
  4448. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  4449. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  4450. msm_dai_q6_mi2s_format_get,
  4451. msm_dai_q6_mi2s_format_put),
  4452. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  4453. msm_dai_q6_mi2s_format_get,
  4454. msm_dai_q6_mi2s_format_put),
  4455. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  4456. msm_dai_q6_mi2s_format_get,
  4457. msm_dai_q6_mi2s_format_put),
  4458. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  4459. msm_dai_q6_mi2s_format_get,
  4460. msm_dai_q6_mi2s_format_put),
  4461. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  4462. msm_dai_q6_mi2s_format_get,
  4463. msm_dai_q6_mi2s_format_put),
  4464. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  4465. msm_dai_q6_mi2s_format_get,
  4466. msm_dai_q6_mi2s_format_put),
  4467. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  4468. msm_dai_q6_mi2s_format_get,
  4469. msm_dai_q6_mi2s_format_put),
  4470. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  4471. msm_dai_q6_mi2s_format_get,
  4472. msm_dai_q6_mi2s_format_put),
  4473. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  4474. msm_dai_q6_mi2s_format_get,
  4475. msm_dai_q6_mi2s_format_put),
  4476. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  4477. msm_dai_q6_mi2s_format_get,
  4478. msm_dai_q6_mi2s_format_put),
  4479. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  4480. msm_dai_q6_mi2s_format_get,
  4481. msm_dai_q6_mi2s_format_put),
  4482. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  4483. msm_dai_q6_mi2s_format_get,
  4484. msm_dai_q6_mi2s_format_put),
  4485. };
  4486. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  4487. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  4488. msm_dai_q6_mi2s_vi_feed_mono_get,
  4489. msm_dai_q6_mi2s_vi_feed_mono_put),
  4490. };
  4491. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  4492. {
  4493. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4494. dev_get_drvdata(dai->dev);
  4495. struct msm_mi2s_pdata *mi2s_pdata =
  4496. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  4497. struct snd_kcontrol *kcontrol = NULL;
  4498. int rc = 0;
  4499. const struct snd_kcontrol_new *ctrl = NULL;
  4500. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  4501. u16 dai_id = 0;
  4502. dai->id = mi2s_pdata->intf_id;
  4503. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4504. if (dai->id == MSM_PRIM_MI2S)
  4505. ctrl = &mi2s_config_controls[0];
  4506. if (dai->id == MSM_SEC_MI2S)
  4507. ctrl = &mi2s_config_controls[1];
  4508. if (dai->id == MSM_TERT_MI2S)
  4509. ctrl = &mi2s_config_controls[2];
  4510. if (dai->id == MSM_QUAT_MI2S)
  4511. ctrl = &mi2s_config_controls[3];
  4512. if (dai->id == MSM_QUIN_MI2S)
  4513. ctrl = &mi2s_config_controls[4];
  4514. }
  4515. if (ctrl) {
  4516. kcontrol = snd_ctl_new1(ctrl,
  4517. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  4518. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  4519. if (rc < 0) {
  4520. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  4521. __func__, dai->name);
  4522. goto rtn;
  4523. }
  4524. }
  4525. ctrl = NULL;
  4526. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4527. if (dai->id == MSM_PRIM_MI2S)
  4528. ctrl = &mi2s_config_controls[5];
  4529. if (dai->id == MSM_SEC_MI2S)
  4530. ctrl = &mi2s_config_controls[6];
  4531. if (dai->id == MSM_TERT_MI2S)
  4532. ctrl = &mi2s_config_controls[7];
  4533. if (dai->id == MSM_QUAT_MI2S)
  4534. ctrl = &mi2s_config_controls[8];
  4535. if (dai->id == MSM_QUIN_MI2S)
  4536. ctrl = &mi2s_config_controls[9];
  4537. if (dai->id == MSM_SENARY_MI2S)
  4538. ctrl = &mi2s_config_controls[10];
  4539. if (dai->id == MSM_INT5_MI2S)
  4540. ctrl = &mi2s_config_controls[11];
  4541. }
  4542. if (ctrl) {
  4543. rc = snd_ctl_add(dai->component->card->snd_card,
  4544. snd_ctl_new1(ctrl,
  4545. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4546. if (rc < 0) {
  4547. if (kcontrol)
  4548. snd_ctl_remove(dai->component->card->snd_card,
  4549. kcontrol);
  4550. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  4551. __func__, dai->name);
  4552. }
  4553. }
  4554. if (dai->id == MSM_INT5_MI2S)
  4555. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  4556. if (vi_feed_ctrl) {
  4557. rc = snd_ctl_add(dai->component->card->snd_card,
  4558. snd_ctl_new1(vi_feed_ctrl,
  4559. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4560. if (rc < 0) {
  4561. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  4562. __func__, dai->name);
  4563. }
  4564. }
  4565. if (mi2s_dai_data->is_island_dai) {
  4566. msm_mi2s_get_port_id(dai->id, SNDRV_PCM_STREAM_CAPTURE,
  4567. &dai_id);
  4568. rc = msm_dai_q6_add_island_mx_ctls(
  4569. dai->component->card->snd_card,
  4570. dai->name, dai_id,
  4571. (void *)mi2s_dai_data);
  4572. }
  4573. rc = msm_dai_q6_dai_add_route(dai);
  4574. rtn:
  4575. return rc;
  4576. }
  4577. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  4578. {
  4579. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4580. dev_get_drvdata(dai->dev);
  4581. int rc;
  4582. /* If AFE port is still up, close it */
  4583. if (test_bit(STATUS_PORT_STARTED,
  4584. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  4585. rc = afe_close(MI2S_RX); /* can block */
  4586. if (rc < 0)
  4587. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  4588. clear_bit(STATUS_PORT_STARTED,
  4589. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  4590. }
  4591. if (test_bit(STATUS_PORT_STARTED,
  4592. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4593. rc = afe_close(MI2S_TX); /* can block */
  4594. if (rc < 0)
  4595. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  4596. clear_bit(STATUS_PORT_STARTED,
  4597. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  4598. }
  4599. return 0;
  4600. }
  4601. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  4602. struct snd_soc_dai *dai)
  4603. {
  4604. return 0;
  4605. }
  4606. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  4607. {
  4608. int ret = 0;
  4609. switch (stream) {
  4610. case SNDRV_PCM_STREAM_PLAYBACK:
  4611. switch (mi2s_id) {
  4612. case MSM_PRIM_MI2S:
  4613. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  4614. break;
  4615. case MSM_SEC_MI2S:
  4616. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  4617. break;
  4618. case MSM_TERT_MI2S:
  4619. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  4620. break;
  4621. case MSM_QUAT_MI2S:
  4622. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  4623. break;
  4624. case MSM_SEC_MI2S_SD1:
  4625. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  4626. break;
  4627. case MSM_QUIN_MI2S:
  4628. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  4629. break;
  4630. case MSM_SENARY_MI2S:
  4631. *port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  4632. break;
  4633. case MSM_INT0_MI2S:
  4634. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  4635. break;
  4636. case MSM_INT1_MI2S:
  4637. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  4638. break;
  4639. case MSM_INT2_MI2S:
  4640. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  4641. break;
  4642. case MSM_INT3_MI2S:
  4643. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  4644. break;
  4645. case MSM_INT4_MI2S:
  4646. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  4647. break;
  4648. case MSM_INT5_MI2S:
  4649. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  4650. break;
  4651. case MSM_INT6_MI2S:
  4652. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  4653. break;
  4654. default:
  4655. pr_err("%s: playback err id 0x%x\n",
  4656. __func__, mi2s_id);
  4657. ret = -1;
  4658. break;
  4659. }
  4660. break;
  4661. case SNDRV_PCM_STREAM_CAPTURE:
  4662. switch (mi2s_id) {
  4663. case MSM_PRIM_MI2S:
  4664. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  4665. break;
  4666. case MSM_SEC_MI2S:
  4667. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  4668. break;
  4669. case MSM_TERT_MI2S:
  4670. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  4671. break;
  4672. case MSM_QUAT_MI2S:
  4673. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  4674. break;
  4675. case MSM_QUIN_MI2S:
  4676. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  4677. break;
  4678. case MSM_SENARY_MI2S:
  4679. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  4680. break;
  4681. case MSM_INT0_MI2S:
  4682. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  4683. break;
  4684. case MSM_INT1_MI2S:
  4685. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  4686. break;
  4687. case MSM_INT2_MI2S:
  4688. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  4689. break;
  4690. case MSM_INT3_MI2S:
  4691. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  4692. break;
  4693. case MSM_INT4_MI2S:
  4694. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  4695. break;
  4696. case MSM_INT5_MI2S:
  4697. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  4698. break;
  4699. case MSM_INT6_MI2S:
  4700. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  4701. break;
  4702. default:
  4703. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  4704. ret = -1;
  4705. break;
  4706. }
  4707. break;
  4708. default:
  4709. pr_err("%s: default err %d\n", __func__, stream);
  4710. ret = -1;
  4711. break;
  4712. }
  4713. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  4714. return ret;
  4715. }
  4716. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  4717. struct snd_soc_dai *dai)
  4718. {
  4719. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4720. dev_get_drvdata(dai->dev);
  4721. struct msm_dai_q6_dai_data *dai_data =
  4722. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4723. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4724. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4725. u16 port_id = 0;
  4726. int rc = 0;
  4727. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4728. &port_id) != 0) {
  4729. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4730. __func__, port_id);
  4731. return -EINVAL;
  4732. }
  4733. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  4734. "dai_data->channels = %u sample_rate = %u\n", __func__,
  4735. dai->id, port_id, dai_data->channels, dai_data->rate);
  4736. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4737. /* PORT START should be set if prepare called
  4738. * in active state.
  4739. */
  4740. rc = afe_port_start(port_id, &dai_data->port_config,
  4741. dai_data->rate);
  4742. if (rc < 0)
  4743. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  4744. dai->id);
  4745. else
  4746. set_bit(STATUS_PORT_STARTED,
  4747. dai_data->status_mask);
  4748. }
  4749. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4750. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4751. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  4752. __func__);
  4753. }
  4754. return rc;
  4755. }
  4756. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  4757. struct snd_pcm_hw_params *params,
  4758. struct snd_soc_dai *dai)
  4759. {
  4760. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4761. dev_get_drvdata(dai->dev);
  4762. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  4763. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4764. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  4765. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  4766. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  4767. dai_data->channels = params_channels(params);
  4768. switch (dai_data->channels) {
  4769. case 15:
  4770. case 16:
  4771. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4772. case AFE_PORT_I2S_16CHS:
  4773. dai_data->port_config.i2s.channel_mode
  4774. = AFE_PORT_I2S_16CHS;
  4775. break;
  4776. default:
  4777. goto error_invalid_data;
  4778. };
  4779. break;
  4780. case 13:
  4781. case 14:
  4782. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4783. case AFE_PORT_I2S_14CHS:
  4784. case AFE_PORT_I2S_16CHS:
  4785. dai_data->port_config.i2s.channel_mode
  4786. = AFE_PORT_I2S_14CHS;
  4787. break;
  4788. default:
  4789. goto error_invalid_data;
  4790. };
  4791. break;
  4792. case 11:
  4793. case 12:
  4794. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4795. case AFE_PORT_I2S_12CHS:
  4796. case AFE_PORT_I2S_14CHS:
  4797. case AFE_PORT_I2S_16CHS:
  4798. dai_data->port_config.i2s.channel_mode
  4799. = AFE_PORT_I2S_12CHS;
  4800. break;
  4801. default:
  4802. goto error_invalid_data;
  4803. };
  4804. break;
  4805. case 9:
  4806. case 10:
  4807. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4808. case AFE_PORT_I2S_10CHS:
  4809. case AFE_PORT_I2S_12CHS:
  4810. case AFE_PORT_I2S_14CHS:
  4811. case AFE_PORT_I2S_16CHS:
  4812. dai_data->port_config.i2s.channel_mode
  4813. = AFE_PORT_I2S_10CHS;
  4814. break;
  4815. default:
  4816. goto error_invalid_data;
  4817. };
  4818. break;
  4819. case 8:
  4820. case 7:
  4821. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  4822. goto error_invalid_data;
  4823. else
  4824. if (mi2s_dai_config->pdata_mi2s_lines
  4825. == AFE_PORT_I2S_8CHS_2)
  4826. dai_data->port_config.i2s.channel_mode =
  4827. AFE_PORT_I2S_8CHS_2;
  4828. else
  4829. dai_data->port_config.i2s.channel_mode =
  4830. AFE_PORT_I2S_8CHS;
  4831. break;
  4832. case 6:
  4833. case 5:
  4834. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  4835. goto error_invalid_data;
  4836. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  4837. break;
  4838. case 4:
  4839. case 3:
  4840. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4841. case AFE_PORT_I2S_SD0:
  4842. case AFE_PORT_I2S_SD1:
  4843. case AFE_PORT_I2S_SD2:
  4844. case AFE_PORT_I2S_SD3:
  4845. case AFE_PORT_I2S_SD4:
  4846. case AFE_PORT_I2S_SD5:
  4847. case AFE_PORT_I2S_SD6:
  4848. case AFE_PORT_I2S_SD7:
  4849. goto error_invalid_data;
  4850. break;
  4851. case AFE_PORT_I2S_QUAD01:
  4852. case AFE_PORT_I2S_QUAD23:
  4853. case AFE_PORT_I2S_QUAD45:
  4854. case AFE_PORT_I2S_QUAD67:
  4855. dai_data->port_config.i2s.channel_mode =
  4856. mi2s_dai_config->pdata_mi2s_lines;
  4857. break;
  4858. case AFE_PORT_I2S_8CHS_2:
  4859. dai_data->port_config.i2s.channel_mode =
  4860. AFE_PORT_I2S_QUAD45;
  4861. break;
  4862. default:
  4863. dai_data->port_config.i2s.channel_mode =
  4864. AFE_PORT_I2S_QUAD01;
  4865. break;
  4866. };
  4867. break;
  4868. case 2:
  4869. case 1:
  4870. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  4871. goto error_invalid_data;
  4872. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4873. case AFE_PORT_I2S_SD0:
  4874. case AFE_PORT_I2S_SD1:
  4875. case AFE_PORT_I2S_SD2:
  4876. case AFE_PORT_I2S_SD3:
  4877. case AFE_PORT_I2S_SD4:
  4878. case AFE_PORT_I2S_SD5:
  4879. case AFE_PORT_I2S_SD6:
  4880. case AFE_PORT_I2S_SD7:
  4881. dai_data->port_config.i2s.channel_mode =
  4882. mi2s_dai_config->pdata_mi2s_lines;
  4883. break;
  4884. case AFE_PORT_I2S_QUAD01:
  4885. case AFE_PORT_I2S_6CHS:
  4886. case AFE_PORT_I2S_8CHS:
  4887. case AFE_PORT_I2S_10CHS:
  4888. case AFE_PORT_I2S_12CHS:
  4889. case AFE_PORT_I2S_14CHS:
  4890. case AFE_PORT_I2S_16CHS:
  4891. if (dai_data->vi_feed_mono == SPKR_1)
  4892. dai_data->port_config.i2s.channel_mode =
  4893. AFE_PORT_I2S_SD0;
  4894. else
  4895. dai_data->port_config.i2s.channel_mode =
  4896. AFE_PORT_I2S_SD1;
  4897. break;
  4898. case AFE_PORT_I2S_QUAD23:
  4899. dai_data->port_config.i2s.channel_mode =
  4900. AFE_PORT_I2S_SD2;
  4901. break;
  4902. case AFE_PORT_I2S_QUAD45:
  4903. dai_data->port_config.i2s.channel_mode =
  4904. AFE_PORT_I2S_SD4;
  4905. break;
  4906. case AFE_PORT_I2S_QUAD67:
  4907. dai_data->port_config.i2s.channel_mode =
  4908. AFE_PORT_I2S_SD6;
  4909. break;
  4910. }
  4911. if (dai_data->channels == 2)
  4912. dai_data->port_config.i2s.mono_stereo =
  4913. MSM_AFE_CH_STEREO;
  4914. else
  4915. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  4916. break;
  4917. default:
  4918. pr_err("%s: default err channels %d\n",
  4919. __func__, dai_data->channels);
  4920. goto error_invalid_data;
  4921. }
  4922. dai_data->rate = params_rate(params);
  4923. switch (params_format(params)) {
  4924. case SNDRV_PCM_FORMAT_S16_LE:
  4925. case SNDRV_PCM_FORMAT_SPECIAL:
  4926. dai_data->port_config.i2s.bit_width = 16;
  4927. dai_data->bitwidth = 16;
  4928. break;
  4929. case SNDRV_PCM_FORMAT_S24_LE:
  4930. case SNDRV_PCM_FORMAT_S24_3LE:
  4931. dai_data->port_config.i2s.bit_width = 24;
  4932. dai_data->bitwidth = 24;
  4933. break;
  4934. default:
  4935. pr_err("%s: format %d\n",
  4936. __func__, params_format(params));
  4937. return -EINVAL;
  4938. }
  4939. dai_data->port_config.i2s.i2s_cfg_minor_version =
  4940. AFE_API_VERSION_I2S_CONFIG;
  4941. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  4942. if ((test_bit(STATUS_PORT_STARTED,
  4943. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  4944. test_bit(STATUS_PORT_STARTED,
  4945. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  4946. (test_bit(STATUS_PORT_STARTED,
  4947. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  4948. test_bit(STATUS_PORT_STARTED,
  4949. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  4950. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  4951. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  4952. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  4953. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  4954. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  4955. "Tx sample_rate = %u bit_width = %hu\n"
  4956. "Rx sample_rate = %u bit_width = %hu\n"
  4957. , __func__,
  4958. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  4959. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  4960. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  4961. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  4962. return -EINVAL;
  4963. }
  4964. }
  4965. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  4966. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  4967. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  4968. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  4969. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  4970. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  4971. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  4972. i2s->sample_rate, i2s->data_format, i2s->reserved);
  4973. return 0;
  4974. error_invalid_data:
  4975. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  4976. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  4977. return -EINVAL;
  4978. }
  4979. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  4980. {
  4981. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4982. dev_get_drvdata(dai->dev);
  4983. if (test_bit(STATUS_PORT_STARTED,
  4984. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  4985. test_bit(STATUS_PORT_STARTED,
  4986. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4987. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  4988. __func__);
  4989. return -EPERM;
  4990. }
  4991. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  4992. case SND_SOC_DAIFMT_CBS_CFS:
  4993. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4994. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4995. break;
  4996. case SND_SOC_DAIFMT_CBM_CFM:
  4997. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4998. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4999. break;
  5000. default:
  5001. pr_err("%s: fmt %d\n",
  5002. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  5003. return -EINVAL;
  5004. }
  5005. return 0;
  5006. }
  5007. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  5008. struct snd_soc_dai *dai)
  5009. {
  5010. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5011. dev_get_drvdata(dai->dev);
  5012. struct msm_dai_q6_dai_data *dai_data =
  5013. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5014. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5015. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5016. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  5017. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5018. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  5019. }
  5020. return 0;
  5021. }
  5022. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  5023. struct snd_soc_dai *dai)
  5024. {
  5025. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5026. dev_get_drvdata(dai->dev);
  5027. struct msm_dai_q6_dai_data *dai_data =
  5028. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5029. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5030. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5031. u16 port_id = 0;
  5032. int rc = 0;
  5033. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  5034. &port_id) != 0) {
  5035. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  5036. __func__, port_id);
  5037. }
  5038. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  5039. __func__, port_id);
  5040. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  5041. rc = afe_close(port_id);
  5042. if (rc < 0)
  5043. dev_err(dai->dev, "fail to close AFE port\n");
  5044. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  5045. }
  5046. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  5047. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5048. }
  5049. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  5050. .startup = msm_dai_q6_mi2s_startup,
  5051. .prepare = msm_dai_q6_mi2s_prepare,
  5052. .hw_params = msm_dai_q6_mi2s_hw_params,
  5053. .hw_free = msm_dai_q6_mi2s_hw_free,
  5054. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  5055. .shutdown = msm_dai_q6_mi2s_shutdown,
  5056. };
  5057. /* Channel min and max are initialized base on platform data */
  5058. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  5059. {
  5060. .playback = {
  5061. .stream_name = "Primary MI2S Playback",
  5062. .aif_name = "PRI_MI2S_RX",
  5063. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5064. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5065. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5066. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  5067. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  5068. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  5069. SNDRV_PCM_RATE_384000,
  5070. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5071. SNDRV_PCM_FMTBIT_S24_LE |
  5072. SNDRV_PCM_FMTBIT_S24_3LE,
  5073. .rate_min = 8000,
  5074. .rate_max = 384000,
  5075. },
  5076. .capture = {
  5077. .stream_name = "Primary MI2S Capture",
  5078. .aif_name = "PRI_MI2S_TX",
  5079. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5080. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5081. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5082. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5083. SNDRV_PCM_RATE_192000,
  5084. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5085. .rate_min = 8000,
  5086. .rate_max = 192000,
  5087. },
  5088. .ops = &msm_dai_q6_mi2s_ops,
  5089. .name = "Primary MI2S",
  5090. .id = MSM_PRIM_MI2S,
  5091. .probe = msm_dai_q6_dai_mi2s_probe,
  5092. .remove = msm_dai_q6_dai_mi2s_remove,
  5093. },
  5094. {
  5095. .playback = {
  5096. .stream_name = "Secondary MI2S Playback",
  5097. .aif_name = "SEC_MI2S_RX",
  5098. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5099. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5100. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5101. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5102. SNDRV_PCM_RATE_192000,
  5103. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5104. .rate_min = 8000,
  5105. .rate_max = 192000,
  5106. },
  5107. .capture = {
  5108. .stream_name = "Secondary MI2S Capture",
  5109. .aif_name = "SEC_MI2S_TX",
  5110. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5111. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5112. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5113. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5114. SNDRV_PCM_RATE_192000,
  5115. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5116. .rate_min = 8000,
  5117. .rate_max = 192000,
  5118. },
  5119. .ops = &msm_dai_q6_mi2s_ops,
  5120. .name = "Secondary MI2S",
  5121. .id = MSM_SEC_MI2S,
  5122. .probe = msm_dai_q6_dai_mi2s_probe,
  5123. .remove = msm_dai_q6_dai_mi2s_remove,
  5124. },
  5125. {
  5126. .playback = {
  5127. .stream_name = "Tertiary MI2S Playback",
  5128. .aif_name = "TERT_MI2S_RX",
  5129. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5130. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5131. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5132. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5133. SNDRV_PCM_RATE_192000,
  5134. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5135. .rate_min = 8000,
  5136. .rate_max = 192000,
  5137. },
  5138. .capture = {
  5139. .stream_name = "Tertiary MI2S Capture",
  5140. .aif_name = "TERT_MI2S_TX",
  5141. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5142. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5143. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5144. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5145. SNDRV_PCM_RATE_192000,
  5146. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5147. .rate_min = 8000,
  5148. .rate_max = 192000,
  5149. },
  5150. .ops = &msm_dai_q6_mi2s_ops,
  5151. .name = "Tertiary MI2S",
  5152. .id = MSM_TERT_MI2S,
  5153. .probe = msm_dai_q6_dai_mi2s_probe,
  5154. .remove = msm_dai_q6_dai_mi2s_remove,
  5155. },
  5156. {
  5157. .playback = {
  5158. .stream_name = "Quaternary MI2S Playback",
  5159. .aif_name = "QUAT_MI2S_RX",
  5160. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5161. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5162. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5163. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5164. SNDRV_PCM_RATE_192000,
  5165. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5166. .rate_min = 8000,
  5167. .rate_max = 192000,
  5168. },
  5169. .capture = {
  5170. .stream_name = "Quaternary MI2S Capture",
  5171. .aif_name = "QUAT_MI2S_TX",
  5172. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5173. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5174. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5175. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5176. SNDRV_PCM_RATE_192000,
  5177. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5178. .rate_min = 8000,
  5179. .rate_max = 192000,
  5180. },
  5181. .ops = &msm_dai_q6_mi2s_ops,
  5182. .name = "Quaternary MI2S",
  5183. .id = MSM_QUAT_MI2S,
  5184. .probe = msm_dai_q6_dai_mi2s_probe,
  5185. .remove = msm_dai_q6_dai_mi2s_remove,
  5186. },
  5187. {
  5188. .playback = {
  5189. .stream_name = "Quinary MI2S Playback",
  5190. .aif_name = "QUIN_MI2S_RX",
  5191. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5192. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5193. SNDRV_PCM_RATE_192000,
  5194. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5195. .rate_min = 8000,
  5196. .rate_max = 192000,
  5197. },
  5198. .capture = {
  5199. .stream_name = "Quinary MI2S Capture",
  5200. .aif_name = "QUIN_MI2S_TX",
  5201. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5202. SNDRV_PCM_RATE_16000,
  5203. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5204. .rate_min = 8000,
  5205. .rate_max = 48000,
  5206. },
  5207. .ops = &msm_dai_q6_mi2s_ops,
  5208. .name = "Quinary MI2S",
  5209. .id = MSM_QUIN_MI2S,
  5210. .probe = msm_dai_q6_dai_mi2s_probe,
  5211. .remove = msm_dai_q6_dai_mi2s_remove,
  5212. },
  5213. {
  5214. .playback = {
  5215. .stream_name = "Senary MI2S Playback",
  5216. .aif_name = "SEN_MI2S_RX",
  5217. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5218. SNDRV_PCM_RATE_16000,
  5219. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5220. .rate_min = 8000,
  5221. .rate_max = 48000,
  5222. },
  5223. .capture = {
  5224. .stream_name = "Senary MI2S Capture",
  5225. .aif_name = "SENARY_MI2S_TX",
  5226. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5227. SNDRV_PCM_RATE_16000,
  5228. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5229. .rate_min = 8000,
  5230. .rate_max = 48000,
  5231. },
  5232. .ops = &msm_dai_q6_mi2s_ops,
  5233. .name = "Senary MI2S",
  5234. .id = MSM_SENARY_MI2S,
  5235. .probe = msm_dai_q6_dai_mi2s_probe,
  5236. .remove = msm_dai_q6_dai_mi2s_remove,
  5237. },
  5238. {
  5239. .playback = {
  5240. .stream_name = "Secondary MI2S Playback SD1",
  5241. .aif_name = "SEC_MI2S_RX_SD1",
  5242. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5243. SNDRV_PCM_RATE_16000,
  5244. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5245. .rate_min = 8000,
  5246. .rate_max = 48000,
  5247. },
  5248. .id = MSM_SEC_MI2S_SD1,
  5249. },
  5250. {
  5251. .playback = {
  5252. .stream_name = "INT0 MI2S Playback",
  5253. .aif_name = "INT0_MI2S_RX",
  5254. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5255. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  5256. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  5257. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5258. SNDRV_PCM_FMTBIT_S24_LE |
  5259. SNDRV_PCM_FMTBIT_S24_3LE,
  5260. .rate_min = 8000,
  5261. .rate_max = 192000,
  5262. },
  5263. .capture = {
  5264. .stream_name = "INT0 MI2S Capture",
  5265. .aif_name = "INT0_MI2S_TX",
  5266. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5267. SNDRV_PCM_RATE_16000,
  5268. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5269. .rate_min = 8000,
  5270. .rate_max = 48000,
  5271. },
  5272. .ops = &msm_dai_q6_mi2s_ops,
  5273. .name = "INT0 MI2S",
  5274. .id = MSM_INT0_MI2S,
  5275. .probe = msm_dai_q6_dai_mi2s_probe,
  5276. .remove = msm_dai_q6_dai_mi2s_remove,
  5277. },
  5278. {
  5279. .playback = {
  5280. .stream_name = "INT1 MI2S Playback",
  5281. .aif_name = "INT1_MI2S_RX",
  5282. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5283. SNDRV_PCM_RATE_16000,
  5284. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5285. SNDRV_PCM_FMTBIT_S24_LE |
  5286. SNDRV_PCM_FMTBIT_S24_3LE,
  5287. .rate_min = 8000,
  5288. .rate_max = 48000,
  5289. },
  5290. .capture = {
  5291. .stream_name = "INT1 MI2S Capture",
  5292. .aif_name = "INT1_MI2S_TX",
  5293. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5294. SNDRV_PCM_RATE_16000,
  5295. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5296. .rate_min = 8000,
  5297. .rate_max = 48000,
  5298. },
  5299. .ops = &msm_dai_q6_mi2s_ops,
  5300. .name = "INT1 MI2S",
  5301. .id = MSM_INT1_MI2S,
  5302. .probe = msm_dai_q6_dai_mi2s_probe,
  5303. .remove = msm_dai_q6_dai_mi2s_remove,
  5304. },
  5305. {
  5306. .playback = {
  5307. .stream_name = "INT2 MI2S Playback",
  5308. .aif_name = "INT2_MI2S_RX",
  5309. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5310. SNDRV_PCM_RATE_16000,
  5311. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5312. SNDRV_PCM_FMTBIT_S24_LE |
  5313. SNDRV_PCM_FMTBIT_S24_3LE,
  5314. .rate_min = 8000,
  5315. .rate_max = 48000,
  5316. },
  5317. .capture = {
  5318. .stream_name = "INT2 MI2S Capture",
  5319. .aif_name = "INT2_MI2S_TX",
  5320. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5321. SNDRV_PCM_RATE_16000,
  5322. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5323. .rate_min = 8000,
  5324. .rate_max = 48000,
  5325. },
  5326. .ops = &msm_dai_q6_mi2s_ops,
  5327. .name = "INT2 MI2S",
  5328. .id = MSM_INT2_MI2S,
  5329. .probe = msm_dai_q6_dai_mi2s_probe,
  5330. .remove = msm_dai_q6_dai_mi2s_remove,
  5331. },
  5332. {
  5333. .playback = {
  5334. .stream_name = "INT3 MI2S Playback",
  5335. .aif_name = "INT3_MI2S_RX",
  5336. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5337. SNDRV_PCM_RATE_16000,
  5338. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5339. SNDRV_PCM_FMTBIT_S24_LE |
  5340. SNDRV_PCM_FMTBIT_S24_3LE,
  5341. .rate_min = 8000,
  5342. .rate_max = 48000,
  5343. },
  5344. .capture = {
  5345. .stream_name = "INT3 MI2S Capture",
  5346. .aif_name = "INT3_MI2S_TX",
  5347. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5348. SNDRV_PCM_RATE_16000,
  5349. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5350. .rate_min = 8000,
  5351. .rate_max = 48000,
  5352. },
  5353. .ops = &msm_dai_q6_mi2s_ops,
  5354. .name = "INT3 MI2S",
  5355. .id = MSM_INT3_MI2S,
  5356. .probe = msm_dai_q6_dai_mi2s_probe,
  5357. .remove = msm_dai_q6_dai_mi2s_remove,
  5358. },
  5359. {
  5360. .playback = {
  5361. .stream_name = "INT4 MI2S Playback",
  5362. .aif_name = "INT4_MI2S_RX",
  5363. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5364. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5365. SNDRV_PCM_RATE_192000,
  5366. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5367. SNDRV_PCM_FMTBIT_S24_LE |
  5368. SNDRV_PCM_FMTBIT_S24_3LE,
  5369. .rate_min = 8000,
  5370. .rate_max = 192000,
  5371. },
  5372. .capture = {
  5373. .stream_name = "INT4 MI2S Capture",
  5374. .aif_name = "INT4_MI2S_TX",
  5375. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5376. SNDRV_PCM_RATE_16000,
  5377. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5378. .rate_min = 8000,
  5379. .rate_max = 48000,
  5380. },
  5381. .ops = &msm_dai_q6_mi2s_ops,
  5382. .name = "INT4 MI2S",
  5383. .id = MSM_INT4_MI2S,
  5384. .probe = msm_dai_q6_dai_mi2s_probe,
  5385. .remove = msm_dai_q6_dai_mi2s_remove,
  5386. },
  5387. {
  5388. .playback = {
  5389. .stream_name = "INT5 MI2S Playback",
  5390. .aif_name = "INT5_MI2S_RX",
  5391. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5392. SNDRV_PCM_RATE_16000,
  5393. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5394. SNDRV_PCM_FMTBIT_S24_LE |
  5395. SNDRV_PCM_FMTBIT_S24_3LE,
  5396. .rate_min = 8000,
  5397. .rate_max = 48000,
  5398. },
  5399. .capture = {
  5400. .stream_name = "INT5 MI2S Capture",
  5401. .aif_name = "INT5_MI2S_TX",
  5402. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5403. SNDRV_PCM_RATE_16000,
  5404. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5405. .rate_min = 8000,
  5406. .rate_max = 48000,
  5407. },
  5408. .ops = &msm_dai_q6_mi2s_ops,
  5409. .name = "INT5 MI2S",
  5410. .id = MSM_INT5_MI2S,
  5411. .probe = msm_dai_q6_dai_mi2s_probe,
  5412. .remove = msm_dai_q6_dai_mi2s_remove,
  5413. },
  5414. {
  5415. .playback = {
  5416. .stream_name = "INT6 MI2S Playback",
  5417. .aif_name = "INT6_MI2S_RX",
  5418. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5419. SNDRV_PCM_RATE_16000,
  5420. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5421. SNDRV_PCM_FMTBIT_S24_LE |
  5422. SNDRV_PCM_FMTBIT_S24_3LE,
  5423. .rate_min = 8000,
  5424. .rate_max = 48000,
  5425. },
  5426. .capture = {
  5427. .stream_name = "INT6 MI2S Capture",
  5428. .aif_name = "INT6_MI2S_TX",
  5429. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5430. SNDRV_PCM_RATE_16000,
  5431. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5432. .rate_min = 8000,
  5433. .rate_max = 48000,
  5434. },
  5435. .ops = &msm_dai_q6_mi2s_ops,
  5436. .name = "INT6 MI2S",
  5437. .id = MSM_INT6_MI2S,
  5438. .probe = msm_dai_q6_dai_mi2s_probe,
  5439. .remove = msm_dai_q6_dai_mi2s_remove,
  5440. },
  5441. };
  5442. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  5443. unsigned int *ch_cnt)
  5444. {
  5445. u8 num_of_sd_lines;
  5446. num_of_sd_lines = num_of_bits_set(sd_lines);
  5447. switch (num_of_sd_lines) {
  5448. case 0:
  5449. pr_debug("%s: no line is assigned\n", __func__);
  5450. break;
  5451. case 1:
  5452. switch (sd_lines) {
  5453. case MSM_MI2S_SD0:
  5454. *config_ptr = AFE_PORT_I2S_SD0;
  5455. break;
  5456. case MSM_MI2S_SD1:
  5457. *config_ptr = AFE_PORT_I2S_SD1;
  5458. break;
  5459. case MSM_MI2S_SD2:
  5460. *config_ptr = AFE_PORT_I2S_SD2;
  5461. break;
  5462. case MSM_MI2S_SD3:
  5463. *config_ptr = AFE_PORT_I2S_SD3;
  5464. break;
  5465. case MSM_MI2S_SD4:
  5466. *config_ptr = AFE_PORT_I2S_SD4;
  5467. break;
  5468. case MSM_MI2S_SD5:
  5469. *config_ptr = AFE_PORT_I2S_SD5;
  5470. break;
  5471. case MSM_MI2S_SD6:
  5472. *config_ptr = AFE_PORT_I2S_SD6;
  5473. break;
  5474. case MSM_MI2S_SD7:
  5475. *config_ptr = AFE_PORT_I2S_SD7;
  5476. break;
  5477. default:
  5478. pr_err("%s: invalid SD lines %d\n",
  5479. __func__, sd_lines);
  5480. goto error_invalid_data;
  5481. }
  5482. break;
  5483. case 2:
  5484. switch (sd_lines) {
  5485. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  5486. *config_ptr = AFE_PORT_I2S_QUAD01;
  5487. break;
  5488. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5489. *config_ptr = AFE_PORT_I2S_QUAD23;
  5490. break;
  5491. case MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5492. *config_ptr = AFE_PORT_I2S_QUAD45;
  5493. break;
  5494. case MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5495. *config_ptr = AFE_PORT_I2S_QUAD67;
  5496. break;
  5497. default:
  5498. pr_err("%s: invalid SD lines %d\n",
  5499. __func__, sd_lines);
  5500. goto error_invalid_data;
  5501. }
  5502. break;
  5503. case 3:
  5504. switch (sd_lines) {
  5505. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  5506. *config_ptr = AFE_PORT_I2S_6CHS;
  5507. break;
  5508. default:
  5509. pr_err("%s: invalid SD lines %d\n",
  5510. __func__, sd_lines);
  5511. goto error_invalid_data;
  5512. }
  5513. break;
  5514. case 4:
  5515. switch (sd_lines) {
  5516. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5517. *config_ptr = AFE_PORT_I2S_8CHS;
  5518. break;
  5519. case MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5520. *config_ptr = AFE_PORT_I2S_8CHS_2;
  5521. break;
  5522. default:
  5523. pr_err("%s: invalid SD lines %d\n",
  5524. __func__, sd_lines);
  5525. goto error_invalid_data;
  5526. }
  5527. break;
  5528. case 5:
  5529. switch (sd_lines) {
  5530. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5531. | MSM_MI2S_SD3 | MSM_MI2S_SD4:
  5532. *config_ptr = AFE_PORT_I2S_10CHS;
  5533. break;
  5534. default:
  5535. pr_err("%s: invalid SD lines %d\n",
  5536. __func__, sd_lines);
  5537. goto error_invalid_data;
  5538. }
  5539. break;
  5540. case 6:
  5541. switch (sd_lines) {
  5542. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5543. | MSM_MI2S_SD3 | MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5544. *config_ptr = AFE_PORT_I2S_12CHS;
  5545. break;
  5546. default:
  5547. pr_err("%s: invalid SD lines %d\n",
  5548. __func__, sd_lines);
  5549. goto error_invalid_data;
  5550. }
  5551. break;
  5552. case 7:
  5553. switch (sd_lines) {
  5554. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5555. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6:
  5556. *config_ptr = AFE_PORT_I2S_14CHS;
  5557. break;
  5558. default:
  5559. pr_err("%s: invalid SD lines %d\n",
  5560. __func__, sd_lines);
  5561. goto error_invalid_data;
  5562. }
  5563. break;
  5564. case 8:
  5565. switch (sd_lines) {
  5566. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5567. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5568. *config_ptr = AFE_PORT_I2S_16CHS;
  5569. break;
  5570. default:
  5571. pr_err("%s: invalid SD lines %d\n",
  5572. __func__, sd_lines);
  5573. goto error_invalid_data;
  5574. }
  5575. break;
  5576. default:
  5577. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  5578. goto error_invalid_data;
  5579. }
  5580. *ch_cnt = num_of_sd_lines;
  5581. return 0;
  5582. error_invalid_data:
  5583. pr_err("%s: invalid data\n", __func__);
  5584. return -EINVAL;
  5585. }
  5586. static int msm_dai_q6_mi2s_platform_data_validation(
  5587. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  5588. {
  5589. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  5590. struct msm_mi2s_pdata *mi2s_pdata =
  5591. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  5592. unsigned int ch_cnt;
  5593. int rc = 0;
  5594. u16 sd_line;
  5595. if (mi2s_pdata == NULL) {
  5596. pr_err("%s: mi2s_pdata NULL", __func__);
  5597. return -EINVAL;
  5598. }
  5599. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  5600. &sd_line, &ch_cnt);
  5601. if (rc < 0) {
  5602. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  5603. goto rtn;
  5604. }
  5605. if (ch_cnt) {
  5606. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5607. sd_line;
  5608. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  5609. dai_driver->playback.channels_min = 1;
  5610. dai_driver->playback.channels_max = ch_cnt << 1;
  5611. } else {
  5612. dai_driver->playback.channels_min = 0;
  5613. dai_driver->playback.channels_max = 0;
  5614. }
  5615. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  5616. &sd_line, &ch_cnt);
  5617. if (rc < 0) {
  5618. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  5619. goto rtn;
  5620. }
  5621. if (ch_cnt) {
  5622. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5623. sd_line;
  5624. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  5625. dai_driver->capture.channels_min = 1;
  5626. dai_driver->capture.channels_max = ch_cnt << 1;
  5627. } else {
  5628. dai_driver->capture.channels_min = 0;
  5629. dai_driver->capture.channels_max = 0;
  5630. }
  5631. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  5632. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  5633. dai_data->tx_dai.pdata_mi2s_lines);
  5634. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  5635. __func__, dai_driver->playback.channels_max,
  5636. dai_driver->capture.channels_max);
  5637. rtn:
  5638. return rc;
  5639. }
  5640. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  5641. .name = "msm-dai-q6-mi2s",
  5642. };
  5643. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  5644. {
  5645. struct msm_dai_q6_mi2s_dai_data *dai_data;
  5646. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  5647. u32 tx_line = 0;
  5648. u32 rx_line = 0;
  5649. u32 mi2s_intf = 0;
  5650. struct msm_mi2s_pdata *mi2s_pdata;
  5651. int rc;
  5652. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  5653. &mi2s_intf);
  5654. if (rc) {
  5655. dev_err(&pdev->dev,
  5656. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  5657. goto rtn;
  5658. }
  5659. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  5660. mi2s_intf);
  5661. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  5662. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  5663. dev_err(&pdev->dev,
  5664. "%s: Invalid MI2S ID %u from Device Tree\n",
  5665. __func__, mi2s_intf);
  5666. rc = -ENXIO;
  5667. goto rtn;
  5668. }
  5669. pdev->id = mi2s_intf;
  5670. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  5671. if (!mi2s_pdata) {
  5672. rc = -ENOMEM;
  5673. goto rtn;
  5674. }
  5675. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  5676. &rx_line);
  5677. if (rc) {
  5678. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  5679. "qcom,msm-mi2s-rx-lines");
  5680. goto free_pdata;
  5681. }
  5682. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  5683. &tx_line);
  5684. if (rc) {
  5685. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  5686. "qcom,msm-mi2s-tx-lines");
  5687. goto free_pdata;
  5688. }
  5689. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  5690. dev_name(&pdev->dev), rx_line, tx_line);
  5691. mi2s_pdata->rx_sd_lines = rx_line;
  5692. mi2s_pdata->tx_sd_lines = tx_line;
  5693. mi2s_pdata->intf_id = mi2s_intf;
  5694. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  5695. GFP_KERNEL);
  5696. if (!dai_data) {
  5697. rc = -ENOMEM;
  5698. goto free_pdata;
  5699. } else
  5700. dev_set_drvdata(&pdev->dev, dai_data);
  5701. rc = of_property_read_u32(pdev->dev.of_node,
  5702. "qcom,msm-dai-is-island-supported",
  5703. &dai_data->is_island_dai);
  5704. if (rc)
  5705. dev_dbg(&pdev->dev, "island supported entry not found\n");
  5706. pdev->dev.platform_data = mi2s_pdata;
  5707. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  5708. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  5709. if (rc < 0)
  5710. goto free_dai_data;
  5711. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  5712. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  5713. if (rc < 0)
  5714. goto err_register;
  5715. return 0;
  5716. err_register:
  5717. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  5718. free_dai_data:
  5719. kfree(dai_data);
  5720. free_pdata:
  5721. kfree(mi2s_pdata);
  5722. rtn:
  5723. return rc;
  5724. }
  5725. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  5726. {
  5727. snd_soc_unregister_component(&pdev->dev);
  5728. return 0;
  5729. }
  5730. static const struct snd_soc_component_driver msm_dai_q6_component = {
  5731. .name = "msm-dai-q6-dev",
  5732. };
  5733. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  5734. {
  5735. int rc, id, i, len;
  5736. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  5737. char stream_name[80];
  5738. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  5739. if (rc) {
  5740. dev_err(&pdev->dev,
  5741. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  5742. return rc;
  5743. }
  5744. pdev->id = id;
  5745. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5746. dev_name(&pdev->dev), pdev->id);
  5747. switch (id) {
  5748. case SLIMBUS_0_RX:
  5749. strlcpy(stream_name, "Slimbus Playback", 80);
  5750. goto register_slim_playback;
  5751. case SLIMBUS_2_RX:
  5752. strlcpy(stream_name, "Slimbus2 Playback", 80);
  5753. goto register_slim_playback;
  5754. case SLIMBUS_1_RX:
  5755. strlcpy(stream_name, "Slimbus1 Playback", 80);
  5756. goto register_slim_playback;
  5757. case SLIMBUS_3_RX:
  5758. strlcpy(stream_name, "Slimbus3 Playback", 80);
  5759. goto register_slim_playback;
  5760. case SLIMBUS_4_RX:
  5761. strlcpy(stream_name, "Slimbus4 Playback", 80);
  5762. goto register_slim_playback;
  5763. case SLIMBUS_5_RX:
  5764. strlcpy(stream_name, "Slimbus5 Playback", 80);
  5765. goto register_slim_playback;
  5766. case SLIMBUS_6_RX:
  5767. strlcpy(stream_name, "Slimbus6 Playback", 80);
  5768. goto register_slim_playback;
  5769. case SLIMBUS_7_RX:
  5770. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  5771. goto register_slim_playback;
  5772. case SLIMBUS_8_RX:
  5773. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  5774. goto register_slim_playback;
  5775. case SLIMBUS_9_RX:
  5776. strlcpy(stream_name, "Slimbus9 Playback", sizeof(stream_name));
  5777. goto register_slim_playback;
  5778. register_slim_playback:
  5779. rc = -ENODEV;
  5780. len = strnlen(stream_name, 80);
  5781. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  5782. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  5783. !strcmp(stream_name,
  5784. msm_dai_q6_slimbus_rx_dai[i]
  5785. .playback.stream_name)) {
  5786. rc = snd_soc_register_component(&pdev->dev,
  5787. &msm_dai_q6_component,
  5788. &msm_dai_q6_slimbus_rx_dai[i], 1);
  5789. break;
  5790. }
  5791. }
  5792. if (rc)
  5793. pr_err("%s: Device not found stream name %s\n",
  5794. __func__, stream_name);
  5795. break;
  5796. case SLIMBUS_0_TX:
  5797. strlcpy(stream_name, "Slimbus Capture", 80);
  5798. goto register_slim_capture;
  5799. case SLIMBUS_1_TX:
  5800. strlcpy(stream_name, "Slimbus1 Capture", 80);
  5801. goto register_slim_capture;
  5802. case SLIMBUS_2_TX:
  5803. strlcpy(stream_name, "Slimbus2 Capture", 80);
  5804. goto register_slim_capture;
  5805. case SLIMBUS_3_TX:
  5806. strlcpy(stream_name, "Slimbus3 Capture", 80);
  5807. goto register_slim_capture;
  5808. case SLIMBUS_4_TX:
  5809. strlcpy(stream_name, "Slimbus4 Capture", 80);
  5810. goto register_slim_capture;
  5811. case SLIMBUS_5_TX:
  5812. strlcpy(stream_name, "Slimbus5 Capture", 80);
  5813. goto register_slim_capture;
  5814. case SLIMBUS_6_TX:
  5815. strlcpy(stream_name, "Slimbus6 Capture", 80);
  5816. goto register_slim_capture;
  5817. case SLIMBUS_7_TX:
  5818. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  5819. goto register_slim_capture;
  5820. case SLIMBUS_8_TX:
  5821. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  5822. goto register_slim_capture;
  5823. case SLIMBUS_9_TX:
  5824. strlcpy(stream_name, "Slimbus9 Capture", sizeof(stream_name));
  5825. goto register_slim_capture;
  5826. register_slim_capture:
  5827. rc = -ENODEV;
  5828. len = strnlen(stream_name, 80);
  5829. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  5830. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  5831. !strcmp(stream_name,
  5832. msm_dai_q6_slimbus_tx_dai[i]
  5833. .capture.stream_name)) {
  5834. rc = snd_soc_register_component(&pdev->dev,
  5835. &msm_dai_q6_component,
  5836. &msm_dai_q6_slimbus_tx_dai[i], 1);
  5837. break;
  5838. }
  5839. }
  5840. if (rc)
  5841. pr_err("%s: Device not found stream name %s\n",
  5842. __func__, stream_name);
  5843. break;
  5844. case AFE_LOOPBACK_TX:
  5845. rc = snd_soc_register_component(&pdev->dev,
  5846. &msm_dai_q6_component,
  5847. &msm_dai_q6_afe_lb_tx_dai[0],
  5848. 1);
  5849. break;
  5850. case INT_BT_SCO_RX:
  5851. rc = snd_soc_register_component(&pdev->dev,
  5852. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  5853. break;
  5854. case INT_BT_SCO_TX:
  5855. rc = snd_soc_register_component(&pdev->dev,
  5856. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  5857. break;
  5858. case INT_BT_A2DP_RX:
  5859. rc = snd_soc_register_component(&pdev->dev,
  5860. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  5861. break;
  5862. case INT_FM_RX:
  5863. rc = snd_soc_register_component(&pdev->dev,
  5864. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  5865. break;
  5866. case INT_FM_TX:
  5867. rc = snd_soc_register_component(&pdev->dev,
  5868. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  5869. break;
  5870. case AFE_PORT_ID_USB_RX:
  5871. rc = snd_soc_register_component(&pdev->dev,
  5872. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  5873. break;
  5874. case AFE_PORT_ID_USB_TX:
  5875. rc = snd_soc_register_component(&pdev->dev,
  5876. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  5877. break;
  5878. case RT_PROXY_DAI_001_RX:
  5879. strlcpy(stream_name, "AFE Playback", 80);
  5880. goto register_afe_playback;
  5881. case RT_PROXY_DAI_002_RX:
  5882. strlcpy(stream_name, "AFE-PROXY RX", 80);
  5883. register_afe_playback:
  5884. rc = -ENODEV;
  5885. len = strnlen(stream_name, 80);
  5886. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  5887. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  5888. !strcmp(stream_name,
  5889. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  5890. rc = snd_soc_register_component(&pdev->dev,
  5891. &msm_dai_q6_component,
  5892. &msm_dai_q6_afe_rx_dai[i], 1);
  5893. break;
  5894. }
  5895. }
  5896. if (rc)
  5897. pr_err("%s: Device not found stream name %s\n",
  5898. __func__, stream_name);
  5899. break;
  5900. case RT_PROXY_DAI_001_TX:
  5901. strlcpy(stream_name, "AFE-PROXY TX", 80);
  5902. goto register_afe_capture;
  5903. case RT_PROXY_DAI_002_TX:
  5904. strlcpy(stream_name, "AFE Capture", 80);
  5905. register_afe_capture:
  5906. rc = -ENODEV;
  5907. len = strnlen(stream_name, 80);
  5908. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  5909. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  5910. !strcmp(stream_name,
  5911. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  5912. rc = snd_soc_register_component(&pdev->dev,
  5913. &msm_dai_q6_component,
  5914. &msm_dai_q6_afe_tx_dai[i], 1);
  5915. break;
  5916. }
  5917. }
  5918. if (rc)
  5919. pr_err("%s: Device not found stream name %s\n",
  5920. __func__, stream_name);
  5921. break;
  5922. case VOICE_PLAYBACK_TX:
  5923. strlcpy(stream_name, "Voice Farend Playback", 80);
  5924. goto register_voice_playback;
  5925. case VOICE2_PLAYBACK_TX:
  5926. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  5927. register_voice_playback:
  5928. rc = -ENODEV;
  5929. len = strnlen(stream_name, 80);
  5930. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  5931. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  5932. && !strcmp(stream_name,
  5933. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  5934. rc = snd_soc_register_component(&pdev->dev,
  5935. &msm_dai_q6_component,
  5936. &msm_dai_q6_voc_playback_dai[i], 1);
  5937. break;
  5938. }
  5939. }
  5940. if (rc)
  5941. pr_err("%s Device not found stream name %s\n",
  5942. __func__, stream_name);
  5943. break;
  5944. case VOICE_RECORD_RX:
  5945. strlcpy(stream_name, "Voice Downlink Capture", 80);
  5946. goto register_uplink_capture;
  5947. case VOICE_RECORD_TX:
  5948. strlcpy(stream_name, "Voice Uplink Capture", 80);
  5949. register_uplink_capture:
  5950. rc = -ENODEV;
  5951. len = strnlen(stream_name, 80);
  5952. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  5953. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  5954. && !strcmp(stream_name,
  5955. msm_dai_q6_incall_record_dai[i].
  5956. capture.stream_name)) {
  5957. rc = snd_soc_register_component(&pdev->dev,
  5958. &msm_dai_q6_component,
  5959. &msm_dai_q6_incall_record_dai[i], 1);
  5960. break;
  5961. }
  5962. }
  5963. if (rc)
  5964. pr_err("%s: Device not found stream name %s\n",
  5965. __func__, stream_name);
  5966. break;
  5967. default:
  5968. rc = -ENODEV;
  5969. break;
  5970. }
  5971. return rc;
  5972. }
  5973. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  5974. {
  5975. snd_soc_unregister_component(&pdev->dev);
  5976. return 0;
  5977. }
  5978. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  5979. { .compatible = "qcom,msm-dai-q6-dev", },
  5980. { }
  5981. };
  5982. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  5983. static struct platform_driver msm_dai_q6_dev = {
  5984. .probe = msm_dai_q6_dev_probe,
  5985. .remove = msm_dai_q6_dev_remove,
  5986. .driver = {
  5987. .name = "msm-dai-q6-dev",
  5988. .owner = THIS_MODULE,
  5989. .of_match_table = msm_dai_q6_dev_dt_match,
  5990. .suppress_bind_attrs = true,
  5991. },
  5992. };
  5993. static int msm_dai_q6_probe(struct platform_device *pdev)
  5994. {
  5995. int rc;
  5996. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5997. dev_name(&pdev->dev), pdev->id);
  5998. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5999. if (rc) {
  6000. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6001. __func__, rc);
  6002. } else
  6003. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6004. return rc;
  6005. }
  6006. static int msm_dai_q6_remove(struct platform_device *pdev)
  6007. {
  6008. of_platform_depopulate(&pdev->dev);
  6009. return 0;
  6010. }
  6011. static const struct of_device_id msm_dai_q6_dt_match[] = {
  6012. { .compatible = "qcom,msm-dai-q6", },
  6013. { }
  6014. };
  6015. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  6016. static struct platform_driver msm_dai_q6 = {
  6017. .probe = msm_dai_q6_probe,
  6018. .remove = msm_dai_q6_remove,
  6019. .driver = {
  6020. .name = "msm-dai-q6",
  6021. .owner = THIS_MODULE,
  6022. .of_match_table = msm_dai_q6_dt_match,
  6023. .suppress_bind_attrs = true,
  6024. },
  6025. };
  6026. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  6027. {
  6028. int rc;
  6029. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6030. if (rc) {
  6031. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6032. __func__, rc);
  6033. } else
  6034. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6035. return rc;
  6036. }
  6037. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  6038. {
  6039. return 0;
  6040. }
  6041. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  6042. { .compatible = "qcom,msm-dai-mi2s", },
  6043. { }
  6044. };
  6045. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  6046. static struct platform_driver msm_dai_mi2s_q6 = {
  6047. .probe = msm_dai_mi2s_q6_probe,
  6048. .remove = msm_dai_mi2s_q6_remove,
  6049. .driver = {
  6050. .name = "msm-dai-mi2s",
  6051. .owner = THIS_MODULE,
  6052. .of_match_table = msm_dai_mi2s_dt_match,
  6053. .suppress_bind_attrs = true,
  6054. },
  6055. };
  6056. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  6057. { .compatible = "qcom,msm-dai-q6-mi2s", },
  6058. { }
  6059. };
  6060. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  6061. static struct platform_driver msm_dai_q6_mi2s_driver = {
  6062. .probe = msm_dai_q6_mi2s_dev_probe,
  6063. .remove = msm_dai_q6_mi2s_dev_remove,
  6064. .driver = {
  6065. .name = "msm-dai-q6-mi2s",
  6066. .owner = THIS_MODULE,
  6067. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  6068. .suppress_bind_attrs = true,
  6069. },
  6070. };
  6071. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  6072. {
  6073. int rc, id;
  6074. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  6075. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  6076. if (rc) {
  6077. dev_err(&pdev->dev,
  6078. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  6079. return rc;
  6080. }
  6081. pdev->id = id;
  6082. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6083. dev_name(&pdev->dev), pdev->id);
  6084. switch (pdev->id) {
  6085. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  6086. rc = snd_soc_register_component(&pdev->dev,
  6087. &msm_dai_spdif_q6_component,
  6088. &msm_dai_q6_spdif_spdif_rx_dai[0], 1);
  6089. break;
  6090. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  6091. rc = snd_soc_register_component(&pdev->dev,
  6092. &msm_dai_spdif_q6_component,
  6093. &msm_dai_q6_spdif_spdif_rx_dai[1], 1);
  6094. break;
  6095. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  6096. rc = snd_soc_register_component(&pdev->dev,
  6097. &msm_dai_spdif_q6_component,
  6098. &msm_dai_q6_spdif_spdif_tx_dai[0], 1);
  6099. break;
  6100. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  6101. rc = snd_soc_register_component(&pdev->dev,
  6102. &msm_dai_spdif_q6_component,
  6103. &msm_dai_q6_spdif_spdif_tx_dai[1], 1);
  6104. break;
  6105. default:
  6106. dev_err(&pdev->dev, "invalid device ID %d\n", pdev->id);
  6107. rc = -ENODEV;
  6108. break;
  6109. }
  6110. return rc;
  6111. }
  6112. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  6113. {
  6114. snd_soc_unregister_component(&pdev->dev);
  6115. return 0;
  6116. }
  6117. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  6118. {.compatible = "qcom,msm-dai-q6-spdif"},
  6119. {}
  6120. };
  6121. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  6122. static struct platform_driver msm_dai_q6_spdif_driver = {
  6123. .probe = msm_dai_q6_spdif_dev_probe,
  6124. .remove = msm_dai_q6_spdif_dev_remove,
  6125. .driver = {
  6126. .name = "msm-dai-q6-spdif",
  6127. .owner = THIS_MODULE,
  6128. .of_match_table = msm_dai_q6_spdif_dt_match,
  6129. .suppress_bind_attrs = true,
  6130. },
  6131. };
  6132. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  6133. struct afe_clk_set *clk_set, u32 mode)
  6134. {
  6135. switch (group_id) {
  6136. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  6137. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  6138. if (mode)
  6139. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  6140. else
  6141. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  6142. break;
  6143. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  6144. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  6145. if (mode)
  6146. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  6147. else
  6148. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  6149. break;
  6150. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  6151. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  6152. if (mode)
  6153. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  6154. else
  6155. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  6156. break;
  6157. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  6158. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  6159. if (mode)
  6160. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  6161. else
  6162. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  6163. break;
  6164. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  6165. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  6166. if (mode)
  6167. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  6168. else
  6169. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  6170. break;
  6171. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  6172. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  6173. if (mode)
  6174. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_IBIT;
  6175. else
  6176. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_EBIT;
  6177. break;
  6178. default:
  6179. return -EINVAL;
  6180. }
  6181. return 0;
  6182. }
  6183. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  6184. {
  6185. int rc = 0;
  6186. const uint32_t *port_id_array = NULL;
  6187. uint32_t array_length = 0;
  6188. int i = 0;
  6189. int group_idx = 0;
  6190. u32 clk_mode = 0;
  6191. /* extract tdm group info into static */
  6192. rc = of_property_read_u32(pdev->dev.of_node,
  6193. "qcom,msm-cpudai-tdm-group-id",
  6194. (u32 *)&tdm_group_cfg.group_id);
  6195. if (rc) {
  6196. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  6197. __func__, "qcom,msm-cpudai-tdm-group-id");
  6198. goto rtn;
  6199. }
  6200. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  6201. __func__, tdm_group_cfg.group_id);
  6202. rc = of_property_read_u32(pdev->dev.of_node,
  6203. "qcom,msm-cpudai-tdm-group-num-ports",
  6204. &num_tdm_group_ports);
  6205. if (rc) {
  6206. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  6207. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  6208. goto rtn;
  6209. }
  6210. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  6211. __func__, num_tdm_group_ports);
  6212. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  6213. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  6214. __func__, num_tdm_group_ports,
  6215. AFE_GROUP_DEVICE_NUM_PORTS);
  6216. rc = -EINVAL;
  6217. goto rtn;
  6218. }
  6219. port_id_array = of_get_property(pdev->dev.of_node,
  6220. "qcom,msm-cpudai-tdm-group-port-id",
  6221. &array_length);
  6222. if (port_id_array == NULL) {
  6223. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  6224. __func__);
  6225. rc = -EINVAL;
  6226. goto rtn;
  6227. }
  6228. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  6229. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  6230. __func__, array_length,
  6231. sizeof(uint32_t) * num_tdm_group_ports);
  6232. rc = -EINVAL;
  6233. goto rtn;
  6234. }
  6235. for (i = 0; i < num_tdm_group_ports; i++)
  6236. tdm_group_cfg.port_id[i] =
  6237. (u16)be32_to_cpu(port_id_array[i]);
  6238. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  6239. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  6240. tdm_group_cfg.port_id[i] =
  6241. AFE_PORT_INVALID;
  6242. /* extract tdm clk info into static */
  6243. rc = of_property_read_u32(pdev->dev.of_node,
  6244. "qcom,msm-cpudai-tdm-clk-rate",
  6245. &tdm_clk_set.clk_freq_in_hz);
  6246. if (rc) {
  6247. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  6248. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  6249. goto rtn;
  6250. }
  6251. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  6252. __func__, tdm_clk_set.clk_freq_in_hz);
  6253. /* initialize static tdm clk attribute to default value */
  6254. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  6255. /* extract tdm clk attribute into static */
  6256. if (of_find_property(pdev->dev.of_node,
  6257. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  6258. rc = of_property_read_u16(pdev->dev.of_node,
  6259. "qcom,msm-cpudai-tdm-clk-attribute",
  6260. &tdm_clk_set.clk_attri);
  6261. if (rc) {
  6262. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  6263. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  6264. goto rtn;
  6265. }
  6266. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  6267. __func__, tdm_clk_set.clk_attri);
  6268. } else
  6269. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  6270. /* extract tdm lane cfg to static */
  6271. tdm_lane_cfg.port_id = tdm_group_cfg.group_id;
  6272. tdm_lane_cfg.lane_mask = AFE_LANE_MASK_INVALID;
  6273. if (of_find_property(pdev->dev.of_node,
  6274. "qcom,msm-cpudai-tdm-lane-mask", NULL)) {
  6275. rc = of_property_read_u16(pdev->dev.of_node,
  6276. "qcom,msm-cpudai-tdm-lane-mask",
  6277. &tdm_lane_cfg.lane_mask);
  6278. if (rc) {
  6279. dev_err(&pdev->dev, "%s: value for tdm lane mask not found %s\n",
  6280. __func__, "qcom,msm-cpudai-tdm-lane-mask");
  6281. goto rtn;
  6282. }
  6283. dev_dbg(&pdev->dev, "%s: tdm lane mask from DT file %d\n",
  6284. __func__, tdm_lane_cfg.lane_mask);
  6285. } else
  6286. dev_dbg(&pdev->dev, "%s: tdm lane mask not found\n", __func__);
  6287. /* extract tdm clk src master/slave info into static */
  6288. rc = of_property_read_u32(pdev->dev.of_node,
  6289. "qcom,msm-cpudai-tdm-clk-internal",
  6290. &clk_mode);
  6291. if (rc) {
  6292. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  6293. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  6294. goto rtn;
  6295. }
  6296. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  6297. __func__, clk_mode);
  6298. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  6299. &tdm_clk_set, clk_mode);
  6300. if (rc) {
  6301. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  6302. __func__, tdm_group_cfg.group_id);
  6303. goto rtn;
  6304. }
  6305. /* other initializations within device group */
  6306. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  6307. if (group_idx < 0) {
  6308. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  6309. __func__, tdm_group_cfg.group_id);
  6310. rc = -EINVAL;
  6311. goto rtn;
  6312. }
  6313. atomic_set(&tdm_group_ref[group_idx], 0);
  6314. /* probe child node info */
  6315. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6316. if (rc) {
  6317. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6318. __func__, rc);
  6319. goto rtn;
  6320. } else
  6321. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6322. rtn:
  6323. return rc;
  6324. }
  6325. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  6326. {
  6327. return 0;
  6328. }
  6329. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  6330. { .compatible = "qcom,msm-dai-tdm", },
  6331. {}
  6332. };
  6333. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  6334. static struct platform_driver msm_dai_tdm_q6 = {
  6335. .probe = msm_dai_tdm_q6_probe,
  6336. .remove = msm_dai_tdm_q6_remove,
  6337. .driver = {
  6338. .name = "msm-dai-tdm",
  6339. .owner = THIS_MODULE,
  6340. .of_match_table = msm_dai_tdm_dt_match,
  6341. .suppress_bind_attrs = true,
  6342. },
  6343. };
  6344. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  6345. struct snd_ctl_elem_value *ucontrol)
  6346. {
  6347. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6348. int value = ucontrol->value.integer.value[0];
  6349. switch (value) {
  6350. case 0:
  6351. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  6352. break;
  6353. case 1:
  6354. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  6355. break;
  6356. case 2:
  6357. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  6358. break;
  6359. default:
  6360. pr_err("%s: data_format invalid\n", __func__);
  6361. break;
  6362. }
  6363. pr_debug("%s: data_format = %d\n",
  6364. __func__, dai_data->port_cfg.tdm.data_format);
  6365. return 0;
  6366. }
  6367. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  6368. struct snd_ctl_elem_value *ucontrol)
  6369. {
  6370. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6371. ucontrol->value.integer.value[0] =
  6372. dai_data->port_cfg.tdm.data_format;
  6373. pr_debug("%s: data_format = %d\n",
  6374. __func__, dai_data->port_cfg.tdm.data_format);
  6375. return 0;
  6376. }
  6377. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  6378. struct snd_ctl_elem_value *ucontrol)
  6379. {
  6380. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6381. int value = ucontrol->value.integer.value[0];
  6382. dai_data->port_cfg.custom_tdm_header.header_type = value;
  6383. pr_debug("%s: header_type = %d\n",
  6384. __func__,
  6385. dai_data->port_cfg.custom_tdm_header.header_type);
  6386. return 0;
  6387. }
  6388. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  6389. struct snd_ctl_elem_value *ucontrol)
  6390. {
  6391. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6392. ucontrol->value.integer.value[0] =
  6393. dai_data->port_cfg.custom_tdm_header.header_type;
  6394. pr_debug("%s: header_type = %d\n",
  6395. __func__,
  6396. dai_data->port_cfg.custom_tdm_header.header_type);
  6397. return 0;
  6398. }
  6399. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  6400. struct snd_ctl_elem_value *ucontrol)
  6401. {
  6402. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6403. int i = 0;
  6404. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  6405. dai_data->port_cfg.custom_tdm_header.header[i] =
  6406. (u16)ucontrol->value.integer.value[i];
  6407. pr_debug("%s: header #%d = 0x%x\n",
  6408. __func__, i,
  6409. dai_data->port_cfg.custom_tdm_header.header[i]);
  6410. }
  6411. return 0;
  6412. }
  6413. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  6414. struct snd_ctl_elem_value *ucontrol)
  6415. {
  6416. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6417. int i = 0;
  6418. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  6419. ucontrol->value.integer.value[i] =
  6420. dai_data->port_cfg.custom_tdm_header.header[i];
  6421. pr_debug("%s: header #%d = 0x%x\n",
  6422. __func__, i,
  6423. dai_data->port_cfg.custom_tdm_header.header[i]);
  6424. }
  6425. return 0;
  6426. }
  6427. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  6428. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  6429. msm_dai_q6_tdm_data_format_get,
  6430. msm_dai_q6_tdm_data_format_put),
  6431. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  6432. msm_dai_q6_tdm_data_format_get,
  6433. msm_dai_q6_tdm_data_format_put),
  6434. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  6435. msm_dai_q6_tdm_data_format_get,
  6436. msm_dai_q6_tdm_data_format_put),
  6437. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  6438. msm_dai_q6_tdm_data_format_get,
  6439. msm_dai_q6_tdm_data_format_put),
  6440. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  6441. msm_dai_q6_tdm_data_format_get,
  6442. msm_dai_q6_tdm_data_format_put),
  6443. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  6444. msm_dai_q6_tdm_data_format_get,
  6445. msm_dai_q6_tdm_data_format_put),
  6446. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  6447. msm_dai_q6_tdm_data_format_get,
  6448. msm_dai_q6_tdm_data_format_put),
  6449. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  6450. msm_dai_q6_tdm_data_format_get,
  6451. msm_dai_q6_tdm_data_format_put),
  6452. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  6453. msm_dai_q6_tdm_data_format_get,
  6454. msm_dai_q6_tdm_data_format_put),
  6455. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  6456. msm_dai_q6_tdm_data_format_get,
  6457. msm_dai_q6_tdm_data_format_put),
  6458. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  6459. msm_dai_q6_tdm_data_format_get,
  6460. msm_dai_q6_tdm_data_format_put),
  6461. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  6462. msm_dai_q6_tdm_data_format_get,
  6463. msm_dai_q6_tdm_data_format_put),
  6464. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  6465. msm_dai_q6_tdm_data_format_get,
  6466. msm_dai_q6_tdm_data_format_put),
  6467. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  6468. msm_dai_q6_tdm_data_format_get,
  6469. msm_dai_q6_tdm_data_format_put),
  6470. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  6471. msm_dai_q6_tdm_data_format_get,
  6472. msm_dai_q6_tdm_data_format_put),
  6473. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  6474. msm_dai_q6_tdm_data_format_get,
  6475. msm_dai_q6_tdm_data_format_put),
  6476. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  6477. msm_dai_q6_tdm_data_format_get,
  6478. msm_dai_q6_tdm_data_format_put),
  6479. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  6480. msm_dai_q6_tdm_data_format_get,
  6481. msm_dai_q6_tdm_data_format_put),
  6482. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  6483. msm_dai_q6_tdm_data_format_get,
  6484. msm_dai_q6_tdm_data_format_put),
  6485. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  6486. msm_dai_q6_tdm_data_format_get,
  6487. msm_dai_q6_tdm_data_format_put),
  6488. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  6489. msm_dai_q6_tdm_data_format_get,
  6490. msm_dai_q6_tdm_data_format_put),
  6491. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  6492. msm_dai_q6_tdm_data_format_get,
  6493. msm_dai_q6_tdm_data_format_put),
  6494. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  6495. msm_dai_q6_tdm_data_format_get,
  6496. msm_dai_q6_tdm_data_format_put),
  6497. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  6498. msm_dai_q6_tdm_data_format_get,
  6499. msm_dai_q6_tdm_data_format_put),
  6500. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  6501. msm_dai_q6_tdm_data_format_get,
  6502. msm_dai_q6_tdm_data_format_put),
  6503. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  6504. msm_dai_q6_tdm_data_format_get,
  6505. msm_dai_q6_tdm_data_format_put),
  6506. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  6507. msm_dai_q6_tdm_data_format_get,
  6508. msm_dai_q6_tdm_data_format_put),
  6509. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  6510. msm_dai_q6_tdm_data_format_get,
  6511. msm_dai_q6_tdm_data_format_put),
  6512. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  6513. msm_dai_q6_tdm_data_format_get,
  6514. msm_dai_q6_tdm_data_format_put),
  6515. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  6516. msm_dai_q6_tdm_data_format_get,
  6517. msm_dai_q6_tdm_data_format_put),
  6518. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  6519. msm_dai_q6_tdm_data_format_get,
  6520. msm_dai_q6_tdm_data_format_put),
  6521. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  6522. msm_dai_q6_tdm_data_format_get,
  6523. msm_dai_q6_tdm_data_format_put),
  6524. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  6525. msm_dai_q6_tdm_data_format_get,
  6526. msm_dai_q6_tdm_data_format_put),
  6527. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  6528. msm_dai_q6_tdm_data_format_get,
  6529. msm_dai_q6_tdm_data_format_put),
  6530. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  6531. msm_dai_q6_tdm_data_format_get,
  6532. msm_dai_q6_tdm_data_format_put),
  6533. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  6534. msm_dai_q6_tdm_data_format_get,
  6535. msm_dai_q6_tdm_data_format_put),
  6536. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  6537. msm_dai_q6_tdm_data_format_get,
  6538. msm_dai_q6_tdm_data_format_put),
  6539. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  6540. msm_dai_q6_tdm_data_format_get,
  6541. msm_dai_q6_tdm_data_format_put),
  6542. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  6543. msm_dai_q6_tdm_data_format_get,
  6544. msm_dai_q6_tdm_data_format_put),
  6545. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  6546. msm_dai_q6_tdm_data_format_get,
  6547. msm_dai_q6_tdm_data_format_put),
  6548. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  6549. msm_dai_q6_tdm_data_format_get,
  6550. msm_dai_q6_tdm_data_format_put),
  6551. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6552. msm_dai_q6_tdm_data_format_get,
  6553. msm_dai_q6_tdm_data_format_put),
  6554. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6555. msm_dai_q6_tdm_data_format_get,
  6556. msm_dai_q6_tdm_data_format_put),
  6557. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6558. msm_dai_q6_tdm_data_format_get,
  6559. msm_dai_q6_tdm_data_format_put),
  6560. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6561. msm_dai_q6_tdm_data_format_get,
  6562. msm_dai_q6_tdm_data_format_put),
  6563. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6564. msm_dai_q6_tdm_data_format_get,
  6565. msm_dai_q6_tdm_data_format_put),
  6566. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6567. msm_dai_q6_tdm_data_format_get,
  6568. msm_dai_q6_tdm_data_format_put),
  6569. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6570. msm_dai_q6_tdm_data_format_get,
  6571. msm_dai_q6_tdm_data_format_put),
  6572. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  6573. msm_dai_q6_tdm_data_format_get,
  6574. msm_dai_q6_tdm_data_format_put),
  6575. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  6576. msm_dai_q6_tdm_data_format_get,
  6577. msm_dai_q6_tdm_data_format_put),
  6578. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  6579. msm_dai_q6_tdm_data_format_get,
  6580. msm_dai_q6_tdm_data_format_put),
  6581. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  6582. msm_dai_q6_tdm_data_format_get,
  6583. msm_dai_q6_tdm_data_format_put),
  6584. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  6585. msm_dai_q6_tdm_data_format_get,
  6586. msm_dai_q6_tdm_data_format_put),
  6587. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  6588. msm_dai_q6_tdm_data_format_get,
  6589. msm_dai_q6_tdm_data_format_put),
  6590. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  6591. msm_dai_q6_tdm_data_format_get,
  6592. msm_dai_q6_tdm_data_format_put),
  6593. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  6594. msm_dai_q6_tdm_data_format_get,
  6595. msm_dai_q6_tdm_data_format_put),
  6596. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  6597. msm_dai_q6_tdm_data_format_get,
  6598. msm_dai_q6_tdm_data_format_put),
  6599. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6600. msm_dai_q6_tdm_data_format_get,
  6601. msm_dai_q6_tdm_data_format_put),
  6602. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6603. msm_dai_q6_tdm_data_format_get,
  6604. msm_dai_q6_tdm_data_format_put),
  6605. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6606. msm_dai_q6_tdm_data_format_get,
  6607. msm_dai_q6_tdm_data_format_put),
  6608. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6609. msm_dai_q6_tdm_data_format_get,
  6610. msm_dai_q6_tdm_data_format_put),
  6611. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6612. msm_dai_q6_tdm_data_format_get,
  6613. msm_dai_q6_tdm_data_format_put),
  6614. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6615. msm_dai_q6_tdm_data_format_get,
  6616. msm_dai_q6_tdm_data_format_put),
  6617. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6618. msm_dai_q6_tdm_data_format_get,
  6619. msm_dai_q6_tdm_data_format_put),
  6620. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  6621. msm_dai_q6_tdm_data_format_get,
  6622. msm_dai_q6_tdm_data_format_put),
  6623. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  6624. msm_dai_q6_tdm_data_format_get,
  6625. msm_dai_q6_tdm_data_format_put),
  6626. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  6627. msm_dai_q6_tdm_data_format_get,
  6628. msm_dai_q6_tdm_data_format_put),
  6629. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  6630. msm_dai_q6_tdm_data_format_get,
  6631. msm_dai_q6_tdm_data_format_put),
  6632. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  6633. msm_dai_q6_tdm_data_format_get,
  6634. msm_dai_q6_tdm_data_format_put),
  6635. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  6636. msm_dai_q6_tdm_data_format_get,
  6637. msm_dai_q6_tdm_data_format_put),
  6638. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  6639. msm_dai_q6_tdm_data_format_get,
  6640. msm_dai_q6_tdm_data_format_put),
  6641. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  6642. msm_dai_q6_tdm_data_format_get,
  6643. msm_dai_q6_tdm_data_format_put),
  6644. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  6645. msm_dai_q6_tdm_data_format_get,
  6646. msm_dai_q6_tdm_data_format_put),
  6647. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  6648. msm_dai_q6_tdm_data_format_get,
  6649. msm_dai_q6_tdm_data_format_put),
  6650. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  6651. msm_dai_q6_tdm_data_format_get,
  6652. msm_dai_q6_tdm_data_format_put),
  6653. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  6654. msm_dai_q6_tdm_data_format_get,
  6655. msm_dai_q6_tdm_data_format_put),
  6656. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  6657. msm_dai_q6_tdm_data_format_get,
  6658. msm_dai_q6_tdm_data_format_put),
  6659. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  6660. msm_dai_q6_tdm_data_format_get,
  6661. msm_dai_q6_tdm_data_format_put),
  6662. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  6663. msm_dai_q6_tdm_data_format_get,
  6664. msm_dai_q6_tdm_data_format_put),
  6665. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  6666. msm_dai_q6_tdm_data_format_get,
  6667. msm_dai_q6_tdm_data_format_put),
  6668. SOC_ENUM_EXT("SEN_TDM_RX_0 Data Format", tdm_config_enum[0],
  6669. msm_dai_q6_tdm_data_format_get,
  6670. msm_dai_q6_tdm_data_format_put),
  6671. SOC_ENUM_EXT("SEN_TDM_RX_1 Data Format", tdm_config_enum[0],
  6672. msm_dai_q6_tdm_data_format_get,
  6673. msm_dai_q6_tdm_data_format_put),
  6674. SOC_ENUM_EXT("SEN_TDM_RX_2 Data Format", tdm_config_enum[0],
  6675. msm_dai_q6_tdm_data_format_get,
  6676. msm_dai_q6_tdm_data_format_put),
  6677. SOC_ENUM_EXT("SEN_TDM_RX_3 Data Format", tdm_config_enum[0],
  6678. msm_dai_q6_tdm_data_format_get,
  6679. msm_dai_q6_tdm_data_format_put),
  6680. SOC_ENUM_EXT("SEN_TDM_RX_4 Data Format", tdm_config_enum[0],
  6681. msm_dai_q6_tdm_data_format_get,
  6682. msm_dai_q6_tdm_data_format_put),
  6683. SOC_ENUM_EXT("SEN_TDM_RX_5 Data Format", tdm_config_enum[0],
  6684. msm_dai_q6_tdm_data_format_get,
  6685. msm_dai_q6_tdm_data_format_put),
  6686. SOC_ENUM_EXT("SEN_TDM_RX_6 Data Format", tdm_config_enum[0],
  6687. msm_dai_q6_tdm_data_format_get,
  6688. msm_dai_q6_tdm_data_format_put),
  6689. SOC_ENUM_EXT("SEN_TDM_RX_7 Data Format", tdm_config_enum[0],
  6690. msm_dai_q6_tdm_data_format_get,
  6691. msm_dai_q6_tdm_data_format_put),
  6692. SOC_ENUM_EXT("SEN_TDM_TX_0 Data Format", tdm_config_enum[0],
  6693. msm_dai_q6_tdm_data_format_get,
  6694. msm_dai_q6_tdm_data_format_put),
  6695. SOC_ENUM_EXT("SEN_TDM_TX_1 Data Format", tdm_config_enum[0],
  6696. msm_dai_q6_tdm_data_format_get,
  6697. msm_dai_q6_tdm_data_format_put),
  6698. SOC_ENUM_EXT("SEN_TDM_TX_2 Data Format", tdm_config_enum[0],
  6699. msm_dai_q6_tdm_data_format_get,
  6700. msm_dai_q6_tdm_data_format_put),
  6701. SOC_ENUM_EXT("SEN_TDM_TX_3 Data Format", tdm_config_enum[0],
  6702. msm_dai_q6_tdm_data_format_get,
  6703. msm_dai_q6_tdm_data_format_put),
  6704. SOC_ENUM_EXT("SEN_TDM_TX_4 Data Format", tdm_config_enum[0],
  6705. msm_dai_q6_tdm_data_format_get,
  6706. msm_dai_q6_tdm_data_format_put),
  6707. SOC_ENUM_EXT("SEN_TDM_TX_5 Data Format", tdm_config_enum[0],
  6708. msm_dai_q6_tdm_data_format_get,
  6709. msm_dai_q6_tdm_data_format_put),
  6710. SOC_ENUM_EXT("SEN_TDM_TX_6 Data Format", tdm_config_enum[0],
  6711. msm_dai_q6_tdm_data_format_get,
  6712. msm_dai_q6_tdm_data_format_put),
  6713. SOC_ENUM_EXT("SEN_TDM_TX_7 Data Format", tdm_config_enum[0],
  6714. msm_dai_q6_tdm_data_format_get,
  6715. msm_dai_q6_tdm_data_format_put),
  6716. };
  6717. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  6718. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  6719. msm_dai_q6_tdm_header_type_get,
  6720. msm_dai_q6_tdm_header_type_put),
  6721. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  6722. msm_dai_q6_tdm_header_type_get,
  6723. msm_dai_q6_tdm_header_type_put),
  6724. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  6725. msm_dai_q6_tdm_header_type_get,
  6726. msm_dai_q6_tdm_header_type_put),
  6727. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  6728. msm_dai_q6_tdm_header_type_get,
  6729. msm_dai_q6_tdm_header_type_put),
  6730. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  6731. msm_dai_q6_tdm_header_type_get,
  6732. msm_dai_q6_tdm_header_type_put),
  6733. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  6734. msm_dai_q6_tdm_header_type_get,
  6735. msm_dai_q6_tdm_header_type_put),
  6736. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  6737. msm_dai_q6_tdm_header_type_get,
  6738. msm_dai_q6_tdm_header_type_put),
  6739. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  6740. msm_dai_q6_tdm_header_type_get,
  6741. msm_dai_q6_tdm_header_type_put),
  6742. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  6743. msm_dai_q6_tdm_header_type_get,
  6744. msm_dai_q6_tdm_header_type_put),
  6745. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  6746. msm_dai_q6_tdm_header_type_get,
  6747. msm_dai_q6_tdm_header_type_put),
  6748. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  6749. msm_dai_q6_tdm_header_type_get,
  6750. msm_dai_q6_tdm_header_type_put),
  6751. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  6752. msm_dai_q6_tdm_header_type_get,
  6753. msm_dai_q6_tdm_header_type_put),
  6754. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  6755. msm_dai_q6_tdm_header_type_get,
  6756. msm_dai_q6_tdm_header_type_put),
  6757. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  6758. msm_dai_q6_tdm_header_type_get,
  6759. msm_dai_q6_tdm_header_type_put),
  6760. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  6761. msm_dai_q6_tdm_header_type_get,
  6762. msm_dai_q6_tdm_header_type_put),
  6763. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  6764. msm_dai_q6_tdm_header_type_get,
  6765. msm_dai_q6_tdm_header_type_put),
  6766. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  6767. msm_dai_q6_tdm_header_type_get,
  6768. msm_dai_q6_tdm_header_type_put),
  6769. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  6770. msm_dai_q6_tdm_header_type_get,
  6771. msm_dai_q6_tdm_header_type_put),
  6772. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  6773. msm_dai_q6_tdm_header_type_get,
  6774. msm_dai_q6_tdm_header_type_put),
  6775. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  6776. msm_dai_q6_tdm_header_type_get,
  6777. msm_dai_q6_tdm_header_type_put),
  6778. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  6779. msm_dai_q6_tdm_header_type_get,
  6780. msm_dai_q6_tdm_header_type_put),
  6781. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  6782. msm_dai_q6_tdm_header_type_get,
  6783. msm_dai_q6_tdm_header_type_put),
  6784. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  6785. msm_dai_q6_tdm_header_type_get,
  6786. msm_dai_q6_tdm_header_type_put),
  6787. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  6788. msm_dai_q6_tdm_header_type_get,
  6789. msm_dai_q6_tdm_header_type_put),
  6790. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  6791. msm_dai_q6_tdm_header_type_get,
  6792. msm_dai_q6_tdm_header_type_put),
  6793. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  6794. msm_dai_q6_tdm_header_type_get,
  6795. msm_dai_q6_tdm_header_type_put),
  6796. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  6797. msm_dai_q6_tdm_header_type_get,
  6798. msm_dai_q6_tdm_header_type_put),
  6799. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  6800. msm_dai_q6_tdm_header_type_get,
  6801. msm_dai_q6_tdm_header_type_put),
  6802. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  6803. msm_dai_q6_tdm_header_type_get,
  6804. msm_dai_q6_tdm_header_type_put),
  6805. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  6806. msm_dai_q6_tdm_header_type_get,
  6807. msm_dai_q6_tdm_header_type_put),
  6808. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  6809. msm_dai_q6_tdm_header_type_get,
  6810. msm_dai_q6_tdm_header_type_put),
  6811. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  6812. msm_dai_q6_tdm_header_type_get,
  6813. msm_dai_q6_tdm_header_type_put),
  6814. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6815. msm_dai_q6_tdm_header_type_get,
  6816. msm_dai_q6_tdm_header_type_put),
  6817. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6818. msm_dai_q6_tdm_header_type_get,
  6819. msm_dai_q6_tdm_header_type_put),
  6820. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6821. msm_dai_q6_tdm_header_type_get,
  6822. msm_dai_q6_tdm_header_type_put),
  6823. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6824. msm_dai_q6_tdm_header_type_get,
  6825. msm_dai_q6_tdm_header_type_put),
  6826. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6827. msm_dai_q6_tdm_header_type_get,
  6828. msm_dai_q6_tdm_header_type_put),
  6829. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6830. msm_dai_q6_tdm_header_type_get,
  6831. msm_dai_q6_tdm_header_type_put),
  6832. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6833. msm_dai_q6_tdm_header_type_get,
  6834. msm_dai_q6_tdm_header_type_put),
  6835. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6836. msm_dai_q6_tdm_header_type_get,
  6837. msm_dai_q6_tdm_header_type_put),
  6838. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6839. msm_dai_q6_tdm_header_type_get,
  6840. msm_dai_q6_tdm_header_type_put),
  6841. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6842. msm_dai_q6_tdm_header_type_get,
  6843. msm_dai_q6_tdm_header_type_put),
  6844. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6845. msm_dai_q6_tdm_header_type_get,
  6846. msm_dai_q6_tdm_header_type_put),
  6847. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6848. msm_dai_q6_tdm_header_type_get,
  6849. msm_dai_q6_tdm_header_type_put),
  6850. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6851. msm_dai_q6_tdm_header_type_get,
  6852. msm_dai_q6_tdm_header_type_put),
  6853. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6854. msm_dai_q6_tdm_header_type_get,
  6855. msm_dai_q6_tdm_header_type_put),
  6856. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6857. msm_dai_q6_tdm_header_type_get,
  6858. msm_dai_q6_tdm_header_type_put),
  6859. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6860. msm_dai_q6_tdm_header_type_get,
  6861. msm_dai_q6_tdm_header_type_put),
  6862. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6863. msm_dai_q6_tdm_header_type_get,
  6864. msm_dai_q6_tdm_header_type_put),
  6865. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6866. msm_dai_q6_tdm_header_type_get,
  6867. msm_dai_q6_tdm_header_type_put),
  6868. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6869. msm_dai_q6_tdm_header_type_get,
  6870. msm_dai_q6_tdm_header_type_put),
  6871. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6872. msm_dai_q6_tdm_header_type_get,
  6873. msm_dai_q6_tdm_header_type_put),
  6874. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6875. msm_dai_q6_tdm_header_type_get,
  6876. msm_dai_q6_tdm_header_type_put),
  6877. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6878. msm_dai_q6_tdm_header_type_get,
  6879. msm_dai_q6_tdm_header_type_put),
  6880. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6881. msm_dai_q6_tdm_header_type_get,
  6882. msm_dai_q6_tdm_header_type_put),
  6883. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6884. msm_dai_q6_tdm_header_type_get,
  6885. msm_dai_q6_tdm_header_type_put),
  6886. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6887. msm_dai_q6_tdm_header_type_get,
  6888. msm_dai_q6_tdm_header_type_put),
  6889. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6890. msm_dai_q6_tdm_header_type_get,
  6891. msm_dai_q6_tdm_header_type_put),
  6892. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6893. msm_dai_q6_tdm_header_type_get,
  6894. msm_dai_q6_tdm_header_type_put),
  6895. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6896. msm_dai_q6_tdm_header_type_get,
  6897. msm_dai_q6_tdm_header_type_put),
  6898. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6899. msm_dai_q6_tdm_header_type_get,
  6900. msm_dai_q6_tdm_header_type_put),
  6901. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6902. msm_dai_q6_tdm_header_type_get,
  6903. msm_dai_q6_tdm_header_type_put),
  6904. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6905. msm_dai_q6_tdm_header_type_get,
  6906. msm_dai_q6_tdm_header_type_put),
  6907. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6908. msm_dai_q6_tdm_header_type_get,
  6909. msm_dai_q6_tdm_header_type_put),
  6910. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  6911. msm_dai_q6_tdm_header_type_get,
  6912. msm_dai_q6_tdm_header_type_put),
  6913. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  6914. msm_dai_q6_tdm_header_type_get,
  6915. msm_dai_q6_tdm_header_type_put),
  6916. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  6917. msm_dai_q6_tdm_header_type_get,
  6918. msm_dai_q6_tdm_header_type_put),
  6919. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  6920. msm_dai_q6_tdm_header_type_get,
  6921. msm_dai_q6_tdm_header_type_put),
  6922. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  6923. msm_dai_q6_tdm_header_type_get,
  6924. msm_dai_q6_tdm_header_type_put),
  6925. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  6926. msm_dai_q6_tdm_header_type_get,
  6927. msm_dai_q6_tdm_header_type_put),
  6928. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  6929. msm_dai_q6_tdm_header_type_get,
  6930. msm_dai_q6_tdm_header_type_put),
  6931. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  6932. msm_dai_q6_tdm_header_type_get,
  6933. msm_dai_q6_tdm_header_type_put),
  6934. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  6935. msm_dai_q6_tdm_header_type_get,
  6936. msm_dai_q6_tdm_header_type_put),
  6937. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  6938. msm_dai_q6_tdm_header_type_get,
  6939. msm_dai_q6_tdm_header_type_put),
  6940. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  6941. msm_dai_q6_tdm_header_type_get,
  6942. msm_dai_q6_tdm_header_type_put),
  6943. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  6944. msm_dai_q6_tdm_header_type_get,
  6945. msm_dai_q6_tdm_header_type_put),
  6946. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  6947. msm_dai_q6_tdm_header_type_get,
  6948. msm_dai_q6_tdm_header_type_put),
  6949. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  6950. msm_dai_q6_tdm_header_type_get,
  6951. msm_dai_q6_tdm_header_type_put),
  6952. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  6953. msm_dai_q6_tdm_header_type_get,
  6954. msm_dai_q6_tdm_header_type_put),
  6955. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  6956. msm_dai_q6_tdm_header_type_get,
  6957. msm_dai_q6_tdm_header_type_put),
  6958. SOC_ENUM_EXT("SEN_TDM_RX_0 Header Type", tdm_config_enum[1],
  6959. msm_dai_q6_tdm_header_type_get,
  6960. msm_dai_q6_tdm_header_type_put),
  6961. SOC_ENUM_EXT("SEN_TDM_RX_1 Header Type", tdm_config_enum[1],
  6962. msm_dai_q6_tdm_header_type_get,
  6963. msm_dai_q6_tdm_header_type_put),
  6964. SOC_ENUM_EXT("SEN_TDM_RX_2 Header Type", tdm_config_enum[1],
  6965. msm_dai_q6_tdm_header_type_get,
  6966. msm_dai_q6_tdm_header_type_put),
  6967. SOC_ENUM_EXT("SEN_TDM_RX_3 Header Type", tdm_config_enum[1],
  6968. msm_dai_q6_tdm_header_type_get,
  6969. msm_dai_q6_tdm_header_type_put),
  6970. SOC_ENUM_EXT("SEN_TDM_RX_4 Header Type", tdm_config_enum[1],
  6971. msm_dai_q6_tdm_header_type_get,
  6972. msm_dai_q6_tdm_header_type_put),
  6973. SOC_ENUM_EXT("SEN_TDM_RX_5 Header Type", tdm_config_enum[1],
  6974. msm_dai_q6_tdm_header_type_get,
  6975. msm_dai_q6_tdm_header_type_put),
  6976. SOC_ENUM_EXT("SEN_TDM_RX_6 Header Type", tdm_config_enum[1],
  6977. msm_dai_q6_tdm_header_type_get,
  6978. msm_dai_q6_tdm_header_type_put),
  6979. SOC_ENUM_EXT("SEN_TDM_RX_7 Header Type", tdm_config_enum[1],
  6980. msm_dai_q6_tdm_header_type_get,
  6981. msm_dai_q6_tdm_header_type_put),
  6982. SOC_ENUM_EXT("SEN_TDM_TX_0 Header Type", tdm_config_enum[1],
  6983. msm_dai_q6_tdm_header_type_get,
  6984. msm_dai_q6_tdm_header_type_put),
  6985. SOC_ENUM_EXT("SEN_TDM_TX_1 Header Type", tdm_config_enum[1],
  6986. msm_dai_q6_tdm_header_type_get,
  6987. msm_dai_q6_tdm_header_type_put),
  6988. SOC_ENUM_EXT("SEN_TDM_TX_2 Header Type", tdm_config_enum[1],
  6989. msm_dai_q6_tdm_header_type_get,
  6990. msm_dai_q6_tdm_header_type_put),
  6991. SOC_ENUM_EXT("SEN_TDM_TX_3 Header Type", tdm_config_enum[1],
  6992. msm_dai_q6_tdm_header_type_get,
  6993. msm_dai_q6_tdm_header_type_put),
  6994. SOC_ENUM_EXT("SEN_TDM_TX_4 Header Type", tdm_config_enum[1],
  6995. msm_dai_q6_tdm_header_type_get,
  6996. msm_dai_q6_tdm_header_type_put),
  6997. SOC_ENUM_EXT("SEN_TDM_TX_5 Header Type", tdm_config_enum[1],
  6998. msm_dai_q6_tdm_header_type_get,
  6999. msm_dai_q6_tdm_header_type_put),
  7000. SOC_ENUM_EXT("SEN_TDM_TX_6 Header Type", tdm_config_enum[1],
  7001. msm_dai_q6_tdm_header_type_get,
  7002. msm_dai_q6_tdm_header_type_put),
  7003. SOC_ENUM_EXT("SEN_TDM_TX_7 Header Type", tdm_config_enum[1],
  7004. msm_dai_q6_tdm_header_type_get,
  7005. msm_dai_q6_tdm_header_type_put),
  7006. };
  7007. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  7008. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  7009. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7010. msm_dai_q6_tdm_header_get,
  7011. msm_dai_q6_tdm_header_put),
  7012. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  7013. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7014. msm_dai_q6_tdm_header_get,
  7015. msm_dai_q6_tdm_header_put),
  7016. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  7017. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7018. msm_dai_q6_tdm_header_get,
  7019. msm_dai_q6_tdm_header_put),
  7020. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  7021. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7022. msm_dai_q6_tdm_header_get,
  7023. msm_dai_q6_tdm_header_put),
  7024. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  7025. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7026. msm_dai_q6_tdm_header_get,
  7027. msm_dai_q6_tdm_header_put),
  7028. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  7029. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7030. msm_dai_q6_tdm_header_get,
  7031. msm_dai_q6_tdm_header_put),
  7032. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  7033. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7034. msm_dai_q6_tdm_header_get,
  7035. msm_dai_q6_tdm_header_put),
  7036. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  7037. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7038. msm_dai_q6_tdm_header_get,
  7039. msm_dai_q6_tdm_header_put),
  7040. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  7041. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7042. msm_dai_q6_tdm_header_get,
  7043. msm_dai_q6_tdm_header_put),
  7044. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  7045. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7046. msm_dai_q6_tdm_header_get,
  7047. msm_dai_q6_tdm_header_put),
  7048. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  7049. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7050. msm_dai_q6_tdm_header_get,
  7051. msm_dai_q6_tdm_header_put),
  7052. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  7053. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7054. msm_dai_q6_tdm_header_get,
  7055. msm_dai_q6_tdm_header_put),
  7056. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  7057. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7058. msm_dai_q6_tdm_header_get,
  7059. msm_dai_q6_tdm_header_put),
  7060. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  7061. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7062. msm_dai_q6_tdm_header_get,
  7063. msm_dai_q6_tdm_header_put),
  7064. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  7065. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7066. msm_dai_q6_tdm_header_get,
  7067. msm_dai_q6_tdm_header_put),
  7068. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  7069. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7070. msm_dai_q6_tdm_header_get,
  7071. msm_dai_q6_tdm_header_put),
  7072. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  7073. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7074. msm_dai_q6_tdm_header_get,
  7075. msm_dai_q6_tdm_header_put),
  7076. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  7077. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7078. msm_dai_q6_tdm_header_get,
  7079. msm_dai_q6_tdm_header_put),
  7080. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  7081. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7082. msm_dai_q6_tdm_header_get,
  7083. msm_dai_q6_tdm_header_put),
  7084. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  7085. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7086. msm_dai_q6_tdm_header_get,
  7087. msm_dai_q6_tdm_header_put),
  7088. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  7089. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7090. msm_dai_q6_tdm_header_get,
  7091. msm_dai_q6_tdm_header_put),
  7092. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  7093. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7094. msm_dai_q6_tdm_header_get,
  7095. msm_dai_q6_tdm_header_put),
  7096. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  7097. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7098. msm_dai_q6_tdm_header_get,
  7099. msm_dai_q6_tdm_header_put),
  7100. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  7101. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7102. msm_dai_q6_tdm_header_get,
  7103. msm_dai_q6_tdm_header_put),
  7104. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  7105. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7106. msm_dai_q6_tdm_header_get,
  7107. msm_dai_q6_tdm_header_put),
  7108. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  7109. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7110. msm_dai_q6_tdm_header_get,
  7111. msm_dai_q6_tdm_header_put),
  7112. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  7113. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7114. msm_dai_q6_tdm_header_get,
  7115. msm_dai_q6_tdm_header_put),
  7116. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  7117. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7118. msm_dai_q6_tdm_header_get,
  7119. msm_dai_q6_tdm_header_put),
  7120. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  7121. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7122. msm_dai_q6_tdm_header_get,
  7123. msm_dai_q6_tdm_header_put),
  7124. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  7125. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7126. msm_dai_q6_tdm_header_get,
  7127. msm_dai_q6_tdm_header_put),
  7128. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  7129. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7130. msm_dai_q6_tdm_header_get,
  7131. msm_dai_q6_tdm_header_put),
  7132. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  7133. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7134. msm_dai_q6_tdm_header_get,
  7135. msm_dai_q6_tdm_header_put),
  7136. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  7137. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7138. msm_dai_q6_tdm_header_get,
  7139. msm_dai_q6_tdm_header_put),
  7140. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  7141. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7142. msm_dai_q6_tdm_header_get,
  7143. msm_dai_q6_tdm_header_put),
  7144. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  7145. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7146. msm_dai_q6_tdm_header_get,
  7147. msm_dai_q6_tdm_header_put),
  7148. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  7149. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7150. msm_dai_q6_tdm_header_get,
  7151. msm_dai_q6_tdm_header_put),
  7152. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  7153. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7154. msm_dai_q6_tdm_header_get,
  7155. msm_dai_q6_tdm_header_put),
  7156. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  7157. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7158. msm_dai_q6_tdm_header_get,
  7159. msm_dai_q6_tdm_header_put),
  7160. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  7161. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7162. msm_dai_q6_tdm_header_get,
  7163. msm_dai_q6_tdm_header_put),
  7164. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  7165. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7166. msm_dai_q6_tdm_header_get,
  7167. msm_dai_q6_tdm_header_put),
  7168. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  7169. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7170. msm_dai_q6_tdm_header_get,
  7171. msm_dai_q6_tdm_header_put),
  7172. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  7173. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7174. msm_dai_q6_tdm_header_get,
  7175. msm_dai_q6_tdm_header_put),
  7176. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  7177. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7178. msm_dai_q6_tdm_header_get,
  7179. msm_dai_q6_tdm_header_put),
  7180. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  7181. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7182. msm_dai_q6_tdm_header_get,
  7183. msm_dai_q6_tdm_header_put),
  7184. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  7185. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7186. msm_dai_q6_tdm_header_get,
  7187. msm_dai_q6_tdm_header_put),
  7188. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  7189. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7190. msm_dai_q6_tdm_header_get,
  7191. msm_dai_q6_tdm_header_put),
  7192. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  7193. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7194. msm_dai_q6_tdm_header_get,
  7195. msm_dai_q6_tdm_header_put),
  7196. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  7197. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7198. msm_dai_q6_tdm_header_get,
  7199. msm_dai_q6_tdm_header_put),
  7200. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  7201. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7202. msm_dai_q6_tdm_header_get,
  7203. msm_dai_q6_tdm_header_put),
  7204. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  7205. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7206. msm_dai_q6_tdm_header_get,
  7207. msm_dai_q6_tdm_header_put),
  7208. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  7209. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7210. msm_dai_q6_tdm_header_get,
  7211. msm_dai_q6_tdm_header_put),
  7212. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  7213. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7214. msm_dai_q6_tdm_header_get,
  7215. msm_dai_q6_tdm_header_put),
  7216. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  7217. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7218. msm_dai_q6_tdm_header_get,
  7219. msm_dai_q6_tdm_header_put),
  7220. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  7221. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7222. msm_dai_q6_tdm_header_get,
  7223. msm_dai_q6_tdm_header_put),
  7224. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  7225. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7226. msm_dai_q6_tdm_header_get,
  7227. msm_dai_q6_tdm_header_put),
  7228. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  7229. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7230. msm_dai_q6_tdm_header_get,
  7231. msm_dai_q6_tdm_header_put),
  7232. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  7233. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7234. msm_dai_q6_tdm_header_get,
  7235. msm_dai_q6_tdm_header_put),
  7236. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  7237. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7238. msm_dai_q6_tdm_header_get,
  7239. msm_dai_q6_tdm_header_put),
  7240. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  7241. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7242. msm_dai_q6_tdm_header_get,
  7243. msm_dai_q6_tdm_header_put),
  7244. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  7245. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7246. msm_dai_q6_tdm_header_get,
  7247. msm_dai_q6_tdm_header_put),
  7248. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  7249. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7250. msm_dai_q6_tdm_header_get,
  7251. msm_dai_q6_tdm_header_put),
  7252. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  7253. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7254. msm_dai_q6_tdm_header_get,
  7255. msm_dai_q6_tdm_header_put),
  7256. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  7257. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7258. msm_dai_q6_tdm_header_get,
  7259. msm_dai_q6_tdm_header_put),
  7260. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  7261. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7262. msm_dai_q6_tdm_header_get,
  7263. msm_dai_q6_tdm_header_put),
  7264. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  7265. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7266. msm_dai_q6_tdm_header_get,
  7267. msm_dai_q6_tdm_header_put),
  7268. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  7269. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7270. msm_dai_q6_tdm_header_get,
  7271. msm_dai_q6_tdm_header_put),
  7272. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  7273. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7274. msm_dai_q6_tdm_header_get,
  7275. msm_dai_q6_tdm_header_put),
  7276. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  7277. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7278. msm_dai_q6_tdm_header_get,
  7279. msm_dai_q6_tdm_header_put),
  7280. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  7281. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7282. msm_dai_q6_tdm_header_get,
  7283. msm_dai_q6_tdm_header_put),
  7284. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  7285. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7286. msm_dai_q6_tdm_header_get,
  7287. msm_dai_q6_tdm_header_put),
  7288. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  7289. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7290. msm_dai_q6_tdm_header_get,
  7291. msm_dai_q6_tdm_header_put),
  7292. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  7293. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7294. msm_dai_q6_tdm_header_get,
  7295. msm_dai_q6_tdm_header_put),
  7296. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  7297. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7298. msm_dai_q6_tdm_header_get,
  7299. msm_dai_q6_tdm_header_put),
  7300. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  7301. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7302. msm_dai_q6_tdm_header_get,
  7303. msm_dai_q6_tdm_header_put),
  7304. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  7305. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7306. msm_dai_q6_tdm_header_get,
  7307. msm_dai_q6_tdm_header_put),
  7308. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  7309. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7310. msm_dai_q6_tdm_header_get,
  7311. msm_dai_q6_tdm_header_put),
  7312. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  7313. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7314. msm_dai_q6_tdm_header_get,
  7315. msm_dai_q6_tdm_header_put),
  7316. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  7317. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7318. msm_dai_q6_tdm_header_get,
  7319. msm_dai_q6_tdm_header_put),
  7320. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  7321. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7322. msm_dai_q6_tdm_header_get,
  7323. msm_dai_q6_tdm_header_put),
  7324. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  7325. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7326. msm_dai_q6_tdm_header_get,
  7327. msm_dai_q6_tdm_header_put),
  7328. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_0 Header",
  7329. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7330. msm_dai_q6_tdm_header_get,
  7331. msm_dai_q6_tdm_header_put),
  7332. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_1 Header",
  7333. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7334. msm_dai_q6_tdm_header_get,
  7335. msm_dai_q6_tdm_header_put),
  7336. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_2 Header",
  7337. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7338. msm_dai_q6_tdm_header_get,
  7339. msm_dai_q6_tdm_header_put),
  7340. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_3 Header",
  7341. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7342. msm_dai_q6_tdm_header_get,
  7343. msm_dai_q6_tdm_header_put),
  7344. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_4 Header",
  7345. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7346. msm_dai_q6_tdm_header_get,
  7347. msm_dai_q6_tdm_header_put),
  7348. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_5 Header",
  7349. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7350. msm_dai_q6_tdm_header_get,
  7351. msm_dai_q6_tdm_header_put),
  7352. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_6 Header",
  7353. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7354. msm_dai_q6_tdm_header_get,
  7355. msm_dai_q6_tdm_header_put),
  7356. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_7 Header",
  7357. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7358. msm_dai_q6_tdm_header_get,
  7359. msm_dai_q6_tdm_header_put),
  7360. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_0 Header",
  7361. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7362. msm_dai_q6_tdm_header_get,
  7363. msm_dai_q6_tdm_header_put),
  7364. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_1 Header",
  7365. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7366. msm_dai_q6_tdm_header_get,
  7367. msm_dai_q6_tdm_header_put),
  7368. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_2 Header",
  7369. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7370. msm_dai_q6_tdm_header_get,
  7371. msm_dai_q6_tdm_header_put),
  7372. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_3 Header",
  7373. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7374. msm_dai_q6_tdm_header_get,
  7375. msm_dai_q6_tdm_header_put),
  7376. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_4 Header",
  7377. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7378. msm_dai_q6_tdm_header_get,
  7379. msm_dai_q6_tdm_header_put),
  7380. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_5 Header",
  7381. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7382. msm_dai_q6_tdm_header_get,
  7383. msm_dai_q6_tdm_header_put),
  7384. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_6 Header",
  7385. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7386. msm_dai_q6_tdm_header_get,
  7387. msm_dai_q6_tdm_header_put),
  7388. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_7 Header",
  7389. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7390. msm_dai_q6_tdm_header_get,
  7391. msm_dai_q6_tdm_header_put),
  7392. };
  7393. static int msm_dai_q6_tdm_set_clk(
  7394. struct msm_dai_q6_tdm_dai_data *dai_data,
  7395. u16 port_id, bool enable)
  7396. {
  7397. int rc = 0;
  7398. dai_data->clk_set.enable = enable;
  7399. rc = afe_set_lpass_clock_v2(port_id,
  7400. &dai_data->clk_set);
  7401. if (rc < 0)
  7402. pr_err("%s: afe lpass clock failed, err:%d\n",
  7403. __func__, rc);
  7404. return rc;
  7405. }
  7406. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  7407. {
  7408. int rc = 0;
  7409. struct msm_dai_q6_tdm_dai_data *tdm_dai_data = NULL;
  7410. struct snd_kcontrol *data_format_kcontrol = NULL;
  7411. struct snd_kcontrol *header_type_kcontrol = NULL;
  7412. struct snd_kcontrol *header_kcontrol = NULL;
  7413. int port_idx = 0;
  7414. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  7415. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  7416. const struct snd_kcontrol_new *header_ctrl = NULL;
  7417. tdm_dai_data = dev_get_drvdata(dai->dev);
  7418. msm_dai_q6_set_dai_id(dai);
  7419. port_idx = msm_dai_q6_get_port_idx(dai->id);
  7420. if (port_idx < 0) {
  7421. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7422. __func__, dai->id);
  7423. rc = -EINVAL;
  7424. goto rtn;
  7425. }
  7426. data_format_ctrl =
  7427. &tdm_config_controls_data_format[port_idx];
  7428. header_type_ctrl =
  7429. &tdm_config_controls_header_type[port_idx];
  7430. header_ctrl =
  7431. &tdm_config_controls_header[port_idx];
  7432. if (data_format_ctrl) {
  7433. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  7434. tdm_dai_data);
  7435. rc = snd_ctl_add(dai->component->card->snd_card,
  7436. data_format_kcontrol);
  7437. if (rc < 0) {
  7438. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  7439. __func__, dai->name);
  7440. goto rtn;
  7441. }
  7442. }
  7443. if (header_type_ctrl) {
  7444. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  7445. tdm_dai_data);
  7446. rc = snd_ctl_add(dai->component->card->snd_card,
  7447. header_type_kcontrol);
  7448. if (rc < 0) {
  7449. if (data_format_kcontrol)
  7450. snd_ctl_remove(dai->component->card->snd_card,
  7451. data_format_kcontrol);
  7452. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  7453. __func__, dai->name);
  7454. goto rtn;
  7455. }
  7456. }
  7457. if (header_ctrl) {
  7458. header_kcontrol = snd_ctl_new1(header_ctrl,
  7459. tdm_dai_data);
  7460. rc = snd_ctl_add(dai->component->card->snd_card,
  7461. header_kcontrol);
  7462. if (rc < 0) {
  7463. if (header_type_kcontrol)
  7464. snd_ctl_remove(dai->component->card->snd_card,
  7465. header_type_kcontrol);
  7466. if (data_format_kcontrol)
  7467. snd_ctl_remove(dai->component->card->snd_card,
  7468. data_format_kcontrol);
  7469. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  7470. __func__, dai->name);
  7471. goto rtn;
  7472. }
  7473. }
  7474. if (tdm_dai_data->is_island_dai)
  7475. rc = msm_dai_q6_add_island_mx_ctls(
  7476. dai->component->card->snd_card,
  7477. dai->name,
  7478. dai->id, (void *)tdm_dai_data);
  7479. rc = msm_dai_q6_dai_add_route(dai);
  7480. rtn:
  7481. return rc;
  7482. }
  7483. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  7484. {
  7485. int rc = 0;
  7486. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  7487. dev_get_drvdata(dai->dev);
  7488. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  7489. int group_idx = 0;
  7490. atomic_t *group_ref = NULL;
  7491. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7492. if (group_idx < 0) {
  7493. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7494. __func__, dai->id);
  7495. return -EINVAL;
  7496. }
  7497. group_ref = &tdm_group_ref[group_idx];
  7498. /* If AFE port is still up, close it */
  7499. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  7500. rc = afe_close(dai->id); /* can block */
  7501. if (rc < 0) {
  7502. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  7503. __func__, dai->id);
  7504. }
  7505. atomic_dec(group_ref);
  7506. clear_bit(STATUS_PORT_STARTED,
  7507. tdm_dai_data->status_mask);
  7508. if (atomic_read(group_ref) == 0) {
  7509. rc = afe_port_group_enable(group_id,
  7510. NULL, false, NULL);
  7511. if (rc < 0) {
  7512. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  7513. group_id);
  7514. }
  7515. }
  7516. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7517. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  7518. dai->id, false);
  7519. if (rc < 0) {
  7520. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  7521. __func__, dai->id);
  7522. }
  7523. }
  7524. }
  7525. return 0;
  7526. }
  7527. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  7528. unsigned int tx_mask,
  7529. unsigned int rx_mask,
  7530. int slots, int slot_width)
  7531. {
  7532. int rc = 0;
  7533. struct msm_dai_q6_tdm_dai_data *dai_data =
  7534. dev_get_drvdata(dai->dev);
  7535. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  7536. &dai_data->group_cfg.tdm_cfg;
  7537. unsigned int cap_mask;
  7538. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  7539. /* HW only supports 16 and 32 bit slot width configuration */
  7540. if ((slot_width != 16) && (slot_width != 32)) {
  7541. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  7542. __func__, slot_width);
  7543. return -EINVAL;
  7544. }
  7545. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  7546. switch (slots) {
  7547. case 1:
  7548. cap_mask = 0x01;
  7549. break;
  7550. case 2:
  7551. cap_mask = 0x03;
  7552. break;
  7553. case 4:
  7554. cap_mask = 0x0F;
  7555. break;
  7556. case 8:
  7557. cap_mask = 0xFF;
  7558. break;
  7559. case 16:
  7560. cap_mask = 0xFFFF;
  7561. break;
  7562. case 32:
  7563. cap_mask = 0xFFFFFFFF;
  7564. break;
  7565. default:
  7566. dev_err(dai->dev, "%s: invalid slots %d\n",
  7567. __func__, slots);
  7568. return -EINVAL;
  7569. }
  7570. switch (dai->id) {
  7571. case AFE_PORT_ID_PRIMARY_TDM_RX:
  7572. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  7573. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  7574. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  7575. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  7576. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  7577. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  7578. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  7579. case AFE_PORT_ID_SECONDARY_TDM_RX:
  7580. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  7581. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  7582. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  7583. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  7584. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  7585. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  7586. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  7587. case AFE_PORT_ID_TERTIARY_TDM_RX:
  7588. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  7589. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  7590. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  7591. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  7592. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  7593. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  7594. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  7595. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  7596. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  7597. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  7598. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  7599. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  7600. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  7601. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  7602. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  7603. case AFE_PORT_ID_QUINARY_TDM_RX:
  7604. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  7605. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  7606. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  7607. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  7608. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  7609. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  7610. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  7611. case AFE_PORT_ID_SENARY_TDM_RX:
  7612. case AFE_PORT_ID_SENARY_TDM_RX_1:
  7613. case AFE_PORT_ID_SENARY_TDM_RX_2:
  7614. case AFE_PORT_ID_SENARY_TDM_RX_3:
  7615. case AFE_PORT_ID_SENARY_TDM_RX_4:
  7616. case AFE_PORT_ID_SENARY_TDM_RX_5:
  7617. case AFE_PORT_ID_SENARY_TDM_RX_6:
  7618. case AFE_PORT_ID_SENARY_TDM_RX_7:
  7619. tdm_group->nslots_per_frame = slots;
  7620. tdm_group->slot_width = slot_width;
  7621. tdm_group->slot_mask = rx_mask & cap_mask;
  7622. break;
  7623. case AFE_PORT_ID_PRIMARY_TDM_TX:
  7624. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  7625. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  7626. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  7627. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  7628. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  7629. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  7630. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  7631. case AFE_PORT_ID_SECONDARY_TDM_TX:
  7632. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  7633. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  7634. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  7635. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  7636. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  7637. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  7638. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  7639. case AFE_PORT_ID_TERTIARY_TDM_TX:
  7640. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  7641. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  7642. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  7643. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  7644. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  7645. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  7646. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  7647. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  7648. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  7649. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  7650. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  7651. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  7652. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  7653. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  7654. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  7655. case AFE_PORT_ID_QUINARY_TDM_TX:
  7656. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  7657. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  7658. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  7659. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  7660. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  7661. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  7662. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  7663. case AFE_PORT_ID_SENARY_TDM_TX:
  7664. case AFE_PORT_ID_SENARY_TDM_TX_1:
  7665. case AFE_PORT_ID_SENARY_TDM_TX_2:
  7666. case AFE_PORT_ID_SENARY_TDM_TX_3:
  7667. case AFE_PORT_ID_SENARY_TDM_TX_4:
  7668. case AFE_PORT_ID_SENARY_TDM_TX_5:
  7669. case AFE_PORT_ID_SENARY_TDM_TX_6:
  7670. case AFE_PORT_ID_SENARY_TDM_TX_7:
  7671. tdm_group->nslots_per_frame = slots;
  7672. tdm_group->slot_width = slot_width;
  7673. tdm_group->slot_mask = tx_mask & cap_mask;
  7674. break;
  7675. default:
  7676. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7677. __func__, dai->id);
  7678. return -EINVAL;
  7679. }
  7680. return rc;
  7681. }
  7682. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  7683. int clk_id, unsigned int freq, int dir)
  7684. {
  7685. struct msm_dai_q6_tdm_dai_data *dai_data =
  7686. dev_get_drvdata(dai->dev);
  7687. if ((dai->id >= AFE_PORT_ID_PRIMARY_TDM_RX) &&
  7688. (dai->id <= AFE_PORT_ID_SENARY_TDM_TX_7)) {
  7689. dai_data->clk_set.clk_freq_in_hz = freq;
  7690. } else {
  7691. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7692. __func__, dai->id);
  7693. return -EINVAL;
  7694. }
  7695. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  7696. __func__, dai->id, freq);
  7697. return 0;
  7698. }
  7699. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  7700. unsigned int tx_num, unsigned int *tx_slot,
  7701. unsigned int rx_num, unsigned int *rx_slot)
  7702. {
  7703. int rc = 0;
  7704. struct msm_dai_q6_tdm_dai_data *dai_data =
  7705. dev_get_drvdata(dai->dev);
  7706. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  7707. &dai_data->port_cfg.slot_mapping;
  7708. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  7709. &dai_data->port_cfg.slot_mapping_v2;
  7710. int i = 0;
  7711. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  7712. switch (dai->id) {
  7713. case AFE_PORT_ID_PRIMARY_TDM_RX:
  7714. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  7715. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  7716. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  7717. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  7718. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  7719. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  7720. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  7721. case AFE_PORT_ID_SECONDARY_TDM_RX:
  7722. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  7723. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  7724. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  7725. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  7726. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  7727. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  7728. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  7729. case AFE_PORT_ID_TERTIARY_TDM_RX:
  7730. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  7731. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  7732. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  7733. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  7734. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  7735. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  7736. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  7737. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  7738. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  7739. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  7740. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  7741. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  7742. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  7743. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  7744. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  7745. case AFE_PORT_ID_QUINARY_TDM_RX:
  7746. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  7747. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  7748. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  7749. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  7750. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  7751. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  7752. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  7753. case AFE_PORT_ID_SENARY_TDM_RX:
  7754. case AFE_PORT_ID_SENARY_TDM_RX_1:
  7755. case AFE_PORT_ID_SENARY_TDM_RX_2:
  7756. case AFE_PORT_ID_SENARY_TDM_RX_3:
  7757. case AFE_PORT_ID_SENARY_TDM_RX_4:
  7758. case AFE_PORT_ID_SENARY_TDM_RX_5:
  7759. case AFE_PORT_ID_SENARY_TDM_RX_6:
  7760. case AFE_PORT_ID_SENARY_TDM_RX_7:
  7761. if (q6core_get_avcs_api_version_per_service(
  7762. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  7763. if (!rx_slot) {
  7764. dev_err(dai->dev, "%s: rx slot not found\n",
  7765. __func__);
  7766. return -EINVAL;
  7767. }
  7768. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  7769. dev_err(dai->dev, "%s: invalid rx num %d\n",
  7770. __func__,
  7771. rx_num);
  7772. return -EINVAL;
  7773. }
  7774. for (i = 0; i < rx_num; i++)
  7775. slot_mapping_v2->offset[i] = rx_slot[i];
  7776. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  7777. i++)
  7778. slot_mapping_v2->offset[i] =
  7779. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7780. slot_mapping_v2->num_channel = rx_num;
  7781. } else {
  7782. if (!rx_slot) {
  7783. dev_err(dai->dev, "%s: rx slot not found\n",
  7784. __func__);
  7785. return -EINVAL;
  7786. }
  7787. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7788. dev_err(dai->dev, "%s: invalid rx num %d\n",
  7789. __func__,
  7790. rx_num);
  7791. return -EINVAL;
  7792. }
  7793. for (i = 0; i < rx_num; i++)
  7794. slot_mapping->offset[i] = rx_slot[i];
  7795. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7796. slot_mapping->offset[i] =
  7797. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7798. slot_mapping->num_channel = rx_num;
  7799. }
  7800. break;
  7801. case AFE_PORT_ID_PRIMARY_TDM_TX:
  7802. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  7803. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  7804. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  7805. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  7806. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  7807. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  7808. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  7809. case AFE_PORT_ID_SECONDARY_TDM_TX:
  7810. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  7811. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  7812. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  7813. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  7814. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  7815. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  7816. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  7817. case AFE_PORT_ID_TERTIARY_TDM_TX:
  7818. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  7819. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  7820. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  7821. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  7822. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  7823. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  7824. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  7825. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  7826. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  7827. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  7828. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  7829. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  7830. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  7831. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  7832. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  7833. case AFE_PORT_ID_QUINARY_TDM_TX:
  7834. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  7835. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  7836. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  7837. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  7838. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  7839. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  7840. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  7841. case AFE_PORT_ID_SENARY_TDM_TX:
  7842. case AFE_PORT_ID_SENARY_TDM_TX_1:
  7843. case AFE_PORT_ID_SENARY_TDM_TX_2:
  7844. case AFE_PORT_ID_SENARY_TDM_TX_3:
  7845. case AFE_PORT_ID_SENARY_TDM_TX_4:
  7846. case AFE_PORT_ID_SENARY_TDM_TX_5:
  7847. case AFE_PORT_ID_SENARY_TDM_TX_6:
  7848. case AFE_PORT_ID_SENARY_TDM_TX_7:
  7849. if (q6core_get_avcs_api_version_per_service(
  7850. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  7851. if (!tx_slot) {
  7852. dev_err(dai->dev, "%s: tx slot not found\n",
  7853. __func__);
  7854. return -EINVAL;
  7855. }
  7856. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  7857. dev_err(dai->dev, "%s: invalid tx num %d\n",
  7858. __func__,
  7859. tx_num);
  7860. return -EINVAL;
  7861. }
  7862. for (i = 0; i < tx_num; i++)
  7863. slot_mapping_v2->offset[i] = tx_slot[i];
  7864. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  7865. i++)
  7866. slot_mapping_v2->offset[i] =
  7867. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7868. slot_mapping_v2->num_channel = tx_num;
  7869. } else {
  7870. if (!tx_slot) {
  7871. dev_err(dai->dev, "%s: tx slot not found\n",
  7872. __func__);
  7873. return -EINVAL;
  7874. }
  7875. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7876. dev_err(dai->dev, "%s: invalid tx num %d\n",
  7877. __func__,
  7878. tx_num);
  7879. return -EINVAL;
  7880. }
  7881. for (i = 0; i < tx_num; i++)
  7882. slot_mapping->offset[i] = tx_slot[i];
  7883. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7884. slot_mapping->offset[i] =
  7885. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7886. slot_mapping->num_channel = tx_num;
  7887. }
  7888. break;
  7889. default:
  7890. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7891. __func__, dai->id);
  7892. return -EINVAL;
  7893. }
  7894. return rc;
  7895. }
  7896. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  7897. struct snd_pcm_hw_params *params,
  7898. struct snd_soc_dai *dai)
  7899. {
  7900. struct msm_dai_q6_tdm_dai_data *dai_data =
  7901. dev_get_drvdata(dai->dev);
  7902. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  7903. &dai_data->group_cfg.tdm_cfg;
  7904. struct afe_param_id_tdm_cfg *tdm =
  7905. &dai_data->port_cfg.tdm;
  7906. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  7907. &dai_data->port_cfg.slot_mapping;
  7908. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  7909. &dai_data->port_cfg.slot_mapping_v2;
  7910. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  7911. &dai_data->port_cfg.custom_tdm_header;
  7912. pr_debug("%s: dev_name: %s\n",
  7913. __func__, dev_name(dai->dev));
  7914. if ((params_channels(params) == 0) ||
  7915. (params_channels(params) > 32)) {
  7916. dev_err(dai->dev, "%s: invalid param channels %d\n",
  7917. __func__, params_channels(params));
  7918. return -EINVAL;
  7919. }
  7920. switch (params_format(params)) {
  7921. case SNDRV_PCM_FORMAT_S16_LE:
  7922. dai_data->bitwidth = 16;
  7923. break;
  7924. case SNDRV_PCM_FORMAT_S24_LE:
  7925. case SNDRV_PCM_FORMAT_S24_3LE:
  7926. dai_data->bitwidth = 24;
  7927. break;
  7928. case SNDRV_PCM_FORMAT_S32_LE:
  7929. dai_data->bitwidth = 32;
  7930. break;
  7931. default:
  7932. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  7933. __func__, params_format(params));
  7934. return -EINVAL;
  7935. }
  7936. dai_data->channels = params_channels(params);
  7937. dai_data->rate = params_rate(params);
  7938. /*
  7939. * update tdm group config param
  7940. * NOTE: group config is set to the same as slot config.
  7941. */
  7942. tdm_group->bit_width = tdm_group->slot_width;
  7943. /*
  7944. * for multi lane scenario
  7945. * Total number of active channels = number of active lanes * number of active slots.
  7946. */
  7947. if (dai_data->lane_cfg.lane_mask != AFE_LANE_MASK_INVALID)
  7948. tdm_group->num_channels = tdm_group->nslots_per_frame
  7949. * num_of_bits_set(dai_data->lane_cfg.lane_mask);
  7950. else
  7951. tdm_group->num_channels = tdm_group->nslots_per_frame;
  7952. tdm_group->sample_rate = dai_data->rate;
  7953. pr_debug("%s: TDM GROUP:\n"
  7954. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7955. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  7956. __func__,
  7957. tdm_group->num_channels,
  7958. tdm_group->sample_rate,
  7959. tdm_group->bit_width,
  7960. tdm_group->nslots_per_frame,
  7961. tdm_group->slot_width,
  7962. tdm_group->slot_mask);
  7963. pr_debug("%s: TDM GROUP:\n"
  7964. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  7965. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  7966. __func__,
  7967. tdm_group->port_id[0],
  7968. tdm_group->port_id[1],
  7969. tdm_group->port_id[2],
  7970. tdm_group->port_id[3],
  7971. tdm_group->port_id[4],
  7972. tdm_group->port_id[5],
  7973. tdm_group->port_id[6],
  7974. tdm_group->port_id[7]);
  7975. pr_debug("%s: TDM GROUP ID 0x%x lane mask 0x%x:\n",
  7976. __func__,
  7977. tdm_group->group_id,
  7978. dai_data->lane_cfg.lane_mask);
  7979. /*
  7980. * update tdm config param
  7981. * NOTE: channels/rate/bitwidth are per stream property
  7982. */
  7983. tdm->num_channels = dai_data->channels;
  7984. tdm->sample_rate = dai_data->rate;
  7985. tdm->bit_width = dai_data->bitwidth;
  7986. /*
  7987. * port slot config is the same as group slot config
  7988. * port slot mask should be set according to offset
  7989. */
  7990. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  7991. tdm->slot_width = tdm_group->slot_width;
  7992. tdm->slot_mask = tdm_group->slot_mask;
  7993. pr_debug("%s: TDM:\n"
  7994. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7995. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  7996. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  7997. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  7998. __func__,
  7999. tdm->num_channels,
  8000. tdm->sample_rate,
  8001. tdm->bit_width,
  8002. tdm->nslots_per_frame,
  8003. tdm->slot_width,
  8004. tdm->slot_mask,
  8005. tdm->data_format,
  8006. tdm->sync_mode,
  8007. tdm->sync_src,
  8008. tdm->ctrl_data_out_enable,
  8009. tdm->ctrl_invert_sync_pulse,
  8010. tdm->ctrl_sync_data_delay);
  8011. if (q6core_get_avcs_api_version_per_service(
  8012. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8013. /*
  8014. * update slot mapping v2 config param
  8015. * NOTE: channels/rate/bitwidth are per stream property
  8016. */
  8017. slot_mapping_v2->bitwidth = dai_data->bitwidth;
  8018. pr_debug("%s: SLOT MAPPING_V2:\n"
  8019. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  8020. __func__,
  8021. slot_mapping_v2->num_channel,
  8022. slot_mapping_v2->bitwidth,
  8023. slot_mapping_v2->data_align_type);
  8024. pr_debug("%s: SLOT MAPPING V2:\n"
  8025. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  8026. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n"
  8027. "offset[8]=0x%x offset[9]=0x%x offset[10]=0x%x offset[11]=0x%x\n"
  8028. "offset[12]=0x%x offset[13]=0x%x offset[14]=0x%x offset[15]=0x%x\n"
  8029. "offset[16]=0x%x offset[17]=0x%x offset[18]=0x%x offset[19]=0x%x\n"
  8030. "offset[20]=0x%x offset[21]=0x%x offset[22]=0x%x offset[23]=0x%x\n"
  8031. "offset[24]=0x%x offset[25]=0x%x offset[26]=0x%x offset[27]=0x%x\n"
  8032. "offset[28]=0x%x offset[29]=0x%x offset[30]=0x%x offset[31]=0x%x\n",
  8033. __func__,
  8034. slot_mapping_v2->offset[0],
  8035. slot_mapping_v2->offset[1],
  8036. slot_mapping_v2->offset[2],
  8037. slot_mapping_v2->offset[3],
  8038. slot_mapping_v2->offset[4],
  8039. slot_mapping_v2->offset[5],
  8040. slot_mapping_v2->offset[6],
  8041. slot_mapping_v2->offset[7],
  8042. slot_mapping_v2->offset[8],
  8043. slot_mapping_v2->offset[9],
  8044. slot_mapping_v2->offset[10],
  8045. slot_mapping_v2->offset[11],
  8046. slot_mapping_v2->offset[12],
  8047. slot_mapping_v2->offset[13],
  8048. slot_mapping_v2->offset[14],
  8049. slot_mapping_v2->offset[15],
  8050. slot_mapping_v2->offset[16],
  8051. slot_mapping_v2->offset[17],
  8052. slot_mapping_v2->offset[18],
  8053. slot_mapping_v2->offset[19],
  8054. slot_mapping_v2->offset[20],
  8055. slot_mapping_v2->offset[21],
  8056. slot_mapping_v2->offset[22],
  8057. slot_mapping_v2->offset[23],
  8058. slot_mapping_v2->offset[24],
  8059. slot_mapping_v2->offset[25],
  8060. slot_mapping_v2->offset[26],
  8061. slot_mapping_v2->offset[27],
  8062. slot_mapping_v2->offset[28],
  8063. slot_mapping_v2->offset[29],
  8064. slot_mapping_v2->offset[30],
  8065. slot_mapping_v2->offset[31]);
  8066. } else {
  8067. /*
  8068. * update slot mapping config param
  8069. * NOTE: channels/rate/bitwidth are per stream property
  8070. */
  8071. slot_mapping->bitwidth = dai_data->bitwidth;
  8072. pr_debug("%s: SLOT MAPPING:\n"
  8073. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  8074. __func__,
  8075. slot_mapping->num_channel,
  8076. slot_mapping->bitwidth,
  8077. slot_mapping->data_align_type);
  8078. pr_debug("%s: SLOT MAPPING:\n"
  8079. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  8080. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  8081. __func__,
  8082. slot_mapping->offset[0],
  8083. slot_mapping->offset[1],
  8084. slot_mapping->offset[2],
  8085. slot_mapping->offset[3],
  8086. slot_mapping->offset[4],
  8087. slot_mapping->offset[5],
  8088. slot_mapping->offset[6],
  8089. slot_mapping->offset[7]);
  8090. }
  8091. /*
  8092. * update custom header config param
  8093. * NOTE: channels/rate/bitwidth are per playback stream property.
  8094. * custom tdm header only applicable to playback stream.
  8095. */
  8096. if (custom_tdm_header->header_type !=
  8097. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  8098. pr_debug("%s: CUSTOM TDM HEADER:\n"
  8099. "start_offset=0x%x header_width=%d\n"
  8100. "num_frame_repeat=%d header_type=0x%x\n",
  8101. __func__,
  8102. custom_tdm_header->start_offset,
  8103. custom_tdm_header->header_width,
  8104. custom_tdm_header->num_frame_repeat,
  8105. custom_tdm_header->header_type);
  8106. pr_debug("%s: CUSTOM TDM HEADER:\n"
  8107. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  8108. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  8109. __func__,
  8110. custom_tdm_header->header[0],
  8111. custom_tdm_header->header[1],
  8112. custom_tdm_header->header[2],
  8113. custom_tdm_header->header[3],
  8114. custom_tdm_header->header[4],
  8115. custom_tdm_header->header[5],
  8116. custom_tdm_header->header[6],
  8117. custom_tdm_header->header[7]);
  8118. }
  8119. return 0;
  8120. }
  8121. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  8122. struct snd_soc_dai *dai)
  8123. {
  8124. int rc = 0;
  8125. struct msm_dai_q6_tdm_dai_data *dai_data =
  8126. dev_get_drvdata(dai->dev);
  8127. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  8128. int group_idx = 0;
  8129. atomic_t *group_ref = NULL;
  8130. dev_dbg(dai->dev, "%s: dev_name: %s dev_id: 0x%x group_id: 0x%x\n",
  8131. __func__, dev_name(dai->dev), dai->dev->id, group_id);
  8132. if (dai_data->port_cfg.custom_tdm_header.minor_version == 0)
  8133. dev_dbg(dai->dev,
  8134. "%s: Custom tdm header not supported\n", __func__);
  8135. group_idx = msm_dai_q6_get_group_idx(dai->id);
  8136. if (group_idx < 0) {
  8137. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8138. __func__, dai->id);
  8139. return -EINVAL;
  8140. }
  8141. mutex_lock(&tdm_mutex);
  8142. group_ref = &tdm_group_ref[group_idx];
  8143. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  8144. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8145. /* TX and RX share the same clk. So enable the clk
  8146. * per TDM interface. */
  8147. rc = msm_dai_q6_tdm_set_clk(dai_data,
  8148. dai->id, true);
  8149. if (rc < 0) {
  8150. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  8151. __func__, dai->id);
  8152. goto rtn;
  8153. }
  8154. }
  8155. /* PORT START should be set if prepare called
  8156. * in active state.
  8157. */
  8158. if (atomic_read(group_ref) == 0) {
  8159. /*
  8160. * if only one port, don't do group enable as there
  8161. * is no group need for only one port
  8162. */
  8163. if (dai_data->num_group_ports > 1) {
  8164. rc = afe_port_group_enable(group_id,
  8165. &dai_data->group_cfg, true,
  8166. &dai_data->lane_cfg);
  8167. if (rc < 0) {
  8168. dev_err(dai->dev,
  8169. "%s: fail to enable AFE group 0x%x\n",
  8170. __func__, group_id);
  8171. goto rtn;
  8172. }
  8173. }
  8174. }
  8175. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  8176. dai_data->rate, dai_data->num_group_ports);
  8177. if (rc < 0) {
  8178. if (atomic_read(group_ref) == 0) {
  8179. afe_port_group_enable(group_id,
  8180. NULL, false, NULL);
  8181. }
  8182. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8183. msm_dai_q6_tdm_set_clk(dai_data,
  8184. dai->id, false);
  8185. }
  8186. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  8187. __func__, dai->id);
  8188. } else {
  8189. set_bit(STATUS_PORT_STARTED,
  8190. dai_data->status_mask);
  8191. atomic_inc(group_ref);
  8192. }
  8193. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  8194. /* NOTE: AFE should error out if HW resource contention */
  8195. }
  8196. rtn:
  8197. mutex_unlock(&tdm_mutex);
  8198. return rc;
  8199. }
  8200. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  8201. struct snd_soc_dai *dai)
  8202. {
  8203. int rc = 0;
  8204. struct msm_dai_q6_tdm_dai_data *dai_data =
  8205. dev_get_drvdata(dai->dev);
  8206. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  8207. int group_idx = 0;
  8208. atomic_t *group_ref = NULL;
  8209. group_idx = msm_dai_q6_get_group_idx(dai->id);
  8210. if (group_idx < 0) {
  8211. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8212. __func__, dai->id);
  8213. return;
  8214. }
  8215. mutex_lock(&tdm_mutex);
  8216. group_ref = &tdm_group_ref[group_idx];
  8217. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  8218. rc = afe_close(dai->id);
  8219. if (rc < 0) {
  8220. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  8221. __func__, dai->id);
  8222. }
  8223. atomic_dec(group_ref);
  8224. clear_bit(STATUS_PORT_STARTED,
  8225. dai_data->status_mask);
  8226. if (atomic_read(group_ref) == 0) {
  8227. rc = afe_port_group_enable(group_id,
  8228. NULL, false, NULL);
  8229. if (rc < 0) {
  8230. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  8231. __func__, group_id);
  8232. }
  8233. }
  8234. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8235. rc = msm_dai_q6_tdm_set_clk(dai_data,
  8236. dai->id, false);
  8237. if (rc < 0) {
  8238. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  8239. __func__, dai->id);
  8240. }
  8241. }
  8242. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  8243. /* NOTE: AFE should error out if HW resource contention */
  8244. }
  8245. mutex_unlock(&tdm_mutex);
  8246. }
  8247. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  8248. .prepare = msm_dai_q6_tdm_prepare,
  8249. .hw_params = msm_dai_q6_tdm_hw_params,
  8250. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  8251. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  8252. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  8253. .shutdown = msm_dai_q6_tdm_shutdown,
  8254. };
  8255. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  8256. {
  8257. .playback = {
  8258. .stream_name = "Primary TDM0 Playback",
  8259. .aif_name = "PRI_TDM_RX_0",
  8260. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8261. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8262. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8263. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8264. SNDRV_PCM_FMTBIT_S24_LE |
  8265. SNDRV_PCM_FMTBIT_S32_LE,
  8266. .channels_min = 1,
  8267. .channels_max = 16,
  8268. .rate_min = 8000,
  8269. .rate_max = 352800,
  8270. },
  8271. .name = "PRI_TDM_RX_0",
  8272. .ops = &msm_dai_q6_tdm_ops,
  8273. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  8274. .probe = msm_dai_q6_dai_tdm_probe,
  8275. .remove = msm_dai_q6_dai_tdm_remove,
  8276. },
  8277. {
  8278. .playback = {
  8279. .stream_name = "Primary TDM1 Playback",
  8280. .aif_name = "PRI_TDM_RX_1",
  8281. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8282. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8283. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8284. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8285. SNDRV_PCM_FMTBIT_S24_LE |
  8286. SNDRV_PCM_FMTBIT_S32_LE,
  8287. .channels_min = 1,
  8288. .channels_max = 16,
  8289. .rate_min = 8000,
  8290. .rate_max = 352800,
  8291. },
  8292. .name = "PRI_TDM_RX_1",
  8293. .ops = &msm_dai_q6_tdm_ops,
  8294. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  8295. .probe = msm_dai_q6_dai_tdm_probe,
  8296. .remove = msm_dai_q6_dai_tdm_remove,
  8297. },
  8298. {
  8299. .playback = {
  8300. .stream_name = "Primary TDM2 Playback",
  8301. .aif_name = "PRI_TDM_RX_2",
  8302. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8303. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8304. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8305. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8306. SNDRV_PCM_FMTBIT_S24_LE |
  8307. SNDRV_PCM_FMTBIT_S32_LE,
  8308. .channels_min = 1,
  8309. .channels_max = 16,
  8310. .rate_min = 8000,
  8311. .rate_max = 352800,
  8312. },
  8313. .name = "PRI_TDM_RX_2",
  8314. .ops = &msm_dai_q6_tdm_ops,
  8315. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  8316. .probe = msm_dai_q6_dai_tdm_probe,
  8317. .remove = msm_dai_q6_dai_tdm_remove,
  8318. },
  8319. {
  8320. .playback = {
  8321. .stream_name = "Primary TDM3 Playback",
  8322. .aif_name = "PRI_TDM_RX_3",
  8323. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8324. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8325. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8326. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8327. SNDRV_PCM_FMTBIT_S24_LE |
  8328. SNDRV_PCM_FMTBIT_S32_LE,
  8329. .channels_min = 1,
  8330. .channels_max = 16,
  8331. .rate_min = 8000,
  8332. .rate_max = 352800,
  8333. },
  8334. .name = "PRI_TDM_RX_3",
  8335. .ops = &msm_dai_q6_tdm_ops,
  8336. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  8337. .probe = msm_dai_q6_dai_tdm_probe,
  8338. .remove = msm_dai_q6_dai_tdm_remove,
  8339. },
  8340. {
  8341. .playback = {
  8342. .stream_name = "Primary TDM4 Playback",
  8343. .aif_name = "PRI_TDM_RX_4",
  8344. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8345. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8346. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8347. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8348. SNDRV_PCM_FMTBIT_S24_LE |
  8349. SNDRV_PCM_FMTBIT_S32_LE,
  8350. .channels_min = 1,
  8351. .channels_max = 16,
  8352. .rate_min = 8000,
  8353. .rate_max = 352800,
  8354. },
  8355. .name = "PRI_TDM_RX_4",
  8356. .ops = &msm_dai_q6_tdm_ops,
  8357. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  8358. .probe = msm_dai_q6_dai_tdm_probe,
  8359. .remove = msm_dai_q6_dai_tdm_remove,
  8360. },
  8361. {
  8362. .playback = {
  8363. .stream_name = "Primary TDM5 Playback",
  8364. .aif_name = "PRI_TDM_RX_5",
  8365. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8366. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8367. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8368. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8369. SNDRV_PCM_FMTBIT_S24_LE |
  8370. SNDRV_PCM_FMTBIT_S32_LE,
  8371. .channels_min = 1,
  8372. .channels_max = 16,
  8373. .rate_min = 8000,
  8374. .rate_max = 352800,
  8375. },
  8376. .name = "PRI_TDM_RX_5",
  8377. .ops = &msm_dai_q6_tdm_ops,
  8378. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  8379. .probe = msm_dai_q6_dai_tdm_probe,
  8380. .remove = msm_dai_q6_dai_tdm_remove,
  8381. },
  8382. {
  8383. .playback = {
  8384. .stream_name = "Primary TDM6 Playback",
  8385. .aif_name = "PRI_TDM_RX_6",
  8386. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8387. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8388. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8389. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8390. SNDRV_PCM_FMTBIT_S24_LE |
  8391. SNDRV_PCM_FMTBIT_S32_LE,
  8392. .channels_min = 1,
  8393. .channels_max = 16,
  8394. .rate_min = 8000,
  8395. .rate_max = 352800,
  8396. },
  8397. .name = "PRI_TDM_RX_6",
  8398. .ops = &msm_dai_q6_tdm_ops,
  8399. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  8400. .probe = msm_dai_q6_dai_tdm_probe,
  8401. .remove = msm_dai_q6_dai_tdm_remove,
  8402. },
  8403. {
  8404. .playback = {
  8405. .stream_name = "Primary TDM7 Playback",
  8406. .aif_name = "PRI_TDM_RX_7",
  8407. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8408. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8409. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8410. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8411. SNDRV_PCM_FMTBIT_S24_LE |
  8412. SNDRV_PCM_FMTBIT_S32_LE,
  8413. .channels_min = 1,
  8414. .channels_max = 16,
  8415. .rate_min = 8000,
  8416. .rate_max = 352800,
  8417. },
  8418. .name = "PRI_TDM_RX_7",
  8419. .ops = &msm_dai_q6_tdm_ops,
  8420. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  8421. .probe = msm_dai_q6_dai_tdm_probe,
  8422. .remove = msm_dai_q6_dai_tdm_remove,
  8423. },
  8424. {
  8425. .capture = {
  8426. .stream_name = "Primary TDM0 Capture",
  8427. .aif_name = "PRI_TDM_TX_0",
  8428. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8429. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8430. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8431. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8432. SNDRV_PCM_FMTBIT_S24_LE |
  8433. SNDRV_PCM_FMTBIT_S32_LE,
  8434. .channels_min = 1,
  8435. .channels_max = 16,
  8436. .rate_min = 8000,
  8437. .rate_max = 352800,
  8438. },
  8439. .name = "PRI_TDM_TX_0",
  8440. .ops = &msm_dai_q6_tdm_ops,
  8441. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  8442. .probe = msm_dai_q6_dai_tdm_probe,
  8443. .remove = msm_dai_q6_dai_tdm_remove,
  8444. },
  8445. {
  8446. .capture = {
  8447. .stream_name = "Primary TDM1 Capture",
  8448. .aif_name = "PRI_TDM_TX_1",
  8449. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8450. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8451. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8452. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8453. SNDRV_PCM_FMTBIT_S24_LE |
  8454. SNDRV_PCM_FMTBIT_S32_LE,
  8455. .channels_min = 1,
  8456. .channels_max = 16,
  8457. .rate_min = 8000,
  8458. .rate_max = 352800,
  8459. },
  8460. .name = "PRI_TDM_TX_1",
  8461. .ops = &msm_dai_q6_tdm_ops,
  8462. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  8463. .probe = msm_dai_q6_dai_tdm_probe,
  8464. .remove = msm_dai_q6_dai_tdm_remove,
  8465. },
  8466. {
  8467. .capture = {
  8468. .stream_name = "Primary TDM2 Capture",
  8469. .aif_name = "PRI_TDM_TX_2",
  8470. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8471. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8472. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8473. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8474. SNDRV_PCM_FMTBIT_S24_LE |
  8475. SNDRV_PCM_FMTBIT_S32_LE,
  8476. .channels_min = 1,
  8477. .channels_max = 16,
  8478. .rate_min = 8000,
  8479. .rate_max = 352800,
  8480. },
  8481. .name = "PRI_TDM_TX_2",
  8482. .ops = &msm_dai_q6_tdm_ops,
  8483. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  8484. .probe = msm_dai_q6_dai_tdm_probe,
  8485. .remove = msm_dai_q6_dai_tdm_remove,
  8486. },
  8487. {
  8488. .capture = {
  8489. .stream_name = "Primary TDM3 Capture",
  8490. .aif_name = "PRI_TDM_TX_3",
  8491. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8492. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8493. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8494. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8495. SNDRV_PCM_FMTBIT_S24_LE |
  8496. SNDRV_PCM_FMTBIT_S32_LE,
  8497. .channels_min = 1,
  8498. .channels_max = 16,
  8499. .rate_min = 8000,
  8500. .rate_max = 352800,
  8501. },
  8502. .name = "PRI_TDM_TX_3",
  8503. .ops = &msm_dai_q6_tdm_ops,
  8504. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  8505. .probe = msm_dai_q6_dai_tdm_probe,
  8506. .remove = msm_dai_q6_dai_tdm_remove,
  8507. },
  8508. {
  8509. .capture = {
  8510. .stream_name = "Primary TDM4 Capture",
  8511. .aif_name = "PRI_TDM_TX_4",
  8512. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8513. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8514. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8515. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8516. SNDRV_PCM_FMTBIT_S24_LE |
  8517. SNDRV_PCM_FMTBIT_S32_LE,
  8518. .channels_min = 1,
  8519. .channels_max = 16,
  8520. .rate_min = 8000,
  8521. .rate_max = 352800,
  8522. },
  8523. .name = "PRI_TDM_TX_4",
  8524. .ops = &msm_dai_q6_tdm_ops,
  8525. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  8526. .probe = msm_dai_q6_dai_tdm_probe,
  8527. .remove = msm_dai_q6_dai_tdm_remove,
  8528. },
  8529. {
  8530. .capture = {
  8531. .stream_name = "Primary TDM5 Capture",
  8532. .aif_name = "PRI_TDM_TX_5",
  8533. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8534. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8535. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8536. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8537. SNDRV_PCM_FMTBIT_S24_LE |
  8538. SNDRV_PCM_FMTBIT_S32_LE,
  8539. .channels_min = 1,
  8540. .channels_max = 16,
  8541. .rate_min = 8000,
  8542. .rate_max = 352800,
  8543. },
  8544. .name = "PRI_TDM_TX_5",
  8545. .ops = &msm_dai_q6_tdm_ops,
  8546. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  8547. .probe = msm_dai_q6_dai_tdm_probe,
  8548. .remove = msm_dai_q6_dai_tdm_remove,
  8549. },
  8550. {
  8551. .capture = {
  8552. .stream_name = "Primary TDM6 Capture",
  8553. .aif_name = "PRI_TDM_TX_6",
  8554. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8555. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8556. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8557. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8558. SNDRV_PCM_FMTBIT_S24_LE |
  8559. SNDRV_PCM_FMTBIT_S32_LE,
  8560. .channels_min = 1,
  8561. .channels_max = 16,
  8562. .rate_min = 8000,
  8563. .rate_max = 352800,
  8564. },
  8565. .name = "PRI_TDM_TX_6",
  8566. .ops = &msm_dai_q6_tdm_ops,
  8567. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  8568. .probe = msm_dai_q6_dai_tdm_probe,
  8569. .remove = msm_dai_q6_dai_tdm_remove,
  8570. },
  8571. {
  8572. .capture = {
  8573. .stream_name = "Primary TDM7 Capture",
  8574. .aif_name = "PRI_TDM_TX_7",
  8575. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8576. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8577. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8578. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8579. SNDRV_PCM_FMTBIT_S24_LE |
  8580. SNDRV_PCM_FMTBIT_S32_LE,
  8581. .channels_min = 1,
  8582. .channels_max = 16,
  8583. .rate_min = 8000,
  8584. .rate_max = 352800,
  8585. },
  8586. .name = "PRI_TDM_TX_7",
  8587. .ops = &msm_dai_q6_tdm_ops,
  8588. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  8589. .probe = msm_dai_q6_dai_tdm_probe,
  8590. .remove = msm_dai_q6_dai_tdm_remove,
  8591. },
  8592. {
  8593. .playback = {
  8594. .stream_name = "Secondary TDM0 Playback",
  8595. .aif_name = "SEC_TDM_RX_0",
  8596. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8597. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8598. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8599. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8600. SNDRV_PCM_FMTBIT_S24_LE |
  8601. SNDRV_PCM_FMTBIT_S32_LE,
  8602. .channels_min = 1,
  8603. .channels_max = 16,
  8604. .rate_min = 8000,
  8605. .rate_max = 352800,
  8606. },
  8607. .name = "SEC_TDM_RX_0",
  8608. .ops = &msm_dai_q6_tdm_ops,
  8609. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  8610. .probe = msm_dai_q6_dai_tdm_probe,
  8611. .remove = msm_dai_q6_dai_tdm_remove,
  8612. },
  8613. {
  8614. .playback = {
  8615. .stream_name = "Secondary TDM1 Playback",
  8616. .aif_name = "SEC_TDM_RX_1",
  8617. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8618. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8619. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8620. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8621. SNDRV_PCM_FMTBIT_S24_LE |
  8622. SNDRV_PCM_FMTBIT_S32_LE,
  8623. .channels_min = 1,
  8624. .channels_max = 16,
  8625. .rate_min = 8000,
  8626. .rate_max = 352800,
  8627. },
  8628. .name = "SEC_TDM_RX_1",
  8629. .ops = &msm_dai_q6_tdm_ops,
  8630. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  8631. .probe = msm_dai_q6_dai_tdm_probe,
  8632. .remove = msm_dai_q6_dai_tdm_remove,
  8633. },
  8634. {
  8635. .playback = {
  8636. .stream_name = "Secondary TDM2 Playback",
  8637. .aif_name = "SEC_TDM_RX_2",
  8638. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8639. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8640. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8641. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8642. SNDRV_PCM_FMTBIT_S24_LE |
  8643. SNDRV_PCM_FMTBIT_S32_LE,
  8644. .channels_min = 1,
  8645. .channels_max = 16,
  8646. .rate_min = 8000,
  8647. .rate_max = 352800,
  8648. },
  8649. .name = "SEC_TDM_RX_2",
  8650. .ops = &msm_dai_q6_tdm_ops,
  8651. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  8652. .probe = msm_dai_q6_dai_tdm_probe,
  8653. .remove = msm_dai_q6_dai_tdm_remove,
  8654. },
  8655. {
  8656. .playback = {
  8657. .stream_name = "Secondary TDM3 Playback",
  8658. .aif_name = "SEC_TDM_RX_3",
  8659. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8660. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8661. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8662. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8663. SNDRV_PCM_FMTBIT_S24_LE |
  8664. SNDRV_PCM_FMTBIT_S32_LE,
  8665. .channels_min = 1,
  8666. .channels_max = 16,
  8667. .rate_min = 8000,
  8668. .rate_max = 352800,
  8669. },
  8670. .name = "SEC_TDM_RX_3",
  8671. .ops = &msm_dai_q6_tdm_ops,
  8672. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  8673. .probe = msm_dai_q6_dai_tdm_probe,
  8674. .remove = msm_dai_q6_dai_tdm_remove,
  8675. },
  8676. {
  8677. .playback = {
  8678. .stream_name = "Secondary TDM4 Playback",
  8679. .aif_name = "SEC_TDM_RX_4",
  8680. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8681. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8682. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8683. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8684. SNDRV_PCM_FMTBIT_S24_LE |
  8685. SNDRV_PCM_FMTBIT_S32_LE,
  8686. .channels_min = 1,
  8687. .channels_max = 16,
  8688. .rate_min = 8000,
  8689. .rate_max = 352800,
  8690. },
  8691. .name = "SEC_TDM_RX_4",
  8692. .ops = &msm_dai_q6_tdm_ops,
  8693. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  8694. .probe = msm_dai_q6_dai_tdm_probe,
  8695. .remove = msm_dai_q6_dai_tdm_remove,
  8696. },
  8697. {
  8698. .playback = {
  8699. .stream_name = "Secondary TDM5 Playback",
  8700. .aif_name = "SEC_TDM_RX_5",
  8701. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8702. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8703. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8704. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8705. SNDRV_PCM_FMTBIT_S24_LE |
  8706. SNDRV_PCM_FMTBIT_S32_LE,
  8707. .channels_min = 1,
  8708. .channels_max = 16,
  8709. .rate_min = 8000,
  8710. .rate_max = 352800,
  8711. },
  8712. .name = "SEC_TDM_RX_5",
  8713. .ops = &msm_dai_q6_tdm_ops,
  8714. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  8715. .probe = msm_dai_q6_dai_tdm_probe,
  8716. .remove = msm_dai_q6_dai_tdm_remove,
  8717. },
  8718. {
  8719. .playback = {
  8720. .stream_name = "Secondary TDM6 Playback",
  8721. .aif_name = "SEC_TDM_RX_6",
  8722. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8723. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8724. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8725. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8726. SNDRV_PCM_FMTBIT_S24_LE |
  8727. SNDRV_PCM_FMTBIT_S32_LE,
  8728. .channels_min = 1,
  8729. .channels_max = 16,
  8730. .rate_min = 8000,
  8731. .rate_max = 352800,
  8732. },
  8733. .name = "SEC_TDM_RX_6",
  8734. .ops = &msm_dai_q6_tdm_ops,
  8735. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  8736. .probe = msm_dai_q6_dai_tdm_probe,
  8737. .remove = msm_dai_q6_dai_tdm_remove,
  8738. },
  8739. {
  8740. .playback = {
  8741. .stream_name = "Secondary TDM7 Playback",
  8742. .aif_name = "SEC_TDM_RX_7",
  8743. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8744. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8745. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8746. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8747. SNDRV_PCM_FMTBIT_S24_LE |
  8748. SNDRV_PCM_FMTBIT_S32_LE,
  8749. .channels_min = 1,
  8750. .channels_max = 16,
  8751. .rate_min = 8000,
  8752. .rate_max = 352800,
  8753. },
  8754. .name = "SEC_TDM_RX_7",
  8755. .ops = &msm_dai_q6_tdm_ops,
  8756. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  8757. .probe = msm_dai_q6_dai_tdm_probe,
  8758. .remove = msm_dai_q6_dai_tdm_remove,
  8759. },
  8760. {
  8761. .capture = {
  8762. .stream_name = "Secondary TDM0 Capture",
  8763. .aif_name = "SEC_TDM_TX_0",
  8764. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8765. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8766. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8767. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8768. SNDRV_PCM_FMTBIT_S24_LE |
  8769. SNDRV_PCM_FMTBIT_S32_LE,
  8770. .channels_min = 1,
  8771. .channels_max = 16,
  8772. .rate_min = 8000,
  8773. .rate_max = 352800,
  8774. },
  8775. .name = "SEC_TDM_TX_0",
  8776. .ops = &msm_dai_q6_tdm_ops,
  8777. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  8778. .probe = msm_dai_q6_dai_tdm_probe,
  8779. .remove = msm_dai_q6_dai_tdm_remove,
  8780. },
  8781. {
  8782. .capture = {
  8783. .stream_name = "Secondary TDM1 Capture",
  8784. .aif_name = "SEC_TDM_TX_1",
  8785. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8786. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8787. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8788. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8789. SNDRV_PCM_FMTBIT_S24_LE |
  8790. SNDRV_PCM_FMTBIT_S32_LE,
  8791. .channels_min = 1,
  8792. .channels_max = 16,
  8793. .rate_min = 8000,
  8794. .rate_max = 352800,
  8795. },
  8796. .name = "SEC_TDM_TX_1",
  8797. .ops = &msm_dai_q6_tdm_ops,
  8798. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  8799. .probe = msm_dai_q6_dai_tdm_probe,
  8800. .remove = msm_dai_q6_dai_tdm_remove,
  8801. },
  8802. {
  8803. .capture = {
  8804. .stream_name = "Secondary TDM2 Capture",
  8805. .aif_name = "SEC_TDM_TX_2",
  8806. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8807. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8808. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8809. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8810. SNDRV_PCM_FMTBIT_S24_LE |
  8811. SNDRV_PCM_FMTBIT_S32_LE,
  8812. .channels_min = 1,
  8813. .channels_max = 16,
  8814. .rate_min = 8000,
  8815. .rate_max = 352800,
  8816. },
  8817. .name = "SEC_TDM_TX_2",
  8818. .ops = &msm_dai_q6_tdm_ops,
  8819. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  8820. .probe = msm_dai_q6_dai_tdm_probe,
  8821. .remove = msm_dai_q6_dai_tdm_remove,
  8822. },
  8823. {
  8824. .capture = {
  8825. .stream_name = "Secondary TDM3 Capture",
  8826. .aif_name = "SEC_TDM_TX_3",
  8827. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8828. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8829. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8830. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8831. SNDRV_PCM_FMTBIT_S24_LE |
  8832. SNDRV_PCM_FMTBIT_S32_LE,
  8833. .channels_min = 1,
  8834. .channels_max = 16,
  8835. .rate_min = 8000,
  8836. .rate_max = 352800,
  8837. },
  8838. .name = "SEC_TDM_TX_3",
  8839. .ops = &msm_dai_q6_tdm_ops,
  8840. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  8841. .probe = msm_dai_q6_dai_tdm_probe,
  8842. .remove = msm_dai_q6_dai_tdm_remove,
  8843. },
  8844. {
  8845. .capture = {
  8846. .stream_name = "Secondary TDM4 Capture",
  8847. .aif_name = "SEC_TDM_TX_4",
  8848. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8849. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8850. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8851. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8852. SNDRV_PCM_FMTBIT_S24_LE |
  8853. SNDRV_PCM_FMTBIT_S32_LE,
  8854. .channels_min = 1,
  8855. .channels_max = 16,
  8856. .rate_min = 8000,
  8857. .rate_max = 352800,
  8858. },
  8859. .name = "SEC_TDM_TX_4",
  8860. .ops = &msm_dai_q6_tdm_ops,
  8861. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  8862. .probe = msm_dai_q6_dai_tdm_probe,
  8863. .remove = msm_dai_q6_dai_tdm_remove,
  8864. },
  8865. {
  8866. .capture = {
  8867. .stream_name = "Secondary TDM5 Capture",
  8868. .aif_name = "SEC_TDM_TX_5",
  8869. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8870. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8871. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8872. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8873. SNDRV_PCM_FMTBIT_S24_LE |
  8874. SNDRV_PCM_FMTBIT_S32_LE,
  8875. .channels_min = 1,
  8876. .channels_max = 16,
  8877. .rate_min = 8000,
  8878. .rate_max = 352800,
  8879. },
  8880. .name = "SEC_TDM_TX_5",
  8881. .ops = &msm_dai_q6_tdm_ops,
  8882. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  8883. .probe = msm_dai_q6_dai_tdm_probe,
  8884. .remove = msm_dai_q6_dai_tdm_remove,
  8885. },
  8886. {
  8887. .capture = {
  8888. .stream_name = "Secondary TDM6 Capture",
  8889. .aif_name = "SEC_TDM_TX_6",
  8890. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8891. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8892. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8893. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8894. SNDRV_PCM_FMTBIT_S24_LE |
  8895. SNDRV_PCM_FMTBIT_S32_LE,
  8896. .channels_min = 1,
  8897. .channels_max = 16,
  8898. .rate_min = 8000,
  8899. .rate_max = 352800,
  8900. },
  8901. .name = "SEC_TDM_TX_6",
  8902. .ops = &msm_dai_q6_tdm_ops,
  8903. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  8904. .probe = msm_dai_q6_dai_tdm_probe,
  8905. .remove = msm_dai_q6_dai_tdm_remove,
  8906. },
  8907. {
  8908. .capture = {
  8909. .stream_name = "Secondary TDM7 Capture",
  8910. .aif_name = "SEC_TDM_TX_7",
  8911. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8912. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8913. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8914. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8915. SNDRV_PCM_FMTBIT_S24_LE |
  8916. SNDRV_PCM_FMTBIT_S32_LE,
  8917. .channels_min = 1,
  8918. .channels_max = 16,
  8919. .rate_min = 8000,
  8920. .rate_max = 352800,
  8921. },
  8922. .name = "SEC_TDM_TX_7",
  8923. .ops = &msm_dai_q6_tdm_ops,
  8924. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  8925. .probe = msm_dai_q6_dai_tdm_probe,
  8926. .remove = msm_dai_q6_dai_tdm_remove,
  8927. },
  8928. {
  8929. .playback = {
  8930. .stream_name = "Tertiary TDM0 Playback",
  8931. .aif_name = "TERT_TDM_RX_0",
  8932. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8933. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8934. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8935. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8936. SNDRV_PCM_FMTBIT_S24_LE |
  8937. SNDRV_PCM_FMTBIT_S32_LE,
  8938. .channels_min = 1,
  8939. .channels_max = 16,
  8940. .rate_min = 8000,
  8941. .rate_max = 352800,
  8942. },
  8943. .name = "TERT_TDM_RX_0",
  8944. .ops = &msm_dai_q6_tdm_ops,
  8945. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  8946. .probe = msm_dai_q6_dai_tdm_probe,
  8947. .remove = msm_dai_q6_dai_tdm_remove,
  8948. },
  8949. {
  8950. .playback = {
  8951. .stream_name = "Tertiary TDM1 Playback",
  8952. .aif_name = "TERT_TDM_RX_1",
  8953. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8954. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8955. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8956. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8957. SNDRV_PCM_FMTBIT_S24_LE |
  8958. SNDRV_PCM_FMTBIT_S32_LE,
  8959. .channels_min = 1,
  8960. .channels_max = 16,
  8961. .rate_min = 8000,
  8962. .rate_max = 352800,
  8963. },
  8964. .name = "TERT_TDM_RX_1",
  8965. .ops = &msm_dai_q6_tdm_ops,
  8966. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  8967. .probe = msm_dai_q6_dai_tdm_probe,
  8968. .remove = msm_dai_q6_dai_tdm_remove,
  8969. },
  8970. {
  8971. .playback = {
  8972. .stream_name = "Tertiary TDM2 Playback",
  8973. .aif_name = "TERT_TDM_RX_2",
  8974. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8975. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8976. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8977. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8978. SNDRV_PCM_FMTBIT_S24_LE |
  8979. SNDRV_PCM_FMTBIT_S32_LE,
  8980. .channels_min = 1,
  8981. .channels_max = 16,
  8982. .rate_min = 8000,
  8983. .rate_max = 352800,
  8984. },
  8985. .name = "TERT_TDM_RX_2",
  8986. .ops = &msm_dai_q6_tdm_ops,
  8987. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  8988. .probe = msm_dai_q6_dai_tdm_probe,
  8989. .remove = msm_dai_q6_dai_tdm_remove,
  8990. },
  8991. {
  8992. .playback = {
  8993. .stream_name = "Tertiary TDM3 Playback",
  8994. .aif_name = "TERT_TDM_RX_3",
  8995. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8996. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8997. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8998. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8999. SNDRV_PCM_FMTBIT_S24_LE |
  9000. SNDRV_PCM_FMTBIT_S32_LE,
  9001. .channels_min = 1,
  9002. .channels_max = 16,
  9003. .rate_min = 8000,
  9004. .rate_max = 352800,
  9005. },
  9006. .name = "TERT_TDM_RX_3",
  9007. .ops = &msm_dai_q6_tdm_ops,
  9008. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  9009. .probe = msm_dai_q6_dai_tdm_probe,
  9010. .remove = msm_dai_q6_dai_tdm_remove,
  9011. },
  9012. {
  9013. .playback = {
  9014. .stream_name = "Tertiary TDM4 Playback",
  9015. .aif_name = "TERT_TDM_RX_4",
  9016. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9017. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9018. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9019. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9020. SNDRV_PCM_FMTBIT_S24_LE |
  9021. SNDRV_PCM_FMTBIT_S32_LE,
  9022. .channels_min = 1,
  9023. .channels_max = 16,
  9024. .rate_min = 8000,
  9025. .rate_max = 352800,
  9026. },
  9027. .name = "TERT_TDM_RX_4",
  9028. .ops = &msm_dai_q6_tdm_ops,
  9029. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  9030. .probe = msm_dai_q6_dai_tdm_probe,
  9031. .remove = msm_dai_q6_dai_tdm_remove,
  9032. },
  9033. {
  9034. .playback = {
  9035. .stream_name = "Tertiary TDM5 Playback",
  9036. .aif_name = "TERT_TDM_RX_5",
  9037. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9038. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9039. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9040. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9041. SNDRV_PCM_FMTBIT_S24_LE |
  9042. SNDRV_PCM_FMTBIT_S32_LE,
  9043. .channels_min = 1,
  9044. .channels_max = 16,
  9045. .rate_min = 8000,
  9046. .rate_max = 352800,
  9047. },
  9048. .name = "TERT_TDM_RX_5",
  9049. .ops = &msm_dai_q6_tdm_ops,
  9050. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  9051. .probe = msm_dai_q6_dai_tdm_probe,
  9052. .remove = msm_dai_q6_dai_tdm_remove,
  9053. },
  9054. {
  9055. .playback = {
  9056. .stream_name = "Tertiary TDM6 Playback",
  9057. .aif_name = "TERT_TDM_RX_6",
  9058. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9059. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9060. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9061. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9062. SNDRV_PCM_FMTBIT_S24_LE |
  9063. SNDRV_PCM_FMTBIT_S32_LE,
  9064. .channels_min = 1,
  9065. .channels_max = 16,
  9066. .rate_min = 8000,
  9067. .rate_max = 352800,
  9068. },
  9069. .name = "TERT_TDM_RX_6",
  9070. .ops = &msm_dai_q6_tdm_ops,
  9071. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  9072. .probe = msm_dai_q6_dai_tdm_probe,
  9073. .remove = msm_dai_q6_dai_tdm_remove,
  9074. },
  9075. {
  9076. .playback = {
  9077. .stream_name = "Tertiary TDM7 Playback",
  9078. .aif_name = "TERT_TDM_RX_7",
  9079. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9080. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9081. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9082. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9083. SNDRV_PCM_FMTBIT_S24_LE |
  9084. SNDRV_PCM_FMTBIT_S32_LE,
  9085. .channels_min = 1,
  9086. .channels_max = 16,
  9087. .rate_min = 8000,
  9088. .rate_max = 352800,
  9089. },
  9090. .name = "TERT_TDM_RX_7",
  9091. .ops = &msm_dai_q6_tdm_ops,
  9092. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  9093. .probe = msm_dai_q6_dai_tdm_probe,
  9094. .remove = msm_dai_q6_dai_tdm_remove,
  9095. },
  9096. {
  9097. .capture = {
  9098. .stream_name = "Tertiary TDM0 Capture",
  9099. .aif_name = "TERT_TDM_TX_0",
  9100. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9101. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9102. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9103. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9104. SNDRV_PCM_FMTBIT_S24_LE |
  9105. SNDRV_PCM_FMTBIT_S32_LE,
  9106. .channels_min = 1,
  9107. .channels_max = 16,
  9108. .rate_min = 8000,
  9109. .rate_max = 352800,
  9110. },
  9111. .name = "TERT_TDM_TX_0",
  9112. .ops = &msm_dai_q6_tdm_ops,
  9113. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  9114. .probe = msm_dai_q6_dai_tdm_probe,
  9115. .remove = msm_dai_q6_dai_tdm_remove,
  9116. },
  9117. {
  9118. .capture = {
  9119. .stream_name = "Tertiary TDM1 Capture",
  9120. .aif_name = "TERT_TDM_TX_1",
  9121. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9122. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9123. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9124. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9125. SNDRV_PCM_FMTBIT_S24_LE |
  9126. SNDRV_PCM_FMTBIT_S32_LE,
  9127. .channels_min = 1,
  9128. .channels_max = 16,
  9129. .rate_min = 8000,
  9130. .rate_max = 352800,
  9131. },
  9132. .name = "TERT_TDM_TX_1",
  9133. .ops = &msm_dai_q6_tdm_ops,
  9134. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  9135. .probe = msm_dai_q6_dai_tdm_probe,
  9136. .remove = msm_dai_q6_dai_tdm_remove,
  9137. },
  9138. {
  9139. .capture = {
  9140. .stream_name = "Tertiary TDM2 Capture",
  9141. .aif_name = "TERT_TDM_TX_2",
  9142. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9143. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9144. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9145. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9146. SNDRV_PCM_FMTBIT_S24_LE |
  9147. SNDRV_PCM_FMTBIT_S32_LE,
  9148. .channels_min = 1,
  9149. .channels_max = 16,
  9150. .rate_min = 8000,
  9151. .rate_max = 352800,
  9152. },
  9153. .name = "TERT_TDM_TX_2",
  9154. .ops = &msm_dai_q6_tdm_ops,
  9155. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  9156. .probe = msm_dai_q6_dai_tdm_probe,
  9157. .remove = msm_dai_q6_dai_tdm_remove,
  9158. },
  9159. {
  9160. .capture = {
  9161. .stream_name = "Tertiary TDM3 Capture",
  9162. .aif_name = "TERT_TDM_TX_3",
  9163. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9164. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9165. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9166. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9167. SNDRV_PCM_FMTBIT_S24_LE |
  9168. SNDRV_PCM_FMTBIT_S32_LE,
  9169. .channels_min = 1,
  9170. .channels_max = 16,
  9171. .rate_min = 8000,
  9172. .rate_max = 352800,
  9173. },
  9174. .name = "TERT_TDM_TX_3",
  9175. .ops = &msm_dai_q6_tdm_ops,
  9176. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  9177. .probe = msm_dai_q6_dai_tdm_probe,
  9178. .remove = msm_dai_q6_dai_tdm_remove,
  9179. },
  9180. {
  9181. .capture = {
  9182. .stream_name = "Tertiary TDM4 Capture",
  9183. .aif_name = "TERT_TDM_TX_4",
  9184. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9185. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9186. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9187. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9188. SNDRV_PCM_FMTBIT_S24_LE |
  9189. SNDRV_PCM_FMTBIT_S32_LE,
  9190. .channels_min = 1,
  9191. .channels_max = 16,
  9192. .rate_min = 8000,
  9193. .rate_max = 352800,
  9194. },
  9195. .name = "TERT_TDM_TX_4",
  9196. .ops = &msm_dai_q6_tdm_ops,
  9197. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  9198. .probe = msm_dai_q6_dai_tdm_probe,
  9199. .remove = msm_dai_q6_dai_tdm_remove,
  9200. },
  9201. {
  9202. .capture = {
  9203. .stream_name = "Tertiary TDM5 Capture",
  9204. .aif_name = "TERT_TDM_TX_5",
  9205. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9206. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9207. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9208. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9209. SNDRV_PCM_FMTBIT_S24_LE |
  9210. SNDRV_PCM_FMTBIT_S32_LE,
  9211. .channels_min = 1,
  9212. .channels_max = 16,
  9213. .rate_min = 8000,
  9214. .rate_max = 352800,
  9215. },
  9216. .name = "TERT_TDM_TX_5",
  9217. .ops = &msm_dai_q6_tdm_ops,
  9218. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  9219. .probe = msm_dai_q6_dai_tdm_probe,
  9220. .remove = msm_dai_q6_dai_tdm_remove,
  9221. },
  9222. {
  9223. .capture = {
  9224. .stream_name = "Tertiary TDM6 Capture",
  9225. .aif_name = "TERT_TDM_TX_6",
  9226. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9227. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9228. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9229. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9230. SNDRV_PCM_FMTBIT_S24_LE |
  9231. SNDRV_PCM_FMTBIT_S32_LE,
  9232. .channels_min = 1,
  9233. .channels_max = 16,
  9234. .rate_min = 8000,
  9235. .rate_max = 352800,
  9236. },
  9237. .name = "TERT_TDM_TX_6",
  9238. .ops = &msm_dai_q6_tdm_ops,
  9239. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  9240. .probe = msm_dai_q6_dai_tdm_probe,
  9241. .remove = msm_dai_q6_dai_tdm_remove,
  9242. },
  9243. {
  9244. .capture = {
  9245. .stream_name = "Tertiary TDM7 Capture",
  9246. .aif_name = "TERT_TDM_TX_7",
  9247. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9248. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9249. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9250. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9251. SNDRV_PCM_FMTBIT_S24_LE |
  9252. SNDRV_PCM_FMTBIT_S32_LE,
  9253. .channels_min = 1,
  9254. .channels_max = 16,
  9255. .rate_min = 8000,
  9256. .rate_max = 352800,
  9257. },
  9258. .name = "TERT_TDM_TX_7",
  9259. .ops = &msm_dai_q6_tdm_ops,
  9260. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  9261. .probe = msm_dai_q6_dai_tdm_probe,
  9262. .remove = msm_dai_q6_dai_tdm_remove,
  9263. },
  9264. {
  9265. .playback = {
  9266. .stream_name = "Quaternary TDM0 Playback",
  9267. .aif_name = "QUAT_TDM_RX_0",
  9268. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9269. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9270. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9271. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9272. SNDRV_PCM_FMTBIT_S24_LE |
  9273. SNDRV_PCM_FMTBIT_S32_LE,
  9274. .channels_min = 1,
  9275. .channels_max = 16,
  9276. .rate_min = 8000,
  9277. .rate_max = 352800,
  9278. },
  9279. .name = "QUAT_TDM_RX_0",
  9280. .ops = &msm_dai_q6_tdm_ops,
  9281. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  9282. .probe = msm_dai_q6_dai_tdm_probe,
  9283. .remove = msm_dai_q6_dai_tdm_remove,
  9284. },
  9285. {
  9286. .playback = {
  9287. .stream_name = "Quaternary TDM1 Playback",
  9288. .aif_name = "QUAT_TDM_RX_1",
  9289. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9290. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9291. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9292. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9293. SNDRV_PCM_FMTBIT_S24_LE |
  9294. SNDRV_PCM_FMTBIT_S32_LE,
  9295. .channels_min = 1,
  9296. .channels_max = 16,
  9297. .rate_min = 8000,
  9298. .rate_max = 352800,
  9299. },
  9300. .name = "QUAT_TDM_RX_1",
  9301. .ops = &msm_dai_q6_tdm_ops,
  9302. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  9303. .probe = msm_dai_q6_dai_tdm_probe,
  9304. .remove = msm_dai_q6_dai_tdm_remove,
  9305. },
  9306. {
  9307. .playback = {
  9308. .stream_name = "Quaternary TDM2 Playback",
  9309. .aif_name = "QUAT_TDM_RX_2",
  9310. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9311. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9312. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9313. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9314. SNDRV_PCM_FMTBIT_S24_LE |
  9315. SNDRV_PCM_FMTBIT_S32_LE,
  9316. .channels_min = 1,
  9317. .channels_max = 16,
  9318. .rate_min = 8000,
  9319. .rate_max = 352800,
  9320. },
  9321. .name = "QUAT_TDM_RX_2",
  9322. .ops = &msm_dai_q6_tdm_ops,
  9323. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  9324. .probe = msm_dai_q6_dai_tdm_probe,
  9325. .remove = msm_dai_q6_dai_tdm_remove,
  9326. },
  9327. {
  9328. .playback = {
  9329. .stream_name = "Quaternary TDM3 Playback",
  9330. .aif_name = "QUAT_TDM_RX_3",
  9331. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9332. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9333. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9334. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9335. SNDRV_PCM_FMTBIT_S24_LE |
  9336. SNDRV_PCM_FMTBIT_S32_LE,
  9337. .channels_min = 1,
  9338. .channels_max = 16,
  9339. .rate_min = 8000,
  9340. .rate_max = 352800,
  9341. },
  9342. .name = "QUAT_TDM_RX_3",
  9343. .ops = &msm_dai_q6_tdm_ops,
  9344. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  9345. .probe = msm_dai_q6_dai_tdm_probe,
  9346. .remove = msm_dai_q6_dai_tdm_remove,
  9347. },
  9348. {
  9349. .playback = {
  9350. .stream_name = "Quaternary TDM4 Playback",
  9351. .aif_name = "QUAT_TDM_RX_4",
  9352. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9353. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9354. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9355. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9356. SNDRV_PCM_FMTBIT_S24_LE |
  9357. SNDRV_PCM_FMTBIT_S32_LE,
  9358. .channels_min = 1,
  9359. .channels_max = 16,
  9360. .rate_min = 8000,
  9361. .rate_max = 352800,
  9362. },
  9363. .name = "QUAT_TDM_RX_4",
  9364. .ops = &msm_dai_q6_tdm_ops,
  9365. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  9366. .probe = msm_dai_q6_dai_tdm_probe,
  9367. .remove = msm_dai_q6_dai_tdm_remove,
  9368. },
  9369. {
  9370. .playback = {
  9371. .stream_name = "Quaternary TDM5 Playback",
  9372. .aif_name = "QUAT_TDM_RX_5",
  9373. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9374. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9375. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9376. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9377. SNDRV_PCM_FMTBIT_S24_LE |
  9378. SNDRV_PCM_FMTBIT_S32_LE,
  9379. .channels_min = 1,
  9380. .channels_max = 16,
  9381. .rate_min = 8000,
  9382. .rate_max = 352800,
  9383. },
  9384. .name = "QUAT_TDM_RX_5",
  9385. .ops = &msm_dai_q6_tdm_ops,
  9386. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  9387. .probe = msm_dai_q6_dai_tdm_probe,
  9388. .remove = msm_dai_q6_dai_tdm_remove,
  9389. },
  9390. {
  9391. .playback = {
  9392. .stream_name = "Quaternary TDM6 Playback",
  9393. .aif_name = "QUAT_TDM_RX_6",
  9394. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9395. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9396. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9397. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9398. SNDRV_PCM_FMTBIT_S24_LE |
  9399. SNDRV_PCM_FMTBIT_S32_LE,
  9400. .channels_min = 1,
  9401. .channels_max = 16,
  9402. .rate_min = 8000,
  9403. .rate_max = 352800,
  9404. },
  9405. .name = "QUAT_TDM_RX_6",
  9406. .ops = &msm_dai_q6_tdm_ops,
  9407. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  9408. .probe = msm_dai_q6_dai_tdm_probe,
  9409. .remove = msm_dai_q6_dai_tdm_remove,
  9410. },
  9411. {
  9412. .playback = {
  9413. .stream_name = "Quaternary TDM7 Playback",
  9414. .aif_name = "QUAT_TDM_RX_7",
  9415. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9416. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9417. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9418. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9419. SNDRV_PCM_FMTBIT_S24_LE |
  9420. SNDRV_PCM_FMTBIT_S32_LE,
  9421. .channels_min = 1,
  9422. .channels_max = 16,
  9423. .rate_min = 8000,
  9424. .rate_max = 352800,
  9425. },
  9426. .name = "QUAT_TDM_RX_7",
  9427. .ops = &msm_dai_q6_tdm_ops,
  9428. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  9429. .probe = msm_dai_q6_dai_tdm_probe,
  9430. .remove = msm_dai_q6_dai_tdm_remove,
  9431. },
  9432. {
  9433. .capture = {
  9434. .stream_name = "Quaternary TDM0 Capture",
  9435. .aif_name = "QUAT_TDM_TX_0",
  9436. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9437. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9438. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9439. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9440. SNDRV_PCM_FMTBIT_S24_LE |
  9441. SNDRV_PCM_FMTBIT_S32_LE,
  9442. .channels_min = 1,
  9443. .channels_max = 16,
  9444. .rate_min = 8000,
  9445. .rate_max = 352800,
  9446. },
  9447. .name = "QUAT_TDM_TX_0",
  9448. .ops = &msm_dai_q6_tdm_ops,
  9449. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  9450. .probe = msm_dai_q6_dai_tdm_probe,
  9451. .remove = msm_dai_q6_dai_tdm_remove,
  9452. },
  9453. {
  9454. .capture = {
  9455. .stream_name = "Quaternary TDM1 Capture",
  9456. .aif_name = "QUAT_TDM_TX_1",
  9457. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9458. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9459. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9460. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9461. SNDRV_PCM_FMTBIT_S24_LE |
  9462. SNDRV_PCM_FMTBIT_S32_LE,
  9463. .channels_min = 1,
  9464. .channels_max = 16,
  9465. .rate_min = 8000,
  9466. .rate_max = 352800,
  9467. },
  9468. .name = "QUAT_TDM_TX_1",
  9469. .ops = &msm_dai_q6_tdm_ops,
  9470. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  9471. .probe = msm_dai_q6_dai_tdm_probe,
  9472. .remove = msm_dai_q6_dai_tdm_remove,
  9473. },
  9474. {
  9475. .capture = {
  9476. .stream_name = "Quaternary TDM2 Capture",
  9477. .aif_name = "QUAT_TDM_TX_2",
  9478. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9479. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9480. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9481. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9482. SNDRV_PCM_FMTBIT_S24_LE |
  9483. SNDRV_PCM_FMTBIT_S32_LE,
  9484. .channels_min = 1,
  9485. .channels_max = 16,
  9486. .rate_min = 8000,
  9487. .rate_max = 352800,
  9488. },
  9489. .name = "QUAT_TDM_TX_2",
  9490. .ops = &msm_dai_q6_tdm_ops,
  9491. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  9492. .probe = msm_dai_q6_dai_tdm_probe,
  9493. .remove = msm_dai_q6_dai_tdm_remove,
  9494. },
  9495. {
  9496. .capture = {
  9497. .stream_name = "Quaternary TDM3 Capture",
  9498. .aif_name = "QUAT_TDM_TX_3",
  9499. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9500. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9501. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9502. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9503. SNDRV_PCM_FMTBIT_S24_LE |
  9504. SNDRV_PCM_FMTBIT_S32_LE,
  9505. .channels_min = 1,
  9506. .channels_max = 16,
  9507. .rate_min = 8000,
  9508. .rate_max = 352800,
  9509. },
  9510. .name = "QUAT_TDM_TX_3",
  9511. .ops = &msm_dai_q6_tdm_ops,
  9512. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  9513. .probe = msm_dai_q6_dai_tdm_probe,
  9514. .remove = msm_dai_q6_dai_tdm_remove,
  9515. },
  9516. {
  9517. .capture = {
  9518. .stream_name = "Quaternary TDM4 Capture",
  9519. .aif_name = "QUAT_TDM_TX_4",
  9520. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9521. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9522. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9523. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9524. SNDRV_PCM_FMTBIT_S24_LE |
  9525. SNDRV_PCM_FMTBIT_S32_LE,
  9526. .channels_min = 1,
  9527. .channels_max = 16,
  9528. .rate_min = 8000,
  9529. .rate_max = 352800,
  9530. },
  9531. .name = "QUAT_TDM_TX_4",
  9532. .ops = &msm_dai_q6_tdm_ops,
  9533. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  9534. .probe = msm_dai_q6_dai_tdm_probe,
  9535. .remove = msm_dai_q6_dai_tdm_remove,
  9536. },
  9537. {
  9538. .capture = {
  9539. .stream_name = "Quaternary TDM5 Capture",
  9540. .aif_name = "QUAT_TDM_TX_5",
  9541. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9542. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9543. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9544. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9545. SNDRV_PCM_FMTBIT_S24_LE |
  9546. SNDRV_PCM_FMTBIT_S32_LE,
  9547. .channels_min = 1,
  9548. .channels_max = 16,
  9549. .rate_min = 8000,
  9550. .rate_max = 352800,
  9551. },
  9552. .name = "QUAT_TDM_TX_5",
  9553. .ops = &msm_dai_q6_tdm_ops,
  9554. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  9555. .probe = msm_dai_q6_dai_tdm_probe,
  9556. .remove = msm_dai_q6_dai_tdm_remove,
  9557. },
  9558. {
  9559. .capture = {
  9560. .stream_name = "Quaternary TDM6 Capture",
  9561. .aif_name = "QUAT_TDM_TX_6",
  9562. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9563. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9564. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9565. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9566. SNDRV_PCM_FMTBIT_S24_LE |
  9567. SNDRV_PCM_FMTBIT_S32_LE,
  9568. .channels_min = 1,
  9569. .channels_max = 16,
  9570. .rate_min = 8000,
  9571. .rate_max = 352800,
  9572. },
  9573. .name = "QUAT_TDM_TX_6",
  9574. .ops = &msm_dai_q6_tdm_ops,
  9575. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  9576. .probe = msm_dai_q6_dai_tdm_probe,
  9577. .remove = msm_dai_q6_dai_tdm_remove,
  9578. },
  9579. {
  9580. .capture = {
  9581. .stream_name = "Quaternary TDM7 Capture",
  9582. .aif_name = "QUAT_TDM_TX_7",
  9583. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9584. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9585. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9586. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9587. SNDRV_PCM_FMTBIT_S24_LE |
  9588. SNDRV_PCM_FMTBIT_S32_LE,
  9589. .channels_min = 1,
  9590. .channels_max = 16,
  9591. .rate_min = 8000,
  9592. .rate_max = 352800,
  9593. },
  9594. .name = "QUAT_TDM_TX_7",
  9595. .ops = &msm_dai_q6_tdm_ops,
  9596. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  9597. .probe = msm_dai_q6_dai_tdm_probe,
  9598. .remove = msm_dai_q6_dai_tdm_remove,
  9599. },
  9600. {
  9601. .playback = {
  9602. .stream_name = "Quinary TDM0 Playback",
  9603. .aif_name = "QUIN_TDM_RX_0",
  9604. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9605. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9606. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9607. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9608. SNDRV_PCM_FMTBIT_S24_LE |
  9609. SNDRV_PCM_FMTBIT_S32_LE,
  9610. .channels_min = 1,
  9611. .channels_max = 16,
  9612. .rate_min = 8000,
  9613. .rate_max = 352800,
  9614. },
  9615. .name = "QUIN_TDM_RX_0",
  9616. .ops = &msm_dai_q6_tdm_ops,
  9617. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  9618. .probe = msm_dai_q6_dai_tdm_probe,
  9619. .remove = msm_dai_q6_dai_tdm_remove,
  9620. },
  9621. {
  9622. .playback = {
  9623. .stream_name = "Quinary TDM1 Playback",
  9624. .aif_name = "QUIN_TDM_RX_1",
  9625. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9626. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9627. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9628. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9629. SNDRV_PCM_FMTBIT_S24_LE |
  9630. SNDRV_PCM_FMTBIT_S32_LE,
  9631. .channels_min = 1,
  9632. .channels_max = 16,
  9633. .rate_min = 8000,
  9634. .rate_max = 352800,
  9635. },
  9636. .name = "QUIN_TDM_RX_1",
  9637. .ops = &msm_dai_q6_tdm_ops,
  9638. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  9639. .probe = msm_dai_q6_dai_tdm_probe,
  9640. .remove = msm_dai_q6_dai_tdm_remove,
  9641. },
  9642. {
  9643. .playback = {
  9644. .stream_name = "Quinary TDM2 Playback",
  9645. .aif_name = "QUIN_TDM_RX_2",
  9646. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9647. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9648. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9649. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9650. SNDRV_PCM_FMTBIT_S24_LE |
  9651. SNDRV_PCM_FMTBIT_S32_LE,
  9652. .channels_min = 1,
  9653. .channels_max = 16,
  9654. .rate_min = 8000,
  9655. .rate_max = 352800,
  9656. },
  9657. .name = "QUIN_TDM_RX_2",
  9658. .ops = &msm_dai_q6_tdm_ops,
  9659. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  9660. .probe = msm_dai_q6_dai_tdm_probe,
  9661. .remove = msm_dai_q6_dai_tdm_remove,
  9662. },
  9663. {
  9664. .playback = {
  9665. .stream_name = "Quinary TDM3 Playback",
  9666. .aif_name = "QUIN_TDM_RX_3",
  9667. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9668. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9669. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9670. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9671. SNDRV_PCM_FMTBIT_S24_LE |
  9672. SNDRV_PCM_FMTBIT_S32_LE,
  9673. .channels_min = 1,
  9674. .channels_max = 16,
  9675. .rate_min = 8000,
  9676. .rate_max = 352800,
  9677. },
  9678. .name = "QUIN_TDM_RX_3",
  9679. .ops = &msm_dai_q6_tdm_ops,
  9680. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  9681. .probe = msm_dai_q6_dai_tdm_probe,
  9682. .remove = msm_dai_q6_dai_tdm_remove,
  9683. },
  9684. {
  9685. .playback = {
  9686. .stream_name = "Quinary TDM4 Playback",
  9687. .aif_name = "QUIN_TDM_RX_4",
  9688. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9689. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9690. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9691. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9692. SNDRV_PCM_FMTBIT_S24_LE |
  9693. SNDRV_PCM_FMTBIT_S32_LE,
  9694. .channels_min = 1,
  9695. .channels_max = 16,
  9696. .rate_min = 8000,
  9697. .rate_max = 352800,
  9698. },
  9699. .name = "QUIN_TDM_RX_4",
  9700. .ops = &msm_dai_q6_tdm_ops,
  9701. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  9702. .probe = msm_dai_q6_dai_tdm_probe,
  9703. .remove = msm_dai_q6_dai_tdm_remove,
  9704. },
  9705. {
  9706. .playback = {
  9707. .stream_name = "Quinary TDM5 Playback",
  9708. .aif_name = "QUIN_TDM_RX_5",
  9709. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9710. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9711. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9712. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9713. SNDRV_PCM_FMTBIT_S24_LE |
  9714. SNDRV_PCM_FMTBIT_S32_LE,
  9715. .channels_min = 1,
  9716. .channels_max = 16,
  9717. .rate_min = 8000,
  9718. .rate_max = 352800,
  9719. },
  9720. .name = "QUIN_TDM_RX_5",
  9721. .ops = &msm_dai_q6_tdm_ops,
  9722. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  9723. .probe = msm_dai_q6_dai_tdm_probe,
  9724. .remove = msm_dai_q6_dai_tdm_remove,
  9725. },
  9726. {
  9727. .playback = {
  9728. .stream_name = "Quinary TDM6 Playback",
  9729. .aif_name = "QUIN_TDM_RX_6",
  9730. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9731. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9732. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9733. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9734. SNDRV_PCM_FMTBIT_S24_LE |
  9735. SNDRV_PCM_FMTBIT_S32_LE,
  9736. .channels_min = 1,
  9737. .channels_max = 16,
  9738. .rate_min = 8000,
  9739. .rate_max = 352800,
  9740. },
  9741. .name = "QUIN_TDM_RX_6",
  9742. .ops = &msm_dai_q6_tdm_ops,
  9743. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  9744. .probe = msm_dai_q6_dai_tdm_probe,
  9745. .remove = msm_dai_q6_dai_tdm_remove,
  9746. },
  9747. {
  9748. .playback = {
  9749. .stream_name = "Quinary TDM7 Playback",
  9750. .aif_name = "QUIN_TDM_RX_7",
  9751. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9752. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9753. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9754. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9755. SNDRV_PCM_FMTBIT_S24_LE |
  9756. SNDRV_PCM_FMTBIT_S32_LE,
  9757. .channels_min = 1,
  9758. .channels_max = 16,
  9759. .rate_min = 8000,
  9760. .rate_max = 352800,
  9761. },
  9762. .name = "QUIN_TDM_RX_7",
  9763. .ops = &msm_dai_q6_tdm_ops,
  9764. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  9765. .probe = msm_dai_q6_dai_tdm_probe,
  9766. .remove = msm_dai_q6_dai_tdm_remove,
  9767. },
  9768. {
  9769. .capture = {
  9770. .stream_name = "Quinary TDM0 Capture",
  9771. .aif_name = "QUIN_TDM_TX_0",
  9772. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9773. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9774. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9775. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9776. SNDRV_PCM_FMTBIT_S24_LE |
  9777. SNDRV_PCM_FMTBIT_S32_LE,
  9778. .channels_min = 1,
  9779. .channels_max = 16,
  9780. .rate_min = 8000,
  9781. .rate_max = 352800,
  9782. },
  9783. .name = "QUIN_TDM_TX_0",
  9784. .ops = &msm_dai_q6_tdm_ops,
  9785. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  9786. .probe = msm_dai_q6_dai_tdm_probe,
  9787. .remove = msm_dai_q6_dai_tdm_remove,
  9788. },
  9789. {
  9790. .capture = {
  9791. .stream_name = "Quinary TDM1 Capture",
  9792. .aif_name = "QUIN_TDM_TX_1",
  9793. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9794. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9795. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9796. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9797. SNDRV_PCM_FMTBIT_S24_LE |
  9798. SNDRV_PCM_FMTBIT_S32_LE,
  9799. .channels_min = 1,
  9800. .channels_max = 16,
  9801. .rate_min = 8000,
  9802. .rate_max = 352800,
  9803. },
  9804. .name = "QUIN_TDM_TX_1",
  9805. .ops = &msm_dai_q6_tdm_ops,
  9806. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  9807. .probe = msm_dai_q6_dai_tdm_probe,
  9808. .remove = msm_dai_q6_dai_tdm_remove,
  9809. },
  9810. {
  9811. .capture = {
  9812. .stream_name = "Quinary TDM2 Capture",
  9813. .aif_name = "QUIN_TDM_TX_2",
  9814. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9815. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9816. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9817. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9818. SNDRV_PCM_FMTBIT_S24_LE |
  9819. SNDRV_PCM_FMTBIT_S32_LE,
  9820. .channels_min = 1,
  9821. .channels_max = 16,
  9822. .rate_min = 8000,
  9823. .rate_max = 352800,
  9824. },
  9825. .name = "QUIN_TDM_TX_2",
  9826. .ops = &msm_dai_q6_tdm_ops,
  9827. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  9828. .probe = msm_dai_q6_dai_tdm_probe,
  9829. .remove = msm_dai_q6_dai_tdm_remove,
  9830. },
  9831. {
  9832. .capture = {
  9833. .stream_name = "Quinary TDM3 Capture",
  9834. .aif_name = "QUIN_TDM_TX_3",
  9835. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9836. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9837. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9838. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9839. SNDRV_PCM_FMTBIT_S24_LE |
  9840. SNDRV_PCM_FMTBIT_S32_LE,
  9841. .channels_min = 1,
  9842. .channels_max = 16,
  9843. .rate_min = 8000,
  9844. .rate_max = 352800,
  9845. },
  9846. .name = "QUIN_TDM_TX_3",
  9847. .ops = &msm_dai_q6_tdm_ops,
  9848. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  9849. .probe = msm_dai_q6_dai_tdm_probe,
  9850. .remove = msm_dai_q6_dai_tdm_remove,
  9851. },
  9852. {
  9853. .capture = {
  9854. .stream_name = "Quinary TDM4 Capture",
  9855. .aif_name = "QUIN_TDM_TX_4",
  9856. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9857. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9858. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9859. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9860. SNDRV_PCM_FMTBIT_S24_LE |
  9861. SNDRV_PCM_FMTBIT_S32_LE,
  9862. .channels_min = 1,
  9863. .channels_max = 16,
  9864. .rate_min = 8000,
  9865. .rate_max = 352800,
  9866. },
  9867. .name = "QUIN_TDM_TX_4",
  9868. .ops = &msm_dai_q6_tdm_ops,
  9869. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  9870. .probe = msm_dai_q6_dai_tdm_probe,
  9871. .remove = msm_dai_q6_dai_tdm_remove,
  9872. },
  9873. {
  9874. .capture = {
  9875. .stream_name = "Quinary TDM5 Capture",
  9876. .aif_name = "QUIN_TDM_TX_5",
  9877. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9878. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9879. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9880. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9881. SNDRV_PCM_FMTBIT_S24_LE |
  9882. SNDRV_PCM_FMTBIT_S32_LE,
  9883. .channels_min = 1,
  9884. .channels_max = 16,
  9885. .rate_min = 8000,
  9886. .rate_max = 352800,
  9887. },
  9888. .name = "QUIN_TDM_TX_5",
  9889. .ops = &msm_dai_q6_tdm_ops,
  9890. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  9891. .probe = msm_dai_q6_dai_tdm_probe,
  9892. .remove = msm_dai_q6_dai_tdm_remove,
  9893. },
  9894. {
  9895. .capture = {
  9896. .stream_name = "Quinary TDM6 Capture",
  9897. .aif_name = "QUIN_TDM_TX_6",
  9898. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9899. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9900. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9901. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9902. SNDRV_PCM_FMTBIT_S24_LE |
  9903. SNDRV_PCM_FMTBIT_S32_LE,
  9904. .channels_min = 1,
  9905. .channels_max = 16,
  9906. .rate_min = 8000,
  9907. .rate_max = 352800,
  9908. },
  9909. .name = "QUIN_TDM_TX_6",
  9910. .ops = &msm_dai_q6_tdm_ops,
  9911. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  9912. .probe = msm_dai_q6_dai_tdm_probe,
  9913. .remove = msm_dai_q6_dai_tdm_remove,
  9914. },
  9915. {
  9916. .capture = {
  9917. .stream_name = "Quinary TDM7 Capture",
  9918. .aif_name = "QUIN_TDM_TX_7",
  9919. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9920. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9921. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9922. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9923. SNDRV_PCM_FMTBIT_S24_LE |
  9924. SNDRV_PCM_FMTBIT_S32_LE,
  9925. .channels_min = 1,
  9926. .channels_max = 16,
  9927. .rate_min = 8000,
  9928. .rate_max = 352800,
  9929. },
  9930. .name = "QUIN_TDM_TX_7",
  9931. .ops = &msm_dai_q6_tdm_ops,
  9932. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  9933. .probe = msm_dai_q6_dai_tdm_probe,
  9934. .remove = msm_dai_q6_dai_tdm_remove,
  9935. },
  9936. {
  9937. .playback = {
  9938. .stream_name = "Senary TDM0 Playback",
  9939. .aif_name = "SEN_TDM_RX_0",
  9940. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9941. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9942. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9943. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9944. SNDRV_PCM_FMTBIT_S24_LE |
  9945. SNDRV_PCM_FMTBIT_S32_LE,
  9946. .channels_min = 1,
  9947. .channels_max = 8,
  9948. .rate_min = 8000,
  9949. .rate_max = 352800,
  9950. },
  9951. .name = "SEN_TDM_RX_0",
  9952. .ops = &msm_dai_q6_tdm_ops,
  9953. .id = AFE_PORT_ID_SENARY_TDM_RX,
  9954. .probe = msm_dai_q6_dai_tdm_probe,
  9955. .remove = msm_dai_q6_dai_tdm_remove,
  9956. },
  9957. {
  9958. .playback = {
  9959. .stream_name = "Senary TDM1 Playback",
  9960. .aif_name = "SEN_TDM_RX_1",
  9961. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9962. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9963. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9964. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9965. SNDRV_PCM_FMTBIT_S24_LE |
  9966. SNDRV_PCM_FMTBIT_S32_LE,
  9967. .channels_min = 1,
  9968. .channels_max = 8,
  9969. .rate_min = 8000,
  9970. .rate_max = 352800,
  9971. },
  9972. .name = "SEN_TDM_RX_1",
  9973. .ops = &msm_dai_q6_tdm_ops,
  9974. .id = AFE_PORT_ID_SENARY_TDM_RX_1,
  9975. .probe = msm_dai_q6_dai_tdm_probe,
  9976. .remove = msm_dai_q6_dai_tdm_remove,
  9977. },
  9978. {
  9979. .playback = {
  9980. .stream_name = "Senary TDM2 Playback",
  9981. .aif_name = "SEN_TDM_RX_2",
  9982. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9983. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9984. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9985. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9986. SNDRV_PCM_FMTBIT_S24_LE |
  9987. SNDRV_PCM_FMTBIT_S32_LE,
  9988. .channels_min = 1,
  9989. .channels_max = 8,
  9990. .rate_min = 8000,
  9991. .rate_max = 352800,
  9992. },
  9993. .name = "SEN_TDM_RX_2",
  9994. .ops = &msm_dai_q6_tdm_ops,
  9995. .id = AFE_PORT_ID_SENARY_TDM_RX_2,
  9996. .probe = msm_dai_q6_dai_tdm_probe,
  9997. .remove = msm_dai_q6_dai_tdm_remove,
  9998. },
  9999. {
  10000. .playback = {
  10001. .stream_name = "Senary TDM3 Playback",
  10002. .aif_name = "SEN_TDM_RX_3",
  10003. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10004. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10005. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10006. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10007. SNDRV_PCM_FMTBIT_S24_LE |
  10008. SNDRV_PCM_FMTBIT_S32_LE,
  10009. .channels_min = 1,
  10010. .channels_max = 8,
  10011. .rate_min = 8000,
  10012. .rate_max = 352800,
  10013. },
  10014. .name = "SEN_TDM_RX_3",
  10015. .ops = &msm_dai_q6_tdm_ops,
  10016. .id = AFE_PORT_ID_SENARY_TDM_RX_3,
  10017. .probe = msm_dai_q6_dai_tdm_probe,
  10018. .remove = msm_dai_q6_dai_tdm_remove,
  10019. },
  10020. {
  10021. .playback = {
  10022. .stream_name = "Senary TDM4 Playback",
  10023. .aif_name = "SEN_TDM_RX_4",
  10024. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10025. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10026. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10027. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10028. SNDRV_PCM_FMTBIT_S24_LE |
  10029. SNDRV_PCM_FMTBIT_S32_LE,
  10030. .channels_min = 1,
  10031. .channels_max = 8,
  10032. .rate_min = 8000,
  10033. .rate_max = 352800,
  10034. },
  10035. .name = "SEN_TDM_RX_4",
  10036. .ops = &msm_dai_q6_tdm_ops,
  10037. .id = AFE_PORT_ID_SENARY_TDM_RX_4,
  10038. .probe = msm_dai_q6_dai_tdm_probe,
  10039. .remove = msm_dai_q6_dai_tdm_remove,
  10040. },
  10041. {
  10042. .playback = {
  10043. .stream_name = "Senary TDM5 Playback",
  10044. .aif_name = "SEN_TDM_RX_5",
  10045. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10046. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10047. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10048. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10049. SNDRV_PCM_FMTBIT_S24_LE |
  10050. SNDRV_PCM_FMTBIT_S32_LE,
  10051. .channels_min = 1,
  10052. .channels_max = 8,
  10053. .rate_min = 8000,
  10054. .rate_max = 352800,
  10055. },
  10056. .name = "SEN_TDM_RX_5",
  10057. .ops = &msm_dai_q6_tdm_ops,
  10058. .id = AFE_PORT_ID_SENARY_TDM_RX_5,
  10059. .probe = msm_dai_q6_dai_tdm_probe,
  10060. .remove = msm_dai_q6_dai_tdm_remove,
  10061. },
  10062. {
  10063. .playback = {
  10064. .stream_name = "Senary TDM6 Playback",
  10065. .aif_name = "SEN_TDM_RX_6",
  10066. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10067. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10068. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10069. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10070. SNDRV_PCM_FMTBIT_S24_LE |
  10071. SNDRV_PCM_FMTBIT_S32_LE,
  10072. .channels_min = 1,
  10073. .channels_max = 8,
  10074. .rate_min = 8000,
  10075. .rate_max = 352800,
  10076. },
  10077. .name = "SEN_TDM_RX_6",
  10078. .ops = &msm_dai_q6_tdm_ops,
  10079. .id = AFE_PORT_ID_SENARY_TDM_RX_6,
  10080. .probe = msm_dai_q6_dai_tdm_probe,
  10081. .remove = msm_dai_q6_dai_tdm_remove,
  10082. },
  10083. {
  10084. .playback = {
  10085. .stream_name = "Senary TDM7 Playback",
  10086. .aif_name = "SEN_TDM_RX_7",
  10087. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10088. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10089. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10090. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10091. SNDRV_PCM_FMTBIT_S24_LE |
  10092. SNDRV_PCM_FMTBIT_S32_LE,
  10093. .channels_min = 1,
  10094. .channels_max = 8,
  10095. .rate_min = 8000,
  10096. .rate_max = 352800,
  10097. },
  10098. .name = "SEN_TDM_RX_7",
  10099. .ops = &msm_dai_q6_tdm_ops,
  10100. .id = AFE_PORT_ID_SENARY_TDM_RX_7,
  10101. .probe = msm_dai_q6_dai_tdm_probe,
  10102. .remove = msm_dai_q6_dai_tdm_remove,
  10103. },
  10104. {
  10105. .capture = {
  10106. .stream_name = "Senary TDM0 Capture",
  10107. .aif_name = "SEN_TDM_TX_0",
  10108. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10109. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10110. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10111. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10112. SNDRV_PCM_FMTBIT_S24_LE |
  10113. SNDRV_PCM_FMTBIT_S32_LE,
  10114. .channels_min = 1,
  10115. .channels_max = 8,
  10116. .rate_min = 8000,
  10117. .rate_max = 352800,
  10118. },
  10119. .name = "SEN_TDM_TX_0",
  10120. .ops = &msm_dai_q6_tdm_ops,
  10121. .id = AFE_PORT_ID_SENARY_TDM_TX,
  10122. .probe = msm_dai_q6_dai_tdm_probe,
  10123. .remove = msm_dai_q6_dai_tdm_remove,
  10124. },
  10125. {
  10126. .capture = {
  10127. .stream_name = "Senary TDM1 Capture",
  10128. .aif_name = "SEN_TDM_TX_1",
  10129. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10130. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10131. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10132. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10133. SNDRV_PCM_FMTBIT_S24_LE |
  10134. SNDRV_PCM_FMTBIT_S32_LE,
  10135. .channels_min = 1,
  10136. .channels_max = 8,
  10137. .rate_min = 8000,
  10138. .rate_max = 352800,
  10139. },
  10140. .name = "SEN_TDM_TX_1",
  10141. .ops = &msm_dai_q6_tdm_ops,
  10142. .id = AFE_PORT_ID_SENARY_TDM_TX_1,
  10143. .probe = msm_dai_q6_dai_tdm_probe,
  10144. .remove = msm_dai_q6_dai_tdm_remove,
  10145. },
  10146. {
  10147. .capture = {
  10148. .stream_name = "Senary TDM2 Capture",
  10149. .aif_name = "SEN_TDM_TX_2",
  10150. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10151. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10152. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10153. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10154. SNDRV_PCM_FMTBIT_S24_LE |
  10155. SNDRV_PCM_FMTBIT_S32_LE,
  10156. .channels_min = 1,
  10157. .channels_max = 8,
  10158. .rate_min = 8000,
  10159. .rate_max = 352800,
  10160. },
  10161. .name = "SEN_TDM_TX_2",
  10162. .ops = &msm_dai_q6_tdm_ops,
  10163. .id = AFE_PORT_ID_SENARY_TDM_TX_2,
  10164. .probe = msm_dai_q6_dai_tdm_probe,
  10165. .remove = msm_dai_q6_dai_tdm_remove,
  10166. },
  10167. {
  10168. .capture = {
  10169. .stream_name = "Senary TDM3 Capture",
  10170. .aif_name = "SEN_TDM_TX_3",
  10171. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10172. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10173. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10174. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10175. SNDRV_PCM_FMTBIT_S24_LE |
  10176. SNDRV_PCM_FMTBIT_S32_LE,
  10177. .channels_min = 1,
  10178. .channels_max = 8,
  10179. .rate_min = 8000,
  10180. .rate_max = 352800,
  10181. },
  10182. .name = "SEN_TDM_TX_3",
  10183. .ops = &msm_dai_q6_tdm_ops,
  10184. .id = AFE_PORT_ID_SENARY_TDM_TX_3,
  10185. .probe = msm_dai_q6_dai_tdm_probe,
  10186. .remove = msm_dai_q6_dai_tdm_remove,
  10187. },
  10188. {
  10189. .capture = {
  10190. .stream_name = "Senary TDM4 Capture",
  10191. .aif_name = "SEN_TDM_TX_4",
  10192. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10193. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10194. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10195. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10196. SNDRV_PCM_FMTBIT_S24_LE |
  10197. SNDRV_PCM_FMTBIT_S32_LE,
  10198. .channels_min = 1,
  10199. .channels_max = 8,
  10200. .rate_min = 8000,
  10201. .rate_max = 352800,
  10202. },
  10203. .name = "SEN_TDM_TX_4",
  10204. .ops = &msm_dai_q6_tdm_ops,
  10205. .id = AFE_PORT_ID_SENARY_TDM_TX_4,
  10206. .probe = msm_dai_q6_dai_tdm_probe,
  10207. .remove = msm_dai_q6_dai_tdm_remove,
  10208. },
  10209. {
  10210. .capture = {
  10211. .stream_name = "Senary TDM5 Capture",
  10212. .aif_name = "SEN_TDM_TX_5",
  10213. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10214. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10215. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10216. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10217. SNDRV_PCM_FMTBIT_S24_LE |
  10218. SNDRV_PCM_FMTBIT_S32_LE,
  10219. .channels_min = 1,
  10220. .channels_max = 8,
  10221. .rate_min = 8000,
  10222. .rate_max = 352800,
  10223. },
  10224. .name = "SEN_TDM_TX_5",
  10225. .ops = &msm_dai_q6_tdm_ops,
  10226. .id = AFE_PORT_ID_SENARY_TDM_TX_5,
  10227. .probe = msm_dai_q6_dai_tdm_probe,
  10228. .remove = msm_dai_q6_dai_tdm_remove,
  10229. },
  10230. {
  10231. .capture = {
  10232. .stream_name = "Senary TDM6 Capture",
  10233. .aif_name = "SEN_TDM_TX_6",
  10234. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10235. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10236. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10237. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10238. SNDRV_PCM_FMTBIT_S24_LE |
  10239. SNDRV_PCM_FMTBIT_S32_LE,
  10240. .channels_min = 1,
  10241. .channels_max = 8,
  10242. .rate_min = 8000,
  10243. .rate_max = 352800,
  10244. },
  10245. .name = "SEN_TDM_TX_6",
  10246. .ops = &msm_dai_q6_tdm_ops,
  10247. .id = AFE_PORT_ID_SENARY_TDM_TX_6,
  10248. .probe = msm_dai_q6_dai_tdm_probe,
  10249. .remove = msm_dai_q6_dai_tdm_remove,
  10250. },
  10251. {
  10252. .capture = {
  10253. .stream_name = "Senary TDM7 Capture",
  10254. .aif_name = "SEN_TDM_TX_7",
  10255. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10256. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10257. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10258. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10259. SNDRV_PCM_FMTBIT_S24_LE |
  10260. SNDRV_PCM_FMTBIT_S32_LE,
  10261. .channels_min = 1,
  10262. .channels_max = 8,
  10263. .rate_min = 8000,
  10264. .rate_max = 352800,
  10265. },
  10266. .name = "SEN_TDM_TX_7",
  10267. .ops = &msm_dai_q6_tdm_ops,
  10268. .id = AFE_PORT_ID_SENARY_TDM_TX_7,
  10269. .probe = msm_dai_q6_dai_tdm_probe,
  10270. .remove = msm_dai_q6_dai_tdm_remove,
  10271. },
  10272. };
  10273. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  10274. .name = "msm-dai-q6-tdm",
  10275. };
  10276. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  10277. {
  10278. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  10279. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  10280. int rc = 0;
  10281. u32 tdm_dev_id = 0;
  10282. int port_idx = 0;
  10283. struct device_node *tdm_parent_node = NULL;
  10284. /* retrieve device/afe id */
  10285. rc = of_property_read_u32(pdev->dev.of_node,
  10286. "qcom,msm-cpudai-tdm-dev-id",
  10287. &tdm_dev_id);
  10288. if (rc) {
  10289. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  10290. __func__);
  10291. goto rtn;
  10292. }
  10293. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  10294. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  10295. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  10296. __func__, tdm_dev_id);
  10297. rc = -ENXIO;
  10298. goto rtn;
  10299. }
  10300. pdev->id = tdm_dev_id;
  10301. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  10302. GFP_KERNEL);
  10303. if (!dai_data) {
  10304. rc = -ENOMEM;
  10305. dev_err(&pdev->dev,
  10306. "%s Failed to allocate memory for tdm dai_data\n",
  10307. __func__);
  10308. goto rtn;
  10309. }
  10310. memset(dai_data, 0, sizeof(*dai_data));
  10311. rc = of_property_read_u32(pdev->dev.of_node,
  10312. "qcom,msm-dai-is-island-supported",
  10313. &dai_data->is_island_dai);
  10314. if (rc)
  10315. dev_dbg(&pdev->dev, "island supported entry not found\n");
  10316. /* TDM CFG */
  10317. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  10318. rc = of_property_read_u32(tdm_parent_node,
  10319. "qcom,msm-cpudai-tdm-sync-mode",
  10320. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  10321. if (rc) {
  10322. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  10323. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  10324. goto free_dai_data;
  10325. }
  10326. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  10327. __func__, dai_data->port_cfg.tdm.sync_mode);
  10328. rc = of_property_read_u32(tdm_parent_node,
  10329. "qcom,msm-cpudai-tdm-sync-src",
  10330. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  10331. if (rc) {
  10332. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  10333. __func__, "qcom,msm-cpudai-tdm-sync-src");
  10334. goto free_dai_data;
  10335. }
  10336. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  10337. __func__, dai_data->port_cfg.tdm.sync_src);
  10338. rc = of_property_read_u32(tdm_parent_node,
  10339. "qcom,msm-cpudai-tdm-data-out",
  10340. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  10341. if (rc) {
  10342. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  10343. __func__, "qcom,msm-cpudai-tdm-data-out");
  10344. goto free_dai_data;
  10345. }
  10346. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  10347. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  10348. rc = of_property_read_u32(tdm_parent_node,
  10349. "qcom,msm-cpudai-tdm-invert-sync",
  10350. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  10351. if (rc) {
  10352. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  10353. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  10354. goto free_dai_data;
  10355. }
  10356. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  10357. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  10358. rc = of_property_read_u32(tdm_parent_node,
  10359. "qcom,msm-cpudai-tdm-data-delay",
  10360. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  10361. if (rc) {
  10362. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  10363. __func__, "qcom,msm-cpudai-tdm-data-delay");
  10364. goto free_dai_data;
  10365. }
  10366. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  10367. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  10368. /* TDM CFG -- set default */
  10369. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  10370. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  10371. AFE_API_VERSION_TDM_CONFIG;
  10372. /* TDM SLOT MAPPING CFG */
  10373. rc = of_property_read_u32(pdev->dev.of_node,
  10374. "qcom,msm-cpudai-tdm-data-align",
  10375. &dai_data->port_cfg.slot_mapping.data_align_type);
  10376. if (rc) {
  10377. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  10378. __func__,
  10379. "qcom,msm-cpudai-tdm-data-align");
  10380. goto free_dai_data;
  10381. }
  10382. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  10383. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  10384. /* TDM SLOT MAPPING CFG -- set default */
  10385. dai_data->port_cfg.slot_mapping.minor_version =
  10386. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  10387. dai_data->port_cfg.slot_mapping_v2.minor_version =
  10388. AFE_API_VERSION_SLOT_MAPPING_CONFIG_V2;
  10389. /* CUSTOM TDM HEADER CFG */
  10390. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  10391. if (of_find_property(pdev->dev.of_node,
  10392. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  10393. of_find_property(pdev->dev.of_node,
  10394. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  10395. of_find_property(pdev->dev.of_node,
  10396. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  10397. /* if the property exist */
  10398. rc = of_property_read_u32(pdev->dev.of_node,
  10399. "qcom,msm-cpudai-tdm-header-start-offset",
  10400. (u32 *)&custom_tdm_header->start_offset);
  10401. if (rc) {
  10402. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  10403. __func__,
  10404. "qcom,msm-cpudai-tdm-header-start-offset");
  10405. goto free_dai_data;
  10406. }
  10407. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  10408. __func__, custom_tdm_header->start_offset);
  10409. rc = of_property_read_u32(pdev->dev.of_node,
  10410. "qcom,msm-cpudai-tdm-header-width",
  10411. (u32 *)&custom_tdm_header->header_width);
  10412. if (rc) {
  10413. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  10414. __func__, "qcom,msm-cpudai-tdm-header-width");
  10415. goto free_dai_data;
  10416. }
  10417. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  10418. __func__, custom_tdm_header->header_width);
  10419. rc = of_property_read_u32(pdev->dev.of_node,
  10420. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  10421. (u32 *)&custom_tdm_header->num_frame_repeat);
  10422. if (rc) {
  10423. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  10424. __func__,
  10425. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  10426. goto free_dai_data;
  10427. }
  10428. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  10429. __func__, custom_tdm_header->num_frame_repeat);
  10430. /* CUSTOM TDM HEADER CFG -- set default */
  10431. custom_tdm_header->minor_version =
  10432. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  10433. custom_tdm_header->header_type =
  10434. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  10435. } else {
  10436. /* CUSTOM TDM HEADER CFG -- set default */
  10437. custom_tdm_header->header_type =
  10438. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  10439. /* proceed with probe */
  10440. }
  10441. /* copy static clk per parent node */
  10442. dai_data->clk_set = tdm_clk_set;
  10443. /* copy static group cfg per parent node */
  10444. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  10445. /* copy static num group ports per parent node */
  10446. dai_data->num_group_ports = num_tdm_group_ports;
  10447. dai_data->lane_cfg = tdm_lane_cfg;
  10448. dev_set_drvdata(&pdev->dev, dai_data);
  10449. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  10450. if (port_idx < 0) {
  10451. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  10452. __func__, tdm_dev_id);
  10453. rc = -EINVAL;
  10454. goto free_dai_data;
  10455. }
  10456. rc = snd_soc_register_component(&pdev->dev,
  10457. &msm_q6_tdm_dai_component,
  10458. &msm_dai_q6_tdm_dai[port_idx], 1);
  10459. if (rc) {
  10460. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  10461. __func__, tdm_dev_id, rc);
  10462. goto err_register;
  10463. }
  10464. return 0;
  10465. err_register:
  10466. free_dai_data:
  10467. kfree(dai_data);
  10468. rtn:
  10469. return rc;
  10470. }
  10471. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  10472. {
  10473. struct msm_dai_q6_tdm_dai_data *dai_data =
  10474. dev_get_drvdata(&pdev->dev);
  10475. snd_soc_unregister_component(&pdev->dev);
  10476. kfree(dai_data);
  10477. return 0;
  10478. }
  10479. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  10480. { .compatible = "qcom,msm-dai-q6-tdm", },
  10481. {}
  10482. };
  10483. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  10484. static struct platform_driver msm_dai_q6_tdm_driver = {
  10485. .probe = msm_dai_q6_tdm_dev_probe,
  10486. .remove = msm_dai_q6_tdm_dev_remove,
  10487. .driver = {
  10488. .name = "msm-dai-q6-tdm",
  10489. .owner = THIS_MODULE,
  10490. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  10491. .suppress_bind_attrs = true,
  10492. },
  10493. };
  10494. static int msm_dai_q6_cdc_dma_format_put(struct snd_kcontrol *kcontrol,
  10495. struct snd_ctl_elem_value *ucontrol)
  10496. {
  10497. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  10498. int value = ucontrol->value.integer.value[0];
  10499. dai_data->port_config.cdc_dma.data_format = value;
  10500. pr_debug("%s: format = %d\n", __func__, value);
  10501. return 0;
  10502. }
  10503. static int msm_dai_q6_cdc_dma_format_get(struct snd_kcontrol *kcontrol,
  10504. struct snd_ctl_elem_value *ucontrol)
  10505. {
  10506. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  10507. ucontrol->value.integer.value[0] =
  10508. dai_data->port_config.cdc_dma.data_format;
  10509. return 0;
  10510. }
  10511. static const struct snd_kcontrol_new cdc_dma_config_controls[] = {
  10512. SOC_ENUM_EXT("WSA_CDC_DMA_0 TX Format", cdc_dma_config_enum[0],
  10513. msm_dai_q6_cdc_dma_format_get,
  10514. msm_dai_q6_cdc_dma_format_put),
  10515. SOC_ENUM_EXT("WSA_CDC_DMA_0 RX XTLoggingDisable",
  10516. xt_logging_disable_enum[0],
  10517. msm_dai_q6_xt_logging_disable_get,
  10518. msm_dai_q6_xt_logging_disable_put),
  10519. };
  10520. /* SOC probe for codec DMA interface */
  10521. static int msm_dai_q6_dai_cdc_dma_probe(struct snd_soc_dai *dai)
  10522. {
  10523. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  10524. int rc = 0;
  10525. if (!dai) {
  10526. pr_err("%s: Invalid params dai\n", __func__);
  10527. return -EINVAL;
  10528. }
  10529. if (!dai->dev) {
  10530. pr_err("%s: Invalid params dai dev\n", __func__);
  10531. return -EINVAL;
  10532. }
  10533. msm_dai_q6_set_dai_id(dai);
  10534. dai_data = dev_get_drvdata(dai->dev);
  10535. switch (dai->id) {
  10536. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  10537. rc = snd_ctl_add(dai->component->card->snd_card,
  10538. snd_ctl_new1(&cdc_dma_config_controls[0],
  10539. dai_data));
  10540. break;
  10541. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  10542. rc = snd_ctl_add(dai->component->card->snd_card,
  10543. snd_ctl_new1(&cdc_dma_config_controls[1],
  10544. dai_data));
  10545. break;
  10546. default:
  10547. break;
  10548. }
  10549. if (rc < 0)
  10550. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  10551. __func__, dai->name);
  10552. if (dai_data->is_island_dai)
  10553. rc = msm_dai_q6_add_island_mx_ctls(
  10554. dai->component->card->snd_card,
  10555. dai->name, dai->id,
  10556. (void *)dai_data);
  10557. rc = msm_dai_q6_dai_add_route(dai);
  10558. return rc;
  10559. }
  10560. static int msm_dai_q6_dai_cdc_dma_remove(struct snd_soc_dai *dai)
  10561. {
  10562. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  10563. dev_get_drvdata(dai->dev);
  10564. int rc = 0;
  10565. /* If AFE port is still up, close it */
  10566. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  10567. dev_dbg(dai->dev, "%s: stop codec dma port:%d\n", __func__,
  10568. dai->id);
  10569. rc = afe_close(dai->id); /* can block */
  10570. if (rc < 0)
  10571. dev_err(dai->dev, "fail to close AFE port\n");
  10572. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  10573. }
  10574. return rc;
  10575. }
  10576. static int msm_dai_q6_cdc_dma_set_channel_map(struct snd_soc_dai *dai,
  10577. unsigned int tx_num_ch, unsigned int *tx_ch_mask,
  10578. unsigned int rx_num_ch, unsigned int *rx_ch_mask)
  10579. {
  10580. int rc = 0;
  10581. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  10582. dev_get_drvdata(dai->dev);
  10583. unsigned int ch_mask = 0, ch_num = 0;
  10584. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  10585. switch (dai->id) {
  10586. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  10587. case AFE_PORT_ID_WSA_CODEC_DMA_RX_1:
  10588. case AFE_PORT_ID_RX_CODEC_DMA_RX_0:
  10589. case AFE_PORT_ID_RX_CODEC_DMA_RX_1:
  10590. case AFE_PORT_ID_RX_CODEC_DMA_RX_2:
  10591. case AFE_PORT_ID_RX_CODEC_DMA_RX_3:
  10592. case AFE_PORT_ID_RX_CODEC_DMA_RX_4:
  10593. case AFE_PORT_ID_RX_CODEC_DMA_RX_5:
  10594. case AFE_PORT_ID_RX_CODEC_DMA_RX_6:
  10595. case AFE_PORT_ID_RX_CODEC_DMA_RX_7:
  10596. if (!rx_ch_mask) {
  10597. dev_err(dai->dev, "%s: invalid rx ch mask\n", __func__);
  10598. return -EINVAL;
  10599. }
  10600. if (rx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  10601. dev_err(dai->dev, "%s: invalid rx_num_ch %d\n",
  10602. __func__, rx_num_ch);
  10603. return -EINVAL;
  10604. }
  10605. ch_mask = *rx_ch_mask;
  10606. ch_num = rx_num_ch;
  10607. break;
  10608. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  10609. case AFE_PORT_ID_WSA_CODEC_DMA_TX_1:
  10610. case AFE_PORT_ID_WSA_CODEC_DMA_TX_2:
  10611. case AFE_PORT_ID_VA_CODEC_DMA_TX_0:
  10612. case AFE_PORT_ID_VA_CODEC_DMA_TX_1:
  10613. case AFE_PORT_ID_TX_CODEC_DMA_TX_0:
  10614. case AFE_PORT_ID_TX_CODEC_DMA_TX_1:
  10615. case AFE_PORT_ID_TX_CODEC_DMA_TX_2:
  10616. case AFE_PORT_ID_TX_CODEC_DMA_TX_3:
  10617. case AFE_PORT_ID_TX_CODEC_DMA_TX_4:
  10618. case AFE_PORT_ID_TX_CODEC_DMA_TX_5:
  10619. if (!tx_ch_mask) {
  10620. dev_err(dai->dev, "%s: invalid tx ch mask\n", __func__);
  10621. return -EINVAL;
  10622. }
  10623. if (tx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  10624. dev_err(dai->dev, "%s: invalid tx_num_ch %d\n",
  10625. __func__, tx_num_ch);
  10626. return -EINVAL;
  10627. }
  10628. ch_mask = *tx_ch_mask;
  10629. ch_num = tx_num_ch;
  10630. break;
  10631. default:
  10632. dev_err(dai->dev, "%s: invalid dai id %d\n", __func__, dai->id);
  10633. return -EINVAL;
  10634. }
  10635. dai_data->port_config.cdc_dma.active_channels_mask = ch_mask;
  10636. dev_dbg(dai->dev, "%s: CDC_DMA_%d_ch cnt[%d] ch mask[0x%x]\n", __func__,
  10637. dai->id, ch_num, ch_mask);
  10638. return rc;
  10639. }
  10640. static int msm_dai_q6_cdc_dma_hw_params(
  10641. struct snd_pcm_substream *substream,
  10642. struct snd_pcm_hw_params *params,
  10643. struct snd_soc_dai *dai)
  10644. {
  10645. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  10646. dev_get_drvdata(dai->dev);
  10647. switch (params_format(params)) {
  10648. case SNDRV_PCM_FORMAT_S16_LE:
  10649. case SNDRV_PCM_FORMAT_SPECIAL:
  10650. dai_data->port_config.cdc_dma.bit_width = 16;
  10651. break;
  10652. case SNDRV_PCM_FORMAT_S24_LE:
  10653. case SNDRV_PCM_FORMAT_S24_3LE:
  10654. dai_data->port_config.cdc_dma.bit_width = 24;
  10655. break;
  10656. case SNDRV_PCM_FORMAT_S32_LE:
  10657. dai_data->port_config.cdc_dma.bit_width = 32;
  10658. break;
  10659. default:
  10660. dev_err(dai->dev, "%s: format %d\n",
  10661. __func__, params_format(params));
  10662. return -EINVAL;
  10663. }
  10664. dai_data->rate = params_rate(params);
  10665. dai_data->channels = params_channels(params);
  10666. dai_data->port_config.cdc_dma.cdc_dma_cfg_minor_version =
  10667. AFE_API_VERSION_CODEC_DMA_CONFIG;
  10668. dai_data->port_config.cdc_dma.sample_rate = dai_data->rate;
  10669. dai_data->port_config.cdc_dma.num_channels = dai_data->channels;
  10670. dev_dbg(dai->dev, "%s: bit_wd[%hu] format[%hu]\n"
  10671. "num_channel %hu sample_rate %d\n", __func__,
  10672. dai_data->port_config.cdc_dma.bit_width,
  10673. dai_data->port_config.cdc_dma.data_format,
  10674. dai_data->port_config.cdc_dma.num_channels,
  10675. dai_data->rate);
  10676. return 0;
  10677. }
  10678. static int msm_dai_q6_cdc_dma_prepare(struct snd_pcm_substream *substream,
  10679. struct snd_soc_dai *dai)
  10680. {
  10681. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  10682. dev_get_drvdata(dai->dev);
  10683. int rc = 0;
  10684. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  10685. if ((dai->id == AFE_PORT_ID_WSA_CODEC_DMA_TX_0) &&
  10686. (dai_data->port_config.cdc_dma.data_format == 1))
  10687. dai_data->port_config.cdc_dma.data_format =
  10688. AFE_LINEAR_PCM_DATA_PACKED_16BIT;
  10689. rc = afe_port_start(dai->id, &dai_data->port_config,
  10690. dai_data->rate);
  10691. if (rc < 0)
  10692. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  10693. dai->id);
  10694. else
  10695. set_bit(STATUS_PORT_STARTED,
  10696. dai_data->status_mask);
  10697. }
  10698. return rc;
  10699. }
  10700. static void msm_dai_q6_cdc_dma_shutdown(struct snd_pcm_substream *substream,
  10701. struct snd_soc_dai *dai)
  10702. {
  10703. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  10704. int rc = 0;
  10705. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  10706. dev_dbg(dai->dev, "%s: stop AFE port:%d\n", __func__,
  10707. dai->id);
  10708. rc = afe_close(dai->id); /* can block */
  10709. if (rc < 0)
  10710. dev_err(dai->dev, "fail to close AFE port\n");
  10711. dev_dbg(dai->dev, "%s: dai_data->status_mask = %ld\n", __func__,
  10712. *dai_data->status_mask);
  10713. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  10714. }
  10715. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  10716. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  10717. }
  10718. static struct snd_soc_dai_ops msm_dai_q6_cdc_dma_ops = {
  10719. .prepare = msm_dai_q6_cdc_dma_prepare,
  10720. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  10721. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  10722. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  10723. };
  10724. static struct snd_soc_dai_ops msm_dai_q6_cdc_wsa_dma_ops = {
  10725. .prepare = msm_dai_q6_cdc_dma_prepare,
  10726. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  10727. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  10728. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  10729. .digital_mute = msm_dai_q6_spk_digital_mute,
  10730. };
  10731. static struct snd_soc_dai_driver msm_dai_q6_cdc_dma_dai[] = {
  10732. {
  10733. .playback = {
  10734. .stream_name = "WSA CDC DMA0 Playback",
  10735. .aif_name = "WSA_CDC_DMA_RX_0",
  10736. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10737. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10738. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10739. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10740. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10741. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10742. SNDRV_PCM_RATE_384000,
  10743. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10744. SNDRV_PCM_FMTBIT_S24_LE |
  10745. SNDRV_PCM_FMTBIT_S24_3LE |
  10746. SNDRV_PCM_FMTBIT_S32_LE,
  10747. .channels_min = 1,
  10748. .channels_max = 4,
  10749. .rate_min = 8000,
  10750. .rate_max = 384000,
  10751. },
  10752. .name = "WSA_CDC_DMA_RX_0",
  10753. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  10754. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
  10755. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10756. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10757. },
  10758. {
  10759. .capture = {
  10760. .stream_name = "WSA CDC DMA0 Capture",
  10761. .aif_name = "WSA_CDC_DMA_TX_0",
  10762. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10763. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10764. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10765. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10766. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10767. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10768. SNDRV_PCM_RATE_384000,
  10769. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10770. SNDRV_PCM_FMTBIT_S24_LE |
  10771. SNDRV_PCM_FMTBIT_S24_3LE |
  10772. SNDRV_PCM_FMTBIT_S32_LE,
  10773. .channels_min = 1,
  10774. .channels_max = 4,
  10775. .rate_min = 8000,
  10776. .rate_max = 384000,
  10777. },
  10778. .name = "WSA_CDC_DMA_TX_0",
  10779. .ops = &msm_dai_q6_cdc_dma_ops,
  10780. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
  10781. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10782. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10783. },
  10784. {
  10785. .playback = {
  10786. .stream_name = "WSA CDC DMA1 Playback",
  10787. .aif_name = "WSA_CDC_DMA_RX_1",
  10788. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10789. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10790. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10791. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10792. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10793. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10794. SNDRV_PCM_RATE_384000,
  10795. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10796. SNDRV_PCM_FMTBIT_S24_LE |
  10797. SNDRV_PCM_FMTBIT_S24_3LE |
  10798. SNDRV_PCM_FMTBIT_S32_LE,
  10799. .channels_min = 1,
  10800. .channels_max = 2,
  10801. .rate_min = 8000,
  10802. .rate_max = 384000,
  10803. },
  10804. .name = "WSA_CDC_DMA_RX_1",
  10805. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  10806. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
  10807. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10808. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10809. },
  10810. {
  10811. .capture = {
  10812. .stream_name = "WSA CDC DMA1 Capture",
  10813. .aif_name = "WSA_CDC_DMA_TX_1",
  10814. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10815. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10816. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10817. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10818. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10819. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10820. SNDRV_PCM_RATE_384000,
  10821. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10822. SNDRV_PCM_FMTBIT_S24_LE |
  10823. SNDRV_PCM_FMTBIT_S24_3LE |
  10824. SNDRV_PCM_FMTBIT_S32_LE,
  10825. .channels_min = 1,
  10826. .channels_max = 2,
  10827. .rate_min = 8000,
  10828. .rate_max = 384000,
  10829. },
  10830. .name = "WSA_CDC_DMA_TX_1",
  10831. .ops = &msm_dai_q6_cdc_dma_ops,
  10832. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
  10833. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10834. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10835. },
  10836. {
  10837. .capture = {
  10838. .stream_name = "WSA CDC DMA2 Capture",
  10839. .aif_name = "WSA_CDC_DMA_TX_2",
  10840. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10841. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10842. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10843. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10844. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10845. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10846. SNDRV_PCM_RATE_384000,
  10847. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10848. SNDRV_PCM_FMTBIT_S24_LE |
  10849. SNDRV_PCM_FMTBIT_S24_3LE |
  10850. SNDRV_PCM_FMTBIT_S32_LE,
  10851. .channels_min = 1,
  10852. .channels_max = 1,
  10853. .rate_min = 8000,
  10854. .rate_max = 384000,
  10855. },
  10856. .name = "WSA_CDC_DMA_TX_2",
  10857. .ops = &msm_dai_q6_cdc_dma_ops,
  10858. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
  10859. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10860. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10861. },
  10862. {
  10863. .capture = {
  10864. .stream_name = "VA CDC DMA0 Capture",
  10865. .aif_name = "VA_CDC_DMA_TX_0",
  10866. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10867. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10868. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10869. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10870. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10871. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10872. SNDRV_PCM_RATE_384000,
  10873. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10874. SNDRV_PCM_FMTBIT_S24_LE |
  10875. SNDRV_PCM_FMTBIT_S24_3LE,
  10876. .channels_min = 1,
  10877. .channels_max = 8,
  10878. .rate_min = 8000,
  10879. .rate_max = 384000,
  10880. },
  10881. .name = "VA_CDC_DMA_TX_0",
  10882. .ops = &msm_dai_q6_cdc_dma_ops,
  10883. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_0,
  10884. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10885. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10886. },
  10887. {
  10888. .capture = {
  10889. .stream_name = "VA CDC DMA1 Capture",
  10890. .aif_name = "VA_CDC_DMA_TX_1",
  10891. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10892. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10893. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10894. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10895. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10896. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10897. SNDRV_PCM_RATE_384000,
  10898. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10899. SNDRV_PCM_FMTBIT_S24_LE |
  10900. SNDRV_PCM_FMTBIT_S24_3LE,
  10901. .channels_min = 1,
  10902. .channels_max = 8,
  10903. .rate_min = 8000,
  10904. .rate_max = 384000,
  10905. },
  10906. .name = "VA_CDC_DMA_TX_1",
  10907. .ops = &msm_dai_q6_cdc_dma_ops,
  10908. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_1,
  10909. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10910. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10911. },
  10912. {
  10913. .capture = {
  10914. .stream_name = "VA CDC DMA2 Capture",
  10915. .aif_name = "VA_CDC_DMA_TX_2",
  10916. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10917. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10918. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10919. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10920. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10921. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10922. SNDRV_PCM_RATE_384000,
  10923. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10924. SNDRV_PCM_FMTBIT_S24_LE |
  10925. SNDRV_PCM_FMTBIT_S24_3LE,
  10926. .channels_min = 1,
  10927. .channels_max = 8,
  10928. .rate_min = 8000,
  10929. .rate_max = 384000,
  10930. },
  10931. .name = "VA_CDC_DMA_TX_2",
  10932. .ops = &msm_dai_q6_cdc_dma_ops,
  10933. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_2,
  10934. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10935. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10936. },
  10937. {
  10938. .playback = {
  10939. .stream_name = "RX CDC DMA0 Playback",
  10940. .aif_name = "RX_CDC_DMA_RX_0",
  10941. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10942. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10943. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10944. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10945. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10946. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10947. SNDRV_PCM_RATE_384000,
  10948. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10949. SNDRV_PCM_FMTBIT_S24_LE |
  10950. SNDRV_PCM_FMTBIT_S24_3LE |
  10951. SNDRV_PCM_FMTBIT_S32_LE,
  10952. .channels_min = 1,
  10953. .channels_max = 2,
  10954. .rate_min = 8000,
  10955. .rate_max = 384000,
  10956. },
  10957. .ops = &msm_dai_q6_cdc_dma_ops,
  10958. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_0,
  10959. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10960. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10961. },
  10962. {
  10963. .capture = {
  10964. .stream_name = "TX CDC DMA0 Capture",
  10965. .aif_name = "TX_CDC_DMA_TX_0",
  10966. .rates = SNDRV_PCM_RATE_8000 |
  10967. SNDRV_PCM_RATE_16000 |
  10968. SNDRV_PCM_RATE_32000 |
  10969. SNDRV_PCM_RATE_48000 |
  10970. SNDRV_PCM_RATE_96000 |
  10971. SNDRV_PCM_RATE_192000 |
  10972. SNDRV_PCM_RATE_384000,
  10973. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10974. SNDRV_PCM_FMTBIT_S24_LE |
  10975. SNDRV_PCM_FMTBIT_S24_3LE |
  10976. SNDRV_PCM_FMTBIT_S32_LE,
  10977. .channels_min = 1,
  10978. .channels_max = 3,
  10979. .rate_min = 8000,
  10980. .rate_max = 384000,
  10981. },
  10982. .ops = &msm_dai_q6_cdc_dma_ops,
  10983. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_0,
  10984. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10985. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10986. },
  10987. {
  10988. .playback = {
  10989. .stream_name = "RX CDC DMA1 Playback",
  10990. .aif_name = "RX_CDC_DMA_RX_1",
  10991. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10992. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10993. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10994. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10995. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10996. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10997. SNDRV_PCM_RATE_384000,
  10998. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10999. SNDRV_PCM_FMTBIT_S24_LE |
  11000. SNDRV_PCM_FMTBIT_S24_3LE |
  11001. SNDRV_PCM_FMTBIT_S32_LE,
  11002. .channels_min = 1,
  11003. .channels_max = 2,
  11004. .rate_min = 8000,
  11005. .rate_max = 384000,
  11006. },
  11007. .ops = &msm_dai_q6_cdc_dma_ops,
  11008. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_1,
  11009. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11010. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11011. },
  11012. {
  11013. .capture = {
  11014. .stream_name = "TX CDC DMA1 Capture",
  11015. .aif_name = "TX_CDC_DMA_TX_1",
  11016. .rates = SNDRV_PCM_RATE_8000 |
  11017. SNDRV_PCM_RATE_16000 |
  11018. SNDRV_PCM_RATE_32000 |
  11019. SNDRV_PCM_RATE_48000 |
  11020. SNDRV_PCM_RATE_96000 |
  11021. SNDRV_PCM_RATE_192000 |
  11022. SNDRV_PCM_RATE_384000,
  11023. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11024. SNDRV_PCM_FMTBIT_S24_LE |
  11025. SNDRV_PCM_FMTBIT_S24_3LE |
  11026. SNDRV_PCM_FMTBIT_S32_LE,
  11027. .channels_min = 1,
  11028. .channels_max = 3,
  11029. .rate_min = 8000,
  11030. .rate_max = 384000,
  11031. },
  11032. .ops = &msm_dai_q6_cdc_dma_ops,
  11033. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_1,
  11034. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11035. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11036. },
  11037. {
  11038. .playback = {
  11039. .stream_name = "RX CDC DMA2 Playback",
  11040. .aif_name = "RX_CDC_DMA_RX_2",
  11041. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11042. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11043. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11044. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11045. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11046. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11047. SNDRV_PCM_RATE_384000,
  11048. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11049. SNDRV_PCM_FMTBIT_S24_LE |
  11050. SNDRV_PCM_FMTBIT_S24_3LE |
  11051. SNDRV_PCM_FMTBIT_S32_LE,
  11052. .channels_min = 1,
  11053. .channels_max = 1,
  11054. .rate_min = 8000,
  11055. .rate_max = 384000,
  11056. },
  11057. .ops = &msm_dai_q6_cdc_dma_ops,
  11058. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_2,
  11059. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11060. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11061. },
  11062. {
  11063. .capture = {
  11064. .stream_name = "TX CDC DMA2 Capture",
  11065. .aif_name = "TX_CDC_DMA_TX_2",
  11066. .rates = SNDRV_PCM_RATE_8000 |
  11067. SNDRV_PCM_RATE_16000 |
  11068. SNDRV_PCM_RATE_32000 |
  11069. SNDRV_PCM_RATE_48000 |
  11070. SNDRV_PCM_RATE_96000 |
  11071. SNDRV_PCM_RATE_192000 |
  11072. SNDRV_PCM_RATE_384000,
  11073. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11074. SNDRV_PCM_FMTBIT_S24_LE |
  11075. SNDRV_PCM_FMTBIT_S24_3LE |
  11076. SNDRV_PCM_FMTBIT_S32_LE,
  11077. .channels_min = 1,
  11078. .channels_max = 4,
  11079. .rate_min = 8000,
  11080. .rate_max = 384000,
  11081. },
  11082. .ops = &msm_dai_q6_cdc_dma_ops,
  11083. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_2,
  11084. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11085. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11086. }, {
  11087. .playback = {
  11088. .stream_name = "RX CDC DMA3 Playback",
  11089. .aif_name = "RX_CDC_DMA_RX_3",
  11090. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11091. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11092. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11093. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11094. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11095. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11096. SNDRV_PCM_RATE_384000,
  11097. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11098. SNDRV_PCM_FMTBIT_S24_LE |
  11099. SNDRV_PCM_FMTBIT_S24_3LE |
  11100. SNDRV_PCM_FMTBIT_S32_LE,
  11101. .channels_min = 1,
  11102. .channels_max = 1,
  11103. .rate_min = 8000,
  11104. .rate_max = 384000,
  11105. },
  11106. .ops = &msm_dai_q6_cdc_dma_ops,
  11107. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_3,
  11108. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11109. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11110. },
  11111. {
  11112. .capture = {
  11113. .stream_name = "TX CDC DMA3 Capture",
  11114. .aif_name = "TX_CDC_DMA_TX_3",
  11115. .rates = SNDRV_PCM_RATE_8000 |
  11116. SNDRV_PCM_RATE_16000 |
  11117. SNDRV_PCM_RATE_32000 |
  11118. SNDRV_PCM_RATE_48000 |
  11119. SNDRV_PCM_RATE_96000 |
  11120. SNDRV_PCM_RATE_192000 |
  11121. SNDRV_PCM_RATE_384000,
  11122. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11123. SNDRV_PCM_FMTBIT_S24_LE |
  11124. SNDRV_PCM_FMTBIT_S24_3LE |
  11125. SNDRV_PCM_FMTBIT_S32_LE,
  11126. .channels_min = 1,
  11127. .channels_max = 8,
  11128. .rate_min = 8000,
  11129. .rate_max = 384000,
  11130. },
  11131. .ops = &msm_dai_q6_cdc_dma_ops,
  11132. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_3,
  11133. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11134. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11135. },
  11136. {
  11137. .playback = {
  11138. .stream_name = "RX CDC DMA4 Playback",
  11139. .aif_name = "RX_CDC_DMA_RX_4",
  11140. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11141. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11142. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11143. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11144. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11145. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11146. SNDRV_PCM_RATE_384000,
  11147. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11148. SNDRV_PCM_FMTBIT_S24_LE |
  11149. SNDRV_PCM_FMTBIT_S24_3LE |
  11150. SNDRV_PCM_FMTBIT_S32_LE,
  11151. .channels_min = 1,
  11152. .channels_max = 6,
  11153. .rate_min = 8000,
  11154. .rate_max = 384000,
  11155. },
  11156. .ops = &msm_dai_q6_cdc_dma_ops,
  11157. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_4,
  11158. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11159. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11160. },
  11161. {
  11162. .capture = {
  11163. .stream_name = "TX CDC DMA4 Capture",
  11164. .aif_name = "TX_CDC_DMA_TX_4",
  11165. .rates = SNDRV_PCM_RATE_8000 |
  11166. SNDRV_PCM_RATE_16000 |
  11167. SNDRV_PCM_RATE_32000 |
  11168. SNDRV_PCM_RATE_48000 |
  11169. SNDRV_PCM_RATE_96000 |
  11170. SNDRV_PCM_RATE_192000 |
  11171. SNDRV_PCM_RATE_384000,
  11172. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11173. SNDRV_PCM_FMTBIT_S24_LE |
  11174. SNDRV_PCM_FMTBIT_S24_3LE |
  11175. SNDRV_PCM_FMTBIT_S32_LE,
  11176. .channels_min = 1,
  11177. .channels_max = 8,
  11178. .rate_min = 8000,
  11179. .rate_max = 384000,
  11180. },
  11181. .ops = &msm_dai_q6_cdc_dma_ops,
  11182. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_4,
  11183. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11184. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11185. },
  11186. {
  11187. .playback = {
  11188. .stream_name = "RX CDC DMA5 Playback",
  11189. .aif_name = "RX_CDC_DMA_RX_5",
  11190. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11191. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11192. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11193. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11194. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11195. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11196. SNDRV_PCM_RATE_384000,
  11197. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11198. SNDRV_PCM_FMTBIT_S24_LE |
  11199. SNDRV_PCM_FMTBIT_S24_3LE |
  11200. SNDRV_PCM_FMTBIT_S32_LE,
  11201. .channels_min = 1,
  11202. .channels_max = 1,
  11203. .rate_min = 8000,
  11204. .rate_max = 384000,
  11205. },
  11206. .ops = &msm_dai_q6_cdc_dma_ops,
  11207. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_5,
  11208. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11209. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11210. },
  11211. {
  11212. .capture = {
  11213. .stream_name = "TX CDC DMA5 Capture",
  11214. .aif_name = "TX_CDC_DMA_TX_5",
  11215. .rates = SNDRV_PCM_RATE_8000 |
  11216. SNDRV_PCM_RATE_16000 |
  11217. SNDRV_PCM_RATE_32000 |
  11218. SNDRV_PCM_RATE_48000 |
  11219. SNDRV_PCM_RATE_96000 |
  11220. SNDRV_PCM_RATE_192000 |
  11221. SNDRV_PCM_RATE_384000,
  11222. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11223. SNDRV_PCM_FMTBIT_S24_LE |
  11224. SNDRV_PCM_FMTBIT_S24_3LE |
  11225. SNDRV_PCM_FMTBIT_S32_LE,
  11226. .channels_min = 1,
  11227. .channels_max = 4,
  11228. .rate_min = 8000,
  11229. .rate_max = 384000,
  11230. },
  11231. .ops = &msm_dai_q6_cdc_dma_ops,
  11232. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_5,
  11233. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11234. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11235. },
  11236. {
  11237. .playback = {
  11238. .stream_name = "RX CDC DMA6 Playback",
  11239. .aif_name = "RX_CDC_DMA_RX_6",
  11240. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11241. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11242. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11243. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11244. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11245. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11246. SNDRV_PCM_RATE_384000,
  11247. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11248. SNDRV_PCM_FMTBIT_S24_LE |
  11249. SNDRV_PCM_FMTBIT_S24_3LE |
  11250. SNDRV_PCM_FMTBIT_S32_LE,
  11251. .channels_min = 1,
  11252. .channels_max = 4,
  11253. .rate_min = 8000,
  11254. .rate_max = 384000,
  11255. },
  11256. .ops = &msm_dai_q6_cdc_dma_ops,
  11257. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_6,
  11258. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11259. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11260. },
  11261. {
  11262. .playback = {
  11263. .stream_name = "RX CDC DMA7 Playback",
  11264. .aif_name = "RX_CDC_DMA_RX_7",
  11265. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11266. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11267. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11268. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11269. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11270. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11271. SNDRV_PCM_RATE_384000,
  11272. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11273. SNDRV_PCM_FMTBIT_S24_LE |
  11274. SNDRV_PCM_FMTBIT_S24_3LE |
  11275. SNDRV_PCM_FMTBIT_S32_LE,
  11276. .channels_min = 1,
  11277. .channels_max = 2,
  11278. .rate_min = 8000,
  11279. .rate_max = 384000,
  11280. },
  11281. .ops = &msm_dai_q6_cdc_dma_ops,
  11282. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_7,
  11283. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11284. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11285. },
  11286. };
  11287. static const struct snd_soc_component_driver msm_q6_cdc_dma_dai_component = {
  11288. .name = "msm-dai-cdc-dma-dev",
  11289. };
  11290. /* DT related probe for each codec DMA interface device */
  11291. static int msm_dai_q6_cdc_dma_dev_probe(struct platform_device *pdev)
  11292. {
  11293. const char *q6_cdc_dma_dev_id = "qcom,msm-dai-cdc-dma-dev-id";
  11294. u32 cdc_dma_id = 0;
  11295. int i;
  11296. int rc = 0;
  11297. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  11298. rc = of_property_read_u32(pdev->dev.of_node, q6_cdc_dma_dev_id,
  11299. &cdc_dma_id);
  11300. if (rc) {
  11301. dev_err(&pdev->dev,
  11302. "%s: missing 0x%x in dt node\n", __func__, cdc_dma_id);
  11303. return rc;
  11304. }
  11305. dev_dbg(&pdev->dev, "%s: dev name %s dev id 0x%x\n", __func__,
  11306. dev_name(&pdev->dev), cdc_dma_id);
  11307. pdev->id = cdc_dma_id;
  11308. dai_data = devm_kzalloc(&pdev->dev,
  11309. sizeof(struct msm_dai_q6_cdc_dma_dai_data),
  11310. GFP_KERNEL);
  11311. if (!dai_data)
  11312. return -ENOMEM;
  11313. rc = of_property_read_u32(pdev->dev.of_node,
  11314. "qcom,msm-dai-is-island-supported",
  11315. &dai_data->is_island_dai);
  11316. if (rc)
  11317. dev_dbg(&pdev->dev, "island supported entry not found\n");
  11318. dev_set_drvdata(&pdev->dev, dai_data);
  11319. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_cdc_dma_dai); i++) {
  11320. if (msm_dai_q6_cdc_dma_dai[i].id == cdc_dma_id) {
  11321. return snd_soc_register_component(&pdev->dev,
  11322. &msm_q6_cdc_dma_dai_component,
  11323. &msm_dai_q6_cdc_dma_dai[i], 1);
  11324. }
  11325. }
  11326. return -ENODEV;
  11327. }
  11328. static int msm_dai_q6_cdc_dma_dev_remove(struct platform_device *pdev)
  11329. {
  11330. snd_soc_unregister_component(&pdev->dev);
  11331. return 0;
  11332. }
  11333. static const struct of_device_id msm_dai_q6_cdc_dma_dev_dt_match[] = {
  11334. { .compatible = "qcom,msm-dai-cdc-dma-dev", },
  11335. { }
  11336. };
  11337. MODULE_DEVICE_TABLE(of, msm_dai_q6_cdc_dma_dev_dt_match);
  11338. static struct platform_driver msm_dai_q6_cdc_dma_driver = {
  11339. .probe = msm_dai_q6_cdc_dma_dev_probe,
  11340. .remove = msm_dai_q6_cdc_dma_dev_remove,
  11341. .driver = {
  11342. .name = "msm-dai-cdc-dma-dev",
  11343. .owner = THIS_MODULE,
  11344. .of_match_table = msm_dai_q6_cdc_dma_dev_dt_match,
  11345. .suppress_bind_attrs = true,
  11346. },
  11347. };
  11348. /* DT related probe for codec DMA interface device group */
  11349. static int msm_dai_cdc_dma_q6_probe(struct platform_device *pdev)
  11350. {
  11351. int rc;
  11352. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  11353. if (rc) {
  11354. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  11355. __func__, rc);
  11356. } else
  11357. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  11358. return rc;
  11359. }
  11360. static int msm_dai_cdc_dma_q6_remove(struct platform_device *pdev)
  11361. {
  11362. of_platform_depopulate(&pdev->dev);
  11363. return 0;
  11364. }
  11365. static const struct of_device_id msm_dai_cdc_dma_dt_match[] = {
  11366. { .compatible = "qcom,msm-dai-cdc-dma", },
  11367. { }
  11368. };
  11369. MODULE_DEVICE_TABLE(of, msm_dai_cdc_dma_dt_match);
  11370. static struct platform_driver msm_dai_cdc_dma_q6 = {
  11371. .probe = msm_dai_cdc_dma_q6_probe,
  11372. .remove = msm_dai_cdc_dma_q6_remove,
  11373. .driver = {
  11374. .name = "msm-dai-cdc-dma",
  11375. .owner = THIS_MODULE,
  11376. .of_match_table = msm_dai_cdc_dma_dt_match,
  11377. .suppress_bind_attrs = true,
  11378. },
  11379. };
  11380. int __init msm_dai_q6_init(void)
  11381. {
  11382. int rc;
  11383. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  11384. if (rc) {
  11385. pr_err("%s: fail to register auxpcm dev driver", __func__);
  11386. goto fail;
  11387. }
  11388. rc = platform_driver_register(&msm_dai_q6);
  11389. if (rc) {
  11390. pr_err("%s: fail to register dai q6 driver", __func__);
  11391. goto dai_q6_fail;
  11392. }
  11393. rc = platform_driver_register(&msm_dai_q6_dev);
  11394. if (rc) {
  11395. pr_err("%s: fail to register dai q6 dev driver", __func__);
  11396. goto dai_q6_dev_fail;
  11397. }
  11398. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  11399. if (rc) {
  11400. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  11401. goto dai_q6_mi2s_drv_fail;
  11402. }
  11403. rc = platform_driver_register(&msm_dai_mi2s_q6);
  11404. if (rc) {
  11405. pr_err("%s: fail to register dai MI2S\n", __func__);
  11406. goto dai_mi2s_q6_fail;
  11407. }
  11408. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  11409. if (rc) {
  11410. pr_err("%s: fail to register dai SPDIF\n", __func__);
  11411. goto dai_spdif_q6_fail;
  11412. }
  11413. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  11414. if (rc) {
  11415. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  11416. goto dai_q6_tdm_drv_fail;
  11417. }
  11418. rc = platform_driver_register(&msm_dai_tdm_q6);
  11419. if (rc) {
  11420. pr_err("%s: fail to register dai TDM\n", __func__);
  11421. goto dai_tdm_q6_fail;
  11422. }
  11423. rc = platform_driver_register(&msm_dai_q6_cdc_dma_driver);
  11424. if (rc) {
  11425. pr_err("%s: fail to register dai CDC DMA dev\n", __func__);
  11426. goto dai_cdc_dma_q6_dev_fail;
  11427. }
  11428. rc = platform_driver_register(&msm_dai_cdc_dma_q6);
  11429. if (rc) {
  11430. pr_err("%s: fail to register dai CDC DMA\n", __func__);
  11431. goto dai_cdc_dma_q6_fail;
  11432. }
  11433. return rc;
  11434. dai_cdc_dma_q6_fail:
  11435. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  11436. dai_cdc_dma_q6_dev_fail:
  11437. platform_driver_unregister(&msm_dai_tdm_q6);
  11438. dai_tdm_q6_fail:
  11439. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  11440. dai_q6_tdm_drv_fail:
  11441. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  11442. dai_spdif_q6_fail:
  11443. platform_driver_unregister(&msm_dai_mi2s_q6);
  11444. dai_mi2s_q6_fail:
  11445. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  11446. dai_q6_mi2s_drv_fail:
  11447. platform_driver_unregister(&msm_dai_q6_dev);
  11448. dai_q6_dev_fail:
  11449. platform_driver_unregister(&msm_dai_q6);
  11450. dai_q6_fail:
  11451. platform_driver_unregister(&msm_auxpcm_dev_driver);
  11452. fail:
  11453. return rc;
  11454. }
  11455. void msm_dai_q6_exit(void)
  11456. {
  11457. platform_driver_unregister(&msm_dai_cdc_dma_q6);
  11458. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  11459. platform_driver_unregister(&msm_dai_tdm_q6);
  11460. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  11461. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  11462. platform_driver_unregister(&msm_dai_mi2s_q6);
  11463. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  11464. platform_driver_unregister(&msm_dai_q6_dev);
  11465. platform_driver_unregister(&msm_dai_q6);
  11466. platform_driver_unregister(&msm_auxpcm_dev_driver);
  11467. }
  11468. /* Module information */
  11469. MODULE_DESCRIPTION("MSM DSP DAI driver");
  11470. MODULE_LICENSE("GPL v2");