wcd9378.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <sound/soc.h>
  13. #include <sound/tlv.h>
  14. #include <soc/soundwire.h>
  15. #include <linux/regmap.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dapm.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include <asoc/msm-cdc-supply.h>
  20. #include <bindings/audio-codec-port-types.h>
  21. #include <linux/qti-regmap-debugfs.h>
  22. #include "wcd9378-reg-masks.h"
  23. #include "wcd9378.h"
  24. #include "internal.h"
  25. #include "asoc/bolero-slave-internal.h"
  26. #define NUM_SWRS_DT_PARAMS 5
  27. #define WCD9378_MOBILE_MODE 0x01
  28. #define WCD9378_VERSION_1_0 1
  29. #define WCD9378_VERSION_ENTRY_SIZE 32
  30. #define SWR_BASECLK_19P2MHZ (0x01)
  31. #define SWR_BASECLK_24P576MHZ (0x03)
  32. #define SWR_BASECLK_22P5792MHZ (0x04)
  33. #define SWR_CLKSCALE_DIV2 (0x02)
  34. #define ADC_MODE_VAL_HIFI 0x01
  35. #define ADC_MODE_VAL_NORMAL 0x03
  36. #define ADC_MODE_VAL_LP 0x05
  37. #define PWR_LEVEL_LOHIFI_VAL 0x00
  38. #define PWR_LEVEL_LP_VAL 0x01
  39. #define PWR_LEVEL_HIFI_VAL 0x02
  40. #define PWR_LEVEL_ULP_VAL 0x03
  41. #define WCD9378_MBQ_ENABLE_MASK 0x2000
  42. #define MICB_USAGE_VAL_DISABLE 0x00
  43. #define MICB_USAGE_VAL_PULL_DOWN 0x01
  44. #define MICB_USAGE_VAL_1P2V 0x02
  45. #define MICB_USAGE_VAL_1P8VORPULLUP 0x03
  46. #define MICB_USAGE_VAL_2P5V 0x04
  47. #define MICB_USAGE_VAL_2P75V 0x05
  48. #define MICB_USAGE_VAL_2P2V 0xF0
  49. #define MICB_USAGE_VAL_2P7V 0xF1
  50. #define MICB_USAGE_VAL_2P8V 0xF2
  51. #define MICB_USAGE_VAL_MICB1_TABLE_VAL 0xF3
  52. #define MICB_USAGE_VAL_MICB2_TABLE_VAL 0xF4
  53. #define MICB_USAGE_VAL_MICB3_TABLE_VAL 0xF5
  54. #define MICB_NUM_MAX 3
  55. #define NUM_ATTEMPTS 20
  56. #define WCD9378_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  57. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  58. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  59. SNDRV_PCM_RATE_384000)
  60. /* Fractional Rates */
  61. #define WCD9378_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  62. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  63. #define WCD9378_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  64. SNDRV_PCM_FMTBIT_S24_LE |\
  65. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  66. #define WCD9378_EAR_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  67. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  68. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  69. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  70. .tlv.p = (tlv_array), \
  71. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  72. .put = wcd9378_ear_pa_put_gain, \
  73. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  74. #define WCD9378_AUX_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  75. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  76. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  77. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  78. .tlv.p = (tlv_array), \
  79. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  80. .put = wcd9378_aux_pa_put_gain, \
  81. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  82. enum {
  83. CODEC_TX = 0,
  84. CODEC_RX,
  85. };
  86. enum {
  87. RX2_HP_MODE,
  88. RX2_NORMAL_MODE,
  89. };
  90. enum {
  91. CLASS_AB_EN = 0,
  92. TX1_FOR_JACK,
  93. TX2_AMIC4_EN,
  94. TX2_AMIC1_EN,
  95. TX1_AMIC3_EN,
  96. TX1_AMIC2_EN,
  97. TX0_AMIC2_EN,
  98. TX0_AMIC1_EN,
  99. RX2_EAR_EN,
  100. RX2_AUX_EN,
  101. RX1_AUX_EN,
  102. RX0_EAR_EN,
  103. RX0_RX1_HPH_EN,
  104. };
  105. enum {
  106. WCD_ADC1 = 0,
  107. WCD_ADC2,
  108. WCD_ADC3,
  109. WCD_ADC4,
  110. ALLOW_BUCK_DISABLE,
  111. HPH_COMP_DELAY,
  112. HPH_PA_DELAY,
  113. AMIC2_BCS_ENABLE,
  114. WCD_SUPPLIES_LPM_MODE,
  115. WCD_ADC1_MODE,
  116. WCD_ADC2_MODE,
  117. WCD_ADC3_MODE,
  118. WCD_ADC4_MODE,
  119. WCD_AUX_EN,
  120. WCD_EAR_EN,
  121. };
  122. enum {
  123. SYS_USAGE_0,
  124. SYS_USAGE_1,
  125. SYS_USAGE_2,
  126. SYS_USAGE_3,
  127. SYS_USAGE_4,
  128. SYS_USAGE_5,
  129. SYS_USAGE_6,
  130. SYS_USAGE_7,
  131. SYS_USAGE_8,
  132. SYS_USAGE_9,
  133. SYS_USAGE_10,
  134. SYS_USAGE_11,
  135. SYS_USAGE_12,
  136. SYS_USAGE_NUM,
  137. };
  138. enum {
  139. NO_MICB_USED,
  140. MICB1,
  141. MICB2,
  142. MICB3,
  143. MICB_NUM,
  144. };
  145. enum {
  146. ADC_MODE_INVALID = 0,
  147. ADC_MODE_HIFI,
  148. ADC_MODE_NORMAL,
  149. ADC_MODE_LP,
  150. };
  151. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(analog_gain, 0, 3000);
  152. static int wcd9378_reset(struct device *dev);
  153. static int wcd9378_reset_low(struct device *dev);
  154. static int wcd9378_swr_slave_clk_set(struct device *dev, int bank, int path, bool enable);
  155. static void wcd9378_class_load(struct snd_soc_component *component);
  156. /* sys_usage:
  157. * rx0_rx1_hph_en,
  158. * rx0_ear_en, rx1_aux_en, rx2_aux_en, rx2_ear_en,
  159. * tx0_amic1_en, tx0_amic2_en, tx1_amic2_en, tx1_amic3_en,
  160. * tx2_amic1_en, tx2_amic4_en, tx1_for_jack, class_ab_en;
  161. */
  162. static const int sys_usage[SYS_USAGE_NUM] = {
  163. [SYS_USAGE_0] = 0x0c95, /*0b0 1100 1001 0101*/
  164. [SYS_USAGE_1] = 0x12a7, /*0b1 0010 1010 0111*/
  165. [SYS_USAGE_2] = 0x0c99, /*0b0 1100 1001 1001*/
  166. [SYS_USAGE_3] = 0x1aab, /*0b1 1010 1010 1011*/
  167. [SYS_USAGE_4] = 0x0894, /*0b0 1000 1001 0100*/
  168. [SYS_USAGE_5] = 0x11a6, /*0b1 0001 1010 0110*/
  169. [SYS_USAGE_6] = 0x0898, /*0b0 1000 1001 1000*/
  170. [SYS_USAGE_7] = 0x11ab, /*0b1 0001 1010 1011*/
  171. [SYS_USAGE_8] = 0x126a, /*0b1 0010 0110 1010*/
  172. [SYS_USAGE_9] = 0x116b, /*0b1 0001 0110 1011*/
  173. [SYS_USAGE_10] = 0x1ca7, /*0b1 1100 1010 0111*/
  174. [SYS_USAGE_11] = 0x1195, /*0b1 0001 1001 0101*/
  175. [SYS_USAGE_12] = 0x1296, /*0b1 0010 1001 0101*/
  176. };
  177. static const struct regmap_irq wcd9378_regmap_irqs[WCD9378_NUM_IRQS] = {
  178. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  179. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  180. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  181. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  182. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_SW_DET, 0, 0x10),
  183. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_OCP_INT, 0, 0x20),
  184. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_CNP_INT, 0, 0x40),
  185. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_OCP_INT, 0, 0x80),
  186. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_CNP_INT, 1, 0x01),
  187. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_CNP_INT, 1, 0x02),
  188. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_SCD_INT, 1, 0x04),
  189. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_CNP_INT, 1, 0x08),
  190. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_SCD_INT, 1, 0x10),
  191. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  192. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  193. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_PDM_WD_INT, 1, 0x80),
  194. REGMAP_IRQ_REG(WCD9378_IRQ_LDORT_SCD_INT, 2, 0x01),
  195. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  196. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  197. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  198. REGMAP_IRQ_REG(WCD9378_IRQ_SAPU_PROT_MODE_CHG, 2, 0x40),
  199. };
  200. static int wcd9378_handle_post_irq(void *data)
  201. {
  202. struct wcd9378_priv *wcd9378 = data;
  203. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  204. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, 0xff);
  205. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, 0xff);
  206. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, 0xff);
  207. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, &sts1);
  208. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, &sts2);
  209. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, &sts3);
  210. wcd9378->tx_swr_dev->slave_irq_pending =
  211. ((sts1 || sts2 || sts3) ? true : false);
  212. return IRQ_HANDLED;
  213. }
  214. static struct regmap_irq_chip wcd9378_regmap_irq_chip = {
  215. .name = "wcd9378",
  216. .irqs = wcd9378_regmap_irqs,
  217. .num_irqs = ARRAY_SIZE(wcd9378_regmap_irqs),
  218. .num_regs = 3,
  219. .status_base = SWRS_SCP_SDCA_INTSTAT_1,
  220. .unmask_base = SWRS_SCP_SDCA_INTMASK_1,
  221. .type_base = SWRS_SCP_SDCA_INTRTYPE_1,
  222. .ack_base = SWRS_SCP_SDCA_INTSTAT_1,
  223. .use_ack = 1,
  224. .runtime_pm = false,
  225. .handle_post_irq = wcd9378_handle_post_irq,
  226. .irq_drv_data = NULL,
  227. };
  228. static int wcd9378_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  229. {
  230. int ret = 0;
  231. int bank = 0;
  232. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  233. if (ret)
  234. return -EINVAL;
  235. return ((bank & 0x40) ? 1 : 0);
  236. }
  237. static int wcd9378_init_reg(struct snd_soc_component *component)
  238. {
  239. struct wcd9378_priv *wcd9378 =
  240. snd_soc_component_get_drvdata(component);
  241. u32 val = 0;
  242. val = snd_soc_component_read(component, WCD9378_EFUSE_REG_16);
  243. if (!val)
  244. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  245. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  246. 0x03);
  247. else
  248. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  249. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  250. 0x01);
  251. /*0.9 Volts*/
  252. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  253. WCD9378_SLEEP_CTL_BG_CTL_MASK, 0x0E);
  254. /*BG_EN ENABLE*/
  255. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  256. WCD9378_SLEEP_CTL_BG_EN_MASK, 0x80);
  257. usleep_range(1000, 1010);
  258. /*LDOL_BG_SEL SLEEP_BG*/
  259. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  260. WCD9378_SLEEP_CTL_LDOL_BG_SEL_MASK, 0x40);
  261. usleep_range(1000, 1010);
  262. /*Start up analog master bias. Sequence cannot change*/
  263. /*VBG_FINE_ADJ 0.005 Volts*/
  264. snd_soc_component_update_bits(component, WCD9378_BIAS_VBG_FINE_ADJ,
  265. WCD9378_BIAS_VBG_FINE_ADJ_VBG_FINE_ADJ_MASK, 0xB0);
  266. /*ANALOG_BIAS_EN ENABLE*/
  267. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  268. WCD9378_ANA_BIAS_ANALOG_BIAS_EN_MASK, 0x80);
  269. /*PRECHRG_EN ENABLE*/
  270. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  271. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x40);
  272. usleep_range(10000, 10010);
  273. /*PRECHRG_EN DISABLE*/
  274. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  275. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x00);
  276. /*End Analog Master Bias enable*/
  277. /*ANA_TXSCBIAS_CLK_EN ENABLE*/
  278. snd_soc_component_update_bits(component, WCD9378_CDC_ANA_TX_CLK_CTL,
  279. WCD9378_CDC_ANA_TX_CLK_CTL_ANA_TXSCBIAS_CLK_EN_MASK, 0x01);
  280. /*SEQ_BYPASS ENABLE*/
  281. snd_soc_component_update_bits(component, WCD9378_TX_COM_TXFE_DIV_CTL,
  282. WCD9378_TX_COM_TXFE_DIV_CTL_SEQ_BYPASS_MASK, 0x80);
  283. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  284. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL0,
  285. WCD9378_PDM_WD_CTL0_TIME_OUT_SEL_PCM_MASK, 0x10);
  286. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  287. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL1,
  288. WCD9378_PDM_WD_CTL1_TIME_OUT_SEL_PCM_MASK, 0x10);
  289. /*IBIAS_LDO_DRIVER 5e-06*/
  290. snd_soc_component_update_bits(component, WCD9378_MICB1_TEST_CTL_2,
  291. WCD9378_MICB1_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  292. /*IBIAS_LDO_DRIVER 5e-06*/
  293. snd_soc_component_update_bits(component, WCD9378_MICB2_TEST_CTL_2,
  294. WCD9378_MICB2_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  295. /*IBIAS_LDO_DRIVER 5e-06*/
  296. snd_soc_component_update_bits(component, WCD9378_MICB3_TEST_CTL_2,
  297. WCD9378_MICB3_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  298. /*HD2_RES_DIV_CTL_L 82.77*/
  299. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L,
  300. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L_HD2_RES_DIV_CTL_L_MASK, 0x04);
  301. /*HD2_RES_DIV_CTL_R 82.77*/
  302. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R,
  303. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R_HD2_RES_DIV_CTL_R_MASK, 0x04);
  304. /*RDAC_GAINCTL 0.55*/
  305. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL,
  306. WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL_RDAC_GAINCTL_MASK, 0x50);
  307. /*HPH_UP_T0: 0.002*/
  308. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T0,
  309. WCD9378_HPH_UP_T0_HPH_UP_T0_MASK, 0x05);
  310. /*HPH_UP_T9: 0.002*/
  311. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T9,
  312. WCD9378_HPH_UP_T9_HPH_UP_T9_MASK, 0x05);
  313. /*HPH_DN_T0: 0.007*/
  314. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T0,
  315. WCD9378_HPH_DN_T0_HPH_DN_T0_MASK, 0x06);
  316. /*SM0 MB SEL:MB1*/
  317. snd_soc_component_update_bits(component, WCD9378_SM0_MB_SEL,
  318. WCD9378_SM0_MB_SEL_SM0_MB_SEL_MASK, 0x01);
  319. /*SM1 MB SEL:MB2*/
  320. snd_soc_component_update_bits(component, WCD9378_SM1_MB_SEL,
  321. WCD9378_SM1_MB_SEL_SM1_MB_SEL_MASK, 0x02);
  322. /*SM2 MB SEL:MB3*/
  323. snd_soc_component_update_bits(component, WCD9378_SM2_MB_SEL,
  324. WCD9378_SM2_MB_SEL_SM2_MB_SEL_MASK, 0x03);
  325. /*INIT SYS_USAGE*/
  326. snd_soc_component_update_bits(component,
  327. WCD9378_SYS_USAGE_CTRL,
  328. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  329. 0);
  330. wcd9378->sys_usage = 0;
  331. wcd9378_class_load(component);
  332. return 0;
  333. }
  334. static int wcd9378_set_port_params(struct snd_soc_component *component,
  335. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  336. u8 *ch_mask, u32 *ch_rate,
  337. u8 *port_type, u8 path)
  338. {
  339. int i, j;
  340. u8 num_ports = 0;
  341. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  342. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  343. switch (path) {
  344. case CODEC_RX:
  345. map = &wcd9378->rx_port_mapping;
  346. num_ports = wcd9378->num_rx_ports;
  347. break;
  348. case CODEC_TX:
  349. map = &wcd9378->tx_port_mapping;
  350. num_ports = wcd9378->num_tx_ports;
  351. break;
  352. default:
  353. dev_err(component->dev, "%s Invalid path selected %u\n",
  354. __func__, path);
  355. return -EINVAL;
  356. }
  357. for (i = 0; i <= num_ports; i++) {
  358. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  359. if ((*map)[i][j].slave_port_type == slv_prt_type)
  360. goto found;
  361. }
  362. }
  363. found:
  364. if (i > num_ports || j == MAX_CH_PER_PORT) {
  365. dev_err(component->dev, "%s Failed to find slave port for type %u\n",
  366. __func__, slv_prt_type);
  367. return -EINVAL;
  368. }
  369. *port_id = i;
  370. *num_ch = (*map)[i][j].num_ch;
  371. *ch_mask = (*map)[i][j].ch_mask;
  372. *ch_rate = (*map)[i][j].ch_rate;
  373. *port_type = (*map)[i][j].master_port_type;
  374. return 0;
  375. }
  376. static int wcd9378_parse_port_params(struct device *dev,
  377. char *prop, u8 path)
  378. {
  379. u32 *dt_array, map_size, max_uc;
  380. int ret = 0;
  381. u32 cnt = 0;
  382. u32 i, j;
  383. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  384. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  385. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  386. switch (path) {
  387. case CODEC_TX:
  388. map = &wcd9378->tx_port_params;
  389. map_uc = &wcd9378->swr_tx_port_params;
  390. break;
  391. default:
  392. ret = -EINVAL;
  393. goto err_port_map;
  394. }
  395. if (!of_find_property(dev->of_node, prop,
  396. &map_size)) {
  397. dev_err(dev, "missing port mapping prop %s\n", prop);
  398. ret = -EINVAL;
  399. goto err_port_map;
  400. }
  401. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  402. if (max_uc != SWR_UC_MAX) {
  403. dev_err(dev, "%s: port params not provided for all usecases\n",
  404. __func__);
  405. ret = -EINVAL;
  406. goto err_port_map;
  407. }
  408. dt_array = kzalloc(map_size, GFP_KERNEL);
  409. if (!dt_array) {
  410. ret = -ENOMEM;
  411. goto err_alloc;
  412. }
  413. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  414. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  415. if (ret) {
  416. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  417. __func__, prop);
  418. goto err_pdata_fail;
  419. }
  420. for (i = 0; i < max_uc; i++) {
  421. for (j = 0; j < SWR_NUM_PORTS; j++) {
  422. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  423. (*map)[i][j].offset1 = dt_array[cnt];
  424. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  425. }
  426. (*map_uc)[i].pp = &(*map)[i][0];
  427. }
  428. kfree(dt_array);
  429. return 0;
  430. err_pdata_fail:
  431. kfree(dt_array);
  432. err_alloc:
  433. err_port_map:
  434. return ret;
  435. }
  436. static int wcd9378_parse_port_mapping(struct device *dev,
  437. char *prop, u8 path)
  438. {
  439. u32 *dt_array, map_size, map_length;
  440. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  441. u32 slave_port_type, master_port_type;
  442. u32 i, ch_iter = 0;
  443. int ret = 0;
  444. u8 *num_ports = NULL;
  445. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  446. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  447. switch (path) {
  448. case CODEC_RX:
  449. map = &wcd9378->rx_port_mapping;
  450. num_ports = &wcd9378->num_rx_ports;
  451. break;
  452. case CODEC_TX:
  453. map = &wcd9378->tx_port_mapping;
  454. num_ports = &wcd9378->num_tx_ports;
  455. break;
  456. default:
  457. dev_err(dev, "%s Invalid path selected %u\n",
  458. __func__, path);
  459. return -EINVAL;
  460. }
  461. if (!of_find_property(dev->of_node, prop,
  462. &map_size)) {
  463. dev_err(dev, "missing port mapping prop %s\n", prop);
  464. ret = -EINVAL;
  465. goto err_port_map;
  466. }
  467. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  468. dt_array = kzalloc(map_size, GFP_KERNEL);
  469. if (!dt_array) {
  470. ret = -ENOMEM;
  471. goto err_alloc;
  472. }
  473. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  474. NUM_SWRS_DT_PARAMS * map_length);
  475. if (ret) {
  476. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  477. __func__, prop);
  478. goto err_pdata_fail;
  479. }
  480. for (i = 0; i < map_length; i++) {
  481. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  482. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  483. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  484. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  485. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  486. if (port_num != old_port_num)
  487. ch_iter = 0;
  488. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  489. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  490. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  491. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  492. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  493. old_port_num = port_num;
  494. }
  495. *num_ports = port_num;
  496. kfree(dt_array);
  497. return 0;
  498. err_pdata_fail:
  499. kfree(dt_array);
  500. err_alloc:
  501. err_port_map:
  502. return ret;
  503. }
  504. static int wcd9378_tx_connect_port(struct snd_soc_component *component,
  505. u8 slv_port_type, int clk_rate,
  506. u8 enable)
  507. {
  508. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  509. u8 port_id, num_ch, ch_mask;
  510. u8 ch_type = 0;
  511. u32 ch_rate;
  512. int slave_ch_idx;
  513. u8 num_port = 1;
  514. int ret = 0;
  515. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  516. &num_ch, &ch_mask, &ch_rate,
  517. &ch_type, CODEC_TX);
  518. if (ret)
  519. return ret;
  520. if (clk_rate)
  521. ch_rate = clk_rate;
  522. slave_ch_idx = wcd9378_slave_get_slave_ch_val(slv_port_type);
  523. if (slave_ch_idx != -EINVAL)
  524. ch_type = wcd9378->tx_master_ch_map[slave_ch_idx];
  525. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  526. __func__, slave_ch_idx, ch_type);
  527. if (enable)
  528. ret = swr_connect_port(wcd9378->tx_swr_dev, &port_id,
  529. num_port, &ch_mask, &ch_rate,
  530. &num_ch, &ch_type);
  531. else
  532. ret = swr_disconnect_port(wcd9378->tx_swr_dev, &port_id,
  533. num_port, &ch_mask, &ch_type);
  534. return ret;
  535. }
  536. static int wcd9378_rx_connect_port(struct snd_soc_component *component,
  537. u8 slv_port_type, u8 enable)
  538. {
  539. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  540. u8 port_id, num_ch, ch_mask, port_type;
  541. u32 ch_rate;
  542. u8 num_port = 1;
  543. int ret = 0;
  544. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  545. &num_ch, &ch_mask, &ch_rate,
  546. &port_type, CODEC_RX);
  547. if (ret)
  548. return ret;
  549. if (enable)
  550. ret = swr_connect_port(wcd9378->rx_swr_dev, &port_id,
  551. num_port, &ch_mask, &ch_rate,
  552. &num_ch, &port_type);
  553. else
  554. ret = swr_disconnect_port(wcd9378->rx_swr_dev, &port_id,
  555. num_port, &ch_mask, &port_type);
  556. return ret;
  557. }
  558. static int wcd9378_enable_clsh(struct snd_soc_dapm_widget *w,
  559. struct snd_kcontrol *kcontrol,
  560. int event)
  561. {
  562. struct snd_soc_component *component =
  563. snd_soc_dapm_to_component(w->dapm);
  564. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  565. int mode = wcd9378->hph_mode;
  566. int ret = 0;
  567. int bank = 0;
  568. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  569. w->name, event);
  570. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  571. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  572. wcd9378_rx_connect_port(component, CLSH,
  573. SND_SOC_DAPM_EVENT_ON(event));
  574. }
  575. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  576. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  577. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  578. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, false);
  579. ret = swr_slvdev_datapath_control(
  580. wcd9378->rx_swr_dev,
  581. wcd9378->rx_swr_dev->dev_num,
  582. false);
  583. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, false);
  584. }
  585. return ret;
  586. }
  587. static int wcd9378_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  588. struct snd_kcontrol *kcontrol,
  589. int event)
  590. {
  591. struct snd_soc_component *component =
  592. snd_soc_dapm_to_component(w->dapm);
  593. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  594. u32 dmic_clk_reg, dmic_clk_en_reg;
  595. s32 *dmic_clk_cnt;
  596. u8 dmic_ctl_shift = 0;
  597. u8 dmic_clk_shift = 0;
  598. u8 dmic_clk_mask = 0;
  599. u32 dmic2_left_en = 0;
  600. int ret = 0;
  601. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  602. w->name, event);
  603. switch (w->shift) {
  604. case 0:
  605. case 1:
  606. dmic_clk_cnt = &(wcd9378->dmic_0_1_clk_cnt);
  607. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  608. dmic_clk_en_reg = WCD9378_CDC_DMIC1_CTL;
  609. dmic_clk_mask = 0x0F;
  610. dmic_clk_shift = 0x00;
  611. dmic_ctl_shift = 0x00;
  612. break;
  613. case 2:
  614. dmic2_left_en = WCD9378_CDC_DMIC2_CTL;
  615. fallthrough;
  616. case 3:
  617. dmic_clk_cnt = &(wcd9378->dmic_2_3_clk_cnt);
  618. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  619. dmic_clk_en_reg = WCD9378_CDC_DMIC2_CTL;
  620. dmic_clk_mask = 0xF0;
  621. dmic_clk_shift = 0x04;
  622. dmic_ctl_shift = 0x01;
  623. break;
  624. case 4:
  625. case 5:
  626. dmic_clk_cnt = &(wcd9378->dmic_4_5_clk_cnt);
  627. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_3_4;
  628. dmic_clk_en_reg = WCD9378_CDC_DMIC3_CTL;
  629. dmic_clk_mask = 0x0F;
  630. dmic_clk_shift = 0x00;
  631. dmic_ctl_shift = 0x02;
  632. break;
  633. default:
  634. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  635. __func__);
  636. return -EINVAL;
  637. };
  638. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  639. __func__, event, (w->shift + 1), *dmic_clk_cnt);
  640. switch (event) {
  641. case SND_SOC_DAPM_PRE_PMU:
  642. snd_soc_component_update_bits(component,
  643. WCD9378_CDC_AMIC_CTL,
  644. (0x01 << dmic_ctl_shift), 0x00);
  645. /* 250us sleep as per HW requirement */
  646. usleep_range(250, 260);
  647. if (dmic2_left_en)
  648. snd_soc_component_update_bits(component,
  649. dmic2_left_en, 0x80, 0x80);
  650. /* Setting DMIC clock rate to 2.4MHz */
  651. snd_soc_component_update_bits(component,
  652. dmic_clk_reg, dmic_clk_mask,
  653. (0x03 << dmic_clk_shift));
  654. snd_soc_component_update_bits(component,
  655. dmic_clk_en_reg, 0x08, 0x08);
  656. /* enable clock scaling */
  657. snd_soc_component_update_bits(component,
  658. WCD9378_CDC_DMIC_CTL, 0x06, 0x06);
  659. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  660. wcd9378->tx_swr_dev->dev_num,
  661. true);
  662. break;
  663. case SND_SOC_DAPM_POST_PMD:
  664. wcd9378_tx_connect_port(component, DMIC0 + (w->shift), 0,
  665. false);
  666. snd_soc_component_update_bits(component,
  667. WCD9378_CDC_AMIC_CTL,
  668. (0x01 << dmic_ctl_shift),
  669. (0x01 << dmic_ctl_shift));
  670. if (dmic2_left_en)
  671. snd_soc_component_update_bits(component,
  672. dmic2_left_en, 0x80, 0x00);
  673. snd_soc_component_update_bits(component,
  674. dmic_clk_en_reg, 0x08, 0x00);
  675. break;
  676. };
  677. return ret;
  678. }
  679. /*
  680. * wcd9378_get_micb_vout_ctl_val: converts micbias from volts to register value
  681. * @micb_mv: micbias in mv
  682. *
  683. * return register value converted
  684. */
  685. int wcd9378_get_micb_vout_ctl_val(u32 micb_mv)
  686. {
  687. /* min micbias voltage is 1V and maximum is 2.85V */
  688. if (micb_mv < 1000 || micb_mv > 2850) {
  689. pr_err("%s: unsupported micbias voltage\n", __func__);
  690. return -EINVAL;
  691. }
  692. return (micb_mv - 1000) / 50;
  693. }
  694. EXPORT_SYMBOL_GPL(wcd9378_get_micb_vout_ctl_val);
  695. /*
  696. * wcd9378_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  697. * @component: handle to snd_soc_component *
  698. * @req_volt: micbias voltage to be set
  699. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  700. *
  701. * return 0 if adjustment is success or error code in case of failure
  702. */
  703. static int wcd9378_micb_table_value_set(struct snd_soc_component *component,
  704. u32 micb_mv, int micb_num)
  705. {
  706. int vcout_ctl;
  707. switch (micb_mv) {
  708. case 2200:
  709. return MICB_USAGE_VAL_2P2V;
  710. case 2700:
  711. return MICB_USAGE_VAL_2P7V;
  712. case 2800:
  713. return MICB_USAGE_VAL_2P8V;
  714. default:
  715. vcout_ctl = wcd9378_get_micb_vout_ctl_val(micb_mv);
  716. if (micb_num == MIC_BIAS_1) {
  717. snd_soc_component_update_bits(component,
  718. WCD9378_MICB_REMAP_TABLE_VAL_3,
  719. WCD9378_MICB_REMAP_TABLE_VAL_3_MICB_REMAP_TABLE_VAL_3_MASK,
  720. vcout_ctl);
  721. return MICB_USAGE_VAL_MICB1_TABLE_VAL;
  722. } else if (micb_num == MIC_BIAS_2) {
  723. snd_soc_component_update_bits(component,
  724. WCD9378_MICB_REMAP_TABLE_VAL_4,
  725. WCD9378_MICB_REMAP_TABLE_VAL_4_MICB_REMAP_TABLE_VAL_4_MASK,
  726. vcout_ctl);
  727. return MICB_USAGE_VAL_MICB2_TABLE_VAL;
  728. } else if (micb_num == MIC_BIAS_3) {
  729. snd_soc_component_update_bits(component,
  730. WCD9378_MICB_REMAP_TABLE_VAL_5,
  731. WCD9378_MICB_REMAP_TABLE_VAL_5_MICB_REMAP_TABLE_VAL_5_MASK,
  732. vcout_ctl);
  733. return MICB_USAGE_VAL_MICB3_TABLE_VAL;
  734. }
  735. }
  736. return 0;
  737. }
  738. static int wcd9378_micb_usage_value_convert(struct snd_soc_component *component,
  739. u32 micb_mv, int micb_num)
  740. {
  741. switch (micb_mv) {
  742. case 0:
  743. return MICB_USAGE_VAL_PULL_DOWN;
  744. case 1200:
  745. return MICB_USAGE_VAL_1P2V;
  746. case 1800:
  747. return MICB_USAGE_VAL_1P8VORPULLUP;
  748. case 2500:
  749. return MICB_USAGE_VAL_2P5V;
  750. case 2750:
  751. return MICB_USAGE_VAL_2P75V;
  752. default:
  753. return wcd9378_micb_table_value_set(component, micb_mv, micb_num);
  754. }
  755. return MICB_USAGE_VAL_DISABLE;
  756. }
  757. int wcd9378_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  758. int req_volt, int micb_num)
  759. {
  760. struct wcd9378_priv *wcd9378 =
  761. snd_soc_component_get_drvdata(component);
  762. int micb_usage = 0, micb_mask = 0, req_vout_ctl = 0;
  763. if (wcd9378 == NULL) {
  764. dev_err(component->dev,
  765. "%s: wcd9378 private data is NULL\n", __func__);
  766. return -EINVAL;
  767. }
  768. switch (micb_num) {
  769. case MIC_BIAS_1:
  770. micb_usage = WCD9378_IT11_USAGE;
  771. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  772. break;
  773. case MIC_BIAS_2:
  774. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  775. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  776. break;
  777. case MIC_BIAS_3:
  778. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  779. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  780. break;
  781. default:
  782. dev_err(component->dev,
  783. "%s: wcd9378 private data is NULL\n", __func__);
  784. break;
  785. }
  786. mutex_lock(&wcd9378->micb_lock);
  787. req_vout_ctl =
  788. wcd9378_micb_usage_value_convert(component, req_volt, micb_num);
  789. snd_soc_component_update_bits(component,
  790. micb_usage, micb_mask, req_vout_ctl);
  791. if (micb_num == MIC_BIAS_2) {
  792. dev_err(component->dev,
  793. "%s: sj micbias set\n", __func__);
  794. snd_soc_component_update_bits(component,
  795. WCD9378_IT31_MICB,
  796. WCD9378_IT31_MICB_IT31_MICB_MASK,
  797. req_vout_ctl);
  798. wcd9378->curr_micbias2 = req_volt;
  799. }
  800. mutex_unlock(&wcd9378->micb_lock);
  801. return 0;
  802. }
  803. EXPORT_SYMBOL_GPL(wcd9378_mbhc_micb_adjust_voltage);
  804. void wcd9378_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  805. bool bcs_disable)
  806. {
  807. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  808. if (wcd9378->update_wcd_event) {
  809. if (bcs_disable)
  810. wcd9378->update_wcd_event(wcd9378->handle,
  811. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  812. else
  813. wcd9378->update_wcd_event(wcd9378->handle,
  814. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  815. }
  816. }
  817. static int wcd9378_get_clk_rate(int mode)
  818. {
  819. int rate;
  820. switch (mode) {
  821. case ADC_MODE_LP:
  822. rate = SWR_CLK_RATE_4P8MHZ;
  823. break;
  824. case ADC_MODE_INVALID:
  825. case ADC_MODE_NORMAL:
  826. case ADC_MODE_HIFI:
  827. default:
  828. rate = SWR_CLK_RATE_9P6MHZ;
  829. break;
  830. }
  831. pr_debug("%s: mode: %d, rate: %d\n", __func__, mode, rate);
  832. return rate;
  833. }
  834. static int wcd9378_get_adc_mode_val(int mode)
  835. {
  836. int ret = 0;
  837. switch (mode) {
  838. case ADC_MODE_INVALID:
  839. case ADC_MODE_NORMAL:
  840. ret = ADC_MODE_VAL_NORMAL;
  841. break;
  842. case ADC_MODE_HIFI:
  843. ret = ADC_MODE_VAL_HIFI;
  844. break;
  845. case ADC_MODE_LP:
  846. ret = ADC_MODE_VAL_LP;
  847. break;
  848. default:
  849. ret = -EINVAL;
  850. pr_err("%s: invalid ADC mode value %d\n", __func__, mode);
  851. break;
  852. }
  853. return ret;
  854. }
  855. static int wcd9378_sys_usage_auto_udpate(struct snd_soc_component *component,
  856. int sys_usage_bit, bool set_enable)
  857. {
  858. struct wcd9378_priv *wcd9378 =
  859. snd_soc_component_get_drvdata(component);
  860. int i = 0;
  861. dev_dbg(component->dev,
  862. "%s: enter, current sys_usage: %d, sys_usage_status: 0x%x, sys_usage_bit: %d, set_enable: %d\n",
  863. __func__, wcd9378->sys_usage,
  864. wcd9378->sys_usage_status,
  865. sys_usage_bit, set_enable);
  866. mutex_lock(&wcd9378->sys_usage_lock);
  867. if (set_enable) {
  868. set_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  869. if ((sys_usage[wcd9378->sys_usage] &
  870. wcd9378->sys_usage_status) == wcd9378->sys_usage_status)
  871. goto exit;
  872. for (i = 0; i < SYS_USAGE_NUM; i++) {
  873. if ((sys_usage[i] & wcd9378->sys_usage_status)
  874. == wcd9378->sys_usage_status) {
  875. snd_soc_component_update_bits(component,
  876. WCD9378_SYS_USAGE_CTRL,
  877. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  878. i);
  879. wcd9378->sys_usage = i;
  880. dev_dbg(component->dev, "%s: update sys_usage: %d\n",
  881. __func__, wcd9378->sys_usage);
  882. goto exit;
  883. }
  884. }
  885. dev_dbg(component->dev, "%s: cannot find sys_usage\n",
  886. __func__);
  887. } else {
  888. clear_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  889. }
  890. exit:
  891. mutex_unlock(&wcd9378->sys_usage_lock);
  892. return 0;
  893. }
  894. static int wcd9378_sys_usage_bit_get(
  895. struct snd_soc_component *component, u32 w_shift,
  896. int *sys_usage_bit, int event)
  897. {
  898. struct wcd9378_priv *wcd9378 =
  899. snd_soc_component_get_drvdata(component);
  900. dev_dbg(component->dev, "%s: wshift: %d event: %d\n", __func__,
  901. w_shift, event);
  902. switch (event) {
  903. case SND_SOC_DAPM_PRE_PMU:
  904. switch (w_shift) {
  905. case ADC1:
  906. if ((snd_soc_component_read(component,
  907. WCD9378_TX_NEW_TX_CH12_MUX) &
  908. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x01) {
  909. *sys_usage_bit = TX0_AMIC1_EN;
  910. } else if ((snd_soc_component_read(component,
  911. WCD9378_TX_NEW_TX_CH12_MUX) &
  912. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x02) {
  913. *sys_usage_bit = TX0_AMIC2_EN;
  914. } else {
  915. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  916. __func__);
  917. return -EINVAL;
  918. }
  919. break;
  920. case ADC2:
  921. if ((snd_soc_component_read(component,
  922. WCD9378_TX_NEW_TX_CH12_MUX) &
  923. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  924. *sys_usage_bit = TX1_AMIC2_EN;
  925. } else if ((snd_soc_component_read(component,
  926. WCD9378_TX_NEW_TX_CH12_MUX) &
  927. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x18) {
  928. *sys_usage_bit = TX1_AMIC3_EN;
  929. } else {
  930. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  931. __func__);
  932. return -EINVAL;
  933. }
  934. break;
  935. case ADC3:
  936. if ((snd_soc_component_read(component,
  937. WCD9378_TX_NEW_TX_CH34_MUX) &
  938. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_MASK) == 0x01) {
  939. *sys_usage_bit = TX2_AMIC1_EN;
  940. } else if ((snd_soc_component_read(component,
  941. WCD9378_TX_NEW_TX_CH34_MUX) &
  942. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_MASK) == 0x03) {
  943. *sys_usage_bit = TX2_AMIC4_EN;
  944. } else {
  945. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  946. __func__);
  947. return -EINVAL;
  948. }
  949. break;
  950. default:
  951. break;
  952. }
  953. break;
  954. case SND_SOC_DAPM_POST_PMD:
  955. switch (w_shift) {
  956. case ADC1:
  957. if (test_bit(TX0_AMIC1_EN, &wcd9378->sys_usage_status))
  958. *sys_usage_bit = TX0_AMIC1_EN;
  959. if (test_bit(TX0_AMIC2_EN, &wcd9378->sys_usage_status))
  960. *sys_usage_bit = TX0_AMIC2_EN;
  961. break;
  962. case ADC2:
  963. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  964. *sys_usage_bit = TX1_AMIC2_EN;
  965. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status))
  966. *sys_usage_bit = TX1_AMIC3_EN;
  967. break;
  968. case ADC3:
  969. if (test_bit(TX2_AMIC1_EN, &wcd9378->sys_usage_status))
  970. *sys_usage_bit = TX2_AMIC1_EN;
  971. if (test_bit(TX2_AMIC4_EN, &wcd9378->sys_usage_status))
  972. *sys_usage_bit = TX2_AMIC4_EN;
  973. break;
  974. default:
  975. break;
  976. }
  977. break;
  978. default:
  979. break;
  980. }
  981. dev_dbg(component->dev, "%s: done, event: %d, sys_usage_bit: %d\n",
  982. __func__, event, *sys_usage_bit);
  983. return 0;
  984. }
  985. static int wcd9378_tx_sequencer_enable(struct snd_soc_dapm_widget *w,
  986. struct snd_kcontrol *kcontrol, int event)
  987. {
  988. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  989. struct wcd9378_priv *wcd9378 =
  990. snd_soc_component_get_drvdata(component);
  991. int mode_val = 0, bank = 0, ret = 0, rate = 0;
  992. int act_ps = 0, sys_usage_bit = 0;
  993. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->tx_swr_dev,
  994. wcd9378->tx_swr_dev->dev_num) ? 0 : 1);
  995. dev_dbg(component->dev, "%s wname: %s wshift: %d event: %d\n", __func__,
  996. w->name, w->shift, event);
  997. ret = wcd9378_sys_usage_bit_get(component, w->shift, &sys_usage_bit, event);
  998. if (ret < 0)
  999. return ret;
  1000. switch (event) {
  1001. case SND_SOC_DAPM_PRE_PMU:
  1002. /*Update sys_usage*/
  1003. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, true);
  1004. mode_val = wcd9378_get_adc_mode_val(wcd9378->tx_mode[w->shift - ADC1]);
  1005. if (mode_val < 0) {
  1006. dev_dbg(component->dev,
  1007. "%s: invalid mode, setting to normal mode\n",
  1008. __func__);
  1009. mode_val = ADC_MODE_VAL_NORMAL;
  1010. }
  1011. rate = wcd9378_get_clk_rate(wcd9378->tx_mode[w->shift - ADC1]);
  1012. if (w->shift == ADC2 && !((snd_soc_component_read(component,
  1013. WCD9378_TX_NEW_TX_CH12_MUX) &
  1014. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10)) {
  1015. if (!wcd9378->bcs_dis) {
  1016. wcd9378_tx_connect_port(component, MBHC,
  1017. SWR_CLK_RATE_4P8MHZ, true);
  1018. set_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1019. }
  1020. }
  1021. set_bit(w->shift - ADC1, &wcd9378->status_mask);
  1022. wcd9378_tx_connect_port(component, w->shift, rate,
  1023. true);
  1024. switch (w->shift) {
  1025. case ADC1:
  1026. /*SMP MIC0 IT11 USAGE SET*/
  1027. snd_soc_component_update_bits(component, WCD9378_IT11_USAGE,
  1028. WCD9378_IT11_USAGE_IT11_USAGE_MASK, mode_val);
  1029. /*Hold TXFE in Initialization During Startup*/
  1030. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1031. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x40);
  1032. /*Power up TX0 sequencer*/
  1033. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1034. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1035. break;
  1036. case ADC2:
  1037. /*Check if amic2 is connected to ADC2 MUX*/
  1038. if ((snd_soc_component_read(component,
  1039. WCD9378_TX_NEW_TX_CH12_MUX) &
  1040. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  1041. /*SMP JACK IT31 USAGE SET*/
  1042. snd_soc_component_update_bits(component,
  1043. WCD9378_IT31_USAGE,
  1044. WCD9378_IT31_USAGE_IT31_USAGE_MASK, mode_val);
  1045. /*Power up TX1 sequencer*/
  1046. snd_soc_component_update_bits(component,
  1047. WCD9378_PDE34_REQ_PS,
  1048. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x00);
  1049. } else {
  1050. snd_soc_component_update_bits(component,
  1051. WCD9378_SMP_MIC_CTRL1_IT11_USAGE,
  1052. WCD9378_SMP_MIC_CTRL1_IT11_USAGE_IT11_USAGE_MASK,
  1053. mode_val);
  1054. /*Hold TXFE in Initialization During Startup*/
  1055. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1056. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x20);
  1057. /*Power up TX1 sequencer*/
  1058. snd_soc_component_update_bits(component,
  1059. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1060. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1061. 0x00);
  1062. }
  1063. break;
  1064. case ADC3:
  1065. /*SMP MIC2 IT11 USAGE SET*/
  1066. snd_soc_component_update_bits(component,
  1067. WCD9378_SMP_MIC_CTRL2_IT11_USAGE,
  1068. WCD9378_SMP_MIC_CTRL2_IT11_USAGE_IT11_USAGE_MASK,
  1069. mode_val);
  1070. /*Hold TXFE in Initialization During Startup*/
  1071. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1072. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x40);
  1073. /*Power up TX2 sequencer*/
  1074. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1075. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1076. break;
  1077. default:
  1078. break;
  1079. }
  1080. /*default delay 800us*/
  1081. usleep_range(800, 810);
  1082. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, TX_PATH, true);
  1083. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1084. wcd9378->tx_swr_dev->dev_num,
  1085. true);
  1086. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, TX_PATH, true);
  1087. switch (w->shift) {
  1088. case ADC1:
  1089. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1090. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1091. act_ps = snd_soc_component_read(component, WCD9378_PDE11_ACT_PS);
  1092. if (act_ps)
  1093. dev_dbg(component->dev, "%s: tx0 sequencer didnot power on, act_ps: 0x%0x\n",
  1094. __func__, act_ps);
  1095. else
  1096. dev_dbg(component->dev, "%s: tx0 sequencer power on successful, act_ps: 0x%0x\n",
  1097. __func__, act_ps);
  1098. break;
  1099. case ADC2:
  1100. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1101. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x00);
  1102. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1103. act_ps = snd_soc_component_read(component,
  1104. WCD9378_PDE34_ACT_PS);
  1105. else
  1106. act_ps = snd_soc_component_read(component,
  1107. WCD9378_SMP_MIC_CTRL1_PDE11_ACT_PS);
  1108. if (act_ps)
  1109. dev_dbg(component->dev, "%s: tx1 sequencer didnot power on, act_ps: 0x%0x\n",
  1110. __func__, act_ps);
  1111. else
  1112. dev_dbg(component->dev, "%s: tx1 sequencer power on successful, act_ps: 0x%0x\n",
  1113. __func__, act_ps);
  1114. break;
  1115. case ADC3:
  1116. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1117. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1118. act_ps = snd_soc_component_read(component,
  1119. WCD9378_SMP_MIC_CTRL2_PDE11_ACT_PS);
  1120. if (act_ps)
  1121. dev_dbg(component->dev, "%s: tx2 sequencer didnot power on, act_ps: 0x%0x\n",
  1122. __func__, act_ps);
  1123. else
  1124. dev_dbg(component->dev, "%s: tx2 sequencer power on successful, act_ps: 0x%0x\n",
  1125. __func__, act_ps);
  1126. break;
  1127. };
  1128. break;
  1129. case SND_SOC_DAPM_POST_PMD:
  1130. wcd9378_tx_connect_port(component, w->shift, 0, false);
  1131. if (w->shift == ADC2 &&
  1132. test_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask)) {
  1133. wcd9378_tx_connect_port(component, MBHC, 0,
  1134. false);
  1135. clear_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1136. }
  1137. switch (w->shift) {
  1138. case ADC1:
  1139. /*Normal TXFE Startup*/
  1140. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1141. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1142. /*tear down TX0 sequencer*/
  1143. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1144. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1145. break;
  1146. case ADC2:
  1147. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1148. /*tear down TX1 sequencer*/
  1149. snd_soc_component_update_bits(component, WCD9378_PDE34_REQ_PS,
  1150. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x03);
  1151. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status)) {
  1152. /*Normal TXFE Startup*/
  1153. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1154. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1155. /*tear down TX1 sequencer*/
  1156. snd_soc_component_update_bits(component,
  1157. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1158. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1159. 0x03);
  1160. }
  1161. break;
  1162. case ADC3:
  1163. /*Normal TXFE Startup*/
  1164. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1165. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1166. /*tear down TX2 sequencer*/
  1167. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1168. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1169. break;
  1170. default:
  1171. break;
  1172. }
  1173. /*default delay 800us*/
  1174. usleep_range(800, 810);
  1175. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, TX_PATH, false);
  1176. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1177. wcd9378->tx_swr_dev->dev_num,
  1178. false);
  1179. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, TX_PATH, false);
  1180. /*Disable sys_usage_status*/
  1181. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, false);
  1182. break;
  1183. default:
  1184. break;
  1185. }
  1186. return ret;
  1187. }
  1188. static int wcd9378_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1189. struct snd_kcontrol *kcontrol,
  1190. int event)
  1191. {
  1192. struct snd_soc_component *component =
  1193. snd_soc_dapm_to_component(w->dapm);
  1194. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1195. int ret = 0;
  1196. switch (event) {
  1197. case SND_SOC_DAPM_PRE_PMU:
  1198. wcd9378_tx_connect_port(component, w->shift,
  1199. SWR_CLK_RATE_2P4MHZ, true);
  1200. break;
  1201. case SND_SOC_DAPM_POST_PMD:
  1202. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1203. wcd9378->tx_swr_dev->dev_num,
  1204. false);
  1205. break;
  1206. };
  1207. return ret;
  1208. }
  1209. static int wcd9378_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  1210. struct snd_kcontrol *kcontrol,
  1211. int event)
  1212. {
  1213. struct snd_soc_component *component =
  1214. snd_soc_dapm_to_component(w->dapm);
  1215. int micb_num = 0;
  1216. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1217. __func__, w->name, event);
  1218. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  1219. micb_num = MIC_BIAS_1;
  1220. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  1221. micb_num = MIC_BIAS_2;
  1222. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  1223. micb_num = MIC_BIAS_3;
  1224. else
  1225. return -EINVAL;
  1226. switch (event) {
  1227. case SND_SOC_DAPM_PRE_PMU:
  1228. wcd9378_micbias_control(component, micb_num,
  1229. MICB_ENABLE, true);
  1230. break;
  1231. case SND_SOC_DAPM_POST_PMU:
  1232. usleep_range(1000, 1100);
  1233. break;
  1234. case SND_SOC_DAPM_POST_PMD:
  1235. wcd9378_micbias_control(component, micb_num,
  1236. MICB_DISABLE, true);
  1237. break;
  1238. };
  1239. return 0;
  1240. }
  1241. static int wcd9378_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  1242. struct snd_kcontrol *kcontrol,
  1243. int event)
  1244. {
  1245. struct snd_soc_component *component =
  1246. snd_soc_dapm_to_component(w->dapm);
  1247. int micb_num = 0;
  1248. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1249. __func__, w->name, event);
  1250. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  1251. micb_num = MIC_BIAS_1;
  1252. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  1253. micb_num = MIC_BIAS_2;
  1254. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  1255. micb_num = MIC_BIAS_3;
  1256. else
  1257. return -EINVAL;
  1258. switch (event) {
  1259. case SND_SOC_DAPM_PRE_PMU:
  1260. wcd9378_micbias_control(component, micb_num,
  1261. MICB_PULLUP_ENABLE, true);
  1262. break;
  1263. case SND_SOC_DAPM_POST_PMU:
  1264. usleep_range(1000, 1100);
  1265. break;
  1266. case SND_SOC_DAPM_POST_PMD:
  1267. wcd9378_micbias_control(component, micb_num,
  1268. MICB_PULLUP_DISABLE, true);
  1269. break;
  1270. };
  1271. return 0;
  1272. }
  1273. /*
  1274. * wcd9378_soc_get_mbhc: get wcd9378_mbhc handle of corresponding component
  1275. * @component: handle to snd_soc_component *
  1276. *
  1277. * return wcd9378_mbhc handle or error code in case of failure
  1278. */
  1279. struct wcd9378_mbhc *wcd9378_soc_get_mbhc(struct snd_soc_component *component)
  1280. {
  1281. struct wcd9378_priv *wcd9378;
  1282. if (!component) {
  1283. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  1284. return NULL;
  1285. }
  1286. wcd9378 = snd_soc_component_get_drvdata(component);
  1287. if (!wcd9378) {
  1288. pr_err_ratelimited("%s: wcd9378 is NULL\n", __func__);
  1289. return NULL;
  1290. }
  1291. return wcd9378->mbhc;
  1292. }
  1293. EXPORT_SYMBOL_GPL(wcd9378_soc_get_mbhc);
  1294. static int wcd9378_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  1295. struct snd_kcontrol *kcontrol,
  1296. int event)
  1297. {
  1298. struct snd_soc_component *component =
  1299. snd_soc_dapm_to_component(w->dapm);
  1300. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1301. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1302. w->name, event);
  1303. switch (event) {
  1304. case SND_SOC_DAPM_PRE_PMU:
  1305. /*OCP FSM EN*/
  1306. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1307. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  1308. /*SCD OP EN*/
  1309. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1310. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  1311. /*HPHL ENABLE*/
  1312. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1313. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1314. /*OPAMP_CHOP_CLK DISABLE*/
  1315. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  1316. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  1317. wcd9378_rx_connect_port(component, HPH_L, true);
  1318. if (wcd9378->comp1_enable) {
  1319. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1320. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x02);
  1321. wcd9378_rx_connect_port(component, COMP_L, true);
  1322. }
  1323. break;
  1324. case SND_SOC_DAPM_POST_PMD:
  1325. /*OCP FSM DISABLE*/
  1326. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1327. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x00);
  1328. /*SCD OP DISABLE*/
  1329. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1330. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x00);
  1331. /*HPHL DISABLE*/
  1332. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1333. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1334. wcd9378_rx_connect_port(component, HPH_L, false);
  1335. if (wcd9378->comp1_enable) {
  1336. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1337. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x00);
  1338. wcd9378_rx_connect_port(component, COMP_L, false);
  1339. }
  1340. break;
  1341. default:
  1342. break;
  1343. };
  1344. return 0;
  1345. }
  1346. static int wcd9378_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  1347. struct snd_kcontrol *kcontrol,
  1348. int event)
  1349. {
  1350. struct snd_soc_component *component =
  1351. snd_soc_dapm_to_component(w->dapm);
  1352. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1353. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1354. w->name, event);
  1355. switch (event) {
  1356. case SND_SOC_DAPM_PRE_PMU:
  1357. /*OCP FSM EN*/
  1358. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1359. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  1360. /*SCD OP EN*/
  1361. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1362. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  1363. /*HPHR ENABLE*/
  1364. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1365. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1366. /*OPAMP_CHOP_CLK DISABLE*/
  1367. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  1368. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  1369. wcd9378_rx_connect_port(component, HPH_R, true);
  1370. if (wcd9378->comp2_enable) {
  1371. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1372. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x01);
  1373. wcd9378_rx_connect_port(component, COMP_R, true);
  1374. }
  1375. break;
  1376. case SND_SOC_DAPM_POST_PMD:
  1377. /*OCP FSM DISABLE*/
  1378. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1379. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x00);
  1380. /*SCD OP DISABLE*/
  1381. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1382. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x00);
  1383. /*HPHR DISABLE*/
  1384. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1385. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x00);
  1386. wcd9378_rx_connect_port(component, HPH_R, false);
  1387. if (wcd9378->comp2_enable) {
  1388. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1389. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x00);
  1390. wcd9378_rx_connect_port(component, COMP_R, false);
  1391. }
  1392. break;
  1393. default:
  1394. break;
  1395. };
  1396. return 0;
  1397. }
  1398. static int wcd9378_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1399. struct snd_kcontrol *kcontrol,
  1400. int event)
  1401. {
  1402. struct snd_soc_component *component =
  1403. snd_soc_dapm_to_component(w->dapm);
  1404. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1405. int bank = 0;
  1406. int act_ps = 0;
  1407. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1408. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1409. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1410. w->name, event);
  1411. switch (event) {
  1412. case SND_SOC_DAPM_PRE_PMU:
  1413. if (wcd9378->update_wcd_event)
  1414. wcd9378->update_wcd_event(wcd9378->handle,
  1415. SLV_BOLERO_EVT_RX_MUTE,
  1416. (WCD_RX1 << 0x10 | 0x01));
  1417. if (wcd9378->update_wcd_event)
  1418. wcd9378->update_wcd_event(wcd9378->handle,
  1419. SLV_BOLERO_EVT_RX_MUTE,
  1420. (WCD_RX1 << 0x10));
  1421. wcd_enable_irq(&wcd9378->irq_info,
  1422. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1423. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1424. if (act_ps)
  1425. dev_dbg(component->dev, "%s: hph sequencer didnot power on, act_ps: 0x%0x\n",
  1426. __func__, act_ps);
  1427. else
  1428. dev_dbg(component->dev, "%s: hph sequencer power on successful, act_ps: 0x%0x\n",
  1429. __func__, act_ps);
  1430. break;
  1431. case SND_SOC_DAPM_POST_PMD:
  1432. if (wcd9378->update_wcd_event)
  1433. wcd9378->update_wcd_event(wcd9378->handle,
  1434. SLV_BOLERO_EVT_RX_MUTE,
  1435. (WCD_RX1 << 0x10 | 0x1));
  1436. wcd_disable_irq(&wcd9378->irq_info,
  1437. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1438. if (wcd9378->update_wcd_event && wcd9378->comp1_enable)
  1439. wcd9378->update_wcd_event(wcd9378->handle,
  1440. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1441. (WCD_RX1 << 0x10));
  1442. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1443. WCD_EVENT_POST_HPHL_PA_OFF,
  1444. &wcd9378->mbhc->wcd_mbhc);
  1445. break;
  1446. default:
  1447. break;
  1448. };
  1449. return 0;
  1450. }
  1451. static int wcd9378_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1452. struct snd_kcontrol *kcontrol,
  1453. int event)
  1454. {
  1455. struct snd_soc_component *component =
  1456. snd_soc_dapm_to_component(w->dapm);
  1457. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1458. int act_ps = 0;
  1459. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1460. w->name, event);
  1461. switch (event) {
  1462. case SND_SOC_DAPM_PRE_PMU:
  1463. if (wcd9378->update_wcd_event)
  1464. wcd9378->update_wcd_event(wcd9378->handle,
  1465. SLV_BOLERO_EVT_RX_MUTE,
  1466. (WCD_RX2 << 0x10 | 0x1));
  1467. if (wcd9378->update_wcd_event)
  1468. wcd9378->update_wcd_event(wcd9378->handle,
  1469. SLV_BOLERO_EVT_RX_MUTE,
  1470. (WCD_RX2 << 0x10));
  1471. wcd_enable_irq(&wcd9378->irq_info,
  1472. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1473. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1474. if (act_ps)
  1475. dev_dbg(component->dev, "%s: hph sequencer didnot power on, act_ps: 0x%0x\n",
  1476. __func__, act_ps);
  1477. else
  1478. dev_dbg(component->dev, "%s: hph sequencer power on successful, act_ps: 0x%0x\n",
  1479. __func__, act_ps);
  1480. break;
  1481. case SND_SOC_DAPM_POST_PMD:
  1482. if (wcd9378->update_wcd_event)
  1483. wcd9378->update_wcd_event(wcd9378->handle,
  1484. SLV_BOLERO_EVT_RX_MUTE,
  1485. (WCD_RX2 << 0x10 | 0x1));
  1486. wcd_disable_irq(&wcd9378->irq_info,
  1487. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1488. if (wcd9378->update_wcd_event && wcd9378->comp2_enable)
  1489. wcd9378->update_wcd_event(wcd9378->handle,
  1490. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1491. (WCD_RX2 << 0x10));
  1492. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1493. WCD_EVENT_POST_HPHR_PA_OFF,
  1494. &wcd9378->mbhc->wcd_mbhc);
  1495. break;
  1496. default:
  1497. break;
  1498. };
  1499. return 0;
  1500. }
  1501. static int wcd9378_codec_enable_aux_pa(struct snd_soc_dapm_widget *w,
  1502. struct snd_kcontrol *kcontrol,
  1503. int event)
  1504. {
  1505. struct snd_soc_component *component =
  1506. snd_soc_dapm_to_component(w->dapm);
  1507. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1508. int ret = 0;
  1509. int bank = 0;
  1510. int act_ps = 0;
  1511. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1512. w->name, event);
  1513. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1514. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1515. switch (event) {
  1516. case SND_SOC_DAPM_PRE_PMU:
  1517. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1518. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1519. wcd9378->rx_swr_dev->dev_num,
  1520. true);
  1521. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1522. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1523. if (wcd9378->update_wcd_event)
  1524. wcd9378->update_wcd_event(wcd9378->handle,
  1525. SLV_BOLERO_EVT_RX_MUTE,
  1526. (WCD_RX2 << 0x10));
  1527. wcd_enable_irq(&wcd9378->irq_info,
  1528. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1529. } else {
  1530. if (wcd9378->update_wcd_event)
  1531. wcd9378->update_wcd_event(wcd9378->handle,
  1532. SLV_BOLERO_EVT_RX_MUTE,
  1533. (WCD_RX3 << 0x10));
  1534. wcd_enable_irq(&wcd9378->irq_info,
  1535. WCD9378_IRQ_AUX_PDM_WD_INT);
  1536. }
  1537. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1538. if (act_ps)
  1539. dev_dbg(component->dev, "%s: sa sequencer didnot power on, act_ps: 0x%0x\n",
  1540. __func__, act_ps);
  1541. else
  1542. dev_dbg(component->dev, "%s: sa sequencer power on successful, act_ps: 0x%0x\n",
  1543. __func__, act_ps);
  1544. break;
  1545. case SND_SOC_DAPM_POST_PMD:
  1546. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1547. if (wcd9378->update_wcd_event)
  1548. wcd9378->update_wcd_event(wcd9378->handle,
  1549. SLV_BOLERO_EVT_RX_MUTE,
  1550. (WCD_RX2 << 0x10 | 0x1));
  1551. wcd_disable_irq(&wcd9378->irq_info,
  1552. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1553. } else {
  1554. if (wcd9378->update_wcd_event)
  1555. wcd9378->update_wcd_event(wcd9378->handle,
  1556. SLV_BOLERO_EVT_RX_MUTE,
  1557. (WCD_RX3 << 0x10 | 0x1));
  1558. wcd_disable_irq(&wcd9378->irq_info,
  1559. WCD9378_IRQ_AUX_PDM_WD_INT);
  1560. }
  1561. break;
  1562. };
  1563. return ret;
  1564. }
  1565. static int wcd9378_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1566. struct snd_kcontrol *kcontrol,
  1567. int event)
  1568. {
  1569. struct snd_soc_component *component =
  1570. snd_soc_dapm_to_component(w->dapm);
  1571. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1572. int ret = 0, bank = 0;
  1573. int act_ps = 0;
  1574. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1575. w->name, event);
  1576. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1577. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1578. switch (event) {
  1579. case SND_SOC_DAPM_PRE_PMU:
  1580. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1581. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1582. wcd9378->rx_swr_dev->dev_num,
  1583. true);
  1584. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1585. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1586. if (wcd9378->update_wcd_event)
  1587. wcd9378->update_wcd_event(wcd9378->handle,
  1588. SLV_BOLERO_EVT_RX_MUTE,
  1589. (WCD_RX1 << 0x10));
  1590. wcd_enable_irq(&wcd9378->irq_info,
  1591. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1592. } else {
  1593. if (wcd9378->update_wcd_event)
  1594. wcd9378->update_wcd_event(wcd9378->handle,
  1595. SLV_BOLERO_EVT_RX_MUTE,
  1596. (WCD_RX3 << 0x10));
  1597. wcd_enable_irq(&wcd9378->irq_info,
  1598. WCD9378_IRQ_AUX_PDM_WD_INT);
  1599. }
  1600. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1601. if (act_ps)
  1602. dev_dbg(component->dev, "%s: sa sequencer didnot power on, act_ps: 0x%0x\n",
  1603. __func__, act_ps);
  1604. else
  1605. dev_dbg(component->dev, "%s: sa sequencer power on successful, act_ps: 0x%0x\n",
  1606. __func__, act_ps);
  1607. break;
  1608. case SND_SOC_DAPM_POST_PMD:
  1609. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1610. if (wcd9378->update_wcd_event)
  1611. wcd9378->update_wcd_event(wcd9378->handle,
  1612. SLV_BOLERO_EVT_RX_MUTE,
  1613. (WCD_RX1 << 0x10 | 0x1));
  1614. wcd_disable_irq(&wcd9378->irq_info,
  1615. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1616. } else {
  1617. if (wcd9378->update_wcd_event)
  1618. wcd9378->update_wcd_event(wcd9378->handle,
  1619. SLV_BOLERO_EVT_RX_MUTE,
  1620. (WCD_RX3 << 0x10 | 0x1));
  1621. wcd_disable_irq(&wcd9378->irq_info,
  1622. WCD9378_IRQ_AUX_PDM_WD_INT);
  1623. }
  1624. break;
  1625. };
  1626. return ret;
  1627. }
  1628. static int wcd9378_get_hph_pwr_level(int hph_mode)
  1629. {
  1630. switch (hph_mode) {
  1631. case CLS_H_LOHIFI:
  1632. case CLS_AB_LOHIFI:
  1633. return PWR_LEVEL_LOHIFI_VAL;
  1634. case CLS_H_LP:
  1635. case CLS_AB_LP:
  1636. return PWR_LEVEL_LP_VAL;
  1637. case CLS_H_HIFI:
  1638. case CLS_AB_HIFI:
  1639. return PWR_LEVEL_HIFI_VAL;
  1640. case CLS_H_ULP:
  1641. case CLS_AB:
  1642. case CLS_H_NORMAL:
  1643. default:
  1644. return PWR_LEVEL_ULP_VAL;
  1645. }
  1646. return PWR_LEVEL_ULP_VAL;
  1647. }
  1648. static void wcd9378_hph_set_channel_volume(struct snd_soc_component *component)
  1649. {
  1650. struct wcd9378_priv *wcd9378 =
  1651. snd_soc_component_get_drvdata(component);
  1652. if ((!wcd9378->comp1_enable) &&
  1653. (!wcd9378->comp2_enable)) {
  1654. dev_err(component->dev, "%s hph gainis 0x%0xd\n", __func__, wcd9378->hph_gain);
  1655. snd_soc_component_update_bits(component,
  1656. (WCD9378_FU42_CH_VOL_CH1 | WCD9378_MBQ_ENABLE_MASK),
  1657. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1658. wcd9378->hph_gain >> 8);
  1659. snd_soc_component_update_bits(component,
  1660. WCD9378_FU42_CH_VOL_CH1,
  1661. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1662. wcd9378->hph_gain & 0x00ff);
  1663. snd_soc_component_update_bits(component,
  1664. (WCD9378_FU42_CH_VOL_CH2 | WCD9378_MBQ_ENABLE_MASK),
  1665. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1666. wcd9378->hph_gain >> 8);
  1667. snd_soc_component_update_bits(component,
  1668. WCD9378_FU42_CH_VOL_CH2,
  1669. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1670. wcd9378->hph_gain & 0x00ff);
  1671. }
  1672. }
  1673. static int wcd9378_swr_slave_clk_set(struct device *dev, int bank, int path, bool enable)
  1674. {
  1675. u16 clk_scale_reg = 0;
  1676. u8 clk_rst = 0x00, scale_rst = 0x00;
  1677. u8 swr_base_clk = 0, swr_clk_scale = 0;
  1678. struct wcd9378_priv *wcd9378 = NULL;
  1679. struct swr_device *swr_dev = NULL;
  1680. wcd9378 = dev_get_drvdata(dev);
  1681. if (!wcd9378)
  1682. return -EINVAL;
  1683. if (path == RX_PATH) {
  1684. swr_dev = wcd9378->rx_swr_dev;
  1685. swr_base_clk = wcd9378->swr_base_clk;
  1686. swr_clk_scale = wcd9378->swr_clk_scale;
  1687. } else {
  1688. swr_dev = wcd9378->tx_swr_dev;
  1689. swr_base_clk = SWR_BASECLK_19P2MHZ;
  1690. swr_clk_scale = SWR_CLKSCALE_DIV2;
  1691. }
  1692. clk_scale_reg = (bank ? SWRS_SCP_BUSCLOCK_SCALE_BANK1 :
  1693. SWRS_SCP_BUSCLOCK_SCALE_BANK0);
  1694. if (enable) {
  1695. swr_write(swr_dev, swr_dev->dev_num,
  1696. SWRS_SCP_BASE_CLK_BASE, &swr_base_clk);
  1697. swr_write(swr_dev, swr_dev->dev_num,
  1698. clk_scale_reg, &swr_clk_scale);
  1699. } else {
  1700. swr_write(swr_dev, swr_dev->dev_num,
  1701. SWRS_SCP_BASE_CLK_BASE, &clk_rst);
  1702. swr_write(swr_dev, swr_dev->dev_num,
  1703. clk_scale_reg, &scale_rst);
  1704. }
  1705. return 0;
  1706. }
  1707. static int wcd9378_hph_sequencer_enable(struct snd_soc_dapm_widget *w,
  1708. struct snd_kcontrol *kcontrol, int event)
  1709. {
  1710. struct snd_soc_component *component =
  1711. snd_soc_dapm_to_component(w->dapm);
  1712. struct wcd9378_priv *wcd9378 =
  1713. snd_soc_component_get_drvdata(component);
  1714. int power_level, bank = 0;
  1715. int ret = 0;
  1716. struct swr_device *swr_dev = wcd9378->tx_swr_dev;
  1717. u8 scp_commit_val = 0x2;
  1718. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1719. w->name, event);
  1720. switch (event) {
  1721. case SND_SOC_DAPM_PRE_PMU:
  1722. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, true);
  1723. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable)) {
  1724. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T7,
  1725. WCD9378_HPH_UP_T7_HPH_UP_T7_MASK, 0x07);
  1726. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T1,
  1727. WCD9378_HPH_DN_T1_HPH_DN_T1_MASK, 0x07);
  1728. }
  1729. if ((wcd9378->hph_mode == CLS_AB) ||
  1730. (wcd9378->hph_mode == CLS_AB_HIFI) ||
  1731. (wcd9378->hph_mode == CLS_AB_LP) ||
  1732. (wcd9378->hph_mode == CLS_AB_LOHIFI))
  1733. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1734. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1735. /*GET HPH_MODE*/
  1736. power_level = wcd9378_get_hph_pwr_level(wcd9378->hph_mode);
  1737. /*SET HPH_MODE*/
  1738. snd_soc_component_update_bits(component, WCD9378_IT41_USAGE,
  1739. WCD9378_IT41_USAGE_IT41_USAGE_MASK, power_level);
  1740. /*TURN ON HPH SEQUENCER*/
  1741. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1742. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x00);
  1743. /*TBD: SET SDCA GAIN, NEED CHECK THE LOGIC*/
  1744. wcd9378_hph_set_channel_volume(component);
  1745. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable))
  1746. /*PA delay is 22400us*/
  1747. usleep_range(22500, 22510);
  1748. else
  1749. /*COMP delay is 9400us*/
  1750. usleep_range(9500, 9510);
  1751. /*RX0 unmute*/
  1752. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1753. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x00);
  1754. /*RX1 unmute*/
  1755. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1756. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x00);
  1757. if (wcd9378->sys_usage == SYS_USAGE_10)
  1758. /*FU23 UNMUTE*/
  1759. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1760. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1761. swr_write(swr_dev, swr_dev->dev_num, 0x004c, &scp_commit_val);
  1762. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1763. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1764. wcd9378->rx_swr_dev->dev_num,
  1765. true);
  1766. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1767. break;
  1768. case SND_SOC_DAPM_POST_PMD:
  1769. /*RX0 mute*/
  1770. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1771. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x01);
  1772. /*RX1 mute*/
  1773. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1774. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x01);
  1775. /*TEAR DOWN HPH SEQUENCER*/
  1776. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1777. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x03);
  1778. if (!wcd9378->comp1_enable || !wcd9378->comp2_enable)
  1779. /*PA delay is 24250us*/
  1780. usleep_range(24300, 24310);
  1781. else
  1782. /*COMP delay is 11250us*/
  1783. usleep_range(11300, 11310);
  1784. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, false);
  1785. break;
  1786. default:
  1787. break;
  1788. };
  1789. return ret;
  1790. }
  1791. static int wcd9378_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  1792. struct snd_kcontrol *kcontrol,
  1793. int event)
  1794. {
  1795. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1796. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1797. int ear_rx2 = 0;
  1798. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1799. w->name, event);
  1800. ear_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1801. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1802. switch (event) {
  1803. case SND_SOC_DAPM_PRE_PMU:
  1804. /*SHORT_PROT_EN ENABLE*/
  1805. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  1806. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x40);
  1807. if (!ear_rx2) {
  1808. /*RX0 ENABLE*/
  1809. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1810. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1811. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, true);
  1812. if (wcd9378->comp1_enable) {
  1813. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1814. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x04);
  1815. wcd9378_rx_connect_port(component, COMP_L, true);
  1816. }
  1817. wcd9378_rx_connect_port(component, HPH_L, true);
  1818. } else {
  1819. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, true);
  1820. /*FORCE CLASS_AB EN*/
  1821. snd_soc_component_update_bits(component, WCD9378_SEQ_OVRRIDE_CTL0,
  1822. WCD9378_SEQ_OVRRIDE_CTL0_CLASSAB_EN_OVR_MASK, 0x20);
  1823. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1824. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1825. if (wcd9378->rx2_clk_mode)
  1826. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1827. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1828. wcd9378_rx_connect_port(component, LO, true);
  1829. }
  1830. break;
  1831. case SND_SOC_DAPM_POST_PMD:
  1832. /*SHORT_PROT_EN DISABLE*/
  1833. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  1834. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x00);
  1835. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1836. /*RX0 DISABLE*/
  1837. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1838. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1839. wcd9378_rx_connect_port(component, HPH_L, false);
  1840. if (wcd9378->comp1_enable) {
  1841. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1842. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x00);
  1843. wcd9378_rx_connect_port(component, COMP_L, false);
  1844. }
  1845. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, false);
  1846. } else {
  1847. wcd9378_rx_connect_port(component, LO, false);
  1848. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, false);
  1849. }
  1850. break;
  1851. };
  1852. return 0;
  1853. }
  1854. static int wcd9378_codec_aux_dac_event(struct snd_soc_dapm_widget *w,
  1855. struct snd_kcontrol *kcontrol,
  1856. int event)
  1857. {
  1858. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1859. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1860. int aux_rx2 = 0;
  1861. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1862. w->name, event);
  1863. aux_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1864. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1865. switch (event) {
  1866. case SND_SOC_DAPM_PRE_PMU:
  1867. /*AUXPA SHORT PROT ENABLE*/
  1868. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  1869. WCD9378_AUX_AUXPA_AUX_PA_SHORT_PROT_EN_MASK, 0x40);
  1870. if (!aux_rx2) {
  1871. /*RX1 ENABLE*/
  1872. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1873. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1874. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, true);
  1875. wcd9378_rx_connect_port(component, HPH_R, true);
  1876. } else {
  1877. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, true);
  1878. if (wcd9378->rx2_clk_mode)
  1879. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1880. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1881. wcd9378_rx_connect_port(component, LO, true);
  1882. }
  1883. break;
  1884. case SND_SOC_DAPM_POST_PMD:
  1885. /*AUXPA SHORT PROT DISABLE*/
  1886. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  1887. WCD9378_AUX_AUXPA_AUX_PA_SHORT_PROT_EN_MASK, 0x00);
  1888. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1889. wcd9378_rx_connect_port(component, HPH_R, false);
  1890. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, false);
  1891. } else {
  1892. wcd9378_rx_connect_port(component, LO, false);
  1893. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, false);
  1894. }
  1895. break;
  1896. };
  1897. return 0;
  1898. }
  1899. static int wcd9378_sa_sequencer_enable(struct snd_soc_dapm_widget *w,
  1900. struct snd_kcontrol *kcontrol, int event)
  1901. {
  1902. struct snd_soc_component *component =
  1903. snd_soc_dapm_to_component(w->dapm);
  1904. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1905. w->name, event);
  1906. switch (event) {
  1907. case SND_SOC_DAPM_PRE_PMU:
  1908. /*TURN ON AMP SEQUENCER*/
  1909. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1910. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x00);
  1911. /*default delay 8550us*/
  1912. usleep_range(8600, 8610);
  1913. /*FU23 UNMUTE*/
  1914. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1915. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1916. break;
  1917. case SND_SOC_DAPM_POST_PMD:
  1918. /*FU23 MUTE*/
  1919. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1920. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x01);
  1921. /*TEAR DOWN AMP SEQUENCER*/
  1922. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1923. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x03);
  1924. /*default delay 1530us*/
  1925. usleep_range(15400, 15410);
  1926. break;
  1927. default:
  1928. break;
  1929. };
  1930. return 0;
  1931. }
  1932. int wcd9378_micbias_control(struct snd_soc_component *component,
  1933. int micb_num, int req, bool is_dapm)
  1934. {
  1935. struct wcd9378_priv *wcd9378 =
  1936. snd_soc_component_get_drvdata(component);
  1937. struct wcd9378_pdata *pdata =
  1938. dev_get_platdata(wcd9378->dev);
  1939. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  1940. int micb_usage = 0, micb_mask = 0, micb_usage_val = 0;
  1941. int pre_off_event = 0, post_off_event = 0;
  1942. int post_on_event = 0, post_dapm_off = 0;
  1943. int post_dapm_on = 0;
  1944. int pull_up_mask = 0, pull_up_en = 0;
  1945. int micb_index = 0, ret = 0;
  1946. switch (micb_num) {
  1947. case MIC_BIAS_1:
  1948. pull_up_mask = WCD9378_MB_PULLUP_EN_MB1_1P8V_OR_PULLUP_SEL_MASK;
  1949. pull_up_en = 0x01;
  1950. micb_usage = WCD9378_IT11_MICB;
  1951. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  1952. micb_usage_val = mb->micb1_usage_val;
  1953. break;
  1954. case MIC_BIAS_2:
  1955. pull_up_mask = WCD9378_MB_PULLUP_EN_MB2_1P8V_OR_PULLUP_SEL_MASK;
  1956. pull_up_en = 0x02;
  1957. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  1958. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  1959. micb_usage_val = mb->micb2_usage_val;
  1960. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1961. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1962. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1963. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1964. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1965. break;
  1966. case MIC_BIAS_3:
  1967. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  1968. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  1969. pull_up_mask = WCD9378_MB_PULLUP_EN_MB3_1P8V_OR_PULLUP_SEL_MASK;
  1970. pull_up_en = 0x04;
  1971. micb_usage_val = mb->micb3_usage_val;
  1972. break;
  1973. default:
  1974. dev_err(component->dev, "%s: Invalid micbias number: %d\n",
  1975. __func__, micb_num);
  1976. return -EINVAL;
  1977. }
  1978. mutex_lock(&wcd9378->micb_lock);
  1979. micb_index = micb_num - 1;
  1980. switch (req) {
  1981. case MICB_PULLUP_ENABLE:
  1982. wcd9378->pullup_ref[micb_index]++;
  1983. if ((wcd9378->pullup_ref[micb_index] == 1) &&
  1984. (wcd9378->micb_ref[micb_index] == 0)) {
  1985. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  1986. pull_up_mask, pull_up_en);
  1987. snd_soc_component_update_bits(component,
  1988. micb_usage, micb_mask, 0x03);
  1989. if (micb_num == MIC_BIAS_2) {
  1990. dev_dbg(component->dev, "%s: pull up sj micbias\n",
  1991. __func__);
  1992. snd_soc_component_update_bits(component,
  1993. WCD9378_IT31_MICB,
  1994. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1995. 0x03);
  1996. wcd9378->curr_micbias2 = 1800;
  1997. }
  1998. }
  1999. break;
  2000. case MICB_PULLUP_DISABLE:
  2001. if (wcd9378->pullup_ref[micb_index] > 0)
  2002. wcd9378->pullup_ref[micb_index]--;
  2003. if ((wcd9378->pullup_ref[micb_index] == 0) &&
  2004. (wcd9378->micb_ref[micb_index] == 0)) {
  2005. snd_soc_component_update_bits(component, micb_usage, micb_mask, 0x01);
  2006. if (micb_num == MIC_BIAS_2) {
  2007. dev_dbg(component->dev, "%s: pull down sj micbias\n",
  2008. __func__);
  2009. snd_soc_component_update_bits(component,
  2010. WCD9378_IT31_MICB,
  2011. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2012. 0x01);
  2013. wcd9378->curr_micbias2 = 0;
  2014. }
  2015. }
  2016. break;
  2017. case MICB_ENABLE:
  2018. dev_dbg(component->dev, "%s: micbias enable enter\n",
  2019. __func__);
  2020. if (!wcd9378->dev_up) {
  2021. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2022. __func__, req);
  2023. ret = -ENODEV;
  2024. goto done;
  2025. }
  2026. wcd9378->micb_ref[micb_index]++;
  2027. if (wcd9378->micb_ref[micb_index] == 1) {
  2028. dev_dbg(component->dev, "%s: enable micbias, micb_usage:0x%0x, val:0x%0x\n",
  2029. __func__, micb_usage, micb_usage_val);
  2030. snd_soc_component_update_bits(component,
  2031. micb_usage, micb_mask, micb_usage_val);
  2032. if (micb_num == MIC_BIAS_2) {
  2033. dev_dbg(component->dev, "%s: enable sj micbias\n",
  2034. __func__);
  2035. snd_soc_component_update_bits(component,
  2036. WCD9378_IT31_MICB,
  2037. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2038. micb_usage_val);
  2039. wcd9378->curr_micbias2 = 1800;
  2040. }
  2041. if (post_on_event)
  2042. blocking_notifier_call_chain(
  2043. &wcd9378->mbhc->notifier,
  2044. post_on_event,
  2045. &wcd9378->mbhc->wcd_mbhc);
  2046. }
  2047. if (is_dapm && post_dapm_on && wcd9378->mbhc)
  2048. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2049. post_dapm_on,
  2050. &wcd9378->mbhc->wcd_mbhc);
  2051. break;
  2052. case MICB_DISABLE:
  2053. dev_dbg(component->dev, "%s: micbias disable enter\n",
  2054. __func__);
  2055. if (wcd9378->micb_ref[micb_index] > 0)
  2056. wcd9378->micb_ref[micb_index]--;
  2057. if ((wcd9378->micb_ref[micb_index] == 0) &&
  2058. (wcd9378->pullup_ref[micb_index] > 0)) {
  2059. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  2060. pull_up_mask, pull_up_en);
  2061. if (micb_num == MIC_BIAS_2)
  2062. wcd9378->curr_micbias2 = 1800;
  2063. } else if ((wcd9378->micb_ref[micb_index] == 0) &&
  2064. (wcd9378->pullup_ref[micb_index] == 0)) {
  2065. if (pre_off_event && wcd9378->mbhc)
  2066. blocking_notifier_call_chain(
  2067. &wcd9378->mbhc->notifier,
  2068. pre_off_event,
  2069. &wcd9378->mbhc->wcd_mbhc);
  2070. snd_soc_component_update_bits(component, micb_usage,
  2071. micb_mask, 0x00);
  2072. if (micb_num == MIC_BIAS_2) {
  2073. snd_soc_component_update_bits(component,
  2074. WCD9378_IT31_MICB,
  2075. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2076. 0x00);
  2077. wcd9378->curr_micbias2 = 0;
  2078. }
  2079. if (post_off_event && wcd9378->mbhc)
  2080. blocking_notifier_call_chain(
  2081. &wcd9378->mbhc->notifier,
  2082. post_off_event,
  2083. &wcd9378->mbhc->wcd_mbhc);
  2084. }
  2085. if (is_dapm && post_dapm_off && wcd9378->mbhc)
  2086. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2087. post_dapm_off,
  2088. &wcd9378->mbhc->wcd_mbhc);
  2089. break;
  2090. default:
  2091. dev_err(component->dev, "%s: Invalid req event: %d\n",
  2092. __func__, req);
  2093. return -EINVAL;
  2094. }
  2095. dev_dbg(component->dev,
  2096. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  2097. __func__, micb_num, wcd9378->micb_ref[micb_index],
  2098. wcd9378->pullup_ref[micb_index]);
  2099. done:
  2100. mutex_unlock(&wcd9378->micb_lock);
  2101. return ret;
  2102. }
  2103. EXPORT_SYMBOL_GPL(wcd9378_micbias_control);
  2104. static int wcd9378_get_logical_addr(struct swr_device *swr_dev)
  2105. {
  2106. int ret = 0;
  2107. uint8_t devnum = 0;
  2108. int num_retry = NUM_ATTEMPTS;
  2109. do {
  2110. /* retry after 4ms */
  2111. usleep_range(4000, 4010);
  2112. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  2113. } while (ret && --num_retry);
  2114. if (ret)
  2115. dev_err(&swr_dev->dev,
  2116. "%s get devnum %d for dev addr %llx failed\n",
  2117. __func__, devnum, swr_dev->addr);
  2118. swr_dev->dev_num = devnum;
  2119. return 0;
  2120. }
  2121. static bool get_usbc_hs_status(struct snd_soc_component *component,
  2122. struct wcd_mbhc_config *mbhc_cfg)
  2123. {
  2124. if (mbhc_cfg->enable_usbc_analog) {
  2125. if (!(snd_soc_component_read(component, WCD9378_ANA_MBHC_MECH)
  2126. & 0x20))
  2127. return true;
  2128. }
  2129. return false;
  2130. }
  2131. int wcd9378_swr_dmic_register_notifier(struct snd_soc_component *component,
  2132. struct notifier_block *nblock,
  2133. bool enable)
  2134. {
  2135. struct wcd9378_priv *wcd9378_priv = NULL;
  2136. if (component == NULL) {
  2137. pr_err_ratelimited("%s: wcd9378 component is NULL\n", __func__);
  2138. return -EINVAL;
  2139. }
  2140. wcd9378_priv = snd_soc_component_get_drvdata(component);
  2141. wcd9378_priv->notify_swr_dmic = enable;
  2142. if (enable)
  2143. return blocking_notifier_chain_register(&wcd9378_priv->notifier,
  2144. nblock);
  2145. else
  2146. return blocking_notifier_chain_unregister(
  2147. &wcd9378_priv->notifier, nblock);
  2148. }
  2149. EXPORT_SYMBOL_GPL(wcd9378_swr_dmic_register_notifier);
  2150. static int wcd9378_event_notify(struct notifier_block *block,
  2151. unsigned long val,
  2152. void *data)
  2153. {
  2154. u16 event = (val & 0xffff);
  2155. int ret = 0;
  2156. struct wcd9378_priv *wcd9378 = dev_get_drvdata((struct device *)data);
  2157. struct snd_soc_component *component = wcd9378->component;
  2158. struct wcd_mbhc *mbhc;
  2159. int rx_clk_type;
  2160. switch (event) {
  2161. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2162. if (test_bit(WCD_ADC1, &wcd9378->status_mask)) {
  2163. snd_soc_component_update_bits(component,
  2164. WCD9378_ANA_TX_CH2, 0x40, 0x00);
  2165. set_bit(WCD_ADC1_MODE, &wcd9378->status_mask);
  2166. clear_bit(WCD_ADC1, &wcd9378->status_mask);
  2167. }
  2168. if (test_bit(WCD_ADC2, &wcd9378->status_mask)) {
  2169. snd_soc_component_update_bits(component,
  2170. WCD9378_ANA_TX_CH2, 0x20, 0x00);
  2171. set_bit(WCD_ADC2_MODE, &wcd9378->status_mask);
  2172. clear_bit(WCD_ADC2, &wcd9378->status_mask);
  2173. }
  2174. if (test_bit(WCD_ADC3, &wcd9378->status_mask)) {
  2175. snd_soc_component_update_bits(component,
  2176. WCD9378_ANA_TX_CH3_HPF, 0x40, 0x00);
  2177. set_bit(WCD_ADC3_MODE, &wcd9378->status_mask);
  2178. clear_bit(WCD_ADC3, &wcd9378->status_mask);
  2179. }
  2180. break;
  2181. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2182. snd_soc_component_update_bits(component, WCD9378_ANA_HPH,
  2183. 0xC0, 0x00);
  2184. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  2185. 0x80, 0x00);
  2186. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  2187. 0x80, 0x00);
  2188. break;
  2189. case BOLERO_SLV_EVT_SSR_DOWN:
  2190. wcd9378->dev_up = false;
  2191. if (wcd9378->notify_swr_dmic)
  2192. blocking_notifier_call_chain(&wcd9378->notifier,
  2193. WCD9378_EVT_SSR_DOWN,
  2194. NULL);
  2195. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = true;
  2196. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2197. wcd9378->usbc_hs_status = get_usbc_hs_status(component,
  2198. mbhc->mbhc_cfg);
  2199. wcd9378_mbhc_ssr_down(wcd9378->mbhc, component);
  2200. wcd9378_reset_low(wcd9378->dev);
  2201. break;
  2202. case BOLERO_SLV_EVT_SSR_UP:
  2203. wcd9378_reset(wcd9378->dev);
  2204. /* allow reset to take effect */
  2205. usleep_range(10000, 10010);
  2206. wcd9378_get_logical_addr(wcd9378->tx_swr_dev);
  2207. wcd9378_get_logical_addr(wcd9378->rx_swr_dev);
  2208. wcd9378->tx_swr_dev->scp1_val = 0;
  2209. wcd9378->tx_swr_dev->scp2_val = 0;
  2210. wcd9378->rx_swr_dev->scp1_val = 0;
  2211. wcd9378->rx_swr_dev->scp2_val = 0;
  2212. wcd9378_init_reg(component);
  2213. regcache_mark_dirty(wcd9378->regmap);
  2214. regcache_sync(wcd9378->regmap);
  2215. /* Initialize MBHC module */
  2216. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2217. ret = wcd9378_mbhc_post_ssr_init(wcd9378->mbhc, component);
  2218. if (ret) {
  2219. dev_err(component->dev, "%s: mbhc initialization failed\n",
  2220. __func__);
  2221. } else {
  2222. wcd9378_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2223. }
  2224. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = false;
  2225. wcd9378->dev_up = true;
  2226. if (wcd9378->notify_swr_dmic)
  2227. blocking_notifier_call_chain(&wcd9378->notifier,
  2228. WCD9378_EVT_SSR_UP,
  2229. NULL);
  2230. if (wcd9378->usbc_hs_status)
  2231. mdelay(500);
  2232. break;
  2233. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2234. snd_soc_component_update_bits(component,
  2235. WCD9378_TOP_CLK_CFG, 0x06,
  2236. ((val >> 0x10) << 0x01));
  2237. rx_clk_type = (val >> 0x10);
  2238. switch (rx_clk_type) {
  2239. case RX_CLK_12P288MHZ:
  2240. wcd9378->swr_base_clk = SWR_BASECLK_24P576MHZ;
  2241. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2242. break;
  2243. case RX_CLK_11P2896MHZ:
  2244. wcd9378->swr_base_clk = SWR_BASECLK_22P5792MHZ;
  2245. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2246. break;
  2247. default:
  2248. wcd9378->swr_base_clk = SWR_BASECLK_19P2MHZ;
  2249. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2250. break;
  2251. }
  2252. dev_dbg(component->dev, "%s: base_clk:0x%0x, clk_scale:0x%x\n",
  2253. __func__, wcd9378->swr_base_clk, wcd9378->swr_clk_scale);
  2254. break;
  2255. default:
  2256. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2257. break;
  2258. }
  2259. return 0;
  2260. }
  2261. static int wcd9378_wakeup(void *handle, bool enable)
  2262. {
  2263. struct wcd9378_priv *priv;
  2264. int ret = 0;
  2265. if (!handle) {
  2266. pr_err("%s: NULL handle\n", __func__);
  2267. return -EINVAL;
  2268. }
  2269. priv = (struct wcd9378_priv *)handle;
  2270. if (!priv->tx_swr_dev) {
  2271. pr_err("%s: tx swr dev is NULL\n", __func__);
  2272. return -EINVAL;
  2273. }
  2274. mutex_lock(&priv->wakeup_lock);
  2275. if (enable)
  2276. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2277. else
  2278. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2279. mutex_unlock(&priv->wakeup_lock);
  2280. return ret;
  2281. }
  2282. static inline int wcd9378_tx_path_get(const char *wname,
  2283. unsigned int *path_num)
  2284. {
  2285. int ret = 0;
  2286. char *widget_name = NULL;
  2287. char *w_name = NULL;
  2288. char *path_num_char = NULL;
  2289. char *path_name = NULL;
  2290. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2291. if (!widget_name)
  2292. return -EINVAL;
  2293. w_name = widget_name;
  2294. path_name = strsep(&widget_name, " ");
  2295. if (!path_name) {
  2296. pr_err("%s: Invalid widget name = %s\n",
  2297. __func__, widget_name);
  2298. ret = -EINVAL;
  2299. goto err;
  2300. }
  2301. path_num_char = strpbrk(path_name, "0123");
  2302. if (!path_num_char) {
  2303. pr_err("%s: tx path index not found\n",
  2304. __func__);
  2305. ret = -EINVAL;
  2306. goto err;
  2307. }
  2308. ret = kstrtouint(path_num_char, 10, path_num);
  2309. if (ret < 0)
  2310. pr_err("%s: Invalid tx path = %s\n",
  2311. __func__, w_name);
  2312. err:
  2313. kfree(w_name);
  2314. return ret;
  2315. }
  2316. static int wcd9378_tx_mode_get(struct snd_kcontrol *kcontrol,
  2317. struct snd_ctl_elem_value *ucontrol)
  2318. {
  2319. struct snd_soc_component *component =
  2320. snd_soc_kcontrol_component(kcontrol);
  2321. struct wcd9378_priv *wcd9378 = NULL;
  2322. int ret = 0;
  2323. unsigned int path = 0;
  2324. if (!component)
  2325. return -EINVAL;
  2326. wcd9378 = snd_soc_component_get_drvdata(component);
  2327. if (!wcd9378)
  2328. return -EINVAL;
  2329. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2330. if (ret < 0)
  2331. return ret;
  2332. ucontrol->value.integer.value[0] = wcd9378->tx_mode[path];
  2333. return 0;
  2334. }
  2335. static int wcd9378_tx_mode_put(struct snd_kcontrol *kcontrol,
  2336. struct snd_ctl_elem_value *ucontrol)
  2337. {
  2338. struct snd_soc_component *component =
  2339. snd_soc_kcontrol_component(kcontrol);
  2340. struct wcd9378_priv *wcd9378 = NULL;
  2341. u32 mode_val;
  2342. unsigned int path = 0;
  2343. int ret = 0;
  2344. if (!component)
  2345. return -EINVAL;
  2346. wcd9378 = snd_soc_component_get_drvdata(component);
  2347. if (!wcd9378)
  2348. return -EINVAL;
  2349. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2350. if (ret)
  2351. return ret;
  2352. mode_val = ucontrol->value.enumerated.item[0];
  2353. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2354. wcd9378->tx_mode[path] = mode_val;
  2355. return 0;
  2356. }
  2357. static int wcd9378_loopback_mode_get(struct snd_kcontrol *kcontrol,
  2358. struct snd_ctl_elem_value *ucontrol)
  2359. {
  2360. struct snd_soc_component *component =
  2361. snd_soc_kcontrol_component(kcontrol);
  2362. u32 loopback_mode = 0;
  2363. if (!component)
  2364. return -EINVAL;
  2365. loopback_mode = (snd_soc_component_read(component, WCD9378_LOOP_BACK_MODE) &
  2366. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK);
  2367. ucontrol->value.integer.value[0] = loopback_mode;
  2368. return 0;
  2369. }
  2370. static int wcd9378_loopback_mode_put(struct snd_kcontrol *kcontrol,
  2371. struct snd_ctl_elem_value *ucontrol)
  2372. {
  2373. struct snd_soc_component *component =
  2374. snd_soc_kcontrol_component(kcontrol);
  2375. u32 loopback_mode = 0;
  2376. if (!component)
  2377. return -EINVAL;
  2378. loopback_mode = ucontrol->value.enumerated.item[0];
  2379. snd_soc_component_update_bits(component,
  2380. WCD9378_LOOP_BACK_MODE,
  2381. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK,
  2382. loopback_mode);
  2383. dev_dbg(component->dev, "%s: loopback_mode: %d\n",
  2384. __func__, loopback_mode);
  2385. return 0;
  2386. }
  2387. static int wcd9378_aux_dsm_get(struct snd_kcontrol *kcontrol,
  2388. struct snd_ctl_elem_value *ucontrol)
  2389. {
  2390. struct snd_soc_component *component =
  2391. snd_soc_kcontrol_component(kcontrol);
  2392. u32 aux_dsm_in = 0;
  2393. if (!component)
  2394. return -EINVAL;
  2395. aux_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2396. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK);
  2397. ucontrol->value.integer.value[0] = aux_dsm_in;
  2398. return 0;
  2399. }
  2400. static int wcd9378_aux_dsm_put(struct snd_kcontrol *kcontrol,
  2401. struct snd_ctl_elem_value *ucontrol)
  2402. {
  2403. struct snd_soc_component *component =
  2404. snd_soc_kcontrol_component(kcontrol);
  2405. u32 aux_dsm_in = 0;
  2406. if (!component)
  2407. return -EINVAL;
  2408. aux_dsm_in = ucontrol->value.enumerated.item[0];
  2409. snd_soc_component_update_bits(component,
  2410. WCD9378_LB_IN_SEL_CTL,
  2411. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK,
  2412. aux_dsm_in);
  2413. dev_dbg(component->dev, "%s: aux_dsm input: %d\n",
  2414. __func__, aux_dsm_in);
  2415. return 0;
  2416. }
  2417. static int wcd9378_hph_dsm_get(struct snd_kcontrol *kcontrol,
  2418. struct snd_ctl_elem_value *ucontrol)
  2419. {
  2420. struct snd_soc_component *component =
  2421. snd_soc_kcontrol_component(kcontrol);
  2422. u32 hph_dsm_in = 0;
  2423. if (!component)
  2424. return -EINVAL;
  2425. hph_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2426. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK);
  2427. ucontrol->value.integer.value[0] = hph_dsm_in;
  2428. return 0;
  2429. }
  2430. static int wcd9378_hph_dsm_put(struct snd_kcontrol *kcontrol,
  2431. struct snd_ctl_elem_value *ucontrol)
  2432. {
  2433. struct snd_soc_component *component =
  2434. snd_soc_kcontrol_component(kcontrol);
  2435. u32 hph_dsm_in = 0;
  2436. if (!component)
  2437. return -EINVAL;
  2438. hph_dsm_in = ucontrol->value.enumerated.item[0];
  2439. snd_soc_component_update_bits(component,
  2440. WCD9378_LB_IN_SEL_CTL,
  2441. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK,
  2442. hph_dsm_in);
  2443. dev_dbg(component->dev, "%s: hph_dsm input: %d\n",
  2444. __func__, hph_dsm_in);
  2445. return 0;
  2446. }
  2447. static int wcd9378_hph_put_gain(struct snd_kcontrol *kcontrol,
  2448. struct snd_ctl_elem_value *ucontrol)
  2449. {
  2450. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2451. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2452. u16 offset = ucontrol->value.enumerated.item[0];
  2453. u32 temp = 0;
  2454. temp = 0x00 - offset * 0x180;
  2455. wcd9378->hph_gain = (u16)(temp & 0xffff);
  2456. dev_dbg(component->dev, "%s: hph gain is 0x%0x\n", __func__, wcd9378->hph_gain);
  2457. return 0;
  2458. }
  2459. static int wcd9378_hph_get_gain(struct snd_kcontrol *kcontrol,
  2460. struct snd_ctl_elem_value *ucontrol)
  2461. {
  2462. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2463. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2464. u32 temp = 0;
  2465. u16 offset = 0;
  2466. temp = 0 - wcd9378->hph_gain;
  2467. offset = (u16)(temp & 0xffff);
  2468. offset /= 0x180;
  2469. ucontrol->value.enumerated.item[0] = offset;
  2470. dev_dbg(component->dev, "%s: offset is 0x%0x\n", __func__, offset);
  2471. return 0;
  2472. }
  2473. static int wcd9378_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2474. struct snd_ctl_elem_value *ucontrol)
  2475. {
  2476. struct snd_soc_component *component =
  2477. snd_soc_kcontrol_component(kcontrol);
  2478. int ear_gain = 0;
  2479. if (component == NULL)
  2480. return -EINVAL;
  2481. ear_gain =
  2482. snd_soc_component_read(component, WCD9378_ANA_EAR_COMPANDER_CTL) &
  2483. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK;
  2484. ucontrol->value.enumerated.item[0] = ear_gain;
  2485. dev_dbg(component->dev, "%s: get ear_gain val: 0x%x\n",
  2486. __func__, ear_gain);
  2487. return 0;
  2488. }
  2489. static int wcd9378_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2490. struct snd_ctl_elem_value *ucontrol)
  2491. {
  2492. struct snd_soc_component *component =
  2493. snd_soc_kcontrol_component(kcontrol);
  2494. int ear_gain = 0;
  2495. if (component == NULL)
  2496. return -EINVAL;
  2497. if (ucontrol->value.integer.value[0] < 0 ||
  2498. ucontrol->value.integer.value[0] > 0x10) {
  2499. dev_err(component->dev, "%s: Unsupported gain val %ld\n",
  2500. __func__, ucontrol->value.integer.value[0]);
  2501. return -EINVAL;
  2502. }
  2503. ear_gain = ucontrol->value.integer.value[0];
  2504. snd_soc_component_update_bits(component, WCD9378_ANA_EAR_COMPANDER_CTL,
  2505. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK,
  2506. ear_gain);
  2507. dev_dbg(component->dev, "%s: set ear_gain val: 0x%x\n",
  2508. __func__, ear_gain);
  2509. return 0;
  2510. }
  2511. static int wcd9378_aux_pa_gain_get(struct snd_kcontrol *kcontrol,
  2512. struct snd_ctl_elem_value *ucontrol)
  2513. {
  2514. struct snd_soc_component *component =
  2515. snd_soc_kcontrol_component(kcontrol);
  2516. int aux_gain = 0;
  2517. if (component == NULL)
  2518. return -EINVAL;
  2519. aux_gain = snd_soc_component_read(component, WCD9378_AUX_INT_MISC) &
  2520. WCD9378_AUX_INT_MISC_PA_GAIN_MASK;
  2521. ucontrol->value.enumerated.item[0] = aux_gain;
  2522. dev_dbg(component->dev, "%s: get aux_gain val: 0x%x\n",
  2523. __func__, aux_gain);
  2524. return 0;
  2525. }
  2526. static int wcd9378_aux_pa_gain_put(struct snd_kcontrol *kcontrol,
  2527. struct snd_ctl_elem_value *ucontrol)
  2528. {
  2529. struct snd_soc_component *component =
  2530. snd_soc_kcontrol_component(kcontrol);
  2531. int aux_gain = 0;
  2532. if (component == NULL)
  2533. return -EINVAL;
  2534. if (ucontrol->value.integer.value[0] < 0 ||
  2535. ucontrol->value.integer.value[0] > 0x8) {
  2536. dev_err(component->dev, "%s: Unsupported gain val %ld\n",
  2537. __func__, ucontrol->value.integer.value[0]);
  2538. return -EINVAL;
  2539. }
  2540. aux_gain = ucontrol->value.integer.value[0];
  2541. snd_soc_component_update_bits(component, WCD9378_AUX_INT_MISC,
  2542. WCD9378_AUX_INT_MISC_PA_GAIN_MASK,
  2543. aux_gain);
  2544. dev_dbg(component->dev, "%s: set aux_gain val: 0x%x\n",
  2545. __func__, aux_gain);
  2546. return 0;
  2547. }
  2548. static int wcd9378_rx2_mode_put(struct snd_kcontrol *kcontrol,
  2549. struct snd_ctl_elem_value *ucontrol)
  2550. {
  2551. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2552. struct wcd9378_priv *wcd9378 =
  2553. snd_soc_component_get_drvdata(component);
  2554. if (ucontrol->value.enumerated.item[0])
  2555. wcd9378->rx2_clk_mode = RX2_NORMAL_MODE;
  2556. else
  2557. wcd9378->rx2_clk_mode = RX2_HP_MODE;
  2558. return 1;
  2559. }
  2560. static int wcd9378_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2561. struct snd_ctl_elem_value *ucontrol)
  2562. {
  2563. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2564. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2565. ucontrol->value.enumerated.item[0] = wcd9378->hph_mode;
  2566. return 0;
  2567. }
  2568. static int wcd9378_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2569. struct snd_ctl_elem_value *ucontrol)
  2570. {
  2571. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2572. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2573. if (wcd9378->hph_mode == ucontrol->value.enumerated.item[0])
  2574. return 0;
  2575. wcd9378->hph_mode = ucontrol->value.enumerated.item[0];
  2576. return 1;
  2577. }
  2578. /* wcd9378_codec_get_dev_num - returns swr device number
  2579. * @component: Codec instance
  2580. *
  2581. * Return: swr device number on success or negative error
  2582. * code on failure.
  2583. */
  2584. int wcd9378_codec_get_dev_num(struct snd_soc_component *component)
  2585. {
  2586. struct wcd9378_priv *wcd9378;
  2587. if (!component)
  2588. return -EINVAL;
  2589. wcd9378 = snd_soc_component_get_drvdata(component);
  2590. if (!wcd9378 || !wcd9378->rx_swr_dev) {
  2591. pr_err("%s: wcd9378 component is NULL\n", __func__);
  2592. return -EINVAL;
  2593. }
  2594. return wcd9378->rx_swr_dev->dev_num;
  2595. }
  2596. EXPORT_SYMBOL_GPL(wcd9378_codec_get_dev_num);
  2597. static int wcd9378_get_compander(struct snd_kcontrol *kcontrol,
  2598. struct snd_ctl_elem_value *ucontrol)
  2599. {
  2600. struct snd_soc_component *component =
  2601. snd_soc_kcontrol_component(kcontrol);
  2602. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2603. bool hphr;
  2604. struct soc_multi_mixer_control *mc;
  2605. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2606. hphr = mc->shift;
  2607. ucontrol->value.integer.value[0] = hphr ? wcd9378->comp2_enable :
  2608. wcd9378->comp1_enable;
  2609. return 0;
  2610. }
  2611. static int wcd9378_set_compander(struct snd_kcontrol *kcontrol,
  2612. struct snd_ctl_elem_value *ucontrol)
  2613. {
  2614. struct snd_soc_component *component =
  2615. snd_soc_kcontrol_component(kcontrol);
  2616. struct wcd9378_priv *wcd9378 =
  2617. snd_soc_component_get_drvdata(component);
  2618. int value = ucontrol->value.integer.value[0];
  2619. bool hphr;
  2620. struct soc_multi_mixer_control *mc;
  2621. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2622. hphr = mc->shift;
  2623. if (hphr)
  2624. wcd9378->comp2_enable = value;
  2625. else
  2626. wcd9378->comp1_enable = value;
  2627. dev_dbg(component->dev, "%s: set compander: %d\n", __func__, value);
  2628. return 0;
  2629. }
  2630. static int wcd9378_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2631. struct snd_kcontrol *kcontrol,
  2632. int event)
  2633. {
  2634. struct snd_soc_component *component =
  2635. snd_soc_dapm_to_component(w->dapm);
  2636. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2637. struct wcd9378_pdata *pdata = NULL;
  2638. int ret = 0;
  2639. pdata = dev_get_platdata(wcd9378->dev);
  2640. if (!pdata) {
  2641. dev_err(component->dev, "%s: pdata is NULL\n", __func__);
  2642. return -EINVAL;
  2643. }
  2644. if (!msm_cdc_is_ondemand_supply(wcd9378->dev,
  2645. wcd9378->supplies,
  2646. pdata->regulator,
  2647. pdata->num_supplies,
  2648. "cdc-vdd-buck"))
  2649. return 0;
  2650. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2651. w->name, event);
  2652. switch (event) {
  2653. case SND_SOC_DAPM_PRE_PMU:
  2654. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  2655. dev_dbg(component->dev,
  2656. "%s: buck already in enabled state\n",
  2657. __func__);
  2658. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2659. return 0;
  2660. }
  2661. ret = msm_cdc_enable_ondemand_supply(wcd9378->dev,
  2662. wcd9378->supplies,
  2663. pdata->regulator,
  2664. pdata->num_supplies,
  2665. "cdc-vdd-buck");
  2666. if (ret == -EINVAL) {
  2667. dev_err(component->dev, "%s: vdd buck is not enabled\n",
  2668. __func__);
  2669. return ret;
  2670. }
  2671. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2672. /*
  2673. * 200us sleep is required after LDO is enabled as per
  2674. * HW requirement
  2675. */
  2676. usleep_range(200, 250);
  2677. break;
  2678. case SND_SOC_DAPM_POST_PMD:
  2679. set_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2680. break;
  2681. }
  2682. return 0;
  2683. }
  2684. static void wcd9378_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2685. {
  2686. u8 ch_type = 0;
  2687. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2688. ch_type = ADC1;
  2689. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2690. ch_type = ADC2;
  2691. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2692. ch_type = ADC3;
  2693. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2694. ch_type = ADC4;
  2695. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2696. ch_type = DMIC0;
  2697. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2698. ch_type = DMIC1;
  2699. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2700. ch_type = MBHC;
  2701. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2702. ch_type = DMIC2;
  2703. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2704. ch_type = DMIC3;
  2705. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2706. ch_type = DMIC4;
  2707. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2708. ch_type = DMIC5;
  2709. else
  2710. pr_err("%s: port name: %s is not listed\n", __func__, wname);
  2711. if (ch_type)
  2712. *ch_idx = wcd9378_slave_get_slave_ch_val(ch_type);
  2713. else
  2714. *ch_idx = -EINVAL;
  2715. }
  2716. static int wcd9378_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2717. struct snd_ctl_elem_value *ucontrol)
  2718. {
  2719. struct snd_soc_component *component =
  2720. snd_soc_kcontrol_component(kcontrol);
  2721. struct wcd9378_priv *wcd9378 = NULL;
  2722. int slave_ch_idx = -EINVAL;
  2723. if (component == NULL)
  2724. return -EINVAL;
  2725. wcd9378 = snd_soc_component_get_drvdata(component);
  2726. if (wcd9378 == NULL)
  2727. return -EINVAL;
  2728. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2729. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2730. return -EINVAL;
  2731. ucontrol->value.integer.value[0] = wcd9378_slave_get_master_ch_val(
  2732. wcd9378->tx_master_ch_map[slave_ch_idx]);
  2733. return 0;
  2734. }
  2735. static int wcd9378_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2736. struct snd_ctl_elem_value *ucontrol)
  2737. {
  2738. struct snd_soc_component *component =
  2739. snd_soc_kcontrol_component(kcontrol);
  2740. struct wcd9378_priv *wcd9378 = NULL;
  2741. int slave_ch_idx = -EINVAL, idx = 0;
  2742. if (component == NULL)
  2743. return -EINVAL;
  2744. wcd9378 = snd_soc_component_get_drvdata(component);
  2745. if (wcd9378 == NULL)
  2746. return -EINVAL;
  2747. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2748. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2749. return -EINVAL;
  2750. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2751. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2752. __func__, ucontrol->value.enumerated.item[0]);
  2753. idx = ucontrol->value.enumerated.item[0];
  2754. if (idx < 0 || idx >= ARRAY_SIZE(wcd9378_swr_master_ch_map))
  2755. return -EINVAL;
  2756. wcd9378->tx_master_ch_map[slave_ch_idx] = wcd9378_slave_get_master_ch(idx);
  2757. return 0;
  2758. }
  2759. static int wcd9378_bcs_get(struct snd_kcontrol *kcontrol,
  2760. struct snd_ctl_elem_value *ucontrol)
  2761. {
  2762. struct snd_soc_component *component =
  2763. snd_soc_kcontrol_component(kcontrol);
  2764. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2765. ucontrol->value.integer.value[0] = wcd9378->bcs_dis;
  2766. return 0;
  2767. }
  2768. static int wcd9378_bcs_put(struct snd_kcontrol *kcontrol,
  2769. struct snd_ctl_elem_value *ucontrol)
  2770. {
  2771. struct snd_soc_component *component =
  2772. snd_soc_kcontrol_component(kcontrol);
  2773. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2774. wcd9378->bcs_dis = ucontrol->value.integer.value[0];
  2775. return 0;
  2776. }
  2777. static const char * const loopback_mode_text[] = {
  2778. "NO_LP", "SWR_LP1", "SWR_LP2", "SWR_LP3",
  2779. };
  2780. static const struct soc_enum loopback_mode_enum =
  2781. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(loopback_mode_text),
  2782. loopback_mode_text);
  2783. static const char * const aux_dsm_text[] = {
  2784. "TX2->AUX", "TX3->AUX", "TX0->AUX", "TX1->AUX",
  2785. };
  2786. static const struct soc_enum aux_dsm_enum =
  2787. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_dsm_text),
  2788. aux_dsm_text);
  2789. static const char * const hph_dsm_text[] = {
  2790. "HPH_DSM_IN0", "HPH_DSM_IN1", "HPH_DSM_IN2", "HPH_DSM_IN3",
  2791. };
  2792. static const struct soc_enum hph_dsm_enum =
  2793. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(hph_dsm_text),
  2794. hph_dsm_text);
  2795. static const char * const tx_mode_mux_text[] = {
  2796. "ADC_INVALID", "ADC_HIFI", "ADC_NORMAL", "ADC_LP",
  2797. };
  2798. static const struct soc_enum tx_mode_mux_enum =
  2799. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2800. tx_mode_mux_text);
  2801. static const char * const rx2_mode_text[] = {
  2802. "HP", "NORMAL",
  2803. };
  2804. static const struct soc_enum rx2_mode_enum =
  2805. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx2_mode_text),
  2806. rx2_mode_text);
  2807. static const char * const rx_hph_mode_mux_text[] = {
  2808. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2809. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2810. };
  2811. static const struct soc_enum rx_hph_mode_mux_enum =
  2812. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2813. rx_hph_mode_mux_text);
  2814. static const char * const ear_pa_gain_text[] = {
  2815. "GAIN_6DB", "GAIN_4P5DB", "GAIN_3DB", "GAIN_1P5DB", "GAIN_0DB",
  2816. "GAIN_M1P5DB", "GAIN_M3DB", "GAIN_M4P5DB", "GAIN_M6DB",
  2817. "GAIN_M7P5DB", "GAIN_M9DB", "GAIN_M10P5DB", "GAIN_M12DB",
  2818. "GAIN_M13P5DB", "GAIN_M15DB", "GAIN_M16P5DB", "GAIN_M18DB",
  2819. };
  2820. static const struct soc_enum ear_pa_gain_enum =
  2821. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(ear_pa_gain_text),
  2822. ear_pa_gain_text);
  2823. static const char * const aux_pa_gain_text[] = {
  2824. "GAIN_6DB", "GAIN_4P5DB", "GAIN_3DB", "GAIN_1P5DB", "GAIN_0DB",
  2825. "GAIN_M1P5DB", "GAIN_M3DB", "GAIN_M4P5DB", "GAIN_M6DB",
  2826. };
  2827. static const struct soc_enum aux_pa_gain_enum =
  2828. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_pa_gain_text),
  2829. aux_pa_gain_text);
  2830. const char * const tx_master_ch_text[] = {
  2831. "ZERO", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3", "SWRM_TX1_CH4",
  2832. "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3", "SWRM_TX2_CH4",
  2833. "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3", "SWRM_TX3_CH4",
  2834. "SWRM_PCM_IN",
  2835. };
  2836. const struct soc_enum tx_master_ch_enum =
  2837. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2838. tx_master_ch_text);
  2839. static const struct snd_kcontrol_new wcd9378_snd_controls[] = {
  2840. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2841. wcd9378_get_compander, wcd9378_set_compander),
  2842. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2843. wcd9378_get_compander, wcd9378_set_compander),
  2844. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2845. wcd9378_bcs_get, wcd9378_bcs_put),
  2846. SOC_ENUM_EXT("LOOPBACK Mode", loopback_mode_enum,
  2847. wcd9378_loopback_mode_get, wcd9378_loopback_mode_put),
  2848. SOC_ENUM_EXT("AUX_LB_IN SEL", aux_dsm_enum,
  2849. wcd9378_aux_dsm_get, wcd9378_aux_dsm_put),
  2850. SOC_ENUM_EXT("HPH_LB_IN SEL", hph_dsm_enum,
  2851. wcd9378_hph_dsm_get, wcd9378_hph_dsm_put),
  2852. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2853. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2854. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2855. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2856. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2857. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2858. SOC_ENUM_EXT("RX2 Mode", rx2_mode_enum,
  2859. NULL, wcd9378_rx2_mode_put),
  2860. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2861. wcd9378_rx_hph_mode_get, wcd9378_rx_hph_mode_put),
  2862. SOC_SINGLE_EXT("HPH Volume", SND_SOC_NOPM, 0, 0x14, 0,
  2863. wcd9378_hph_get_gain, wcd9378_hph_put_gain),
  2864. SOC_ENUM_EXT("EAR_PA Gain", ear_pa_gain_enum,
  2865. wcd9378_ear_pa_gain_get, wcd9378_ear_pa_gain_put),
  2866. SOC_ENUM_EXT("AUX_PA Gain", aux_pa_gain_enum,
  2867. wcd9378_aux_pa_gain_get, wcd9378_aux_pa_gain_put),
  2868. SOC_SINGLE_TLV("ADC1 Volume", WCD9378_ANA_TX_CH1, 0, 20, 0,
  2869. analog_gain),
  2870. SOC_SINGLE_TLV("ADC2 Volume", WCD9378_ANA_TX_CH2, 0, 20, 0,
  2871. analog_gain),
  2872. SOC_SINGLE_TLV("ADC3 Volume", WCD9378_ANA_TX_CH3, 0, 20, 0,
  2873. analog_gain),
  2874. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2875. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2876. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2877. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2878. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2879. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2880. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2881. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2882. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2883. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2884. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2885. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2886. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2887. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2888. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2889. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2890. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2891. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2892. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2893. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2894. };
  2895. static const struct snd_kcontrol_new amic1_switch[] = {
  2896. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2897. };
  2898. static const struct snd_kcontrol_new amic2_switch[] = {
  2899. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2900. };
  2901. static const struct snd_kcontrol_new amic3_switch[] = {
  2902. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2903. };
  2904. static const struct snd_kcontrol_new amic4_switch[] = {
  2905. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2906. };
  2907. static const struct snd_kcontrol_new va_amic1_switch[] = {
  2908. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2909. };
  2910. static const struct snd_kcontrol_new va_amic2_switch[] = {
  2911. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2912. };
  2913. static const struct snd_kcontrol_new va_amic3_switch[] = {
  2914. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2915. };
  2916. static const struct snd_kcontrol_new va_amic4_switch[] = {
  2917. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2918. };
  2919. static const struct snd_kcontrol_new dmic1_switch[] = {
  2920. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2921. };
  2922. static const struct snd_kcontrol_new dmic2_switch[] = {
  2923. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2924. };
  2925. static const struct snd_kcontrol_new dmic3_switch[] = {
  2926. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2927. };
  2928. static const struct snd_kcontrol_new dmic4_switch[] = {
  2929. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2930. };
  2931. static const struct snd_kcontrol_new dmic5_switch[] = {
  2932. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2933. };
  2934. static const struct snd_kcontrol_new dmic6_switch[] = {
  2935. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2936. };
  2937. static const char * const adc1_mux_text[] = {
  2938. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4"
  2939. };
  2940. static const char * const adc2_mux_text[] = {
  2941. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4"
  2942. };
  2943. static const char * const adc3_mux_text[] = {
  2944. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4"
  2945. };
  2946. static const char * const ear_mux_text[] = {
  2947. "RX0", "RX2"
  2948. };
  2949. static const char * const aux_mux_text[] = {
  2950. "RX1", "RX2"
  2951. };
  2952. static const struct soc_enum adc1_enum =
  2953. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2954. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_SHIFT,
  2955. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  2956. static const struct soc_enum adc2_enum =
  2957. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2958. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_SHIFT,
  2959. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2960. static const struct soc_enum adc3_enum =
  2961. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH34_MUX,
  2962. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT,
  2963. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2964. static const struct soc_enum ear_enum =
  2965. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2966. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2967. ARRAY_SIZE(ear_mux_text), ear_mux_text);
  2968. static const struct soc_enum aux_enum =
  2969. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2970. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2971. ARRAY_SIZE(aux_mux_text), aux_mux_text);
  2972. static const struct snd_kcontrol_new tx_adc1_mux =
  2973. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  2974. static const struct snd_kcontrol_new tx_adc2_mux =
  2975. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2976. static const struct snd_kcontrol_new tx_adc3_mux =
  2977. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2978. static const struct snd_kcontrol_new ear_mux =
  2979. SOC_DAPM_ENUM("EAR Mux", ear_enum);
  2980. static const struct snd_kcontrol_new aux_mux =
  2981. SOC_DAPM_ENUM("AUX Mux", aux_enum);
  2982. static const struct snd_kcontrol_new dac1_switch[] = {
  2983. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2984. };
  2985. static const struct snd_kcontrol_new dac2_switch[] = {
  2986. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2987. };
  2988. static const struct snd_kcontrol_new ear_mixer_switch[] = {
  2989. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2990. };
  2991. static const struct snd_kcontrol_new aux_mixer_switch[] = {
  2992. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2993. };
  2994. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2995. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2996. };
  2997. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2998. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2999. };
  3000. static const struct snd_kcontrol_new rx0_switch[] = {
  3001. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3002. };
  3003. static const struct snd_kcontrol_new rx1_switch[] = {
  3004. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3005. };
  3006. static const struct snd_soc_dapm_widget wcd9378_dapm_widgets[] = {
  3007. /*input widgets*/
  3008. SND_SOC_DAPM_INPUT("AMIC1"),
  3009. SND_SOC_DAPM_INPUT("AMIC2"),
  3010. SND_SOC_DAPM_INPUT("AMIC3"),
  3011. SND_SOC_DAPM_INPUT("AMIC4"),
  3012. SND_SOC_DAPM_INPUT("VA AMIC1"),
  3013. SND_SOC_DAPM_INPUT("VA AMIC2"),
  3014. SND_SOC_DAPM_INPUT("VA AMIC3"),
  3015. SND_SOC_DAPM_INPUT("VA AMIC4"),
  3016. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  3017. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  3018. SND_SOC_DAPM_INPUT("IN3_AUX"),
  3019. /*tx widgets*/
  3020. SND_SOC_DAPM_MIXER_E("TX0 SEQUENCER", SND_SOC_NOPM, ADC1, 0,
  3021. NULL, 0, wcd9378_tx_sequencer_enable,
  3022. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3023. SND_SOC_DAPM_MIXER_E("TX1 SEQUENCER", SND_SOC_NOPM, ADC2, 0,
  3024. NULL, 0, wcd9378_tx_sequencer_enable,
  3025. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3026. SND_SOC_DAPM_MIXER_E("TX2 SEQUENCER", SND_SOC_NOPM, ADC3, 0,
  3027. NULL, 0, wcd9378_tx_sequencer_enable,
  3028. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3029. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  3030. &tx_adc1_mux),
  3031. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  3032. &tx_adc2_mux),
  3033. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  3034. &tx_adc3_mux),
  3035. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  3036. wcd9378_codec_enable_dmic,
  3037. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3038. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  3039. wcd9378_codec_enable_dmic,
  3040. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3041. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  3042. wcd9378_codec_enable_dmic,
  3043. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3044. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  3045. wcd9378_codec_enable_dmic,
  3046. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3047. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  3048. wcd9378_codec_enable_dmic,
  3049. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3050. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  3051. wcd9378_codec_enable_dmic,
  3052. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3053. /*rx widgets*/
  3054. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  3055. wcd9378_codec_hphl_dac_event,
  3056. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3057. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  3058. wcd9378_codec_hphr_dac_event,
  3059. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3060. SND_SOC_DAPM_MIXER_E("HPH SEQUENCER", SND_SOC_NOPM, 0, 0, NULL, 0,
  3061. wcd9378_hph_sequencer_enable,
  3062. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3063. SND_SOC_DAPM_PGA_E("HPHL PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3064. wcd9378_codec_enable_hphl_pa,
  3065. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3066. SND_SOC_DAPM_PGA_E("HPHR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3067. wcd9378_codec_enable_hphr_pa,
  3068. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3069. SND_SOC_DAPM_MIXER_E("SA SEQUENCER", SND_SOC_NOPM, 0, 0,
  3070. NULL, 0, wcd9378_sa_sequencer_enable,
  3071. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3072. SND_SOC_DAPM_DAC_E("EAR_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  3073. wcd9378_codec_ear_dac_event,
  3074. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3075. SND_SOC_DAPM_DAC_E("AUX_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  3076. wcd9378_codec_aux_dac_event,
  3077. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3078. SND_SOC_DAPM_PGA_E("EAR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3079. wcd9378_codec_enable_ear_pa,
  3080. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3081. SND_SOC_DAPM_PGA_E("AUX PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3082. wcd9378_codec_enable_aux_pa,
  3083. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3084. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  3085. wcd9378_codec_enable_vdd_buck,
  3086. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3087. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  3088. wcd9378_enable_clsh,
  3089. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3090. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3091. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  3092. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3093. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3094. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  3095. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3096. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3097. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  3098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3099. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3100. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  3101. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3102. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3103. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  3104. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3105. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3106. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  3107. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3108. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3109. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  3110. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3111. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3112. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3113. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3114. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3115. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3116. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3117. SND_SOC_DAPM_POST_PMD),
  3118. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3119. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3120. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3121. SND_SOC_DAPM_POST_PMD),
  3122. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3123. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3124. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3125. SND_SOC_DAPM_POST_PMD),
  3126. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3127. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3128. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3129. SND_SOC_DAPM_POST_PMD),
  3130. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3131. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3132. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3133. SND_SOC_DAPM_POST_PMD),
  3134. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3135. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3136. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3137. SND_SOC_DAPM_POST_PMD),
  3138. /* micbias widgets*/
  3139. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3140. wcd9378_codec_enable_micbias,
  3141. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3142. SND_SOC_DAPM_POST_PMD),
  3143. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3144. wcd9378_codec_enable_micbias,
  3145. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3146. SND_SOC_DAPM_POST_PMD),
  3147. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3148. wcd9378_codec_enable_micbias,
  3149. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3150. SND_SOC_DAPM_POST_PMD),
  3151. /* micbias pull up widgets*/
  3152. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3153. wcd9378_codec_enable_micbias_pullup,
  3154. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3155. SND_SOC_DAPM_POST_PMD),
  3156. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3157. wcd9378_codec_enable_micbias_pullup,
  3158. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3159. SND_SOC_DAPM_POST_PMD),
  3160. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3161. wcd9378_codec_enable_micbias_pullup,
  3162. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3163. SND_SOC_DAPM_POST_PMD),
  3164. /* rx mixer widgets*/
  3165. SND_SOC_DAPM_MUX("EAR_MUX", SND_SOC_NOPM, 0, 0, &ear_mux),
  3166. SND_SOC_DAPM_MUX("AUX_MUX", SND_SOC_NOPM, 0, 0, &aux_mux),
  3167. SND_SOC_DAPM_MIXER("EAR_MIXER", SND_SOC_NOPM, 0, 0,
  3168. ear_mixer_switch, ARRAY_SIZE(ear_mixer_switch)),
  3169. SND_SOC_DAPM_MIXER("AUX_MIXER", SND_SOC_NOPM, 0, 0,
  3170. aux_mixer_switch, ARRAY_SIZE(aux_mixer_switch)),
  3171. SND_SOC_DAPM_MIXER("DAC1", SND_SOC_NOPM, 0, 0,
  3172. dac1_switch, ARRAY_SIZE(dac1_switch)),
  3173. SND_SOC_DAPM_MIXER("DAC2", SND_SOC_NOPM, 0, 0,
  3174. dac2_switch, ARRAY_SIZE(dac2_switch)),
  3175. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3176. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3177. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3178. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3179. /*output widgets tx*/
  3180. SND_SOC_DAPM_OUTPUT("ADC1_OUTPUT"),
  3181. SND_SOC_DAPM_OUTPUT("ADC2_OUTPUT"),
  3182. SND_SOC_DAPM_OUTPUT("ADC3_OUTPUT"),
  3183. SND_SOC_DAPM_OUTPUT("DMIC1_OUTPUT"),
  3184. SND_SOC_DAPM_OUTPUT("DMIC2_OUTPUT"),
  3185. SND_SOC_DAPM_OUTPUT("DMIC3_OUTPUT"),
  3186. SND_SOC_DAPM_OUTPUT("DMIC4_OUTPUT"),
  3187. SND_SOC_DAPM_OUTPUT("DMIC5_OUTPUT"),
  3188. SND_SOC_DAPM_OUTPUT("DMIC6_OUTPUT"),
  3189. /*output widgets rx*/
  3190. SND_SOC_DAPM_OUTPUT("EAR"),
  3191. SND_SOC_DAPM_OUTPUT("AUX"),
  3192. SND_SOC_DAPM_OUTPUT("HPHL"),
  3193. SND_SOC_DAPM_OUTPUT("HPHR"),
  3194. };
  3195. static const struct snd_soc_dapm_route wcd9378_audio_map[] = {
  3196. /*ADC-1 (channel-1)*/
  3197. {"ADC1_OUTPUT", NULL, "TX0 SEQUENCER"},
  3198. {"TX0 SEQUENCER", NULL, "ADC1 MUX"},
  3199. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3200. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3201. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3202. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3203. /*ADC-2 (channel-2)*/
  3204. {"ADC2_OUTPUT", NULL, "TX1 SEQUENCER"},
  3205. {"TX1 SEQUENCER", NULL, "ADC2 MUX"},
  3206. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3207. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3208. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3209. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3210. /*ADC-3 (channel-3)*/
  3211. {"ADC3_OUTPUT", NULL, "TX2 SEQUENCER"},
  3212. {"TX2 SEQUENCER", NULL, "ADC3 MUX"},
  3213. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3214. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3215. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3216. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3217. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3218. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3219. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3220. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3221. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3222. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3223. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3224. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3225. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3226. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3227. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3228. {"DMIC1_OUTPUT", NULL, "DMIC1_MIXER"},
  3229. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3230. {"DMIC2_OUTPUT", NULL, "DMIC2_MIXER"},
  3231. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3232. {"DMIC3_OUTPUT", NULL, "DMIC3_MIXER"},
  3233. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3234. {"DMIC4_OUTPUT", NULL, "DMIC4_MIXER"},
  3235. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3236. {"DMIC5_OUTPUT", NULL, "DMIC5_MIXER"},
  3237. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3238. {"DMIC6_OUTPUT", NULL, "DMIC6_MIXER"},
  3239. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3240. /*Headphone playback*/
  3241. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3242. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3243. {"HPH SEQUENCER", NULL, "IN1_HPHL"},
  3244. {"RDAC1", NULL, "HPH SEQUENCER"},
  3245. {"HPHL_RDAC", "Switch", "RDAC1"},
  3246. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3247. {"HPHL", NULL, "HPHL PGA"},
  3248. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3249. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3250. {"HPH SEQUENCER", NULL, "IN2_HPHR"},
  3251. {"RDAC2", NULL, "HPH SEQUENCER"},
  3252. {"HPHR_RDAC", "Switch", "RDAC2"},
  3253. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3254. {"HPHR", NULL, "HPHR PGA"},
  3255. /*Amplier playback*/
  3256. {"IN3_AUX", NULL, "VDD_BUCK"},
  3257. {"IN3_AUX", NULL, "CLS_H_PORT"},
  3258. {"EAR_MUX", "RX0", "IN1_HPHL"},
  3259. {"EAR_MUX", "RX2", "IN3_AUX"},
  3260. {"DAC1", "Switch", "EAR_MUX"},
  3261. {"EAR_RDAC", NULL, "DAC1"},
  3262. {"SA SEQUENCER", NULL, "EAR_RDAC"},
  3263. {"EAR_MIXER", "Switch", "SA SEQUENCER"},
  3264. {"EAR PGA", NULL, "EAR_MIXER"},
  3265. {"EAR", NULL, "EAR PGA"},
  3266. {"AUX_MUX", "RX1", "IN2_HPHR"},
  3267. {"AUX_MUX", "RX2", "IN3_AUX"},
  3268. {"DAC2", "Switch", "AUX_MUX"},
  3269. {"AUX_RDAC", NULL, "DAC2"},
  3270. {"SA SEQUENCER", NULL, "AUX_RDAC"},
  3271. {"AUX_MIXER", "Switch", "SA SEQUENCER",},
  3272. {"AUX PGA", NULL, "AUX_MIXER"},
  3273. {"AUX", NULL, "AUX PGA"},
  3274. };
  3275. static ssize_t wcd9378_version_read(struct snd_info_entry *entry,
  3276. void *file_private_data,
  3277. struct file *file,
  3278. char __user *buf, size_t count,
  3279. loff_t pos)
  3280. {
  3281. struct wcd9378_priv *priv;
  3282. char buffer[WCD9378_VERSION_ENTRY_SIZE];
  3283. int len = 0;
  3284. priv = (struct wcd9378_priv *) entry->private_data;
  3285. if (!priv) {
  3286. pr_err("%s: wcd9378 priv is null\n", __func__);
  3287. return -EINVAL;
  3288. }
  3289. switch (priv->version) {
  3290. case WCD9378_VERSION_1_0:
  3291. len = scnprintf(buffer, sizeof(buffer), "WCD9378_1_0\n");
  3292. break;
  3293. default:
  3294. len = scnprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3295. }
  3296. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3297. }
  3298. static struct snd_info_entry_ops wcd9378_info_ops = {
  3299. .read = wcd9378_version_read,
  3300. };
  3301. /*
  3302. * wcd9378_info_create_codec_entry - creates wcd9378 module
  3303. * @codec_root: The parent directory
  3304. * @component: component instance
  3305. *
  3306. * Creates wcd9378 module, version entry under the given
  3307. * parent directory.
  3308. *
  3309. * Return: 0 on success or negative error code on failure.
  3310. */
  3311. int wcd9378_info_create_codec_entry(struct snd_info_entry *codec_root,
  3312. struct snd_soc_component *component)
  3313. {
  3314. struct snd_info_entry *version_entry;
  3315. struct wcd9378_priv *priv;
  3316. struct snd_soc_card *card;
  3317. if (!codec_root || !component)
  3318. return -EINVAL;
  3319. priv = snd_soc_component_get_drvdata(component);
  3320. if (priv->entry) {
  3321. dev_dbg(priv->dev,
  3322. "%s:wcd9378 module already created\n", __func__);
  3323. return 0;
  3324. }
  3325. card = component->card;
  3326. priv->entry = snd_info_create_module_entry(codec_root->module,
  3327. "wcd9378", codec_root);
  3328. if (!priv->entry) {
  3329. dev_dbg(component->dev, "%s: failed to create wcd9378 entry\n",
  3330. __func__);
  3331. return -ENOMEM;
  3332. }
  3333. priv->entry->mode = S_IFDIR | 0555;
  3334. if (snd_info_register(priv->entry) < 0) {
  3335. snd_info_free_entry(priv->entry);
  3336. return -ENOMEM;
  3337. }
  3338. version_entry = snd_info_create_card_entry(card->snd_card,
  3339. "version",
  3340. priv->entry);
  3341. if (!version_entry) {
  3342. dev_dbg(component->dev, "%s: failed to create wcd9378 version entry\n",
  3343. __func__);
  3344. snd_info_free_entry(priv->entry);
  3345. return -ENOMEM;
  3346. }
  3347. version_entry->private_data = priv;
  3348. version_entry->size = WCD9378_VERSION_ENTRY_SIZE;
  3349. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3350. version_entry->c.ops = &wcd9378_info_ops;
  3351. if (snd_info_register(version_entry) < 0) {
  3352. snd_info_free_entry(version_entry);
  3353. snd_info_free_entry(priv->entry);
  3354. return -ENOMEM;
  3355. }
  3356. priv->version_entry = version_entry;
  3357. return 0;
  3358. }
  3359. EXPORT_SYMBOL_GPL(wcd9378_info_create_codec_entry);
  3360. static void wcd9378_class_load(struct snd_soc_component *component)
  3361. {
  3362. /*SMP AMP CLASS LOADING*/
  3363. snd_soc_component_update_bits(component, WCD9378_FUNC_ACT,
  3364. WCD9378_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3365. usleep_range(20000, 20010);
  3366. snd_soc_component_update_bits(component, WCD9378_SMP_AMP_FUNC_STAT,
  3367. WCD9378_SMP_AMP_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3368. /*SMP JACK CLASS LOADING*/
  3369. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_ACT,
  3370. WCD9378_SMP_JACK_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3371. usleep_range(30000, 30010);
  3372. snd_soc_component_update_bits(component, WCD9378_CMT_GRP_MASK,
  3373. WCD9378_CMT_GRP_MASK_CMT_GRP_MASK_MASK, 0x02);
  3374. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_STAT,
  3375. WCD9378_SMP_JACK_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3376. /*SMP MIC0 CLASS LOADING*/
  3377. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_ACT,
  3378. WCD9378_SMP_MIC_CTRL0_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3379. usleep_range(5000, 5010);
  3380. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_STAT,
  3381. WCD9378_SMP_MIC_CTRL0_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3382. /*SMP MIC1 CLASS LOADING*/
  3383. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_ACT,
  3384. WCD9378_SMP_MIC_CTRL1_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3385. usleep_range(5000, 5010);
  3386. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_STAT,
  3387. WCD9378_SMP_MIC_CTRL1_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3388. /*SMP MIC2 CLASS LOADING*/
  3389. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_ACT,
  3390. WCD9378_SMP_MIC_CTRL2_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3391. usleep_range(5000, 5010);
  3392. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_STAT,
  3393. WCD9378_SMP_MIC_CTRL2_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3394. }
  3395. static void wcd9378_micb_value_convert(struct snd_soc_component *component)
  3396. {
  3397. struct wcd9378_priv *wcd9378 =
  3398. snd_soc_component_get_drvdata(component);
  3399. struct wcd9378_pdata *pdata =
  3400. dev_get_platdata(wcd9378->dev);
  3401. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  3402. mb->micb1_usage_val = wcd9378_micb_usage_value_convert(component,
  3403. mb->micb1_mv, MIC_BIAS_1);
  3404. mb->micb2_usage_val = wcd9378_micb_usage_value_convert(component,
  3405. mb->micb2_mv, MIC_BIAS_2);
  3406. mb->micb3_usage_val = wcd9378_micb_usage_value_convert(component,
  3407. mb->micb3_mv, MIC_BIAS_3);
  3408. pr_debug("%s: micb1_usage: 0x%x, micb2_usage: 0x%x, micb3_usage: 0x%x\n", __func__,
  3409. mb->micb1_usage_val, mb->micb2_usage_val, mb->micb3_usage_val);
  3410. }
  3411. static int wcd9378_wcd_mode_check(struct snd_soc_component *component)
  3412. {
  3413. struct wcd9378_priv *wcd9378 =
  3414. snd_soc_component_get_drvdata(component);
  3415. if (snd_soc_component_read(component,
  3416. WCD9378_EFUSE_REG_29)
  3417. & WCD9378_EFUSE_REG_29_PLATFORM_BLOWN_MASK) {
  3418. if (((snd_soc_component_read(component,
  3419. WCD9378_EFUSE_REG_29) &
  3420. WCD9378_EFUSE_REG_29_PLATFORM_MASK) >> 1) == wcd9378->wcd_mode)
  3421. return true;
  3422. else
  3423. return false;
  3424. } else {
  3425. if ((snd_soc_component_read(component, WCD9378_PLATFORM_CTL)
  3426. & WCD9378_PLATFORM_CTL_MODE_MASK) == wcd9378->wcd_mode)
  3427. return true;
  3428. else
  3429. return false;
  3430. }
  3431. return 0;
  3432. }
  3433. static int wcd9378_soc_codec_probe(struct snd_soc_component *component)
  3434. {
  3435. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3436. struct snd_soc_dapm_context *dapm =
  3437. snd_soc_component_get_dapm(component);
  3438. int ret = -EINVAL;
  3439. wcd9378 = snd_soc_component_get_drvdata(component);
  3440. if (!wcd9378)
  3441. return -EINVAL;
  3442. wcd9378->component = component;
  3443. snd_soc_component_init_regmap(component, wcd9378->regmap);
  3444. devm_regmap_qti_debugfs_register(&wcd9378->tx_swr_dev->dev, wcd9378->regmap);
  3445. ret = wcd9378_wcd_mode_check(component);
  3446. if (!ret) {
  3447. dev_err(component->dev, "wcd mode check failed\n");
  3448. ret = -EINVAL;
  3449. goto exit;
  3450. }
  3451. ret = wcd9378_mbhc_init(&wcd9378->mbhc, component);
  3452. if (ret) {
  3453. pr_err("%s: mbhc initialization failed\n", __func__);
  3454. ret = -EINVAL;
  3455. goto exit;
  3456. }
  3457. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3458. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3459. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3460. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3461. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3462. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3463. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3464. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3465. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3466. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3467. snd_soc_dapm_ignore_suspend(dapm, "IN3_AUX");
  3468. snd_soc_dapm_ignore_suspend(dapm, "ADC1_OUTPUT");
  3469. snd_soc_dapm_ignore_suspend(dapm, "ADC2_OUTPUT");
  3470. snd_soc_dapm_ignore_suspend(dapm, "ADC3_OUTPUT");
  3471. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3472. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  3473. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3474. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3475. snd_soc_dapm_sync(dapm);
  3476. wcd_cls_h_init(&wcd9378->clsh_info);
  3477. wcd9378_init_reg(component);
  3478. wcd9378_micb_value_convert(component);
  3479. wcd9378->version = WCD9378_VERSION_1_0;
  3480. /* Register event notifier */
  3481. wcd9378->nblock.notifier_call = wcd9378_event_notify;
  3482. if (wcd9378->register_notifier) {
  3483. ret = wcd9378->register_notifier(wcd9378->handle,
  3484. &wcd9378->nblock,
  3485. true);
  3486. if (ret) {
  3487. dev_err(component->dev,
  3488. "%s: Failed to register notifier %d\n",
  3489. __func__, ret);
  3490. return ret;
  3491. }
  3492. }
  3493. exit:
  3494. return ret;
  3495. }
  3496. static void wcd9378_soc_codec_remove(struct snd_soc_component *component)
  3497. {
  3498. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3499. if (!wcd9378) {
  3500. dev_err(component->dev, "%s: wcd9378 is already NULL\n",
  3501. __func__);
  3502. return;
  3503. }
  3504. if (wcd9378->register_notifier)
  3505. wcd9378->register_notifier(wcd9378->handle,
  3506. &wcd9378->nblock,
  3507. false);
  3508. }
  3509. static int wcd9378_soc_codec_suspend(struct snd_soc_component *component)
  3510. {
  3511. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3512. if (!wcd9378)
  3513. return 0;
  3514. wcd9378->dapm_bias_off = true;
  3515. return 0;
  3516. }
  3517. static int wcd9378_soc_codec_resume(struct snd_soc_component *component)
  3518. {
  3519. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3520. if (!wcd9378)
  3521. return 0;
  3522. wcd9378->dapm_bias_off = false;
  3523. return 0;
  3524. }
  3525. static const struct snd_soc_component_driver soc_codec_dev_wcd9378 = {
  3526. .name = WCD9378_DRV_NAME,
  3527. .probe = wcd9378_soc_codec_probe,
  3528. .remove = wcd9378_soc_codec_remove,
  3529. .controls = wcd9378_snd_controls,
  3530. .num_controls = ARRAY_SIZE(wcd9378_snd_controls),
  3531. .dapm_widgets = wcd9378_dapm_widgets,
  3532. .num_dapm_widgets = ARRAY_SIZE(wcd9378_dapm_widgets),
  3533. .dapm_routes = wcd9378_audio_map,
  3534. .num_dapm_routes = ARRAY_SIZE(wcd9378_audio_map),
  3535. .suspend = wcd9378_soc_codec_suspend,
  3536. .resume = wcd9378_soc_codec_resume,
  3537. };
  3538. static int wcd9378_reset(struct device *dev)
  3539. {
  3540. struct wcd9378_priv *wcd9378 = NULL;
  3541. int rc = 0;
  3542. int value = 0;
  3543. if (!dev)
  3544. return -ENODEV;
  3545. wcd9378 = dev_get_drvdata(dev);
  3546. if (!wcd9378)
  3547. return -EINVAL;
  3548. if (!wcd9378->rst_np) {
  3549. dev_err(dev, "%s: reset gpio device node not specified\n",
  3550. __func__);
  3551. return -EINVAL;
  3552. }
  3553. value = msm_cdc_pinctrl_get_state(wcd9378->rst_np);
  3554. if (value > 0)
  3555. return 0;
  3556. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3557. if (rc) {
  3558. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3559. __func__);
  3560. return -EPROBE_DEFER;
  3561. }
  3562. /* 20us sleep required after pulling the reset gpio to LOW */
  3563. usleep_range(20, 30);
  3564. rc = msm_cdc_pinctrl_select_active_state(wcd9378->rst_np);
  3565. if (rc) {
  3566. dev_err(dev, "%s: wcd active state request fail!\n",
  3567. __func__);
  3568. return -EPROBE_DEFER;
  3569. }
  3570. /* 20us sleep required after pulling the reset gpio to HIGH */
  3571. usleep_range(20, 30);
  3572. return rc;
  3573. }
  3574. static int wcd9378_read_of_property_u32(struct device *dev, const char *name,
  3575. u32 *val)
  3576. {
  3577. int rc = 0;
  3578. rc = of_property_read_u32(dev->of_node, name, val);
  3579. if (rc)
  3580. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3581. __func__, name, dev->of_node->full_name);
  3582. return rc;
  3583. }
  3584. static void wcd9378_dt_parse_micbias_info(struct device *dev,
  3585. struct wcd9378_micbias_setting *mb)
  3586. {
  3587. u32 prop_val = 0;
  3588. int rc = 0;
  3589. /* MB1 */
  3590. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3591. NULL)) {
  3592. rc = wcd9378_read_of_property_u32(dev,
  3593. "qcom,cdc-micbias1-mv",
  3594. &prop_val);
  3595. if (!rc)
  3596. mb->micb1_mv = prop_val;
  3597. } else {
  3598. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3599. __func__);
  3600. }
  3601. /* MB2 */
  3602. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3603. NULL)) {
  3604. rc = wcd9378_read_of_property_u32(dev,
  3605. "qcom,cdc-micbias2-mv",
  3606. &prop_val);
  3607. if (!rc)
  3608. mb->micb2_mv = prop_val;
  3609. } else {
  3610. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3611. __func__);
  3612. }
  3613. /* MB3 */
  3614. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3615. NULL)) {
  3616. rc = wcd9378_read_of_property_u32(dev,
  3617. "qcom,cdc-micbias3-mv",
  3618. &prop_val);
  3619. if (!rc)
  3620. mb->micb3_mv = prop_val;
  3621. } else {
  3622. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3623. __func__);
  3624. }
  3625. }
  3626. static int wcd9378_reset_low(struct device *dev)
  3627. {
  3628. struct wcd9378_priv *wcd9378 = NULL;
  3629. int rc = 0;
  3630. if (!dev)
  3631. return -ENODEV;
  3632. wcd9378 = dev_get_drvdata(dev);
  3633. if (!wcd9378)
  3634. return -EINVAL;
  3635. if (!wcd9378->rst_np) {
  3636. dev_err(dev, "%s: reset gpio device node not specified\n",
  3637. __func__);
  3638. return -EINVAL;
  3639. }
  3640. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3641. if (rc) {
  3642. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3643. __func__);
  3644. return rc;
  3645. }
  3646. /* 20us sleep required after pulling the reset gpio to LOW */
  3647. usleep_range(20, 30);
  3648. return rc;
  3649. }
  3650. struct wcd9378_pdata *wcd9378_populate_dt_data(struct device *dev)
  3651. {
  3652. struct wcd9378_pdata *pdata = NULL;
  3653. pdata = devm_kzalloc(dev, sizeof(struct wcd9378_pdata),
  3654. GFP_KERNEL);
  3655. if (!pdata)
  3656. return NULL;
  3657. pdata->rst_np = of_parse_phandle(dev->of_node,
  3658. "qcom,wcd-rst-gpio-node", 0);
  3659. if (!pdata->rst_np) {
  3660. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3661. __func__, "qcom,wcd-rst-gpio-node",
  3662. dev->of_node->full_name);
  3663. return NULL;
  3664. }
  3665. /* Parse power supplies */
  3666. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3667. &pdata->num_supplies);
  3668. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3669. dev_err(dev, "%s: no power supplies defined for codec\n",
  3670. __func__);
  3671. return NULL;
  3672. }
  3673. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3674. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3675. wcd9378_dt_parse_micbias_info(dev, &pdata->micbias);
  3676. return pdata;
  3677. }
  3678. static struct snd_soc_dai_driver wcd9378_dai[] = {
  3679. {
  3680. .name = "wcd9378_cdc",
  3681. .playback = {
  3682. .stream_name = "WCD9378_AIF Playback",
  3683. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3684. .formats = WCD9378_FORMATS,
  3685. .rate_max = 384000,
  3686. .rate_min = 8000,
  3687. .channels_min = 1,
  3688. .channels_max = 4,
  3689. },
  3690. .capture = {
  3691. .stream_name = "WCD9378_AIF Capture",
  3692. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3693. .formats = WCD9378_FORMATS,
  3694. .rate_max = 384000,
  3695. .rate_min = 8000,
  3696. .channels_min = 1,
  3697. .channels_max = 4,
  3698. },
  3699. },
  3700. };
  3701. static irqreturn_t wcd9378_wd_handle_irq(int irq, void *data)
  3702. {
  3703. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  3704. __func__, irq);
  3705. return IRQ_HANDLED;
  3706. }
  3707. static int wcd9378_bind(struct device *dev)
  3708. {
  3709. int ret = 0;
  3710. struct wcd9378_pdata *pdata = dev_get_platdata(dev);
  3711. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3712. /*
  3713. * Add 5msec delay to provide sufficient time for
  3714. * soundwire auto enumeration of slave devices as
  3715. * per HW requirement.
  3716. */
  3717. usleep_range(5000, 5010);
  3718. ret = component_bind_all(dev, wcd9378);
  3719. if (ret) {
  3720. dev_err(dev, "%s: Slave bind failed, ret = %d\n",
  3721. __func__, ret);
  3722. return ret;
  3723. }
  3724. wcd9378->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3725. if (!wcd9378->rx_swr_dev) {
  3726. dev_err(dev, "%s: Could not find RX swr slave device\n",
  3727. __func__);
  3728. ret = -ENODEV;
  3729. goto err;
  3730. }
  3731. wcd9378->rx_swr_dev->paging_support = true;
  3732. wcd9378->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3733. if (!wcd9378->tx_swr_dev) {
  3734. dev_err(dev, "%s: Could not find TX swr slave device\n",
  3735. __func__);
  3736. ret = -ENODEV;
  3737. goto err;
  3738. }
  3739. wcd9378->tx_swr_dev->paging_support = true;
  3740. swr_init_port_params(wcd9378->tx_swr_dev, SWR_NUM_PORTS,
  3741. wcd9378->swr_tx_port_params);
  3742. wcd9378->regmap = devm_regmap_init_swr(wcd9378->tx_swr_dev,
  3743. &wcd9378_regmap_config);
  3744. if (!wcd9378->regmap) {
  3745. dev_err(dev, "%s: Regmap init failed\n",
  3746. __func__);
  3747. goto err;
  3748. }
  3749. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_1, 0xff);
  3750. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_2, 0x0b);
  3751. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_3, 0xff);
  3752. wcd9378_regmap_irq_chip.irq_drv_data = wcd9378;
  3753. wcd9378->irq_info.wcd_regmap_irq_chip = &wcd9378_regmap_irq_chip;
  3754. wcd9378->irq_info.codec_name = "WCD9378";
  3755. wcd9378->irq_info.regmap = wcd9378->regmap;
  3756. wcd9378->irq_info.dev = dev;
  3757. ret = wcd_irq_init(&wcd9378->irq_info, &wcd9378->virq);
  3758. if (ret) {
  3759. dev_err(wcd9378->dev, "%s: IRQ init failed: %d\n",
  3760. __func__, ret);
  3761. goto err;
  3762. }
  3763. dev_err(wcd9378->dev, "%s: wcd irq init done\n",
  3764. __func__);
  3765. wcd9378->tx_swr_dev->slave_irq = wcd9378->virq;
  3766. /* Request for watchdog interrupt */
  3767. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT,
  3768. "HPHR PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3769. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT,
  3770. "HPHL PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3771. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT,
  3772. "AUX PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3773. /* Disable watchdog interrupt for HPH and AUX */
  3774. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT);
  3775. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT);
  3776. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT);
  3777. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd9378,
  3778. wcd9378_dai, ARRAY_SIZE(wcd9378_dai));
  3779. if (ret) {
  3780. dev_err(dev, "%s: Codec registration failed\n",
  3781. __func__);
  3782. goto err_irq;
  3783. }
  3784. wcd9378->dev_up = true;
  3785. return ret;
  3786. err_irq:
  3787. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3788. err:
  3789. component_unbind_all(dev, wcd9378);
  3790. return ret;
  3791. }
  3792. static void wcd9378_unbind(struct device *dev)
  3793. {
  3794. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3795. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT, NULL);
  3796. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT, NULL);
  3797. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT, NULL);
  3798. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3799. snd_soc_unregister_component(dev);
  3800. component_unbind_all(dev, wcd9378);
  3801. }
  3802. static const struct of_device_id wcd9378_dt_match[] = {
  3803. { .compatible = "qcom,wcd9378-codec", .data = "wcd9378"},
  3804. {}
  3805. };
  3806. static const struct component_master_ops wcd9378_comp_ops = {
  3807. .bind = wcd9378_bind,
  3808. .unbind = wcd9378_unbind,
  3809. };
  3810. static int wcd9378_compare_of(struct device *dev, void *data)
  3811. {
  3812. return dev->of_node == data;
  3813. }
  3814. static void wcd9378_release_of(struct device *dev, void *data)
  3815. {
  3816. of_node_put(data);
  3817. }
  3818. static int wcd9378_add_slave_components(struct device *dev,
  3819. struct component_match **matchptr)
  3820. {
  3821. struct device_node *np, *rx_node, *tx_node;
  3822. np = dev->of_node;
  3823. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  3824. if (!rx_node) {
  3825. dev_err(dev, "%s: Rx-slave node not defined\n", __func__);
  3826. return -ENODEV;
  3827. }
  3828. of_node_get(rx_node);
  3829. component_match_add_release(dev, matchptr,
  3830. wcd9378_release_of,
  3831. wcd9378_compare_of,
  3832. rx_node);
  3833. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  3834. if (!tx_node) {
  3835. dev_err(dev, "%s: Tx-slave node not defined\n", __func__);
  3836. return -ENODEV;
  3837. }
  3838. of_node_get(tx_node);
  3839. component_match_add_release(dev, matchptr,
  3840. wcd9378_release_of,
  3841. wcd9378_compare_of,
  3842. tx_node);
  3843. return 0;
  3844. }
  3845. static int wcd9378_probe(struct platform_device *pdev)
  3846. {
  3847. struct component_match *match = NULL;
  3848. struct wcd9378_priv *wcd9378 = NULL;
  3849. struct wcd9378_pdata *pdata = NULL;
  3850. struct wcd_ctrl_platform_data *plat_data = NULL;
  3851. struct device *dev = &pdev->dev;
  3852. int ret;
  3853. wcd9378 = devm_kzalloc(dev, sizeof(struct wcd9378_priv),
  3854. GFP_KERNEL);
  3855. if (!wcd9378)
  3856. return -ENOMEM;
  3857. dev_set_drvdata(dev, wcd9378);
  3858. wcd9378->dev = dev;
  3859. pdata = wcd9378_populate_dt_data(dev);
  3860. if (!pdata) {
  3861. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  3862. return -EINVAL;
  3863. }
  3864. dev->platform_data = pdata;
  3865. wcd9378->rst_np = pdata->rst_np;
  3866. ret = msm_cdc_init_supplies(dev, &wcd9378->supplies,
  3867. pdata->regulator, pdata->num_supplies);
  3868. if (!wcd9378->supplies) {
  3869. dev_err(dev, "%s: Cannot init wcd supplies\n",
  3870. __func__);
  3871. return ret;
  3872. }
  3873. plat_data = dev_get_platdata(dev->parent);
  3874. if (!plat_data) {
  3875. dev_err(dev, "%s: platform data from parent is NULL\n",
  3876. __func__);
  3877. return -EINVAL;
  3878. }
  3879. wcd9378->handle = (void *)plat_data->handle;
  3880. if (!wcd9378->handle) {
  3881. dev_err(dev, "%s: handle is NULL\n", __func__);
  3882. return -EINVAL;
  3883. }
  3884. wcd9378->update_wcd_event = plat_data->update_wcd_event;
  3885. if (!wcd9378->update_wcd_event) {
  3886. dev_err(dev, "%s: update_wcd_event api is null!\n",
  3887. __func__);
  3888. return -EINVAL;
  3889. }
  3890. wcd9378->register_notifier = plat_data->register_notifier;
  3891. if (!wcd9378->register_notifier) {
  3892. dev_err(dev, "%s: register_notifier api is null!\n",
  3893. __func__);
  3894. return -EINVAL;
  3895. }
  3896. ret = of_property_read_u32(dev->of_node, "qcom,wcd-mode",
  3897. &wcd9378->wcd_mode);
  3898. if (ret) {
  3899. dev_dbg(dev, "%s: wcd-mode read failed, use mobile mode\n",
  3900. __func__);
  3901. wcd9378->wcd_mode = WCD9378_MOBILE_MODE;
  3902. }
  3903. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd9378->supplies,
  3904. pdata->regulator,
  3905. pdata->num_supplies);
  3906. if (ret) {
  3907. dev_err(dev, "%s: wcd static supply enable failed!\n",
  3908. __func__);
  3909. return ret;
  3910. }
  3911. ret = wcd9378_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  3912. CODEC_RX);
  3913. ret |= wcd9378_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  3914. CODEC_TX);
  3915. if (ret) {
  3916. dev_err(dev, "Failed to read port mapping\n");
  3917. goto err;
  3918. }
  3919. ret = wcd9378_parse_port_params(dev, "qcom,swr-tx-port-params",
  3920. CODEC_TX);
  3921. if (ret) {
  3922. dev_err(dev, "Failed to read port params\n");
  3923. goto err;
  3924. }
  3925. mutex_init(&wcd9378->wakeup_lock);
  3926. mutex_init(&wcd9378->micb_lock);
  3927. mutex_init(&wcd9378->sys_usage_lock);
  3928. ret = wcd9378_add_slave_components(dev, &match);
  3929. if (ret)
  3930. goto err_lock_init;
  3931. ret = wcd9378_reset(dev);
  3932. if (ret == -EPROBE_DEFER) {
  3933. dev_err(dev, "%s: wcd reset failed!\n", __func__);
  3934. goto err_lock_init;
  3935. }
  3936. wcd9378->wakeup = wcd9378_wakeup;
  3937. return component_master_add_with_match(dev,
  3938. &wcd9378_comp_ops, match);
  3939. err_lock_init:
  3940. mutex_destroy(&wcd9378->micb_lock);
  3941. mutex_destroy(&wcd9378->wakeup_lock);
  3942. mutex_destroy(&wcd9378->sys_usage_lock);
  3943. err:
  3944. return ret;
  3945. }
  3946. static int wcd9378_remove(struct platform_device *pdev)
  3947. {
  3948. struct wcd9378_priv *wcd9378 = NULL;
  3949. wcd9378 = platform_get_drvdata(pdev);
  3950. component_master_del(&pdev->dev, &wcd9378_comp_ops);
  3951. mutex_destroy(&wcd9378->micb_lock);
  3952. mutex_destroy(&wcd9378->wakeup_lock);
  3953. mutex_destroy(&wcd9378->sys_usage_lock);
  3954. dev_set_drvdata(&pdev->dev, NULL);
  3955. return 0;
  3956. }
  3957. #ifdef CONFIG_PM_SLEEP
  3958. static int wcd9378_suspend(struct device *dev)
  3959. {
  3960. struct wcd9378_priv *wcd9378 = NULL;
  3961. int ret = 0;
  3962. struct wcd9378_pdata *pdata = NULL;
  3963. if (!dev)
  3964. return -ENODEV;
  3965. wcd9378 = dev_get_drvdata(dev);
  3966. if (!wcd9378)
  3967. return -EINVAL;
  3968. pdata = dev_get_platdata(wcd9378->dev);
  3969. if (!pdata) {
  3970. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3971. return -EINVAL;
  3972. }
  3973. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  3974. ret = msm_cdc_disable_ondemand_supply(wcd9378->dev,
  3975. wcd9378->supplies,
  3976. pdata->regulator,
  3977. pdata->num_supplies,
  3978. "cdc-vdd-buck");
  3979. if (ret == -EINVAL) {
  3980. dev_err(dev, "%s: vdd buck is not disabled\n",
  3981. __func__);
  3982. return 0;
  3983. }
  3984. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  3985. }
  3986. if (wcd9378->dapm_bias_off ||
  3987. (wcd9378->component &&
  3988. (snd_soc_component_get_bias_level(wcd9378->component) ==
  3989. SND_SOC_BIAS_OFF))) {
  3990. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3991. wcd9378->supplies,
  3992. pdata->regulator,
  3993. pdata->num_supplies,
  3994. true);
  3995. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3996. }
  3997. return 0;
  3998. }
  3999. static int wcd9378_resume(struct device *dev)
  4000. {
  4001. struct wcd9378_priv *wcd9378 = NULL;
  4002. struct wcd9378_pdata *pdata = NULL;
  4003. if (!dev)
  4004. return -ENODEV;
  4005. wcd9378 = dev_get_drvdata(dev);
  4006. if (!wcd9378)
  4007. return -EINVAL;
  4008. pdata = dev_get_platdata(wcd9378->dev);
  4009. if (!pdata) {
  4010. dev_err(dev, "%s: pdata is NULL\n", __func__);
  4011. return -EINVAL;
  4012. }
  4013. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask)) {
  4014. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  4015. wcd9378->supplies,
  4016. pdata->regulator,
  4017. pdata->num_supplies,
  4018. false);
  4019. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  4020. }
  4021. return 0;
  4022. }
  4023. static const struct dev_pm_ops wcd9378_dev_pm_ops = {
  4024. .suspend_late = wcd9378_suspend,
  4025. .resume_early = wcd9378_resume,
  4026. };
  4027. #endif
  4028. static struct platform_driver wcd9378_codec_driver = {
  4029. .probe = wcd9378_probe,
  4030. .remove = wcd9378_remove,
  4031. .driver = {
  4032. .name = "wcd9378_codec",
  4033. .of_match_table = of_match_ptr(wcd9378_dt_match),
  4034. #ifdef CONFIG_PM_SLEEP
  4035. .pm = &wcd9378_dev_pm_ops,
  4036. #endif
  4037. .suppress_bind_attrs = true,
  4038. },
  4039. };
  4040. module_platform_driver(wcd9378_codec_driver);
  4041. MODULE_DESCRIPTION("WCD9378 Codec driver");
  4042. MODULE_LICENSE("GPL");