sde_crtc.c 168 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. /**
  99. * sde_crtc_calc_fps() - Calculates fps value.
  100. * @sde_crtc : CRTC structure
  101. *
  102. * This function is called at frame done. It counts the number
  103. * of frames done for every 1 sec. Stores the value in measured_fps.
  104. * measured_fps value is 10 times the calculated fps value.
  105. * For example, measured_fps= 594 for calculated fps of 59.4
  106. */
  107. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  108. {
  109. ktime_t current_time_us;
  110. u64 fps, diff_us;
  111. current_time_us = ktime_get();
  112. diff_us = (u64)ktime_us_delta(current_time_us,
  113. sde_crtc->fps_info.last_sampled_time_us);
  114. sde_crtc->fps_info.frame_count++;
  115. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  116. /* Multiplying with 10 to get fps in floating point */
  117. fps = ((u64)sde_crtc->fps_info.frame_count)
  118. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  119. do_div(fps, diff_us);
  120. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  121. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  122. sde_crtc->base.base.id, (unsigned int)fps/10,
  123. (unsigned int)fps%10);
  124. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  125. sde_crtc->fps_info.frame_count = 0;
  126. }
  127. if (!sde_crtc->fps_info.time_buf)
  128. return;
  129. /**
  130. * Array indexing is based on sliding window algorithm.
  131. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  132. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  133. * counter loops around and comes back to the first index to store
  134. * the next ktime.
  135. */
  136. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  137. ktime_get();
  138. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  139. }
  140. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  141. {
  142. if (!sde_crtc)
  143. return;
  144. }
  145. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  146. {
  147. struct sde_crtc *sde_crtc;
  148. u64 fps_int, fps_float;
  149. ktime_t current_time_us;
  150. u64 fps, diff_us;
  151. if (!s || !s->private) {
  152. SDE_ERROR("invalid input param(s)\n");
  153. return -EAGAIN;
  154. }
  155. sde_crtc = s->private;
  156. current_time_us = ktime_get();
  157. diff_us = (u64)ktime_us_delta(current_time_us,
  158. sde_crtc->fps_info.last_sampled_time_us);
  159. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  160. /* Multiplying with 10 to get fps in floating point */
  161. fps = ((u64)sde_crtc->fps_info.frame_count)
  162. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  163. do_div(fps, diff_us);
  164. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  165. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  166. sde_crtc->fps_info.frame_count = 0;
  167. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  168. sde_crtc->base.base.id, (unsigned int)fps/10,
  169. (unsigned int)fps%10);
  170. }
  171. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  172. fps_float = do_div(fps_int, 10);
  173. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  174. return 0;
  175. }
  176. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  177. {
  178. return single_open(file, _sde_debugfs_fps_status_show,
  179. inode->i_private);
  180. }
  181. static ssize_t fps_periodicity_ms_store(struct device *device,
  182. struct device_attribute *attr, const char *buf, size_t count)
  183. {
  184. struct drm_crtc *crtc;
  185. struct sde_crtc *sde_crtc;
  186. int res;
  187. /* Base of the input */
  188. int cnt = 10;
  189. if (!device || !buf) {
  190. SDE_ERROR("invalid input param(s)\n");
  191. return -EAGAIN;
  192. }
  193. crtc = dev_get_drvdata(device);
  194. if (!crtc)
  195. return -EINVAL;
  196. sde_crtc = to_sde_crtc(crtc);
  197. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  198. if (res < 0)
  199. return res;
  200. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  201. sde_crtc->fps_info.fps_periodic_duration =
  202. DEFAULT_FPS_PERIOD_1_SEC;
  203. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  204. MAX_FPS_PERIOD_5_SECONDS)
  205. sde_crtc->fps_info.fps_periodic_duration =
  206. MAX_FPS_PERIOD_5_SECONDS;
  207. else
  208. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  209. return count;
  210. }
  211. static ssize_t fps_periodicity_ms_show(struct device *device,
  212. struct device_attribute *attr, char *buf)
  213. {
  214. struct drm_crtc *crtc;
  215. struct sde_crtc *sde_crtc;
  216. if (!device || !buf) {
  217. SDE_ERROR("invalid input param(s)\n");
  218. return -EAGAIN;
  219. }
  220. crtc = dev_get_drvdata(device);
  221. if (!crtc)
  222. return -EINVAL;
  223. sde_crtc = to_sde_crtc(crtc);
  224. return scnprintf(buf, PAGE_SIZE, "%d\n",
  225. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  226. }
  227. static ssize_t measured_fps_show(struct device *device,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct drm_crtc *crtc;
  231. struct sde_crtc *sde_crtc;
  232. uint64_t fps_int, fps_decimal;
  233. u64 fps = 0, frame_count = 0;
  234. ktime_t current_time;
  235. int i = 0, current_time_index;
  236. u64 diff_us;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc) {
  243. scnprintf(buf, PAGE_SIZE, "fps information not available");
  244. return -EINVAL;
  245. }
  246. sde_crtc = to_sde_crtc(crtc);
  247. if (!sde_crtc->fps_info.time_buf) {
  248. scnprintf(buf, PAGE_SIZE,
  249. "timebuf null - fps information not available");
  250. return -EINVAL;
  251. }
  252. /**
  253. * Whenever the time_index counter comes to zero upon decrementing,
  254. * it is set to the last index since it is the next index that we
  255. * should check for calculating the buftime.
  256. */
  257. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  258. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  259. current_time = ktime_get();
  260. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  261. u64 ptime = (u64)ktime_to_us(current_time);
  262. u64 buftime = (u64)ktime_to_us(
  263. sde_crtc->fps_info.time_buf[current_time_index]);
  264. diff_us = (u64)ktime_us_delta(current_time,
  265. sde_crtc->fps_info.time_buf[current_time_index]);
  266. if (ptime > buftime && diff_us >= (u64)
  267. sde_crtc->fps_info.fps_periodic_duration) {
  268. /* Multiplying with 10 to get fps in floating point */
  269. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  270. do_div(fps, diff_us);
  271. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  272. SDE_DEBUG("measured fps: %d\n",
  273. sde_crtc->fps_info.measured_fps);
  274. break;
  275. }
  276. current_time_index = (current_time_index == 0) ?
  277. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  278. SDE_DEBUG("current time index: %d\n", current_time_index);
  279. frame_count++;
  280. }
  281. if (i == MAX_FRAME_COUNT) {
  282. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  283. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  287. /* Multiplying with 10 to get fps in floating point */
  288. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  289. do_div(fps, diff_us);
  290. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  291. }
  292. }
  293. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  294. fps_decimal = do_div(fps_int, 10);
  295. return scnprintf(buf, PAGE_SIZE,
  296. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  297. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  298. }
  299. static ssize_t vsync_event_show(struct device *device,
  300. struct device_attribute *attr, char *buf)
  301. {
  302. struct drm_crtc *crtc;
  303. struct sde_crtc *sde_crtc;
  304. if (!device || !buf) {
  305. SDE_ERROR("invalid input param(s)\n");
  306. return -EAGAIN;
  307. }
  308. crtc = dev_get_drvdata(device);
  309. sde_crtc = to_sde_crtc(crtc);
  310. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  311. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  312. }
  313. static DEVICE_ATTR_RO(vsync_event);
  314. static DEVICE_ATTR_RO(measured_fps);
  315. static DEVICE_ATTR_RW(fps_periodicity_ms);
  316. static struct attribute *sde_crtc_dev_attrs[] = {
  317. &dev_attr_vsync_event.attr,
  318. &dev_attr_measured_fps.attr,
  319. &dev_attr_fps_periodicity_ms.attr,
  320. NULL
  321. };
  322. static const struct attribute_group sde_crtc_attr_group = {
  323. .attrs = sde_crtc_dev_attrs,
  324. };
  325. static const struct attribute_group *sde_crtc_attr_groups[] = {
  326. &sde_crtc_attr_group,
  327. NULL,
  328. };
  329. static void sde_crtc_destroy(struct drm_crtc *crtc)
  330. {
  331. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  332. SDE_DEBUG("\n");
  333. if (!crtc)
  334. return;
  335. if (sde_crtc->vsync_event_sf)
  336. sysfs_put(sde_crtc->vsync_event_sf);
  337. if (sde_crtc->sysfs_dev)
  338. device_unregister(sde_crtc->sysfs_dev);
  339. if (sde_crtc->blob_info)
  340. drm_property_blob_put(sde_crtc->blob_info);
  341. msm_property_destroy(&sde_crtc->property_info);
  342. sde_cp_crtc_destroy_properties(crtc);
  343. sde_fence_deinit(sde_crtc->output_fence);
  344. _sde_crtc_deinit_events(sde_crtc);
  345. drm_crtc_cleanup(crtc);
  346. mutex_destroy(&sde_crtc->crtc_lock);
  347. kfree(sde_crtc);
  348. }
  349. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  350. const struct drm_display_mode *mode,
  351. struct drm_display_mode *adjusted_mode)
  352. {
  353. SDE_DEBUG("\n");
  354. if ((msm_is_mode_seamless(adjusted_mode) ||
  355. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  356. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  357. (!crtc->enabled)) {
  358. SDE_ERROR("crtc state prevents seamless transition\n");
  359. return false;
  360. }
  361. return true;
  362. }
  363. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  364. struct sde_plane_state *pstate, struct sde_format *format)
  365. {
  366. uint32_t blend_op, fg_alpha, bg_alpha;
  367. uint32_t blend_type;
  368. struct sde_hw_mixer *lm = mixer->hw_lm;
  369. /* default to opaque blending */
  370. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  371. bg_alpha = 0xFF - fg_alpha;
  372. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  373. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  374. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  375. switch (blend_type) {
  376. case SDE_DRM_BLEND_OP_OPAQUE:
  377. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  378. SDE_BLEND_BG_ALPHA_BG_CONST;
  379. break;
  380. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  381. if (format->alpha_enable) {
  382. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  383. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  384. if (fg_alpha != 0xff) {
  385. bg_alpha = fg_alpha;
  386. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  387. SDE_BLEND_BG_INV_MOD_ALPHA;
  388. } else {
  389. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  390. }
  391. }
  392. break;
  393. case SDE_DRM_BLEND_OP_COVERAGE:
  394. if (format->alpha_enable) {
  395. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  396. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  397. if (fg_alpha != 0xff) {
  398. bg_alpha = fg_alpha;
  399. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  400. SDE_BLEND_BG_MOD_ALPHA |
  401. SDE_BLEND_BG_INV_MOD_ALPHA;
  402. } else {
  403. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  404. }
  405. }
  406. break;
  407. default:
  408. /* do nothing */
  409. break;
  410. }
  411. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  412. bg_alpha, blend_op);
  413. SDE_DEBUG(
  414. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  415. (char *) &format->base.pixel_format,
  416. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  417. }
  418. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  419. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  420. struct sde_hw_dim_layer *dim_layer)
  421. {
  422. struct sde_crtc_state *cstate;
  423. struct sde_hw_mixer *lm;
  424. struct sde_hw_dim_layer split_dim_layer;
  425. int i;
  426. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  427. SDE_DEBUG("empty dim_layer\n");
  428. return;
  429. }
  430. cstate = to_sde_crtc_state(crtc->state);
  431. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  432. dim_layer->flags, dim_layer->stage);
  433. split_dim_layer.stage = dim_layer->stage;
  434. split_dim_layer.color_fill = dim_layer->color_fill;
  435. /*
  436. * traverse through the layer mixers attached to crtc and find the
  437. * intersecting dim layer rect in each LM and program accordingly.
  438. */
  439. for (i = 0; i < sde_crtc->num_mixers; i++) {
  440. split_dim_layer.flags = dim_layer->flags;
  441. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  442. &split_dim_layer.rect);
  443. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  444. /*
  445. * no extra programming required for non-intersecting
  446. * layer mixers with INCLUSIVE dim layer
  447. */
  448. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  449. continue;
  450. /*
  451. * program the other non-intersecting layer mixers with
  452. * INCLUSIVE dim layer of full size for uniformity
  453. * with EXCLUSIVE dim layer config.
  454. */
  455. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  456. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  457. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  458. sizeof(split_dim_layer.rect));
  459. } else {
  460. split_dim_layer.rect.x =
  461. split_dim_layer.rect.x -
  462. cstate->lm_roi[i].x;
  463. split_dim_layer.rect.y =
  464. split_dim_layer.rect.y -
  465. cstate->lm_roi[i].y;
  466. }
  467. SDE_EVT32_VERBOSE(DRMID(crtc),
  468. cstate->lm_roi[i].x,
  469. cstate->lm_roi[i].y,
  470. cstate->lm_roi[i].w,
  471. cstate->lm_roi[i].h,
  472. dim_layer->rect.x,
  473. dim_layer->rect.y,
  474. dim_layer->rect.w,
  475. dim_layer->rect.h,
  476. split_dim_layer.rect.x,
  477. split_dim_layer.rect.y,
  478. split_dim_layer.rect.w,
  479. split_dim_layer.rect.h);
  480. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  481. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  482. split_dim_layer.rect.w, split_dim_layer.rect.h);
  483. lm = mixer[i].hw_lm;
  484. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  485. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  486. }
  487. }
  488. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  489. const struct sde_rect **crtc_roi)
  490. {
  491. struct sde_crtc_state *crtc_state;
  492. if (!state || !crtc_roi)
  493. return;
  494. crtc_state = to_sde_crtc_state(state);
  495. *crtc_roi = &crtc_state->crtc_roi;
  496. }
  497. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  498. {
  499. struct sde_crtc_state *cstate;
  500. struct sde_crtc *sde_crtc;
  501. if (!state || !state->crtc)
  502. return false;
  503. sde_crtc = to_sde_crtc(state->crtc);
  504. cstate = to_sde_crtc_state(state);
  505. return msm_property_is_dirty(&sde_crtc->property_info,
  506. &cstate->property_state, CRTC_PROP_ROI_V1);
  507. }
  508. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  509. void __user *usr_ptr)
  510. {
  511. struct drm_crtc *crtc;
  512. struct sde_crtc_state *cstate;
  513. struct sde_drm_roi_v1 roi_v1;
  514. int i;
  515. if (!state) {
  516. SDE_ERROR("invalid args\n");
  517. return -EINVAL;
  518. }
  519. cstate = to_sde_crtc_state(state);
  520. crtc = cstate->base.crtc;
  521. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  522. if (!usr_ptr) {
  523. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  524. return 0;
  525. }
  526. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  527. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  528. return -EINVAL;
  529. }
  530. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  531. if (roi_v1.num_rects == 0) {
  532. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  533. return 0;
  534. }
  535. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  536. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  537. roi_v1.num_rects);
  538. return -EINVAL;
  539. }
  540. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  541. for (i = 0; i < roi_v1.num_rects; ++i) {
  542. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  543. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  544. DRMID(crtc), i,
  545. cstate->user_roi_list.roi[i].x1,
  546. cstate->user_roi_list.roi[i].y1,
  547. cstate->user_roi_list.roi[i].x2,
  548. cstate->user_roi_list.roi[i].y2);
  549. SDE_EVT32_VERBOSE(DRMID(crtc),
  550. cstate->user_roi_list.roi[i].x1,
  551. cstate->user_roi_list.roi[i].y1,
  552. cstate->user_roi_list.roi[i].x2,
  553. cstate->user_roi_list.roi[i].y2);
  554. }
  555. return 0;
  556. }
  557. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  558. {
  559. int i;
  560. struct sde_crtc_state *cstate;
  561. bool is_3dmux_dsc = false;
  562. cstate = to_sde_crtc_state(state);
  563. for (i = 0; i < cstate->num_connectors; i++) {
  564. struct drm_connector *conn = cstate->connectors[i];
  565. if (sde_connector_get_topology_name(conn) ==
  566. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  567. is_3dmux_dsc = true;
  568. }
  569. return is_3dmux_dsc;
  570. }
  571. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  572. struct drm_crtc_state *state)
  573. {
  574. struct drm_connector *conn;
  575. struct drm_connector_state *conn_state;
  576. struct sde_crtc *sde_crtc;
  577. struct sde_crtc_state *crtc_state;
  578. struct sde_rect *crtc_roi;
  579. struct msm_mode_info mode_info;
  580. int i = 0;
  581. int rc;
  582. bool is_crtc_roi_dirty;
  583. bool is_any_conn_roi_dirty;
  584. if (!crtc || !state)
  585. return -EINVAL;
  586. sde_crtc = to_sde_crtc(crtc);
  587. crtc_state = to_sde_crtc_state(state);
  588. crtc_roi = &crtc_state->crtc_roi;
  589. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  590. is_any_conn_roi_dirty = false;
  591. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  592. struct sde_connector *sde_conn;
  593. struct sde_connector_state *sde_conn_state;
  594. struct sde_rect conn_roi;
  595. if (!conn_state || conn_state->crtc != crtc)
  596. continue;
  597. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  598. if (rc) {
  599. SDE_ERROR("failed to get mode info\n");
  600. return -EINVAL;
  601. }
  602. sde_conn = to_sde_connector(conn_state->connector);
  603. sde_conn_state = to_sde_connector_state(conn_state);
  604. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  605. msm_property_is_dirty(
  606. &sde_conn->property_info,
  607. &sde_conn_state->property_state,
  608. CONNECTOR_PROP_ROI_V1);
  609. if (!mode_info.roi_caps.enabled)
  610. continue;
  611. /*
  612. * current driver only supports same connector and crtc size,
  613. * but if support for different sizes is added, driver needs
  614. * to check the connector roi here to make sure is full screen
  615. * for dsc 3d-mux topology that doesn't support partial update.
  616. */
  617. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  618. sizeof(crtc_state->user_roi_list))) {
  619. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  620. sde_crtc->name);
  621. return -EINVAL;
  622. }
  623. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  624. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  625. conn_roi.x, conn_roi.y,
  626. conn_roi.w, conn_roi.h);
  627. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  628. conn_roi.x, conn_roi.y,
  629. conn_roi.w, conn_roi.h);
  630. }
  631. /*
  632. * Check against CRTC ROI and Connector ROI not being updated together.
  633. * This restriction should be relaxed when Connector ROI scaling is
  634. * supported.
  635. */
  636. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  637. SDE_ERROR("connector/crtc rois not updated together\n");
  638. return -EINVAL;
  639. }
  640. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  641. /* clear the ROI to null if it matches full screen anyways */
  642. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  643. crtc_roi->w == state->adjusted_mode.hdisplay &&
  644. crtc_roi->h == state->adjusted_mode.vdisplay)
  645. memset(crtc_roi, 0, sizeof(*crtc_roi));
  646. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  647. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  648. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  649. crtc_roi->h);
  650. return 0;
  651. }
  652. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  653. struct drm_crtc_state *state)
  654. {
  655. struct sde_crtc *sde_crtc;
  656. struct sde_crtc_state *crtc_state;
  657. struct drm_connector *conn;
  658. struct drm_connector_state *conn_state;
  659. int i;
  660. if (!crtc || !state)
  661. return -EINVAL;
  662. sde_crtc = to_sde_crtc(crtc);
  663. crtc_state = to_sde_crtc_state(state);
  664. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  665. return 0;
  666. /* partial update active, check if autorefresh is also requested */
  667. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  668. uint64_t autorefresh;
  669. if (!conn_state || conn_state->crtc != crtc)
  670. continue;
  671. autorefresh = sde_connector_get_property(conn_state,
  672. CONNECTOR_PROP_AUTOREFRESH);
  673. if (autorefresh) {
  674. SDE_ERROR(
  675. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  676. sde_crtc->name, autorefresh);
  677. return -EINVAL;
  678. }
  679. }
  680. return 0;
  681. }
  682. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  683. struct drm_crtc_state *state, int lm_idx)
  684. {
  685. struct sde_crtc *sde_crtc;
  686. struct sde_crtc_state *crtc_state;
  687. const struct sde_rect *crtc_roi;
  688. const struct sde_rect *lm_bounds;
  689. struct sde_rect *lm_roi;
  690. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  691. return -EINVAL;
  692. sde_crtc = to_sde_crtc(crtc);
  693. crtc_state = to_sde_crtc_state(state);
  694. crtc_roi = &crtc_state->crtc_roi;
  695. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  696. lm_roi = &crtc_state->lm_roi[lm_idx];
  697. if (sde_kms_rect_is_null(crtc_roi))
  698. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  699. else
  700. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  701. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  702. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  703. /*
  704. * partial update is not supported with 3dmux dsc or dest scaler.
  705. * hence, crtc roi must match the mixer dimensions.
  706. */
  707. if (crtc_state->num_ds_enabled ||
  708. _sde_crtc_setup_is_3dmux_dsc(state)) {
  709. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  710. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  711. return -EINVAL;
  712. }
  713. }
  714. /* if any dimension is zero, clear all dimensions for clarity */
  715. if (sde_kms_rect_is_null(lm_roi))
  716. memset(lm_roi, 0, sizeof(*lm_roi));
  717. return 0;
  718. }
  719. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  720. struct drm_crtc_state *state)
  721. {
  722. struct sde_crtc *sde_crtc;
  723. struct sde_crtc_state *crtc_state;
  724. u32 disp_bitmask = 0;
  725. int i;
  726. if (!crtc || !state) {
  727. pr_err("Invalid crtc or state\n");
  728. return 0;
  729. }
  730. sde_crtc = to_sde_crtc(crtc);
  731. crtc_state = to_sde_crtc_state(state);
  732. /* pingpong split: one ROI, one LM, two physical displays */
  733. if (crtc_state->is_ppsplit) {
  734. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  735. struct sde_rect *roi = &crtc_state->lm_roi[0];
  736. if (sde_kms_rect_is_null(roi))
  737. disp_bitmask = 0;
  738. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  739. disp_bitmask = BIT(0); /* left only */
  740. else if (roi->x >= lm_split_width)
  741. disp_bitmask = BIT(1); /* right only */
  742. else
  743. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  744. } else {
  745. for (i = 0; i < sde_crtc->num_mixers; i++) {
  746. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  747. disp_bitmask |= BIT(i);
  748. }
  749. }
  750. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  751. return disp_bitmask;
  752. }
  753. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  754. struct drm_crtc_state *state)
  755. {
  756. struct sde_crtc *sde_crtc;
  757. struct sde_crtc_state *crtc_state;
  758. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  759. if (!crtc || !state)
  760. return -EINVAL;
  761. sde_crtc = to_sde_crtc(crtc);
  762. crtc_state = to_sde_crtc_state(state);
  763. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  764. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  765. sde_crtc->name, sde_crtc->num_mixers);
  766. return -EINVAL;
  767. }
  768. /*
  769. * If using pingpong split: one ROI, one LM, two physical displays
  770. * then the ROI must be centered on the panel split boundary and
  771. * be of equal width across the split.
  772. */
  773. if (crtc_state->is_ppsplit) {
  774. u16 panel_split_width;
  775. u32 display_mask;
  776. roi[0] = &crtc_state->lm_roi[0];
  777. if (sde_kms_rect_is_null(roi[0]))
  778. return 0;
  779. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  780. if (display_mask != (BIT(0) | BIT(1)))
  781. return 0;
  782. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  783. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  784. SDE_ERROR("%s: roi x %d w %d split %d\n",
  785. sde_crtc->name, roi[0]->x, roi[0]->w,
  786. panel_split_width);
  787. return -EINVAL;
  788. }
  789. return 0;
  790. }
  791. /*
  792. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  793. * LMs and be of equal width.
  794. */
  795. if (sde_crtc->num_mixers < 2)
  796. return 0;
  797. roi[0] = &crtc_state->lm_roi[0];
  798. roi[1] = &crtc_state->lm_roi[1];
  799. /* if one of the roi is null it's a left/right-only update */
  800. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  801. return 0;
  802. /* check lm rois are equal width & first roi ends at 2nd roi */
  803. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  804. SDE_ERROR(
  805. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  806. sde_crtc->name, roi[0]->x, roi[0]->w,
  807. roi[1]->x, roi[1]->w);
  808. return -EINVAL;
  809. }
  810. return 0;
  811. }
  812. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  813. struct drm_crtc_state *state)
  814. {
  815. struct sde_crtc *sde_crtc;
  816. struct sde_crtc_state *crtc_state;
  817. const struct sde_rect *crtc_roi;
  818. const struct drm_plane_state *pstate;
  819. struct drm_plane *plane;
  820. if (!crtc || !state)
  821. return -EINVAL;
  822. /*
  823. * Reject commit if a Plane CRTC destination coordinates fall outside
  824. * the partial CRTC ROI. LM output is determined via connector ROIs,
  825. * if they are specified, not Plane CRTC ROIs.
  826. */
  827. sde_crtc = to_sde_crtc(crtc);
  828. crtc_state = to_sde_crtc_state(state);
  829. crtc_roi = &crtc_state->crtc_roi;
  830. if (sde_kms_rect_is_null(crtc_roi))
  831. return 0;
  832. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  833. struct sde_rect plane_roi, intersection;
  834. if (IS_ERR_OR_NULL(pstate)) {
  835. int rc = PTR_ERR(pstate);
  836. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  837. sde_crtc->name, plane->base.id, rc);
  838. return rc;
  839. }
  840. plane_roi.x = pstate->crtc_x;
  841. plane_roi.y = pstate->crtc_y;
  842. plane_roi.w = pstate->crtc_w;
  843. plane_roi.h = pstate->crtc_h;
  844. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  845. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  846. SDE_ERROR(
  847. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  848. sde_crtc->name, plane->base.id,
  849. plane_roi.x, plane_roi.y,
  850. plane_roi.w, plane_roi.h,
  851. crtc_roi->x, crtc_roi->y,
  852. crtc_roi->w, crtc_roi->h);
  853. return -E2BIG;
  854. }
  855. }
  856. return 0;
  857. }
  858. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  859. struct drm_crtc_state *state)
  860. {
  861. struct sde_crtc *sde_crtc;
  862. struct sde_crtc_state *sde_crtc_state;
  863. struct msm_mode_info mode_info;
  864. int rc, lm_idx, i;
  865. if (!crtc || !state)
  866. return -EINVAL;
  867. memset(&mode_info, 0, sizeof(mode_info));
  868. sde_crtc = to_sde_crtc(crtc);
  869. sde_crtc_state = to_sde_crtc_state(state);
  870. /*
  871. * check connector array cached at modeset time since incoming atomic
  872. * state may not include any connectors if they aren't modified
  873. */
  874. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  875. struct drm_connector *conn = sde_crtc_state->connectors[i];
  876. if (!conn || !conn->state)
  877. continue;
  878. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  879. if (rc) {
  880. SDE_ERROR("failed to get mode info\n");
  881. return -EINVAL;
  882. }
  883. if (!mode_info.roi_caps.enabled)
  884. continue;
  885. if (sde_crtc_state->user_roi_list.num_rects >
  886. mode_info.roi_caps.num_roi) {
  887. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  888. sde_crtc_state->user_roi_list.num_rects,
  889. mode_info.roi_caps.num_roi);
  890. return -E2BIG;
  891. }
  892. rc = _sde_crtc_set_crtc_roi(crtc, state);
  893. if (rc)
  894. return rc;
  895. rc = _sde_crtc_check_autorefresh(crtc, state);
  896. if (rc)
  897. return rc;
  898. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  899. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  900. if (rc)
  901. return rc;
  902. }
  903. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  904. if (rc)
  905. return rc;
  906. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  907. if (rc)
  908. return rc;
  909. }
  910. return 0;
  911. }
  912. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  913. {
  914. struct sde_crtc *sde_crtc;
  915. struct sde_crtc_state *crtc_state;
  916. const struct sde_rect *lm_roi;
  917. struct sde_hw_mixer *hw_lm;
  918. int lm_idx, lm_horiz_position;
  919. if (!crtc)
  920. return;
  921. sde_crtc = to_sde_crtc(crtc);
  922. crtc_state = to_sde_crtc_state(crtc->state);
  923. lm_horiz_position = 0;
  924. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  925. struct sde_hw_mixer_cfg cfg;
  926. lm_roi = &crtc_state->lm_roi[lm_idx];
  927. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  928. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  929. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  930. if (sde_kms_rect_is_null(lm_roi))
  931. continue;
  932. hw_lm->cfg.out_width = lm_roi->w;
  933. hw_lm->cfg.out_height = lm_roi->h;
  934. hw_lm->cfg.right_mixer = lm_horiz_position;
  935. cfg.out_width = lm_roi->w;
  936. cfg.out_height = lm_roi->h;
  937. cfg.right_mixer = lm_horiz_position++;
  938. cfg.flags = 0;
  939. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  940. }
  941. }
  942. struct plane_state {
  943. struct sde_plane_state *sde_pstate;
  944. const struct drm_plane_state *drm_pstate;
  945. int stage;
  946. u32 pipe_id;
  947. };
  948. static int pstate_cmp(const void *a, const void *b)
  949. {
  950. struct plane_state *pa = (struct plane_state *)a;
  951. struct plane_state *pb = (struct plane_state *)b;
  952. int rc = 0;
  953. int pa_zpos, pb_zpos;
  954. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  955. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  956. if (pa_zpos != pb_zpos)
  957. rc = pa_zpos - pb_zpos;
  958. else
  959. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  960. return rc;
  961. }
  962. /*
  963. * validate and set source split:
  964. * use pstates sorted by stage to check planes on same stage
  965. * we assume that all pipes are in source split so its valid to compare
  966. * without taking into account left/right mixer placement
  967. */
  968. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  969. struct plane_state *pstates, int cnt)
  970. {
  971. struct plane_state *prv_pstate, *cur_pstate;
  972. struct sde_rect left_rect, right_rect;
  973. struct sde_kms *sde_kms;
  974. int32_t left_pid, right_pid;
  975. int32_t stage;
  976. int i, rc = 0;
  977. sde_kms = _sde_crtc_get_kms(crtc);
  978. if (!sde_kms || !sde_kms->catalog) {
  979. SDE_ERROR("invalid parameters\n");
  980. return -EINVAL;
  981. }
  982. for (i = 1; i < cnt; i++) {
  983. prv_pstate = &pstates[i - 1];
  984. cur_pstate = &pstates[i];
  985. if (prv_pstate->stage != cur_pstate->stage)
  986. continue;
  987. stage = cur_pstate->stage;
  988. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  989. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  990. prv_pstate->drm_pstate->crtc_y,
  991. prv_pstate->drm_pstate->crtc_w,
  992. prv_pstate->drm_pstate->crtc_h, false);
  993. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  994. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  995. cur_pstate->drm_pstate->crtc_y,
  996. cur_pstate->drm_pstate->crtc_w,
  997. cur_pstate->drm_pstate->crtc_h, false);
  998. if (right_rect.x < left_rect.x) {
  999. swap(left_pid, right_pid);
  1000. swap(left_rect, right_rect);
  1001. swap(prv_pstate, cur_pstate);
  1002. }
  1003. /*
  1004. * - planes are enumerated in pipe-priority order such that
  1005. * planes with lower drm_id must be left-most in a shared
  1006. * blend-stage when using source split.
  1007. * - planes in source split must be contiguous in width
  1008. * - planes in source split must have same dest yoff and height
  1009. */
  1010. if ((right_pid < left_pid) &&
  1011. !sde_kms->catalog->pipe_order_type) {
  1012. SDE_ERROR(
  1013. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1014. stage, left_pid, right_pid);
  1015. return -EINVAL;
  1016. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1017. SDE_ERROR(
  1018. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1019. stage, left_rect.x, left_rect.w,
  1020. right_rect.x, right_rect.w);
  1021. return -EINVAL;
  1022. } else if ((left_rect.y != right_rect.y) ||
  1023. (left_rect.h != right_rect.h)) {
  1024. SDE_ERROR(
  1025. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1026. stage, left_rect.y, left_rect.h,
  1027. right_rect.y, right_rect.h);
  1028. return -EINVAL;
  1029. }
  1030. }
  1031. return rc;
  1032. }
  1033. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1034. struct plane_state *pstates, int cnt)
  1035. {
  1036. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1037. struct sde_kms *sde_kms;
  1038. struct sde_rect left_rect, right_rect;
  1039. int32_t left_pid, right_pid;
  1040. int32_t stage;
  1041. int i;
  1042. sde_kms = _sde_crtc_get_kms(crtc);
  1043. if (!sde_kms || !sde_kms->catalog) {
  1044. SDE_ERROR("invalid parameters\n");
  1045. return;
  1046. }
  1047. if (!sde_kms->catalog->pipe_order_type)
  1048. return;
  1049. for (i = 0; i < cnt; i++) {
  1050. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1051. cur_pstate = &pstates[i];
  1052. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1053. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1054. /*
  1055. * reset if prv or nxt pipes are not in the same stage
  1056. * as the cur pipe
  1057. */
  1058. if ((!nxt_pstate)
  1059. || (nxt_pstate->stage != cur_pstate->stage))
  1060. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1061. continue;
  1062. }
  1063. stage = cur_pstate->stage;
  1064. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1065. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1066. prv_pstate->drm_pstate->crtc_y,
  1067. prv_pstate->drm_pstate->crtc_w,
  1068. prv_pstate->drm_pstate->crtc_h, false);
  1069. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1070. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1071. cur_pstate->drm_pstate->crtc_y,
  1072. cur_pstate->drm_pstate->crtc_w,
  1073. cur_pstate->drm_pstate->crtc_h, false);
  1074. if (right_rect.x < left_rect.x) {
  1075. swap(left_pid, right_pid);
  1076. swap(left_rect, right_rect);
  1077. swap(prv_pstate, cur_pstate);
  1078. }
  1079. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1080. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1081. }
  1082. for (i = 0; i < cnt; i++) {
  1083. cur_pstate = &pstates[i];
  1084. sde_plane_setup_src_split_order(
  1085. cur_pstate->drm_pstate->plane,
  1086. cur_pstate->sde_pstate->multirect_index,
  1087. cur_pstate->sde_pstate->pipe_order_flags);
  1088. }
  1089. }
  1090. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1091. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1092. struct sde_crtc_mixer *mixer)
  1093. {
  1094. struct drm_plane *plane;
  1095. struct drm_framebuffer *fb;
  1096. struct drm_plane_state *state;
  1097. struct sde_crtc_state *cstate;
  1098. struct sde_plane_state *pstate = NULL;
  1099. struct plane_state *pstates = NULL;
  1100. struct sde_format *format;
  1101. struct sde_hw_ctl *ctl;
  1102. struct sde_hw_mixer *lm;
  1103. struct sde_hw_stage_cfg *stage_cfg;
  1104. struct sde_rect plane_crtc_roi;
  1105. uint32_t stage_idx, lm_idx;
  1106. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1107. int i, cnt = 0;
  1108. bool bg_alpha_enable = false;
  1109. if (!sde_crtc || !crtc->state || !mixer) {
  1110. SDE_ERROR("invalid sde_crtc or mixer\n");
  1111. return;
  1112. }
  1113. ctl = mixer->hw_ctl;
  1114. lm = mixer->hw_lm;
  1115. stage_cfg = &sde_crtc->stage_cfg;
  1116. cstate = to_sde_crtc_state(crtc->state);
  1117. pstates = kcalloc(SDE_PSTATES_MAX,
  1118. sizeof(struct plane_state), GFP_KERNEL);
  1119. if (!pstates)
  1120. return;
  1121. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1122. state = plane->state;
  1123. if (!state)
  1124. continue;
  1125. plane_crtc_roi.x = state->crtc_x;
  1126. plane_crtc_roi.y = state->crtc_y;
  1127. plane_crtc_roi.w = state->crtc_w;
  1128. plane_crtc_roi.h = state->crtc_h;
  1129. pstate = to_sde_plane_state(state);
  1130. fb = state->fb;
  1131. sde_plane_ctl_flush(plane, ctl, true);
  1132. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1133. crtc->base.id,
  1134. pstate->stage,
  1135. plane->base.id,
  1136. sde_plane_pipe(plane) - SSPP_VIG0,
  1137. state->fb ? state->fb->base.id : -1);
  1138. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1139. if (!format) {
  1140. SDE_ERROR("invalid format\n");
  1141. goto end;
  1142. }
  1143. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1144. bg_alpha_enable = true;
  1145. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1146. state->fb ? state->fb->base.id : -1,
  1147. state->src_x >> 16, state->src_y >> 16,
  1148. state->src_w >> 16, state->src_h >> 16,
  1149. state->crtc_x, state->crtc_y,
  1150. state->crtc_w, state->crtc_h,
  1151. pstate->rotation);
  1152. stage_idx = zpos_cnt[pstate->stage]++;
  1153. stage_cfg->stage[pstate->stage][stage_idx] =
  1154. sde_plane_pipe(plane);
  1155. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1156. pstate->multirect_index;
  1157. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1158. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1159. pstate->multirect_index, pstate->multirect_mode,
  1160. format->base.pixel_format, fb ? fb->modifier : 0);
  1161. /* blend config update */
  1162. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1163. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1164. format);
  1165. if (bg_alpha_enable && !format->alpha_enable)
  1166. mixer[lm_idx].mixer_op_mode = 0;
  1167. else
  1168. mixer[lm_idx].mixer_op_mode |=
  1169. 1 << pstate->stage;
  1170. }
  1171. if (cnt >= SDE_PSTATES_MAX)
  1172. continue;
  1173. pstates[cnt].sde_pstate = pstate;
  1174. pstates[cnt].drm_pstate = state;
  1175. pstates[cnt].stage = sde_plane_get_property(
  1176. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1177. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1178. cnt++;
  1179. }
  1180. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1181. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1182. if (lm && lm->ops.setup_dim_layer) {
  1183. cstate = to_sde_crtc_state(crtc->state);
  1184. for (i = 0; i < cstate->num_dim_layers; i++)
  1185. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1186. mixer, &cstate->dim_layer[i]);
  1187. }
  1188. _sde_crtc_program_lm_output_roi(crtc);
  1189. end:
  1190. kfree(pstates);
  1191. }
  1192. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1193. struct drm_crtc *crtc)
  1194. {
  1195. struct sde_crtc *sde_crtc;
  1196. struct sde_crtc_state *cstate;
  1197. struct drm_encoder *drm_enc;
  1198. bool is_right_only;
  1199. bool encoder_in_dsc_merge = false;
  1200. if (!crtc || !crtc->state)
  1201. return;
  1202. sde_crtc = to_sde_crtc(crtc);
  1203. cstate = to_sde_crtc_state(crtc->state);
  1204. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1205. return;
  1206. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1207. crtc->state->encoder_mask) {
  1208. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1209. encoder_in_dsc_merge = true;
  1210. break;
  1211. }
  1212. }
  1213. /**
  1214. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1215. * This is due to two reasons:
  1216. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1217. * the left DSC must be used, right DSC cannot be used alone.
  1218. * For right-only partial update, this means swap layer mixers to map
  1219. * Left LM to Right INTF. On later HW this was relaxed.
  1220. * - In DSC Merge mode, the physical encoder has already registered
  1221. * PP0 as the master, to switch to right-only we would have to
  1222. * reprogram to be driven by PP1 instead.
  1223. * To support both cases, we prefer to support the mixer swap solution.
  1224. */
  1225. if (!encoder_in_dsc_merge)
  1226. return;
  1227. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1228. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1229. if (is_right_only && !sde_crtc->mixers_swapped) {
  1230. /* right-only update swap mixers */
  1231. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1232. sde_crtc->mixers_swapped = true;
  1233. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1234. /* left-only or full update, swap back */
  1235. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1236. sde_crtc->mixers_swapped = false;
  1237. }
  1238. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1239. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1240. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1241. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1242. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1243. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1244. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1245. }
  1246. /**
  1247. * _sde_crtc_blend_setup - configure crtc mixers
  1248. * @crtc: Pointer to drm crtc structure
  1249. * @old_state: Pointer to old crtc state
  1250. * @add_planes: Whether or not to add planes to mixers
  1251. */
  1252. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1253. struct drm_crtc_state *old_state, bool add_planes)
  1254. {
  1255. struct sde_crtc *sde_crtc;
  1256. struct sde_crtc_state *sde_crtc_state;
  1257. struct sde_crtc_mixer *mixer;
  1258. struct sde_hw_ctl *ctl;
  1259. struct sde_hw_mixer *lm;
  1260. struct sde_ctl_flush_cfg cfg = {0,};
  1261. int i;
  1262. if (!crtc)
  1263. return;
  1264. sde_crtc = to_sde_crtc(crtc);
  1265. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1266. mixer = sde_crtc->mixers;
  1267. SDE_DEBUG("%s\n", sde_crtc->name);
  1268. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1269. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1270. return;
  1271. }
  1272. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1273. if (!mixer[i].hw_lm || !mixer[i].hw_ctl) {
  1274. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1275. return;
  1276. }
  1277. mixer[i].mixer_op_mode = 0;
  1278. if (mixer[i].hw_ctl->ops.clear_all_blendstages)
  1279. mixer[i].hw_ctl->ops.clear_all_blendstages(
  1280. mixer[i].hw_ctl);
  1281. /* clear dim_layer settings */
  1282. lm = mixer[i].hw_lm;
  1283. if (lm->ops.clear_dim_layer)
  1284. lm->ops.clear_dim_layer(lm);
  1285. }
  1286. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1287. /* initialize stage cfg */
  1288. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1289. if (add_planes)
  1290. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1291. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1292. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1293. ctl = mixer[i].hw_ctl;
  1294. lm = mixer[i].hw_lm;
  1295. if (sde_kms_rect_is_null(lm_roi)) {
  1296. SDE_DEBUG(
  1297. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1298. sde_crtc->name, lm->idx - LM_0,
  1299. ctl->idx - CTL_0);
  1300. continue;
  1301. }
  1302. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1303. /* stage config flush mask */
  1304. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1305. ctl->ops.get_pending_flush(ctl, &cfg);
  1306. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1307. mixer[i].hw_lm->idx - LM_0,
  1308. mixer[i].mixer_op_mode,
  1309. ctl->idx - CTL_0,
  1310. cfg.pending_flush_mask);
  1311. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1312. &sde_crtc->stage_cfg);
  1313. }
  1314. _sde_crtc_program_lm_output_roi(crtc);
  1315. }
  1316. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1317. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1318. {
  1319. struct drm_plane *plane;
  1320. struct sde_plane_state *sde_pstate;
  1321. uint32_t mode = 0;
  1322. int rc;
  1323. if (!crtc) {
  1324. SDE_ERROR("invalid state\n");
  1325. return -EINVAL;
  1326. }
  1327. *fb_ns = 0;
  1328. *fb_sec = 0;
  1329. *fb_sec_dir = 0;
  1330. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1331. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1332. rc = PTR_ERR(plane);
  1333. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1334. DRMID(crtc), DRMID(plane), rc);
  1335. return rc;
  1336. }
  1337. sde_pstate = to_sde_plane_state(plane->state);
  1338. mode = sde_plane_get_property(sde_pstate,
  1339. PLANE_PROP_FB_TRANSLATION_MODE);
  1340. switch (mode) {
  1341. case SDE_DRM_FB_NON_SEC:
  1342. (*fb_ns)++;
  1343. break;
  1344. case SDE_DRM_FB_SEC:
  1345. (*fb_sec)++;
  1346. break;
  1347. case SDE_DRM_FB_SEC_DIR_TRANS:
  1348. (*fb_sec_dir)++;
  1349. break;
  1350. default:
  1351. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1352. DRMID(plane), mode);
  1353. return -EINVAL;
  1354. }
  1355. }
  1356. return 0;
  1357. }
  1358. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1359. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1360. {
  1361. struct drm_plane *plane;
  1362. const struct drm_plane_state *pstate;
  1363. struct sde_plane_state *sde_pstate;
  1364. uint32_t mode = 0;
  1365. int rc;
  1366. if (!state) {
  1367. SDE_ERROR("invalid state\n");
  1368. return -EINVAL;
  1369. }
  1370. *fb_ns = 0;
  1371. *fb_sec = 0;
  1372. *fb_sec_dir = 0;
  1373. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1374. if (IS_ERR_OR_NULL(pstate)) {
  1375. rc = PTR_ERR(pstate);
  1376. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1377. DRMID(state->crtc), DRMID(plane), rc);
  1378. return rc;
  1379. }
  1380. sde_pstate = to_sde_plane_state(pstate);
  1381. mode = sde_plane_get_property(sde_pstate,
  1382. PLANE_PROP_FB_TRANSLATION_MODE);
  1383. switch (mode) {
  1384. case SDE_DRM_FB_NON_SEC:
  1385. (*fb_ns)++;
  1386. break;
  1387. case SDE_DRM_FB_SEC:
  1388. (*fb_sec)++;
  1389. break;
  1390. case SDE_DRM_FB_SEC_DIR_TRANS:
  1391. (*fb_sec_dir)++;
  1392. break;
  1393. default:
  1394. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1395. DRMID(plane), mode);
  1396. return -EINVAL;
  1397. }
  1398. }
  1399. return 0;
  1400. }
  1401. static void _sde_drm_fb_sec_dir_trans(
  1402. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1403. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1404. {
  1405. /* secure display usecase */
  1406. if ((smmu_state->state == ATTACHED)
  1407. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1408. smmu_state->state = catalog->sui_ns_allowed ?
  1409. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1410. smmu_state->secure_level = secure_level;
  1411. smmu_state->transition_type = PRE_COMMIT;
  1412. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1413. if (old_valid_fb)
  1414. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1415. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1416. if (catalog->sui_misr_supported)
  1417. smmu_state->sui_misr_state =
  1418. SUI_MISR_ENABLE_REQ;
  1419. /* secure camera usecase */
  1420. } else if (smmu_state->state == ATTACHED) {
  1421. smmu_state->state = DETACH_SEC_REQ;
  1422. smmu_state->secure_level = secure_level;
  1423. smmu_state->transition_type = PRE_COMMIT;
  1424. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1425. }
  1426. }
  1427. static void _sde_drm_fb_transactions(
  1428. struct sde_kms_smmu_state_data *smmu_state,
  1429. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1430. int *ops)
  1431. {
  1432. if (((smmu_state->state == DETACHED)
  1433. || (smmu_state->state == DETACH_ALL_REQ))
  1434. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1435. && ((smmu_state->state == DETACHED_SEC)
  1436. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1437. smmu_state->state = catalog->sui_ns_allowed ?
  1438. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1439. smmu_state->transition_type = post_commit ?
  1440. POST_COMMIT : PRE_COMMIT;
  1441. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1442. if (old_valid_fb)
  1443. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1444. if (catalog->sui_misr_supported)
  1445. smmu_state->sui_misr_state =
  1446. SUI_MISR_DISABLE_REQ;
  1447. } else if ((smmu_state->state == DETACHED_SEC)
  1448. || (smmu_state->state == DETACH_SEC_REQ)) {
  1449. smmu_state->state = ATTACH_SEC_REQ;
  1450. smmu_state->transition_type = post_commit ?
  1451. POST_COMMIT : PRE_COMMIT;
  1452. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1453. if (old_valid_fb)
  1454. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1455. }
  1456. }
  1457. /**
  1458. * sde_crtc_get_secure_transition_ops - determines the operations that
  1459. * need to be performed before transitioning to secure state
  1460. * This function should be called after swapping the new state
  1461. * @crtc: Pointer to drm crtc structure
  1462. * Returns the bitmask of operations need to be performed, -Error in
  1463. * case of error cases
  1464. */
  1465. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1466. struct drm_crtc_state *old_crtc_state,
  1467. bool old_valid_fb)
  1468. {
  1469. struct drm_plane *plane;
  1470. struct drm_encoder *encoder;
  1471. struct sde_crtc *sde_crtc;
  1472. struct sde_kms *sde_kms;
  1473. struct sde_mdss_cfg *catalog;
  1474. struct sde_kms_smmu_state_data *smmu_state;
  1475. uint32_t translation_mode = 0, secure_level;
  1476. int ops = 0;
  1477. bool post_commit = false;
  1478. if (!crtc || !crtc->state) {
  1479. SDE_ERROR("invalid crtc\n");
  1480. return -EINVAL;
  1481. }
  1482. sde_kms = _sde_crtc_get_kms(crtc);
  1483. if (!sde_kms)
  1484. return -EINVAL;
  1485. smmu_state = &sde_kms->smmu_state;
  1486. smmu_state->prev_state = smmu_state->state;
  1487. smmu_state->prev_secure_level = smmu_state->secure_level;
  1488. sde_crtc = to_sde_crtc(crtc);
  1489. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1490. catalog = sde_kms->catalog;
  1491. /*
  1492. * SMMU operations need to be delayed in case of video mode panels
  1493. * when switching back to non_secure mode
  1494. */
  1495. drm_for_each_encoder_mask(encoder, crtc->dev,
  1496. crtc->state->encoder_mask) {
  1497. if (sde_encoder_is_dsi_display(encoder))
  1498. post_commit |= sde_encoder_check_curr_mode(encoder,
  1499. MSM_DISPLAY_VIDEO_MODE);
  1500. }
  1501. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1502. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1503. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1504. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1505. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1506. if (!plane->state)
  1507. continue;
  1508. translation_mode = sde_plane_get_property(
  1509. to_sde_plane_state(plane->state),
  1510. PLANE_PROP_FB_TRANSLATION_MODE);
  1511. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1512. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1513. DRMID(crtc), translation_mode);
  1514. return -EINVAL;
  1515. }
  1516. /* we can break if we find sec_dir plane */
  1517. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1518. break;
  1519. }
  1520. mutex_lock(&sde_kms->secure_transition_lock);
  1521. switch (translation_mode) {
  1522. case SDE_DRM_FB_SEC_DIR_TRANS:
  1523. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1524. catalog, old_valid_fb, &ops);
  1525. break;
  1526. case SDE_DRM_FB_SEC:
  1527. case SDE_DRM_FB_NON_SEC:
  1528. _sde_drm_fb_transactions(smmu_state, catalog,
  1529. old_valid_fb, post_commit, &ops);
  1530. break;
  1531. default:
  1532. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1533. DRMID(crtc), translation_mode);
  1534. ops = -EINVAL;
  1535. }
  1536. /* log only during actual transition times */
  1537. if (ops) {
  1538. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1539. DRMID(crtc), smmu_state->state,
  1540. secure_level, smmu_state->secure_level,
  1541. smmu_state->transition_type, ops);
  1542. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1543. smmu_state->state, smmu_state->transition_type,
  1544. smmu_state->secure_level, old_valid_fb,
  1545. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1546. }
  1547. mutex_unlock(&sde_kms->secure_transition_lock);
  1548. return ops;
  1549. }
  1550. /**
  1551. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1552. * LUTs are configured only once during boot
  1553. * @sde_crtc: Pointer to sde crtc
  1554. * @cstate: Pointer to sde crtc state
  1555. */
  1556. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1557. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1558. {
  1559. struct sde_hw_scaler3_lut_cfg *cfg;
  1560. struct sde_kms *sde_kms;
  1561. u32 *lut_data = NULL;
  1562. size_t len = 0;
  1563. int ret = 0;
  1564. if (!sde_crtc || !cstate) {
  1565. SDE_ERROR("invalid args\n");
  1566. return -EINVAL;
  1567. }
  1568. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1569. if (!sde_kms)
  1570. return -EINVAL;
  1571. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1572. return 0;
  1573. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1574. &cstate->property_state, &len, lut_idx);
  1575. if (!lut_data || !len) {
  1576. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1577. lut_idx, lut_data, len);
  1578. lut_data = NULL;
  1579. len = 0;
  1580. }
  1581. cfg = &cstate->scl3_lut_cfg;
  1582. switch (lut_idx) {
  1583. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1584. cfg->dir_lut = lut_data;
  1585. cfg->dir_len = len;
  1586. break;
  1587. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1588. cfg->cir_lut = lut_data;
  1589. cfg->cir_len = len;
  1590. break;
  1591. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1592. cfg->sep_lut = lut_data;
  1593. cfg->sep_len = len;
  1594. break;
  1595. default:
  1596. ret = -EINVAL;
  1597. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1598. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1599. break;
  1600. }
  1601. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1602. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1603. cfg->is_configured);
  1604. return ret;
  1605. }
  1606. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1607. {
  1608. struct sde_crtc *sde_crtc;
  1609. if (!crtc) {
  1610. SDE_ERROR("invalid crtc\n");
  1611. return;
  1612. }
  1613. sde_crtc = to_sde_crtc(crtc);
  1614. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1615. }
  1616. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1617. {
  1618. int i;
  1619. /**
  1620. * Check if sufficient hw resources are
  1621. * available as per target caps & topology
  1622. */
  1623. if (!sde_crtc) {
  1624. SDE_ERROR("invalid argument\n");
  1625. return -EINVAL;
  1626. }
  1627. if (!sde_crtc->num_mixers ||
  1628. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1629. SDE_ERROR("%s: invalid number mixers: %d\n",
  1630. sde_crtc->name, sde_crtc->num_mixers);
  1631. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1632. SDE_EVTLOG_ERROR);
  1633. return -EINVAL;
  1634. }
  1635. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1636. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1637. || !sde_crtc->mixers[i].hw_ds) {
  1638. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1639. sde_crtc->name, i);
  1640. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1641. i, sde_crtc->mixers[i].hw_lm,
  1642. sde_crtc->mixers[i].hw_ctl,
  1643. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1644. return -EINVAL;
  1645. }
  1646. }
  1647. return 0;
  1648. }
  1649. /**
  1650. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1651. * @crtc: Pointer to drm crtc
  1652. */
  1653. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1654. {
  1655. struct sde_crtc *sde_crtc;
  1656. struct sde_crtc_state *cstate;
  1657. struct sde_hw_mixer *hw_lm;
  1658. struct sde_hw_ctl *hw_ctl;
  1659. struct sde_hw_ds *hw_ds;
  1660. struct sde_hw_ds_cfg *cfg;
  1661. struct sde_kms *kms;
  1662. u32 op_mode = 0;
  1663. u32 lm_idx = 0, num_mixers = 0;
  1664. int i, count = 0;
  1665. bool ds_dirty = false;
  1666. if (!crtc)
  1667. return;
  1668. sde_crtc = to_sde_crtc(crtc);
  1669. cstate = to_sde_crtc_state(crtc->state);
  1670. kms = _sde_crtc_get_kms(crtc);
  1671. num_mixers = sde_crtc->num_mixers;
  1672. count = cstate->num_ds;
  1673. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1674. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1675. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1676. /**
  1677. * destination scaler configuration will be done either
  1678. * or on set property or on power collapse (idle/suspend)
  1679. */
  1680. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1681. if (sde_crtc->ds_reconfig) {
  1682. SDE_DEBUG("reconfigure dest scaler block\n");
  1683. sde_crtc->ds_reconfig = false;
  1684. }
  1685. if (!ds_dirty) {
  1686. SDE_DEBUG("no change in settings, skip commit\n");
  1687. } else if (!kms || !kms->catalog) {
  1688. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1689. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1690. SDE_DEBUG("dest scaler feature not supported\n");
  1691. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1692. //do nothing
  1693. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1694. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1695. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1696. } else {
  1697. for (i = 0; i < count; i++) {
  1698. cfg = &cstate->ds_cfg[i];
  1699. if (!cfg->flags)
  1700. continue;
  1701. lm_idx = cfg->idx;
  1702. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1703. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1704. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1705. /* Setup op mode - Dual/single */
  1706. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1707. op_mode |= BIT(hw_ds->idx - DS_0);
  1708. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1709. op_mode |= (cstate->num_ds_enabled ==
  1710. CRTC_DUAL_MIXERS) ?
  1711. SDE_DS_OP_MODE_DUAL : 0;
  1712. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1713. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1714. }
  1715. /* Setup scaler */
  1716. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1717. (cfg->flags &
  1718. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1719. if (hw_ds->ops.setup_scaler)
  1720. hw_ds->ops.setup_scaler(hw_ds,
  1721. &cfg->scl3_cfg,
  1722. &cstate->scl3_lut_cfg);
  1723. }
  1724. /*
  1725. * Dest scaler shares the flush bit of the LM in control
  1726. */
  1727. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1728. hw_ctl->ops.update_bitmask_mixer(
  1729. hw_ctl, hw_lm->idx, 1);
  1730. }
  1731. }
  1732. }
  1733. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1734. {
  1735. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1736. struct sde_crtc *sde_crtc;
  1737. struct msm_drm_private *priv;
  1738. struct sde_crtc_frame_event *fevent;
  1739. struct sde_kms_frame_event_cb_data *cb_data;
  1740. struct drm_plane *plane;
  1741. u32 ubwc_error;
  1742. unsigned long flags;
  1743. u32 crtc_id;
  1744. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1745. if (!data) {
  1746. SDE_ERROR("invalid parameters\n");
  1747. return;
  1748. }
  1749. crtc = cb_data->crtc;
  1750. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1751. SDE_ERROR("invalid parameters\n");
  1752. return;
  1753. }
  1754. sde_crtc = to_sde_crtc(crtc);
  1755. priv = crtc->dev->dev_private;
  1756. crtc_id = drm_crtc_index(crtc);
  1757. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1758. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1759. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1760. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1761. struct sde_crtc_frame_event, list);
  1762. if (fevent)
  1763. list_del_init(&fevent->list);
  1764. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1765. if (!fevent) {
  1766. SDE_ERROR("crtc%d event %d overflow\n",
  1767. crtc->base.id, event);
  1768. SDE_EVT32(DRMID(crtc), event);
  1769. return;
  1770. }
  1771. /* log and clear plane ubwc errors if any */
  1772. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1773. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1774. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1775. drm_for_each_plane_mask(plane, crtc->dev,
  1776. sde_crtc->plane_mask_old) {
  1777. ubwc_error = sde_plane_get_ubwc_error(plane);
  1778. if (ubwc_error) {
  1779. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1780. ubwc_error, SDE_EVTLOG_ERROR);
  1781. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1782. DRMID(crtc), DRMID(plane),
  1783. ubwc_error);
  1784. sde_plane_clear_ubwc_error(plane);
  1785. }
  1786. }
  1787. }
  1788. fevent->event = event;
  1789. fevent->crtc = crtc;
  1790. fevent->connector = cb_data->connector;
  1791. fevent->ts = ktime_get();
  1792. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1793. }
  1794. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1795. struct drm_crtc_state *old_state)
  1796. {
  1797. struct drm_device *dev;
  1798. struct sde_crtc *sde_crtc;
  1799. struct sde_crtc_state *cstate;
  1800. struct drm_connector *conn;
  1801. struct drm_encoder *encoder;
  1802. struct drm_connector_list_iter conn_iter;
  1803. if (!crtc || !crtc->state) {
  1804. SDE_ERROR("invalid crtc\n");
  1805. return;
  1806. }
  1807. dev = crtc->dev;
  1808. sde_crtc = to_sde_crtc(crtc);
  1809. cstate = to_sde_crtc_state(crtc->state);
  1810. SDE_EVT32_VERBOSE(DRMID(crtc));
  1811. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1812. /* identify connectors attached to this crtc */
  1813. cstate->num_connectors = 0;
  1814. drm_connector_list_iter_begin(dev, &conn_iter);
  1815. drm_for_each_connector_iter(conn, &conn_iter)
  1816. if (conn->state && conn->state->crtc == crtc &&
  1817. cstate->num_connectors < MAX_CONNECTORS) {
  1818. encoder = conn->state->best_encoder;
  1819. if (encoder)
  1820. sde_encoder_register_frame_event_callback(
  1821. encoder,
  1822. sde_crtc_frame_event_cb,
  1823. crtc);
  1824. cstate->connectors[cstate->num_connectors++] = conn;
  1825. sde_connector_prepare_fence(conn);
  1826. }
  1827. drm_connector_list_iter_end(&conn_iter);
  1828. /* prepare main output fence */
  1829. sde_fence_prepare(sde_crtc->output_fence);
  1830. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1831. }
  1832. /**
  1833. * sde_crtc_complete_flip - signal pending page_flip events
  1834. * Any pending vblank events are added to the vblank_event_list
  1835. * so that the next vblank interrupt shall signal them.
  1836. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1837. * This API signals any pending PAGE_FLIP events requested through
  1838. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1839. * if file!=NULL, this is preclose potential cancel-flip path
  1840. * @crtc: Pointer to drm crtc structure
  1841. * @file: Pointer to drm file
  1842. */
  1843. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1844. struct drm_file *file)
  1845. {
  1846. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1847. struct drm_device *dev = crtc->dev;
  1848. struct drm_pending_vblank_event *event;
  1849. unsigned long flags;
  1850. spin_lock_irqsave(&dev->event_lock, flags);
  1851. event = sde_crtc->event;
  1852. if (!event)
  1853. goto end;
  1854. /*
  1855. * if regular vblank case (!file) or if cancel-flip from
  1856. * preclose on file that requested flip, then send the
  1857. * event:
  1858. */
  1859. if (!file || (event->base.file_priv == file)) {
  1860. sde_crtc->event = NULL;
  1861. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1862. sde_crtc->name, event);
  1863. SDE_EVT32_VERBOSE(DRMID(crtc));
  1864. drm_crtc_send_vblank_event(crtc, event);
  1865. }
  1866. end:
  1867. spin_unlock_irqrestore(&dev->event_lock, flags);
  1868. }
  1869. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1870. struct drm_crtc_state *cstate)
  1871. {
  1872. struct drm_encoder *encoder;
  1873. if (!crtc || !crtc->dev || !cstate) {
  1874. SDE_ERROR("invalid crtc\n");
  1875. return INTF_MODE_NONE;
  1876. }
  1877. drm_for_each_encoder_mask(encoder, crtc->dev,
  1878. cstate->encoder_mask) {
  1879. /* continue if copy encoder is encountered */
  1880. if (sde_encoder_in_clone_mode(encoder))
  1881. continue;
  1882. return sde_encoder_get_intf_mode(encoder);
  1883. }
  1884. return INTF_MODE_NONE;
  1885. }
  1886. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1887. {
  1888. struct drm_encoder *encoder;
  1889. if (!crtc || !crtc->dev) {
  1890. SDE_ERROR("invalid crtc\n");
  1891. return INTF_MODE_NONE;
  1892. }
  1893. drm_for_each_encoder(encoder, crtc->dev)
  1894. if ((encoder->crtc == crtc)
  1895. && !sde_encoder_in_cont_splash(encoder))
  1896. return sde_encoder_get_fps(encoder);
  1897. return 0;
  1898. }
  1899. static void sde_crtc_vblank_cb(void *data)
  1900. {
  1901. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1902. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1903. /* keep statistics on vblank callback - with auto reset via debugfs */
  1904. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1905. sde_crtc->vblank_cb_time = ktime_get();
  1906. else
  1907. sde_crtc->vblank_cb_count++;
  1908. sde_crtc->vblank_last_cb_time = ktime_get();
  1909. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1910. drm_crtc_handle_vblank(crtc);
  1911. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1912. SDE_EVT32_VERBOSE(DRMID(crtc));
  1913. }
  1914. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1915. ktime_t ts, enum sde_fence_event fence_event)
  1916. {
  1917. if (!connector) {
  1918. SDE_ERROR("invalid param\n");
  1919. return;
  1920. }
  1921. SDE_ATRACE_BEGIN("signal_retire_fence");
  1922. sde_connector_complete_commit(connector, ts, fence_event);
  1923. SDE_ATRACE_END("signal_retire_fence");
  1924. }
  1925. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1926. {
  1927. struct msm_drm_private *priv;
  1928. struct sde_crtc_frame_event *fevent;
  1929. struct drm_crtc *crtc;
  1930. struct sde_crtc *sde_crtc;
  1931. struct sde_kms *sde_kms;
  1932. unsigned long flags;
  1933. bool in_clone_mode = false;
  1934. if (!work) {
  1935. SDE_ERROR("invalid work handle\n");
  1936. return;
  1937. }
  1938. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1939. if (!fevent->crtc || !fevent->crtc->state) {
  1940. SDE_ERROR("invalid crtc\n");
  1941. return;
  1942. }
  1943. crtc = fevent->crtc;
  1944. sde_crtc = to_sde_crtc(crtc);
  1945. sde_kms = _sde_crtc_get_kms(crtc);
  1946. if (!sde_kms) {
  1947. SDE_ERROR("invalid kms handle\n");
  1948. return;
  1949. }
  1950. priv = sde_kms->dev->dev_private;
  1951. SDE_ATRACE_BEGIN("crtc_frame_event");
  1952. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1953. ktime_to_ns(fevent->ts));
  1954. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1955. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1956. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1957. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1958. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1959. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1960. /* this should not happen */
  1961. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1962. crtc->base.id,
  1963. ktime_to_ns(fevent->ts),
  1964. atomic_read(&sde_crtc->frame_pending));
  1965. SDE_EVT32(DRMID(crtc), fevent->event,
  1966. SDE_EVTLOG_FUNC_CASE1);
  1967. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1968. /* release bandwidth and other resources */
  1969. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1970. crtc->base.id,
  1971. ktime_to_ns(fevent->ts));
  1972. SDE_EVT32(DRMID(crtc), fevent->event,
  1973. SDE_EVTLOG_FUNC_CASE2);
  1974. sde_core_perf_crtc_release_bw(crtc);
  1975. } else {
  1976. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1977. SDE_EVTLOG_FUNC_CASE3);
  1978. }
  1979. }
  1980. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1981. SDE_ATRACE_BEGIN("signal_release_fence");
  1982. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1983. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1984. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1985. SDE_ATRACE_END("signal_release_fence");
  1986. }
  1987. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1988. /* this api should be called without spin_lock */
  1989. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1990. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1991. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1992. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1993. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1994. crtc->base.id, ktime_to_ns(fevent->ts));
  1995. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1996. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1997. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1998. SDE_ATRACE_END("crtc_frame_event");
  1999. }
  2000. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2001. struct drm_crtc_state *old_state)
  2002. {
  2003. struct sde_crtc *sde_crtc;
  2004. if (!crtc || !crtc->state) {
  2005. SDE_ERROR("invalid crtc\n");
  2006. return;
  2007. }
  2008. sde_crtc = to_sde_crtc(crtc);
  2009. SDE_EVT32_VERBOSE(DRMID(crtc));
  2010. sde_core_perf_crtc_update(crtc, 0, false);
  2011. }
  2012. /**
  2013. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2014. * @cstate: Pointer to sde crtc state
  2015. */
  2016. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2017. {
  2018. if (!cstate) {
  2019. SDE_ERROR("invalid cstate\n");
  2020. return;
  2021. }
  2022. cstate->input_fence_timeout_ns =
  2023. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2024. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2025. }
  2026. /**
  2027. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2028. * @cstate: Pointer to sde crtc state
  2029. */
  2030. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2031. {
  2032. u32 i;
  2033. if (!cstate)
  2034. return;
  2035. for (i = 0; i < cstate->num_dim_layers; i++)
  2036. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2037. cstate->num_dim_layers = 0;
  2038. }
  2039. /**
  2040. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2041. * @cstate: Pointer to sde crtc state
  2042. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2043. */
  2044. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2045. void __user *usr_ptr)
  2046. {
  2047. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2048. struct sde_drm_dim_layer_cfg *user_cfg;
  2049. struct sde_hw_dim_layer *dim_layer;
  2050. u32 count, i;
  2051. if (!cstate) {
  2052. SDE_ERROR("invalid cstate\n");
  2053. return;
  2054. }
  2055. dim_layer = cstate->dim_layer;
  2056. if (!usr_ptr) {
  2057. /* usr_ptr is null when setting the default property value */
  2058. _sde_crtc_clear_dim_layers_v1(cstate);
  2059. SDE_DEBUG("dim_layer data removed\n");
  2060. return;
  2061. }
  2062. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2063. SDE_ERROR("failed to copy dim_layer data\n");
  2064. return;
  2065. }
  2066. count = dim_layer_v1.num_layers;
  2067. if (count > SDE_MAX_DIM_LAYERS) {
  2068. SDE_ERROR("invalid number of dim_layers:%d", count);
  2069. return;
  2070. }
  2071. /* populate from user space */
  2072. cstate->num_dim_layers = count;
  2073. for (i = 0; i < count; i++) {
  2074. user_cfg = &dim_layer_v1.layer_cfg[i];
  2075. dim_layer[i].flags = user_cfg->flags;
  2076. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2077. dim_layer[i].rect.x = user_cfg->rect.x1;
  2078. dim_layer[i].rect.y = user_cfg->rect.y1;
  2079. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2080. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2081. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2082. user_cfg->color_fill.color_0,
  2083. user_cfg->color_fill.color_1,
  2084. user_cfg->color_fill.color_2,
  2085. user_cfg->color_fill.color_3,
  2086. };
  2087. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2088. i, dim_layer[i].flags, dim_layer[i].stage);
  2089. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2090. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2091. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2092. dim_layer[i].color_fill.color_0,
  2093. dim_layer[i].color_fill.color_1,
  2094. dim_layer[i].color_fill.color_2,
  2095. dim_layer[i].color_fill.color_3);
  2096. }
  2097. }
  2098. /**
  2099. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2100. * @sde_crtc : Pointer to sde crtc
  2101. * @cstate : Pointer to sde crtc state
  2102. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2103. */
  2104. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2105. struct sde_crtc_state *cstate,
  2106. void __user *usr_ptr)
  2107. {
  2108. struct sde_drm_dest_scaler_data ds_data;
  2109. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2110. struct sde_drm_scaler_v2 scaler_v2;
  2111. void __user *scaler_v2_usr;
  2112. int i, count;
  2113. if (!sde_crtc || !cstate) {
  2114. SDE_ERROR("invalid sde_crtc/state\n");
  2115. return -EINVAL;
  2116. }
  2117. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2118. if (!usr_ptr) {
  2119. SDE_DEBUG("ds data removed\n");
  2120. return 0;
  2121. }
  2122. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2123. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2124. sde_crtc->name);
  2125. return -EINVAL;
  2126. }
  2127. count = ds_data.num_dest_scaler;
  2128. if (!count) {
  2129. SDE_DEBUG("no ds data available\n");
  2130. return 0;
  2131. }
  2132. if (count > SDE_MAX_DS_COUNT) {
  2133. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2134. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2135. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2136. return -EINVAL;
  2137. }
  2138. /* Populate from user space */
  2139. for (i = 0; i < count; i++) {
  2140. ds_cfg_usr = &ds_data.ds_cfg[i];
  2141. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2142. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2143. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2144. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2145. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2146. if (ds_cfg_usr->scaler_cfg) {
  2147. scaler_v2_usr =
  2148. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2149. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2150. sizeof(scaler_v2))) {
  2151. SDE_ERROR("%s:scaler: copy from user failed\n",
  2152. sde_crtc->name);
  2153. return -EINVAL;
  2154. }
  2155. }
  2156. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2157. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2158. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2159. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2160. scaler_v2.dst_width, scaler_v2.dst_height);
  2161. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2162. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2163. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2164. scaler_v2.dst_width, scaler_v2.dst_height);
  2165. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2166. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2167. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2168. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2169. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2170. ds_cfg_usr->lm_height);
  2171. }
  2172. cstate->num_ds = count;
  2173. cstate->ds_dirty = true;
  2174. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2175. return 0;
  2176. }
  2177. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2178. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2179. u32 prev_lm_width, u32 prev_lm_height)
  2180. {
  2181. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2182. || !cfg->lm_width || !cfg->lm_height) {
  2183. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2184. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2185. hdisplay, mode->vdisplay);
  2186. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2187. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2188. return -E2BIG;
  2189. }
  2190. if (!prev_lm_width && !prev_lm_height) {
  2191. prev_lm_width = cfg->lm_width;
  2192. prev_lm_height = cfg->lm_height;
  2193. } else {
  2194. if (cfg->lm_width != prev_lm_width ||
  2195. cfg->lm_height != prev_lm_height) {
  2196. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2197. crtc->base.id, cfg->lm_width,
  2198. cfg->lm_height, prev_lm_width,
  2199. prev_lm_height);
  2200. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2201. cfg->lm_height, prev_lm_width,
  2202. prev_lm_height, SDE_EVTLOG_ERROR);
  2203. return -EINVAL;
  2204. }
  2205. }
  2206. return 0;
  2207. }
  2208. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2209. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2210. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2211. u32 max_in_width, u32 max_out_width)
  2212. {
  2213. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2214. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2215. /**
  2216. * Scaler src and dst width shouldn't exceed the maximum
  2217. * width limitation. Also, if there is no partial update
  2218. * dst width and height must match display resolution.
  2219. */
  2220. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2221. cfg->scl3_cfg.dst_width > max_out_width ||
  2222. !cfg->scl3_cfg.src_width[0] ||
  2223. !cfg->scl3_cfg.dst_width ||
  2224. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2225. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2226. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2227. SDE_ERROR("crtc%d: ", crtc->base.id);
  2228. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2229. cfg->scl3_cfg.src_width[0],
  2230. cfg->scl3_cfg.dst_width,
  2231. cfg->scl3_cfg.dst_height,
  2232. hdisplay, mode->vdisplay);
  2233. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2234. sde_crtc->num_mixers, cfg->flags,
  2235. hw_ds->idx - DS_0);
  2236. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2237. cfg->scl3_cfg.enable,
  2238. cfg->scl3_cfg.de.enable);
  2239. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2240. cfg->scl3_cfg.de.enable, cfg->flags,
  2241. max_in_width, max_out_width,
  2242. cfg->scl3_cfg.src_width[0],
  2243. cfg->scl3_cfg.dst_width,
  2244. cfg->scl3_cfg.dst_height, hdisplay,
  2245. mode->vdisplay, sde_crtc->num_mixers,
  2246. SDE_EVTLOG_ERROR);
  2247. cfg->flags &=
  2248. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2249. cfg->flags &=
  2250. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2251. return -EINVAL;
  2252. }
  2253. }
  2254. return 0;
  2255. }
  2256. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2257. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2258. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2259. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2260. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2261. u32 max_out_width)
  2262. {
  2263. int i, ret;
  2264. u32 lm_idx;
  2265. for (i = 0; i < cstate->num_ds; i++) {
  2266. cfg = &cstate->ds_cfg[i];
  2267. lm_idx = cfg->idx;
  2268. /**
  2269. * Validate against topology
  2270. * No of dest scalers should match the num of mixers
  2271. * unless it is partial update left only/right only use case
  2272. */
  2273. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2274. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2275. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2276. crtc->base.id, i, lm_idx, cfg->flags);
  2277. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2278. SDE_EVTLOG_ERROR);
  2279. return -EINVAL;
  2280. }
  2281. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2282. if (!max_in_width && !max_out_width) {
  2283. max_in_width = hw_ds->scl->top->maxinputwidth;
  2284. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2285. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2286. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2287. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2288. max_in_width, max_out_width, cstate->num_ds);
  2289. }
  2290. /* Check LM width and height */
  2291. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2292. prev_lm_width, prev_lm_height);
  2293. if (ret)
  2294. return ret;
  2295. /* Check scaler data */
  2296. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2297. hw_ds, cfg, hdisplay,
  2298. max_in_width, max_out_width);
  2299. if (ret)
  2300. return ret;
  2301. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2302. (*num_ds_enable)++;
  2303. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2304. hw_ds->idx - DS_0, cfg->flags);
  2305. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2306. }
  2307. return 0;
  2308. }
  2309. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2310. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2311. u32 num_ds_enable)
  2312. {
  2313. int i;
  2314. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2315. cstate->num_ds_enabled, num_ds_enable);
  2316. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2317. cstate->num_ds, cstate->ds_dirty);
  2318. if (cstate->num_ds_enabled != num_ds_enable) {
  2319. /* Disabling destination scaler */
  2320. if (!num_ds_enable) {
  2321. for (i = 0; i < cstate->num_ds; i++) {
  2322. cfg = &cstate->ds_cfg[i];
  2323. cfg->idx = i;
  2324. /* Update scaler settings in disable case */
  2325. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2326. cfg->scl3_cfg.enable = 0;
  2327. cfg->scl3_cfg.de.enable = 0;
  2328. }
  2329. }
  2330. cstate->num_ds_enabled = num_ds_enable;
  2331. cstate->ds_dirty = true;
  2332. } else {
  2333. if (!cstate->num_ds_enabled)
  2334. cstate->ds_dirty = false;
  2335. }
  2336. }
  2337. /**
  2338. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2339. * @crtc : Pointer to drm crtc
  2340. * @state : Pointer to drm crtc state
  2341. */
  2342. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2343. struct drm_crtc_state *state)
  2344. {
  2345. struct sde_crtc *sde_crtc;
  2346. struct sde_crtc_state *cstate;
  2347. struct drm_display_mode *mode;
  2348. struct sde_kms *kms;
  2349. struct sde_hw_ds *hw_ds = NULL;
  2350. struct sde_hw_ds_cfg *cfg = NULL;
  2351. u32 ret = 0;
  2352. u32 num_ds_enable = 0, hdisplay = 0;
  2353. u32 max_in_width = 0, max_out_width = 0;
  2354. u32 prev_lm_width = 0, prev_lm_height = 0;
  2355. if (!crtc || !state)
  2356. return -EINVAL;
  2357. sde_crtc = to_sde_crtc(crtc);
  2358. cstate = to_sde_crtc_state(state);
  2359. kms = _sde_crtc_get_kms(crtc);
  2360. mode = &state->adjusted_mode;
  2361. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2362. if (!cstate->ds_dirty) {
  2363. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2364. return 0;
  2365. }
  2366. if (!kms || !kms->catalog) {
  2367. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2368. return -EINVAL;
  2369. }
  2370. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2371. SDE_DEBUG("dest scaler feature not supported\n");
  2372. return 0;
  2373. }
  2374. if (!sde_crtc->num_mixers) {
  2375. SDE_DEBUG("mixers not allocated\n");
  2376. return 0;
  2377. }
  2378. ret = _sde_validate_hw_resources(sde_crtc);
  2379. if (ret)
  2380. goto err;
  2381. /**
  2382. * No of dest scalers shouldn't exceed hw ds block count and
  2383. * also, match the num of mixers unless it is partial update
  2384. * left only/right only use case - currently PU + DS is not supported
  2385. */
  2386. if (cstate->num_ds > kms->catalog->ds_count ||
  2387. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2388. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2389. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2390. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2391. cstate->ds_cfg[0].flags);
  2392. ret = -EINVAL;
  2393. goto err;
  2394. }
  2395. /**
  2396. * Check if DS needs to be enabled or disabled
  2397. * In case of enable, validate the data
  2398. */
  2399. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2400. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2401. cstate->num_ds, cstate->ds_cfg[0].flags);
  2402. goto disable;
  2403. }
  2404. /* Display resolution */
  2405. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2406. /* Validate the DS data */
  2407. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2408. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2409. prev_lm_width, prev_lm_height,
  2410. max_in_width, max_out_width);
  2411. if (ret)
  2412. goto err;
  2413. disable:
  2414. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2415. num_ds_enable);
  2416. return 0;
  2417. err:
  2418. cstate->ds_dirty = false;
  2419. return ret;
  2420. }
  2421. /**
  2422. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2423. * @crtc: Pointer to CRTC object
  2424. */
  2425. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2426. {
  2427. struct drm_plane *plane = NULL;
  2428. uint32_t wait_ms = 1;
  2429. ktime_t kt_end, kt_wait;
  2430. int rc = 0;
  2431. SDE_DEBUG("\n");
  2432. if (!crtc || !crtc->state) {
  2433. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2434. return;
  2435. }
  2436. /* use monotonic timer to limit total fence wait time */
  2437. kt_end = ktime_add_ns(ktime_get(),
  2438. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2439. /*
  2440. * Wait for fences sequentially, as all of them need to be signalled
  2441. * before we can proceed.
  2442. *
  2443. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2444. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2445. * that each plane can check its fence status and react appropriately
  2446. * if its fence has timed out. Call input fence wait multiple times if
  2447. * fence wait is interrupted due to interrupt call.
  2448. */
  2449. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2450. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2451. do {
  2452. kt_wait = ktime_sub(kt_end, ktime_get());
  2453. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2454. wait_ms = ktime_to_ms(kt_wait);
  2455. else
  2456. wait_ms = 0;
  2457. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2458. } while (wait_ms && rc == -ERESTARTSYS);
  2459. }
  2460. SDE_ATRACE_END("plane_wait_input_fence");
  2461. }
  2462. static void _sde_crtc_setup_mixer_for_encoder(
  2463. struct drm_crtc *crtc,
  2464. struct drm_encoder *enc)
  2465. {
  2466. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2467. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2468. struct sde_rm *rm = &sde_kms->rm;
  2469. struct sde_crtc_mixer *mixer;
  2470. struct sde_hw_ctl *last_valid_ctl = NULL;
  2471. int i;
  2472. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2473. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2474. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2475. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2476. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2477. /* Set up all the mixers and ctls reserved by this encoder */
  2478. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2479. mixer = &sde_crtc->mixers[i];
  2480. if (!sde_rm_get_hw(rm, &lm_iter))
  2481. break;
  2482. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2483. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2484. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2485. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2486. mixer->hw_lm->idx - LM_0);
  2487. mixer->hw_ctl = last_valid_ctl;
  2488. } else {
  2489. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2490. last_valid_ctl = mixer->hw_ctl;
  2491. sde_crtc->num_ctls++;
  2492. }
  2493. /* Shouldn't happen, mixers are always >= ctls */
  2494. if (!mixer->hw_ctl) {
  2495. SDE_ERROR("no valid ctls found for lm %d\n",
  2496. mixer->hw_lm->idx - LM_0);
  2497. return;
  2498. }
  2499. /* Dspp may be null */
  2500. (void) sde_rm_get_hw(rm, &dspp_iter);
  2501. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2502. /* DS may be null */
  2503. (void) sde_rm_get_hw(rm, &ds_iter);
  2504. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2505. mixer->encoder = enc;
  2506. sde_crtc->num_mixers++;
  2507. SDE_DEBUG("setup mixer %d: lm %d\n",
  2508. i, mixer->hw_lm->idx - LM_0);
  2509. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2510. i, mixer->hw_ctl->idx - CTL_0);
  2511. if (mixer->hw_ds)
  2512. SDE_DEBUG("setup mixer %d: ds %d\n",
  2513. i, mixer->hw_ds->idx - DS_0);
  2514. }
  2515. }
  2516. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2517. {
  2518. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2519. struct drm_encoder *enc;
  2520. sde_crtc->num_ctls = 0;
  2521. sde_crtc->num_mixers = 0;
  2522. sde_crtc->mixers_swapped = false;
  2523. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2524. mutex_lock(&sde_crtc->crtc_lock);
  2525. /* Check for mixers on all encoders attached to this crtc */
  2526. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2527. if (enc->crtc != crtc)
  2528. continue;
  2529. /* avoid overwriting mixers info from a copy encoder */
  2530. if (sde_encoder_in_clone_mode(enc))
  2531. continue;
  2532. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2533. }
  2534. mutex_unlock(&sde_crtc->crtc_lock);
  2535. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2536. }
  2537. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2538. {
  2539. int i;
  2540. struct sde_crtc_state *cstate;
  2541. cstate = to_sde_crtc_state(state);
  2542. cstate->is_ppsplit = false;
  2543. for (i = 0; i < cstate->num_connectors; i++) {
  2544. struct drm_connector *conn = cstate->connectors[i];
  2545. if (sde_connector_get_topology_name(conn) ==
  2546. SDE_RM_TOPOLOGY_PPSPLIT)
  2547. cstate->is_ppsplit = true;
  2548. }
  2549. }
  2550. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2551. struct drm_crtc_state *state)
  2552. {
  2553. struct sde_crtc *sde_crtc;
  2554. struct sde_crtc_state *cstate;
  2555. struct drm_display_mode *adj_mode;
  2556. u32 crtc_split_width;
  2557. int i;
  2558. if (!crtc || !state) {
  2559. SDE_ERROR("invalid args\n");
  2560. return;
  2561. }
  2562. sde_crtc = to_sde_crtc(crtc);
  2563. cstate = to_sde_crtc_state(state);
  2564. adj_mode = &state->adjusted_mode;
  2565. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2566. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2567. cstate->lm_bounds[i].x = crtc_split_width * i;
  2568. cstate->lm_bounds[i].y = 0;
  2569. cstate->lm_bounds[i].w = crtc_split_width;
  2570. cstate->lm_bounds[i].h =
  2571. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2572. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2573. sizeof(cstate->lm_roi[i]));
  2574. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2575. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2576. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2577. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2578. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2579. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2580. }
  2581. drm_mode_debug_printmodeline(adj_mode);
  2582. }
  2583. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2584. struct drm_crtc_state *old_state)
  2585. {
  2586. struct sde_crtc *sde_crtc;
  2587. struct drm_encoder *encoder;
  2588. struct drm_device *dev;
  2589. struct sde_kms *sde_kms;
  2590. struct sde_splash_display *splash_display;
  2591. bool cont_splash_enabled = false;
  2592. size_t i;
  2593. if (!crtc) {
  2594. SDE_ERROR("invalid crtc\n");
  2595. return;
  2596. }
  2597. if (!crtc->state->enable) {
  2598. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2599. crtc->base.id, crtc->state->enable);
  2600. return;
  2601. }
  2602. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2603. SDE_ERROR("power resource is not enabled\n");
  2604. return;
  2605. }
  2606. sde_kms = _sde_crtc_get_kms(crtc);
  2607. if (!sde_kms)
  2608. return;
  2609. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2610. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2611. sde_crtc = to_sde_crtc(crtc);
  2612. dev = crtc->dev;
  2613. if (!sde_crtc->num_mixers) {
  2614. _sde_crtc_setup_mixers(crtc);
  2615. _sde_crtc_setup_is_ppsplit(crtc->state);
  2616. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2617. }
  2618. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2619. if (encoder->crtc != crtc)
  2620. continue;
  2621. /* encoder will trigger pending mask now */
  2622. sde_encoder_trigger_kickoff_pending(encoder);
  2623. }
  2624. /*
  2625. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2626. * it means we are trying to flush a CRTC whose state is disabled:
  2627. * nothing else needs to be done.
  2628. */
  2629. if (unlikely(!sde_crtc->num_mixers))
  2630. goto end;
  2631. _sde_crtc_blend_setup(crtc, old_state, true);
  2632. _sde_crtc_dest_scaler_setup(crtc);
  2633. /* cancel the idle notify delayed work */
  2634. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2635. MSM_DISPLAY_VIDEO_MODE) &&
  2636. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2637. SDE_DEBUG("idle notify work cancelled\n");
  2638. /*
  2639. * Since CP properties use AXI buffer to program the
  2640. * HW, check if context bank is in attached state,
  2641. * apply color processing properties only if
  2642. * smmu state is attached,
  2643. */
  2644. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2645. splash_display = &sde_kms->splash_data.splash_display[i];
  2646. if (splash_display->cont_splash_enabled &&
  2647. splash_display->encoder &&
  2648. crtc == splash_display->encoder->crtc)
  2649. cont_splash_enabled = true;
  2650. }
  2651. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2652. (cont_splash_enabled || sde_crtc->enabled))
  2653. sde_cp_crtc_apply_properties(crtc);
  2654. /*
  2655. * PP_DONE irq is only used by command mode for now.
  2656. * It is better to request pending before FLUSH and START trigger
  2657. * to make sure no pp_done irq missed.
  2658. * This is safe because no pp_done will happen before SW trigger
  2659. * in command mode.
  2660. */
  2661. end:
  2662. SDE_ATRACE_END("crtc_atomic_begin");
  2663. }
  2664. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2665. struct drm_crtc_state *old_crtc_state)
  2666. {
  2667. struct drm_encoder *encoder;
  2668. struct sde_crtc *sde_crtc;
  2669. struct drm_device *dev;
  2670. struct drm_plane *plane;
  2671. struct msm_drm_private *priv;
  2672. struct msm_drm_thread *event_thread;
  2673. struct sde_crtc_state *cstate;
  2674. struct sde_kms *sde_kms;
  2675. int idle_time = 0;
  2676. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2677. SDE_ERROR("invalid crtc\n");
  2678. return;
  2679. }
  2680. if (!crtc->state->enable) {
  2681. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2682. crtc->base.id, crtc->state->enable);
  2683. return;
  2684. }
  2685. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2686. SDE_ERROR("power resource is not enabled\n");
  2687. return;
  2688. }
  2689. sde_kms = _sde_crtc_get_kms(crtc);
  2690. if (!sde_kms) {
  2691. SDE_ERROR("invalid kms\n");
  2692. return;
  2693. }
  2694. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2695. sde_crtc = to_sde_crtc(crtc);
  2696. cstate = to_sde_crtc_state(crtc->state);
  2697. dev = crtc->dev;
  2698. priv = dev->dev_private;
  2699. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2700. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2701. return;
  2702. }
  2703. event_thread = &priv->event_thread[crtc->index];
  2704. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2705. /*
  2706. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2707. * it means we are trying to flush a CRTC whose state is disabled:
  2708. * nothing else needs to be done.
  2709. */
  2710. if (unlikely(!sde_crtc->num_mixers))
  2711. return;
  2712. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2713. /*
  2714. * For planes without commit update, drm framework will not add
  2715. * those planes to current state since hardware update is not
  2716. * required. However, if those planes were power collapsed since
  2717. * last commit cycle, driver has to restore the hardware state
  2718. * of those planes explicitly here prior to plane flush.
  2719. * Also use this iteration to see if any plane requires cache,
  2720. * so during the perf update driver can activate/deactivate
  2721. * the cache accordingly.
  2722. */
  2723. sde_crtc->new_perf.llcc_active = false;
  2724. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2725. sde_plane_restore(plane);
  2726. if (sde_plane_is_cache_required(plane))
  2727. sde_crtc->new_perf.llcc_active = true;
  2728. }
  2729. /* wait for acquire fences before anything else is done */
  2730. _sde_crtc_wait_for_fences(crtc);
  2731. /* schedule the idle notify delayed work */
  2732. if (idle_time && sde_encoder_check_curr_mode(
  2733. sde_crtc->mixers[0].encoder,
  2734. MSM_DISPLAY_VIDEO_MODE)) {
  2735. kthread_queue_delayed_work(&event_thread->worker,
  2736. &sde_crtc->idle_notify_work,
  2737. msecs_to_jiffies(idle_time));
  2738. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2739. }
  2740. if (!cstate->rsc_update) {
  2741. drm_for_each_encoder_mask(encoder, dev,
  2742. crtc->state->encoder_mask) {
  2743. cstate->rsc_client =
  2744. sde_encoder_get_rsc_client(encoder);
  2745. }
  2746. cstate->rsc_update = true;
  2747. }
  2748. /* update performance setting before crtc kickoff */
  2749. sde_core_perf_crtc_update(crtc, 1, false);
  2750. /*
  2751. * Final plane updates: Give each plane a chance to complete all
  2752. * required writes/flushing before crtc's "flush
  2753. * everything" call below.
  2754. */
  2755. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2756. if (sde_kms->smmu_state.transition_error)
  2757. sde_plane_set_error(plane, true);
  2758. sde_plane_flush(plane);
  2759. }
  2760. /* Kickoff will be scheduled by outer layer */
  2761. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2762. }
  2763. /**
  2764. * sde_crtc_destroy_state - state destroy hook
  2765. * @crtc: drm CRTC
  2766. * @state: CRTC state object to release
  2767. */
  2768. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2769. struct drm_crtc_state *state)
  2770. {
  2771. struct sde_crtc *sde_crtc;
  2772. struct sde_crtc_state *cstate;
  2773. struct drm_encoder *enc;
  2774. struct sde_kms *sde_kms;
  2775. if (!crtc || !state) {
  2776. SDE_ERROR("invalid argument(s)\n");
  2777. return;
  2778. }
  2779. sde_crtc = to_sde_crtc(crtc);
  2780. cstate = to_sde_crtc_state(state);
  2781. sde_kms = _sde_crtc_get_kms(crtc);
  2782. if (!sde_kms) {
  2783. SDE_ERROR("invalid sde_kms\n");
  2784. return;
  2785. }
  2786. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2787. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2788. sde_rm_release(&sde_kms->rm, enc, true);
  2789. __drm_atomic_helper_crtc_destroy_state(state);
  2790. /* destroy value helper */
  2791. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2792. &cstate->property_state);
  2793. }
  2794. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2795. {
  2796. struct sde_crtc *sde_crtc;
  2797. int i;
  2798. if (!crtc) {
  2799. SDE_ERROR("invalid argument\n");
  2800. return -EINVAL;
  2801. }
  2802. sde_crtc = to_sde_crtc(crtc);
  2803. if (!atomic_read(&sde_crtc->frame_pending)) {
  2804. SDE_DEBUG("no frames pending\n");
  2805. return 0;
  2806. }
  2807. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2808. /*
  2809. * flush all the event thread work to make sure all the
  2810. * FRAME_EVENTS from encoder are propagated to crtc
  2811. */
  2812. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2813. if (list_empty(&sde_crtc->frame_events[i].list))
  2814. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2815. }
  2816. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2817. return 0;
  2818. }
  2819. /**
  2820. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2821. * @crtc: Pointer to crtc structure
  2822. */
  2823. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2824. {
  2825. struct drm_plane *plane;
  2826. struct drm_plane_state *state;
  2827. struct sde_crtc *sde_crtc;
  2828. struct sde_crtc_mixer *mixer;
  2829. struct sde_hw_ctl *ctl;
  2830. if (!crtc)
  2831. return;
  2832. sde_crtc = to_sde_crtc(crtc);
  2833. mixer = sde_crtc->mixers;
  2834. if (!mixer)
  2835. return;
  2836. ctl = mixer->hw_ctl;
  2837. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2838. state = plane->state;
  2839. if (!state)
  2840. continue;
  2841. /* clear plane flush bitmask */
  2842. sde_plane_ctl_flush(plane, ctl, false);
  2843. }
  2844. }
  2845. /**
  2846. * sde_crtc_reset_hw - attempt hardware reset on errors
  2847. * @crtc: Pointer to DRM crtc instance
  2848. * @old_state: Pointer to crtc state for previous commit
  2849. * @recovery_events: Whether or not recovery events are enabled
  2850. * Returns: Zero if current commit should still be attempted
  2851. */
  2852. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2853. bool recovery_events)
  2854. {
  2855. struct drm_plane *plane_halt[MAX_PLANES];
  2856. struct drm_plane *plane;
  2857. struct drm_encoder *encoder;
  2858. struct sde_crtc *sde_crtc;
  2859. struct sde_crtc_state *cstate;
  2860. struct sde_hw_ctl *ctl;
  2861. signed int i, plane_count;
  2862. int rc;
  2863. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2864. return -EINVAL;
  2865. sde_crtc = to_sde_crtc(crtc);
  2866. cstate = to_sde_crtc_state(crtc->state);
  2867. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2868. /* optionally generate a panic instead of performing a h/w reset */
  2869. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2870. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2871. ctl = sde_crtc->mixers[i].hw_ctl;
  2872. if (!ctl || !ctl->ops.reset)
  2873. continue;
  2874. rc = ctl->ops.reset(ctl);
  2875. if (rc) {
  2876. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2877. crtc->base.id, ctl->idx - CTL_0);
  2878. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2879. SDE_EVTLOG_ERROR);
  2880. break;
  2881. }
  2882. }
  2883. /* Early out if simple ctl reset succeeded */
  2884. if (i == sde_crtc->num_ctls)
  2885. return 0;
  2886. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2887. /* force all components in the system into reset at the same time */
  2888. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2889. ctl = sde_crtc->mixers[i].hw_ctl;
  2890. if (!ctl || !ctl->ops.hard_reset)
  2891. continue;
  2892. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2893. ctl->ops.hard_reset(ctl, true);
  2894. }
  2895. plane_count = 0;
  2896. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2897. if (plane_count >= ARRAY_SIZE(plane_halt))
  2898. break;
  2899. plane_halt[plane_count++] = plane;
  2900. sde_plane_halt_requests(plane, true);
  2901. sde_plane_set_revalidate(plane, true);
  2902. }
  2903. /* provide safe "border color only" commit configuration for later */
  2904. _sde_crtc_remove_pipe_flush(crtc);
  2905. _sde_crtc_blend_setup(crtc, old_state, false);
  2906. /* take h/w components out of reset */
  2907. for (i = plane_count - 1; i >= 0; --i)
  2908. sde_plane_halt_requests(plane_halt[i], false);
  2909. /* attempt to poll for start of frame cycle before reset release */
  2910. list_for_each_entry(encoder,
  2911. &crtc->dev->mode_config.encoder_list, head) {
  2912. if (encoder->crtc != crtc)
  2913. continue;
  2914. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2915. sde_encoder_poll_line_counts(encoder);
  2916. }
  2917. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2918. ctl = sde_crtc->mixers[i].hw_ctl;
  2919. if (!ctl || !ctl->ops.hard_reset)
  2920. continue;
  2921. ctl->ops.hard_reset(ctl, false);
  2922. }
  2923. list_for_each_entry(encoder,
  2924. &crtc->dev->mode_config.encoder_list, head) {
  2925. if (encoder->crtc != crtc)
  2926. continue;
  2927. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2928. sde_encoder_kickoff(encoder, false);
  2929. }
  2930. /* panic the device if VBIF is not in good state */
  2931. return !recovery_events ? 0 : -EAGAIN;
  2932. }
  2933. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2934. struct drm_crtc_state *old_state)
  2935. {
  2936. struct drm_encoder *encoder;
  2937. struct drm_device *dev;
  2938. struct sde_crtc *sde_crtc;
  2939. struct msm_drm_private *priv;
  2940. struct sde_kms *sde_kms;
  2941. struct sde_crtc_state *cstate;
  2942. bool is_error = false, reset_req;
  2943. unsigned long flags;
  2944. enum sde_crtc_idle_pc_state idle_pc_state;
  2945. struct sde_encoder_kickoff_params params = { 0 };
  2946. if (!crtc) {
  2947. SDE_ERROR("invalid argument\n");
  2948. return;
  2949. }
  2950. dev = crtc->dev;
  2951. sde_crtc = to_sde_crtc(crtc);
  2952. sde_kms = _sde_crtc_get_kms(crtc);
  2953. reset_req = false;
  2954. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2955. SDE_ERROR("invalid argument\n");
  2956. return;
  2957. }
  2958. priv = sde_kms->dev->dev_private;
  2959. cstate = to_sde_crtc_state(crtc->state);
  2960. /*
  2961. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2962. * it means we are trying to start a CRTC whose state is disabled:
  2963. * nothing else needs to be done.
  2964. */
  2965. if (unlikely(!sde_crtc->num_mixers))
  2966. return;
  2967. SDE_ATRACE_BEGIN("crtc_commit");
  2968. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2969. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2970. if (encoder->crtc != crtc)
  2971. continue;
  2972. /*
  2973. * Encoder will flush/start now, unless it has a tx pending.
  2974. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2975. */
  2976. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2977. crtc->state);
  2978. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2979. reset_req = true;
  2980. if (idle_pc_state != IDLE_PC_NONE)
  2981. sde_encoder_control_idle_pc(encoder,
  2982. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2983. }
  2984. /*
  2985. * Optionally attempt h/w recovery if any errors were detected while
  2986. * preparing for the kickoff
  2987. */
  2988. if (reset_req) {
  2989. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  2990. if (sde_crtc->frame_trigger_mode
  2991. != FRAME_DONE_WAIT_POSTED_START &&
  2992. sde_crtc_reset_hw(crtc, old_state,
  2993. params.recovery_events_enabled))
  2994. is_error = true;
  2995. }
  2996. sde_crtc_calc_fps(sde_crtc);
  2997. SDE_ATRACE_BEGIN("flush_event_thread");
  2998. _sde_crtc_flush_event_thread(crtc);
  2999. SDE_ATRACE_END("flush_event_thread");
  3000. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3001. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3002. /* acquire bandwidth and other resources */
  3003. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3004. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3005. } else {
  3006. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3007. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3008. }
  3009. sde_crtc->play_count++;
  3010. sde_vbif_clear_errors(sde_kms);
  3011. if (is_error) {
  3012. _sde_crtc_remove_pipe_flush(crtc);
  3013. _sde_crtc_blend_setup(crtc, old_state, false);
  3014. }
  3015. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3016. if (encoder->crtc != crtc)
  3017. continue;
  3018. sde_encoder_kickoff(encoder, false);
  3019. }
  3020. /* store the event after frame trigger */
  3021. if (sde_crtc->event) {
  3022. WARN_ON(sde_crtc->event);
  3023. } else {
  3024. spin_lock_irqsave(&dev->event_lock, flags);
  3025. sde_crtc->event = crtc->state->event;
  3026. spin_unlock_irqrestore(&dev->event_lock, flags);
  3027. }
  3028. SDE_ATRACE_END("crtc_commit");
  3029. }
  3030. /**
  3031. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3032. * @sde_crtc: Pointer to sde crtc structure
  3033. * @enable: Whether to enable/disable vblanks
  3034. *
  3035. * @Return: error code
  3036. */
  3037. static int _sde_crtc_vblank_enable_no_lock(
  3038. struct sde_crtc *sde_crtc, bool enable)
  3039. {
  3040. struct drm_crtc *crtc;
  3041. struct drm_encoder *enc;
  3042. if (!sde_crtc) {
  3043. SDE_ERROR("invalid crtc\n");
  3044. return -EINVAL;
  3045. }
  3046. crtc = &sde_crtc->base;
  3047. if (enable) {
  3048. int ret;
  3049. /* drop lock since power crtc cb may try to re-acquire lock */
  3050. mutex_unlock(&sde_crtc->crtc_lock);
  3051. ret = pm_runtime_get_sync(crtc->dev->dev);
  3052. mutex_lock(&sde_crtc->crtc_lock);
  3053. if (ret < 0)
  3054. return ret;
  3055. drm_for_each_encoder_mask(enc, crtc->dev,
  3056. crtc->state->encoder_mask) {
  3057. if (enc->crtc != crtc)
  3058. continue;
  3059. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3060. sde_crtc->enabled);
  3061. sde_encoder_register_vblank_callback(enc,
  3062. sde_crtc_vblank_cb, (void *)crtc);
  3063. }
  3064. } else {
  3065. drm_for_each_encoder_mask(enc, crtc->dev,
  3066. crtc->state->encoder_mask) {
  3067. if (enc->crtc != crtc)
  3068. continue;
  3069. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3070. sde_crtc->enabled);
  3071. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3072. }
  3073. /* drop lock since power crtc cb may try to re-acquire lock */
  3074. mutex_unlock(&sde_crtc->crtc_lock);
  3075. pm_runtime_put_sync(crtc->dev->dev);
  3076. mutex_lock(&sde_crtc->crtc_lock);
  3077. }
  3078. return 0;
  3079. }
  3080. /**
  3081. * sde_crtc_duplicate_state - state duplicate hook
  3082. * @crtc: Pointer to drm crtc structure
  3083. * @Returns: Pointer to new drm_crtc_state structure
  3084. */
  3085. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3086. {
  3087. struct sde_crtc *sde_crtc;
  3088. struct sde_crtc_state *cstate, *old_cstate;
  3089. if (!crtc || !crtc->state) {
  3090. SDE_ERROR("invalid argument(s)\n");
  3091. return NULL;
  3092. }
  3093. sde_crtc = to_sde_crtc(crtc);
  3094. old_cstate = to_sde_crtc_state(crtc->state);
  3095. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3096. if (!cstate) {
  3097. SDE_ERROR("failed to allocate state\n");
  3098. return NULL;
  3099. }
  3100. /* duplicate value helper */
  3101. msm_property_duplicate_state(&sde_crtc->property_info,
  3102. old_cstate, cstate,
  3103. &cstate->property_state, cstate->property_values);
  3104. /* clear destination scaler dirty bit */
  3105. cstate->ds_dirty = false;
  3106. /* duplicate base helper */
  3107. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3108. return &cstate->base;
  3109. }
  3110. /**
  3111. * sde_crtc_reset - reset hook for CRTCs
  3112. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3113. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3114. * @crtc: Pointer to drm crtc structure
  3115. */
  3116. static void sde_crtc_reset(struct drm_crtc *crtc)
  3117. {
  3118. struct sde_crtc *sde_crtc;
  3119. struct sde_crtc_state *cstate;
  3120. if (!crtc) {
  3121. SDE_ERROR("invalid crtc\n");
  3122. return;
  3123. }
  3124. /* revert suspend actions, if necessary */
  3125. if (!sde_crtc_is_reset_required(crtc)) {
  3126. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3127. return;
  3128. }
  3129. /* remove previous state, if present */
  3130. if (crtc->state) {
  3131. sde_crtc_destroy_state(crtc, crtc->state);
  3132. crtc->state = 0;
  3133. }
  3134. sde_crtc = to_sde_crtc(crtc);
  3135. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3136. if (!cstate) {
  3137. SDE_ERROR("failed to allocate state\n");
  3138. return;
  3139. }
  3140. /* reset value helper */
  3141. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3142. &cstate->property_state,
  3143. cstate->property_values);
  3144. _sde_crtc_set_input_fence_timeout(cstate);
  3145. cstate->base.crtc = crtc;
  3146. crtc->state = &cstate->base;
  3147. }
  3148. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3149. {
  3150. struct drm_crtc *crtc = arg;
  3151. struct sde_crtc *sde_crtc;
  3152. struct sde_crtc_state *cstate;
  3153. struct drm_plane *plane;
  3154. struct drm_encoder *encoder;
  3155. u32 power_on;
  3156. unsigned long flags;
  3157. struct sde_crtc_irq_info *node = NULL;
  3158. int ret = 0;
  3159. struct drm_event event;
  3160. if (!crtc) {
  3161. SDE_ERROR("invalid crtc\n");
  3162. return;
  3163. }
  3164. sde_crtc = to_sde_crtc(crtc);
  3165. cstate = to_sde_crtc_state(crtc->state);
  3166. mutex_lock(&sde_crtc->crtc_lock);
  3167. SDE_EVT32(DRMID(crtc), event_type);
  3168. switch (event_type) {
  3169. case SDE_POWER_EVENT_POST_ENABLE:
  3170. /* restore encoder; crtc will be programmed during commit */
  3171. drm_for_each_encoder_mask(encoder, crtc->dev,
  3172. crtc->state->encoder_mask) {
  3173. sde_encoder_virt_restore(encoder);
  3174. }
  3175. /* restore UIDLE */
  3176. sde_core_perf_crtc_update_uidle(crtc, true);
  3177. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3178. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3179. ret = 0;
  3180. if (node->func)
  3181. ret = node->func(crtc, true, &node->irq);
  3182. if (ret)
  3183. SDE_ERROR("%s failed to enable event %x\n",
  3184. sde_crtc->name, node->event);
  3185. }
  3186. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3187. sde_cp_crtc_post_ipc(crtc);
  3188. break;
  3189. case SDE_POWER_EVENT_PRE_DISABLE:
  3190. drm_for_each_encoder_mask(encoder, crtc->dev,
  3191. crtc->state->encoder_mask) {
  3192. /*
  3193. * disable the vsync source after updating the
  3194. * rsc state. rsc state update might have vsync wait
  3195. * and vsync source must be disabled after it.
  3196. * It will avoid generating any vsync from this point
  3197. * till mode-2 entry. It is SW workaround for HW
  3198. * limitation and should not be removed without
  3199. * checking the updated design.
  3200. */
  3201. sde_encoder_control_te(encoder, false);
  3202. }
  3203. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3204. node = NULL;
  3205. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3206. ret = 0;
  3207. if (node->func)
  3208. ret = node->func(crtc, false, &node->irq);
  3209. if (ret)
  3210. SDE_ERROR("%s failed to disable event %x\n",
  3211. sde_crtc->name, node->event);
  3212. }
  3213. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3214. sde_cp_crtc_pre_ipc(crtc);
  3215. break;
  3216. case SDE_POWER_EVENT_POST_DISABLE:
  3217. /*
  3218. * set revalidate flag in planes, so it will be re-programmed
  3219. * in the next frame update
  3220. */
  3221. drm_atomic_crtc_for_each_plane(plane, crtc)
  3222. sde_plane_set_revalidate(plane, true);
  3223. sde_cp_crtc_suspend(crtc);
  3224. /**
  3225. * destination scaler if enabled should be reconfigured
  3226. * in the next frame update
  3227. */
  3228. if (cstate->num_ds_enabled)
  3229. sde_crtc->ds_reconfig = true;
  3230. event.type = DRM_EVENT_SDE_POWER;
  3231. event.length = sizeof(power_on);
  3232. power_on = 0;
  3233. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3234. (u8 *)&power_on);
  3235. break;
  3236. default:
  3237. SDE_DEBUG("event:%d not handled\n", event_type);
  3238. break;
  3239. }
  3240. mutex_unlock(&sde_crtc->crtc_lock);
  3241. }
  3242. static void sde_crtc_disable(struct drm_crtc *crtc)
  3243. {
  3244. struct sde_kms *sde_kms;
  3245. struct sde_crtc *sde_crtc;
  3246. struct sde_crtc_state *cstate;
  3247. struct drm_encoder *encoder;
  3248. struct msm_drm_private *priv;
  3249. unsigned long flags;
  3250. struct sde_crtc_irq_info *node = NULL;
  3251. struct drm_event event;
  3252. u32 power_on;
  3253. bool in_cont_splash = false;
  3254. int ret, i;
  3255. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3256. SDE_ERROR("invalid crtc\n");
  3257. return;
  3258. }
  3259. sde_kms = _sde_crtc_get_kms(crtc);
  3260. if (!sde_kms) {
  3261. SDE_ERROR("invalid kms\n");
  3262. return;
  3263. }
  3264. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3265. SDE_ERROR("power resource is not enabled\n");
  3266. return;
  3267. }
  3268. sde_crtc = to_sde_crtc(crtc);
  3269. cstate = to_sde_crtc_state(crtc->state);
  3270. priv = crtc->dev->dev_private;
  3271. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3272. drm_crtc_vblank_off(crtc);
  3273. mutex_lock(&sde_crtc->crtc_lock);
  3274. SDE_EVT32_VERBOSE(DRMID(crtc));
  3275. /* update color processing on suspend */
  3276. event.type = DRM_EVENT_CRTC_POWER;
  3277. event.length = sizeof(u32);
  3278. sde_cp_crtc_suspend(crtc);
  3279. power_on = 0;
  3280. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3281. (u8 *)&power_on);
  3282. /* destination scaler if enabled should be reconfigured on resume */
  3283. if (cstate->num_ds_enabled)
  3284. sde_crtc->ds_reconfig = true;
  3285. _sde_crtc_flush_event_thread(crtc);
  3286. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3287. crtc->state->active, crtc->state->enable);
  3288. sde_crtc->enabled = false;
  3289. /* Try to disable uidle */
  3290. sde_core_perf_crtc_update_uidle(crtc, false);
  3291. if (atomic_read(&sde_crtc->frame_pending)) {
  3292. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3293. atomic_read(&sde_crtc->frame_pending));
  3294. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3295. SDE_EVTLOG_FUNC_CASE2);
  3296. sde_core_perf_crtc_release_bw(crtc);
  3297. atomic_set(&sde_crtc->frame_pending, 0);
  3298. }
  3299. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3300. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3301. ret = 0;
  3302. if (node->func)
  3303. ret = node->func(crtc, false, &node->irq);
  3304. if (ret)
  3305. SDE_ERROR("%s failed to disable event %x\n",
  3306. sde_crtc->name, node->event);
  3307. }
  3308. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3309. drm_for_each_encoder_mask(encoder, crtc->dev,
  3310. crtc->state->encoder_mask) {
  3311. if (sde_encoder_in_cont_splash(encoder)) {
  3312. in_cont_splash = true;
  3313. break;
  3314. }
  3315. }
  3316. /* avoid clk/bw downvote if cont-splash is enabled */
  3317. if (!in_cont_splash)
  3318. sde_core_perf_crtc_update(crtc, 0, true);
  3319. drm_for_each_encoder_mask(encoder, crtc->dev,
  3320. crtc->state->encoder_mask) {
  3321. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3322. cstate->rsc_client = NULL;
  3323. cstate->rsc_update = false;
  3324. /*
  3325. * reset idle power-collapse to original state during suspend;
  3326. * user-mode will change the state on resume, if required
  3327. */
  3328. if (sde_kms->catalog->has_idle_pc)
  3329. sde_encoder_control_idle_pc(encoder, true);
  3330. }
  3331. if (sde_crtc->power_event)
  3332. sde_power_handle_unregister_event(&priv->phandle,
  3333. sde_crtc->power_event);
  3334. /**
  3335. * All callbacks are unregistered and frame done waits are complete
  3336. * at this point. No buffers are accessed by hardware.
  3337. * reset the fence timeline if crtc will not be enabled for this commit
  3338. */
  3339. if (!crtc->state->active || !crtc->state->enable) {
  3340. sde_fence_signal(sde_crtc->output_fence,
  3341. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3342. for (i = 0; i < cstate->num_connectors; ++i)
  3343. sde_connector_commit_reset(cstate->connectors[i],
  3344. ktime_get());
  3345. }
  3346. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3347. sde_crtc->num_mixers = 0;
  3348. sde_crtc->mixers_swapped = false;
  3349. /* disable clk & bw control until clk & bw properties are set */
  3350. cstate->bw_control = false;
  3351. cstate->bw_split_vote = false;
  3352. mutex_unlock(&sde_crtc->crtc_lock);
  3353. }
  3354. static void sde_crtc_enable(struct drm_crtc *crtc,
  3355. struct drm_crtc_state *old_crtc_state)
  3356. {
  3357. struct sde_crtc *sde_crtc;
  3358. struct drm_encoder *encoder;
  3359. struct msm_drm_private *priv;
  3360. unsigned long flags;
  3361. struct sde_crtc_irq_info *node = NULL;
  3362. struct drm_event event;
  3363. u32 power_on;
  3364. int ret, i;
  3365. struct sde_crtc_state *cstate;
  3366. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3367. SDE_ERROR("invalid crtc\n");
  3368. return;
  3369. }
  3370. priv = crtc->dev->dev_private;
  3371. cstate = to_sde_crtc_state(crtc->state);
  3372. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3373. SDE_ERROR("power resource is not enabled\n");
  3374. return;
  3375. }
  3376. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3377. SDE_EVT32_VERBOSE(DRMID(crtc));
  3378. sde_crtc = to_sde_crtc(crtc);
  3379. drm_crtc_vblank_on(crtc);
  3380. mutex_lock(&sde_crtc->crtc_lock);
  3381. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3382. /*
  3383. * Try to enable uidle (if possible), we do this before the call
  3384. * to return early during seamless dms mode, so any fps
  3385. * change is also consider to enable/disable UIDLE
  3386. */
  3387. sde_core_perf_crtc_update_uidle(crtc, true);
  3388. /* return early if crtc is already enabled, do this after UIDLE check */
  3389. if (sde_crtc->enabled) {
  3390. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3391. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3392. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3393. sde_crtc->name);
  3394. else
  3395. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3396. mutex_unlock(&sde_crtc->crtc_lock);
  3397. return;
  3398. }
  3399. drm_for_each_encoder_mask(encoder, crtc->dev,
  3400. crtc->state->encoder_mask) {
  3401. sde_encoder_register_frame_event_callback(encoder,
  3402. sde_crtc_frame_event_cb, crtc);
  3403. }
  3404. sde_crtc->enabled = true;
  3405. /* update color processing on resume */
  3406. event.type = DRM_EVENT_CRTC_POWER;
  3407. event.length = sizeof(u32);
  3408. sde_cp_crtc_resume(crtc);
  3409. power_on = 1;
  3410. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3411. (u8 *)&power_on);
  3412. mutex_unlock(&sde_crtc->crtc_lock);
  3413. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3414. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3415. ret = 0;
  3416. if (node->func)
  3417. ret = node->func(crtc, true, &node->irq);
  3418. if (ret)
  3419. SDE_ERROR("%s failed to enable event %x\n",
  3420. sde_crtc->name, node->event);
  3421. }
  3422. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3423. sde_crtc->power_event = sde_power_handle_register_event(
  3424. &priv->phandle,
  3425. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3426. SDE_POWER_EVENT_PRE_DISABLE,
  3427. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3428. /* Enable ESD thread */
  3429. for (i = 0; i < cstate->num_connectors; i++)
  3430. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3431. }
  3432. /* no input validation - caller API has all the checks */
  3433. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3434. struct plane_state pstates[], int cnt)
  3435. {
  3436. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3437. struct drm_display_mode *mode = &state->adjusted_mode;
  3438. const struct drm_plane_state *pstate;
  3439. struct sde_plane_state *sde_pstate;
  3440. int rc = 0, i;
  3441. /* Check dim layer rect bounds and stage */
  3442. for (i = 0; i < cstate->num_dim_layers; i++) {
  3443. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3444. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3445. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3446. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3447. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3448. (!cstate->dim_layer[i].rect.w) ||
  3449. (!cstate->dim_layer[i].rect.h)) {
  3450. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3451. cstate->dim_layer[i].rect.x,
  3452. cstate->dim_layer[i].rect.y,
  3453. cstate->dim_layer[i].rect.w,
  3454. cstate->dim_layer[i].rect.h,
  3455. cstate->dim_layer[i].stage);
  3456. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3457. mode->vdisplay);
  3458. rc = -E2BIG;
  3459. goto end;
  3460. }
  3461. }
  3462. /* log all src and excl_rect, useful for debugging */
  3463. for (i = 0; i < cnt; i++) {
  3464. pstate = pstates[i].drm_pstate;
  3465. sde_pstate = to_sde_plane_state(pstate);
  3466. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3467. pstate->plane->base.id, pstates[i].stage,
  3468. pstate->crtc_x, pstate->crtc_y,
  3469. pstate->crtc_w, pstate->crtc_h,
  3470. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3471. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3472. }
  3473. end:
  3474. return rc;
  3475. }
  3476. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3477. struct drm_crtc_state *state, struct plane_state pstates[],
  3478. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3479. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3480. {
  3481. struct drm_plane *plane;
  3482. int i;
  3483. if (secure == SDE_DRM_SEC_ONLY) {
  3484. /*
  3485. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3486. * - fb_sec_dir is for secure camera preview and
  3487. * secure display use case
  3488. * - fb_sec is for secure video playback
  3489. * - fb_ns is for normal non secure use cases
  3490. */
  3491. if (fb_ns || fb_sec) {
  3492. SDE_ERROR(
  3493. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3494. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3495. return -EINVAL;
  3496. }
  3497. /*
  3498. * - only one blending stage is allowed in sec_crtc
  3499. * - validate if pipe is allowed for sec-ui updates
  3500. */
  3501. for (i = 1; i < cnt; i++) {
  3502. if (!pstates[i].drm_pstate
  3503. || !pstates[i].drm_pstate->plane) {
  3504. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3505. DRMID(crtc), i);
  3506. return -EINVAL;
  3507. }
  3508. plane = pstates[i].drm_pstate->plane;
  3509. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3510. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3511. DRMID(crtc), plane->base.id);
  3512. return -EINVAL;
  3513. } else if (pstates[i].stage != pstates[i-1].stage) {
  3514. SDE_ERROR(
  3515. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3516. DRMID(crtc), i, pstates[i].stage,
  3517. i-1, pstates[i-1].stage);
  3518. return -EINVAL;
  3519. }
  3520. }
  3521. /* check if all the dim_layers are in the same stage */
  3522. for (i = 1; i < cstate->num_dim_layers; i++) {
  3523. if (cstate->dim_layer[i].stage !=
  3524. cstate->dim_layer[i-1].stage) {
  3525. SDE_ERROR(
  3526. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3527. DRMID(crtc),
  3528. i, cstate->dim_layer[i].stage,
  3529. i-1, cstate->dim_layer[i-1].stage);
  3530. return -EINVAL;
  3531. }
  3532. }
  3533. /*
  3534. * if secure-ui supported blendstage is specified,
  3535. * - fail empty commit
  3536. * - validate dim_layer or plane is staged in the supported
  3537. * blendstage
  3538. */
  3539. if (sde_kms->catalog->sui_supported_blendstage) {
  3540. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3541. cstate->dim_layer[0].stage;
  3542. if ((!cnt && !cstate->num_dim_layers) ||
  3543. (sde_kms->catalog->sui_supported_blendstage
  3544. != (sec_stage - SDE_STAGE_0))) {
  3545. SDE_ERROR(
  3546. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3547. DRMID(crtc), cnt,
  3548. cstate->num_dim_layers, sec_stage);
  3549. return -EINVAL;
  3550. }
  3551. }
  3552. }
  3553. return 0;
  3554. }
  3555. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3556. struct drm_crtc_state *state, int fb_sec_dir)
  3557. {
  3558. struct drm_encoder *encoder;
  3559. int encoder_cnt = 0;
  3560. if (fb_sec_dir) {
  3561. drm_for_each_encoder_mask(encoder, crtc->dev,
  3562. state->encoder_mask)
  3563. encoder_cnt++;
  3564. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3565. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3566. DRMID(crtc), encoder_cnt);
  3567. return -EINVAL;
  3568. }
  3569. }
  3570. return 0;
  3571. }
  3572. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3573. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3574. int fb_ns, int fb_sec, int fb_sec_dir)
  3575. {
  3576. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3577. struct drm_encoder *encoder;
  3578. int is_video_mode = false;
  3579. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3580. if (sde_encoder_is_dsi_display(encoder))
  3581. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3582. MSM_DISPLAY_VIDEO_MODE);
  3583. }
  3584. /*
  3585. * In video mode check for null commit before transition
  3586. * from secure to non secure and vice versa
  3587. */
  3588. if (is_video_mode && smmu_state &&
  3589. state->plane_mask && crtc->state->plane_mask &&
  3590. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3591. (secure == SDE_DRM_SEC_ONLY))) ||
  3592. (fb_ns && ((smmu_state->state == DETACHED) ||
  3593. (smmu_state->state == DETACH_ALL_REQ))) ||
  3594. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3595. (smmu_state->state == DETACH_SEC_REQ)) &&
  3596. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3597. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3598. smmu_state->state, smmu_state->secure_level,
  3599. secure, crtc->state->plane_mask, state->plane_mask);
  3600. SDE_ERROR(
  3601. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3602. DRMID(crtc), secure, smmu_state->state,
  3603. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3604. return -EINVAL;
  3605. }
  3606. return 0;
  3607. }
  3608. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3609. struct drm_crtc_state *state, struct plane_state pstates[],
  3610. int cnt)
  3611. {
  3612. struct sde_crtc_state *cstate;
  3613. struct sde_kms *sde_kms;
  3614. uint32_t secure;
  3615. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3616. int rc;
  3617. if (!crtc || !state) {
  3618. SDE_ERROR("invalid arguments\n");
  3619. return -EINVAL;
  3620. }
  3621. sde_kms = _sde_crtc_get_kms(crtc);
  3622. if (!sde_kms || !sde_kms->catalog) {
  3623. SDE_ERROR("invalid kms\n");
  3624. return -EINVAL;
  3625. }
  3626. cstate = to_sde_crtc_state(state);
  3627. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3628. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3629. &fb_sec, &fb_sec_dir);
  3630. if (rc)
  3631. return rc;
  3632. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3633. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3634. if (rc)
  3635. return rc;
  3636. /*
  3637. * secure_crtc is not allowed in a shared toppolgy
  3638. * across different encoders.
  3639. */
  3640. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3641. if (rc)
  3642. return rc;
  3643. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3644. secure, fb_ns, fb_sec, fb_sec_dir);
  3645. if (rc)
  3646. return rc;
  3647. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3648. return 0;
  3649. }
  3650. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3651. struct drm_crtc_state *state,
  3652. struct drm_display_mode *mode,
  3653. struct plane_state *pstates,
  3654. struct drm_plane *plane,
  3655. struct sde_multirect_plane_states *multirect_plane,
  3656. int *cnt)
  3657. {
  3658. struct sde_crtc *sde_crtc;
  3659. struct sde_crtc_state *cstate;
  3660. const struct drm_plane_state *pstate;
  3661. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3662. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3663. sde_crtc = to_sde_crtc(crtc);
  3664. cstate = to_sde_crtc_state(state);
  3665. memset(pipe_staged, 0, sizeof(pipe_staged));
  3666. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3667. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3668. if (cstate->num_ds_enabled)
  3669. mixer_width = mixer_width * cstate->num_ds_enabled;
  3670. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3671. if (IS_ERR_OR_NULL(pstate)) {
  3672. rc = PTR_ERR(pstate);
  3673. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3674. sde_crtc->name, plane->base.id, rc);
  3675. return rc;
  3676. }
  3677. if (*cnt >= SDE_PSTATES_MAX)
  3678. continue;
  3679. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3680. pstates[*cnt].drm_pstate = pstate;
  3681. pstates[*cnt].stage = sde_plane_get_property(
  3682. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3683. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3684. /* check dim layer stage with every plane */
  3685. for (i = 0; i < cstate->num_dim_layers; i++) {
  3686. if (cstate->dim_layer[i].stage ==
  3687. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3688. SDE_ERROR(
  3689. "plane:%d/dim_layer:%i-same stage:%d\n",
  3690. plane->base.id, i,
  3691. cstate->dim_layer[i].stage);
  3692. return -EINVAL;
  3693. }
  3694. }
  3695. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3696. multirect_plane[multirect_count].r0 =
  3697. pipe_staged[pstates[*cnt].pipe_id];
  3698. multirect_plane[multirect_count].r1 = pstate;
  3699. multirect_count++;
  3700. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3701. } else {
  3702. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3703. }
  3704. (*cnt)++;
  3705. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3706. mode->vdisplay) ||
  3707. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3708. mode->hdisplay)) {
  3709. SDE_ERROR("invalid vertical/horizontal destination\n");
  3710. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3711. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3712. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3713. return -E2BIG;
  3714. }
  3715. if (cstate->num_ds_enabled &&
  3716. ((pstate->crtc_h > mixer_height) ||
  3717. (pstate->crtc_w > mixer_width))) {
  3718. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3719. pstate->crtc_w, pstate->crtc_h,
  3720. mixer_width, mixer_height);
  3721. return -E2BIG;
  3722. }
  3723. }
  3724. for (i = 1; i < SSPP_MAX; i++) {
  3725. if (pipe_staged[i]) {
  3726. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3727. SDE_ERROR(
  3728. "r1 only virt plane:%d not supported\n",
  3729. pipe_staged[i]->plane->base.id);
  3730. return -EINVAL;
  3731. }
  3732. sde_plane_clear_multirect(pipe_staged[i]);
  3733. }
  3734. }
  3735. for (i = 0; i < multirect_count; i++) {
  3736. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3737. SDE_ERROR(
  3738. "multirect validation failed for planes (%d - %d)\n",
  3739. multirect_plane[i].r0->plane->base.id,
  3740. multirect_plane[i].r1->plane->base.id);
  3741. return -EINVAL;
  3742. }
  3743. }
  3744. return rc;
  3745. }
  3746. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3747. struct sde_crtc *sde_crtc,
  3748. struct plane_state *pstates,
  3749. struct sde_crtc_state *cstate,
  3750. struct drm_display_mode *mode,
  3751. int cnt)
  3752. {
  3753. int rc = 0, i, z_pos;
  3754. u32 zpos_cnt = 0;
  3755. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3756. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3757. if (rc)
  3758. return rc;
  3759. if (!sde_is_custom_client()) {
  3760. int stage_old = pstates[0].stage;
  3761. z_pos = 0;
  3762. for (i = 0; i < cnt; i++) {
  3763. if (stage_old != pstates[i].stage)
  3764. ++z_pos;
  3765. stage_old = pstates[i].stage;
  3766. pstates[i].stage = z_pos;
  3767. }
  3768. }
  3769. z_pos = -1;
  3770. for (i = 0; i < cnt; i++) {
  3771. /* reset counts at every new blend stage */
  3772. if (pstates[i].stage != z_pos) {
  3773. zpos_cnt = 0;
  3774. z_pos = pstates[i].stage;
  3775. }
  3776. /* verify z_pos setting before using it */
  3777. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3778. SDE_ERROR("> %d plane stages assigned\n",
  3779. SDE_STAGE_MAX - SDE_STAGE_0);
  3780. return -EINVAL;
  3781. } else if (zpos_cnt == 2) {
  3782. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3783. return -EINVAL;
  3784. } else {
  3785. zpos_cnt++;
  3786. }
  3787. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3788. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3789. }
  3790. return rc;
  3791. }
  3792. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3793. struct drm_crtc_state *state,
  3794. struct plane_state *pstates,
  3795. struct sde_multirect_plane_states *multirect_plane)
  3796. {
  3797. struct sde_crtc *sde_crtc;
  3798. struct sde_crtc_state *cstate;
  3799. struct sde_kms *kms;
  3800. struct drm_plane *plane = NULL;
  3801. struct drm_display_mode *mode;
  3802. int rc = 0, cnt = 0;
  3803. kms = _sde_crtc_get_kms(crtc);
  3804. if (!kms || !kms->catalog) {
  3805. SDE_ERROR("invalid parameters\n");
  3806. return -EINVAL;
  3807. }
  3808. sde_crtc = to_sde_crtc(crtc);
  3809. cstate = to_sde_crtc_state(state);
  3810. mode = &state->adjusted_mode;
  3811. /* get plane state for all drm planes associated with crtc state */
  3812. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3813. plane, multirect_plane, &cnt);
  3814. if (rc)
  3815. return rc;
  3816. /* assign mixer stages based on sorted zpos property */
  3817. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3818. if (rc)
  3819. return rc;
  3820. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3821. if (rc)
  3822. return rc;
  3823. /*
  3824. * validate and set source split:
  3825. * use pstates sorted by stage to check planes on same stage
  3826. * we assume that all pipes are in source split so its valid to compare
  3827. * without taking into account left/right mixer placement
  3828. */
  3829. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3830. if (rc)
  3831. return rc;
  3832. return 0;
  3833. }
  3834. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3835. struct drm_crtc_state *state)
  3836. {
  3837. struct drm_device *dev;
  3838. struct sde_crtc *sde_crtc;
  3839. struct plane_state *pstates = NULL;
  3840. struct sde_crtc_state *cstate;
  3841. struct drm_display_mode *mode;
  3842. int rc = 0;
  3843. struct sde_multirect_plane_states *multirect_plane = NULL;
  3844. struct drm_connector *conn;
  3845. struct drm_connector_list_iter conn_iter;
  3846. if (!crtc) {
  3847. SDE_ERROR("invalid crtc\n");
  3848. return -EINVAL;
  3849. }
  3850. dev = crtc->dev;
  3851. sde_crtc = to_sde_crtc(crtc);
  3852. cstate = to_sde_crtc_state(state);
  3853. if (!state->enable || !state->active) {
  3854. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3855. crtc->base.id, state->enable, state->active);
  3856. goto end;
  3857. }
  3858. pstates = kcalloc(SDE_PSTATES_MAX,
  3859. sizeof(struct plane_state), GFP_KERNEL);
  3860. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3861. sizeof(struct sde_multirect_plane_states),
  3862. GFP_KERNEL);
  3863. if (!pstates || !multirect_plane) {
  3864. rc = -ENOMEM;
  3865. goto end;
  3866. }
  3867. mode = &state->adjusted_mode;
  3868. SDE_DEBUG("%s: check", sde_crtc->name);
  3869. /* force a full mode set if active state changed */
  3870. if (state->active_changed)
  3871. state->mode_changed = true;
  3872. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3873. if (rc) {
  3874. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3875. crtc->base.id, rc);
  3876. goto end;
  3877. }
  3878. /* identify connectors attached to this crtc */
  3879. cstate->num_connectors = 0;
  3880. drm_connector_list_iter_begin(dev, &conn_iter);
  3881. drm_for_each_connector_iter(conn, &conn_iter)
  3882. if (conn->state && conn->state->crtc == crtc &&
  3883. cstate->num_connectors < MAX_CONNECTORS) {
  3884. cstate->connectors[cstate->num_connectors++] = conn;
  3885. }
  3886. drm_connector_list_iter_end(&conn_iter);
  3887. _sde_crtc_setup_is_ppsplit(state);
  3888. _sde_crtc_setup_lm_bounds(crtc, state);
  3889. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3890. multirect_plane);
  3891. if (rc) {
  3892. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3893. goto end;
  3894. }
  3895. rc = sde_core_perf_crtc_check(crtc, state);
  3896. if (rc) {
  3897. SDE_ERROR("crtc%d failed performance check %d\n",
  3898. crtc->base.id, rc);
  3899. goto end;
  3900. }
  3901. rc = _sde_crtc_check_rois(crtc, state);
  3902. if (rc) {
  3903. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3904. goto end;
  3905. }
  3906. rc = sde_cp_crtc_check_properties(crtc, state);
  3907. if (rc) {
  3908. SDE_ERROR("crtc%d failed cp properties check %d\n",
  3909. crtc->base.id, rc);
  3910. goto end;
  3911. }
  3912. end:
  3913. kfree(pstates);
  3914. kfree(multirect_plane);
  3915. return rc;
  3916. }
  3917. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3918. {
  3919. struct sde_crtc *sde_crtc;
  3920. int ret;
  3921. if (!crtc) {
  3922. SDE_ERROR("invalid crtc\n");
  3923. return -EINVAL;
  3924. }
  3925. sde_crtc = to_sde_crtc(crtc);
  3926. mutex_lock(&sde_crtc->crtc_lock);
  3927. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  3928. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3929. if (ret)
  3930. SDE_ERROR("%s vblank enable failed: %d\n",
  3931. sde_crtc->name, ret);
  3932. mutex_unlock(&sde_crtc->crtc_lock);
  3933. return 0;
  3934. }
  3935. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  3936. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  3937. {
  3938. sde_kms_info_add_keyint(info, "has_dest_scaler",
  3939. catalog->mdp[0].has_dest_scaler);
  3940. sde_kms_info_add_keyint(info, "dest_scaler_count",
  3941. catalog->ds_count);
  3942. if (catalog->ds[0].top) {
  3943. sde_kms_info_add_keyint(info,
  3944. "max_dest_scaler_input_width",
  3945. catalog->ds[0].top->maxinputwidth);
  3946. sde_kms_info_add_keyint(info,
  3947. "max_dest_scaler_output_width",
  3948. catalog->ds[0].top->maxoutputwidth);
  3949. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  3950. catalog->ds[0].top->maxupscale);
  3951. }
  3952. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  3953. msm_property_install_volatile_range(
  3954. &sde_crtc->property_info, "dest_scaler",
  3955. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  3956. msm_property_install_blob(&sde_crtc->property_info,
  3957. "ds_lut_ed", 0,
  3958. CRTC_PROP_DEST_SCALER_LUT_ED);
  3959. msm_property_install_blob(&sde_crtc->property_info,
  3960. "ds_lut_cir", 0,
  3961. CRTC_PROP_DEST_SCALER_LUT_CIR);
  3962. msm_property_install_blob(&sde_crtc->property_info,
  3963. "ds_lut_sep", 0,
  3964. CRTC_PROP_DEST_SCALER_LUT_SEP);
  3965. } else if (catalog->ds[0].features
  3966. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  3967. msm_property_install_volatile_range(
  3968. &sde_crtc->property_info, "dest_scaler",
  3969. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  3970. }
  3971. }
  3972. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  3973. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  3974. struct sde_kms_info *info)
  3975. {
  3976. msm_property_install_range(&sde_crtc->property_info,
  3977. "core_clk", 0x0, 0, U64_MAX,
  3978. sde_kms->perf.max_core_clk_rate,
  3979. CRTC_PROP_CORE_CLK);
  3980. msm_property_install_range(&sde_crtc->property_info,
  3981. "core_ab", 0x0, 0, U64_MAX,
  3982. catalog->perf.max_bw_high * 1000ULL,
  3983. CRTC_PROP_CORE_AB);
  3984. msm_property_install_range(&sde_crtc->property_info,
  3985. "core_ib", 0x0, 0, U64_MAX,
  3986. catalog->perf.max_bw_high * 1000ULL,
  3987. CRTC_PROP_CORE_IB);
  3988. msm_property_install_range(&sde_crtc->property_info,
  3989. "llcc_ab", 0x0, 0, U64_MAX,
  3990. catalog->perf.max_bw_high * 1000ULL,
  3991. CRTC_PROP_LLCC_AB);
  3992. msm_property_install_range(&sde_crtc->property_info,
  3993. "llcc_ib", 0x0, 0, U64_MAX,
  3994. catalog->perf.max_bw_high * 1000ULL,
  3995. CRTC_PROP_LLCC_IB);
  3996. msm_property_install_range(&sde_crtc->property_info,
  3997. "dram_ab", 0x0, 0, U64_MAX,
  3998. catalog->perf.max_bw_high * 1000ULL,
  3999. CRTC_PROP_DRAM_AB);
  4000. msm_property_install_range(&sde_crtc->property_info,
  4001. "dram_ib", 0x0, 0, U64_MAX,
  4002. catalog->perf.max_bw_high * 1000ULL,
  4003. CRTC_PROP_DRAM_IB);
  4004. msm_property_install_range(&sde_crtc->property_info,
  4005. "rot_prefill_bw", 0, 0, U64_MAX,
  4006. catalog->perf.max_bw_high * 1000ULL,
  4007. CRTC_PROP_ROT_PREFILL_BW);
  4008. msm_property_install_range(&sde_crtc->property_info,
  4009. "rot_clk", 0, 0, U64_MAX,
  4010. sde_kms->perf.max_core_clk_rate,
  4011. CRTC_PROP_ROT_CLK);
  4012. if (catalog->perf.max_bw_low)
  4013. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4014. catalog->perf.max_bw_low * 1000LL);
  4015. if (catalog->perf.max_bw_high)
  4016. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4017. catalog->perf.max_bw_high * 1000LL);
  4018. if (catalog->perf.min_core_ib)
  4019. sde_kms_info_add_keyint(info, "min_core_ib",
  4020. catalog->perf.min_core_ib * 1000LL);
  4021. if (catalog->perf.min_llcc_ib)
  4022. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4023. catalog->perf.min_llcc_ib * 1000LL);
  4024. if (catalog->perf.min_dram_ib)
  4025. sde_kms_info_add_keyint(info, "min_dram_ib",
  4026. catalog->perf.min_dram_ib * 1000LL);
  4027. if (sde_kms->perf.max_core_clk_rate)
  4028. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4029. sde_kms->perf.max_core_clk_rate);
  4030. }
  4031. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4032. struct sde_mdss_cfg *catalog)
  4033. {
  4034. int i, j;
  4035. sde_kms_info_reset(info);
  4036. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4037. sde_kms_info_add_keyint(info, "max_linewidth",
  4038. catalog->max_mixer_width);
  4039. sde_kms_info_add_keyint(info, "max_blendstages",
  4040. catalog->max_mixer_blendstages);
  4041. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4042. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4043. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4044. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4045. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4046. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4047. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4048. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4049. catalog->macrotile_mode);
  4050. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4051. catalog->mdp[0].highest_bank_bit);
  4052. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4053. catalog->mdp[0].ubwc_swizzle);
  4054. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4055. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4056. else
  4057. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4058. if (sde_is_custom_client()) {
  4059. /* No support for SMART_DMA_V1 yet */
  4060. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4061. sde_kms_info_add_keystr(info,
  4062. "smart_dma_rev", "smart_dma_v2");
  4063. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4064. sde_kms_info_add_keystr(info,
  4065. "smart_dma_rev", "smart_dma_v2p5");
  4066. }
  4067. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4068. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4069. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4070. for (i = 0; i < catalog->limit_count; i++) {
  4071. sde_kms_info_add_keyint(info,
  4072. catalog->limit_cfg[i].name,
  4073. catalog->limit_cfg[i].lmt_case_cnt);
  4074. for (j = 0; j < catalog->limit_cfg[i].lmt_case_cnt; j++) {
  4075. sde_kms_info_add_keyint(info,
  4076. catalog->limit_cfg[i].vector_cfg[j].usecase,
  4077. catalog->limit_cfg[i].vector_cfg[j].value);
  4078. }
  4079. if (!strcmp(catalog->limit_cfg[i].name,
  4080. "sspp_linewidth_usecases"))
  4081. sde_kms_info_add_keyint(info,
  4082. "sspp_linewidth_values",
  4083. catalog->limit_cfg[i].lmt_vec_cnt);
  4084. else if (!strcmp(catalog->limit_cfg[i].name,
  4085. "sde_bwlimit_usecases"))
  4086. sde_kms_info_add_keyint(info,
  4087. "sde_bwlimit_values",
  4088. catalog->limit_cfg[i].lmt_vec_cnt);
  4089. for (j = 0; j < catalog->limit_cfg[i].lmt_vec_cnt; j++) {
  4090. sde_kms_info_add_keyint(info, "limit_usecase",
  4091. catalog->limit_cfg[i].value_cfg[j].use_concur);
  4092. sde_kms_info_add_keyint(info, "limit_value",
  4093. catalog->limit_cfg[i].value_cfg[j].value);
  4094. }
  4095. }
  4096. sde_kms_info_add_keystr(info, "core_ib_ff",
  4097. catalog->perf.core_ib_ff);
  4098. sde_kms_info_add_keystr(info, "core_clk_ff",
  4099. catalog->perf.core_clk_ff);
  4100. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4101. catalog->perf.comp_ratio_rt);
  4102. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4103. catalog->perf.comp_ratio_nrt);
  4104. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4105. catalog->perf.dest_scale_prefill_lines);
  4106. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4107. catalog->perf.undersized_prefill_lines);
  4108. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4109. catalog->perf.macrotile_prefill_lines);
  4110. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4111. catalog->perf.yuv_nv12_prefill_lines);
  4112. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4113. catalog->perf.linear_prefill_lines);
  4114. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4115. catalog->perf.downscaling_prefill_lines);
  4116. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4117. catalog->perf.xtra_prefill_lines);
  4118. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4119. catalog->perf.amortizable_threshold);
  4120. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4121. catalog->perf.min_prefill_lines);
  4122. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4123. catalog->perf.num_mnoc_ports);
  4124. sde_kms_info_add_keyint(info, "axi_bus_width",
  4125. catalog->perf.axi_bus_width);
  4126. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4127. catalog->sui_supported_blendstage);
  4128. if (catalog->ubwc_bw_calc_version)
  4129. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4130. catalog->ubwc_bw_calc_version);
  4131. }
  4132. /**
  4133. * sde_crtc_install_properties - install all drm properties for crtc
  4134. * @crtc: Pointer to drm crtc structure
  4135. */
  4136. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4137. struct sde_mdss_cfg *catalog)
  4138. {
  4139. struct sde_crtc *sde_crtc;
  4140. struct sde_kms_info *info;
  4141. struct sde_kms *sde_kms;
  4142. static const struct drm_prop_enum_list e_secure_level[] = {
  4143. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4144. {SDE_DRM_SEC_ONLY, "sec_only"},
  4145. };
  4146. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4147. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4148. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4149. };
  4150. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4151. {IDLE_PC_NONE, "idle_pc_none"},
  4152. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4153. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4154. };
  4155. SDE_DEBUG("\n");
  4156. if (!crtc || !catalog) {
  4157. SDE_ERROR("invalid crtc or catalog\n");
  4158. return;
  4159. }
  4160. sde_crtc = to_sde_crtc(crtc);
  4161. sde_kms = _sde_crtc_get_kms(crtc);
  4162. if (!sde_kms) {
  4163. SDE_ERROR("invalid argument\n");
  4164. return;
  4165. }
  4166. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4167. if (!info) {
  4168. SDE_ERROR("failed to allocate info memory\n");
  4169. return;
  4170. }
  4171. sde_crtc_setup_capabilities_blob(info, catalog);
  4172. msm_property_install_range(&sde_crtc->property_info,
  4173. "input_fence_timeout", 0x0, 0,
  4174. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4175. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4176. msm_property_install_volatile_range(&sde_crtc->property_info,
  4177. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4178. msm_property_install_range(&sde_crtc->property_info,
  4179. "output_fence_offset", 0x0, 0, 1, 0,
  4180. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4181. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4182. msm_property_install_range(&sde_crtc->property_info,
  4183. "idle_time", 0, 0, U64_MAX, 0,
  4184. CRTC_PROP_IDLE_TIMEOUT);
  4185. if (catalog->has_idle_pc)
  4186. msm_property_install_enum(&sde_crtc->property_info,
  4187. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4188. ARRAY_SIZE(e_idle_pc_state),
  4189. CRTC_PROP_IDLE_PC_STATE);
  4190. if (catalog->has_cwb_support)
  4191. msm_property_install_enum(&sde_crtc->property_info,
  4192. "capture_mode", 0, 0, e_cwb_data_points,
  4193. ARRAY_SIZE(e_cwb_data_points),
  4194. CRTC_PROP_CAPTURE_OUTPUT);
  4195. msm_property_install_volatile_range(&sde_crtc->property_info,
  4196. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4197. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4198. 0x0, 0, e_secure_level,
  4199. ARRAY_SIZE(e_secure_level),
  4200. CRTC_PROP_SECURITY_LEVEL);
  4201. if (catalog->has_dim_layer) {
  4202. msm_property_install_volatile_range(&sde_crtc->property_info,
  4203. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4204. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4205. SDE_MAX_DIM_LAYERS);
  4206. }
  4207. if (catalog->mdp[0].has_dest_scaler)
  4208. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4209. info);
  4210. if (catalog->dspp_count && catalog->rc_count)
  4211. sde_kms_info_add_keyint(info, "rc_mem_size",
  4212. catalog->dspp[0].sblk->rc.mem_total_size);
  4213. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4214. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4215. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4216. info->data, SDE_KMS_INFO_DATALEN(info),
  4217. CRTC_PROP_INFO);
  4218. kfree(info);
  4219. }
  4220. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4221. const struct drm_crtc_state *state, uint64_t *val)
  4222. {
  4223. struct sde_crtc *sde_crtc;
  4224. struct sde_crtc_state *cstate;
  4225. uint32_t offset;
  4226. bool is_vid = false;
  4227. struct drm_encoder *encoder;
  4228. sde_crtc = to_sde_crtc(crtc);
  4229. cstate = to_sde_crtc_state(state);
  4230. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4231. if (sde_encoder_check_curr_mode(encoder,
  4232. MSM_DISPLAY_VIDEO_MODE))
  4233. is_vid = true;
  4234. if (is_vid)
  4235. break;
  4236. }
  4237. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4238. /*
  4239. * Increment trigger offset for vidoe mode alone as its release fence
  4240. * can be triggered only after the next frame-update. For cmd mode &
  4241. * virtual displays the release fence for the current frame can be
  4242. * triggered right after PP_DONE/WB_DONE interrupt
  4243. */
  4244. if (is_vid)
  4245. offset++;
  4246. /*
  4247. * Hwcomposer now queries the fences using the commit list in atomic
  4248. * commit ioctl. The offset should be set to next timeline
  4249. * which will be incremented during the prepare commit phase
  4250. */
  4251. offset++;
  4252. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4253. }
  4254. /**
  4255. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4256. * @crtc: Pointer to drm crtc structure
  4257. * @state: Pointer to drm crtc state structure
  4258. * @property: Pointer to targeted drm property
  4259. * @val: Updated property value
  4260. * @Returns: Zero on success
  4261. */
  4262. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4263. struct drm_crtc_state *state,
  4264. struct drm_property *property,
  4265. uint64_t val)
  4266. {
  4267. struct sde_crtc *sde_crtc;
  4268. struct sde_crtc_state *cstate;
  4269. int idx, ret;
  4270. uint64_t fence_user_fd;
  4271. uint64_t __user prev_user_fd;
  4272. if (!crtc || !state || !property) {
  4273. SDE_ERROR("invalid argument(s)\n");
  4274. return -EINVAL;
  4275. }
  4276. sde_crtc = to_sde_crtc(crtc);
  4277. cstate = to_sde_crtc_state(state);
  4278. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4279. /* check with cp property system first */
  4280. ret = sde_cp_crtc_set_property(crtc, property, val);
  4281. if (ret != -ENOENT)
  4282. goto exit;
  4283. /* if not handled by cp, check msm_property system */
  4284. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4285. &cstate->property_state, property, val);
  4286. if (ret)
  4287. goto exit;
  4288. idx = msm_property_index(&sde_crtc->property_info, property);
  4289. switch (idx) {
  4290. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4291. _sde_crtc_set_input_fence_timeout(cstate);
  4292. break;
  4293. case CRTC_PROP_DIM_LAYER_V1:
  4294. _sde_crtc_set_dim_layer_v1(cstate,
  4295. (void __user *)(uintptr_t)val);
  4296. break;
  4297. case CRTC_PROP_ROI_V1:
  4298. ret = _sde_crtc_set_roi_v1(state,
  4299. (void __user *)(uintptr_t)val);
  4300. break;
  4301. case CRTC_PROP_DEST_SCALER:
  4302. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4303. (void __user *)(uintptr_t)val);
  4304. break;
  4305. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4306. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4307. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4308. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4309. break;
  4310. case CRTC_PROP_CORE_CLK:
  4311. case CRTC_PROP_CORE_AB:
  4312. case CRTC_PROP_CORE_IB:
  4313. cstate->bw_control = true;
  4314. break;
  4315. case CRTC_PROP_LLCC_AB:
  4316. case CRTC_PROP_LLCC_IB:
  4317. case CRTC_PROP_DRAM_AB:
  4318. case CRTC_PROP_DRAM_IB:
  4319. cstate->bw_control = true;
  4320. cstate->bw_split_vote = true;
  4321. break;
  4322. case CRTC_PROP_OUTPUT_FENCE:
  4323. if (!val)
  4324. goto exit;
  4325. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4326. sizeof(uint64_t));
  4327. if (ret) {
  4328. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4329. ret = -EFAULT;
  4330. goto exit;
  4331. }
  4332. /*
  4333. * client is expected to reset the property to -1 before
  4334. * requesting for the release fence
  4335. */
  4336. if (prev_user_fd == -1) {
  4337. ret = _sde_crtc_get_output_fence(crtc, state,
  4338. &fence_user_fd);
  4339. if (ret) {
  4340. SDE_ERROR("fence create failed rc:%d\n", ret);
  4341. goto exit;
  4342. }
  4343. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4344. &fence_user_fd, sizeof(uint64_t));
  4345. if (ret) {
  4346. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4347. put_unused_fd(fence_user_fd);
  4348. ret = -EFAULT;
  4349. goto exit;
  4350. }
  4351. }
  4352. break;
  4353. default:
  4354. /* nothing to do */
  4355. break;
  4356. }
  4357. exit:
  4358. if (ret) {
  4359. if (ret != -EPERM)
  4360. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4361. crtc->name, DRMID(property),
  4362. property->name, ret);
  4363. else
  4364. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4365. crtc->name, DRMID(property),
  4366. property->name, ret);
  4367. } else {
  4368. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4369. property->base.id, val);
  4370. }
  4371. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4372. return ret;
  4373. }
  4374. /**
  4375. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4376. * @crtc: Pointer to drm crtc structure
  4377. * @state: Pointer to drm crtc state structure
  4378. * @property: Pointer to targeted drm property
  4379. * @val: Pointer to variable for receiving property value
  4380. * @Returns: Zero on success
  4381. */
  4382. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4383. const struct drm_crtc_state *state,
  4384. struct drm_property *property,
  4385. uint64_t *val)
  4386. {
  4387. struct sde_crtc *sde_crtc;
  4388. struct sde_crtc_state *cstate;
  4389. int ret = -EINVAL, i;
  4390. if (!crtc || !state) {
  4391. SDE_ERROR("invalid argument(s)\n");
  4392. goto end;
  4393. }
  4394. sde_crtc = to_sde_crtc(crtc);
  4395. cstate = to_sde_crtc_state(state);
  4396. i = msm_property_index(&sde_crtc->property_info, property);
  4397. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4398. *val = ~0;
  4399. ret = 0;
  4400. } else {
  4401. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4402. &cstate->property_state, property, val);
  4403. if (ret)
  4404. ret = sde_cp_crtc_get_property(crtc, property, val);
  4405. }
  4406. if (ret)
  4407. DRM_ERROR("get property failed\n");
  4408. end:
  4409. return ret;
  4410. }
  4411. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4412. struct drm_crtc_state *crtc_state)
  4413. {
  4414. struct sde_crtc *sde_crtc;
  4415. struct sde_crtc_state *cstate;
  4416. struct drm_property *drm_prop;
  4417. enum msm_mdp_crtc_property prop_idx;
  4418. if (!crtc || !crtc_state) {
  4419. SDE_ERROR("invalid params\n");
  4420. return -EINVAL;
  4421. }
  4422. sde_crtc = to_sde_crtc(crtc);
  4423. cstate = to_sde_crtc_state(crtc_state);
  4424. sde_cp_crtc_clear(crtc);
  4425. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4426. uint64_t val = cstate->property_values[prop_idx].value;
  4427. uint64_t def;
  4428. int ret;
  4429. drm_prop = msm_property_index_to_drm_property(
  4430. &sde_crtc->property_info, prop_idx);
  4431. if (!drm_prop) {
  4432. /* not all props will be installed, based on caps */
  4433. SDE_DEBUG("%s: invalid property index %d\n",
  4434. sde_crtc->name, prop_idx);
  4435. continue;
  4436. }
  4437. def = msm_property_get_default(&sde_crtc->property_info,
  4438. prop_idx);
  4439. if (val == def)
  4440. continue;
  4441. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4442. sde_crtc->name, drm_prop->name, prop_idx, val,
  4443. def);
  4444. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4445. def);
  4446. if (ret) {
  4447. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4448. sde_crtc->name, prop_idx, ret);
  4449. continue;
  4450. }
  4451. }
  4452. return 0;
  4453. }
  4454. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4455. {
  4456. struct sde_crtc *sde_crtc;
  4457. struct sde_crtc_mixer *m;
  4458. int i;
  4459. if (!crtc) {
  4460. SDE_ERROR("invalid argument\n");
  4461. return;
  4462. }
  4463. sde_crtc = to_sde_crtc(crtc);
  4464. sde_crtc->misr_enable_sui = enable;
  4465. sde_crtc->misr_frame_count = frame_count;
  4466. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4467. m = &sde_crtc->mixers[i];
  4468. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4469. continue;
  4470. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4471. }
  4472. }
  4473. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4474. struct sde_crtc_misr_info *crtc_misr_info)
  4475. {
  4476. struct sde_crtc *sde_crtc;
  4477. struct sde_kms *sde_kms;
  4478. if (!crtc_misr_info) {
  4479. SDE_ERROR("invalid misr info\n");
  4480. return;
  4481. }
  4482. crtc_misr_info->misr_enable = false;
  4483. crtc_misr_info->misr_frame_count = 0;
  4484. if (!crtc) {
  4485. SDE_ERROR("invalid crtc\n");
  4486. return;
  4487. }
  4488. sde_kms = _sde_crtc_get_kms(crtc);
  4489. if (!sde_kms) {
  4490. SDE_ERROR("invalid sde_kms\n");
  4491. return;
  4492. }
  4493. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4494. return;
  4495. sde_crtc = to_sde_crtc(crtc);
  4496. crtc_misr_info->misr_enable =
  4497. sde_crtc->misr_enable_debugfs ? true : false;
  4498. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4499. }
  4500. #ifdef CONFIG_DEBUG_FS
  4501. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4502. {
  4503. struct sde_crtc *sde_crtc;
  4504. struct sde_plane_state *pstate = NULL;
  4505. struct sde_crtc_mixer *m;
  4506. struct drm_crtc *crtc;
  4507. struct drm_plane *plane;
  4508. struct drm_display_mode *mode;
  4509. struct drm_framebuffer *fb;
  4510. struct drm_plane_state *state;
  4511. struct sde_crtc_state *cstate;
  4512. int i, out_width, out_height;
  4513. if (!s || !s->private)
  4514. return -EINVAL;
  4515. sde_crtc = s->private;
  4516. crtc = &sde_crtc->base;
  4517. cstate = to_sde_crtc_state(crtc->state);
  4518. mutex_lock(&sde_crtc->crtc_lock);
  4519. mode = &crtc->state->adjusted_mode;
  4520. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4521. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4522. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4523. mode->hdisplay, mode->vdisplay);
  4524. seq_puts(s, "\n");
  4525. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4526. m = &sde_crtc->mixers[i];
  4527. if (!m->hw_lm)
  4528. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4529. else if (!m->hw_ctl)
  4530. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4531. else
  4532. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4533. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4534. out_width, out_height);
  4535. }
  4536. seq_puts(s, "\n");
  4537. for (i = 0; i < cstate->num_dim_layers; i++) {
  4538. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4539. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4540. i, dim_layer->stage, dim_layer->flags);
  4541. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4542. dim_layer->rect.x, dim_layer->rect.y,
  4543. dim_layer->rect.w, dim_layer->rect.h);
  4544. seq_printf(s,
  4545. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4546. dim_layer->color_fill.color_0,
  4547. dim_layer->color_fill.color_1,
  4548. dim_layer->color_fill.color_2,
  4549. dim_layer->color_fill.color_3);
  4550. seq_puts(s, "\n");
  4551. }
  4552. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4553. pstate = to_sde_plane_state(plane->state);
  4554. state = plane->state;
  4555. if (!pstate || !state)
  4556. continue;
  4557. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4558. plane->base.id, pstate->stage, pstate->rotation);
  4559. if (plane->state->fb) {
  4560. fb = plane->state->fb;
  4561. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4562. fb->base.id, (char *) &fb->format->format,
  4563. fb->width, fb->height);
  4564. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4565. seq_printf(s, "cpp[%d]:%u ",
  4566. i, fb->format->cpp[i]);
  4567. seq_puts(s, "\n\t");
  4568. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4569. seq_puts(s, "\n");
  4570. seq_puts(s, "\t");
  4571. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4572. seq_printf(s, "pitches[%d]:%8u ", i,
  4573. fb->pitches[i]);
  4574. seq_puts(s, "\n");
  4575. seq_puts(s, "\t");
  4576. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4577. seq_printf(s, "offsets[%d]:%8u ", i,
  4578. fb->offsets[i]);
  4579. seq_puts(s, "\n");
  4580. }
  4581. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4582. state->src_x >> 16, state->src_y >> 16,
  4583. state->src_w >> 16, state->src_h >> 16);
  4584. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4585. state->crtc_x, state->crtc_y, state->crtc_w,
  4586. state->crtc_h);
  4587. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4588. pstate->multirect_mode, pstate->multirect_index);
  4589. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4590. pstate->excl_rect.x, pstate->excl_rect.y,
  4591. pstate->excl_rect.w, pstate->excl_rect.h);
  4592. seq_puts(s, "\n");
  4593. }
  4594. if (sde_crtc->vblank_cb_count) {
  4595. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4596. u32 diff_ms = ktime_to_ms(diff);
  4597. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4598. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4599. seq_printf(s,
  4600. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4601. fps, sde_crtc->vblank_cb_count,
  4602. ktime_to_ms(diff), sde_crtc->play_count);
  4603. /* reset time & count for next measurement */
  4604. sde_crtc->vblank_cb_count = 0;
  4605. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4606. }
  4607. mutex_unlock(&sde_crtc->crtc_lock);
  4608. return 0;
  4609. }
  4610. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4611. {
  4612. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4613. }
  4614. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4615. const char __user *user_buf, size_t count, loff_t *ppos)
  4616. {
  4617. struct drm_crtc *crtc;
  4618. struct sde_crtc *sde_crtc;
  4619. int rc;
  4620. char buf[MISR_BUFF_SIZE + 1];
  4621. u32 frame_count, enable;
  4622. size_t buff_copy;
  4623. struct sde_kms *sde_kms;
  4624. if (!file || !file->private_data)
  4625. return -EINVAL;
  4626. sde_crtc = file->private_data;
  4627. crtc = &sde_crtc->base;
  4628. sde_kms = _sde_crtc_get_kms(crtc);
  4629. if (!sde_kms) {
  4630. SDE_ERROR("invalid sde_kms\n");
  4631. return -EINVAL;
  4632. }
  4633. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4634. if (copy_from_user(buf, user_buf, buff_copy)) {
  4635. SDE_ERROR("buffer copy failed\n");
  4636. return -EINVAL;
  4637. }
  4638. buf[buff_copy] = 0; /* end of string */
  4639. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4640. return -EINVAL;
  4641. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4642. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4643. DRMID(crtc));
  4644. return -EINVAL;
  4645. }
  4646. rc = pm_runtime_get_sync(crtc->dev->dev);
  4647. if (rc < 0)
  4648. return rc;
  4649. sde_crtc->misr_enable_debugfs = enable;
  4650. sde_crtc_misr_setup(crtc, enable, frame_count);
  4651. pm_runtime_put_sync(crtc->dev->dev);
  4652. return count;
  4653. }
  4654. static ssize_t _sde_crtc_misr_read(struct file *file,
  4655. char __user *user_buff, size_t count, loff_t *ppos)
  4656. {
  4657. struct drm_crtc *crtc;
  4658. struct sde_crtc *sde_crtc;
  4659. struct sde_kms *sde_kms;
  4660. struct sde_crtc_mixer *m;
  4661. int i = 0, rc;
  4662. ssize_t len = 0;
  4663. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4664. if (*ppos)
  4665. return 0;
  4666. if (!file || !file->private_data)
  4667. return -EINVAL;
  4668. sde_crtc = file->private_data;
  4669. crtc = &sde_crtc->base;
  4670. sde_kms = _sde_crtc_get_kms(crtc);
  4671. if (!sde_kms)
  4672. return -EINVAL;
  4673. rc = pm_runtime_get_sync(crtc->dev->dev);
  4674. if (rc < 0)
  4675. return rc;
  4676. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4677. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4678. goto end;
  4679. }
  4680. if (!sde_crtc->misr_enable_debugfs) {
  4681. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4682. "disabled\n");
  4683. goto buff_check;
  4684. }
  4685. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4686. u32 misr_value = 0;
  4687. m = &sde_crtc->mixers[i];
  4688. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4689. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4690. "invalid\n");
  4691. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4692. continue;
  4693. }
  4694. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4695. if (rc) {
  4696. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4697. "invalid\n");
  4698. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4699. DRMID(crtc), rc);
  4700. continue;
  4701. } else {
  4702. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4703. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4704. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4705. "0x%x\n", misr_value);
  4706. }
  4707. }
  4708. buff_check:
  4709. if (count <= len) {
  4710. len = 0;
  4711. goto end;
  4712. }
  4713. if (copy_to_user(user_buff, buf, len)) {
  4714. len = -EFAULT;
  4715. goto end;
  4716. }
  4717. *ppos += len; /* increase offset */
  4718. end:
  4719. pm_runtime_put_sync(crtc->dev->dev);
  4720. return len;
  4721. }
  4722. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4723. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4724. { \
  4725. return single_open(file, __prefix ## _show, inode->i_private); \
  4726. } \
  4727. static const struct file_operations __prefix ## _fops = { \
  4728. .owner = THIS_MODULE, \
  4729. .open = __prefix ## _open, \
  4730. .release = single_release, \
  4731. .read = seq_read, \
  4732. .llseek = seq_lseek, \
  4733. }
  4734. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4735. {
  4736. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4737. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4738. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4739. int i;
  4740. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4741. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4742. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  4743. crtc->state));
  4744. seq_printf(s, "core_clk_rate: %llu\n",
  4745. sde_crtc->cur_perf.core_clk_rate);
  4746. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4747. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4748. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4749. sde_power_handle_get_dbus_name(i),
  4750. sde_crtc->cur_perf.bw_ctl[i]);
  4751. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4752. sde_power_handle_get_dbus_name(i),
  4753. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4754. }
  4755. return 0;
  4756. }
  4757. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4758. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4759. {
  4760. struct drm_crtc *crtc;
  4761. struct drm_plane *plane;
  4762. struct drm_connector *conn;
  4763. struct drm_mode_object *drm_obj;
  4764. struct sde_crtc *sde_crtc;
  4765. struct sde_crtc_state *cstate;
  4766. struct sde_fence_context *ctx;
  4767. struct drm_connector_list_iter conn_iter;
  4768. struct drm_device *dev;
  4769. if (!s || !s->private)
  4770. return -EINVAL;
  4771. sde_crtc = s->private;
  4772. crtc = &sde_crtc->base;
  4773. dev = crtc->dev;
  4774. cstate = to_sde_crtc_state(crtc->state);
  4775. /* Dump input fence info */
  4776. seq_puts(s, "===Input fence===\n");
  4777. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4778. struct sde_plane_state *pstate;
  4779. struct dma_fence *fence;
  4780. pstate = to_sde_plane_state(plane->state);
  4781. if (!pstate)
  4782. continue;
  4783. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4784. pstate->stage);
  4785. fence = pstate->input_fence;
  4786. if (fence)
  4787. sde_fence_list_dump(fence, &s);
  4788. }
  4789. /* Dump release fence info */
  4790. seq_puts(s, "\n");
  4791. seq_puts(s, "===Release fence===\n");
  4792. ctx = sde_crtc->output_fence;
  4793. drm_obj = &crtc->base;
  4794. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4795. seq_puts(s, "\n");
  4796. /* Dump retire fence info */
  4797. seq_puts(s, "===Retire fence===\n");
  4798. drm_connector_list_iter_begin(dev, &conn_iter);
  4799. drm_for_each_connector_iter(conn, &conn_iter)
  4800. if (conn->state && conn->state->crtc == crtc &&
  4801. cstate->num_connectors < MAX_CONNECTORS) {
  4802. struct sde_connector *c_conn;
  4803. c_conn = to_sde_connector(conn);
  4804. ctx = c_conn->retire_fence;
  4805. drm_obj = &conn->base;
  4806. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4807. }
  4808. drm_connector_list_iter_end(&conn_iter);
  4809. seq_puts(s, "\n");
  4810. return 0;
  4811. }
  4812. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4813. {
  4814. return single_open(file, _sde_debugfs_fence_status_show,
  4815. inode->i_private);
  4816. }
  4817. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4818. {
  4819. struct sde_crtc *sde_crtc;
  4820. struct sde_kms *sde_kms;
  4821. static const struct file_operations debugfs_status_fops = {
  4822. .open = _sde_debugfs_status_open,
  4823. .read = seq_read,
  4824. .llseek = seq_lseek,
  4825. .release = single_release,
  4826. };
  4827. static const struct file_operations debugfs_misr_fops = {
  4828. .open = simple_open,
  4829. .read = _sde_crtc_misr_read,
  4830. .write = _sde_crtc_misr_setup,
  4831. };
  4832. static const struct file_operations debugfs_fps_fops = {
  4833. .open = _sde_debugfs_fps_status,
  4834. .read = seq_read,
  4835. };
  4836. static const struct file_operations debugfs_fence_fops = {
  4837. .open = _sde_debugfs_fence_status,
  4838. .read = seq_read,
  4839. };
  4840. if (!crtc)
  4841. return -EINVAL;
  4842. sde_crtc = to_sde_crtc(crtc);
  4843. sde_kms = _sde_crtc_get_kms(crtc);
  4844. if (!sde_kms)
  4845. return -EINVAL;
  4846. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4847. crtc->dev->primary->debugfs_root);
  4848. if (!sde_crtc->debugfs_root)
  4849. return -ENOMEM;
  4850. /* don't error check these */
  4851. debugfs_create_file("status", 0400,
  4852. sde_crtc->debugfs_root,
  4853. sde_crtc, &debugfs_status_fops);
  4854. debugfs_create_file("state", 0400,
  4855. sde_crtc->debugfs_root,
  4856. &sde_crtc->base,
  4857. &sde_crtc_debugfs_state_fops);
  4858. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4859. sde_crtc, &debugfs_misr_fops);
  4860. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4861. sde_crtc, &debugfs_fps_fops);
  4862. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4863. sde_crtc, &debugfs_fence_fops);
  4864. return 0;
  4865. }
  4866. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4867. {
  4868. struct sde_crtc *sde_crtc;
  4869. if (!crtc)
  4870. return;
  4871. sde_crtc = to_sde_crtc(crtc);
  4872. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4873. }
  4874. #else
  4875. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4876. {
  4877. return 0;
  4878. }
  4879. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4880. {
  4881. }
  4882. #endif /* CONFIG_DEBUG_FS */
  4883. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4884. {
  4885. return _sde_crtc_init_debugfs(crtc);
  4886. }
  4887. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4888. {
  4889. _sde_crtc_destroy_debugfs(crtc);
  4890. }
  4891. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4892. .set_config = drm_atomic_helper_set_config,
  4893. .destroy = sde_crtc_destroy,
  4894. .page_flip = drm_atomic_helper_page_flip,
  4895. .atomic_set_property = sde_crtc_atomic_set_property,
  4896. .atomic_get_property = sde_crtc_atomic_get_property,
  4897. .reset = sde_crtc_reset,
  4898. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4899. .atomic_destroy_state = sde_crtc_destroy_state,
  4900. .late_register = sde_crtc_late_register,
  4901. .early_unregister = sde_crtc_early_unregister,
  4902. };
  4903. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4904. .mode_fixup = sde_crtc_mode_fixup,
  4905. .disable = sde_crtc_disable,
  4906. .atomic_enable = sde_crtc_enable,
  4907. .atomic_check = sde_crtc_atomic_check,
  4908. .atomic_begin = sde_crtc_atomic_begin,
  4909. .atomic_flush = sde_crtc_atomic_flush,
  4910. };
  4911. static void _sde_crtc_event_cb(struct kthread_work *work)
  4912. {
  4913. struct sde_crtc_event *event;
  4914. struct sde_crtc *sde_crtc;
  4915. unsigned long irq_flags;
  4916. if (!work) {
  4917. SDE_ERROR("invalid work item\n");
  4918. return;
  4919. }
  4920. event = container_of(work, struct sde_crtc_event, kt_work);
  4921. /* set sde_crtc to NULL for static work structures */
  4922. sde_crtc = event->sde_crtc;
  4923. if (!sde_crtc)
  4924. return;
  4925. if (event->cb_func)
  4926. event->cb_func(&sde_crtc->base, event->usr);
  4927. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4928. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4929. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4930. }
  4931. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4932. void (*func)(struct drm_crtc *crtc, void *usr),
  4933. void *usr, bool color_processing_event)
  4934. {
  4935. unsigned long irq_flags;
  4936. struct sde_crtc *sde_crtc;
  4937. struct msm_drm_private *priv;
  4938. struct sde_crtc_event *event = NULL;
  4939. u32 crtc_id;
  4940. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4941. SDE_ERROR("invalid parameters\n");
  4942. return -EINVAL;
  4943. }
  4944. sde_crtc = to_sde_crtc(crtc);
  4945. priv = crtc->dev->dev_private;
  4946. crtc_id = drm_crtc_index(crtc);
  4947. /*
  4948. * Obtain an event struct from the private cache. This event
  4949. * queue may be called from ISR contexts, so use a private
  4950. * cache to avoid calling any memory allocation functions.
  4951. */
  4952. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4953. if (!list_empty(&sde_crtc->event_free_list)) {
  4954. event = list_first_entry(&sde_crtc->event_free_list,
  4955. struct sde_crtc_event, list);
  4956. list_del_init(&event->list);
  4957. }
  4958. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4959. if (!event)
  4960. return -ENOMEM;
  4961. /* populate event node */
  4962. event->sde_crtc = sde_crtc;
  4963. event->cb_func = func;
  4964. event->usr = usr;
  4965. /* queue new event request */
  4966. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4967. if (color_processing_event)
  4968. kthread_queue_work(&priv->pp_event_worker,
  4969. &event->kt_work);
  4970. else
  4971. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4972. &event->kt_work);
  4973. return 0;
  4974. }
  4975. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4976. {
  4977. int i, rc = 0;
  4978. if (!sde_crtc) {
  4979. SDE_ERROR("invalid crtc\n");
  4980. return -EINVAL;
  4981. }
  4982. spin_lock_init(&sde_crtc->event_lock);
  4983. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4984. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4985. list_add_tail(&sde_crtc->event_cache[i].list,
  4986. &sde_crtc->event_free_list);
  4987. return rc;
  4988. }
  4989. /*
  4990. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  4991. */
  4992. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  4993. {
  4994. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  4995. idle_notify_work.work);
  4996. struct drm_crtc *crtc;
  4997. struct drm_event event;
  4998. int ret = 0;
  4999. if (!sde_crtc) {
  5000. SDE_ERROR("invalid sde crtc\n");
  5001. } else {
  5002. crtc = &sde_crtc->base;
  5003. event.type = DRM_EVENT_IDLE_NOTIFY;
  5004. event.length = sizeof(u32);
  5005. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5006. &event, (u8 *)&ret);
  5007. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5008. }
  5009. }
  5010. /* initialize crtc */
  5011. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5012. {
  5013. struct drm_crtc *crtc = NULL;
  5014. struct sde_crtc *sde_crtc = NULL;
  5015. struct msm_drm_private *priv = NULL;
  5016. struct sde_kms *kms = NULL;
  5017. int i, rc;
  5018. priv = dev->dev_private;
  5019. kms = to_sde_kms(priv->kms);
  5020. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5021. if (!sde_crtc)
  5022. return ERR_PTR(-ENOMEM);
  5023. crtc = &sde_crtc->base;
  5024. crtc->dev = dev;
  5025. mutex_init(&sde_crtc->crtc_lock);
  5026. spin_lock_init(&sde_crtc->spin_lock);
  5027. atomic_set(&sde_crtc->frame_pending, 0);
  5028. sde_crtc->enabled = false;
  5029. /* Below parameters are for fps calculation for sysfs node */
  5030. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5031. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5032. sizeof(ktime_t), GFP_KERNEL);
  5033. if (!sde_crtc->fps_info.time_buf)
  5034. SDE_ERROR("invalid buffer\n");
  5035. else
  5036. memset(sde_crtc->fps_info.time_buf, 0,
  5037. sizeof(*(sde_crtc->fps_info.time_buf)));
  5038. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5039. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5040. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5041. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5042. list_add(&sde_crtc->frame_events[i].list,
  5043. &sde_crtc->frame_event_list);
  5044. kthread_init_work(&sde_crtc->frame_events[i].work,
  5045. sde_crtc_frame_event_work);
  5046. }
  5047. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5048. NULL);
  5049. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5050. /* save user friendly CRTC name for later */
  5051. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5052. /* initialize event handling */
  5053. rc = _sde_crtc_init_events(sde_crtc);
  5054. if (rc) {
  5055. drm_crtc_cleanup(crtc);
  5056. kfree(sde_crtc);
  5057. return ERR_PTR(rc);
  5058. }
  5059. /* initialize output fence support */
  5060. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5061. if (IS_ERR(sde_crtc->output_fence)) {
  5062. rc = PTR_ERR(sde_crtc->output_fence);
  5063. SDE_ERROR("failed to init fence, %d\n", rc);
  5064. drm_crtc_cleanup(crtc);
  5065. kfree(sde_crtc);
  5066. return ERR_PTR(rc);
  5067. }
  5068. /* create CRTC properties */
  5069. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5070. priv->crtc_property, sde_crtc->property_data,
  5071. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5072. sizeof(struct sde_crtc_state));
  5073. sde_crtc_install_properties(crtc, kms->catalog);
  5074. /* Install color processing properties */
  5075. sde_cp_crtc_init(crtc);
  5076. sde_cp_crtc_install_properties(crtc);
  5077. sde_crtc->cur_perf.llcc_active = false;
  5078. sde_crtc->new_perf.llcc_active = false;
  5079. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5080. __sde_crtc_idle_notify_work);
  5081. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5082. crtc->base.id,
  5083. sde_crtc->new_perf.llcc_active,
  5084. sde_crtc->cur_perf.llcc_active);
  5085. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5086. return crtc;
  5087. }
  5088. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5089. {
  5090. struct sde_crtc *sde_crtc;
  5091. int rc = 0;
  5092. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5093. SDE_ERROR("invalid input param(s)\n");
  5094. rc = -EINVAL;
  5095. goto end;
  5096. }
  5097. sde_crtc = to_sde_crtc(crtc);
  5098. sde_crtc->sysfs_dev = device_create_with_groups(
  5099. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5100. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5101. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5102. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5103. PTR_ERR(sde_crtc->sysfs_dev));
  5104. if (!sde_crtc->sysfs_dev)
  5105. rc = -EINVAL;
  5106. else
  5107. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5108. goto end;
  5109. }
  5110. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5111. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5112. if (!sde_crtc->vsync_event_sf)
  5113. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5114. crtc->base.id);
  5115. end:
  5116. return rc;
  5117. }
  5118. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5119. struct drm_crtc *crtc_drm, u32 event)
  5120. {
  5121. struct sde_crtc *crtc = NULL;
  5122. struct sde_crtc_irq_info *node;
  5123. unsigned long flags;
  5124. bool found = false;
  5125. int ret, i = 0;
  5126. bool add_event = false;
  5127. crtc = to_sde_crtc(crtc_drm);
  5128. spin_lock_irqsave(&crtc->spin_lock, flags);
  5129. list_for_each_entry(node, &crtc->user_event_list, list) {
  5130. if (node->event == event) {
  5131. found = true;
  5132. break;
  5133. }
  5134. }
  5135. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5136. /* event already enabled */
  5137. if (found)
  5138. return 0;
  5139. node = NULL;
  5140. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5141. if (custom_events[i].event == event &&
  5142. custom_events[i].func) {
  5143. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5144. if (!node)
  5145. return -ENOMEM;
  5146. INIT_LIST_HEAD(&node->list);
  5147. node->func = custom_events[i].func;
  5148. node->event = event;
  5149. node->state = IRQ_NOINIT;
  5150. spin_lock_init(&node->state_lock);
  5151. break;
  5152. }
  5153. }
  5154. if (!node) {
  5155. SDE_ERROR("unsupported event %x\n", event);
  5156. return -EINVAL;
  5157. }
  5158. ret = 0;
  5159. if (crtc_drm->enabled) {
  5160. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5161. if (ret < 0) {
  5162. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5163. kfree(node);
  5164. return ret;
  5165. }
  5166. INIT_LIST_HEAD(&node->irq.list);
  5167. mutex_lock(&crtc->crtc_lock);
  5168. ret = node->func(crtc_drm, true, &node->irq);
  5169. if (!ret) {
  5170. spin_lock_irqsave(&crtc->spin_lock, flags);
  5171. list_add_tail(&node->list, &crtc->user_event_list);
  5172. add_event = true;
  5173. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5174. }
  5175. mutex_unlock(&crtc->crtc_lock);
  5176. pm_runtime_put_sync(crtc_drm->dev->dev);
  5177. }
  5178. if (add_event)
  5179. return 0;
  5180. if (!ret) {
  5181. spin_lock_irqsave(&crtc->spin_lock, flags);
  5182. list_add_tail(&node->list, &crtc->user_event_list);
  5183. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5184. } else {
  5185. kfree(node);
  5186. }
  5187. return ret;
  5188. }
  5189. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5190. struct drm_crtc *crtc_drm, u32 event)
  5191. {
  5192. struct sde_crtc *crtc = NULL;
  5193. struct sde_crtc_irq_info *node = NULL;
  5194. unsigned long flags;
  5195. bool found = false;
  5196. int ret;
  5197. crtc = to_sde_crtc(crtc_drm);
  5198. spin_lock_irqsave(&crtc->spin_lock, flags);
  5199. list_for_each_entry(node, &crtc->user_event_list, list) {
  5200. if (node->event == event) {
  5201. list_del(&node->list);
  5202. found = true;
  5203. break;
  5204. }
  5205. }
  5206. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5207. /* event already disabled */
  5208. if (!found)
  5209. return 0;
  5210. /**
  5211. * crtc is disabled interrupts are cleared remove from the list,
  5212. * no need to disable/de-register.
  5213. */
  5214. if (!crtc_drm->enabled) {
  5215. kfree(node);
  5216. return 0;
  5217. }
  5218. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5219. if (ret < 0) {
  5220. SDE_ERROR("failed to enable power resource %d\n", ret);
  5221. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5222. kfree(node);
  5223. return ret;
  5224. }
  5225. ret = node->func(crtc_drm, false, &node->irq);
  5226. kfree(node);
  5227. pm_runtime_put_sync(crtc_drm->dev->dev);
  5228. return ret;
  5229. }
  5230. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5231. struct drm_crtc *crtc_drm, u32 event, bool en)
  5232. {
  5233. struct sde_crtc *crtc = NULL;
  5234. int ret;
  5235. crtc = to_sde_crtc(crtc_drm);
  5236. if (!crtc || !kms || !kms->dev) {
  5237. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5238. kms, ((kms) ? (kms->dev) : NULL));
  5239. return -EINVAL;
  5240. }
  5241. if (en)
  5242. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5243. else
  5244. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5245. return ret;
  5246. }
  5247. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5248. bool en, struct sde_irq_callback *irq)
  5249. {
  5250. return 0;
  5251. }
  5252. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5253. struct sde_irq_callback *noirq)
  5254. {
  5255. /*
  5256. * IRQ object noirq is not being used here since there is
  5257. * no crtc irq from pm event.
  5258. */
  5259. return 0;
  5260. }
  5261. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5262. bool en, struct sde_irq_callback *irq)
  5263. {
  5264. return 0;
  5265. }
  5266. /**
  5267. * sde_crtc_update_cont_splash_settings - update mixer settings
  5268. * and initial clk during device bootup for cont_splash use case
  5269. * @crtc: Pointer to drm crtc structure
  5270. */
  5271. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5272. {
  5273. struct sde_kms *kms = NULL;
  5274. struct msm_drm_private *priv;
  5275. struct sde_crtc *sde_crtc;
  5276. u64 rate;
  5277. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5278. SDE_ERROR("invalid crtc\n");
  5279. return;
  5280. }
  5281. priv = crtc->dev->dev_private;
  5282. kms = to_sde_kms(priv->kms);
  5283. if (!kms || !kms->catalog) {
  5284. SDE_ERROR("invalid parameters\n");
  5285. return;
  5286. }
  5287. _sde_crtc_setup_mixers(crtc);
  5288. crtc->enabled = true;
  5289. /* update core clk value for initial state with cont-splash */
  5290. sde_crtc = to_sde_crtc(crtc);
  5291. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5292. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5293. rate : kms->perf.max_core_clk_rate;
  5294. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5295. }