wlan_firmware_service_v01.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_SOFT_SKU_INFO_RESP_V01 0x0060
  26. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  27. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  28. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  29. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  30. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  31. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  32. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  33. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  34. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  35. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  36. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  37. #define QMI_WLFW_BMPS_CTRL_RESP_V01 0x005D
  38. #define QMI_WLFW_LPASS_SSR_RESP_V01 0x005E
  39. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  40. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  41. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  42. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  43. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  44. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  45. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  46. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  47. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  48. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  49. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  50. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  51. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  52. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  53. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  54. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  55. #define QMI_WLFW_DRIVER_ASYNC_DATA_IND_V01 0x0061
  56. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  57. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  58. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  59. #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
  60. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  61. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  62. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  63. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  64. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  65. #define QMI_WLFW_MLO_RECONFIG_INFO_REQ_V01 0x005F
  66. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  67. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  68. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  69. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  70. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  71. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  72. #define QMI_WLFW_LPASS_SSR_REQ_V01 0x005E
  73. #define QMI_WLFW_MLO_RECONFIG_INFO_RESP_V01 0x005F
  74. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  75. #define QMI_WLFW_INI_RESP_V01 0x002F
  76. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  77. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  78. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  79. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  80. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  81. #define QMI_WLFW_FW_SSR_IND_V01 0x005C
  82. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  83. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  84. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  85. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  86. #define QMI_WLFW_BMPS_CTRL_REQ_V01 0x005D
  87. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  88. #define QMI_WLFW_INI_REQ_V01 0x002F
  89. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  90. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  91. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  92. #define QMI_WLFW_CAP_RESP_V01 0x0024
  93. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  94. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  95. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  96. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  97. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  98. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  99. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  100. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  101. #define QMI_WLFW_SOFT_SKU_INFO_REQ_V01 0x0060
  102. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  103. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  104. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  105. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  106. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  107. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  108. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  109. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  110. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  111. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  112. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  113. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  114. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  115. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  116. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  117. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  118. #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
  119. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  120. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  121. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  122. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  123. #define QMI_WLFW_MAX_MLO_CHIP_V01 3
  124. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  125. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  126. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  127. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  128. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  129. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  130. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  131. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  132. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  133. #define QMI_WLFW_MLO_V2_CHP_V01 4
  134. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  135. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  136. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  137. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  138. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  139. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  140. #define QMI_WLFW_MAX_NUM_CE_V01 12
  141. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  142. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  143. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  144. #define QMI_WLFW_MAX_STR_LEN_V01 16
  145. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  146. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  147. #define QMI_WLFW_MAX_ADJ_CHIP_V01 2
  148. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  149. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  150. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  151. enum wlfw_driver_mode_enum_v01 {
  152. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  153. QMI_WLFW_MISSION_V01 = 0,
  154. QMI_WLFW_FTM_V01 = 1,
  155. QMI_WLFW_EPPING_V01 = 2,
  156. QMI_WLFW_WALTEST_V01 = 3,
  157. QMI_WLFW_OFF_V01 = 4,
  158. QMI_WLFW_CCPM_V01 = 5,
  159. QMI_WLFW_QVIT_V01 = 6,
  160. QMI_WLFW_CALIBRATION_V01 = 7,
  161. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  162. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  163. };
  164. enum wlfw_cal_temp_id_enum_v01 {
  165. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  166. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  167. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  168. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  169. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  170. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  171. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  172. };
  173. enum wlfw_pipedir_enum_v01 {
  174. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  175. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  176. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  177. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  178. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  179. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  180. };
  181. enum wlfw_mem_type_enum_v01 {
  182. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  183. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  184. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  185. QMI_WLFW_MEM_BDF_V01 = 2,
  186. QMI_WLFW_MEM_M3_V01 = 3,
  187. QMI_WLFW_MEM_CAL_V01 = 4,
  188. QMI_WLFW_MEM_DPD_V01 = 5,
  189. QMI_WLFW_MEM_QDSS_V01 = 6,
  190. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  191. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  192. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  193. QMI_WLFW_AFC_MEM_V01 = 10,
  194. QMI_WLFW_MEM_LPASS_SHARED_V01 = 11,
  195. QMI_WLFW_MEM_CALDB_SEG_V01 = 12,
  196. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  197. };
  198. enum wlfw_share_mem_type_enum_v01 {
  199. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  200. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  201. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  202. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  203. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  204. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  205. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  206. };
  207. enum wlfw_qdss_trace_mode_enum_v01 {
  208. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  209. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  210. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  211. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  212. };
  213. enum wlfw_wfc_media_quality_v01 {
  214. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  215. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  216. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  217. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  218. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  219. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  220. };
  221. enum wlfw_soc_wake_enum_v01 {
  222. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  223. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  224. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  225. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  226. };
  227. enum wlfw_host_build_type_v01 {
  228. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  229. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  230. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  231. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  232. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  233. };
  234. enum wlfw_qmi_param_value_v01 {
  235. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  236. QMI_PARAM_INVALID_V01 = 0,
  237. QMI_PARAM_ENABLE_V01 = 1,
  238. QMI_PARAM_DISABLE_V01 = 2,
  239. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  240. };
  241. enum wlfw_rd_card_chain_cap_v01 {
  242. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  243. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  244. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  245. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  246. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  247. };
  248. enum wlfw_he_channel_width_cap_v01 {
  249. WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
  250. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
  251. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
  252. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
  253. WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
  254. };
  255. enum wlfw_phy_qam_cap_v01 {
  256. WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
  257. WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
  258. WLFW_PHY_QAM_CAP_1K_V01 = 1,
  259. WLFW_PHY_QAM_CAP_4K_V01 = 2,
  260. WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
  261. };
  262. enum wlfw_pcie_gen_speed_v01 {
  263. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  264. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  265. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  266. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  267. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  268. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  269. };
  270. enum wlfw_power_save_mode_v01 {
  271. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  272. WLFW_POWER_SAVE_ENTER_V01 = 0,
  273. WLFW_POWER_SAVE_EXIT_V01 = 1,
  274. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  275. };
  276. enum wlfw_m3_segment_type_v01 {
  277. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  278. QMI_M3_SEGMENT_INVALID_V01 = 0,
  279. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  280. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  281. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  282. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  283. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  284. QMI_M3_SEGMENT_MAX_V01 = 6,
  285. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  286. };
  287. enum cnss_feature_v01 {
  288. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  289. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  290. CNSS_DRV_SUPPORT_V01 = 1,
  291. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  292. CNSS_QDSS_CFG_MISS_V01 = 3,
  293. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  294. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  295. CNSS_AUX_UC_SUPPORT_V01 = 6,
  296. CNSS_MAX_FEATURE_V01 = 64,
  297. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  298. };
  299. enum wlfw_bdf_dnld_method_v01 {
  300. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  301. WLFW_DIRECT_BDF_COPY_V01 = 0,
  302. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  303. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  304. };
  305. enum wlfw_gpio_info_type_v01 {
  306. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  307. WLAN_EN_GPIO_V01 = 0,
  308. BT_EN_GPIO_V01 = 1,
  309. HOST_SOL_GPIO_V01 = 2,
  310. TARGET_SOL_GPIO_V01 = 3,
  311. WLAN_SW_CTRL_GPIO_V01 = 4,
  312. GPIO_TYPE_MAX_V01 = 5,
  313. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  314. };
  315. enum wlfw_ini_file_type_v01 {
  316. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  317. WLFW_INI_CFG_FILE_V01 = 0,
  318. WLFW_CONN_ROAM_INI_V01 = 1,
  319. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  320. };
  321. enum wlfw_wlan_rf_subtype_v01 {
  322. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  323. WLFW_WLAN_RF_SLATE_V01 = 0,
  324. WLFW_WLAN_RF_APACHE_V01 = 1,
  325. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  326. };
  327. enum wlfw_pcie_link_state_enum_v01 {
  328. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  329. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  330. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  331. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  332. };
  333. enum wlfw_tme_lite_file_type_v01 {
  334. WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  335. WLFW_TME_LITE_PATCH_FILE_V01 = 0,
  336. WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
  337. WLFW_TME_LITE_RPR_FILE_V01 = 2,
  338. WLFW_TME_LITE_DPR_FILE_V01 = 3,
  339. WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  340. };
  341. enum wlfw_bmps_state_enum_v01 {
  342. WLFW_BMPS_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  343. QMI_WLFW_BMPS_ENABLE_V01 = 0,
  344. QMI_WLFW_BMPS_DISABLE_V01 = 1,
  345. WLFW_BMPS_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  346. };
  347. enum wlfw_fw_ssr_reason_v01 {
  348. WLFW_FW_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  349. WLFW_FW_SSR_REASON_DEFAULT_V01 = 0,
  350. WLFW_FW_SSR_REASON_XPAN_V01 = 1,
  351. WLFW_FW_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  352. };
  353. enum wlfw_lpass_ssr_reason_v01 {
  354. WLFW_LPASS_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  355. WLFW_LPASS_SSR_REASON_NON_CE_V01 = 0,
  356. WLFW_LPASS_SSR_REASON_CE_V01 = 1,
  357. WLFW_LPASS_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  358. };
  359. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  360. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  361. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  362. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  363. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  364. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  365. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  366. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  367. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  368. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  369. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  370. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  371. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  372. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  373. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  374. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  375. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  376. #define QMI_WLFW_CALDB_SEG_DDR_SUPPORT_V01 ((u64)0x08ULL)
  377. #define QMI_WLFW_DIRECT_LINK_SKU_SUPPORT_V01 ((u64)0x01ULL)
  378. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  379. u32 pipe_num;
  380. enum wlfw_pipedir_enum_v01 pipe_dir;
  381. u32 nentries;
  382. u32 nbytes_max;
  383. u32 flags;
  384. };
  385. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  386. u32 service_id;
  387. enum wlfw_pipedir_enum_v01 pipe_dir;
  388. u32 pipe_num;
  389. };
  390. struct wlfw_shadow_reg_cfg_s_v01 {
  391. u16 id;
  392. u16 offset;
  393. };
  394. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  395. u32 addr;
  396. };
  397. struct wlfw_rri_over_ddr_cfg_s_v01 {
  398. u32 base_addr_low;
  399. u32 base_addr_high;
  400. };
  401. struct wlfw_msi_cfg_s_v01 {
  402. u16 ce_id;
  403. u16 msi_vector;
  404. };
  405. struct wlfw_memory_region_info_s_v01 {
  406. u64 region_addr;
  407. u32 size;
  408. u8 secure_flag;
  409. };
  410. struct wlfw_mem_cfg_s_v01 {
  411. u64 offset;
  412. u32 size;
  413. u8 secure_flag;
  414. };
  415. struct wlfw_mem_seg_s_v01 {
  416. u32 size;
  417. enum wlfw_mem_type_enum_v01 type;
  418. u32 mem_cfg_len;
  419. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  420. };
  421. struct wlfw_mem_seg_resp_s_v01 {
  422. u64 addr;
  423. u32 size;
  424. enum wlfw_mem_type_enum_v01 type;
  425. u8 restore;
  426. };
  427. struct wlfw_rf_chip_info_s_v01 {
  428. u32 chip_id;
  429. u32 chip_family;
  430. };
  431. struct wlfw_rf_board_info_s_v01 {
  432. u32 board_id;
  433. };
  434. struct wlfw_soc_info_s_v01 {
  435. u32 soc_id;
  436. };
  437. struct wlfw_fw_version_info_s_v01 {
  438. u32 fw_version;
  439. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  440. };
  441. struct wlfw_host_ddr_range_s_v01 {
  442. u64 start;
  443. u64 size;
  444. };
  445. struct wlfw_m3_segment_info_s_v01 {
  446. enum wlfw_m3_segment_type_v01 type;
  447. u64 addr;
  448. u64 size;
  449. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  450. };
  451. struct wlfw_dev_mem_info_s_v01 {
  452. u64 start;
  453. u64 size;
  454. };
  455. struct mlo_chip_info_s_v01 {
  456. u8 chip_id;
  457. u8 num_local_links;
  458. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  459. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  460. };
  461. struct mlo_chip_v2_info_s_v01 {
  462. struct mlo_chip_info_s_v01 mlo_chip_info;
  463. u8 adj_mlo_num_chips;
  464. struct mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_ADJ_CHIP_V01];
  465. };
  466. struct wlfw_pmu_param_v01 {
  467. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  468. u32 wake_volt_valid;
  469. u32 wake_volt;
  470. u32 sleep_volt_valid;
  471. u32 sleep_volt;
  472. };
  473. struct wlfw_pmu_cfg_v01 {
  474. u32 pmu_param_len;
  475. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  476. };
  477. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  478. u32 addr;
  479. };
  480. struct wlfw_share_mem_info_s_v01 {
  481. enum wlfw_share_mem_type_enum_v01 type;
  482. u64 start;
  483. u64 size;
  484. };
  485. struct wlfw_host_pcie_link_info_s_v01 {
  486. u32 pci_link_speed;
  487. u32 pci_link_width;
  488. };
  489. struct wlchip_serial_id_v01 {
  490. u32 serial_id_msb;
  491. u32 serial_id_lsb;
  492. };
  493. struct wlfw_ind_register_req_msg_v01 {
  494. u8 fw_ready_enable_valid;
  495. u8 fw_ready_enable;
  496. u8 initiate_cal_download_enable_valid;
  497. u8 initiate_cal_download_enable;
  498. u8 initiate_cal_update_enable_valid;
  499. u8 initiate_cal_update_enable;
  500. u8 msa_ready_enable_valid;
  501. u8 msa_ready_enable;
  502. u8 pin_connect_result_enable_valid;
  503. u8 pin_connect_result_enable;
  504. u8 client_id_valid;
  505. u32 client_id;
  506. u8 request_mem_enable_valid;
  507. u8 request_mem_enable;
  508. u8 fw_mem_ready_enable_valid;
  509. u8 fw_mem_ready_enable;
  510. u8 fw_init_done_enable_valid;
  511. u8 fw_init_done_enable;
  512. u8 rejuvenate_enable_valid;
  513. u32 rejuvenate_enable;
  514. u8 xo_cal_enable_valid;
  515. u8 xo_cal_enable;
  516. u8 cal_done_enable_valid;
  517. u8 cal_done_enable;
  518. u8 qdss_trace_req_mem_enable_valid;
  519. u8 qdss_trace_req_mem_enable;
  520. u8 qdss_trace_save_enable_valid;
  521. u8 qdss_trace_save_enable;
  522. u8 qdss_trace_free_enable_valid;
  523. u8 qdss_trace_free_enable;
  524. u8 respond_get_info_enable_valid;
  525. u8 respond_get_info_enable;
  526. u8 m3_dump_upload_req_enable_valid;
  527. u8 m3_dump_upload_req_enable;
  528. u8 wfc_call_twt_config_enable_valid;
  529. u8 wfc_call_twt_config_enable;
  530. u8 qdss_mem_ready_enable_valid;
  531. u8 qdss_mem_ready_enable;
  532. u8 m3_dump_upload_segments_req_enable_valid;
  533. u8 m3_dump_upload_segments_req_enable;
  534. u8 fw_ssr_enable_valid;
  535. u8 fw_ssr_enable;
  536. u8 async_data_enable_valid;
  537. u8 async_data_enable;
  538. };
  539. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 94
  540. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  541. struct wlfw_ind_register_resp_msg_v01 {
  542. struct qmi_response_type_v01 resp;
  543. u8 fw_status_valid;
  544. u64 fw_status;
  545. };
  546. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  547. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  548. struct wlfw_fw_ready_ind_msg_v01 {
  549. char placeholder;
  550. };
  551. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  552. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  553. struct wlfw_msa_ready_ind_msg_v01 {
  554. u8 hang_data_addr_offset_valid;
  555. u32 hang_data_addr_offset;
  556. u8 hang_data_length_valid;
  557. u16 hang_data_length;
  558. };
  559. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  560. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  561. struct wlfw_pin_connect_result_ind_msg_v01 {
  562. u8 pwr_pin_result_valid;
  563. u32 pwr_pin_result;
  564. u8 phy_io_pin_result_valid;
  565. u32 phy_io_pin_result;
  566. u8 rf_pin_result_valid;
  567. u32 rf_pin_result;
  568. };
  569. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  570. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  571. struct wlfw_wlan_mode_req_msg_v01 {
  572. enum wlfw_driver_mode_enum_v01 mode;
  573. u8 hw_debug_valid;
  574. u8 hw_debug;
  575. u8 xo_cal_data_valid;
  576. u8 xo_cal_data;
  577. u8 wlan_en_delay_valid;
  578. u32 wlan_en_delay;
  579. };
  580. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  581. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  582. struct wlfw_wlan_mode_resp_msg_v01 {
  583. struct qmi_response_type_v01 resp;
  584. };
  585. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  586. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  587. struct wlfw_wlan_cfg_req_msg_v01 {
  588. u8 host_version_valid;
  589. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  590. u8 tgt_cfg_valid;
  591. u32 tgt_cfg_len;
  592. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  593. u8 svc_cfg_valid;
  594. u32 svc_cfg_len;
  595. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  596. u8 shadow_reg_valid;
  597. u32 shadow_reg_len;
  598. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  599. u8 shadow_reg_v2_valid;
  600. u32 shadow_reg_v2_len;
  601. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  602. u8 rri_over_ddr_cfg_valid;
  603. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  604. u8 msi_cfg_valid;
  605. u32 msi_cfg_len;
  606. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  607. u8 shadow_reg_v3_valid;
  608. u32 shadow_reg_v3_len;
  609. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  610. };
  611. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  612. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  613. struct wlfw_wlan_cfg_resp_msg_v01 {
  614. struct qmi_response_type_v01 resp;
  615. };
  616. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  617. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  618. struct wlfw_cap_req_msg_v01 {
  619. char placeholder;
  620. };
  621. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  622. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  623. struct wlfw_cap_resp_msg_v01 {
  624. struct qmi_response_type_v01 resp;
  625. u8 chip_info_valid;
  626. struct wlfw_rf_chip_info_s_v01 chip_info;
  627. u8 board_info_valid;
  628. struct wlfw_rf_board_info_s_v01 board_info;
  629. u8 soc_info_valid;
  630. struct wlfw_soc_info_s_v01 soc_info;
  631. u8 fw_version_info_valid;
  632. struct wlfw_fw_version_info_s_v01 fw_version_info;
  633. u8 fw_build_id_valid;
  634. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  635. u8 num_macs_valid;
  636. u8 num_macs;
  637. u8 voltage_mv_valid;
  638. u32 voltage_mv;
  639. u8 time_freq_hz_valid;
  640. u32 time_freq_hz;
  641. u8 otp_version_valid;
  642. u32 otp_version;
  643. u8 eeprom_caldata_read_timeout_valid;
  644. u32 eeprom_caldata_read_timeout;
  645. u8 fw_caps_valid;
  646. u64 fw_caps;
  647. u8 rd_card_chain_cap_valid;
  648. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  649. u8 dev_mem_info_valid;
  650. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  651. u8 foundry_name_valid;
  652. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  653. u8 hang_data_addr_offset_valid;
  654. u32 hang_data_addr_offset;
  655. u8 hang_data_length_valid;
  656. u16 hang_data_length;
  657. u8 bdf_dnld_method_valid;
  658. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  659. u8 hwid_bitmap_valid;
  660. u8 hwid_bitmap;
  661. u8 ol_cpr_cfg_valid;
  662. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  663. u8 regdb_mandatory_valid;
  664. u8 regdb_mandatory;
  665. u8 regdb_support_valid;
  666. u8 regdb_support;
  667. u8 rxgainlut_support_valid;
  668. u8 rxgainlut_support;
  669. u8 he_channel_width_cap_valid;
  670. enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
  671. u8 phy_qam_cap_valid;
  672. enum wlfw_phy_qam_cap_v01 phy_qam_cap;
  673. u8 serial_id_valid;
  674. struct wlchip_serial_id_v01 serial_id;
  675. };
  676. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1171
  677. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  678. struct wlfw_bdf_download_req_msg_v01 {
  679. u8 valid;
  680. u8 file_id_valid;
  681. enum wlfw_cal_temp_id_enum_v01 file_id;
  682. u8 total_size_valid;
  683. u32 total_size;
  684. u8 seg_id_valid;
  685. u32 seg_id;
  686. u8 data_valid;
  687. u32 data_len;
  688. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  689. u8 end_valid;
  690. u8 end;
  691. u8 bdf_type_valid;
  692. u8 bdf_type;
  693. };
  694. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  695. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  696. struct wlfw_bdf_download_resp_msg_v01 {
  697. struct qmi_response_type_v01 resp;
  698. u8 host_bdf_data_valid;
  699. u64 host_bdf_data;
  700. };
  701. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  702. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  703. struct wlfw_cal_report_req_msg_v01 {
  704. u32 meta_data_len;
  705. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  706. u8 xo_cal_data_valid;
  707. u8 xo_cal_data;
  708. u8 cal_remove_supported_valid;
  709. u8 cal_remove_supported;
  710. u8 cal_file_download_size_valid;
  711. u64 cal_file_download_size;
  712. };
  713. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  714. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  715. struct wlfw_cal_report_resp_msg_v01 {
  716. struct qmi_response_type_v01 resp;
  717. };
  718. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  719. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  720. struct wlfw_initiate_cal_download_ind_msg_v01 {
  721. enum wlfw_cal_temp_id_enum_v01 cal_id;
  722. u8 total_size_valid;
  723. u32 total_size;
  724. u8 cal_data_location_valid;
  725. u32 cal_data_location;
  726. };
  727. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  728. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  729. struct wlfw_cal_download_req_msg_v01 {
  730. u8 valid;
  731. u8 file_id_valid;
  732. enum wlfw_cal_temp_id_enum_v01 file_id;
  733. u8 total_size_valid;
  734. u32 total_size;
  735. u8 seg_id_valid;
  736. u32 seg_id;
  737. u8 data_valid;
  738. u32 data_len;
  739. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  740. u8 end_valid;
  741. u8 end;
  742. u8 cal_data_location_valid;
  743. u32 cal_data_location;
  744. };
  745. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  746. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  747. struct wlfw_cal_download_resp_msg_v01 {
  748. struct qmi_response_type_v01 resp;
  749. };
  750. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  751. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  752. struct wlfw_initiate_cal_update_ind_msg_v01 {
  753. enum wlfw_cal_temp_id_enum_v01 cal_id;
  754. u32 total_size;
  755. u8 cal_data_location_valid;
  756. u32 cal_data_location;
  757. };
  758. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  759. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  760. struct wlfw_cal_update_req_msg_v01 {
  761. enum wlfw_cal_temp_id_enum_v01 cal_id;
  762. u32 seg_id;
  763. };
  764. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  765. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  766. struct wlfw_cal_update_resp_msg_v01 {
  767. struct qmi_response_type_v01 resp;
  768. u8 file_id_valid;
  769. enum wlfw_cal_temp_id_enum_v01 file_id;
  770. u8 total_size_valid;
  771. u32 total_size;
  772. u8 seg_id_valid;
  773. u32 seg_id;
  774. u8 data_valid;
  775. u32 data_len;
  776. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  777. u8 end_valid;
  778. u8 end;
  779. u8 cal_data_location_valid;
  780. u32 cal_data_location;
  781. };
  782. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  783. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  784. struct wlfw_msa_info_req_msg_v01 {
  785. u64 msa_addr;
  786. u32 size;
  787. };
  788. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  789. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  790. struct wlfw_msa_info_resp_msg_v01 {
  791. struct qmi_response_type_v01 resp;
  792. u32 mem_region_info_len;
  793. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  794. };
  795. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  796. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  797. struct wlfw_msa_ready_req_msg_v01 {
  798. char placeholder;
  799. };
  800. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  801. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  802. struct wlfw_msa_ready_resp_msg_v01 {
  803. struct qmi_response_type_v01 resp;
  804. };
  805. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  806. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  807. struct wlfw_ini_req_msg_v01 {
  808. u8 enablefwlog_valid;
  809. u8 enablefwlog;
  810. };
  811. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  812. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  813. struct wlfw_ini_resp_msg_v01 {
  814. struct qmi_response_type_v01 resp;
  815. };
  816. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  817. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  818. struct wlfw_athdiag_read_req_msg_v01 {
  819. u32 offset;
  820. u32 mem_type;
  821. u32 data_len;
  822. };
  823. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  824. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  825. struct wlfw_athdiag_read_resp_msg_v01 {
  826. struct qmi_response_type_v01 resp;
  827. u8 data_valid;
  828. u32 data_len;
  829. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  830. };
  831. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  832. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  833. struct wlfw_athdiag_write_req_msg_v01 {
  834. u32 offset;
  835. u32 mem_type;
  836. u32 data_len;
  837. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  838. };
  839. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  840. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  841. struct wlfw_athdiag_write_resp_msg_v01 {
  842. struct qmi_response_type_v01 resp;
  843. };
  844. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  845. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  846. struct wlfw_vbatt_req_msg_v01 {
  847. u64 voltage_uv;
  848. };
  849. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  850. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  851. struct wlfw_vbatt_resp_msg_v01 {
  852. struct qmi_response_type_v01 resp;
  853. };
  854. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  855. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  856. struct wlfw_mac_addr_req_msg_v01 {
  857. u8 mac_addr_valid;
  858. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  859. };
  860. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  861. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  862. struct wlfw_mac_addr_resp_msg_v01 {
  863. struct qmi_response_type_v01 resp;
  864. };
  865. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  866. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  867. struct wlfw_host_cap_req_msg_v01 {
  868. u8 num_clients_valid;
  869. u32 num_clients;
  870. u8 wake_msi_valid;
  871. u32 wake_msi;
  872. u8 gpios_valid;
  873. u32 gpios_len;
  874. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  875. u8 nm_modem_valid;
  876. u8 nm_modem;
  877. u8 bdf_support_valid;
  878. u8 bdf_support;
  879. u8 bdf_cache_support_valid;
  880. u8 bdf_cache_support;
  881. u8 m3_support_valid;
  882. u8 m3_support;
  883. u8 m3_cache_support_valid;
  884. u8 m3_cache_support;
  885. u8 cal_filesys_support_valid;
  886. u8 cal_filesys_support;
  887. u8 cal_cache_support_valid;
  888. u8 cal_cache_support;
  889. u8 cal_done_valid;
  890. u8 cal_done;
  891. u8 mem_bucket_valid;
  892. u32 mem_bucket;
  893. u8 mem_cfg_mode_valid;
  894. u8 mem_cfg_mode;
  895. u8 cal_duration_valid;
  896. u16 cal_duration;
  897. u8 platform_name_valid;
  898. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  899. u8 ddr_range_valid;
  900. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  901. u8 host_build_type_valid;
  902. enum wlfw_host_build_type_v01 host_build_type;
  903. u8 mlo_capable_valid;
  904. u8 mlo_capable;
  905. u8 mlo_chip_id_valid;
  906. u16 mlo_chip_id;
  907. u8 mlo_group_id_valid;
  908. u8 mlo_group_id;
  909. u8 max_mlo_peer_valid;
  910. u16 max_mlo_peer;
  911. u8 mlo_num_chips_valid;
  912. u8 mlo_num_chips;
  913. u8 mlo_chip_info_valid;
  914. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  915. u8 feature_list_valid;
  916. u64 feature_list;
  917. u8 num_wlan_clients_valid;
  918. u16 num_wlan_clients;
  919. u8 num_wlan_vaps_valid;
  920. u8 num_wlan_vaps;
  921. u8 wake_msi_addr_valid;
  922. u32 wake_msi_addr;
  923. u8 wlan_enable_delay_valid;
  924. u32 wlan_enable_delay;
  925. u8 ddr_type_valid;
  926. u32 ddr_type;
  927. u8 gpio_info_valid;
  928. u32 gpio_info_len;
  929. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  930. u8 fw_ini_cfg_support_valid;
  931. u8 fw_ini_cfg_support;
  932. u8 mlo_chip_v2_info_valid;
  933. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  934. u8 pcie_link_info_valid;
  935. struct wlfw_host_pcie_link_info_s_v01 pcie_link_info;
  936. };
  937. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 581
  938. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  939. struct wlfw_host_cap_resp_msg_v01 {
  940. struct qmi_response_type_v01 resp;
  941. };
  942. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  943. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  944. struct wlfw_request_mem_ind_msg_v01 {
  945. u32 mem_seg_len;
  946. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  947. };
  948. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  949. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  950. struct wlfw_respond_mem_req_msg_v01 {
  951. u32 mem_seg_len;
  952. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  953. };
  954. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  955. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  956. struct wlfw_respond_mem_resp_msg_v01 {
  957. struct qmi_response_type_v01 resp;
  958. u8 share_mem_valid;
  959. u32 share_mem_len;
  960. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  961. };
  962. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  963. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  964. struct wlfw_fw_mem_ready_ind_msg_v01 {
  965. char placeholder;
  966. };
  967. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  968. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  969. struct wlfw_fw_init_done_ind_msg_v01 {
  970. u8 hang_data_addr_offset_valid;
  971. u32 hang_data_addr_offset;
  972. u8 hang_data_length_valid;
  973. u16 hang_data_length;
  974. u8 soft_sku_features_valid;
  975. u64 soft_sku_features;
  976. };
  977. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 23
  978. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  979. struct wlfw_rejuvenate_ind_msg_v01 {
  980. u8 cause_for_rejuvenation_valid;
  981. u8 cause_for_rejuvenation;
  982. u8 requesting_sub_system_valid;
  983. u8 requesting_sub_system;
  984. u8 line_number_valid;
  985. u16 line_number;
  986. u8 function_name_valid;
  987. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  988. };
  989. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  990. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  991. struct wlfw_rejuvenate_ack_req_msg_v01 {
  992. char placeholder;
  993. };
  994. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  995. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  996. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  997. struct qmi_response_type_v01 resp;
  998. };
  999. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  1000. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  1001. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  1002. u8 mask_valid;
  1003. u64 mask;
  1004. };
  1005. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  1006. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  1007. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  1008. struct qmi_response_type_v01 resp;
  1009. u8 prev_mask_valid;
  1010. u64 prev_mask;
  1011. u8 curr_mask_valid;
  1012. u64 curr_mask;
  1013. };
  1014. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  1015. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  1016. struct wlfw_m3_info_req_msg_v01 {
  1017. u64 addr;
  1018. u32 size;
  1019. };
  1020. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1021. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  1022. struct wlfw_m3_info_resp_msg_v01 {
  1023. struct qmi_response_type_v01 resp;
  1024. };
  1025. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1026. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  1027. struct wlfw_xo_cal_ind_msg_v01 {
  1028. u8 xo_cal_data;
  1029. };
  1030. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  1031. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  1032. struct wlfw_cal_done_ind_msg_v01 {
  1033. u8 cal_file_upload_size_valid;
  1034. u64 cal_file_upload_size;
  1035. };
  1036. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  1037. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  1038. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  1039. u32 mem_seg_len;
  1040. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1041. };
  1042. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  1043. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  1044. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  1045. u32 mem_seg_len;
  1046. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1047. u8 end_valid;
  1048. u8 end;
  1049. };
  1050. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  1051. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  1052. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  1053. struct qmi_response_type_v01 resp;
  1054. };
  1055. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1056. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  1057. struct wlfw_qdss_trace_save_ind_msg_v01 {
  1058. u32 source;
  1059. u32 total_size;
  1060. u8 mem_seg_valid;
  1061. u32 mem_seg_len;
  1062. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1063. u8 file_name_valid;
  1064. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  1065. };
  1066. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  1067. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  1068. struct wlfw_qdss_trace_data_req_msg_v01 {
  1069. u32 seg_id;
  1070. };
  1071. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  1072. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  1073. struct wlfw_qdss_trace_data_resp_msg_v01 {
  1074. struct qmi_response_type_v01 resp;
  1075. u8 total_size_valid;
  1076. u32 total_size;
  1077. u8 seg_id_valid;
  1078. u32 seg_id;
  1079. u8 data_valid;
  1080. u32 data_len;
  1081. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1082. u8 end_valid;
  1083. u8 end;
  1084. };
  1085. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  1086. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  1087. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1088. u8 total_size_valid;
  1089. u32 total_size;
  1090. u8 seg_id_valid;
  1091. u32 seg_id;
  1092. u8 data_valid;
  1093. u32 data_len;
  1094. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1095. u8 end_valid;
  1096. u8 end;
  1097. };
  1098. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1099. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1100. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1101. struct qmi_response_type_v01 resp;
  1102. };
  1103. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1104. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1105. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1106. u8 mode_valid;
  1107. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1108. u8 option_valid;
  1109. u64 option;
  1110. u8 hw_trc_disable_override_valid;
  1111. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1112. };
  1113. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1114. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1115. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1116. struct qmi_response_type_v01 resp;
  1117. };
  1118. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1119. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1120. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1121. u8 mem_seg_valid;
  1122. u32 mem_seg_len;
  1123. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1124. };
  1125. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1126. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1127. struct wlfw_shutdown_req_msg_v01 {
  1128. u8 shutdown_valid;
  1129. u8 shutdown;
  1130. };
  1131. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1132. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1133. struct wlfw_shutdown_resp_msg_v01 {
  1134. struct qmi_response_type_v01 resp;
  1135. };
  1136. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1137. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1138. struct wlfw_antenna_switch_req_msg_v01 {
  1139. char placeholder;
  1140. };
  1141. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1142. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1143. struct wlfw_antenna_switch_resp_msg_v01 {
  1144. struct qmi_response_type_v01 resp;
  1145. u8 antenna_valid;
  1146. u64 antenna;
  1147. };
  1148. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1149. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1150. struct wlfw_antenna_grant_req_msg_v01 {
  1151. u8 grant_valid;
  1152. u64 grant;
  1153. };
  1154. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1155. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1156. struct wlfw_antenna_grant_resp_msg_v01 {
  1157. struct qmi_response_type_v01 resp;
  1158. };
  1159. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1160. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1161. struct wlfw_wfc_call_status_req_msg_v01 {
  1162. u32 wfc_call_status_len;
  1163. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1164. u8 wfc_call_active_valid;
  1165. u8 wfc_call_active;
  1166. u8 all_wfc_calls_held_valid;
  1167. u8 all_wfc_calls_held;
  1168. u8 is_wfc_emergency_valid;
  1169. u8 is_wfc_emergency;
  1170. u8 twt_ims_start_valid;
  1171. u64 twt_ims_start;
  1172. u8 twt_ims_int_valid;
  1173. u16 twt_ims_int;
  1174. u8 media_quality_valid;
  1175. enum wlfw_wfc_media_quality_v01 media_quality;
  1176. };
  1177. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1178. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1179. struct wlfw_wfc_call_status_resp_msg_v01 {
  1180. struct qmi_response_type_v01 resp;
  1181. };
  1182. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1183. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1184. struct wlfw_get_info_req_msg_v01 {
  1185. u8 type;
  1186. u32 data_len;
  1187. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1188. };
  1189. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1190. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1191. struct wlfw_get_info_resp_msg_v01 {
  1192. struct qmi_response_type_v01 resp;
  1193. };
  1194. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1195. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1196. struct wlfw_respond_get_info_ind_msg_v01 {
  1197. u32 data_len;
  1198. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1199. u8 type_valid;
  1200. u8 type;
  1201. u8 is_last_valid;
  1202. u8 is_last;
  1203. u8 seq_no_valid;
  1204. u32 seq_no;
  1205. };
  1206. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1207. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1208. struct wlfw_device_info_req_msg_v01 {
  1209. char placeholder;
  1210. };
  1211. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1212. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1213. struct wlfw_device_info_resp_msg_v01 {
  1214. struct qmi_response_type_v01 resp;
  1215. u8 bar_addr_valid;
  1216. u64 bar_addr;
  1217. u8 bar_size_valid;
  1218. u32 bar_size;
  1219. u8 mhi_state_info_addr_valid;
  1220. u64 mhi_state_info_addr;
  1221. u8 mhi_state_info_size_valid;
  1222. u32 mhi_state_info_size;
  1223. };
  1224. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1225. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1226. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1227. u32 pdev_id;
  1228. u64 addr;
  1229. u64 size;
  1230. };
  1231. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1232. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1233. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1234. u32 pdev_id;
  1235. u32 status;
  1236. };
  1237. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1238. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1239. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1240. struct qmi_response_type_v01 resp;
  1241. };
  1242. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1243. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1244. struct wlfw_soc_wake_req_msg_v01 {
  1245. u8 wake_valid;
  1246. enum wlfw_soc_wake_enum_v01 wake;
  1247. };
  1248. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1249. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1250. struct wlfw_soc_wake_resp_msg_v01 {
  1251. struct qmi_response_type_v01 resp;
  1252. };
  1253. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1254. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1255. struct wlfw_power_save_req_msg_v01 {
  1256. u8 power_save_mode_valid;
  1257. enum wlfw_power_save_mode_v01 power_save_mode;
  1258. };
  1259. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1260. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1261. struct wlfw_power_save_resp_msg_v01 {
  1262. struct qmi_response_type_v01 resp;
  1263. };
  1264. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1265. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1266. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1267. u8 twt_sta_start_valid;
  1268. u64 twt_sta_start;
  1269. u8 twt_sta_int_valid;
  1270. u16 twt_sta_int;
  1271. u8 twt_sta_upo_valid;
  1272. u16 twt_sta_upo;
  1273. u8 twt_sta_sp_valid;
  1274. u16 twt_sta_sp;
  1275. u8 twt_sta_dl_valid;
  1276. u16 twt_sta_dl;
  1277. u8 twt_sta_config_changed_valid;
  1278. u8 twt_sta_config_changed;
  1279. };
  1280. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1281. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1282. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1283. char placeholder;
  1284. };
  1285. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1286. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1287. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1288. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1289. };
  1290. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1291. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1292. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1293. struct qmi_response_type_v01 resp;
  1294. };
  1295. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1296. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1297. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1298. u32 pdev_id;
  1299. u32 no_of_valid_segments;
  1300. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1301. };
  1302. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1303. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1304. struct wlfw_subsys_restart_level_req_msg_v01 {
  1305. u8 restart_level_type_valid;
  1306. u8 restart_level_type;
  1307. };
  1308. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1309. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1310. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1311. struct qmi_response_type_v01 resp;
  1312. };
  1313. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1314. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1315. struct wlfw_ini_file_download_req_msg_v01 {
  1316. u8 file_type_valid;
  1317. enum wlfw_ini_file_type_v01 file_type;
  1318. u8 total_size_valid;
  1319. u32 total_size;
  1320. u8 seg_id_valid;
  1321. u32 seg_id;
  1322. u8 data_valid;
  1323. u32 data_len;
  1324. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1325. u8 end_valid;
  1326. u8 end;
  1327. };
  1328. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1329. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1330. struct wlfw_ini_file_download_resp_msg_v01 {
  1331. struct qmi_response_type_v01 resp;
  1332. };
  1333. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1334. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1335. struct wlfw_phy_cap_req_msg_v01 {
  1336. char placeholder;
  1337. };
  1338. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1339. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1340. struct wlfw_phy_cap_resp_msg_v01 {
  1341. struct qmi_response_type_v01 resp;
  1342. u8 num_phy_valid;
  1343. u8 num_phy;
  1344. u8 board_id_valid;
  1345. u32 board_id;
  1346. u8 mlo_cap_v2_support_valid;
  1347. u32 mlo_cap_v2_support;
  1348. u8 single_chip_mlo_support_valid;
  1349. u8 single_chip_mlo_support;
  1350. };
  1351. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 29
  1352. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1353. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1354. u8 rf_subtype_valid;
  1355. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1356. };
  1357. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1358. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1359. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1360. struct qmi_response_type_v01 resp;
  1361. };
  1362. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1363. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1364. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1365. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1366. };
  1367. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1368. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1369. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1370. struct qmi_response_type_v01 resp;
  1371. };
  1372. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1373. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1374. struct wlfw_aux_uc_info_req_msg_v01 {
  1375. u64 addr;
  1376. u32 size;
  1377. };
  1378. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1379. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1380. struct wlfw_aux_uc_info_resp_msg_v01 {
  1381. struct qmi_response_type_v01 resp;
  1382. };
  1383. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1384. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1385. struct wlfw_tme_lite_info_req_msg_v01 {
  1386. enum wlfw_tme_lite_file_type_v01 tme_file;
  1387. u64 addr;
  1388. u32 size;
  1389. };
  1390. #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
  1391. extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
  1392. struct wlfw_tme_lite_info_resp_msg_v01 {
  1393. struct qmi_response_type_v01 resp;
  1394. };
  1395. #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1396. extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
  1397. struct wlfw_soft_sku_info_req_msg_v01 {
  1398. u64 addr;
  1399. u32 size;
  1400. };
  1401. #define WLFW_SOFT_SKU_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1402. extern struct qmi_elem_info wlfw_soft_sku_info_req_msg_v01_ei[];
  1403. struct wlfw_soft_sku_info_resp_msg_v01 {
  1404. struct qmi_response_type_v01 resp;
  1405. };
  1406. #define WLFW_SOFT_SKU_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1407. extern struct qmi_elem_info wlfw_soft_sku_info_resp_msg_v01_ei[];
  1408. struct wlfw_fw_ssr_ind_msg_v01 {
  1409. enum wlfw_fw_ssr_reason_v01 reason_code;
  1410. };
  1411. #define WLFW_FW_SSR_IND_MSG_V01_MAX_MSG_LEN 7
  1412. extern struct qmi_elem_info wlfw_fw_ssr_ind_msg_v01_ei[];
  1413. struct wlfw_bmps_ctrl_req_msg_v01 {
  1414. enum wlfw_bmps_state_enum_v01 bmps_state;
  1415. };
  1416. #define WLFW_BMPS_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1417. extern struct qmi_elem_info wlfw_bmps_ctrl_req_msg_v01_ei[];
  1418. struct wlfw_bmps_ctrl_resp_msg_v01 {
  1419. struct qmi_response_type_v01 resp;
  1420. };
  1421. #define WLFW_BMPS_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1422. extern struct qmi_elem_info wlfw_bmps_ctrl_resp_msg_v01_ei[];
  1423. struct wlfw_lpass_ssr_req_msg_v01 {
  1424. enum wlfw_lpass_ssr_reason_v01 reason_code;
  1425. };
  1426. #define WLFW_LPASS_SSR_REQ_MSG_V01_MAX_MSG_LEN 7
  1427. extern struct qmi_elem_info wlfw_lpass_ssr_req_msg_v01_ei[];
  1428. struct wlfw_lpass_ssr_resp_msg_v01 {
  1429. struct qmi_response_type_v01 resp;
  1430. };
  1431. #define WLFW_LPASS_SSR_RESP_MSG_V01_MAX_MSG_LEN 7
  1432. extern struct qmi_elem_info wlfw_lpass_ssr_resp_msg_v01_ei[];
  1433. struct wlfw_mlo_reconfig_info_req_msg_v01 {
  1434. u8 mlo_capable_valid;
  1435. u8 mlo_capable;
  1436. u8 mlo_chip_id_valid;
  1437. u16 mlo_chip_id;
  1438. u8 mlo_group_id_valid;
  1439. u8 mlo_group_id;
  1440. u8 max_mlo_peer_valid;
  1441. u16 max_mlo_peer;
  1442. u8 mlo_num_chips_valid;
  1443. u8 mlo_num_chips;
  1444. u8 mlo_chip_info_valid;
  1445. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  1446. u8 mlo_chip_v2_info_valid;
  1447. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  1448. };
  1449. #define WLFW_MLO_RECONFIG_INFO_REQ_MSG_V01_MAX_MSG_LEN 122
  1450. extern struct qmi_elem_info wlfw_mlo_reconfig_info_req_msg_v01_ei[];
  1451. struct wlfw_mlo_reconfig_info_resp_msg_v01 {
  1452. struct qmi_response_type_v01 resp;
  1453. };
  1454. #define WLFW_MLO_RECONFIG_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1455. extern struct qmi_elem_info wlfw_mlo_reconfig_info_resp_msg_v01_ei[];
  1456. struct wlfw_driver_async_data_ind_msg_v01 {
  1457. u32 data_len;
  1458. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1459. u16 type;
  1460. };
  1461. #define WLFW_DRIVER_ASYNC_DATA_IND_MSG_V01_MAX_MSG_LEN 6154
  1462. extern struct qmi_elem_info wlfw_driver_async_data_ind_msg_v01_ei[];
  1463. #endif