pci.c 206 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define QCN7605_PATH_PREFIX "qcn7605/"
  38. #define KIWI_PATH_PREFIX "kiwi/"
  39. #define MANGO_PATH_PREFIX "mango/"
  40. #define PEACH_PATH_PREFIX "peach/"
  41. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  42. #define DEFAULT_AUX_FILE_NAME "aux_ucode.elf"
  43. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  44. #define TME_PATCH_FILE_NAME_1_0 "tmel_peach_10.elf"
  45. #define TME_PATCH_FILE_NAME_2_0 "tmel_peach_20.elf"
  46. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  47. #define DEFAULT_FW_FILE_NAME "amss.bin"
  48. #define FW_V2_FILE_NAME "amss20.bin"
  49. #define DEVICE_MAJOR_VERSION_MASK 0xF
  50. #define WAKE_MSI_NAME "WAKE"
  51. #define DEV_RDDM_TIMEOUT 5000
  52. #define WAKE_EVENT_TIMEOUT 5000
  53. #ifdef CONFIG_CNSS_EMULATION
  54. #define EMULATION_HW 1
  55. #else
  56. #define EMULATION_HW 0
  57. #endif
  58. #define RAMDUMP_SIZE_DEFAULT 0x420000
  59. #define CNSS_256KB_SIZE 0x40000
  60. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  61. static bool cnss_driver_registered;
  62. static DEFINE_SPINLOCK(pci_link_down_lock);
  63. static DEFINE_SPINLOCK(pci_reg_window_lock);
  64. static DEFINE_SPINLOCK(time_sync_lock);
  65. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  66. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  67. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  68. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  69. #define RDDM_LINK_RECOVERY_RETRY 20
  70. #define RDDM_LINK_RECOVERY_RETRY_DELAY_MS 20
  71. #define FORCE_WAKE_DELAY_MIN_US 4000
  72. #define FORCE_WAKE_DELAY_MAX_US 6000
  73. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  74. #define REG_RETRY_MAX_TIMES 3
  75. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  76. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  77. #define BOOT_DEBUG_TIMEOUT_MS 7000
  78. #define HANG_DATA_LENGTH 384
  79. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  80. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  81. #define GNO_HANG_DATA_OFFSET (0x7d000 - HANG_DATA_LENGTH)
  82. #define AFC_SLOT_SIZE 0x1000
  83. #define AFC_MAX_SLOT 2
  84. #define AFC_MEM_SIZE (AFC_SLOT_SIZE * AFC_MAX_SLOT)
  85. #define AFC_AUTH_STATUS_OFFSET 1
  86. #define AFC_AUTH_SUCCESS 1
  87. #define AFC_AUTH_ERROR 0
  88. static const struct mhi_channel_config cnss_mhi_channels[] = {
  89. {
  90. .num = 0,
  91. .name = "LOOPBACK",
  92. .num_elements = 32,
  93. .event_ring = 1,
  94. .dir = DMA_TO_DEVICE,
  95. .ee_mask = 0x4,
  96. .pollcfg = 0,
  97. .doorbell = MHI_DB_BRST_DISABLE,
  98. .lpm_notify = false,
  99. .offload_channel = false,
  100. .doorbell_mode_switch = false,
  101. .auto_queue = false,
  102. },
  103. {
  104. .num = 1,
  105. .name = "LOOPBACK",
  106. .num_elements = 32,
  107. .event_ring = 1,
  108. .dir = DMA_FROM_DEVICE,
  109. .ee_mask = 0x4,
  110. .pollcfg = 0,
  111. .doorbell = MHI_DB_BRST_DISABLE,
  112. .lpm_notify = false,
  113. .offload_channel = false,
  114. .doorbell_mode_switch = false,
  115. .auto_queue = false,
  116. },
  117. {
  118. .num = 4,
  119. .name = "DIAG",
  120. .num_elements = 64,
  121. .event_ring = 1,
  122. .dir = DMA_TO_DEVICE,
  123. .ee_mask = 0x4,
  124. .pollcfg = 0,
  125. .doorbell = MHI_DB_BRST_DISABLE,
  126. .lpm_notify = false,
  127. .offload_channel = false,
  128. .doorbell_mode_switch = false,
  129. .auto_queue = false,
  130. },
  131. {
  132. .num = 5,
  133. .name = "DIAG",
  134. .num_elements = 64,
  135. .event_ring = 1,
  136. .dir = DMA_FROM_DEVICE,
  137. .ee_mask = 0x4,
  138. .pollcfg = 0,
  139. .doorbell = MHI_DB_BRST_DISABLE,
  140. .lpm_notify = false,
  141. .offload_channel = false,
  142. .doorbell_mode_switch = false,
  143. .auto_queue = false,
  144. },
  145. {
  146. .num = 20,
  147. .name = "IPCR",
  148. .num_elements = 64,
  149. .event_ring = 1,
  150. .dir = DMA_TO_DEVICE,
  151. .ee_mask = 0x4,
  152. .pollcfg = 0,
  153. .doorbell = MHI_DB_BRST_DISABLE,
  154. .lpm_notify = false,
  155. .offload_channel = false,
  156. .doorbell_mode_switch = false,
  157. .auto_queue = false,
  158. },
  159. {
  160. .num = 21,
  161. .name = "IPCR",
  162. .num_elements = 64,
  163. .event_ring = 1,
  164. .dir = DMA_FROM_DEVICE,
  165. .ee_mask = 0x4,
  166. .pollcfg = 0,
  167. .doorbell = MHI_DB_BRST_DISABLE,
  168. .lpm_notify = false,
  169. .offload_channel = false,
  170. .doorbell_mode_switch = false,
  171. .auto_queue = true,
  172. },
  173. /* All MHI satellite config to be at the end of data struct */
  174. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  175. {
  176. .num = 50,
  177. .name = "ADSP_0",
  178. .num_elements = 64,
  179. .event_ring = 3,
  180. .dir = DMA_BIDIRECTIONAL,
  181. .ee_mask = 0x4,
  182. .pollcfg = 0,
  183. .doorbell = MHI_DB_BRST_DISABLE,
  184. .lpm_notify = false,
  185. .offload_channel = true,
  186. .doorbell_mode_switch = false,
  187. .auto_queue = false,
  188. },
  189. {
  190. .num = 51,
  191. .name = "ADSP_1",
  192. .num_elements = 64,
  193. .event_ring = 3,
  194. .dir = DMA_BIDIRECTIONAL,
  195. .ee_mask = 0x4,
  196. .pollcfg = 0,
  197. .doorbell = MHI_DB_BRST_DISABLE,
  198. .lpm_notify = false,
  199. .offload_channel = true,
  200. .doorbell_mode_switch = false,
  201. .auto_queue = false,
  202. },
  203. {
  204. .num = 70,
  205. .name = "ADSP_2",
  206. .num_elements = 64,
  207. .event_ring = 3,
  208. .dir = DMA_BIDIRECTIONAL,
  209. .ee_mask = 0x4,
  210. .pollcfg = 0,
  211. .doorbell = MHI_DB_BRST_DISABLE,
  212. .lpm_notify = false,
  213. .offload_channel = true,
  214. .doorbell_mode_switch = false,
  215. .auto_queue = false,
  216. },
  217. {
  218. .num = 71,
  219. .name = "ADSP_3",
  220. .num_elements = 64,
  221. .event_ring = 3,
  222. .dir = DMA_BIDIRECTIONAL,
  223. .ee_mask = 0x4,
  224. .pollcfg = 0,
  225. .doorbell = MHI_DB_BRST_DISABLE,
  226. .lpm_notify = false,
  227. .offload_channel = true,
  228. .doorbell_mode_switch = false,
  229. .auto_queue = false,
  230. },
  231. #endif
  232. };
  233. static const struct mhi_channel_config cnss_mhi_channels_no_diag[] = {
  234. {
  235. .num = 0,
  236. .name = "LOOPBACK",
  237. .num_elements = 32,
  238. .event_ring = 1,
  239. .dir = DMA_TO_DEVICE,
  240. .ee_mask = 0x4,
  241. .pollcfg = 0,
  242. .doorbell = MHI_DB_BRST_DISABLE,
  243. .lpm_notify = false,
  244. .offload_channel = false,
  245. .doorbell_mode_switch = false,
  246. .auto_queue = false,
  247. },
  248. {
  249. .num = 1,
  250. .name = "LOOPBACK",
  251. .num_elements = 32,
  252. .event_ring = 1,
  253. .dir = DMA_FROM_DEVICE,
  254. .ee_mask = 0x4,
  255. .pollcfg = 0,
  256. .doorbell = MHI_DB_BRST_DISABLE,
  257. .lpm_notify = false,
  258. .offload_channel = false,
  259. .doorbell_mode_switch = false,
  260. .auto_queue = false,
  261. },
  262. {
  263. .num = 20,
  264. .name = "IPCR",
  265. .num_elements = 64,
  266. .event_ring = 1,
  267. .dir = DMA_TO_DEVICE,
  268. .ee_mask = 0x4,
  269. .pollcfg = 0,
  270. .doorbell = MHI_DB_BRST_DISABLE,
  271. .lpm_notify = false,
  272. .offload_channel = false,
  273. .doorbell_mode_switch = false,
  274. .auto_queue = false,
  275. },
  276. {
  277. .num = 21,
  278. .name = "IPCR",
  279. .num_elements = 64,
  280. .event_ring = 1,
  281. .dir = DMA_FROM_DEVICE,
  282. .ee_mask = 0x4,
  283. .pollcfg = 0,
  284. .doorbell = MHI_DB_BRST_DISABLE,
  285. .lpm_notify = false,
  286. .offload_channel = false,
  287. .doorbell_mode_switch = false,
  288. .auto_queue = true,
  289. },
  290. /* All MHI satellite config to be at the end of data struct */
  291. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  292. {
  293. .num = 50,
  294. .name = "ADSP_0",
  295. .num_elements = 64,
  296. .event_ring = 3,
  297. .dir = DMA_BIDIRECTIONAL,
  298. .ee_mask = 0x4,
  299. .pollcfg = 0,
  300. .doorbell = MHI_DB_BRST_DISABLE,
  301. .lpm_notify = false,
  302. .offload_channel = true,
  303. .doorbell_mode_switch = false,
  304. .auto_queue = false,
  305. },
  306. {
  307. .num = 51,
  308. .name = "ADSP_1",
  309. .num_elements = 64,
  310. .event_ring = 3,
  311. .dir = DMA_BIDIRECTIONAL,
  312. .ee_mask = 0x4,
  313. .pollcfg = 0,
  314. .doorbell = MHI_DB_BRST_DISABLE,
  315. .lpm_notify = false,
  316. .offload_channel = true,
  317. .doorbell_mode_switch = false,
  318. .auto_queue = false,
  319. },
  320. {
  321. .num = 70,
  322. .name = "ADSP_2",
  323. .num_elements = 64,
  324. .event_ring = 3,
  325. .dir = DMA_BIDIRECTIONAL,
  326. .ee_mask = 0x4,
  327. .pollcfg = 0,
  328. .doorbell = MHI_DB_BRST_DISABLE,
  329. .lpm_notify = false,
  330. .offload_channel = true,
  331. .doorbell_mode_switch = false,
  332. .auto_queue = false,
  333. },
  334. {
  335. .num = 71,
  336. .name = "ADSP_3",
  337. .num_elements = 64,
  338. .event_ring = 3,
  339. .dir = DMA_BIDIRECTIONAL,
  340. .ee_mask = 0x4,
  341. .pollcfg = 0,
  342. .doorbell = MHI_DB_BRST_DISABLE,
  343. .lpm_notify = false,
  344. .offload_channel = true,
  345. .doorbell_mode_switch = false,
  346. .auto_queue = false,
  347. },
  348. #endif
  349. };
  350. static const struct mhi_channel_config cnss_mhi_channels_genoa[] = {
  351. {
  352. .num = 0,
  353. .name = "LOOPBACK",
  354. .num_elements = 32,
  355. .event_ring = 1,
  356. .dir = DMA_TO_DEVICE,
  357. .ee_mask = 0x4,
  358. .pollcfg = 0,
  359. .doorbell = MHI_DB_BRST_DISABLE,
  360. .lpm_notify = false,
  361. .offload_channel = false,
  362. .doorbell_mode_switch = false,
  363. .auto_queue = false,
  364. },
  365. {
  366. .num = 1,
  367. .name = "LOOPBACK",
  368. .num_elements = 32,
  369. .event_ring = 1,
  370. .dir = DMA_FROM_DEVICE,
  371. .ee_mask = 0x4,
  372. .pollcfg = 0,
  373. .doorbell = MHI_DB_BRST_DISABLE,
  374. .lpm_notify = false,
  375. .offload_channel = false,
  376. .doorbell_mode_switch = false,
  377. .auto_queue = false,
  378. },
  379. {
  380. .num = 4,
  381. .name = "DIAG",
  382. .num_elements = 64,
  383. .event_ring = 1,
  384. .dir = DMA_TO_DEVICE,
  385. .ee_mask = 0x4,
  386. .pollcfg = 0,
  387. .doorbell = MHI_DB_BRST_DISABLE,
  388. .lpm_notify = false,
  389. .offload_channel = false,
  390. .doorbell_mode_switch = false,
  391. .auto_queue = false,
  392. },
  393. {
  394. .num = 5,
  395. .name = "DIAG",
  396. .num_elements = 64,
  397. .event_ring = 1,
  398. .dir = DMA_FROM_DEVICE,
  399. .ee_mask = 0x4,
  400. .pollcfg = 0,
  401. .doorbell = MHI_DB_BRST_DISABLE,
  402. .lpm_notify = false,
  403. .offload_channel = false,
  404. .doorbell_mode_switch = false,
  405. .auto_queue = false,
  406. },
  407. {
  408. .num = 16,
  409. .name = "IPCR",
  410. .num_elements = 64,
  411. .event_ring = 1,
  412. .dir = DMA_TO_DEVICE,
  413. .ee_mask = 0x4,
  414. .pollcfg = 0,
  415. .doorbell = MHI_DB_BRST_DISABLE,
  416. .lpm_notify = false,
  417. .offload_channel = false,
  418. .doorbell_mode_switch = false,
  419. .auto_queue = false,
  420. },
  421. {
  422. .num = 17,
  423. .name = "IPCR",
  424. .num_elements = 64,
  425. .event_ring = 1,
  426. .dir = DMA_FROM_DEVICE,
  427. .ee_mask = 0x4,
  428. .pollcfg = 0,
  429. .doorbell = MHI_DB_BRST_DISABLE,
  430. .lpm_notify = false,
  431. .offload_channel = false,
  432. .doorbell_mode_switch = false,
  433. .auto_queue = true,
  434. },
  435. };
  436. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  437. static struct mhi_event_config cnss_mhi_events[] = {
  438. #else
  439. static const struct mhi_event_config cnss_mhi_events[] = {
  440. #endif
  441. {
  442. .num_elements = 32,
  443. .irq_moderation_ms = 0,
  444. .irq = 1,
  445. .mode = MHI_DB_BRST_DISABLE,
  446. .data_type = MHI_ER_CTRL,
  447. .priority = 0,
  448. .hardware_event = false,
  449. .client_managed = false,
  450. .offload_channel = false,
  451. },
  452. {
  453. .num_elements = 256,
  454. .irq_moderation_ms = 0,
  455. .irq = 2,
  456. .mode = MHI_DB_BRST_DISABLE,
  457. .priority = 1,
  458. .hardware_event = false,
  459. .client_managed = false,
  460. .offload_channel = false,
  461. },
  462. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  463. {
  464. .num_elements = 32,
  465. .irq_moderation_ms = 0,
  466. .irq = 1,
  467. .mode = MHI_DB_BRST_DISABLE,
  468. .data_type = MHI_ER_BW_SCALE,
  469. .priority = 2,
  470. .hardware_event = false,
  471. .client_managed = false,
  472. .offload_channel = false,
  473. },
  474. #endif
  475. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  476. {
  477. .num_elements = 256,
  478. .irq_moderation_ms = 0,
  479. .irq = 2,
  480. .mode = MHI_DB_BRST_DISABLE,
  481. .data_type = MHI_ER_DATA,
  482. .priority = 1,
  483. .hardware_event = false,
  484. .client_managed = true,
  485. .offload_channel = true,
  486. },
  487. #endif
  488. };
  489. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  490. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  491. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  492. #else
  493. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  494. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  495. #endif
  496. static const struct mhi_controller_config cnss_mhi_config_no_diag = {
  497. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  498. .max_channels = 72,
  499. #else
  500. .max_channels = 32,
  501. #endif
  502. .timeout_ms = 10000,
  503. .use_bounce_buf = false,
  504. .buf_len = 0x8000,
  505. .num_channels = ARRAY_SIZE(cnss_mhi_channels_no_diag),
  506. .ch_cfg = cnss_mhi_channels_no_diag,
  507. .num_events = ARRAY_SIZE(cnss_mhi_events),
  508. .event_cfg = cnss_mhi_events,
  509. .m2_no_db = true,
  510. };
  511. static const struct mhi_controller_config cnss_mhi_config_default = {
  512. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  513. .max_channels = 72,
  514. #else
  515. .max_channels = 32,
  516. #endif
  517. .timeout_ms = 10000,
  518. .use_bounce_buf = false,
  519. .buf_len = 0x8000,
  520. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  521. .ch_cfg = cnss_mhi_channels,
  522. .num_events = ARRAY_SIZE(cnss_mhi_events),
  523. .event_cfg = cnss_mhi_events,
  524. .m2_no_db = true,
  525. };
  526. static const struct mhi_controller_config cnss_mhi_config_genoa = {
  527. .max_channels = 32,
  528. .timeout_ms = 10000,
  529. .use_bounce_buf = false,
  530. .buf_len = 0x8000,
  531. .num_channels = ARRAY_SIZE(cnss_mhi_channels_genoa),
  532. .ch_cfg = cnss_mhi_channels_genoa,
  533. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  534. CNSS_MHI_SATELLITE_EVT_COUNT,
  535. .event_cfg = cnss_mhi_events,
  536. .m2_no_db = true,
  537. #if (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  538. .bhie_offset = 0x0324,
  539. #endif
  540. };
  541. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  542. .max_channels = 32,
  543. .timeout_ms = 10000,
  544. .use_bounce_buf = false,
  545. .buf_len = 0x8000,
  546. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  547. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  548. .ch_cfg = cnss_mhi_channels,
  549. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  550. CNSS_MHI_SATELLITE_EVT_COUNT,
  551. .event_cfg = cnss_mhi_events,
  552. .m2_no_db = true,
  553. };
  554. static struct cnss_pci_reg ce_src[] = {
  555. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  556. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  557. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  558. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  559. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  560. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  561. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  562. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  563. { NULL },
  564. };
  565. static struct cnss_pci_reg ce_dst[] = {
  566. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  567. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  568. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  569. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  570. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  571. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  572. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  573. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  574. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  575. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  576. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  577. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  578. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  579. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  580. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  581. { NULL },
  582. };
  583. static struct cnss_pci_reg ce_cmn[] = {
  584. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  585. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  586. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  587. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  588. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  589. { NULL },
  590. };
  591. static struct cnss_pci_reg qdss_csr[] = {
  592. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  593. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  594. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  595. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  596. { NULL },
  597. };
  598. static struct cnss_pci_reg pci_scratch[] = {
  599. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  600. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  601. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  602. { NULL },
  603. };
  604. static struct cnss_pci_reg pci_bhi_debug[] = {
  605. { "PCIE_BHIE_DEBUG_0", PCIE_PCIE_BHIE_DEBUG_0 },
  606. { "PCIE_BHIE_DEBUG_1", PCIE_PCIE_BHIE_DEBUG_1 },
  607. { "PCIE_BHIE_DEBUG_2", PCIE_PCIE_BHIE_DEBUG_2 },
  608. { "PCIE_BHIE_DEBUG_3", PCIE_PCIE_BHIE_DEBUG_3 },
  609. { "PCIE_BHIE_DEBUG_4", PCIE_PCIE_BHIE_DEBUG_4 },
  610. { "PCIE_BHIE_DEBUG_5", PCIE_PCIE_BHIE_DEBUG_5 },
  611. { "PCIE_BHIE_DEBUG_6", PCIE_PCIE_BHIE_DEBUG_6 },
  612. { "PCIE_BHIE_DEBUG_7", PCIE_PCIE_BHIE_DEBUG_7 },
  613. { "PCIE_BHIE_DEBUG_8", PCIE_PCIE_BHIE_DEBUG_8 },
  614. { "PCIE_BHIE_DEBUG_9", PCIE_PCIE_BHIE_DEBUG_9 },
  615. { "PCIE_BHIE_DEBUG_10", PCIE_PCIE_BHIE_DEBUG_10 },
  616. { NULL },
  617. };
  618. /* First field of the structure is the device bit mask. Use
  619. * enum cnss_pci_reg_mask as reference for the value.
  620. */
  621. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  622. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  623. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  624. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  625. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  626. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  627. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  628. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  629. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  630. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  631. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  632. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  633. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  634. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  635. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  636. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  637. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  638. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  639. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  640. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  641. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  642. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  643. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  644. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  645. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  646. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  647. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  648. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  649. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  650. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  651. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  652. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  653. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  654. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  655. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  656. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  657. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  658. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  659. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  660. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  661. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  662. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  663. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  664. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  665. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  666. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  667. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  668. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  669. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  670. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  671. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  672. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  673. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  674. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  675. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  676. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  677. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  678. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  679. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  680. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  681. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  682. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  683. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  684. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  685. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  686. };
  687. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  688. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  689. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  690. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  691. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  692. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  693. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  694. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  695. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  696. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  697. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  698. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  699. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  700. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  701. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  702. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  703. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  704. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  705. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  706. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  707. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  708. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  709. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  710. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  711. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  712. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  713. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  714. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  715. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  716. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  717. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  718. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  719. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  720. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  721. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  722. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  723. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  724. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  725. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  726. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  727. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  728. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  729. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  730. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  731. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  732. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  733. };
  734. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  735. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  736. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  737. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  738. {3, 0, WLAON_SW_COLD_RESET, 0},
  739. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  740. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  741. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  742. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  743. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  744. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  745. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  746. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  747. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  748. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  749. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  750. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  751. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  752. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  753. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  754. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  755. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  756. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  757. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  758. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  759. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  760. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  761. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  762. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  763. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  764. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  765. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  766. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  767. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  768. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  769. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  770. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  771. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  772. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  773. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  774. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  775. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  776. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  777. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  778. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  779. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  780. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  781. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  782. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  783. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  784. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  785. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  786. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  787. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  788. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  789. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  790. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  791. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  792. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  793. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  794. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  795. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  796. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  797. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  798. {3, 0, WLAON_DLY_CONFIG, 0},
  799. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  800. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  801. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  802. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  803. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  804. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  805. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  806. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  807. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  808. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  809. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  810. {3, 0, WLAON_DEBUG, 0},
  811. {3, 0, WLAON_SOC_PARAMETERS, 0},
  812. {3, 0, WLAON_WLPM_SIGNAL, 0},
  813. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  814. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  815. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  816. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  817. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  818. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  819. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  820. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  821. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  822. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  823. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  824. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  825. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  826. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  827. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  828. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  829. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  830. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  831. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  832. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  833. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  834. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  835. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  836. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  837. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  838. {3, 0, WLAON_WL_AON_SPARE2, 0},
  839. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  840. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  841. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  842. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  843. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  844. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  845. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  846. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  847. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  848. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  849. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  850. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  851. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  852. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  853. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  854. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  855. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  856. {3, 0, WLAON_INTR_STATUS, 0},
  857. {2, 0, WLAON_INTR_ENABLE, 0},
  858. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  859. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  860. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  861. {2, 0, WLAON_DBG_STATUS0, 0},
  862. {2, 0, WLAON_DBG_STATUS1, 0},
  863. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  864. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  865. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  866. };
  867. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  868. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  869. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  870. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  871. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  872. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  873. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  874. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  875. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  876. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  877. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  878. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  879. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  880. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  881. };
  882. static struct cnss_print_optimize print_optimize;
  883. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  884. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  885. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  886. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  887. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  888. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev);
  889. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev);
  890. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  891. enum cnss_bus_event_type type,
  892. void *data);
  893. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  894. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  895. {
  896. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  897. }
  898. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  899. {
  900. mhi_dump_sfr(pci_priv->mhi_ctrl);
  901. }
  902. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  903. u32 cookie)
  904. {
  905. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  906. }
  907. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  908. bool notify_clients)
  909. {
  910. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  911. }
  912. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  913. bool notify_clients)
  914. {
  915. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  916. }
  917. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  918. u32 timeout)
  919. {
  920. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  921. }
  922. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  923. int timeout_us, bool in_panic)
  924. {
  925. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  926. timeout_us, in_panic);
  927. }
  928. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  929. static int cnss_mhi_host_notify_db_disable_trace(struct cnss_pci_data *pci_priv)
  930. {
  931. return mhi_host_notify_db_disable_trace(pci_priv->mhi_ctrl);
  932. }
  933. #endif
  934. static void
  935. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  936. int (*cb)(struct mhi_controller *mhi_ctrl,
  937. struct mhi_link_info *link_info))
  938. {
  939. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  940. }
  941. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  942. {
  943. return mhi_force_reset(pci_priv->mhi_ctrl);
  944. }
  945. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  946. phys_addr_t base)
  947. {
  948. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  949. }
  950. #else
  951. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  952. {
  953. }
  954. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  955. {
  956. }
  957. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  958. u32 cookie)
  959. {
  960. return false;
  961. }
  962. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  963. bool notify_clients)
  964. {
  965. return -EOPNOTSUPP;
  966. }
  967. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  968. bool notify_clients)
  969. {
  970. return -EOPNOTSUPP;
  971. }
  972. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  973. u32 timeout)
  974. {
  975. }
  976. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  977. int timeout_us, bool in_panic)
  978. {
  979. return -EOPNOTSUPP;
  980. }
  981. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  982. static int cnss_mhi_host_notify_db_disable_trace(struct cnss_pci_data *pci_priv)
  983. {
  984. return -EOPNOTSUPP;
  985. }
  986. #endif
  987. static void
  988. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  989. int (*cb)(struct mhi_controller *mhi_ctrl,
  990. struct mhi_link_info *link_info))
  991. {
  992. }
  993. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  994. {
  995. return -EOPNOTSUPP;
  996. }
  997. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  998. phys_addr_t base)
  999. {
  1000. }
  1001. #endif /* CONFIG_MHI_BUS_MISC */
  1002. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  1003. #define CNSS_MHI_WAKE_TIMEOUT 500000
  1004. static void cnss_record_smmu_fault_timestamp(struct cnss_pci_data *pci_priv,
  1005. enum cnss_smmu_fault_time id)
  1006. {
  1007. if (id >= SMMU_CB_MAX)
  1008. return;
  1009. pci_priv->smmu_fault_timestamp[id] = sched_clock();
  1010. }
  1011. static void cnss_pci_smmu_fault_handler_irq(struct iommu_domain *domain,
  1012. void *handler_token)
  1013. {
  1014. struct cnss_pci_data *pci_priv = handler_token;
  1015. int ret = 0;
  1016. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_ENTRY);
  1017. ret = cnss_mhi_device_get_sync_atomic(pci_priv,
  1018. CNSS_MHI_WAKE_TIMEOUT, true);
  1019. if (ret < 0) {
  1020. cnss_pr_err("Failed to bring mhi in M0 state, ret %d\n", ret);
  1021. return;
  1022. }
  1023. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_DOORBELL_RING);
  1024. ret = cnss_mhi_host_notify_db_disable_trace(pci_priv);
  1025. if (ret < 0)
  1026. cnss_pr_err("Fail to notify wlan fw to stop trace collection, ret %d\n", ret);
  1027. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_EXIT);
  1028. }
  1029. void cnss_register_iommu_fault_handler_irq(struct cnss_pci_data *pci_priv)
  1030. {
  1031. qcom_iommu_set_fault_handler_irq(pci_priv->iommu_domain,
  1032. cnss_pci_smmu_fault_handler_irq, pci_priv);
  1033. }
  1034. #else
  1035. void cnss_register_iommu_fault_handler_irq(struct cnss_pci_data *pci_priv)
  1036. {
  1037. }
  1038. #endif
  1039. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  1040. {
  1041. u16 device_id;
  1042. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1043. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  1044. (void *)_RET_IP_);
  1045. return -EACCES;
  1046. }
  1047. if (pci_priv->pci_link_down_ind) {
  1048. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  1049. return -EIO;
  1050. }
  1051. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  1052. if (device_id != pci_priv->device_id) {
  1053. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  1054. (void *)_RET_IP_, device_id,
  1055. pci_priv->device_id);
  1056. return -EIO;
  1057. }
  1058. return 0;
  1059. }
  1060. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  1061. {
  1062. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1063. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1064. u32 window_enable = WINDOW_ENABLE_BIT | window;
  1065. u32 val;
  1066. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  1067. window_enable = QCN7605_WINDOW_ENABLE_BIT | window;
  1068. if (plat_priv->device_id == PEACH_DEVICE_ID) {
  1069. writel_relaxed(window_enable, pci_priv->bar +
  1070. PEACH_PCIE_REMAP_BAR_CTRL_OFFSET);
  1071. } else {
  1072. writel_relaxed(window_enable, pci_priv->bar +
  1073. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  1074. }
  1075. if (window != pci_priv->remap_window) {
  1076. pci_priv->remap_window = window;
  1077. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  1078. window_enable);
  1079. }
  1080. /* Read it back to make sure the write has taken effect */
  1081. if (plat_priv->device_id == PEACH_DEVICE_ID) {
  1082. val = readl_relaxed(pci_priv->bar +
  1083. PEACH_PCIE_REMAP_BAR_CTRL_OFFSET);
  1084. } else {
  1085. val = readl_relaxed(pci_priv->bar +
  1086. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  1087. }
  1088. if (val != window_enable) {
  1089. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  1090. window_enable, val);
  1091. if (!cnss_pci_check_link_status(pci_priv) &&
  1092. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  1093. CNSS_ASSERT(0);
  1094. }
  1095. }
  1096. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  1097. u32 offset, u32 *val)
  1098. {
  1099. int ret;
  1100. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1101. if (!in_interrupt() && !irqs_disabled()) {
  1102. ret = cnss_pci_check_link_status(pci_priv);
  1103. if (ret)
  1104. return ret;
  1105. }
  1106. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  1107. offset < MAX_UNWINDOWED_ADDRESS) {
  1108. *val = readl_relaxed(pci_priv->bar + offset);
  1109. return 0;
  1110. }
  1111. /* If in panic, assumption is kernel panic handler will hold all threads
  1112. * and interrupts. Further pci_reg_window_lock could be held before
  1113. * panic. So only lock during normal operation.
  1114. */
  1115. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  1116. cnss_pci_select_window(pci_priv, offset);
  1117. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  1118. (offset & WINDOW_RANGE_MASK));
  1119. } else {
  1120. spin_lock_bh(&pci_reg_window_lock);
  1121. cnss_pci_select_window(pci_priv, offset);
  1122. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  1123. (offset & WINDOW_RANGE_MASK));
  1124. spin_unlock_bh(&pci_reg_window_lock);
  1125. }
  1126. return 0;
  1127. }
  1128. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1129. u32 val)
  1130. {
  1131. int ret;
  1132. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1133. if (!in_interrupt() && !irqs_disabled()) {
  1134. ret = cnss_pci_check_link_status(pci_priv);
  1135. if (ret)
  1136. return ret;
  1137. }
  1138. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  1139. offset < MAX_UNWINDOWED_ADDRESS) {
  1140. writel_relaxed(val, pci_priv->bar + offset);
  1141. return 0;
  1142. }
  1143. /* Same constraint as PCI register read in panic */
  1144. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  1145. cnss_pci_select_window(pci_priv, offset);
  1146. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  1147. (offset & WINDOW_RANGE_MASK));
  1148. } else {
  1149. spin_lock_bh(&pci_reg_window_lock);
  1150. cnss_pci_select_window(pci_priv, offset);
  1151. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  1152. (offset & WINDOW_RANGE_MASK));
  1153. spin_unlock_bh(&pci_reg_window_lock);
  1154. }
  1155. return 0;
  1156. }
  1157. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  1158. {
  1159. struct device *dev = &pci_priv->pci_dev->dev;
  1160. int ret;
  1161. ret = cnss_pci_force_wake_request_sync(dev,
  1162. FORCE_WAKE_DELAY_TIMEOUT_US);
  1163. if (ret) {
  1164. if (ret != -EAGAIN)
  1165. cnss_pr_err("Failed to request force wake\n");
  1166. return ret;
  1167. }
  1168. /* If device's M1 state-change event races here, it can be ignored,
  1169. * as the device is expected to immediately move from M2 to M0
  1170. * without entering low power state.
  1171. */
  1172. if (cnss_pci_is_device_awake(dev) != true)
  1173. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  1174. return 0;
  1175. }
  1176. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  1177. {
  1178. struct device *dev = &pci_priv->pci_dev->dev;
  1179. int ret;
  1180. ret = cnss_pci_force_wake_release(dev);
  1181. if (ret && ret != -EAGAIN)
  1182. cnss_pr_err("Failed to release force wake\n");
  1183. return ret;
  1184. }
  1185. #if IS_ENABLED(CONFIG_INTERCONNECT)
  1186. /**
  1187. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  1188. * @plat_priv: Platform private data struct
  1189. * @bw: bandwidth
  1190. * @save: toggle flag to save bandwidth to current_bw_vote
  1191. *
  1192. * Setup bandwidth votes for configured interconnect paths
  1193. *
  1194. * Return: 0 for success
  1195. */
  1196. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1197. u32 bw, bool save)
  1198. {
  1199. int ret = 0;
  1200. struct cnss_bus_bw_info *bus_bw_info;
  1201. if (!plat_priv->icc.path_count)
  1202. return -EOPNOTSUPP;
  1203. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  1204. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  1205. return -EINVAL;
  1206. }
  1207. cnss_pr_buf("Bandwidth vote to %d, save %d\n", bw, save);
  1208. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  1209. ret = icc_set_bw(bus_bw_info->icc_path,
  1210. bus_bw_info->cfg_table[bw].avg_bw,
  1211. bus_bw_info->cfg_table[bw].peak_bw);
  1212. if (ret) {
  1213. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  1214. bw, ret, bus_bw_info->icc_name,
  1215. bus_bw_info->cfg_table[bw].avg_bw,
  1216. bus_bw_info->cfg_table[bw].peak_bw);
  1217. break;
  1218. }
  1219. }
  1220. if (ret == 0 && save)
  1221. plat_priv->icc.current_bw_vote = bw;
  1222. return ret;
  1223. }
  1224. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1225. {
  1226. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  1227. if (!plat_priv)
  1228. return -ENODEV;
  1229. if (bandwidth < 0)
  1230. return -EINVAL;
  1231. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  1232. }
  1233. #else
  1234. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1235. u32 bw, bool save)
  1236. {
  1237. return 0;
  1238. }
  1239. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1240. {
  1241. return 0;
  1242. }
  1243. #endif
  1244. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  1245. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  1246. u32 *val, bool raw_access)
  1247. {
  1248. int ret = 0;
  1249. bool do_force_wake_put = true;
  1250. if (raw_access) {
  1251. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1252. goto out;
  1253. }
  1254. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1255. if (ret)
  1256. goto out;
  1257. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1258. if (ret < 0)
  1259. goto runtime_pm_put;
  1260. ret = cnss_pci_force_wake_get(pci_priv);
  1261. if (ret)
  1262. do_force_wake_put = false;
  1263. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1264. if (ret) {
  1265. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1266. offset, ret);
  1267. goto force_wake_put;
  1268. }
  1269. force_wake_put:
  1270. if (do_force_wake_put)
  1271. cnss_pci_force_wake_put(pci_priv);
  1272. runtime_pm_put:
  1273. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1274. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1275. out:
  1276. return ret;
  1277. }
  1278. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1279. u32 val, bool raw_access)
  1280. {
  1281. int ret = 0;
  1282. bool do_force_wake_put = true;
  1283. if (raw_access) {
  1284. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1285. goto out;
  1286. }
  1287. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1288. if (ret)
  1289. goto out;
  1290. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1291. if (ret < 0)
  1292. goto runtime_pm_put;
  1293. ret = cnss_pci_force_wake_get(pci_priv);
  1294. if (ret)
  1295. do_force_wake_put = false;
  1296. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1297. if (ret) {
  1298. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1299. val, offset, ret);
  1300. goto force_wake_put;
  1301. }
  1302. force_wake_put:
  1303. if (do_force_wake_put)
  1304. cnss_pci_force_wake_put(pci_priv);
  1305. runtime_pm_put:
  1306. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1307. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1308. out:
  1309. return ret;
  1310. }
  1311. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1312. {
  1313. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1314. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1315. bool link_down_or_recovery;
  1316. if (!plat_priv)
  1317. return -ENODEV;
  1318. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1319. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1320. if (save) {
  1321. if (link_down_or_recovery) {
  1322. pci_priv->saved_state = NULL;
  1323. } else {
  1324. pci_save_state(pci_dev);
  1325. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1326. }
  1327. } else {
  1328. if (link_down_or_recovery) {
  1329. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1330. pci_restore_state(pci_dev);
  1331. } else if (pci_priv->saved_state) {
  1332. pci_load_and_free_saved_state(pci_dev,
  1333. &pci_priv->saved_state);
  1334. pci_restore_state(pci_dev);
  1335. }
  1336. }
  1337. return 0;
  1338. }
  1339. static int cnss_update_supported_link_info(struct cnss_pci_data *pci_priv)
  1340. {
  1341. int ret = 0;
  1342. struct pci_dev *root_port;
  1343. struct device_node *root_of_node;
  1344. struct cnss_plat_data *plat_priv;
  1345. if (!pci_priv)
  1346. return -EINVAL;
  1347. if (pci_priv->device_id != KIWI_DEVICE_ID)
  1348. return ret;
  1349. plat_priv = pci_priv->plat_priv;
  1350. root_port = pcie_find_root_port(pci_priv->pci_dev);
  1351. if (!root_port) {
  1352. cnss_pr_err("PCIe root port is null\n");
  1353. return -EINVAL;
  1354. }
  1355. root_of_node = root_port->dev.of_node;
  1356. if (root_of_node && root_of_node->parent) {
  1357. ret = of_property_read_u32(root_of_node->parent,
  1358. "qcom,target-link-speed",
  1359. &plat_priv->supported_link_speed);
  1360. if (!ret)
  1361. cnss_pr_dbg("Supported PCIe Link Speed: %d\n",
  1362. plat_priv->supported_link_speed);
  1363. else
  1364. plat_priv->supported_link_speed = 0;
  1365. }
  1366. return ret;
  1367. }
  1368. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1369. {
  1370. u16 link_status;
  1371. int ret;
  1372. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1373. &link_status);
  1374. if (ret)
  1375. return ret;
  1376. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1377. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1378. pci_priv->def_link_width =
  1379. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1380. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1381. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1382. pci_priv->def_link_speed, pci_priv->def_link_width);
  1383. return 0;
  1384. }
  1385. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1386. {
  1387. u32 reg_offset, val;
  1388. int i;
  1389. switch (pci_priv->device_id) {
  1390. case QCA6390_DEVICE_ID:
  1391. case QCA6490_DEVICE_ID:
  1392. case KIWI_DEVICE_ID:
  1393. case MANGO_DEVICE_ID:
  1394. case PEACH_DEVICE_ID:
  1395. break;
  1396. default:
  1397. return;
  1398. }
  1399. if (in_interrupt() || irqs_disabled())
  1400. return;
  1401. if (cnss_pci_check_link_status(pci_priv))
  1402. return;
  1403. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1404. for (i = 0; pci_scratch[i].name; i++) {
  1405. reg_offset = pci_scratch[i].offset;
  1406. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1407. return;
  1408. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1409. pci_scratch[i].name, val);
  1410. }
  1411. }
  1412. static void cnss_pci_soc_reset_cause_reg_dump(struct cnss_pci_data *pci_priv)
  1413. {
  1414. u32 val;
  1415. switch (pci_priv->device_id) {
  1416. case PEACH_DEVICE_ID:
  1417. break;
  1418. default:
  1419. return;
  1420. }
  1421. if (in_interrupt() || irqs_disabled())
  1422. return;
  1423. if (cnss_pci_check_link_status(pci_priv))
  1424. return;
  1425. cnss_pr_dbg("Start to dump SOC Reset Cause registers\n");
  1426. if (cnss_pci_reg_read(pci_priv, WLAON_SOC_RESET_CAUSE_SHADOW_REG,
  1427. &val))
  1428. return;
  1429. cnss_pr_dbg("WLAON_SOC_RESET_CAUSE_SHADOW_REG = 0x%x\n",
  1430. val);
  1431. }
  1432. static void cnss_pci_bhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  1433. {
  1434. u32 reg_offset, val;
  1435. int i;
  1436. switch (pci_priv->device_id) {
  1437. case PEACH_DEVICE_ID:
  1438. break;
  1439. default:
  1440. return;
  1441. }
  1442. if (cnss_pci_check_link_status(pci_priv))
  1443. return;
  1444. cnss_pr_dbg("Start to dump PCIE BHIE DEBUG registers\n");
  1445. for (i = 0; pci_bhi_debug[i].name; i++) {
  1446. reg_offset = pci_bhi_debug[i].offset;
  1447. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1448. return;
  1449. cnss_pr_dbg("PCIE__%s = 0x%x\n",
  1450. pci_bhi_debug[i].name, val);
  1451. }
  1452. }
  1453. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1454. {
  1455. int ret = 0;
  1456. if (!pci_priv)
  1457. return -ENODEV;
  1458. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1459. cnss_pr_info("PCI link is already suspended\n");
  1460. goto out;
  1461. }
  1462. pci_clear_master(pci_priv->pci_dev);
  1463. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1464. if (ret)
  1465. goto out;
  1466. pci_disable_device(pci_priv->pci_dev);
  1467. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1468. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D3hot);
  1469. if (ret)
  1470. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1471. }
  1472. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1473. pci_priv->drv_connected_last = 0;
  1474. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1475. if (ret)
  1476. goto out;
  1477. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1478. return 0;
  1479. out:
  1480. return ret;
  1481. }
  1482. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1483. {
  1484. int ret = 0;
  1485. if (!pci_priv)
  1486. return -ENODEV;
  1487. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1488. cnss_pr_info("PCI link is already resumed\n");
  1489. goto out;
  1490. }
  1491. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1492. if (ret) {
  1493. ret = -EAGAIN;
  1494. cnss_pci_update_link_event(pci_priv,
  1495. BUS_EVENT_PCI_LINK_RESUME_FAIL, NULL);
  1496. goto out;
  1497. }
  1498. pci_priv->pci_link_state = PCI_LINK_UP;
  1499. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1500. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1501. if (ret) {
  1502. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1503. goto out;
  1504. }
  1505. }
  1506. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1507. if (ret)
  1508. goto out;
  1509. ret = pci_enable_device(pci_priv->pci_dev);
  1510. if (ret) {
  1511. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1512. goto out;
  1513. }
  1514. pci_set_master(pci_priv->pci_dev);
  1515. if (pci_priv->pci_link_down_ind)
  1516. pci_priv->pci_link_down_ind = false;
  1517. return 0;
  1518. out:
  1519. return ret;
  1520. }
  1521. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1522. enum cnss_bus_event_type type,
  1523. void *data)
  1524. {
  1525. struct cnss_bus_event bus_event;
  1526. bus_event.etype = type;
  1527. bus_event.event_data = data;
  1528. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1529. }
  1530. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1531. {
  1532. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1533. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1534. unsigned long flags;
  1535. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1536. &plat_priv->ctrl_params.quirks))
  1537. panic("cnss: PCI link is down\n");
  1538. spin_lock_irqsave(&pci_link_down_lock, flags);
  1539. if (pci_priv->pci_link_down_ind) {
  1540. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1541. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1542. return;
  1543. }
  1544. pci_priv->pci_link_down_ind = true;
  1545. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1546. if (pci_priv->mhi_ctrl) {
  1547. /* Notify MHI about link down*/
  1548. mhi_report_error(pci_priv->mhi_ctrl);
  1549. }
  1550. if (pci_dev->device == QCA6174_DEVICE_ID)
  1551. disable_irq_nosync(pci_dev->irq);
  1552. /* Notify bus related event. Now for all supported chips.
  1553. * Here PCIe LINK_DOWN notification taken care.
  1554. * uevent buffer can be extended later, to cover more bus info.
  1555. */
  1556. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1557. cnss_fatal_err("PCI link down, schedule recovery\n");
  1558. reinit_completion(&pci_priv->wake_event_complete);
  1559. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1560. }
  1561. int cnss_pci_link_down(struct device *dev)
  1562. {
  1563. struct pci_dev *pci_dev = to_pci_dev(dev);
  1564. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1565. struct cnss_plat_data *plat_priv = NULL;
  1566. int ret;
  1567. if (!pci_priv) {
  1568. cnss_pr_err("pci_priv is NULL\n");
  1569. return -EINVAL;
  1570. }
  1571. plat_priv = pci_priv->plat_priv;
  1572. if (!plat_priv) {
  1573. cnss_pr_err("plat_priv is NULL\n");
  1574. return -ENODEV;
  1575. }
  1576. if (pci_priv->pci_link_down_ind) {
  1577. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1578. return -EBUSY;
  1579. }
  1580. if (pci_priv->drv_connected_last &&
  1581. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1582. "cnss-enable-self-recovery"))
  1583. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1584. cnss_pr_err("PCI link down is detected by drivers\n");
  1585. ret = cnss_pci_assert_perst(pci_priv);
  1586. if (ret)
  1587. cnss_pci_handle_linkdown(pci_priv);
  1588. return ret;
  1589. }
  1590. EXPORT_SYMBOL(cnss_pci_link_down);
  1591. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1592. {
  1593. struct pci_dev *pci_dev = to_pci_dev(dev);
  1594. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1595. if (!pci_priv) {
  1596. cnss_pr_err("pci_priv is NULL\n");
  1597. return -ENODEV;
  1598. }
  1599. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1600. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1601. return -EACCES;
  1602. }
  1603. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1604. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1605. }
  1606. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1607. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1608. {
  1609. struct cnss_plat_data *plat_priv;
  1610. if (!pci_priv) {
  1611. cnss_pr_err("pci_priv is NULL\n");
  1612. return -ENODEV;
  1613. }
  1614. plat_priv = pci_priv->plat_priv;
  1615. if (!plat_priv) {
  1616. cnss_pr_err("plat_priv is NULL\n");
  1617. return -ENODEV;
  1618. }
  1619. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1620. pci_priv->pci_link_down_ind;
  1621. }
  1622. int cnss_pci_is_device_down(struct device *dev)
  1623. {
  1624. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1625. return cnss_pcie_is_device_down(pci_priv);
  1626. }
  1627. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1628. int cnss_pci_shutdown_cleanup(struct cnss_pci_data *pci_priv)
  1629. {
  1630. int ret;
  1631. if (!pci_priv) {
  1632. cnss_pr_err("pci_priv is NULL\n");
  1633. return -ENODEV;
  1634. }
  1635. ret = del_timer(&pci_priv->dev_rddm_timer);
  1636. cnss_pr_dbg("%s RDDM timer deleted", ret ? "Active" : "Inactive");
  1637. return ret;
  1638. }
  1639. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1640. {
  1641. spin_lock_bh(&pci_reg_window_lock);
  1642. }
  1643. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1644. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1645. {
  1646. spin_unlock_bh(&pci_reg_window_lock);
  1647. }
  1648. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1649. int cnss_get_pci_slot(struct device *dev)
  1650. {
  1651. struct pci_dev *pci_dev = to_pci_dev(dev);
  1652. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1653. struct cnss_plat_data *plat_priv = NULL;
  1654. if (!pci_priv) {
  1655. cnss_pr_err("pci_priv is NULL\n");
  1656. return -EINVAL;
  1657. }
  1658. plat_priv = pci_priv->plat_priv;
  1659. if (!plat_priv) {
  1660. cnss_pr_err("plat_priv is NULL\n");
  1661. return -ENODEV;
  1662. }
  1663. return plat_priv->rc_num;
  1664. }
  1665. EXPORT_SYMBOL(cnss_get_pci_slot);
  1666. /**
  1667. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1668. * @pci_priv: driver PCI bus context pointer
  1669. *
  1670. * Dump primary and secondary bootloader debug log data. For SBL check the
  1671. * log struct address and size for validity.
  1672. *
  1673. * Return: None
  1674. */
  1675. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1676. {
  1677. enum mhi_ee_type ee;
  1678. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1679. u32 pbl_log_sram_start;
  1680. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1681. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1682. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1683. u32 sbl_log_def_start = SRAM_START;
  1684. u32 sbl_log_def_end = SRAM_END;
  1685. int i;
  1686. cnss_pci_soc_reset_cause_reg_dump(pci_priv);
  1687. switch (pci_priv->device_id) {
  1688. case QCA6390_DEVICE_ID:
  1689. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1690. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1691. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1692. break;
  1693. case QCA6490_DEVICE_ID:
  1694. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1695. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1696. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1697. break;
  1698. case KIWI_DEVICE_ID:
  1699. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1700. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1701. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1702. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1703. break;
  1704. case MANGO_DEVICE_ID:
  1705. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1706. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1707. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1708. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1709. break;
  1710. case PEACH_DEVICE_ID:
  1711. pbl_bootstrap_status_reg = PEACH_PBL_BOOTSTRAP_STATUS;
  1712. pbl_log_sram_start = PEACH_DEBUG_PBL_LOG_SRAM_START;
  1713. pbl_log_max_size = PEACH_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1714. sbl_log_max_size = PEACH_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1715. break;
  1716. default:
  1717. return;
  1718. }
  1719. if (cnss_pci_check_link_status(pci_priv))
  1720. return;
  1721. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1722. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1723. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1724. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1725. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1726. &pbl_bootstrap_status);
  1727. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1728. pbl_stage, sbl_log_start, sbl_log_size);
  1729. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1730. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1731. ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  1732. if (CNSS_MHI_IN_MISSION_MODE(ee)) {
  1733. cnss_pr_err("Avoid Dumping PBL log data in Mission mode\n");
  1734. return;
  1735. }
  1736. cnss_pr_dbg("Dumping PBL log data\n");
  1737. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1738. mem_addr = pbl_log_sram_start + i;
  1739. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1740. break;
  1741. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1742. }
  1743. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1744. sbl_log_max_size : sbl_log_size);
  1745. if (sbl_log_start < sbl_log_def_start ||
  1746. sbl_log_start > sbl_log_def_end ||
  1747. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1748. cnss_pr_err("Invalid SBL log data\n");
  1749. return;
  1750. }
  1751. ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  1752. if (CNSS_MHI_IN_MISSION_MODE(ee)) {
  1753. cnss_pr_err("Avoid Dumping SBL log data in Mission mode\n");
  1754. return;
  1755. }
  1756. cnss_pr_dbg("Dumping SBL log data\n");
  1757. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1758. mem_addr = sbl_log_start + i;
  1759. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1760. break;
  1761. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1762. }
  1763. }
  1764. #ifdef CONFIG_DISABLE_CNSS_SRAM_DUMP
  1765. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1766. {
  1767. }
  1768. #else
  1769. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1770. {
  1771. struct cnss_plat_data *plat_priv;
  1772. u32 i, mem_addr;
  1773. u32 *dump_ptr;
  1774. plat_priv = pci_priv->plat_priv;
  1775. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1776. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1777. return;
  1778. if (!plat_priv->sram_dump) {
  1779. cnss_pr_err("SRAM dump memory is not allocated\n");
  1780. return;
  1781. }
  1782. if (cnss_pci_check_link_status(pci_priv))
  1783. return;
  1784. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1785. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1786. mem_addr = SRAM_START + i;
  1787. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1788. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1789. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1790. break;
  1791. }
  1792. /* Relinquish CPU after dumping 256KB chunks*/
  1793. if (!(i % CNSS_256KB_SIZE))
  1794. cond_resched();
  1795. }
  1796. }
  1797. #endif
  1798. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1799. {
  1800. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1801. cnss_fatal_err("MHI power up returns timeout\n");
  1802. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1803. cnss_get_dev_sol_value(plat_priv) > 0) {
  1804. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1805. * high. If RDDM times out, PBL/SBL error region may have been
  1806. * erased so no need to dump them either.
  1807. */
  1808. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1809. !pci_priv->pci_link_down_ind) {
  1810. mod_timer(&pci_priv->dev_rddm_timer,
  1811. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1812. }
  1813. } else {
  1814. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1815. cnss_mhi_debug_reg_dump(pci_priv);
  1816. cnss_pci_bhi_debug_reg_dump(pci_priv);
  1817. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1818. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1819. cnss_pci_dump_bl_sram_mem(pci_priv);
  1820. cnss_pci_dump_sram(pci_priv);
  1821. return -ETIMEDOUT;
  1822. }
  1823. return 0;
  1824. }
  1825. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1826. {
  1827. switch (mhi_state) {
  1828. case CNSS_MHI_INIT:
  1829. return "INIT";
  1830. case CNSS_MHI_DEINIT:
  1831. return "DEINIT";
  1832. case CNSS_MHI_POWER_ON:
  1833. return "POWER_ON";
  1834. case CNSS_MHI_POWERING_OFF:
  1835. return "POWERING_OFF";
  1836. case CNSS_MHI_POWER_OFF:
  1837. return "POWER_OFF";
  1838. case CNSS_MHI_FORCE_POWER_OFF:
  1839. return "FORCE_POWER_OFF";
  1840. case CNSS_MHI_SUSPEND:
  1841. return "SUSPEND";
  1842. case CNSS_MHI_RESUME:
  1843. return "RESUME";
  1844. case CNSS_MHI_TRIGGER_RDDM:
  1845. return "TRIGGER_RDDM";
  1846. case CNSS_MHI_RDDM_DONE:
  1847. return "RDDM_DONE";
  1848. default:
  1849. return "UNKNOWN";
  1850. }
  1851. };
  1852. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1853. enum cnss_mhi_state mhi_state)
  1854. {
  1855. switch (mhi_state) {
  1856. case CNSS_MHI_INIT:
  1857. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1858. return 0;
  1859. break;
  1860. case CNSS_MHI_DEINIT:
  1861. case CNSS_MHI_POWER_ON:
  1862. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1863. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1864. return 0;
  1865. break;
  1866. case CNSS_MHI_FORCE_POWER_OFF:
  1867. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1868. return 0;
  1869. break;
  1870. case CNSS_MHI_POWER_OFF:
  1871. case CNSS_MHI_SUSPEND:
  1872. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1873. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1874. return 0;
  1875. break;
  1876. case CNSS_MHI_RESUME:
  1877. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1878. return 0;
  1879. break;
  1880. case CNSS_MHI_TRIGGER_RDDM:
  1881. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1882. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1883. return 0;
  1884. break;
  1885. case CNSS_MHI_RDDM_DONE:
  1886. return 0;
  1887. default:
  1888. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1889. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1890. }
  1891. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1892. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1893. pci_priv->mhi_state);
  1894. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1895. CNSS_ASSERT(0);
  1896. return -EINVAL;
  1897. }
  1898. static int cnss_rddm_trigger_debug(struct cnss_pci_data *pci_priv)
  1899. {
  1900. int read_val, ret;
  1901. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1902. return -EOPNOTSUPP;
  1903. if (cnss_pci_check_link_status(pci_priv))
  1904. return -EINVAL;
  1905. cnss_pr_err("Write GCC Spare with ACE55 Pattern");
  1906. cnss_pci_reg_write(pci_priv, GCC_GCC_SPARE_REG_1, 0xACE55);
  1907. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1908. cnss_pr_err("Read back GCC Spare: 0x%x, ret: %d", read_val, ret);
  1909. ret = cnss_pci_reg_read(pci_priv, GCC_PRE_ARES_DEBUG_TIMER_VAL,
  1910. &read_val);
  1911. cnss_pr_err("Warm reset allowed check: 0x%x, ret: %d", read_val, ret);
  1912. return ret;
  1913. }
  1914. static int cnss_rddm_trigger_check(struct cnss_pci_data *pci_priv)
  1915. {
  1916. int read_val, ret;
  1917. u32 pbl_stage, sbl_log_start, sbl_log_size, pbl_wlan_boot_cfg;
  1918. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1919. return -EOPNOTSUPP;
  1920. if (cnss_pci_check_link_status(pci_priv))
  1921. return -EINVAL;
  1922. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1923. cnss_pr_err("Read GCC spare to check reset status: 0x%x, ret: %d",
  1924. read_val, ret);
  1925. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1926. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1927. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1928. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1929. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x \n",
  1930. pbl_stage, sbl_log_start, sbl_log_size);
  1931. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x\n", pbl_wlan_boot_cfg);
  1932. return ret;
  1933. }
  1934. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1935. enum cnss_mhi_state mhi_state)
  1936. {
  1937. switch (mhi_state) {
  1938. case CNSS_MHI_INIT:
  1939. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1940. break;
  1941. case CNSS_MHI_DEINIT:
  1942. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1943. break;
  1944. case CNSS_MHI_POWER_ON:
  1945. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1946. break;
  1947. case CNSS_MHI_POWERING_OFF:
  1948. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1949. break;
  1950. case CNSS_MHI_POWER_OFF:
  1951. case CNSS_MHI_FORCE_POWER_OFF:
  1952. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1953. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1954. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1955. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1956. break;
  1957. case CNSS_MHI_SUSPEND:
  1958. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1959. break;
  1960. case CNSS_MHI_RESUME:
  1961. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1962. break;
  1963. case CNSS_MHI_TRIGGER_RDDM:
  1964. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1965. break;
  1966. case CNSS_MHI_RDDM_DONE:
  1967. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1968. break;
  1969. default:
  1970. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1971. }
  1972. }
  1973. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  1974. static int cnss_mhi_pm_force_resume(struct cnss_pci_data *pci_priv)
  1975. {
  1976. return mhi_pm_resume_force(pci_priv->mhi_ctrl);
  1977. }
  1978. #else
  1979. static int cnss_mhi_pm_force_resume(struct cnss_pci_data *pci_priv)
  1980. {
  1981. return mhi_pm_resume(pci_priv->mhi_ctrl);
  1982. }
  1983. #endif
  1984. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1985. enum cnss_mhi_state mhi_state)
  1986. {
  1987. int ret = 0, retry = 0;
  1988. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1989. return 0;
  1990. if (mhi_state < 0) {
  1991. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1992. return -EINVAL;
  1993. }
  1994. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1995. if (ret)
  1996. goto out;
  1997. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1998. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1999. switch (mhi_state) {
  2000. case CNSS_MHI_INIT:
  2001. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  2002. break;
  2003. case CNSS_MHI_DEINIT:
  2004. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  2005. ret = 0;
  2006. break;
  2007. case CNSS_MHI_POWER_ON:
  2008. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  2009. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  2010. /* Only set img_pre_alloc when power up succeeds */
  2011. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  2012. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  2013. pci_priv->mhi_ctrl->img_pre_alloc = true;
  2014. }
  2015. #endif
  2016. break;
  2017. case CNSS_MHI_POWER_OFF:
  2018. mhi_power_down(pci_priv->mhi_ctrl, true);
  2019. ret = 0;
  2020. break;
  2021. case CNSS_MHI_FORCE_POWER_OFF:
  2022. mhi_power_down(pci_priv->mhi_ctrl, false);
  2023. ret = 0;
  2024. break;
  2025. case CNSS_MHI_SUSPEND:
  2026. retry_mhi_suspend:
  2027. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  2028. if (pci_priv->drv_connected_last)
  2029. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  2030. else
  2031. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  2032. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  2033. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  2034. cnss_pr_vdbg("Retry MHI suspend #%d\n", retry);
  2035. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  2036. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  2037. goto retry_mhi_suspend;
  2038. }
  2039. break;
  2040. case CNSS_MHI_RESUME:
  2041. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  2042. if (pci_priv->drv_connected_last) {
  2043. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  2044. if (ret) {
  2045. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  2046. break;
  2047. }
  2048. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  2049. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  2050. } else {
  2051. if (pci_priv->device_id == QCA6390_DEVICE_ID)
  2052. ret = cnss_mhi_pm_force_resume(pci_priv);
  2053. else
  2054. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  2055. }
  2056. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  2057. break;
  2058. case CNSS_MHI_TRIGGER_RDDM:
  2059. cnss_rddm_trigger_debug(pci_priv);
  2060. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  2061. if (ret) {
  2062. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  2063. cnss_rddm_trigger_check(pci_priv);
  2064. }
  2065. break;
  2066. case CNSS_MHI_RDDM_DONE:
  2067. break;
  2068. default:
  2069. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  2070. ret = -EINVAL;
  2071. }
  2072. if (ret)
  2073. goto out;
  2074. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  2075. return 0;
  2076. out:
  2077. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  2078. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  2079. return ret;
  2080. }
  2081. static int cnss_pci_config_msi_addr(struct cnss_pci_data *pci_priv)
  2082. {
  2083. int ret = 0;
  2084. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2085. struct cnss_plat_data *plat_priv;
  2086. if (!pci_dev)
  2087. return -ENODEV;
  2088. if (!pci_dev->msix_enabled)
  2089. return ret;
  2090. plat_priv = pci_priv->plat_priv;
  2091. if (!plat_priv) {
  2092. cnss_pr_err("plat_priv is NULL\n");
  2093. return -ENODEV;
  2094. }
  2095. ret = of_property_read_u32(plat_priv->plat_dev->dev.of_node,
  2096. "msix-match-addr",
  2097. &pci_priv->msix_addr);
  2098. cnss_pr_dbg("MSI-X Match address is 0x%X\n",
  2099. pci_priv->msix_addr);
  2100. return ret;
  2101. }
  2102. static int cnss_pci_config_msi_data(struct cnss_pci_data *pci_priv)
  2103. {
  2104. struct msi_desc *msi_desc;
  2105. struct cnss_msi_config *msi_config;
  2106. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2107. msi_config = pci_priv->msi_config;
  2108. if (pci_dev->msix_enabled) {
  2109. pci_priv->msi_ep_base_data = msi_config->users[0].base_vector;
  2110. cnss_pr_dbg("MSI-X base data is %d\n",
  2111. pci_priv->msi_ep_base_data);
  2112. return 0;
  2113. }
  2114. msi_desc = irq_get_msi_desc(pci_dev->irq);
  2115. if (!msi_desc) {
  2116. cnss_pr_err("msi_desc is NULL!\n");
  2117. return -EINVAL;
  2118. }
  2119. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  2120. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  2121. return 0;
  2122. }
  2123. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  2124. #define PLC_PCIE_NAME_LEN 14
  2125. static struct cnss_plat_data *
  2126. cnss_get_plat_priv_by_driver_ops(struct cnss_wlan_driver *driver_ops)
  2127. {
  2128. int plat_env_count = cnss_get_max_plat_env_count();
  2129. struct cnss_plat_data *plat_env;
  2130. struct cnss_pci_data *pci_priv;
  2131. int i = 0;
  2132. if (!driver_ops) {
  2133. cnss_pr_err("No cnss driver\n");
  2134. return NULL;
  2135. }
  2136. for (i = 0; i < plat_env_count; i++) {
  2137. plat_env = cnss_get_plat_env(i);
  2138. if (!plat_env)
  2139. continue;
  2140. if (driver_ops->name && plat_env->pld_bus_ops_name) {
  2141. /* driver_ops->name = PLD_PCIE_OPS_NAME
  2142. * #ifdef MULTI_IF_NAME
  2143. * #define PLD_PCIE_OPS_NAME "pld_pcie_" MULTI_IF_NAME
  2144. * #else
  2145. * #define PLD_PCIE_OPS_NAME "pld_pcie"
  2146. * #endif
  2147. */
  2148. if (memcmp(driver_ops->name,
  2149. plat_env->pld_bus_ops_name,
  2150. PLC_PCIE_NAME_LEN) == 0)
  2151. return plat_env;
  2152. }
  2153. }
  2154. cnss_pr_vdbg("Invalid cnss driver name from ko %s\n", driver_ops->name);
  2155. /* in the dual wlan card case, the pld_bus_ops_name from dts
  2156. * and driver_ops-> name from ko should match, otherwise
  2157. * wlanhost driver don't know which plat_env it can use;
  2158. * if doesn't find the match one, then get first available
  2159. * instance insteadly.
  2160. */
  2161. for (i = 0; i < plat_env_count; i++) {
  2162. plat_env = cnss_get_plat_env(i);
  2163. if (!plat_env)
  2164. continue;
  2165. pci_priv = plat_env->bus_priv;
  2166. if (!pci_priv) {
  2167. cnss_pr_err("pci_priv is NULL\n");
  2168. continue;
  2169. }
  2170. if (driver_ops == pci_priv->driver_ops)
  2171. return plat_env;
  2172. }
  2173. /* Doesn't find the existing instance,
  2174. * so return the fist empty instance
  2175. */
  2176. for (i = 0; i < plat_env_count; i++) {
  2177. plat_env = cnss_get_plat_env(i);
  2178. if (!plat_env)
  2179. continue;
  2180. pci_priv = plat_env->bus_priv;
  2181. if (!pci_priv) {
  2182. cnss_pr_err("pci_priv is NULL\n");
  2183. continue;
  2184. }
  2185. if (!pci_priv->driver_ops)
  2186. return plat_env;
  2187. }
  2188. return NULL;
  2189. }
  2190. static int cnss_pci_store_qrtr_node_id(struct cnss_pci_data *pci_priv)
  2191. {
  2192. int ret = 0;
  2193. u32 scratch = QCA6390_PCIE_SOC_PCIE_REG_PCIE_SCRATCH_2_SOC_PCIE_REG;
  2194. struct cnss_plat_data *plat_priv;
  2195. if (!pci_priv) {
  2196. cnss_pr_err("pci_priv is NULL\n");
  2197. return -ENODEV;
  2198. }
  2199. plat_priv = pci_priv->plat_priv;
  2200. /**
  2201. * in the single wlan chipset case, plat_priv->qrtr_node_id always is 0,
  2202. * wlan fw will use the hardcode 7 as the qrtr node id.
  2203. * in the dual Hastings case, we will read qrtr node id
  2204. * from device tree and pass to get plat_priv->qrtr_node_id,
  2205. * which always is not zero. And then store this new value
  2206. * to pcie register, wlan fw will read out this qrtr node id
  2207. * from this register and overwrite to the hardcode one
  2208. * while do initialization for ipc router.
  2209. * without this change, two Hastings will use the same
  2210. * qrtr node instance id, which will mess up qmi message
  2211. * exchange. According to qrtr spec, every node should
  2212. * have unique qrtr node id
  2213. */
  2214. if (plat_priv->device_id == QCA6390_DEVICE_ID &&
  2215. plat_priv->qrtr_node_id) {
  2216. u32 val;
  2217. cnss_pr_dbg("write 0x%x to SCRATCH REG\n",
  2218. plat_priv->qrtr_node_id);
  2219. ret = cnss_pci_reg_write(pci_priv, scratch,
  2220. plat_priv->qrtr_node_id);
  2221. if (ret) {
  2222. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  2223. scratch, ret);
  2224. goto out;
  2225. }
  2226. ret = cnss_pci_reg_read(pci_priv, scratch, &val);
  2227. if (ret) {
  2228. cnss_pr_err("Failed to read SCRATCH REG");
  2229. goto out;
  2230. }
  2231. if (val != plat_priv->qrtr_node_id) {
  2232. cnss_pr_err("qrtr node id write to register doesn't match with readout value");
  2233. return -ERANGE;
  2234. }
  2235. }
  2236. out:
  2237. return ret;
  2238. }
  2239. #else
  2240. static struct cnss_plat_data *
  2241. cnss_get_plat_priv_by_driver_ops(struct cnss_wlan_driver *driver_ops)
  2242. {
  2243. return cnss_bus_dev_to_plat_priv(NULL);
  2244. }
  2245. static int cnss_pci_store_qrtr_node_id(struct cnss_pci_data *pci_priv)
  2246. {
  2247. return 0;
  2248. }
  2249. #endif
  2250. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  2251. {
  2252. int ret = 0;
  2253. struct cnss_plat_data *plat_priv;
  2254. unsigned int timeout = 0;
  2255. int retry = 0;
  2256. if (!pci_priv) {
  2257. cnss_pr_err("pci_priv is NULL\n");
  2258. return -ENODEV;
  2259. }
  2260. plat_priv = pci_priv->plat_priv;
  2261. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2262. return 0;
  2263. if (MHI_TIMEOUT_OVERWRITE_MS)
  2264. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  2265. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  2266. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  2267. if (ret)
  2268. return ret;
  2269. timeout = pci_priv->mhi_ctrl->timeout_ms;
  2270. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  2271. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  2272. pci_priv->mhi_ctrl->timeout_ms *= 6;
  2273. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  2274. pci_priv->mhi_ctrl->timeout_ms *= 3;
  2275. retry:
  2276. ret = cnss_pci_store_qrtr_node_id(pci_priv);
  2277. if (ret) {
  2278. if (retry++ < REG_RETRY_MAX_TIMES)
  2279. goto retry;
  2280. else
  2281. return ret;
  2282. }
  2283. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  2284. mod_timer(&pci_priv->boot_debug_timer,
  2285. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  2286. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  2287. del_timer_sync(&pci_priv->boot_debug_timer);
  2288. if (ret == 0)
  2289. cnss_wlan_adsp_pc_enable(pci_priv, false);
  2290. pci_priv->mhi_ctrl->timeout_ms = timeout;
  2291. if (ret == -ETIMEDOUT) {
  2292. /* This is a special case needs to be handled that if MHI
  2293. * power on returns -ETIMEDOUT, controller needs to take care
  2294. * the cleanup by calling MHI power down. Force to set the bit
  2295. * for driver internal MHI state to make sure it can be handled
  2296. * properly later.
  2297. */
  2298. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  2299. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  2300. } else if (!ret) {
  2301. /* kernel may allocate a dummy vector before request_irq and
  2302. * then allocate a real vector when request_irq is called.
  2303. * So get msi_data here again to avoid spurious interrupt
  2304. * as msi_data will configured to srngs.
  2305. */
  2306. if (cnss_pci_is_one_msi(pci_priv))
  2307. ret = cnss_pci_config_msi_data(pci_priv);
  2308. }
  2309. return ret;
  2310. }
  2311. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  2312. {
  2313. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2314. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2315. return;
  2316. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  2317. cnss_pr_dbg("MHI is already powered off\n");
  2318. return;
  2319. }
  2320. cnss_wlan_adsp_pc_enable(pci_priv, true);
  2321. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  2322. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  2323. if (!pci_priv->pci_link_down_ind)
  2324. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  2325. else
  2326. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  2327. }
  2328. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  2329. {
  2330. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2331. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2332. return;
  2333. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  2334. cnss_pr_dbg("MHI is already deinited\n");
  2335. return;
  2336. }
  2337. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  2338. }
  2339. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  2340. bool set_vddd4blow, bool set_shutdown,
  2341. bool do_force_wake)
  2342. {
  2343. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2344. int ret;
  2345. u32 val;
  2346. if (!plat_priv->set_wlaon_pwr_ctrl)
  2347. return;
  2348. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  2349. pci_priv->pci_link_down_ind)
  2350. return;
  2351. if (do_force_wake)
  2352. if (cnss_pci_force_wake_get(pci_priv))
  2353. return;
  2354. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  2355. if (ret) {
  2356. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  2357. WLAON_QFPROM_PWR_CTRL_REG, ret);
  2358. goto force_wake_put;
  2359. }
  2360. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  2361. WLAON_QFPROM_PWR_CTRL_REG, val);
  2362. if (set_vddd4blow)
  2363. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  2364. else
  2365. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  2366. if (set_shutdown)
  2367. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  2368. else
  2369. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  2370. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  2371. if (ret) {
  2372. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  2373. WLAON_QFPROM_PWR_CTRL_REG, ret);
  2374. goto force_wake_put;
  2375. }
  2376. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  2377. WLAON_QFPROM_PWR_CTRL_REG);
  2378. if (set_shutdown)
  2379. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  2380. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  2381. force_wake_put:
  2382. if (do_force_wake)
  2383. cnss_pci_force_wake_put(pci_priv);
  2384. }
  2385. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  2386. u64 *time_us)
  2387. {
  2388. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2389. u32 low, high;
  2390. u64 device_ticks;
  2391. if (!plat_priv->device_freq_hz) {
  2392. cnss_pr_err("Device time clock frequency is not valid\n");
  2393. return -EINVAL;
  2394. }
  2395. switch (pci_priv->device_id) {
  2396. case KIWI_DEVICE_ID:
  2397. case MANGO_DEVICE_ID:
  2398. case PEACH_DEVICE_ID:
  2399. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  2400. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  2401. break;
  2402. default:
  2403. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  2404. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  2405. break;
  2406. }
  2407. device_ticks = (u64)high << 32 | low;
  2408. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  2409. *time_us = device_ticks * 10;
  2410. return 0;
  2411. }
  2412. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  2413. {
  2414. switch (pci_priv->device_id) {
  2415. case KIWI_DEVICE_ID:
  2416. case MANGO_DEVICE_ID:
  2417. case PEACH_DEVICE_ID:
  2418. return;
  2419. default:
  2420. break;
  2421. }
  2422. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2423. TIME_SYNC_ENABLE);
  2424. }
  2425. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  2426. {
  2427. switch (pci_priv->device_id) {
  2428. case KIWI_DEVICE_ID:
  2429. case MANGO_DEVICE_ID:
  2430. case PEACH_DEVICE_ID:
  2431. return;
  2432. default:
  2433. break;
  2434. }
  2435. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2436. TIME_SYNC_CLEAR);
  2437. }
  2438. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  2439. u32 low, u32 high)
  2440. {
  2441. u32 time_reg_low;
  2442. u32 time_reg_high;
  2443. switch (pci_priv->device_id) {
  2444. case KIWI_DEVICE_ID:
  2445. case MANGO_DEVICE_ID:
  2446. case PEACH_DEVICE_ID:
  2447. /* Use the next two shadow registers after host's usage */
  2448. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  2449. (pci_priv->plat_priv->num_shadow_regs_v3 *
  2450. SHADOW_REG_LEN_BYTES);
  2451. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  2452. break;
  2453. default:
  2454. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  2455. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  2456. break;
  2457. }
  2458. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  2459. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  2460. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  2461. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  2462. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  2463. time_reg_low, low, time_reg_high, high);
  2464. }
  2465. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  2466. {
  2467. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2468. struct device *dev = &pci_priv->pci_dev->dev;
  2469. unsigned long flags = 0;
  2470. u64 host_time_us, device_time_us, offset;
  2471. u32 low, high;
  2472. int ret;
  2473. ret = cnss_pci_prevent_l1(dev);
  2474. if (ret)
  2475. goto out;
  2476. ret = cnss_pci_force_wake_get(pci_priv);
  2477. if (ret)
  2478. goto allow_l1;
  2479. spin_lock_irqsave(&time_sync_lock, flags);
  2480. cnss_pci_clear_time_sync_counter(pci_priv);
  2481. cnss_pci_enable_time_sync_counter(pci_priv);
  2482. host_time_us = cnss_get_host_timestamp(plat_priv);
  2483. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  2484. cnss_pci_clear_time_sync_counter(pci_priv);
  2485. spin_unlock_irqrestore(&time_sync_lock, flags);
  2486. if (ret)
  2487. goto force_wake_put;
  2488. if (host_time_us < device_time_us) {
  2489. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  2490. host_time_us, device_time_us);
  2491. ret = -EINVAL;
  2492. goto force_wake_put;
  2493. }
  2494. offset = host_time_us - device_time_us;
  2495. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  2496. host_time_us, device_time_us, offset);
  2497. low = offset & 0xFFFFFFFF;
  2498. high = offset >> 32;
  2499. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  2500. force_wake_put:
  2501. cnss_pci_force_wake_put(pci_priv);
  2502. allow_l1:
  2503. cnss_pci_allow_l1(dev);
  2504. out:
  2505. return ret;
  2506. }
  2507. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  2508. {
  2509. struct cnss_pci_data *pci_priv =
  2510. container_of(work, struct cnss_pci_data, time_sync_work.work);
  2511. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2512. unsigned int time_sync_period_ms =
  2513. plat_priv->ctrl_params.time_sync_period;
  2514. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  2515. cnss_pr_dbg("Time sync is disabled\n");
  2516. return;
  2517. }
  2518. if (!time_sync_period_ms) {
  2519. cnss_pr_dbg("Skip time sync as time period is 0\n");
  2520. return;
  2521. }
  2522. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  2523. return;
  2524. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  2525. goto runtime_pm_put;
  2526. mutex_lock(&pci_priv->bus_lock);
  2527. cnss_pci_update_timestamp(pci_priv);
  2528. mutex_unlock(&pci_priv->bus_lock);
  2529. schedule_delayed_work(&pci_priv->time_sync_work,
  2530. msecs_to_jiffies(time_sync_period_ms));
  2531. runtime_pm_put:
  2532. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  2533. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  2534. }
  2535. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  2536. {
  2537. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2538. switch (pci_priv->device_id) {
  2539. case QCA6390_DEVICE_ID:
  2540. case QCA6490_DEVICE_ID:
  2541. case KIWI_DEVICE_ID:
  2542. case MANGO_DEVICE_ID:
  2543. case PEACH_DEVICE_ID:
  2544. break;
  2545. default:
  2546. return -EOPNOTSUPP;
  2547. }
  2548. if (!plat_priv->device_freq_hz) {
  2549. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2550. return -EINVAL;
  2551. }
  2552. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2553. return 0;
  2554. }
  2555. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2556. {
  2557. switch (pci_priv->device_id) {
  2558. case QCA6390_DEVICE_ID:
  2559. case QCA6490_DEVICE_ID:
  2560. case KIWI_DEVICE_ID:
  2561. case MANGO_DEVICE_ID:
  2562. case PEACH_DEVICE_ID:
  2563. break;
  2564. default:
  2565. return;
  2566. }
  2567. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2568. }
  2569. int cnss_pci_set_therm_cdev_state(struct cnss_pci_data *pci_priv,
  2570. unsigned long thermal_state,
  2571. int tcdev_id)
  2572. {
  2573. if (!pci_priv) {
  2574. cnss_pr_err("pci_priv is NULL!\n");
  2575. return -ENODEV;
  2576. }
  2577. if (!pci_priv->driver_ops || !pci_priv->driver_ops->set_therm_cdev_state) {
  2578. cnss_pr_err("driver_ops or set_therm_cdev_state is NULL\n");
  2579. return -EINVAL;
  2580. }
  2581. return pci_priv->driver_ops->set_therm_cdev_state(pci_priv->pci_dev,
  2582. thermal_state,
  2583. tcdev_id);
  2584. }
  2585. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  2586. unsigned int time_sync_period)
  2587. {
  2588. struct cnss_plat_data *plat_priv;
  2589. if (!pci_priv)
  2590. return -ENODEV;
  2591. plat_priv = pci_priv->plat_priv;
  2592. cnss_pci_stop_time_sync_update(pci_priv);
  2593. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  2594. cnss_pci_start_time_sync_update(pci_priv);
  2595. cnss_pr_dbg("WLAN time sync period %u ms\n",
  2596. plat_priv->ctrl_params.time_sync_period);
  2597. return 0;
  2598. }
  2599. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2600. {
  2601. int ret = 0;
  2602. struct cnss_plat_data *plat_priv;
  2603. if (!pci_priv)
  2604. return -ENODEV;
  2605. plat_priv = pci_priv->plat_priv;
  2606. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2607. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  2608. return -EINVAL;
  2609. }
  2610. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2611. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2612. cnss_pr_dbg("Skip driver probe\n");
  2613. goto out;
  2614. }
  2615. if (!pci_priv->driver_ops) {
  2616. cnss_pr_err("driver_ops is NULL\n");
  2617. ret = -EINVAL;
  2618. goto out;
  2619. }
  2620. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2621. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2622. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2623. pci_priv->pci_device_id);
  2624. if (ret) {
  2625. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2626. ret);
  2627. goto out;
  2628. }
  2629. complete(&plat_priv->recovery_complete);
  2630. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2631. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2632. pci_priv->pci_device_id);
  2633. if (ret) {
  2634. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2635. ret);
  2636. complete_all(&plat_priv->power_up_complete);
  2637. goto out;
  2638. }
  2639. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2640. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2641. cnss_pci_free_blob_mem(pci_priv);
  2642. complete_all(&plat_priv->power_up_complete);
  2643. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2644. &plat_priv->driver_state)) {
  2645. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2646. pci_priv->pci_device_id);
  2647. if (ret) {
  2648. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2649. ret);
  2650. plat_priv->power_up_error = ret;
  2651. complete_all(&plat_priv->power_up_complete);
  2652. goto out;
  2653. }
  2654. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2655. complete_all(&plat_priv->power_up_complete);
  2656. } else {
  2657. complete(&plat_priv->power_up_complete);
  2658. }
  2659. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2660. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2661. __pm_relax(plat_priv->recovery_ws);
  2662. }
  2663. cnss_pci_start_time_sync_update(pci_priv);
  2664. return 0;
  2665. out:
  2666. return ret;
  2667. }
  2668. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2669. {
  2670. struct cnss_plat_data *plat_priv;
  2671. int ret;
  2672. if (!pci_priv)
  2673. return -ENODEV;
  2674. plat_priv = pci_priv->plat_priv;
  2675. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2676. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2677. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2678. cnss_pr_dbg("Skip driver remove\n");
  2679. return 0;
  2680. }
  2681. if (!pci_priv->driver_ops) {
  2682. cnss_pr_err("driver_ops is NULL\n");
  2683. return -EINVAL;
  2684. }
  2685. cnss_pci_stop_time_sync_update(pci_priv);
  2686. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2687. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2688. complete(&plat_priv->rddm_complete);
  2689. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2690. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2691. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2692. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2693. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2694. &plat_priv->driver_state)) {
  2695. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2696. if (ret == -EAGAIN) {
  2697. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2698. &plat_priv->driver_state);
  2699. return ret;
  2700. }
  2701. }
  2702. plat_priv->get_info_cb_ctx = NULL;
  2703. plat_priv->get_info_cb = NULL;
  2704. plat_priv->get_driver_async_data_ctx = NULL;
  2705. plat_priv->get_driver_async_data_cb = NULL;
  2706. return 0;
  2707. }
  2708. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2709. int modem_current_status)
  2710. {
  2711. struct cnss_wlan_driver *driver_ops;
  2712. if (!pci_priv)
  2713. return -ENODEV;
  2714. driver_ops = pci_priv->driver_ops;
  2715. if (!driver_ops || !driver_ops->modem_status)
  2716. return -EINVAL;
  2717. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2718. return 0;
  2719. }
  2720. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2721. enum cnss_driver_status status)
  2722. {
  2723. struct cnss_wlan_driver *driver_ops;
  2724. if (!pci_priv)
  2725. return -ENODEV;
  2726. driver_ops = pci_priv->driver_ops;
  2727. if (!driver_ops || !driver_ops->update_status)
  2728. return -EINVAL;
  2729. cnss_pr_dbg("Update driver status: %d\n", status);
  2730. driver_ops->update_status(pci_priv->pci_dev, status);
  2731. return 0;
  2732. }
  2733. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2734. struct cnss_misc_reg *misc_reg,
  2735. u32 misc_reg_size,
  2736. char *reg_name)
  2737. {
  2738. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2739. bool do_force_wake_put = true;
  2740. int i;
  2741. if (!misc_reg)
  2742. return;
  2743. if (in_interrupt() || irqs_disabled())
  2744. return;
  2745. if (cnss_pci_check_link_status(pci_priv))
  2746. return;
  2747. if (cnss_pci_force_wake_get(pci_priv)) {
  2748. /* Continue to dump when device has entered RDDM already */
  2749. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2750. return;
  2751. do_force_wake_put = false;
  2752. }
  2753. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2754. for (i = 0; i < misc_reg_size; i++) {
  2755. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2756. &misc_reg[i].dev_mask))
  2757. continue;
  2758. if (misc_reg[i].wr) {
  2759. if (misc_reg[i].offset ==
  2760. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2761. i >= 1)
  2762. misc_reg[i].val =
  2763. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2764. misc_reg[i - 1].val;
  2765. if (cnss_pci_reg_write(pci_priv,
  2766. misc_reg[i].offset,
  2767. misc_reg[i].val))
  2768. goto force_wake_put;
  2769. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2770. misc_reg[i].val,
  2771. misc_reg[i].offset);
  2772. } else {
  2773. if (cnss_pci_reg_read(pci_priv,
  2774. misc_reg[i].offset,
  2775. &misc_reg[i].val))
  2776. goto force_wake_put;
  2777. }
  2778. }
  2779. force_wake_put:
  2780. if (do_force_wake_put)
  2781. cnss_pci_force_wake_put(pci_priv);
  2782. }
  2783. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2784. {
  2785. if (in_interrupt() || irqs_disabled())
  2786. return;
  2787. if (cnss_pci_check_link_status(pci_priv))
  2788. return;
  2789. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2790. WCSS_REG_SIZE, "wcss");
  2791. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2792. PCIE_REG_SIZE, "pcie");
  2793. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2794. WLAON_REG_SIZE, "wlaon");
  2795. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2796. SYSPM_REG_SIZE, "syspm");
  2797. }
  2798. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2799. {
  2800. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2801. u32 reg_offset;
  2802. bool do_force_wake_put = true;
  2803. if (in_interrupt() || irqs_disabled())
  2804. return;
  2805. if (cnss_pci_check_link_status(pci_priv))
  2806. return;
  2807. if (!pci_priv->debug_reg) {
  2808. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2809. sizeof(*pci_priv->debug_reg)
  2810. * array_size, GFP_KERNEL);
  2811. if (!pci_priv->debug_reg)
  2812. return;
  2813. }
  2814. if (cnss_pci_force_wake_get(pci_priv))
  2815. do_force_wake_put = false;
  2816. cnss_pr_dbg("Start to dump shadow registers\n");
  2817. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2818. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2819. pci_priv->debug_reg[j].offset = reg_offset;
  2820. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2821. &pci_priv->debug_reg[j].val))
  2822. goto force_wake_put;
  2823. }
  2824. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2825. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2826. pci_priv->debug_reg[j].offset = reg_offset;
  2827. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2828. &pci_priv->debug_reg[j].val))
  2829. goto force_wake_put;
  2830. }
  2831. force_wake_put:
  2832. if (do_force_wake_put)
  2833. cnss_pci_force_wake_put(pci_priv);
  2834. }
  2835. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2836. {
  2837. int ret = 0;
  2838. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2839. ret = cnss_power_on_device(plat_priv, false);
  2840. if (ret) {
  2841. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2842. goto out;
  2843. }
  2844. ret = cnss_resume_pci_link(pci_priv);
  2845. if (ret) {
  2846. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2847. goto power_off;
  2848. }
  2849. ret = cnss_pci_call_driver_probe(pci_priv);
  2850. if (ret)
  2851. goto suspend_link;
  2852. return 0;
  2853. suspend_link:
  2854. cnss_suspend_pci_link(pci_priv);
  2855. power_off:
  2856. cnss_power_off_device(plat_priv);
  2857. out:
  2858. return ret;
  2859. }
  2860. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2861. {
  2862. int ret = 0;
  2863. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2864. cnss_pci_pm_runtime_resume(pci_priv);
  2865. ret = cnss_pci_call_driver_remove(pci_priv);
  2866. if (ret == -EAGAIN)
  2867. goto out;
  2868. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2869. CNSS_BUS_WIDTH_NONE);
  2870. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2871. cnss_pci_set_auto_suspended(pci_priv, 0);
  2872. ret = cnss_suspend_pci_link(pci_priv);
  2873. if (ret)
  2874. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2875. cnss_power_off_device(plat_priv);
  2876. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2877. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2878. out:
  2879. return ret;
  2880. }
  2881. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2882. {
  2883. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2884. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2885. }
  2886. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2887. {
  2888. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2889. struct cnss_ramdump_info *ramdump_info;
  2890. ramdump_info = &plat_priv->ramdump_info;
  2891. if (!ramdump_info->ramdump_size)
  2892. return -EINVAL;
  2893. return cnss_do_ramdump(plat_priv);
  2894. }
  2895. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2896. {
  2897. int ret = 0;
  2898. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2899. unsigned int timeout;
  2900. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2901. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2902. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2903. cnss_pci_clear_dump_info(pci_priv);
  2904. cnss_pci_power_off_mhi(pci_priv);
  2905. cnss_suspend_pci_link(pci_priv);
  2906. cnss_pci_deinit_mhi(pci_priv);
  2907. cnss_power_off_device(plat_priv);
  2908. }
  2909. /* Clear QMI send usage count during every power up */
  2910. pci_priv->qmi_send_usage_count = 0;
  2911. plat_priv->power_up_error = 0;
  2912. retry:
  2913. ret = cnss_power_on_device(plat_priv, false);
  2914. if (ret) {
  2915. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2916. goto out;
  2917. }
  2918. ret = cnss_resume_pci_link(pci_priv);
  2919. if (ret) {
  2920. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2921. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2922. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2923. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2924. &plat_priv->ctrl_params.quirks)) {
  2925. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2926. ret = 0;
  2927. goto out;
  2928. }
  2929. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2930. cnss_power_off_device(plat_priv);
  2931. /* Force toggle BT_EN GPIO low */
  2932. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2933. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2934. retry, bt_en_gpio);
  2935. if (bt_en_gpio >= 0)
  2936. gpio_direction_output(bt_en_gpio, 0);
  2937. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2938. gpio_get_value(bt_en_gpio));
  2939. }
  2940. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2941. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2942. cnss_get_input_gpio_value(plat_priv,
  2943. sw_ctrl_gpio));
  2944. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2945. goto retry;
  2946. }
  2947. /* Assert when it reaches maximum retries */
  2948. CNSS_ASSERT(0);
  2949. goto power_off;
  2950. }
  2951. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2952. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2953. ret = cnss_pci_start_mhi(pci_priv);
  2954. if (ret) {
  2955. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2956. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2957. !pci_priv->pci_link_down_ind && timeout) {
  2958. /* Start recovery directly for MHI start failures */
  2959. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2960. CNSS_REASON_DEFAULT);
  2961. }
  2962. return 0;
  2963. }
  2964. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2965. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2966. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2967. return 0;
  2968. }
  2969. cnss_set_pin_connect_status(plat_priv);
  2970. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2971. ret = cnss_pci_call_driver_probe(pci_priv);
  2972. if (ret)
  2973. goto stop_mhi;
  2974. } else if (timeout) {
  2975. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2976. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2977. else
  2978. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2979. mod_timer(&plat_priv->fw_boot_timer,
  2980. jiffies + msecs_to_jiffies(timeout));
  2981. }
  2982. return 0;
  2983. stop_mhi:
  2984. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2985. cnss_pci_power_off_mhi(pci_priv);
  2986. cnss_suspend_pci_link(pci_priv);
  2987. cnss_pci_deinit_mhi(pci_priv);
  2988. power_off:
  2989. cnss_power_off_device(plat_priv);
  2990. out:
  2991. return ret;
  2992. }
  2993. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2994. {
  2995. int ret = 0;
  2996. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2997. int do_force_wake = true;
  2998. cnss_pci_pm_runtime_resume(pci_priv);
  2999. ret = cnss_pci_call_driver_remove(pci_priv);
  3000. if (ret == -EAGAIN)
  3001. goto out;
  3002. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  3003. CNSS_BUS_WIDTH_NONE);
  3004. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3005. cnss_pci_set_auto_suspended(pci_priv, 0);
  3006. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  3007. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  3008. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  3009. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  3010. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  3011. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  3012. del_timer(&pci_priv->dev_rddm_timer);
  3013. cnss_pci_collect_dump_info(pci_priv, false);
  3014. if (!plat_priv->recovery_enabled)
  3015. CNSS_ASSERT(0);
  3016. }
  3017. if (!cnss_is_device_powered_on(plat_priv)) {
  3018. cnss_pr_dbg("Device is already powered off, ignore\n");
  3019. goto skip_power_off;
  3020. }
  3021. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3022. do_force_wake = false;
  3023. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  3024. /* FBC image will be freed after powering off MHI, so skip
  3025. * if RAM dump data is still valid.
  3026. */
  3027. if (plat_priv->ramdump_info_v2.dump_data_valid)
  3028. goto skip_power_off;
  3029. cnss_pci_power_off_mhi(pci_priv);
  3030. ret = cnss_suspend_pci_link(pci_priv);
  3031. if (ret)
  3032. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  3033. cnss_pci_deinit_mhi(pci_priv);
  3034. cnss_power_off_device(plat_priv);
  3035. skip_power_off:
  3036. pci_priv->remap_window = 0;
  3037. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  3038. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  3039. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  3040. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  3041. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  3042. pci_priv->pci_link_down_ind = false;
  3043. }
  3044. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  3045. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  3046. memset(&print_optimize, 0, sizeof(print_optimize));
  3047. out:
  3048. return ret;
  3049. }
  3050. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  3051. {
  3052. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3053. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  3054. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  3055. plat_priv->driver_state);
  3056. cnss_pci_collect_dump_info(pci_priv, true);
  3057. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  3058. }
  3059. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  3060. {
  3061. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3062. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  3063. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  3064. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  3065. int ret = 0;
  3066. if (!info_v2->dump_data_valid || !dump_seg ||
  3067. dump_data->nentries == 0)
  3068. return 0;
  3069. ret = cnss_do_elf_ramdump(plat_priv);
  3070. cnss_pci_clear_dump_info(pci_priv);
  3071. cnss_pci_power_off_mhi(pci_priv);
  3072. cnss_suspend_pci_link(pci_priv);
  3073. cnss_pci_deinit_mhi(pci_priv);
  3074. cnss_power_off_device(plat_priv);
  3075. return ret;
  3076. }
  3077. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  3078. {
  3079. int ret = 0;
  3080. if (!pci_priv) {
  3081. cnss_pr_err("pci_priv is NULL\n");
  3082. return -ENODEV;
  3083. }
  3084. switch (pci_priv->device_id) {
  3085. case QCA6174_DEVICE_ID:
  3086. ret = cnss_qca6174_powerup(pci_priv);
  3087. break;
  3088. case QCA6290_DEVICE_ID:
  3089. case QCA6390_DEVICE_ID:
  3090. case QCN7605_DEVICE_ID:
  3091. case QCA6490_DEVICE_ID:
  3092. case KIWI_DEVICE_ID:
  3093. case MANGO_DEVICE_ID:
  3094. case PEACH_DEVICE_ID:
  3095. ret = cnss_qca6290_powerup(pci_priv);
  3096. break;
  3097. default:
  3098. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3099. pci_priv->device_id);
  3100. ret = -ENODEV;
  3101. }
  3102. return ret;
  3103. }
  3104. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  3105. {
  3106. int ret = 0;
  3107. if (!pci_priv) {
  3108. cnss_pr_err("pci_priv is NULL\n");
  3109. return -ENODEV;
  3110. }
  3111. switch (pci_priv->device_id) {
  3112. case QCA6174_DEVICE_ID:
  3113. ret = cnss_qca6174_shutdown(pci_priv);
  3114. break;
  3115. case QCA6290_DEVICE_ID:
  3116. case QCA6390_DEVICE_ID:
  3117. case QCN7605_DEVICE_ID:
  3118. case QCA6490_DEVICE_ID:
  3119. case KIWI_DEVICE_ID:
  3120. case MANGO_DEVICE_ID:
  3121. case PEACH_DEVICE_ID:
  3122. ret = cnss_qca6290_shutdown(pci_priv);
  3123. break;
  3124. default:
  3125. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3126. pci_priv->device_id);
  3127. ret = -ENODEV;
  3128. }
  3129. return ret;
  3130. }
  3131. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  3132. {
  3133. int ret = 0;
  3134. if (!pci_priv) {
  3135. cnss_pr_err("pci_priv is NULL\n");
  3136. return -ENODEV;
  3137. }
  3138. switch (pci_priv->device_id) {
  3139. case QCA6174_DEVICE_ID:
  3140. cnss_qca6174_crash_shutdown(pci_priv);
  3141. break;
  3142. case QCA6290_DEVICE_ID:
  3143. case QCA6390_DEVICE_ID:
  3144. case QCN7605_DEVICE_ID:
  3145. case QCA6490_DEVICE_ID:
  3146. case KIWI_DEVICE_ID:
  3147. case MANGO_DEVICE_ID:
  3148. case PEACH_DEVICE_ID:
  3149. cnss_qca6290_crash_shutdown(pci_priv);
  3150. break;
  3151. default:
  3152. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3153. pci_priv->device_id);
  3154. ret = -ENODEV;
  3155. }
  3156. return ret;
  3157. }
  3158. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  3159. {
  3160. int ret = 0;
  3161. if (!pci_priv) {
  3162. cnss_pr_err("pci_priv is NULL\n");
  3163. return -ENODEV;
  3164. }
  3165. switch (pci_priv->device_id) {
  3166. case QCA6174_DEVICE_ID:
  3167. ret = cnss_qca6174_ramdump(pci_priv);
  3168. break;
  3169. case QCA6290_DEVICE_ID:
  3170. case QCA6390_DEVICE_ID:
  3171. case QCN7605_DEVICE_ID:
  3172. case QCA6490_DEVICE_ID:
  3173. case KIWI_DEVICE_ID:
  3174. case MANGO_DEVICE_ID:
  3175. case PEACH_DEVICE_ID:
  3176. ret = cnss_qca6290_ramdump(pci_priv);
  3177. break;
  3178. default:
  3179. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3180. pci_priv->device_id);
  3181. ret = -ENODEV;
  3182. }
  3183. return ret;
  3184. }
  3185. int cnss_pci_is_drv_connected(struct device *dev)
  3186. {
  3187. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3188. if (!pci_priv)
  3189. return -ENODEV;
  3190. return pci_priv->drv_connected_last;
  3191. }
  3192. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  3193. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  3194. {
  3195. struct cnss_plat_data *plat_priv =
  3196. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  3197. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  3198. struct cnss_cal_info *cal_info;
  3199. unsigned int timeout;
  3200. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  3201. return;
  3202. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  3203. goto reg_driver;
  3204. } else {
  3205. if (plat_priv->charger_mode) {
  3206. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  3207. return;
  3208. }
  3209. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  3210. &plat_priv->driver_state)) {
  3211. timeout = cnss_get_timeout(plat_priv,
  3212. CNSS_TIMEOUT_CALIBRATION);
  3213. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  3214. timeout / 1000);
  3215. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  3216. msecs_to_jiffies(timeout));
  3217. return;
  3218. }
  3219. del_timer(&plat_priv->fw_boot_timer);
  3220. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  3221. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3222. cnss_pr_err("Timeout waiting for calibration to complete\n");
  3223. CNSS_ASSERT(0);
  3224. }
  3225. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  3226. if (!cal_info)
  3227. return;
  3228. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  3229. cnss_driver_event_post(plat_priv,
  3230. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  3231. 0, cal_info);
  3232. }
  3233. reg_driver:
  3234. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3235. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  3236. return;
  3237. }
  3238. reinit_completion(&plat_priv->power_up_complete);
  3239. cnss_driver_event_post(plat_priv,
  3240. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  3241. CNSS_EVENT_SYNC_UNKILLABLE,
  3242. pci_priv->driver_ops);
  3243. }
  3244. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  3245. {
  3246. int ret = 0;
  3247. struct cnss_plat_data *plat_priv;
  3248. struct cnss_pci_data *pci_priv;
  3249. const struct pci_device_id *id_table = driver_ops->id_table;
  3250. unsigned int timeout;
  3251. if (!cnss_check_driver_loading_allowed()) {
  3252. cnss_pr_info("No cnss2 dtsi entry present");
  3253. return -ENODEV;
  3254. }
  3255. plat_priv = cnss_get_plat_priv_by_driver_ops(driver_ops);
  3256. if (!plat_priv) {
  3257. cnss_pr_buf("plat_priv is not ready for register driver\n");
  3258. return -EAGAIN;
  3259. }
  3260. pci_priv = plat_priv->bus_priv;
  3261. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  3262. while (id_table && id_table->device) {
  3263. if (plat_priv->device_id == id_table->device) {
  3264. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  3265. driver_ops->chip_version != 2) {
  3266. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  3267. return -ENODEV;
  3268. }
  3269. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  3270. id_table->device);
  3271. plat_priv->driver_ops = driver_ops;
  3272. return 0;
  3273. }
  3274. id_table++;
  3275. }
  3276. return -ENODEV;
  3277. }
  3278. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  3279. cnss_pr_info("pci probe not yet done for register driver\n");
  3280. return -EAGAIN;
  3281. }
  3282. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  3283. cnss_pr_err("Driver has already registered\n");
  3284. return -EEXIST;
  3285. }
  3286. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3287. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  3288. return -EINVAL;
  3289. }
  3290. if (!id_table || !pci_dev_present(id_table)) {
  3291. /* id_table pointer will move from pci_dev_present(),
  3292. * so check again using local pointer.
  3293. */
  3294. id_table = driver_ops->id_table;
  3295. while (id_table && id_table->vendor) {
  3296. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  3297. id_table->device);
  3298. id_table++;
  3299. }
  3300. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  3301. pci_priv->device_id);
  3302. return -ENODEV;
  3303. }
  3304. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  3305. driver_ops->chip_version != plat_priv->device_version.major_version) {
  3306. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  3307. driver_ops->chip_version,
  3308. plat_priv->device_version.major_version);
  3309. return -ENODEV;
  3310. }
  3311. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  3312. if (!plat_priv->cbc_enabled ||
  3313. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  3314. goto register_driver;
  3315. pci_priv->driver_ops = driver_ops;
  3316. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  3317. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  3318. * loaded from vendor_modprobe.sh at early boot and must be deferred
  3319. * until CBC is complete
  3320. */
  3321. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  3322. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  3323. cnss_wlan_reg_driver_work);
  3324. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  3325. msecs_to_jiffies(timeout));
  3326. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  3327. return 0;
  3328. register_driver:
  3329. reinit_completion(&plat_priv->power_up_complete);
  3330. ret = cnss_driver_event_post(plat_priv,
  3331. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  3332. CNSS_EVENT_SYNC_UNKILLABLE,
  3333. driver_ops);
  3334. return ret;
  3335. }
  3336. EXPORT_SYMBOL(cnss_wlan_register_driver);
  3337. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  3338. {
  3339. struct cnss_plat_data *plat_priv;
  3340. int ret = 0;
  3341. unsigned int timeout;
  3342. plat_priv = cnss_get_plat_priv_by_driver_ops(driver_ops);
  3343. if (!plat_priv) {
  3344. cnss_pr_err("plat_priv is NULL\n");
  3345. return;
  3346. }
  3347. mutex_lock(&plat_priv->driver_ops_lock);
  3348. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  3349. goto skip_wait_power_up;
  3350. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  3351. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  3352. msecs_to_jiffies(timeout));
  3353. if (!ret) {
  3354. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  3355. timeout);
  3356. CNSS_ASSERT(0);
  3357. }
  3358. skip_wait_power_up:
  3359. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  3360. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3361. goto skip_wait_recovery;
  3362. reinit_completion(&plat_priv->recovery_complete);
  3363. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  3364. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  3365. msecs_to_jiffies(timeout));
  3366. if (!ret) {
  3367. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  3368. timeout);
  3369. CNSS_ASSERT(0);
  3370. }
  3371. skip_wait_recovery:
  3372. cnss_driver_event_post(plat_priv,
  3373. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  3374. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  3375. mutex_unlock(&plat_priv->driver_ops_lock);
  3376. }
  3377. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  3378. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  3379. void *data)
  3380. {
  3381. int ret = 0;
  3382. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3383. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3384. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  3385. return -EINVAL;
  3386. }
  3387. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  3388. pci_priv->driver_ops = data;
  3389. ret = cnss_pci_dev_powerup(pci_priv);
  3390. if (ret) {
  3391. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  3392. pci_priv->driver_ops = NULL;
  3393. } else {
  3394. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  3395. }
  3396. return ret;
  3397. }
  3398. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  3399. {
  3400. struct cnss_plat_data *plat_priv;
  3401. if (!pci_priv)
  3402. return -EINVAL;
  3403. plat_priv = pci_priv->plat_priv;
  3404. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  3405. cnss_pci_dev_shutdown(pci_priv);
  3406. pci_priv->driver_ops = NULL;
  3407. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  3408. return 0;
  3409. }
  3410. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  3411. {
  3412. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3413. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3414. int ret = 0;
  3415. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3416. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  3417. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3418. driver_ops && driver_ops->suspend) {
  3419. ret = driver_ops->suspend(pci_dev, state);
  3420. if (ret) {
  3421. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  3422. ret);
  3423. ret = -EAGAIN;
  3424. }
  3425. }
  3426. return ret;
  3427. }
  3428. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  3429. {
  3430. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3431. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3432. int ret = 0;
  3433. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3434. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3435. driver_ops && driver_ops->resume) {
  3436. ret = driver_ops->resume(pci_dev);
  3437. if (ret)
  3438. cnss_pr_err("Failed to resume host driver, err = %d\n",
  3439. ret);
  3440. }
  3441. return ret;
  3442. }
  3443. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  3444. {
  3445. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3446. int ret = 0;
  3447. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  3448. goto out;
  3449. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  3450. ret = -EAGAIN;
  3451. goto out;
  3452. }
  3453. if (pci_priv->drv_connected_last)
  3454. goto skip_disable_pci;
  3455. pci_clear_master(pci_dev);
  3456. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  3457. pci_disable_device(pci_dev);
  3458. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  3459. if (ret)
  3460. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  3461. skip_disable_pci:
  3462. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  3463. ret = -EAGAIN;
  3464. goto resume_mhi;
  3465. }
  3466. pci_priv->pci_link_state = PCI_LINK_DOWN;
  3467. return 0;
  3468. resume_mhi:
  3469. if (!pci_is_enabled(pci_dev))
  3470. if (pci_enable_device(pci_dev))
  3471. cnss_pr_err("Failed to enable PCI device\n");
  3472. if (pci_priv->saved_state)
  3473. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  3474. pci_set_master(pci_dev);
  3475. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3476. out:
  3477. return ret;
  3478. }
  3479. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  3480. {
  3481. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3482. int ret = 0;
  3483. if (pci_priv->pci_link_state == PCI_LINK_UP)
  3484. goto out;
  3485. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  3486. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  3487. cnss_pci_link_down(&pci_dev->dev);
  3488. ret = -EAGAIN;
  3489. goto out;
  3490. }
  3491. pci_priv->pci_link_state = PCI_LINK_UP;
  3492. if (pci_priv->drv_connected_last)
  3493. goto skip_enable_pci;
  3494. ret = pci_enable_device(pci_dev);
  3495. if (ret) {
  3496. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  3497. ret);
  3498. goto out;
  3499. }
  3500. if (pci_priv->saved_state)
  3501. cnss_set_pci_config_space(pci_priv,
  3502. RESTORE_PCI_CONFIG_SPACE);
  3503. pci_set_master(pci_dev);
  3504. skip_enable_pci:
  3505. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME))
  3506. ret = -EAGAIN;
  3507. out:
  3508. return ret;
  3509. }
  3510. static int cnss_pci_suspend(struct device *dev)
  3511. {
  3512. int ret = 0;
  3513. struct pci_dev *pci_dev = to_pci_dev(dev);
  3514. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3515. struct cnss_plat_data *plat_priv;
  3516. if (!pci_priv)
  3517. goto out;
  3518. plat_priv = pci_priv->plat_priv;
  3519. if (!plat_priv)
  3520. goto out;
  3521. if (!cnss_is_device_powered_on(plat_priv))
  3522. goto out;
  3523. /* No mhi state bit set if only finish pcie enumeration,
  3524. * so test_bit is not applicable to check if it is INIT state.
  3525. */
  3526. if (pci_priv->mhi_state == CNSS_MHI_INIT) {
  3527. bool suspend = cnss_should_suspend_pwroff(pci_dev);
  3528. /* Do PCI link suspend and power off in the LPM case
  3529. * if chipset didn't do that after pcie enumeration.
  3530. */
  3531. if (!suspend) {
  3532. ret = cnss_suspend_pci_link(pci_priv);
  3533. if (ret)
  3534. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  3535. ret);
  3536. cnss_power_off_device(plat_priv);
  3537. goto out;
  3538. }
  3539. }
  3540. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3541. pci_priv->drv_supported) {
  3542. pci_priv->drv_connected_last =
  3543. cnss_pci_get_drv_connected(pci_priv);
  3544. if (!pci_priv->drv_connected_last) {
  3545. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3546. ret = -EAGAIN;
  3547. goto out;
  3548. }
  3549. }
  3550. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3551. ret = cnss_pci_suspend_driver(pci_priv);
  3552. if (ret)
  3553. goto clear_flag;
  3554. if (!pci_priv->disable_pc) {
  3555. mutex_lock(&pci_priv->bus_lock);
  3556. ret = cnss_pci_suspend_bus(pci_priv);
  3557. mutex_unlock(&pci_priv->bus_lock);
  3558. if (ret)
  3559. goto resume_driver;
  3560. }
  3561. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3562. return 0;
  3563. resume_driver:
  3564. cnss_pci_resume_driver(pci_priv);
  3565. clear_flag:
  3566. pci_priv->drv_connected_last = 0;
  3567. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3568. out:
  3569. return ret;
  3570. }
  3571. static int cnss_pci_resume(struct device *dev)
  3572. {
  3573. int ret = 0;
  3574. struct pci_dev *pci_dev = to_pci_dev(dev);
  3575. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3576. struct cnss_plat_data *plat_priv;
  3577. if (!pci_priv)
  3578. goto out;
  3579. plat_priv = pci_priv->plat_priv;
  3580. if (!plat_priv)
  3581. goto out;
  3582. if (pci_priv->pci_link_down_ind)
  3583. goto out;
  3584. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3585. goto out;
  3586. if (!pci_priv->disable_pc) {
  3587. mutex_lock(&pci_priv->bus_lock);
  3588. ret = cnss_pci_resume_bus(pci_priv);
  3589. mutex_unlock(&pci_priv->bus_lock);
  3590. if (ret)
  3591. goto out;
  3592. }
  3593. ret = cnss_pci_resume_driver(pci_priv);
  3594. pci_priv->drv_connected_last = 0;
  3595. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3596. out:
  3597. return ret;
  3598. }
  3599. static int cnss_pci_suspend_noirq(struct device *dev)
  3600. {
  3601. int ret = 0;
  3602. struct pci_dev *pci_dev = to_pci_dev(dev);
  3603. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3604. struct cnss_wlan_driver *driver_ops;
  3605. struct cnss_plat_data *plat_priv;
  3606. if (!pci_priv)
  3607. goto out;
  3608. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3609. goto out;
  3610. driver_ops = pci_priv->driver_ops;
  3611. plat_priv = pci_priv->plat_priv;
  3612. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3613. driver_ops && driver_ops->suspend_noirq)
  3614. ret = driver_ops->suspend_noirq(pci_dev);
  3615. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3616. !pci_priv->plat_priv->use_pm_domain)
  3617. pci_save_state(pci_dev);
  3618. out:
  3619. return ret;
  3620. }
  3621. static int cnss_pci_resume_noirq(struct device *dev)
  3622. {
  3623. int ret = 0;
  3624. struct pci_dev *pci_dev = to_pci_dev(dev);
  3625. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3626. struct cnss_wlan_driver *driver_ops;
  3627. struct cnss_plat_data *plat_priv;
  3628. if (!pci_priv)
  3629. goto out;
  3630. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3631. goto out;
  3632. plat_priv = pci_priv->plat_priv;
  3633. driver_ops = pci_priv->driver_ops;
  3634. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3635. driver_ops && driver_ops->resume_noirq &&
  3636. !pci_priv->pci_link_down_ind)
  3637. ret = driver_ops->resume_noirq(pci_dev);
  3638. out:
  3639. return ret;
  3640. }
  3641. static int cnss_pci_runtime_suspend(struct device *dev)
  3642. {
  3643. int ret = 0;
  3644. struct pci_dev *pci_dev = to_pci_dev(dev);
  3645. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3646. struct cnss_plat_data *plat_priv;
  3647. struct cnss_wlan_driver *driver_ops;
  3648. if (!pci_priv)
  3649. return -EAGAIN;
  3650. plat_priv = pci_priv->plat_priv;
  3651. if (!plat_priv)
  3652. return -EAGAIN;
  3653. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3654. return -EAGAIN;
  3655. if (pci_priv->pci_link_down_ind) {
  3656. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3657. return -EAGAIN;
  3658. }
  3659. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3660. pci_priv->drv_supported) {
  3661. pci_priv->drv_connected_last =
  3662. cnss_pci_get_drv_connected(pci_priv);
  3663. if (!pci_priv->drv_connected_last) {
  3664. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3665. return -EAGAIN;
  3666. }
  3667. }
  3668. cnss_pr_vdbg("Runtime suspend start\n");
  3669. driver_ops = pci_priv->driver_ops;
  3670. if (driver_ops && driver_ops->runtime_ops &&
  3671. driver_ops->runtime_ops->runtime_suspend)
  3672. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3673. else
  3674. ret = cnss_auto_suspend(dev);
  3675. if (ret)
  3676. pci_priv->drv_connected_last = 0;
  3677. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3678. return ret;
  3679. }
  3680. static int cnss_pci_runtime_resume(struct device *dev)
  3681. {
  3682. int ret = 0;
  3683. struct pci_dev *pci_dev = to_pci_dev(dev);
  3684. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3685. struct cnss_wlan_driver *driver_ops;
  3686. if (!pci_priv)
  3687. return -EAGAIN;
  3688. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3689. return -EAGAIN;
  3690. if (pci_priv->pci_link_down_ind) {
  3691. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3692. return -EAGAIN;
  3693. }
  3694. cnss_pr_vdbg("Runtime resume start\n");
  3695. driver_ops = pci_priv->driver_ops;
  3696. if (driver_ops && driver_ops->runtime_ops &&
  3697. driver_ops->runtime_ops->runtime_resume)
  3698. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3699. else
  3700. ret = cnss_auto_resume(dev);
  3701. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3702. return ret;
  3703. }
  3704. static int cnss_pci_runtime_idle(struct device *dev)
  3705. {
  3706. cnss_pr_vdbg("Runtime idle\n");
  3707. pm_request_autosuspend(dev);
  3708. return -EBUSY;
  3709. }
  3710. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3711. {
  3712. struct pci_dev *pci_dev = to_pci_dev(dev);
  3713. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3714. int ret = 0;
  3715. if (!pci_priv)
  3716. return -ENODEV;
  3717. ret = cnss_pci_disable_pc(pci_priv, vote);
  3718. if (ret)
  3719. return ret;
  3720. pci_priv->disable_pc = vote;
  3721. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3722. return 0;
  3723. }
  3724. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3725. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3726. enum cnss_rtpm_id id)
  3727. {
  3728. if (id >= RTPM_ID_MAX)
  3729. return;
  3730. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3731. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3732. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3733. cnss_get_host_timestamp(pci_priv->plat_priv);
  3734. }
  3735. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3736. enum cnss_rtpm_id id)
  3737. {
  3738. if (id >= RTPM_ID_MAX)
  3739. return;
  3740. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3741. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3742. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3743. cnss_get_host_timestamp(pci_priv->plat_priv);
  3744. }
  3745. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3746. {
  3747. struct device *dev;
  3748. if (!pci_priv)
  3749. return;
  3750. dev = &pci_priv->pci_dev->dev;
  3751. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3752. atomic_read(&dev->power.usage_count));
  3753. }
  3754. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3755. {
  3756. struct device *dev;
  3757. enum rpm_status status;
  3758. if (!pci_priv)
  3759. return -ENODEV;
  3760. dev = &pci_priv->pci_dev->dev;
  3761. status = dev->power.runtime_status;
  3762. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3763. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3764. (void *)_RET_IP_);
  3765. return pm_request_resume(dev);
  3766. }
  3767. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3768. {
  3769. struct device *dev;
  3770. enum rpm_status status;
  3771. if (!pci_priv)
  3772. return -ENODEV;
  3773. dev = &pci_priv->pci_dev->dev;
  3774. status = dev->power.runtime_status;
  3775. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3776. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3777. (void *)_RET_IP_);
  3778. return pm_runtime_resume(dev);
  3779. }
  3780. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3781. enum cnss_rtpm_id id)
  3782. {
  3783. struct device *dev;
  3784. enum rpm_status status;
  3785. if (!pci_priv)
  3786. return -ENODEV;
  3787. dev = &pci_priv->pci_dev->dev;
  3788. status = dev->power.runtime_status;
  3789. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3790. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3791. (void *)_RET_IP_);
  3792. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3793. return pm_runtime_get(dev);
  3794. }
  3795. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3796. enum cnss_rtpm_id id)
  3797. {
  3798. struct device *dev;
  3799. enum rpm_status status;
  3800. if (!pci_priv)
  3801. return -ENODEV;
  3802. dev = &pci_priv->pci_dev->dev;
  3803. status = dev->power.runtime_status;
  3804. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3805. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3806. (void *)_RET_IP_);
  3807. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3808. return pm_runtime_get_sync(dev);
  3809. }
  3810. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3811. enum cnss_rtpm_id id)
  3812. {
  3813. if (!pci_priv)
  3814. return;
  3815. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3816. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3817. }
  3818. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3819. enum cnss_rtpm_id id)
  3820. {
  3821. struct device *dev;
  3822. if (!pci_priv)
  3823. return -ENODEV;
  3824. dev = &pci_priv->pci_dev->dev;
  3825. if (atomic_read(&dev->power.usage_count) == 0) {
  3826. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3827. return -EINVAL;
  3828. }
  3829. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3830. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3831. }
  3832. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3833. enum cnss_rtpm_id id)
  3834. {
  3835. struct device *dev;
  3836. if (!pci_priv)
  3837. return;
  3838. dev = &pci_priv->pci_dev->dev;
  3839. if (atomic_read(&dev->power.usage_count) == 0) {
  3840. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3841. return;
  3842. }
  3843. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3844. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3845. }
  3846. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3847. {
  3848. if (!pci_priv)
  3849. return;
  3850. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3851. }
  3852. int cnss_auto_suspend(struct device *dev)
  3853. {
  3854. int ret = 0;
  3855. struct pci_dev *pci_dev = to_pci_dev(dev);
  3856. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3857. struct cnss_plat_data *plat_priv;
  3858. if (!pci_priv)
  3859. return -ENODEV;
  3860. plat_priv = pci_priv->plat_priv;
  3861. if (!plat_priv)
  3862. return -ENODEV;
  3863. mutex_lock(&pci_priv->bus_lock);
  3864. if (!pci_priv->qmi_send_usage_count) {
  3865. ret = cnss_pci_suspend_bus(pci_priv);
  3866. if (ret) {
  3867. mutex_unlock(&pci_priv->bus_lock);
  3868. return ret;
  3869. }
  3870. }
  3871. cnss_pci_set_auto_suspended(pci_priv, 1);
  3872. mutex_unlock(&pci_priv->bus_lock);
  3873. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3874. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3875. * current_bw_vote as in resume path we should vote for last used
  3876. * bandwidth vote. Also ignore error if bw voting is not setup.
  3877. */
  3878. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3879. return 0;
  3880. }
  3881. EXPORT_SYMBOL(cnss_auto_suspend);
  3882. int cnss_auto_resume(struct device *dev)
  3883. {
  3884. int ret = 0;
  3885. struct pci_dev *pci_dev = to_pci_dev(dev);
  3886. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3887. struct cnss_plat_data *plat_priv;
  3888. if (!pci_priv)
  3889. return -ENODEV;
  3890. plat_priv = pci_priv->plat_priv;
  3891. if (!plat_priv)
  3892. return -ENODEV;
  3893. mutex_lock(&pci_priv->bus_lock);
  3894. ret = cnss_pci_resume_bus(pci_priv);
  3895. if (ret) {
  3896. mutex_unlock(&pci_priv->bus_lock);
  3897. return ret;
  3898. }
  3899. cnss_pci_set_auto_suspended(pci_priv, 0);
  3900. mutex_unlock(&pci_priv->bus_lock);
  3901. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3902. pci_priv->drv_connected_last = 0;
  3903. return 0;
  3904. }
  3905. EXPORT_SYMBOL(cnss_auto_resume);
  3906. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3907. {
  3908. struct pci_dev *pci_dev = to_pci_dev(dev);
  3909. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3910. struct cnss_plat_data *plat_priv;
  3911. struct mhi_controller *mhi_ctrl;
  3912. if (!pci_priv)
  3913. return -ENODEV;
  3914. switch (pci_priv->device_id) {
  3915. case QCA6390_DEVICE_ID:
  3916. case QCA6490_DEVICE_ID:
  3917. case KIWI_DEVICE_ID:
  3918. case MANGO_DEVICE_ID:
  3919. case PEACH_DEVICE_ID:
  3920. break;
  3921. default:
  3922. return 0;
  3923. }
  3924. mhi_ctrl = pci_priv->mhi_ctrl;
  3925. if (!mhi_ctrl)
  3926. return -EINVAL;
  3927. plat_priv = pci_priv->plat_priv;
  3928. if (!plat_priv)
  3929. return -ENODEV;
  3930. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3931. return -EAGAIN;
  3932. if (timeout_us) {
  3933. /* Busy wait for timeout_us */
  3934. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3935. timeout_us, false);
  3936. } else {
  3937. /* Sleep wait for mhi_ctrl->timeout_ms */
  3938. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3939. }
  3940. }
  3941. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3942. int cnss_pci_force_wake_request(struct device *dev)
  3943. {
  3944. struct pci_dev *pci_dev = to_pci_dev(dev);
  3945. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3946. struct cnss_plat_data *plat_priv;
  3947. struct mhi_controller *mhi_ctrl;
  3948. if (!pci_priv)
  3949. return -ENODEV;
  3950. switch (pci_priv->device_id) {
  3951. case QCA6390_DEVICE_ID:
  3952. case QCA6490_DEVICE_ID:
  3953. case KIWI_DEVICE_ID:
  3954. case MANGO_DEVICE_ID:
  3955. case PEACH_DEVICE_ID:
  3956. break;
  3957. default:
  3958. return 0;
  3959. }
  3960. mhi_ctrl = pci_priv->mhi_ctrl;
  3961. if (!mhi_ctrl)
  3962. return -EINVAL;
  3963. plat_priv = pci_priv->plat_priv;
  3964. if (!plat_priv)
  3965. return -ENODEV;
  3966. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3967. return -EAGAIN;
  3968. mhi_device_get(mhi_ctrl->mhi_dev);
  3969. return 0;
  3970. }
  3971. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3972. int cnss_pci_is_device_awake(struct device *dev)
  3973. {
  3974. struct pci_dev *pci_dev = to_pci_dev(dev);
  3975. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3976. struct mhi_controller *mhi_ctrl;
  3977. if (!pci_priv)
  3978. return -ENODEV;
  3979. switch (pci_priv->device_id) {
  3980. case QCA6390_DEVICE_ID:
  3981. case QCA6490_DEVICE_ID:
  3982. case KIWI_DEVICE_ID:
  3983. case MANGO_DEVICE_ID:
  3984. case PEACH_DEVICE_ID:
  3985. break;
  3986. default:
  3987. return 0;
  3988. }
  3989. mhi_ctrl = pci_priv->mhi_ctrl;
  3990. if (!mhi_ctrl)
  3991. return -EINVAL;
  3992. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3993. }
  3994. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3995. int cnss_pci_force_wake_release(struct device *dev)
  3996. {
  3997. struct pci_dev *pci_dev = to_pci_dev(dev);
  3998. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3999. struct cnss_plat_data *plat_priv;
  4000. struct mhi_controller *mhi_ctrl;
  4001. if (!pci_priv)
  4002. return -ENODEV;
  4003. switch (pci_priv->device_id) {
  4004. case QCA6390_DEVICE_ID:
  4005. case QCA6490_DEVICE_ID:
  4006. case KIWI_DEVICE_ID:
  4007. case MANGO_DEVICE_ID:
  4008. case PEACH_DEVICE_ID:
  4009. break;
  4010. default:
  4011. return 0;
  4012. }
  4013. mhi_ctrl = pci_priv->mhi_ctrl;
  4014. if (!mhi_ctrl)
  4015. return -EINVAL;
  4016. plat_priv = pci_priv->plat_priv;
  4017. if (!plat_priv)
  4018. return -ENODEV;
  4019. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  4020. return -EAGAIN;
  4021. mhi_device_put(mhi_ctrl->mhi_dev);
  4022. return 0;
  4023. }
  4024. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  4025. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  4026. {
  4027. int ret = 0;
  4028. if (!pci_priv)
  4029. return -ENODEV;
  4030. mutex_lock(&pci_priv->bus_lock);
  4031. if (cnss_pci_get_auto_suspended(pci_priv) &&
  4032. !pci_priv->qmi_send_usage_count)
  4033. ret = cnss_pci_resume_bus(pci_priv);
  4034. pci_priv->qmi_send_usage_count++;
  4035. cnss_pr_buf("Increased QMI send usage count to %d\n",
  4036. pci_priv->qmi_send_usage_count);
  4037. mutex_unlock(&pci_priv->bus_lock);
  4038. return ret;
  4039. }
  4040. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  4041. {
  4042. int ret = 0;
  4043. if (!pci_priv)
  4044. return -ENODEV;
  4045. mutex_lock(&pci_priv->bus_lock);
  4046. if (pci_priv->qmi_send_usage_count)
  4047. pci_priv->qmi_send_usage_count--;
  4048. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  4049. pci_priv->qmi_send_usage_count);
  4050. if (cnss_pci_get_auto_suspended(pci_priv) &&
  4051. !pci_priv->qmi_send_usage_count &&
  4052. !cnss_pcie_is_device_down(pci_priv))
  4053. ret = cnss_pci_suspend_bus(pci_priv);
  4054. mutex_unlock(&pci_priv->bus_lock);
  4055. return ret;
  4056. }
  4057. int cnss_send_buffer_to_afcmem(struct device *dev, const uint8_t *afcdb,
  4058. uint32_t len, uint8_t slotid)
  4059. {
  4060. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  4061. struct cnss_fw_mem *fw_mem;
  4062. void *mem = NULL;
  4063. int i, ret;
  4064. u32 *status;
  4065. if (!plat_priv)
  4066. return -EINVAL;
  4067. fw_mem = plat_priv->fw_mem;
  4068. if (slotid >= AFC_MAX_SLOT) {
  4069. cnss_pr_err("Invalid slot id %d\n", slotid);
  4070. ret = -EINVAL;
  4071. goto err;
  4072. }
  4073. if (len > AFC_SLOT_SIZE) {
  4074. cnss_pr_err("len %d greater than slot size", len);
  4075. ret = -EINVAL;
  4076. goto err;
  4077. }
  4078. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4079. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  4080. mem = fw_mem[i].va;
  4081. status = mem + (slotid * AFC_SLOT_SIZE);
  4082. break;
  4083. }
  4084. }
  4085. if (!mem) {
  4086. cnss_pr_err("AFC mem is not available\n");
  4087. ret = -ENOMEM;
  4088. goto err;
  4089. }
  4090. memcpy(mem + (slotid * AFC_SLOT_SIZE), afcdb, len);
  4091. if (len < AFC_SLOT_SIZE)
  4092. memset(mem + (slotid * AFC_SLOT_SIZE) + len,
  4093. 0, AFC_SLOT_SIZE - len);
  4094. status[AFC_AUTH_STATUS_OFFSET] = cpu_to_le32(AFC_AUTH_SUCCESS);
  4095. return 0;
  4096. err:
  4097. return ret;
  4098. }
  4099. EXPORT_SYMBOL(cnss_send_buffer_to_afcmem);
  4100. int cnss_reset_afcmem(struct device *dev, uint8_t slotid)
  4101. {
  4102. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  4103. struct cnss_fw_mem *fw_mem;
  4104. void *mem = NULL;
  4105. int i, ret;
  4106. if (!plat_priv)
  4107. return -EINVAL;
  4108. fw_mem = plat_priv->fw_mem;
  4109. if (slotid >= AFC_MAX_SLOT) {
  4110. cnss_pr_err("Invalid slot id %d\n", slotid);
  4111. ret = -EINVAL;
  4112. goto err;
  4113. }
  4114. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4115. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  4116. mem = fw_mem[i].va;
  4117. break;
  4118. }
  4119. }
  4120. if (!mem) {
  4121. cnss_pr_err("AFC mem is not available\n");
  4122. ret = -ENOMEM;
  4123. goto err;
  4124. }
  4125. memset(mem + (slotid * AFC_SLOT_SIZE), 0, AFC_SLOT_SIZE);
  4126. return 0;
  4127. err:
  4128. return ret;
  4129. }
  4130. EXPORT_SYMBOL(cnss_reset_afcmem);
  4131. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  4132. {
  4133. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4134. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4135. struct device *dev = &pci_priv->pci_dev->dev;
  4136. int i;
  4137. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4138. if (!fw_mem[i].va && fw_mem[i].size) {
  4139. retry:
  4140. fw_mem[i].va =
  4141. dma_alloc_attrs(dev, fw_mem[i].size,
  4142. &fw_mem[i].pa, GFP_KERNEL,
  4143. fw_mem[i].attrs);
  4144. if (!fw_mem[i].va) {
  4145. if ((fw_mem[i].attrs &
  4146. DMA_ATTR_FORCE_CONTIGUOUS)) {
  4147. fw_mem[i].attrs &=
  4148. ~DMA_ATTR_FORCE_CONTIGUOUS;
  4149. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  4150. fw_mem[i].type);
  4151. goto retry;
  4152. }
  4153. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  4154. fw_mem[i].size, fw_mem[i].type);
  4155. CNSS_ASSERT(0);
  4156. return -ENOMEM;
  4157. }
  4158. }
  4159. }
  4160. return 0;
  4161. }
  4162. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  4163. {
  4164. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4165. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4166. struct device *dev = &pci_priv->pci_dev->dev;
  4167. int i;
  4168. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4169. if (fw_mem[i].va && fw_mem[i].size) {
  4170. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  4171. fw_mem[i].va, &fw_mem[i].pa,
  4172. fw_mem[i].size, fw_mem[i].type);
  4173. dma_free_attrs(dev, fw_mem[i].size,
  4174. fw_mem[i].va, fw_mem[i].pa,
  4175. fw_mem[i].attrs);
  4176. fw_mem[i].va = NULL;
  4177. fw_mem[i].pa = 0;
  4178. fw_mem[i].size = 0;
  4179. fw_mem[i].type = 0;
  4180. }
  4181. }
  4182. plat_priv->fw_mem_seg_len = 0;
  4183. }
  4184. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  4185. {
  4186. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4187. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  4188. int i, j;
  4189. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  4190. if (!qdss_mem[i].va && qdss_mem[i].size) {
  4191. qdss_mem[i].va =
  4192. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4193. qdss_mem[i].size,
  4194. &qdss_mem[i].pa,
  4195. GFP_KERNEL);
  4196. if (!qdss_mem[i].va) {
  4197. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  4198. qdss_mem[i].size,
  4199. qdss_mem[i].type, i);
  4200. break;
  4201. }
  4202. }
  4203. }
  4204. /* Best-effort allocation for QDSS trace */
  4205. if (i < plat_priv->qdss_mem_seg_len) {
  4206. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  4207. qdss_mem[j].type = 0;
  4208. qdss_mem[j].size = 0;
  4209. }
  4210. plat_priv->qdss_mem_seg_len = i;
  4211. }
  4212. return 0;
  4213. }
  4214. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  4215. {
  4216. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4217. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  4218. int i;
  4219. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  4220. if (qdss_mem[i].va && qdss_mem[i].size) {
  4221. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  4222. &qdss_mem[i].pa, qdss_mem[i].size,
  4223. qdss_mem[i].type);
  4224. dma_free_coherent(&pci_priv->pci_dev->dev,
  4225. qdss_mem[i].size, qdss_mem[i].va,
  4226. qdss_mem[i].pa);
  4227. qdss_mem[i].va = NULL;
  4228. qdss_mem[i].pa = 0;
  4229. qdss_mem[i].size = 0;
  4230. qdss_mem[i].type = 0;
  4231. }
  4232. }
  4233. plat_priv->qdss_mem_seg_len = 0;
  4234. }
  4235. int cnss_pci_load_tme_patch(struct cnss_pci_data *pci_priv)
  4236. {
  4237. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4238. struct cnss_fw_mem *tme_lite_mem = &plat_priv->tme_lite_mem;
  4239. char filename[MAX_FIRMWARE_NAME_LEN];
  4240. char *tme_patch_filename = NULL;
  4241. const struct firmware *fw_entry;
  4242. int ret = 0;
  4243. switch (pci_priv->device_id) {
  4244. case PEACH_DEVICE_ID:
  4245. if (plat_priv->device_version.major_version == FW_V1_NUMBER)
  4246. tme_patch_filename = TME_PATCH_FILE_NAME_1_0;
  4247. else if (plat_priv->device_version.major_version == FW_V2_NUMBER)
  4248. tme_patch_filename = TME_PATCH_FILE_NAME_2_0;
  4249. break;
  4250. case QCA6174_DEVICE_ID:
  4251. case QCA6290_DEVICE_ID:
  4252. case QCA6390_DEVICE_ID:
  4253. case QCA6490_DEVICE_ID:
  4254. case KIWI_DEVICE_ID:
  4255. case MANGO_DEVICE_ID:
  4256. default:
  4257. cnss_pr_dbg("TME-L not supported for device ID: (0x%x)\n",
  4258. pci_priv->device_id);
  4259. return 0;
  4260. }
  4261. if (!tme_lite_mem->va && !tme_lite_mem->size) {
  4262. scnprintf(filename, MAX_FIRMWARE_NAME_LEN, "%s", tme_patch_filename);
  4263. ret = firmware_request_nowarn(&fw_entry, filename,
  4264. &pci_priv->pci_dev->dev);
  4265. if (ret) {
  4266. cnss_pr_err("Failed to load TME-L patch: %s, ret: %d\n",
  4267. filename, ret);
  4268. return ret;
  4269. }
  4270. tme_lite_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4271. fw_entry->size, &tme_lite_mem->pa,
  4272. GFP_KERNEL);
  4273. if (!tme_lite_mem->va) {
  4274. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  4275. fw_entry->size);
  4276. release_firmware(fw_entry);
  4277. return -ENOMEM;
  4278. }
  4279. memcpy(tme_lite_mem->va, fw_entry->data, fw_entry->size);
  4280. tme_lite_mem->size = fw_entry->size;
  4281. release_firmware(fw_entry);
  4282. }
  4283. return 0;
  4284. }
  4285. static void cnss_pci_free_tme_lite_mem(struct cnss_pci_data *pci_priv)
  4286. {
  4287. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4288. struct cnss_fw_mem *tme_lite_mem = &plat_priv->tme_lite_mem;
  4289. if (tme_lite_mem->va && tme_lite_mem->size) {
  4290. cnss_pr_dbg("Freeing memory for TME patch, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4291. tme_lite_mem->va, &tme_lite_mem->pa, tme_lite_mem->size);
  4292. dma_free_coherent(&pci_priv->pci_dev->dev, tme_lite_mem->size,
  4293. tme_lite_mem->va, tme_lite_mem->pa);
  4294. }
  4295. tme_lite_mem->va = NULL;
  4296. tme_lite_mem->pa = 0;
  4297. tme_lite_mem->size = 0;
  4298. }
  4299. int cnss_pci_load_tme_opt_file(struct cnss_pci_data *pci_priv,
  4300. enum wlfw_tme_lite_file_type_v01 file)
  4301. {
  4302. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4303. struct cnss_fw_mem *tme_lite_mem = NULL;
  4304. char filename[MAX_FIRMWARE_NAME_LEN];
  4305. char *tme_opt_filename = NULL;
  4306. const struct firmware *fw_entry;
  4307. int ret = 0;
  4308. switch (pci_priv->device_id) {
  4309. case PEACH_DEVICE_ID:
  4310. if (file == WLFW_TME_LITE_OEM_FUSE_FILE_V01) {
  4311. tme_opt_filename = TME_OEM_FUSE_FILE_NAME;
  4312. tme_lite_mem = &plat_priv->tme_opt_file_mem[0];
  4313. } else if (file == WLFW_TME_LITE_RPR_FILE_V01) {
  4314. tme_opt_filename = TME_RPR_FILE_NAME;
  4315. tme_lite_mem = &plat_priv->tme_opt_file_mem[1];
  4316. } else if (file == WLFW_TME_LITE_DPR_FILE_V01) {
  4317. tme_opt_filename = TME_DPR_FILE_NAME;
  4318. tme_lite_mem = &plat_priv->tme_opt_file_mem[2];
  4319. }
  4320. break;
  4321. case QCA6174_DEVICE_ID:
  4322. case QCA6290_DEVICE_ID:
  4323. case QCA6390_DEVICE_ID:
  4324. case QCA6490_DEVICE_ID:
  4325. case KIWI_DEVICE_ID:
  4326. case MANGO_DEVICE_ID:
  4327. default:
  4328. cnss_pr_dbg("TME-L opt file: %s not supported for device ID: (0x%x)\n",
  4329. tme_opt_filename, pci_priv->device_id);
  4330. return 0;
  4331. }
  4332. if (!tme_lite_mem)
  4333. return 0;
  4334. if (!tme_lite_mem->va && !tme_lite_mem->size) {
  4335. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4336. tme_opt_filename);
  4337. ret = firmware_request_nowarn(&fw_entry, filename,
  4338. &pci_priv->pci_dev->dev);
  4339. if (ret) {
  4340. cnss_pr_err("Failed to load TME-L opt file: %s, ret: %d\n",
  4341. filename, ret);
  4342. return ret;
  4343. }
  4344. tme_lite_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4345. fw_entry->size, &tme_lite_mem->pa,
  4346. GFP_KERNEL);
  4347. if (!tme_lite_mem->va) {
  4348. cnss_pr_err("Failed to allocate memory for TME-L opt file %s,size: 0x%zx\n",
  4349. filename, fw_entry->size);
  4350. release_firmware(fw_entry);
  4351. return -ENOMEM;
  4352. }
  4353. memcpy(tme_lite_mem->va, fw_entry->data, fw_entry->size);
  4354. tme_lite_mem->size = fw_entry->size;
  4355. release_firmware(fw_entry);
  4356. }
  4357. return 0;
  4358. }
  4359. static void cnss_pci_free_tme_opt_file_mem(struct cnss_pci_data *pci_priv)
  4360. {
  4361. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4362. struct cnss_fw_mem *tme_opt_file_mem = plat_priv->tme_opt_file_mem;
  4363. int i = 0;
  4364. for (i = 0; i < QMI_WLFW_MAX_TME_OPT_FILE_NUM; i++) {
  4365. if (tme_opt_file_mem[i].va && tme_opt_file_mem[i].size) {
  4366. cnss_pr_dbg("Free memory for TME opt file,va:0x%pK, pa:%pa, size:0x%zx\n",
  4367. tme_opt_file_mem[i].va, &tme_opt_file_mem[i].pa,
  4368. tme_opt_file_mem[i].size);
  4369. dma_free_coherent(&pci_priv->pci_dev->dev, tme_opt_file_mem[i].size,
  4370. tme_opt_file_mem[i].va, tme_opt_file_mem[i].pa);
  4371. }
  4372. tme_opt_file_mem[i].va = NULL;
  4373. tme_opt_file_mem[i].pa = 0;
  4374. tme_opt_file_mem[i].size = 0;
  4375. }
  4376. }
  4377. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  4378. {
  4379. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4380. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  4381. char filename[MAX_FIRMWARE_NAME_LEN];
  4382. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  4383. const struct firmware *fw_entry;
  4384. int ret = 0;
  4385. /* Use forward compatibility here since for any recent device
  4386. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  4387. */
  4388. switch (pci_priv->device_id) {
  4389. case QCA6174_DEVICE_ID:
  4390. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  4391. pci_priv->device_id);
  4392. return -EINVAL;
  4393. case QCA6290_DEVICE_ID:
  4394. case QCA6390_DEVICE_ID:
  4395. case QCA6490_DEVICE_ID:
  4396. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  4397. break;
  4398. case KIWI_DEVICE_ID:
  4399. case MANGO_DEVICE_ID:
  4400. case PEACH_DEVICE_ID:
  4401. switch (plat_priv->device_version.major_version) {
  4402. case FW_V2_NUMBER:
  4403. phy_filename = PHY_UCODE_V2_FILE_NAME;
  4404. break;
  4405. default:
  4406. break;
  4407. }
  4408. break;
  4409. default:
  4410. break;
  4411. }
  4412. if (!m3_mem->va && !m3_mem->size) {
  4413. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4414. phy_filename);
  4415. ret = firmware_request_nowarn(&fw_entry, filename,
  4416. &pci_priv->pci_dev->dev);
  4417. if (ret) {
  4418. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  4419. return ret;
  4420. }
  4421. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4422. fw_entry->size, &m3_mem->pa,
  4423. GFP_KERNEL);
  4424. if (!m3_mem->va) {
  4425. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  4426. fw_entry->size);
  4427. release_firmware(fw_entry);
  4428. return -ENOMEM;
  4429. }
  4430. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  4431. m3_mem->size = fw_entry->size;
  4432. release_firmware(fw_entry);
  4433. }
  4434. return 0;
  4435. }
  4436. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  4437. {
  4438. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4439. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  4440. if (m3_mem->va && m3_mem->size) {
  4441. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4442. m3_mem->va, &m3_mem->pa, m3_mem->size);
  4443. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  4444. m3_mem->va, m3_mem->pa);
  4445. }
  4446. m3_mem->va = NULL;
  4447. m3_mem->pa = 0;
  4448. m3_mem->size = 0;
  4449. }
  4450. #ifdef CONFIG_FREE_M3_BLOB_MEM
  4451. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  4452. {
  4453. cnss_pci_free_m3_mem(pci_priv);
  4454. }
  4455. #else
  4456. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  4457. {
  4458. }
  4459. #endif
  4460. int cnss_pci_load_aux(struct cnss_pci_data *pci_priv)
  4461. {
  4462. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4463. struct cnss_fw_mem *aux_mem = &plat_priv->aux_mem;
  4464. char filename[MAX_FIRMWARE_NAME_LEN];
  4465. char *aux_filename = DEFAULT_AUX_FILE_NAME;
  4466. const struct firmware *fw_entry;
  4467. int ret = 0;
  4468. if (!aux_mem->va && !aux_mem->size) {
  4469. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4470. aux_filename);
  4471. ret = firmware_request_nowarn(&fw_entry, filename,
  4472. &pci_priv->pci_dev->dev);
  4473. if (ret) {
  4474. cnss_pr_err("Failed to load AUX image: %s\n", filename);
  4475. return ret;
  4476. }
  4477. aux_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4478. fw_entry->size, &aux_mem->pa,
  4479. GFP_KERNEL);
  4480. if (!aux_mem->va) {
  4481. cnss_pr_err("Failed to allocate memory for AUX, size: 0x%zx\n",
  4482. fw_entry->size);
  4483. release_firmware(fw_entry);
  4484. return -ENOMEM;
  4485. }
  4486. memcpy(aux_mem->va, fw_entry->data, fw_entry->size);
  4487. aux_mem->size = fw_entry->size;
  4488. release_firmware(fw_entry);
  4489. }
  4490. return 0;
  4491. }
  4492. static void cnss_pci_free_aux_mem(struct cnss_pci_data *pci_priv)
  4493. {
  4494. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4495. struct cnss_fw_mem *aux_mem = &plat_priv->aux_mem;
  4496. if (aux_mem->va && aux_mem->size) {
  4497. cnss_pr_dbg("Freeing memory for AUX, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4498. aux_mem->va, &aux_mem->pa, aux_mem->size);
  4499. dma_free_coherent(&pci_priv->pci_dev->dev, aux_mem->size,
  4500. aux_mem->va, aux_mem->pa);
  4501. }
  4502. aux_mem->va = NULL;
  4503. aux_mem->pa = 0;
  4504. aux_mem->size = 0;
  4505. }
  4506. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  4507. {
  4508. struct cnss_plat_data *plat_priv;
  4509. if (!pci_priv)
  4510. return;
  4511. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  4512. plat_priv = pci_priv->plat_priv;
  4513. if (!plat_priv)
  4514. return;
  4515. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  4516. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  4517. return;
  4518. }
  4519. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4520. CNSS_REASON_TIMEOUT);
  4521. }
  4522. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  4523. {
  4524. pci_priv->iommu_domain = NULL;
  4525. }
  4526. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  4527. {
  4528. if (!pci_priv)
  4529. return -ENODEV;
  4530. if (!pci_priv->smmu_iova_len)
  4531. return -EINVAL;
  4532. *addr = pci_priv->smmu_iova_start;
  4533. *size = pci_priv->smmu_iova_len;
  4534. return 0;
  4535. }
  4536. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  4537. {
  4538. if (!pci_priv)
  4539. return -ENODEV;
  4540. if (!pci_priv->smmu_iova_ipa_len)
  4541. return -EINVAL;
  4542. *addr = pci_priv->smmu_iova_ipa_start;
  4543. *size = pci_priv->smmu_iova_ipa_len;
  4544. return 0;
  4545. }
  4546. bool cnss_pci_is_smmu_s1_enabled(struct cnss_pci_data *pci_priv)
  4547. {
  4548. if (pci_priv)
  4549. return pci_priv->smmu_s1_enable;
  4550. return false;
  4551. }
  4552. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  4553. {
  4554. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4555. if (!pci_priv)
  4556. return NULL;
  4557. return pci_priv->iommu_domain;
  4558. }
  4559. EXPORT_SYMBOL(cnss_smmu_get_domain);
  4560. int cnss_smmu_map(struct device *dev,
  4561. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  4562. {
  4563. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4564. struct cnss_plat_data *plat_priv;
  4565. unsigned long iova;
  4566. size_t len;
  4567. int ret = 0;
  4568. int flag = IOMMU_READ | IOMMU_WRITE;
  4569. struct pci_dev *root_port;
  4570. struct device_node *root_of_node;
  4571. bool dma_coherent = false;
  4572. if (!pci_priv)
  4573. return -ENODEV;
  4574. if (!iova_addr) {
  4575. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  4576. &paddr, size);
  4577. return -EINVAL;
  4578. }
  4579. plat_priv = pci_priv->plat_priv;
  4580. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  4581. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  4582. if (pci_priv->iommu_geometry &&
  4583. iova >= pci_priv->smmu_iova_ipa_start +
  4584. pci_priv->smmu_iova_ipa_len) {
  4585. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  4586. iova,
  4587. &pci_priv->smmu_iova_ipa_start,
  4588. pci_priv->smmu_iova_ipa_len);
  4589. return -ENOMEM;
  4590. }
  4591. if (!test_bit(DISABLE_IO_COHERENCY,
  4592. &plat_priv->ctrl_params.quirks)) {
  4593. root_port = pcie_find_root_port(pci_priv->pci_dev);
  4594. if (!root_port) {
  4595. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  4596. } else {
  4597. root_of_node = root_port->dev.of_node;
  4598. if (root_of_node && root_of_node->parent) {
  4599. dma_coherent =
  4600. of_property_read_bool(root_of_node->parent,
  4601. "dma-coherent");
  4602. cnss_pr_dbg("dma-coherent is %s\n",
  4603. dma_coherent ? "enabled" : "disabled");
  4604. if (dma_coherent)
  4605. flag |= IOMMU_CACHE;
  4606. }
  4607. }
  4608. }
  4609. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  4610. ret = cnss_iommu_map(pci_priv->iommu_domain, iova,
  4611. rounddown(paddr, PAGE_SIZE), len, flag);
  4612. if (ret) {
  4613. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  4614. return ret;
  4615. }
  4616. pci_priv->smmu_iova_ipa_current = iova + len;
  4617. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  4618. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  4619. return 0;
  4620. }
  4621. EXPORT_SYMBOL(cnss_smmu_map);
  4622. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  4623. {
  4624. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4625. unsigned long iova;
  4626. size_t unmapped;
  4627. size_t len;
  4628. if (!pci_priv)
  4629. return -ENODEV;
  4630. iova = rounddown(iova_addr, PAGE_SIZE);
  4631. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  4632. if (iova >= pci_priv->smmu_iova_ipa_start +
  4633. pci_priv->smmu_iova_ipa_len) {
  4634. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  4635. iova,
  4636. &pci_priv->smmu_iova_ipa_start,
  4637. pci_priv->smmu_iova_ipa_len);
  4638. return -ENOMEM;
  4639. }
  4640. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  4641. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  4642. if (unmapped != len) {
  4643. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  4644. unmapped, len);
  4645. return -EINVAL;
  4646. }
  4647. pci_priv->smmu_iova_ipa_current = iova;
  4648. return 0;
  4649. }
  4650. EXPORT_SYMBOL(cnss_smmu_unmap);
  4651. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  4652. {
  4653. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4654. struct cnss_plat_data *plat_priv;
  4655. if (!pci_priv)
  4656. return -ENODEV;
  4657. plat_priv = pci_priv->plat_priv;
  4658. if (!plat_priv)
  4659. return -ENODEV;
  4660. info->va = pci_priv->bar;
  4661. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4662. info->chip_id = plat_priv->chip_info.chip_id;
  4663. info->chip_family = plat_priv->chip_info.chip_family;
  4664. info->board_id = plat_priv->board_info.board_id;
  4665. info->soc_id = plat_priv->soc_info.soc_id;
  4666. info->fw_version = plat_priv->fw_version_info.fw_version;
  4667. strlcpy(info->fw_build_timestamp,
  4668. plat_priv->fw_version_info.fw_build_timestamp,
  4669. sizeof(info->fw_build_timestamp));
  4670. memcpy(&info->device_version, &plat_priv->device_version,
  4671. sizeof(info->device_version));
  4672. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  4673. sizeof(info->dev_mem_info));
  4674. memcpy(&info->fw_build_id, &plat_priv->fw_build_id,
  4675. sizeof(info->fw_build_id));
  4676. return 0;
  4677. }
  4678. EXPORT_SYMBOL(cnss_get_soc_info);
  4679. int cnss_pci_get_user_msi_assignment(struct cnss_pci_data *pci_priv,
  4680. char *user_name,
  4681. int *num_vectors,
  4682. u32 *user_base_data,
  4683. u32 *base_vector)
  4684. {
  4685. return cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4686. user_name,
  4687. num_vectors,
  4688. user_base_data,
  4689. base_vector);
  4690. }
  4691. static int cnss_pci_irq_set_affinity_hint(struct cnss_pci_data *pci_priv,
  4692. unsigned int vec,
  4693. const struct cpumask *cpumask)
  4694. {
  4695. int ret;
  4696. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4697. ret = irq_set_affinity_hint(pci_irq_vector(pci_dev, vec),
  4698. cpumask);
  4699. return ret;
  4700. }
  4701. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  4702. {
  4703. int ret = 0;
  4704. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4705. int num_vectors;
  4706. struct cnss_msi_config *msi_config;
  4707. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4708. return 0;
  4709. if (cnss_pci_is_force_one_msi(pci_priv)) {
  4710. ret = cnss_pci_get_one_msi_assignment(pci_priv);
  4711. cnss_pr_dbg("force one msi\n");
  4712. } else {
  4713. ret = cnss_pci_get_msi_assignment(pci_priv);
  4714. }
  4715. if (ret) {
  4716. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  4717. goto out;
  4718. }
  4719. msi_config = pci_priv->msi_config;
  4720. if (!msi_config) {
  4721. cnss_pr_err("msi_config is NULL!\n");
  4722. ret = -EINVAL;
  4723. goto out;
  4724. }
  4725. num_vectors = pci_alloc_irq_vectors(pci_dev,
  4726. msi_config->total_vectors,
  4727. msi_config->total_vectors,
  4728. PCI_IRQ_MSI | PCI_IRQ_MSIX);
  4729. if ((num_vectors != msi_config->total_vectors) &&
  4730. !cnss_pci_fallback_one_msi(pci_priv, &num_vectors)) {
  4731. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  4732. msi_config->total_vectors, num_vectors);
  4733. if (num_vectors >= 0)
  4734. ret = -EINVAL;
  4735. goto reset_msi_config;
  4736. }
  4737. /* With VT-d disabled on x86 platform, only one pci irq vector is
  4738. * allocated. Once suspend the irq may be migrated to CPU0 if it was
  4739. * affine to other CPU with one new msi vector re-allocated.
  4740. * The observation cause the issue about no irq handler for vector
  4741. * once resume.
  4742. * The fix is to set irq vector affinity to CPU0 before calling
  4743. * request_irq to avoid the irq migration.
  4744. */
  4745. if (cnss_pci_is_one_msi(pci_priv)) {
  4746. ret = cnss_pci_irq_set_affinity_hint(pci_priv,
  4747. 0,
  4748. cpumask_of(0));
  4749. if (ret) {
  4750. cnss_pr_err("Failed to affinize irq vector to CPU0\n");
  4751. goto free_msi_vector;
  4752. }
  4753. }
  4754. if (cnss_pci_config_msi_addr(pci_priv)) {
  4755. ret = -EINVAL;
  4756. goto free_msi_vector;
  4757. }
  4758. if (cnss_pci_config_msi_data(pci_priv)) {
  4759. ret = -EINVAL;
  4760. goto free_msi_vector;
  4761. }
  4762. return 0;
  4763. free_msi_vector:
  4764. if (cnss_pci_is_one_msi(pci_priv))
  4765. cnss_pci_irq_set_affinity_hint(pci_priv, 0, NULL);
  4766. pci_free_irq_vectors(pci_priv->pci_dev);
  4767. reset_msi_config:
  4768. pci_priv->msi_config = NULL;
  4769. out:
  4770. return ret;
  4771. }
  4772. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  4773. {
  4774. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4775. return;
  4776. if (cnss_pci_is_one_msi(pci_priv))
  4777. cnss_pci_irq_set_affinity_hint(pci_priv, 0, NULL);
  4778. pci_free_irq_vectors(pci_priv->pci_dev);
  4779. }
  4780. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  4781. int *num_vectors, u32 *user_base_data,
  4782. u32 *base_vector)
  4783. {
  4784. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4785. struct cnss_msi_config *msi_config;
  4786. int idx;
  4787. if (!pci_priv)
  4788. return -ENODEV;
  4789. msi_config = pci_priv->msi_config;
  4790. if (!msi_config) {
  4791. cnss_pr_err("MSI is not supported.\n");
  4792. return -EINVAL;
  4793. }
  4794. for (idx = 0; idx < msi_config->total_users; idx++) {
  4795. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  4796. *num_vectors = msi_config->users[idx].num_vectors;
  4797. *user_base_data = msi_config->users[idx].base_vector
  4798. + pci_priv->msi_ep_base_data;
  4799. *base_vector = msi_config->users[idx].base_vector;
  4800. /*Add only single print for each user*/
  4801. if (print_optimize.msi_log_chk[idx]++)
  4802. goto skip_print;
  4803. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  4804. user_name, *num_vectors, *user_base_data,
  4805. *base_vector);
  4806. skip_print:
  4807. return 0;
  4808. }
  4809. }
  4810. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  4811. return -EINVAL;
  4812. }
  4813. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  4814. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  4815. {
  4816. struct pci_dev *pci_dev = to_pci_dev(dev);
  4817. int irq_num;
  4818. irq_num = pci_irq_vector(pci_dev, vector);
  4819. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  4820. return irq_num;
  4821. }
  4822. EXPORT_SYMBOL(cnss_get_msi_irq);
  4823. bool cnss_is_one_msi(struct device *dev)
  4824. {
  4825. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4826. if (!pci_priv)
  4827. return false;
  4828. return cnss_pci_is_one_msi(pci_priv);
  4829. }
  4830. EXPORT_SYMBOL(cnss_is_one_msi);
  4831. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  4832. u32 *msi_addr_high)
  4833. {
  4834. struct pci_dev *pci_dev = to_pci_dev(dev);
  4835. struct cnss_pci_data *pci_priv;
  4836. u16 control;
  4837. if (!pci_dev)
  4838. return;
  4839. pci_priv = cnss_get_pci_priv(pci_dev);
  4840. if (!pci_priv)
  4841. return;
  4842. if (pci_dev->msix_enabled) {
  4843. *msi_addr_low = pci_priv->msix_addr;
  4844. *msi_addr_high = 0;
  4845. if (!print_optimize.msi_addr_chk++)
  4846. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4847. *msi_addr_low, *msi_addr_high);
  4848. return;
  4849. }
  4850. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  4851. &control);
  4852. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  4853. msi_addr_low);
  4854. /* Return MSI high address only when device supports 64-bit MSI */
  4855. if (control & PCI_MSI_FLAGS_64BIT)
  4856. pci_read_config_dword(pci_dev,
  4857. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  4858. msi_addr_high);
  4859. else
  4860. *msi_addr_high = 0;
  4861. /*Add only single print as the address is constant*/
  4862. if (!print_optimize.msi_addr_chk++)
  4863. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4864. *msi_addr_low, *msi_addr_high);
  4865. }
  4866. EXPORT_SYMBOL(cnss_get_msi_address);
  4867. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  4868. {
  4869. int ret, num_vectors;
  4870. u32 user_base_data, base_vector;
  4871. if (!pci_priv)
  4872. return -ENODEV;
  4873. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4874. WAKE_MSI_NAME, &num_vectors,
  4875. &user_base_data, &base_vector);
  4876. if (ret) {
  4877. cnss_pr_err("WAKE MSI is not valid\n");
  4878. return 0;
  4879. }
  4880. return user_base_data;
  4881. }
  4882. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0))
  4883. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  4884. {
  4885. return dma_set_mask(&pci_dev->dev, mask);
  4886. }
  4887. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4888. u64 mask)
  4889. {
  4890. return dma_set_coherent_mask(&pci_dev->dev, mask);
  4891. }
  4892. #else /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4893. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  4894. {
  4895. return pci_set_dma_mask(pci_dev, mask);
  4896. }
  4897. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4898. u64 mask)
  4899. {
  4900. return pci_set_consistent_dma_mask(pci_dev, mask);
  4901. }
  4902. #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4903. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4904. {
  4905. int ret = 0;
  4906. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4907. u16 device_id;
  4908. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4909. if (device_id != pci_priv->pci_device_id->device) {
  4910. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4911. device_id, pci_priv->pci_device_id->device);
  4912. ret = -EIO;
  4913. goto out;
  4914. }
  4915. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4916. if (ret) {
  4917. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4918. goto out;
  4919. }
  4920. ret = pci_enable_device(pci_dev);
  4921. if (ret) {
  4922. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4923. goto out;
  4924. }
  4925. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4926. if (ret) {
  4927. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4928. goto disable_device;
  4929. }
  4930. switch (device_id) {
  4931. case QCA6174_DEVICE_ID:
  4932. case QCN7605_DEVICE_ID:
  4933. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4934. break;
  4935. case QCA6390_DEVICE_ID:
  4936. case QCA6490_DEVICE_ID:
  4937. case KIWI_DEVICE_ID:
  4938. case MANGO_DEVICE_ID:
  4939. case PEACH_DEVICE_ID:
  4940. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4941. break;
  4942. default:
  4943. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4944. break;
  4945. }
  4946. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4947. ret = cnss_pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4948. if (ret) {
  4949. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4950. goto release_region;
  4951. }
  4952. ret = cnss_pci_set_coherent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4953. if (ret) {
  4954. cnss_pr_err("Failed to set PCI coherent DMA mask, err = %d\n",
  4955. ret);
  4956. goto release_region;
  4957. }
  4958. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4959. if (!pci_priv->bar) {
  4960. cnss_pr_err("Failed to do PCI IO map!\n");
  4961. ret = -EIO;
  4962. goto release_region;
  4963. }
  4964. /* Save default config space without BME enabled */
  4965. pci_save_state(pci_dev);
  4966. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4967. pci_set_master(pci_dev);
  4968. return 0;
  4969. release_region:
  4970. pci_release_region(pci_dev, PCI_BAR_NUM);
  4971. disable_device:
  4972. pci_disable_device(pci_dev);
  4973. out:
  4974. return ret;
  4975. }
  4976. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4977. {
  4978. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4979. pci_clear_master(pci_dev);
  4980. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4981. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4982. if (pci_priv->bar) {
  4983. pci_iounmap(pci_dev, pci_priv->bar);
  4984. pci_priv->bar = NULL;
  4985. }
  4986. pci_release_region(pci_dev, PCI_BAR_NUM);
  4987. if (pci_is_enabled(pci_dev))
  4988. pci_disable_device(pci_dev);
  4989. }
  4990. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4991. {
  4992. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4993. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4994. gfp_t gfp = GFP_KERNEL;
  4995. u32 reg_offset;
  4996. if (in_interrupt() || irqs_disabled())
  4997. gfp = GFP_ATOMIC;
  4998. if (!plat_priv->qdss_reg) {
  4999. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  5000. sizeof(*plat_priv->qdss_reg)
  5001. * array_size, gfp);
  5002. if (!plat_priv->qdss_reg)
  5003. return;
  5004. }
  5005. cnss_pr_dbg("Start to dump qdss registers\n");
  5006. for (i = 0; qdss_csr[i].name; i++) {
  5007. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  5008. if (cnss_pci_reg_read(pci_priv, reg_offset,
  5009. &plat_priv->qdss_reg[i]))
  5010. return;
  5011. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  5012. plat_priv->qdss_reg[i]);
  5013. }
  5014. }
  5015. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  5016. enum cnss_ce_index ce)
  5017. {
  5018. int i;
  5019. u32 ce_base = ce * CE_REG_INTERVAL;
  5020. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  5021. switch (pci_priv->device_id) {
  5022. case QCA6390_DEVICE_ID:
  5023. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  5024. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  5025. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  5026. break;
  5027. case QCA6490_DEVICE_ID:
  5028. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  5029. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  5030. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  5031. break;
  5032. default:
  5033. return;
  5034. }
  5035. switch (ce) {
  5036. case CNSS_CE_09:
  5037. case CNSS_CE_10:
  5038. for (i = 0; ce_src[i].name; i++) {
  5039. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  5040. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  5041. return;
  5042. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  5043. ce, ce_src[i].name, reg_offset, val);
  5044. }
  5045. for (i = 0; ce_dst[i].name; i++) {
  5046. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  5047. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  5048. return;
  5049. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  5050. ce, ce_dst[i].name, reg_offset, val);
  5051. }
  5052. break;
  5053. case CNSS_CE_COMMON:
  5054. for (i = 0; ce_cmn[i].name; i++) {
  5055. reg_offset = cmn_base + ce_cmn[i].offset;
  5056. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  5057. return;
  5058. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  5059. ce_cmn[i].name, reg_offset, val);
  5060. }
  5061. break;
  5062. default:
  5063. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  5064. }
  5065. }
  5066. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  5067. {
  5068. if (cnss_pci_check_link_status(pci_priv))
  5069. return;
  5070. cnss_pr_dbg("Start to dump debug registers\n");
  5071. cnss_mhi_debug_reg_dump(pci_priv);
  5072. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5073. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5074. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  5075. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  5076. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  5077. }
  5078. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  5079. {
  5080. int ret;
  5081. ret = cnss_get_host_sol_value(pci_priv->plat_priv);
  5082. if (ret) {
  5083. if (ret < 0) {
  5084. cnss_pr_dbg("Host SOL functionality is not enabled\n");
  5085. return ret;
  5086. } else {
  5087. cnss_pr_dbg("Host SOL is already high\n");
  5088. /*
  5089. * Return success if HOST SOL is already high.
  5090. * This will indicate caller that a HOST SOL is
  5091. * already asserted from some other thread and
  5092. * no further action required from the caller.
  5093. */
  5094. return 0;
  5095. }
  5096. }
  5097. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  5098. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  5099. return 0;
  5100. }
  5101. static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
  5102. {
  5103. if (!cnss_pci_check_link_status(pci_priv))
  5104. cnss_mhi_debug_reg_dump(pci_priv);
  5105. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5106. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5107. cnss_pci_dump_misc_reg(pci_priv);
  5108. cnss_pci_dump_shadow_reg(pci_priv);
  5109. }
  5110. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  5111. {
  5112. int ret;
  5113. int retry = 0;
  5114. enum mhi_ee_type mhi_ee;
  5115. switch (pci_priv->device_id) {
  5116. case QCA6390_DEVICE_ID:
  5117. case QCA6490_DEVICE_ID:
  5118. case KIWI_DEVICE_ID:
  5119. case MANGO_DEVICE_ID:
  5120. case PEACH_DEVICE_ID:
  5121. break;
  5122. default:
  5123. return -EOPNOTSUPP;
  5124. }
  5125. /* Always wait here to avoid missing WAKE assert for RDDM
  5126. * before link recovery
  5127. */
  5128. ret = wait_for_completion_timeout(&pci_priv->wake_event_complete,
  5129. msecs_to_jiffies(WAKE_EVENT_TIMEOUT));
  5130. if (!ret)
  5131. cnss_pr_err("Timeout waiting for wake event after link down\n");
  5132. ret = cnss_suspend_pci_link(pci_priv);
  5133. if (ret)
  5134. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5135. ret = cnss_resume_pci_link(pci_priv);
  5136. if (ret) {
  5137. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  5138. del_timer(&pci_priv->dev_rddm_timer);
  5139. return ret;
  5140. }
  5141. retry:
  5142. /*
  5143. * After PCIe link resumes, 20 to 400 ms delay is observerved
  5144. * before device moves to RDDM.
  5145. */
  5146. msleep(RDDM_LINK_RECOVERY_RETRY_DELAY_MS);
  5147. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  5148. if (mhi_ee == MHI_EE_RDDM) {
  5149. del_timer(&pci_priv->dev_rddm_timer);
  5150. cnss_pr_info("Device in RDDM after link recovery, try to collect dump\n");
  5151. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5152. CNSS_REASON_RDDM);
  5153. return 0;
  5154. } else if (retry++ < RDDM_LINK_RECOVERY_RETRY) {
  5155. cnss_pr_dbg("Wait for RDDM after link recovery, retry #%d, Device EE: %d\n",
  5156. retry, mhi_ee);
  5157. goto retry;
  5158. }
  5159. if (!cnss_pci_assert_host_sol(pci_priv))
  5160. return 0;
  5161. cnss_mhi_debug_reg_dump(pci_priv);
  5162. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5163. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5164. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5165. CNSS_REASON_TIMEOUT);
  5166. return 0;
  5167. }
  5168. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  5169. {
  5170. int ret;
  5171. struct cnss_plat_data *plat_priv;
  5172. if (!pci_priv)
  5173. return -ENODEV;
  5174. plat_priv = pci_priv->plat_priv;
  5175. if (!plat_priv)
  5176. return -ENODEV;
  5177. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  5178. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  5179. return -EINVAL;
  5180. /*
  5181. * Call pm_runtime_get_sync insteat of auto_resume to get
  5182. * reference and make sure runtime_suspend wont get called.
  5183. */
  5184. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  5185. if (ret < 0)
  5186. goto runtime_pm_put;
  5187. /*
  5188. * In some scenarios, cnss_pci_pm_runtime_get_sync
  5189. * might not resume PCI bus. For those cases do auto resume.
  5190. */
  5191. cnss_auto_resume(&pci_priv->pci_dev->dev);
  5192. if (!pci_priv->is_smmu_fault)
  5193. cnss_pci_mhi_reg_dump(pci_priv);
  5194. /* If link is still down here, directly trigger link down recovery */
  5195. ret = cnss_pci_check_link_status(pci_priv);
  5196. if (ret) {
  5197. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  5198. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5199. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5200. return 0;
  5201. }
  5202. /*
  5203. * Fist try MHI SYS_ERR, if fails try HOST SOL and return.
  5204. * If SOL is not enabled try HOST Reset Rquest after MHI
  5205. * SYS_ERRR fails.
  5206. */
  5207. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  5208. if (ret) {
  5209. if (pci_priv->is_smmu_fault) {
  5210. cnss_pci_mhi_reg_dump(pci_priv);
  5211. pci_priv->is_smmu_fault = false;
  5212. }
  5213. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  5214. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  5215. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  5216. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5217. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5218. return 0;
  5219. }
  5220. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  5221. if (!cnss_pci_assert_host_sol(pci_priv)) {
  5222. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5223. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5224. return 0;
  5225. }
  5226. cnss_pr_dbg("Sending Host Reset Req\n");
  5227. if (!cnss_mhi_force_reset(pci_priv)) {
  5228. ret = 0;
  5229. goto mhi_reg_dump;
  5230. }
  5231. cnss_pci_dump_debug_reg(pci_priv);
  5232. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5233. CNSS_REASON_DEFAULT);
  5234. ret = 0;
  5235. goto runtime_pm_put;
  5236. }
  5237. mhi_reg_dump:
  5238. if (pci_priv->is_smmu_fault) {
  5239. cnss_pci_mhi_reg_dump(pci_priv);
  5240. pci_priv->is_smmu_fault = false;
  5241. }
  5242. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  5243. mod_timer(&pci_priv->dev_rddm_timer,
  5244. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  5245. }
  5246. runtime_pm_put:
  5247. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5248. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5249. return ret;
  5250. }
  5251. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  5252. struct cnss_dump_seg *dump_seg,
  5253. enum cnss_fw_dump_type type, int seg_no,
  5254. void *va, dma_addr_t dma, size_t size)
  5255. {
  5256. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5257. struct device *dev = &pci_priv->pci_dev->dev;
  5258. phys_addr_t pa;
  5259. dump_seg->address = dma;
  5260. dump_seg->v_address = va;
  5261. dump_seg->size = size;
  5262. dump_seg->type = type;
  5263. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  5264. seg_no, va, &dma, size);
  5265. if (type == CNSS_FW_CAL || cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  5266. return;
  5267. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  5268. }
  5269. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  5270. struct cnss_dump_seg *dump_seg,
  5271. enum cnss_fw_dump_type type, int seg_no,
  5272. void *va, dma_addr_t dma, size_t size)
  5273. {
  5274. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5275. struct device *dev = &pci_priv->pci_dev->dev;
  5276. phys_addr_t pa;
  5277. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  5278. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  5279. }
  5280. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  5281. enum cnss_driver_status status, void *data)
  5282. {
  5283. struct cnss_uevent_data uevent_data;
  5284. struct cnss_wlan_driver *driver_ops;
  5285. driver_ops = pci_priv->driver_ops;
  5286. if (!driver_ops || !driver_ops->update_event) {
  5287. cnss_pr_dbg("Hang event driver ops is NULL\n");
  5288. return -EINVAL;
  5289. }
  5290. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  5291. uevent_data.status = status;
  5292. uevent_data.data = data;
  5293. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  5294. }
  5295. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  5296. {
  5297. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5298. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  5299. struct cnss_hang_event hang_event;
  5300. void *hang_data_va = NULL;
  5301. u64 offset = 0;
  5302. u16 length = 0;
  5303. int i = 0;
  5304. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  5305. return;
  5306. memset(&hang_event, 0, sizeof(hang_event));
  5307. switch (pci_priv->device_id) {
  5308. case QCA6390_DEVICE_ID:
  5309. offset = HST_HANG_DATA_OFFSET;
  5310. length = HANG_DATA_LENGTH;
  5311. break;
  5312. case QCA6490_DEVICE_ID:
  5313. /* Fallback to hard-coded values if hang event params not
  5314. * present in QMI. Once all the firmware branches have the
  5315. * fix to send params over QMI, this can be removed.
  5316. */
  5317. if (plat_priv->hang_event_data_len) {
  5318. offset = plat_priv->hang_data_addr_offset;
  5319. length = plat_priv->hang_event_data_len;
  5320. } else {
  5321. offset = HSP_HANG_DATA_OFFSET;
  5322. length = HANG_DATA_LENGTH;
  5323. }
  5324. break;
  5325. case KIWI_DEVICE_ID:
  5326. case MANGO_DEVICE_ID:
  5327. case PEACH_DEVICE_ID:
  5328. offset = plat_priv->hang_data_addr_offset;
  5329. length = plat_priv->hang_event_data_len;
  5330. break;
  5331. case QCN7605_DEVICE_ID:
  5332. offset = GNO_HANG_DATA_OFFSET;
  5333. length = HANG_DATA_LENGTH;
  5334. break;
  5335. default:
  5336. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  5337. pci_priv->device_id);
  5338. return;
  5339. }
  5340. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5341. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  5342. fw_mem[i].va) {
  5343. /* The offset must be < (fw_mem size- hangdata length) */
  5344. if (!(offset <= fw_mem[i].size - length))
  5345. goto exit;
  5346. hang_data_va = fw_mem[i].va + offset;
  5347. hang_event.hang_event_data = kmemdup(hang_data_va,
  5348. length,
  5349. GFP_ATOMIC);
  5350. if (!hang_event.hang_event_data) {
  5351. cnss_pr_dbg("Hang data memory alloc failed\n");
  5352. return;
  5353. }
  5354. hang_event.hang_event_data_len = length;
  5355. break;
  5356. }
  5357. }
  5358. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  5359. kfree(hang_event.hang_event_data);
  5360. hang_event.hang_event_data = NULL;
  5361. return;
  5362. exit:
  5363. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  5364. plat_priv->hang_data_addr_offset,
  5365. plat_priv->hang_event_data_len);
  5366. }
  5367. #ifdef CONFIG_CNSS2_SSR_DRIVER_DUMP
  5368. void cnss_pci_collect_host_dump_info(struct cnss_pci_data *pci_priv)
  5369. {
  5370. struct cnss_ssr_driver_dump_entry *ssr_entry;
  5371. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5372. size_t num_entries_loaded = 0;
  5373. int x;
  5374. int ret = -1;
  5375. ssr_entry = kmalloc(sizeof(*ssr_entry) * CNSS_HOST_DUMP_TYPE_MAX, GFP_KERNEL);
  5376. if (!ssr_entry) {
  5377. cnss_pr_err("ssr_entry malloc failed");
  5378. return;
  5379. }
  5380. if (pci_priv->driver_ops &&
  5381. pci_priv->driver_ops->collect_driver_dump) {
  5382. ret = pci_priv->driver_ops->collect_driver_dump(pci_priv->pci_dev,
  5383. ssr_entry,
  5384. &num_entries_loaded);
  5385. }
  5386. if (!ret) {
  5387. for (x = 0; x < num_entries_loaded; x++) {
  5388. cnss_pr_info("Idx:%d, ptr: %p, name: %s, size: %d\n",
  5389. x, ssr_entry[x].buffer_pointer,
  5390. ssr_entry[x].region_name,
  5391. ssr_entry[x].buffer_size);
  5392. }
  5393. cnss_do_host_ramdump(plat_priv, ssr_entry, num_entries_loaded);
  5394. } else {
  5395. cnss_pr_info("Host SSR elf dump collection feature disabled\n");
  5396. }
  5397. kfree(ssr_entry);
  5398. }
  5399. #endif
  5400. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  5401. {
  5402. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5403. struct cnss_dump_data *dump_data =
  5404. &plat_priv->ramdump_info_v2.dump_data;
  5405. struct cnss_dump_seg *dump_seg =
  5406. plat_priv->ramdump_info_v2.dump_data_vaddr;
  5407. struct image_info *fw_image, *rddm_image;
  5408. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  5409. int ret, i, j;
  5410. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  5411. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  5412. cnss_pci_send_hang_event(pci_priv);
  5413. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  5414. cnss_pr_dbg("RAM dump is already collected, skip\n");
  5415. return;
  5416. }
  5417. if (!cnss_is_device_powered_on(plat_priv)) {
  5418. cnss_pr_dbg("Device is already powered off, skip\n");
  5419. return;
  5420. }
  5421. if (!in_panic) {
  5422. mutex_lock(&pci_priv->bus_lock);
  5423. ret = cnss_pci_check_link_status(pci_priv);
  5424. if (ret) {
  5425. if (ret != -EACCES) {
  5426. mutex_unlock(&pci_priv->bus_lock);
  5427. return;
  5428. }
  5429. if (cnss_pci_resume_bus(pci_priv)) {
  5430. mutex_unlock(&pci_priv->bus_lock);
  5431. return;
  5432. }
  5433. }
  5434. mutex_unlock(&pci_priv->bus_lock);
  5435. } else {
  5436. if (cnss_pci_check_link_status(pci_priv))
  5437. return;
  5438. /* Inside panic handler, reduce timeout for RDDM to avoid
  5439. * unnecessary hypervisor watchdog bite.
  5440. */
  5441. pci_priv->mhi_ctrl->timeout_ms /= 2;
  5442. }
  5443. cnss_mhi_debug_reg_dump(pci_priv);
  5444. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5445. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5446. cnss_pci_dump_misc_reg(pci_priv);
  5447. cnss_rddm_trigger_debug(pci_priv);
  5448. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  5449. if (ret) {
  5450. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  5451. ret);
  5452. if (!cnss_pci_assert_host_sol(pci_priv))
  5453. return;
  5454. cnss_rddm_trigger_check(pci_priv);
  5455. cnss_pci_dump_debug_reg(pci_priv);
  5456. return;
  5457. }
  5458. cnss_rddm_trigger_check(pci_priv);
  5459. fw_image = pci_priv->mhi_ctrl->fbc_image;
  5460. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  5461. dump_data->nentries = 0;
  5462. if (plat_priv->qdss_mem_seg_len)
  5463. cnss_pci_dump_qdss_reg(pci_priv);
  5464. cnss_mhi_dump_sfr(pci_priv);
  5465. if (!dump_seg) {
  5466. cnss_pr_warn("FW image dump collection not setup");
  5467. goto skip_dump;
  5468. }
  5469. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  5470. fw_image->entries);
  5471. for (i = 0; i < fw_image->entries; i++) {
  5472. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  5473. fw_image->mhi_buf[i].buf,
  5474. fw_image->mhi_buf[i].dma_addr,
  5475. fw_image->mhi_buf[i].len);
  5476. dump_seg++;
  5477. }
  5478. dump_data->nentries += fw_image->entries;
  5479. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  5480. rddm_image->entries);
  5481. for (i = 0; i < rddm_image->entries; i++) {
  5482. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  5483. rddm_image->mhi_buf[i].buf,
  5484. rddm_image->mhi_buf[i].dma_addr,
  5485. rddm_image->mhi_buf[i].len);
  5486. dump_seg++;
  5487. }
  5488. dump_data->nentries += rddm_image->entries;
  5489. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5490. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  5491. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  5492. cnss_pr_dbg("Collect remote heap dump segment\n");
  5493. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  5494. CNSS_FW_REMOTE_HEAP, j,
  5495. fw_mem[i].va,
  5496. fw_mem[i].pa,
  5497. fw_mem[i].size);
  5498. dump_seg++;
  5499. dump_data->nentries++;
  5500. j++;
  5501. } else {
  5502. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  5503. }
  5504. } else if (fw_mem[i].type == CNSS_MEM_CAL_V01) {
  5505. cnss_pr_dbg("Collect CAL memory dump segment\n");
  5506. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  5507. CNSS_FW_CAL, j,
  5508. fw_mem[i].va,
  5509. fw_mem[i].pa,
  5510. fw_mem[i].size);
  5511. dump_seg++;
  5512. dump_data->nentries++;
  5513. j++;
  5514. }
  5515. }
  5516. if (dump_data->nentries > 0)
  5517. plat_priv->ramdump_info_v2.dump_data_valid = true;
  5518. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  5519. skip_dump:
  5520. complete(&plat_priv->rddm_complete);
  5521. }
  5522. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  5523. {
  5524. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5525. struct cnss_dump_seg *dump_seg =
  5526. plat_priv->ramdump_info_v2.dump_data_vaddr;
  5527. struct image_info *fw_image, *rddm_image;
  5528. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  5529. int i, j;
  5530. if (!dump_seg)
  5531. return;
  5532. fw_image = pci_priv->mhi_ctrl->fbc_image;
  5533. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  5534. for (i = 0; i < fw_image->entries; i++) {
  5535. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  5536. fw_image->mhi_buf[i].buf,
  5537. fw_image->mhi_buf[i].dma_addr,
  5538. fw_image->mhi_buf[i].len);
  5539. dump_seg++;
  5540. }
  5541. for (i = 0; i < rddm_image->entries; i++) {
  5542. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  5543. rddm_image->mhi_buf[i].buf,
  5544. rddm_image->mhi_buf[i].dma_addr,
  5545. rddm_image->mhi_buf[i].len);
  5546. dump_seg++;
  5547. }
  5548. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5549. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  5550. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  5551. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  5552. CNSS_FW_REMOTE_HEAP, j,
  5553. fw_mem[i].va, fw_mem[i].pa,
  5554. fw_mem[i].size);
  5555. dump_seg++;
  5556. j++;
  5557. } else if (fw_mem[i].type == CNSS_MEM_CAL_V01) {
  5558. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  5559. CNSS_FW_CAL, j,
  5560. fw_mem[i].va, fw_mem[i].pa,
  5561. fw_mem[i].size);
  5562. dump_seg++;
  5563. j++;
  5564. }
  5565. }
  5566. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  5567. plat_priv->ramdump_info_v2.dump_data_valid = false;
  5568. }
  5569. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  5570. {
  5571. struct cnss_plat_data *plat_priv;
  5572. if (!pci_priv) {
  5573. cnss_pr_err("pci_priv is NULL\n");
  5574. return;
  5575. }
  5576. plat_priv = pci_priv->plat_priv;
  5577. if (!plat_priv) {
  5578. cnss_pr_err("plat_priv is NULL\n");
  5579. return;
  5580. }
  5581. if (plat_priv->recovery_enabled)
  5582. cnss_pci_collect_host_dump_info(pci_priv);
  5583. /* Call recovery handler in the DRIVER_RECOVERY event context
  5584. * instead of scheduling work. In that way complete recovery
  5585. * will be done as part of DRIVER_RECOVERY event and get
  5586. * serialized with other events.
  5587. */
  5588. cnss_recovery_handler(plat_priv);
  5589. }
  5590. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  5591. {
  5592. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5593. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  5594. }
  5595. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  5596. {
  5597. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5598. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  5599. }
  5600. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  5601. char *prefix_name, char *name)
  5602. {
  5603. struct cnss_plat_data *plat_priv;
  5604. if (!pci_priv)
  5605. return;
  5606. plat_priv = pci_priv->plat_priv;
  5607. if (!plat_priv->use_fw_path_with_prefix) {
  5608. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  5609. return;
  5610. }
  5611. switch (pci_priv->device_id) {
  5612. case QCN7605_DEVICE_ID:
  5613. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5614. QCN7605_PATH_PREFIX "%s", name);
  5615. break;
  5616. case QCA6390_DEVICE_ID:
  5617. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5618. QCA6390_PATH_PREFIX "%s", name);
  5619. break;
  5620. case QCA6490_DEVICE_ID:
  5621. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5622. QCA6490_PATH_PREFIX "%s", name);
  5623. break;
  5624. case KIWI_DEVICE_ID:
  5625. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5626. KIWI_PATH_PREFIX "%s", name);
  5627. break;
  5628. case MANGO_DEVICE_ID:
  5629. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5630. MANGO_PATH_PREFIX "%s", name);
  5631. break;
  5632. case PEACH_DEVICE_ID:
  5633. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5634. PEACH_PATH_PREFIX "%s", name);
  5635. break;
  5636. default:
  5637. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  5638. break;
  5639. }
  5640. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  5641. }
  5642. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  5643. {
  5644. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5645. switch (pci_priv->device_id) {
  5646. case QCA6390_DEVICE_ID:
  5647. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  5648. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  5649. pci_priv->device_id,
  5650. plat_priv->device_version.major_version);
  5651. return -EINVAL;
  5652. }
  5653. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  5654. FW_V2_FILE_NAME);
  5655. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  5656. FW_V2_FILE_NAME);
  5657. break;
  5658. case QCA6490_DEVICE_ID:
  5659. case KIWI_DEVICE_ID:
  5660. case MANGO_DEVICE_ID:
  5661. case PEACH_DEVICE_ID:
  5662. switch (plat_priv->device_version.major_version) {
  5663. case FW_V2_NUMBER:
  5664. cnss_pci_add_fw_prefix_name(pci_priv,
  5665. plat_priv->firmware_name,
  5666. FW_V2_FILE_NAME);
  5667. snprintf(plat_priv->fw_fallback_name,
  5668. MAX_FIRMWARE_NAME_LEN,
  5669. FW_V2_FILE_NAME);
  5670. break;
  5671. default:
  5672. cnss_pci_add_fw_prefix_name(pci_priv,
  5673. plat_priv->firmware_name,
  5674. DEFAULT_FW_FILE_NAME);
  5675. snprintf(plat_priv->fw_fallback_name,
  5676. MAX_FIRMWARE_NAME_LEN,
  5677. DEFAULT_FW_FILE_NAME);
  5678. break;
  5679. }
  5680. break;
  5681. default:
  5682. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  5683. DEFAULT_FW_FILE_NAME);
  5684. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  5685. DEFAULT_FW_FILE_NAME);
  5686. break;
  5687. }
  5688. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  5689. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  5690. return 0;
  5691. }
  5692. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  5693. {
  5694. switch (status) {
  5695. case MHI_CB_IDLE:
  5696. return "IDLE";
  5697. case MHI_CB_EE_RDDM:
  5698. return "RDDM";
  5699. case MHI_CB_SYS_ERROR:
  5700. return "SYS_ERROR";
  5701. case MHI_CB_FATAL_ERROR:
  5702. return "FATAL_ERROR";
  5703. case MHI_CB_EE_MISSION_MODE:
  5704. return "MISSION_MODE";
  5705. #if IS_ENABLED(CONFIG_MHI_BUS_MISC) && \
  5706. (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  5707. case MHI_CB_FALLBACK_IMG:
  5708. return "FW_FALLBACK";
  5709. #endif
  5710. default:
  5711. return "UNKNOWN";
  5712. }
  5713. };
  5714. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  5715. {
  5716. struct cnss_pci_data *pci_priv =
  5717. from_timer(pci_priv, t, dev_rddm_timer);
  5718. enum mhi_ee_type mhi_ee;
  5719. if (!pci_priv)
  5720. return;
  5721. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  5722. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  5723. if (mhi_ee == MHI_EE_PBL)
  5724. cnss_pr_err("Device MHI EE is PBL, unable to collect dump\n");
  5725. if (mhi_ee == MHI_EE_RDDM) {
  5726. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  5727. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5728. CNSS_REASON_RDDM);
  5729. } else {
  5730. if (!cnss_pci_assert_host_sol(pci_priv))
  5731. return;
  5732. cnss_mhi_debug_reg_dump(pci_priv);
  5733. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5734. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5735. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5736. CNSS_REASON_TIMEOUT);
  5737. }
  5738. }
  5739. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  5740. {
  5741. struct cnss_pci_data *pci_priv =
  5742. from_timer(pci_priv, t, boot_debug_timer);
  5743. if (!pci_priv)
  5744. return;
  5745. if (cnss_pci_check_link_status(pci_priv))
  5746. return;
  5747. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  5748. return;
  5749. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  5750. return;
  5751. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  5752. return;
  5753. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  5754. BOOT_DEBUG_TIMEOUT_MS / 1000);
  5755. cnss_mhi_debug_reg_dump(pci_priv);
  5756. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5757. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5758. cnss_pci_dump_bl_sram_mem(pci_priv);
  5759. mod_timer(&pci_priv->boot_debug_timer,
  5760. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  5761. }
  5762. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  5763. {
  5764. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5765. cnss_ignore_qmi_failure(true);
  5766. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5767. del_timer(&plat_priv->fw_boot_timer);
  5768. reinit_completion(&pci_priv->wake_event_complete);
  5769. mod_timer(&pci_priv->dev_rddm_timer,
  5770. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  5771. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5772. return 0;
  5773. }
  5774. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  5775. {
  5776. return cnss_pci_handle_mhi_sys_err(pci_priv);
  5777. }
  5778. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  5779. enum mhi_callback reason)
  5780. {
  5781. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5782. struct cnss_plat_data *plat_priv;
  5783. enum cnss_recovery_reason cnss_reason;
  5784. if (!pci_priv) {
  5785. cnss_pr_err("pci_priv is NULL");
  5786. return;
  5787. }
  5788. plat_priv = pci_priv->plat_priv;
  5789. if (reason != MHI_CB_IDLE)
  5790. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  5791. cnss_mhi_notify_status_to_str(reason), reason);
  5792. switch (reason) {
  5793. case MHI_CB_IDLE:
  5794. case MHI_CB_EE_MISSION_MODE:
  5795. return;
  5796. case MHI_CB_FATAL_ERROR:
  5797. cnss_ignore_qmi_failure(true);
  5798. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5799. del_timer(&plat_priv->fw_boot_timer);
  5800. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5801. cnss_reason = CNSS_REASON_DEFAULT;
  5802. break;
  5803. case MHI_CB_SYS_ERROR:
  5804. cnss_pci_handle_mhi_sys_err(pci_priv);
  5805. return;
  5806. case MHI_CB_EE_RDDM:
  5807. cnss_ignore_qmi_failure(true);
  5808. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5809. del_timer(&plat_priv->fw_boot_timer);
  5810. del_timer(&pci_priv->dev_rddm_timer);
  5811. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5812. cnss_reason = CNSS_REASON_RDDM;
  5813. break;
  5814. #if IS_ENABLED(CONFIG_MHI_BUS_MISC) && \
  5815. (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  5816. case MHI_CB_FALLBACK_IMG:
  5817. plat_priv->use_fw_path_with_prefix = false;
  5818. cnss_pci_update_fw_name(pci_priv);
  5819. return;
  5820. #endif
  5821. default:
  5822. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  5823. return;
  5824. }
  5825. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  5826. }
  5827. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  5828. {
  5829. int ret, num_vectors, i;
  5830. u32 user_base_data, base_vector;
  5831. int *irq;
  5832. unsigned int msi_data;
  5833. bool is_one_msi = false;
  5834. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  5835. MHI_MSI_NAME, &num_vectors,
  5836. &user_base_data, &base_vector);
  5837. if (ret)
  5838. return ret;
  5839. if (cnss_pci_is_one_msi(pci_priv)) {
  5840. is_one_msi = true;
  5841. num_vectors = cnss_pci_get_one_msi_mhi_irq_array_size(pci_priv);
  5842. }
  5843. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  5844. num_vectors, base_vector);
  5845. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  5846. if (!irq)
  5847. return -ENOMEM;
  5848. for (i = 0; i < num_vectors; i++) {
  5849. msi_data = base_vector;
  5850. if (!is_one_msi)
  5851. msi_data += i;
  5852. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev, msi_data);
  5853. }
  5854. pci_priv->mhi_ctrl->irq = irq;
  5855. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  5856. return 0;
  5857. }
  5858. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  5859. struct mhi_link_info *link_info)
  5860. {
  5861. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5862. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5863. int ret = 0;
  5864. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  5865. link_info->target_link_speed,
  5866. link_info->target_link_width);
  5867. /* It has to set target link speed here before setting link bandwidth
  5868. * when device requests link speed change. This can avoid setting link
  5869. * bandwidth getting rejected if requested link speed is higher than
  5870. * current one.
  5871. */
  5872. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  5873. link_info->target_link_speed);
  5874. if (ret)
  5875. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  5876. link_info->target_link_speed, ret);
  5877. ret = cnss_pci_set_link_bandwidth(pci_priv,
  5878. link_info->target_link_speed,
  5879. link_info->target_link_width);
  5880. if (ret) {
  5881. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  5882. return ret;
  5883. }
  5884. pci_priv->def_link_speed = link_info->target_link_speed;
  5885. pci_priv->def_link_width = link_info->target_link_width;
  5886. return 0;
  5887. }
  5888. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  5889. void __iomem *addr, u32 *out)
  5890. {
  5891. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5892. u32 tmp = readl_relaxed(addr);
  5893. /* Unexpected value, query the link status */
  5894. if (PCI_INVALID_READ(tmp) &&
  5895. cnss_pci_check_link_status(pci_priv))
  5896. return -EIO;
  5897. *out = tmp;
  5898. return 0;
  5899. }
  5900. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  5901. void __iomem *addr, u32 val)
  5902. {
  5903. writel_relaxed(val, addr);
  5904. }
  5905. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  5906. /**
  5907. * __cnss_get_mhi_soc_info - Get SoC info before registering mhi controller
  5908. * @mhi_ctrl: MHI controller
  5909. *
  5910. * Return: 0 for success, error code on failure
  5911. */
  5912. static inline int __cnss_get_mhi_soc_info(struct mhi_controller *mhi_ctrl)
  5913. {
  5914. return mhi_get_soc_info(mhi_ctrl);
  5915. }
  5916. #else
  5917. #define SOC_HW_VERSION_OFFS (0x224)
  5918. #define SOC_HW_VERSION_FAM_NUM_BMSK (0xF0000000)
  5919. #define SOC_HW_VERSION_FAM_NUM_SHFT (28)
  5920. #define SOC_HW_VERSION_DEV_NUM_BMSK (0x0FFF0000)
  5921. #define SOC_HW_VERSION_DEV_NUM_SHFT (16)
  5922. #define SOC_HW_VERSION_MAJOR_VER_BMSK (0x0000FF00)
  5923. #define SOC_HW_VERSION_MAJOR_VER_SHFT (8)
  5924. #define SOC_HW_VERSION_MINOR_VER_BMSK (0x000000FF)
  5925. #define SOC_HW_VERSION_MINOR_VER_SHFT (0)
  5926. static int __cnss_get_mhi_soc_info(struct mhi_controller *mhi_ctrl)
  5927. {
  5928. u32 soc_info;
  5929. int ret;
  5930. ret = mhi_ctrl->read_reg(mhi_ctrl,
  5931. mhi_ctrl->regs + SOC_HW_VERSION_OFFS,
  5932. &soc_info);
  5933. if (ret)
  5934. return ret;
  5935. mhi_ctrl->family_number = (soc_info & SOC_HW_VERSION_FAM_NUM_BMSK) >>
  5936. SOC_HW_VERSION_FAM_NUM_SHFT;
  5937. mhi_ctrl->device_number = (soc_info & SOC_HW_VERSION_DEV_NUM_BMSK) >>
  5938. SOC_HW_VERSION_DEV_NUM_SHFT;
  5939. mhi_ctrl->major_version = (soc_info & SOC_HW_VERSION_MAJOR_VER_BMSK) >>
  5940. SOC_HW_VERSION_MAJOR_VER_SHFT;
  5941. mhi_ctrl->minor_version = (soc_info & SOC_HW_VERSION_MINOR_VER_BMSK) >>
  5942. SOC_HW_VERSION_MINOR_VER_SHFT;
  5943. return 0;
  5944. }
  5945. #endif
  5946. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  5947. struct mhi_controller *mhi_ctrl)
  5948. {
  5949. int ret = 0;
  5950. ret = __cnss_get_mhi_soc_info(mhi_ctrl);
  5951. if (ret) {
  5952. cnss_pr_err("failed to get mhi soc info, ret %d\n", ret);
  5953. goto exit;
  5954. }
  5955. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  5956. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  5957. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  5958. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  5959. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  5960. plat_priv->device_version.family_number,
  5961. plat_priv->device_version.device_number,
  5962. plat_priv->device_version.major_version,
  5963. plat_priv->device_version.minor_version);
  5964. /* Only keep lower 4 bits as real device major version */
  5965. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  5966. exit:
  5967. return ret;
  5968. }
  5969. static bool cnss_is_tme_supported(struct cnss_pci_data *pci_priv)
  5970. {
  5971. if (!pci_priv) {
  5972. cnss_pr_dbg("pci_priv is NULL");
  5973. return false;
  5974. }
  5975. switch (pci_priv->device_id) {
  5976. case PEACH_DEVICE_ID:
  5977. return true;
  5978. default:
  5979. return false;
  5980. }
  5981. }
  5982. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  5983. {
  5984. int ret = 0;
  5985. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5986. struct pci_dev *pci_dev = pci_priv->pci_dev;
  5987. struct mhi_controller *mhi_ctrl;
  5988. phys_addr_t bar_start;
  5989. const struct mhi_controller_config *cnss_mhi_config =
  5990. &cnss_mhi_config_default;
  5991. ret = cnss_qmi_init(plat_priv);
  5992. if (ret)
  5993. return -EINVAL;
  5994. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  5995. return 0;
  5996. mhi_ctrl = mhi_alloc_controller();
  5997. if (!mhi_ctrl) {
  5998. cnss_pr_err("Invalid MHI controller context\n");
  5999. return -EINVAL;
  6000. }
  6001. pci_priv->mhi_ctrl = mhi_ctrl;
  6002. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  6003. mhi_ctrl->fw_image = plat_priv->firmware_name;
  6004. #if IS_ENABLED(CONFIG_MHI_BUS_MISC) && \
  6005. (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  6006. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  6007. #endif
  6008. mhi_ctrl->regs = pci_priv->bar;
  6009. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  6010. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  6011. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  6012. &bar_start, mhi_ctrl->reg_len);
  6013. ret = cnss_pci_get_mhi_msi(pci_priv);
  6014. if (ret) {
  6015. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  6016. goto free_mhi_ctrl;
  6017. }
  6018. if (cnss_pci_is_one_msi(pci_priv))
  6019. mhi_ctrl->irq_flags = IRQF_SHARED | IRQF_NOBALANCING;
  6020. if (pci_priv->smmu_s1_enable) {
  6021. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  6022. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  6023. pci_priv->smmu_iova_len;
  6024. } else {
  6025. mhi_ctrl->iova_start = 0;
  6026. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  6027. }
  6028. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  6029. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  6030. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  6031. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  6032. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  6033. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  6034. if (!mhi_ctrl->rddm_size)
  6035. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  6036. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  6037. mhi_ctrl->sbl_size = SZ_256K;
  6038. else
  6039. mhi_ctrl->sbl_size = SZ_512K;
  6040. mhi_ctrl->seg_len = SZ_512K;
  6041. mhi_ctrl->fbc_download = true;
  6042. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  6043. if (ret)
  6044. goto free_mhi_irq;
  6045. /* Satellite config only supported on KIWI V2 and later chipset */
  6046. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  6047. (plat_priv->device_id == KIWI_DEVICE_ID &&
  6048. plat_priv->device_version.major_version == 1)) {
  6049. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  6050. cnss_mhi_config = &cnss_mhi_config_genoa;
  6051. else
  6052. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  6053. }
  6054. /* DIAG no longer supported on PEACH and later chipset */
  6055. if (plat_priv->device_id >= PEACH_DEVICE_ID) {
  6056. cnss_mhi_config = &cnss_mhi_config_no_diag;
  6057. }
  6058. mhi_ctrl->tme_supported_image = cnss_is_tme_supported(pci_priv);
  6059. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  6060. if (ret) {
  6061. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  6062. goto free_mhi_irq;
  6063. }
  6064. /* MHI satellite driver only needs to connect when DRV is supported */
  6065. if (cnss_pci_get_drv_supported(pci_priv))
  6066. cnss_mhi_controller_set_base(pci_priv, bar_start);
  6067. cnss_get_bwscal_info(plat_priv);
  6068. cnss_pr_dbg("no_bwscale: %d\n", plat_priv->no_bwscale);
  6069. /* BW scale CB needs to be set after registering MHI per requirement */
  6070. if (!plat_priv->no_bwscale)
  6071. cnss_mhi_controller_set_bw_scale_cb(pci_priv,
  6072. cnss_mhi_bw_scale);
  6073. ret = cnss_pci_update_fw_name(pci_priv);
  6074. if (ret)
  6075. goto unreg_mhi;
  6076. return 0;
  6077. unreg_mhi:
  6078. mhi_unregister_controller(mhi_ctrl);
  6079. free_mhi_irq:
  6080. kfree(mhi_ctrl->irq);
  6081. free_mhi_ctrl:
  6082. mhi_free_controller(mhi_ctrl);
  6083. return ret;
  6084. }
  6085. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  6086. {
  6087. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  6088. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  6089. return;
  6090. mhi_unregister_controller(mhi_ctrl);
  6091. kfree(mhi_ctrl->irq);
  6092. mhi_ctrl->irq = NULL;
  6093. mhi_free_controller(mhi_ctrl);
  6094. pci_priv->mhi_ctrl = NULL;
  6095. }
  6096. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  6097. {
  6098. switch (pci_priv->device_id) {
  6099. case QCA6390_DEVICE_ID:
  6100. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  6101. pci_priv->wcss_reg = wcss_reg_access_seq;
  6102. pci_priv->pcie_reg = pcie_reg_access_seq;
  6103. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  6104. pci_priv->syspm_reg = syspm_reg_access_seq;
  6105. /* Configure WDOG register with specific value so that we can
  6106. * know if HW is in the process of WDOG reset recovery or not
  6107. * when reading the registers.
  6108. */
  6109. cnss_pci_reg_write
  6110. (pci_priv,
  6111. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  6112. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  6113. break;
  6114. case QCA6490_DEVICE_ID:
  6115. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  6116. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  6117. break;
  6118. default:
  6119. return;
  6120. }
  6121. }
  6122. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  6123. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  6124. {
  6125. return 0;
  6126. }
  6127. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  6128. {
  6129. struct cnss_pci_data *pci_priv = data;
  6130. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  6131. enum rpm_status status;
  6132. struct device *dev;
  6133. pci_priv->wake_counter++;
  6134. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  6135. pci_priv->wake_irq, pci_priv->wake_counter);
  6136. /* Make sure abort current suspend */
  6137. cnss_pm_stay_awake(plat_priv);
  6138. cnss_pm_relax(plat_priv);
  6139. /* Above two pm* API calls will abort system suspend only when
  6140. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  6141. * calling pm_system_wakeup() is just to guarantee system suspend
  6142. * can be aborted if it is not initiated in any case.
  6143. */
  6144. pm_system_wakeup();
  6145. dev = &pci_priv->pci_dev->dev;
  6146. status = dev->power.runtime_status;
  6147. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  6148. cnss_pci_get_auto_suspended(pci_priv)) ||
  6149. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  6150. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  6151. cnss_pci_pm_request_resume(pci_priv);
  6152. }
  6153. return IRQ_HANDLED;
  6154. }
  6155. /**
  6156. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  6157. * @pci_priv: driver PCI bus context pointer
  6158. *
  6159. * This function initializes WLAN PCI wake GPIO and corresponding
  6160. * interrupt. It should be used in non-MSM platforms whose PCIe
  6161. * root complex driver doesn't handle the GPIO.
  6162. *
  6163. * Return: 0 for success or skip, negative value for error
  6164. */
  6165. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  6166. {
  6167. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  6168. struct device *dev = &plat_priv->plat_dev->dev;
  6169. int ret = 0;
  6170. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  6171. "wlan-pci-wake-gpio", 0);
  6172. if (pci_priv->wake_gpio < 0)
  6173. goto out;
  6174. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  6175. pci_priv->wake_gpio);
  6176. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  6177. if (ret) {
  6178. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  6179. ret);
  6180. goto out;
  6181. }
  6182. gpio_direction_input(pci_priv->wake_gpio);
  6183. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  6184. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  6185. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  6186. if (ret) {
  6187. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  6188. goto free_gpio;
  6189. }
  6190. ret = enable_irq_wake(pci_priv->wake_irq);
  6191. if (ret) {
  6192. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  6193. goto free_irq;
  6194. }
  6195. return 0;
  6196. free_irq:
  6197. free_irq(pci_priv->wake_irq, pci_priv);
  6198. free_gpio:
  6199. gpio_free(pci_priv->wake_gpio);
  6200. out:
  6201. return ret;
  6202. }
  6203. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  6204. {
  6205. if (pci_priv->wake_gpio < 0)
  6206. return;
  6207. disable_irq_wake(pci_priv->wake_irq);
  6208. free_irq(pci_priv->wake_irq, pci_priv);
  6209. gpio_free(pci_priv->wake_gpio);
  6210. }
  6211. #endif
  6212. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  6213. static int cnss_try_suspend(struct cnss_plat_data *plat_priv)
  6214. {
  6215. int ret = 0;
  6216. /* in the dual wlan card case, if call pci_register_driver after
  6217. * finishing the first pcie device enumeration, it will cause
  6218. * the cnss_pci_probe called in advance with the second wlan card,
  6219. * and the sequence like this:
  6220. * enter msm_pcie_enumerate -> pci_bus_add_devices -> cnss_pci_probe
  6221. * -> exit msm_pcie_enumerate.
  6222. * But the correct sequence we expected is like this:
  6223. * enter msm_pcie_enumerate -> pci_bus_add_devices ->
  6224. * exit msm_pcie_enumerate -> cnss_pci_probe.
  6225. * And this unexpected sequence will make the second wlan card do
  6226. * pcie link suspend while the pcie enumeration not finished.
  6227. * So need to add below logical to avoid doing pcie link suspend
  6228. * if the enumeration has not finish.
  6229. */
  6230. plat_priv->enumerate_done = true;
  6231. /* Now enumeration is finished, try to suspend PCIe link */
  6232. if (plat_priv->bus_priv) {
  6233. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  6234. struct pci_dev *pci_dev = pci_priv->pci_dev;
  6235. switch (pci_dev->device) {
  6236. case QCA6390_DEVICE_ID:
  6237. cnss_pci_set_wlaon_pwr_ctrl(pci_priv,
  6238. false,
  6239. true,
  6240. false);
  6241. cnss_pci_suspend_pwroff(pci_dev);
  6242. break;
  6243. default:
  6244. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  6245. pci_dev->device);
  6246. ret = -ENODEV;
  6247. }
  6248. }
  6249. return ret;
  6250. }
  6251. #else
  6252. static int cnss_try_suspend(struct cnss_plat_data *plat_priv)
  6253. {
  6254. return 0;
  6255. }
  6256. #endif
  6257. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  6258. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  6259. * has to take care everything device driver needed which is currently done
  6260. * from pci_dev_pm_ops.
  6261. */
  6262. static struct dev_pm_domain cnss_pm_domain = {
  6263. .ops = {
  6264. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  6265. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  6266. cnss_pci_resume_noirq)
  6267. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  6268. cnss_pci_runtime_resume,
  6269. cnss_pci_runtime_idle)
  6270. }
  6271. };
  6272. static int cnss_pci_get_dev_cfg_node(struct cnss_plat_data *plat_priv)
  6273. {
  6274. struct device_node *child;
  6275. u32 id, i;
  6276. int id_n, ret;
  6277. if (plat_priv->dt_type != CNSS_DTT_MULTIEXCHG)
  6278. return 0;
  6279. if (!plat_priv->device_id) {
  6280. cnss_pr_err("Invalid device id\n");
  6281. return -EINVAL;
  6282. }
  6283. for_each_available_child_of_node(plat_priv->plat_dev->dev.of_node,
  6284. child) {
  6285. if (strcmp(child->name, "chip_cfg"))
  6286. continue;
  6287. id_n = of_property_count_u32_elems(child, "supported-ids");
  6288. if (id_n <= 0) {
  6289. cnss_pr_err("Device id is NOT set\n");
  6290. return -EINVAL;
  6291. }
  6292. for (i = 0; i < id_n; i++) {
  6293. ret = of_property_read_u32_index(child,
  6294. "supported-ids",
  6295. i, &id);
  6296. if (ret) {
  6297. cnss_pr_err("Failed to read supported ids\n");
  6298. return -EINVAL;
  6299. }
  6300. if (id == plat_priv->device_id) {
  6301. plat_priv->dev_node = child;
  6302. cnss_pr_dbg("got node[%s@%d] for device[0x%x]\n",
  6303. child->name, i, id);
  6304. return 0;
  6305. }
  6306. }
  6307. }
  6308. return -EINVAL;
  6309. }
  6310. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  6311. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  6312. {
  6313. bool suspend_pwroff;
  6314. switch (pci_dev->device) {
  6315. case QCA6390_DEVICE_ID:
  6316. case QCA6490_DEVICE_ID:
  6317. suspend_pwroff = false;
  6318. break;
  6319. default:
  6320. suspend_pwroff = true;
  6321. }
  6322. return suspend_pwroff;
  6323. }
  6324. #else
  6325. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  6326. {
  6327. return true;
  6328. }
  6329. #endif
  6330. #ifdef CONFIG_CNSS2_ENUM_WITH_LOW_SPEED
  6331. static void
  6332. cnss_pci_downgrade_rc_speed(struct cnss_plat_data *plat_priv, u32 rc_num)
  6333. {
  6334. int ret;
  6335. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  6336. PCI_EXP_LNKSTA_CLS_2_5GB);
  6337. if (ret)
  6338. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen1, err = %d\n",
  6339. rc_num, ret);
  6340. }
  6341. static void
  6342. cnss_pci_restore_rc_speed(struct cnss_pci_data *pci_priv)
  6343. {
  6344. int ret;
  6345. u16 link_speed;
  6346. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  6347. switch (pci_priv->device_id) {
  6348. case QCN7605_DEVICE_ID:
  6349. /* do nothing, keep Gen1*/
  6350. return;
  6351. case QCA6490_DEVICE_ID:
  6352. /* restore to Gen2 */
  6353. link_speed = PCI_EXP_LNKSTA_CLS_5_0GB;
  6354. break;
  6355. default:
  6356. /* The request 0 will reset maximum GEN speed to default */
  6357. link_speed = 0;
  6358. break;
  6359. }
  6360. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num, link_speed);
  6361. if (ret)
  6362. cnss_pr_err("Failed to set max PCIe RC%x link speed to %d, err = %d\n",
  6363. plat_priv->rc_num, link_speed, ret);
  6364. }
  6365. static void
  6366. cnss_pci_link_retrain_trigger(struct cnss_pci_data *pci_priv)
  6367. {
  6368. int ret;
  6369. /* suspend/resume will trigger retain to re-establish link speed */
  6370. ret = cnss_suspend_pci_link(pci_priv);
  6371. if (ret)
  6372. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  6373. ret = cnss_resume_pci_link(pci_priv);
  6374. if (ret)
  6375. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  6376. cnss_pci_get_link_status(pci_priv);
  6377. }
  6378. #else
  6379. static void
  6380. cnss_pci_downgrade_rc_speed(struct cnss_plat_data *plat_priv, u32 rc_num)
  6381. {
  6382. }
  6383. static void
  6384. cnss_pci_restore_rc_speed(struct cnss_pci_data *pci_priv)
  6385. {
  6386. }
  6387. static void
  6388. cnss_pci_link_retrain_trigger(struct cnss_pci_data *pci_priv)
  6389. {
  6390. }
  6391. #endif
  6392. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  6393. {
  6394. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  6395. int rc_num = pci_dev->bus->domain_nr;
  6396. struct cnss_plat_data *plat_priv;
  6397. int ret = 0;
  6398. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  6399. plat_priv = cnss_get_plat_priv_by_rc_num(rc_num);
  6400. if (suspend_pwroff) {
  6401. ret = cnss_suspend_pci_link(pci_priv);
  6402. if (ret)
  6403. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  6404. ret);
  6405. cnss_power_off_device(plat_priv);
  6406. } else {
  6407. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  6408. pci_dev->device);
  6409. cnss_pci_link_retrain_trigger(pci_priv);
  6410. }
  6411. }
  6412. static int cnss_pci_probe(struct pci_dev *pci_dev,
  6413. const struct pci_device_id *id)
  6414. {
  6415. int ret = 0;
  6416. struct cnss_pci_data *pci_priv;
  6417. struct device *dev = &pci_dev->dev;
  6418. int rc_num = pci_dev->bus->domain_nr;
  6419. struct cnss_plat_data *plat_priv = cnss_get_plat_priv_by_rc_num(rc_num);
  6420. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x rc_num %d\n",
  6421. id->vendor, pci_dev->device, rc_num);
  6422. if (!plat_priv) {
  6423. cnss_pr_err("Find match plat_priv with rc number failure\n");
  6424. ret = -ENODEV;
  6425. goto out;
  6426. }
  6427. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  6428. if (!pci_priv) {
  6429. ret = -ENOMEM;
  6430. goto out;
  6431. }
  6432. pci_priv->pci_link_state = PCI_LINK_UP;
  6433. pci_priv->plat_priv = plat_priv;
  6434. pci_priv->pci_dev = pci_dev;
  6435. pci_priv->pci_device_id = id;
  6436. pci_priv->device_id = pci_dev->device;
  6437. cnss_set_pci_priv(pci_dev, pci_priv);
  6438. plat_priv->device_id = pci_dev->device;
  6439. plat_priv->bus_priv = pci_priv;
  6440. mutex_init(&pci_priv->bus_lock);
  6441. if (plat_priv->use_pm_domain)
  6442. dev->pm_domain = &cnss_pm_domain;
  6443. cnss_pci_restore_rc_speed(pci_priv);
  6444. ret = cnss_pci_get_dev_cfg_node(plat_priv);
  6445. if (ret) {
  6446. cnss_pr_err("Failed to get device cfg node, err = %d\n", ret);
  6447. goto reset_ctx;
  6448. }
  6449. cnss_get_sleep_clk_supported(plat_priv);
  6450. ret = cnss_dev_specific_power_on(plat_priv);
  6451. if (ret < 0)
  6452. goto reset_ctx;
  6453. cnss_pci_of_reserved_mem_device_init(pci_priv);
  6454. ret = cnss_register_subsys(plat_priv);
  6455. if (ret)
  6456. goto reset_ctx;
  6457. ret = cnss_register_ramdump(plat_priv);
  6458. if (ret)
  6459. goto unregister_subsys;
  6460. ret = cnss_pci_init_smmu(pci_priv);
  6461. if (ret)
  6462. goto unregister_ramdump;
  6463. /* update drv support flag */
  6464. cnss_pci_update_drv_supported(pci_priv);
  6465. cnss_update_supported_link_info(pci_priv);
  6466. init_completion(&pci_priv->wake_event_complete);
  6467. ret = cnss_reg_pci_event(pci_priv);
  6468. if (ret) {
  6469. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  6470. goto deinit_smmu;
  6471. }
  6472. ret = cnss_pci_enable_bus(pci_priv);
  6473. if (ret)
  6474. goto dereg_pci_event;
  6475. ret = cnss_pci_enable_msi(pci_priv);
  6476. if (ret)
  6477. goto disable_bus;
  6478. ret = cnss_pci_register_mhi(pci_priv);
  6479. if (ret)
  6480. goto disable_msi;
  6481. switch (pci_dev->device) {
  6482. case QCA6174_DEVICE_ID:
  6483. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  6484. &pci_priv->revision_id);
  6485. break;
  6486. case QCA6290_DEVICE_ID:
  6487. case QCA6390_DEVICE_ID:
  6488. case QCN7605_DEVICE_ID:
  6489. case QCA6490_DEVICE_ID:
  6490. case KIWI_DEVICE_ID:
  6491. case MANGO_DEVICE_ID:
  6492. case PEACH_DEVICE_ID:
  6493. if ((cnss_is_dual_wlan_enabled() &&
  6494. plat_priv->enumerate_done) || !cnss_is_dual_wlan_enabled())
  6495. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false,
  6496. false);
  6497. timer_setup(&pci_priv->dev_rddm_timer,
  6498. cnss_dev_rddm_timeout_hdlr, 0);
  6499. timer_setup(&pci_priv->boot_debug_timer,
  6500. cnss_boot_debug_timeout_hdlr, 0);
  6501. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  6502. cnss_pci_time_sync_work_hdlr);
  6503. cnss_pci_get_link_status(pci_priv);
  6504. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  6505. cnss_pci_wake_gpio_init(pci_priv);
  6506. break;
  6507. default:
  6508. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  6509. pci_dev->device);
  6510. ret = -ENODEV;
  6511. goto unreg_mhi;
  6512. }
  6513. cnss_pci_config_regs(pci_priv);
  6514. if (EMULATION_HW)
  6515. goto out;
  6516. if (cnss_is_dual_wlan_enabled() && !plat_priv->enumerate_done)
  6517. goto probe_done;
  6518. cnss_pci_suspend_pwroff(pci_dev);
  6519. probe_done:
  6520. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  6521. return 0;
  6522. unreg_mhi:
  6523. cnss_pci_unregister_mhi(pci_priv);
  6524. disable_msi:
  6525. cnss_pci_disable_msi(pci_priv);
  6526. disable_bus:
  6527. cnss_pci_disable_bus(pci_priv);
  6528. dereg_pci_event:
  6529. cnss_dereg_pci_event(pci_priv);
  6530. deinit_smmu:
  6531. cnss_pci_deinit_smmu(pci_priv);
  6532. unregister_ramdump:
  6533. cnss_unregister_ramdump(plat_priv);
  6534. unregister_subsys:
  6535. cnss_unregister_subsys(plat_priv);
  6536. reset_ctx:
  6537. plat_priv->bus_priv = NULL;
  6538. out:
  6539. return ret;
  6540. }
  6541. static void cnss_pci_remove(struct pci_dev *pci_dev)
  6542. {
  6543. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  6544. struct cnss_plat_data *plat_priv =
  6545. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  6546. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  6547. cnss_pci_unregister_driver_hdlr(pci_priv);
  6548. cnss_pci_free_aux_mem(pci_priv);
  6549. cnss_pci_free_tme_lite_mem(pci_priv);
  6550. cnss_pci_free_tme_opt_file_mem(pci_priv);
  6551. cnss_pci_free_m3_mem(pci_priv);
  6552. cnss_pci_free_fw_mem(pci_priv);
  6553. cnss_pci_free_qdss_mem(pci_priv);
  6554. switch (pci_dev->device) {
  6555. case QCA6290_DEVICE_ID:
  6556. case QCA6390_DEVICE_ID:
  6557. case QCN7605_DEVICE_ID:
  6558. case QCA6490_DEVICE_ID:
  6559. case KIWI_DEVICE_ID:
  6560. case MANGO_DEVICE_ID:
  6561. case PEACH_DEVICE_ID:
  6562. cnss_pci_wake_gpio_deinit(pci_priv);
  6563. del_timer(&pci_priv->boot_debug_timer);
  6564. del_timer(&pci_priv->dev_rddm_timer);
  6565. break;
  6566. default:
  6567. break;
  6568. }
  6569. cnss_pci_unregister_mhi(pci_priv);
  6570. cnss_pci_disable_msi(pci_priv);
  6571. cnss_pci_disable_bus(pci_priv);
  6572. cnss_dereg_pci_event(pci_priv);
  6573. cnss_pci_deinit_smmu(pci_priv);
  6574. if (plat_priv) {
  6575. cnss_unregister_ramdump(plat_priv);
  6576. cnss_unregister_subsys(plat_priv);
  6577. plat_priv->bus_priv = NULL;
  6578. } else {
  6579. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  6580. }
  6581. }
  6582. static const struct pci_device_id cnss_pci_id_table[] = {
  6583. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6584. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6585. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6586. { QCN7605_VENDOR_ID, QCN7605_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6587. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6588. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6589. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6590. { PEACH_VENDOR_ID, PEACH_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6591. { 0 }
  6592. };
  6593. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  6594. static const struct dev_pm_ops cnss_pm_ops = {
  6595. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  6596. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  6597. cnss_pci_resume_noirq)
  6598. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  6599. cnss_pci_runtime_idle)
  6600. };
  6601. static struct pci_driver cnss_pci_driver = {
  6602. .name = "cnss_pci",
  6603. .id_table = cnss_pci_id_table,
  6604. .probe = cnss_pci_probe,
  6605. .remove = cnss_pci_remove,
  6606. .driver = {
  6607. .pm = &cnss_pm_ops,
  6608. },
  6609. };
  6610. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  6611. {
  6612. int ret, retry = 0;
  6613. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  6614. * since there may be link issues if it boots up with Gen3 link speed.
  6615. * Device is able to change it later at any time. It will be rejected
  6616. * if requested speed is higher than the one specified in PCIe DT.
  6617. */
  6618. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  6619. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  6620. PCI_EXP_LNKSTA_CLS_5_0GB);
  6621. if (ret && ret != -EPROBE_DEFER)
  6622. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  6623. rc_num, ret);
  6624. } else {
  6625. cnss_pci_downgrade_rc_speed(plat_priv, rc_num);
  6626. }
  6627. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  6628. retry:
  6629. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  6630. if (ret) {
  6631. if (ret == -EPROBE_DEFER) {
  6632. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  6633. goto out;
  6634. }
  6635. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  6636. rc_num, ret);
  6637. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  6638. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  6639. goto retry;
  6640. } else {
  6641. goto out;
  6642. }
  6643. }
  6644. plat_priv->rc_num = rc_num;
  6645. out:
  6646. return ret;
  6647. }
  6648. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  6649. {
  6650. struct device *dev = &plat_priv->plat_dev->dev;
  6651. const __be32 *prop;
  6652. int ret = 0, prop_len = 0, rc_count, i;
  6653. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  6654. if (!prop || !prop_len) {
  6655. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  6656. goto out;
  6657. }
  6658. rc_count = prop_len / sizeof(__be32);
  6659. for (i = 0; i < rc_count; i++) {
  6660. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  6661. if (!ret)
  6662. break;
  6663. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  6664. goto out;
  6665. }
  6666. ret = cnss_try_suspend(plat_priv);
  6667. if (ret) {
  6668. cnss_pr_err("Failed to suspend, ret: %d\n", ret);
  6669. goto out;
  6670. }
  6671. if (!cnss_driver_registered) {
  6672. ret = pci_register_driver(&cnss_pci_driver);
  6673. if (ret) {
  6674. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  6675. ret);
  6676. goto out;
  6677. }
  6678. if (!plat_priv->bus_priv) {
  6679. cnss_pr_err("Failed to probe PCI driver\n");
  6680. ret = -ENODEV;
  6681. goto unreg_pci;
  6682. }
  6683. cnss_driver_registered = true;
  6684. }
  6685. return 0;
  6686. unreg_pci:
  6687. pci_unregister_driver(&cnss_pci_driver);
  6688. out:
  6689. return ret;
  6690. }
  6691. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  6692. {
  6693. if (cnss_driver_registered) {
  6694. pci_unregister_driver(&cnss_pci_driver);
  6695. cnss_driver_registered = false;
  6696. }
  6697. }