hal_9224.h 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <phyrx_location.h>
  40. #ifdef QCA_MONITOR_2_0_SUPPORT
  41. #include <mon_ingress_ring.h>
  42. #include <mon_destination_ring.h>
  43. #endif
  44. #include "rx_reo_queue_1k.h"
  45. #include <hal_be_rx.h>
  46. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  47. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  48. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  49. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  50. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  51. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  52. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  53. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  54. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  55. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  56. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  57. STATUS_HEADER_REO_STATUS_NUMBER
  58. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  59. STATUS_HEADER_TIMESTAMP
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  62. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  63. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  64. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  65. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  67. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  68. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  69. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  70. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  71. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  72. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  73. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  74. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  75. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  76. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  77. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  79. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  81. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  83. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  85. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  89. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  90. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  91. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  92. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  93. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  94. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  95. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  96. #ifdef QCA_MONITOR_2_0_SUPPORT
  97. #include "hal_be_api_mon.h"
  98. #endif
  99. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  100. #define CMEM_REG_BASE 0x0010e000
  101. #define CMEM_WINDOW_ADDRESS_9224 \
  102. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  103. #endif
  104. #define CE_WINDOW_ADDRESS_9224 \
  105. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  106. #define UMAC_WINDOW_ADDRESS_9224 \
  107. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  108. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  109. #define WINDOW_CONFIGURATION_VALUE_9224 \
  110. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  112. CMEM_WINDOW_ADDRESS_9224 | \
  113. WINDOW_ENABLE_BIT)
  114. #else
  115. #define WINDOW_CONFIGURATION_VALUE_9224 \
  116. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  117. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  118. WINDOW_ENABLE_BIT)
  119. #endif
  120. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  121. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  122. #include "hal_9224_rx.h"
  123. #include "hal_9224_tx.h"
  124. #include "hal_be_rx_tlv.h"
  125. #include <hal_be_generic_api.h>
  126. #define PMM_REG_BASE_QCN9224 0xB500F8
  127. /**
  128. * hal_read_pmm_scratch_reg(): API to read PMM Scratch register
  129. *
  130. * @soc: HAL soc
  131. * @base_addr: Base PMM register
  132. * @reg_enum: Enum of the scratch register
  133. *
  134. * Return: uint32_t
  135. */
  136. static inline
  137. uint32_t hal_read_pmm_scratch_reg(struct hal_soc *soc,
  138. uint32_t base_addr,
  139. enum hal_scratch_reg_enum reg_enum)
  140. {
  141. uint32_t val = 0;
  142. pld_reg_read(soc->qdf_dev->dev, base_addr + (reg_enum * 4), &val, NULL);
  143. return val;
  144. }
  145. /**
  146. * hal_get_tsf2_scratch_reg_qcn9224(): API to read tsf2 scratch register
  147. *
  148. * @hal_soc_hdl: HAL soc context
  149. * @mac_id: mac id
  150. * @value: Pointer to update tsf2 value
  151. *
  152. * Return: void
  153. */
  154. static void hal_get_tsf2_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  155. uint8_t mac_id, uint64_t *value)
  156. {
  157. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  158. uint32_t offset_lo, offset_hi;
  159. enum hal_scratch_reg_enum enum_lo, enum_hi;
  160. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  161. offset_lo = hal_read_pmm_scratch_reg(soc,
  162. PMM_REG_BASE_QCN9224,
  163. enum_lo);
  164. offset_hi = hal_read_pmm_scratch_reg(soc,
  165. PMM_REG_BASE_QCN9224,
  166. enum_hi);
  167. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  168. }
  169. /**
  170. * hal_get_tqm_scratch_reg_qcn9224(): API to read tqm scratch register
  171. *
  172. * @hal_soc_hdl: HAL soc context
  173. * @value: Pointer to update tqm value
  174. *
  175. * Return: void
  176. */
  177. static void hal_get_tqm_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  178. uint64_t *value)
  179. {
  180. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  181. uint32_t offset_lo, offset_hi;
  182. offset_lo = hal_read_pmm_scratch_reg(soc,
  183. PMM_REG_BASE_QCN9224,
  184. PMM_TQM_CLOCK_OFFSET_LO_US);
  185. offset_hi = hal_read_pmm_scratch_reg(soc,
  186. PMM_REG_BASE_QCN9224,
  187. PMM_TQM_CLOCK_OFFSET_HI_US);
  188. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  189. }
  190. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  191. #define HAL_PPE_VP_ENTRIES_MAX 32
  192. /**
  193. * hal_get_link_desc_size_9224(): API to get the link desc size
  194. *
  195. * Return: uint32_t
  196. */
  197. static uint32_t hal_get_link_desc_size_9224(void)
  198. {
  199. return LINK_DESC_SIZE;
  200. }
  201. /**
  202. * hal_rx_get_tlv_9224(): API to get the tlv
  203. *
  204. * @rx_tlv: TLV data extracted from the rx packet
  205. * Return: uint8_t
  206. */
  207. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  208. {
  209. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  210. }
  211. /**
  212. * hal_rx_wbm_err_msdu_continuation_get_9224 () - API to check if WBM
  213. * msdu continuation bit is set
  214. *
  215. *@wbm_desc: wbm release ring descriptor
  216. *
  217. * Return: true if msdu continuation bit is set.
  218. */
  219. static inline
  220. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  221. {
  222. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  223. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  224. return (comp_desc &
  225. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  226. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  227. }
  228. #if (defined(WLAN_SA_API_ENABLE)) && (defined(QCA_WIFI_QCA9574))
  229. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  230. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  231. PHYRX_OTHER_RECEIVE_INFO, \
  232. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  233. static inline void
  234. hal_rx_update_su_evm_info(void *rx_tlv,
  235. void *ppdu_info_hdl)
  236. {
  237. struct hal_rx_ppdu_info *ppdu_info =
  238. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  239. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  240. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  241. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  242. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  243. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  244. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  245. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  246. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  247. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  248. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  249. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  250. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  251. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  252. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  253. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  254. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  255. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  256. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  257. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  258. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  259. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  260. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  261. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  262. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  263. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  264. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  265. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  266. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  267. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  268. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  269. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  270. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  271. }
  272. static void hal_rx_get_evm_info(void *rx_tlv_hdr, void *ppdu_info_hdl)
  273. {
  274. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  275. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  276. uint32_t tlv_tag;
  277. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  278. switch (tlv_tag) {
  279. case WIFIPHYRX_OTHER_RECEIVE_INFO_EVM_DETAILS_E:
  280. /* Skip TLV length to get TLV content */
  281. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  282. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  283. PHYRX_OTHER_RECEIVE_INFO,
  284. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  285. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  286. PHYRX_OTHER_RECEIVE_INFO,
  287. SU_EVM_DETAILS_0_PILOT_COUNT);
  288. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  289. PHYRX_OTHER_RECEIVE_INFO,
  290. SU_EVM_DETAILS_0_NSS_COUNT);
  291. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  292. break;
  293. }
  294. }
  295. #else /* WLAN_SA_API_ENABLE && QCA_WIFI_QCA9574 */
  296. static void hal_rx_get_evm_info(void *tlv_tag, void *ppdu_info_hdl)
  297. {
  298. }
  299. #endif /* WLAN_SA_API_ENABLE && QCA_WIFI_QCA9574 */
  300. /**
  301. * hal_rx_proc_phyrx_other_receive_info_tlv_9224(): API to get tlv info
  302. *
  303. * Return: uint32_t
  304. */
  305. static inline
  306. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  307. void *ppdu_info_hdl)
  308. {
  309. uint32_t tlv_tag, tlv_len;
  310. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  311. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  312. void *other_tlv_hdr = NULL;
  313. void *other_tlv = NULL;
  314. /* Get evm info for Smart Antenna */
  315. hal_rx_get_evm_info(rx_tlv_hdr, ppdu_info_hdl);
  316. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  317. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  318. temp_len = 0;
  319. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  320. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  321. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  322. temp_len += other_tlv_len;
  323. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  324. switch (other_tlv_tag) {
  325. default:
  326. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  327. "%s unhandled TLV type: %d, TLV len:%d",
  328. __func__, other_tlv_tag, other_tlv_len);
  329. break;
  330. }
  331. }
  332. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  333. static inline
  334. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  335. {
  336. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  337. ppdu_info->cfr_info.bb_captured_channel =
  338. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  339. ppdu_info->cfr_info.bb_captured_timeout =
  340. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  341. ppdu_info->cfr_info.bb_captured_reason =
  342. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  343. }
  344. static inline
  345. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  346. {
  347. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  348. ppdu_info->cfr_info.rx_location_info_valid =
  349. HAL_RX_GET_64(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  350. RX_LOCATION_INFO_VALID);
  351. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  352. HAL_RX_GET_64(rx_tlv,
  353. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  354. RTT_CHE_BUFFER_POINTER_LOW32);
  355. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  356. HAL_RX_GET_64(rx_tlv,
  357. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  358. RTT_CHE_BUFFER_POINTER_HIGH8);
  359. ppdu_info->cfr_info.chan_capture_status =
  360. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  361. ppdu_info->cfr_info.rx_start_ts =
  362. HAL_RX_GET_64(rx_tlv,
  363. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  364. RX_START_TS);
  365. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  366. HAL_RX_GET_64(rx_tlv,
  367. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  368. RTT_CFO_MEASUREMENT);
  369. ppdu_info->cfr_info.agc_gain_info0 =
  370. HAL_RX_GET_64(rx_tlv,
  371. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  372. GAIN_CHAIN0);
  373. ppdu_info->cfr_info.agc_gain_info0 |=
  374. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  375. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  376. GAIN_CHAIN1)) << 16);
  377. ppdu_info->cfr_info.agc_gain_info1 =
  378. HAL_RX_GET_64(rx_tlv,
  379. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  380. GAIN_CHAIN2);
  381. ppdu_info->cfr_info.agc_gain_info1 |=
  382. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  383. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  384. GAIN_CHAIN3)) << 16);
  385. ppdu_info->cfr_info.agc_gain_info2 = 0;
  386. ppdu_info->cfr_info.agc_gain_info3 = 0;
  387. ppdu_info->cfr_info.mcs_rate =
  388. HAL_RX_GET_64(rx_tlv,
  389. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  390. RTT_MCS_RATE);
  391. ppdu_info->cfr_info.gi_type =
  392. HAL_RX_GET_64(rx_tlv,
  393. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  394. RTT_GI_TYPE);
  395. }
  396. #endif
  397. #ifdef CONFIG_WORD_BASED_TLV
  398. /**
  399. * hal_rx_dump_mpdu_start_tlv_9224: dump RX mpdu_start TLV in structured
  400. * human readable format.
  401. * @mpdu_start: pointer the rx_attention TLV in pkt.
  402. * @dbg_level: log level.
  403. *
  404. * Return: void
  405. */
  406. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  407. uint8_t dbg_level)
  408. {
  409. struct rx_mpdu_start_compact *mpdu_info =
  410. (struct rx_mpdu_start_compact *)mpdustart;
  411. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  412. "rx_mpdu_start tlv (1/5) - "
  413. "rx_reo_queue_desc_addr_39_32 :%x"
  414. "receive_queue_number:%x "
  415. "pre_delim_err_warning:%x "
  416. "first_delim_err:%x "
  417. "pn_31_0:%x "
  418. "pn_63_32:%x "
  419. "pn_95_64:%x ",
  420. mpdu_info->rx_reo_queue_desc_addr_39_32,
  421. mpdu_info->receive_queue_number,
  422. mpdu_info->pre_delim_err_warning,
  423. mpdu_info->first_delim_err,
  424. mpdu_info->pn_31_0,
  425. mpdu_info->pn_63_32,
  426. mpdu_info->pn_95_64);
  427. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  428. "rx_mpdu_start tlv (2/5) - "
  429. "ast_index:%x "
  430. "sw_peer_id:%x "
  431. "mpdu_frame_control_valid:%x "
  432. "mpdu_duration_valid:%x "
  433. "mac_addr_ad1_valid:%x "
  434. "mac_addr_ad2_valid:%x "
  435. "mac_addr_ad3_valid:%x "
  436. "mac_addr_ad4_valid:%x "
  437. "mpdu_sequence_control_valid :%x"
  438. "mpdu_qos_control_valid:%x "
  439. "mpdu_ht_control_valid:%x "
  440. "frame_encryption_info_valid :%x",
  441. mpdu_info->ast_index,
  442. mpdu_info->sw_peer_id,
  443. mpdu_info->mpdu_frame_control_valid,
  444. mpdu_info->mpdu_duration_valid,
  445. mpdu_info->mac_addr_ad1_valid,
  446. mpdu_info->mac_addr_ad2_valid,
  447. mpdu_info->mac_addr_ad3_valid,
  448. mpdu_info->mac_addr_ad4_valid,
  449. mpdu_info->mpdu_sequence_control_valid,
  450. mpdu_info->mpdu_qos_control_valid,
  451. mpdu_info->mpdu_ht_control_valid,
  452. mpdu_info->frame_encryption_info_valid);
  453. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  454. "rx_mpdu_start tlv (3/5) - "
  455. "mpdu_fragment_number:%x "
  456. "more_fragment_flag:%x "
  457. "fr_ds:%x "
  458. "to_ds:%x "
  459. "encrypted:%x "
  460. "mpdu_retry:%x "
  461. "mpdu_sequence_number:%x ",
  462. mpdu_info->mpdu_fragment_number,
  463. mpdu_info->more_fragment_flag,
  464. mpdu_info->fr_ds,
  465. mpdu_info->to_ds,
  466. mpdu_info->encrypted,
  467. mpdu_info->mpdu_retry,
  468. mpdu_info->mpdu_sequence_number);
  469. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  470. "rx_mpdu_start tlv (4/5) - "
  471. "mpdu_frame_control_field:%x "
  472. "mpdu_duration_field:%x ",
  473. mpdu_info->mpdu_frame_control_field,
  474. mpdu_info->mpdu_duration_field);
  475. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  476. "rx_mpdu_start tlv (5/5) - "
  477. "mac_addr_ad1_31_0:%x "
  478. "mac_addr_ad1_47_32:%x "
  479. "mac_addr_ad2_15_0:%x "
  480. "mac_addr_ad2_47_16:%x "
  481. "mac_addr_ad3_31_0:%x "
  482. "mac_addr_ad3_47_32:%x "
  483. "mpdu_sequence_control_field :%x",
  484. mpdu_info->mac_addr_ad1_31_0,
  485. mpdu_info->mac_addr_ad1_47_32,
  486. mpdu_info->mac_addr_ad2_15_0,
  487. mpdu_info->mac_addr_ad2_47_16,
  488. mpdu_info->mac_addr_ad3_31_0,
  489. mpdu_info->mac_addr_ad3_47_32,
  490. mpdu_info->mpdu_sequence_control_field);
  491. }
  492. /**
  493. * hal_rx_dump_msdu_end_tlv_9224: dump RX msdu_end TLV in structured
  494. * human readable format.
  495. * @ msdu_end: pointer the msdu_end TLV in pkt.
  496. * @ dbg_level: log level.
  497. *
  498. * Return: void
  499. */
  500. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  501. uint8_t dbg_level)
  502. {
  503. struct rx_msdu_end_compact *msdu_end =
  504. (struct rx_msdu_end_compact *)msduend;
  505. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  506. "rx_msdu_end tlv - "
  507. "key_id_octet: %d "
  508. "tcp_udp_chksum: %d "
  509. "sa_idx_timeout: %d "
  510. "da_idx_timeout: %d "
  511. "msdu_limit_error: %d "
  512. "flow_idx_timeout: %d "
  513. "flow_idx_invalid: %d "
  514. "wifi_parser_error: %d "
  515. "sa_is_valid: %d "
  516. "da_is_valid: %d "
  517. "da_is_mcbc: %d "
  518. "tkip_mic_err: %d "
  519. "l3_header_padding: %d "
  520. "first_msdu: %d "
  521. "last_msdu: %d "
  522. "sa_idx: %d "
  523. "msdu_drop: %d "
  524. "reo_destination_indication: %d "
  525. "flow_idx: %d "
  526. "fse_metadata: %d "
  527. "cce_metadata: %d "
  528. "sa_sw_peer_id: %d ",
  529. msdu_end->key_id_octet,
  530. msdu_end->tcp_udp_chksum,
  531. msdu_end->sa_idx_timeout,
  532. msdu_end->da_idx_timeout,
  533. msdu_end->msdu_limit_error,
  534. msdu_end->flow_idx_timeout,
  535. msdu_end->flow_idx_invalid,
  536. msdu_end->wifi_parser_error,
  537. msdu_end->sa_is_valid,
  538. msdu_end->da_is_valid,
  539. msdu_end->da_is_mcbc,
  540. msdu_end->tkip_mic_err,
  541. msdu_end->l3_header_padding,
  542. msdu_end->first_msdu,
  543. msdu_end->last_msdu,
  544. msdu_end->sa_idx,
  545. msdu_end->msdu_drop,
  546. msdu_end->reo_destination_indication,
  547. msdu_end->flow_idx,
  548. msdu_end->fse_metadata,
  549. msdu_end->cce_metadata,
  550. msdu_end->sa_sw_peer_id);
  551. }
  552. #else
  553. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  554. uint8_t dbg_level)
  555. {
  556. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  557. struct rx_mpdu_info *mpdu_info =
  558. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  559. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  560. "rx_mpdu_start tlv (1/5) - "
  561. "rx_reo_queue_desc_addr_31_0 :%x"
  562. "rx_reo_queue_desc_addr_39_32 :%x"
  563. "receive_queue_number:%x "
  564. "pre_delim_err_warning:%x "
  565. "first_delim_err:%x "
  566. "reserved_2a:%x "
  567. "pn_31_0:%x "
  568. "pn_63_32:%x "
  569. "pn_95_64:%x "
  570. "pn_127_96:%x "
  571. "epd_en:%x "
  572. "all_frames_shall_be_encrypted :%x"
  573. "encrypt_type:%x "
  574. "wep_key_width_for_variable_key :%x"
  575. "mesh_sta:%x "
  576. "bssid_hit:%x "
  577. "bssid_number:%x "
  578. "tid:%x "
  579. "reserved_7a:%x ",
  580. mpdu_info->rx_reo_queue_desc_addr_31_0,
  581. mpdu_info->rx_reo_queue_desc_addr_39_32,
  582. mpdu_info->receive_queue_number,
  583. mpdu_info->pre_delim_err_warning,
  584. mpdu_info->first_delim_err,
  585. mpdu_info->reserved_2a,
  586. mpdu_info->pn_31_0,
  587. mpdu_info->pn_63_32,
  588. mpdu_info->pn_95_64,
  589. mpdu_info->pn_127_96,
  590. mpdu_info->epd_en,
  591. mpdu_info->all_frames_shall_be_encrypted,
  592. mpdu_info->encrypt_type,
  593. mpdu_info->wep_key_width_for_variable_key,
  594. mpdu_info->mesh_sta,
  595. mpdu_info->bssid_hit,
  596. mpdu_info->bssid_number,
  597. mpdu_info->tid,
  598. mpdu_info->reserved_7a);
  599. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  600. "rx_mpdu_start tlv (2/5) - "
  601. "ast_index:%x "
  602. "sw_peer_id:%x "
  603. "mpdu_frame_control_valid:%x "
  604. "mpdu_duration_valid:%x "
  605. "mac_addr_ad1_valid:%x "
  606. "mac_addr_ad2_valid:%x "
  607. "mac_addr_ad3_valid:%x "
  608. "mac_addr_ad4_valid:%x "
  609. "mpdu_sequence_control_valid :%x"
  610. "mpdu_qos_control_valid:%x "
  611. "mpdu_ht_control_valid:%x "
  612. "frame_encryption_info_valid :%x",
  613. mpdu_info->ast_index,
  614. mpdu_info->sw_peer_id,
  615. mpdu_info->mpdu_frame_control_valid,
  616. mpdu_info->mpdu_duration_valid,
  617. mpdu_info->mac_addr_ad1_valid,
  618. mpdu_info->mac_addr_ad2_valid,
  619. mpdu_info->mac_addr_ad3_valid,
  620. mpdu_info->mac_addr_ad4_valid,
  621. mpdu_info->mpdu_sequence_control_valid,
  622. mpdu_info->mpdu_qos_control_valid,
  623. mpdu_info->mpdu_ht_control_valid,
  624. mpdu_info->frame_encryption_info_valid);
  625. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  626. "rx_mpdu_start tlv (3/5) - "
  627. "mpdu_fragment_number:%x "
  628. "more_fragment_flag:%x "
  629. "reserved_11a:%x "
  630. "fr_ds:%x "
  631. "to_ds:%x "
  632. "encrypted:%x "
  633. "mpdu_retry:%x "
  634. "mpdu_sequence_number:%x ",
  635. mpdu_info->mpdu_fragment_number,
  636. mpdu_info->more_fragment_flag,
  637. mpdu_info->reserved_11a,
  638. mpdu_info->fr_ds,
  639. mpdu_info->to_ds,
  640. mpdu_info->encrypted,
  641. mpdu_info->mpdu_retry,
  642. mpdu_info->mpdu_sequence_number);
  643. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  644. "rx_mpdu_start tlv (4/5) - "
  645. "mpdu_frame_control_field:%x "
  646. "mpdu_duration_field:%x ",
  647. mpdu_info->mpdu_frame_control_field,
  648. mpdu_info->mpdu_duration_field);
  649. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  650. "rx_mpdu_start tlv (5/5) - "
  651. "mac_addr_ad1_31_0:%x "
  652. "mac_addr_ad1_47_32:%x "
  653. "mac_addr_ad2_15_0:%x "
  654. "mac_addr_ad2_47_16:%x "
  655. "mac_addr_ad3_31_0:%x "
  656. "mac_addr_ad3_47_32:%x "
  657. "mpdu_sequence_control_field :%x"
  658. "mac_addr_ad4_31_0:%x "
  659. "mac_addr_ad4_47_32:%x "
  660. "mpdu_qos_control_field:%x ",
  661. mpdu_info->mac_addr_ad1_31_0,
  662. mpdu_info->mac_addr_ad1_47_32,
  663. mpdu_info->mac_addr_ad2_15_0,
  664. mpdu_info->mac_addr_ad2_47_16,
  665. mpdu_info->mac_addr_ad3_31_0,
  666. mpdu_info->mac_addr_ad3_47_32,
  667. mpdu_info->mpdu_sequence_control_field,
  668. mpdu_info->mac_addr_ad4_31_0,
  669. mpdu_info->mac_addr_ad4_47_32,
  670. mpdu_info->mpdu_qos_control_field);
  671. }
  672. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  673. uint8_t dbg_level)
  674. {
  675. struct rx_msdu_end *msdu_end =
  676. (struct rx_msdu_end *)msduend;
  677. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  678. "rx_msdu_end tlv - "
  679. "key_id_octet: %d "
  680. "cce_super_rule: %d "
  681. "cce_classify_not_done_truncat: %d "
  682. "cce_classify_not_done_cce_dis: %d "
  683. "rule_indication_31_0: %d "
  684. "tcp_udp_chksum: %d "
  685. "sa_idx_timeout: %d "
  686. "da_idx_timeout: %d "
  687. "msdu_limit_error: %d "
  688. "flow_idx_timeout: %d "
  689. "flow_idx_invalid: %d "
  690. "wifi_parser_error: %d "
  691. "sa_is_valid: %d "
  692. "da_is_valid: %d "
  693. "da_is_mcbc: %d "
  694. "tkip_mic_err: %d "
  695. "l3_header_padding: %d "
  696. "first_msdu: %d "
  697. "last_msdu: %d "
  698. "sa_idx: %d "
  699. "msdu_drop: %d "
  700. "reo_destination_indication: %d "
  701. "flow_idx: %d "
  702. "fse_metadata: %d "
  703. "cce_metadata: %d "
  704. "sa_sw_peer_id: %d ",
  705. msdu_end->key_id_octet,
  706. msdu_end->cce_super_rule,
  707. msdu_end->cce_classify_not_done_truncate,
  708. msdu_end->cce_classify_not_done_cce_dis,
  709. msdu_end->rule_indication_31_0,
  710. msdu_end->tcp_udp_chksum,
  711. msdu_end->sa_idx_timeout,
  712. msdu_end->da_idx_timeout,
  713. msdu_end->msdu_limit_error,
  714. msdu_end->flow_idx_timeout,
  715. msdu_end->flow_idx_invalid,
  716. msdu_end->wifi_parser_error,
  717. msdu_end->sa_is_valid,
  718. msdu_end->da_is_valid,
  719. msdu_end->da_is_mcbc,
  720. msdu_end->tkip_mic_err,
  721. msdu_end->l3_header_padding,
  722. msdu_end->first_msdu,
  723. msdu_end->last_msdu,
  724. msdu_end->sa_idx,
  725. msdu_end->msdu_drop,
  726. msdu_end->reo_destination_indication,
  727. msdu_end->flow_idx,
  728. msdu_end->fse_metadata,
  729. msdu_end->cce_metadata,
  730. msdu_end->sa_sw_peer_id);
  731. }
  732. #endif
  733. /**
  734. * hal_reo_status_get_header_9224 - Process reo desc info
  735. * @d - Pointer to reo descriptor
  736. * @b - tlv type info
  737. * @h1 - Pointer to hal_reo_status_header where info to be stored
  738. *
  739. * Return - none.
  740. *
  741. */
  742. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  743. int b, void *h1)
  744. {
  745. uint64_t *d = (uint64_t *)ring_desc;
  746. uint64_t val1 = 0;
  747. struct hal_reo_status_header *h =
  748. (struct hal_reo_status_header *)h1;
  749. /* Offsets of descriptor fields defined in HW headers start
  750. * from the field after TLV header
  751. */
  752. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  753. switch (b) {
  754. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  755. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  756. STATUS_HEADER_REO_STATUS_NUMBER)];
  757. break;
  758. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  759. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  760. STATUS_HEADER_REO_STATUS_NUMBER)];
  761. break;
  762. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  763. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  764. STATUS_HEADER_REO_STATUS_NUMBER)];
  765. break;
  766. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  767. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  768. STATUS_HEADER_REO_STATUS_NUMBER)];
  769. break;
  770. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  771. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  772. STATUS_HEADER_REO_STATUS_NUMBER)];
  773. break;
  774. case HAL_REO_DESC_THRES_STATUS_TLV:
  775. val1 =
  776. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  777. STATUS_HEADER_REO_STATUS_NUMBER)];
  778. break;
  779. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  780. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  781. STATUS_HEADER_REO_STATUS_NUMBER)];
  782. break;
  783. default:
  784. qdf_nofl_err("ERROR: Unknown tlv\n");
  785. break;
  786. }
  787. h->cmd_num =
  788. HAL_GET_FIELD(
  789. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  790. val1);
  791. h->exec_time =
  792. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  793. CMD_EXECUTION_TIME, val1);
  794. h->status =
  795. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  796. REO_CMD_EXECUTION_STATUS, val1);
  797. switch (b) {
  798. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  799. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  800. STATUS_HEADER_TIMESTAMP)];
  801. break;
  802. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  803. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  804. STATUS_HEADER_TIMESTAMP)];
  805. break;
  806. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  807. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  808. STATUS_HEADER_TIMESTAMP)];
  809. break;
  810. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  811. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  812. STATUS_HEADER_TIMESTAMP)];
  813. break;
  814. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  815. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  816. STATUS_HEADER_TIMESTAMP)];
  817. break;
  818. case HAL_REO_DESC_THRES_STATUS_TLV:
  819. val1 =
  820. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  821. STATUS_HEADER_TIMESTAMP)];
  822. break;
  823. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  824. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  825. STATUS_HEADER_TIMESTAMP)];
  826. break;
  827. default:
  828. qdf_nofl_err("ERROR: Unknown tlv\n");
  829. break;
  830. }
  831. h->tstamp =
  832. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  833. }
  834. static
  835. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  836. {
  837. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  838. }
  839. static
  840. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  841. {
  842. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  843. }
  844. static
  845. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  846. {
  847. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  848. }
  849. static
  850. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  851. {
  852. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  853. }
  854. /**
  855. * hal_reo_config_9224(): Set reo config parameters
  856. * @soc: hal soc handle
  857. * @reg_val: value to be set
  858. * @reo_params: reo parameters
  859. *
  860. * Return: void
  861. */
  862. static void
  863. hal_reo_config_9224(struct hal_soc *soc,
  864. uint32_t reg_val,
  865. struct hal_reo_params *reo_params)
  866. {
  867. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  868. }
  869. /**
  870. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  871. * @msdu_details_ptr - Pointer to msdu_details_ptr
  872. *
  873. * Return - Pointer to rx_msdu_desc_info structure.
  874. *
  875. */
  876. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  877. {
  878. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  879. }
  880. /**
  881. * hal_rx_link_desc_msdu0_ptr_9224 - Get pointer to rx_msdu details
  882. * @link_desc - Pointer to link desc
  883. *
  884. * Return - Pointer to rx_msdu_details structure
  885. *
  886. */
  887. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  888. {
  889. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  890. }
  891. /**
  892. * hal_get_window_address_9224(): Function to get hp/tp address
  893. * @hal_soc: Pointer to hal_soc
  894. * @addr: address offset of register
  895. *
  896. * Return: modified address offset of register
  897. */
  898. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  899. qdf_iomem_t addr)
  900. {
  901. uint32_t offset = addr - hal_soc->dev_base_addr;
  902. qdf_iomem_t new_offset;
  903. /*
  904. * If offset lies within DP register range, use 3rd window to write
  905. * into DP region.
  906. */
  907. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  908. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  909. (offset & WINDOW_RANGE_MASK));
  910. /*
  911. * If offset lies within CE register range, use 2nd window to write
  912. * into CE region.
  913. */
  914. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  915. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  916. (offset & WINDOW_RANGE_MASK));
  917. } else {
  918. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  919. "%s: ERROR: Accessing Wrong register\n", __func__);
  920. qdf_assert_always(0);
  921. return 0;
  922. }
  923. return new_offset;
  924. }
  925. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  926. {
  927. /* Write value into window configuration register */
  928. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  929. WINDOW_CONFIGURATION_VALUE_9224);
  930. }
  931. static
  932. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  933. uint32_t *remap1, uint32_t *remap2)
  934. {
  935. switch (num_rings) {
  936. case 1:
  937. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  938. HAL_REO_REMAP_IX2(ring[0], 17) |
  939. HAL_REO_REMAP_IX2(ring[0], 18) |
  940. HAL_REO_REMAP_IX2(ring[0], 19) |
  941. HAL_REO_REMAP_IX2(ring[0], 20) |
  942. HAL_REO_REMAP_IX2(ring[0], 21) |
  943. HAL_REO_REMAP_IX2(ring[0], 22) |
  944. HAL_REO_REMAP_IX2(ring[0], 23);
  945. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  946. HAL_REO_REMAP_IX3(ring[0], 25) |
  947. HAL_REO_REMAP_IX3(ring[0], 26) |
  948. HAL_REO_REMAP_IX3(ring[0], 27) |
  949. HAL_REO_REMAP_IX3(ring[0], 28) |
  950. HAL_REO_REMAP_IX3(ring[0], 29) |
  951. HAL_REO_REMAP_IX3(ring[0], 30) |
  952. HAL_REO_REMAP_IX3(ring[0], 31);
  953. break;
  954. case 2:
  955. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  956. HAL_REO_REMAP_IX2(ring[0], 17) |
  957. HAL_REO_REMAP_IX2(ring[1], 18) |
  958. HAL_REO_REMAP_IX2(ring[1], 19) |
  959. HAL_REO_REMAP_IX2(ring[0], 20) |
  960. HAL_REO_REMAP_IX2(ring[0], 21) |
  961. HAL_REO_REMAP_IX2(ring[1], 22) |
  962. HAL_REO_REMAP_IX2(ring[1], 23);
  963. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  964. HAL_REO_REMAP_IX3(ring[0], 25) |
  965. HAL_REO_REMAP_IX3(ring[1], 26) |
  966. HAL_REO_REMAP_IX3(ring[1], 27) |
  967. HAL_REO_REMAP_IX3(ring[0], 28) |
  968. HAL_REO_REMAP_IX3(ring[0], 29) |
  969. HAL_REO_REMAP_IX3(ring[1], 30) |
  970. HAL_REO_REMAP_IX3(ring[1], 31);
  971. break;
  972. case 3:
  973. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  974. HAL_REO_REMAP_IX2(ring[1], 17) |
  975. HAL_REO_REMAP_IX2(ring[2], 18) |
  976. HAL_REO_REMAP_IX2(ring[0], 19) |
  977. HAL_REO_REMAP_IX2(ring[1], 20) |
  978. HAL_REO_REMAP_IX2(ring[2], 21) |
  979. HAL_REO_REMAP_IX2(ring[0], 22) |
  980. HAL_REO_REMAP_IX2(ring[1], 23);
  981. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  982. HAL_REO_REMAP_IX3(ring[0], 25) |
  983. HAL_REO_REMAP_IX3(ring[1], 26) |
  984. HAL_REO_REMAP_IX3(ring[2], 27) |
  985. HAL_REO_REMAP_IX3(ring[0], 28) |
  986. HAL_REO_REMAP_IX3(ring[1], 29) |
  987. HAL_REO_REMAP_IX3(ring[2], 30) |
  988. HAL_REO_REMAP_IX3(ring[0], 31);
  989. break;
  990. case 4:
  991. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  992. HAL_REO_REMAP_IX2(ring[1], 17) |
  993. HAL_REO_REMAP_IX2(ring[2], 18) |
  994. HAL_REO_REMAP_IX2(ring[3], 19) |
  995. HAL_REO_REMAP_IX2(ring[0], 20) |
  996. HAL_REO_REMAP_IX2(ring[1], 21) |
  997. HAL_REO_REMAP_IX2(ring[2], 22) |
  998. HAL_REO_REMAP_IX2(ring[3], 23);
  999. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1000. HAL_REO_REMAP_IX3(ring[1], 25) |
  1001. HAL_REO_REMAP_IX3(ring[2], 26) |
  1002. HAL_REO_REMAP_IX3(ring[3], 27) |
  1003. HAL_REO_REMAP_IX3(ring[0], 28) |
  1004. HAL_REO_REMAP_IX3(ring[1], 29) |
  1005. HAL_REO_REMAP_IX3(ring[2], 30) |
  1006. HAL_REO_REMAP_IX3(ring[3], 31);
  1007. break;
  1008. }
  1009. }
  1010. static
  1011. void hal_compute_reo_remap_ix0_9224(struct hal_soc *soc)
  1012. {
  1013. uint32_t remap0;
  1014. remap0 = HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1015. (REO_REG_REG_BASE));
  1016. remap0 &= ~(HAL_REO_REMAP_IX0(0xF, 6));
  1017. remap0 |= HAL_REO_REMAP_IX0(REO2PPE_DST_RING, 6);
  1018. HAL_REG_WRITE(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1019. (REO_REG_REG_BASE), remap0);
  1020. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR 0x%x",
  1021. HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1022. (REO_REG_REG_BASE)));
  1023. }
  1024. /**
  1025. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1026. * @fst: Pointer to the Rx Flow Search Table
  1027. * @table_offset: offset into the table where the flow is to be setup
  1028. * @flow: Flow Parameters
  1029. *
  1030. * Return: Success/Failure
  1031. */
  1032. static void *
  1033. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1034. uint8_t *rx_flow)
  1035. {
  1036. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1037. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1038. uint8_t *fse;
  1039. bool fse_valid;
  1040. if (table_offset >= fst->max_entries) {
  1041. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1042. "HAL FSE table offset %u exceeds max entries %u",
  1043. table_offset, fst->max_entries);
  1044. return NULL;
  1045. }
  1046. fse = (uint8_t *)fst->base_vaddr +
  1047. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1048. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1049. if (fse_valid) {
  1050. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1051. "HAL FSE %pK already valid", fse);
  1052. return NULL;
  1053. }
  1054. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1055. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1056. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1057. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1058. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1059. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1060. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1061. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1062. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1063. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1064. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1065. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1066. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1067. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1068. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1069. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1070. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1071. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1072. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1073. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1074. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1075. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1076. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1077. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1078. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1079. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1080. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1081. (flow->tuple_info.dest_port));
  1082. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1083. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1084. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1085. (flow->tuple_info.src_port));
  1086. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1087. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1088. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1089. flow->tuple_info.l4_protocol);
  1090. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1091. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1092. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1093. flow->reo_destination_handler);
  1094. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1095. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1096. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1097. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1098. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1099. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1100. flow->fse_metadata);
  1101. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1102. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1103. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1104. REO_DESTINATION_INDICATION,
  1105. flow->reo_destination_indication);
  1106. /* Reset all the other fields in FSE */
  1107. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1108. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1109. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1110. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1111. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1112. return fse;
  1113. }
  1114. #ifndef NO_RX_PKT_HDR_TLV
  1115. /**
  1116. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1117. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1118. * @ dbg_level: log level.
  1119. *
  1120. * Return: void
  1121. */
  1122. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1123. uint8_t dbg_level)
  1124. {
  1125. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1126. hal_verbose_debug("\n---------------\n"
  1127. "rx_pkt_hdr_tlv\n"
  1128. "---------------\n"
  1129. "phy_ppdu_id %llu ",
  1130. pkt_hdr_tlv->phy_ppdu_id);
  1131. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1132. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1133. }
  1134. #else
  1135. /**
  1136. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1137. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1138. * @ dbg_level: log level.
  1139. *
  1140. * Return: void
  1141. */
  1142. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1143. uint8_t dbg_level)
  1144. {
  1145. }
  1146. #endif
  1147. /*
  1148. * hal_tx_dump_ppe_vp_entry_9224()
  1149. * @hal_soc_hdl: HAL SoC handle
  1150. *
  1151. * Return: void
  1152. */
  1153. static inline
  1154. void hal_tx_dump_ppe_vp_entry_9224(hal_soc_handle_t hal_soc_hdl)
  1155. {
  1156. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1157. uint32_t reg_addr, reg_val = 0, i;
  1158. for (i = 0; i < HAL_PPE_VP_ENTRIES_MAX; i++) {
  1159. reg_addr =
  1160. HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_ADDR(
  1161. MAC_TCL_REG_REG_BASE,
  1162. i);
  1163. reg_val = HAL_REG_READ(soc, reg_addr);
  1164. hal_verbose_debug("%d: 0x%x\n", i, reg_val);
  1165. }
  1166. }
  1167. /**
  1168. * hal_rx_dump_pkt_tlvs_9224(): API to print RX Pkt TLVS QCN9224
  1169. * @hal_soc_hdl: hal_soc handle
  1170. * @buf: pointer the pkt buffer
  1171. * @dbg_level: log level
  1172. *
  1173. * Return: void
  1174. */
  1175. #ifdef CONFIG_WORD_BASED_TLV
  1176. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1177. uint8_t *buf, uint8_t dbg_level)
  1178. {
  1179. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1180. struct rx_msdu_end_compact *msdu_end =
  1181. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1182. struct rx_mpdu_start_compact *mpdu_start =
  1183. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1184. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1185. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1186. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1187. }
  1188. #else
  1189. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1190. uint8_t *buf, uint8_t dbg_level)
  1191. {
  1192. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1193. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1194. struct rx_mpdu_start *mpdu_start =
  1195. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1196. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1197. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1198. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1199. }
  1200. #endif
  1201. #define HAL_NUM_TCL_BANKS_9224 48
  1202. /**
  1203. * hal_cmem_write_9224() - function for CMEM buffer writing
  1204. * @hal_soc_hdl: HAL SOC handle
  1205. * @offset: CMEM address
  1206. * @value: value to write
  1207. *
  1208. * Return: None.
  1209. */
  1210. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1211. uint32_t offset,
  1212. uint32_t value)
  1213. {
  1214. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1215. pld_reg_write(hal->qdf_dev->dev, offset, value, NULL);
  1216. }
  1217. /**
  1218. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1219. *
  1220. * Returns: number of bank
  1221. */
  1222. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1223. {
  1224. return HAL_NUM_TCL_BANKS_9224;
  1225. }
  1226. static void hal_reo_setup_9224(struct hal_soc *soc, void *reoparams,
  1227. int qref_reset)
  1228. {
  1229. uint32_t reg_val;
  1230. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1231. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1232. REO_REG_REG_BASE));
  1233. hal_reo_config_9224(soc, reg_val, reo_params);
  1234. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1235. /* TODO: Setup destination ring mapping if enabled */
  1236. /* TODO: Error destination ring setting is left to default.
  1237. * Default setting is to send all errors to release ring.
  1238. */
  1239. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1240. hal_setup_reo_swap(soc);
  1241. HAL_REG_WRITE(soc,
  1242. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1243. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1244. HAL_REG_WRITE(soc,
  1245. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1246. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1247. HAL_REG_WRITE(soc,
  1248. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1249. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1250. HAL_REG_WRITE(soc,
  1251. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1252. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1253. /*
  1254. * When hash based routing is enabled, routing of the rx packet
  1255. * is done based on the following value: 1 _ _ _ _ The last 4
  1256. * bits are based on hash[3:0]. This means the possible values
  1257. * are 0x10 to 0x1f. This value is used to look-up the
  1258. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1259. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1260. * registers need to be configured to set-up the 16 entries to
  1261. * map the hash values to a ring number. There are 3 bits per
  1262. * hash entry – which are mapped as follows:
  1263. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1264. * 7: NOT_USED.
  1265. */
  1266. if (reo_params->rx_hash_enabled) {
  1267. hal_compute_reo_remap_ix0_9224(soc);
  1268. HAL_REG_WRITE(soc,
  1269. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1270. (REO_REG_REG_BASE), reo_params->remap0);
  1271. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1272. HAL_REG_READ(soc,
  1273. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1274. REO_REG_REG_BASE)));
  1275. HAL_REG_WRITE(soc,
  1276. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1277. (REO_REG_REG_BASE), reo_params->remap1);
  1278. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1279. HAL_REG_READ(soc,
  1280. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1281. REO_REG_REG_BASE)));
  1282. HAL_REG_WRITE(soc,
  1283. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1284. (REO_REG_REG_BASE), reo_params->remap2);
  1285. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1286. HAL_REG_READ(soc,
  1287. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1288. REO_REG_REG_BASE)));
  1289. }
  1290. /* TODO: Check if the following registers shoould be setup by host:
  1291. * AGING_CONTROL
  1292. * HIGH_MEMORY_THRESHOLD
  1293. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1294. * GLOBAL_LINK_DESC_COUNT_CTRL
  1295. */
  1296. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc, qref_reset);
  1297. }
  1298. static uint16_t hal_get_rx_max_ba_window_qcn9224(int tid)
  1299. {
  1300. return HAL_RX_BA_WINDOW_1024;
  1301. }
  1302. /**
  1303. * hal_qcn9224_get_reo_qdesc_size()- Get the reo queue descriptor size
  1304. * from the give Block-Ack window size
  1305. * Return: reo queue descriptor size
  1306. */
  1307. static uint32_t hal_qcn9224_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1308. {
  1309. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1310. * NON_QOS_TID until HW issues are resolved.
  1311. */
  1312. if (tid != HAL_NON_QOS_TID)
  1313. ba_window_size = hal_get_rx_max_ba_window_qcn9224(tid);
  1314. /* Return descriptor size corresponding to window size of 2 since
  1315. * we set ba_window_size to 2 while setting up REO descriptors as
  1316. * a WAR to get 2k jump exception aggregates are received without
  1317. * a BA session.
  1318. */
  1319. if (ba_window_size <= 1) {
  1320. if (tid != HAL_NON_QOS_TID)
  1321. return sizeof(struct rx_reo_queue) +
  1322. sizeof(struct rx_reo_queue_ext);
  1323. else
  1324. return sizeof(struct rx_reo_queue);
  1325. }
  1326. if (ba_window_size <= 105)
  1327. return sizeof(struct rx_reo_queue) +
  1328. sizeof(struct rx_reo_queue_ext);
  1329. if (ba_window_size <= 210)
  1330. return sizeof(struct rx_reo_queue) +
  1331. (2 * sizeof(struct rx_reo_queue_ext));
  1332. if (ba_window_size <= 256)
  1333. return sizeof(struct rx_reo_queue) +
  1334. (3 * sizeof(struct rx_reo_queue_ext));
  1335. return sizeof(struct rx_reo_queue) +
  1336. (10 * sizeof(struct rx_reo_queue_ext)) +
  1337. sizeof(struct rx_reo_queue_1k);
  1338. }
  1339. /*
  1340. * hal_tx_dump_ppe_vp_entry_9224()
  1341. * @hal_soc_hdl: HAL SoC handle
  1342. *
  1343. * Return: Number of PPE VP entries
  1344. */
  1345. static
  1346. uint32_t hal_tx_get_num_ppe_vp_tbl_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1347. {
  1348. return HAL_PPE_VP_ENTRIES_MAX;
  1349. }
  1350. /**
  1351. * hal_rx_tlv_msdu_done_copy_get_9224() - Get msdu done copy bit from rx_tlv
  1352. *
  1353. * Returns: msdu done copy bit
  1354. */
  1355. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_9224(uint8_t *buf)
  1356. {
  1357. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1358. }
  1359. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1360. {
  1361. /* init and setup */
  1362. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1363. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1364. hal_soc->ops->hal_srng_hw_disable = hal_srng_hw_disable_generic;
  1365. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1366. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1367. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1368. /* tx */
  1369. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1370. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1371. hal_soc->ops->hal_tx_comp_get_status =
  1372. hal_tx_comp_get_status_generic_be;
  1373. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1374. hal_tx_init_cmd_credit_ring_9224;
  1375. hal_soc->ops->hal_tx_set_ppe_cmn_cfg =
  1376. hal_tx_set_ppe_cmn_config_9224;
  1377. hal_soc->ops->hal_tx_set_ppe_vp_entry =
  1378. hal_tx_set_ppe_vp_entry_9224;
  1379. hal_soc->ops->hal_tx_set_ppe_pri2tid =
  1380. hal_tx_set_ppe_pri2tid_map_9224;
  1381. hal_soc->ops->hal_tx_update_ppe_pri2tid =
  1382. hal_tx_update_ppe_pri2tid_9224;
  1383. hal_soc->ops->hal_tx_dump_ppe_vp_entry =
  1384. hal_tx_dump_ppe_vp_entry_9224;
  1385. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries =
  1386. hal_tx_get_num_ppe_vp_tbl_entries_9224;
  1387. hal_soc->ops->hal_tx_enable_pri2tid_map =
  1388. hal_tx_enable_pri2tid_map_9224;
  1389. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1390. hal_tx_config_rbm_mapping_be_9224;
  1391. /* rx */
  1392. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1393. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1394. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1395. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1396. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1397. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1398. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1399. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1400. hal_rx_dump_mpdu_start_tlv_9224;
  1401. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1402. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1403. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1404. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1405. hal_rx_tlv_reception_type_get_be;
  1406. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1407. hal_rx_msdu_end_da_idx_get_be;
  1408. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1409. hal_rx_msdu_desc_info_get_ptr_9224;
  1410. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1411. hal_rx_link_desc_msdu0_ptr_9224;
  1412. hal_soc->ops->hal_reo_status_get_header =
  1413. hal_reo_status_get_header_9224;
  1414. #ifdef QCA_MONITOR_2_0_SUPPORT
  1415. hal_soc->ops->hal_rx_status_get_tlv_info =
  1416. hal_rx_status_get_tlv_info_wrapper_be;
  1417. #endif
  1418. hal_soc->ops->hal_rx_wbm_err_info_get =
  1419. hal_rx_wbm_err_info_get_generic_be;
  1420. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1421. hal_tx_set_pcp_tid_map_generic_be;
  1422. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1423. hal_tx_update_pcp_tid_generic_be;
  1424. hal_soc->ops->hal_tx_set_tidmap_prty =
  1425. hal_tx_update_tidmap_prty_generic_be;
  1426. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1427. hal_rx_get_rx_fragment_number_be,
  1428. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1429. hal_rx_tlv_da_is_mcbc_get_be;
  1430. hal_soc->ops->hal_rx_msdu_end_is_tkip_mic_err =
  1431. hal_rx_tlv_is_tkip_mic_err_get_be;
  1432. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1433. hal_rx_tlv_sa_is_valid_get_be;
  1434. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1435. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1436. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1437. hal_rx_tlv_l3_hdr_padding_get_be;
  1438. hal_soc->ops->hal_rx_encryption_info_valid =
  1439. hal_rx_encryption_info_valid_be;
  1440. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1441. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1442. hal_rx_tlv_first_msdu_get_be;
  1443. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1444. hal_rx_tlv_da_is_valid_get_be;
  1445. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1446. hal_rx_tlv_last_msdu_get_be;
  1447. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1448. hal_rx_get_mpdu_mac_ad4_valid_be;
  1449. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1450. hal_rx_mpdu_start_sw_peer_id_get_be;
  1451. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1452. hal_rx_msdu_peer_meta_data_get_be;
  1453. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1454. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1455. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1456. hal_rx_get_mpdu_frame_control_valid_be;
  1457. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1458. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1459. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1460. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1461. hal_rx_get_mpdu_sequence_control_valid_be;
  1462. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1463. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1464. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1465. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1466. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1467. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1468. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1469. hal_rx_msdu0_buffer_addr_lsb_9224;
  1470. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1471. hal_rx_msdu_desc_info_ptr_get_9224;
  1472. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1473. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1474. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1475. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1476. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1477. hal_rx_get_mac_addr2_valid_be;
  1478. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1479. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1480. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1481. hal_rx_msdu_flow_idx_invalid_be;
  1482. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1483. hal_rx_msdu_flow_idx_timeout_be;
  1484. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1485. hal_rx_msdu_fse_metadata_get_be;
  1486. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1487. hal_rx_msdu_cce_match_get_be;
  1488. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1489. hal_rx_msdu_cce_metadata_get_be;
  1490. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1491. hal_rx_msdu_get_flow_params_be;
  1492. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1493. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1494. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1495. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1496. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1497. #else
  1498. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1499. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1500. #endif
  1501. /* rx - msdu fast path info fields */
  1502. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1503. hal_rx_msdu_packet_metadata_get_generic_be;
  1504. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1505. hal_rx_mpdu_start_tlv_tag_valid_be;
  1506. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1507. hal_rx_wbm_err_msdu_continuation_get_9224;
  1508. /* rx - TLV struct offsets */
  1509. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1510. hal_rx_msdu_end_offset_get_generic;
  1511. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1512. hal_rx_mpdu_start_offset_get_generic;
  1513. #ifndef NO_RX_PKT_HDR_TLV
  1514. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1515. hal_rx_pkt_tlv_offset_get_generic;
  1516. #endif
  1517. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1518. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1519. hal_rx_flow_get_tuple_info_be;
  1520. hal_soc->ops->hal_rx_flow_delete_entry =
  1521. hal_rx_flow_delete_entry_be;
  1522. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1523. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1524. hal_compute_reo_remap_ix2_ix3_9224;
  1525. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1526. hal_rx_msdu_get_reo_destination_indication_be;
  1527. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1528. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1529. hal_rx_msdu_is_wlan_mcast_generic_be;
  1530. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1531. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1532. hal_rx_tlv_decap_format_get_be;
  1533. #ifdef RECEIVE_OFFLOAD
  1534. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1535. hal_rx_tlv_get_offload_info_be;
  1536. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1537. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1538. #endif
  1539. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1540. hal_rx_tlv_msdu_done_copy_get_9224;
  1541. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1542. hal_rx_msdu_start_msdu_len_get_be;
  1543. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1544. hal_rx_get_frame_ctrl_field_be;
  1545. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1546. #ifndef CONFIG_WORD_BASED_TLV
  1547. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1548. hal_rx_mpdu_info_ampdu_flag_get_be;
  1549. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1550. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1551. hal_rx_hw_desc_get_ppduid_get_be;
  1552. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1553. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1554. hal_rx_attn_phy_ppdu_id_get_be;
  1555. hal_soc->ops->hal_rx_get_filter_category =
  1556. hal_rx_get_filter_category_be;
  1557. #endif
  1558. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1559. hal_rx_msdu_start_msdu_len_set_be;
  1560. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1561. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1562. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1563. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1564. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1565. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1566. hal_rx_tlv_decrypt_err_get_be;
  1567. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1568. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1569. hal_rx_tlv_get_is_decrypted_be;
  1570. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1571. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1572. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1573. hal_rx_priv_info_set_in_tlv_be;
  1574. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1575. hal_rx_priv_info_get_from_tlv_be;
  1576. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1577. hal_soc->ops->hal_reo_setup = hal_reo_setup_9224;
  1578. hal_soc->ops->hal_reo_config_reo2ppe_dest_info = NULL;
  1579. #ifdef REO_SHARED_QREF_TABLE_EN
  1580. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1581. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1582. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1583. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1584. hal_soc->ops->hal_reo_shared_qaddr_cache_clear = hal_reo_shared_qaddr_cache_clear_be;
  1585. #endif
  1586. /* Overwrite the default BE ops */
  1587. hal_soc->ops->hal_get_rx_max_ba_window =
  1588. hal_get_rx_max_ba_window_qcn9224;
  1589. hal_soc->ops->hal_get_reo_qdesc_size = hal_qcn9224_get_reo_qdesc_size;
  1590. /* TX MONITOR */
  1591. #ifdef QCA_MONITOR_2_0_SUPPORT
  1592. hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv =
  1593. hal_txmon_is_mon_buf_addr_tlv_generic_be;
  1594. hal_soc->ops->hal_txmon_populate_packet_info =
  1595. hal_txmon_populate_packet_info_generic_be;
  1596. hal_soc->ops->hal_txmon_status_parse_tlv =
  1597. hal_txmon_status_parse_tlv_generic_be;
  1598. hal_soc->ops->hal_txmon_status_get_num_users =
  1599. hal_txmon_status_get_num_users_generic_be;
  1600. #endif /* QCA_MONITOR_2_0_SUPPORT */
  1601. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1602. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1603. hal_tx_vdev_mismatch_routing_set_generic_be;
  1604. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1605. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1606. hal_soc->ops->hal_get_ba_aging_timeout =
  1607. hal_get_ba_aging_timeout_be_generic;
  1608. hal_soc->ops->hal_setup_link_idle_list =
  1609. hal_setup_link_idle_list_generic_be;
  1610. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1611. hal_cookie_conversion_reg_cfg_generic_be;
  1612. hal_soc->ops->hal_set_ba_aging_timeout =
  1613. hal_set_ba_aging_timeout_be_generic;
  1614. hal_soc->ops->hal_tx_populate_bank_register =
  1615. hal_tx_populate_bank_register_be;
  1616. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1617. hal_tx_vdev_mcast_ctrl_set_be;
  1618. #ifdef CONFIG_WORD_BASED_TLV
  1619. hal_soc->ops->hal_rx_mpdu_start_wmask_get =
  1620. hal_rx_mpdu_start_wmask_get_be;
  1621. hal_soc->ops->hal_rx_msdu_end_wmask_get =
  1622. hal_rx_msdu_end_wmask_get_be;
  1623. #endif
  1624. hal_soc->ops->hal_get_tsf2_scratch_reg =
  1625. hal_get_tsf2_scratch_reg_qcn9224;
  1626. hal_soc->ops->hal_get_tqm_scratch_reg =
  1627. hal_get_tqm_scratch_reg_qcn9224;
  1628. hal_soc->ops->hal_tx_ring_halt_set = hal_tx_ppe2tcl_ring_halt_set_9224;
  1629. hal_soc->ops->hal_tx_ring_halt_reset =
  1630. hal_tx_ppe2tcl_ring_halt_reset_9224;
  1631. hal_soc->ops->hal_tx_ring_halt_poll =
  1632. hal_tx_ppe2tcl_ring_halt_done_9224;
  1633. };
  1634. /**
  1635. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  1636. * applicable only for QCN9224
  1637. * @hal_soc: HAL Soc handle
  1638. *
  1639. * Return: None
  1640. */
  1641. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  1642. {
  1643. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1644. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1645. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1646. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1647. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1648. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1649. }