hal_kiwi.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #include "hal_be_api.h"
  35. #include "reo_destination_ring_with_pn.h"
  36. #include "rx_reo_queue_1k.h"
  37. #include <hal_be_rx.h>
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  39. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  41. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  43. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  44. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  45. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  46. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  49. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  50. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  51. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  62. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  63. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  64. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  65. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  66. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  67. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  75. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  77. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  78. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  79. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  80. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  81. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  85. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  89. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  91. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  93. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  95. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  97. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  99. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  101. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  103. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  105. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  106. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  107. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  109. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  111. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  112. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  113. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  114. #include "hal_kiwi_tx.h"
  115. #include "hal_kiwi_rx.h"
  116. #include "hal_be_rx_tlv.h"
  117. #include <hal_generic_api.h>
  118. #include <hal_be_generic_api.h>
  119. #include "hal_be_api_mon.h"
  120. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  121. #ifdef QCA_GET_TSF_VIA_REG
  122. #define PCIE_PCIE_MHI_TIME_LOW 0xA28
  123. #define PCIE_PCIE_MHI_TIME_HIGH 0xA2C
  124. #define PMM_REG_BASE 0xB500FC
  125. #define FW_QTIME_CYCLES_PER_10_USEC 192
  126. #endif
  127. static uint32_t hal_get_link_desc_size_kiwi(void)
  128. {
  129. return LINK_DESC_SIZE;
  130. }
  131. /**
  132. * hal_rx_dump_msdu_end_tlv_kiwi: dump RX msdu_end TLV in structured
  133. * human readable format.
  134. * @ msdu_end: pointer the msdu_end TLV in pkt.
  135. * @ dbg_level: log level.
  136. *
  137. * Return: void
  138. */
  139. #ifdef QCA_WIFI_KIWI_V2
  140. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  141. uint8_t dbg_level)
  142. {
  143. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  144. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  145. "rx_msdu_end tlv (1/5)- "
  146. "rxpcu_mpdu_filter_in_category :%x "
  147. "sw_frame_group_id :%x "
  148. "reserved_0 :%x "
  149. "phy_ppdu_id :%x "
  150. "ip_hdr_chksum :%x "
  151. "reported_mpdu_length :%x "
  152. "reserved_1a :%x "
  153. "reserved_2a :%x "
  154. "cce_super_rule :%x "
  155. "cce_classify_not_done_truncate :%x "
  156. "cce_classify_not_done_cce_dis :%x "
  157. "cumulative_l3_checksum :%x "
  158. "rule_indication_31_0 :%x "
  159. "ipv6_options_crc :%x "
  160. "da_offset :%x "
  161. "sa_offset :%x "
  162. "da_offset_valid :%x "
  163. "sa_offset_valid :%x "
  164. "reserved_5a :%x "
  165. "l3_type :%x",
  166. msdu_end->rxpcu_mpdu_filter_in_category,
  167. msdu_end->sw_frame_group_id,
  168. msdu_end->reserved_0,
  169. msdu_end->phy_ppdu_id,
  170. msdu_end->ip_hdr_chksum,
  171. msdu_end->reported_mpdu_length,
  172. msdu_end->reserved_1a,
  173. msdu_end->reserved_2a,
  174. msdu_end->cce_super_rule,
  175. msdu_end->cce_classify_not_done_truncate,
  176. msdu_end->cce_classify_not_done_cce_dis,
  177. msdu_end->cumulative_l3_checksum,
  178. msdu_end->rule_indication_31_0,
  179. msdu_end->ipv6_options_crc,
  180. msdu_end->da_offset,
  181. msdu_end->sa_offset,
  182. msdu_end->da_offset_valid,
  183. msdu_end->sa_offset_valid,
  184. msdu_end->reserved_5a,
  185. msdu_end->l3_type);
  186. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  187. "rx_msdu_end tlv (2/5)- "
  188. "rule_indication_63_32 :%x "
  189. "tcp_seq_number :%x "
  190. "tcp_ack_number :%x "
  191. "tcp_flag :%x "
  192. "lro_eligible :%x "
  193. "reserved_9a :%x "
  194. "window_size :%x "
  195. "sa_sw_peer_id :%x "
  196. "sa_idx_timeout :%x "
  197. "da_idx_timeout :%x "
  198. "to_ds :%x "
  199. "tid :%x "
  200. "sa_is_valid :%x "
  201. "da_is_valid :%x "
  202. "da_is_mcbc :%x "
  203. "l3_header_padding :%x "
  204. "first_msdu :%x "
  205. "last_msdu :%x "
  206. "fr_ds :%x "
  207. "ip_chksum_fail_copy :%x "
  208. "sa_idx :%x "
  209. "da_idx_or_sw_peer_id :%x",
  210. msdu_end->rule_indication_63_32,
  211. msdu_end->tcp_seq_number,
  212. msdu_end->tcp_ack_number,
  213. msdu_end->tcp_flag,
  214. msdu_end->lro_eligible,
  215. msdu_end->reserved_9a,
  216. msdu_end->window_size,
  217. msdu_end->sa_sw_peer_id,
  218. msdu_end->sa_idx_timeout,
  219. msdu_end->da_idx_timeout,
  220. msdu_end->to_ds,
  221. msdu_end->tid,
  222. msdu_end->sa_is_valid,
  223. msdu_end->da_is_valid,
  224. msdu_end->da_is_mcbc,
  225. msdu_end->l3_header_padding,
  226. msdu_end->first_msdu,
  227. msdu_end->last_msdu,
  228. msdu_end->fr_ds,
  229. msdu_end->ip_chksum_fail_copy,
  230. msdu_end->sa_idx,
  231. msdu_end->da_idx_or_sw_peer_id);
  232. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  233. "rx_msdu_end tlv (3/5)- "
  234. "msdu_drop :%x "
  235. "reo_destination_indication :%x "
  236. "flow_idx :%x "
  237. "use_ppe :%x "
  238. "__reserved_g_0003 :%x "
  239. "vlan_ctag_stripped :%x "
  240. "vlan_stag_stripped :%x "
  241. "fragment_flag :%x "
  242. "fse_metadata :%x "
  243. "cce_metadata :%x "
  244. "tcp_udp_chksum :%x "
  245. "aggregation_count :%x "
  246. "flow_aggregation_continuation :%x "
  247. "fisa_timeout :%x "
  248. "tcp_udp_chksum_fail_copy :%x "
  249. "msdu_limit_error :%x "
  250. "flow_idx_timeout :%x "
  251. "flow_idx_invalid :%x "
  252. "cce_match :%x "
  253. "amsdu_parser_error :%x "
  254. "cumulative_ip_length :%x "
  255. "key_id_octet :%x "
  256. "reserved_16a :%x "
  257. "reserved_17a :%x "
  258. "service_code :%x "
  259. "priority_valid :%x "
  260. "intra_bss :%x "
  261. "dest_chip_id :%x "
  262. "multicast_echo :%x "
  263. "wds_learning_event :%x "
  264. "wds_roaming_event :%x "
  265. "wds_keep_alive_event :%x "
  266. "reserved_17b :%x",
  267. msdu_end->msdu_drop,
  268. msdu_end->reo_destination_indication,
  269. msdu_end->flow_idx,
  270. msdu_end->use_ppe,
  271. msdu_end->__reserved_g_0003,
  272. msdu_end->vlan_ctag_stripped,
  273. msdu_end->vlan_stag_stripped,
  274. msdu_end->fragment_flag,
  275. msdu_end->fse_metadata,
  276. msdu_end->cce_metadata,
  277. msdu_end->tcp_udp_chksum,
  278. msdu_end->aggregation_count,
  279. msdu_end->flow_aggregation_continuation,
  280. msdu_end->fisa_timeout,
  281. msdu_end->tcp_udp_chksum_fail_copy,
  282. msdu_end->msdu_limit_error,
  283. msdu_end->flow_idx_timeout,
  284. msdu_end->flow_idx_invalid,
  285. msdu_end->cce_match,
  286. msdu_end->amsdu_parser_error,
  287. msdu_end->cumulative_ip_length,
  288. msdu_end->key_id_octet,
  289. msdu_end->reserved_16a,
  290. msdu_end->reserved_17a,
  291. msdu_end->service_code,
  292. msdu_end->priority_valid,
  293. msdu_end->intra_bss,
  294. msdu_end->dest_chip_id,
  295. msdu_end->multicast_echo,
  296. msdu_end->wds_learning_event,
  297. msdu_end->wds_roaming_event,
  298. msdu_end->wds_keep_alive_event,
  299. msdu_end->reserved_17b);
  300. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  301. "rx_msdu_end tlv (4/5)- "
  302. "msdu_length :%x "
  303. "stbc :%x "
  304. "ipsec_esp :%x "
  305. "l3_offset :%x "
  306. "ipsec_ah :%x "
  307. "l4_offset :%x "
  308. "msdu_number :%x "
  309. "decap_format :%x "
  310. "ipv4_proto :%x "
  311. "ipv6_proto :%x "
  312. "tcp_proto :%x "
  313. "udp_proto :%x "
  314. "ip_frag :%x "
  315. "tcp_only_ack :%x "
  316. "da_is_bcast_mcast :%x "
  317. "toeplitz_hash_sel :%x "
  318. "ip_fixed_header_valid :%x "
  319. "ip_extn_header_valid :%x "
  320. "tcp_udp_header_valid :%x "
  321. "mesh_control_present :%x "
  322. "ldpc :%x "
  323. "ip4_protocol_ip6_next_header :%x "
  324. "vlan_ctag_ci :%x "
  325. "vlan_stag_ci :%x "
  326. "peer_meta_data :%x "
  327. "user_rssi :%x "
  328. "pkt_type :%x "
  329. "sgi :%x "
  330. "rate_mcs :%x "
  331. "receive_bandwidth :%x "
  332. "reception_type :%x "
  333. "mimo_ss_bitmap :%x "
  334. "msdu_done_copy :%x "
  335. "flow_id_toeplitz :%x",
  336. msdu_end->msdu_length,
  337. msdu_end->stbc,
  338. msdu_end->ipsec_esp,
  339. msdu_end->l3_offset,
  340. msdu_end->ipsec_ah,
  341. msdu_end->l4_offset,
  342. msdu_end->msdu_number,
  343. msdu_end->decap_format,
  344. msdu_end->ipv4_proto,
  345. msdu_end->ipv6_proto,
  346. msdu_end->tcp_proto,
  347. msdu_end->udp_proto,
  348. msdu_end->ip_frag,
  349. msdu_end->tcp_only_ack,
  350. msdu_end->da_is_bcast_mcast,
  351. msdu_end->toeplitz_hash_sel,
  352. msdu_end->ip_fixed_header_valid,
  353. msdu_end->ip_extn_header_valid,
  354. msdu_end->tcp_udp_header_valid,
  355. msdu_end->mesh_control_present,
  356. msdu_end->ldpc,
  357. msdu_end->ip4_protocol_ip6_next_header,
  358. msdu_end->vlan_ctag_ci,
  359. msdu_end->vlan_stag_ci,
  360. msdu_end->peer_meta_data,
  361. msdu_end->user_rssi,
  362. msdu_end->pkt_type,
  363. msdu_end->sgi,
  364. msdu_end->rate_mcs,
  365. msdu_end->receive_bandwidth,
  366. msdu_end->reception_type,
  367. msdu_end->mimo_ss_bitmap,
  368. msdu_end->msdu_done_copy,
  369. msdu_end->flow_id_toeplitz);
  370. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  371. "rx_msdu_end tlv (5/5)- "
  372. "ppdu_start_timestamp_63_32 :%x "
  373. "sw_phy_meta_data :%x "
  374. "ppdu_start_timestamp_31_0 :%x "
  375. "toeplitz_hash_2_or_4 :%x "
  376. "reserved_28a :%x "
  377. "sa_15_0 :%x "
  378. "sa_47_16 :%x "
  379. "first_mpdu :%x "
  380. "reserved_30a :%x "
  381. "mcast_bcast :%x "
  382. "ast_index_not_found :%x "
  383. "ast_index_timeout :%x "
  384. "power_mgmt :%x "
  385. "non_qos :%x "
  386. "null_data :%x "
  387. "mgmt_type :%x "
  388. "ctrl_type :%x "
  389. "more_data :%x "
  390. "eosp :%x "
  391. "a_msdu_error :%x "
  392. "reserved_30b :%x "
  393. "order :%x "
  394. "wifi_parser_error :%x "
  395. "overflow_err :%x "
  396. "msdu_length_err :%x "
  397. "tcp_udp_chksum_fail :%x "
  398. "ip_chksum_fail :%x "
  399. "sa_idx_invalid :%x "
  400. "da_idx_invalid :%x "
  401. "amsdu_addr_mismatch :%x "
  402. "rx_in_tx_decrypt_byp :%x "
  403. "encrypt_required :%x "
  404. "directed :%x "
  405. "buffer_fragment :%x "
  406. "mpdu_length_err :%x "
  407. "tkip_mic_err :%x "
  408. "decrypt_err :%x "
  409. "unencrypted_frame_err :%x "
  410. "fcs_err :%x "
  411. "reserved_31a :%x "
  412. "decrypt_status_code :%x "
  413. "rx_bitmap_not_updated :%x "
  414. "reserved_31b :%x "
  415. "msdu_done :%x",
  416. msdu_end->ppdu_start_timestamp_63_32,
  417. msdu_end->sw_phy_meta_data,
  418. msdu_end->ppdu_start_timestamp_31_0,
  419. msdu_end->toeplitz_hash_2_or_4,
  420. msdu_end->reserved_28a,
  421. msdu_end->sa_15_0,
  422. msdu_end->sa_47_16,
  423. msdu_end->first_mpdu,
  424. msdu_end->reserved_30a,
  425. msdu_end->mcast_bcast,
  426. msdu_end->ast_index_not_found,
  427. msdu_end->ast_index_timeout,
  428. msdu_end->power_mgmt,
  429. msdu_end->non_qos,
  430. msdu_end->null_data,
  431. msdu_end->mgmt_type,
  432. msdu_end->ctrl_type,
  433. msdu_end->more_data,
  434. msdu_end->eosp,
  435. msdu_end->a_msdu_error,
  436. msdu_end->reserved_30b,
  437. msdu_end->order,
  438. msdu_end->wifi_parser_error,
  439. msdu_end->overflow_err,
  440. msdu_end->msdu_length_err,
  441. msdu_end->tcp_udp_chksum_fail,
  442. msdu_end->ip_chksum_fail,
  443. msdu_end->sa_idx_invalid,
  444. msdu_end->da_idx_invalid,
  445. msdu_end->amsdu_addr_mismatch,
  446. msdu_end->rx_in_tx_decrypt_byp,
  447. msdu_end->encrypt_required,
  448. msdu_end->directed,
  449. msdu_end->buffer_fragment,
  450. msdu_end->mpdu_length_err,
  451. msdu_end->tkip_mic_err,
  452. msdu_end->decrypt_err,
  453. msdu_end->unencrypted_frame_err,
  454. msdu_end->fcs_err,
  455. msdu_end->reserved_31a,
  456. msdu_end->decrypt_status_code,
  457. msdu_end->rx_bitmap_not_updated,
  458. msdu_end->reserved_31b,
  459. msdu_end->msdu_done);
  460. }
  461. #else
  462. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  463. uint8_t dbg_level)
  464. {
  465. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  466. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  467. "rx_msdu_end tlv (1/7)- "
  468. "rxpcu_mpdu_filter_in_category :%x"
  469. "sw_frame_group_id :%x"
  470. "reserved_0 :%x"
  471. "phy_ppdu_id :%x"
  472. "ip_hdr_chksum:%x"
  473. "reported_mpdu_length :%x"
  474. "reserved_1a :%x"
  475. "key_id_octet :%x"
  476. "cce_super_rule :%x"
  477. "cce_classify_not_done_truncate :%x"
  478. "cce_classify_not_done_cce_dis:%x"
  479. "cumulative_l3_checksum :%x"
  480. "rule_indication_31_0 :%x"
  481. "rule_indication_63_32:%x"
  482. "da_offset :%x"
  483. "sa_offset :%x"
  484. "da_offset_valid :%x"
  485. "sa_offset_valid :%x"
  486. "reserved_5a :%x"
  487. "l3_type :%x",
  488. msdu_end->rxpcu_mpdu_filter_in_category,
  489. msdu_end->sw_frame_group_id,
  490. msdu_end->reserved_0,
  491. msdu_end->phy_ppdu_id,
  492. msdu_end->ip_hdr_chksum,
  493. msdu_end->reported_mpdu_length,
  494. msdu_end->reserved_1a,
  495. msdu_end->key_id_octet,
  496. msdu_end->cce_super_rule,
  497. msdu_end->cce_classify_not_done_truncate,
  498. msdu_end->cce_classify_not_done_cce_dis,
  499. msdu_end->cumulative_l3_checksum,
  500. msdu_end->rule_indication_31_0,
  501. msdu_end->rule_indication_63_32,
  502. msdu_end->da_offset,
  503. msdu_end->sa_offset,
  504. msdu_end->da_offset_valid,
  505. msdu_end->sa_offset_valid,
  506. msdu_end->reserved_5a,
  507. msdu_end->l3_type);
  508. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  509. "rx_msdu_end tlv (2/7)- "
  510. "ipv6_options_crc :%x"
  511. "tcp_seq_number :%x"
  512. "tcp_ack_number :%x"
  513. "tcp_flag :%x"
  514. "lro_eligible :%x"
  515. "reserved_9a :%x"
  516. "window_size :%x"
  517. "tcp_udp_chksum :%x"
  518. "sa_idx_timeout :%x"
  519. "da_idx_timeout :%x"
  520. "msdu_limit_error :%x"
  521. "flow_idx_timeout :%x"
  522. "flow_idx_invalid :%x"
  523. "wifi_parser_error :%x"
  524. "amsdu_parser_error :%x"
  525. "sa_is_valid :%x"
  526. "da_is_valid :%x"
  527. "da_is_mcbc :%x"
  528. "l3_header_padding :%x"
  529. "first_msdu :%x"
  530. "last_msdu :%x",
  531. msdu_end->ipv6_options_crc,
  532. msdu_end->tcp_seq_number,
  533. msdu_end->tcp_ack_number,
  534. msdu_end->tcp_flag,
  535. msdu_end->lro_eligible,
  536. msdu_end->reserved_9a,
  537. msdu_end->window_size,
  538. msdu_end->tcp_udp_chksum,
  539. msdu_end->sa_idx_timeout,
  540. msdu_end->da_idx_timeout,
  541. msdu_end->msdu_limit_error,
  542. msdu_end->flow_idx_timeout,
  543. msdu_end->flow_idx_invalid,
  544. msdu_end->wifi_parser_error,
  545. msdu_end->amsdu_parser_error,
  546. msdu_end->sa_is_valid,
  547. msdu_end->da_is_valid,
  548. msdu_end->da_is_mcbc,
  549. msdu_end->l3_header_padding,
  550. msdu_end->first_msdu,
  551. msdu_end->last_msdu);
  552. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  553. "rx_msdu_end tlv (3/7)"
  554. "tcp_udp_chksum_fail_copy :%x"
  555. "ip_chksum_fail_copy :%x"
  556. "sa_idx :%x"
  557. "da_idx_or_sw_peer_id :%x"
  558. "msdu_drop :%x"
  559. "reo_destination_indication :%x"
  560. "flow_idx :%x"
  561. "reserved_12a :%x"
  562. "fse_metadata :%x"
  563. "cce_metadata :%x"
  564. "sa_sw_peer_id:%x"
  565. "aggregation_count :%x"
  566. "flow_aggregation_continuation:%x"
  567. "fisa_timeout :%x"
  568. "reserved_15a :%x"
  569. "cumulative_l4_checksum :%x"
  570. "cumulative_ip_length :%x"
  571. "service_code :%x"
  572. "priority_valid :%x",
  573. msdu_end->tcp_udp_chksum_fail_copy,
  574. msdu_end->ip_chksum_fail_copy,
  575. msdu_end->sa_idx,
  576. msdu_end->da_idx_or_sw_peer_id,
  577. msdu_end->msdu_drop,
  578. msdu_end->reo_destination_indication,
  579. msdu_end->flow_idx,
  580. msdu_end->reserved_12a,
  581. msdu_end->fse_metadata,
  582. msdu_end->cce_metadata,
  583. msdu_end->sa_sw_peer_id,
  584. msdu_end->aggregation_count,
  585. msdu_end->flow_aggregation_continuation,
  586. msdu_end->fisa_timeout,
  587. msdu_end->reserved_15a,
  588. msdu_end->cumulative_l4_checksum,
  589. msdu_end->cumulative_ip_length,
  590. msdu_end->service_code,
  591. msdu_end->priority_valid);
  592. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  593. "rx_msdu_end tlv (4/7)"
  594. "reserved_17a :%x"
  595. "msdu_length :%x"
  596. "ipsec_esp :%x"
  597. "l3_offset :%x"
  598. "ipsec_ah :%x"
  599. "l4_offset :%x"
  600. "msdu_number :%x"
  601. "decap_format :%x"
  602. "ipv4_proto :%x"
  603. "ipv6_proto :%x"
  604. "tcp_proto :%x"
  605. "udp_proto :%x"
  606. "ip_frag :%x"
  607. "tcp_only_ack :%x"
  608. "da_is_bcast_mcast :%x"
  609. "toeplitz_hash_sel :%x"
  610. "ip_fixed_header_valid:%x"
  611. "ip_extn_header_valid :%x"
  612. "tcp_udp_header_valid :%x",
  613. msdu_end->reserved_17a,
  614. msdu_end->msdu_length,
  615. msdu_end->ipsec_esp,
  616. msdu_end->l3_offset,
  617. msdu_end->ipsec_ah,
  618. msdu_end->l4_offset,
  619. msdu_end->msdu_number,
  620. msdu_end->decap_format,
  621. msdu_end->ipv4_proto,
  622. msdu_end->ipv6_proto,
  623. msdu_end->tcp_proto,
  624. msdu_end->udp_proto,
  625. msdu_end->ip_frag,
  626. msdu_end->tcp_only_ack,
  627. msdu_end->da_is_bcast_mcast,
  628. msdu_end->toeplitz_hash_sel,
  629. msdu_end->ip_fixed_header_valid,
  630. msdu_end->ip_extn_header_valid,
  631. msdu_end->tcp_udp_header_valid);
  632. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  633. "rx_msdu_end tlv (5/7)"
  634. "mesh_control_present :%x"
  635. "ldpc :%x"
  636. "ip4_protocol_ip6_next_header :%x"
  637. "toeplitz_hash_2_or_4 :%x"
  638. "flow_id_toeplitz :%x"
  639. "user_rssi :%x"
  640. "pkt_type :%x"
  641. "stbc :%x"
  642. "sgi :%x"
  643. "rate_mcs :%x"
  644. "receive_bandwidth :%x"
  645. "reception_type :%x"
  646. "mimo_ss_bitmap :%x"
  647. "ppdu_start_timestamp_31_0 :%x"
  648. "ppdu_start_timestamp_63_32 :%x"
  649. "sw_phy_meta_data :%x"
  650. "vlan_ctag_ci :%x"
  651. "vlan_stag_ci :%x"
  652. "first_mpdu :%x"
  653. "reserved_30a :%x"
  654. "mcast_bcast :%x",
  655. msdu_end->mesh_control_present,
  656. msdu_end->ldpc,
  657. msdu_end->ip4_protocol_ip6_next_header,
  658. msdu_end->toeplitz_hash_2_or_4,
  659. msdu_end->flow_id_toeplitz,
  660. msdu_end->user_rssi,
  661. msdu_end->pkt_type,
  662. msdu_end->stbc,
  663. msdu_end->sgi,
  664. msdu_end->rate_mcs,
  665. msdu_end->receive_bandwidth,
  666. msdu_end->reception_type,
  667. msdu_end->mimo_ss_bitmap,
  668. msdu_end->ppdu_start_timestamp_31_0,
  669. msdu_end->ppdu_start_timestamp_63_32,
  670. msdu_end->sw_phy_meta_data,
  671. msdu_end->vlan_ctag_ci,
  672. msdu_end->vlan_stag_ci,
  673. msdu_end->first_mpdu,
  674. msdu_end->reserved_30a,
  675. msdu_end->mcast_bcast);
  676. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  677. "rx_msdu_end tlv (6/7)"
  678. "ast_index_not_found :%x"
  679. "ast_index_timeout :%x"
  680. "power_mgmt :%x"
  681. "non_qos :%x"
  682. "null_data :%x"
  683. "mgmt_type :%x"
  684. "ctrl_type :%x"
  685. "more_data :%x"
  686. "eosp :%x"
  687. "a_msdu_error :%x"
  688. "fragment_flag:%x"
  689. "order:%x"
  690. "cce_match :%x"
  691. "overflow_err :%x"
  692. "msdu_length_err :%x"
  693. "tcp_udp_chksum_fail :%x"
  694. "ip_chksum_fail :%x"
  695. "sa_idx_invalid :%x"
  696. "da_idx_invalid :%x"
  697. "reserved_30b :%x",
  698. msdu_end->ast_index_not_found,
  699. msdu_end->ast_index_timeout,
  700. msdu_end->power_mgmt,
  701. msdu_end->non_qos,
  702. msdu_end->null_data,
  703. msdu_end->mgmt_type,
  704. msdu_end->ctrl_type,
  705. msdu_end->more_data,
  706. msdu_end->eosp,
  707. msdu_end->a_msdu_error,
  708. msdu_end->fragment_flag,
  709. msdu_end->order,
  710. msdu_end->cce_match,
  711. msdu_end->overflow_err,
  712. msdu_end->msdu_length_err,
  713. msdu_end->tcp_udp_chksum_fail,
  714. msdu_end->ip_chksum_fail,
  715. msdu_end->sa_idx_invalid,
  716. msdu_end->da_idx_invalid,
  717. msdu_end->reserved_30b);
  718. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  719. "rx_msdu_end tlv (7/7)"
  720. "rx_in_tx_decrypt_byp :%x"
  721. "encrypt_required :%x"
  722. "directed :%x"
  723. "buffer_fragment :%x"
  724. "mpdu_length_err :%x"
  725. "tkip_mic_err :%x"
  726. "decrypt_err :%x"
  727. "unencrypted_frame_err:%x"
  728. "fcs_err :%x"
  729. "reserved_31a :%x"
  730. "decrypt_status_code :%x"
  731. "rx_bitmap_not_updated:%x"
  732. "reserved_31b :%x"
  733. "msdu_done :%x",
  734. msdu_end->rx_in_tx_decrypt_byp,
  735. msdu_end->encrypt_required,
  736. msdu_end->directed,
  737. msdu_end->buffer_fragment,
  738. msdu_end->mpdu_length_err,
  739. msdu_end->tkip_mic_err,
  740. msdu_end->decrypt_err,
  741. msdu_end->unencrypted_frame_err,
  742. msdu_end->fcs_err,
  743. msdu_end->reserved_31a,
  744. msdu_end->decrypt_status_code,
  745. msdu_end->rx_bitmap_not_updated,
  746. msdu_end->reserved_31b,
  747. msdu_end->msdu_done);
  748. }
  749. #endif
  750. #ifdef NO_RX_PKT_HDR_TLV
  751. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  752. uint8_t dbg_level)
  753. {
  754. }
  755. static inline
  756. void hal_register_rx_pkt_hdr_tlv_api_kiwi(struct hal_soc *hal_soc)
  757. {
  758. }
  759. static uint8_t *hal_rx_desc_get_80211_hdr_be(void *hw_desc_addr)
  760. {
  761. uint8_t *rx_pkt_hdr;
  762. struct rx_mon_pkt_tlvs *rx_desc =
  763. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  764. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  765. return rx_pkt_hdr;
  766. }
  767. #else
  768. static uint8_t *hal_rx_desc_get_80211_hdr_be(void *hw_desc_addr)
  769. {
  770. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  771. uint8_t *rx_pkt_hdr;
  772. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  773. return rx_pkt_hdr;
  774. }
  775. /**
  776. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  777. * @pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  778. * @dbg_level: log level.
  779. *
  780. * Return: void
  781. */
  782. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  783. uint8_t dbg_level)
  784. {
  785. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  786. hal_verbose_debug("\n---------------\n"
  787. "rx_pkt_hdr_tlv\n"
  788. "---------------\n"
  789. "phy_ppdu_id %lld ",
  790. pkt_hdr_tlv->phy_ppdu_id);
  791. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  792. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  793. }
  794. /**
  795. * hal_register_rx_pkt_hdr_tlv_api_kiwi: register all rx_pkt_hdr_tlv related api
  796. * @hal_soc: HAL soc handler
  797. *
  798. * Return: none
  799. */
  800. static inline
  801. void hal_register_rx_pkt_hdr_tlv_api_kiwi(struct hal_soc *hal_soc)
  802. {
  803. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  804. hal_rx_pkt_tlv_offset_get_generic;
  805. }
  806. #endif
  807. /**
  808. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  809. * human readable format.
  810. * @mpdu_start: pointer the rx_attention TLV in pkt.
  811. * @dbg_level: log level.
  812. *
  813. * Return: void
  814. */
  815. static inline void hal_rx_dump_mpdu_start_tlv_kiwi(void *mpdustart,
  816. uint8_t dbg_level)
  817. {
  818. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  819. struct rx_mpdu_info *mpdu_info =
  820. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  821. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  822. "rx_mpdu_start tlv (1/5) - "
  823. "rx_reo_queue_desc_addr_31_0 :%x"
  824. "rx_reo_queue_desc_addr_39_32 :%x"
  825. "receive_queue_number:%x "
  826. "pre_delim_err_warning:%x "
  827. "first_delim_err:%x "
  828. "reserved_2a:%x "
  829. "pn_31_0:%x "
  830. "pn_63_32:%x "
  831. "pn_95_64:%x "
  832. "pn_127_96:%x "
  833. "epd_en:%x "
  834. "all_frames_shall_be_encrypted :%x"
  835. "encrypt_type:%x "
  836. "wep_key_width_for_variable_key :%x"
  837. "bssid_hit:%x "
  838. "bssid_number:%x "
  839. "tid:%x "
  840. "reserved_7a:%x "
  841. "peer_meta_data:%x ",
  842. mpdu_info->rx_reo_queue_desc_addr_31_0,
  843. mpdu_info->rx_reo_queue_desc_addr_39_32,
  844. mpdu_info->receive_queue_number,
  845. mpdu_info->pre_delim_err_warning,
  846. mpdu_info->first_delim_err,
  847. mpdu_info->reserved_2a,
  848. mpdu_info->pn_31_0,
  849. mpdu_info->pn_63_32,
  850. mpdu_info->pn_95_64,
  851. mpdu_info->pn_127_96,
  852. mpdu_info->epd_en,
  853. mpdu_info->all_frames_shall_be_encrypted,
  854. mpdu_info->encrypt_type,
  855. mpdu_info->wep_key_width_for_variable_key,
  856. mpdu_info->bssid_hit,
  857. mpdu_info->bssid_number,
  858. mpdu_info->tid,
  859. mpdu_info->reserved_7a,
  860. mpdu_info->peer_meta_data);
  861. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  862. "rx_mpdu_start tlv (2/5) - "
  863. "rxpcu_mpdu_filter_in_category :%x"
  864. "sw_frame_group_id:%x "
  865. "ndp_frame:%x "
  866. "phy_err:%x "
  867. "phy_err_during_mpdu_header :%x"
  868. "protocol_version_err:%x "
  869. "ast_based_lookup_valid:%x "
  870. "reserved_9a:%x "
  871. "phy_ppdu_id:%x "
  872. "ast_index:%x "
  873. "sw_peer_id:%x "
  874. "mpdu_frame_control_valid:%x "
  875. "mpdu_duration_valid:%x "
  876. "mac_addr_ad1_valid:%x "
  877. "mac_addr_ad2_valid:%x "
  878. "mac_addr_ad3_valid:%x "
  879. "mac_addr_ad4_valid:%x "
  880. "mpdu_sequence_control_valid :%x"
  881. "mpdu_qos_control_valid:%x "
  882. "mpdu_ht_control_valid:%x "
  883. "frame_encryption_info_valid :%x",
  884. mpdu_info->rxpcu_mpdu_filter_in_category,
  885. mpdu_info->sw_frame_group_id,
  886. mpdu_info->ndp_frame,
  887. mpdu_info->phy_err,
  888. mpdu_info->phy_err_during_mpdu_header,
  889. mpdu_info->protocol_version_err,
  890. mpdu_info->ast_based_lookup_valid,
  891. mpdu_info->reserved_9a,
  892. mpdu_info->phy_ppdu_id,
  893. mpdu_info->ast_index,
  894. mpdu_info->sw_peer_id,
  895. mpdu_info->mpdu_frame_control_valid,
  896. mpdu_info->mpdu_duration_valid,
  897. mpdu_info->mac_addr_ad1_valid,
  898. mpdu_info->mac_addr_ad2_valid,
  899. mpdu_info->mac_addr_ad3_valid,
  900. mpdu_info->mac_addr_ad4_valid,
  901. mpdu_info->mpdu_sequence_control_valid,
  902. mpdu_info->mpdu_qos_control_valid,
  903. mpdu_info->mpdu_ht_control_valid,
  904. mpdu_info->frame_encryption_info_valid);
  905. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  906. "rx_mpdu_start tlv (3/5) - "
  907. "mpdu_fragment_number:%x "
  908. "more_fragment_flag:%x "
  909. "reserved_11a:%x "
  910. "fr_ds:%x "
  911. "to_ds:%x "
  912. "encrypted:%x "
  913. "mpdu_retry:%x "
  914. "mpdu_sequence_number:%x "
  915. "key_id_octet:%x "
  916. "new_peer_entry:%x "
  917. "decrypt_needed:%x "
  918. "decap_type:%x "
  919. "rx_insert_vlan_c_tag_padding :%x"
  920. "rx_insert_vlan_s_tag_padding :%x"
  921. "strip_vlan_c_tag_decap:%x "
  922. "strip_vlan_s_tag_decap:%x "
  923. "pre_delim_count:%x "
  924. "ampdu_flag:%x "
  925. "bar_frame:%x "
  926. "raw_mpdu:%x "
  927. "reserved_12:%x "
  928. "mpdu_length:%x ",
  929. mpdu_info->mpdu_fragment_number,
  930. mpdu_info->more_fragment_flag,
  931. mpdu_info->reserved_11a,
  932. mpdu_info->fr_ds,
  933. mpdu_info->to_ds,
  934. mpdu_info->encrypted,
  935. mpdu_info->mpdu_retry,
  936. mpdu_info->mpdu_sequence_number,
  937. mpdu_info->key_id_octet,
  938. mpdu_info->new_peer_entry,
  939. mpdu_info->decrypt_needed,
  940. mpdu_info->decap_type,
  941. mpdu_info->rx_insert_vlan_c_tag_padding,
  942. mpdu_info->rx_insert_vlan_s_tag_padding,
  943. mpdu_info->strip_vlan_c_tag_decap,
  944. mpdu_info->strip_vlan_s_tag_decap,
  945. mpdu_info->pre_delim_count,
  946. mpdu_info->ampdu_flag,
  947. mpdu_info->bar_frame,
  948. mpdu_info->raw_mpdu,
  949. mpdu_info->reserved_12,
  950. mpdu_info->mpdu_length);
  951. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  952. "rx_mpdu_start tlv (4/5) - "
  953. "mpdu_length:%x "
  954. "first_mpdu:%x "
  955. "mcast_bcast:%x "
  956. "ast_index_not_found:%x "
  957. "ast_index_timeout:%x "
  958. "power_mgmt:%x "
  959. "non_qos:%x "
  960. "null_data:%x "
  961. "mgmt_type:%x "
  962. "ctrl_type:%x "
  963. "more_data:%x "
  964. "eosp:%x "
  965. "fragment_flag:%x "
  966. "order:%x "
  967. "u_apsd_trigger:%x "
  968. "encrypt_required:%x "
  969. "directed:%x "
  970. "amsdu_present:%x "
  971. "reserved_13:%x "
  972. "mpdu_frame_control_field:%x "
  973. "mpdu_duration_field:%x ",
  974. mpdu_info->mpdu_length,
  975. mpdu_info->first_mpdu,
  976. mpdu_info->mcast_bcast,
  977. mpdu_info->ast_index_not_found,
  978. mpdu_info->ast_index_timeout,
  979. mpdu_info->power_mgmt,
  980. mpdu_info->non_qos,
  981. mpdu_info->null_data,
  982. mpdu_info->mgmt_type,
  983. mpdu_info->ctrl_type,
  984. mpdu_info->more_data,
  985. mpdu_info->eosp,
  986. mpdu_info->fragment_flag,
  987. mpdu_info->order,
  988. mpdu_info->u_apsd_trigger,
  989. mpdu_info->encrypt_required,
  990. mpdu_info->directed,
  991. mpdu_info->amsdu_present,
  992. mpdu_info->reserved_13,
  993. mpdu_info->mpdu_frame_control_field,
  994. mpdu_info->mpdu_duration_field);
  995. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  996. "rx_mpdu_start tlv (5/5) - "
  997. "mac_addr_ad1_31_0:%x "
  998. "mac_addr_ad1_47_32:%x "
  999. "mac_addr_ad2_15_0:%x "
  1000. "mac_addr_ad2_47_16:%x "
  1001. "mac_addr_ad3_31_0:%x "
  1002. "mac_addr_ad3_47_32:%x "
  1003. "mpdu_sequence_control_field :%x"
  1004. "mac_addr_ad4_31_0:%x "
  1005. "mac_addr_ad4_47_32:%x "
  1006. "mpdu_qos_control_field:%x "
  1007. "mpdu_ht_control_field:%x "
  1008. "vdev_id:%x "
  1009. "service_code:%x "
  1010. "priority_valid:%x "
  1011. "reserved_23a:%x ",
  1012. mpdu_info->mac_addr_ad1_31_0,
  1013. mpdu_info->mac_addr_ad1_47_32,
  1014. mpdu_info->mac_addr_ad2_15_0,
  1015. mpdu_info->mac_addr_ad2_47_16,
  1016. mpdu_info->mac_addr_ad3_31_0,
  1017. mpdu_info->mac_addr_ad3_47_32,
  1018. mpdu_info->mpdu_sequence_control_field,
  1019. mpdu_info->mac_addr_ad4_31_0,
  1020. mpdu_info->mac_addr_ad4_47_32,
  1021. mpdu_info->mpdu_qos_control_field,
  1022. mpdu_info->mpdu_ht_control_field,
  1023. mpdu_info->vdev_id,
  1024. mpdu_info->service_code,
  1025. mpdu_info->priority_valid,
  1026. mpdu_info->reserved_23a);
  1027. }
  1028. /**
  1029. * hal_rx_dump_pkt_tlvs_kiwi(): API to print RX Pkt TLVS for kiwi
  1030. * @hal_soc_hdl: hal_soc handle
  1031. * @buf: pointer the pkt buffer
  1032. * @dbg_level: log level
  1033. *
  1034. * Return: void
  1035. */
  1036. static void hal_rx_dump_pkt_tlvs_kiwi(hal_soc_handle_t hal_soc_hdl,
  1037. uint8_t *buf, uint8_t dbg_level)
  1038. {
  1039. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1040. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1041. struct rx_mpdu_start *mpdu_start =
  1042. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1043. hal_rx_dump_msdu_end_tlv_kiwi(msdu_end, dbg_level);
  1044. hal_rx_dump_mpdu_start_tlv_kiwi(mpdu_start, dbg_level);
  1045. hal_rx_dump_pkt_hdr_tlv_kiwi(pkt_tlvs, dbg_level);
  1046. }
  1047. /**
  1048. * hal_rx_get_mpdu_flags_from_tlv() - Populate the local mpdu_flags elements
  1049. * from the rx tlvs
  1050. * @mpdu_info: buf address to rx_mpdu_info
  1051. *
  1052. * Return: mpdu_flags.
  1053. */
  1054. static inline uint32_t
  1055. hal_rx_get_mpdu_flags_from_tlv(struct rx_mpdu_info *mpdu_info)
  1056. {
  1057. uint32_t mpdu_flags = 0;
  1058. if (mpdu_info->fragment_flag)
  1059. mpdu_flags |= HAL_MPDU_F_FRAGMENT;
  1060. if (mpdu_info->mpdu_retry)
  1061. mpdu_flags |= HAL_MPDU_F_RETRY_BIT;
  1062. if (mpdu_info->ampdu_flag)
  1063. mpdu_flags |= HAL_MPDU_F_AMPDU_FLAG;
  1064. if (mpdu_info->raw_mpdu)
  1065. mpdu_flags |= HAL_MPDU_F_RAW_AMPDU;
  1066. if (mpdu_info->mpdu_qos_control_valid)
  1067. mpdu_flags |= HAL_MPDU_F_QOS_CONTROL_VALID;
  1068. return mpdu_flags;
  1069. }
  1070. /**
  1071. * hal_rx_tlv_populate_mpdu_desc_info_kiwi() - Populate the local mpdu_desc_info
  1072. * elements from the rx tlvs
  1073. * @buf: start address of rx tlvs [Validated by caller]
  1074. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  1075. * [To be validated by caller]
  1076. *
  1077. * Return: None
  1078. */
  1079. static void
  1080. hal_rx_tlv_populate_mpdu_desc_info_kiwi(uint8_t *buf,
  1081. void *mpdu_desc_info_hdl)
  1082. {
  1083. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  1084. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  1085. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1086. struct rx_mpdu_start *mpdu_start =
  1087. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1088. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1089. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  1090. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags_from_tlv(mpdu_info);
  1091. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  1092. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  1093. }
  1094. /**
  1095. * hal_reo_status_get_header_kiwi - Process reo desc info
  1096. * @d - Pointer to reo descriptor
  1097. * @b - tlv type info
  1098. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1099. *
  1100. * Return - none.
  1101. *
  1102. */
  1103. static void hal_reo_status_get_header_kiwi(hal_ring_desc_t ring_desc, int b,
  1104. void *h1)
  1105. {
  1106. uint64_t *d = (uint64_t *)ring_desc;
  1107. uint64_t val1 = 0;
  1108. struct hal_reo_status_header *h =
  1109. (struct hal_reo_status_header *)h1;
  1110. /* Offsets of descriptor fields defined in HW headers start
  1111. * from the field after TLV header
  1112. */
  1113. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1114. switch (b) {
  1115. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1116. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1117. STATUS_HEADER_REO_STATUS_NUMBER)];
  1118. break;
  1119. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1120. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1121. STATUS_HEADER_REO_STATUS_NUMBER)];
  1122. break;
  1123. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1124. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1125. STATUS_HEADER_REO_STATUS_NUMBER)];
  1126. break;
  1127. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1128. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1129. STATUS_HEADER_REO_STATUS_NUMBER)];
  1130. break;
  1131. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1132. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1133. STATUS_HEADER_REO_STATUS_NUMBER)];
  1134. break;
  1135. case HAL_REO_DESC_THRES_STATUS_TLV:
  1136. val1 =
  1137. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1138. STATUS_HEADER_REO_STATUS_NUMBER)];
  1139. break;
  1140. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1141. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1142. STATUS_HEADER_REO_STATUS_NUMBER)];
  1143. break;
  1144. default:
  1145. qdf_nofl_err("ERROR: Unknown tlv\n");
  1146. break;
  1147. }
  1148. h->cmd_num =
  1149. HAL_GET_FIELD(
  1150. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1151. val1);
  1152. h->exec_time =
  1153. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1154. CMD_EXECUTION_TIME, val1);
  1155. h->status =
  1156. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1157. REO_CMD_EXECUTION_STATUS, val1);
  1158. switch (b) {
  1159. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1160. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1161. STATUS_HEADER_TIMESTAMP)];
  1162. break;
  1163. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1164. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1165. STATUS_HEADER_TIMESTAMP)];
  1166. break;
  1167. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1168. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1169. STATUS_HEADER_TIMESTAMP)];
  1170. break;
  1171. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1172. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1173. STATUS_HEADER_TIMESTAMP)];
  1174. break;
  1175. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1176. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1177. STATUS_HEADER_TIMESTAMP)];
  1178. break;
  1179. case HAL_REO_DESC_THRES_STATUS_TLV:
  1180. val1 =
  1181. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1182. STATUS_HEADER_TIMESTAMP)];
  1183. break;
  1184. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1185. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1186. STATUS_HEADER_TIMESTAMP)];
  1187. break;
  1188. default:
  1189. qdf_nofl_err("ERROR: Unknown tlv\n");
  1190. break;
  1191. }
  1192. h->tstamp =
  1193. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1194. }
  1195. static
  1196. void *hal_rx_msdu0_buffer_addr_lsb_kiwi(void *link_desc_va)
  1197. {
  1198. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1199. }
  1200. static
  1201. void *hal_rx_msdu_desc_info_ptr_get_kiwi(void *msdu0)
  1202. {
  1203. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1204. }
  1205. static
  1206. void *hal_ent_mpdu_desc_info_kiwi(void *ent_ring_desc)
  1207. {
  1208. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1209. }
  1210. static
  1211. void *hal_dst_mpdu_desc_info_kiwi(void *dst_ring_desc)
  1212. {
  1213. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1214. }
  1215. /*
  1216. * hal_rx_get_tlv_kiwi(): API to get the tlv
  1217. *
  1218. * @rx_tlv: TLV data extracted from the rx packet
  1219. * Return: uint8_t
  1220. */
  1221. static uint8_t hal_rx_get_tlv_kiwi(void *rx_tlv)
  1222. {
  1223. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  1224. }
  1225. /**
  1226. * hal_rx_proc_phyrx_other_receive_info_tlv_kiwi()
  1227. * - process other receive info TLV
  1228. * @rx_tlv_hdr: pointer to TLV header
  1229. * @ppdu_info: pointer to ppdu_info
  1230. *
  1231. * Return: None
  1232. */
  1233. static
  1234. void hal_rx_proc_phyrx_other_receive_info_tlv_kiwi(void *rx_tlv_hdr,
  1235. void *ppdu_info_handle)
  1236. {
  1237. uint32_t tlv_tag, tlv_len;
  1238. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  1239. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1240. void *other_tlv_hdr = NULL;
  1241. void *other_tlv = NULL;
  1242. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  1243. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  1244. temp_len = 0;
  1245. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  1246. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  1247. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  1248. temp_len += other_tlv_len;
  1249. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1250. switch (other_tlv_tag) {
  1251. default:
  1252. hal_err_rl("unhandled TLV type: %d, TLV len:%d",
  1253. other_tlv_tag, other_tlv_len);
  1254. break;
  1255. }
  1256. }
  1257. /**
  1258. * hal_reo_config_kiwi(): Set reo config parameters
  1259. * @soc: hal soc handle
  1260. * @reg_val: value to be set
  1261. * @reo_params: reo parameters
  1262. *
  1263. * Return: void
  1264. */
  1265. static
  1266. void hal_reo_config_kiwi(struct hal_soc *soc,
  1267. uint32_t reg_val,
  1268. struct hal_reo_params *reo_params)
  1269. {
  1270. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1271. }
  1272. /**
  1273. * hal_rx_msdu_desc_info_get_ptr_kiwi() - Get msdu desc info ptr
  1274. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1275. *
  1276. * Return - Pointer to rx_msdu_desc_info structure.
  1277. *
  1278. */
  1279. static void *hal_rx_msdu_desc_info_get_ptr_kiwi(void *msdu_details_ptr)
  1280. {
  1281. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1282. }
  1283. /**
  1284. * hal_rx_link_desc_msdu0_ptr_kiwi - Get pointer to rx_msdu details
  1285. * @link_desc - Pointer to link desc
  1286. *
  1287. * Return - Pointer to rx_msdu_details structure
  1288. *
  1289. */
  1290. static void *hal_rx_link_desc_msdu0_ptr_kiwi(void *link_desc)
  1291. {
  1292. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1293. }
  1294. /**
  1295. * hal_get_window_address_kiwi(): Function to get hp/tp address
  1296. * @hal_soc: Pointer to hal_soc
  1297. * @addr: address offset of register
  1298. *
  1299. * Return: modified address offset of register
  1300. */
  1301. static inline qdf_iomem_t hal_get_window_address_kiwi(struct hal_soc *hal_soc,
  1302. qdf_iomem_t addr)
  1303. {
  1304. return addr;
  1305. }
  1306. /**
  1307. * hal_reo_set_err_dst_remap_kiwi(): Function to set REO error destination
  1308. * ring remap register
  1309. * @hal_soc: Pointer to hal_soc
  1310. *
  1311. * Return: none.
  1312. */
  1313. static void
  1314. hal_reo_set_err_dst_remap_kiwi(void *hal_soc)
  1315. {
  1316. /*
  1317. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1318. * frame routed to REO2SW0 ring.
  1319. */
  1320. uint32_t dst_remap_ix0 =
  1321. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  1322. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  1323. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  1324. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  1325. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  1326. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1327. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1328. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1329. uint32_t dst_remap_ix1 =
  1330. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  1331. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  1332. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  1333. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  1334. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  1335. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  1336. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1337. HAL_REG_WRITE(hal_soc,
  1338. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1339. REO_REG_REG_BASE),
  1340. dst_remap_ix0);
  1341. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1342. HAL_REG_READ(
  1343. hal_soc,
  1344. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1345. REO_REG_REG_BASE)));
  1346. HAL_REG_WRITE(hal_soc,
  1347. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1348. REO_REG_REG_BASE),
  1349. dst_remap_ix1);
  1350. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1351. HAL_REG_READ(
  1352. hal_soc,
  1353. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1354. REO_REG_REG_BASE)));
  1355. }
  1356. /**
  1357. * hal_reo_enable_pn_in_dest_kiwi() - Set the REO register to enable previous PN
  1358. * for OOR and 2K-jump frames
  1359. * @hal_soc: HAL SoC handle
  1360. *
  1361. * Return: 1, since the register is set.
  1362. */
  1363. static uint8_t hal_reo_enable_pn_in_dest_kiwi(void *hal_soc)
  1364. {
  1365. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  1366. 1);
  1367. return 1;
  1368. }
  1369. /**
  1370. * hal_rx_flow_setup_fse_kiwi() - Setup a flow search entry in HW FST
  1371. * @fst: Pointer to the Rx Flow Search Table
  1372. * @table_offset: offset into the table where the flow is to be setup
  1373. * @flow: Flow Parameters
  1374. *
  1375. * Flow table entry fields are updated in host byte order, little endian order.
  1376. *
  1377. * Return: Success/Failure
  1378. */
  1379. static void *
  1380. hal_rx_flow_setup_fse_kiwi(uint8_t *rx_fst, uint32_t table_offset,
  1381. uint8_t *rx_flow)
  1382. {
  1383. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1384. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1385. uint8_t *fse;
  1386. bool fse_valid;
  1387. if (table_offset >= fst->max_entries) {
  1388. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1389. "HAL FSE table offset %u exceeds max entries %u",
  1390. table_offset, fst->max_entries);
  1391. return NULL;
  1392. }
  1393. fse = (uint8_t *)fst->base_vaddr +
  1394. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1395. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1396. if (fse_valid) {
  1397. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1398. "HAL FSE %pK already valid", fse);
  1399. return NULL;
  1400. }
  1401. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1402. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1403. (flow->tuple_info.src_ip_127_96));
  1404. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1405. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1406. (flow->tuple_info.src_ip_95_64));
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1409. (flow->tuple_info.src_ip_63_32));
  1410. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1411. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1412. (flow->tuple_info.src_ip_31_0));
  1413. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1414. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1415. (flow->tuple_info.dest_ip_127_96));
  1416. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1417. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1418. (flow->tuple_info.dest_ip_95_64));
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1421. (flow->tuple_info.dest_ip_63_32));
  1422. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1423. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1424. (flow->tuple_info.dest_ip_31_0));
  1425. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1428. (flow->tuple_info.dest_port));
  1429. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1430. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1431. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1432. (flow->tuple_info.src_port));
  1433. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1434. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1435. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1436. flow->tuple_info.l4_protocol);
  1437. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1438. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1439. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1440. flow->reo_destination_handler);
  1441. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1442. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1443. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1444. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1445. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1446. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1447. (flow->fse_metadata));
  1448. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1449. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1450. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1451. REO_DESTINATION_INDICATION,
  1452. flow->reo_destination_indication);
  1453. /* Reset all the other fields in FSE */
  1454. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1455. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1456. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1458. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1459. return fse;
  1460. }
  1461. /*
  1462. * hal_rx_flow_setup_cmem_fse_kiwi() - Setup a flow search entry in HW CMEM FST
  1463. * @hal_soc: hal_soc reference
  1464. * @cmem_ba: CMEM base address
  1465. * @table_offset: offset into the table where the flow is to be setup
  1466. * @flow: Flow Parameters
  1467. *
  1468. * Return: Success/Failure
  1469. */
  1470. static uint32_t
  1471. hal_rx_flow_setup_cmem_fse_kiwi(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1472. uint32_t table_offset, uint8_t *rx_flow)
  1473. {
  1474. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1475. uint32_t fse_offset;
  1476. uint32_t value;
  1477. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1478. /* Reset the Valid bit */
  1479. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1480. VALID), 0);
  1481. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1482. (flow->tuple_info.src_ip_127_96));
  1483. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1484. SRC_IP_127_96), value);
  1485. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1486. (flow->tuple_info.src_ip_95_64));
  1487. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1488. SRC_IP_95_64), value);
  1489. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1490. (flow->tuple_info.src_ip_63_32));
  1491. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1492. SRC_IP_63_32), value);
  1493. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1494. (flow->tuple_info.src_ip_31_0));
  1495. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1496. SRC_IP_31_0), value);
  1497. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1498. (flow->tuple_info.dest_ip_127_96));
  1499. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1500. DEST_IP_127_96), value);
  1501. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1502. (flow->tuple_info.dest_ip_95_64));
  1503. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1504. DEST_IP_95_64), value);
  1505. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1506. (flow->tuple_info.dest_ip_63_32));
  1507. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1508. DEST_IP_63_32), value);
  1509. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1510. (flow->tuple_info.dest_ip_31_0));
  1511. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1512. DEST_IP_31_0), value);
  1513. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1514. (flow->tuple_info.dest_port));
  1515. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1516. (flow->tuple_info.src_port));
  1517. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1518. SRC_PORT), value);
  1519. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1520. (flow->fse_metadata));
  1521. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1522. METADATA), value);
  1523. /* Reset all the other fields in FSE */
  1524. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1525. MSDU_COUNT), 0);
  1526. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1527. MSDU_BYTE_COUNT), 0);
  1528. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1529. TIMESTAMP), 0);
  1530. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1531. flow->tuple_info.l4_protocol);
  1532. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1533. flow->reo_destination_handler);
  1534. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1535. REO_DESTINATION_INDICATION,
  1536. flow->reo_destination_indication);
  1537. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1538. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1539. L4_PROTOCOL), value);
  1540. return fse_offset;
  1541. }
  1542. /**
  1543. * hal_rx_flow_get_cmem_fse_ts_kiwi() - Get timestamp field from CMEM FSE
  1544. * @hal_soc: hal_soc reference
  1545. * @fse_offset: CMEM FSE offset
  1546. *
  1547. * Return: Timestamp
  1548. */
  1549. static uint32_t hal_rx_flow_get_cmem_fse_ts_kiwi(struct hal_soc *hal_soc,
  1550. uint32_t fse_offset)
  1551. {
  1552. return HAL_CMEM_READ(hal_soc, fse_offset +
  1553. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY, TIMESTAMP));
  1554. }
  1555. /**
  1556. * hal_rx_flow_get_cmem_fse_kiwi() - Get FSE from CMEM
  1557. * @hal_soc: hal_soc reference
  1558. * @fse_offset: CMEM FSE offset
  1559. * @fse: reference where FSE will be copied
  1560. * @len: length of FSE
  1561. *
  1562. * Return: If read is successful or not
  1563. */
  1564. static void
  1565. hal_rx_flow_get_cmem_fse_kiwi(struct hal_soc *hal_soc, uint32_t fse_offset,
  1566. uint32_t *fse, qdf_size_t len)
  1567. {
  1568. int i;
  1569. if (len != HAL_RX_FST_ENTRY_SIZE)
  1570. return;
  1571. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1572. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1573. }
  1574. static
  1575. void hal_compute_reo_remap_ix2_ix3_kiwi(uint32_t *ring_map,
  1576. uint32_t num_rings, uint32_t *remap1,
  1577. uint32_t *remap2)
  1578. {
  1579. switch (num_rings) {
  1580. /* should we have all the different possible ring configs */
  1581. default:
  1582. case 3:
  1583. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1584. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1585. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1586. HAL_REO_REMAP_IX2(ring_map[0], 19) |
  1587. HAL_REO_REMAP_IX2(ring_map[1], 20) |
  1588. HAL_REO_REMAP_IX2(ring_map[2], 21) |
  1589. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1590. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1591. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1592. HAL_REO_REMAP_IX3(ring_map[0], 25) |
  1593. HAL_REO_REMAP_IX3(ring_map[1], 26) |
  1594. HAL_REO_REMAP_IX3(ring_map[2], 27) |
  1595. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1596. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1597. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1598. HAL_REO_REMAP_IX3(ring_map[0], 31);
  1599. break;
  1600. case 4:
  1601. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1602. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1603. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1604. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1605. HAL_REO_REMAP_IX2(ring_map[0], 20) |
  1606. HAL_REO_REMAP_IX2(ring_map[1], 21) |
  1607. HAL_REO_REMAP_IX2(ring_map[2], 22) |
  1608. HAL_REO_REMAP_IX2(ring_map[3], 23);
  1609. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1610. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1611. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1612. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1613. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1614. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1615. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1616. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1617. break;
  1618. case 6:
  1619. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1620. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1621. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1622. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1623. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1624. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1625. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1626. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1627. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1628. HAL_REO_REMAP_IX3(ring_map[3], 25) |
  1629. HAL_REO_REMAP_IX3(ring_map[4], 26) |
  1630. HAL_REO_REMAP_IX3(ring_map[5], 27) |
  1631. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1632. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1633. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1634. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1635. break;
  1636. case 8:
  1637. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1638. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1639. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1640. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1641. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1642. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1643. HAL_REO_REMAP_IX2(ring_map[6], 22) |
  1644. HAL_REO_REMAP_IX2(ring_map[7], 23);
  1645. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1646. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1647. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1648. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1649. HAL_REO_REMAP_IX3(ring_map[4], 28) |
  1650. HAL_REO_REMAP_IX3(ring_map[5], 29) |
  1651. HAL_REO_REMAP_IX3(ring_map[6], 30) |
  1652. HAL_REO_REMAP_IX3(ring_map[7], 31);
  1653. break;
  1654. }
  1655. }
  1656. /* NUM TCL Bank registers in KIWI */
  1657. #define HAL_NUM_TCL_BANKS_KIWI 8
  1658. /**
  1659. * hal_tx_get_num_tcl_banks_kiwi() - Get number of banks in target
  1660. *
  1661. * Returns: number of bank
  1662. */
  1663. static uint8_t hal_tx_get_num_tcl_banks_kiwi(void)
  1664. {
  1665. return HAL_NUM_TCL_BANKS_KIWI;
  1666. }
  1667. /**
  1668. * hal_rx_reo_prev_pn_get_kiwi() - Get the previous PN from the REO ring desc.
  1669. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1670. * @prev_pn: Buffer where the previous PN is to be populated.
  1671. * [To be validated by caller]
  1672. *
  1673. * Return: None
  1674. */
  1675. static void hal_rx_reo_prev_pn_get_kiwi(void *ring_desc,
  1676. uint64_t *prev_pn)
  1677. {
  1678. struct reo_destination_ring_with_pn *reo_desc =
  1679. (struct reo_destination_ring_with_pn *)ring_desc;
  1680. *prev_pn = reo_desc->prev_pn_23_0;
  1681. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1682. }
  1683. /**
  1684. * hal_cmem_write_kiwi() - function for CMEM buffer writing
  1685. * @hal_soc_hdl: HAL SOC handle
  1686. * @offset: CMEM address
  1687. * @value: value to write
  1688. *
  1689. * Return: None.
  1690. */
  1691. static inline void hal_cmem_write_kiwi(hal_soc_handle_t hal_soc_hdl,
  1692. uint32_t offset,
  1693. uint32_t value)
  1694. {
  1695. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1696. hal_write32_mb(hal, offset, value);
  1697. }
  1698. /**
  1699. * hal_get_idle_link_bm_id_kiwi() - Get idle link BM id from chid_id
  1700. * @chip_id: mlo chip_id
  1701. *
  1702. * Returns: RBM ID
  1703. */
  1704. static uint8_t hal_get_idle_link_bm_id_kiwi(uint8_t chip_id)
  1705. {
  1706. return WBM_IDLE_DESC_LIST;
  1707. }
  1708. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1709. /**
  1710. * hal_get_first_wow_wakeup_packet_kiwi(): Function to get if the buffer
  1711. * is the first one that wakes up host from WoW.
  1712. *
  1713. * @buf: network buffer
  1714. *
  1715. * Dummy function for KIWI
  1716. *
  1717. * Returns: 1 to indicate it is first packet received that wakes up host from
  1718. * WoW. Otherwise 0
  1719. */
  1720. static inline uint8_t hal_get_first_wow_wakeup_packet_kiwi(uint8_t *buf)
  1721. {
  1722. return 0;
  1723. }
  1724. #endif
  1725. static uint16_t hal_get_rx_max_ba_window_kiwi(int tid)
  1726. {
  1727. return HAL_RX_BA_WINDOW_1024;
  1728. }
  1729. /**
  1730. * hal_get_reo_qdesc_size_kiwi()- Get the reo queue descriptor size
  1731. * from the give Block-Ack window size
  1732. * Return: reo queue descriptor size
  1733. */
  1734. static uint32_t hal_get_reo_qdesc_size_kiwi(uint32_t ba_window_size, int tid)
  1735. {
  1736. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1737. * NON_QOS_TID until HW issues are resolved.
  1738. */
  1739. if (tid != HAL_NON_QOS_TID)
  1740. ba_window_size = hal_get_rx_max_ba_window_kiwi(tid);
  1741. /* Return descriptor size corresponding to window size of 2 since
  1742. * we set ba_window_size to 2 while setting up REO descriptors as
  1743. * a WAR to get 2k jump exception aggregates are received without
  1744. * a BA session.
  1745. */
  1746. if (ba_window_size <= 1) {
  1747. if (tid != HAL_NON_QOS_TID)
  1748. return sizeof(struct rx_reo_queue) +
  1749. sizeof(struct rx_reo_queue_ext);
  1750. else
  1751. return sizeof(struct rx_reo_queue);
  1752. }
  1753. if (ba_window_size <= 105)
  1754. return sizeof(struct rx_reo_queue) +
  1755. sizeof(struct rx_reo_queue_ext);
  1756. if (ba_window_size <= 210)
  1757. return sizeof(struct rx_reo_queue) +
  1758. (2 * sizeof(struct rx_reo_queue_ext));
  1759. if (ba_window_size <= 256)
  1760. return sizeof(struct rx_reo_queue) +
  1761. (3 * sizeof(struct rx_reo_queue_ext));
  1762. return sizeof(struct rx_reo_queue) +
  1763. (10 * sizeof(struct rx_reo_queue_ext)) +
  1764. sizeof(struct rx_reo_queue_1k);
  1765. }
  1766. #ifdef QCA_GET_TSF_VIA_REG
  1767. static inline uint32_t
  1768. hal_tsf_read_scratch_reg(struct hal_soc *soc,
  1769. enum hal_scratch_reg_enum reg_enum)
  1770. {
  1771. return hal_read32_mb(soc, PMM_REG_BASE + (reg_enum * 4));
  1772. }
  1773. static inline
  1774. uint64_t hal_tsf_get_fw_time(struct hal_soc *soc)
  1775. {
  1776. uint64_t fw_time_low;
  1777. uint64_t fw_time_high;
  1778. fw_time_low = hal_read32_mb(soc, PCIE_PCIE_MHI_TIME_LOW);
  1779. fw_time_high = hal_read32_mb(soc, PCIE_PCIE_MHI_TIME_HIGH);
  1780. return (fw_time_high << 32 | fw_time_low);
  1781. }
  1782. static inline
  1783. uint64_t hal_fw_qtime_to_usecs(uint64_t time)
  1784. {
  1785. /*
  1786. * Try to preserve precision by multiplying by 10 first.
  1787. * If that would cause a wrap around, divide first instead.
  1788. */
  1789. if (time * 10 < time) {
  1790. time = qdf_do_div(time, FW_QTIME_CYCLES_PER_10_USEC);
  1791. return time * 10;
  1792. }
  1793. time = time * 10;
  1794. time = qdf_do_div(time, FW_QTIME_CYCLES_PER_10_USEC);
  1795. return time;
  1796. }
  1797. /**
  1798. * hal_get_tsf_time_kiwi() - Get tsf time from scratch register
  1799. * @hal_soc_hdl: HAL soc handle
  1800. * @mac_id: mac_id
  1801. * @tsf: pointer to update tsf value
  1802. * @tsf_sync_soc_time: pointer to update tsf sync time
  1803. *
  1804. * Return: None.
  1805. */
  1806. static void
  1807. hal_get_tsf_time_kiwi(hal_soc_handle_t hal_soc_hdl, uint32_t tsf_id,
  1808. uint32_t mac_id, uint64_t *tsf,
  1809. uint64_t *tsf_sync_soc_time)
  1810. {
  1811. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1812. uint64_t global_time_low_offset, global_time_high_offset;
  1813. uint64_t tsf_offset_low, tsf_offset_hi;
  1814. uint64_t fw_time, global_time, sync_time;
  1815. enum hal_scratch_reg_enum tsf_enum_low, tsf_enum_high;
  1816. if (hif_force_wake_request(soc->hif_handle))
  1817. return;
  1818. hal_get_tsf_enum(tsf_id, mac_id, &tsf_enum_low, &tsf_enum_high);
  1819. sync_time = qdf_get_log_timestamp();
  1820. fw_time = hal_tsf_get_fw_time(soc);
  1821. global_time_low_offset =
  1822. hal_tsf_read_scratch_reg(soc, PMM_QTIMER_GLOBAL_OFFSET_LO_US);
  1823. global_time_high_offset =
  1824. hal_tsf_read_scratch_reg(soc, PMM_QTIMER_GLOBAL_OFFSET_HI_US);
  1825. tsf_offset_low = hal_tsf_read_scratch_reg(soc, tsf_enum_low);
  1826. tsf_offset_hi = hal_tsf_read_scratch_reg(soc, tsf_enum_high);
  1827. fw_time = hal_fw_qtime_to_usecs(fw_time);
  1828. global_time = fw_time +
  1829. (global_time_low_offset |
  1830. (global_time_high_offset << 32));
  1831. *tsf = global_time + (tsf_offset_low | (tsf_offset_hi << 32));
  1832. *tsf_sync_soc_time = qdf_log_timestamp_to_usecs(sync_time);
  1833. hif_force_wake_release(soc->hif_handle);
  1834. }
  1835. #else
  1836. static inline void
  1837. hal_get_tsf_time_kiwi(hal_soc_handle_t hal_soc_hdl, uint32_t tsf_id,
  1838. uint32_t mac_id, uint64_t *tsf,
  1839. uint64_t *tsf_sync_soc_time)
  1840. {
  1841. }
  1842. #endif
  1843. static QDF_STATUS hal_rx_reo_ent_get_src_link_id_kiwi(hal_rxdma_desc_t rx_desc,
  1844. uint8_t *src_link_id)
  1845. {
  1846. struct reo_entrance_ring *reo_ent_desc =
  1847. (struct reo_entrance_ring *)rx_desc;
  1848. *src_link_id = reo_ent_desc->src_link_id;
  1849. return QDF_STATUS_SUCCESS;
  1850. }
  1851. static void hal_hw_txrx_ops_attach_kiwi(struct hal_soc *hal_soc)
  1852. {
  1853. /* init and setup */
  1854. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1855. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1856. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1857. hal_soc->ops->hal_get_window_address = hal_get_window_address_kiwi;
  1858. hal_soc->ops->hal_reo_set_err_dst_remap =
  1859. hal_reo_set_err_dst_remap_kiwi;
  1860. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1861. hal_reo_enable_pn_in_dest_kiwi;
  1862. /* Overwrite the default BE ops */
  1863. hal_soc->ops->hal_get_rx_max_ba_window = hal_get_rx_max_ba_window_kiwi;
  1864. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_kiwi;
  1865. /* tx */
  1866. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_kiwi;
  1867. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_kiwi;
  1868. hal_soc->ops->hal_tx_comp_get_status =
  1869. hal_tx_comp_get_status_generic_be;
  1870. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1871. hal_tx_init_cmd_credit_ring_kiwi;
  1872. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1873. hal_tx_config_rbm_mapping_be_kiwi;
  1874. /* rx */
  1875. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1876. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1877. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1878. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_kiwi;
  1879. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1880. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1881. hal_rx_proc_phyrx_other_receive_info_tlv_kiwi;
  1882. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_kiwi;
  1883. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1884. hal_rx_dump_mpdu_start_tlv_kiwi;
  1885. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_kiwi;
  1886. hal_soc->ops->hal_rx_desc_get_80211_hdr = hal_rx_desc_get_80211_hdr_be;
  1887. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_kiwi;
  1888. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1889. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1890. hal_rx_tlv_reception_type_get_be;
  1891. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1892. hal_rx_msdu_end_da_idx_get_be;
  1893. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1894. hal_rx_msdu_desc_info_get_ptr_kiwi;
  1895. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1896. hal_rx_link_desc_msdu0_ptr_kiwi;
  1897. hal_soc->ops->hal_reo_status_get_header =
  1898. hal_reo_status_get_header_kiwi;
  1899. hal_soc->ops->hal_rx_status_get_tlv_info =
  1900. hal_rx_status_get_tlv_info_wrapper_be;
  1901. hal_soc->ops->hal_rx_wbm_err_info_get =
  1902. hal_rx_wbm_err_info_get_generic_be;
  1903. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1904. hal_rx_priv_info_set_in_tlv_be;
  1905. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1906. hal_rx_priv_info_get_from_tlv_be;
  1907. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1908. hal_tx_set_pcp_tid_map_generic_be;
  1909. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1910. hal_tx_update_pcp_tid_generic_be;
  1911. hal_soc->ops->hal_tx_set_tidmap_prty =
  1912. hal_tx_update_tidmap_prty_generic_be;
  1913. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1914. hal_rx_get_rx_fragment_number_be;
  1915. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1916. hal_rx_tlv_da_is_mcbc_get_be;
  1917. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1918. hal_rx_tlv_sa_is_valid_get_be;
  1919. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1920. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1921. hal_rx_desc_is_first_msdu_be;
  1922. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1923. hal_rx_tlv_l3_hdr_padding_get_be;
  1924. hal_soc->ops->hal_rx_encryption_info_valid =
  1925. hal_rx_encryption_info_valid_be;
  1926. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1927. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1928. hal_rx_tlv_first_msdu_get_be;
  1929. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1930. hal_rx_tlv_da_is_valid_get_be;
  1931. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1932. hal_rx_tlv_last_msdu_get_be;
  1933. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1934. hal_rx_get_mpdu_mac_ad4_valid_be;
  1935. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1936. hal_rx_mpdu_start_sw_peer_id_get_be;
  1937. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1938. hal_rx_mpdu_peer_meta_data_get_be;
  1939. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1940. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1941. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1942. hal_rx_get_mpdu_frame_control_valid_be;
  1943. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1944. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1945. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1946. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1947. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1948. hal_rx_get_mpdu_sequence_control_valid_be;
  1949. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1950. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1951. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1952. hal_rx_hw_desc_get_ppduid_get_be;
  1953. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1954. hal_rx_msdu0_buffer_addr_lsb_kiwi;
  1955. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1956. hal_rx_msdu_desc_info_ptr_get_kiwi;
  1957. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_kiwi;
  1958. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_kiwi;
  1959. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1960. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1961. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1962. hal_rx_get_mac_addr2_valid_be;
  1963. hal_soc->ops->hal_rx_get_filter_category =
  1964. hal_rx_get_filter_category_be;
  1965. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1966. hal_soc->ops->hal_reo_config = hal_reo_config_kiwi;
  1967. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1968. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1969. hal_rx_msdu_flow_idx_invalid_be;
  1970. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1971. hal_rx_msdu_flow_idx_timeout_be;
  1972. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1973. hal_rx_msdu_fse_metadata_get_be;
  1974. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1975. hal_rx_msdu_cce_match_get_be;
  1976. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1977. hal_rx_msdu_cce_metadata_get_be;
  1978. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1979. hal_rx_msdu_get_flow_params_be;
  1980. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1981. hal_rx_tlv_get_tcp_chksum_be;
  1982. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1983. #if defined(QCA_WIFI_KIWI) && defined(WLAN_CFR_ENABLE) && \
  1984. defined(WLAN_ENH_CFR_ENABLE)
  1985. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_kiwi;
  1986. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_kiwi;
  1987. #else
  1988. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1989. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1990. #endif
  1991. /* rx - msdu end fast path info fields */
  1992. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1993. hal_rx_msdu_packet_metadata_get_generic_be;
  1994. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1995. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1996. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1997. hal_rx_get_fisa_cumulative_ip_length_be;
  1998. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1999. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  2000. hal_rx_get_flow_agg_continuation_be;
  2001. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  2002. hal_rx_get_flow_agg_count_be;
  2003. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  2004. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  2005. hal_rx_mpdu_start_tlv_tag_valid_be;
  2006. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_kiwi;
  2007. /* rx - TLV struct offsets */
  2008. hal_register_rx_pkt_hdr_tlv_api_kiwi(hal_soc);
  2009. hal_soc->ops->hal_rx_msdu_end_offset_get =
  2010. hal_rx_msdu_end_offset_get_generic;
  2011. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  2012. hal_rx_mpdu_start_offset_get_generic;
  2013. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_kiwi;
  2014. hal_soc->ops->hal_rx_flow_get_tuple_info =
  2015. hal_rx_flow_get_tuple_info_be;
  2016. hal_soc->ops->hal_rx_flow_delete_entry =
  2017. hal_rx_flow_delete_entry_be;
  2018. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  2019. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  2020. hal_compute_reo_remap_ix2_ix3_kiwi;
  2021. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  2022. hal_rx_flow_setup_cmem_fse_kiwi;
  2023. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  2024. hal_rx_flow_get_cmem_fse_ts_kiwi;
  2025. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_kiwi;
  2026. hal_soc->ops->hal_cmem_write = hal_cmem_write_kiwi;
  2027. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  2028. hal_rx_msdu_get_reo_destination_indication_be;
  2029. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_kiwi;
  2030. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  2031. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  2032. hal_rx_msdu_is_wlan_mcast_generic_be;
  2033. hal_soc->ops->hal_rx_tlv_bw_get =
  2034. hal_rx_tlv_bw_get_be;
  2035. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  2036. hal_rx_tlv_get_is_decrypted_be;
  2037. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  2038. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  2039. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  2040. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  2041. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  2042. hal_rx_tlv_mpdu_len_err_get_be;
  2043. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  2044. hal_rx_tlv_mpdu_fcs_err_get_be;
  2045. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  2046. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  2047. hal_rx_tlv_decrypt_err_get_be;
  2048. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  2049. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  2050. hal_soc->ops->hal_rx_tlv_decap_format_get =
  2051. hal_rx_tlv_decap_format_get_be;
  2052. hal_soc->ops->hal_rx_tlv_get_offload_info =
  2053. hal_rx_tlv_get_offload_info_be;
  2054. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  2055. hal_rx_attn_phy_ppdu_id_get_be;
  2056. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  2057. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  2058. hal_rx_msdu_start_msdu_len_get_be;
  2059. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  2060. hal_rx_get_frame_ctrl_field_be;
  2061. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  2062. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  2063. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  2064. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  2065. hal_rx_mpdu_info_ampdu_flag_get_be;
  2066. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  2067. hal_rx_msdu_start_msdu_len_set_be;
  2068. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  2069. hal_rx_tlv_populate_mpdu_desc_info_kiwi;
  2070. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_kiwi;
  2071. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  2072. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  2073. hal_get_first_wow_wakeup_packet_kiwi;
  2074. #endif
  2075. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  2076. hal_soc->ops->hal_rx_tlv_l3_type_get = hal_rx_tlv_l3_type_get_be;
  2077. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  2078. hal_tx_vdev_mismatch_routing_set_generic_be;
  2079. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  2080. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  2081. hal_soc->ops->hal_get_ba_aging_timeout =
  2082. hal_get_ba_aging_timeout_be_generic;
  2083. hal_soc->ops->hal_setup_link_idle_list =
  2084. hal_setup_link_idle_list_generic_be;
  2085. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  2086. hal_cookie_conversion_reg_cfg_generic_be;
  2087. hal_soc->ops->hal_set_ba_aging_timeout =
  2088. hal_set_ba_aging_timeout_be_generic;
  2089. hal_soc->ops->hal_tx_populate_bank_register =
  2090. hal_tx_populate_bank_register_be;
  2091. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  2092. hal_tx_vdev_mcast_ctrl_set_be;
  2093. hal_soc->ops->hal_get_tsf_time = hal_get_tsf_time_kiwi;
  2094. hal_soc->ops->hal_rx_reo_ent_get_src_link_id =
  2095. hal_rx_reo_ent_get_src_link_id_kiwi;
  2096. #ifdef FEATURE_DIRECT_LINK
  2097. hal_soc->ops->hal_srng_set_msi_config = hal_srng_set_msi_config;
  2098. #endif
  2099. };
  2100. struct hal_hw_srng_config hw_srng_table_kiwi[] = {
  2101. /* TODO: max_rings can populated by querying HW capabilities */
  2102. { /* REO_DST */
  2103. .start_ring_id = HAL_SRNG_REO2SW1,
  2104. .max_rings = 8,
  2105. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2106. .lmac_ring = FALSE,
  2107. .ring_dir = HAL_SRNG_DST_RING,
  2108. .nf_irq_support = true,
  2109. .reg_start = {
  2110. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  2111. REO_REG_REG_BASE),
  2112. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  2113. REO_REG_REG_BASE)
  2114. },
  2115. .reg_size = {
  2116. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  2117. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  2118. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  2119. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  2120. },
  2121. .max_size =
  2122. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2123. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  2124. },
  2125. { /* REO_EXCEPTION */
  2126. /* Designating REO2SW0 ring as exception ring. */
  2127. .start_ring_id = HAL_SRNG_REO2SW0,
  2128. .max_rings = 1,
  2129. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2130. .lmac_ring = FALSE,
  2131. .ring_dir = HAL_SRNG_DST_RING,
  2132. .reg_start = {
  2133. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  2134. REO_REG_REG_BASE),
  2135. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  2136. REO_REG_REG_BASE)
  2137. },
  2138. /* Single ring - provide ring size if multiple rings of this
  2139. * type are supported
  2140. */
  2141. .reg_size = {},
  2142. .max_size =
  2143. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  2144. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  2145. },
  2146. { /* REO_REINJECT */
  2147. .start_ring_id = HAL_SRNG_SW2REO,
  2148. .max_rings = 1,
  2149. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2150. .lmac_ring = FALSE,
  2151. .ring_dir = HAL_SRNG_SRC_RING,
  2152. .reg_start = {
  2153. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  2154. REO_REG_REG_BASE),
  2155. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  2156. REO_REG_REG_BASE)
  2157. },
  2158. /* Single ring - provide ring size if multiple rings of this
  2159. * type are supported
  2160. */
  2161. .reg_size = {},
  2162. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  2163. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  2164. },
  2165. { /* REO_CMD */
  2166. .start_ring_id = HAL_SRNG_REO_CMD,
  2167. .max_rings = 1,
  2168. .entry_size = (sizeof(struct tlv_32_hdr) +
  2169. sizeof(struct reo_get_queue_stats)) >> 2,
  2170. .lmac_ring = FALSE,
  2171. .ring_dir = HAL_SRNG_SRC_RING,
  2172. .reg_start = {
  2173. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  2174. REO_REG_REG_BASE),
  2175. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  2176. REO_REG_REG_BASE),
  2177. },
  2178. /* Single ring - provide ring size if multiple rings of this
  2179. * type are supported
  2180. */
  2181. .reg_size = {},
  2182. .max_size =
  2183. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  2184. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  2185. },
  2186. { /* REO_STATUS */
  2187. .start_ring_id = HAL_SRNG_REO_STATUS,
  2188. .max_rings = 1,
  2189. .entry_size = (sizeof(struct tlv_32_hdr) +
  2190. sizeof(struct reo_get_queue_stats_status)) >> 2,
  2191. .lmac_ring = FALSE,
  2192. .ring_dir = HAL_SRNG_DST_RING,
  2193. .reg_start = {
  2194. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  2195. REO_REG_REG_BASE),
  2196. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  2197. REO_REG_REG_BASE),
  2198. },
  2199. /* Single ring - provide ring size if multiple rings of this
  2200. * type are supported
  2201. */
  2202. .reg_size = {},
  2203. .max_size =
  2204. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2205. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2206. },
  2207. { /* TCL_DATA */
  2208. .start_ring_id = HAL_SRNG_SW2TCL1,
  2209. .max_rings = 5,
  2210. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  2211. .lmac_ring = FALSE,
  2212. .ring_dir = HAL_SRNG_SRC_RING,
  2213. .reg_start = {
  2214. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  2215. MAC_TCL_REG_REG_BASE),
  2216. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  2217. MAC_TCL_REG_REG_BASE),
  2218. },
  2219. .reg_size = {
  2220. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  2221. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  2222. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  2223. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  2224. },
  2225. .max_size =
  2226. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2227. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2228. },
  2229. { /* TCL_CMD */
  2230. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  2231. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  2232. .max_rings = 1,
  2233. #else
  2234. .max_rings = 0,
  2235. #endif
  2236. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  2237. .lmac_ring = FALSE,
  2238. .ring_dir = HAL_SRNG_SRC_RING,
  2239. .reg_start = {
  2240. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2241. MAC_TCL_REG_REG_BASE),
  2242. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2243. MAC_TCL_REG_REG_BASE),
  2244. },
  2245. /* Single ring - provide ring size if multiple rings of this
  2246. * type are supported
  2247. */
  2248. .reg_size = {},
  2249. .max_size =
  2250. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2251. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2252. },
  2253. { /* TCL_STATUS */
  2254. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2255. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  2256. .max_rings = 1,
  2257. #else
  2258. .max_rings = 0,
  2259. #endif
  2260. /* confirm that TLV header is needed */
  2261. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  2262. .lmac_ring = FALSE,
  2263. .ring_dir = HAL_SRNG_DST_RING,
  2264. .reg_start = {
  2265. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2266. MAC_TCL_REG_REG_BASE),
  2267. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2268. MAC_TCL_REG_REG_BASE),
  2269. },
  2270. /* Single ring - provide ring size if multiple rings of this
  2271. * type are supported
  2272. */
  2273. .reg_size = {},
  2274. .max_size =
  2275. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2276. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2277. },
  2278. { /* CE_SRC */
  2279. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2280. .max_rings = 12,
  2281. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2282. .lmac_ring = FALSE,
  2283. .ring_dir = HAL_SRNG_SRC_RING,
  2284. .reg_start = {
  2285. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2286. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2287. },
  2288. .reg_size = {
  2289. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2290. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2291. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2292. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2293. },
  2294. .max_size =
  2295. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  2296. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  2297. },
  2298. { /* CE_DST */
  2299. .start_ring_id = HAL_SRNG_CE_0_DST,
  2300. .max_rings = 12,
  2301. .entry_size = 8 >> 2,
  2302. /*TODO: entry_size above should actually be
  2303. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2304. * of struct ce_dst_desc in HW header files
  2305. */
  2306. .lmac_ring = FALSE,
  2307. .ring_dir = HAL_SRNG_SRC_RING,
  2308. .reg_start = {
  2309. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2310. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2311. },
  2312. .reg_size = {
  2313. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2314. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2315. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2316. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2317. },
  2318. .max_size =
  2319. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2320. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  2321. },
  2322. { /* CE_DST_STATUS */
  2323. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2324. .max_rings = 12,
  2325. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2326. .lmac_ring = FALSE,
  2327. .ring_dir = HAL_SRNG_DST_RING,
  2328. .reg_start = {
  2329. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2330. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2331. },
  2332. .reg_size = {
  2333. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2334. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2335. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2336. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2337. },
  2338. .max_size =
  2339. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2340. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2341. },
  2342. { /* WBM_IDLE_LINK */
  2343. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2344. .max_rings = 1,
  2345. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2346. .lmac_ring = FALSE,
  2347. .ring_dir = HAL_SRNG_SRC_RING,
  2348. .reg_start = {
  2349. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2350. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  2351. },
  2352. /* Single ring - provide ring size if multiple rings of this
  2353. * type are supported
  2354. */
  2355. .reg_size = {},
  2356. .max_size =
  2357. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2358. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2359. },
  2360. { /* SW2WBM_RELEASE */
  2361. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2362. .max_rings = 1,
  2363. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2364. .lmac_ring = FALSE,
  2365. .ring_dir = HAL_SRNG_SRC_RING,
  2366. .reg_start = {
  2367. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2368. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2369. },
  2370. /* Single ring - provide ring size if multiple rings of this
  2371. * type are supported
  2372. */
  2373. .reg_size = {},
  2374. .max_size =
  2375. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2376. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2377. },
  2378. { /* WBM2SW_RELEASE */
  2379. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2380. .max_rings = 8,
  2381. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2382. .lmac_ring = FALSE,
  2383. .ring_dir = HAL_SRNG_DST_RING,
  2384. .nf_irq_support = true,
  2385. .reg_start = {
  2386. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2387. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2388. },
  2389. .reg_size = {
  2390. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  2391. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2392. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  2393. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2394. },
  2395. .max_size =
  2396. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2397. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2398. },
  2399. { /* RXDMA_BUF */
  2400. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2401. #if defined(IPA_OFFLOAD) && defined(FEATURE_DIRECT_LINK)
  2402. .max_rings = 4,
  2403. #elif defined(IPA_OFFLOAD) || defined(FEATURE_DIRECT_LINK)
  2404. .max_rings = 3,
  2405. #else
  2406. .max_rings = 2,
  2407. #endif
  2408. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2409. .lmac_ring = TRUE,
  2410. .ring_dir = HAL_SRNG_SRC_RING,
  2411. /* reg_start is not set because LMAC rings are not accessed
  2412. * from host
  2413. */
  2414. .reg_start = {},
  2415. .reg_size = {},
  2416. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2417. },
  2418. { /* RXDMA_DST */
  2419. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2420. .max_rings = 1,
  2421. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2422. .lmac_ring = TRUE,
  2423. .ring_dir = HAL_SRNG_DST_RING,
  2424. /* reg_start is not set because LMAC rings are not accessed
  2425. * from host
  2426. */
  2427. .reg_start = {},
  2428. .reg_size = {},
  2429. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2430. },
  2431. { /* RXDMA_MONITOR_BUF */
  2432. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2433. .max_rings = 1,
  2434. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2435. .lmac_ring = TRUE,
  2436. .ring_dir = HAL_SRNG_SRC_RING,
  2437. /* reg_start is not set because LMAC rings are not accessed
  2438. * from host
  2439. */
  2440. .reg_start = {},
  2441. .reg_size = {},
  2442. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2443. },
  2444. { /* RXDMA_MONITOR_STATUS */
  2445. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2446. .max_rings = 1,
  2447. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2448. .lmac_ring = TRUE,
  2449. .ring_dir = HAL_SRNG_SRC_RING,
  2450. /* reg_start is not set because LMAC rings are not accessed
  2451. * from host
  2452. */
  2453. .reg_start = {},
  2454. .reg_size = {},
  2455. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2456. },
  2457. { /* RXDMA_MONITOR_DST */
  2458. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2459. .max_rings = 1,
  2460. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2461. .lmac_ring = TRUE,
  2462. .ring_dir = HAL_SRNG_DST_RING,
  2463. /* reg_start is not set because LMAC rings are not accessed
  2464. * from host
  2465. */
  2466. .reg_start = {},
  2467. .reg_size = {},
  2468. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2469. },
  2470. { /* RXDMA_MONITOR_DESC */
  2471. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2472. .max_rings = 1,
  2473. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2474. .lmac_ring = TRUE,
  2475. .ring_dir = HAL_SRNG_SRC_RING,
  2476. /* reg_start is not set because LMAC rings are not accessed
  2477. * from host
  2478. */
  2479. .reg_start = {},
  2480. .reg_size = {},
  2481. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2482. },
  2483. { /* DIR_BUF_RX_DMA_SRC */
  2484. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2485. /*
  2486. * one ring is for spectral scan
  2487. * the other is for cfr
  2488. */
  2489. .max_rings = 2,
  2490. .entry_size = 2,
  2491. .lmac_ring = TRUE,
  2492. .ring_dir = HAL_SRNG_SRC_RING,
  2493. /* reg_start is not set because LMAC rings are not accessed
  2494. * from host
  2495. */
  2496. .reg_start = {},
  2497. .reg_size = {},
  2498. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2499. },
  2500. #ifdef WLAN_FEATURE_CIF_CFR
  2501. { /* WIFI_POS_SRC */
  2502. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2503. .max_rings = 1,
  2504. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2505. .lmac_ring = TRUE,
  2506. .ring_dir = HAL_SRNG_SRC_RING,
  2507. /* reg_start is not set because LMAC rings are not accessed
  2508. * from host
  2509. */
  2510. .reg_start = {},
  2511. .reg_size = {},
  2512. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2513. },
  2514. #endif
  2515. { /* REO2PPE */ 0},
  2516. { /* PPE2TCL */ 0},
  2517. { /* PPE_RELEASE */ 0},
  2518. { /* TX_MONITOR_BUF */ 0},
  2519. { /* TX_MONITOR_DST */ 0},
  2520. { /* SW2RXDMA_NEW */ 0},
  2521. };
  2522. /**
  2523. * hal_srng_hw_reg_offset_init_kiwi() - Initialize the HW srng reg offset
  2524. * applicable only for KIWI
  2525. * @hal_soc: HAL Soc handle
  2526. *
  2527. * Return: None
  2528. */
  2529. static inline void hal_srng_hw_reg_offset_init_kiwi(struct hal_soc *hal_soc)
  2530. {
  2531. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2532. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2533. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2534. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2535. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2536. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2537. }
  2538. /**
  2539. * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
  2540. * offset and srng table
  2541. */
  2542. void hal_kiwi_attach(struct hal_soc *hal_soc)
  2543. {
  2544. hal_soc->hw_srng_table = hw_srng_table_kiwi;
  2545. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2546. hal_srng_hw_reg_offset_init_kiwi(hal_soc);
  2547. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2548. hal_hw_txrx_ops_attach_kiwi(hal_soc);
  2549. }