sde_kms.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/dma-buf.h>
  25. #include <linux/memblock.h>
  26. #include <drm/drm_atomic_uapi.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "msm_drv.h"
  29. #include "msm_mmu.h"
  30. #include "msm_gem.h"
  31. #include "dsi_display.h"
  32. #include "dsi_drm.h"
  33. #include "sde_wb.h"
  34. #include "dp_display.h"
  35. #include "dp_drm.h"
  36. #include "sde_kms.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_formats.h"
  39. #include "sde_hw_vbif.h"
  40. #include "sde_vbif.h"
  41. #include "sde_encoder.h"
  42. #include "sde_plane.h"
  43. #include "sde_crtc.h"
  44. #include "sde_reg_dma.h"
  45. #include "sde_connector.h"
  46. #include <soc/qcom/scm.h>
  47. #include "soc/qcom/secure_buffer.h"
  48. #include "soc/qcom/qtee_shmbridge.h"
  49. #define CREATE_TRACE_POINTS
  50. #include "sde_trace.h"
  51. /* defines for secure channel call */
  52. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  53. #define MDP_DEVICE_ID 0x1A
  54. static const char * const iommu_ports[] = {
  55. "mdp_0",
  56. };
  57. /**
  58. * Controls size of event log buffer. Specified as a power of 2.
  59. */
  60. #define SDE_EVTLOG_SIZE 1024
  61. /*
  62. * To enable overall DRM driver logging
  63. * # echo 0x2 > /sys/module/drm/parameters/debug
  64. *
  65. * To enable DRM driver h/w logging
  66. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  67. *
  68. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  69. */
  70. #define SDE_DEBUGFS_DIR "msm_sde"
  71. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  72. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  73. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  74. /**
  75. * sdecustom - enable certain driver customizations for sde clients
  76. * Enabling this modifies the standard DRM behavior slightly and assumes
  77. * that the clients have specific knowledge about the modifications that
  78. * are involved, so don't enable this unless you know what you're doing.
  79. *
  80. * Parts of the driver that are affected by this setting may be located by
  81. * searching for invocations of the 'sde_is_custom_client()' function.
  82. *
  83. * This is disabled by default.
  84. */
  85. static bool sdecustom = true;
  86. module_param(sdecustom, bool, 0400);
  87. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  88. static int sde_kms_hw_init(struct msm_kms *kms);
  89. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  90. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  91. static int _sde_kms_register_events(struct msm_kms *kms,
  92. struct drm_mode_object *obj, u32 event, bool en);
  93. bool sde_is_custom_client(void)
  94. {
  95. return sdecustom;
  96. }
  97. #ifdef CONFIG_DEBUG_FS
  98. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  99. {
  100. struct msm_drm_private *priv;
  101. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  102. return NULL;
  103. priv = sde_kms->dev->dev_private;
  104. return priv->debug_root;
  105. }
  106. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  107. {
  108. void *p;
  109. int rc;
  110. void *debugfs_root;
  111. p = sde_hw_util_get_log_mask_ptr();
  112. if (!sde_kms || !p)
  113. return -EINVAL;
  114. debugfs_root = sde_debugfs_get_root(sde_kms);
  115. if (!debugfs_root)
  116. return -EINVAL;
  117. /* allow debugfs_root to be NULL */
  118. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  119. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  120. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  121. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  122. if (rc) {
  123. SDE_ERROR("failed to init perf %d\n", rc);
  124. return rc;
  125. }
  126. if (sde_kms->catalog->qdss_count)
  127. debugfs_create_u32("qdss", 0600, debugfs_root,
  128. (u32 *)&sde_kms->qdss_enabled);
  129. return 0;
  130. }
  131. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  132. {
  133. /* don't need to NULL check debugfs_root */
  134. if (sde_kms) {
  135. sde_debugfs_vbif_destroy(sde_kms);
  136. sde_debugfs_core_irq_destroy(sde_kms);
  137. }
  138. }
  139. #else
  140. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  141. {
  142. return 0;
  143. }
  144. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  145. {
  146. }
  147. #endif
  148. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  149. {
  150. int ret = 0;
  151. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  152. ret = sde_crtc_vblank(crtc, true);
  153. SDE_ATRACE_END("sde_kms_enable_vblank");
  154. return ret;
  155. }
  156. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  157. {
  158. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  159. sde_crtc_vblank(crtc, false);
  160. SDE_ATRACE_END("sde_kms_disable_vblank");
  161. }
  162. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  163. struct drm_crtc *crtc)
  164. {
  165. struct drm_encoder *encoder;
  166. struct drm_device *dev;
  167. int ret;
  168. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  169. SDE_ERROR("invalid params\n");
  170. return;
  171. }
  172. if (!crtc->state->enable) {
  173. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  174. return;
  175. }
  176. if (!crtc->state->active) {
  177. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  178. return;
  179. }
  180. dev = crtc->dev;
  181. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  182. if (encoder->crtc != crtc)
  183. continue;
  184. /*
  185. * Video Mode - Wait for VSYNC
  186. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  187. * complete
  188. */
  189. SDE_EVT32_VERBOSE(DRMID(crtc));
  190. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  191. if (ret && ret != -EWOULDBLOCK) {
  192. SDE_ERROR(
  193. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  194. crtc->base.id, encoder->base.id, ret);
  195. break;
  196. }
  197. }
  198. }
  199. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  200. struct drm_crtc *crtc, bool enable)
  201. {
  202. struct drm_device *dev;
  203. struct msm_drm_private *priv;
  204. struct sde_mdss_cfg *sde_cfg;
  205. struct drm_plane *plane;
  206. int i, ret;
  207. dev = sde_kms->dev;
  208. priv = dev->dev_private;
  209. sde_cfg = sde_kms->catalog;
  210. ret = sde_vbif_halt_xin_mask(sde_kms,
  211. sde_cfg->sui_block_xin_mask, enable);
  212. if (ret) {
  213. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  214. return ret;
  215. }
  216. if (enable) {
  217. for (i = 0; i < priv->num_planes; i++) {
  218. plane = priv->planes[i];
  219. sde_plane_secure_ctrl_xin_client(plane, crtc);
  220. }
  221. }
  222. return 0;
  223. }
  224. /**
  225. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  226. * @sde_kms: Pointer to sde_kms struct
  227. * @vimd: switch the stage 2 translation to this VMID
  228. */
  229. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  230. {
  231. struct scm_desc desc = {0};
  232. uint32_t num_sids;
  233. uint32_t *sec_sid;
  234. uint32_t mem_protect_sd_ctrl_id = MEM_PROTECT_SD_CTRL_SWITCH;
  235. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  236. int ret = 0, i;
  237. struct qtee_shm shm;
  238. bool qtee_en = qtee_shmbridge_is_enabled();
  239. num_sids = sde_cfg->sec_sid_mask_count;
  240. if (!num_sids) {
  241. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  242. return -EINVAL;
  243. }
  244. if (qtee_en) {
  245. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  246. &shm);
  247. if (ret)
  248. return -ENOMEM;
  249. sec_sid = (uint32_t *) shm.vaddr;
  250. desc.args[1] = shm.paddr;
  251. desc.args[2] = shm.size;
  252. } else {
  253. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  254. if (!sec_sid)
  255. return -ENOMEM;
  256. desc.args[1] = SCM_BUFFER_PHYS(sec_sid);
  257. desc.args[2] = sizeof(uint32_t) * num_sids;
  258. }
  259. desc.arginfo = SCM_ARGS(4, SCM_VAL, SCM_RW, SCM_VAL, SCM_VAL);
  260. desc.args[0] = MDP_DEVICE_ID;
  261. desc.args[3] = vmid;
  262. for (i = 0; i < num_sids; i++) {
  263. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  264. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  265. }
  266. dmac_flush_range(sec_sid, sec_sid + num_sids);
  267. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  268. vmid, num_sids, qtee_en);
  269. ret = scm_call2(SCM_SIP_FNID(SCM_SVC_MP,
  270. mem_protect_sd_ctrl_id), &desc);
  271. if (ret)
  272. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  273. desc.args[3], ret);
  274. SDE_EVT32(mem_protect_sd_ctrl_id, desc.args[0], desc.args[2],
  275. desc.args[3], qtee_en, num_sids, ret);
  276. if (qtee_en)
  277. qtee_shmbridge_free_shm(&shm);
  278. else
  279. kfree(sec_sid);
  280. return ret;
  281. }
  282. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  283. {
  284. u32 ret;
  285. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  286. return 0;
  287. /* detach_all_contexts */
  288. ret = sde_kms_mmu_detach(sde_kms, false);
  289. if (ret) {
  290. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  291. goto mmu_error;
  292. }
  293. ret = _sde_kms_scm_call(sde_kms, vmid);
  294. if (ret) {
  295. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  296. goto scm_error;
  297. }
  298. return 0;
  299. scm_error:
  300. sde_kms_mmu_attach(sde_kms, false);
  301. mmu_error:
  302. atomic_dec(&sde_kms->detach_all_cb);
  303. return ret;
  304. }
  305. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  306. u32 old_vmid)
  307. {
  308. u32 ret;
  309. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  310. return 0;
  311. ret = _sde_kms_scm_call(sde_kms, vmid);
  312. if (ret) {
  313. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  314. goto scm_error;
  315. }
  316. /* attach_all_contexts */
  317. ret = sde_kms_mmu_attach(sde_kms, false);
  318. if (ret) {
  319. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  320. goto mmu_error;
  321. }
  322. return 0;
  323. mmu_error:
  324. _sde_kms_scm_call(sde_kms, old_vmid);
  325. scm_error:
  326. atomic_inc(&sde_kms->detach_all_cb);
  327. return ret;
  328. }
  329. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  330. {
  331. u32 ret;
  332. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  333. return 0;
  334. /* detach secure_context */
  335. ret = sde_kms_mmu_detach(sde_kms, true);
  336. if (ret) {
  337. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  338. goto mmu_error;
  339. }
  340. ret = _sde_kms_scm_call(sde_kms, vmid);
  341. if (ret) {
  342. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  343. goto scm_error;
  344. }
  345. return 0;
  346. scm_error:
  347. sde_kms_mmu_attach(sde_kms, true);
  348. mmu_error:
  349. atomic_dec(&sde_kms->detach_sec_cb);
  350. return ret;
  351. }
  352. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  353. u32 old_vmid)
  354. {
  355. u32 ret;
  356. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  357. return 0;
  358. ret = _sde_kms_scm_call(sde_kms, vmid);
  359. if (ret) {
  360. goto scm_error;
  361. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  362. }
  363. ret = sde_kms_mmu_attach(sde_kms, true);
  364. if (ret) {
  365. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  366. goto mmu_error;
  367. }
  368. return 0;
  369. mmu_error:
  370. _sde_kms_scm_call(sde_kms, old_vmid);
  371. scm_error:
  372. atomic_inc(&sde_kms->detach_sec_cb);
  373. return ret;
  374. }
  375. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  376. struct drm_crtc *crtc, bool enable)
  377. {
  378. int ret;
  379. if (enable) {
  380. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  381. if (ret < 0) {
  382. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  383. return ret;
  384. }
  385. sde_crtc_misr_setup(crtc, true, 1);
  386. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  387. if (ret) {
  388. sde_crtc_misr_setup(crtc, false, 0);
  389. pm_runtime_put_sync(sde_kms->dev->dev);
  390. return ret;
  391. }
  392. } else {
  393. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  394. sde_crtc_misr_setup(crtc, false, 0);
  395. pm_runtime_put_sync(sde_kms->dev->dev);
  396. }
  397. return 0;
  398. }
  399. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  400. bool post_commit)
  401. {
  402. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  403. int old_smmu_state = smmu_state->state;
  404. int ret = 0;
  405. u32 vmid;
  406. if (!sde_kms || !crtc) {
  407. SDE_ERROR("invalid argument(s)\n");
  408. return -EINVAL;
  409. }
  410. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  411. post_commit, smmu_state->sui_misr_state,
  412. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  413. if ((!smmu_state->transition_type) ||
  414. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  415. /* Bail out */
  416. return 0;
  417. /* enable sui misr if requested, before the transition */
  418. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  419. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  420. if (ret) {
  421. smmu_state->sui_misr_state = NONE;
  422. goto end;
  423. }
  424. }
  425. mutex_lock(&sde_kms->secure_transition_lock);
  426. switch (smmu_state->state) {
  427. case DETACH_ALL_REQ:
  428. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  429. if (!ret)
  430. smmu_state->state = DETACHED;
  431. break;
  432. case ATTACH_ALL_REQ:
  433. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  434. VMID_CP_SEC_DISPLAY);
  435. if (!ret) {
  436. smmu_state->state = ATTACHED;
  437. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  438. }
  439. break;
  440. case DETACH_SEC_REQ:
  441. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  442. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  443. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  444. if (!ret)
  445. smmu_state->state = DETACHED_SEC;
  446. break;
  447. case ATTACH_SEC_REQ:
  448. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  449. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  450. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  451. if (!ret) {
  452. smmu_state->state = ATTACHED;
  453. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  454. }
  455. break;
  456. default:
  457. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  458. DRMID(crtc), smmu_state->state,
  459. smmu_state->transition_type);
  460. ret = -EINVAL;
  461. break;
  462. }
  463. mutex_unlock(&sde_kms->secure_transition_lock);
  464. /* disable sui misr if requested, after the transition */
  465. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  466. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  467. if (ret)
  468. goto end;
  469. }
  470. end:
  471. smmu_state->transition_error = false;
  472. if (ret) {
  473. smmu_state->transition_error = true;
  474. SDE_ERROR(
  475. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  476. DRMID(crtc), old_smmu_state, smmu_state->state,
  477. smmu_state->secure_level, ret);
  478. smmu_state->state = smmu_state->prev_state;
  479. smmu_state->secure_level = smmu_state->prev_secure_level;
  480. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  481. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  482. }
  483. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  484. DRMID(crtc), old_smmu_state, smmu_state->state,
  485. smmu_state->secure_level, ret);
  486. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  487. smmu_state->transition_type,
  488. smmu_state->transition_error,
  489. smmu_state->secure_level, smmu_state->prev_secure_level,
  490. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  491. smmu_state->sui_misr_state = NONE;
  492. smmu_state->transition_type = NONE;
  493. return ret;
  494. }
  495. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  496. struct drm_atomic_state *state)
  497. {
  498. struct drm_crtc *crtc;
  499. struct drm_crtc_state *old_crtc_state;
  500. struct drm_plane *plane;
  501. struct drm_plane_state *plane_state;
  502. struct sde_kms *sde_kms = to_sde_kms(kms);
  503. struct drm_device *dev = sde_kms->dev;
  504. int i, ops = 0, ret = 0;
  505. bool old_valid_fb = false;
  506. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  507. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  508. if (!crtc->state || !crtc->state->active)
  509. continue;
  510. /*
  511. * It is safe to assume only one active crtc,
  512. * and compatible translation modes on the
  513. * planes staged on this crtc.
  514. * otherwise validation would have failed.
  515. * For this CRTC,
  516. */
  517. /*
  518. * 1. Check if old state on the CRTC has planes
  519. * staged with valid fbs
  520. */
  521. for_each_old_plane_in_state(state, plane, plane_state, i) {
  522. if (!plane_state->crtc)
  523. continue;
  524. if (plane_state->fb) {
  525. old_valid_fb = true;
  526. break;
  527. }
  528. }
  529. /*
  530. * 2.Get the operations needed to be performed before
  531. * secure transition can be initiated.
  532. */
  533. ops = sde_crtc_get_secure_transition_ops(crtc,
  534. old_crtc_state, old_valid_fb);
  535. if (ops < 0) {
  536. SDE_ERROR("invalid secure operations %x\n", ops);
  537. return ops;
  538. }
  539. if (!ops) {
  540. smmu_state->transition_error = false;
  541. goto no_ops;
  542. }
  543. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  544. crtc->base.id, ops, crtc->state);
  545. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  546. /* 3. Perform operations needed for secure transition */
  547. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  548. SDE_DEBUG("wait_for_transfer_done\n");
  549. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  550. }
  551. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  552. SDE_DEBUG("cleanup planes\n");
  553. drm_atomic_helper_cleanup_planes(dev, state);
  554. }
  555. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  556. SDE_DEBUG("secure ctrl\n");
  557. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  558. }
  559. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  560. SDE_DEBUG("prepare planes %d",
  561. crtc->state->plane_mask);
  562. drm_atomic_crtc_for_each_plane(plane,
  563. crtc) {
  564. const struct drm_plane_helper_funcs *funcs;
  565. plane_state = plane->state;
  566. funcs = plane->helper_private;
  567. SDE_DEBUG("psde:%d FB[%u]\n",
  568. plane->base.id,
  569. plane->fb->base.id);
  570. if (!funcs)
  571. continue;
  572. if (funcs->prepare_fb(plane, plane_state)) {
  573. ret = funcs->prepare_fb(plane,
  574. plane_state);
  575. if (ret)
  576. return ret;
  577. }
  578. }
  579. }
  580. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  581. SDE_DEBUG("secure operations completed\n");
  582. }
  583. no_ops:
  584. return 0;
  585. }
  586. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  587. unsigned int splash_buffer_size,
  588. unsigned int ramdump_base,
  589. unsigned int ramdump_buffer_size)
  590. {
  591. unsigned long pfn_start, pfn_end, pfn_idx;
  592. int ret = 0;
  593. if (!mem_addr || !splash_buffer_size) {
  594. SDE_ERROR("invalid params\n");
  595. return -EINVAL;
  596. }
  597. /* leave ramdump memory only if base address matches */
  598. if (ramdump_base == mem_addr &&
  599. ramdump_buffer_size <= splash_buffer_size) {
  600. mem_addr += ramdump_buffer_size;
  601. splash_buffer_size -= ramdump_buffer_size;
  602. }
  603. pfn_start = mem_addr >> PAGE_SHIFT;
  604. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  605. ret = memblock_free(mem_addr, splash_buffer_size);
  606. if (ret) {
  607. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  608. return ret;
  609. }
  610. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  611. free_reserved_page(pfn_to_page(pfn_idx));
  612. return ret;
  613. }
  614. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  615. struct sde_splash_mem *splash)
  616. {
  617. struct msm_mmu *mmu = NULL;
  618. int ret = 0;
  619. if (!sde_kms->aspace[0]) {
  620. SDE_ERROR("aspace not found for sde kms node\n");
  621. return -EINVAL;
  622. }
  623. mmu = sde_kms->aspace[0]->mmu;
  624. if (!mmu) {
  625. SDE_ERROR("mmu not found for aspace\n");
  626. return -EINVAL;
  627. }
  628. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  629. SDE_ERROR("invalid input params for map\n");
  630. return -EINVAL;
  631. }
  632. if (!splash->ref_cnt) {
  633. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  634. splash->splash_buf_base,
  635. splash->splash_buf_size,
  636. IOMMU_READ | IOMMU_NOEXEC);
  637. if (ret)
  638. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  639. }
  640. splash->ref_cnt++;
  641. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  642. splash->splash_buf_base,
  643. splash->splash_buf_size,
  644. splash->ref_cnt);
  645. return ret;
  646. }
  647. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  648. {
  649. int i = 0;
  650. int ret = 0;
  651. if (!sde_kms)
  652. return -EINVAL;
  653. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  654. ret = _sde_kms_splash_mem_get(sde_kms,
  655. sde_kms->splash_data.splash_display[i].splash);
  656. if (ret)
  657. return ret;
  658. }
  659. return ret;
  660. }
  661. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  662. struct sde_splash_mem *splash)
  663. {
  664. struct msm_mmu *mmu = NULL;
  665. int rc = 0;
  666. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  667. SDE_ERROR("invalid params\n");
  668. return -EINVAL;
  669. }
  670. mmu = sde_kms->aspace[0]->mmu;
  671. if (!splash || !splash->ref_cnt ||
  672. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  673. return -EINVAL;
  674. splash->ref_cnt--;
  675. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  676. splash->splash_buf_base, splash->ref_cnt);
  677. if (!splash->ref_cnt) {
  678. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  679. splash->splash_buf_size);
  680. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  681. splash->splash_buf_size, splash->ramdump_base,
  682. splash->ramdump_size);
  683. splash->splash_buf_base = 0;
  684. splash->splash_buf_size = 0;
  685. }
  686. return rc;
  687. }
  688. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  689. {
  690. int i = 0;
  691. int ret = 0;
  692. if (!sde_kms)
  693. return -EINVAL;
  694. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  695. ret = _sde_kms_splash_mem_put(sde_kms,
  696. sde_kms->splash_data.splash_display[i].splash);
  697. if (ret)
  698. return ret;
  699. }
  700. return ret;
  701. }
  702. static void sde_kms_prepare_commit(struct msm_kms *kms,
  703. struct drm_atomic_state *state)
  704. {
  705. struct sde_kms *sde_kms;
  706. struct msm_drm_private *priv;
  707. struct drm_device *dev;
  708. struct drm_encoder *encoder;
  709. struct drm_crtc *crtc;
  710. struct drm_crtc_state *crtc_state;
  711. int i, rc;
  712. if (!kms)
  713. return;
  714. sde_kms = to_sde_kms(kms);
  715. dev = sde_kms->dev;
  716. if (!dev || !dev->dev_private)
  717. return;
  718. priv = dev->dev_private;
  719. SDE_ATRACE_BEGIN("prepare_commit");
  720. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  721. if (rc < 0) {
  722. SDE_ERROR("failed to enable power resources %d\n", rc);
  723. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  724. goto end;
  725. }
  726. if (sde_kms->first_kickoff) {
  727. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  728. sde_kms->first_kickoff = false;
  729. }
  730. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  731. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  732. head) {
  733. if (encoder->crtc != crtc)
  734. continue;
  735. sde_encoder_prepare_commit(encoder);
  736. }
  737. }
  738. /*
  739. * NOTE: for secure use cases we want to apply the new HW
  740. * configuration only after completing preparation for secure
  741. * transitions prepare below if any transtions is required.
  742. */
  743. sde_kms_prepare_secure_transition(kms, state);
  744. end:
  745. SDE_ATRACE_END("prepare_commit");
  746. }
  747. static void sde_kms_commit(struct msm_kms *kms,
  748. struct drm_atomic_state *old_state)
  749. {
  750. struct sde_kms *sde_kms;
  751. struct drm_crtc *crtc;
  752. struct drm_crtc_state *old_crtc_state;
  753. int i;
  754. if (!kms || !old_state)
  755. return;
  756. sde_kms = to_sde_kms(kms);
  757. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  758. SDE_ERROR("power resource is not enabled\n");
  759. return;
  760. }
  761. SDE_ATRACE_BEGIN("sde_kms_commit");
  762. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  763. if (crtc->state->active) {
  764. SDE_EVT32(DRMID(crtc));
  765. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  766. }
  767. }
  768. SDE_ATRACE_END("sde_kms_commit");
  769. }
  770. static void _sde_kms_free_splash_region(struct sde_kms *sde_kms,
  771. struct sde_splash_display *splash_display)
  772. {
  773. if (!sde_kms || !splash_display ||
  774. !sde_kms->splash_data.num_splash_displays)
  775. return;
  776. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  777. sde_kms->splash_data.num_splash_displays--;
  778. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  779. sde_kms->splash_data.num_splash_displays);
  780. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  781. }
  782. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  783. struct drm_crtc *crtc)
  784. {
  785. struct msm_drm_private *priv;
  786. struct sde_splash_display *splash_display;
  787. int i;
  788. if (!sde_kms || !crtc)
  789. return;
  790. priv = sde_kms->dev->dev_private;
  791. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  792. return;
  793. SDE_EVT32(DRMID(crtc), crtc->state->active,
  794. sde_kms->splash_data.num_splash_displays);
  795. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  796. splash_display = &sde_kms->splash_data.splash_display[i];
  797. if (splash_display->encoder &&
  798. crtc == splash_display->encoder->crtc)
  799. break;
  800. }
  801. if (i >= MAX_DSI_DISPLAYS)
  802. return;
  803. if (splash_display->cont_splash_enabled) {
  804. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  805. splash_display, false);
  806. _sde_kms_free_splash_region(sde_kms, splash_display);
  807. }
  808. /* remove the votes if all displays are done with splash */
  809. if (!sde_kms->splash_data.num_splash_displays) {
  810. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  811. sde_power_data_bus_set_quota(&priv->phandle, i,
  812. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  813. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  814. pm_runtime_put_sync(sde_kms->dev->dev);
  815. }
  816. }
  817. static void sde_kms_complete_commit(struct msm_kms *kms,
  818. struct drm_atomic_state *old_state)
  819. {
  820. struct sde_kms *sde_kms;
  821. struct msm_drm_private *priv;
  822. struct drm_crtc *crtc;
  823. struct drm_crtc_state *old_crtc_state;
  824. struct drm_connector *connector;
  825. struct drm_connector_state *old_conn_state;
  826. struct msm_display_conn_params params;
  827. int i, rc = 0;
  828. if (!kms || !old_state)
  829. return;
  830. sde_kms = to_sde_kms(kms);
  831. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  832. return;
  833. priv = sde_kms->dev->dev_private;
  834. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  835. SDE_ERROR("power resource is not enabled\n");
  836. return;
  837. }
  838. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  839. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  840. sde_crtc_complete_commit(crtc, old_crtc_state);
  841. /* complete secure transitions if any */
  842. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  843. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  844. }
  845. for_each_old_connector_in_state(old_state, connector,
  846. old_conn_state, i) {
  847. struct sde_connector *c_conn;
  848. c_conn = to_sde_connector(connector);
  849. if (!c_conn->ops.post_kickoff)
  850. continue;
  851. memset(&params, 0, sizeof(params));
  852. sde_connector_complete_qsync_commit(connector, &params);
  853. rc = c_conn->ops.post_kickoff(connector, &params);
  854. if (rc) {
  855. pr_err("Connector Post kickoff failed rc=%d\n",
  856. rc);
  857. }
  858. }
  859. pm_runtime_put_sync(sde_kms->dev->dev);
  860. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  861. _sde_kms_release_splash_resource(sde_kms, crtc);
  862. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  863. SDE_ATRACE_END("sde_kms_complete_commit");
  864. }
  865. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  866. struct drm_crtc *crtc)
  867. {
  868. struct drm_encoder *encoder;
  869. struct drm_device *dev;
  870. int ret;
  871. if (!kms || !crtc || !crtc->state) {
  872. SDE_ERROR("invalid params\n");
  873. return;
  874. }
  875. dev = crtc->dev;
  876. if (!crtc->state->enable) {
  877. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  878. return;
  879. }
  880. if (!crtc->state->active) {
  881. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  882. return;
  883. }
  884. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  885. SDE_ERROR("power resource is not enabled\n");
  886. return;
  887. }
  888. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  889. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  890. if (encoder->crtc != crtc)
  891. continue;
  892. /*
  893. * Wait for post-flush if necessary to delay before
  894. * plane_cleanup. For example, wait for vsync in case of video
  895. * mode panels. This may be a no-op for command mode panels.
  896. */
  897. SDE_EVT32_VERBOSE(DRMID(crtc));
  898. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  899. if (ret && ret != -EWOULDBLOCK) {
  900. SDE_ERROR("wait for commit done returned %d\n", ret);
  901. sde_crtc_request_frame_reset(crtc);
  902. break;
  903. }
  904. sde_crtc_complete_flip(crtc, NULL);
  905. }
  906. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  907. }
  908. static void sde_kms_prepare_fence(struct msm_kms *kms,
  909. struct drm_atomic_state *old_state)
  910. {
  911. struct drm_crtc *crtc;
  912. struct drm_crtc_state *old_crtc_state;
  913. int i, rc;
  914. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  915. SDE_ERROR("invalid argument(s)\n");
  916. return;
  917. }
  918. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  919. retry:
  920. /* attempt to acquire ww mutex for connection */
  921. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  922. old_state->acquire_ctx);
  923. if (rc == -EDEADLK) {
  924. drm_modeset_backoff(old_state->acquire_ctx);
  925. goto retry;
  926. }
  927. /* old_state actually contains updated crtc pointers */
  928. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  929. if (crtc->state->active || crtc->state->active_changed)
  930. sde_crtc_prepare_commit(crtc, old_crtc_state);
  931. }
  932. SDE_ATRACE_END("sde_kms_prepare_fence");
  933. }
  934. /**
  935. * _sde_kms_get_displays - query for underlying display handles and cache them
  936. * @sde_kms: Pointer to sde kms structure
  937. * Returns: Zero on success
  938. */
  939. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  940. {
  941. int rc = -ENOMEM;
  942. if (!sde_kms) {
  943. SDE_ERROR("invalid sde kms\n");
  944. return -EINVAL;
  945. }
  946. /* dsi */
  947. sde_kms->dsi_displays = NULL;
  948. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  949. if (sde_kms->dsi_display_count) {
  950. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  951. sizeof(void *),
  952. GFP_KERNEL);
  953. if (!sde_kms->dsi_displays) {
  954. SDE_ERROR("failed to allocate dsi displays\n");
  955. goto exit_deinit_dsi;
  956. }
  957. sde_kms->dsi_display_count =
  958. dsi_display_get_active_displays(sde_kms->dsi_displays,
  959. sde_kms->dsi_display_count);
  960. }
  961. /* wb */
  962. sde_kms->wb_displays = NULL;
  963. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  964. if (sde_kms->wb_display_count) {
  965. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  966. sizeof(void *),
  967. GFP_KERNEL);
  968. if (!sde_kms->wb_displays) {
  969. SDE_ERROR("failed to allocate wb displays\n");
  970. goto exit_deinit_wb;
  971. }
  972. sde_kms->wb_display_count =
  973. wb_display_get_displays(sde_kms->wb_displays,
  974. sde_kms->wb_display_count);
  975. }
  976. /* dp */
  977. sde_kms->dp_displays = NULL;
  978. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  979. if (sde_kms->dp_display_count) {
  980. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  981. sizeof(void *), GFP_KERNEL);
  982. if (!sde_kms->dp_displays) {
  983. SDE_ERROR("failed to allocate dp displays\n");
  984. goto exit_deinit_dp;
  985. }
  986. sde_kms->dp_display_count =
  987. dp_display_get_displays(sde_kms->dp_displays,
  988. sde_kms->dp_display_count);
  989. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  990. }
  991. return 0;
  992. exit_deinit_dp:
  993. kfree(sde_kms->dp_displays);
  994. sde_kms->dp_stream_count = 0;
  995. sde_kms->dp_display_count = 0;
  996. sde_kms->dp_displays = NULL;
  997. exit_deinit_wb:
  998. kfree(sde_kms->wb_displays);
  999. sde_kms->wb_display_count = 0;
  1000. sde_kms->wb_displays = NULL;
  1001. exit_deinit_dsi:
  1002. kfree(sde_kms->dsi_displays);
  1003. sde_kms->dsi_display_count = 0;
  1004. sde_kms->dsi_displays = NULL;
  1005. return rc;
  1006. }
  1007. /**
  1008. * _sde_kms_release_displays - release cache of underlying display handles
  1009. * @sde_kms: Pointer to sde kms structure
  1010. */
  1011. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1012. {
  1013. if (!sde_kms) {
  1014. SDE_ERROR("invalid sde kms\n");
  1015. return;
  1016. }
  1017. kfree(sde_kms->wb_displays);
  1018. sde_kms->wb_displays = NULL;
  1019. sde_kms->wb_display_count = 0;
  1020. kfree(sde_kms->dsi_displays);
  1021. sde_kms->dsi_displays = NULL;
  1022. sde_kms->dsi_display_count = 0;
  1023. }
  1024. /**
  1025. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1026. * for underlying displays
  1027. * @dev: Pointer to drm device structure
  1028. * @priv: Pointer to private drm device data
  1029. * @sde_kms: Pointer to sde kms structure
  1030. * Returns: Zero on success
  1031. */
  1032. static int _sde_kms_setup_displays(struct drm_device *dev,
  1033. struct msm_drm_private *priv,
  1034. struct sde_kms *sde_kms)
  1035. {
  1036. static const struct sde_connector_ops dsi_ops = {
  1037. .set_info_blob = dsi_conn_set_info_blob,
  1038. .detect = dsi_conn_detect,
  1039. .get_modes = dsi_connector_get_modes,
  1040. .pre_destroy = dsi_connector_put_modes,
  1041. .mode_valid = dsi_conn_mode_valid,
  1042. .get_info = dsi_display_get_info,
  1043. .set_backlight = dsi_display_set_backlight,
  1044. .soft_reset = dsi_display_soft_reset,
  1045. .pre_kickoff = dsi_conn_pre_kickoff,
  1046. .clk_ctrl = dsi_display_clk_ctrl,
  1047. .set_power = dsi_display_set_power,
  1048. .get_mode_info = dsi_conn_get_mode_info,
  1049. .get_dst_format = dsi_display_get_dst_format,
  1050. .post_kickoff = dsi_conn_post_kickoff,
  1051. .check_status = dsi_display_check_status,
  1052. .enable_event = dsi_conn_enable_event,
  1053. .cmd_transfer = dsi_display_cmd_transfer,
  1054. .cont_splash_config = dsi_display_cont_splash_config,
  1055. .get_panel_vfp = dsi_display_get_panel_vfp,
  1056. .get_default_lms = dsi_display_get_default_lms,
  1057. };
  1058. static const struct sde_connector_ops wb_ops = {
  1059. .post_init = sde_wb_connector_post_init,
  1060. .set_info_blob = sde_wb_connector_set_info_blob,
  1061. .detect = sde_wb_connector_detect,
  1062. .get_modes = sde_wb_connector_get_modes,
  1063. .set_property = sde_wb_connector_set_property,
  1064. .get_info = sde_wb_get_info,
  1065. .soft_reset = NULL,
  1066. .get_mode_info = sde_wb_get_mode_info,
  1067. .get_dst_format = NULL,
  1068. .check_status = NULL,
  1069. .cmd_transfer = NULL,
  1070. .cont_splash_config = NULL,
  1071. .get_panel_vfp = NULL,
  1072. };
  1073. static const struct sde_connector_ops dp_ops = {
  1074. .post_init = dp_connector_post_init,
  1075. .detect = dp_connector_detect,
  1076. .get_modes = dp_connector_get_modes,
  1077. .atomic_check = dp_connector_atomic_check,
  1078. .mode_valid = dp_connector_mode_valid,
  1079. .get_info = dp_connector_get_info,
  1080. .get_mode_info = dp_connector_get_mode_info,
  1081. .post_open = dp_connector_post_open,
  1082. .check_status = NULL,
  1083. .set_colorspace = dp_connector_set_colorspace,
  1084. .config_hdr = dp_connector_config_hdr,
  1085. .cmd_transfer = NULL,
  1086. .cont_splash_config = NULL,
  1087. .get_panel_vfp = NULL,
  1088. .update_pps = dp_connector_update_pps,
  1089. };
  1090. struct msm_display_info info;
  1091. struct drm_encoder *encoder;
  1092. void *display, *connector;
  1093. int i, max_encoders;
  1094. int rc = 0;
  1095. if (!dev || !priv || !sde_kms) {
  1096. SDE_ERROR("invalid argument(s)\n");
  1097. return -EINVAL;
  1098. }
  1099. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1100. sde_kms->dp_display_count +
  1101. sde_kms->dp_stream_count;
  1102. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1103. max_encoders = ARRAY_SIZE(priv->encoders);
  1104. SDE_ERROR("capping number of displays to %d", max_encoders);
  1105. }
  1106. /* dsi */
  1107. for (i = 0; i < sde_kms->dsi_display_count &&
  1108. priv->num_encoders < max_encoders; ++i) {
  1109. display = sde_kms->dsi_displays[i];
  1110. encoder = NULL;
  1111. memset(&info, 0x0, sizeof(info));
  1112. rc = dsi_display_get_info(NULL, &info, display);
  1113. if (rc) {
  1114. SDE_ERROR("dsi get_info %d failed\n", i);
  1115. continue;
  1116. }
  1117. encoder = sde_encoder_init(dev, &info);
  1118. if (IS_ERR_OR_NULL(encoder)) {
  1119. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1120. continue;
  1121. }
  1122. rc = dsi_display_drm_bridge_init(display, encoder);
  1123. if (rc) {
  1124. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1125. sde_encoder_destroy(encoder);
  1126. continue;
  1127. }
  1128. connector = sde_connector_init(dev,
  1129. encoder,
  1130. dsi_display_get_drm_panel(display),
  1131. display,
  1132. &dsi_ops,
  1133. DRM_CONNECTOR_POLL_HPD,
  1134. DRM_MODE_CONNECTOR_DSI);
  1135. if (connector) {
  1136. priv->encoders[priv->num_encoders++] = encoder;
  1137. priv->connectors[priv->num_connectors++] = connector;
  1138. } else {
  1139. SDE_ERROR("dsi %d connector init failed\n", i);
  1140. dsi_display_drm_bridge_deinit(display);
  1141. sde_encoder_destroy(encoder);
  1142. continue;
  1143. }
  1144. rc = dsi_display_drm_ext_bridge_init(display,
  1145. encoder, connector);
  1146. if (rc) {
  1147. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1148. dsi_display_drm_bridge_deinit(display);
  1149. sde_connector_destroy(connector);
  1150. sde_encoder_destroy(encoder);
  1151. }
  1152. }
  1153. /* wb */
  1154. for (i = 0; i < sde_kms->wb_display_count &&
  1155. priv->num_encoders < max_encoders; ++i) {
  1156. display = sde_kms->wb_displays[i];
  1157. encoder = NULL;
  1158. memset(&info, 0x0, sizeof(info));
  1159. rc = sde_wb_get_info(NULL, &info, display);
  1160. if (rc) {
  1161. SDE_ERROR("wb get_info %d failed\n", i);
  1162. continue;
  1163. }
  1164. encoder = sde_encoder_init(dev, &info);
  1165. if (IS_ERR_OR_NULL(encoder)) {
  1166. SDE_ERROR("encoder init failed for wb %d\n", i);
  1167. continue;
  1168. }
  1169. rc = sde_wb_drm_init(display, encoder);
  1170. if (rc) {
  1171. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1172. sde_encoder_destroy(encoder);
  1173. continue;
  1174. }
  1175. connector = sde_connector_init(dev,
  1176. encoder,
  1177. 0,
  1178. display,
  1179. &wb_ops,
  1180. DRM_CONNECTOR_POLL_HPD,
  1181. DRM_MODE_CONNECTOR_VIRTUAL);
  1182. if (connector) {
  1183. priv->encoders[priv->num_encoders++] = encoder;
  1184. priv->connectors[priv->num_connectors++] = connector;
  1185. } else {
  1186. SDE_ERROR("wb %d connector init failed\n", i);
  1187. sde_wb_drm_deinit(display);
  1188. sde_encoder_destroy(encoder);
  1189. }
  1190. }
  1191. /* dp */
  1192. for (i = 0; i < sde_kms->dp_display_count &&
  1193. priv->num_encoders < max_encoders; ++i) {
  1194. int idx;
  1195. display = sde_kms->dp_displays[i];
  1196. encoder = NULL;
  1197. memset(&info, 0x0, sizeof(info));
  1198. rc = dp_connector_get_info(NULL, &info, display);
  1199. if (rc) {
  1200. SDE_ERROR("dp get_info %d failed\n", i);
  1201. continue;
  1202. }
  1203. encoder = sde_encoder_init(dev, &info);
  1204. if (IS_ERR_OR_NULL(encoder)) {
  1205. SDE_ERROR("dp encoder init failed %d\n", i);
  1206. continue;
  1207. }
  1208. rc = dp_drm_bridge_init(display, encoder);
  1209. if (rc) {
  1210. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1211. sde_encoder_destroy(encoder);
  1212. continue;
  1213. }
  1214. connector = sde_connector_init(dev,
  1215. encoder,
  1216. NULL,
  1217. display,
  1218. &dp_ops,
  1219. DRM_CONNECTOR_POLL_HPD,
  1220. DRM_MODE_CONNECTOR_DisplayPort);
  1221. if (connector) {
  1222. priv->encoders[priv->num_encoders++] = encoder;
  1223. priv->connectors[priv->num_connectors++] = connector;
  1224. } else {
  1225. SDE_ERROR("dp %d connector init failed\n", i);
  1226. dp_drm_bridge_deinit(display);
  1227. sde_encoder_destroy(encoder);
  1228. }
  1229. /* update display cap to MST_MODE for DP MST encoders */
  1230. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1231. for (idx = 0; idx < sde_kms->dp_stream_count; idx++) {
  1232. info.h_tile_instance[0] = idx;
  1233. encoder = sde_encoder_init(dev, &info);
  1234. if (IS_ERR_OR_NULL(encoder)) {
  1235. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1236. continue;
  1237. }
  1238. rc = dp_mst_drm_bridge_init(display, encoder);
  1239. if (rc) {
  1240. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1241. i, rc);
  1242. sde_encoder_destroy(encoder);
  1243. continue;
  1244. }
  1245. priv->encoders[priv->num_encoders++] = encoder;
  1246. }
  1247. }
  1248. return 0;
  1249. }
  1250. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1251. {
  1252. struct msm_drm_private *priv;
  1253. int i;
  1254. if (!sde_kms) {
  1255. SDE_ERROR("invalid sde_kms\n");
  1256. return;
  1257. } else if (!sde_kms->dev) {
  1258. SDE_ERROR("invalid dev\n");
  1259. return;
  1260. } else if (!sde_kms->dev->dev_private) {
  1261. SDE_ERROR("invalid dev_private\n");
  1262. return;
  1263. }
  1264. priv = sde_kms->dev->dev_private;
  1265. for (i = 0; i < priv->num_crtcs; i++)
  1266. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1267. priv->num_crtcs = 0;
  1268. for (i = 0; i < priv->num_planes; i++)
  1269. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1270. priv->num_planes = 0;
  1271. for (i = 0; i < priv->num_connectors; i++)
  1272. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1273. priv->num_connectors = 0;
  1274. for (i = 0; i < priv->num_encoders; i++)
  1275. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1276. priv->num_encoders = 0;
  1277. _sde_kms_release_displays(sde_kms);
  1278. }
  1279. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1280. {
  1281. struct drm_device *dev;
  1282. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1283. struct drm_crtc *crtc;
  1284. struct msm_drm_private *priv;
  1285. struct sde_mdss_cfg *catalog;
  1286. int primary_planes_idx = 0, i, ret;
  1287. int max_crtc_count;
  1288. u32 sspp_id[MAX_PLANES];
  1289. u32 master_plane_id[MAX_PLANES];
  1290. u32 num_virt_planes = 0;
  1291. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1292. SDE_ERROR("invalid sde_kms\n");
  1293. return -EINVAL;
  1294. }
  1295. dev = sde_kms->dev;
  1296. priv = dev->dev_private;
  1297. catalog = sde_kms->catalog;
  1298. ret = sde_core_irq_domain_add(sde_kms);
  1299. if (ret)
  1300. goto fail_irq;
  1301. /*
  1302. * Query for underlying display drivers, and create connectors,
  1303. * bridges and encoders for them.
  1304. */
  1305. if (!_sde_kms_get_displays(sde_kms))
  1306. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1307. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1308. /* Create the planes */
  1309. for (i = 0; i < catalog->sspp_count; i++) {
  1310. bool primary = true;
  1311. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1312. || primary_planes_idx >= max_crtc_count)
  1313. primary = false;
  1314. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1315. (1UL << max_crtc_count) - 1, 0);
  1316. if (IS_ERR(plane)) {
  1317. SDE_ERROR("sde_plane_init failed\n");
  1318. ret = PTR_ERR(plane);
  1319. goto fail;
  1320. }
  1321. priv->planes[priv->num_planes++] = plane;
  1322. if (primary)
  1323. primary_planes[primary_planes_idx++] = plane;
  1324. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1325. sde_is_custom_client()) {
  1326. int priority =
  1327. catalog->sspp[i].sblk->smart_dma_priority;
  1328. sspp_id[priority - 1] = catalog->sspp[i].id;
  1329. master_plane_id[priority - 1] = plane->base.id;
  1330. num_virt_planes++;
  1331. }
  1332. }
  1333. /* Initialize smart DMA virtual planes */
  1334. for (i = 0; i < num_virt_planes; i++) {
  1335. plane = sde_plane_init(dev, sspp_id[i], false,
  1336. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1337. if (IS_ERR(plane)) {
  1338. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1339. ret = PTR_ERR(plane);
  1340. goto fail;
  1341. }
  1342. priv->planes[priv->num_planes++] = plane;
  1343. }
  1344. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1345. /* Create one CRTC per encoder */
  1346. for (i = 0; i < max_crtc_count; i++) {
  1347. crtc = sde_crtc_init(dev, primary_planes[i]);
  1348. if (IS_ERR(crtc)) {
  1349. ret = PTR_ERR(crtc);
  1350. goto fail;
  1351. }
  1352. priv->crtcs[priv->num_crtcs++] = crtc;
  1353. }
  1354. if (sde_is_custom_client()) {
  1355. /* All CRTCs are compatible with all planes */
  1356. for (i = 0; i < priv->num_planes; i++)
  1357. priv->planes[i]->possible_crtcs =
  1358. (1 << priv->num_crtcs) - 1;
  1359. }
  1360. /* All CRTCs are compatible with all encoders */
  1361. for (i = 0; i < priv->num_encoders; i++)
  1362. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1363. return 0;
  1364. fail:
  1365. _sde_kms_drm_obj_destroy(sde_kms);
  1366. fail_irq:
  1367. sde_core_irq_domain_fini(sde_kms);
  1368. return ret;
  1369. }
  1370. /**
  1371. * sde_kms_timeline_status - provides current timeline status
  1372. * This API should be called without mode config lock.
  1373. * @dev: Pointer to drm device
  1374. */
  1375. void sde_kms_timeline_status(struct drm_device *dev)
  1376. {
  1377. struct drm_crtc *crtc;
  1378. struct drm_connector *conn;
  1379. struct drm_connector_list_iter conn_iter;
  1380. if (!dev) {
  1381. SDE_ERROR("invalid drm device node\n");
  1382. return;
  1383. }
  1384. drm_for_each_crtc(crtc, dev)
  1385. sde_crtc_timeline_status(crtc);
  1386. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1387. /*
  1388. *Probably locked from last close dumping status anyway
  1389. */
  1390. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1391. drm_connector_list_iter_begin(dev, &conn_iter);
  1392. drm_for_each_connector_iter(conn, &conn_iter)
  1393. sde_conn_timeline_status(conn);
  1394. drm_connector_list_iter_end(&conn_iter);
  1395. return;
  1396. }
  1397. mutex_lock(&dev->mode_config.mutex);
  1398. drm_connector_list_iter_begin(dev, &conn_iter);
  1399. drm_for_each_connector_iter(conn, &conn_iter)
  1400. sde_conn_timeline_status(conn);
  1401. drm_connector_list_iter_end(&conn_iter);
  1402. mutex_unlock(&dev->mode_config.mutex);
  1403. }
  1404. static int sde_kms_postinit(struct msm_kms *kms)
  1405. {
  1406. struct sde_kms *sde_kms = to_sde_kms(kms);
  1407. struct drm_device *dev;
  1408. struct drm_crtc *crtc;
  1409. int rc;
  1410. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1411. SDE_ERROR("invalid sde_kms\n");
  1412. return -EINVAL;
  1413. }
  1414. dev = sde_kms->dev;
  1415. rc = _sde_debugfs_init(sde_kms);
  1416. if (rc)
  1417. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1418. drm_for_each_crtc(crtc, dev)
  1419. sde_crtc_post_init(dev, crtc);
  1420. return rc;
  1421. }
  1422. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1423. struct drm_encoder *encoder)
  1424. {
  1425. return rate;
  1426. }
  1427. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1428. struct platform_device *pdev)
  1429. {
  1430. struct drm_device *dev;
  1431. struct msm_drm_private *priv;
  1432. int i;
  1433. if (!sde_kms || !pdev)
  1434. return;
  1435. dev = sde_kms->dev;
  1436. if (!dev)
  1437. return;
  1438. priv = dev->dev_private;
  1439. if (!priv)
  1440. return;
  1441. if (sde_kms->genpd_init) {
  1442. sde_kms->genpd_init = false;
  1443. pm_genpd_remove(&sde_kms->genpd);
  1444. of_genpd_del_provider(pdev->dev.of_node);
  1445. }
  1446. if (sde_kms->hw_intr)
  1447. sde_hw_intr_destroy(sde_kms->hw_intr);
  1448. sde_kms->hw_intr = NULL;
  1449. if (sde_kms->power_event)
  1450. sde_power_handle_unregister_event(
  1451. &priv->phandle, sde_kms->power_event);
  1452. _sde_kms_release_displays(sde_kms);
  1453. _sde_kms_unmap_all_splash_regions(sde_kms);
  1454. /* safe to call these more than once during shutdown */
  1455. _sde_debugfs_destroy(sde_kms);
  1456. _sde_kms_mmu_destroy(sde_kms);
  1457. if (sde_kms->catalog) {
  1458. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1459. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1460. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1461. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1462. }
  1463. }
  1464. if (sde_kms->rm_init)
  1465. sde_rm_destroy(&sde_kms->rm);
  1466. sde_kms->rm_init = false;
  1467. if (sde_kms->catalog)
  1468. sde_hw_catalog_deinit(sde_kms->catalog);
  1469. sde_kms->catalog = NULL;
  1470. if (sde_kms->sid)
  1471. msm_iounmap(pdev, sde_kms->sid);
  1472. sde_kms->sid = NULL;
  1473. if (sde_kms->reg_dma)
  1474. msm_iounmap(pdev, sde_kms->reg_dma);
  1475. sde_kms->reg_dma = NULL;
  1476. if (sde_kms->vbif[VBIF_NRT])
  1477. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1478. sde_kms->vbif[VBIF_NRT] = NULL;
  1479. if (sde_kms->vbif[VBIF_RT])
  1480. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1481. sde_kms->vbif[VBIF_RT] = NULL;
  1482. if (sde_kms->mmio)
  1483. msm_iounmap(pdev, sde_kms->mmio);
  1484. sde_kms->mmio = NULL;
  1485. sde_reg_dma_deinit();
  1486. }
  1487. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1488. {
  1489. int i;
  1490. if (!sde_kms)
  1491. return -EINVAL;
  1492. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1493. struct msm_mmu *mmu;
  1494. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1495. if (!aspace)
  1496. continue;
  1497. mmu = sde_kms->aspace[i]->mmu;
  1498. if (secure_only &&
  1499. !aspace->mmu->funcs->is_domain_secure(mmu))
  1500. continue;
  1501. /* cleanup aspace before detaching */
  1502. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1503. SDE_DEBUG("Detaching domain:%d\n", i);
  1504. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1505. ARRAY_SIZE(iommu_ports));
  1506. aspace->domain_attached = false;
  1507. }
  1508. return 0;
  1509. }
  1510. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1511. {
  1512. int i;
  1513. if (!sde_kms)
  1514. return -EINVAL;
  1515. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1516. struct msm_mmu *mmu;
  1517. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1518. if (!aspace)
  1519. continue;
  1520. mmu = sde_kms->aspace[i]->mmu;
  1521. if (secure_only &&
  1522. !aspace->mmu->funcs->is_domain_secure(mmu))
  1523. continue;
  1524. SDE_DEBUG("Attaching domain:%d\n", i);
  1525. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1526. ARRAY_SIZE(iommu_ports));
  1527. aspace->domain_attached = true;
  1528. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1529. }
  1530. return 0;
  1531. }
  1532. static void sde_kms_destroy(struct msm_kms *kms)
  1533. {
  1534. struct sde_kms *sde_kms;
  1535. struct drm_device *dev;
  1536. if (!kms) {
  1537. SDE_ERROR("invalid kms\n");
  1538. return;
  1539. }
  1540. sde_kms = to_sde_kms(kms);
  1541. dev = sde_kms->dev;
  1542. if (!dev || !dev->dev) {
  1543. SDE_ERROR("invalid device\n");
  1544. return;
  1545. }
  1546. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1547. kfree(sde_kms);
  1548. }
  1549. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1550. struct drm_atomic_state *state)
  1551. {
  1552. struct drm_device *dev = sde_kms->dev;
  1553. struct drm_plane *plane;
  1554. struct drm_plane_state *plane_state;
  1555. struct drm_crtc *crtc;
  1556. struct drm_crtc_state *crtc_state;
  1557. struct drm_connector *conn;
  1558. struct drm_connector_state *conn_state;
  1559. struct drm_connector_list_iter conn_iter;
  1560. int ret = 0;
  1561. drm_for_each_plane(plane, dev) {
  1562. plane_state = drm_atomic_get_plane_state(state, plane);
  1563. if (IS_ERR(plane_state)) {
  1564. ret = PTR_ERR(plane_state);
  1565. SDE_ERROR("error %d getting plane %d state\n",
  1566. ret, DRMID(plane));
  1567. return ret;
  1568. }
  1569. ret = sde_plane_helper_reset_custom_properties(plane,
  1570. plane_state);
  1571. if (ret) {
  1572. SDE_ERROR("error %d resetting plane props %d\n",
  1573. ret, DRMID(plane));
  1574. return ret;
  1575. }
  1576. }
  1577. drm_for_each_crtc(crtc, dev) {
  1578. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1579. if (IS_ERR(crtc_state)) {
  1580. ret = PTR_ERR(crtc_state);
  1581. SDE_ERROR("error %d getting crtc %d state\n",
  1582. ret, DRMID(crtc));
  1583. return ret;
  1584. }
  1585. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1586. if (ret) {
  1587. SDE_ERROR("error %d resetting crtc props %d\n",
  1588. ret, DRMID(crtc));
  1589. return ret;
  1590. }
  1591. }
  1592. drm_connector_list_iter_begin(dev, &conn_iter);
  1593. drm_for_each_connector_iter(conn, &conn_iter) {
  1594. conn_state = drm_atomic_get_connector_state(state, conn);
  1595. if (IS_ERR(conn_state)) {
  1596. ret = PTR_ERR(conn_state);
  1597. SDE_ERROR("error %d getting connector %d state\n",
  1598. ret, DRMID(conn));
  1599. return ret;
  1600. }
  1601. ret = sde_connector_helper_reset_custom_properties(conn,
  1602. conn_state);
  1603. if (ret) {
  1604. SDE_ERROR("error %d resetting connector props %d\n",
  1605. ret, DRMID(conn));
  1606. return ret;
  1607. }
  1608. }
  1609. drm_connector_list_iter_end(&conn_iter);
  1610. return ret;
  1611. }
  1612. static void sde_kms_lastclose(struct msm_kms *kms)
  1613. {
  1614. struct sde_kms *sde_kms;
  1615. struct drm_device *dev;
  1616. struct drm_atomic_state *state;
  1617. struct drm_modeset_acquire_ctx ctx;
  1618. int ret;
  1619. if (!kms) {
  1620. SDE_ERROR("invalid argument\n");
  1621. return;
  1622. }
  1623. sde_kms = to_sde_kms(kms);
  1624. dev = sde_kms->dev;
  1625. drm_modeset_acquire_init(&ctx, 0);
  1626. state = drm_atomic_state_alloc(dev);
  1627. if (!state) {
  1628. ret = -ENOMEM;
  1629. goto out_ctx;
  1630. }
  1631. state->acquire_ctx = &ctx;
  1632. retry:
  1633. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1634. if (ret)
  1635. goto out_state;
  1636. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1637. if (ret)
  1638. goto out_state;
  1639. ret = drm_atomic_commit(state);
  1640. out_state:
  1641. if (ret == -EDEADLK)
  1642. goto backoff;
  1643. drm_atomic_state_put(state);
  1644. out_ctx:
  1645. drm_modeset_drop_locks(&ctx);
  1646. drm_modeset_acquire_fini(&ctx);
  1647. if (ret)
  1648. SDE_ERROR("kms lastclose failed: %d\n", ret);
  1649. return;
  1650. backoff:
  1651. drm_atomic_state_clear(state);
  1652. drm_modeset_backoff(&ctx);
  1653. goto retry;
  1654. }
  1655. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  1656. struct drm_atomic_state *state)
  1657. {
  1658. struct sde_kms *sde_kms;
  1659. struct drm_device *dev;
  1660. struct drm_crtc *crtc;
  1661. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  1662. struct drm_crtc_state *crtc_state;
  1663. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  1664. bool sec_session = false, global_sec_session = false;
  1665. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  1666. int i;
  1667. if (!kms || !state) {
  1668. return -EINVAL;
  1669. SDE_ERROR("invalid arguments\n");
  1670. }
  1671. sde_kms = to_sde_kms(kms);
  1672. dev = sde_kms->dev;
  1673. /* iterate state object for active secure/non-secure crtc */
  1674. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  1675. if (!crtc_state->active)
  1676. continue;
  1677. active_crtc_cnt++;
  1678. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  1679. &fb_sec, &fb_sec_dir);
  1680. if (fb_sec_dir)
  1681. sec_session = true;
  1682. cur_crtc = crtc;
  1683. }
  1684. /* iterate global list for active and secure/non-secure crtc */
  1685. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1686. if (!crtc->state->active)
  1687. continue;
  1688. global_active_crtc_cnt++;
  1689. /* update only when crtc is not the same as current crtc */
  1690. if (crtc != cur_crtc) {
  1691. fb_ns = fb_sec = fb_sec_dir = 0;
  1692. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  1693. &fb_sec, &fb_sec_dir);
  1694. if (fb_sec_dir)
  1695. global_sec_session = true;
  1696. global_crtc = crtc;
  1697. }
  1698. }
  1699. if (!global_sec_session && !sec_session)
  1700. return 0;
  1701. /*
  1702. * - fail crtc commit, if secure-camera/secure-ui session is
  1703. * in-progress in any other display
  1704. * - fail secure-camera/secure-ui crtc commit, if any other display
  1705. * session is in-progress
  1706. */
  1707. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  1708. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  1709. SDE_ERROR(
  1710. "crtc%d secure check failed global_active:%d active:%d\n",
  1711. cur_crtc ? cur_crtc->base.id : -1,
  1712. global_active_crtc_cnt, active_crtc_cnt);
  1713. return -EPERM;
  1714. /*
  1715. * As only one crtc is allowed during secure session, the crtc
  1716. * in this commit should match with the global crtc
  1717. */
  1718. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  1719. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  1720. cur_crtc->base.id, sec_session,
  1721. global_crtc->base.id, global_sec_session);
  1722. return -EPERM;
  1723. }
  1724. return 0;
  1725. }
  1726. static int sde_kms_atomic_check(struct msm_kms *kms,
  1727. struct drm_atomic_state *state)
  1728. {
  1729. struct sde_kms *sde_kms;
  1730. struct drm_device *dev;
  1731. int ret;
  1732. if (!kms || !state)
  1733. return -EINVAL;
  1734. sde_kms = to_sde_kms(kms);
  1735. dev = sde_kms->dev;
  1736. SDE_ATRACE_BEGIN("atomic_check");
  1737. if (sde_kms_is_suspend_blocked(dev)) {
  1738. SDE_DEBUG("suspended, skip atomic_check\n");
  1739. ret = -EBUSY;
  1740. goto end;
  1741. }
  1742. ret = drm_atomic_helper_check(dev, state);
  1743. if (ret)
  1744. goto end;
  1745. /*
  1746. * Check if any secure transition(moving CRTC between secure and
  1747. * non-secure state and vice-versa) is allowed or not. when moving
  1748. * to secure state, planes with fb_mode set to dir_translated only can
  1749. * be staged on the CRTC, and only one CRTC can be active during
  1750. * Secure state
  1751. */
  1752. ret = sde_kms_check_secure_transition(kms, state);
  1753. end:
  1754. SDE_ATRACE_END("atomic_check");
  1755. return ret;
  1756. }
  1757. static struct msm_gem_address_space*
  1758. _sde_kms_get_address_space(struct msm_kms *kms,
  1759. unsigned int domain)
  1760. {
  1761. struct sde_kms *sde_kms;
  1762. if (!kms) {
  1763. SDE_ERROR("invalid kms\n");
  1764. return NULL;
  1765. }
  1766. sde_kms = to_sde_kms(kms);
  1767. if (!sde_kms) {
  1768. SDE_ERROR("invalid sde_kms\n");
  1769. return NULL;
  1770. }
  1771. if (domain >= MSM_SMMU_DOMAIN_MAX)
  1772. return NULL;
  1773. return (sde_kms->aspace[domain] &&
  1774. sde_kms->aspace[domain]->domain_attached) ?
  1775. sde_kms->aspace[domain] : NULL;
  1776. }
  1777. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  1778. unsigned int domain)
  1779. {
  1780. struct msm_gem_address_space *aspace =
  1781. _sde_kms_get_address_space(kms, domain);
  1782. return (aspace && aspace->domain_attached) ?
  1783. msm_gem_get_aspace_device(aspace) : NULL;
  1784. }
  1785. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  1786. {
  1787. struct drm_device *dev = NULL;
  1788. struct sde_kms *sde_kms = NULL;
  1789. struct drm_connector *connector = NULL;
  1790. struct drm_connector_list_iter conn_iter;
  1791. struct sde_connector *sde_conn = NULL;
  1792. if (!kms) {
  1793. SDE_ERROR("invalid kms\n");
  1794. return;
  1795. }
  1796. sde_kms = to_sde_kms(kms);
  1797. dev = sde_kms->dev;
  1798. if (!dev) {
  1799. SDE_ERROR("invalid device\n");
  1800. return;
  1801. }
  1802. if (!dev->mode_config.poll_enabled)
  1803. return;
  1804. mutex_lock(&dev->mode_config.mutex);
  1805. drm_connector_list_iter_begin(dev, &conn_iter);
  1806. drm_for_each_connector_iter(connector, &conn_iter) {
  1807. /* Only handle HPD capable connectors. */
  1808. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  1809. continue;
  1810. sde_conn = to_sde_connector(connector);
  1811. if (sde_conn->ops.post_open)
  1812. sde_conn->ops.post_open(&sde_conn->base,
  1813. sde_conn->display);
  1814. }
  1815. drm_connector_list_iter_end(&conn_iter);
  1816. mutex_unlock(&dev->mode_config.mutex);
  1817. }
  1818. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  1819. struct sde_splash_display *splash_display,
  1820. struct drm_crtc *crtc)
  1821. {
  1822. struct msm_drm_private *priv;
  1823. struct drm_plane *plane;
  1824. struct sde_splash_mem *splash;
  1825. enum sde_sspp plane_id;
  1826. bool is_virtual;
  1827. int i, j;
  1828. if (!sde_kms || !splash_display || !crtc) {
  1829. SDE_ERROR("invalid input args\n");
  1830. return -EINVAL;
  1831. }
  1832. priv = sde_kms->dev->dev_private;
  1833. for (i = 0; i < priv->num_planes; i++) {
  1834. plane = priv->planes[i];
  1835. plane_id = sde_plane_pipe(plane);
  1836. is_virtual = is_sde_plane_virtual(plane);
  1837. splash = splash_display->splash;
  1838. for (j = 0; j < splash_display->pipe_cnt; j++) {
  1839. if ((plane_id != splash_display->pipes[j].sspp) ||
  1840. (splash_display->pipes[j].is_virtual
  1841. != is_virtual))
  1842. continue;
  1843. if (splash && sde_plane_validate_src_addr(plane,
  1844. splash->splash_buf_base,
  1845. splash->splash_buf_size)) {
  1846. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  1847. plane_id, crtc->base.id);
  1848. }
  1849. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  1850. crtc->base.id, plane_id, is_virtual);
  1851. }
  1852. }
  1853. return 0;
  1854. }
  1855. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  1856. {
  1857. void *display;
  1858. struct dsi_display *dsi_display;
  1859. struct msm_display_info info;
  1860. struct drm_encoder *encoder = NULL;
  1861. struct drm_crtc *crtc = NULL;
  1862. int i, rc = 0;
  1863. struct drm_display_mode *drm_mode = NULL;
  1864. struct drm_device *dev;
  1865. struct msm_drm_private *priv;
  1866. struct sde_kms *sde_kms;
  1867. struct drm_connector_list_iter conn_iter;
  1868. struct drm_connector *connector = NULL;
  1869. struct sde_connector *sde_conn = NULL;
  1870. struct sde_splash_display *splash_display;
  1871. if (!kms) {
  1872. SDE_ERROR("invalid kms\n");
  1873. return -EINVAL;
  1874. }
  1875. sde_kms = to_sde_kms(kms);
  1876. dev = sde_kms->dev;
  1877. if (!dev) {
  1878. SDE_ERROR("invalid device\n");
  1879. return -EINVAL;
  1880. }
  1881. if (!sde_kms->splash_data.num_splash_regions ||
  1882. !sde_kms->splash_data.num_splash_displays) {
  1883. DRM_INFO("cont_splash feature not enabled\n");
  1884. return rc;
  1885. }
  1886. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  1887. sde_kms->splash_data.num_splash_displays,
  1888. sde_kms->dsi_display_count);
  1889. /* dsi */
  1890. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  1891. display = sde_kms->dsi_displays[i];
  1892. dsi_display = (struct dsi_display *)display;
  1893. splash_display = &sde_kms->splash_data.splash_display[i];
  1894. if (!splash_display->cont_splash_enabled) {
  1895. SDE_DEBUG("display->name = %s splash not enabled\n",
  1896. dsi_display->name);
  1897. continue;
  1898. }
  1899. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  1900. if (dsi_display->bridge->base.encoder) {
  1901. encoder = dsi_display->bridge->base.encoder;
  1902. SDE_DEBUG("encoder name = %s\n", encoder->name);
  1903. }
  1904. memset(&info, 0x0, sizeof(info));
  1905. rc = dsi_display_get_info(NULL, &info, display);
  1906. if (rc) {
  1907. SDE_ERROR("dsi get_info %d failed\n", i);
  1908. encoder = NULL;
  1909. continue;
  1910. }
  1911. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  1912. ((info.is_connected) ? "true" : "false"),
  1913. info.display_type);
  1914. if (!encoder) {
  1915. SDE_ERROR("encoder not initialized\n");
  1916. return -EINVAL;
  1917. }
  1918. priv = sde_kms->dev->dev_private;
  1919. encoder->crtc = priv->crtcs[i];
  1920. crtc = encoder->crtc;
  1921. splash_display->encoder = encoder;
  1922. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  1923. i, crtc->base.id, encoder->base.id);
  1924. mutex_lock(&dev->mode_config.mutex);
  1925. drm_connector_list_iter_begin(dev, &conn_iter);
  1926. drm_for_each_connector_iter(connector, &conn_iter) {
  1927. /**
  1928. * SDE_KMS doesn't attach more than one encoder to
  1929. * a DSI connector. So it is safe to check only with
  1930. * the first encoder entry. Revisit this logic if we
  1931. * ever have to support continuous splash for
  1932. * external displays in MST configuration.
  1933. */
  1934. if (connector->encoder_ids[0] == encoder->base.id)
  1935. break;
  1936. }
  1937. drm_connector_list_iter_end(&conn_iter);
  1938. if (!connector) {
  1939. SDE_ERROR("connector not initialized\n");
  1940. mutex_unlock(&dev->mode_config.mutex);
  1941. return -EINVAL;
  1942. }
  1943. if (connector->funcs->fill_modes) {
  1944. connector->funcs->fill_modes(connector,
  1945. dev->mode_config.max_width,
  1946. dev->mode_config.max_height);
  1947. } else {
  1948. SDE_ERROR("fill_modes api not defined\n");
  1949. mutex_unlock(&dev->mode_config.mutex);
  1950. return -EINVAL;
  1951. }
  1952. mutex_unlock(&dev->mode_config.mutex);
  1953. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  1954. /* currently consider modes[0] as the preferred mode */
  1955. drm_mode = list_first_entry(&connector->modes,
  1956. struct drm_display_mode, head);
  1957. SDE_DEBUG("drm_mode->name = %s, type=0x%x, flags=0x%x\n",
  1958. drm_mode->name, drm_mode->type,
  1959. drm_mode->flags);
  1960. /* Update CRTC drm structure */
  1961. crtc->state->active = true;
  1962. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  1963. if (rc) {
  1964. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  1965. return rc;
  1966. }
  1967. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  1968. drm_mode_copy(&crtc->mode, drm_mode);
  1969. /* Update encoder structure */
  1970. sde_encoder_update_caps_for_cont_splash(encoder,
  1971. splash_display, true);
  1972. sde_crtc_update_cont_splash_settings(crtc);
  1973. sde_conn = to_sde_connector(connector);
  1974. if (sde_conn && sde_conn->ops.cont_splash_config)
  1975. sde_conn->ops.cont_splash_config(sde_conn->display);
  1976. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  1977. splash_display, crtc);
  1978. if (rc) {
  1979. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  1980. return rc;
  1981. }
  1982. }
  1983. return rc;
  1984. }
  1985. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  1986. {
  1987. struct sde_kms *sde_kms;
  1988. if (!kms) {
  1989. SDE_ERROR("invalid kms\n");
  1990. return false;
  1991. }
  1992. sde_kms = to_sde_kms(kms);
  1993. return sde_kms->splash_data.num_splash_displays;
  1994. }
  1995. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  1996. const struct drm_display_mode *mode,
  1997. const struct msm_resource_caps_info *res, u32 *num_lm)
  1998. {
  1999. struct sde_kms *sde_kms;
  2000. s64 mode_clock_hz = 0;
  2001. s64 max_mdp_clock_hz = 0;
  2002. s64 mdp_fudge_factor = 0;
  2003. s64 temp = 0;
  2004. s64 htotal_fp = 0;
  2005. s64 vtotal_fp = 0;
  2006. s64 vrefresh_fp = 0;
  2007. if (!num_lm) {
  2008. SDE_ERROR("invalid num_lm pointer\n");
  2009. return -EINVAL;
  2010. }
  2011. *num_lm = 1;
  2012. if (!kms || !mode || !res) {
  2013. SDE_ERROR("invalid input args\n");
  2014. return -EINVAL;
  2015. }
  2016. sde_kms = to_sde_kms(kms);
  2017. max_mdp_clock_hz = drm_fixp_from_fraction(
  2018. sde_kms->perf.max_core_clk_rate, 1);
  2019. mdp_fudge_factor = drm_fixp_from_fraction(105, 100); /* 1.05 */
  2020. htotal_fp = drm_fixp_from_fraction(mode->htotal, 1);
  2021. vtotal_fp = drm_fixp_from_fraction(mode->vtotal, 1);
  2022. vrefresh_fp = drm_fixp_from_fraction(mode->vrefresh, 1);
  2023. temp = drm_fixp_mul(htotal_fp, vtotal_fp);
  2024. temp = drm_fixp_mul(temp, vrefresh_fp);
  2025. mode_clock_hz = drm_fixp_mul(temp, mdp_fudge_factor);
  2026. if (mode_clock_hz > max_mdp_clock_hz ||
  2027. mode->hdisplay > res->max_mixer_width)
  2028. *num_lm = 2;
  2029. SDE_DEBUG("[%s] h=%d, v=%d, fps=%d, max_mdp_clk_hz=%llu, num_lm=%d\n",
  2030. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2031. sde_kms->perf.max_core_clk_rate, *num_lm);
  2032. return 0;
  2033. }
  2034. static void _sde_kms_null_commit(struct drm_device *dev,
  2035. struct drm_encoder *enc)
  2036. {
  2037. struct drm_modeset_acquire_ctx ctx;
  2038. struct drm_connector *conn = NULL;
  2039. struct drm_connector *tmp_conn = NULL;
  2040. struct drm_connector_list_iter conn_iter;
  2041. struct drm_atomic_state *state = NULL;
  2042. struct drm_crtc_state *crtc_state = NULL;
  2043. struct drm_connector_state *conn_state = NULL;
  2044. int retry_cnt = 0;
  2045. int ret = 0;
  2046. drm_modeset_acquire_init(&ctx, 0);
  2047. retry:
  2048. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2049. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2050. drm_modeset_backoff(&ctx);
  2051. retry_cnt++;
  2052. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2053. goto retry;
  2054. } else if (WARN_ON(ret)) {
  2055. goto end;
  2056. }
  2057. state = drm_atomic_state_alloc(dev);
  2058. if (!state) {
  2059. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2060. goto end;
  2061. }
  2062. state->acquire_ctx = &ctx;
  2063. drm_connector_list_iter_begin(dev, &conn_iter);
  2064. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2065. if (enc == tmp_conn->state->best_encoder) {
  2066. conn = tmp_conn;
  2067. break;
  2068. }
  2069. }
  2070. drm_connector_list_iter_end(&conn_iter);
  2071. if (!conn) {
  2072. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2073. goto end;
  2074. }
  2075. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2076. conn_state = drm_atomic_get_connector_state(state, conn);
  2077. if (IS_ERR(conn_state)) {
  2078. SDE_ERROR("error %d getting connector %d state\n",
  2079. ret, DRMID(conn));
  2080. goto end;
  2081. }
  2082. crtc_state->active = true;
  2083. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2084. if (ret)
  2085. SDE_ERROR("error %d setting the crtc\n", ret);
  2086. ret = drm_atomic_commit(state);
  2087. if (ret)
  2088. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2089. end:
  2090. if (state)
  2091. drm_atomic_state_put(state);
  2092. drm_modeset_drop_locks(&ctx);
  2093. drm_modeset_acquire_fini(&ctx);
  2094. }
  2095. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2096. struct device *dev)
  2097. {
  2098. int i, ret;
  2099. struct drm_device *ddev = dev_get_drvdata(dev);
  2100. struct drm_connector *conn;
  2101. struct drm_connector_list_iter conn_iter;
  2102. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2103. drm_connector_list_iter_begin(ddev, &conn_iter);
  2104. drm_for_each_connector_iter(conn, &conn_iter) {
  2105. uint64_t lp;
  2106. lp = sde_connector_get_lp(conn);
  2107. if (lp != SDE_MODE_DPMS_LP2)
  2108. continue;
  2109. ret = sde_encoder_wait_for_event(conn->encoder,
  2110. MSM_ENC_TX_COMPLETE);
  2111. if (ret && ret != -EWOULDBLOCK)
  2112. SDE_ERROR(
  2113. "[conn: %d] wait for commit done returned %d\n",
  2114. conn->base.id, ret);
  2115. else if (!ret)
  2116. sde_encoder_idle_request(conn->encoder);
  2117. }
  2118. drm_connector_list_iter_end(&conn_iter);
  2119. for (i = 0; i < priv->num_crtcs; i++) {
  2120. if (priv->disp_thread[i].thread)
  2121. kthread_flush_worker(
  2122. &priv->disp_thread[i].worker);
  2123. if (priv->event_thread[i].thread)
  2124. kthread_flush_worker(
  2125. &priv->event_thread[i].worker);
  2126. }
  2127. kthread_flush_worker(&priv->pp_event_worker);
  2128. }
  2129. static int sde_kms_pm_suspend(struct device *dev)
  2130. {
  2131. struct drm_device *ddev;
  2132. struct drm_modeset_acquire_ctx ctx;
  2133. struct drm_connector *conn;
  2134. struct drm_encoder *enc;
  2135. struct drm_connector_list_iter conn_iter;
  2136. struct drm_atomic_state *state = NULL;
  2137. struct sde_kms *sde_kms;
  2138. int ret = 0, num_crtcs = 0;
  2139. if (!dev)
  2140. return -EINVAL;
  2141. ddev = dev_get_drvdata(dev);
  2142. if (!ddev || !ddev_to_msm_kms(ddev))
  2143. return -EINVAL;
  2144. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2145. SDE_EVT32(0);
  2146. /* disable hot-plug polling */
  2147. drm_kms_helper_poll_disable(ddev);
  2148. /* if a display stuck in CS trigger a null commit to complete handoff */
  2149. drm_for_each_encoder(enc, ddev) {
  2150. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2151. _sde_kms_null_commit(ddev, enc);
  2152. }
  2153. /* acquire modeset lock(s) */
  2154. drm_modeset_acquire_init(&ctx, 0);
  2155. retry:
  2156. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2157. if (ret)
  2158. goto unlock;
  2159. /* save current state for resume */
  2160. if (sde_kms->suspend_state)
  2161. drm_atomic_state_put(sde_kms->suspend_state);
  2162. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2163. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2164. ret = PTR_ERR(sde_kms->suspend_state);
  2165. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2166. sde_kms->suspend_state = NULL;
  2167. goto unlock;
  2168. }
  2169. /* create atomic state to disable all CRTCs */
  2170. state = drm_atomic_state_alloc(ddev);
  2171. if (!state) {
  2172. ret = -ENOMEM;
  2173. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2174. goto unlock;
  2175. }
  2176. state->acquire_ctx = &ctx;
  2177. drm_connector_list_iter_begin(ddev, &conn_iter);
  2178. drm_for_each_connector_iter(conn, &conn_iter) {
  2179. struct drm_crtc_state *crtc_state;
  2180. uint64_t lp;
  2181. if (!conn->state || !conn->state->crtc ||
  2182. conn->dpms != DRM_MODE_DPMS_ON)
  2183. continue;
  2184. lp = sde_connector_get_lp(conn);
  2185. if (lp == SDE_MODE_DPMS_LP1) {
  2186. /* transition LP1->LP2 on pm suspend */
  2187. ret = sde_connector_set_property_for_commit(conn, state,
  2188. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2189. if (ret) {
  2190. DRM_ERROR("failed to set lp2 for conn %d\n",
  2191. conn->base.id);
  2192. drm_connector_list_iter_end(&conn_iter);
  2193. goto unlock;
  2194. }
  2195. }
  2196. if (lp != SDE_MODE_DPMS_LP2) {
  2197. /* force CRTC to be inactive */
  2198. crtc_state = drm_atomic_get_crtc_state(state,
  2199. conn->state->crtc);
  2200. if (IS_ERR_OR_NULL(crtc_state)) {
  2201. DRM_ERROR("failed to get crtc %d state\n",
  2202. conn->state->crtc->base.id);
  2203. drm_connector_list_iter_end(&conn_iter);
  2204. goto unlock;
  2205. }
  2206. if (lp != SDE_MODE_DPMS_LP1)
  2207. crtc_state->active = false;
  2208. ++num_crtcs;
  2209. }
  2210. }
  2211. drm_connector_list_iter_end(&conn_iter);
  2212. /* check for nothing to do */
  2213. if (num_crtcs == 0) {
  2214. DRM_DEBUG("all crtcs are already in the off state\n");
  2215. sde_kms->suspend_block = true;
  2216. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2217. goto unlock;
  2218. }
  2219. /* commit the "disable all" state */
  2220. ret = drm_atomic_commit(state);
  2221. if (ret < 0) {
  2222. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2223. goto unlock;
  2224. }
  2225. sde_kms->suspend_block = true;
  2226. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2227. unlock:
  2228. if (state) {
  2229. drm_atomic_state_put(state);
  2230. state = NULL;
  2231. }
  2232. if (ret == -EDEADLK) {
  2233. drm_modeset_backoff(&ctx);
  2234. goto retry;
  2235. }
  2236. drm_modeset_drop_locks(&ctx);
  2237. drm_modeset_acquire_fini(&ctx);
  2238. /*
  2239. * pm runtime driver avoids multiple runtime_suspend API call by
  2240. * checking runtime_status. However, this call helps when there is a
  2241. * race condition between pm_suspend call and doze_suspend/power_off
  2242. * commit. It removes the extra vote from suspend and adds it back
  2243. * later to allow power collapse during pm_suspend call
  2244. */
  2245. pm_runtime_put_sync(dev);
  2246. pm_runtime_get_noresume(dev);
  2247. return ret;
  2248. }
  2249. static int sde_kms_pm_resume(struct device *dev)
  2250. {
  2251. struct drm_device *ddev;
  2252. struct sde_kms *sde_kms;
  2253. struct drm_modeset_acquire_ctx ctx;
  2254. int ret, i;
  2255. if (!dev)
  2256. return -EINVAL;
  2257. ddev = dev_get_drvdata(dev);
  2258. if (!ddev || !ddev_to_msm_kms(ddev))
  2259. return -EINVAL;
  2260. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2261. SDE_EVT32(sde_kms->suspend_state != NULL);
  2262. drm_mode_config_reset(ddev);
  2263. drm_modeset_acquire_init(&ctx, 0);
  2264. retry:
  2265. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2266. if (ret == -EDEADLK) {
  2267. drm_modeset_backoff(&ctx);
  2268. goto retry;
  2269. } else if (WARN_ON(ret)) {
  2270. goto end;
  2271. }
  2272. sde_kms->suspend_block = false;
  2273. if (sde_kms->suspend_state) {
  2274. sde_kms->suspend_state->acquire_ctx = &ctx;
  2275. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2276. ret = drm_atomic_helper_commit_duplicated_state(
  2277. sde_kms->suspend_state, &ctx);
  2278. if (ret != -EDEADLK)
  2279. break;
  2280. drm_modeset_backoff(&ctx);
  2281. }
  2282. if (ret < 0)
  2283. DRM_ERROR("failed to restore state, %d\n", ret);
  2284. drm_atomic_state_put(sde_kms->suspend_state);
  2285. sde_kms->suspend_state = NULL;
  2286. }
  2287. end:
  2288. drm_modeset_drop_locks(&ctx);
  2289. drm_modeset_acquire_fini(&ctx);
  2290. /* enable hot-plug polling */
  2291. drm_kms_helper_poll_enable(ddev);
  2292. return 0;
  2293. }
  2294. static const struct msm_kms_funcs kms_funcs = {
  2295. .hw_init = sde_kms_hw_init,
  2296. .postinit = sde_kms_postinit,
  2297. .irq_preinstall = sde_irq_preinstall,
  2298. .irq_postinstall = sde_irq_postinstall,
  2299. .irq_uninstall = sde_irq_uninstall,
  2300. .irq = sde_irq,
  2301. .lastclose = sde_kms_lastclose,
  2302. .prepare_fence = sde_kms_prepare_fence,
  2303. .prepare_commit = sde_kms_prepare_commit,
  2304. .commit = sde_kms_commit,
  2305. .complete_commit = sde_kms_complete_commit,
  2306. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2307. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2308. .enable_vblank = sde_kms_enable_vblank,
  2309. .disable_vblank = sde_kms_disable_vblank,
  2310. .check_modified_format = sde_format_check_modified_format,
  2311. .atomic_check = sde_kms_atomic_check,
  2312. .get_format = sde_get_msm_format,
  2313. .round_pixclk = sde_kms_round_pixclk,
  2314. .pm_suspend = sde_kms_pm_suspend,
  2315. .pm_resume = sde_kms_pm_resume,
  2316. .destroy = sde_kms_destroy,
  2317. .cont_splash_config = sde_kms_cont_splash_config,
  2318. .register_events = _sde_kms_register_events,
  2319. .get_address_space = _sde_kms_get_address_space,
  2320. .get_address_space_device = _sde_kms_get_address_space_device,
  2321. .postopen = _sde_kms_post_open,
  2322. .check_for_splash = sde_kms_check_for_splash,
  2323. .get_mixer_count = sde_kms_get_mixer_count,
  2324. };
  2325. /* the caller api needs to turn on clock before calling it */
  2326. static inline void _sde_kms_core_hw_rev_init(struct sde_kms *sde_kms)
  2327. {
  2328. sde_kms->core_rev = readl_relaxed(sde_kms->mmio + 0x0);
  2329. }
  2330. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2331. {
  2332. int i;
  2333. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2334. if (!sde_kms->aspace[i])
  2335. continue;
  2336. msm_gem_address_space_put(sde_kms->aspace[i]);
  2337. sde_kms->aspace[i] = NULL;
  2338. }
  2339. return 0;
  2340. }
  2341. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2342. {
  2343. struct msm_mmu *mmu;
  2344. int i, ret;
  2345. int early_map = 0;
  2346. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  2347. return -EINVAL;
  2348. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2349. struct msm_gem_address_space *aspace;
  2350. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2351. if (IS_ERR(mmu)) {
  2352. ret = PTR_ERR(mmu);
  2353. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2354. i, ret);
  2355. continue;
  2356. }
  2357. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2358. mmu, "sde");
  2359. if (IS_ERR(aspace)) {
  2360. ret = PTR_ERR(aspace);
  2361. goto fail;
  2362. }
  2363. sde_kms->aspace[i] = aspace;
  2364. aspace->domain_attached = true;
  2365. /* Mapping splash memory block */
  2366. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2367. sde_kms->splash_data.num_splash_regions) {
  2368. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2369. if (ret) {
  2370. SDE_ERROR("failed to map ret:%d\n", ret);
  2371. goto fail;
  2372. }
  2373. }
  2374. /*
  2375. * disable early-map which would have been enabled during
  2376. * bootup by smmu through the device-tree hint for cont-spash
  2377. */
  2378. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2379. &early_map);
  2380. if (ret) {
  2381. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2382. ret, early_map);
  2383. goto early_map_fail;
  2384. }
  2385. }
  2386. return 0;
  2387. early_map_fail:
  2388. _sde_kms_unmap_all_splash_regions(sde_kms);
  2389. fail:
  2390. mmu->funcs->destroy(mmu);
  2391. _sde_kms_mmu_destroy(sde_kms);
  2392. return ret;
  2393. }
  2394. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2395. {
  2396. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2397. return;
  2398. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2399. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2400. sde_kms->catalog);
  2401. sde_hw_sid_rotator_set(sde_kms->hw_sid);
  2402. }
  2403. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2404. {
  2405. struct sde_vbif_set_qos_params qos_params;
  2406. struct sde_mdss_cfg *catalog;
  2407. if (!sde_kms->catalog)
  2408. return;
  2409. catalog = sde_kms->catalog;
  2410. memset(&qos_params, 0, sizeof(qos_params));
  2411. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2412. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2413. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2414. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  2415. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  2416. }
  2417. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  2418. {
  2419. struct sde_kms *sde_kms = usr;
  2420. struct msm_kms *msm_kms;
  2421. msm_kms = &sde_kms->base;
  2422. if (!sde_kms)
  2423. return;
  2424. SDE_DEBUG("event_type:%d\n", event_type);
  2425. SDE_EVT32_VERBOSE(event_type);
  2426. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  2427. sde_irq_update(msm_kms, true);
  2428. sde_vbif_init_memtypes(sde_kms);
  2429. sde_kms_init_shared_hw(sde_kms);
  2430. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  2431. sde_kms->first_kickoff = true;
  2432. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  2433. sde_irq_update(msm_kms, false);
  2434. sde_kms->first_kickoff = false;
  2435. }
  2436. }
  2437. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  2438. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  2439. {
  2440. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2441. int rc = -EINVAL;
  2442. SDE_DEBUG("\n");
  2443. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2444. if (rc > 0)
  2445. rc = 0;
  2446. SDE_EVT32(rc, genpd->device_count);
  2447. return rc;
  2448. }
  2449. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  2450. {
  2451. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2452. SDE_DEBUG("\n");
  2453. pm_runtime_put_sync(sde_kms->dev->dev);
  2454. SDE_EVT32(genpd->device_count);
  2455. return 0;
  2456. }
  2457. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  2458. {
  2459. int i = 0;
  2460. int ret = 0;
  2461. struct device_node *parent, *node, *node1;
  2462. struct resource r, r1;
  2463. const char *node_name = "cont_splash_region";
  2464. struct sde_splash_mem *mem;
  2465. bool share_splash_mem = false;
  2466. int num_displays, num_regions;
  2467. struct sde_splash_display *splash_display;
  2468. if (!data)
  2469. return -EINVAL;
  2470. memset(data, 0, sizeof(*data));
  2471. parent = of_find_node_by_path("/reserved-memory");
  2472. if (!parent) {
  2473. SDE_ERROR("failed to find reserved-memory node\n");
  2474. return -EINVAL;
  2475. }
  2476. node = of_find_node_by_name(parent, node_name);
  2477. if (!node) {
  2478. SDE_DEBUG("failed to find node %s\n", node_name);
  2479. return -EINVAL;
  2480. }
  2481. node1 = of_find_node_by_name(parent, "disp_rdump_region");
  2482. if (!node1)
  2483. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  2484. /**
  2485. * Support sharing a single splash memory for all the built in displays
  2486. * and also independent splash region per displays. Incase of
  2487. * independent splash region for each connected display, dtsi node of
  2488. * cont_splash_region should be collection of all memory regions
  2489. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  2490. */
  2491. num_displays = dsi_display_get_num_of_displays();
  2492. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  2493. data->num_splash_displays = num_displays;
  2494. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  2495. if (num_displays > num_regions) {
  2496. share_splash_mem = true;
  2497. pr_info(":%d displays share same splash buf\n", num_displays);
  2498. }
  2499. for (i = 0; i < num_displays; i++) {
  2500. splash_display = &data->splash_display[i];
  2501. if (!i || !share_splash_mem) {
  2502. if (of_address_to_resource(node, i, &r)) {
  2503. SDE_ERROR("invalid data for:%s\n", node_name);
  2504. return -EINVAL;
  2505. }
  2506. mem = &data->splash_mem[i];
  2507. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  2508. SDE_DEBUG("failed to find ramdump memory\n");
  2509. mem->ramdump_base = 0;
  2510. mem->ramdump_size = 0;
  2511. } else {
  2512. mem->ramdump_base = (unsigned long)r1.start;
  2513. mem->ramdump_size = (r1.end - r1.start) + 1;
  2514. }
  2515. mem->splash_buf_base = (unsigned long)r.start;
  2516. mem->splash_buf_size = (r.end - r.start) + 1;
  2517. mem->ref_cnt = 0;
  2518. splash_display->splash = mem;
  2519. data->num_splash_regions++;
  2520. } else {
  2521. data->splash_display[i].splash = &data->splash_mem[0];
  2522. }
  2523. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  2524. splash_display->splash->splash_buf_base,
  2525. splash_display->splash->splash_buf_size);
  2526. }
  2527. return ret;
  2528. }
  2529. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  2530. struct platform_device *platformdev)
  2531. {
  2532. int rc = -EINVAL;
  2533. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  2534. if (IS_ERR(sde_kms->mmio)) {
  2535. rc = PTR_ERR(sde_kms->mmio);
  2536. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  2537. sde_kms->mmio = NULL;
  2538. goto error;
  2539. }
  2540. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  2541. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  2542. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  2543. sde_kms->mmio_len);
  2544. if (rc)
  2545. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  2546. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  2547. "vbif_phys");
  2548. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  2549. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  2550. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  2551. sde_kms->vbif[VBIF_RT] = NULL;
  2552. goto error;
  2553. }
  2554. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  2555. "vbif_phys");
  2556. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  2557. sde_kms->vbif_len[VBIF_RT]);
  2558. if (rc)
  2559. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  2560. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  2561. "vbif_nrt_phys");
  2562. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  2563. sde_kms->vbif[VBIF_NRT] = NULL;
  2564. SDE_DEBUG("VBIF NRT is not defined");
  2565. } else {
  2566. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  2567. "vbif_nrt_phys");
  2568. rc = sde_dbg_reg_register_base("vbif_nrt",
  2569. sde_kms->vbif[VBIF_NRT],
  2570. sde_kms->vbif_len[VBIF_NRT]);
  2571. if (rc)
  2572. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  2573. rc);
  2574. }
  2575. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  2576. "regdma_phys");
  2577. if (IS_ERR(sde_kms->reg_dma)) {
  2578. sde_kms->reg_dma = NULL;
  2579. SDE_DEBUG("REG_DMA is not defined");
  2580. } else {
  2581. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  2582. "regdma_phys");
  2583. rc = sde_dbg_reg_register_base("reg_dma",
  2584. sde_kms->reg_dma,
  2585. sde_kms->reg_dma_len);
  2586. if (rc)
  2587. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  2588. rc);
  2589. }
  2590. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  2591. "sid_phys");
  2592. if (IS_ERR(sde_kms->sid)) {
  2593. rc = PTR_ERR(sde_kms->sid);
  2594. SDE_ERROR("sid register memory map failed: %d\n", rc);
  2595. sde_kms->sid = NULL;
  2596. goto error;
  2597. }
  2598. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  2599. rc = sde_dbg_reg_register_base("sid", sde_kms->sid, sde_kms->sid_len);
  2600. if (rc)
  2601. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  2602. error:
  2603. return rc;
  2604. }
  2605. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  2606. struct sde_kms *sde_kms)
  2607. {
  2608. int rc = 0;
  2609. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  2610. sde_kms->genpd.name = dev->unique;
  2611. sde_kms->genpd.power_off = sde_kms_pd_disable;
  2612. sde_kms->genpd.power_on = sde_kms_pd_enable;
  2613. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  2614. if (rc < 0) {
  2615. SDE_ERROR("failed to init genpd provider %s: %d\n",
  2616. sde_kms->genpd.name, rc);
  2617. return rc;
  2618. }
  2619. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  2620. &sde_kms->genpd);
  2621. if (rc < 0) {
  2622. SDE_ERROR("failed to add genpd provider %s: %d\n",
  2623. sde_kms->genpd.name, rc);
  2624. pm_genpd_remove(&sde_kms->genpd);
  2625. return rc;
  2626. }
  2627. sde_kms->genpd_init = true;
  2628. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  2629. }
  2630. return rc;
  2631. }
  2632. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  2633. struct drm_device *dev,
  2634. struct msm_drm_private *priv)
  2635. {
  2636. struct sde_rm *rm = NULL;
  2637. int i, rc = -EINVAL;
  2638. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2639. sde_power_data_bus_set_quota(&priv->phandle, i,
  2640. SDE_POWER_HANDLE_CONT_SPLASH_BUS_AB_QUOTA,
  2641. SDE_POWER_HANDLE_CONT_SPLASH_BUS_IB_QUOTA);
  2642. _sde_kms_core_hw_rev_init(sde_kms);
  2643. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  2644. sde_kms->catalog = sde_hw_catalog_init(dev, sde_kms->core_rev);
  2645. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  2646. rc = PTR_ERR(sde_kms->catalog);
  2647. if (!sde_kms->catalog)
  2648. rc = -EINVAL;
  2649. SDE_ERROR("catalog init failed: %d\n", rc);
  2650. sde_kms->catalog = NULL;
  2651. goto power_error;
  2652. }
  2653. /* initialize power domain if defined */
  2654. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  2655. if (rc) {
  2656. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  2657. goto genpd_err;
  2658. }
  2659. rc = _sde_kms_mmu_init(sde_kms);
  2660. if (rc) {
  2661. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  2662. goto power_error;
  2663. }
  2664. /* Initialize reg dma block which is a singleton */
  2665. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  2666. sde_kms->dev);
  2667. if (rc) {
  2668. SDE_ERROR("failed: reg dma init failed\n");
  2669. goto power_error;
  2670. }
  2671. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  2672. rm = &sde_kms->rm;
  2673. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  2674. sde_kms->dev);
  2675. if (rc) {
  2676. SDE_ERROR("rm init failed: %d\n", rc);
  2677. goto power_error;
  2678. }
  2679. sde_kms->rm_init = true;
  2680. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  2681. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  2682. rc = PTR_ERR(sde_kms->hw_intr);
  2683. SDE_ERROR("hw_intr init failed: %d\n", rc);
  2684. sde_kms->hw_intr = NULL;
  2685. goto hw_intr_init_err;
  2686. }
  2687. /*
  2688. * Attempt continuous splash handoff only if reserved
  2689. * splash memory is found & release resources on any error
  2690. * in finding display hw config in splash
  2691. */
  2692. if (sde_kms->splash_data.num_splash_regions) {
  2693. struct sde_splash_display *display;
  2694. int ret, display_count =
  2695. sde_kms->splash_data.num_splash_displays;
  2696. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  2697. &sde_kms->splash_data, sde_kms->catalog);
  2698. for (i = 0; i < display_count; i++) {
  2699. display = &sde_kms->splash_data.splash_display[i];
  2700. /*
  2701. * free splash region on resource init failure and
  2702. * cont-splash disabled case
  2703. */
  2704. if (!display->cont_splash_enabled || ret)
  2705. _sde_kms_free_splash_region(sde_kms, display);
  2706. }
  2707. }
  2708. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  2709. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  2710. rc = PTR_ERR(sde_kms->hw_mdp);
  2711. if (!sde_kms->hw_mdp)
  2712. rc = -EINVAL;
  2713. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  2714. sde_kms->hw_mdp = NULL;
  2715. goto power_error;
  2716. }
  2717. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2718. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2719. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  2720. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  2721. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  2722. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  2723. if (!sde_kms->hw_vbif[vbif_idx])
  2724. rc = -EINVAL;
  2725. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  2726. sde_kms->hw_vbif[vbif_idx] = NULL;
  2727. goto power_error;
  2728. }
  2729. }
  2730. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  2731. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  2732. sde_kms->mmio_len, sde_kms->catalog);
  2733. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  2734. rc = PTR_ERR(sde_kms->hw_uidle);
  2735. if (!sde_kms->hw_uidle)
  2736. rc = -EINVAL;
  2737. /* uidle is optional, so do not make it a fatal error */
  2738. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  2739. sde_kms->hw_uidle = NULL;
  2740. rc = 0;
  2741. }
  2742. } else {
  2743. sde_kms->hw_uidle = NULL;
  2744. }
  2745. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  2746. sde_kms->sid_len, sde_kms->catalog);
  2747. if (IS_ERR(sde_kms->hw_sid)) {
  2748. SDE_ERROR("failed to init sid %ld\n", PTR_ERR(sde_kms->hw_sid));
  2749. sde_kms->hw_sid = NULL;
  2750. goto power_error;
  2751. }
  2752. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  2753. &priv->phandle, "core_clk");
  2754. if (rc) {
  2755. SDE_ERROR("failed to init perf %d\n", rc);
  2756. goto perf_err;
  2757. }
  2758. /*
  2759. * _sde_kms_drm_obj_init should create the DRM related objects
  2760. * i.e. CRTCs, planes, encoders, connectors and so forth
  2761. */
  2762. rc = _sde_kms_drm_obj_init(sde_kms);
  2763. if (rc) {
  2764. SDE_ERROR("modeset init failed: %d\n", rc);
  2765. goto drm_obj_init_err;
  2766. }
  2767. return 0;
  2768. genpd_err:
  2769. drm_obj_init_err:
  2770. sde_core_perf_destroy(&sde_kms->perf);
  2771. hw_intr_init_err:
  2772. perf_err:
  2773. power_error:
  2774. return rc;
  2775. }
  2776. static int sde_kms_hw_init(struct msm_kms *kms)
  2777. {
  2778. struct sde_kms *sde_kms;
  2779. struct drm_device *dev;
  2780. struct msm_drm_private *priv;
  2781. struct platform_device *platformdev;
  2782. int i, rc = -EINVAL;
  2783. if (!kms) {
  2784. SDE_ERROR("invalid kms\n");
  2785. goto end;
  2786. }
  2787. sde_kms = to_sde_kms(kms);
  2788. dev = sde_kms->dev;
  2789. if (!dev || !dev->dev) {
  2790. SDE_ERROR("invalid device\n");
  2791. goto end;
  2792. }
  2793. platformdev = to_platform_device(dev->dev);
  2794. priv = dev->dev_private;
  2795. if (!priv) {
  2796. SDE_ERROR("invalid private data\n");
  2797. goto end;
  2798. }
  2799. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  2800. if (rc)
  2801. goto error;
  2802. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  2803. if (rc)
  2804. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  2805. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2806. if (rc < 0) {
  2807. SDE_ERROR("resource enable failed: %d\n", rc);
  2808. goto error;
  2809. }
  2810. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  2811. if (rc)
  2812. goto hw_init_err;
  2813. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  2814. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  2815. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  2816. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  2817. mutex_init(&sde_kms->secure_transition_lock);
  2818. atomic_set(&sde_kms->detach_sec_cb, 0);
  2819. atomic_set(&sde_kms->detach_all_cb, 0);
  2820. /*
  2821. * Support format modifiers for compression etc.
  2822. */
  2823. dev->mode_config.allow_fb_modifiers = true;
  2824. /*
  2825. * Handle (re)initializations during power enable
  2826. */
  2827. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  2828. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  2829. SDE_POWER_EVENT_POST_ENABLE |
  2830. SDE_POWER_EVENT_PRE_DISABLE,
  2831. sde_kms_handle_power_event, sde_kms, "kms");
  2832. if (sde_kms->splash_data.num_splash_displays) {
  2833. SDE_DEBUG("Skipping MDP Resources disable\n");
  2834. } else {
  2835. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2836. sde_power_data_bus_set_quota(&priv->phandle, i,
  2837. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  2838. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  2839. pm_runtime_put_sync(sde_kms->dev->dev);
  2840. }
  2841. return 0;
  2842. hw_init_err:
  2843. pm_runtime_put_sync(sde_kms->dev->dev);
  2844. error:
  2845. _sde_kms_hw_destroy(sde_kms, platformdev);
  2846. end:
  2847. return rc;
  2848. }
  2849. struct msm_kms *sde_kms_init(struct drm_device *dev)
  2850. {
  2851. struct msm_drm_private *priv;
  2852. struct sde_kms *sde_kms;
  2853. if (!dev || !dev->dev_private) {
  2854. SDE_ERROR("drm device node invalid\n");
  2855. return ERR_PTR(-EINVAL);
  2856. }
  2857. priv = dev->dev_private;
  2858. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  2859. if (!sde_kms) {
  2860. SDE_ERROR("failed to allocate sde kms\n");
  2861. return ERR_PTR(-ENOMEM);
  2862. }
  2863. msm_kms_init(&sde_kms->base, &kms_funcs);
  2864. sde_kms->dev = dev;
  2865. return &sde_kms->base;
  2866. }
  2867. static int _sde_kms_register_events(struct msm_kms *kms,
  2868. struct drm_mode_object *obj, u32 event, bool en)
  2869. {
  2870. int ret = 0;
  2871. struct drm_crtc *crtc = NULL;
  2872. struct drm_connector *conn = NULL;
  2873. struct sde_kms *sde_kms = NULL;
  2874. if (!kms || !obj) {
  2875. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  2876. return -EINVAL;
  2877. }
  2878. sde_kms = to_sde_kms(kms);
  2879. switch (obj->type) {
  2880. case DRM_MODE_OBJECT_CRTC:
  2881. crtc = obj_to_crtc(obj);
  2882. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  2883. break;
  2884. case DRM_MODE_OBJECT_CONNECTOR:
  2885. conn = obj_to_connector(obj);
  2886. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  2887. en);
  2888. break;
  2889. }
  2890. return ret;
  2891. }
  2892. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  2893. {
  2894. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  2895. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  2896. }