sde_crtc.c 166 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245
  1. /*
  2. * Copyright (c) 2014-2019 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <uapi/drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include <linux/clk/qcom.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  50. bool en, struct sde_irq_callback *ad_irq);
  51. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  52. bool en, struct sde_irq_callback *idle_irq);
  53. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *noirq);
  55. static struct sde_crtc_custom_events custom_events[] = {
  56. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  57. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  58. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  59. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  60. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  61. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  62. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. /**
  99. * sde_crtc_calc_fps() - Calculates fps value.
  100. * @sde_crtc : CRTC structure
  101. *
  102. * This function is called at frame done. It counts the number
  103. * of frames done for every 1 sec. Stores the value in measured_fps.
  104. * measured_fps value is 10 times the calculated fps value.
  105. * For example, measured_fps= 594 for calculated fps of 59.4
  106. */
  107. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  108. {
  109. ktime_t current_time_us;
  110. u64 fps, diff_us;
  111. current_time_us = ktime_get();
  112. diff_us = (u64)ktime_us_delta(current_time_us,
  113. sde_crtc->fps_info.last_sampled_time_us);
  114. sde_crtc->fps_info.frame_count++;
  115. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  116. /* Multiplying with 10 to get fps in floating point */
  117. fps = ((u64)sde_crtc->fps_info.frame_count)
  118. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  119. do_div(fps, diff_us);
  120. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  121. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  122. sde_crtc->base.base.id, (unsigned int)fps/10,
  123. (unsigned int)fps%10);
  124. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  125. sde_crtc->fps_info.frame_count = 0;
  126. }
  127. if (!sde_crtc->fps_info.time_buf)
  128. return;
  129. /**
  130. * Array indexing is based on sliding window algorithm.
  131. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  132. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  133. * counter loops around and comes back to the first index to store
  134. * the next ktime.
  135. */
  136. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  137. ktime_get();
  138. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  139. }
  140. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  141. {
  142. if (!sde_crtc)
  143. return;
  144. }
  145. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  146. {
  147. struct sde_crtc *sde_crtc;
  148. u64 fps_int, fps_float;
  149. ktime_t current_time_us;
  150. u64 fps, diff_us;
  151. if (!s || !s->private) {
  152. SDE_ERROR("invalid input param(s)\n");
  153. return -EAGAIN;
  154. }
  155. sde_crtc = s->private;
  156. current_time_us = ktime_get();
  157. diff_us = (u64)ktime_us_delta(current_time_us,
  158. sde_crtc->fps_info.last_sampled_time_us);
  159. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  160. /* Multiplying with 10 to get fps in floating point */
  161. fps = ((u64)sde_crtc->fps_info.frame_count)
  162. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  163. do_div(fps, diff_us);
  164. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  165. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  166. sde_crtc->fps_info.frame_count = 0;
  167. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  168. sde_crtc->base.base.id, (unsigned int)fps/10,
  169. (unsigned int)fps%10);
  170. }
  171. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  172. fps_float = do_div(fps_int, 10);
  173. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  174. return 0;
  175. }
  176. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  177. {
  178. return single_open(file, _sde_debugfs_fps_status_show,
  179. inode->i_private);
  180. }
  181. static ssize_t fps_periodicity_ms_store(struct device *device,
  182. struct device_attribute *attr, const char *buf, size_t count)
  183. {
  184. struct drm_crtc *crtc;
  185. struct sde_crtc *sde_crtc;
  186. int res;
  187. /* Base of the input */
  188. int cnt = 10;
  189. if (!device || !buf) {
  190. SDE_ERROR("invalid input param(s)\n");
  191. return -EAGAIN;
  192. }
  193. crtc = dev_get_drvdata(device);
  194. if (!crtc)
  195. return -EINVAL;
  196. sde_crtc = to_sde_crtc(crtc);
  197. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  198. if (res < 0)
  199. return res;
  200. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  201. sde_crtc->fps_info.fps_periodic_duration =
  202. DEFAULT_FPS_PERIOD_1_SEC;
  203. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  204. MAX_FPS_PERIOD_5_SECONDS)
  205. sde_crtc->fps_info.fps_periodic_duration =
  206. MAX_FPS_PERIOD_5_SECONDS;
  207. else
  208. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  209. return count;
  210. }
  211. static ssize_t fps_periodicity_ms_show(struct device *device,
  212. struct device_attribute *attr, char *buf)
  213. {
  214. struct drm_crtc *crtc;
  215. struct sde_crtc *sde_crtc;
  216. if (!device || !buf) {
  217. SDE_ERROR("invalid input param(s)\n");
  218. return -EAGAIN;
  219. }
  220. crtc = dev_get_drvdata(device);
  221. if (!crtc)
  222. return -EINVAL;
  223. sde_crtc = to_sde_crtc(crtc);
  224. return scnprintf(buf, PAGE_SIZE, "%d\n",
  225. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  226. }
  227. static ssize_t measured_fps_show(struct device *device,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct drm_crtc *crtc;
  231. struct sde_crtc *sde_crtc;
  232. unsigned int fps_int, fps_decimal;
  233. u64 fps = 0, frame_count = 0;
  234. ktime_t current_time;
  235. int i = 0, current_time_index;
  236. u64 diff_us;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc) {
  243. scnprintf(buf, PAGE_SIZE, "fps information not available");
  244. return -EINVAL;
  245. }
  246. sde_crtc = to_sde_crtc(crtc);
  247. if (!sde_crtc->fps_info.time_buf) {
  248. scnprintf(buf, PAGE_SIZE,
  249. "timebuf null - fps information not available");
  250. return -EINVAL;
  251. }
  252. /**
  253. * Whenever the time_index counter comes to zero upon decrementing,
  254. * it is set to the last index since it is the next index that we
  255. * should check for calculating the buftime.
  256. */
  257. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  258. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  259. current_time = ktime_get();
  260. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  261. u64 ptime = (u64)ktime_to_us(current_time);
  262. u64 buftime = (u64)ktime_to_us(
  263. sde_crtc->fps_info.time_buf[current_time_index]);
  264. diff_us = (u64)ktime_us_delta(current_time,
  265. sde_crtc->fps_info.time_buf[current_time_index]);
  266. if (ptime > buftime && diff_us >= (u64)
  267. sde_crtc->fps_info.fps_periodic_duration) {
  268. /* Multiplying with 10 to get fps in floating point */
  269. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  270. do_div(fps, diff_us);
  271. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  272. SDE_DEBUG("measured fps: %d\n",
  273. sde_crtc->fps_info.measured_fps);
  274. break;
  275. }
  276. current_time_index = (current_time_index == 0) ?
  277. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  278. SDE_DEBUG("current time index: %d\n", current_time_index);
  279. frame_count++;
  280. }
  281. if (i == MAX_FRAME_COUNT) {
  282. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  283. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  287. /* Multiplying with 10 to get fps in floating point */
  288. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  289. do_div(fps, diff_us);
  290. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  291. }
  292. }
  293. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  294. fps_decimal = do_div(fps_int, 10);
  295. return scnprintf(buf, PAGE_SIZE,
  296. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  297. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  298. }
  299. static ssize_t vsync_event_show(struct device *device,
  300. struct device_attribute *attr, char *buf)
  301. {
  302. struct drm_crtc *crtc;
  303. struct sde_crtc *sde_crtc;
  304. if (!device || !buf) {
  305. SDE_ERROR("invalid input param(s)\n");
  306. return -EAGAIN;
  307. }
  308. crtc = dev_get_drvdata(device);
  309. sde_crtc = to_sde_crtc(crtc);
  310. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  311. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  312. }
  313. static DEVICE_ATTR_RO(vsync_event);
  314. static DEVICE_ATTR_RO(measured_fps);
  315. static DEVICE_ATTR_RW(fps_periodicity_ms);
  316. static struct attribute *sde_crtc_dev_attrs[] = {
  317. &dev_attr_vsync_event.attr,
  318. &dev_attr_measured_fps.attr,
  319. &dev_attr_fps_periodicity_ms.attr,
  320. NULL
  321. };
  322. static const struct attribute_group sde_crtc_attr_group = {
  323. .attrs = sde_crtc_dev_attrs,
  324. };
  325. static const struct attribute_group *sde_crtc_attr_groups[] = {
  326. &sde_crtc_attr_group,
  327. NULL,
  328. };
  329. static void sde_crtc_destroy(struct drm_crtc *crtc)
  330. {
  331. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  332. SDE_DEBUG("\n");
  333. if (!crtc)
  334. return;
  335. if (sde_crtc->vsync_event_sf)
  336. sysfs_put(sde_crtc->vsync_event_sf);
  337. if (sde_crtc->sysfs_dev)
  338. device_unregister(sde_crtc->sysfs_dev);
  339. if (sde_crtc->blob_info)
  340. drm_property_blob_put(sde_crtc->blob_info);
  341. msm_property_destroy(&sde_crtc->property_info);
  342. sde_cp_crtc_destroy_properties(crtc);
  343. sde_fence_deinit(sde_crtc->output_fence);
  344. _sde_crtc_deinit_events(sde_crtc);
  345. drm_crtc_cleanup(crtc);
  346. mutex_destroy(&sde_crtc->crtc_lock);
  347. kfree(sde_crtc);
  348. }
  349. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  350. const struct drm_display_mode *mode,
  351. struct drm_display_mode *adjusted_mode)
  352. {
  353. SDE_DEBUG("\n");
  354. if ((msm_is_mode_seamless(adjusted_mode) ||
  355. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  356. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  357. (!crtc->enabled)) {
  358. SDE_ERROR("crtc state prevents seamless transition\n");
  359. return false;
  360. }
  361. return true;
  362. }
  363. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  364. struct sde_plane_state *pstate, struct sde_format *format)
  365. {
  366. uint32_t blend_op, fg_alpha, bg_alpha;
  367. uint32_t blend_type;
  368. struct sde_hw_mixer *lm = mixer->hw_lm;
  369. /* default to opaque blending */
  370. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  371. bg_alpha = 0xFF - fg_alpha;
  372. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  373. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  374. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  375. switch (blend_type) {
  376. case SDE_DRM_BLEND_OP_OPAQUE:
  377. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  378. SDE_BLEND_BG_ALPHA_BG_CONST;
  379. break;
  380. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  381. if (format->alpha_enable) {
  382. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  383. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  384. if (fg_alpha != 0xff) {
  385. bg_alpha = fg_alpha;
  386. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  387. SDE_BLEND_BG_INV_MOD_ALPHA;
  388. } else {
  389. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  390. }
  391. }
  392. break;
  393. case SDE_DRM_BLEND_OP_COVERAGE:
  394. if (format->alpha_enable) {
  395. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  396. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  397. if (fg_alpha != 0xff) {
  398. bg_alpha = fg_alpha;
  399. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  400. SDE_BLEND_BG_MOD_ALPHA |
  401. SDE_BLEND_BG_INV_MOD_ALPHA;
  402. } else {
  403. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  404. }
  405. }
  406. break;
  407. default:
  408. /* do nothing */
  409. break;
  410. }
  411. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  412. bg_alpha, blend_op);
  413. SDE_DEBUG(
  414. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  415. (char *) &format->base.pixel_format,
  416. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  417. }
  418. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  419. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  420. struct sde_hw_dim_layer *dim_layer)
  421. {
  422. struct sde_crtc_state *cstate;
  423. struct sde_hw_mixer *lm;
  424. struct sde_hw_dim_layer split_dim_layer;
  425. int i;
  426. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  427. SDE_DEBUG("empty dim_layer\n");
  428. return;
  429. }
  430. cstate = to_sde_crtc_state(crtc->state);
  431. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  432. dim_layer->flags, dim_layer->stage);
  433. split_dim_layer.stage = dim_layer->stage;
  434. split_dim_layer.color_fill = dim_layer->color_fill;
  435. /*
  436. * traverse through the layer mixers attached to crtc and find the
  437. * intersecting dim layer rect in each LM and program accordingly.
  438. */
  439. for (i = 0; i < sde_crtc->num_mixers; i++) {
  440. split_dim_layer.flags = dim_layer->flags;
  441. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  442. &split_dim_layer.rect);
  443. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  444. /*
  445. * no extra programming required for non-intersecting
  446. * layer mixers with INCLUSIVE dim layer
  447. */
  448. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  449. continue;
  450. /*
  451. * program the other non-intersecting layer mixers with
  452. * INCLUSIVE dim layer of full size for uniformity
  453. * with EXCLUSIVE dim layer config.
  454. */
  455. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  456. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  457. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  458. sizeof(split_dim_layer.rect));
  459. } else {
  460. split_dim_layer.rect.x =
  461. split_dim_layer.rect.x -
  462. cstate->lm_roi[i].x;
  463. split_dim_layer.rect.y =
  464. split_dim_layer.rect.y -
  465. cstate->lm_roi[i].y;
  466. }
  467. SDE_EVT32_VERBOSE(DRMID(crtc),
  468. cstate->lm_roi[i].x,
  469. cstate->lm_roi[i].y,
  470. cstate->lm_roi[i].w,
  471. cstate->lm_roi[i].h,
  472. dim_layer->rect.x,
  473. dim_layer->rect.y,
  474. dim_layer->rect.w,
  475. dim_layer->rect.h,
  476. split_dim_layer.rect.x,
  477. split_dim_layer.rect.y,
  478. split_dim_layer.rect.w,
  479. split_dim_layer.rect.h);
  480. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  481. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  482. split_dim_layer.rect.w, split_dim_layer.rect.h);
  483. lm = mixer[i].hw_lm;
  484. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  485. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  486. }
  487. }
  488. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  489. const struct sde_rect **crtc_roi)
  490. {
  491. struct sde_crtc_state *crtc_state;
  492. if (!state || !crtc_roi)
  493. return;
  494. crtc_state = to_sde_crtc_state(state);
  495. *crtc_roi = &crtc_state->crtc_roi;
  496. }
  497. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  498. {
  499. struct sde_crtc_state *cstate;
  500. struct sde_crtc *sde_crtc;
  501. if (!state || !state->crtc)
  502. return false;
  503. sde_crtc = to_sde_crtc(state->crtc);
  504. cstate = to_sde_crtc_state(state);
  505. return msm_property_is_dirty(&sde_crtc->property_info,
  506. &cstate->property_state, CRTC_PROP_ROI_V1);
  507. }
  508. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  509. void __user *usr_ptr)
  510. {
  511. struct drm_crtc *crtc;
  512. struct sde_crtc_state *cstate;
  513. struct sde_drm_roi_v1 roi_v1;
  514. int i;
  515. if (!state) {
  516. SDE_ERROR("invalid args\n");
  517. return -EINVAL;
  518. }
  519. cstate = to_sde_crtc_state(state);
  520. crtc = cstate->base.crtc;
  521. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  522. if (!usr_ptr) {
  523. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  524. return 0;
  525. }
  526. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  527. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  528. return -EINVAL;
  529. }
  530. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  531. if (roi_v1.num_rects == 0) {
  532. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  533. return 0;
  534. }
  535. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  536. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  537. roi_v1.num_rects);
  538. return -EINVAL;
  539. }
  540. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  541. for (i = 0; i < roi_v1.num_rects; ++i) {
  542. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  543. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  544. DRMID(crtc), i,
  545. cstate->user_roi_list.roi[i].x1,
  546. cstate->user_roi_list.roi[i].y1,
  547. cstate->user_roi_list.roi[i].x2,
  548. cstate->user_roi_list.roi[i].y2);
  549. SDE_EVT32_VERBOSE(DRMID(crtc),
  550. cstate->user_roi_list.roi[i].x1,
  551. cstate->user_roi_list.roi[i].y1,
  552. cstate->user_roi_list.roi[i].x2,
  553. cstate->user_roi_list.roi[i].y2);
  554. }
  555. return 0;
  556. }
  557. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  558. {
  559. int i;
  560. struct sde_crtc_state *cstate;
  561. bool is_3dmux_dsc = false;
  562. cstate = to_sde_crtc_state(state);
  563. for (i = 0; i < cstate->num_connectors; i++) {
  564. struct drm_connector *conn = cstate->connectors[i];
  565. if (sde_connector_get_topology_name(conn) ==
  566. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  567. is_3dmux_dsc = true;
  568. }
  569. return is_3dmux_dsc;
  570. }
  571. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  572. struct drm_crtc_state *state)
  573. {
  574. struct drm_connector *conn;
  575. struct drm_connector_state *conn_state;
  576. struct sde_crtc *sde_crtc;
  577. struct sde_crtc_state *crtc_state;
  578. struct sde_rect *crtc_roi;
  579. struct msm_mode_info mode_info;
  580. int i = 0;
  581. int rc;
  582. bool is_crtc_roi_dirty;
  583. bool is_any_conn_roi_dirty;
  584. if (!crtc || !state)
  585. return -EINVAL;
  586. sde_crtc = to_sde_crtc(crtc);
  587. crtc_state = to_sde_crtc_state(state);
  588. crtc_roi = &crtc_state->crtc_roi;
  589. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  590. is_any_conn_roi_dirty = false;
  591. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  592. struct sde_connector *sde_conn;
  593. struct sde_connector_state *sde_conn_state;
  594. struct sde_rect conn_roi;
  595. if (!conn_state || conn_state->crtc != crtc)
  596. continue;
  597. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  598. if (rc) {
  599. SDE_ERROR("failed to get mode info\n");
  600. return -EINVAL;
  601. }
  602. if (!mode_info.roi_caps.enabled)
  603. continue;
  604. sde_conn = to_sde_connector(conn_state->connector);
  605. sde_conn_state = to_sde_connector_state(conn_state);
  606. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  607. msm_property_is_dirty(
  608. &sde_conn->property_info,
  609. &sde_conn_state->property_state,
  610. CONNECTOR_PROP_ROI_V1);
  611. /*
  612. * current driver only supports same connector and crtc size,
  613. * but if support for different sizes is added, driver needs
  614. * to check the connector roi here to make sure is full screen
  615. * for dsc 3d-mux topology that doesn't support partial update.
  616. */
  617. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  618. sizeof(crtc_state->user_roi_list))) {
  619. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  620. sde_crtc->name);
  621. return -EINVAL;
  622. }
  623. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  624. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  625. conn_roi.x, conn_roi.y,
  626. conn_roi.w, conn_roi.h);
  627. }
  628. /*
  629. * Check against CRTC ROI and Connector ROI not being updated together.
  630. * This restriction should be relaxed when Connector ROI scaling is
  631. * supported.
  632. */
  633. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  634. SDE_ERROR("connector/crtc rois not updated together\n");
  635. return -EINVAL;
  636. }
  637. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  638. /* clear the ROI to null if it matches full screen anyways */
  639. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  640. crtc_roi->w == state->adjusted_mode.hdisplay &&
  641. crtc_roi->h == state->adjusted_mode.vdisplay)
  642. memset(crtc_roi, 0, sizeof(*crtc_roi));
  643. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  644. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  645. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  646. crtc_roi->h);
  647. return 0;
  648. }
  649. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  650. struct drm_crtc_state *state)
  651. {
  652. struct sde_crtc *sde_crtc;
  653. struct sde_crtc_state *crtc_state;
  654. struct drm_connector *conn;
  655. struct drm_connector_state *conn_state;
  656. int i;
  657. if (!crtc || !state)
  658. return -EINVAL;
  659. sde_crtc = to_sde_crtc(crtc);
  660. crtc_state = to_sde_crtc_state(state);
  661. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  662. return 0;
  663. /* partial update active, check if autorefresh is also requested */
  664. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  665. uint64_t autorefresh;
  666. if (!conn_state || conn_state->crtc != crtc)
  667. continue;
  668. autorefresh = sde_connector_get_property(conn_state,
  669. CONNECTOR_PROP_AUTOREFRESH);
  670. if (autorefresh) {
  671. SDE_ERROR(
  672. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  673. sde_crtc->name, autorefresh);
  674. return -EINVAL;
  675. }
  676. }
  677. return 0;
  678. }
  679. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  680. struct drm_crtc_state *state, int lm_idx)
  681. {
  682. struct sde_crtc *sde_crtc;
  683. struct sde_crtc_state *crtc_state;
  684. const struct sde_rect *crtc_roi;
  685. const struct sde_rect *lm_bounds;
  686. struct sde_rect *lm_roi;
  687. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  688. return -EINVAL;
  689. sde_crtc = to_sde_crtc(crtc);
  690. crtc_state = to_sde_crtc_state(state);
  691. crtc_roi = &crtc_state->crtc_roi;
  692. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  693. lm_roi = &crtc_state->lm_roi[lm_idx];
  694. if (sde_kms_rect_is_null(crtc_roi))
  695. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  696. else
  697. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  698. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  699. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  700. /*
  701. * partial update is not supported with 3dmux dsc or dest scaler.
  702. * hence, crtc roi must match the mixer dimensions.
  703. */
  704. if (crtc_state->num_ds_enabled ||
  705. _sde_crtc_setup_is_3dmux_dsc(state)) {
  706. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  707. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  708. return -EINVAL;
  709. }
  710. }
  711. /* if any dimension is zero, clear all dimensions for clarity */
  712. if (sde_kms_rect_is_null(lm_roi))
  713. memset(lm_roi, 0, sizeof(*lm_roi));
  714. return 0;
  715. }
  716. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  717. struct drm_crtc_state *state)
  718. {
  719. struct sde_crtc *sde_crtc;
  720. struct sde_crtc_state *crtc_state;
  721. u32 disp_bitmask = 0;
  722. int i;
  723. if (!crtc || !state) {
  724. pr_err("Invalid crtc or state\n");
  725. return 0;
  726. }
  727. sde_crtc = to_sde_crtc(crtc);
  728. crtc_state = to_sde_crtc_state(state);
  729. /* pingpong split: one ROI, one LM, two physical displays */
  730. if (crtc_state->is_ppsplit) {
  731. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  732. struct sde_rect *roi = &crtc_state->lm_roi[0];
  733. if (sde_kms_rect_is_null(roi))
  734. disp_bitmask = 0;
  735. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  736. disp_bitmask = BIT(0); /* left only */
  737. else if (roi->x >= lm_split_width)
  738. disp_bitmask = BIT(1); /* right only */
  739. else
  740. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  741. } else {
  742. for (i = 0; i < sde_crtc->num_mixers; i++) {
  743. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  744. disp_bitmask |= BIT(i);
  745. }
  746. }
  747. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  748. return disp_bitmask;
  749. }
  750. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  751. struct drm_crtc_state *state)
  752. {
  753. struct sde_crtc *sde_crtc;
  754. struct sde_crtc_state *crtc_state;
  755. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  756. if (!crtc || !state)
  757. return -EINVAL;
  758. sde_crtc = to_sde_crtc(crtc);
  759. crtc_state = to_sde_crtc_state(state);
  760. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  761. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  762. sde_crtc->name, sde_crtc->num_mixers);
  763. return -EINVAL;
  764. }
  765. /*
  766. * If using pingpong split: one ROI, one LM, two physical displays
  767. * then the ROI must be centered on the panel split boundary and
  768. * be of equal width across the split.
  769. */
  770. if (crtc_state->is_ppsplit) {
  771. u16 panel_split_width;
  772. u32 display_mask;
  773. roi[0] = &crtc_state->lm_roi[0];
  774. if (sde_kms_rect_is_null(roi[0]))
  775. return 0;
  776. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  777. if (display_mask != (BIT(0) | BIT(1)))
  778. return 0;
  779. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  780. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  781. SDE_ERROR("%s: roi x %d w %d split %d\n",
  782. sde_crtc->name, roi[0]->x, roi[0]->w,
  783. panel_split_width);
  784. return -EINVAL;
  785. }
  786. return 0;
  787. }
  788. /*
  789. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  790. * LMs and be of equal width.
  791. */
  792. if (sde_crtc->num_mixers < 2)
  793. return 0;
  794. roi[0] = &crtc_state->lm_roi[0];
  795. roi[1] = &crtc_state->lm_roi[1];
  796. /* if one of the roi is null it's a left/right-only update */
  797. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  798. return 0;
  799. /* check lm rois are equal width & first roi ends at 2nd roi */
  800. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  801. SDE_ERROR(
  802. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  803. sde_crtc->name, roi[0]->x, roi[0]->w,
  804. roi[1]->x, roi[1]->w);
  805. return -EINVAL;
  806. }
  807. return 0;
  808. }
  809. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  810. struct drm_crtc_state *state)
  811. {
  812. struct sde_crtc *sde_crtc;
  813. struct sde_crtc_state *crtc_state;
  814. const struct sde_rect *crtc_roi;
  815. const struct drm_plane_state *pstate;
  816. struct drm_plane *plane;
  817. if (!crtc || !state)
  818. return -EINVAL;
  819. /*
  820. * Reject commit if a Plane CRTC destination coordinates fall outside
  821. * the partial CRTC ROI. LM output is determined via connector ROIs,
  822. * if they are specified, not Plane CRTC ROIs.
  823. */
  824. sde_crtc = to_sde_crtc(crtc);
  825. crtc_state = to_sde_crtc_state(state);
  826. crtc_roi = &crtc_state->crtc_roi;
  827. if (sde_kms_rect_is_null(crtc_roi))
  828. return 0;
  829. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  830. struct sde_rect plane_roi, intersection;
  831. if (IS_ERR_OR_NULL(pstate)) {
  832. int rc = PTR_ERR(pstate);
  833. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  834. sde_crtc->name, plane->base.id, rc);
  835. return rc;
  836. }
  837. plane_roi.x = pstate->crtc_x;
  838. plane_roi.y = pstate->crtc_y;
  839. plane_roi.w = pstate->crtc_w;
  840. plane_roi.h = pstate->crtc_h;
  841. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  842. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  843. SDE_ERROR(
  844. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  845. sde_crtc->name, plane->base.id,
  846. plane_roi.x, plane_roi.y,
  847. plane_roi.w, plane_roi.h,
  848. crtc_roi->x, crtc_roi->y,
  849. crtc_roi->w, crtc_roi->h);
  850. return -E2BIG;
  851. }
  852. }
  853. return 0;
  854. }
  855. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  856. struct drm_crtc_state *state)
  857. {
  858. struct sde_crtc *sde_crtc;
  859. struct sde_crtc_state *sde_crtc_state;
  860. struct msm_mode_info mode_info;
  861. int rc, lm_idx, i;
  862. if (!crtc || !state)
  863. return -EINVAL;
  864. memset(&mode_info, 0, sizeof(mode_info));
  865. sde_crtc = to_sde_crtc(crtc);
  866. sde_crtc_state = to_sde_crtc_state(state);
  867. /*
  868. * check connector array cached at modeset time since incoming atomic
  869. * state may not include any connectors if they aren't modified
  870. */
  871. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  872. struct drm_connector *conn = sde_crtc_state->connectors[i];
  873. if (!conn || !conn->state)
  874. continue;
  875. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  876. if (rc) {
  877. SDE_ERROR("failed to get mode info\n");
  878. return -EINVAL;
  879. }
  880. if (!mode_info.roi_caps.enabled)
  881. continue;
  882. if (sde_crtc_state->user_roi_list.num_rects >
  883. mode_info.roi_caps.num_roi) {
  884. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  885. sde_crtc_state->user_roi_list.num_rects,
  886. mode_info.roi_caps.num_roi);
  887. return -E2BIG;
  888. }
  889. rc = _sde_crtc_set_crtc_roi(crtc, state);
  890. if (rc)
  891. return rc;
  892. rc = _sde_crtc_check_autorefresh(crtc, state);
  893. if (rc)
  894. return rc;
  895. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  896. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  897. if (rc)
  898. return rc;
  899. }
  900. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  901. if (rc)
  902. return rc;
  903. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  904. if (rc)
  905. return rc;
  906. }
  907. return 0;
  908. }
  909. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  910. {
  911. struct sde_crtc *sde_crtc;
  912. struct sde_crtc_state *crtc_state;
  913. const struct sde_rect *lm_roi;
  914. struct sde_hw_mixer *hw_lm;
  915. int lm_idx, lm_horiz_position;
  916. if (!crtc)
  917. return;
  918. sde_crtc = to_sde_crtc(crtc);
  919. crtc_state = to_sde_crtc_state(crtc->state);
  920. lm_horiz_position = 0;
  921. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  922. struct sde_hw_mixer_cfg cfg;
  923. lm_roi = &crtc_state->lm_roi[lm_idx];
  924. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  925. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  926. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  927. if (sde_kms_rect_is_null(lm_roi))
  928. continue;
  929. hw_lm->cfg.out_width = lm_roi->w;
  930. hw_lm->cfg.out_height = lm_roi->h;
  931. hw_lm->cfg.right_mixer = lm_horiz_position;
  932. cfg.out_width = lm_roi->w;
  933. cfg.out_height = lm_roi->h;
  934. cfg.right_mixer = lm_horiz_position++;
  935. cfg.flags = 0;
  936. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  937. }
  938. }
  939. struct plane_state {
  940. struct sde_plane_state *sde_pstate;
  941. const struct drm_plane_state *drm_pstate;
  942. int stage;
  943. u32 pipe_id;
  944. };
  945. static int pstate_cmp(const void *a, const void *b)
  946. {
  947. struct plane_state *pa = (struct plane_state *)a;
  948. struct plane_state *pb = (struct plane_state *)b;
  949. int rc = 0;
  950. int pa_zpos, pb_zpos;
  951. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  952. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  953. if (pa_zpos != pb_zpos)
  954. rc = pa_zpos - pb_zpos;
  955. else
  956. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  957. return rc;
  958. }
  959. /*
  960. * validate and set source split:
  961. * use pstates sorted by stage to check planes on same stage
  962. * we assume that all pipes are in source split so its valid to compare
  963. * without taking into account left/right mixer placement
  964. */
  965. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  966. struct plane_state *pstates, int cnt)
  967. {
  968. struct plane_state *prv_pstate, *cur_pstate;
  969. struct sde_rect left_rect, right_rect;
  970. struct sde_kms *sde_kms;
  971. int32_t left_pid, right_pid;
  972. int32_t stage;
  973. int i, rc = 0;
  974. sde_kms = _sde_crtc_get_kms(crtc);
  975. if (!sde_kms || !sde_kms->catalog) {
  976. SDE_ERROR("invalid parameters\n");
  977. return -EINVAL;
  978. }
  979. for (i = 1; i < cnt; i++) {
  980. prv_pstate = &pstates[i - 1];
  981. cur_pstate = &pstates[i];
  982. if (prv_pstate->stage != cur_pstate->stage)
  983. continue;
  984. stage = cur_pstate->stage;
  985. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  986. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  987. prv_pstate->drm_pstate->crtc_y,
  988. prv_pstate->drm_pstate->crtc_w,
  989. prv_pstate->drm_pstate->crtc_h, false);
  990. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  991. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  992. cur_pstate->drm_pstate->crtc_y,
  993. cur_pstate->drm_pstate->crtc_w,
  994. cur_pstate->drm_pstate->crtc_h, false);
  995. if (right_rect.x < left_rect.x) {
  996. swap(left_pid, right_pid);
  997. swap(left_rect, right_rect);
  998. swap(prv_pstate, cur_pstate);
  999. }
  1000. /*
  1001. * - planes are enumerated in pipe-priority order such that
  1002. * planes with lower drm_id must be left-most in a shared
  1003. * blend-stage when using source split.
  1004. * - planes in source split must be contiguous in width
  1005. * - planes in source split must have same dest yoff and height
  1006. */
  1007. if ((right_pid < left_pid) &&
  1008. !sde_kms->catalog->pipe_order_type) {
  1009. SDE_ERROR(
  1010. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1011. stage, left_pid, right_pid);
  1012. return -EINVAL;
  1013. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1014. SDE_ERROR(
  1015. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1016. stage, left_rect.x, left_rect.w,
  1017. right_rect.x, right_rect.w);
  1018. return -EINVAL;
  1019. } else if ((left_rect.y != right_rect.y) ||
  1020. (left_rect.h != right_rect.h)) {
  1021. SDE_ERROR(
  1022. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1023. stage, left_rect.y, left_rect.h,
  1024. right_rect.y, right_rect.h);
  1025. return -EINVAL;
  1026. }
  1027. }
  1028. return rc;
  1029. }
  1030. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1031. struct plane_state *pstates, int cnt)
  1032. {
  1033. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1034. struct sde_kms *sde_kms;
  1035. struct sde_rect left_rect, right_rect;
  1036. int32_t left_pid, right_pid;
  1037. int32_t stage;
  1038. int i;
  1039. sde_kms = _sde_crtc_get_kms(crtc);
  1040. if (!sde_kms || !sde_kms->catalog) {
  1041. SDE_ERROR("invalid parameters\n");
  1042. return;
  1043. }
  1044. if (!sde_kms->catalog->pipe_order_type)
  1045. return;
  1046. for (i = 0; i < cnt; i++) {
  1047. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1048. cur_pstate = &pstates[i];
  1049. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1050. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1051. /*
  1052. * reset if prv or nxt pipes are not in the same stage
  1053. * as the cur pipe
  1054. */
  1055. if ((!nxt_pstate)
  1056. || (nxt_pstate->stage != cur_pstate->stage))
  1057. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1058. continue;
  1059. }
  1060. stage = cur_pstate->stage;
  1061. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1062. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1063. prv_pstate->drm_pstate->crtc_y,
  1064. prv_pstate->drm_pstate->crtc_w,
  1065. prv_pstate->drm_pstate->crtc_h, false);
  1066. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1067. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1068. cur_pstate->drm_pstate->crtc_y,
  1069. cur_pstate->drm_pstate->crtc_w,
  1070. cur_pstate->drm_pstate->crtc_h, false);
  1071. if (right_rect.x < left_rect.x) {
  1072. swap(left_pid, right_pid);
  1073. swap(left_rect, right_rect);
  1074. swap(prv_pstate, cur_pstate);
  1075. }
  1076. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1077. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1078. }
  1079. for (i = 0; i < cnt; i++) {
  1080. cur_pstate = &pstates[i];
  1081. sde_plane_setup_src_split_order(
  1082. cur_pstate->drm_pstate->plane,
  1083. cur_pstate->sde_pstate->multirect_index,
  1084. cur_pstate->sde_pstate->pipe_order_flags);
  1085. }
  1086. }
  1087. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1088. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1089. struct sde_crtc_mixer *mixer)
  1090. {
  1091. struct drm_plane *plane;
  1092. struct drm_framebuffer *fb;
  1093. struct drm_plane_state *state;
  1094. struct sde_crtc_state *cstate;
  1095. struct sde_plane_state *pstate = NULL;
  1096. struct plane_state *pstates = NULL;
  1097. struct sde_format *format;
  1098. struct sde_hw_ctl *ctl;
  1099. struct sde_hw_mixer *lm;
  1100. struct sde_hw_stage_cfg *stage_cfg;
  1101. struct sde_rect plane_crtc_roi;
  1102. uint32_t stage_idx, lm_idx;
  1103. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1104. int i, cnt = 0;
  1105. bool bg_alpha_enable = false;
  1106. if (!sde_crtc || !crtc->state || !mixer) {
  1107. SDE_ERROR("invalid sde_crtc or mixer\n");
  1108. return;
  1109. }
  1110. ctl = mixer->hw_ctl;
  1111. lm = mixer->hw_lm;
  1112. stage_cfg = &sde_crtc->stage_cfg;
  1113. cstate = to_sde_crtc_state(crtc->state);
  1114. pstates = kcalloc(SDE_PSTATES_MAX,
  1115. sizeof(struct plane_state), GFP_KERNEL);
  1116. if (!pstates)
  1117. return;
  1118. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1119. state = plane->state;
  1120. if (!state)
  1121. continue;
  1122. plane_crtc_roi.x = state->crtc_x;
  1123. plane_crtc_roi.y = state->crtc_y;
  1124. plane_crtc_roi.w = state->crtc_w;
  1125. plane_crtc_roi.h = state->crtc_h;
  1126. pstate = to_sde_plane_state(state);
  1127. fb = state->fb;
  1128. sde_plane_ctl_flush(plane, ctl, true);
  1129. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1130. crtc->base.id,
  1131. pstate->stage,
  1132. plane->base.id,
  1133. sde_plane_pipe(plane) - SSPP_VIG0,
  1134. state->fb ? state->fb->base.id : -1);
  1135. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1136. if (!format) {
  1137. SDE_ERROR("invalid format\n");
  1138. goto end;
  1139. }
  1140. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1141. bg_alpha_enable = true;
  1142. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1143. state->fb ? state->fb->base.id : -1,
  1144. state->src_x >> 16, state->src_y >> 16,
  1145. state->src_w >> 16, state->src_h >> 16,
  1146. state->crtc_x, state->crtc_y,
  1147. state->crtc_w, state->crtc_h,
  1148. pstate->rotation);
  1149. stage_idx = zpos_cnt[pstate->stage]++;
  1150. stage_cfg->stage[pstate->stage][stage_idx] =
  1151. sde_plane_pipe(plane);
  1152. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1153. pstate->multirect_index;
  1154. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1155. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1156. pstate->multirect_index, pstate->multirect_mode,
  1157. format->base.pixel_format, fb ? fb->modifier : 0);
  1158. /* blend config update */
  1159. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1160. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1161. format);
  1162. if (bg_alpha_enable && !format->alpha_enable)
  1163. mixer[lm_idx].mixer_op_mode = 0;
  1164. else
  1165. mixer[lm_idx].mixer_op_mode |=
  1166. 1 << pstate->stage;
  1167. }
  1168. if (cnt >= SDE_PSTATES_MAX)
  1169. continue;
  1170. pstates[cnt].sde_pstate = pstate;
  1171. pstates[cnt].drm_pstate = state;
  1172. pstates[cnt].stage = sde_plane_get_property(
  1173. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1174. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1175. cnt++;
  1176. }
  1177. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1178. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1179. if (lm && lm->ops.setup_dim_layer) {
  1180. cstate = to_sde_crtc_state(crtc->state);
  1181. for (i = 0; i < cstate->num_dim_layers; i++)
  1182. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1183. mixer, &cstate->dim_layer[i]);
  1184. }
  1185. _sde_crtc_program_lm_output_roi(crtc);
  1186. end:
  1187. kfree(pstates);
  1188. }
  1189. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1190. struct drm_crtc *crtc)
  1191. {
  1192. struct sde_crtc *sde_crtc;
  1193. struct sde_crtc_state *cstate;
  1194. struct drm_encoder *drm_enc;
  1195. bool is_right_only;
  1196. bool encoder_in_dsc_merge = false;
  1197. if (!crtc || !crtc->state)
  1198. return;
  1199. sde_crtc = to_sde_crtc(crtc);
  1200. cstate = to_sde_crtc_state(crtc->state);
  1201. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1202. return;
  1203. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1204. crtc->state->encoder_mask) {
  1205. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1206. encoder_in_dsc_merge = true;
  1207. break;
  1208. }
  1209. }
  1210. /**
  1211. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1212. * This is due to two reasons:
  1213. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1214. * the left DSC must be used, right DSC cannot be used alone.
  1215. * For right-only partial update, this means swap layer mixers to map
  1216. * Left LM to Right INTF. On later HW this was relaxed.
  1217. * - In DSC Merge mode, the physical encoder has already registered
  1218. * PP0 as the master, to switch to right-only we would have to
  1219. * reprogram to be driven by PP1 instead.
  1220. * To support both cases, we prefer to support the mixer swap solution.
  1221. */
  1222. if (!encoder_in_dsc_merge)
  1223. return;
  1224. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1225. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1226. if (is_right_only && !sde_crtc->mixers_swapped) {
  1227. /* right-only update swap mixers */
  1228. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1229. sde_crtc->mixers_swapped = true;
  1230. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1231. /* left-only or full update, swap back */
  1232. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1233. sde_crtc->mixers_swapped = false;
  1234. }
  1235. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1236. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1237. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1238. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1239. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1240. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1241. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1242. }
  1243. /**
  1244. * _sde_crtc_blend_setup - configure crtc mixers
  1245. * @crtc: Pointer to drm crtc structure
  1246. * @old_state: Pointer to old crtc state
  1247. * @add_planes: Whether or not to add planes to mixers
  1248. */
  1249. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1250. struct drm_crtc_state *old_state, bool add_planes)
  1251. {
  1252. struct sde_crtc *sde_crtc;
  1253. struct sde_crtc_state *sde_crtc_state;
  1254. struct sde_crtc_mixer *mixer;
  1255. struct sde_hw_ctl *ctl;
  1256. struct sde_hw_mixer *lm;
  1257. struct sde_ctl_flush_cfg cfg = {0,};
  1258. int i;
  1259. if (!crtc)
  1260. return;
  1261. sde_crtc = to_sde_crtc(crtc);
  1262. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1263. mixer = sde_crtc->mixers;
  1264. SDE_DEBUG("%s\n", sde_crtc->name);
  1265. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1266. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1267. return;
  1268. }
  1269. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1270. if (!mixer[i].hw_lm || !mixer[i].hw_ctl) {
  1271. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1272. return;
  1273. }
  1274. mixer[i].mixer_op_mode = 0;
  1275. if (mixer[i].hw_ctl->ops.clear_all_blendstages)
  1276. mixer[i].hw_ctl->ops.clear_all_blendstages(
  1277. mixer[i].hw_ctl);
  1278. /* clear dim_layer settings */
  1279. lm = mixer[i].hw_lm;
  1280. if (lm->ops.clear_dim_layer)
  1281. lm->ops.clear_dim_layer(lm);
  1282. }
  1283. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1284. /* initialize stage cfg */
  1285. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1286. if (add_planes)
  1287. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1288. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1289. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1290. ctl = mixer[i].hw_ctl;
  1291. lm = mixer[i].hw_lm;
  1292. if (sde_kms_rect_is_null(lm_roi)) {
  1293. SDE_DEBUG(
  1294. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1295. sde_crtc->name, lm->idx - LM_0,
  1296. ctl->idx - CTL_0);
  1297. continue;
  1298. }
  1299. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1300. /* stage config flush mask */
  1301. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1302. ctl->ops.get_pending_flush(ctl, &cfg);
  1303. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1304. mixer[i].hw_lm->idx - LM_0,
  1305. mixer[i].mixer_op_mode,
  1306. ctl->idx - CTL_0,
  1307. cfg.pending_flush_mask);
  1308. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1309. &sde_crtc->stage_cfg);
  1310. }
  1311. _sde_crtc_program_lm_output_roi(crtc);
  1312. }
  1313. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1314. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1315. {
  1316. struct drm_plane *plane;
  1317. struct sde_plane_state *sde_pstate;
  1318. uint32_t mode = 0;
  1319. int rc;
  1320. if (!crtc) {
  1321. SDE_ERROR("invalid state\n");
  1322. return -EINVAL;
  1323. }
  1324. *fb_ns = 0;
  1325. *fb_sec = 0;
  1326. *fb_sec_dir = 0;
  1327. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1328. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1329. rc = PTR_ERR(plane);
  1330. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1331. DRMID(crtc), DRMID(plane), rc);
  1332. return rc;
  1333. }
  1334. sde_pstate = to_sde_plane_state(plane->state);
  1335. mode = sde_plane_get_property(sde_pstate,
  1336. PLANE_PROP_FB_TRANSLATION_MODE);
  1337. switch (mode) {
  1338. case SDE_DRM_FB_NON_SEC:
  1339. (*fb_ns)++;
  1340. break;
  1341. case SDE_DRM_FB_SEC:
  1342. (*fb_sec)++;
  1343. break;
  1344. case SDE_DRM_FB_SEC_DIR_TRANS:
  1345. (*fb_sec_dir)++;
  1346. break;
  1347. default:
  1348. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1349. DRMID(plane), mode);
  1350. return -EINVAL;
  1351. }
  1352. }
  1353. return 0;
  1354. }
  1355. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1356. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1357. {
  1358. struct drm_plane *plane;
  1359. const struct drm_plane_state *pstate;
  1360. struct sde_plane_state *sde_pstate;
  1361. uint32_t mode = 0;
  1362. int rc;
  1363. if (!state) {
  1364. SDE_ERROR("invalid state\n");
  1365. return -EINVAL;
  1366. }
  1367. *fb_ns = 0;
  1368. *fb_sec = 0;
  1369. *fb_sec_dir = 0;
  1370. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1371. if (IS_ERR_OR_NULL(pstate)) {
  1372. rc = PTR_ERR(pstate);
  1373. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1374. DRMID(state->crtc), DRMID(plane), rc);
  1375. return rc;
  1376. }
  1377. sde_pstate = to_sde_plane_state(pstate);
  1378. mode = sde_plane_get_property(sde_pstate,
  1379. PLANE_PROP_FB_TRANSLATION_MODE);
  1380. switch (mode) {
  1381. case SDE_DRM_FB_NON_SEC:
  1382. (*fb_ns)++;
  1383. break;
  1384. case SDE_DRM_FB_SEC:
  1385. (*fb_sec)++;
  1386. break;
  1387. case SDE_DRM_FB_SEC_DIR_TRANS:
  1388. (*fb_sec_dir)++;
  1389. break;
  1390. default:
  1391. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1392. DRMID(plane), mode);
  1393. return -EINVAL;
  1394. }
  1395. }
  1396. return 0;
  1397. }
  1398. static void _sde_drm_fb_sec_dir_trans(
  1399. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1400. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1401. {
  1402. /* secure display usecase */
  1403. if ((smmu_state->state == ATTACHED)
  1404. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1405. smmu_state->state = catalog->sui_ns_allowed ?
  1406. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1407. smmu_state->secure_level = secure_level;
  1408. smmu_state->transition_type = PRE_COMMIT;
  1409. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1410. if (old_valid_fb)
  1411. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1412. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1413. if (catalog->sui_misr_supported)
  1414. smmu_state->sui_misr_state =
  1415. SUI_MISR_ENABLE_REQ;
  1416. /* secure camera usecase */
  1417. } else if (smmu_state->state == ATTACHED) {
  1418. smmu_state->state = DETACH_SEC_REQ;
  1419. smmu_state->secure_level = secure_level;
  1420. smmu_state->transition_type = PRE_COMMIT;
  1421. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1422. }
  1423. }
  1424. static void _sde_drm_fb_transactions(
  1425. struct sde_kms_smmu_state_data *smmu_state,
  1426. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1427. int *ops)
  1428. {
  1429. if (((smmu_state->state == DETACHED)
  1430. || (smmu_state->state == DETACH_ALL_REQ))
  1431. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1432. && ((smmu_state->state == DETACHED_SEC)
  1433. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1434. smmu_state->state = catalog->sui_ns_allowed ?
  1435. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1436. smmu_state->transition_type = post_commit ?
  1437. POST_COMMIT : PRE_COMMIT;
  1438. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1439. if (old_valid_fb)
  1440. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1441. if (catalog->sui_misr_supported)
  1442. smmu_state->sui_misr_state =
  1443. SUI_MISR_DISABLE_REQ;
  1444. } else if ((smmu_state->state == DETACHED_SEC)
  1445. || (smmu_state->state == DETACH_SEC_REQ)) {
  1446. smmu_state->state = ATTACH_SEC_REQ;
  1447. smmu_state->transition_type = post_commit ?
  1448. POST_COMMIT : PRE_COMMIT;
  1449. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1450. if (old_valid_fb)
  1451. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1452. }
  1453. }
  1454. /**
  1455. * sde_crtc_get_secure_transition_ops - determines the operations that
  1456. * need to be performed before transitioning to secure state
  1457. * This function should be called after swapping the new state
  1458. * @crtc: Pointer to drm crtc structure
  1459. * Returns the bitmask of operations need to be performed, -Error in
  1460. * case of error cases
  1461. */
  1462. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1463. struct drm_crtc_state *old_crtc_state,
  1464. bool old_valid_fb)
  1465. {
  1466. struct drm_plane *plane;
  1467. struct drm_encoder *encoder;
  1468. struct sde_crtc *sde_crtc;
  1469. struct sde_kms *sde_kms;
  1470. struct sde_mdss_cfg *catalog;
  1471. struct sde_kms_smmu_state_data *smmu_state;
  1472. uint32_t translation_mode = 0, secure_level;
  1473. int ops = 0;
  1474. bool post_commit = false;
  1475. if (!crtc || !crtc->state) {
  1476. SDE_ERROR("invalid crtc\n");
  1477. return -EINVAL;
  1478. }
  1479. sde_kms = _sde_crtc_get_kms(crtc);
  1480. if (!sde_kms)
  1481. return -EINVAL;
  1482. smmu_state = &sde_kms->smmu_state;
  1483. smmu_state->prev_state = smmu_state->state;
  1484. sde_crtc = to_sde_crtc(crtc);
  1485. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1486. catalog = sde_kms->catalog;
  1487. /*
  1488. * SMMU operations need to be delayed in case of video mode panels
  1489. * when switching back to non_secure mode
  1490. */
  1491. drm_for_each_encoder_mask(encoder, crtc->dev,
  1492. crtc->state->encoder_mask) {
  1493. post_commit |= sde_encoder_check_curr_mode(encoder,
  1494. MSM_DISPLAY_VIDEO_MODE);
  1495. }
  1496. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1497. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1498. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1499. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1500. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1501. if (!plane->state)
  1502. continue;
  1503. translation_mode = sde_plane_get_property(
  1504. to_sde_plane_state(plane->state),
  1505. PLANE_PROP_FB_TRANSLATION_MODE);
  1506. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1507. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1508. DRMID(crtc), translation_mode);
  1509. return -EINVAL;
  1510. }
  1511. /* we can break if we find sec_dir plane */
  1512. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1513. break;
  1514. }
  1515. mutex_lock(&sde_kms->secure_transition_lock);
  1516. switch (translation_mode) {
  1517. case SDE_DRM_FB_SEC_DIR_TRANS:
  1518. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1519. catalog, old_valid_fb, &ops);
  1520. break;
  1521. case SDE_DRM_FB_SEC:
  1522. case SDE_DRM_FB_NON_SEC:
  1523. _sde_drm_fb_transactions(smmu_state, catalog,
  1524. old_valid_fb, post_commit, &ops);
  1525. break;
  1526. default:
  1527. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1528. DRMID(crtc), translation_mode);
  1529. ops = -EINVAL;
  1530. }
  1531. /* log only during actual transition times */
  1532. if (ops) {
  1533. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1534. DRMID(crtc), smmu_state->state,
  1535. secure_level, smmu_state->secure_level,
  1536. smmu_state->transition_type, ops);
  1537. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1538. smmu_state->state, smmu_state->transition_type,
  1539. smmu_state->secure_level, old_valid_fb,
  1540. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1541. }
  1542. mutex_unlock(&sde_kms->secure_transition_lock);
  1543. return ops;
  1544. }
  1545. /**
  1546. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1547. * LUTs are configured only once during boot
  1548. * @sde_crtc: Pointer to sde crtc
  1549. * @cstate: Pointer to sde crtc state
  1550. */
  1551. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1552. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1553. {
  1554. struct sde_hw_scaler3_lut_cfg *cfg;
  1555. struct sde_kms *sde_kms;
  1556. u32 *lut_data = NULL;
  1557. size_t len = 0;
  1558. int ret = 0;
  1559. if (!sde_crtc || !cstate) {
  1560. SDE_ERROR("invalid args\n");
  1561. return -EINVAL;
  1562. }
  1563. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1564. if (!sde_kms)
  1565. return -EINVAL;
  1566. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1567. return 0;
  1568. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1569. &cstate->property_state, &len, lut_idx);
  1570. if (!lut_data || !len) {
  1571. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1572. lut_idx, lut_data, len);
  1573. lut_data = NULL;
  1574. len = 0;
  1575. }
  1576. cfg = &cstate->scl3_lut_cfg;
  1577. switch (lut_idx) {
  1578. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1579. cfg->dir_lut = lut_data;
  1580. cfg->dir_len = len;
  1581. break;
  1582. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1583. cfg->cir_lut = lut_data;
  1584. cfg->cir_len = len;
  1585. break;
  1586. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1587. cfg->sep_lut = lut_data;
  1588. cfg->sep_len = len;
  1589. break;
  1590. default:
  1591. ret = -EINVAL;
  1592. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1593. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1594. break;
  1595. }
  1596. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1597. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1598. cfg->is_configured);
  1599. return ret;
  1600. }
  1601. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1602. {
  1603. struct sde_crtc *sde_crtc;
  1604. if (!crtc) {
  1605. SDE_ERROR("invalid crtc\n");
  1606. return;
  1607. }
  1608. sde_crtc = to_sde_crtc(crtc);
  1609. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1610. }
  1611. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1612. {
  1613. int i;
  1614. /**
  1615. * Check if sufficient hw resources are
  1616. * available as per target caps & topology
  1617. */
  1618. if (!sde_crtc) {
  1619. SDE_ERROR("invalid argument\n");
  1620. return -EINVAL;
  1621. }
  1622. if (!sde_crtc->num_mixers ||
  1623. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1624. SDE_ERROR("%s: invalid number mixers: %d\n",
  1625. sde_crtc->name, sde_crtc->num_mixers);
  1626. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1627. SDE_EVTLOG_ERROR);
  1628. return -EINVAL;
  1629. }
  1630. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1631. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1632. || !sde_crtc->mixers[i].hw_ds) {
  1633. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1634. sde_crtc->name, i);
  1635. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1636. i, sde_crtc->mixers[i].hw_lm,
  1637. sde_crtc->mixers[i].hw_ctl,
  1638. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1639. return -EINVAL;
  1640. }
  1641. }
  1642. return 0;
  1643. }
  1644. /**
  1645. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1646. * @crtc: Pointer to drm crtc
  1647. */
  1648. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1649. {
  1650. struct sde_crtc *sde_crtc;
  1651. struct sde_crtc_state *cstate;
  1652. struct sde_hw_mixer *hw_lm;
  1653. struct sde_hw_ctl *hw_ctl;
  1654. struct sde_hw_ds *hw_ds;
  1655. struct sde_hw_ds_cfg *cfg;
  1656. struct sde_kms *kms;
  1657. u32 op_mode = 0;
  1658. u32 lm_idx = 0, num_mixers = 0;
  1659. int i, count = 0;
  1660. bool ds_dirty = false;
  1661. if (!crtc)
  1662. return;
  1663. sde_crtc = to_sde_crtc(crtc);
  1664. cstate = to_sde_crtc_state(crtc->state);
  1665. kms = _sde_crtc_get_kms(crtc);
  1666. num_mixers = sde_crtc->num_mixers;
  1667. count = cstate->num_ds;
  1668. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1669. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1670. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1671. /**
  1672. * destination scaler configuration will be done either
  1673. * or on set property or on power collapse (idle/suspend)
  1674. */
  1675. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1676. if (sde_crtc->ds_reconfig) {
  1677. SDE_DEBUG("reconfigure dest scaler block\n");
  1678. sde_crtc->ds_reconfig = false;
  1679. }
  1680. if (!ds_dirty) {
  1681. SDE_DEBUG("no change in settings, skip commit\n");
  1682. } else if (!kms || !kms->catalog) {
  1683. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1684. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1685. SDE_DEBUG("dest scaler feature not supported\n");
  1686. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1687. //do nothing
  1688. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1689. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1690. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1691. } else {
  1692. for (i = 0; i < count; i++) {
  1693. cfg = &cstate->ds_cfg[i];
  1694. if (!cfg->flags)
  1695. continue;
  1696. lm_idx = cfg->idx;
  1697. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1698. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1699. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1700. /* Setup op mode - Dual/single */
  1701. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1702. op_mode |= BIT(hw_ds->idx - DS_0);
  1703. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1704. op_mode |= (cstate->num_ds_enabled ==
  1705. CRTC_DUAL_MIXERS) ?
  1706. SDE_DS_OP_MODE_DUAL : 0;
  1707. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1708. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1709. }
  1710. /* Setup scaler */
  1711. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1712. (cfg->flags &
  1713. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1714. if (hw_ds->ops.setup_scaler)
  1715. hw_ds->ops.setup_scaler(hw_ds,
  1716. &cfg->scl3_cfg,
  1717. &cstate->scl3_lut_cfg);
  1718. }
  1719. /*
  1720. * Dest scaler shares the flush bit of the LM in control
  1721. */
  1722. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1723. hw_ctl->ops.update_bitmask_mixer(
  1724. hw_ctl, hw_lm->idx, 1);
  1725. }
  1726. }
  1727. }
  1728. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1729. {
  1730. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1731. struct sde_crtc *sde_crtc;
  1732. struct msm_drm_private *priv;
  1733. struct sde_crtc_frame_event *fevent;
  1734. struct sde_crtc_frame_event_cb_data *cb_data;
  1735. struct drm_plane *plane;
  1736. u32 ubwc_error;
  1737. unsigned long flags;
  1738. u32 crtc_id;
  1739. cb_data = (struct sde_crtc_frame_event_cb_data *)data;
  1740. if (!data) {
  1741. SDE_ERROR("invalid parameters\n");
  1742. return;
  1743. }
  1744. crtc = cb_data->crtc;
  1745. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1746. SDE_ERROR("invalid parameters\n");
  1747. return;
  1748. }
  1749. sde_crtc = to_sde_crtc(crtc);
  1750. priv = crtc->dev->dev_private;
  1751. crtc_id = drm_crtc_index(crtc);
  1752. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1753. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1754. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1755. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1756. struct sde_crtc_frame_event, list);
  1757. if (fevent)
  1758. list_del_init(&fevent->list);
  1759. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1760. if (!fevent) {
  1761. SDE_ERROR("crtc%d event %d overflow\n",
  1762. crtc->base.id, event);
  1763. SDE_EVT32(DRMID(crtc), event);
  1764. return;
  1765. }
  1766. /* log and clear plane ubwc errors if any */
  1767. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1768. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1769. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1770. drm_for_each_plane_mask(plane, crtc->dev,
  1771. sde_crtc->plane_mask_old) {
  1772. ubwc_error = sde_plane_get_ubwc_error(plane);
  1773. if (ubwc_error) {
  1774. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1775. ubwc_error, SDE_EVTLOG_ERROR);
  1776. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1777. DRMID(crtc), DRMID(plane),
  1778. ubwc_error);
  1779. sde_plane_clear_ubwc_error(plane);
  1780. }
  1781. }
  1782. }
  1783. fevent->event = event;
  1784. fevent->crtc = crtc;
  1785. fevent->connector = cb_data->connector;
  1786. fevent->ts = ktime_get();
  1787. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1788. }
  1789. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1790. struct drm_crtc_state *old_state)
  1791. {
  1792. struct drm_device *dev;
  1793. struct sde_crtc *sde_crtc;
  1794. struct sde_crtc_state *cstate;
  1795. struct drm_connector *conn;
  1796. struct drm_encoder *encoder;
  1797. struct drm_connector_list_iter conn_iter;
  1798. if (!crtc || !crtc->state) {
  1799. SDE_ERROR("invalid crtc\n");
  1800. return;
  1801. }
  1802. dev = crtc->dev;
  1803. sde_crtc = to_sde_crtc(crtc);
  1804. cstate = to_sde_crtc_state(crtc->state);
  1805. SDE_EVT32_VERBOSE(DRMID(crtc));
  1806. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1807. /* identify connectors attached to this crtc */
  1808. cstate->num_connectors = 0;
  1809. drm_connector_list_iter_begin(dev, &conn_iter);
  1810. drm_for_each_connector_iter(conn, &conn_iter)
  1811. if (conn->state && conn->state->crtc == crtc &&
  1812. cstate->num_connectors < MAX_CONNECTORS) {
  1813. encoder = conn->state->best_encoder;
  1814. if (encoder)
  1815. sde_encoder_register_frame_event_callback(
  1816. encoder,
  1817. sde_crtc_frame_event_cb,
  1818. crtc);
  1819. cstate->connectors[cstate->num_connectors++] = conn;
  1820. sde_connector_prepare_fence(conn);
  1821. }
  1822. drm_connector_list_iter_end(&conn_iter);
  1823. /* prepare main output fence */
  1824. sde_fence_prepare(sde_crtc->output_fence);
  1825. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1826. }
  1827. /**
  1828. * sde_crtc_complete_flip - signal pending page_flip events
  1829. * Any pending vblank events are added to the vblank_event_list
  1830. * so that the next vblank interrupt shall signal them.
  1831. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1832. * This API signals any pending PAGE_FLIP events requested through
  1833. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1834. * if file!=NULL, this is preclose potential cancel-flip path
  1835. * @crtc: Pointer to drm crtc structure
  1836. * @file: Pointer to drm file
  1837. */
  1838. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1839. struct drm_file *file)
  1840. {
  1841. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1842. struct drm_device *dev = crtc->dev;
  1843. struct drm_pending_vblank_event *event;
  1844. unsigned long flags;
  1845. spin_lock_irqsave(&dev->event_lock, flags);
  1846. event = sde_crtc->event;
  1847. if (!event)
  1848. goto end;
  1849. /*
  1850. * if regular vblank case (!file) or if cancel-flip from
  1851. * preclose on file that requested flip, then send the
  1852. * event:
  1853. */
  1854. if (!file || (event->base.file_priv == file)) {
  1855. sde_crtc->event = NULL;
  1856. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1857. sde_crtc->name, event);
  1858. SDE_EVT32_VERBOSE(DRMID(crtc));
  1859. drm_crtc_send_vblank_event(crtc, event);
  1860. }
  1861. end:
  1862. spin_unlock_irqrestore(&dev->event_lock, flags);
  1863. }
  1864. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc)
  1865. {
  1866. struct drm_encoder *encoder;
  1867. if (!crtc || !crtc->dev) {
  1868. SDE_ERROR("invalid crtc\n");
  1869. return INTF_MODE_NONE;
  1870. }
  1871. drm_for_each_encoder_mask(encoder, crtc->dev,
  1872. crtc->state->encoder_mask) {
  1873. /* continue if copy encoder is encountered */
  1874. if (sde_encoder_in_clone_mode(encoder))
  1875. continue;
  1876. return sde_encoder_get_intf_mode(encoder);
  1877. }
  1878. return INTF_MODE_NONE;
  1879. }
  1880. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1881. {
  1882. struct drm_encoder *encoder;
  1883. if (!crtc || !crtc->dev) {
  1884. SDE_ERROR("invalid crtc\n");
  1885. return INTF_MODE_NONE;
  1886. }
  1887. drm_for_each_encoder(encoder, crtc->dev)
  1888. if ((encoder->crtc == crtc)
  1889. && !sde_encoder_in_cont_splash(encoder))
  1890. return sde_encoder_get_fps(encoder);
  1891. return 0;
  1892. }
  1893. static void sde_crtc_vblank_cb(void *data)
  1894. {
  1895. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1896. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1897. /* keep statistics on vblank callback - with auto reset via debugfs */
  1898. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1899. sde_crtc->vblank_cb_time = ktime_get();
  1900. else
  1901. sde_crtc->vblank_cb_count++;
  1902. sde_crtc->vblank_last_cb_time = ktime_get();
  1903. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1904. drm_crtc_handle_vblank(crtc);
  1905. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1906. SDE_EVT32_VERBOSE(DRMID(crtc));
  1907. }
  1908. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1909. ktime_t ts, enum sde_fence_event fence_event)
  1910. {
  1911. if (!connector) {
  1912. SDE_ERROR("invalid param\n");
  1913. return;
  1914. }
  1915. SDE_ATRACE_BEGIN("signal_retire_fence");
  1916. sde_connector_complete_commit(connector, ts, fence_event);
  1917. SDE_ATRACE_END("signal_retire_fence");
  1918. }
  1919. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1920. {
  1921. struct msm_drm_private *priv;
  1922. struct sde_crtc_frame_event *fevent;
  1923. struct drm_crtc *crtc;
  1924. struct sde_crtc *sde_crtc;
  1925. struct sde_kms *sde_kms;
  1926. unsigned long flags;
  1927. bool in_clone_mode = false;
  1928. if (!work) {
  1929. SDE_ERROR("invalid work handle\n");
  1930. return;
  1931. }
  1932. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1933. if (!fevent->crtc || !fevent->crtc->state) {
  1934. SDE_ERROR("invalid crtc\n");
  1935. return;
  1936. }
  1937. crtc = fevent->crtc;
  1938. sde_crtc = to_sde_crtc(crtc);
  1939. sde_kms = _sde_crtc_get_kms(crtc);
  1940. if (!sde_kms) {
  1941. SDE_ERROR("invalid kms handle\n");
  1942. return;
  1943. }
  1944. priv = sde_kms->dev->dev_private;
  1945. SDE_ATRACE_BEGIN("crtc_frame_event");
  1946. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1947. ktime_to_ns(fevent->ts));
  1948. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1949. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1950. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1951. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1952. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1953. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1954. /* this should not happen */
  1955. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1956. crtc->base.id,
  1957. ktime_to_ns(fevent->ts),
  1958. atomic_read(&sde_crtc->frame_pending));
  1959. SDE_EVT32(DRMID(crtc), fevent->event,
  1960. SDE_EVTLOG_FUNC_CASE1);
  1961. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1962. /* release bandwidth and other resources */
  1963. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1964. crtc->base.id,
  1965. ktime_to_ns(fevent->ts));
  1966. SDE_EVT32(DRMID(crtc), fevent->event,
  1967. SDE_EVTLOG_FUNC_CASE2);
  1968. sde_core_perf_crtc_release_bw(crtc);
  1969. } else {
  1970. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1971. SDE_EVTLOG_FUNC_CASE3);
  1972. }
  1973. }
  1974. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1975. SDE_ATRACE_BEGIN("signal_release_fence");
  1976. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1977. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1978. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1979. SDE_ATRACE_END("signal_release_fence");
  1980. }
  1981. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1982. /* this api should be called without spin_lock */
  1983. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1984. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1985. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1986. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1987. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1988. crtc->base.id, ktime_to_ns(fevent->ts));
  1989. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1990. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1991. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1992. SDE_ATRACE_END("crtc_frame_event");
  1993. }
  1994. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  1995. struct drm_crtc_state *old_state)
  1996. {
  1997. struct sde_crtc *sde_crtc;
  1998. if (!crtc || !crtc->state) {
  1999. SDE_ERROR("invalid crtc\n");
  2000. return;
  2001. }
  2002. sde_crtc = to_sde_crtc(crtc);
  2003. SDE_EVT32_VERBOSE(DRMID(crtc));
  2004. sde_core_perf_crtc_update(crtc, 0, false);
  2005. }
  2006. /**
  2007. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2008. * @cstate: Pointer to sde crtc state
  2009. */
  2010. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2011. {
  2012. if (!cstate) {
  2013. SDE_ERROR("invalid cstate\n");
  2014. return;
  2015. }
  2016. cstate->input_fence_timeout_ns =
  2017. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2018. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2019. }
  2020. /**
  2021. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2022. * @cstate: Pointer to sde crtc state
  2023. */
  2024. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2025. {
  2026. u32 i;
  2027. if (!cstate)
  2028. return;
  2029. for (i = 0; i < cstate->num_dim_layers; i++)
  2030. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2031. cstate->num_dim_layers = 0;
  2032. }
  2033. /**
  2034. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2035. * @cstate: Pointer to sde crtc state
  2036. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2037. */
  2038. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2039. void __user *usr_ptr)
  2040. {
  2041. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2042. struct sde_drm_dim_layer_cfg *user_cfg;
  2043. struct sde_hw_dim_layer *dim_layer;
  2044. u32 count, i;
  2045. if (!cstate) {
  2046. SDE_ERROR("invalid cstate\n");
  2047. return;
  2048. }
  2049. dim_layer = cstate->dim_layer;
  2050. if (!usr_ptr) {
  2051. /* usr_ptr is null when setting the default property value */
  2052. _sde_crtc_clear_dim_layers_v1(cstate);
  2053. SDE_DEBUG("dim_layer data removed\n");
  2054. return;
  2055. }
  2056. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2057. SDE_ERROR("failed to copy dim_layer data\n");
  2058. return;
  2059. }
  2060. count = dim_layer_v1.num_layers;
  2061. if (count > SDE_MAX_DIM_LAYERS) {
  2062. SDE_ERROR("invalid number of dim_layers:%d", count);
  2063. return;
  2064. }
  2065. /* populate from user space */
  2066. cstate->num_dim_layers = count;
  2067. for (i = 0; i < count; i++) {
  2068. user_cfg = &dim_layer_v1.layer_cfg[i];
  2069. dim_layer[i].flags = user_cfg->flags;
  2070. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2071. dim_layer[i].rect.x = user_cfg->rect.x1;
  2072. dim_layer[i].rect.y = user_cfg->rect.y1;
  2073. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2074. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2075. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2076. user_cfg->color_fill.color_0,
  2077. user_cfg->color_fill.color_1,
  2078. user_cfg->color_fill.color_2,
  2079. user_cfg->color_fill.color_3,
  2080. };
  2081. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2082. i, dim_layer[i].flags, dim_layer[i].stage);
  2083. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2084. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2085. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2086. dim_layer[i].color_fill.color_0,
  2087. dim_layer[i].color_fill.color_1,
  2088. dim_layer[i].color_fill.color_2,
  2089. dim_layer[i].color_fill.color_3);
  2090. }
  2091. }
  2092. /**
  2093. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2094. * @sde_crtc : Pointer to sde crtc
  2095. * @cstate : Pointer to sde crtc state
  2096. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2097. */
  2098. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2099. struct sde_crtc_state *cstate,
  2100. void __user *usr_ptr)
  2101. {
  2102. struct sde_drm_dest_scaler_data ds_data;
  2103. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2104. struct sde_drm_scaler_v2 scaler_v2;
  2105. void __user *scaler_v2_usr;
  2106. int i, count;
  2107. if (!sde_crtc || !cstate) {
  2108. SDE_ERROR("invalid sde_crtc/state\n");
  2109. return -EINVAL;
  2110. }
  2111. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2112. if (!usr_ptr) {
  2113. SDE_DEBUG("ds data removed\n");
  2114. return 0;
  2115. }
  2116. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2117. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2118. sde_crtc->name);
  2119. return -EINVAL;
  2120. }
  2121. count = ds_data.num_dest_scaler;
  2122. if (!count) {
  2123. SDE_DEBUG("no ds data available\n");
  2124. return 0;
  2125. }
  2126. if (count > SDE_MAX_DS_COUNT) {
  2127. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2128. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2129. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2130. return -EINVAL;
  2131. }
  2132. /* Populate from user space */
  2133. for (i = 0; i < count; i++) {
  2134. ds_cfg_usr = &ds_data.ds_cfg[i];
  2135. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2136. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2137. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2138. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2139. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2140. if (ds_cfg_usr->scaler_cfg) {
  2141. scaler_v2_usr =
  2142. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2143. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2144. sizeof(scaler_v2))) {
  2145. SDE_ERROR("%s:scaler: copy from user failed\n",
  2146. sde_crtc->name);
  2147. return -EINVAL;
  2148. }
  2149. }
  2150. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2151. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2152. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2153. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2154. scaler_v2.dst_width, scaler_v2.dst_height);
  2155. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2156. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2157. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2158. scaler_v2.dst_width, scaler_v2.dst_height);
  2159. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2160. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2161. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2162. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2163. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2164. ds_cfg_usr->lm_height);
  2165. }
  2166. cstate->num_ds = count;
  2167. cstate->ds_dirty = true;
  2168. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2169. return 0;
  2170. }
  2171. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2172. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2173. u32 prev_lm_width, u32 prev_lm_height)
  2174. {
  2175. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2176. || !cfg->lm_width || !cfg->lm_height) {
  2177. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2178. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2179. hdisplay, mode->vdisplay);
  2180. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2181. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2182. return -E2BIG;
  2183. }
  2184. if (!prev_lm_width && !prev_lm_height) {
  2185. prev_lm_width = cfg->lm_width;
  2186. prev_lm_height = cfg->lm_height;
  2187. } else {
  2188. if (cfg->lm_width != prev_lm_width ||
  2189. cfg->lm_height != prev_lm_height) {
  2190. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2191. crtc->base.id, cfg->lm_width,
  2192. cfg->lm_height, prev_lm_width,
  2193. prev_lm_height);
  2194. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2195. cfg->lm_height, prev_lm_width,
  2196. prev_lm_height, SDE_EVTLOG_ERROR);
  2197. return -EINVAL;
  2198. }
  2199. }
  2200. return 0;
  2201. }
  2202. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2203. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2204. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2205. u32 max_in_width, u32 max_out_width)
  2206. {
  2207. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2208. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2209. /**
  2210. * Scaler src and dst width shouldn't exceed the maximum
  2211. * width limitation. Also, if there is no partial update
  2212. * dst width and height must match display resolution.
  2213. */
  2214. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2215. cfg->scl3_cfg.dst_width > max_out_width ||
  2216. !cfg->scl3_cfg.src_width[0] ||
  2217. !cfg->scl3_cfg.dst_width ||
  2218. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2219. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2220. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2221. SDE_ERROR("crtc%d: ", crtc->base.id);
  2222. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2223. cfg->scl3_cfg.src_width[0],
  2224. cfg->scl3_cfg.dst_width,
  2225. cfg->scl3_cfg.dst_height,
  2226. hdisplay, mode->vdisplay);
  2227. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2228. sde_crtc->num_mixers, cfg->flags,
  2229. hw_ds->idx - DS_0);
  2230. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2231. cfg->scl3_cfg.enable,
  2232. cfg->scl3_cfg.de.enable);
  2233. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2234. cfg->scl3_cfg.de.enable, cfg->flags,
  2235. max_in_width, max_out_width,
  2236. cfg->scl3_cfg.src_width[0],
  2237. cfg->scl3_cfg.dst_width,
  2238. cfg->scl3_cfg.dst_height, hdisplay,
  2239. mode->vdisplay, sde_crtc->num_mixers,
  2240. SDE_EVTLOG_ERROR);
  2241. cfg->flags &=
  2242. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2243. cfg->flags &=
  2244. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2245. return -EINVAL;
  2246. }
  2247. }
  2248. return 0;
  2249. }
  2250. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2251. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2252. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2253. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2254. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2255. u32 max_out_width)
  2256. {
  2257. int i, ret;
  2258. u32 lm_idx;
  2259. for (i = 0; i < cstate->num_ds; i++) {
  2260. cfg = &cstate->ds_cfg[i];
  2261. lm_idx = cfg->idx;
  2262. /**
  2263. * Validate against topology
  2264. * No of dest scalers should match the num of mixers
  2265. * unless it is partial update left only/right only use case
  2266. */
  2267. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2268. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2269. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2270. crtc->base.id, i, lm_idx, cfg->flags);
  2271. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2272. SDE_EVTLOG_ERROR);
  2273. return -EINVAL;
  2274. }
  2275. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2276. if (!max_in_width && !max_out_width) {
  2277. max_in_width = hw_ds->scl->top->maxinputwidth;
  2278. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2279. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2280. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2281. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2282. max_in_width, max_out_width, cstate->num_ds);
  2283. }
  2284. /* Check LM width and height */
  2285. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2286. prev_lm_width, prev_lm_height);
  2287. if (ret)
  2288. return ret;
  2289. /* Check scaler data */
  2290. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2291. hw_ds, cfg, hdisplay,
  2292. max_in_width, max_out_width);
  2293. if (ret)
  2294. return ret;
  2295. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2296. (*num_ds_enable)++;
  2297. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2298. hw_ds->idx - DS_0, cfg->flags);
  2299. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2300. }
  2301. return 0;
  2302. }
  2303. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2304. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2305. u32 num_ds_enable)
  2306. {
  2307. int i;
  2308. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2309. cstate->num_ds_enabled, num_ds_enable);
  2310. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2311. cstate->num_ds, cstate->ds_dirty);
  2312. if (cstate->num_ds_enabled != num_ds_enable) {
  2313. /* Disabling destination scaler */
  2314. if (!num_ds_enable) {
  2315. for (i = 0; i < cstate->num_ds; i++) {
  2316. cfg = &cstate->ds_cfg[i];
  2317. cfg->idx = i;
  2318. /* Update scaler settings in disable case */
  2319. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2320. cfg->scl3_cfg.enable = 0;
  2321. cfg->scl3_cfg.de.enable = 0;
  2322. }
  2323. }
  2324. cstate->num_ds_enabled = num_ds_enable;
  2325. cstate->ds_dirty = true;
  2326. } else {
  2327. if (!cstate->num_ds_enabled)
  2328. cstate->ds_dirty = false;
  2329. }
  2330. }
  2331. /**
  2332. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2333. * @crtc : Pointer to drm crtc
  2334. * @state : Pointer to drm crtc state
  2335. */
  2336. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2337. struct drm_crtc_state *state)
  2338. {
  2339. struct sde_crtc *sde_crtc;
  2340. struct sde_crtc_state *cstate;
  2341. struct drm_display_mode *mode;
  2342. struct sde_kms *kms;
  2343. struct sde_hw_ds *hw_ds;
  2344. struct sde_hw_ds_cfg *cfg;
  2345. u32 ret = 0;
  2346. u32 num_ds_enable = 0, hdisplay = 0;
  2347. u32 max_in_width = 0, max_out_width = 0;
  2348. u32 prev_lm_width = 0, prev_lm_height = 0;
  2349. if (!crtc || !state)
  2350. return -EINVAL;
  2351. sde_crtc = to_sde_crtc(crtc);
  2352. cstate = to_sde_crtc_state(state);
  2353. kms = _sde_crtc_get_kms(crtc);
  2354. mode = &state->adjusted_mode;
  2355. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2356. if (!cstate->ds_dirty) {
  2357. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2358. return 0;
  2359. }
  2360. if (!kms || !kms->catalog) {
  2361. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2362. return -EINVAL;
  2363. }
  2364. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2365. SDE_DEBUG("dest scaler feature not supported\n");
  2366. return 0;
  2367. }
  2368. if (!sde_crtc->num_mixers) {
  2369. SDE_DEBUG("mixers not allocated\n");
  2370. return 0;
  2371. }
  2372. ret = _sde_validate_hw_resources(sde_crtc);
  2373. if (ret)
  2374. goto err;
  2375. /**
  2376. * No of dest scalers shouldn't exceed hw ds block count and
  2377. * also, match the num of mixers unless it is partial update
  2378. * left only/right only use case - currently PU + DS is not supported
  2379. */
  2380. if (cstate->num_ds > kms->catalog->ds_count ||
  2381. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2382. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2383. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2384. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2385. cstate->ds_cfg[0].flags);
  2386. ret = -EINVAL;
  2387. goto err;
  2388. }
  2389. /**
  2390. * Check if DS needs to be enabled or disabled
  2391. * In case of enable, validate the data
  2392. */
  2393. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2394. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2395. cstate->num_ds, cstate->ds_cfg[0].flags);
  2396. goto disable;
  2397. }
  2398. /* Display resolution */
  2399. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2400. /* Validate the DS data */
  2401. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2402. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2403. prev_lm_width, prev_lm_height,
  2404. max_in_width, max_out_width);
  2405. if (ret)
  2406. goto err;
  2407. disable:
  2408. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2409. num_ds_enable);
  2410. return 0;
  2411. err:
  2412. cstate->ds_dirty = false;
  2413. return ret;
  2414. }
  2415. /**
  2416. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2417. * @crtc: Pointer to CRTC object
  2418. */
  2419. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2420. {
  2421. struct drm_plane *plane = NULL;
  2422. uint32_t wait_ms = 1;
  2423. ktime_t kt_end, kt_wait;
  2424. int rc = 0;
  2425. SDE_DEBUG("\n");
  2426. if (!crtc || !crtc->state) {
  2427. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2428. return;
  2429. }
  2430. /* use monotonic timer to limit total fence wait time */
  2431. kt_end = ktime_add_ns(ktime_get(),
  2432. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2433. /*
  2434. * Wait for fences sequentially, as all of them need to be signalled
  2435. * before we can proceed.
  2436. *
  2437. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2438. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2439. * that each plane can check its fence status and react appropriately
  2440. * if its fence has timed out. Call input fence wait multiple times if
  2441. * fence wait is interrupted due to interrupt call.
  2442. */
  2443. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2444. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2445. do {
  2446. kt_wait = ktime_sub(kt_end, ktime_get());
  2447. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2448. wait_ms = ktime_to_ms(kt_wait);
  2449. else
  2450. wait_ms = 0;
  2451. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2452. } while (wait_ms && rc == -ERESTARTSYS);
  2453. }
  2454. SDE_ATRACE_END("plane_wait_input_fence");
  2455. }
  2456. static void _sde_crtc_setup_mixer_for_encoder(
  2457. struct drm_crtc *crtc,
  2458. struct drm_encoder *enc)
  2459. {
  2460. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2461. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2462. struct sde_rm *rm = &sde_kms->rm;
  2463. struct sde_crtc_mixer *mixer;
  2464. struct sde_hw_ctl *last_valid_ctl = NULL;
  2465. int i;
  2466. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2467. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2468. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2469. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2470. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2471. /* Set up all the mixers and ctls reserved by this encoder */
  2472. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2473. mixer = &sde_crtc->mixers[i];
  2474. if (!sde_rm_get_hw(rm, &lm_iter))
  2475. break;
  2476. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2477. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2478. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2479. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2480. mixer->hw_lm->idx - LM_0);
  2481. mixer->hw_ctl = last_valid_ctl;
  2482. } else {
  2483. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2484. last_valid_ctl = mixer->hw_ctl;
  2485. sde_crtc->num_ctls++;
  2486. }
  2487. /* Shouldn't happen, mixers are always >= ctls */
  2488. if (!mixer->hw_ctl) {
  2489. SDE_ERROR("no valid ctls found for lm %d\n",
  2490. mixer->hw_lm->idx - LM_0);
  2491. return;
  2492. }
  2493. /* Dspp may be null */
  2494. (void) sde_rm_get_hw(rm, &dspp_iter);
  2495. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2496. /* DS may be null */
  2497. (void) sde_rm_get_hw(rm, &ds_iter);
  2498. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2499. mixer->encoder = enc;
  2500. sde_crtc->num_mixers++;
  2501. SDE_DEBUG("setup mixer %d: lm %d\n",
  2502. i, mixer->hw_lm->idx - LM_0);
  2503. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2504. i, mixer->hw_ctl->idx - CTL_0);
  2505. if (mixer->hw_ds)
  2506. SDE_DEBUG("setup mixer %d: ds %d\n",
  2507. i, mixer->hw_ds->idx - DS_0);
  2508. }
  2509. }
  2510. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2511. {
  2512. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2513. struct drm_encoder *enc;
  2514. sde_crtc->num_ctls = 0;
  2515. sde_crtc->num_mixers = 0;
  2516. sde_crtc->mixers_swapped = false;
  2517. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2518. mutex_lock(&sde_crtc->crtc_lock);
  2519. /* Check for mixers on all encoders attached to this crtc */
  2520. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2521. if (enc->crtc != crtc)
  2522. continue;
  2523. /* avoid overwriting mixers info from a copy encoder */
  2524. if (sde_encoder_in_clone_mode(enc))
  2525. continue;
  2526. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2527. }
  2528. mutex_unlock(&sde_crtc->crtc_lock);
  2529. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2530. }
  2531. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2532. {
  2533. int i;
  2534. struct sde_crtc_state *cstate;
  2535. cstate = to_sde_crtc_state(state);
  2536. cstate->is_ppsplit = false;
  2537. for (i = 0; i < cstate->num_connectors; i++) {
  2538. struct drm_connector *conn = cstate->connectors[i];
  2539. if (sde_connector_get_topology_name(conn) ==
  2540. SDE_RM_TOPOLOGY_PPSPLIT)
  2541. cstate->is_ppsplit = true;
  2542. }
  2543. }
  2544. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2545. struct drm_crtc_state *state)
  2546. {
  2547. struct sde_crtc *sde_crtc;
  2548. struct sde_crtc_state *cstate;
  2549. struct drm_display_mode *adj_mode;
  2550. u32 crtc_split_width;
  2551. int i;
  2552. if (!crtc || !state) {
  2553. SDE_ERROR("invalid args\n");
  2554. return;
  2555. }
  2556. sde_crtc = to_sde_crtc(crtc);
  2557. cstate = to_sde_crtc_state(state);
  2558. adj_mode = &state->adjusted_mode;
  2559. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2560. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2561. cstate->lm_bounds[i].x = crtc_split_width * i;
  2562. cstate->lm_bounds[i].y = 0;
  2563. cstate->lm_bounds[i].w = crtc_split_width;
  2564. cstate->lm_bounds[i].h =
  2565. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2566. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2567. sizeof(cstate->lm_roi[i]));
  2568. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2569. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2570. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2571. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2572. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2573. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2574. }
  2575. drm_mode_debug_printmodeline(adj_mode);
  2576. }
  2577. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2578. struct drm_crtc_state *old_state)
  2579. {
  2580. struct sde_crtc *sde_crtc;
  2581. struct drm_encoder *encoder;
  2582. struct drm_device *dev;
  2583. struct sde_kms *sde_kms;
  2584. struct sde_splash_display *splash_display;
  2585. bool cont_splash_enabled = false;
  2586. size_t i;
  2587. if (!crtc) {
  2588. SDE_ERROR("invalid crtc\n");
  2589. return;
  2590. }
  2591. if (!crtc->state->enable) {
  2592. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2593. crtc->base.id, crtc->state->enable);
  2594. return;
  2595. }
  2596. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2597. SDE_ERROR("power resource is not enabled\n");
  2598. return;
  2599. }
  2600. sde_kms = _sde_crtc_get_kms(crtc);
  2601. if (!sde_kms)
  2602. return;
  2603. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2604. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2605. sde_crtc = to_sde_crtc(crtc);
  2606. dev = crtc->dev;
  2607. if (!sde_crtc->num_mixers) {
  2608. _sde_crtc_setup_mixers(crtc);
  2609. _sde_crtc_setup_is_ppsplit(crtc->state);
  2610. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2611. }
  2612. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2613. if (encoder->crtc != crtc)
  2614. continue;
  2615. /* encoder will trigger pending mask now */
  2616. sde_encoder_trigger_kickoff_pending(encoder);
  2617. }
  2618. /*
  2619. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2620. * it means we are trying to flush a CRTC whose state is disabled:
  2621. * nothing else needs to be done.
  2622. */
  2623. if (unlikely(!sde_crtc->num_mixers))
  2624. goto end;
  2625. _sde_crtc_blend_setup(crtc, old_state, true);
  2626. _sde_crtc_dest_scaler_setup(crtc);
  2627. /* cancel the idle notify delayed work */
  2628. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2629. MSM_DISPLAY_VIDEO_MODE) &&
  2630. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2631. SDE_DEBUG("idle notify work cancelled\n");
  2632. /*
  2633. * Since CP properties use AXI buffer to program the
  2634. * HW, check if context bank is in attached state,
  2635. * apply color processing properties only if
  2636. * smmu state is attached,
  2637. */
  2638. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2639. splash_display = &sde_kms->splash_data.splash_display[i];
  2640. if (splash_display->cont_splash_enabled &&
  2641. splash_display->encoder &&
  2642. crtc == splash_display->encoder->crtc)
  2643. cont_splash_enabled = true;
  2644. }
  2645. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2646. (cont_splash_enabled || sde_crtc->enabled))
  2647. sde_cp_crtc_apply_properties(crtc);
  2648. /*
  2649. * PP_DONE irq is only used by command mode for now.
  2650. * It is better to request pending before FLUSH and START trigger
  2651. * to make sure no pp_done irq missed.
  2652. * This is safe because no pp_done will happen before SW trigger
  2653. * in command mode.
  2654. */
  2655. end:
  2656. SDE_ATRACE_END("crtc_atomic_begin");
  2657. }
  2658. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2659. struct drm_crtc_state *old_crtc_state)
  2660. {
  2661. struct drm_encoder *encoder;
  2662. struct sde_crtc *sde_crtc;
  2663. struct drm_device *dev;
  2664. struct drm_plane *plane;
  2665. struct msm_drm_private *priv;
  2666. struct msm_drm_thread *event_thread;
  2667. struct sde_crtc_state *cstate;
  2668. struct sde_kms *sde_kms;
  2669. int idle_time = 0;
  2670. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2671. SDE_ERROR("invalid crtc\n");
  2672. return;
  2673. }
  2674. if (!crtc->state->enable) {
  2675. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2676. crtc->base.id, crtc->state->enable);
  2677. return;
  2678. }
  2679. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2680. SDE_ERROR("power resource is not enabled\n");
  2681. return;
  2682. }
  2683. sde_kms = _sde_crtc_get_kms(crtc);
  2684. if (!sde_kms) {
  2685. SDE_ERROR("invalid kms\n");
  2686. return;
  2687. }
  2688. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2689. sde_crtc = to_sde_crtc(crtc);
  2690. cstate = to_sde_crtc_state(crtc->state);
  2691. dev = crtc->dev;
  2692. priv = dev->dev_private;
  2693. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2694. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2695. return;
  2696. }
  2697. event_thread = &priv->event_thread[crtc->index];
  2698. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2699. /*
  2700. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2701. * it means we are trying to flush a CRTC whose state is disabled:
  2702. * nothing else needs to be done.
  2703. */
  2704. if (unlikely(!sde_crtc->num_mixers))
  2705. return;
  2706. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2707. /*
  2708. * For planes without commit update, drm framework will not add
  2709. * those planes to current state since hardware update is not
  2710. * required. However, if those planes were power collapsed since
  2711. * last commit cycle, driver has to restore the hardware state
  2712. * of those planes explicitly here prior to plane flush.
  2713. * Also use this iteration to see if any plane requires cache,
  2714. * so during the perf update driver can activate/deactivate
  2715. * the cache accordingly.
  2716. */
  2717. sde_crtc->new_perf.llcc_active = false;
  2718. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2719. sde_plane_restore(plane);
  2720. if (sde_plane_is_cache_required(plane))
  2721. sde_crtc->new_perf.llcc_active = true;
  2722. }
  2723. /* wait for acquire fences before anything else is done */
  2724. _sde_crtc_wait_for_fences(crtc);
  2725. /* schedule the idle notify delayed work */
  2726. if (idle_time && sde_encoder_check_curr_mode(
  2727. sde_crtc->mixers[0].encoder,
  2728. MSM_DISPLAY_VIDEO_MODE)) {
  2729. kthread_queue_delayed_work(&event_thread->worker,
  2730. &sde_crtc->idle_notify_work,
  2731. msecs_to_jiffies(idle_time));
  2732. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2733. }
  2734. if (!cstate->rsc_update) {
  2735. drm_for_each_encoder_mask(encoder, dev,
  2736. crtc->state->encoder_mask) {
  2737. cstate->rsc_client =
  2738. sde_encoder_get_rsc_client(encoder);
  2739. }
  2740. cstate->rsc_update = true;
  2741. }
  2742. /* update performance setting before crtc kickoff */
  2743. sde_core_perf_crtc_update(crtc, 1, false);
  2744. /*
  2745. * Final plane updates: Give each plane a chance to complete all
  2746. * required writes/flushing before crtc's "flush
  2747. * everything" call below.
  2748. */
  2749. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2750. if (sde_kms->smmu_state.transition_error)
  2751. sde_plane_set_error(plane, true);
  2752. sde_plane_flush(plane);
  2753. }
  2754. /* Kickoff will be scheduled by outer layer */
  2755. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2756. }
  2757. /**
  2758. * sde_crtc_destroy_state - state destroy hook
  2759. * @crtc: drm CRTC
  2760. * @state: CRTC state object to release
  2761. */
  2762. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2763. struct drm_crtc_state *state)
  2764. {
  2765. struct sde_crtc *sde_crtc;
  2766. struct sde_crtc_state *cstate;
  2767. struct drm_encoder *enc;
  2768. struct sde_kms *sde_kms;
  2769. if (!crtc || !state) {
  2770. SDE_ERROR("invalid argument(s)\n");
  2771. return;
  2772. }
  2773. sde_crtc = to_sde_crtc(crtc);
  2774. cstate = to_sde_crtc_state(state);
  2775. sde_kms = _sde_crtc_get_kms(crtc);
  2776. if (!sde_kms) {
  2777. SDE_ERROR("invalid sde_kms\n");
  2778. return;
  2779. }
  2780. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2781. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2782. sde_rm_release(&sde_kms->rm, enc, true);
  2783. __drm_atomic_helper_crtc_destroy_state(state);
  2784. /* destroy value helper */
  2785. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2786. &cstate->property_state);
  2787. }
  2788. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2789. {
  2790. struct sde_crtc *sde_crtc;
  2791. int i;
  2792. if (!crtc) {
  2793. SDE_ERROR("invalid argument\n");
  2794. return -EINVAL;
  2795. }
  2796. sde_crtc = to_sde_crtc(crtc);
  2797. if (!atomic_read(&sde_crtc->frame_pending)) {
  2798. SDE_DEBUG("no frames pending\n");
  2799. return 0;
  2800. }
  2801. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2802. /*
  2803. * flush all the event thread work to make sure all the
  2804. * FRAME_EVENTS from encoder are propagated to crtc
  2805. */
  2806. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2807. if (list_empty(&sde_crtc->frame_events[i].list))
  2808. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2809. }
  2810. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2811. return 0;
  2812. }
  2813. /**
  2814. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2815. * @crtc: Pointer to crtc structure
  2816. */
  2817. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2818. {
  2819. struct drm_plane *plane;
  2820. struct drm_plane_state *state;
  2821. struct sde_crtc *sde_crtc;
  2822. struct sde_crtc_mixer *mixer;
  2823. struct sde_hw_ctl *ctl;
  2824. if (!crtc)
  2825. return;
  2826. sde_crtc = to_sde_crtc(crtc);
  2827. mixer = sde_crtc->mixers;
  2828. if (!mixer)
  2829. return;
  2830. ctl = mixer->hw_ctl;
  2831. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2832. state = plane->state;
  2833. if (!state)
  2834. continue;
  2835. /* clear plane flush bitmask */
  2836. sde_plane_ctl_flush(plane, ctl, false);
  2837. }
  2838. }
  2839. /**
  2840. * sde_crtc_reset_hw - attempt hardware reset on errors
  2841. * @crtc: Pointer to DRM crtc instance
  2842. * @old_state: Pointer to crtc state for previous commit
  2843. * @recovery_events: Whether or not recovery events are enabled
  2844. * Returns: Zero if current commit should still be attempted
  2845. */
  2846. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2847. bool recovery_events)
  2848. {
  2849. struct drm_plane *plane_halt[MAX_PLANES];
  2850. struct drm_plane *plane;
  2851. struct drm_encoder *encoder;
  2852. struct sde_crtc *sde_crtc;
  2853. struct sde_crtc_state *cstate;
  2854. struct sde_hw_ctl *ctl;
  2855. signed int i, plane_count;
  2856. int rc;
  2857. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2858. return -EINVAL;
  2859. sde_crtc = to_sde_crtc(crtc);
  2860. cstate = to_sde_crtc_state(crtc->state);
  2861. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2862. /* optionally generate a panic instead of performing a h/w reset */
  2863. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2864. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2865. ctl = sde_crtc->mixers[i].hw_ctl;
  2866. if (!ctl || !ctl->ops.reset)
  2867. continue;
  2868. rc = ctl->ops.reset(ctl);
  2869. if (rc) {
  2870. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2871. crtc->base.id, ctl->idx - CTL_0);
  2872. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2873. SDE_EVTLOG_ERROR);
  2874. break;
  2875. }
  2876. }
  2877. /* Early out if simple ctl reset succeeded */
  2878. if (i == sde_crtc->num_ctls)
  2879. return 0;
  2880. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2881. /* force all components in the system into reset at the same time */
  2882. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2883. ctl = sde_crtc->mixers[i].hw_ctl;
  2884. if (!ctl || !ctl->ops.hard_reset)
  2885. continue;
  2886. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2887. ctl->ops.hard_reset(ctl, true);
  2888. }
  2889. plane_count = 0;
  2890. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2891. if (plane_count >= ARRAY_SIZE(plane_halt))
  2892. break;
  2893. plane_halt[plane_count++] = plane;
  2894. sde_plane_halt_requests(plane, true);
  2895. sde_plane_set_revalidate(plane, true);
  2896. }
  2897. /* provide safe "border color only" commit configuration for later */
  2898. _sde_crtc_remove_pipe_flush(crtc);
  2899. _sde_crtc_blend_setup(crtc, old_state, false);
  2900. /* take h/w components out of reset */
  2901. for (i = plane_count - 1; i >= 0; --i)
  2902. sde_plane_halt_requests(plane_halt[i], false);
  2903. /* attempt to poll for start of frame cycle before reset release */
  2904. list_for_each_entry(encoder,
  2905. &crtc->dev->mode_config.encoder_list, head) {
  2906. if (encoder->crtc != crtc)
  2907. continue;
  2908. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2909. sde_encoder_poll_line_counts(encoder);
  2910. }
  2911. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2912. ctl = sde_crtc->mixers[i].hw_ctl;
  2913. if (!ctl || !ctl->ops.hard_reset)
  2914. continue;
  2915. ctl->ops.hard_reset(ctl, false);
  2916. }
  2917. list_for_each_entry(encoder,
  2918. &crtc->dev->mode_config.encoder_list, head) {
  2919. if (encoder->crtc != crtc)
  2920. continue;
  2921. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2922. sde_encoder_kickoff(encoder, false);
  2923. }
  2924. /* panic the device if VBIF is not in good state */
  2925. return !recovery_events ? 0 : -EAGAIN;
  2926. }
  2927. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2928. struct drm_crtc_state *old_state)
  2929. {
  2930. struct drm_encoder *encoder;
  2931. struct drm_device *dev;
  2932. struct sde_crtc *sde_crtc;
  2933. struct msm_drm_private *priv;
  2934. struct sde_kms *sde_kms;
  2935. struct sde_crtc_state *cstate;
  2936. bool is_error = false, reset_req;
  2937. unsigned long flags;
  2938. enum sde_crtc_idle_pc_state idle_pc_state;
  2939. struct sde_encoder_kickoff_params params = { 0 };
  2940. if (!crtc) {
  2941. SDE_ERROR("invalid argument\n");
  2942. return;
  2943. }
  2944. dev = crtc->dev;
  2945. sde_crtc = to_sde_crtc(crtc);
  2946. sde_kms = _sde_crtc_get_kms(crtc);
  2947. reset_req = false;
  2948. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2949. SDE_ERROR("invalid argument\n");
  2950. return;
  2951. }
  2952. priv = sde_kms->dev->dev_private;
  2953. cstate = to_sde_crtc_state(crtc->state);
  2954. /*
  2955. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2956. * it means we are trying to start a CRTC whose state is disabled:
  2957. * nothing else needs to be done.
  2958. */
  2959. if (unlikely(!sde_crtc->num_mixers))
  2960. return;
  2961. SDE_ATRACE_BEGIN("crtc_commit");
  2962. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2963. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2964. if (encoder->crtc != crtc)
  2965. continue;
  2966. /*
  2967. * Encoder will flush/start now, unless it has a tx pending.
  2968. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2969. */
  2970. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2971. crtc->state);
  2972. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2973. reset_req = true;
  2974. if (idle_pc_state != IDLE_PC_NONE)
  2975. sde_encoder_control_idle_pc(encoder,
  2976. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2977. }
  2978. /*
  2979. * Optionally attempt h/w recovery if any errors were detected while
  2980. * preparing for the kickoff
  2981. */
  2982. if (reset_req) {
  2983. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  2984. if (sde_crtc->frame_trigger_mode
  2985. != FRAME_DONE_WAIT_POSTED_START &&
  2986. sde_crtc_reset_hw(crtc, old_state,
  2987. params.recovery_events_enabled))
  2988. is_error = true;
  2989. }
  2990. sde_crtc_calc_fps(sde_crtc);
  2991. SDE_ATRACE_BEGIN("flush_event_thread");
  2992. _sde_crtc_flush_event_thread(crtc);
  2993. SDE_ATRACE_END("flush_event_thread");
  2994. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  2995. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  2996. /* acquire bandwidth and other resources */
  2997. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  2998. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  2999. } else {
  3000. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3001. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3002. }
  3003. sde_crtc->play_count++;
  3004. sde_vbif_clear_errors(sde_kms);
  3005. if (is_error) {
  3006. _sde_crtc_remove_pipe_flush(crtc);
  3007. _sde_crtc_blend_setup(crtc, old_state, false);
  3008. }
  3009. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3010. if (encoder->crtc != crtc)
  3011. continue;
  3012. sde_encoder_kickoff(encoder, false);
  3013. }
  3014. /* store the event after frame trigger */
  3015. if (sde_crtc->event) {
  3016. WARN_ON(sde_crtc->event);
  3017. } else {
  3018. spin_lock_irqsave(&dev->event_lock, flags);
  3019. sde_crtc->event = crtc->state->event;
  3020. spin_unlock_irqrestore(&dev->event_lock, flags);
  3021. }
  3022. SDE_ATRACE_END("crtc_commit");
  3023. }
  3024. /**
  3025. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3026. * @sde_crtc: Pointer to sde crtc structure
  3027. * @enable: Whether to enable/disable vblanks
  3028. *
  3029. * @Return: error code
  3030. */
  3031. static int _sde_crtc_vblank_enable_no_lock(
  3032. struct sde_crtc *sde_crtc, bool enable)
  3033. {
  3034. struct drm_crtc *crtc;
  3035. struct drm_encoder *enc;
  3036. if (!sde_crtc) {
  3037. SDE_ERROR("invalid crtc\n");
  3038. return -EINVAL;
  3039. }
  3040. crtc = &sde_crtc->base;
  3041. if (enable) {
  3042. int ret;
  3043. /* drop lock since power crtc cb may try to re-acquire lock */
  3044. mutex_unlock(&sde_crtc->crtc_lock);
  3045. ret = pm_runtime_get_sync(crtc->dev->dev);
  3046. mutex_lock(&sde_crtc->crtc_lock);
  3047. if (ret < 0)
  3048. return ret;
  3049. drm_for_each_encoder_mask(enc, crtc->dev,
  3050. crtc->state->encoder_mask) {
  3051. if (enc->crtc != crtc)
  3052. continue;
  3053. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3054. sde_crtc->enabled);
  3055. sde_encoder_register_vblank_callback(enc,
  3056. sde_crtc_vblank_cb, (void *)crtc);
  3057. }
  3058. } else {
  3059. drm_for_each_encoder_mask(enc, crtc->dev,
  3060. crtc->state->encoder_mask) {
  3061. if (enc->crtc != crtc)
  3062. continue;
  3063. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3064. sde_crtc->enabled);
  3065. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3066. }
  3067. /* drop lock since power crtc cb may try to re-acquire lock */
  3068. mutex_unlock(&sde_crtc->crtc_lock);
  3069. pm_runtime_put_sync(crtc->dev->dev);
  3070. mutex_lock(&sde_crtc->crtc_lock);
  3071. }
  3072. return 0;
  3073. }
  3074. /**
  3075. * sde_crtc_duplicate_state - state duplicate hook
  3076. * @crtc: Pointer to drm crtc structure
  3077. * @Returns: Pointer to new drm_crtc_state structure
  3078. */
  3079. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3080. {
  3081. struct sde_crtc *sde_crtc;
  3082. struct sde_crtc_state *cstate, *old_cstate;
  3083. if (!crtc || !crtc->state) {
  3084. SDE_ERROR("invalid argument(s)\n");
  3085. return NULL;
  3086. }
  3087. sde_crtc = to_sde_crtc(crtc);
  3088. old_cstate = to_sde_crtc_state(crtc->state);
  3089. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3090. if (!cstate) {
  3091. SDE_ERROR("failed to allocate state\n");
  3092. return NULL;
  3093. }
  3094. /* duplicate value helper */
  3095. msm_property_duplicate_state(&sde_crtc->property_info,
  3096. old_cstate, cstate,
  3097. &cstate->property_state, cstate->property_values);
  3098. /* clear destination scaler dirty bit */
  3099. cstate->ds_dirty = false;
  3100. /* duplicate base helper */
  3101. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3102. return &cstate->base;
  3103. }
  3104. /**
  3105. * sde_crtc_reset - reset hook for CRTCs
  3106. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3107. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3108. * @crtc: Pointer to drm crtc structure
  3109. */
  3110. static void sde_crtc_reset(struct drm_crtc *crtc)
  3111. {
  3112. struct sde_crtc *sde_crtc;
  3113. struct sde_crtc_state *cstate;
  3114. if (!crtc) {
  3115. SDE_ERROR("invalid crtc\n");
  3116. return;
  3117. }
  3118. /* revert suspend actions, if necessary */
  3119. if (!sde_crtc_is_reset_required(crtc)) {
  3120. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3121. return;
  3122. }
  3123. /* remove previous state, if present */
  3124. if (crtc->state) {
  3125. sde_crtc_destroy_state(crtc, crtc->state);
  3126. crtc->state = 0;
  3127. }
  3128. sde_crtc = to_sde_crtc(crtc);
  3129. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3130. if (!cstate) {
  3131. SDE_ERROR("failed to allocate state\n");
  3132. return;
  3133. }
  3134. /* reset value helper */
  3135. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3136. &cstate->property_state,
  3137. cstate->property_values);
  3138. _sde_crtc_set_input_fence_timeout(cstate);
  3139. cstate->base.crtc = crtc;
  3140. crtc->state = &cstate->base;
  3141. }
  3142. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3143. {
  3144. struct drm_crtc *crtc = arg;
  3145. struct sde_crtc *sde_crtc;
  3146. struct sde_crtc_state *cstate;
  3147. struct drm_plane *plane;
  3148. struct drm_encoder *encoder;
  3149. u32 power_on;
  3150. unsigned long flags;
  3151. struct sde_crtc_irq_info *node = NULL;
  3152. int ret = 0;
  3153. struct drm_event event;
  3154. struct msm_drm_private *priv;
  3155. if (!crtc) {
  3156. SDE_ERROR("invalid crtc\n");
  3157. return;
  3158. }
  3159. sde_crtc = to_sde_crtc(crtc);
  3160. cstate = to_sde_crtc_state(crtc->state);
  3161. priv = crtc->dev->dev_private;
  3162. mutex_lock(&sde_crtc->crtc_lock);
  3163. SDE_EVT32(DRMID(crtc), event_type);
  3164. switch (event_type) {
  3165. case SDE_POWER_EVENT_POST_ENABLE:
  3166. /* disable mdp LUT memory retention */
  3167. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3168. CLKFLAG_NORETAIN_MEM);
  3169. if (ret)
  3170. SDE_ERROR("disable LUT memory retention err %d\n", ret);
  3171. /* restore encoder; crtc will be programmed during commit */
  3172. drm_for_each_encoder_mask(encoder, crtc->dev,
  3173. crtc->state->encoder_mask) {
  3174. sde_encoder_virt_restore(encoder);
  3175. }
  3176. /* restore UIDLE */
  3177. sde_core_perf_crtc_update_uidle(crtc, true);
  3178. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3179. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3180. ret = 0;
  3181. if (node->func)
  3182. ret = node->func(crtc, true, &node->irq);
  3183. if (ret)
  3184. SDE_ERROR("%s failed to enable event %x\n",
  3185. sde_crtc->name, node->event);
  3186. }
  3187. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3188. sde_cp_crtc_post_ipc(crtc);
  3189. break;
  3190. case SDE_POWER_EVENT_PRE_DISABLE:
  3191. /* enable mdp LUT memory retention */
  3192. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3193. CLKFLAG_RETAIN_MEM);
  3194. if (ret)
  3195. SDE_ERROR("enable LUT memory retention err %d\n", ret);
  3196. drm_for_each_encoder_mask(encoder, crtc->dev,
  3197. crtc->state->encoder_mask) {
  3198. /*
  3199. * disable the vsync source after updating the
  3200. * rsc state. rsc state update might have vsync wait
  3201. * and vsync source must be disabled after it.
  3202. * It will avoid generating any vsync from this point
  3203. * till mode-2 entry. It is SW workaround for HW
  3204. * limitation and should not be removed without
  3205. * checking the updated design.
  3206. */
  3207. sde_encoder_control_te(encoder, false);
  3208. }
  3209. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3210. node = NULL;
  3211. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3212. ret = 0;
  3213. if (node->func)
  3214. ret = node->func(crtc, false, &node->irq);
  3215. if (ret)
  3216. SDE_ERROR("%s failed to disable event %x\n",
  3217. sde_crtc->name, node->event);
  3218. }
  3219. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3220. sde_cp_crtc_pre_ipc(crtc);
  3221. break;
  3222. case SDE_POWER_EVENT_POST_DISABLE:
  3223. /*
  3224. * set revalidate flag in planes, so it will be re-programmed
  3225. * in the next frame update
  3226. */
  3227. drm_atomic_crtc_for_each_plane(plane, crtc)
  3228. sde_plane_set_revalidate(plane, true);
  3229. sde_cp_crtc_suspend(crtc);
  3230. /**
  3231. * destination scaler if enabled should be reconfigured
  3232. * in the next frame update
  3233. */
  3234. if (cstate->num_ds_enabled)
  3235. sde_crtc->ds_reconfig = true;
  3236. event.type = DRM_EVENT_SDE_POWER;
  3237. event.length = sizeof(power_on);
  3238. power_on = 0;
  3239. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3240. (u8 *)&power_on);
  3241. break;
  3242. default:
  3243. SDE_DEBUG("event:%d not handled\n", event_type);
  3244. break;
  3245. }
  3246. mutex_unlock(&sde_crtc->crtc_lock);
  3247. }
  3248. static void sde_crtc_disable(struct drm_crtc *crtc)
  3249. {
  3250. struct sde_kms *sde_kms;
  3251. struct sde_crtc *sde_crtc;
  3252. struct sde_crtc_state *cstate;
  3253. struct drm_encoder *encoder;
  3254. struct msm_drm_private *priv;
  3255. unsigned long flags;
  3256. struct sde_crtc_irq_info *node = NULL;
  3257. struct drm_event event;
  3258. u32 power_on;
  3259. bool in_cont_splash = false;
  3260. int ret, i;
  3261. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3262. SDE_ERROR("invalid crtc\n");
  3263. return;
  3264. }
  3265. sde_kms = _sde_crtc_get_kms(crtc);
  3266. if (!sde_kms) {
  3267. SDE_ERROR("invalid kms\n");
  3268. return;
  3269. }
  3270. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3271. SDE_ERROR("power resource is not enabled\n");
  3272. return;
  3273. }
  3274. sde_crtc = to_sde_crtc(crtc);
  3275. cstate = to_sde_crtc_state(crtc->state);
  3276. priv = crtc->dev->dev_private;
  3277. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3278. drm_crtc_vblank_off(crtc);
  3279. mutex_lock(&sde_crtc->crtc_lock);
  3280. SDE_EVT32_VERBOSE(DRMID(crtc));
  3281. /* update color processing on suspend */
  3282. event.type = DRM_EVENT_CRTC_POWER;
  3283. event.length = sizeof(u32);
  3284. sde_cp_crtc_suspend(crtc);
  3285. power_on = 0;
  3286. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3287. (u8 *)&power_on);
  3288. /* destination scaler if enabled should be reconfigured on resume */
  3289. if (cstate->num_ds_enabled)
  3290. sde_crtc->ds_reconfig = true;
  3291. _sde_crtc_flush_event_thread(crtc);
  3292. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3293. crtc->state->active, crtc->state->enable);
  3294. sde_crtc->enabled = false;
  3295. /* Try to disable uidle */
  3296. sde_core_perf_crtc_update_uidle(crtc, false);
  3297. if (atomic_read(&sde_crtc->frame_pending)) {
  3298. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3299. atomic_read(&sde_crtc->frame_pending));
  3300. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3301. SDE_EVTLOG_FUNC_CASE2);
  3302. sde_core_perf_crtc_release_bw(crtc);
  3303. atomic_set(&sde_crtc->frame_pending, 0);
  3304. }
  3305. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3306. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3307. ret = 0;
  3308. if (node->func)
  3309. ret = node->func(crtc, false, &node->irq);
  3310. if (ret)
  3311. SDE_ERROR("%s failed to disable event %x\n",
  3312. sde_crtc->name, node->event);
  3313. }
  3314. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3315. drm_for_each_encoder_mask(encoder, crtc->dev,
  3316. crtc->state->encoder_mask) {
  3317. if (sde_encoder_in_cont_splash(encoder)) {
  3318. in_cont_splash = true;
  3319. break;
  3320. }
  3321. }
  3322. /* avoid clk/bw downvote if cont-splash is enabled */
  3323. if (!in_cont_splash)
  3324. sde_core_perf_crtc_update(crtc, 0, true);
  3325. drm_for_each_encoder_mask(encoder, crtc->dev,
  3326. crtc->state->encoder_mask) {
  3327. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3328. cstate->rsc_client = NULL;
  3329. cstate->rsc_update = false;
  3330. /*
  3331. * reset idle power-collapse to original state during suspend;
  3332. * user-mode will change the state on resume, if required
  3333. */
  3334. if (sde_kms->catalog->has_idle_pc)
  3335. sde_encoder_control_idle_pc(encoder, true);
  3336. }
  3337. if (sde_crtc->power_event)
  3338. sde_power_handle_unregister_event(&priv->phandle,
  3339. sde_crtc->power_event);
  3340. /**
  3341. * All callbacks are unregistered and frame done waits are complete
  3342. * at this point. No buffers are accessed by hardware.
  3343. * reset the fence timeline if crtc will not be enabled for this commit
  3344. */
  3345. if (!crtc->state->active || !crtc->state->enable) {
  3346. sde_fence_signal(sde_crtc->output_fence,
  3347. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3348. for (i = 0; i < cstate->num_connectors; ++i)
  3349. sde_connector_commit_reset(cstate->connectors[i],
  3350. ktime_get());
  3351. }
  3352. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3353. sde_crtc->num_mixers = 0;
  3354. sde_crtc->mixers_swapped = false;
  3355. /* disable clk & bw control until clk & bw properties are set */
  3356. cstate->bw_control = false;
  3357. cstate->bw_split_vote = false;
  3358. mutex_unlock(&sde_crtc->crtc_lock);
  3359. }
  3360. static void sde_crtc_enable(struct drm_crtc *crtc,
  3361. struct drm_crtc_state *old_crtc_state)
  3362. {
  3363. struct sde_crtc *sde_crtc;
  3364. struct drm_encoder *encoder;
  3365. struct msm_drm_private *priv;
  3366. unsigned long flags;
  3367. struct sde_crtc_irq_info *node = NULL;
  3368. struct drm_event event;
  3369. u32 power_on;
  3370. int ret, i;
  3371. struct sde_crtc_state *cstate;
  3372. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3373. SDE_ERROR("invalid crtc\n");
  3374. return;
  3375. }
  3376. priv = crtc->dev->dev_private;
  3377. cstate = to_sde_crtc_state(crtc->state);
  3378. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3379. SDE_ERROR("power resource is not enabled\n");
  3380. return;
  3381. }
  3382. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3383. SDE_EVT32_VERBOSE(DRMID(crtc));
  3384. sde_crtc = to_sde_crtc(crtc);
  3385. drm_crtc_vblank_on(crtc);
  3386. mutex_lock(&sde_crtc->crtc_lock);
  3387. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3388. /*
  3389. * Try to enable uidle (if possible), we do this before the call
  3390. * to return early during seamless dms mode, so any fps
  3391. * change is also consider to enable/disable UIDLE
  3392. */
  3393. sde_core_perf_crtc_update_uidle(crtc, true);
  3394. /* return early if crtc is already enabled, do this after UIDLE check */
  3395. if (sde_crtc->enabled) {
  3396. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3397. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3398. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3399. sde_crtc->name);
  3400. else
  3401. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3402. mutex_unlock(&sde_crtc->crtc_lock);
  3403. return;
  3404. }
  3405. drm_for_each_encoder_mask(encoder, crtc->dev,
  3406. crtc->state->encoder_mask) {
  3407. sde_encoder_register_frame_event_callback(encoder,
  3408. sde_crtc_frame_event_cb, crtc);
  3409. }
  3410. sde_crtc->enabled = true;
  3411. /* update color processing on resume */
  3412. event.type = DRM_EVENT_CRTC_POWER;
  3413. event.length = sizeof(u32);
  3414. sde_cp_crtc_resume(crtc);
  3415. power_on = 1;
  3416. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3417. (u8 *)&power_on);
  3418. mutex_unlock(&sde_crtc->crtc_lock);
  3419. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3420. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3421. ret = 0;
  3422. if (node->func)
  3423. ret = node->func(crtc, true, &node->irq);
  3424. if (ret)
  3425. SDE_ERROR("%s failed to enable event %x\n",
  3426. sde_crtc->name, node->event);
  3427. }
  3428. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3429. sde_crtc->power_event = sde_power_handle_register_event(
  3430. &priv->phandle,
  3431. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3432. SDE_POWER_EVENT_PRE_DISABLE,
  3433. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3434. /* Enable ESD thread */
  3435. for (i = 0; i < cstate->num_connectors; i++)
  3436. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3437. }
  3438. /* no input validation - caller API has all the checks */
  3439. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3440. struct plane_state pstates[], int cnt)
  3441. {
  3442. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3443. struct drm_display_mode *mode = &state->adjusted_mode;
  3444. const struct drm_plane_state *pstate;
  3445. struct sde_plane_state *sde_pstate;
  3446. int rc = 0, i;
  3447. /* Check dim layer rect bounds and stage */
  3448. for (i = 0; i < cstate->num_dim_layers; i++) {
  3449. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3450. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3451. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3452. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3453. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3454. (!cstate->dim_layer[i].rect.w) ||
  3455. (!cstate->dim_layer[i].rect.h)) {
  3456. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3457. cstate->dim_layer[i].rect.x,
  3458. cstate->dim_layer[i].rect.y,
  3459. cstate->dim_layer[i].rect.w,
  3460. cstate->dim_layer[i].rect.h,
  3461. cstate->dim_layer[i].stage);
  3462. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3463. mode->vdisplay);
  3464. rc = -E2BIG;
  3465. goto end;
  3466. }
  3467. }
  3468. /* log all src and excl_rect, useful for debugging */
  3469. for (i = 0; i < cnt; i++) {
  3470. pstate = pstates[i].drm_pstate;
  3471. sde_pstate = to_sde_plane_state(pstate);
  3472. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3473. pstate->plane->base.id, pstates[i].stage,
  3474. pstate->crtc_x, pstate->crtc_y,
  3475. pstate->crtc_w, pstate->crtc_h,
  3476. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3477. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3478. }
  3479. end:
  3480. return rc;
  3481. }
  3482. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3483. struct drm_crtc_state *state, struct plane_state pstates[],
  3484. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3485. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3486. {
  3487. struct drm_plane *plane;
  3488. int i;
  3489. if (secure == SDE_DRM_SEC_ONLY) {
  3490. /*
  3491. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3492. * - fb_sec_dir is for secure camera preview and
  3493. * secure display use case
  3494. * - fb_sec is for secure video playback
  3495. * - fb_ns is for normal non secure use cases
  3496. */
  3497. if (fb_ns || fb_sec) {
  3498. SDE_ERROR(
  3499. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3500. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3501. return -EINVAL;
  3502. }
  3503. /*
  3504. * - only one blending stage is allowed in sec_crtc
  3505. * - validate if pipe is allowed for sec-ui updates
  3506. */
  3507. for (i = 1; i < cnt; i++) {
  3508. if (!pstates[i].drm_pstate
  3509. || !pstates[i].drm_pstate->plane) {
  3510. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3511. DRMID(crtc), i);
  3512. return -EINVAL;
  3513. }
  3514. plane = pstates[i].drm_pstate->plane;
  3515. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3516. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3517. DRMID(crtc), plane->base.id);
  3518. return -EINVAL;
  3519. } else if (pstates[i].stage != pstates[i-1].stage) {
  3520. SDE_ERROR(
  3521. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3522. DRMID(crtc), i, pstates[i].stage,
  3523. i-1, pstates[i-1].stage);
  3524. return -EINVAL;
  3525. }
  3526. }
  3527. /* check if all the dim_layers are in the same stage */
  3528. for (i = 1; i < cstate->num_dim_layers; i++) {
  3529. if (cstate->dim_layer[i].stage !=
  3530. cstate->dim_layer[i-1].stage) {
  3531. SDE_ERROR(
  3532. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3533. DRMID(crtc),
  3534. i, cstate->dim_layer[i].stage,
  3535. i-1, cstate->dim_layer[i-1].stage);
  3536. return -EINVAL;
  3537. }
  3538. }
  3539. /*
  3540. * if secure-ui supported blendstage is specified,
  3541. * - fail empty commit
  3542. * - validate dim_layer or plane is staged in the supported
  3543. * blendstage
  3544. */
  3545. if (sde_kms->catalog->sui_supported_blendstage) {
  3546. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3547. cstate->dim_layer[0].stage;
  3548. if ((!cnt && !cstate->num_dim_layers) ||
  3549. (sde_kms->catalog->sui_supported_blendstage
  3550. != (sec_stage - SDE_STAGE_0))) {
  3551. SDE_ERROR(
  3552. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3553. DRMID(crtc), cnt,
  3554. cstate->num_dim_layers, sec_stage);
  3555. return -EINVAL;
  3556. }
  3557. }
  3558. }
  3559. return 0;
  3560. }
  3561. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3562. struct drm_crtc_state *state, int fb_sec_dir)
  3563. {
  3564. struct drm_encoder *encoder;
  3565. int encoder_cnt = 0;
  3566. if (fb_sec_dir) {
  3567. drm_for_each_encoder_mask(encoder, crtc->dev,
  3568. state->encoder_mask)
  3569. encoder_cnt++;
  3570. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3571. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3572. DRMID(crtc), encoder_cnt);
  3573. return -EINVAL;
  3574. }
  3575. }
  3576. return 0;
  3577. }
  3578. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3579. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3580. int fb_ns, int fb_sec, int fb_sec_dir)
  3581. {
  3582. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3583. struct drm_encoder *encoder;
  3584. int is_video_mode = false;
  3585. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  3586. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3587. MSM_DISPLAY_VIDEO_MODE);
  3588. /*
  3589. * In video mode check for null commit before transition
  3590. * from secure to non secure and vice versa
  3591. */
  3592. if (is_video_mode && smmu_state &&
  3593. state->plane_mask && crtc->state->plane_mask &&
  3594. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3595. (secure == SDE_DRM_SEC_ONLY))) ||
  3596. (fb_ns && ((smmu_state->state == DETACHED) ||
  3597. (smmu_state->state == DETACH_ALL_REQ))) ||
  3598. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3599. (smmu_state->state == DETACH_SEC_REQ)) &&
  3600. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3601. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3602. smmu_state->state, smmu_state->secure_level,
  3603. secure, crtc->state->plane_mask, state->plane_mask);
  3604. SDE_ERROR(
  3605. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3606. DRMID(crtc), secure, smmu_state->state,
  3607. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3608. return -EINVAL;
  3609. }
  3610. return 0;
  3611. }
  3612. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3613. struct drm_crtc_state *state, struct plane_state pstates[],
  3614. int cnt)
  3615. {
  3616. struct sde_crtc_state *cstate;
  3617. struct sde_kms *sde_kms;
  3618. uint32_t secure;
  3619. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3620. int rc;
  3621. if (!crtc || !state) {
  3622. SDE_ERROR("invalid arguments\n");
  3623. return -EINVAL;
  3624. }
  3625. sde_kms = _sde_crtc_get_kms(crtc);
  3626. if (!sde_kms || !sde_kms->catalog) {
  3627. SDE_ERROR("invalid kms\n");
  3628. return -EINVAL;
  3629. }
  3630. cstate = to_sde_crtc_state(state);
  3631. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3632. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3633. &fb_sec, &fb_sec_dir);
  3634. if (rc)
  3635. return rc;
  3636. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3637. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3638. if (rc)
  3639. return rc;
  3640. /*
  3641. * secure_crtc is not allowed in a shared toppolgy
  3642. * across different encoders.
  3643. */
  3644. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3645. if (rc)
  3646. return rc;
  3647. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3648. secure, fb_ns, fb_sec, fb_sec_dir);
  3649. if (rc)
  3650. return rc;
  3651. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3652. return 0;
  3653. }
  3654. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3655. struct drm_crtc_state *state,
  3656. struct drm_display_mode *mode,
  3657. struct plane_state *pstates,
  3658. struct drm_plane *plane,
  3659. struct sde_multirect_plane_states *multirect_plane,
  3660. int *cnt)
  3661. {
  3662. struct sde_crtc *sde_crtc;
  3663. struct sde_crtc_state *cstate;
  3664. const struct drm_plane_state *pstate;
  3665. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3666. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3667. sde_crtc = to_sde_crtc(crtc);
  3668. cstate = to_sde_crtc_state(state);
  3669. memset(pipe_staged, 0, sizeof(pipe_staged));
  3670. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3671. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3672. if (cstate->num_ds_enabled)
  3673. mixer_width = mixer_width * cstate->num_ds_enabled;
  3674. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3675. if (IS_ERR_OR_NULL(pstate)) {
  3676. rc = PTR_ERR(pstate);
  3677. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3678. sde_crtc->name, plane->base.id, rc);
  3679. return rc;
  3680. }
  3681. if (*cnt >= SDE_PSTATES_MAX)
  3682. continue;
  3683. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3684. pstates[*cnt].drm_pstate = pstate;
  3685. pstates[*cnt].stage = sde_plane_get_property(
  3686. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3687. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3688. /* check dim layer stage with every plane */
  3689. for (i = 0; i < cstate->num_dim_layers; i++) {
  3690. if (cstate->dim_layer[i].stage ==
  3691. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3692. SDE_ERROR(
  3693. "plane:%d/dim_layer:%i-same stage:%d\n",
  3694. plane->base.id, i,
  3695. cstate->dim_layer[i].stage);
  3696. return -EINVAL;
  3697. }
  3698. }
  3699. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3700. multirect_plane[multirect_count].r0 =
  3701. pipe_staged[pstates[*cnt].pipe_id];
  3702. multirect_plane[multirect_count].r1 = pstate;
  3703. multirect_count++;
  3704. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3705. } else {
  3706. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3707. }
  3708. (*cnt)++;
  3709. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3710. mode->vdisplay) ||
  3711. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3712. mode->hdisplay)) {
  3713. SDE_ERROR("invalid vertical/horizontal destination\n");
  3714. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3715. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3716. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3717. return -E2BIG;
  3718. }
  3719. if (cstate->num_ds_enabled &&
  3720. ((pstate->crtc_h > mixer_height) ||
  3721. (pstate->crtc_w > mixer_width))) {
  3722. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3723. pstate->crtc_w, pstate->crtc_h,
  3724. mixer_width, mixer_height);
  3725. return -E2BIG;
  3726. }
  3727. }
  3728. for (i = 1; i < SSPP_MAX; i++) {
  3729. if (pipe_staged[i]) {
  3730. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3731. SDE_ERROR(
  3732. "r1 only virt plane:%d not supported\n",
  3733. pipe_staged[i]->plane->base.id);
  3734. return -EINVAL;
  3735. }
  3736. sde_plane_clear_multirect(pipe_staged[i]);
  3737. }
  3738. }
  3739. for (i = 0; i < multirect_count; i++) {
  3740. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3741. SDE_ERROR(
  3742. "multirect validation failed for planes (%d - %d)\n",
  3743. multirect_plane[i].r0->plane->base.id,
  3744. multirect_plane[i].r1->plane->base.id);
  3745. return -EINVAL;
  3746. }
  3747. }
  3748. return rc;
  3749. }
  3750. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3751. struct sde_crtc *sde_crtc,
  3752. struct plane_state *pstates,
  3753. struct sde_crtc_state *cstate,
  3754. struct drm_display_mode *mode,
  3755. int cnt)
  3756. {
  3757. int rc = 0, i, z_pos;
  3758. u32 zpos_cnt = 0;
  3759. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3760. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3761. if (rc)
  3762. return rc;
  3763. if (!sde_is_custom_client()) {
  3764. int stage_old = pstates[0].stage;
  3765. z_pos = 0;
  3766. for (i = 0; i < cnt; i++) {
  3767. if (stage_old != pstates[i].stage)
  3768. ++z_pos;
  3769. stage_old = pstates[i].stage;
  3770. pstates[i].stage = z_pos;
  3771. }
  3772. }
  3773. z_pos = -1;
  3774. for (i = 0; i < cnt; i++) {
  3775. /* reset counts at every new blend stage */
  3776. if (pstates[i].stage != z_pos) {
  3777. zpos_cnt = 0;
  3778. z_pos = pstates[i].stage;
  3779. }
  3780. /* verify z_pos setting before using it */
  3781. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3782. SDE_ERROR("> %d plane stages assigned\n",
  3783. SDE_STAGE_MAX - SDE_STAGE_0);
  3784. return -EINVAL;
  3785. } else if (zpos_cnt == 2) {
  3786. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3787. return -EINVAL;
  3788. } else {
  3789. zpos_cnt++;
  3790. }
  3791. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3792. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3793. }
  3794. return rc;
  3795. }
  3796. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3797. struct drm_crtc_state *state,
  3798. struct plane_state *pstates,
  3799. struct sde_multirect_plane_states *multirect_plane)
  3800. {
  3801. struct sde_crtc *sde_crtc;
  3802. struct sde_crtc_state *cstate;
  3803. struct sde_kms *kms;
  3804. struct drm_plane *plane;
  3805. struct drm_display_mode *mode;
  3806. int rc = 0, cnt = 0;
  3807. kms = _sde_crtc_get_kms(crtc);
  3808. if (!kms || !kms->catalog) {
  3809. SDE_ERROR("invalid parameters\n");
  3810. return -EINVAL;
  3811. }
  3812. sde_crtc = to_sde_crtc(crtc);
  3813. cstate = to_sde_crtc_state(state);
  3814. mode = &state->adjusted_mode;
  3815. /* get plane state for all drm planes associated with crtc state */
  3816. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3817. plane, multirect_plane, &cnt);
  3818. if (rc)
  3819. return rc;
  3820. /* assign mixer stages based on sorted zpos property */
  3821. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3822. if (rc)
  3823. return rc;
  3824. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3825. if (rc)
  3826. return rc;
  3827. /*
  3828. * validate and set source split:
  3829. * use pstates sorted by stage to check planes on same stage
  3830. * we assume that all pipes are in source split so its valid to compare
  3831. * without taking into account left/right mixer placement
  3832. */
  3833. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3834. if (rc)
  3835. return rc;
  3836. return 0;
  3837. }
  3838. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3839. struct drm_crtc_state *state)
  3840. {
  3841. struct drm_device *dev;
  3842. struct sde_crtc *sde_crtc;
  3843. struct plane_state *pstates = NULL;
  3844. struct sde_crtc_state *cstate;
  3845. struct drm_display_mode *mode;
  3846. int rc = 0;
  3847. struct sde_multirect_plane_states *multirect_plane = NULL;
  3848. struct drm_connector *conn;
  3849. struct drm_connector_list_iter conn_iter;
  3850. if (!crtc) {
  3851. SDE_ERROR("invalid crtc\n");
  3852. return -EINVAL;
  3853. }
  3854. dev = crtc->dev;
  3855. sde_crtc = to_sde_crtc(crtc);
  3856. cstate = to_sde_crtc_state(state);
  3857. if (!state->enable || !state->active) {
  3858. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3859. crtc->base.id, state->enable, state->active);
  3860. goto end;
  3861. }
  3862. pstates = kcalloc(SDE_PSTATES_MAX,
  3863. sizeof(struct plane_state), GFP_KERNEL);
  3864. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3865. sizeof(struct sde_multirect_plane_states),
  3866. GFP_KERNEL);
  3867. if (!pstates || !multirect_plane) {
  3868. rc = -ENOMEM;
  3869. goto end;
  3870. }
  3871. mode = &state->adjusted_mode;
  3872. SDE_DEBUG("%s: check", sde_crtc->name);
  3873. /* force a full mode set if active state changed */
  3874. if (state->active_changed)
  3875. state->mode_changed = true;
  3876. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3877. if (rc) {
  3878. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3879. crtc->base.id, rc);
  3880. goto end;
  3881. }
  3882. /* identify connectors attached to this crtc */
  3883. cstate->num_connectors = 0;
  3884. drm_connector_list_iter_begin(dev, &conn_iter);
  3885. drm_for_each_connector_iter(conn, &conn_iter)
  3886. if (conn->state && conn->state->crtc == crtc &&
  3887. cstate->num_connectors < MAX_CONNECTORS) {
  3888. cstate->connectors[cstate->num_connectors++] = conn;
  3889. }
  3890. drm_connector_list_iter_end(&conn_iter);
  3891. _sde_crtc_setup_is_ppsplit(state);
  3892. _sde_crtc_setup_lm_bounds(crtc, state);
  3893. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3894. multirect_plane);
  3895. if (rc) {
  3896. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3897. goto end;
  3898. }
  3899. rc = sde_core_perf_crtc_check(crtc, state);
  3900. if (rc) {
  3901. SDE_ERROR("crtc%d failed performance check %d\n",
  3902. crtc->base.id, rc);
  3903. goto end;
  3904. }
  3905. rc = _sde_crtc_check_rois(crtc, state);
  3906. if (rc) {
  3907. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3908. goto end;
  3909. }
  3910. end:
  3911. kfree(pstates);
  3912. kfree(multirect_plane);
  3913. return rc;
  3914. }
  3915. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3916. {
  3917. struct sde_crtc *sde_crtc;
  3918. int ret;
  3919. if (!crtc) {
  3920. SDE_ERROR("invalid crtc\n");
  3921. return -EINVAL;
  3922. }
  3923. sde_crtc = to_sde_crtc(crtc);
  3924. mutex_lock(&sde_crtc->crtc_lock);
  3925. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  3926. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3927. if (ret)
  3928. SDE_ERROR("%s vblank enable failed: %d\n",
  3929. sde_crtc->name, ret);
  3930. mutex_unlock(&sde_crtc->crtc_lock);
  3931. return 0;
  3932. }
  3933. /**
  3934. * sde_crtc_install_properties - install all drm properties for crtc
  3935. * @crtc: Pointer to drm crtc structure
  3936. */
  3937. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  3938. struct sde_mdss_cfg *catalog)
  3939. {
  3940. struct sde_crtc *sde_crtc;
  3941. struct drm_device *dev;
  3942. struct sde_kms_info *info;
  3943. struct sde_kms *sde_kms;
  3944. static const struct drm_prop_enum_list e_secure_level[] = {
  3945. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  3946. {SDE_DRM_SEC_ONLY, "sec_only"},
  3947. };
  3948. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  3949. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  3950. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  3951. };
  3952. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  3953. {IDLE_PC_NONE, "idle_pc_none"},
  3954. {IDLE_PC_ENABLE, "idle_pc_enable"},
  3955. {IDLE_PC_DISABLE, "idle_pc_disable"},
  3956. };
  3957. SDE_DEBUG("\n");
  3958. if (!crtc || !catalog) {
  3959. SDE_ERROR("invalid crtc or catalog\n");
  3960. return;
  3961. }
  3962. sde_crtc = to_sde_crtc(crtc);
  3963. dev = crtc->dev;
  3964. sde_kms = _sde_crtc_get_kms(crtc);
  3965. if (!sde_kms) {
  3966. SDE_ERROR("invalid argument\n");
  3967. return;
  3968. }
  3969. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  3970. if (!info) {
  3971. SDE_ERROR("failed to allocate info memory\n");
  3972. return;
  3973. }
  3974. /* range properties */
  3975. msm_property_install_range(&sde_crtc->property_info,
  3976. "input_fence_timeout", 0x0, 0, SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT,
  3977. SDE_CRTC_INPUT_FENCE_TIMEOUT, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  3978. msm_property_install_volatile_range(&sde_crtc->property_info,
  3979. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  3980. msm_property_install_range(&sde_crtc->property_info,
  3981. "output_fence_offset", 0x0, 0, 1, 0,
  3982. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  3983. msm_property_install_range(&sde_crtc->property_info,
  3984. "core_clk", 0x0, 0, U64_MAX,
  3985. sde_kms->perf.max_core_clk_rate,
  3986. CRTC_PROP_CORE_CLK);
  3987. msm_property_install_range(&sde_crtc->property_info,
  3988. "core_ab", 0x0, 0, U64_MAX,
  3989. catalog->perf.max_bw_high * 1000ULL,
  3990. CRTC_PROP_CORE_AB);
  3991. msm_property_install_range(&sde_crtc->property_info,
  3992. "core_ib", 0x0, 0, U64_MAX,
  3993. catalog->perf.max_bw_high * 1000ULL,
  3994. CRTC_PROP_CORE_IB);
  3995. msm_property_install_range(&sde_crtc->property_info,
  3996. "llcc_ab", 0x0, 0, U64_MAX,
  3997. catalog->perf.max_bw_high * 1000ULL,
  3998. CRTC_PROP_LLCC_AB);
  3999. msm_property_install_range(&sde_crtc->property_info,
  4000. "llcc_ib", 0x0, 0, U64_MAX,
  4001. catalog->perf.max_bw_high * 1000ULL,
  4002. CRTC_PROP_LLCC_IB);
  4003. msm_property_install_range(&sde_crtc->property_info,
  4004. "dram_ab", 0x0, 0, U64_MAX,
  4005. catalog->perf.max_bw_high * 1000ULL,
  4006. CRTC_PROP_DRAM_AB);
  4007. msm_property_install_range(&sde_crtc->property_info,
  4008. "dram_ib", 0x0, 0, U64_MAX,
  4009. catalog->perf.max_bw_high * 1000ULL,
  4010. CRTC_PROP_DRAM_IB);
  4011. msm_property_install_range(&sde_crtc->property_info,
  4012. "rot_prefill_bw", 0, 0, U64_MAX,
  4013. catalog->perf.max_bw_high * 1000ULL,
  4014. CRTC_PROP_ROT_PREFILL_BW);
  4015. msm_property_install_range(&sde_crtc->property_info,
  4016. "rot_clk", 0, 0, U64_MAX,
  4017. sde_kms->perf.max_core_clk_rate,
  4018. CRTC_PROP_ROT_CLK);
  4019. msm_property_install_range(&sde_crtc->property_info,
  4020. "idle_time", 0, 0, U64_MAX, 0,
  4021. CRTC_PROP_IDLE_TIMEOUT);
  4022. if (catalog->has_idle_pc)
  4023. msm_property_install_enum(&sde_crtc->property_info,
  4024. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4025. ARRAY_SIZE(e_idle_pc_state),
  4026. CRTC_PROP_IDLE_PC_STATE);
  4027. if (catalog->has_cwb_support)
  4028. msm_property_install_enum(&sde_crtc->property_info,
  4029. "capture_mode", 0, 0, e_cwb_data_points,
  4030. ARRAY_SIZE(e_cwb_data_points),
  4031. CRTC_PROP_CAPTURE_OUTPUT);
  4032. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4033. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4034. msm_property_install_volatile_range(&sde_crtc->property_info,
  4035. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4036. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4037. 0x0, 0, e_secure_level,
  4038. ARRAY_SIZE(e_secure_level),
  4039. CRTC_PROP_SECURITY_LEVEL);
  4040. sde_kms_info_reset(info);
  4041. if (catalog->has_dim_layer) {
  4042. msm_property_install_volatile_range(&sde_crtc->property_info,
  4043. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4044. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4045. SDE_MAX_DIM_LAYERS);
  4046. }
  4047. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4048. sde_kms_info_add_keyint(info, "max_linewidth",
  4049. catalog->max_mixer_width);
  4050. sde_kms_info_add_keyint(info, "max_blendstages",
  4051. catalog->max_mixer_blendstages);
  4052. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4053. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4054. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4055. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4056. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4057. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4058. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4059. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4060. catalog->macrotile_mode);
  4061. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4062. catalog->mdp[0].highest_bank_bit);
  4063. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4064. catalog->mdp[0].ubwc_swizzle);
  4065. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4066. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4067. else
  4068. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4069. if (sde_is_custom_client()) {
  4070. /* No support for SMART_DMA_V1 yet */
  4071. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4072. sde_kms_info_add_keystr(info,
  4073. "smart_dma_rev", "smart_dma_v2");
  4074. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4075. sde_kms_info_add_keystr(info,
  4076. "smart_dma_rev", "smart_dma_v2p5");
  4077. }
  4078. if (catalog->mdp[0].has_dest_scaler) {
  4079. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4080. catalog->mdp[0].has_dest_scaler);
  4081. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4082. catalog->ds_count);
  4083. if (catalog->ds[0].top) {
  4084. sde_kms_info_add_keyint(info,
  4085. "max_dest_scaler_input_width",
  4086. catalog->ds[0].top->maxinputwidth);
  4087. sde_kms_info_add_keyint(info,
  4088. "max_dest_scaler_output_width",
  4089. catalog->ds[0].top->maxinputwidth);
  4090. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4091. catalog->ds[0].top->maxupscale);
  4092. }
  4093. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4094. msm_property_install_volatile_range(
  4095. &sde_crtc->property_info, "dest_scaler",
  4096. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4097. msm_property_install_blob(&sde_crtc->property_info,
  4098. "ds_lut_ed", 0,
  4099. CRTC_PROP_DEST_SCALER_LUT_ED);
  4100. msm_property_install_blob(&sde_crtc->property_info,
  4101. "ds_lut_cir", 0,
  4102. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4103. msm_property_install_blob(&sde_crtc->property_info,
  4104. "ds_lut_sep", 0,
  4105. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4106. } else if (catalog->ds[0].features
  4107. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4108. msm_property_install_volatile_range(
  4109. &sde_crtc->property_info, "dest_scaler",
  4110. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4111. }
  4112. }
  4113. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4114. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4115. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4116. if (catalog->perf.max_bw_low)
  4117. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4118. catalog->perf.max_bw_low * 1000LL);
  4119. if (catalog->perf.max_bw_high)
  4120. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4121. catalog->perf.max_bw_high * 1000LL);
  4122. if (catalog->perf.min_core_ib)
  4123. sde_kms_info_add_keyint(info, "min_core_ib",
  4124. catalog->perf.min_core_ib * 1000LL);
  4125. if (catalog->perf.min_llcc_ib)
  4126. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4127. catalog->perf.min_llcc_ib * 1000LL);
  4128. if (catalog->perf.min_dram_ib)
  4129. sde_kms_info_add_keyint(info, "min_dram_ib",
  4130. catalog->perf.min_dram_ib * 1000LL);
  4131. if (sde_kms->perf.max_core_clk_rate)
  4132. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4133. sde_kms->perf.max_core_clk_rate);
  4134. sde_kms_info_add_keystr(info, "core_ib_ff",
  4135. catalog->perf.core_ib_ff);
  4136. sde_kms_info_add_keystr(info, "core_clk_ff",
  4137. catalog->perf.core_clk_ff);
  4138. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4139. catalog->perf.comp_ratio_rt);
  4140. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4141. catalog->perf.comp_ratio_nrt);
  4142. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4143. catalog->perf.dest_scale_prefill_lines);
  4144. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4145. catalog->perf.undersized_prefill_lines);
  4146. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4147. catalog->perf.macrotile_prefill_lines);
  4148. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4149. catalog->perf.yuv_nv12_prefill_lines);
  4150. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4151. catalog->perf.linear_prefill_lines);
  4152. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4153. catalog->perf.downscaling_prefill_lines);
  4154. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4155. catalog->perf.xtra_prefill_lines);
  4156. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4157. catalog->perf.amortizable_threshold);
  4158. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4159. catalog->perf.min_prefill_lines);
  4160. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4161. catalog->perf.num_mnoc_ports);
  4162. sde_kms_info_add_keyint(info, "axi_bus_width",
  4163. catalog->perf.axi_bus_width);
  4164. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4165. catalog->sui_supported_blendstage);
  4166. if (catalog->ubwc_bw_calc_version)
  4167. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4168. catalog->ubwc_bw_calc_version);
  4169. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4170. info->data, SDE_KMS_INFO_DATALEN(info), CRTC_PROP_INFO);
  4171. kfree(info);
  4172. }
  4173. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4174. const struct drm_crtc_state *state, uint64_t *val)
  4175. {
  4176. struct sde_crtc *sde_crtc;
  4177. struct sde_crtc_state *cstate;
  4178. uint32_t offset;
  4179. bool is_vid = false;
  4180. struct drm_encoder *encoder;
  4181. sde_crtc = to_sde_crtc(crtc);
  4182. cstate = to_sde_crtc_state(state);
  4183. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4184. if (sde_encoder_check_curr_mode(encoder,
  4185. MSM_DISPLAY_VIDEO_MODE))
  4186. is_vid = true;
  4187. if (is_vid)
  4188. break;
  4189. }
  4190. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4191. /*
  4192. * Increment trigger offset for vidoe mode alone as its release fence
  4193. * can be triggered only after the next frame-update. For cmd mode &
  4194. * virtual displays the release fence for the current frame can be
  4195. * triggered right after PP_DONE/WB_DONE interrupt
  4196. */
  4197. if (is_vid)
  4198. offset++;
  4199. /*
  4200. * Hwcomposer now queries the fences using the commit list in atomic
  4201. * commit ioctl. The offset should be set to next timeline
  4202. * which will be incremented during the prepare commit phase
  4203. */
  4204. offset++;
  4205. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4206. }
  4207. /**
  4208. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4209. * @crtc: Pointer to drm crtc structure
  4210. * @state: Pointer to drm crtc state structure
  4211. * @property: Pointer to targeted drm property
  4212. * @val: Updated property value
  4213. * @Returns: Zero on success
  4214. */
  4215. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4216. struct drm_crtc_state *state,
  4217. struct drm_property *property,
  4218. uint64_t val)
  4219. {
  4220. struct sde_crtc *sde_crtc;
  4221. struct sde_crtc_state *cstate;
  4222. int idx, ret;
  4223. uint64_t fence_user_fd;
  4224. uint64_t __user prev_user_fd;
  4225. if (!crtc || !state || !property) {
  4226. SDE_ERROR("invalid argument(s)\n");
  4227. return -EINVAL;
  4228. }
  4229. sde_crtc = to_sde_crtc(crtc);
  4230. cstate = to_sde_crtc_state(state);
  4231. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4232. /* check with cp property system first */
  4233. ret = sde_cp_crtc_set_property(crtc, property, val);
  4234. if (ret != -ENOENT)
  4235. goto exit;
  4236. /* if not handled by cp, check msm_property system */
  4237. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4238. &cstate->property_state, property, val);
  4239. if (ret)
  4240. goto exit;
  4241. idx = msm_property_index(&sde_crtc->property_info, property);
  4242. switch (idx) {
  4243. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4244. _sde_crtc_set_input_fence_timeout(cstate);
  4245. break;
  4246. case CRTC_PROP_DIM_LAYER_V1:
  4247. _sde_crtc_set_dim_layer_v1(cstate,
  4248. (void __user *)(uintptr_t)val);
  4249. break;
  4250. case CRTC_PROP_ROI_V1:
  4251. ret = _sde_crtc_set_roi_v1(state,
  4252. (void __user *)(uintptr_t)val);
  4253. break;
  4254. case CRTC_PROP_DEST_SCALER:
  4255. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4256. (void __user *)(uintptr_t)val);
  4257. break;
  4258. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4259. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4260. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4261. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4262. break;
  4263. case CRTC_PROP_CORE_CLK:
  4264. case CRTC_PROP_CORE_AB:
  4265. case CRTC_PROP_CORE_IB:
  4266. cstate->bw_control = true;
  4267. break;
  4268. case CRTC_PROP_LLCC_AB:
  4269. case CRTC_PROP_LLCC_IB:
  4270. case CRTC_PROP_DRAM_AB:
  4271. case CRTC_PROP_DRAM_IB:
  4272. cstate->bw_control = true;
  4273. cstate->bw_split_vote = true;
  4274. break;
  4275. case CRTC_PROP_OUTPUT_FENCE:
  4276. if (!val)
  4277. goto exit;
  4278. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4279. sizeof(uint64_t));
  4280. if (ret) {
  4281. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4282. ret = -EFAULT;
  4283. goto exit;
  4284. }
  4285. /*
  4286. * client is expected to reset the property to -1 before
  4287. * requesting for the release fence
  4288. */
  4289. if (prev_user_fd == -1) {
  4290. ret = _sde_crtc_get_output_fence(crtc, state,
  4291. &fence_user_fd);
  4292. if (ret) {
  4293. SDE_ERROR("fence create failed rc:%d\n", ret);
  4294. goto exit;
  4295. }
  4296. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4297. &fence_user_fd, sizeof(uint64_t));
  4298. if (ret) {
  4299. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4300. put_unused_fd(fence_user_fd);
  4301. ret = -EFAULT;
  4302. goto exit;
  4303. }
  4304. }
  4305. break;
  4306. default:
  4307. /* nothing to do */
  4308. break;
  4309. }
  4310. exit:
  4311. if (ret) {
  4312. if (ret != -EPERM)
  4313. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4314. crtc->name, DRMID(property),
  4315. property->name, ret);
  4316. else
  4317. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4318. crtc->name, DRMID(property),
  4319. property->name, ret);
  4320. } else {
  4321. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4322. property->base.id, val);
  4323. }
  4324. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4325. return ret;
  4326. }
  4327. /**
  4328. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4329. * @crtc: Pointer to drm crtc structure
  4330. * @state: Pointer to drm crtc state structure
  4331. * @property: Pointer to targeted drm property
  4332. * @val: Pointer to variable for receiving property value
  4333. * @Returns: Zero on success
  4334. */
  4335. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4336. const struct drm_crtc_state *state,
  4337. struct drm_property *property,
  4338. uint64_t *val)
  4339. {
  4340. struct sde_crtc *sde_crtc;
  4341. struct sde_crtc_state *cstate;
  4342. int ret = -EINVAL, i;
  4343. if (!crtc || !state) {
  4344. SDE_ERROR("invalid argument(s)\n");
  4345. goto end;
  4346. }
  4347. sde_crtc = to_sde_crtc(crtc);
  4348. cstate = to_sde_crtc_state(state);
  4349. i = msm_property_index(&sde_crtc->property_info, property);
  4350. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4351. *val = ~0;
  4352. ret = 0;
  4353. } else {
  4354. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4355. &cstate->property_state, property, val);
  4356. if (ret)
  4357. ret = sde_cp_crtc_get_property(crtc, property, val);
  4358. }
  4359. if (ret)
  4360. DRM_ERROR("get property failed\n");
  4361. end:
  4362. return ret;
  4363. }
  4364. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4365. struct drm_crtc_state *crtc_state)
  4366. {
  4367. struct sde_crtc *sde_crtc;
  4368. struct sde_crtc_state *cstate;
  4369. struct drm_property *drm_prop;
  4370. enum msm_mdp_crtc_property prop_idx;
  4371. if (!crtc || !crtc_state) {
  4372. SDE_ERROR("invalid params\n");
  4373. return -EINVAL;
  4374. }
  4375. sde_crtc = to_sde_crtc(crtc);
  4376. cstate = to_sde_crtc_state(crtc_state);
  4377. sde_cp_crtc_clear(crtc);
  4378. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4379. uint64_t val = cstate->property_values[prop_idx].value;
  4380. uint64_t def;
  4381. int ret;
  4382. drm_prop = msm_property_index_to_drm_property(
  4383. &sde_crtc->property_info, prop_idx);
  4384. if (!drm_prop) {
  4385. /* not all props will be installed, based on caps */
  4386. SDE_DEBUG("%s: invalid property index %d\n",
  4387. sde_crtc->name, prop_idx);
  4388. continue;
  4389. }
  4390. def = msm_property_get_default(&sde_crtc->property_info,
  4391. prop_idx);
  4392. if (val == def)
  4393. continue;
  4394. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4395. sde_crtc->name, drm_prop->name, prop_idx, val,
  4396. def);
  4397. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4398. def);
  4399. if (ret) {
  4400. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4401. sde_crtc->name, prop_idx, ret);
  4402. continue;
  4403. }
  4404. }
  4405. return 0;
  4406. }
  4407. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4408. {
  4409. struct sde_crtc *sde_crtc;
  4410. struct sde_crtc_mixer *m;
  4411. int i;
  4412. if (!crtc) {
  4413. SDE_ERROR("invalid argument\n");
  4414. return;
  4415. }
  4416. sde_crtc = to_sde_crtc(crtc);
  4417. sde_crtc->misr_enable_sui = enable;
  4418. sde_crtc->misr_frame_count = frame_count;
  4419. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4420. m = &sde_crtc->mixers[i];
  4421. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4422. continue;
  4423. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4424. }
  4425. }
  4426. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4427. struct sde_crtc_misr_info *crtc_misr_info)
  4428. {
  4429. struct sde_crtc *sde_crtc;
  4430. struct sde_kms *sde_kms;
  4431. if (!crtc_misr_info) {
  4432. SDE_ERROR("invalid misr info\n");
  4433. return;
  4434. }
  4435. crtc_misr_info->misr_enable = false;
  4436. crtc_misr_info->misr_frame_count = 0;
  4437. if (!crtc) {
  4438. SDE_ERROR("invalid crtc\n");
  4439. return;
  4440. }
  4441. sde_kms = _sde_crtc_get_kms(crtc);
  4442. if (!sde_kms) {
  4443. SDE_ERROR("invalid sde_kms\n");
  4444. return;
  4445. }
  4446. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4447. return;
  4448. sde_crtc = to_sde_crtc(crtc);
  4449. crtc_misr_info->misr_enable =
  4450. sde_crtc->misr_enable_debugfs ? true : false;
  4451. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4452. }
  4453. #ifdef CONFIG_DEBUG_FS
  4454. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4455. {
  4456. struct sde_crtc *sde_crtc;
  4457. struct sde_plane_state *pstate = NULL;
  4458. struct sde_crtc_mixer *m;
  4459. struct drm_crtc *crtc;
  4460. struct drm_plane *plane;
  4461. struct drm_display_mode *mode;
  4462. struct drm_framebuffer *fb;
  4463. struct drm_plane_state *state;
  4464. struct sde_crtc_state *cstate;
  4465. int i, out_width, out_height;
  4466. if (!s || !s->private)
  4467. return -EINVAL;
  4468. sde_crtc = s->private;
  4469. crtc = &sde_crtc->base;
  4470. cstate = to_sde_crtc_state(crtc->state);
  4471. mutex_lock(&sde_crtc->crtc_lock);
  4472. mode = &crtc->state->adjusted_mode;
  4473. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4474. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4475. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4476. mode->hdisplay, mode->vdisplay);
  4477. seq_puts(s, "\n");
  4478. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4479. m = &sde_crtc->mixers[i];
  4480. if (!m->hw_lm)
  4481. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4482. else if (!m->hw_ctl)
  4483. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4484. else
  4485. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4486. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4487. out_width, out_height);
  4488. }
  4489. seq_puts(s, "\n");
  4490. for (i = 0; i < cstate->num_dim_layers; i++) {
  4491. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4492. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4493. i, dim_layer->stage, dim_layer->flags);
  4494. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4495. dim_layer->rect.x, dim_layer->rect.y,
  4496. dim_layer->rect.w, dim_layer->rect.h);
  4497. seq_printf(s,
  4498. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4499. dim_layer->color_fill.color_0,
  4500. dim_layer->color_fill.color_1,
  4501. dim_layer->color_fill.color_2,
  4502. dim_layer->color_fill.color_3);
  4503. seq_puts(s, "\n");
  4504. }
  4505. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4506. pstate = to_sde_plane_state(plane->state);
  4507. state = plane->state;
  4508. if (!pstate || !state)
  4509. continue;
  4510. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4511. plane->base.id, pstate->stage, pstate->rotation);
  4512. if (plane->state->fb) {
  4513. fb = plane->state->fb;
  4514. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4515. fb->base.id, (char *) &fb->format->format,
  4516. fb->width, fb->height);
  4517. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4518. seq_printf(s, "cpp[%d]:%u ",
  4519. i, fb->format->cpp[i]);
  4520. seq_puts(s, "\n\t");
  4521. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4522. seq_puts(s, "\n");
  4523. seq_puts(s, "\t");
  4524. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4525. seq_printf(s, "pitches[%d]:%8u ", i,
  4526. fb->pitches[i]);
  4527. seq_puts(s, "\n");
  4528. seq_puts(s, "\t");
  4529. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4530. seq_printf(s, "offsets[%d]:%8u ", i,
  4531. fb->offsets[i]);
  4532. seq_puts(s, "\n");
  4533. }
  4534. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4535. state->src_x >> 16, state->src_y >> 16,
  4536. state->src_w >> 16, state->src_h >> 16);
  4537. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4538. state->crtc_x, state->crtc_y, state->crtc_w,
  4539. state->crtc_h);
  4540. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4541. pstate->multirect_mode, pstate->multirect_index);
  4542. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4543. pstate->excl_rect.x, pstate->excl_rect.y,
  4544. pstate->excl_rect.w, pstate->excl_rect.h);
  4545. seq_puts(s, "\n");
  4546. }
  4547. if (sde_crtc->vblank_cb_count) {
  4548. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4549. u32 diff_ms = ktime_to_ms(diff);
  4550. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4551. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4552. seq_printf(s,
  4553. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4554. fps, sde_crtc->vblank_cb_count,
  4555. ktime_to_ms(diff), sde_crtc->play_count);
  4556. /* reset time & count for next measurement */
  4557. sde_crtc->vblank_cb_count = 0;
  4558. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4559. }
  4560. mutex_unlock(&sde_crtc->crtc_lock);
  4561. return 0;
  4562. }
  4563. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4564. {
  4565. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4566. }
  4567. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4568. const char __user *user_buf, size_t count, loff_t *ppos)
  4569. {
  4570. struct drm_crtc *crtc;
  4571. struct sde_crtc *sde_crtc;
  4572. int rc;
  4573. char buf[MISR_BUFF_SIZE + 1];
  4574. u32 frame_count, enable;
  4575. size_t buff_copy;
  4576. struct sde_kms *sde_kms;
  4577. if (!file || !file->private_data)
  4578. return -EINVAL;
  4579. sde_crtc = file->private_data;
  4580. crtc = &sde_crtc->base;
  4581. sde_kms = _sde_crtc_get_kms(crtc);
  4582. if (!sde_kms) {
  4583. SDE_ERROR("invalid sde_kms\n");
  4584. return -EINVAL;
  4585. }
  4586. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4587. if (copy_from_user(buf, user_buf, buff_copy)) {
  4588. SDE_ERROR("buffer copy failed\n");
  4589. return -EINVAL;
  4590. }
  4591. buf[buff_copy] = 0; /* end of string */
  4592. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4593. return -EINVAL;
  4594. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4595. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4596. DRMID(crtc));
  4597. return -EINVAL;
  4598. }
  4599. rc = pm_runtime_get_sync(crtc->dev->dev);
  4600. if (rc < 0)
  4601. return rc;
  4602. sde_crtc->misr_enable_debugfs = enable;
  4603. sde_crtc_misr_setup(crtc, enable, frame_count);
  4604. pm_runtime_put_sync(crtc->dev->dev);
  4605. return count;
  4606. }
  4607. static ssize_t _sde_crtc_misr_read(struct file *file,
  4608. char __user *user_buff, size_t count, loff_t *ppos)
  4609. {
  4610. struct drm_crtc *crtc;
  4611. struct sde_crtc *sde_crtc;
  4612. struct sde_kms *sde_kms;
  4613. struct sde_crtc_mixer *m;
  4614. int i = 0, rc;
  4615. ssize_t len = 0;
  4616. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4617. if (*ppos)
  4618. return 0;
  4619. if (!file || !file->private_data)
  4620. return -EINVAL;
  4621. sde_crtc = file->private_data;
  4622. crtc = &sde_crtc->base;
  4623. sde_kms = _sde_crtc_get_kms(crtc);
  4624. if (!sde_kms)
  4625. return -EINVAL;
  4626. rc = pm_runtime_get_sync(crtc->dev->dev);
  4627. if (rc < 0)
  4628. return rc;
  4629. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4630. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4631. goto end;
  4632. }
  4633. if (!sde_crtc->misr_enable_debugfs) {
  4634. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4635. "disabled\n");
  4636. goto buff_check;
  4637. }
  4638. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4639. u32 misr_value = 0;
  4640. m = &sde_crtc->mixers[i];
  4641. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4642. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4643. "invalid\n");
  4644. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4645. continue;
  4646. }
  4647. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4648. if (rc) {
  4649. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4650. "invalid\n");
  4651. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4652. DRMID(crtc), rc);
  4653. continue;
  4654. } else {
  4655. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4656. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4657. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4658. "0x%x\n", misr_value);
  4659. }
  4660. }
  4661. buff_check:
  4662. if (count <= len) {
  4663. len = 0;
  4664. goto end;
  4665. }
  4666. if (copy_to_user(user_buff, buf, len)) {
  4667. len = -EFAULT;
  4668. goto end;
  4669. }
  4670. *ppos += len; /* increase offset */
  4671. end:
  4672. pm_runtime_put_sync(crtc->dev->dev);
  4673. return len;
  4674. }
  4675. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4676. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4677. { \
  4678. return single_open(file, __prefix ## _show, inode->i_private); \
  4679. } \
  4680. static const struct file_operations __prefix ## _fops = { \
  4681. .owner = THIS_MODULE, \
  4682. .open = __prefix ## _open, \
  4683. .release = single_release, \
  4684. .read = seq_read, \
  4685. .llseek = seq_lseek, \
  4686. }
  4687. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4688. {
  4689. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4690. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4691. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4692. int i;
  4693. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4694. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4695. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc));
  4696. seq_printf(s, "core_clk_rate: %llu\n",
  4697. sde_crtc->cur_perf.core_clk_rate);
  4698. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4699. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4700. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4701. sde_power_handle_get_dbus_name(i),
  4702. sde_crtc->cur_perf.bw_ctl[i]);
  4703. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4704. sde_power_handle_get_dbus_name(i),
  4705. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4706. }
  4707. return 0;
  4708. }
  4709. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4710. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4711. {
  4712. struct drm_crtc *crtc;
  4713. struct drm_plane *plane;
  4714. struct drm_connector *conn;
  4715. struct drm_mode_object *drm_obj;
  4716. struct sde_crtc *sde_crtc;
  4717. struct sde_crtc_state *cstate;
  4718. struct sde_fence_context *ctx;
  4719. struct drm_connector_list_iter conn_iter;
  4720. struct drm_device *dev;
  4721. if (!s || !s->private)
  4722. return -EINVAL;
  4723. sde_crtc = s->private;
  4724. crtc = &sde_crtc->base;
  4725. dev = crtc->dev;
  4726. cstate = to_sde_crtc_state(crtc->state);
  4727. /* Dump input fence info */
  4728. seq_puts(s, "===Input fence===\n");
  4729. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4730. struct sde_plane_state *pstate;
  4731. struct dma_fence *fence;
  4732. pstate = to_sde_plane_state(plane->state);
  4733. if (!pstate)
  4734. continue;
  4735. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4736. pstate->stage);
  4737. fence = pstate->input_fence;
  4738. if (fence)
  4739. sde_fence_list_dump(fence, &s);
  4740. }
  4741. /* Dump release fence info */
  4742. seq_puts(s, "\n");
  4743. seq_puts(s, "===Release fence===\n");
  4744. ctx = sde_crtc->output_fence;
  4745. drm_obj = &crtc->base;
  4746. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4747. seq_puts(s, "\n");
  4748. /* Dump retire fence info */
  4749. seq_puts(s, "===Retire fence===\n");
  4750. drm_connector_list_iter_begin(dev, &conn_iter);
  4751. drm_for_each_connector_iter(conn, &conn_iter)
  4752. if (conn->state && conn->state->crtc == crtc &&
  4753. cstate->num_connectors < MAX_CONNECTORS) {
  4754. struct sde_connector *c_conn;
  4755. c_conn = to_sde_connector(conn);
  4756. ctx = c_conn->retire_fence;
  4757. drm_obj = &conn->base;
  4758. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4759. }
  4760. drm_connector_list_iter_end(&conn_iter);
  4761. seq_puts(s, "\n");
  4762. return 0;
  4763. }
  4764. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4765. {
  4766. return single_open(file, _sde_debugfs_fence_status_show,
  4767. inode->i_private);
  4768. }
  4769. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4770. {
  4771. struct sde_crtc *sde_crtc;
  4772. struct sde_kms *sde_kms;
  4773. static const struct file_operations debugfs_status_fops = {
  4774. .open = _sde_debugfs_status_open,
  4775. .read = seq_read,
  4776. .llseek = seq_lseek,
  4777. .release = single_release,
  4778. };
  4779. static const struct file_operations debugfs_misr_fops = {
  4780. .open = simple_open,
  4781. .read = _sde_crtc_misr_read,
  4782. .write = _sde_crtc_misr_setup,
  4783. };
  4784. static const struct file_operations debugfs_fps_fops = {
  4785. .open = _sde_debugfs_fps_status,
  4786. .read = seq_read,
  4787. };
  4788. static const struct file_operations debugfs_fence_fops = {
  4789. .open = _sde_debugfs_fence_status,
  4790. .read = seq_read,
  4791. };
  4792. if (!crtc)
  4793. return -EINVAL;
  4794. sde_crtc = to_sde_crtc(crtc);
  4795. sde_kms = _sde_crtc_get_kms(crtc);
  4796. if (!sde_kms)
  4797. return -EINVAL;
  4798. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4799. crtc->dev->primary->debugfs_root);
  4800. if (!sde_crtc->debugfs_root)
  4801. return -ENOMEM;
  4802. /* don't error check these */
  4803. debugfs_create_file("status", 0400,
  4804. sde_crtc->debugfs_root,
  4805. sde_crtc, &debugfs_status_fops);
  4806. debugfs_create_file("state", 0400,
  4807. sde_crtc->debugfs_root,
  4808. &sde_crtc->base,
  4809. &sde_crtc_debugfs_state_fops);
  4810. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4811. sde_crtc, &debugfs_misr_fops);
  4812. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4813. sde_crtc, &debugfs_fps_fops);
  4814. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4815. sde_crtc, &debugfs_fence_fops);
  4816. return 0;
  4817. }
  4818. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4819. {
  4820. struct sde_crtc *sde_crtc;
  4821. if (!crtc)
  4822. return;
  4823. sde_crtc = to_sde_crtc(crtc);
  4824. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4825. }
  4826. #else
  4827. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4828. {
  4829. return 0;
  4830. }
  4831. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4832. {
  4833. }
  4834. #endif /* CONFIG_DEBUG_FS */
  4835. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4836. {
  4837. return _sde_crtc_init_debugfs(crtc);
  4838. }
  4839. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4840. {
  4841. _sde_crtc_destroy_debugfs(crtc);
  4842. }
  4843. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4844. .set_config = drm_atomic_helper_set_config,
  4845. .destroy = sde_crtc_destroy,
  4846. .page_flip = drm_atomic_helper_page_flip,
  4847. .atomic_set_property = sde_crtc_atomic_set_property,
  4848. .atomic_get_property = sde_crtc_atomic_get_property,
  4849. .reset = sde_crtc_reset,
  4850. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4851. .atomic_destroy_state = sde_crtc_destroy_state,
  4852. .late_register = sde_crtc_late_register,
  4853. .early_unregister = sde_crtc_early_unregister,
  4854. };
  4855. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4856. .mode_fixup = sde_crtc_mode_fixup,
  4857. .disable = sde_crtc_disable,
  4858. .atomic_enable = sde_crtc_enable,
  4859. .atomic_check = sde_crtc_atomic_check,
  4860. .atomic_begin = sde_crtc_atomic_begin,
  4861. .atomic_flush = sde_crtc_atomic_flush,
  4862. };
  4863. static void _sde_crtc_event_cb(struct kthread_work *work)
  4864. {
  4865. struct sde_crtc_event *event;
  4866. struct sde_crtc *sde_crtc;
  4867. unsigned long irq_flags;
  4868. if (!work) {
  4869. SDE_ERROR("invalid work item\n");
  4870. return;
  4871. }
  4872. event = container_of(work, struct sde_crtc_event, kt_work);
  4873. /* set sde_crtc to NULL for static work structures */
  4874. sde_crtc = event->sde_crtc;
  4875. if (!sde_crtc)
  4876. return;
  4877. if (event->cb_func)
  4878. event->cb_func(&sde_crtc->base, event->usr);
  4879. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4880. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4881. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4882. }
  4883. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4884. void (*func)(struct drm_crtc *crtc, void *usr),
  4885. void *usr, bool color_processing_event)
  4886. {
  4887. unsigned long irq_flags;
  4888. struct sde_crtc *sde_crtc;
  4889. struct msm_drm_private *priv;
  4890. struct sde_crtc_event *event = NULL;
  4891. u32 crtc_id;
  4892. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4893. SDE_ERROR("invalid parameters\n");
  4894. return -EINVAL;
  4895. }
  4896. sde_crtc = to_sde_crtc(crtc);
  4897. priv = crtc->dev->dev_private;
  4898. crtc_id = drm_crtc_index(crtc);
  4899. /*
  4900. * Obtain an event struct from the private cache. This event
  4901. * queue may be called from ISR contexts, so use a private
  4902. * cache to avoid calling any memory allocation functions.
  4903. */
  4904. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4905. if (!list_empty(&sde_crtc->event_free_list)) {
  4906. event = list_first_entry(&sde_crtc->event_free_list,
  4907. struct sde_crtc_event, list);
  4908. list_del_init(&event->list);
  4909. }
  4910. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4911. if (!event)
  4912. return -ENOMEM;
  4913. /* populate event node */
  4914. event->sde_crtc = sde_crtc;
  4915. event->cb_func = func;
  4916. event->usr = usr;
  4917. /* queue new event request */
  4918. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4919. if (color_processing_event)
  4920. kthread_queue_work(&priv->pp_event_worker,
  4921. &event->kt_work);
  4922. else
  4923. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4924. &event->kt_work);
  4925. return 0;
  4926. }
  4927. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4928. {
  4929. int i, rc = 0;
  4930. if (!sde_crtc) {
  4931. SDE_ERROR("invalid crtc\n");
  4932. return -EINVAL;
  4933. }
  4934. spin_lock_init(&sde_crtc->event_lock);
  4935. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4936. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4937. list_add_tail(&sde_crtc->event_cache[i].list,
  4938. &sde_crtc->event_free_list);
  4939. return rc;
  4940. }
  4941. /*
  4942. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  4943. */
  4944. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  4945. {
  4946. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  4947. idle_notify_work.work);
  4948. struct drm_crtc *crtc;
  4949. struct drm_event event;
  4950. int ret = 0;
  4951. if (!sde_crtc) {
  4952. SDE_ERROR("invalid sde crtc\n");
  4953. } else {
  4954. crtc = &sde_crtc->base;
  4955. event.type = DRM_EVENT_IDLE_NOTIFY;
  4956. event.length = sizeof(u32);
  4957. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  4958. &event, (u8 *)&ret);
  4959. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  4960. }
  4961. }
  4962. /* initialize crtc */
  4963. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  4964. {
  4965. struct drm_crtc *crtc = NULL;
  4966. struct sde_crtc *sde_crtc = NULL;
  4967. struct msm_drm_private *priv = NULL;
  4968. struct sde_kms *kms = NULL;
  4969. int i, rc;
  4970. priv = dev->dev_private;
  4971. kms = to_sde_kms(priv->kms);
  4972. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  4973. if (!sde_crtc)
  4974. return ERR_PTR(-ENOMEM);
  4975. crtc = &sde_crtc->base;
  4976. crtc->dev = dev;
  4977. mutex_init(&sde_crtc->crtc_lock);
  4978. spin_lock_init(&sde_crtc->spin_lock);
  4979. atomic_set(&sde_crtc->frame_pending, 0);
  4980. sde_crtc->enabled = false;
  4981. /* Below parameters are for fps calculation for sysfs node */
  4982. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  4983. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  4984. sizeof(ktime_t), GFP_KERNEL);
  4985. if (!sde_crtc->fps_info.time_buf)
  4986. SDE_ERROR("invalid buffer\n");
  4987. else
  4988. memset(sde_crtc->fps_info.time_buf, 0,
  4989. sizeof(*(sde_crtc->fps_info.time_buf)));
  4990. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  4991. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  4992. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  4993. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  4994. list_add(&sde_crtc->frame_events[i].list,
  4995. &sde_crtc->frame_event_list);
  4996. kthread_init_work(&sde_crtc->frame_events[i].work,
  4997. sde_crtc_frame_event_work);
  4998. }
  4999. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5000. NULL);
  5001. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5002. /* save user friendly CRTC name for later */
  5003. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5004. /* initialize event handling */
  5005. rc = _sde_crtc_init_events(sde_crtc);
  5006. if (rc) {
  5007. drm_crtc_cleanup(crtc);
  5008. kfree(sde_crtc);
  5009. return ERR_PTR(rc);
  5010. }
  5011. /* initialize output fence support */
  5012. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5013. if (IS_ERR(sde_crtc->output_fence)) {
  5014. rc = PTR_ERR(sde_crtc->output_fence);
  5015. SDE_ERROR("failed to init fence, %d\n", rc);
  5016. drm_crtc_cleanup(crtc);
  5017. kfree(sde_crtc);
  5018. return ERR_PTR(rc);
  5019. }
  5020. /* create CRTC properties */
  5021. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5022. priv->crtc_property, sde_crtc->property_data,
  5023. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5024. sizeof(struct sde_crtc_state));
  5025. sde_crtc_install_properties(crtc, kms->catalog);
  5026. /* Install color processing properties */
  5027. sde_cp_crtc_init(crtc);
  5028. sde_cp_crtc_install_properties(crtc);
  5029. sde_crtc->cur_perf.llcc_active = false;
  5030. sde_crtc->new_perf.llcc_active = false;
  5031. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5032. __sde_crtc_idle_notify_work);
  5033. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5034. crtc->base.id,
  5035. sde_crtc->new_perf.llcc_active,
  5036. sde_crtc->cur_perf.llcc_active);
  5037. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5038. return crtc;
  5039. }
  5040. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5041. {
  5042. struct sde_crtc *sde_crtc;
  5043. int rc = 0;
  5044. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5045. SDE_ERROR("invalid input param(s)\n");
  5046. rc = -EINVAL;
  5047. goto end;
  5048. }
  5049. sde_crtc = to_sde_crtc(crtc);
  5050. sde_crtc->sysfs_dev = device_create_with_groups(
  5051. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5052. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5053. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5054. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5055. PTR_ERR(sde_crtc->sysfs_dev));
  5056. if (!sde_crtc->sysfs_dev)
  5057. rc = -EINVAL;
  5058. else
  5059. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5060. goto end;
  5061. }
  5062. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5063. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5064. if (!sde_crtc->vsync_event_sf)
  5065. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5066. crtc->base.id);
  5067. end:
  5068. return rc;
  5069. }
  5070. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5071. struct drm_crtc *crtc_drm, u32 event)
  5072. {
  5073. struct sde_crtc *crtc = NULL;
  5074. struct sde_crtc_irq_info *node;
  5075. unsigned long flags;
  5076. bool found = false;
  5077. int ret, i = 0;
  5078. bool add_event = false;
  5079. crtc = to_sde_crtc(crtc_drm);
  5080. spin_lock_irqsave(&crtc->spin_lock, flags);
  5081. list_for_each_entry(node, &crtc->user_event_list, list) {
  5082. if (node->event == event) {
  5083. found = true;
  5084. break;
  5085. }
  5086. }
  5087. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5088. /* event already enabled */
  5089. if (found)
  5090. return 0;
  5091. node = NULL;
  5092. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5093. if (custom_events[i].event == event &&
  5094. custom_events[i].func) {
  5095. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5096. if (!node)
  5097. return -ENOMEM;
  5098. INIT_LIST_HEAD(&node->list);
  5099. node->func = custom_events[i].func;
  5100. node->event = event;
  5101. node->state = IRQ_NOINIT;
  5102. spin_lock_init(&node->state_lock);
  5103. break;
  5104. }
  5105. }
  5106. if (!node) {
  5107. SDE_ERROR("unsupported event %x\n", event);
  5108. return -EINVAL;
  5109. }
  5110. ret = 0;
  5111. if (crtc_drm->enabled) {
  5112. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5113. if (ret < 0) {
  5114. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5115. kfree(node);
  5116. return ret;
  5117. }
  5118. INIT_LIST_HEAD(&node->irq.list);
  5119. mutex_lock(&crtc->crtc_lock);
  5120. ret = node->func(crtc_drm, true, &node->irq);
  5121. if (!ret) {
  5122. spin_lock_irqsave(&crtc->spin_lock, flags);
  5123. list_add_tail(&node->list, &crtc->user_event_list);
  5124. add_event = true;
  5125. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5126. }
  5127. mutex_unlock(&crtc->crtc_lock);
  5128. pm_runtime_put_sync(crtc_drm->dev->dev);
  5129. }
  5130. if (add_event)
  5131. return 0;
  5132. if (!ret) {
  5133. spin_lock_irqsave(&crtc->spin_lock, flags);
  5134. list_add_tail(&node->list, &crtc->user_event_list);
  5135. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5136. } else {
  5137. kfree(node);
  5138. }
  5139. return ret;
  5140. }
  5141. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5142. struct drm_crtc *crtc_drm, u32 event)
  5143. {
  5144. struct sde_crtc *crtc = NULL;
  5145. struct sde_crtc_irq_info *node = NULL;
  5146. unsigned long flags;
  5147. bool found = false;
  5148. int ret;
  5149. crtc = to_sde_crtc(crtc_drm);
  5150. spin_lock_irqsave(&crtc->spin_lock, flags);
  5151. list_for_each_entry(node, &crtc->user_event_list, list) {
  5152. if (node->event == event) {
  5153. list_del(&node->list);
  5154. found = true;
  5155. break;
  5156. }
  5157. }
  5158. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5159. /* event already disabled */
  5160. if (!found)
  5161. return 0;
  5162. /**
  5163. * crtc is disabled interrupts are cleared remove from the list,
  5164. * no need to disable/de-register.
  5165. */
  5166. if (!crtc_drm->enabled) {
  5167. kfree(node);
  5168. return 0;
  5169. }
  5170. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5171. if (ret < 0) {
  5172. SDE_ERROR("failed to enable power resource %d\n", ret);
  5173. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5174. kfree(node);
  5175. return ret;
  5176. }
  5177. ret = node->func(crtc_drm, false, &node->irq);
  5178. kfree(node);
  5179. pm_runtime_put_sync(crtc_drm->dev->dev);
  5180. return ret;
  5181. }
  5182. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5183. struct drm_crtc *crtc_drm, u32 event, bool en)
  5184. {
  5185. struct sde_crtc *crtc = NULL;
  5186. int ret;
  5187. crtc = to_sde_crtc(crtc_drm);
  5188. if (!crtc || !kms || !kms->dev) {
  5189. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5190. kms, ((kms) ? (kms->dev) : NULL));
  5191. return -EINVAL;
  5192. }
  5193. if (en)
  5194. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5195. else
  5196. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5197. return ret;
  5198. }
  5199. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5200. bool en, struct sde_irq_callback *irq)
  5201. {
  5202. return 0;
  5203. }
  5204. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5205. struct sde_irq_callback *noirq)
  5206. {
  5207. /*
  5208. * IRQ object noirq is not being used here since there is
  5209. * no crtc irq from pm event.
  5210. */
  5211. return 0;
  5212. }
  5213. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5214. bool en, struct sde_irq_callback *irq)
  5215. {
  5216. return 0;
  5217. }
  5218. /**
  5219. * sde_crtc_update_cont_splash_settings - update mixer settings
  5220. * and initial clk during device bootup for cont_splash use case
  5221. * @crtc: Pointer to drm crtc structure
  5222. */
  5223. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5224. {
  5225. struct sde_kms *kms = NULL;
  5226. struct msm_drm_private *priv;
  5227. struct sde_crtc *sde_crtc;
  5228. u64 rate;
  5229. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5230. SDE_ERROR("invalid crtc\n");
  5231. return;
  5232. }
  5233. priv = crtc->dev->dev_private;
  5234. kms = to_sde_kms(priv->kms);
  5235. if (!kms || !kms->catalog) {
  5236. SDE_ERROR("invalid parameters\n");
  5237. return;
  5238. }
  5239. _sde_crtc_setup_mixers(crtc);
  5240. crtc->enabled = true;
  5241. /* update core clk value for initial state with cont-splash */
  5242. sde_crtc = to_sde_crtc(crtc);
  5243. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5244. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5245. rate : kms->perf.max_core_clk_rate;
  5246. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5247. }