sde_kms.c 121 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <drm/drm_atomic_uapi.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "msm_drv.h"
  30. #include "msm_mmu.h"
  31. #include "msm_gem.h"
  32. #include "dsi_display.h"
  33. #include "dsi_drm.h"
  34. #include "sde_wb.h"
  35. #include "dp_display.h"
  36. #include "dp_drm.h"
  37. #include "dp_mst_drm.h"
  38. #include "sde_kms.h"
  39. #include "sde_core_irq.h"
  40. #include "sde_formats.h"
  41. #include "sde_hw_vbif.h"
  42. #include "sde_vbif.h"
  43. #include "sde_encoder.h"
  44. #include "sde_plane.h"
  45. #include "sde_crtc.h"
  46. #include "sde_color_processing.h"
  47. #include "sde_reg_dma.h"
  48. #include "sde_connector.h"
  49. #include "sde_vm.h"
  50. #include <linux/qcom_scm.h>
  51. #include <linux/qcom-iommu-util.h>
  52. #include "soc/qcom/secure_buffer.h"
  53. #include <linux/qtee_shmbridge.h>
  54. #include <linux/haven/hh_irq_lend.h>
  55. #define CREATE_TRACE_POINTS
  56. #include "sde_trace.h"
  57. /* defines for secure channel call */
  58. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  59. #define MDP_DEVICE_ID 0x1A
  60. #define DEMURA_REGION_NAME_MAX 32
  61. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  62. static const char * const iommu_ports[] = {
  63. "mdp_0",
  64. };
  65. /**
  66. * Controls size of event log buffer. Specified as a power of 2.
  67. */
  68. #define SDE_EVTLOG_SIZE 1024
  69. /*
  70. * To enable overall DRM driver logging
  71. * # echo 0x2 > /sys/module/drm/parameters/debug
  72. *
  73. * To enable DRM driver h/w logging
  74. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  75. *
  76. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  77. */
  78. #define SDE_DEBUGFS_DIR "msm_sde"
  79. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  80. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  81. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  82. /**
  83. * sdecustom - enable certain driver customizations for sde clients
  84. * Enabling this modifies the standard DRM behavior slightly and assumes
  85. * that the clients have specific knowledge about the modifications that
  86. * are involved, so don't enable this unless you know what you're doing.
  87. *
  88. * Parts of the driver that are affected by this setting may be located by
  89. * searching for invocations of the 'sde_is_custom_client()' function.
  90. *
  91. * This is disabled by default.
  92. */
  93. static bool sdecustom = true;
  94. module_param(sdecustom, bool, 0400);
  95. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  96. static int sde_kms_hw_init(struct msm_kms *kms);
  97. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  98. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  99. static int _sde_kms_register_events(struct msm_kms *kms,
  100. struct drm_mode_object *obj, u32 event, bool en);
  101. bool sde_is_custom_client(void)
  102. {
  103. return sdecustom;
  104. }
  105. #ifdef CONFIG_DEBUG_FS
  106. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  107. {
  108. struct msm_drm_private *priv;
  109. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  110. return NULL;
  111. priv = sde_kms->dev->dev_private;
  112. return priv->debug_root;
  113. }
  114. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  115. {
  116. void *p;
  117. int rc;
  118. void *debugfs_root;
  119. p = sde_hw_util_get_log_mask_ptr();
  120. if (!sde_kms || !p)
  121. return -EINVAL;
  122. debugfs_root = sde_debugfs_get_root(sde_kms);
  123. if (!debugfs_root)
  124. return -EINVAL;
  125. /* allow debugfs_root to be NULL */
  126. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  127. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  128. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  129. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  130. if (rc) {
  131. SDE_ERROR("failed to init perf %d\n", rc);
  132. return rc;
  133. }
  134. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  135. if (sde_kms->catalog->qdss_count)
  136. debugfs_create_u32("qdss", 0600, debugfs_root,
  137. (u32 *)&sde_kms->qdss_enabled);
  138. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  139. (u32 *)&sde_kms->pm_suspend_clk_dump);
  140. return 0;
  141. }
  142. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  143. {
  144. struct sde_kms *sde_kms = to_sde_kms(kms);
  145. /* don't need to NULL check debugfs_root */
  146. if (sde_kms) {
  147. sde_debugfs_vbif_destroy(sde_kms);
  148. sde_debugfs_core_irq_destroy(sde_kms);
  149. }
  150. }
  151. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  152. {
  153. int i;
  154. struct device *dev = sde_kms->dev->dev;
  155. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  156. for (i = 0; i < sde_kms->dsi_display_count; i++)
  157. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  158. return 0;
  159. }
  160. #else
  161. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  162. {
  163. return 0;
  164. }
  165. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  166. {
  167. }
  168. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  169. {
  170. return 0;
  171. }
  172. #endif
  173. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  174. struct drm_crtc *crtc)
  175. {
  176. struct drm_encoder *encoder;
  177. struct drm_device *dev;
  178. int ret;
  179. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  180. SDE_ERROR("invalid params\n");
  181. return;
  182. }
  183. if (!crtc->state->enable) {
  184. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  185. return;
  186. }
  187. if (!crtc->state->active) {
  188. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  189. return;
  190. }
  191. dev = crtc->dev;
  192. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  193. if (encoder->crtc != crtc)
  194. continue;
  195. /*
  196. * Video Mode - Wait for VSYNC
  197. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  198. * complete
  199. */
  200. SDE_EVT32_VERBOSE(DRMID(crtc));
  201. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  202. if (ret && ret != -EWOULDBLOCK) {
  203. SDE_ERROR(
  204. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  205. crtc->base.id, encoder->base.id, ret);
  206. break;
  207. }
  208. }
  209. }
  210. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  211. struct drm_crtc *crtc, bool enable)
  212. {
  213. struct drm_device *dev;
  214. struct msm_drm_private *priv;
  215. struct sde_mdss_cfg *sde_cfg;
  216. struct drm_plane *plane;
  217. int i, ret;
  218. dev = sde_kms->dev;
  219. priv = dev->dev_private;
  220. sde_cfg = sde_kms->catalog;
  221. ret = sde_vbif_halt_xin_mask(sde_kms,
  222. sde_cfg->sui_block_xin_mask, enable);
  223. if (ret) {
  224. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  225. return ret;
  226. }
  227. if (enable) {
  228. for (i = 0; i < priv->num_planes; i++) {
  229. plane = priv->planes[i];
  230. sde_plane_secure_ctrl_xin_client(plane, crtc);
  231. }
  232. }
  233. return 0;
  234. }
  235. /**
  236. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  237. * @sde_kms: Pointer to sde_kms struct
  238. * @vimd: switch the stage 2 translation to this VMID
  239. */
  240. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  241. {
  242. struct device dummy = {};
  243. dma_addr_t dma_handle;
  244. uint32_t num_sids;
  245. uint32_t *sec_sid;
  246. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  247. int ret = 0, i;
  248. struct qtee_shm shm;
  249. bool qtee_en = qtee_shmbridge_is_enabled();
  250. phys_addr_t mem_addr;
  251. u64 mem_size;
  252. num_sids = sde_cfg->sec_sid_mask_count;
  253. if (!num_sids) {
  254. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  255. return -EINVAL;
  256. }
  257. if (qtee_en) {
  258. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  259. &shm);
  260. if (ret)
  261. return -ENOMEM;
  262. sec_sid = (uint32_t *) shm.vaddr;
  263. mem_addr = shm.paddr;
  264. /**
  265. * SMMUSecureModeSwitch requires the size to be number of SID's
  266. * but shm allocates size in pages. Modify the args as per
  267. * client requirement.
  268. */
  269. mem_size = sizeof(uint32_t) * num_sids;
  270. } else {
  271. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  272. if (!sec_sid)
  273. return -ENOMEM;
  274. mem_addr = virt_to_phys(sec_sid);
  275. mem_size = sizeof(uint32_t) * num_sids;
  276. }
  277. for (i = 0; i < num_sids; i++) {
  278. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  279. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  280. }
  281. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  282. if (ret) {
  283. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  284. goto map_error;
  285. }
  286. set_dma_ops(&dummy, NULL);
  287. dma_handle = dma_map_single(&dummy, sec_sid,
  288. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  289. if (dma_mapping_error(&dummy, dma_handle)) {
  290. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  291. vmid);
  292. goto map_error;
  293. }
  294. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  295. vmid, num_sids, qtee_en);
  296. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  297. mem_size, vmid);
  298. if (ret)
  299. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  300. vmid, ret);
  301. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  302. vmid, qtee_en, num_sids, ret);
  303. dma_unmap_single(&dummy, dma_handle,
  304. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  305. map_error:
  306. if (qtee_en)
  307. qtee_shmbridge_free_shm(&shm);
  308. else
  309. kfree(sec_sid);
  310. return ret;
  311. }
  312. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  313. {
  314. u32 ret;
  315. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  316. return 0;
  317. /* detach_all_contexts */
  318. ret = sde_kms_mmu_detach(sde_kms, false);
  319. if (ret) {
  320. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  321. goto mmu_error;
  322. }
  323. ret = _sde_kms_scm_call(sde_kms, vmid);
  324. if (ret) {
  325. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  326. goto scm_error;
  327. }
  328. return 0;
  329. scm_error:
  330. sde_kms_mmu_attach(sde_kms, false);
  331. mmu_error:
  332. atomic_dec(&sde_kms->detach_all_cb);
  333. return ret;
  334. }
  335. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  336. u32 old_vmid)
  337. {
  338. u32 ret;
  339. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  340. return 0;
  341. ret = _sde_kms_scm_call(sde_kms, vmid);
  342. if (ret) {
  343. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  344. goto scm_error;
  345. }
  346. /* attach_all_contexts */
  347. ret = sde_kms_mmu_attach(sde_kms, false);
  348. if (ret) {
  349. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  350. goto mmu_error;
  351. }
  352. return 0;
  353. mmu_error:
  354. _sde_kms_scm_call(sde_kms, old_vmid);
  355. scm_error:
  356. atomic_inc(&sde_kms->detach_all_cb);
  357. return ret;
  358. }
  359. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  360. {
  361. u32 ret;
  362. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  363. return 0;
  364. /* detach secure_context */
  365. ret = sde_kms_mmu_detach(sde_kms, true);
  366. if (ret) {
  367. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  368. goto mmu_error;
  369. }
  370. ret = _sde_kms_scm_call(sde_kms, vmid);
  371. if (ret) {
  372. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  373. goto scm_error;
  374. }
  375. return 0;
  376. scm_error:
  377. sde_kms_mmu_attach(sde_kms, true);
  378. mmu_error:
  379. atomic_dec(&sde_kms->detach_sec_cb);
  380. return ret;
  381. }
  382. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  383. u32 old_vmid)
  384. {
  385. u32 ret;
  386. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  387. return 0;
  388. ret = _sde_kms_scm_call(sde_kms, vmid);
  389. if (ret) {
  390. goto scm_error;
  391. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  392. }
  393. ret = sde_kms_mmu_attach(sde_kms, true);
  394. if (ret) {
  395. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  396. goto mmu_error;
  397. }
  398. return 0;
  399. mmu_error:
  400. _sde_kms_scm_call(sde_kms, old_vmid);
  401. scm_error:
  402. atomic_inc(&sde_kms->detach_sec_cb);
  403. return ret;
  404. }
  405. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  406. struct drm_crtc *crtc, bool enable)
  407. {
  408. int ret;
  409. if (enable) {
  410. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  411. if (ret < 0) {
  412. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  413. return ret;
  414. }
  415. sde_crtc_misr_setup(crtc, true, 1);
  416. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  417. if (ret) {
  418. sde_crtc_misr_setup(crtc, false, 0);
  419. pm_runtime_put_sync(sde_kms->dev->dev);
  420. return ret;
  421. }
  422. } else {
  423. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  424. sde_crtc_misr_setup(crtc, false, 0);
  425. pm_runtime_put_sync(sde_kms->dev->dev);
  426. }
  427. return 0;
  428. }
  429. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  430. bool post_commit)
  431. {
  432. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  433. int old_smmu_state = smmu_state->state;
  434. int ret = 0;
  435. u32 vmid;
  436. if (!sde_kms || !crtc) {
  437. SDE_ERROR("invalid argument(s)\n");
  438. return -EINVAL;
  439. }
  440. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  441. post_commit, smmu_state->sui_misr_state,
  442. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  443. if ((!smmu_state->transition_type) ||
  444. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  445. /* Bail out */
  446. return 0;
  447. /* enable sui misr if requested, before the transition */
  448. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  449. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  450. if (ret) {
  451. smmu_state->sui_misr_state = NONE;
  452. goto end;
  453. }
  454. }
  455. mutex_lock(&sde_kms->secure_transition_lock);
  456. switch (smmu_state->state) {
  457. case DETACH_ALL_REQ:
  458. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  459. if (!ret)
  460. smmu_state->state = DETACHED;
  461. break;
  462. case ATTACH_ALL_REQ:
  463. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  464. VMID_CP_SEC_DISPLAY);
  465. if (!ret) {
  466. smmu_state->state = ATTACHED;
  467. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  468. }
  469. break;
  470. case DETACH_SEC_REQ:
  471. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  472. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  473. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  474. if (!ret)
  475. smmu_state->state = DETACHED_SEC;
  476. break;
  477. case ATTACH_SEC_REQ:
  478. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  479. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  480. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  481. if (!ret) {
  482. smmu_state->state = ATTACHED;
  483. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  484. }
  485. break;
  486. default:
  487. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  488. DRMID(crtc), smmu_state->state,
  489. smmu_state->transition_type);
  490. ret = -EINVAL;
  491. break;
  492. }
  493. mutex_unlock(&sde_kms->secure_transition_lock);
  494. /* disable sui misr if requested, after the transition */
  495. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  496. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  497. if (ret)
  498. goto end;
  499. }
  500. end:
  501. smmu_state->transition_error = false;
  502. if (ret) {
  503. smmu_state->transition_error = true;
  504. SDE_ERROR(
  505. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  506. DRMID(crtc), old_smmu_state, smmu_state->state,
  507. smmu_state->secure_level, ret);
  508. smmu_state->state = smmu_state->prev_state;
  509. smmu_state->secure_level = smmu_state->prev_secure_level;
  510. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  511. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  512. }
  513. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  514. DRMID(crtc), old_smmu_state, smmu_state->state,
  515. smmu_state->secure_level, ret);
  516. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  517. smmu_state->transition_type,
  518. smmu_state->transition_error,
  519. smmu_state->secure_level, smmu_state->prev_secure_level,
  520. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  521. smmu_state->sui_misr_state = NONE;
  522. smmu_state->transition_type = NONE;
  523. return ret;
  524. }
  525. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  526. struct drm_atomic_state *state)
  527. {
  528. struct drm_crtc *crtc;
  529. struct drm_crtc_state *old_crtc_state;
  530. struct drm_plane_state *old_plane_state, *new_plane_state;
  531. struct drm_plane *plane;
  532. struct drm_plane_state *plane_state;
  533. struct sde_kms *sde_kms = to_sde_kms(kms);
  534. struct drm_device *dev = sde_kms->dev;
  535. int i, ops = 0, ret = 0;
  536. bool old_valid_fb = false;
  537. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  538. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  539. if (!crtc->state || !crtc->state->active)
  540. continue;
  541. /*
  542. * It is safe to assume only one active crtc,
  543. * and compatible translation modes on the
  544. * planes staged on this crtc.
  545. * otherwise validation would have failed.
  546. * For this CRTC,
  547. */
  548. /*
  549. * 1. Check if old state on the CRTC has planes
  550. * staged with valid fbs
  551. */
  552. for_each_old_plane_in_state(state, plane, plane_state, i) {
  553. if (!plane_state->crtc)
  554. continue;
  555. if (plane_state->fb) {
  556. old_valid_fb = true;
  557. break;
  558. }
  559. }
  560. /*
  561. * 2.Get the operations needed to be performed before
  562. * secure transition can be initiated.
  563. */
  564. ops = sde_crtc_get_secure_transition_ops(crtc,
  565. old_crtc_state, old_valid_fb);
  566. if (ops < 0) {
  567. SDE_ERROR("invalid secure operations %x\n", ops);
  568. return ops;
  569. }
  570. if (!ops) {
  571. smmu_state->transition_error = false;
  572. goto no_ops;
  573. }
  574. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  575. crtc->base.id, ops, crtc->state);
  576. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  577. /* 3. Perform operations needed for secure transition */
  578. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  579. SDE_DEBUG("wait_for_transfer_done\n");
  580. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  581. }
  582. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  583. SDE_DEBUG("cleanup planes\n");
  584. drm_atomic_helper_cleanup_planes(dev, state);
  585. for_each_oldnew_plane_in_state(state, plane,
  586. old_plane_state, new_plane_state, i)
  587. sde_plane_destroy_fb(old_plane_state);
  588. }
  589. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  590. SDE_DEBUG("secure ctrl\n");
  591. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  592. }
  593. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  594. SDE_DEBUG("prepare planes %d",
  595. crtc->state->plane_mask);
  596. drm_atomic_crtc_for_each_plane(plane,
  597. crtc) {
  598. const struct drm_plane_helper_funcs *funcs;
  599. plane_state = plane->state;
  600. funcs = plane->helper_private;
  601. SDE_DEBUG("psde:%d FB[%u]\n",
  602. plane->base.id,
  603. plane->fb->base.id);
  604. if (!funcs)
  605. continue;
  606. if (funcs->prepare_fb(plane, plane_state)) {
  607. ret = funcs->prepare_fb(plane,
  608. plane_state);
  609. if (ret)
  610. return ret;
  611. }
  612. }
  613. }
  614. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  615. SDE_DEBUG("secure operations completed\n");
  616. }
  617. no_ops:
  618. return 0;
  619. }
  620. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  621. unsigned int splash_buffer_size,
  622. unsigned int ramdump_base,
  623. unsigned int ramdump_buffer_size)
  624. {
  625. unsigned long pfn_start, pfn_end, pfn_idx;
  626. int ret = 0;
  627. if (!mem_addr || !splash_buffer_size) {
  628. SDE_ERROR("invalid params\n");
  629. return -EINVAL;
  630. }
  631. /* leave ramdump memory only if base address matches */
  632. if (ramdump_base == mem_addr &&
  633. ramdump_buffer_size <= splash_buffer_size) {
  634. mem_addr += ramdump_buffer_size;
  635. splash_buffer_size -= ramdump_buffer_size;
  636. }
  637. pfn_start = mem_addr >> PAGE_SHIFT;
  638. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  639. ret = memblock_free(mem_addr, splash_buffer_size);
  640. if (ret) {
  641. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  642. return ret;
  643. }
  644. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  645. free_reserved_page(pfn_to_page(pfn_idx));
  646. return ret;
  647. }
  648. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  649. struct sde_splash_mem *splash)
  650. {
  651. struct msm_mmu *mmu = NULL;
  652. int ret = 0;
  653. if (!sde_kms->aspace[0]) {
  654. SDE_ERROR("aspace not found for sde kms node\n");
  655. return -EINVAL;
  656. }
  657. mmu = sde_kms->aspace[0]->mmu;
  658. if (!mmu) {
  659. SDE_ERROR("mmu not found for aspace\n");
  660. return -EINVAL;
  661. }
  662. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  663. SDE_ERROR("invalid input params for map\n");
  664. return -EINVAL;
  665. }
  666. if (!splash->ref_cnt) {
  667. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  668. splash->splash_buf_base,
  669. splash->splash_buf_size,
  670. IOMMU_READ | IOMMU_NOEXEC);
  671. if (ret)
  672. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  673. }
  674. splash->ref_cnt++;
  675. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  676. splash->splash_buf_base,
  677. splash->splash_buf_size,
  678. splash->ref_cnt);
  679. return ret;
  680. }
  681. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  682. {
  683. int i = 0;
  684. int ret = 0;
  685. struct sde_splash_mem *region;
  686. if (!sde_kms)
  687. return -EINVAL;
  688. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  689. region = sde_kms->splash_data.splash_display[i].splash;
  690. ret = _sde_kms_splash_mem_get(sde_kms, region);
  691. if (ret)
  692. return ret;
  693. /* Demura is optional and need not exist */
  694. region = sde_kms->splash_data.splash_display[i].demura;
  695. if (region) {
  696. ret = _sde_kms_splash_mem_get(sde_kms, region);
  697. if (ret)
  698. return ret;
  699. }
  700. }
  701. return ret;
  702. }
  703. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  704. struct sde_splash_mem *splash)
  705. {
  706. struct msm_mmu *mmu = NULL;
  707. int rc = 0;
  708. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  709. SDE_ERROR("invalid params\n");
  710. return -EINVAL;
  711. }
  712. mmu = sde_kms->aspace[0]->mmu;
  713. if (!splash || !splash->ref_cnt ||
  714. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  715. return -EINVAL;
  716. splash->ref_cnt--;
  717. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  718. splash->splash_buf_base, splash->ref_cnt);
  719. if (!splash->ref_cnt) {
  720. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  721. splash->splash_buf_size);
  722. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  723. splash->splash_buf_size, splash->ramdump_base,
  724. splash->ramdump_size);
  725. splash->splash_buf_base = 0;
  726. splash->splash_buf_size = 0;
  727. }
  728. return rc;
  729. }
  730. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  731. {
  732. int i = 0;
  733. int ret = 0, failure = 0;
  734. struct sde_splash_mem *region;
  735. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  736. return -EINVAL;
  737. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  738. region = sde_kms->splash_data.splash_display[i].splash;
  739. ret = _sde_kms_splash_mem_put(sde_kms, region);
  740. if (ret) {
  741. failure = 1;
  742. pr_err("Error unmapping splash mem for display %d\n",
  743. i);
  744. }
  745. /* Demura is optional and need not exist */
  746. region = sde_kms->splash_data.splash_display[i].demura;
  747. if (region) {
  748. ret = _sde_kms_splash_mem_put(sde_kms, region);
  749. if (ret) {
  750. failure = 1;
  751. pr_err("Error unmapping demura mem for display %d\n",
  752. i);
  753. }
  754. }
  755. }
  756. if (failure)
  757. ret = -EINVAL;
  758. return ret;
  759. }
  760. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  761. struct drm_connector_state *conn_state)
  762. {
  763. int lp_mode, blank;
  764. if (crtc_state->active)
  765. lp_mode = sde_connector_get_property(conn_state,
  766. CONNECTOR_PROP_LP);
  767. else
  768. lp_mode = SDE_MODE_DPMS_OFF;
  769. switch (lp_mode) {
  770. case SDE_MODE_DPMS_ON:
  771. blank = DRM_PANEL_BLANK_UNBLANK;
  772. break;
  773. case SDE_MODE_DPMS_LP1:
  774. case SDE_MODE_DPMS_LP2:
  775. blank = DRM_PANEL_BLANK_LP;
  776. break;
  777. case SDE_MODE_DPMS_OFF:
  778. default:
  779. blank = DRM_PANEL_BLANK_POWERDOWN;
  780. break;
  781. }
  782. return blank;
  783. }
  784. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  785. unsigned long event)
  786. {
  787. struct drm_connector *connector;
  788. struct drm_connector_state *old_conn_state;
  789. struct drm_crtc_state *old_crtc_state;
  790. struct drm_crtc *crtc;
  791. struct sde_connector *c_conn;
  792. int i, old_mode, new_mode, old_fps, new_fps;
  793. for_each_old_connector_in_state(old_state, connector,
  794. old_conn_state, i) {
  795. crtc = connector->state->crtc ? connector->state->crtc :
  796. old_conn_state->crtc;
  797. if (!crtc)
  798. continue;
  799. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  800. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  801. if (old_conn_state->crtc) {
  802. old_crtc_state = drm_atomic_get_existing_crtc_state(
  803. old_state, old_conn_state->crtc);
  804. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  805. old_mode = _sde_kms_get_blank(old_crtc_state,
  806. old_conn_state);
  807. } else {
  808. old_fps = 0;
  809. old_mode = DRM_PANEL_BLANK_POWERDOWN;
  810. }
  811. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  812. c_conn = to_sde_connector(connector);
  813. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  814. c_conn->panel, crtc->state->active,
  815. old_conn_state->crtc, event);
  816. pr_debug("change detected (power mode %d->%d, fps %d->%d)\n",
  817. old_mode, new_mode, old_fps, new_fps);
  818. /* If suspend resume and fps change are happening
  819. * at the same time, give preference to power mode
  820. * changes rather than fps change.
  821. */
  822. if ((old_mode == new_mode) && (old_fps != new_fps))
  823. new_mode = DRM_PANEL_BLANK_FPS_CHANGE;
  824. }
  825. }
  826. }
  827. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  828. struct drm_atomic_state *state)
  829. {
  830. int i;
  831. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  832. struct drm_crtc *crtc, *vm_crtc = NULL;
  833. struct drm_crtc_state *new_cstate, *old_cstate;
  834. struct sde_crtc_state *vm_cstate;
  835. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  836. if (!new_cstate->active && !old_cstate->active)
  837. continue;
  838. vm_cstate = to_sde_crtc_state(new_cstate);
  839. vm_req = sde_crtc_get_property(vm_cstate,
  840. CRTC_PROP_VM_REQ_STATE);
  841. if (vm_req != VM_REQ_NONE) {
  842. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  843. vm_req, crtc->base.id);
  844. vm_crtc = crtc;
  845. break;
  846. }
  847. }
  848. return vm_crtc;
  849. }
  850. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  851. struct drm_atomic_state *state)
  852. {
  853. struct drm_device *ddev;
  854. struct drm_crtc *crtc;
  855. struct drm_crtc_state *new_cstate;
  856. struct drm_encoder *encoder;
  857. struct drm_connector *connector;
  858. struct sde_vm_ops *vm_ops;
  859. struct sde_crtc_state *cstate;
  860. enum sde_crtc_vm_req vm_req;
  861. int rc = 0;
  862. ddev = sde_kms->dev;
  863. vm_ops = sde_vm_get_ops(sde_kms);
  864. if (!vm_ops)
  865. return -EINVAL;
  866. crtc = sde_kms_vm_get_vm_crtc(state);
  867. if (!crtc)
  868. return 0;
  869. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  870. cstate = to_sde_crtc_state(new_cstate);
  871. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  872. if (vm_req != VM_REQ_ACQUIRE)
  873. return 0;
  874. /* enable MDSS irq line */
  875. sde_irq_update(&sde_kms->base, true);
  876. /* clear the stale IRQ status bits */
  877. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  878. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  879. /* enable the display path IRQ's */
  880. drm_for_each_encoder_mask(encoder, crtc->dev,
  881. crtc->state->encoder_mask) {
  882. if (sde_encoder_in_clone_mode(encoder))
  883. continue;
  884. sde_encoder_irq_control(encoder, true);
  885. }
  886. /* Schedule ESD work */
  887. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  888. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  889. sde_connector_schedule_status_work(connector, true);
  890. /* enable vblank events */
  891. drm_crtc_vblank_on(crtc);
  892. sde_dbg_set_hw_ownership_status(true);
  893. /* handle non-SDE pre_acquire */
  894. if (vm_ops->vm_client_post_acquire)
  895. rc = vm_ops->vm_client_post_acquire(sde_kms);
  896. return rc;
  897. }
  898. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  899. struct drm_atomic_state *state)
  900. {
  901. struct drm_device *ddev;
  902. struct drm_plane *plane;
  903. struct drm_crtc *crtc;
  904. struct drm_crtc_state *new_cstate;
  905. struct sde_crtc_state *cstate;
  906. enum sde_crtc_vm_req vm_req;
  907. ddev = sde_kms->dev;
  908. crtc = sde_kms_vm_get_vm_crtc(state);
  909. if (!crtc)
  910. return 0;
  911. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  912. cstate = to_sde_crtc_state(new_cstate);
  913. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  914. if (vm_req != VM_REQ_ACQUIRE)
  915. return 0;
  916. /* Clear the stale IRQ status bits */
  917. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  918. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  919. /* Program the SID's for the trusted VM */
  920. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  921. sde_plane_set_sid(plane, 1);
  922. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  923. sde_dbg_set_hw_ownership_status(true);
  924. return 0;
  925. }
  926. static void sde_kms_prepare_commit(struct msm_kms *kms,
  927. struct drm_atomic_state *state)
  928. {
  929. struct sde_kms *sde_kms;
  930. struct msm_drm_private *priv;
  931. struct drm_device *dev;
  932. struct drm_encoder *encoder;
  933. struct drm_crtc *crtc;
  934. struct drm_crtc_state *cstate;
  935. struct sde_vm_ops *vm_ops;
  936. int i, rc;
  937. if (!kms)
  938. return;
  939. sde_kms = to_sde_kms(kms);
  940. dev = sde_kms->dev;
  941. if (!dev || !dev->dev_private)
  942. return;
  943. priv = dev->dev_private;
  944. SDE_ATRACE_BEGIN("prepare_commit");
  945. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  946. if (rc < 0) {
  947. SDE_ERROR("failed to enable power resources %d\n", rc);
  948. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  949. goto end;
  950. }
  951. if (sde_kms->first_kickoff) {
  952. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  953. sde_kms->first_kickoff = false;
  954. }
  955. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  956. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  957. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  958. SDE_ERROR("crtc:%d, initiating hw reset\n",
  959. DRMID(crtc));
  960. sde_encoder_needs_hw_reset(encoder);
  961. sde_crtc_set_needs_hw_reset(crtc);
  962. }
  963. }
  964. }
  965. /*
  966. * NOTE: for secure use cases we want to apply the new HW
  967. * configuration only after completing preparation for secure
  968. * transitions prepare below if any transtions is required.
  969. */
  970. sde_kms_prepare_secure_transition(kms, state);
  971. vm_ops = sde_vm_get_ops(sde_kms);
  972. if (!vm_ops)
  973. goto end_vm;
  974. if (vm_ops->vm_prepare_commit)
  975. vm_ops->vm_prepare_commit(sde_kms, state);
  976. end_vm:
  977. _sde_kms_drm_check_dpms(state, DRM_PANEL_EARLY_EVENT_BLANK);
  978. end:
  979. SDE_ATRACE_END("prepare_commit");
  980. }
  981. static void sde_kms_commit(struct msm_kms *kms,
  982. struct drm_atomic_state *old_state)
  983. {
  984. struct sde_kms *sde_kms;
  985. struct drm_crtc *crtc;
  986. struct drm_crtc_state *old_crtc_state;
  987. int i;
  988. if (!kms || !old_state)
  989. return;
  990. sde_kms = to_sde_kms(kms);
  991. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  992. SDE_ERROR("power resource is not enabled\n");
  993. return;
  994. }
  995. SDE_ATRACE_BEGIN("sde_kms_commit");
  996. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  997. if (crtc->state->active) {
  998. SDE_EVT32(DRMID(crtc), old_state);
  999. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1000. }
  1001. }
  1002. SDE_ATRACE_END("sde_kms_commit");
  1003. }
  1004. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1005. struct sde_splash_display *splash_display)
  1006. {
  1007. if (!sde_kms || !splash_display ||
  1008. !sde_kms->splash_data.num_splash_displays)
  1009. return;
  1010. if (sde_kms->splash_data.num_splash_regions) {
  1011. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1012. if (splash_display->demura)
  1013. _sde_kms_splash_mem_put(sde_kms,
  1014. splash_display->demura);
  1015. }
  1016. sde_kms->splash_data.num_splash_displays--;
  1017. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1018. sde_kms->splash_data.num_splash_displays);
  1019. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1020. }
  1021. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1022. struct drm_crtc *crtc)
  1023. {
  1024. struct msm_drm_private *priv;
  1025. struct sde_splash_display *splash_display;
  1026. int i;
  1027. if (!sde_kms || !crtc)
  1028. return;
  1029. priv = sde_kms->dev->dev_private;
  1030. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1031. return;
  1032. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1033. sde_kms->splash_data.num_splash_displays);
  1034. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1035. splash_display = &sde_kms->splash_data.splash_display[i];
  1036. if (splash_display->encoder &&
  1037. crtc == splash_display->encoder->crtc)
  1038. break;
  1039. }
  1040. if (i >= MAX_DSI_DISPLAYS)
  1041. return;
  1042. if (splash_display->cont_splash_enabled) {
  1043. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1044. splash_display, false);
  1045. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1046. }
  1047. /* remove the votes if all displays are done with splash */
  1048. if (!sde_kms->splash_data.num_splash_displays) {
  1049. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1050. sde_power_data_bus_set_quota(&priv->phandle, i,
  1051. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1052. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1053. pm_runtime_put_sync(sde_kms->dev->dev);
  1054. }
  1055. }
  1056. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1057. struct drm_atomic_state *state)
  1058. {
  1059. struct sde_vm_ops *vm_ops;
  1060. struct drm_device *ddev;
  1061. struct drm_crtc *crtc;
  1062. struct drm_plane *plane;
  1063. struct drm_encoder *encoder;
  1064. struct sde_crtc_state *cstate;
  1065. struct drm_crtc_state *new_cstate;
  1066. enum sde_crtc_vm_req vm_req;
  1067. int rc = 0;
  1068. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1069. return -EINVAL;
  1070. vm_ops = sde_vm_get_ops(sde_kms);
  1071. ddev = sde_kms->dev;
  1072. crtc = sde_kms_vm_get_vm_crtc(state);
  1073. if (!crtc)
  1074. return 0;
  1075. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1076. cstate = to_sde_crtc_state(new_cstate);
  1077. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1078. if (vm_req != VM_REQ_RELEASE)
  1079. return 0;
  1080. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1081. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1082. drm_for_each_encoder_mask(encoder, crtc->dev,
  1083. crtc->state->encoder_mask) {
  1084. if (sde_encoder_in_clone_mode(encoder))
  1085. continue;
  1086. sde_encoder_irq_control(encoder, false);
  1087. }
  1088. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1089. sde_plane_set_sid(plane, 0);
  1090. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1091. sde_dbg_set_hw_ownership_status(false);
  1092. sde_vm_lock(sde_kms);
  1093. if (vm_ops->vm_release)
  1094. rc = vm_ops->vm_release(sde_kms);
  1095. sde_vm_unlock(sde_kms);
  1096. return rc;
  1097. }
  1098. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1099. struct drm_atomic_state *state)
  1100. {
  1101. struct drm_device *ddev;
  1102. struct drm_crtc *crtc;
  1103. struct drm_encoder *encoder;
  1104. struct drm_connector *connector;
  1105. int rc = 0;
  1106. ddev = sde_kms->dev;
  1107. crtc = sde_kms_vm_get_vm_crtc(state);
  1108. if (!crtc)
  1109. return 0;
  1110. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1111. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1112. /* disable ESD work */
  1113. list_for_each_entry(connector,
  1114. &ddev->mode_config.connector_list, head) {
  1115. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1116. sde_connector_schedule_status_work(connector, false);
  1117. }
  1118. /* disable SDE irq's */
  1119. drm_for_each_encoder_mask(encoder, crtc->dev,
  1120. crtc->state->encoder_mask) {
  1121. if (sde_encoder_in_clone_mode(encoder))
  1122. continue;
  1123. sde_encoder_irq_control(encoder, false);
  1124. }
  1125. /* disable IRQ line */
  1126. sde_irq_update(&sde_kms->base, false);
  1127. /* disable vblank events */
  1128. drm_crtc_vblank_off(crtc);
  1129. /* reset sw state */
  1130. sde_crtc_reset_sw_state(crtc);
  1131. sde_dbg_set_hw_ownership_status(false);
  1132. return rc;
  1133. }
  1134. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1135. struct drm_atomic_state *state)
  1136. {
  1137. struct sde_vm_ops *vm_ops;
  1138. struct sde_crtc_state *cstate;
  1139. struct drm_crtc *crtc;
  1140. struct drm_crtc_state *new_cstate;
  1141. enum sde_crtc_vm_req vm_req;
  1142. int rc = 0;
  1143. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1144. return -EINVAL;
  1145. vm_ops = sde_vm_get_ops(sde_kms);
  1146. crtc = sde_kms_vm_get_vm_crtc(state);
  1147. if (!crtc)
  1148. return 0;
  1149. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1150. cstate = to_sde_crtc_state(new_cstate);
  1151. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1152. if (vm_req != VM_REQ_RELEASE)
  1153. return 0;
  1154. /* handle SDE pre-release */
  1155. rc = sde_kms_vm_pre_release(sde_kms, state);
  1156. if (rc) {
  1157. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1158. goto exit;
  1159. }
  1160. /* properly handoff color processing features */
  1161. sde_cp_crtc_vm_primary_handoff(crtc);
  1162. /* handle non-SDE clients pre-release */
  1163. if (vm_ops->vm_client_pre_release) {
  1164. rc = vm_ops->vm_client_pre_release(sde_kms);
  1165. if (rc) {
  1166. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1167. rc);
  1168. goto exit;
  1169. }
  1170. }
  1171. sde_vm_lock(sde_kms);
  1172. /* release HW */
  1173. if (vm_ops->vm_release) {
  1174. rc = vm_ops->vm_release(sde_kms);
  1175. if (rc)
  1176. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1177. }
  1178. sde_vm_unlock(sde_kms);
  1179. exit:
  1180. return rc;
  1181. }
  1182. static void sde_kms_complete_commit(struct msm_kms *kms,
  1183. struct drm_atomic_state *old_state)
  1184. {
  1185. struct sde_kms *sde_kms;
  1186. struct msm_drm_private *priv;
  1187. struct drm_crtc *crtc;
  1188. struct drm_crtc_state *old_crtc_state;
  1189. struct drm_connector *connector;
  1190. struct drm_connector_state *old_conn_state;
  1191. struct msm_display_conn_params params;
  1192. struct sde_vm_ops *vm_ops;
  1193. int i, rc = 0;
  1194. if (!kms || !old_state)
  1195. return;
  1196. sde_kms = to_sde_kms(kms);
  1197. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1198. return;
  1199. priv = sde_kms->dev->dev_private;
  1200. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1201. SDE_ERROR("power resource is not enabled\n");
  1202. return;
  1203. }
  1204. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1205. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1206. sde_crtc_complete_commit(crtc, old_crtc_state);
  1207. /* complete secure transitions if any */
  1208. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1209. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1210. }
  1211. for_each_old_connector_in_state(old_state, connector,
  1212. old_conn_state, i) {
  1213. struct sde_connector *c_conn;
  1214. c_conn = to_sde_connector(connector);
  1215. if (!c_conn->ops.post_kickoff)
  1216. continue;
  1217. memset(&params, 0, sizeof(params));
  1218. sde_connector_complete_qsync_commit(connector, &params);
  1219. rc = c_conn->ops.post_kickoff(connector, &params);
  1220. if (rc) {
  1221. pr_err("Connector Post kickoff failed rc=%d\n",
  1222. rc);
  1223. }
  1224. }
  1225. vm_ops = sde_vm_get_ops(sde_kms);
  1226. if (vm_ops && vm_ops->vm_post_commit) {
  1227. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1228. if (rc)
  1229. SDE_ERROR("vm post commit failed, rc = %d\n",
  1230. rc);
  1231. }
  1232. _sde_kms_drm_check_dpms(old_state, DRM_PANEL_EVENT_BLANK);
  1233. pm_runtime_put_sync(sde_kms->dev->dev);
  1234. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1235. _sde_kms_release_splash_resource(sde_kms, crtc);
  1236. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1237. SDE_ATRACE_END("sde_kms_complete_commit");
  1238. }
  1239. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1240. struct drm_crtc *crtc)
  1241. {
  1242. struct drm_encoder *encoder;
  1243. struct drm_device *dev;
  1244. int ret;
  1245. bool cwb_disabling;
  1246. if (!kms || !crtc || !crtc->state) {
  1247. SDE_ERROR("invalid params\n");
  1248. return;
  1249. }
  1250. dev = crtc->dev;
  1251. if (!crtc->state->enable) {
  1252. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1253. return;
  1254. }
  1255. if (!crtc->state->active) {
  1256. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1257. return;
  1258. }
  1259. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1260. SDE_ERROR("power resource is not enabled\n");
  1261. return;
  1262. }
  1263. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1264. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1265. cwb_disabling = false;
  1266. if (encoder->crtc != crtc) {
  1267. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1268. crtc);
  1269. if (!cwb_disabling)
  1270. continue;
  1271. }
  1272. /*
  1273. * Wait for post-flush if necessary to delay before
  1274. * plane_cleanup. For example, wait for vsync in case of video
  1275. * mode panels. This may be a no-op for command mode panels.
  1276. */
  1277. SDE_EVT32_VERBOSE(DRMID(crtc));
  1278. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1279. if (ret && ret != -EWOULDBLOCK) {
  1280. SDE_ERROR("wait for commit done returned %d\n", ret);
  1281. sde_crtc_request_frame_reset(crtc);
  1282. break;
  1283. }
  1284. sde_crtc_complete_flip(crtc, NULL);
  1285. if (cwb_disabling)
  1286. sde_encoder_virt_reset(encoder);
  1287. }
  1288. sde_crtc_static_cache_read_kickoff(crtc);
  1289. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1290. }
  1291. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1292. struct drm_atomic_state *old_state)
  1293. {
  1294. struct drm_crtc *crtc;
  1295. struct drm_crtc_state *old_crtc_state;
  1296. int i, rc;
  1297. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1298. SDE_ERROR("invalid argument(s)\n");
  1299. return;
  1300. }
  1301. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1302. retry:
  1303. /* attempt to acquire ww mutex for connection */
  1304. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1305. old_state->acquire_ctx);
  1306. if (rc == -EDEADLK) {
  1307. drm_modeset_backoff(old_state->acquire_ctx);
  1308. goto retry;
  1309. }
  1310. /* old_state actually contains updated crtc pointers */
  1311. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1312. if (crtc->state->active || crtc->state->active_changed)
  1313. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1314. }
  1315. SDE_ATRACE_END("sde_kms_prepare_fence");
  1316. }
  1317. /**
  1318. * _sde_kms_get_displays - query for underlying display handles and cache them
  1319. * @sde_kms: Pointer to sde kms structure
  1320. * Returns: Zero on success
  1321. */
  1322. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1323. {
  1324. int rc = -ENOMEM;
  1325. if (!sde_kms) {
  1326. SDE_ERROR("invalid sde kms\n");
  1327. return -EINVAL;
  1328. }
  1329. /* dsi */
  1330. sde_kms->dsi_displays = NULL;
  1331. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1332. if (sde_kms->dsi_display_count) {
  1333. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1334. sizeof(void *),
  1335. GFP_KERNEL);
  1336. if (!sde_kms->dsi_displays) {
  1337. SDE_ERROR("failed to allocate dsi displays\n");
  1338. goto exit_deinit_dsi;
  1339. }
  1340. sde_kms->dsi_display_count =
  1341. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1342. sde_kms->dsi_display_count);
  1343. }
  1344. /* wb */
  1345. sde_kms->wb_displays = NULL;
  1346. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1347. if (sde_kms->wb_display_count) {
  1348. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1349. sizeof(void *),
  1350. GFP_KERNEL);
  1351. if (!sde_kms->wb_displays) {
  1352. SDE_ERROR("failed to allocate wb displays\n");
  1353. goto exit_deinit_wb;
  1354. }
  1355. sde_kms->wb_display_count =
  1356. wb_display_get_displays(sde_kms->wb_displays,
  1357. sde_kms->wb_display_count);
  1358. }
  1359. /* dp */
  1360. sde_kms->dp_displays = NULL;
  1361. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1362. if (sde_kms->dp_display_count) {
  1363. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1364. sizeof(void *), GFP_KERNEL);
  1365. if (!sde_kms->dp_displays) {
  1366. SDE_ERROR("failed to allocate dp displays\n");
  1367. goto exit_deinit_dp;
  1368. }
  1369. sde_kms->dp_display_count =
  1370. dp_display_get_displays(sde_kms->dp_displays,
  1371. sde_kms->dp_display_count);
  1372. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1373. }
  1374. return 0;
  1375. exit_deinit_dp:
  1376. kfree(sde_kms->dp_displays);
  1377. sde_kms->dp_stream_count = 0;
  1378. sde_kms->dp_display_count = 0;
  1379. sde_kms->dp_displays = NULL;
  1380. exit_deinit_wb:
  1381. kfree(sde_kms->wb_displays);
  1382. sde_kms->wb_display_count = 0;
  1383. sde_kms->wb_displays = NULL;
  1384. exit_deinit_dsi:
  1385. kfree(sde_kms->dsi_displays);
  1386. sde_kms->dsi_display_count = 0;
  1387. sde_kms->dsi_displays = NULL;
  1388. return rc;
  1389. }
  1390. /**
  1391. * _sde_kms_release_displays - release cache of underlying display handles
  1392. * @sde_kms: Pointer to sde kms structure
  1393. */
  1394. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1395. {
  1396. if (!sde_kms) {
  1397. SDE_ERROR("invalid sde kms\n");
  1398. return;
  1399. }
  1400. kfree(sde_kms->wb_displays);
  1401. sde_kms->wb_displays = NULL;
  1402. sde_kms->wb_display_count = 0;
  1403. kfree(sde_kms->dsi_displays);
  1404. sde_kms->dsi_displays = NULL;
  1405. sde_kms->dsi_display_count = 0;
  1406. }
  1407. /**
  1408. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1409. * for underlying displays
  1410. * @dev: Pointer to drm device structure
  1411. * @priv: Pointer to private drm device data
  1412. * @sde_kms: Pointer to sde kms structure
  1413. * Returns: Zero on success
  1414. */
  1415. static int _sde_kms_setup_displays(struct drm_device *dev,
  1416. struct msm_drm_private *priv,
  1417. struct sde_kms *sde_kms)
  1418. {
  1419. static const struct sde_connector_ops dsi_ops = {
  1420. .set_info_blob = dsi_conn_set_info_blob,
  1421. .detect = dsi_conn_detect,
  1422. .get_modes = dsi_connector_get_modes,
  1423. .pre_destroy = dsi_connector_put_modes,
  1424. .mode_valid = dsi_conn_mode_valid,
  1425. .get_info = dsi_display_get_info,
  1426. .set_backlight = dsi_display_set_backlight,
  1427. .soft_reset = dsi_display_soft_reset,
  1428. .pre_kickoff = dsi_conn_pre_kickoff,
  1429. .clk_ctrl = dsi_display_clk_ctrl,
  1430. .set_power = dsi_display_set_power,
  1431. .get_mode_info = dsi_conn_get_mode_info,
  1432. .get_dst_format = dsi_display_get_dst_format,
  1433. .post_kickoff = dsi_conn_post_kickoff,
  1434. .check_status = dsi_display_check_status,
  1435. .enable_event = dsi_conn_enable_event,
  1436. .cmd_transfer = dsi_display_cmd_transfer,
  1437. .cont_splash_config = dsi_display_cont_splash_config,
  1438. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1439. .get_panel_vfp = dsi_display_get_panel_vfp,
  1440. .get_default_lms = dsi_display_get_default_lms,
  1441. .cmd_receive = dsi_display_cmd_receive,
  1442. .install_properties = NULL,
  1443. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1444. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1445. .get_qsync_min_fps = dsi_display_get_qsync_min_fps,
  1446. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1447. .prepare_commit = dsi_conn_prepare_commit,
  1448. };
  1449. static const struct sde_connector_ops wb_ops = {
  1450. .post_init = sde_wb_connector_post_init,
  1451. .set_info_blob = sde_wb_connector_set_info_blob,
  1452. .detect = sde_wb_connector_detect,
  1453. .get_modes = sde_wb_connector_get_modes,
  1454. .set_property = sde_wb_connector_set_property,
  1455. .get_info = sde_wb_get_info,
  1456. .soft_reset = NULL,
  1457. .get_mode_info = sde_wb_get_mode_info,
  1458. .get_dst_format = NULL,
  1459. .check_status = NULL,
  1460. .cmd_transfer = NULL,
  1461. .cont_splash_config = NULL,
  1462. .cont_splash_res_disable = NULL,
  1463. .get_panel_vfp = NULL,
  1464. .cmd_receive = NULL,
  1465. .install_properties = NULL,
  1466. .set_dyn_bit_clk = NULL,
  1467. .set_allowed_mode_switch = NULL,
  1468. };
  1469. static const struct sde_connector_ops dp_ops = {
  1470. .post_init = dp_connector_post_init,
  1471. .detect = dp_connector_detect,
  1472. .get_modes = dp_connector_get_modes,
  1473. .atomic_check = dp_connector_atomic_check,
  1474. .mode_valid = dp_connector_mode_valid,
  1475. .get_info = dp_connector_get_info,
  1476. .get_mode_info = dp_connector_get_mode_info,
  1477. .post_open = dp_connector_post_open,
  1478. .check_status = NULL,
  1479. .set_colorspace = dp_connector_set_colorspace,
  1480. .config_hdr = dp_connector_config_hdr,
  1481. .cmd_transfer = NULL,
  1482. .cont_splash_config = NULL,
  1483. .cont_splash_res_disable = NULL,
  1484. .get_panel_vfp = NULL,
  1485. .update_pps = dp_connector_update_pps,
  1486. .cmd_receive = NULL,
  1487. .install_properties = dp_connector_install_properties,
  1488. .set_allowed_mode_switch = NULL,
  1489. .set_dyn_bit_clk = NULL,
  1490. };
  1491. struct msm_display_info info;
  1492. struct drm_encoder *encoder;
  1493. void *display, *connector;
  1494. int i, max_encoders;
  1495. int rc = 0;
  1496. u32 dsc_count = 0, mixer_count = 0;
  1497. u32 max_dp_dsc_count, max_dp_mixer_count;
  1498. if (!dev || !priv || !sde_kms) {
  1499. SDE_ERROR("invalid argument(s)\n");
  1500. return -EINVAL;
  1501. }
  1502. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1503. sde_kms->dp_display_count +
  1504. sde_kms->dp_stream_count;
  1505. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1506. max_encoders = ARRAY_SIZE(priv->encoders);
  1507. SDE_ERROR("capping number of displays to %d", max_encoders);
  1508. }
  1509. /* wb */
  1510. for (i = 0; i < sde_kms->wb_display_count &&
  1511. priv->num_encoders < max_encoders; ++i) {
  1512. display = sde_kms->wb_displays[i];
  1513. encoder = NULL;
  1514. memset(&info, 0x0, sizeof(info));
  1515. rc = sde_wb_get_info(NULL, &info, display);
  1516. if (rc) {
  1517. SDE_ERROR("wb get_info %d failed\n", i);
  1518. continue;
  1519. }
  1520. encoder = sde_encoder_init(dev, &info);
  1521. if (IS_ERR_OR_NULL(encoder)) {
  1522. SDE_ERROR("encoder init failed for wb %d\n", i);
  1523. continue;
  1524. }
  1525. rc = sde_wb_drm_init(display, encoder);
  1526. if (rc) {
  1527. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1528. sde_encoder_destroy(encoder);
  1529. continue;
  1530. }
  1531. connector = sde_connector_init(dev,
  1532. encoder,
  1533. 0,
  1534. display,
  1535. &wb_ops,
  1536. DRM_CONNECTOR_POLL_HPD,
  1537. DRM_MODE_CONNECTOR_VIRTUAL);
  1538. if (connector) {
  1539. priv->encoders[priv->num_encoders++] = encoder;
  1540. priv->connectors[priv->num_connectors++] = connector;
  1541. } else {
  1542. SDE_ERROR("wb %d connector init failed\n", i);
  1543. sde_wb_drm_deinit(display);
  1544. sde_encoder_destroy(encoder);
  1545. }
  1546. }
  1547. /* dsi */
  1548. for (i = 0; i < sde_kms->dsi_display_count &&
  1549. priv->num_encoders < max_encoders; ++i) {
  1550. display = sde_kms->dsi_displays[i];
  1551. encoder = NULL;
  1552. memset(&info, 0x0, sizeof(info));
  1553. rc = dsi_display_get_info(NULL, &info, display);
  1554. if (rc) {
  1555. SDE_ERROR("dsi get_info %d failed\n", i);
  1556. continue;
  1557. }
  1558. encoder = sde_encoder_init(dev, &info);
  1559. if (IS_ERR_OR_NULL(encoder)) {
  1560. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1561. continue;
  1562. }
  1563. rc = dsi_display_drm_bridge_init(display, encoder);
  1564. if (rc) {
  1565. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1566. sde_encoder_destroy(encoder);
  1567. continue;
  1568. }
  1569. connector = sde_connector_init(dev,
  1570. encoder,
  1571. dsi_display_get_drm_panel(display),
  1572. display,
  1573. &dsi_ops,
  1574. DRM_CONNECTOR_POLL_HPD,
  1575. DRM_MODE_CONNECTOR_DSI);
  1576. if (connector) {
  1577. priv->encoders[priv->num_encoders++] = encoder;
  1578. priv->connectors[priv->num_connectors++] = connector;
  1579. } else {
  1580. SDE_ERROR("dsi %d connector init failed\n", i);
  1581. dsi_display_drm_bridge_deinit(display);
  1582. sde_encoder_destroy(encoder);
  1583. continue;
  1584. }
  1585. rc = dsi_display_drm_ext_bridge_init(display,
  1586. encoder, connector);
  1587. if (rc) {
  1588. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1589. dsi_display_drm_bridge_deinit(display);
  1590. sde_connector_destroy(connector);
  1591. sde_encoder_destroy(encoder);
  1592. }
  1593. dsc_count += info.dsc_count;
  1594. mixer_count += info.lm_count;
  1595. }
  1596. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1597. sde_kms->catalog->mixer_count - mixer_count : 0;
  1598. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1599. sde_kms->catalog->dsc_count - dsc_count : 0;
  1600. /* dp */
  1601. for (i = 0; i < sde_kms->dp_display_count &&
  1602. priv->num_encoders < max_encoders; ++i) {
  1603. int idx;
  1604. display = sde_kms->dp_displays[i];
  1605. encoder = NULL;
  1606. memset(&info, 0x0, sizeof(info));
  1607. rc = dp_connector_get_info(NULL, &info, display);
  1608. if (rc) {
  1609. SDE_ERROR("dp get_info %d failed\n", i);
  1610. continue;
  1611. }
  1612. encoder = sde_encoder_init(dev, &info);
  1613. if (IS_ERR_OR_NULL(encoder)) {
  1614. SDE_ERROR("dp encoder init failed %d\n", i);
  1615. continue;
  1616. }
  1617. rc = dp_drm_bridge_init(display, encoder,
  1618. max_dp_mixer_count, max_dp_dsc_count);
  1619. if (rc) {
  1620. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1621. sde_encoder_destroy(encoder);
  1622. continue;
  1623. }
  1624. connector = sde_connector_init(dev,
  1625. encoder,
  1626. NULL,
  1627. display,
  1628. &dp_ops,
  1629. DRM_CONNECTOR_POLL_HPD,
  1630. DRM_MODE_CONNECTOR_DisplayPort);
  1631. if (connector) {
  1632. priv->encoders[priv->num_encoders++] = encoder;
  1633. priv->connectors[priv->num_connectors++] = connector;
  1634. } else {
  1635. SDE_ERROR("dp %d connector init failed\n", i);
  1636. dp_drm_bridge_deinit(display);
  1637. sde_encoder_destroy(encoder);
  1638. }
  1639. /* update display cap to MST_MODE for DP MST encoders */
  1640. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1641. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1642. priv->num_encoders < max_encoders; idx++) {
  1643. info.h_tile_instance[0] = idx;
  1644. encoder = sde_encoder_init(dev, &info);
  1645. if (IS_ERR_OR_NULL(encoder)) {
  1646. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1647. continue;
  1648. }
  1649. rc = dp_mst_drm_bridge_init(display, encoder);
  1650. if (rc) {
  1651. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1652. i, rc);
  1653. sde_encoder_destroy(encoder);
  1654. continue;
  1655. }
  1656. priv->encoders[priv->num_encoders++] = encoder;
  1657. }
  1658. }
  1659. return 0;
  1660. }
  1661. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1662. {
  1663. struct msm_drm_private *priv;
  1664. int i;
  1665. if (!sde_kms) {
  1666. SDE_ERROR("invalid sde_kms\n");
  1667. return;
  1668. } else if (!sde_kms->dev) {
  1669. SDE_ERROR("invalid dev\n");
  1670. return;
  1671. } else if (!sde_kms->dev->dev_private) {
  1672. SDE_ERROR("invalid dev_private\n");
  1673. return;
  1674. }
  1675. priv = sde_kms->dev->dev_private;
  1676. for (i = 0; i < priv->num_crtcs; i++)
  1677. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1678. priv->num_crtcs = 0;
  1679. for (i = 0; i < priv->num_planes; i++)
  1680. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1681. priv->num_planes = 0;
  1682. for (i = 0; i < priv->num_connectors; i++)
  1683. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1684. priv->num_connectors = 0;
  1685. for (i = 0; i < priv->num_encoders; i++)
  1686. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1687. priv->num_encoders = 0;
  1688. _sde_kms_release_displays(sde_kms);
  1689. }
  1690. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1691. {
  1692. struct drm_device *dev;
  1693. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1694. struct drm_crtc *crtc;
  1695. struct msm_drm_private *priv;
  1696. struct sde_mdss_cfg *catalog;
  1697. int primary_planes_idx = 0, i, ret;
  1698. int max_crtc_count;
  1699. u32 sspp_id[MAX_PLANES];
  1700. u32 master_plane_id[MAX_PLANES];
  1701. u32 num_virt_planes = 0;
  1702. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1703. SDE_ERROR("invalid sde_kms\n");
  1704. return -EINVAL;
  1705. }
  1706. dev = sde_kms->dev;
  1707. priv = dev->dev_private;
  1708. catalog = sde_kms->catalog;
  1709. ret = sde_core_irq_domain_add(sde_kms);
  1710. if (ret)
  1711. goto fail_irq;
  1712. /*
  1713. * Query for underlying display drivers, and create connectors,
  1714. * bridges and encoders for them.
  1715. */
  1716. if (!_sde_kms_get_displays(sde_kms))
  1717. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1718. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1719. /* Create the planes */
  1720. for (i = 0; i < catalog->sspp_count; i++) {
  1721. bool primary = true;
  1722. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1723. || primary_planes_idx >= max_crtc_count)
  1724. primary = false;
  1725. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1726. (1UL << max_crtc_count) - 1, 0);
  1727. if (IS_ERR(plane)) {
  1728. SDE_ERROR("sde_plane_init failed\n");
  1729. ret = PTR_ERR(plane);
  1730. goto fail;
  1731. }
  1732. priv->planes[priv->num_planes++] = plane;
  1733. if (primary)
  1734. primary_planes[primary_planes_idx++] = plane;
  1735. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1736. sde_is_custom_client()) {
  1737. int priority =
  1738. catalog->sspp[i].sblk->smart_dma_priority;
  1739. sspp_id[priority - 1] = catalog->sspp[i].id;
  1740. master_plane_id[priority - 1] = plane->base.id;
  1741. num_virt_planes++;
  1742. }
  1743. }
  1744. /* Initialize smart DMA virtual planes */
  1745. for (i = 0; i < num_virt_planes; i++) {
  1746. plane = sde_plane_init(dev, sspp_id[i], false,
  1747. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1748. if (IS_ERR(plane)) {
  1749. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1750. ret = PTR_ERR(plane);
  1751. goto fail;
  1752. }
  1753. priv->planes[priv->num_planes++] = plane;
  1754. }
  1755. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1756. /* Create one CRTC per encoder */
  1757. for (i = 0; i < max_crtc_count; i++) {
  1758. crtc = sde_crtc_init(dev, primary_planes[i]);
  1759. if (IS_ERR(crtc)) {
  1760. ret = PTR_ERR(crtc);
  1761. goto fail;
  1762. }
  1763. priv->crtcs[priv->num_crtcs++] = crtc;
  1764. }
  1765. if (sde_is_custom_client()) {
  1766. /* All CRTCs are compatible with all planes */
  1767. for (i = 0; i < priv->num_planes; i++)
  1768. priv->planes[i]->possible_crtcs =
  1769. (1 << priv->num_crtcs) - 1;
  1770. }
  1771. /* All CRTCs are compatible with all encoders */
  1772. for (i = 0; i < priv->num_encoders; i++)
  1773. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1774. return 0;
  1775. fail:
  1776. _sde_kms_drm_obj_destroy(sde_kms);
  1777. fail_irq:
  1778. sde_core_irq_domain_fini(sde_kms);
  1779. return ret;
  1780. }
  1781. /**
  1782. * sde_kms_timeline_status - provides current timeline status
  1783. * This API should be called without mode config lock.
  1784. * @dev: Pointer to drm device
  1785. */
  1786. void sde_kms_timeline_status(struct drm_device *dev)
  1787. {
  1788. struct drm_crtc *crtc;
  1789. struct drm_connector *conn;
  1790. struct drm_connector_list_iter conn_iter;
  1791. if (!dev) {
  1792. SDE_ERROR("invalid drm device node\n");
  1793. return;
  1794. }
  1795. drm_for_each_crtc(crtc, dev)
  1796. sde_crtc_timeline_status(crtc);
  1797. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1798. /*
  1799. *Probably locked from last close dumping status anyway
  1800. */
  1801. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1802. drm_connector_list_iter_begin(dev, &conn_iter);
  1803. drm_for_each_connector_iter(conn, &conn_iter)
  1804. sde_conn_timeline_status(conn);
  1805. drm_connector_list_iter_end(&conn_iter);
  1806. return;
  1807. }
  1808. mutex_lock(&dev->mode_config.mutex);
  1809. drm_connector_list_iter_begin(dev, &conn_iter);
  1810. drm_for_each_connector_iter(conn, &conn_iter)
  1811. sde_conn_timeline_status(conn);
  1812. drm_connector_list_iter_end(&conn_iter);
  1813. mutex_unlock(&dev->mode_config.mutex);
  1814. }
  1815. static int sde_kms_postinit(struct msm_kms *kms)
  1816. {
  1817. struct sde_kms *sde_kms = to_sde_kms(kms);
  1818. struct drm_device *dev;
  1819. struct drm_crtc *crtc;
  1820. int rc;
  1821. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1822. SDE_ERROR("invalid sde_kms\n");
  1823. return -EINVAL;
  1824. }
  1825. dev = sde_kms->dev;
  1826. rc = _sde_debugfs_init(sde_kms);
  1827. if (rc)
  1828. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1829. drm_for_each_crtc(crtc, dev)
  1830. sde_crtc_post_init(dev, crtc);
  1831. return rc;
  1832. }
  1833. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1834. struct drm_encoder *encoder)
  1835. {
  1836. return rate;
  1837. }
  1838. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1839. struct platform_device *pdev)
  1840. {
  1841. struct drm_device *dev;
  1842. struct msm_drm_private *priv;
  1843. struct sde_vm_ops *vm_ops;
  1844. int i;
  1845. if (!sde_kms || !pdev)
  1846. return;
  1847. dev = sde_kms->dev;
  1848. if (!dev)
  1849. return;
  1850. priv = dev->dev_private;
  1851. if (!priv)
  1852. return;
  1853. if (sde_kms->genpd_init) {
  1854. sde_kms->genpd_init = false;
  1855. pm_genpd_remove(&sde_kms->genpd);
  1856. of_genpd_del_provider(pdev->dev.of_node);
  1857. }
  1858. vm_ops = sde_vm_get_ops(sde_kms);
  1859. if (vm_ops && vm_ops->vm_deinit)
  1860. vm_ops->vm_deinit(sde_kms, vm_ops);
  1861. if (sde_kms->hw_intr)
  1862. sde_hw_intr_destroy(sde_kms->hw_intr);
  1863. sde_kms->hw_intr = NULL;
  1864. if (sde_kms->power_event)
  1865. sde_power_handle_unregister_event(
  1866. &priv->phandle, sde_kms->power_event);
  1867. _sde_kms_release_displays(sde_kms);
  1868. _sde_kms_unmap_all_splash_regions(sde_kms);
  1869. if (sde_kms->catalog) {
  1870. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1871. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1872. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1873. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1874. }
  1875. }
  1876. if (sde_kms->rm_init)
  1877. sde_rm_destroy(&sde_kms->rm);
  1878. sde_kms->rm_init = false;
  1879. if (sde_kms->catalog)
  1880. sde_hw_catalog_deinit(sde_kms->catalog);
  1881. sde_kms->catalog = NULL;
  1882. if (sde_kms->sid)
  1883. msm_iounmap(pdev, sde_kms->sid);
  1884. sde_kms->sid = NULL;
  1885. if (sde_kms->reg_dma)
  1886. msm_iounmap(pdev, sde_kms->reg_dma);
  1887. sde_kms->reg_dma = NULL;
  1888. if (sde_kms->vbif[VBIF_NRT])
  1889. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1890. sde_kms->vbif[VBIF_NRT] = NULL;
  1891. if (sde_kms->vbif[VBIF_RT])
  1892. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1893. sde_kms->vbif[VBIF_RT] = NULL;
  1894. if (sde_kms->mmio)
  1895. msm_iounmap(pdev, sde_kms->mmio);
  1896. sde_kms->mmio = NULL;
  1897. sde_reg_dma_deinit();
  1898. _sde_kms_mmu_destroy(sde_kms);
  1899. }
  1900. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1901. {
  1902. int i;
  1903. if (!sde_kms)
  1904. return -EINVAL;
  1905. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1906. struct msm_mmu *mmu;
  1907. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1908. if (!aspace)
  1909. continue;
  1910. mmu = sde_kms->aspace[i]->mmu;
  1911. if (secure_only &&
  1912. !aspace->mmu->funcs->is_domain_secure(mmu))
  1913. continue;
  1914. /* cleanup aspace before detaching */
  1915. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1916. SDE_DEBUG("Detaching domain:%d\n", i);
  1917. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1918. ARRAY_SIZE(iommu_ports));
  1919. aspace->domain_attached = false;
  1920. }
  1921. return 0;
  1922. }
  1923. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1924. {
  1925. int i;
  1926. if (!sde_kms)
  1927. return -EINVAL;
  1928. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1929. struct msm_mmu *mmu;
  1930. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1931. if (!aspace)
  1932. continue;
  1933. mmu = sde_kms->aspace[i]->mmu;
  1934. if (secure_only &&
  1935. !aspace->mmu->funcs->is_domain_secure(mmu))
  1936. continue;
  1937. SDE_DEBUG("Attaching domain:%d\n", i);
  1938. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1939. ARRAY_SIZE(iommu_ports));
  1940. aspace->domain_attached = true;
  1941. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1942. }
  1943. return 0;
  1944. }
  1945. static void sde_kms_destroy(struct msm_kms *kms)
  1946. {
  1947. struct sde_kms *sde_kms;
  1948. struct drm_device *dev;
  1949. if (!kms) {
  1950. SDE_ERROR("invalid kms\n");
  1951. return;
  1952. }
  1953. sde_kms = to_sde_kms(kms);
  1954. dev = sde_kms->dev;
  1955. if (!dev || !dev->dev) {
  1956. SDE_ERROR("invalid device\n");
  1957. return;
  1958. }
  1959. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1960. kfree(sde_kms);
  1961. }
  1962. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1963. struct drm_atomic_state *state)
  1964. {
  1965. struct drm_device *dev = sde_kms->dev;
  1966. struct drm_plane *plane;
  1967. struct drm_plane_state *plane_state;
  1968. struct drm_crtc *crtc;
  1969. struct drm_crtc_state *crtc_state;
  1970. struct drm_connector *conn;
  1971. struct drm_connector_state *conn_state;
  1972. struct drm_connector_list_iter conn_iter;
  1973. int ret = 0;
  1974. drm_for_each_plane(plane, dev) {
  1975. plane_state = drm_atomic_get_plane_state(state, plane);
  1976. if (IS_ERR(plane_state)) {
  1977. ret = PTR_ERR(plane_state);
  1978. SDE_ERROR("error %d getting plane %d state\n",
  1979. ret, DRMID(plane));
  1980. return ret;
  1981. }
  1982. ret = sde_plane_helper_reset_custom_properties(plane,
  1983. plane_state);
  1984. if (ret) {
  1985. SDE_ERROR("error %d resetting plane props %d\n",
  1986. ret, DRMID(plane));
  1987. return ret;
  1988. }
  1989. }
  1990. drm_for_each_crtc(crtc, dev) {
  1991. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1992. if (IS_ERR(crtc_state)) {
  1993. ret = PTR_ERR(crtc_state);
  1994. SDE_ERROR("error %d getting crtc %d state\n",
  1995. ret, DRMID(crtc));
  1996. return ret;
  1997. }
  1998. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1999. if (ret) {
  2000. SDE_ERROR("error %d resetting crtc props %d\n",
  2001. ret, DRMID(crtc));
  2002. return ret;
  2003. }
  2004. }
  2005. drm_connector_list_iter_begin(dev, &conn_iter);
  2006. drm_for_each_connector_iter(conn, &conn_iter) {
  2007. conn_state = drm_atomic_get_connector_state(state, conn);
  2008. if (IS_ERR(conn_state)) {
  2009. ret = PTR_ERR(conn_state);
  2010. SDE_ERROR("error %d getting connector %d state\n",
  2011. ret, DRMID(conn));
  2012. return ret;
  2013. }
  2014. ret = sde_connector_helper_reset_custom_properties(conn,
  2015. conn_state);
  2016. if (ret) {
  2017. SDE_ERROR("error %d resetting connector props %d\n",
  2018. ret, DRMID(conn));
  2019. return ret;
  2020. }
  2021. }
  2022. drm_connector_list_iter_end(&conn_iter);
  2023. return ret;
  2024. }
  2025. static void sde_kms_lastclose(struct msm_kms *kms)
  2026. {
  2027. struct sde_kms *sde_kms;
  2028. struct drm_device *dev;
  2029. struct drm_atomic_state *state;
  2030. struct drm_modeset_acquire_ctx ctx;
  2031. int ret;
  2032. if (!kms) {
  2033. SDE_ERROR("invalid argument\n");
  2034. return;
  2035. }
  2036. sde_kms = to_sde_kms(kms);
  2037. dev = sde_kms->dev;
  2038. drm_modeset_acquire_init(&ctx, 0);
  2039. state = drm_atomic_state_alloc(dev);
  2040. if (!state) {
  2041. ret = -ENOMEM;
  2042. goto out_ctx;
  2043. }
  2044. state->acquire_ctx = &ctx;
  2045. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2046. retry:
  2047. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2048. if (ret)
  2049. goto out_state;
  2050. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2051. if (ret)
  2052. goto out_state;
  2053. ret = drm_atomic_commit(state);
  2054. out_state:
  2055. if (ret == -EDEADLK)
  2056. goto backoff;
  2057. drm_atomic_state_put(state);
  2058. out_ctx:
  2059. drm_modeset_drop_locks(&ctx);
  2060. drm_modeset_acquire_fini(&ctx);
  2061. if (ret)
  2062. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2063. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2064. return;
  2065. backoff:
  2066. drm_atomic_state_clear(state);
  2067. drm_modeset_backoff(&ctx);
  2068. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2069. goto retry;
  2070. }
  2071. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2072. struct drm_atomic_state *state)
  2073. {
  2074. struct sde_kms *sde_kms;
  2075. struct drm_device *dev;
  2076. struct drm_crtc *crtc;
  2077. struct drm_encoder *encoder;
  2078. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2079. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2080. uint32_t crtc_encoder_cnt = 0;
  2081. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  2082. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2083. struct sde_vm_ops *vm_ops;
  2084. bool vm_req_active = false;
  2085. enum sde_crtc_idle_pc_state idle_pc_state;
  2086. struct sde_mdss_cfg *catalog;
  2087. int rc = 0;
  2088. struct sde_connector *sde_conn;
  2089. struct dsi_display *dsi_display;
  2090. struct drm_connector *connector;
  2091. struct drm_connector_state *new_connstate;
  2092. if (!kms || !state)
  2093. return -EINVAL;
  2094. sde_kms = to_sde_kms(kms);
  2095. dev = sde_kms->dev;
  2096. catalog = sde_kms->catalog;
  2097. vm_ops = sde_vm_get_ops(sde_kms);
  2098. if (!vm_ops)
  2099. return 0;
  2100. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw ||
  2101. !vm_ops->vm_acquire)
  2102. return -EINVAL;
  2103. sde_vm_lock(sde_kms);
  2104. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2105. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2106. if (!new_cstate->active && !old_cstate->active)
  2107. continue;
  2108. new_state = to_sde_crtc_state(new_cstate);
  2109. new_vm_req = sde_crtc_get_property(new_state,
  2110. CRTC_PROP_VM_REQ_STATE);
  2111. old_state = to_sde_crtc_state(old_cstate);
  2112. old_vm_req = sde_crtc_get_property(old_state,
  2113. CRTC_PROP_VM_REQ_STATE);
  2114. /*
  2115. * No active request if the transition is from
  2116. * VM_REQ_NONE to VM_REQ_NONE
  2117. */
  2118. if (old_vm_req || new_vm_req) {
  2119. rc = vm_ops->vm_request_valid(sde_kms,
  2120. old_vm_req, new_vm_req);
  2121. if (rc) {
  2122. SDE_ERROR(
  2123. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2124. old_vm_req, new_vm_req,
  2125. vm_ops->vm_owns_hw(sde_kms), rc);
  2126. goto end;
  2127. } else if (old_vm_req == VM_REQ_ACQUIRE &&
  2128. new_vm_req == VM_REQ_NONE) {
  2129. SDE_DEBUG(
  2130. "VM transition valid; ignore further checks\n");
  2131. } else {
  2132. vm_req_active = true;
  2133. }
  2134. }
  2135. idle_pc_state = sde_crtc_get_property(new_state,
  2136. CRTC_PROP_IDLE_PC_STATE);
  2137. active_crtc = crtc;
  2138. active_cstate = new_cstate;
  2139. commit_crtc_cnt++;
  2140. }
  2141. /* return early if no active vm request */
  2142. if (!vm_req_active)
  2143. goto end;
  2144. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2145. if (!crtc->state->active)
  2146. continue;
  2147. global_crtc_cnt++;
  2148. global_active_crtc = crtc;
  2149. }
  2150. if (active_crtc) {
  2151. drm_for_each_encoder_mask(encoder, active_crtc->dev,
  2152. active_cstate->encoder_mask)
  2153. crtc_encoder_cnt++;
  2154. }
  2155. SDE_EVT32(old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2156. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d\n", old_vm_req,
  2157. new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2158. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2159. int conn_mask = active_cstate->connector_mask;
  2160. if (drm_connector_mask(connector) & conn_mask) {
  2161. sde_conn = to_sde_connector(connector);
  2162. dsi_display = (struct dsi_display *) sde_conn->display;
  2163. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i,
  2164. dsi_display->type,
  2165. dsi_display->trusted_vm_env);
  2166. SDE_DEBUG(
  2167. "VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d,",
  2168. dsi_display->name, DRMID(connector),
  2169. DRMID(active_crtc), dsi_display->type,
  2170. dsi_display->trusted_vm_env);
  2171. break;
  2172. }
  2173. }
  2174. /* Check for single crtc commits only on valid VM requests */
  2175. if (active_crtc && global_active_crtc &&
  2176. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2177. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2178. active_crtc != global_active_crtc)) {
  2179. SDE_ERROR(
  2180. "VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2181. catalog->max_trusted_vm_displays,
  2182. commit_crtc_cnt, global_crtc_cnt, DRMID(active_crtc),
  2183. DRMID(global_active_crtc));
  2184. rc = -E2BIG;
  2185. goto end;
  2186. } else if ((new_vm_req == VM_REQ_RELEASE) &&
  2187. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2188. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2189. /*
  2190. * disable idle-pc before releasing the HW
  2191. * allow only specified number of encoders on a given crtc
  2192. */
  2193. SDE_ERROR(
  2194. "VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2195. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC,
  2196. crtc_encoder_cnt);
  2197. rc = -EINVAL;
  2198. goto end;
  2199. }
  2200. if ((new_vm_req == VM_REQ_ACQUIRE) && !vm_ops->vm_owns_hw(sde_kms)) {
  2201. rc = vm_ops->vm_acquire(sde_kms);
  2202. if (rc) {
  2203. SDE_ERROR(
  2204. "VM acquire failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2205. old_vm_req, new_vm_req,
  2206. vm_ops->vm_owns_hw(sde_kms), rc);
  2207. goto end;
  2208. }
  2209. if (vm_ops->vm_resource_init)
  2210. rc = vm_ops->vm_resource_init(sde_kms, state);
  2211. }
  2212. end:
  2213. sde_vm_unlock(sde_kms);
  2214. return rc;
  2215. }
  2216. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2217. struct drm_atomic_state *state)
  2218. {
  2219. struct sde_kms *sde_kms;
  2220. struct drm_device *dev;
  2221. struct drm_crtc *crtc;
  2222. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2223. struct drm_crtc_state *crtc_state;
  2224. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2225. bool sec_session = false, global_sec_session = false;
  2226. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2227. int i;
  2228. if (!kms || !state) {
  2229. return -EINVAL;
  2230. SDE_ERROR("invalid arguments\n");
  2231. }
  2232. sde_kms = to_sde_kms(kms);
  2233. dev = sde_kms->dev;
  2234. /* iterate state object for active secure/non-secure crtc */
  2235. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2236. if (!crtc_state->active)
  2237. continue;
  2238. active_crtc_cnt++;
  2239. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2240. &fb_sec, &fb_sec_dir);
  2241. if (fb_sec_dir)
  2242. sec_session = true;
  2243. cur_crtc = crtc;
  2244. }
  2245. /* iterate global list for active and secure/non-secure crtc */
  2246. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2247. if (!crtc->state->active)
  2248. continue;
  2249. global_active_crtc_cnt++;
  2250. /* update only when crtc is not the same as current crtc */
  2251. if (crtc != cur_crtc) {
  2252. fb_ns = fb_sec = fb_sec_dir = 0;
  2253. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2254. &fb_sec, &fb_sec_dir);
  2255. if (fb_sec_dir)
  2256. global_sec_session = true;
  2257. global_crtc = crtc;
  2258. }
  2259. }
  2260. if (!global_sec_session && !sec_session)
  2261. return 0;
  2262. /*
  2263. * - fail crtc commit, if secure-camera/secure-ui session is
  2264. * in-progress in any other display
  2265. * - fail secure-camera/secure-ui crtc commit, if any other display
  2266. * session is in-progress
  2267. */
  2268. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2269. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2270. SDE_ERROR(
  2271. "crtc%d secure check failed global_active:%d active:%d\n",
  2272. cur_crtc ? cur_crtc->base.id : -1,
  2273. global_active_crtc_cnt, active_crtc_cnt);
  2274. return -EPERM;
  2275. /*
  2276. * As only one crtc is allowed during secure session, the crtc
  2277. * in this commit should match with the global crtc
  2278. */
  2279. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2280. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2281. cur_crtc->base.id, sec_session,
  2282. global_crtc->base.id, global_sec_session);
  2283. return -EPERM;
  2284. }
  2285. return 0;
  2286. }
  2287. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2288. struct drm_atomic_state *state)
  2289. {
  2290. struct drm_crtc *crtc;
  2291. struct drm_crtc_state *new_cstate;
  2292. struct sde_crtc_state *cstate;
  2293. struct sde_vm_ops *vm_ops;
  2294. enum sde_crtc_vm_req vm_req;
  2295. struct sde_kms *sde_kms = to_sde_kms(kms);
  2296. vm_ops = sde_vm_get_ops(sde_kms);
  2297. if (!vm_ops)
  2298. return;
  2299. crtc = sde_kms_vm_get_vm_crtc(state);
  2300. if (!crtc)
  2301. return;
  2302. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2303. cstate = to_sde_crtc_state(new_cstate);
  2304. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2305. if (vm_req != VM_REQ_ACQUIRE)
  2306. return;
  2307. sde_vm_lock(sde_kms);
  2308. if (vm_ops->vm_acquire_fail_handler)
  2309. vm_ops->vm_acquire_fail_handler(sde_kms);
  2310. sde_vm_unlock(sde_kms);
  2311. }
  2312. static int sde_kms_atomic_check(struct msm_kms *kms,
  2313. struct drm_atomic_state *state)
  2314. {
  2315. struct sde_kms *sde_kms;
  2316. struct drm_device *dev;
  2317. int ret;
  2318. if (!kms || !state)
  2319. return -EINVAL;
  2320. sde_kms = to_sde_kms(kms);
  2321. dev = sde_kms->dev;
  2322. SDE_ATRACE_BEGIN("atomic_check");
  2323. if (sde_kms_is_suspend_blocked(dev)) {
  2324. SDE_DEBUG("suspended, skip atomic_check\n");
  2325. ret = -EBUSY;
  2326. goto end;
  2327. }
  2328. ret = sde_kms_check_vm_request(kms, state);
  2329. if (ret) {
  2330. SDE_ERROR("vm switch request checks failed\n");
  2331. goto end;
  2332. }
  2333. ret = drm_atomic_helper_check(dev, state);
  2334. if (ret)
  2335. goto vm_clean_up;
  2336. /*
  2337. * Check if any secure transition(moving CRTC between secure and
  2338. * non-secure state and vice-versa) is allowed or not. when moving
  2339. * to secure state, planes with fb_mode set to dir_translated only can
  2340. * be staged on the CRTC, and only one CRTC can be active during
  2341. * Secure state
  2342. */
  2343. ret = sde_kms_check_secure_transition(kms, state);
  2344. if (ret)
  2345. goto vm_clean_up;
  2346. goto end;
  2347. vm_clean_up:
  2348. sde_kms_vm_res_release(kms, state);
  2349. end:
  2350. SDE_ATRACE_END("atomic_check");
  2351. return ret;
  2352. }
  2353. static struct msm_gem_address_space*
  2354. _sde_kms_get_address_space(struct msm_kms *kms,
  2355. unsigned int domain)
  2356. {
  2357. struct sde_kms *sde_kms;
  2358. if (!kms) {
  2359. SDE_ERROR("invalid kms\n");
  2360. return NULL;
  2361. }
  2362. sde_kms = to_sde_kms(kms);
  2363. if (!sde_kms) {
  2364. SDE_ERROR("invalid sde_kms\n");
  2365. return NULL;
  2366. }
  2367. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2368. return NULL;
  2369. return (sde_kms->aspace[domain] &&
  2370. sde_kms->aspace[domain]->domain_attached) ?
  2371. sde_kms->aspace[domain] : NULL;
  2372. }
  2373. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2374. unsigned int domain)
  2375. {
  2376. struct sde_kms *sde_kms;
  2377. struct msm_gem_address_space *aspace;
  2378. if (!kms) {
  2379. SDE_ERROR("invalid kms\n");
  2380. return NULL;
  2381. }
  2382. sde_kms = to_sde_kms(kms);
  2383. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2384. SDE_ERROR("invalid params\n");
  2385. return NULL;
  2386. }
  2387. aspace = _sde_kms_get_address_space(kms, domain);
  2388. return (aspace && aspace->domain_attached) ?
  2389. msm_gem_get_aspace_device(aspace) : NULL;
  2390. }
  2391. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2392. {
  2393. struct drm_device *dev = NULL;
  2394. struct sde_kms *sde_kms = NULL;
  2395. struct drm_connector *connector = NULL;
  2396. struct drm_connector_list_iter conn_iter;
  2397. struct sde_connector *sde_conn = NULL;
  2398. if (!kms) {
  2399. SDE_ERROR("invalid kms\n");
  2400. return;
  2401. }
  2402. sde_kms = to_sde_kms(kms);
  2403. dev = sde_kms->dev;
  2404. if (!dev) {
  2405. SDE_ERROR("invalid device\n");
  2406. return;
  2407. }
  2408. if (!dev->mode_config.poll_enabled)
  2409. return;
  2410. mutex_lock(&dev->mode_config.mutex);
  2411. drm_connector_list_iter_begin(dev, &conn_iter);
  2412. drm_for_each_connector_iter(connector, &conn_iter) {
  2413. /* Only handle HPD capable connectors. */
  2414. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2415. continue;
  2416. sde_conn = to_sde_connector(connector);
  2417. if (sde_conn->ops.post_open)
  2418. sde_conn->ops.post_open(&sde_conn->base,
  2419. sde_conn->display);
  2420. }
  2421. drm_connector_list_iter_end(&conn_iter);
  2422. mutex_unlock(&dev->mode_config.mutex);
  2423. }
  2424. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2425. struct sde_splash_display *splash_display,
  2426. struct drm_crtc *crtc)
  2427. {
  2428. struct msm_drm_private *priv;
  2429. struct drm_plane *plane;
  2430. struct sde_splash_mem *splash;
  2431. struct sde_splash_mem *demura;
  2432. struct sde_plane_state *pstate;
  2433. enum sde_sspp plane_id;
  2434. bool is_virtual;
  2435. int i, j;
  2436. if (!sde_kms || !splash_display || !crtc) {
  2437. SDE_ERROR("invalid input args\n");
  2438. return -EINVAL;
  2439. }
  2440. priv = sde_kms->dev->dev_private;
  2441. for (i = 0; i < priv->num_planes; i++) {
  2442. plane = priv->planes[i];
  2443. plane_id = sde_plane_pipe(plane);
  2444. is_virtual = is_sde_plane_virtual(plane);
  2445. splash = splash_display->splash;
  2446. demura = splash_display->demura;
  2447. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2448. if ((plane_id != splash_display->pipes[j].sspp) ||
  2449. (splash_display->pipes[j].is_virtual
  2450. != is_virtual))
  2451. continue;
  2452. if (splash && sde_plane_validate_src_addr(plane,
  2453. splash->splash_buf_base,
  2454. splash->splash_buf_size)) {
  2455. if (!demura || sde_plane_validate_src_addr(
  2456. plane, demura->splash_buf_base,
  2457. demura->splash_buf_size)) {
  2458. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2459. plane_id, DRMID(crtc));
  2460. }
  2461. }
  2462. plane->state->crtc = crtc;
  2463. crtc->state->plane_mask |= drm_plane_mask(plane);
  2464. pstate = to_sde_plane_state(plane->state);
  2465. pstate->cont_splash_populated = true;
  2466. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2467. DRMID(crtc), plane_id, is_virtual);
  2468. }
  2469. }
  2470. return 0;
  2471. }
  2472. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2473. struct dsi_display *dsi_display)
  2474. {
  2475. void *display;
  2476. struct drm_encoder *encoder = NULL;
  2477. struct msm_display_info info;
  2478. struct drm_device *dev;
  2479. struct sde_kms *sde_kms;
  2480. struct drm_connector_list_iter conn_iter;
  2481. struct drm_connector *connector = NULL;
  2482. struct sde_connector *sde_conn = NULL;
  2483. int rc = 0;
  2484. sde_kms = to_sde_kms(kms);
  2485. dev = sde_kms->dev;
  2486. display = dsi_display;
  2487. if (dsi_display) {
  2488. if (dsi_display->bridge->base.encoder) {
  2489. encoder = dsi_display->bridge->base.encoder;
  2490. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2491. }
  2492. memset(&info, 0x0, sizeof(info));
  2493. rc = dsi_display_get_info(NULL, &info, display);
  2494. if (rc) {
  2495. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2496. __func__, rc);
  2497. encoder = NULL;
  2498. }
  2499. }
  2500. drm_connector_list_iter_begin(dev, &conn_iter);
  2501. drm_for_each_connector_iter(connector, &conn_iter) {
  2502. struct drm_encoder *c_encoder;
  2503. drm_connector_for_each_possible_encoder(connector,
  2504. c_encoder)
  2505. break;
  2506. if (!c_encoder) {
  2507. SDE_ERROR("c_encoder not found\n");
  2508. return -EINVAL;
  2509. }
  2510. /**
  2511. * Inform cont_splash is disabled to each interface/connector.
  2512. * This is currently supported for DSI interface.
  2513. */
  2514. sde_conn = to_sde_connector(connector);
  2515. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2516. if (!dsi_display || !encoder) {
  2517. sde_conn->ops.cont_splash_res_disable
  2518. (sde_conn->display);
  2519. } else if (c_encoder->base.id == encoder->base.id) {
  2520. /**
  2521. * This handles dual DSI
  2522. * configuration where one DSI
  2523. * interface has cont_splash
  2524. * enabled and the other doesn't.
  2525. */
  2526. sde_conn->ops.cont_splash_res_disable
  2527. (sde_conn->display);
  2528. break;
  2529. }
  2530. }
  2531. }
  2532. drm_connector_list_iter_end(&conn_iter);
  2533. return 0;
  2534. }
  2535. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2536. {
  2537. int i;
  2538. void *display;
  2539. struct dsi_display *dsi_display;
  2540. struct drm_encoder *encoder;
  2541. if (!sde_kms)
  2542. return -EINVAL;
  2543. if (!sde_in_trusted_vm(sde_kms))
  2544. return 0;
  2545. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2546. display = sde_kms->dsi_displays[i];
  2547. dsi_display = (struct dsi_display *)display;
  2548. if (!dsi_display->bridge->base.encoder) {
  2549. SDE_ERROR("no encoder on dsi display:%d", i);
  2550. return -EINVAL;
  2551. }
  2552. encoder = dsi_display->bridge->base.encoder;
  2553. encoder->possible_crtcs = 1 << i;
  2554. SDE_DEBUG(
  2555. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2556. encoder->index, encoder->base.id,
  2557. encoder->name, encoder->possible_crtcs);
  2558. }
  2559. return 0;
  2560. }
  2561. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2562. struct sde_kms *sde_kms, struct drm_connector *connector,
  2563. struct drm_atomic_state *state)
  2564. {
  2565. struct drm_display_mode *mode, *cur_mode = NULL;
  2566. struct drm_crtc *crtc;
  2567. struct drm_crtc_state *new_cstate, *old_cstate;
  2568. u32 i = 0;
  2569. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2570. list_for_each_entry(mode, &connector->modes, head) {
  2571. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2572. cur_mode = mode;
  2573. break;
  2574. }
  2575. }
  2576. } else if (state) {
  2577. /* get the mode from first atomic_check phase for trusted_vm*/
  2578. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2579. new_cstate, i) {
  2580. if (!new_cstate->active && !old_cstate->active)
  2581. continue;
  2582. list_for_each_entry(mode, &connector->modes, head) {
  2583. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2584. cur_mode = mode;
  2585. break;
  2586. }
  2587. }
  2588. }
  2589. }
  2590. return cur_mode;
  2591. }
  2592. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2593. struct drm_atomic_state *state)
  2594. {
  2595. void *display;
  2596. struct dsi_display *dsi_display;
  2597. struct msm_display_info info;
  2598. struct drm_encoder *encoder = NULL;
  2599. struct drm_crtc *crtc = NULL;
  2600. int i, rc = 0;
  2601. struct drm_display_mode *drm_mode = NULL;
  2602. struct drm_device *dev;
  2603. struct msm_drm_private *priv;
  2604. struct sde_kms *sde_kms;
  2605. struct drm_connector_list_iter conn_iter;
  2606. struct drm_connector *connector = NULL;
  2607. struct sde_connector *sde_conn = NULL;
  2608. struct sde_splash_display *splash_display;
  2609. if (!kms) {
  2610. SDE_ERROR("invalid kms\n");
  2611. return -EINVAL;
  2612. }
  2613. sde_kms = to_sde_kms(kms);
  2614. dev = sde_kms->dev;
  2615. if (!dev) {
  2616. SDE_ERROR("invalid device\n");
  2617. return -EINVAL;
  2618. }
  2619. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2620. if (rc) {
  2621. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2622. return -EINVAL;
  2623. }
  2624. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2625. && (!sde_kms->splash_data.num_splash_regions)) ||
  2626. !sde_kms->splash_data.num_splash_displays) {
  2627. DRM_INFO("cont_splash feature not enabled\n");
  2628. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2629. return rc;
  2630. }
  2631. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2632. sde_kms->splash_data.num_splash_displays,
  2633. sde_kms->dsi_display_count);
  2634. /* dsi */
  2635. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2636. struct sde_crtc_state *cstate;
  2637. struct sde_connector_state *conn_state;
  2638. display = sde_kms->dsi_displays[i];
  2639. dsi_display = (struct dsi_display *)display;
  2640. splash_display = &sde_kms->splash_data.splash_display[i];
  2641. if (!splash_display->cont_splash_enabled) {
  2642. SDE_DEBUG("display->name = %s splash not enabled\n",
  2643. dsi_display->name);
  2644. sde_kms_inform_cont_splash_res_disable(kms,
  2645. dsi_display);
  2646. continue;
  2647. }
  2648. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2649. if (dsi_display->bridge->base.encoder) {
  2650. encoder = dsi_display->bridge->base.encoder;
  2651. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2652. }
  2653. memset(&info, 0x0, sizeof(info));
  2654. rc = dsi_display_get_info(NULL, &info, display);
  2655. if (rc) {
  2656. SDE_ERROR("dsi get_info %d failed\n", i);
  2657. encoder = NULL;
  2658. continue;
  2659. }
  2660. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2661. ((info.is_connected) ? "true" : "false"),
  2662. info.display_type);
  2663. if (!encoder) {
  2664. SDE_ERROR("encoder not initialized\n");
  2665. return -EINVAL;
  2666. }
  2667. priv = sde_kms->dev->dev_private;
  2668. encoder->crtc = priv->crtcs[i];
  2669. crtc = encoder->crtc;
  2670. splash_display->encoder = encoder;
  2671. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2672. i, crtc->index, crtc->base.id, encoder->index,
  2673. encoder->base.id);
  2674. mutex_lock(&dev->mode_config.mutex);
  2675. drm_connector_list_iter_begin(dev, &conn_iter);
  2676. drm_for_each_connector_iter(connector, &conn_iter) {
  2677. struct drm_encoder *c_encoder;
  2678. drm_connector_for_each_possible_encoder(connector,
  2679. c_encoder)
  2680. break;
  2681. if (!c_encoder) {
  2682. SDE_ERROR("c_encoder not found\n");
  2683. mutex_unlock(&dev->mode_config.mutex);
  2684. return -EINVAL;
  2685. }
  2686. /**
  2687. * SDE_KMS doesn't attach more than one encoder to
  2688. * a DSI connector. So it is safe to check only with
  2689. * the first encoder entry. Revisit this logic if we
  2690. * ever have to support continuous splash for
  2691. * external displays in MST configuration.
  2692. */
  2693. if (c_encoder->base.id == encoder->base.id)
  2694. break;
  2695. }
  2696. drm_connector_list_iter_end(&conn_iter);
  2697. if (!connector) {
  2698. SDE_ERROR("connector not initialized\n");
  2699. mutex_unlock(&dev->mode_config.mutex);
  2700. return -EINVAL;
  2701. }
  2702. mutex_unlock(&dev->mode_config.mutex);
  2703. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2704. crtc->state->connector_mask = drm_connector_mask(connector);
  2705. connector->state->crtc = crtc;
  2706. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2707. if (!drm_mode) {
  2708. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2709. sde_kms->splash_data.type);
  2710. return -EINVAL;
  2711. }
  2712. SDE_DEBUG(
  2713. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2714. drm_mode->name, drm_mode->type,
  2715. drm_mode->flags, sde_kms->splash_data.type);
  2716. /* Update CRTC drm structure */
  2717. crtc->state->active = true;
  2718. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2719. if (rc) {
  2720. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2721. return rc;
  2722. }
  2723. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2724. drm_mode_copy(&crtc->mode, drm_mode);
  2725. cstate = to_sde_crtc_state(crtc->state);
  2726. cstate->cont_splash_populated = true;
  2727. /* Update encoder structure */
  2728. sde_encoder_update_caps_for_cont_splash(encoder,
  2729. splash_display, true);
  2730. sde_crtc_update_cont_splash_settings(crtc);
  2731. sde_conn = to_sde_connector(connector);
  2732. if (sde_conn && sde_conn->ops.cont_splash_config)
  2733. sde_conn->ops.cont_splash_config(sde_conn->display);
  2734. conn_state = to_sde_connector_state(connector->state);
  2735. conn_state->cont_splash_populated = true;
  2736. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2737. splash_display, crtc);
  2738. if (rc) {
  2739. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2740. return rc;
  2741. }
  2742. }
  2743. return rc;
  2744. }
  2745. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2746. {
  2747. struct sde_kms *sde_kms;
  2748. if (!kms) {
  2749. SDE_ERROR("invalid kms\n");
  2750. return false;
  2751. }
  2752. sde_kms = to_sde_kms(kms);
  2753. return sde_kms->splash_data.num_splash_displays;
  2754. }
  2755. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2756. const struct drm_display_mode *mode,
  2757. const struct msm_resource_caps_info *res, u32 *num_lm)
  2758. {
  2759. struct sde_kms *sde_kms;
  2760. s64 mode_clock_hz = 0;
  2761. s64 max_mdp_clock_hz = 0;
  2762. s64 max_lm_width = 0;
  2763. s64 hdisplay_fp = 0;
  2764. s64 htotal_fp = 0;
  2765. s64 vtotal_fp = 0;
  2766. s64 vrefresh_fp = 0;
  2767. s64 mdp_fudge_factor = 0;
  2768. s64 num_lm_fp = 0;
  2769. s64 lm_clk_fp = 0;
  2770. s64 lm_width_fp = 0;
  2771. int rc = 0;
  2772. if (!num_lm) {
  2773. SDE_ERROR("invalid num_lm pointer\n");
  2774. return -EINVAL;
  2775. }
  2776. /* default to 1 layer mixer */
  2777. *num_lm = 1;
  2778. if (!kms || !mode || !res) {
  2779. SDE_ERROR("invalid input args\n");
  2780. return -EINVAL;
  2781. }
  2782. sde_kms = to_sde_kms(kms);
  2783. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2784. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2785. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2786. htotal_fp = drm_int2fixp(mode->htotal);
  2787. vtotal_fp = drm_int2fixp(mode->vtotal);
  2788. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2789. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2790. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2791. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2792. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2793. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2794. if (mode_clock_hz > max_mdp_clock_hz ||
  2795. hdisplay_fp > max_lm_width) {
  2796. *num_lm = 0;
  2797. do {
  2798. *num_lm += 2;
  2799. num_lm_fp = drm_int2fixp(*num_lm);
  2800. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2801. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2802. if (*num_lm > 4) {
  2803. rc = -EINVAL;
  2804. goto error;
  2805. }
  2806. } while (lm_clk_fp > max_mdp_clock_hz ||
  2807. lm_width_fp > max_lm_width);
  2808. mode_clock_hz = lm_clk_fp;
  2809. }
  2810. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2811. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2812. *num_lm, drm_fixp2int(mode_clock_hz),
  2813. sde_kms->perf.max_core_clk_rate);
  2814. return 0;
  2815. error:
  2816. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2817. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2818. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2819. *num_lm, drm_fixp2int(mode_clock_hz),
  2820. sde_kms->perf.max_core_clk_rate);
  2821. return rc;
  2822. }
  2823. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2824. u32 hdisplay, u32 *num_dsc)
  2825. {
  2826. struct sde_kms *sde_kms;
  2827. uint32_t max_dsc_width;
  2828. if (!num_dsc) {
  2829. SDE_ERROR("invalid num_dsc pointer\n");
  2830. return -EINVAL;
  2831. }
  2832. *num_dsc = 0;
  2833. if (!kms || !hdisplay) {
  2834. SDE_ERROR("invalid input args\n");
  2835. return -EINVAL;
  2836. }
  2837. sde_kms = to_sde_kms(kms);
  2838. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2839. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2840. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2841. hdisplay, max_dsc_width,
  2842. *num_dsc);
  2843. return 0;
  2844. }
  2845. static void _sde_kms_null_commit(struct drm_device *dev,
  2846. struct drm_encoder *enc)
  2847. {
  2848. struct drm_modeset_acquire_ctx ctx;
  2849. struct drm_connector *conn = NULL;
  2850. struct drm_connector *tmp_conn = NULL;
  2851. struct drm_connector_list_iter conn_iter;
  2852. struct drm_atomic_state *state = NULL;
  2853. struct drm_crtc_state *crtc_state = NULL;
  2854. struct drm_connector_state *conn_state = NULL;
  2855. int retry_cnt = 0;
  2856. int ret = 0;
  2857. drm_modeset_acquire_init(&ctx, 0);
  2858. retry:
  2859. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2860. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2861. drm_modeset_backoff(&ctx);
  2862. retry_cnt++;
  2863. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2864. goto retry;
  2865. } else if (WARN_ON(ret)) {
  2866. goto end;
  2867. }
  2868. state = drm_atomic_state_alloc(dev);
  2869. if (!state) {
  2870. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2871. goto end;
  2872. }
  2873. state->acquire_ctx = &ctx;
  2874. drm_connector_list_iter_begin(dev, &conn_iter);
  2875. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2876. if (enc == tmp_conn->state->best_encoder) {
  2877. conn = tmp_conn;
  2878. break;
  2879. }
  2880. }
  2881. drm_connector_list_iter_end(&conn_iter);
  2882. if (!conn) {
  2883. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2884. goto end;
  2885. }
  2886. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2887. conn_state = drm_atomic_get_connector_state(state, conn);
  2888. if (IS_ERR(conn_state)) {
  2889. SDE_ERROR("error %d getting connector %d state\n",
  2890. ret, DRMID(conn));
  2891. goto end;
  2892. }
  2893. crtc_state->active = true;
  2894. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2895. if (ret)
  2896. SDE_ERROR("error %d setting the crtc\n", ret);
  2897. ret = drm_atomic_commit(state);
  2898. if (ret)
  2899. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2900. end:
  2901. if (state)
  2902. drm_atomic_state_put(state);
  2903. drm_modeset_drop_locks(&ctx);
  2904. drm_modeset_acquire_fini(&ctx);
  2905. }
  2906. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2907. const int32_t connector_id)
  2908. {
  2909. struct drm_connector_list_iter conn_iter;
  2910. struct drm_connector *conn;
  2911. struct drm_encoder *drm_enc;
  2912. drm_connector_list_iter_begin(dev, &conn_iter);
  2913. drm_for_each_connector_iter(conn, &conn_iter) {
  2914. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2915. connector_id != conn->base.id)
  2916. continue;
  2917. if (conn->state && conn->state->best_encoder)
  2918. drm_enc = conn->state->best_encoder;
  2919. else
  2920. drm_enc = conn->encoder;
  2921. if (drm_enc)
  2922. sde_encoder_early_wakeup(drm_enc);
  2923. }
  2924. drm_connector_list_iter_end(&conn_iter);
  2925. }
  2926. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2927. struct device *dev)
  2928. {
  2929. int i, ret, crtc_id = 0;
  2930. struct drm_device *ddev = dev_get_drvdata(dev);
  2931. struct drm_connector *conn;
  2932. struct drm_connector_list_iter conn_iter;
  2933. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2934. drm_connector_list_iter_begin(ddev, &conn_iter);
  2935. drm_for_each_connector_iter(conn, &conn_iter) {
  2936. uint64_t lp;
  2937. lp = sde_connector_get_lp(conn);
  2938. if (lp != SDE_MODE_DPMS_LP2)
  2939. continue;
  2940. if (sde_encoder_in_clone_mode(conn->encoder))
  2941. continue;
  2942. ret = sde_encoder_wait_for_event(conn->encoder,
  2943. MSM_ENC_TX_COMPLETE);
  2944. if (ret && ret != -EWOULDBLOCK) {
  2945. SDE_ERROR(
  2946. "[conn: %d] wait for commit done returned %d\n",
  2947. conn->base.id, ret);
  2948. } else if (!ret) {
  2949. crtc_id = drm_crtc_index(conn->state->crtc);
  2950. if (priv->event_thread[crtc_id].thread)
  2951. kthread_flush_worker(
  2952. &priv->event_thread[crtc_id].worker);
  2953. sde_encoder_idle_request(conn->encoder);
  2954. }
  2955. }
  2956. drm_connector_list_iter_end(&conn_iter);
  2957. for (i = 0; i < priv->num_crtcs; i++) {
  2958. if (priv->disp_thread[i].thread)
  2959. kthread_flush_worker(
  2960. &priv->disp_thread[i].worker);
  2961. if (priv->event_thread[i].thread)
  2962. kthread_flush_worker(
  2963. &priv->event_thread[i].worker);
  2964. }
  2965. kthread_flush_worker(&priv->pp_event_worker);
  2966. }
  2967. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_crtc_state *c_state)
  2968. {
  2969. return sde_crtc_get_msm_mode(c_state);
  2970. }
  2971. static int sde_kms_pm_suspend(struct device *dev)
  2972. {
  2973. struct drm_device *ddev;
  2974. struct drm_modeset_acquire_ctx ctx;
  2975. struct drm_connector *conn;
  2976. struct drm_encoder *enc;
  2977. struct drm_connector_list_iter conn_iter;
  2978. struct drm_atomic_state *state = NULL;
  2979. struct sde_kms *sde_kms;
  2980. int ret = 0, num_crtcs = 0;
  2981. if (!dev)
  2982. return -EINVAL;
  2983. ddev = dev_get_drvdata(dev);
  2984. if (!ddev || !ddev_to_msm_kms(ddev))
  2985. return -EINVAL;
  2986. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2987. SDE_EVT32(0);
  2988. /* disable hot-plug polling */
  2989. drm_kms_helper_poll_disable(ddev);
  2990. /* if a display stuck in CS trigger a null commit to complete handoff */
  2991. drm_for_each_encoder(enc, ddev) {
  2992. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2993. _sde_kms_null_commit(ddev, enc);
  2994. }
  2995. /* acquire modeset lock(s) */
  2996. drm_modeset_acquire_init(&ctx, 0);
  2997. retry:
  2998. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2999. if (ret)
  3000. goto unlock;
  3001. /* save current state for resume */
  3002. if (sde_kms->suspend_state)
  3003. drm_atomic_state_put(sde_kms->suspend_state);
  3004. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3005. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3006. ret = PTR_ERR(sde_kms->suspend_state);
  3007. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3008. sde_kms->suspend_state = NULL;
  3009. goto unlock;
  3010. }
  3011. /* create atomic state to disable all CRTCs */
  3012. state = drm_atomic_state_alloc(ddev);
  3013. if (!state) {
  3014. ret = -ENOMEM;
  3015. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3016. goto unlock;
  3017. }
  3018. state->acquire_ctx = &ctx;
  3019. drm_connector_list_iter_begin(ddev, &conn_iter);
  3020. drm_for_each_connector_iter(conn, &conn_iter) {
  3021. struct drm_crtc_state *crtc_state;
  3022. uint64_t lp;
  3023. if (!conn->state || !conn->state->crtc ||
  3024. conn->dpms != DRM_MODE_DPMS_ON ||
  3025. sde_encoder_in_clone_mode(conn->encoder))
  3026. continue;
  3027. lp = sde_connector_get_lp(conn);
  3028. if (lp == SDE_MODE_DPMS_LP1) {
  3029. /* transition LP1->LP2 on pm suspend */
  3030. ret = sde_connector_set_property_for_commit(conn, state,
  3031. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3032. if (ret) {
  3033. DRM_ERROR("failed to set lp2 for conn %d\n",
  3034. conn->base.id);
  3035. drm_connector_list_iter_end(&conn_iter);
  3036. goto unlock;
  3037. }
  3038. }
  3039. if (lp != SDE_MODE_DPMS_LP2) {
  3040. /* force CRTC to be inactive */
  3041. crtc_state = drm_atomic_get_crtc_state(state,
  3042. conn->state->crtc);
  3043. if (IS_ERR_OR_NULL(crtc_state)) {
  3044. DRM_ERROR("failed to get crtc %d state\n",
  3045. conn->state->crtc->base.id);
  3046. drm_connector_list_iter_end(&conn_iter);
  3047. goto unlock;
  3048. }
  3049. if (lp != SDE_MODE_DPMS_LP1)
  3050. crtc_state->active = false;
  3051. ++num_crtcs;
  3052. }
  3053. }
  3054. drm_connector_list_iter_end(&conn_iter);
  3055. /* check for nothing to do */
  3056. if (num_crtcs == 0) {
  3057. DRM_DEBUG("all crtcs are already in the off state\n");
  3058. sde_kms->suspend_block = true;
  3059. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3060. goto unlock;
  3061. }
  3062. /* commit the "disable all" state */
  3063. ret = drm_atomic_commit(state);
  3064. if (ret < 0) {
  3065. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3066. goto unlock;
  3067. }
  3068. sde_kms->suspend_block = true;
  3069. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3070. unlock:
  3071. if (state) {
  3072. drm_atomic_state_put(state);
  3073. state = NULL;
  3074. }
  3075. if (ret == -EDEADLK) {
  3076. drm_modeset_backoff(&ctx);
  3077. goto retry;
  3078. }
  3079. drm_modeset_drop_locks(&ctx);
  3080. drm_modeset_acquire_fini(&ctx);
  3081. /*
  3082. * pm runtime driver avoids multiple runtime_suspend API call by
  3083. * checking runtime_status. However, this call helps when there is a
  3084. * race condition between pm_suspend call and doze_suspend/power_off
  3085. * commit. It removes the extra vote from suspend and adds it back
  3086. * later to allow power collapse during pm_suspend call
  3087. */
  3088. pm_runtime_put_sync(dev);
  3089. pm_runtime_get_noresume(dev);
  3090. /* dump clock state before entering suspend */
  3091. if (sde_kms->pm_suspend_clk_dump)
  3092. _sde_kms_dump_clks_state(sde_kms);
  3093. return ret;
  3094. }
  3095. static int sde_kms_pm_resume(struct device *dev)
  3096. {
  3097. struct drm_device *ddev;
  3098. struct sde_kms *sde_kms;
  3099. struct drm_modeset_acquire_ctx ctx;
  3100. int ret, i;
  3101. if (!dev)
  3102. return -EINVAL;
  3103. ddev = dev_get_drvdata(dev);
  3104. if (!ddev || !ddev_to_msm_kms(ddev))
  3105. return -EINVAL;
  3106. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3107. SDE_EVT32(sde_kms->suspend_state != NULL);
  3108. drm_mode_config_reset(ddev);
  3109. drm_modeset_acquire_init(&ctx, 0);
  3110. retry:
  3111. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3112. if (ret == -EDEADLK) {
  3113. drm_modeset_backoff(&ctx);
  3114. goto retry;
  3115. } else if (WARN_ON(ret)) {
  3116. goto end;
  3117. }
  3118. sde_kms->suspend_block = false;
  3119. if (sde_kms->suspend_state) {
  3120. sde_kms->suspend_state->acquire_ctx = &ctx;
  3121. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3122. ret = drm_atomic_helper_commit_duplicated_state(
  3123. sde_kms->suspend_state, &ctx);
  3124. if (ret != -EDEADLK)
  3125. break;
  3126. drm_modeset_backoff(&ctx);
  3127. }
  3128. if (ret < 0)
  3129. DRM_ERROR("failed to restore state, %d\n", ret);
  3130. drm_atomic_state_put(sde_kms->suspend_state);
  3131. sde_kms->suspend_state = NULL;
  3132. }
  3133. end:
  3134. drm_modeset_drop_locks(&ctx);
  3135. drm_modeset_acquire_fini(&ctx);
  3136. /* enable hot-plug polling */
  3137. drm_kms_helper_poll_enable(ddev);
  3138. return 0;
  3139. }
  3140. static const struct msm_kms_funcs kms_funcs = {
  3141. .hw_init = sde_kms_hw_init,
  3142. .postinit = sde_kms_postinit,
  3143. .irq_preinstall = sde_irq_preinstall,
  3144. .irq_postinstall = sde_irq_postinstall,
  3145. .irq_uninstall = sde_irq_uninstall,
  3146. .irq = sde_irq,
  3147. .lastclose = sde_kms_lastclose,
  3148. .prepare_fence = sde_kms_prepare_fence,
  3149. .prepare_commit = sde_kms_prepare_commit,
  3150. .commit = sde_kms_commit,
  3151. .complete_commit = sde_kms_complete_commit,
  3152. .get_msm_mode = sde_kms_get_msm_mode,
  3153. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3154. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3155. .check_modified_format = sde_format_check_modified_format,
  3156. .atomic_check = sde_kms_atomic_check,
  3157. .get_format = sde_get_msm_format,
  3158. .round_pixclk = sde_kms_round_pixclk,
  3159. .display_early_wakeup = sde_kms_display_early_wakeup,
  3160. .pm_suspend = sde_kms_pm_suspend,
  3161. .pm_resume = sde_kms_pm_resume,
  3162. .destroy = sde_kms_destroy,
  3163. .debugfs_destroy = sde_kms_debugfs_destroy,
  3164. .cont_splash_config = sde_kms_cont_splash_config,
  3165. .register_events = _sde_kms_register_events,
  3166. .get_address_space = _sde_kms_get_address_space,
  3167. .get_address_space_device = _sde_kms_get_address_space_device,
  3168. .postopen = _sde_kms_post_open,
  3169. .check_for_splash = sde_kms_check_for_splash,
  3170. .get_mixer_count = sde_kms_get_mixer_count,
  3171. .get_dsc_count = sde_kms_get_dsc_count,
  3172. };
  3173. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3174. {
  3175. int i;
  3176. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3177. if (!sde_kms->aspace[i])
  3178. continue;
  3179. msm_gem_address_space_put(sde_kms->aspace[i]);
  3180. sde_kms->aspace[i] = NULL;
  3181. }
  3182. return 0;
  3183. }
  3184. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3185. {
  3186. struct msm_mmu *mmu;
  3187. int i, ret;
  3188. int early_map = 0;
  3189. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3190. return -EINVAL;
  3191. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3192. struct msm_gem_address_space *aspace;
  3193. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3194. if (IS_ERR(mmu)) {
  3195. ret = PTR_ERR(mmu);
  3196. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3197. i, ret);
  3198. continue;
  3199. }
  3200. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3201. mmu, "sde");
  3202. if (IS_ERR(aspace)) {
  3203. ret = PTR_ERR(aspace);
  3204. mmu->funcs->destroy(mmu);
  3205. goto fail;
  3206. }
  3207. sde_kms->aspace[i] = aspace;
  3208. aspace->domain_attached = true;
  3209. /* Mapping splash memory block */
  3210. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3211. sde_kms->splash_data.num_splash_regions) {
  3212. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3213. if (ret) {
  3214. SDE_ERROR("failed to map ret:%d\n", ret);
  3215. goto early_map_fail;
  3216. }
  3217. }
  3218. /*
  3219. * disable early-map which would have been enabled during
  3220. * bootup by smmu through the device-tree hint for cont-spash
  3221. */
  3222. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3223. &early_map);
  3224. if (ret) {
  3225. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3226. ret, early_map);
  3227. goto early_map_fail;
  3228. }
  3229. }
  3230. sde_kms->base.aspace = sde_kms->aspace[0];
  3231. return 0;
  3232. early_map_fail:
  3233. _sde_kms_unmap_all_splash_regions(sde_kms);
  3234. fail:
  3235. _sde_kms_mmu_destroy(sde_kms);
  3236. return ret;
  3237. }
  3238. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3239. {
  3240. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3241. return;
  3242. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3243. }
  3244. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3245. {
  3246. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3247. return;
  3248. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3249. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3250. sde_kms->catalog);
  3251. }
  3252. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3253. {
  3254. struct sde_vbif_set_qos_params qos_params;
  3255. struct sde_mdss_cfg *catalog;
  3256. if (!sde_kms->catalog)
  3257. return;
  3258. catalog = sde_kms->catalog;
  3259. memset(&qos_params, 0, sizeof(qos_params));
  3260. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3261. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3262. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3263. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3264. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3265. }
  3266. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3267. {
  3268. struct sde_hw_uidle *uidle;
  3269. if (!sde_kms) {
  3270. SDE_ERROR("invalid kms\n");
  3271. return -EINVAL;
  3272. }
  3273. uidle = sde_kms->hw_uidle;
  3274. if (uidle && uidle->ops.active_override_enable)
  3275. uidle->ops.active_override_enable(uidle, enable);
  3276. return 0;
  3277. }
  3278. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3279. {
  3280. struct device *cpu_dev;
  3281. int cpu = 0;
  3282. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3283. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3284. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3285. return;
  3286. }
  3287. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3288. cpu_dev = get_cpu_device(cpu);
  3289. if (!cpu_dev) {
  3290. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3291. cpu);
  3292. continue;
  3293. }
  3294. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3295. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3296. cpu_irq_latency);
  3297. else
  3298. dev_pm_qos_add_request(cpu_dev,
  3299. &sde_kms->pm_qos_irq_req[cpu],
  3300. DEV_PM_QOS_RESUME_LATENCY,
  3301. cpu_irq_latency);
  3302. }
  3303. }
  3304. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3305. {
  3306. struct device *cpu_dev;
  3307. int cpu = 0;
  3308. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3309. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3310. return;
  3311. }
  3312. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3313. cpu_dev = get_cpu_device(cpu);
  3314. if (!cpu_dev) {
  3315. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3316. cpu);
  3317. continue;
  3318. }
  3319. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3320. dev_pm_qos_remove_request(
  3321. &sde_kms->pm_qos_irq_req[cpu]);
  3322. }
  3323. }
  3324. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3325. {
  3326. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3327. mutex_lock(&priv->phandle.phandle_lock);
  3328. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3329. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3330. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3331. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3332. mutex_unlock(&priv->phandle.phandle_lock);
  3333. }
  3334. static void sde_kms_irq_affinity_notify(
  3335. struct irq_affinity_notify *affinity_notify,
  3336. const cpumask_t *mask)
  3337. {
  3338. struct msm_drm_private *priv;
  3339. struct sde_kms *sde_kms = container_of(affinity_notify,
  3340. struct sde_kms, affinity_notify);
  3341. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3342. return;
  3343. priv = sde_kms->dev->dev_private;
  3344. mutex_lock(&priv->phandle.phandle_lock);
  3345. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3346. // save irq cpu mask
  3347. sde_kms->irq_cpu_mask = *mask;
  3348. // request vote with updated irq cpu mask
  3349. if (atomic_read(&sde_kms->irq_vote_count))
  3350. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3351. mutex_unlock(&priv->phandle.phandle_lock);
  3352. }
  3353. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3354. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3355. {
  3356. struct sde_kms *sde_kms = usr;
  3357. struct msm_kms *msm_kms;
  3358. msm_kms = &sde_kms->base;
  3359. if (!sde_kms)
  3360. return;
  3361. SDE_DEBUG("event_type:%d\n", event_type);
  3362. SDE_EVT32_VERBOSE(event_type);
  3363. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3364. sde_irq_update(msm_kms, true);
  3365. sde_kms->first_kickoff = true;
  3366. /**
  3367. * Rotator sid needs to be programmed since uefi doesn't
  3368. * configure it during continuous splash
  3369. */
  3370. sde_kms_init_rot_sid_hw(sde_kms);
  3371. if (sde_kms->splash_data.num_splash_displays ||
  3372. sde_in_trusted_vm(sde_kms))
  3373. return;
  3374. sde_vbif_init_memtypes(sde_kms);
  3375. sde_kms_init_shared_hw(sde_kms);
  3376. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3377. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3378. sde_irq_update(msm_kms, false);
  3379. sde_kms->first_kickoff = false;
  3380. if (sde_in_trusted_vm(sde_kms))
  3381. return;
  3382. _sde_kms_active_override(sde_kms, true);
  3383. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3384. sde_vbif_axi_halt_request(sde_kms);
  3385. }
  3386. }
  3387. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3388. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3389. {
  3390. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3391. int rc = -EINVAL;
  3392. SDE_DEBUG("\n");
  3393. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3394. if (rc > 0)
  3395. rc = 0;
  3396. SDE_EVT32(rc, genpd->device_count);
  3397. return rc;
  3398. }
  3399. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3400. {
  3401. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3402. SDE_DEBUG("\n");
  3403. pm_runtime_put_sync(sde_kms->dev->dev);
  3404. SDE_EVT32(genpd->device_count);
  3405. return 0;
  3406. }
  3407. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3408. {
  3409. int i = 0;
  3410. int ret = 0;
  3411. int count = 0;
  3412. struct device_node *parent, *node;
  3413. struct resource r;
  3414. char node_name[DEMURA_REGION_NAME_MAX];
  3415. struct sde_splash_mem *mem;
  3416. struct sde_splash_display *splash_display;
  3417. if (!data->num_splash_displays) {
  3418. SDE_DEBUG("no splash displays. skipping\n");
  3419. return 0;
  3420. }
  3421. /**
  3422. * It is expected that each active demura block will have
  3423. * its own memory region defined.
  3424. */
  3425. parent = of_find_node_by_path("/reserved-memory");
  3426. for (i = 0; i < data->num_splash_displays; i++) {
  3427. splash_display = &data->splash_display[i];
  3428. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3429. "demura_region_%d", i);
  3430. splash_display->demura = NULL;
  3431. node = of_find_node_by_name(parent, node_name);
  3432. if (!node) {
  3433. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3434. node_name, data->num_splash_displays);
  3435. continue;
  3436. } else if (of_address_to_resource(node, i, &r)) {
  3437. SDE_ERROR("invalid data for:%s\n", node_name);
  3438. ret = -EINVAL;
  3439. break;
  3440. }
  3441. mem = &data->demura_mem[i];
  3442. mem->splash_buf_base = (unsigned long)r.start;
  3443. mem->splash_buf_size = (r.end - r.start) + 1;
  3444. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3445. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3446. (i+1));
  3447. continue;
  3448. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3449. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3450. (i+1), mem->splash_buf_base,
  3451. mem->splash_buf_size);
  3452. continue;
  3453. }
  3454. mem->ref_cnt = 0;
  3455. splash_display->demura = mem;
  3456. count++;
  3457. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3458. mem->splash_buf_base,
  3459. mem->splash_buf_size);
  3460. }
  3461. if (!ret && !count)
  3462. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3463. return ret;
  3464. }
  3465. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3466. {
  3467. int i = 0;
  3468. int ret = 0;
  3469. struct device_node *parent, *node, *node1;
  3470. struct resource r, r1;
  3471. const char *node_name = "splash_region";
  3472. struct sde_splash_mem *mem;
  3473. bool share_splash_mem = false;
  3474. int num_displays, num_regions;
  3475. struct sde_splash_display *splash_display;
  3476. if (!data)
  3477. return -EINVAL;
  3478. memset(data, 0, sizeof(*data));
  3479. parent = of_find_node_by_path("/reserved-memory");
  3480. if (!parent) {
  3481. SDE_ERROR("failed to find reserved-memory node\n");
  3482. return -EINVAL;
  3483. }
  3484. node = of_find_node_by_name(parent, node_name);
  3485. if (!node) {
  3486. SDE_DEBUG("failed to find node %s\n", node_name);
  3487. return -EINVAL;
  3488. }
  3489. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3490. if (!node1)
  3491. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3492. /**
  3493. * Support sharing a single splash memory for all the built in displays
  3494. * and also independent splash region per displays. Incase of
  3495. * independent splash region for each connected display, dtsi node of
  3496. * cont_splash_region should be collection of all memory regions
  3497. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3498. */
  3499. num_displays = dsi_display_get_num_of_displays();
  3500. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3501. data->num_splash_displays = num_displays;
  3502. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3503. if (num_displays > num_regions) {
  3504. share_splash_mem = true;
  3505. pr_info(":%d displays share same splash buf\n", num_displays);
  3506. }
  3507. for (i = 0; i < num_displays; i++) {
  3508. splash_display = &data->splash_display[i];
  3509. if (!i || !share_splash_mem) {
  3510. if (of_address_to_resource(node, i, &r)) {
  3511. SDE_ERROR("invalid data for:%s\n", node_name);
  3512. return -EINVAL;
  3513. }
  3514. mem = &data->splash_mem[i];
  3515. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3516. SDE_DEBUG("failed to find ramdump memory\n");
  3517. mem->ramdump_base = 0;
  3518. mem->ramdump_size = 0;
  3519. } else {
  3520. mem->ramdump_base = (unsigned long)r1.start;
  3521. mem->ramdump_size = (r1.end - r1.start) + 1;
  3522. }
  3523. mem->splash_buf_base = (unsigned long)r.start;
  3524. mem->splash_buf_size = (r.end - r.start) + 1;
  3525. mem->ref_cnt = 0;
  3526. splash_display->splash = mem;
  3527. data->num_splash_regions++;
  3528. } else {
  3529. data->splash_display[i].splash = &data->splash_mem[0];
  3530. }
  3531. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3532. splash_display->splash->splash_buf_base,
  3533. splash_display->splash->splash_buf_size);
  3534. }
  3535. data->type = SDE_SPLASH_HANDOFF;
  3536. ret = _sde_kms_get_demura_plane_data(data);
  3537. return ret;
  3538. }
  3539. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3540. struct platform_device *platformdev)
  3541. {
  3542. int rc = -EINVAL;
  3543. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3544. if (IS_ERR(sde_kms->mmio)) {
  3545. rc = PTR_ERR(sde_kms->mmio);
  3546. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3547. sde_kms->mmio = NULL;
  3548. goto error;
  3549. }
  3550. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3551. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3552. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3553. sde_kms->mmio_len, SDE_DBG_SDE);
  3554. if (rc)
  3555. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3556. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3557. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3558. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3559. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3560. sde_kms->vbif[VBIF_RT] = NULL;
  3561. goto error;
  3562. }
  3563. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3564. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3565. sde_kms->vbif_len[VBIF_RT], SDE_DBG_VBIF_RT);
  3566. if (rc)
  3567. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3568. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3569. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3570. sde_kms->vbif[VBIF_NRT] = NULL;
  3571. SDE_DEBUG("VBIF NRT is not defined");
  3572. } else {
  3573. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3574. }
  3575. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3576. if (IS_ERR(sde_kms->reg_dma)) {
  3577. sde_kms->reg_dma = NULL;
  3578. SDE_DEBUG("REG_DMA is not defined");
  3579. } else {
  3580. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3581. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3582. sde_kms->reg_dma_len, SDE_DBG_LUTDMA);
  3583. if (rc)
  3584. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3585. }
  3586. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3587. if (IS_ERR(sde_kms->sid)) {
  3588. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3589. sde_kms->sid = NULL;
  3590. } else {
  3591. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3592. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3593. sde_kms->sid_len, SDE_DBG_SID);
  3594. if (rc)
  3595. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3596. }
  3597. error:
  3598. return rc;
  3599. }
  3600. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3601. struct sde_kms *sde_kms)
  3602. {
  3603. int rc = 0;
  3604. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3605. sde_kms->genpd.name = dev->unique;
  3606. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3607. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3608. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3609. if (rc < 0) {
  3610. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3611. sde_kms->genpd.name, rc);
  3612. return rc;
  3613. }
  3614. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3615. &sde_kms->genpd);
  3616. if (rc < 0) {
  3617. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3618. sde_kms->genpd.name, rc);
  3619. pm_genpd_remove(&sde_kms->genpd);
  3620. return rc;
  3621. }
  3622. sde_kms->genpd_init = true;
  3623. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3624. }
  3625. return rc;
  3626. }
  3627. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3628. struct drm_device *dev,
  3629. struct msm_drm_private *priv)
  3630. {
  3631. struct sde_rm *rm = NULL;
  3632. int i, rc = -EINVAL;
  3633. sde_kms->catalog = sde_hw_catalog_init(dev);
  3634. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3635. rc = PTR_ERR(sde_kms->catalog);
  3636. if (!sde_kms->catalog)
  3637. rc = -EINVAL;
  3638. SDE_ERROR("catalog init failed: %d\n", rc);
  3639. sde_kms->catalog = NULL;
  3640. goto power_error;
  3641. }
  3642. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3643. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3644. /* initialize power domain if defined */
  3645. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3646. if (rc) {
  3647. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3648. goto genpd_err;
  3649. }
  3650. rc = _sde_kms_mmu_init(sde_kms);
  3651. if (rc) {
  3652. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3653. goto power_error;
  3654. }
  3655. /* Initialize reg dma block which is a singleton */
  3656. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3657. sde_kms->dev);
  3658. if (rc) {
  3659. SDE_ERROR("failed: reg dma init failed\n");
  3660. goto power_error;
  3661. }
  3662. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3663. rm = &sde_kms->rm;
  3664. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3665. sde_kms->dev);
  3666. if (rc) {
  3667. SDE_ERROR("rm init failed: %d\n", rc);
  3668. goto power_error;
  3669. }
  3670. sde_kms->rm_init = true;
  3671. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3672. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3673. rc = PTR_ERR(sde_kms->hw_intr);
  3674. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3675. sde_kms->hw_intr = NULL;
  3676. goto hw_intr_init_err;
  3677. }
  3678. /*
  3679. * Attempt continuous splash handoff only if reserved
  3680. * splash memory is found & release resources on any error
  3681. * in finding display hw config in splash
  3682. */
  3683. if (sde_kms->splash_data.num_splash_regions) {
  3684. struct sde_splash_display *display;
  3685. int ret, display_count =
  3686. sde_kms->splash_data.num_splash_displays;
  3687. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3688. &sde_kms->splash_data, sde_kms->catalog);
  3689. for (i = 0; i < display_count; i++) {
  3690. display = &sde_kms->splash_data.splash_display[i];
  3691. /*
  3692. * free splash region on resource init failure and
  3693. * cont-splash disabled case
  3694. */
  3695. if (!display->cont_splash_enabled || ret)
  3696. _sde_kms_free_splash_display_data(
  3697. sde_kms, display);
  3698. }
  3699. }
  3700. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3701. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3702. rc = PTR_ERR(sde_kms->hw_mdp);
  3703. if (!sde_kms->hw_mdp)
  3704. rc = -EINVAL;
  3705. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3706. sde_kms->hw_mdp = NULL;
  3707. goto power_error;
  3708. }
  3709. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3710. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3711. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3712. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3713. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3714. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3715. if (!sde_kms->hw_vbif[vbif_idx])
  3716. rc = -EINVAL;
  3717. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3718. sde_kms->hw_vbif[vbif_idx] = NULL;
  3719. goto power_error;
  3720. }
  3721. }
  3722. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3723. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3724. sde_kms->mmio_len, sde_kms->catalog);
  3725. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3726. rc = PTR_ERR(sde_kms->hw_uidle);
  3727. if (!sde_kms->hw_uidle)
  3728. rc = -EINVAL;
  3729. /* uidle is optional, so do not make it a fatal error */
  3730. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3731. sde_kms->hw_uidle = NULL;
  3732. rc = 0;
  3733. }
  3734. } else {
  3735. sde_kms->hw_uidle = NULL;
  3736. }
  3737. if (sde_kms->sid) {
  3738. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3739. sde_kms->sid_len, sde_kms->catalog);
  3740. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3741. rc = PTR_ERR(sde_kms->hw_sid);
  3742. SDE_ERROR("failed to init sid %d\n", rc);
  3743. sde_kms->hw_sid = NULL;
  3744. goto power_error;
  3745. }
  3746. }
  3747. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3748. &priv->phandle, "core_clk");
  3749. if (rc) {
  3750. SDE_ERROR("failed to init perf %d\n", rc);
  3751. goto perf_err;
  3752. }
  3753. /*
  3754. * set the disable_immediate flag when driver supports the precise vsync
  3755. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3756. * based on the feature
  3757. */
  3758. if (sde_kms->catalog->has_precise_vsync_ts)
  3759. dev->vblank_disable_immediate = true;
  3760. /*
  3761. * _sde_kms_drm_obj_init should create the DRM related objects
  3762. * i.e. CRTCs, planes, encoders, connectors and so forth
  3763. */
  3764. rc = _sde_kms_drm_obj_init(sde_kms);
  3765. if (rc) {
  3766. SDE_ERROR("modeset init failed: %d\n", rc);
  3767. goto drm_obj_init_err;
  3768. }
  3769. return 0;
  3770. genpd_err:
  3771. drm_obj_init_err:
  3772. sde_core_perf_destroy(&sde_kms->perf);
  3773. hw_intr_init_err:
  3774. perf_err:
  3775. power_error:
  3776. return rc;
  3777. }
  3778. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3779. {
  3780. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3781. int rc = 0;
  3782. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3783. if (rc) {
  3784. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3785. return rc;
  3786. }
  3787. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3788. if (rc) {
  3789. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3790. return rc;
  3791. }
  3792. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3793. if (rc) {
  3794. SDE_ERROR("failed to get io irq for KMS");
  3795. return rc;
  3796. }
  3797. return rc;
  3798. }
  3799. static int sde_kms_hw_init(struct msm_kms *kms)
  3800. {
  3801. struct sde_kms *sde_kms;
  3802. struct drm_device *dev;
  3803. struct msm_drm_private *priv;
  3804. struct platform_device *platformdev;
  3805. int i, irq_num, rc = -EINVAL;
  3806. if (!kms) {
  3807. SDE_ERROR("invalid kms\n");
  3808. goto end;
  3809. }
  3810. sde_kms = to_sde_kms(kms);
  3811. dev = sde_kms->dev;
  3812. if (!dev || !dev->dev) {
  3813. SDE_ERROR("invalid device\n");
  3814. goto end;
  3815. }
  3816. platformdev = to_platform_device(dev->dev);
  3817. priv = dev->dev_private;
  3818. if (!priv) {
  3819. SDE_ERROR("invalid private data\n");
  3820. goto end;
  3821. }
  3822. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3823. if (rc)
  3824. goto error;
  3825. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  3826. if (rc)
  3827. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3828. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3829. if (rc)
  3830. goto error;
  3831. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3832. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3833. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3834. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3835. mutex_init(&sde_kms->secure_transition_lock);
  3836. atomic_set(&sde_kms->detach_sec_cb, 0);
  3837. atomic_set(&sde_kms->detach_all_cb, 0);
  3838. atomic_set(&sde_kms->irq_vote_count, 0);
  3839. /*
  3840. * Support format modifiers for compression etc.
  3841. */
  3842. dev->mode_config.allow_fb_modifiers = true;
  3843. /*
  3844. * Handle (re)initializations during power enable
  3845. */
  3846. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3847. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3848. SDE_POWER_EVENT_POST_ENABLE |
  3849. SDE_POWER_EVENT_PRE_DISABLE,
  3850. sde_kms_handle_power_event, sde_kms, "kms");
  3851. if (sde_kms->splash_data.num_splash_displays) {
  3852. SDE_DEBUG("Skipping MDP Resources disable\n");
  3853. } else {
  3854. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3855. sde_power_data_bus_set_quota(&priv->phandle, i,
  3856. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3857. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3858. pm_runtime_put_sync(sde_kms->dev->dev);
  3859. }
  3860. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3861. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3862. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3863. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3864. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3865. if (sde_in_trusted_vm(sde_kms)) {
  3866. rc = sde_vm_trusted_init(sde_kms);
  3867. sde_dbg_set_hw_ownership_status(false);
  3868. } else {
  3869. rc = sde_vm_primary_init(sde_kms);
  3870. sde_dbg_set_hw_ownership_status(true);
  3871. }
  3872. if (rc) {
  3873. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3874. goto error;
  3875. }
  3876. return 0;
  3877. error:
  3878. _sde_kms_hw_destroy(sde_kms, platformdev);
  3879. end:
  3880. return rc;
  3881. }
  3882. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3883. {
  3884. struct msm_drm_private *priv;
  3885. struct sde_kms *sde_kms;
  3886. if (!dev || !dev->dev_private) {
  3887. SDE_ERROR("drm device node invalid\n");
  3888. return ERR_PTR(-EINVAL);
  3889. }
  3890. priv = dev->dev_private;
  3891. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3892. if (!sde_kms) {
  3893. SDE_ERROR("failed to allocate sde kms\n");
  3894. return ERR_PTR(-ENOMEM);
  3895. }
  3896. msm_kms_init(&sde_kms->base, &kms_funcs);
  3897. sde_kms->dev = dev;
  3898. return &sde_kms->base;
  3899. }
  3900. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3901. {
  3902. struct dsi_display *display;
  3903. struct sde_splash_display *handoff_display;
  3904. int i;
  3905. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3906. handoff_display = &sde_kms->splash_data.splash_display[i];
  3907. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3908. if (handoff_display->cont_splash_enabled)
  3909. _sde_kms_free_splash_display_data(sde_kms,
  3910. handoff_display);
  3911. dsi_display_set_active_state(display, false);
  3912. }
  3913. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3914. }
  3915. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  3916. struct drm_atomic_state *state)
  3917. {
  3918. struct drm_device *dev;
  3919. struct msm_drm_private *priv;
  3920. struct sde_splash_display *handoff_display;
  3921. struct dsi_display *display;
  3922. int ret, i;
  3923. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3924. SDE_ERROR("invalid params\n");
  3925. return -EINVAL;
  3926. }
  3927. dev = sde_kms->dev;
  3928. priv = dev->dev_private;
  3929. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3930. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3931. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3932. &sde_kms->splash_data, sde_kms->catalog);
  3933. if (ret) {
  3934. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  3935. return -EINVAL;
  3936. }
  3937. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3938. handoff_display = &sde_kms->splash_data.splash_display[i];
  3939. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3940. if (!handoff_display->cont_splash_enabled || ret)
  3941. _sde_kms_free_splash_display_data(sde_kms,
  3942. handoff_display);
  3943. else
  3944. dsi_display_set_active_state(display, true);
  3945. }
  3946. if (sde_kms->splash_data.num_splash_displays != 1) {
  3947. SDE_ERROR("no. of displays not supported:%d\n",
  3948. sde_kms->splash_data.num_splash_displays);
  3949. goto error;
  3950. }
  3951. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  3952. if (ret) {
  3953. SDE_ERROR("error in setting handoff configs\n");
  3954. goto error;
  3955. }
  3956. /**
  3957. * fill-in vote for the continuous splash hanodff path, which will be
  3958. * removed on the successful first commit.
  3959. */
  3960. pm_runtime_get_sync(sde_kms->dev->dev);
  3961. return 0;
  3962. error:
  3963. return ret;
  3964. }
  3965. static int _sde_kms_register_events(struct msm_kms *kms,
  3966. struct drm_mode_object *obj, u32 event, bool en)
  3967. {
  3968. int ret = 0;
  3969. struct drm_crtc *crtc = NULL;
  3970. struct drm_connector *conn = NULL;
  3971. struct sde_kms *sde_kms = NULL;
  3972. struct sde_vm_ops *vm_ops;
  3973. if (!kms || !obj) {
  3974. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3975. return -EINVAL;
  3976. }
  3977. sde_kms = to_sde_kms(kms);
  3978. /* check vm ownership, if event registration requires HW access */
  3979. switch (obj->type) {
  3980. case DRM_MODE_OBJECT_CRTC:
  3981. vm_ops = sde_vm_get_ops(sde_kms);
  3982. sde_vm_lock(sde_kms);
  3983. if (vm_ops && vm_ops->vm_owns_hw
  3984. && !vm_ops->vm_owns_hw(sde_kms)) {
  3985. sde_vm_unlock(sde_kms);
  3986. SDE_DEBUG("HW is owned by other VM\n");
  3987. return -EACCES;
  3988. }
  3989. crtc = obj_to_crtc(obj);
  3990. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3991. sde_vm_unlock(sde_kms);
  3992. break;
  3993. case DRM_MODE_OBJECT_CONNECTOR:
  3994. conn = obj_to_connector(obj);
  3995. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3996. en);
  3997. break;
  3998. }
  3999. return ret;
  4000. }
  4001. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4002. {
  4003. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4004. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4005. }