hal_internal.h 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_INTERNAL_H_
  20. #define _HAL_INTERNAL_H_
  21. #include "qdf_types.h"
  22. #include "qdf_atomic.h"
  23. #include "qdf_lock.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include "pld_common.h"
  27. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  28. #include "qdf_defer.h"
  29. #include "qdf_timer.h"
  30. #endif
  31. #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_HAL, params)
  32. #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_HAL, params)
  33. #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_HAL, params)
  34. #define hal_info(params...) QDF_TRACE_INFO(QDF_MODULE_ID_HAL, params)
  35. #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
  36. #define hal_alert_rl(params...) QDF_TRACE_FATAL_RL(QDF_MODULE_ID_HAL, params)
  37. #define hal_err_rl(params...) QDF_TRACE_ERROR_RL(QDF_MODULE_ID_HAL, params)
  38. #define hal_warn_rl(params...) QDF_TRACE_WARN_RL(QDF_MODULE_ID_HAL, params)
  39. #define hal_info_rl(params...) QDF_TRACE_INFO_RL(QDF_MODULE_ID_HAL, params)
  40. #define hal_debug_rl(params...) QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_HAL, params)
  41. #ifdef ENABLE_VERBOSE_DEBUG
  42. extern bool is_hal_verbose_debug_enabled;
  43. #define hal_verbose_debug(params...) \
  44. if (unlikely(is_hal_verbose_debug_enabled)) \
  45. do {\
  46. QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params); \
  47. } while (0)
  48. #define hal_verbose_hex_dump(params...) \
  49. if (unlikely(is_hal_verbose_debug_enabled)) \
  50. do {\
  51. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, \
  52. QDF_TRACE_LEVEL_DEBUG, \
  53. params); \
  54. } while (0)
  55. #else
  56. #define hal_verbose_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
  57. #define hal_verbose_hex_dump(params...) \
  58. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_DEBUG, \
  59. params)
  60. #endif
  61. /*
  62. * Given the offset of a field in bytes, returns uint8_t *
  63. */
  64. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  65. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  66. /*
  67. * Given the offset of a field in bytes, returns uint32_t *
  68. */
  69. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  70. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  71. /*
  72. * Given the offset of a field in bytes, returns uint64_t *
  73. */
  74. #define _OFFSET_TO_QWORD_PTR(_ptr, _off_in_bytes) \
  75. (((uint64_t *)(_ptr)) + ((_off_in_bytes) >> 3))
  76. #define _HAL_MS(_word, _mask, _shift) \
  77. (((_word) & (_mask)) >> (_shift))
  78. /*
  79. * Get number of QWORDS possible for num.
  80. * Its the caller's duty to make sure num is a multiple of QWORD (8)
  81. */
  82. #define HAL_GET_NUM_QWORDS(num) ((num) >> 3)
  83. /*
  84. * Get number of DWORDS possible for num.
  85. * Its the caller's duty to make sure num is a multiple of DWORD (8)
  86. */
  87. #define HAL_GET_NUM_DWORDS(num) ((num) >> 2)
  88. /*
  89. * dp_hal_soc - opaque handle for DP HAL soc
  90. */
  91. struct hal_soc_handle;
  92. typedef struct hal_soc_handle *hal_soc_handle_t;
  93. /**
  94. * hal_ring_desc - opaque handle for DP ring descriptor
  95. */
  96. struct hal_ring_desc;
  97. typedef struct hal_ring_desc *hal_ring_desc_t;
  98. /**
  99. * hal_link_desc - opaque handle for DP link descriptor
  100. */
  101. struct hal_link_desc;
  102. typedef struct hal_link_desc *hal_link_desc_t;
  103. /**
  104. * hal_rxdma_desc - opaque handle for DP rxdma dst ring descriptor
  105. */
  106. struct hal_rxdma_desc;
  107. typedef struct hal_rxdma_desc *hal_rxdma_desc_t;
  108. /**
  109. * hal_buff_addrinfo - opaque handle for DP buffer address info
  110. */
  111. struct hal_buff_addrinfo;
  112. typedef struct hal_buff_addrinfo *hal_buff_addrinfo_t;
  113. /**
  114. * hal_rx_mon_desc_info - opaque handle for sw monitor ring desc info
  115. */
  116. struct hal_rx_mon_desc_info;
  117. typedef struct hal_rx_mon_desc_info *hal_rx_mon_desc_info_t;
  118. struct hal_buf_info;
  119. typedef struct hal_buf_info *hal_buf_info_t;
  120. struct rx_msdu_desc_info;
  121. typedef struct rx_msdu_desc_info *rx_msdu_desc_info_t;
  122. /* TBD: This should be movded to shared HW header file */
  123. enum hal_srng_ring_id {
  124. /* UMAC rings */
  125. HAL_SRNG_REO2SW0 = 0,
  126. HAL_SRNG_REO2SW1 = 1,
  127. HAL_SRNG_REO2SW2 = 2,
  128. HAL_SRNG_REO2SW3 = 3,
  129. HAL_SRNG_REO2SW4 = 4,
  130. HAL_SRNG_REO2SW5 = 5,
  131. HAL_SRNG_REO2SW6 = 6,
  132. HAL_SRNG_REO2SW7 = 7,
  133. HAL_SRNG_REO2SW8 = 8,
  134. HAL_SRNG_REO2TCL = 9,
  135. HAL_SRNG_REO2PPE = 10,
  136. /* 11-15 unused */
  137. HAL_SRNG_SW2REO = 16,
  138. HAL_SRNG_SW2REO1 = 17,
  139. HAL_SRNG_SW2REO2 = 18,
  140. HAL_SRNG_SW2REO3 = 19,
  141. HAL_SRNG_REO_CMD = 20,
  142. HAL_SRNG_REO_STATUS = 21,
  143. /* 22-23 unused */
  144. HAL_SRNG_SW2TCL1 = 24,
  145. HAL_SRNG_SW2TCL2 = 25,
  146. HAL_SRNG_SW2TCL3 = 26,
  147. HAL_SRNG_SW2TCL4 = 27,
  148. HAL_SRNG_SW2TCL5 = 28,
  149. HAL_SRNG_SW2TCL6 = 29,
  150. HAL_SRNG_PPE2TCL1 = 30,
  151. /* 31-39 unused */
  152. HAL_SRNG_SW2TCL_CMD = 40,
  153. HAL_SRNG_TCL_STATUS = 41,
  154. HAL_SRNG_SW2TCL_CREDIT = 42,
  155. /* 43-63 unused */
  156. HAL_SRNG_CE_0_SRC = 64,
  157. HAL_SRNG_CE_1_SRC = 65,
  158. HAL_SRNG_CE_2_SRC = 66,
  159. HAL_SRNG_CE_3_SRC = 67,
  160. HAL_SRNG_CE_4_SRC = 68,
  161. HAL_SRNG_CE_5_SRC = 69,
  162. HAL_SRNG_CE_6_SRC = 70,
  163. HAL_SRNG_CE_7_SRC = 71,
  164. HAL_SRNG_CE_8_SRC = 72,
  165. HAL_SRNG_CE_9_SRC = 73,
  166. HAL_SRNG_CE_10_SRC = 74,
  167. HAL_SRNG_CE_11_SRC = 75,
  168. HAL_SRNG_CE_12_SRC = 76,
  169. HAL_SRNG_CE_13_SRC = 77,
  170. HAL_SRNG_CE_14_SRC = 78,
  171. HAL_SRNG_CE_15_SRC = 79,
  172. /* 80 */
  173. HAL_SRNG_CE_0_DST = 81,
  174. HAL_SRNG_CE_1_DST = 82,
  175. HAL_SRNG_CE_2_DST = 83,
  176. HAL_SRNG_CE_3_DST = 84,
  177. HAL_SRNG_CE_4_DST = 85,
  178. HAL_SRNG_CE_5_DST = 86,
  179. HAL_SRNG_CE_6_DST = 87,
  180. HAL_SRNG_CE_7_DST = 89,
  181. HAL_SRNG_CE_8_DST = 90,
  182. HAL_SRNG_CE_9_DST = 91,
  183. HAL_SRNG_CE_10_DST = 92,
  184. HAL_SRNG_CE_11_DST = 93,
  185. HAL_SRNG_CE_12_DST = 94,
  186. HAL_SRNG_CE_13_DST = 95,
  187. HAL_SRNG_CE_14_DST = 96,
  188. HAL_SRNG_CE_15_DST = 97,
  189. /* 98-99 unused */
  190. HAL_SRNG_CE_0_DST_STATUS = 100,
  191. HAL_SRNG_CE_1_DST_STATUS = 101,
  192. HAL_SRNG_CE_2_DST_STATUS = 102,
  193. HAL_SRNG_CE_3_DST_STATUS = 103,
  194. HAL_SRNG_CE_4_DST_STATUS = 104,
  195. HAL_SRNG_CE_5_DST_STATUS = 105,
  196. HAL_SRNG_CE_6_DST_STATUS = 106,
  197. HAL_SRNG_CE_7_DST_STATUS = 107,
  198. HAL_SRNG_CE_8_DST_STATUS = 108,
  199. HAL_SRNG_CE_9_DST_STATUS = 109,
  200. HAL_SRNG_CE_10_DST_STATUS = 110,
  201. HAL_SRNG_CE_11_DST_STATUS = 111,
  202. HAL_SRNG_CE_12_DST_STATUS = 112,
  203. HAL_SRNG_CE_13_DST_STATUS = 113,
  204. HAL_SRNG_CE_14_DST_STATUS = 114,
  205. HAL_SRNG_CE_15_DST_STATUS = 115,
  206. /* 116-119 unused */
  207. HAL_SRNG_WBM_IDLE_LINK = 120,
  208. HAL_SRNG_WBM_SW_RELEASE = 121,
  209. HAL_SRNG_WBM_SW1_RELEASE = 122,
  210. HAL_SRNG_WBM_PPE_RELEASE = 123,
  211. /* 124-127 unused */
  212. HAL_SRNG_WBM2SW0_RELEASE = 128,
  213. HAL_SRNG_WBM2SW1_RELEASE = 129,
  214. HAL_SRNG_WBM2SW2_RELEASE = 130,
  215. HAL_SRNG_WBM2SW3_RELEASE = 131,
  216. HAL_SRNG_WBM2SW4_RELEASE = 132,
  217. HAL_SRNG_WBM2SW5_RELEASE = 133,
  218. HAL_SRNG_WBM2SW6_RELEASE = 134,
  219. HAL_SRNG_WBM_ERROR_RELEASE = 135,
  220. /* 136-158 unused */
  221. HAL_SRNG_UMAC_ID_END = 159,
  222. /* Common DMAC rings shared by all LMACs */
  223. HAL_SRNG_SW2RXDMA_BUF0 = 160,
  224. HAL_SRNG_SW2RXDMA_BUF1 = 161,
  225. HAL_SRNG_SW2RXDMA_BUF2 = 162,
  226. /* 163-167 unused */
  227. HAL_SRNG_SW2RXMON_BUF0 = 168,
  228. /* 169-175 unused */
  229. HAL_SRNG_SW2TXMON_BUF0 = 176,
  230. /* 177-183 unused */
  231. HAL_SRNG_DMAC_CMN_ID_END = 183,
  232. /* LMAC rings - The following set will be replicated for each LMAC */
  233. HAL_SRNG_LMAC1_ID_START = 184,
  234. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  235. #ifdef IPA_OFFLOAD
  236. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1,
  237. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2,
  238. HAL_SRNG_WMAC1_SW2RXDMA1_BUF,
  239. #else
  240. HAL_SRNG_WMAC1_SW2RXDMA1_BUF,
  241. #endif
  242. HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  243. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF,
  244. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  245. HAL_SRNG_WMAC1_RXDMA2SW0,
  246. HAL_SRNG_WMAC1_RXDMA2SW1,
  247. HAL_SRNG_WMAC1_RXMON2SW0 = HAL_SRNG_WMAC1_RXDMA2SW1,
  248. HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  249. #ifdef WLAN_FEATURE_CIF_CFR
  250. HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  251. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  252. #else
  253. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  254. #endif
  255. HAL_SRNG_WMAC1_TXMON2SW0,
  256. HAL_SRNG_LMAC1_ID_END = (HAL_SRNG_WMAC1_TXMON2SW0 + 3),
  257. };
  258. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  259. #define HAL_MAX_LMACS 3
  260. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  261. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  262. #define HAL_SRNG_ID_MAX (HAL_SRNG_DMAC_CMN_ID_END + HAL_MAX_LMAC_RINGS)
  263. /* SRNG type to be passed in APIs hal_srng_get_entrysize and hal_srng_setup */
  264. enum hal_ring_type {
  265. REO_DST = 0,
  266. REO_EXCEPTION = 1,
  267. REO_REINJECT = 2,
  268. REO_CMD = 3,
  269. REO_STATUS = 4,
  270. TCL_DATA = 5,
  271. TCL_CMD_CREDIT = 6,
  272. TCL_STATUS = 7,
  273. CE_SRC = 8,
  274. CE_DST = 9,
  275. CE_DST_STATUS = 10,
  276. WBM_IDLE_LINK = 11,
  277. SW2WBM_RELEASE = 12,
  278. WBM2SW_RELEASE = 13,
  279. RXDMA_BUF = 14,
  280. RXDMA_DST = 15,
  281. RXDMA_MONITOR_BUF = 16,
  282. RXDMA_MONITOR_STATUS = 17,
  283. RXDMA_MONITOR_DST = 18,
  284. RXDMA_MONITOR_DESC = 19,
  285. DIR_BUF_RX_DMA_SRC = 20,
  286. #ifdef WLAN_FEATURE_CIF_CFR
  287. WIFI_POS_SRC,
  288. #endif
  289. REO2PPE,
  290. PPE2TCL,
  291. PPE_RELEASE,
  292. TX_MONITOR_BUF,
  293. TX_MONITOR_DST,
  294. SW2RXDMA_NEW,
  295. MAX_RING_TYPES
  296. };
  297. enum SRNG_REGISTERS {
  298. DST_HP = 0,
  299. DST_TP,
  300. DST_ID,
  301. DST_MISC,
  302. DST_HP_ADDR_LSB,
  303. DST_HP_ADDR_MSB,
  304. DST_MSI1_BASE_LSB,
  305. DST_MSI1_BASE_MSB,
  306. DST_MSI1_DATA,
  307. #ifdef CONFIG_BERYLLIUM
  308. DST_MSI2_BASE_LSB,
  309. DST_MSI2_BASE_MSB,
  310. DST_MSI2_DATA,
  311. #endif
  312. DST_BASE_LSB,
  313. DST_BASE_MSB,
  314. DST_PRODUCER_INT_SETUP,
  315. #ifdef CONFIG_BERYLLIUM
  316. DST_PRODUCER_INT2_SETUP,
  317. #endif
  318. SRC_HP,
  319. SRC_TP,
  320. SRC_ID,
  321. SRC_MISC,
  322. SRC_TP_ADDR_LSB,
  323. SRC_TP_ADDR_MSB,
  324. SRC_MSI1_BASE_LSB,
  325. SRC_MSI1_BASE_MSB,
  326. SRC_MSI1_DATA,
  327. SRC_BASE_LSB,
  328. SRC_BASE_MSB,
  329. SRC_CONSUMER_INT_SETUP_IX0,
  330. SRC_CONSUMER_INT_SETUP_IX1,
  331. SRNG_REGISTER_MAX,
  332. };
  333. enum hal_srng_dir {
  334. HAL_SRNG_SRC_RING,
  335. HAL_SRNG_DST_RING
  336. };
  337. /**
  338. * enum hal_reo_remap_reg - REO remap registers
  339. * @HAL_REO_REMAP_REG_IX0: reo remap reg IX0
  340. * @HAL_REO_REMAP_REG_IX1: reo remap reg IX1
  341. * @HAL_REO_REMAP_REG_IX2: reo remap reg IX2
  342. * @HAL_REO_REMAP_REG_IX3: reo remap reg IX3
  343. */
  344. enum hal_reo_remap_reg {
  345. HAL_REO_REMAP_REG_IX0,
  346. HAL_REO_REMAP_REG_IX1,
  347. HAL_REO_REMAP_REG_IX2,
  348. HAL_REO_REMAP_REG_IX3
  349. };
  350. /* Lock wrappers for SRNG */
  351. #define hal_srng_lock_t qdf_spinlock_t
  352. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  353. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  354. #define SRNG_TRY_LOCK(_lock) qdf_spin_trylock_bh(_lock)
  355. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  356. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  357. struct hal_soc;
  358. /**
  359. * dp_hal_ring - opaque handle for DP HAL SRNG
  360. */
  361. struct hal_ring_handle;
  362. typedef struct hal_ring_handle *hal_ring_handle_t;
  363. #define MAX_SRNG_REG_GROUPS 2
  364. /* Hal Srng bit mask
  365. * HAL_SRNG_FLUSH_EVENT: SRNG HP TP flush in case of link down
  366. */
  367. #define HAL_SRNG_FLUSH_EVENT BIT(0)
  368. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  369. /**
  370. * struct hal_reg_write_q_elem - delayed register write queue element
  371. * @srng: hal_srng queued for a delayed write
  372. * @addr: iomem address of the register
  373. * @enqueue_val: register value at the time of delayed write enqueue
  374. * @dequeue_val: register value at the time of delayed write dequeue
  375. * @valid: whether this entry is valid or not
  376. * @enqueue_time: enqueue time (qdf_log_timestamp)
  377. * @work_scheduled_time: work scheduled time (qdf_log_timestamp)
  378. * @dequeue_time: dequeue time (qdf_log_timestamp)
  379. * @cpu_id: record cpuid when schedule work
  380. */
  381. struct hal_reg_write_q_elem {
  382. struct hal_srng *srng;
  383. void __iomem *addr;
  384. uint32_t enqueue_val;
  385. uint32_t dequeue_val;
  386. uint8_t valid;
  387. qdf_time_t enqueue_time;
  388. qdf_time_t work_scheduled_time;
  389. qdf_time_t dequeue_time;
  390. int cpu_id;
  391. };
  392. /**
  393. * struct hal_reg_write_srng_stats - srng stats to keep track of register writes
  394. * @enqueues: writes enqueued to delayed work
  395. * @dequeues: writes dequeued from delayed work (not written yet)
  396. * @coalesces: writes not enqueued since srng is already queued up
  397. * @direct: writes not enqueued and written to register directly
  398. * @dequeue_delay: dequeue operation be delayed
  399. */
  400. struct hal_reg_write_srng_stats {
  401. uint32_t enqueues;
  402. uint32_t dequeues;
  403. uint32_t coalesces;
  404. uint32_t direct;
  405. uint32_t dequeue_delay;
  406. };
  407. /**
  408. * enum hal_reg_sched_delay - ENUM for write sched delay histogram
  409. * @REG_WRITE_SCHED_DELAY_SUB_100us: index for delay < 100us
  410. * @REG_WRITE_SCHED_DELAY_SUB_1000us: index for delay < 1000us
  411. * @REG_WRITE_SCHED_DELAY_SUB_5000us: index for delay < 5000us
  412. * @REG_WRITE_SCHED_DELAY_GT_5000us: index for delay >= 5000us
  413. * @REG_WRITE_SCHED_DELAY_HIST_MAX: Max value (nnsize of histogram array)
  414. */
  415. enum hal_reg_sched_delay {
  416. REG_WRITE_SCHED_DELAY_SUB_100us,
  417. REG_WRITE_SCHED_DELAY_SUB_1000us,
  418. REG_WRITE_SCHED_DELAY_SUB_5000us,
  419. REG_WRITE_SCHED_DELAY_GT_5000us,
  420. REG_WRITE_SCHED_DELAY_HIST_MAX,
  421. };
  422. /**
  423. * struct hal_reg_write_soc_stats - soc stats to keep track of register writes
  424. * @enqueues: writes enqueued to delayed work
  425. * @dequeues: writes dequeued from delayed work (not written yet)
  426. * @coalesces: writes not enqueued since srng is already queued up
  427. * @direct: writes not enqueud and writted to register directly
  428. * @prevent_l1_fails: prevent l1 API failed
  429. * @q_depth: current queue depth in delayed register write queue
  430. * @max_q_depth: maximum queue for delayed register write queue
  431. * @sched_delay: = kernel work sched delay + bus wakeup delay, histogram
  432. * @dequeue_delay: dequeue operation be delayed
  433. */
  434. struct hal_reg_write_soc_stats {
  435. qdf_atomic_t enqueues;
  436. uint32_t dequeues;
  437. qdf_atomic_t coalesces;
  438. qdf_atomic_t direct;
  439. uint32_t prevent_l1_fails;
  440. qdf_atomic_t q_depth;
  441. uint32_t max_q_depth;
  442. uint32_t sched_delay[REG_WRITE_SCHED_DELAY_HIST_MAX];
  443. uint32_t dequeue_delay;
  444. };
  445. #endif
  446. struct hal_offload_info {
  447. uint8_t lro_eligible;
  448. uint8_t tcp_proto;
  449. uint8_t tcp_pure_ack;
  450. uint8_t ipv6_proto;
  451. uint8_t tcp_offset;
  452. uint16_t tcp_csum;
  453. uint16_t tcp_win;
  454. uint32_t tcp_seq_num;
  455. uint32_t tcp_ack_num;
  456. uint32_t flow_id;
  457. };
  458. /* Common SRNG ring structure for source and destination rings */
  459. struct hal_srng {
  460. /* Unique SRNG ring ID */
  461. uint8_t ring_id;
  462. /* Ring initialization done */
  463. uint8_t initialized;
  464. /* Interrupt/MSI value assigned to this ring */
  465. int irq;
  466. /* Physical base address of the ring */
  467. qdf_dma_addr_t ring_base_paddr;
  468. /* Virtual base address of the ring */
  469. uint32_t *ring_base_vaddr;
  470. /* virtual address end */
  471. uint32_t *ring_vaddr_end;
  472. /* Number of entries in ring */
  473. uint32_t num_entries;
  474. /* Ring size */
  475. uint32_t ring_size;
  476. /* Ring size mask */
  477. uint32_t ring_size_mask;
  478. /* Size of ring entry */
  479. uint32_t entry_size;
  480. /* Interrupt timer threshold – in micro seconds */
  481. uint32_t intr_timer_thres_us;
  482. /* Interrupt batch counter threshold – in number of ring entries */
  483. uint32_t intr_batch_cntr_thres_entries;
  484. /* Applicable only for CE dest ring */
  485. uint32_t prefetch_timer;
  486. /* MSI Address */
  487. qdf_dma_addr_t msi_addr;
  488. /* MSI data */
  489. uint32_t msi_data;
  490. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  491. /* MSI2 Address */
  492. qdf_dma_addr_t msi2_addr;
  493. /* MSI2 data */
  494. uint32_t msi2_data;
  495. #endif
  496. /* Misc flags */
  497. uint32_t flags;
  498. /* Lock for serializing ring index updates */
  499. hal_srng_lock_t lock;
  500. /* Start offset of SRNG register groups for this ring
  501. * TBD: See if this is required - register address can be derived
  502. * from ring ID
  503. */
  504. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  505. /* Ring type/name */
  506. enum hal_ring_type ring_type;
  507. /* Source or Destination ring */
  508. enum hal_srng_dir ring_dir;
  509. union {
  510. struct {
  511. /* SW tail pointer */
  512. uint32_t tp;
  513. /* Shadow head pointer location to be updated by HW */
  514. uint32_t *hp_addr;
  515. /* Cached head pointer */
  516. uint32_t cached_hp;
  517. /* Tail pointer location to be updated by SW – This
  518. * will be a register address and need not be
  519. * accessed through SW structure */
  520. uint32_t *tp_addr;
  521. /* Current SW loop cnt */
  522. uint32_t loop_cnt;
  523. /* max transfer size */
  524. uint16_t max_buffer_length;
  525. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  526. /* near full IRQ supported */
  527. uint16_t nf_irq_support;
  528. /* High threshold for Near full IRQ */
  529. uint16_t high_thresh;
  530. #endif
  531. } dst_ring;
  532. struct {
  533. /* SW head pointer */
  534. uint32_t hp;
  535. /* SW reap head pointer */
  536. uint32_t reap_hp;
  537. /* Shadow tail pointer location to be updated by HW */
  538. uint32_t *tp_addr;
  539. /* Cached tail pointer */
  540. uint32_t cached_tp;
  541. /* Head pointer location to be updated by SW – This
  542. * will be a register address and need not be accessed
  543. * through SW structure */
  544. uint32_t *hp_addr;
  545. /* Low threshold – in number of ring entries */
  546. uint32_t low_threshold;
  547. } src_ring;
  548. } u;
  549. struct hal_soc *hal_soc;
  550. /* Number of times hp/tp updated in runtime resume */
  551. uint32_t flush_count;
  552. /* hal srng event flag*/
  553. unsigned long srng_event;
  554. /* last flushed time stamp */
  555. uint64_t last_flush_ts;
  556. #if defined(CLEAR_SW2TCL_CONSUMED_DESC)
  557. /* last ring desc entry cleared */
  558. uint32_t last_desc_cleared;
  559. #endif
  560. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  561. /* flag to indicate whether srng is already queued for delayed write */
  562. uint8_t reg_write_in_progress;
  563. /* last dequeue elem time stamp */
  564. qdf_time_t last_dequeue_time;
  565. /* srng specific delayed write stats */
  566. struct hal_reg_write_srng_stats wstats;
  567. #endif
  568. };
  569. /* HW SRNG configuration table */
  570. struct hal_hw_srng_config {
  571. int start_ring_id;
  572. uint16_t max_rings;
  573. uint16_t entry_size;
  574. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  575. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  576. uint8_t lmac_ring;
  577. enum hal_srng_dir ring_dir;
  578. uint32_t max_size;
  579. bool nf_irq_support;
  580. };
  581. #define MAX_SHADOW_REGISTERS 40
  582. #define MAX_GENERIC_SHADOW_REG 5
  583. /**
  584. * struct shadow_reg_config - Hal soc structure that contains
  585. * the list of generic shadow registers
  586. * @target_register: target reg offset
  587. * @shadow_config_index: shadow config index in shadow config
  588. * list sent to FW
  589. * @va: virtual addr of shadow reg
  590. *
  591. * This structure holds the generic registers that are mapped to
  592. * the shadow region and holds the mapping of the target
  593. * register offset to shadow config index provided to FW during
  594. * init
  595. */
  596. struct shadow_reg_config {
  597. uint32_t target_register;
  598. int shadow_config_index;
  599. uint64_t va;
  600. };
  601. /* REO parameters to be passed to hal_reo_setup */
  602. struct hal_reo_params {
  603. /** rx hash steering enabled or disabled */
  604. bool rx_hash_enabled;
  605. /** reo remap 0 register */
  606. uint32_t remap0;
  607. /** reo remap 1 register */
  608. uint32_t remap1;
  609. /** reo remap 2 register */
  610. uint32_t remap2;
  611. /** fragment destination ring */
  612. uint8_t frag_dst_ring;
  613. /* Destination for alternate */
  614. uint8_t alt_dst_ind_0;
  615. /** padding */
  616. uint8_t padding[2];
  617. };
  618. /**
  619. * enum hal_reo_cmd_type: Enum for REO command type
  620. * @CMD_GET_QUEUE_STATS: Get REO queue status/stats
  621. * @CMD_FLUSH_QUEUE: Flush all frames in REO queue
  622. * @CMD_FLUSH_CACHE: Flush descriptor entries in the cache
  623. * @CMD_UNBLOCK_CACHE: Unblock a descriptor’s address that was blocked
  624. * earlier with a ‘REO_FLUSH_CACHE’ command
  625. * @CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
  626. * @CMD_UPDATE_RX_REO_QUEUE: Update REO queue settings
  627. */
  628. enum hal_reo_cmd_type {
  629. CMD_GET_QUEUE_STATS = 0,
  630. CMD_FLUSH_QUEUE = 1,
  631. CMD_FLUSH_CACHE = 2,
  632. CMD_UNBLOCK_CACHE = 3,
  633. CMD_FLUSH_TIMEOUT_LIST = 4,
  634. CMD_UPDATE_RX_REO_QUEUE = 5
  635. };
  636. struct hal_rx_pkt_capture_flags {
  637. uint8_t encrypt_type;
  638. uint8_t fragment_flag;
  639. uint8_t fcs_err;
  640. uint32_t chan_freq;
  641. uint32_t rssi_comb;
  642. uint64_t tsft;
  643. };
  644. struct hal_hw_txrx_ops {
  645. /* init and setup */
  646. void (*hal_srng_dst_hw_init)(struct hal_soc *hal,
  647. struct hal_srng *srng);
  648. void (*hal_srng_src_hw_init)(struct hal_soc *hal,
  649. struct hal_srng *srng);
  650. void (*hal_get_hw_hptp)(struct hal_soc *hal,
  651. hal_ring_handle_t hal_ring_hdl,
  652. uint32_t *headp, uint32_t *tailp,
  653. uint8_t ring_type);
  654. void (*hal_reo_setup)(struct hal_soc *hal_soc, void *reoparams);
  655. void (*hal_setup_link_idle_list)(
  656. struct hal_soc *hal_soc,
  657. qdf_dma_addr_t scatter_bufs_base_paddr[],
  658. void *scatter_bufs_base_vaddr[],
  659. uint32_t num_scatter_bufs,
  660. uint32_t scatter_buf_size,
  661. uint32_t last_buf_end_offset,
  662. uint32_t num_entries);
  663. qdf_iomem_t (*hal_get_window_address)(struct hal_soc *hal_soc,
  664. qdf_iomem_t addr);
  665. void (*hal_reo_set_err_dst_remap)(void *hal_soc);
  666. uint8_t (*hal_reo_enable_pn_in_dest)(void *hal_soc);
  667. void (*hal_reo_qdesc_setup)(hal_soc_handle_t hal_soc_hdl, int tid,
  668. uint32_t ba_window_size,
  669. uint32_t start_seq, void *hw_qdesc_vaddr,
  670. qdf_dma_addr_t hw_qdesc_paddr,
  671. int pn_type, uint8_t vdev_stats_id);
  672. uint32_t (*hal_gen_reo_remap_val)(enum hal_reo_remap_reg,
  673. uint8_t *ix0_map);
  674. /* tx */
  675. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  676. void (*hal_tx_set_dscp_tid_map)(struct hal_soc *hal_soc, uint8_t *map,
  677. uint8_t id);
  678. void (*hal_tx_update_dscp_tid)(struct hal_soc *hal_soc, uint8_t tid,
  679. uint8_t id,
  680. uint8_t dscp);
  681. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  682. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  683. uint8_t pool_id, uint32_t desc_id,
  684. uint8_t type);
  685. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  686. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  687. void (*hal_tx_desc_set_cache_set_num)(void *desc, uint8_t search_index);
  688. void (*hal_tx_comp_get_status)(void *desc, void *ts,
  689. struct hal_soc *hal);
  690. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  691. uint8_t (*hal_get_wbm_internal_error)(void *hal_desc);
  692. void (*hal_tx_desc_set_mesh_en)(void *desc, uint8_t en);
  693. void (*hal_tx_init_cmd_credit_ring)(hal_soc_handle_t hal_soc_hdl,
  694. hal_ring_handle_t hal_ring_hdl);
  695. uint32_t (*hal_tx_comp_get_buffer_source)(void *hal_desc);
  696. /* rx */
  697. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  698. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  699. struct mon_rx_status *rs);
  700. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  701. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  702. void *ppdu_info_handle);
  703. void (*hal_rx_dump_msdu_start_tlv)(void *msdu_start, uint8_t dbg_level);
  704. void (*hal_rx_dump_msdu_end_tlv)(void *msdu_end,
  705. uint8_t dbg_level);
  706. uint32_t (*hal_get_link_desc_size)(void);
  707. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  708. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  709. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  710. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  711. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  712. void (*hal_reo_status_get_header)(hal_ring_desc_t ring_desc, int b,
  713. void *h);
  714. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  715. void *ppdu_info,
  716. hal_soc_handle_t hal_soc_hdl,
  717. qdf_nbuf_t nbuf);
  718. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  719. void *wbm_er_info);
  720. void (*hal_rx_dump_mpdu_start_tlv)(void *mpdustart,
  721. uint8_t dbg_level);
  722. void (*hal_tx_set_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t *map);
  723. void (*hal_tx_update_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t pcp,
  724. uint8_t id);
  725. void (*hal_tx_set_tidmap_prty)(struct hal_soc *hal_soc, uint8_t prio);
  726. /* rx */
  727. uint8_t (*hal_rx_get_rx_fragment_number)(uint8_t *buf);
  728. uint8_t (*hal_rx_msdu_end_da_is_mcbc_get)(uint8_t *buf);
  729. uint8_t (*hal_rx_msdu_end_sa_is_valid_get)(uint8_t *buf);
  730. uint16_t (*hal_rx_msdu_end_sa_idx_get)(uint8_t *buf);
  731. uint32_t (*hal_rx_desc_is_first_msdu)(void *hw_desc_addr);
  732. uint32_t (*hal_rx_msdu_end_l3_hdr_padding_get)(uint8_t *buf);
  733. uint32_t (*hal_rx_encryption_info_valid)(uint8_t *buf);
  734. void (*hal_rx_print_pn)(uint8_t *buf);
  735. uint8_t (*hal_rx_msdu_end_first_msdu_get)(uint8_t *buf);
  736. uint8_t (*hal_rx_msdu_end_da_is_valid_get)(uint8_t *buf);
  737. uint8_t (*hal_rx_msdu_end_last_msdu_get)(uint8_t *buf);
  738. bool (*hal_rx_get_mpdu_mac_ad4_valid)(uint8_t *buf);
  739. uint32_t (*hal_rx_mpdu_start_sw_peer_id_get)(uint8_t *buf);
  740. uint32_t (*hal_rx_mpdu_peer_meta_data_get)(uint8_t *buf);
  741. uint32_t (*hal_rx_mpdu_get_to_ds)(uint8_t *buf);
  742. uint32_t (*hal_rx_mpdu_get_fr_ds)(uint8_t *buf);
  743. uint8_t (*hal_rx_get_mpdu_frame_control_valid)(uint8_t *buf);
  744. QDF_STATUS
  745. (*hal_rx_mpdu_get_addr1)(uint8_t *buf, uint8_t *mac_addr);
  746. QDF_STATUS
  747. (*hal_rx_mpdu_get_addr2)(uint8_t *buf, uint8_t *mac_addr);
  748. QDF_STATUS
  749. (*hal_rx_mpdu_get_addr3)(uint8_t *buf, uint8_t *mac_addr);
  750. QDF_STATUS
  751. (*hal_rx_mpdu_get_addr4)(uint8_t *buf, uint8_t *mac_addr);
  752. uint8_t (*hal_rx_get_mpdu_sequence_control_valid)(uint8_t *buf);
  753. bool (*hal_rx_is_unicast)(uint8_t *buf);
  754. uint32_t (*hal_rx_tid_get)(hal_soc_handle_t hal_soc_hdl, uint8_t *buf);
  755. uint32_t (*hal_rx_hw_desc_get_ppduid_get)(void *rx_tlv_hdr,
  756. void *rxdma_dst_ring_desc);
  757. uint32_t (*hal_rx_mpdu_start_mpdu_qos_control_valid_get)(uint8_t *buf);
  758. uint32_t (*hal_rx_msdu_end_sa_sw_peer_id_get)(uint8_t *buf);
  759. void * (*hal_rx_msdu0_buffer_addr_lsb)(void *link_desc_addr);
  760. void * (*hal_rx_msdu_desc_info_ptr_get)(void *msdu0);
  761. void * (*hal_ent_mpdu_desc_info)(void *hw_addr);
  762. void * (*hal_dst_mpdu_desc_info)(void *hw_addr);
  763. uint8_t (*hal_rx_get_fc_valid)(uint8_t *buf);
  764. uint8_t (*hal_rx_get_to_ds_flag)(uint8_t *buf);
  765. uint8_t (*hal_rx_get_mac_addr2_valid)(uint8_t *buf);
  766. uint8_t (*hal_rx_get_filter_category)(uint8_t *buf);
  767. uint32_t (*hal_rx_get_ppdu_id)(uint8_t *buf);
  768. void (*hal_reo_config)(struct hal_soc *soc,
  769. uint32_t reg_val,
  770. struct hal_reo_params *reo_params);
  771. uint32_t (*hal_rx_msdu_flow_idx_get)(uint8_t *buf);
  772. bool (*hal_rx_msdu_flow_idx_invalid)(uint8_t *buf);
  773. bool (*hal_rx_msdu_flow_idx_timeout)(uint8_t *buf);
  774. uint32_t (*hal_rx_msdu_fse_metadata_get)(uint8_t *buf);
  775. bool (*hal_rx_msdu_cce_match_get)(uint8_t *buf);
  776. uint16_t (*hal_rx_msdu_cce_metadata_get)(uint8_t *buf);
  777. void
  778. (*hal_rx_msdu_get_flow_params)(
  779. uint8_t *buf,
  780. bool *flow_invalid,
  781. bool *flow_timeout,
  782. uint32_t *flow_index);
  783. uint16_t (*hal_rx_tlv_get_tcp_chksum)(uint8_t *buf);
  784. uint16_t (*hal_rx_get_rx_sequence)(uint8_t *buf);
  785. void (*hal_rx_get_bb_info)(void *rx_tlv, void *ppdu_info_handle);
  786. void (*hal_rx_get_rtt_info)(void *rx_tlv, void *ppdu_info_handle);
  787. void (*hal_rx_msdu_packet_metadata_get)(uint8_t *buf,
  788. void *msdu_pkt_metadata);
  789. uint16_t (*hal_rx_get_fisa_cumulative_l4_checksum)(uint8_t *buf);
  790. uint16_t (*hal_rx_get_fisa_cumulative_ip_length)(uint8_t *buf);
  791. bool (*hal_rx_get_udp_proto)(uint8_t *buf);
  792. bool (*hal_rx_get_fisa_flow_agg_continuation)(uint8_t *buf);
  793. uint8_t (*hal_rx_get_fisa_flow_agg_count)(uint8_t *buf);
  794. bool (*hal_rx_get_fisa_timeout)(uint8_t *buf);
  795. uint8_t (*hal_rx_mpdu_start_tlv_tag_valid)(void *rx_tlv_hdr);
  796. void (*hal_rx_sw_mon_desc_info_get)(hal_ring_desc_t rxdma_dst_ring_desc,
  797. hal_rx_mon_desc_info_t mon_desc_info);
  798. uint8_t (*hal_rx_wbm_err_msdu_continuation_get)(void *ring_desc);
  799. uint32_t (*hal_rx_msdu_end_offset_get)(void);
  800. uint32_t (*hal_rx_attn_offset_get)(void);
  801. uint32_t (*hal_rx_msdu_start_offset_get)(void);
  802. uint32_t (*hal_rx_mpdu_start_offset_get)(void);
  803. uint32_t (*hal_rx_mpdu_end_offset_get)(void);
  804. uint32_t (*hal_rx_pkt_tlv_offset_get)(void);
  805. void * (*hal_rx_flow_setup_fse)(uint8_t *rx_fst,
  806. uint32_t table_offset,
  807. uint8_t *rx_flow);
  808. void * (*hal_rx_flow_get_tuple_info)(uint8_t *rx_fst,
  809. uint32_t hal_hash,
  810. uint8_t *tuple_info);
  811. QDF_STATUS (*hal_rx_flow_delete_entry)(uint8_t *fst,
  812. void *fse);
  813. uint32_t (*hal_rx_fst_get_fse_size)(void);
  814. void (*hal_compute_reo_remap_ix2_ix3)(uint32_t *ring,
  815. uint32_t num_rings,
  816. uint32_t *remap1,
  817. uint32_t *remap2);
  818. uint32_t (*hal_rx_flow_setup_cmem_fse)(
  819. struct hal_soc *soc, uint32_t cmem_ba,
  820. uint32_t table_offset, uint8_t *rx_flow);
  821. uint32_t (*hal_rx_flow_get_cmem_fse_ts)(struct hal_soc *soc,
  822. uint32_t fse_offset);
  823. void (*hal_rx_flow_get_cmem_fse)(struct hal_soc *soc,
  824. uint32_t fse_offset,
  825. uint32_t *fse, qdf_size_t len);
  826. void (*hal_cmem_write)(hal_soc_handle_t hal_soc_hdl, uint32_t offset,
  827. uint32_t value);
  828. void (*hal_rx_msdu_get_reo_destination_indication)(uint8_t *buf,
  829. uint32_t *reo_destination_indication);
  830. uint8_t (*hal_tx_get_num_tcl_banks)(void);
  831. uint32_t (*hal_get_reo_qdesc_size)(uint32_t ba_window_size, int tid);
  832. void (*hal_set_link_desc_addr)(void *desc, uint32_t cookie,
  833. qdf_dma_addr_t link_desc_paddr,
  834. uint8_t bm_id);
  835. void (*hal_tx_init_data_ring)(hal_soc_handle_t hal_soc_hdl,
  836. hal_ring_handle_t hal_ring_hdl);
  837. void* (*hal_rx_msdu_ext_desc_info_get_ptr)(void *msdu_details_ptr);
  838. void (*hal_get_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
  839. uint8_t ac, uint32_t *value);
  840. void (*hal_set_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
  841. uint8_t ac, uint32_t value);
  842. uint32_t (*hal_get_reo_reg_base_offset)(void);
  843. void (*hal_rx_get_tlv_size)(uint16_t *rx_pkt_tlv_size,
  844. uint16_t *rx_mon_pkt_tlv_size);
  845. uint32_t (*hal_rx_msdu_is_wlan_mcast)(qdf_nbuf_t nbuf);
  846. uint32_t (*hal_rx_tlv_decap_format_get)(void *hw_desc_addr);
  847. void (*hal_rx_dump_pkt_tlvs)(hal_soc_handle_t hal_soc_hdl,
  848. uint8_t *buf, uint8_t dbg_level);
  849. int (*hal_rx_tlv_get_offload_info)(uint8_t *rx_tlv,
  850. struct hal_offload_info *offload_info);
  851. uint16_t (*hal_rx_tlv_phy_ppdu_id_get)(uint8_t *buf);
  852. uint32_t (*hal_rx_tlv_msdu_done_get)(uint8_t *buf);
  853. uint32_t (*hal_rx_tlv_msdu_len_get)(uint8_t *buf);
  854. uint16_t (*hal_rx_get_frame_ctrl_field)(uint8_t *buf);
  855. int (*hal_rx_get_proto_params)(uint8_t *buf, void *fisa_params);
  856. int (*hal_rx_get_l3_l4_offsets)(uint8_t *buf, uint32_t *l3_hdr_offset,
  857. uint32_t *l4_hdr_offset);
  858. uint32_t (*hal_rx_tlv_mic_err_get)(uint8_t *buf);
  859. uint32_t (*hal_rx_tlv_get_pkt_type)(uint8_t *buf);
  860. void (*hal_rx_tlv_get_pn_num)(uint8_t *buf, uint64_t *pn_num);
  861. void (*hal_rx_reo_prev_pn_get)(void *ring_desc, uint64_t *prev_pn);
  862. uint8_t * (*hal_rx_pkt_hdr_get)(uint8_t *buf);
  863. uint32_t (*hal_rx_msdu_reo_dst_ind_get)(hal_soc_handle_t hal_soc_hdl,
  864. void *msdu_link_desc);
  865. void (*hal_msdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
  866. void *msdu_desc_info, uint32_t dst_ind,
  867. uint32_t nbuf_len);
  868. void (*hal_mpdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
  869. void *mpdu_desc_info, uint32_t seq_no);
  870. uint32_t (*hal_rx_tlv_sgi_get)(uint8_t *buf);
  871. uint32_t (*hal_rx_tlv_get_freq)(uint8_t *buf);
  872. uint8_t (*hal_rx_msdu_get_keyid)(uint8_t *buf);
  873. uint32_t (*hal_rx_tlv_rate_mcs_get)(uint8_t *buf);
  874. uint32_t (*hal_rx_tlv_decrypt_err_get)(uint8_t *buf);
  875. uint32_t (*hal_rx_tlv_first_mpdu_get)(uint8_t *buf);
  876. uint32_t (*hal_rx_tlv_bw_get)(uint8_t *buf);
  877. uint32_t (*hal_rx_tlv_get_is_decrypted)(uint8_t *buf);
  878. uint32_t (*hal_rx_wbm_err_src_get)(hal_ring_desc_t ring_desc);
  879. uint8_t (*hal_rx_ret_buf_manager_get)(hal_ring_desc_t ring_desc);
  880. void (*hal_rx_msdu_link_desc_set)(hal_soc_handle_t hal_soc_hdl,
  881. void *src_srng_desc,
  882. hal_buff_addrinfo_t buf_addr_info,
  883. uint8_t bm_action);
  884. void (*hal_rx_buf_cookie_rbm_get)(uint32_t *buf_addr_info_hdl,
  885. hal_buf_info_t buf_info_hdl);
  886. void (*hal_rx_reo_buf_paddr_get)(hal_ring_desc_t rx_desc,
  887. struct hal_buf_info *buf_info);
  888. void (*hal_rxdma_buff_addr_info_set)(void *rxdma_entry,
  889. qdf_dma_addr_t paddr,
  890. uint32_t cookie, uint8_t manager);
  891. uint32_t (*hal_rx_msdu_flags_get)(rx_msdu_desc_info_t msdu_desc_info_hdl);
  892. uint32_t (*hal_rx_get_reo_error_code)(hal_ring_desc_t rx_desc);
  893. void (*hal_rx_tlv_csum_err_get)(uint8_t *rx_tlv_hdr,
  894. uint32_t *ip_csum_err,
  895. uint32_t *tcp_udp_csum_err);
  896. void (*hal_rx_mpdu_desc_info_get)(void *desc_addr,
  897. void *mpdu_desc_info_hdl);
  898. uint8_t (*hal_rx_err_status_get)(hal_ring_desc_t rx_desc);
  899. uint8_t (*hal_rx_reo_buf_type_get)(hal_ring_desc_t rx_desc);
  900. bool (*hal_rx_mpdu_info_ampdu_flag_get)(uint8_t *buf);
  901. uint32_t (*hal_rx_tlv_mpdu_len_err_get)(void *hw_desc_addr);
  902. uint32_t (*hal_rx_tlv_mpdu_fcs_err_get)(void *hw_desc_addr);
  903. void (*hal_rx_tlv_get_pkt_capture_flags)(uint8_t *rx_tlv_hdr,
  904. struct hal_rx_pkt_capture_flags *flags);
  905. uint8_t *(*hal_rx_desc_get_80211_hdr)(void *hw_desc_addr);
  906. uint32_t (*hal_rx_hw_desc_mpdu_user_id)(void *hw_desc_addr);
  907. void (*hal_rx_priv_info_set_in_tlv)(uint8_t *buf,
  908. uint8_t *priv_data,
  909. uint32_t len);
  910. void (*hal_rx_priv_info_get_from_tlv)(uint8_t *buf,
  911. uint8_t *priv_data,
  912. uint32_t len);
  913. void (*hal_rx_tlv_msdu_len_set)(uint8_t *buf, uint32_t len);
  914. void (*hal_rx_tlv_populate_mpdu_desc_info)(uint8_t *buf,
  915. void *mpdu_desc_info_hdl);
  916. uint8_t *(*hal_get_reo_ent_desc_qdesc_addr)(uint8_t *desc);
  917. uint64_t (*hal_rx_get_qdesc_addr)(uint8_t *dst_ring_desc,
  918. uint8_t *buf);
  919. void (*hal_set_reo_ent_desc_reo_dest_ind)(uint8_t *desc,
  920. uint32_t dst_ind);
  921. /* REO CMD and STATUS */
  922. int (*hal_reo_send_cmd)(hal_soc_handle_t hal_soc_hdl,
  923. hal_ring_handle_t hal_ring_hdl,
  924. enum hal_reo_cmd_type cmd,
  925. void *params);
  926. QDF_STATUS (*hal_reo_status_update)(hal_soc_handle_t hal_soc_hdl,
  927. hal_ring_desc_t reo_desc,
  928. void *st_handle,
  929. uint32_t tlv, int *num_ref);
  930. uint8_t (*hal_get_tlv_hdr_size)(void);
  931. uint8_t (*hal_get_idle_link_bm_id)(uint8_t chip_id);
  932. };
  933. /**
  934. * struct hal_soc_stats - Hal layer stats
  935. * @reg_write_fail: number of failed register writes
  936. * @wstats: delayed register write stats
  937. * @shadow_reg_write_fail: shadow reg write failure stats
  938. * @shadow_reg_write_succ: shadow reg write success stats
  939. *
  940. * This structure holds all the statistics at HAL layer.
  941. */
  942. struct hal_soc_stats {
  943. uint32_t reg_write_fail;
  944. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  945. struct hal_reg_write_soc_stats wstats;
  946. #endif
  947. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  948. uint32_t shadow_reg_write_fail;
  949. uint32_t shadow_reg_write_succ;
  950. #endif
  951. };
  952. #ifdef ENABLE_HAL_REG_WR_HISTORY
  953. /* The history size should always be a power of 2 */
  954. #define HAL_REG_WRITE_HIST_SIZE 8
  955. /**
  956. * struct hal_reg_write_fail_entry - Record of
  957. * register write which failed.
  958. * @timestamp: timestamp of reg write failure
  959. * @reg_offset: offset of register where the write failed
  960. * @write_val: the value which was to be written
  961. * @read_val: the value read back from the register after write
  962. */
  963. struct hal_reg_write_fail_entry {
  964. uint64_t timestamp;
  965. uint32_t reg_offset;
  966. uint32_t write_val;
  967. uint32_t read_val;
  968. };
  969. /**
  970. * struct hal_reg_write_fail_history - Hal layer history
  971. * of all the register write failures.
  972. * @index: index to add the new record
  973. * @record: array of all the records in history
  974. *
  975. * This structure holds the history of register write
  976. * failures at HAL layer.
  977. */
  978. struct hal_reg_write_fail_history {
  979. qdf_atomic_t index;
  980. struct hal_reg_write_fail_entry record[HAL_REG_WRITE_HIST_SIZE];
  981. };
  982. #endif
  983. /**
  984. * struct hal_soc - HAL context to be used to access SRNG APIs
  985. * (currently used by data path and
  986. * transport (CE) modules)
  987. * @list_shadow_reg_config: array of generic regs mapped to
  988. * shadow regs
  989. * @num_generic_shadow_regs_configured: number of generic regs
  990. * mapped to shadow regs
  991. */
  992. struct hal_soc {
  993. /* HIF handle to access HW registers */
  994. struct hif_opaque_softc *hif_handle;
  995. /* QDF device handle */
  996. qdf_device_t qdf_dev;
  997. /* Device base address */
  998. void *dev_base_addr;
  999. /* Device base address for ce - qca5018 target */
  1000. void *dev_base_addr_ce;
  1001. /* HAL internal state for all SRNG rings.
  1002. * TODO: See if this is required
  1003. */
  1004. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  1005. /* Remote pointer memory for HW/FW updates */
  1006. uint32_t *shadow_rdptr_mem_vaddr;
  1007. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  1008. /* Shared memory for ring pointer updates from host to FW */
  1009. uint32_t *shadow_wrptr_mem_vaddr;
  1010. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  1011. /* REO blocking resource index */
  1012. uint8_t reo_res_bitmap;
  1013. uint8_t index;
  1014. uint32_t target_type;
  1015. /* shadow register configuration */
  1016. struct pld_shadow_reg_v2_cfg shadow_config[MAX_SHADOW_REGISTERS];
  1017. int num_shadow_registers_configured;
  1018. bool use_register_windowing;
  1019. uint32_t register_window;
  1020. qdf_spinlock_t register_access_lock;
  1021. /* Static window map configuration for multiple window write*/
  1022. bool static_window_map;
  1023. /* srng table */
  1024. struct hal_hw_srng_config *hw_srng_table;
  1025. int32_t hal_hw_reg_offset[SRNG_REGISTER_MAX];
  1026. struct hal_hw_txrx_ops *ops;
  1027. /* Indicate srngs initialization */
  1028. bool init_phase;
  1029. /* Hal level stats */
  1030. struct hal_soc_stats stats;
  1031. #ifdef ENABLE_HAL_REG_WR_HISTORY
  1032. struct hal_reg_write_fail_history *reg_wr_fail_hist;
  1033. #endif
  1034. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  1035. /* queue(array) to hold register writes */
  1036. struct hal_reg_write_q_elem *reg_write_queue;
  1037. /* delayed work to be queued into workqueue */
  1038. qdf_work_t reg_write_work;
  1039. /* workqueue for delayed register writes */
  1040. qdf_workqueue_t *reg_write_wq;
  1041. /* write index used by caller to enqueue delayed work */
  1042. qdf_atomic_t write_idx;
  1043. /* read index used by worker thread to dequeue/write registers */
  1044. uint32_t read_idx;
  1045. #endif /*FEATURE_HAL_DELAYED_REG_WRITE */
  1046. qdf_atomic_t active_work_cnt;
  1047. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  1048. struct shadow_reg_config
  1049. list_shadow_reg_config[MAX_GENERIC_SHADOW_REG];
  1050. int num_generic_shadow_regs_configured;
  1051. #endif
  1052. /* flag to indicate cmn dmac rings in berryllium */
  1053. bool dmac_cmn_src_rxbuf_ring;
  1054. };
  1055. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  1056. /**
  1057. * hal_delayed_reg_write() - delayed regiter write
  1058. * @hal_soc: HAL soc handle
  1059. * @srng: hal srng
  1060. * @addr: iomem address
  1061. * @value: value to be written
  1062. *
  1063. * Return: none
  1064. */
  1065. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  1066. struct hal_srng *srng,
  1067. void __iomem *addr,
  1068. uint32_t value);
  1069. #endif
  1070. void hal_qca6750_attach(struct hal_soc *hal_soc);
  1071. void hal_qca6490_attach(struct hal_soc *hal_soc);
  1072. void hal_qca6390_attach(struct hal_soc *hal_soc);
  1073. void hal_qca6290_attach(struct hal_soc *hal_soc);
  1074. void hal_qca8074_attach(struct hal_soc *hal_soc);
  1075. void hal_kiwi_attach(struct hal_soc *hal_soc);
  1076. void hal_qcn9224_attach(struct hal_soc *hal_soc);
  1077. /*
  1078. * hal_soc_to_dp_hal_roc - API to convert hal_soc to opaque
  1079. * dp_hal_soc handle type
  1080. * @hal_soc - hal_soc type
  1081. *
  1082. * Return: hal_soc_handle_t type
  1083. */
  1084. static inline
  1085. hal_soc_handle_t hal_soc_to_hal_soc_handle(struct hal_soc *hal_soc)
  1086. {
  1087. return (hal_soc_handle_t)hal_soc;
  1088. }
  1089. /*
  1090. * hal_srng_to_hal_ring_handle - API to convert hal_srng to opaque
  1091. * dp_hal_ring handle type
  1092. * @hal_srng - hal_srng type
  1093. *
  1094. * Return: hal_ring_handle_t type
  1095. */
  1096. static inline
  1097. hal_ring_handle_t hal_srng_to_hal_ring_handle(struct hal_srng *hal_srng)
  1098. {
  1099. return (hal_ring_handle_t)hal_srng;
  1100. }
  1101. /*
  1102. * hal_ring_handle_to_hal_srng - API to convert dp_hal_ring to hal_srng handle
  1103. * @hal_ring - hal_ring_handle_t type
  1104. *
  1105. * Return: hal_srng pointer type
  1106. */
  1107. static inline
  1108. struct hal_srng *hal_ring_handle_to_hal_srng(hal_ring_handle_t hal_ring)
  1109. {
  1110. return (struct hal_srng *)hal_ring;
  1111. }
  1112. #endif /* _HAL_INTERNAL_H_ */