msm_vidc_internal.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020-2021,, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/version.h>
  8. #include <linux/bits.h>
  9. #include <linux/workqueue.h>
  10. #include <media/v4l2-dev.h>
  11. #include <media/v4l2-device.h>
  12. #include <media/v4l2-ioctl.h>
  13. #include <media/v4l2-event.h>
  14. #include <media/v4l2-ctrls.h>
  15. #include <media/v4l2-mem2mem.h>
  16. #include <media/videobuf2-core.h>
  17. #include <media/videobuf2-v4l2.h>
  18. #define MAX_NAME_LENGTH 128
  19. #define VENUS_VERSION_LENGTH 128
  20. #define MAX_MATRIX_COEFFS 9
  21. #define MAX_BIAS_COEFFS 3
  22. #define MAX_LIMIT_COEFFS 6
  23. #define MAX_DEBUGFS_NAME 50
  24. #define DEFAULT_HEIGHT 240
  25. #define DEFAULT_WIDTH 320
  26. #define DEFAULT_FPS 30
  27. #define MAXIMUM_VP9_FPS 60
  28. #define MAX_SUPPORTED_INSTANCES 16
  29. #define DEFAULT_BSE_VPP_DELAY 2
  30. #define MAX_CAP_PARENTS 20
  31. #define MAX_CAP_CHILDREN 20
  32. #define DEFAULT_MAX_HOST_BUF_COUNT 64
  33. #define DEFAULT_MAX_HOST_BURST_BUF_COUNT 256
  34. #define BIT_DEPTH_8 (8 << 16 | 8)
  35. #define BIT_DEPTH_10 (10 << 16 | 10)
  36. #define CODED_FRAMES_PROGRESSIVE 0x0
  37. #define CODED_FRAMES_INTERLACE 0x1
  38. #define MAX_VP9D_INST_COUNT 6
  39. /* TODO: move below macros to waipio.c */
  40. #define MAX_ENH_LAYER_HB 3
  41. #define MAX_HEVC_ENH_LAYER_SLIDING_WINDOW 5
  42. #define MAX_AVC_ENH_LAYER_SLIDING_WINDOW 3
  43. #define MAX_AVC_ENH_LAYER_HYBRID_HP 5
  44. #define INVALID_DEFAULT_MARK_OR_USE_LTR -1
  45. #define MAX_SLICES_PER_FRAME 10
  46. #define MAX_SLICES_FRAME_RATE 60
  47. #define MAX_MB_SLICE_WIDTH 4096
  48. #define MAX_MB_SLICE_HEIGHT 2160
  49. #define MAX_BYTES_SLICE_WIDTH 1920
  50. #define MAX_BYTES_SLICE_HEIGHT 1088
  51. #define MIN_HEVC_SLICE_WIDTH 384
  52. #define MIN_AVC_SLICE_WIDTH 192
  53. #define MIN_SLICE_HEIGHT 128
  54. #define MAX_BITRATE_BOOST 25
  55. #define MAX_SUPPORTED_MIN_QUALITY 70
  56. #define MIN_CHROMA_QP_OFFSET -12
  57. #define MAX_CHROMA_QP_OFFSET 0
  58. #define DCVS_WINDOW 16
  59. #define ENC_FPS_WINDOW 3
  60. #define DEC_FPS_WINDOW 10
  61. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  62. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  63. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  64. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  65. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  66. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  67. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  68. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  69. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  70. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  71. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  72. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  73. #define NUM_MBS_PER_FRAME(__height, __width) \
  74. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  75. #ifdef V4L2_CTRL_CLASS_CODEC
  76. #define IS_PRIV_CTRL(idx) ( \
  77. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_CODEC) && \
  78. V4L2_CTRL_DRIVER_PRIV(idx))
  79. #else
  80. #define IS_PRIV_CTRL(idx) ( \
  81. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  82. V4L2_CTRL_DRIVER_PRIV(idx))
  83. #endif
  84. #define BUFFER_ALIGNMENT_SIZE(x) x
  85. #define NUM_MBS_360P (((480 + 15) >> 4) * ((360 + 15) >> 4))
  86. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  87. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  88. #define MB_SIZE_IN_PIXEL (16 * 16)
  89. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  90. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  91. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  92. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  93. /*
  94. * Convert Q16 number into Integer and Fractional part upto 2 places.
  95. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  96. * Integer part = 105752 / 65536 = 1;
  97. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  98. * Fractional part = 40216 * 100 / 65536 = 61;
  99. * Now convert to FP(1, 61, 100).
  100. */
  101. #define Q16_INT(q) ((q) >> 16)
  102. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  103. /* define timeout values */
  104. #define HW_RESPONSE_TIMEOUT_VALUE (1000)
  105. #define SW_PC_DELAY_VALUE (HW_RESPONSE_TIMEOUT_VALUE + 500)
  106. #define FW_UNLOAD_DELAY_VALUE (SW_PC_DELAY_VALUE + 1500)
  107. #define MAX_MAP_OUTPUT_COUNT 64
  108. #define MAX_DPB_COUNT 32
  109. /*
  110. * max dpb count in firmware = 16
  111. * each dpb: 4 words - <base_address, addr_offset, data_offset>
  112. * dpb list array size = 16 * 4
  113. * dpb payload size = 16 * 4 * 4
  114. */
  115. #define MAX_DPB_LIST_ARRAY_SIZE (16 * 4)
  116. #define MAX_DPB_LIST_PAYLOAD_SIZE (16 * 4 * 4)
  117. enum msm_vidc_domain_type {
  118. MSM_VIDC_ENCODER = BIT(0),
  119. MSM_VIDC_DECODER = BIT(1),
  120. };
  121. enum msm_vidc_codec_type {
  122. MSM_VIDC_H264 = BIT(0),
  123. MSM_VIDC_HEVC = BIT(1),
  124. MSM_VIDC_VP9 = BIT(2),
  125. MSM_VIDC_HEIC = BIT(3),
  126. MSM_VIDC_AV1 = BIT(4),
  127. };
  128. enum priority_level {
  129. MSM_VIDC_PRIORITY_HIGH = 0,
  130. MSM_VIDC_PRIORITY_LOW = 1,
  131. };
  132. enum msm_vidc_colorformat_type {
  133. MSM_VIDC_FMT_NONE = 0,
  134. MSM_VIDC_FMT_NV12C = BIT(0),
  135. MSM_VIDC_FMT_NV12 = BIT(1),
  136. MSM_VIDC_FMT_NV21 = BIT(2),
  137. MSM_VIDC_FMT_TP10C = BIT(3),
  138. MSM_VIDC_FMT_P010 = BIT(4),
  139. MSM_VIDC_FMT_RGBA8888C = BIT(5),
  140. MSM_VIDC_FMT_RGBA8888 = BIT(6),
  141. };
  142. enum msm_vidc_buffer_type {
  143. MSM_VIDC_BUF_INPUT = 1,
  144. MSM_VIDC_BUF_OUTPUT = 2,
  145. MSM_VIDC_BUF_INPUT_META = 3,
  146. MSM_VIDC_BUF_OUTPUT_META = 4,
  147. MSM_VIDC_BUF_READ_ONLY = 5,
  148. MSM_VIDC_BUF_QUEUE = 6,
  149. MSM_VIDC_BUF_BIN = 7,
  150. MSM_VIDC_BUF_ARP = 8,
  151. MSM_VIDC_BUF_COMV = 9,
  152. MSM_VIDC_BUF_NON_COMV = 10,
  153. MSM_VIDC_BUF_LINE = 11,
  154. MSM_VIDC_BUF_DPB = 12,
  155. MSM_VIDC_BUF_PERSIST = 13,
  156. MSM_VIDC_BUF_VPSS = 14,
  157. };
  158. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  159. enum msm_vidc_buffer_flags {
  160. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  161. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  162. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  163. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  164. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  165. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  166. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  167. };
  168. enum msm_vidc_buffer_attributes {
  169. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  170. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  171. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  172. MSM_VIDC_ATTR_QUEUED = BIT(3),
  173. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  174. MSM_VIDC_ATTR_BUFFER_DONE = BIT(5),
  175. };
  176. enum msm_vidc_buffer_region {
  177. MSM_VIDC_REGION_NONE = 0,
  178. MSM_VIDC_NON_SECURE,
  179. MSM_VIDC_NON_SECURE_PIXEL,
  180. MSM_VIDC_SECURE_PIXEL,
  181. MSM_VIDC_SECURE_NONPIXEL,
  182. MSM_VIDC_SECURE_BITSTREAM,
  183. };
  184. enum msm_vidc_port_type {
  185. INPUT_PORT = 0,
  186. OUTPUT_PORT,
  187. INPUT_META_PORT,
  188. OUTPUT_META_PORT,
  189. PORT_NONE,
  190. MAX_PORT,
  191. };
  192. enum msm_vidc_stage_type {
  193. MSM_VIDC_STAGE_NONE = 0,
  194. MSM_VIDC_STAGE_1 = 1,
  195. MSM_VIDC_STAGE_2 = 2,
  196. };
  197. enum msm_vidc_pipe_type {
  198. MSM_VIDC_PIPE_NONE = 0,
  199. MSM_VIDC_PIPE_1 = 1,
  200. MSM_VIDC_PIPE_2 = 2,
  201. MSM_VIDC_PIPE_4 = 4,
  202. };
  203. enum msm_vidc_quality_mode {
  204. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  205. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  206. };
  207. enum msm_vidc_color_primaries {
  208. MSM_VIDC_PRIMARIES_RESERVED = 0,
  209. MSM_VIDC_PRIMARIES_BT709 = 1,
  210. MSM_VIDC_PRIMARIES_UNSPECIFIED = 2,
  211. MSM_VIDC_PRIMARIES_BT470_SYSTEM_M = 4,
  212. MSM_VIDC_PRIMARIES_BT470_SYSTEM_BG = 5,
  213. MSM_VIDC_PRIMARIES_BT601_525 = 6,
  214. MSM_VIDC_PRIMARIES_SMPTE_ST240M = 7,
  215. MSM_VIDC_PRIMARIES_GENERIC_FILM = 8,
  216. MSM_VIDC_PRIMARIES_BT2020 = 9,
  217. MSM_VIDC_PRIMARIES_SMPTE_ST428_1 = 10,
  218. MSM_VIDC_PRIMARIES_SMPTE_RP431_2 = 11,
  219. MSM_VIDC_PRIMARIES_SMPTE_EG431_1 = 12,
  220. MSM_VIDC_PRIMARIES_SMPTE_EBU_TECH = 22,
  221. };
  222. enum msm_vidc_transfer_characteristics {
  223. MSM_VIDC_TRANSFER_RESERVED = 0,
  224. MSM_VIDC_TRANSFER_BT709 = 1,
  225. MSM_VIDC_TRANSFER_UNSPECIFIED = 2,
  226. MSM_VIDC_TRANSFER_BT470_SYSTEM_M = 4,
  227. MSM_VIDC_TRANSFER_BT470_SYSTEM_BG = 5,
  228. MSM_VIDC_TRANSFER_BT601_525_OR_625 = 6,
  229. MSM_VIDC_TRANSFER_SMPTE_ST240M = 7,
  230. MSM_VIDC_TRANSFER_LINEAR = 8,
  231. MSM_VIDC_TRANSFER_LOG_100_1 = 9,
  232. MSM_VIDC_TRANSFER_LOG_SQRT = 10,
  233. MSM_VIDC_TRANSFER_XVYCC = 11,
  234. MSM_VIDC_TRANSFER_BT1361_0 = 12,
  235. MSM_VIDC_TRANSFER_SRGB_SYCC = 13,
  236. MSM_VIDC_TRANSFER_BT2020_14 = 14,
  237. MSM_VIDC_TRANSFER_BT2020_15 = 15,
  238. MSM_VIDC_TRANSFER_SMPTE_ST2084_PQ = 16,
  239. MSM_VIDC_TRANSFER_SMPTE_ST428_1 = 17,
  240. MSM_VIDC_TRANSFER_BT2100_2_HLG = 18,
  241. };
  242. enum msm_vidc_matrix_coefficients {
  243. MSM_VIDC_MATRIX_COEFF_SRGB_SMPTE_ST428_1 = 0,
  244. MSM_VIDC_MATRIX_COEFF_BT709 = 1,
  245. MSM_VIDC_MATRIX_COEFF_UNSPECIFIED = 2,
  246. MSM_VIDC_MATRIX_COEFF_RESERVED = 3,
  247. MSM_VIDC_MATRIX_COEFF_FCC_TITLE_47 = 4,
  248. MSM_VIDC_MATRIX_COEFF_BT470_SYS_BG_OR_BT601_625 = 5,
  249. MSM_VIDC_MATRIX_COEFF_BT601_525_BT1358_525_OR_625 = 6,
  250. MSM_VIDC_MATRIX_COEFF_SMPTE_ST240 = 7,
  251. MSM_VIDC_MATRIX_COEFF_YCGCO = 8,
  252. MSM_VIDC_MATRIX_COEFF_BT2020_NON_CONSTANT = 9,
  253. MSM_VIDC_MATRIX_COEFF_BT2020_CONSTANT = 10,
  254. MSM_VIDC_MATRIX_COEFF_SMPTE_ST2085 = 11,
  255. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_NON_CONSTANT = 12,
  256. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_CONSTANT = 13,
  257. MSM_VIDC_MATRIX_COEFF_BT2100 = 14,
  258. };
  259. enum msm_vidc_ctrl_list_type {
  260. CHILD_LIST = BIT(0),
  261. FW_LIST = BIT(1),
  262. };
  263. enum msm_vidc_core_capability_type {
  264. CORE_CAP_NONE = 0,
  265. ENC_CODECS,
  266. DEC_CODECS,
  267. MAX_SESSION_COUNT,
  268. MAX_NUM_720P_SESSIONS,
  269. MAX_NUM_1080P_SESSIONS,
  270. MAX_NUM_4K_SESSIONS,
  271. MAX_NUM_8K_SESSIONS,
  272. MAX_SECURE_SESSION_COUNT,
  273. MAX_LOAD,
  274. MAX_RT_MBPF,
  275. MAX_MBPF,
  276. MAX_MBPS,
  277. MAX_IMAGE_MBPF,
  278. MAX_MBPF_HQ,
  279. MAX_MBPS_HQ,
  280. MAX_MBPF_B_FRAME,
  281. MAX_MBPS_B_FRAME,
  282. MAX_MBPS_ALL_INTRA,
  283. MAX_ENH_LAYER_COUNT,
  284. NUM_VPP_PIPE,
  285. SW_PC,
  286. SW_PC_DELAY,
  287. FW_UNLOAD,
  288. FW_UNLOAD_DELAY,
  289. HW_RESPONSE_TIMEOUT,
  290. PREFIX_BUF_COUNT_PIX,
  291. PREFIX_BUF_SIZE_PIX,
  292. PREFIX_BUF_COUNT_NON_PIX,
  293. PREFIX_BUF_SIZE_NON_PIX,
  294. PAGEFAULT_NON_FATAL,
  295. PAGETABLE_CACHING,
  296. DCVS,
  297. DECODE_BATCH,
  298. DECODE_BATCH_TIMEOUT,
  299. STATS_TIMEOUT_MS,
  300. AV_SYNC_WINDOW_SIZE,
  301. CLK_FREQ_THRESHOLD,
  302. NON_FATAL_FAULTS,
  303. ENC_AUTO_FRAMERATE,
  304. MMRM,
  305. CORE_CAP_MAX,
  306. };
  307. enum msm_vidc_inst_capability_type {
  308. INST_CAP_NONE = 0,
  309. FRAME_WIDTH,
  310. LOSSLESS_FRAME_WIDTH,
  311. SECURE_FRAME_WIDTH,
  312. FRAME_HEIGHT,
  313. LOSSLESS_FRAME_HEIGHT,
  314. SECURE_FRAME_HEIGHT,
  315. PIX_FMTS,
  316. MIN_BUFFERS_INPUT,
  317. MIN_BUFFERS_OUTPUT,
  318. MBPF,
  319. LOSSLESS_MBPF,
  320. BATCH_MBPF,
  321. BATCH_FPS,
  322. SECURE_MBPF,
  323. MBPS,
  324. POWER_SAVE_MBPS,
  325. FRAME_RATE,
  326. OPERATING_RATE,
  327. SCALE_FACTOR,
  328. MB_CYCLES_VSP,
  329. MB_CYCLES_VPP,
  330. MB_CYCLES_LP,
  331. MB_CYCLES_FW,
  332. MB_CYCLES_FW_VPP,
  333. SECURE_MODE,
  334. TS_REORDER,
  335. HFLIP,
  336. VFLIP,
  337. ROTATION,
  338. SUPER_FRAME,
  339. SLICE_INTERFACE,
  340. HEADER_MODE,
  341. PREPEND_SPSPPS_TO_IDR,
  342. META_SEQ_HDR_NAL,
  343. WITHOUT_STARTCODE,
  344. NAL_LENGTH_FIELD,
  345. REQUEST_I_FRAME,
  346. BIT_RATE,
  347. BITRATE_MODE,
  348. LOSSLESS,
  349. FRAME_SKIP_MODE,
  350. FRAME_RC_ENABLE,
  351. CONSTANT_QUALITY,
  352. GOP_SIZE,
  353. GOP_CLOSURE,
  354. B_FRAME,
  355. BLUR_TYPES,
  356. BLUR_RESOLUTION,
  357. CSC,
  358. CSC_CUSTOM_MATRIX,
  359. GRID,
  360. LOWLATENCY_MODE,
  361. LTR_COUNT,
  362. USE_LTR,
  363. MARK_LTR,
  364. BASELAYER_PRIORITY,
  365. IR_RANDOM,
  366. AU_DELIMITER,
  367. TIME_DELTA_BASED_RC,
  368. CONTENT_ADAPTIVE_CODING,
  369. BITRATE_BOOST,
  370. MIN_QUALITY,
  371. VBV_DELAY,
  372. PEAK_BITRATE,
  373. MIN_FRAME_QP,
  374. I_FRAME_MIN_QP,
  375. P_FRAME_MIN_QP,
  376. B_FRAME_MIN_QP,
  377. MAX_FRAME_QP,
  378. I_FRAME_MAX_QP,
  379. P_FRAME_MAX_QP,
  380. B_FRAME_MAX_QP,
  381. I_FRAME_QP,
  382. P_FRAME_QP,
  383. B_FRAME_QP,
  384. LAYER_TYPE,
  385. LAYER_ENABLE,
  386. ENH_LAYER_COUNT,
  387. L0_BR,
  388. L1_BR,
  389. L2_BR,
  390. L3_BR,
  391. L4_BR,
  392. L5_BR,
  393. ENTROPY_MODE,
  394. PROFILE,
  395. LEVEL,
  396. HEVC_TIER,
  397. AV1_TIER,
  398. LF_MODE,
  399. LF_ALPHA,
  400. LF_BETA,
  401. SLICE_MODE,
  402. SLICE_MAX_BYTES,
  403. SLICE_MAX_MB,
  404. MB_RC,
  405. TRANSFORM_8X8,
  406. CHROMA_QP_INDEX_OFFSET,
  407. DISPLAY_DELAY_ENABLE,
  408. DISPLAY_DELAY,
  409. CONCEAL_COLOR_8BIT,
  410. CONCEAL_COLOR_10BIT,
  411. STAGE,
  412. PIPE,
  413. POC,
  414. QUALITY_MODE,
  415. CODED_FRAMES,
  416. BIT_DEPTH,
  417. CODEC_CONFIG,
  418. BITSTREAM_SIZE_OVERWRITE,
  419. THUMBNAIL_MODE,
  420. DEFAULT_HEADER,
  421. RAP_FRAME,
  422. SEQ_CHANGE_AT_SYNC_FRAME,
  423. PRIORITY,
  424. ENC_IP_CR,
  425. DPB_LIST,
  426. FILM_GRAIN,
  427. SUPER_BLOCK,
  428. ALL_INTRA,
  429. META_BITSTREAM_RESOLUTION,
  430. META_CROP_OFFSETS,
  431. META_LTR_MARK_USE,
  432. META_DPB_MISR,
  433. META_OPB_MISR,
  434. META_INTERLACE,
  435. META_TIMESTAMP,
  436. META_CONCEALED_MB_CNT,
  437. META_HIST_INFO,
  438. META_SEI_MASTERING_DISP,
  439. META_SEI_CLL,
  440. META_HDR10PLUS,
  441. META_EVA_STATS,
  442. META_BUF_TAG,
  443. META_DPB_TAG_LIST,
  444. META_OUTPUT_BUF_TAG,
  445. META_SUBFRAME_OUTPUT,
  446. META_ENC_QP_METADATA,
  447. META_ROI_INFO,
  448. META_DEC_QP_METADATA,
  449. COMPLEXITY,
  450. META_MAX_NUM_REORDER_FRAMES,
  451. INST_CAP_MAX,
  452. };
  453. enum msm_vidc_inst_capability_flags {
  454. CAP_FLAG_NONE = 0,
  455. CAP_FLAG_ROOT = BIT(0),
  456. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  457. CAP_FLAG_MENU = BIT(2),
  458. CAP_FLAG_INPUT_PORT = BIT(3),
  459. CAP_FLAG_OUTPUT_PORT = BIT(4),
  460. CAP_FLAG_CLIENT_SET = BIT(5),
  461. };
  462. struct msm_vidc_inst_cap {
  463. enum msm_vidc_inst_capability_type cap;
  464. s32 min;
  465. s32 max;
  466. u32 step_or_mask;
  467. s32 value;
  468. u32 v4l2_id;
  469. u32 hfi_id;
  470. enum msm_vidc_inst_capability_flags flags;
  471. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  472. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  473. int (*adjust)(void *inst,
  474. struct v4l2_ctrl *ctrl);
  475. int (*set)(void *inst,
  476. enum msm_vidc_inst_capability_type cap_id);
  477. };
  478. struct msm_vidc_inst_capability {
  479. enum msm_vidc_domain_type domain;
  480. enum msm_vidc_codec_type codec;
  481. struct msm_vidc_inst_cap cap[INST_CAP_MAX+1];
  482. };
  483. struct msm_vidc_core_capability {
  484. enum msm_vidc_core_capability_type type;
  485. u32 value;
  486. };
  487. struct msm_vidc_inst_cap_entry {
  488. /* list of struct msm_vidc_inst_cap_entry */
  489. struct list_head list;
  490. enum msm_vidc_inst_capability_type cap_id;
  491. };
  492. struct debug_buf_count {
  493. u64 etb;
  494. u64 ftb;
  495. u64 fbd;
  496. u64 ebd;
  497. };
  498. struct msm_vidc_statistics {
  499. struct debug_buf_count count;
  500. u64 data_size;
  501. u64 time_ms;
  502. };
  503. enum efuse_purpose {
  504. SKU_VERSION = 0,
  505. };
  506. enum sku_version {
  507. SKU_VERSION_0 = 0,
  508. SKU_VERSION_1,
  509. SKU_VERSION_2,
  510. };
  511. enum msm_vidc_ssr_trigger_type {
  512. SSR_ERR_FATAL = 1,
  513. SSR_SW_DIV_BY_ZERO,
  514. SSR_HW_WDOG_IRQ,
  515. };
  516. enum msm_vidc_stability_trigger_type {
  517. STABILITY_VCODEC_HUNG = 1,
  518. STABILITY_ENC_BUFFER_FULL,
  519. };
  520. enum msm_vidc_cache_op {
  521. MSM_VIDC_CACHE_CLEAN,
  522. MSM_VIDC_CACHE_INVALIDATE,
  523. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  524. };
  525. enum msm_vidc_dcvs_flags {
  526. MSM_VIDC_DCVS_INCR = BIT(0),
  527. MSM_VIDC_DCVS_DECR = BIT(1),
  528. };
  529. enum msm_vidc_clock_properties {
  530. CLOCK_PROP_HAS_SCALING = BIT(0),
  531. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  532. };
  533. enum profiling_points {
  534. FRAME_PROCESSING = 0,
  535. MAX_PROFILING_POINTS,
  536. };
  537. enum signal_session_response {
  538. SIGNAL_CMD_STOP_INPUT = 0,
  539. SIGNAL_CMD_STOP_OUTPUT,
  540. SIGNAL_CMD_CLOSE,
  541. MAX_SIGNAL,
  542. };
  543. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  544. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  545. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  546. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  547. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  548. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  549. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  550. #define HFI_MASK_QHDR_STATUS 0x000000FF
  551. #define VIDC_IFACEQ_NUMQ 3
  552. #define VIDC_IFACEQ_CMDQ_IDX 0
  553. #define VIDC_IFACEQ_MSGQ_IDX 1
  554. #define VIDC_IFACEQ_DBGQ_IDX 2
  555. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  556. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  557. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  558. struct hfi_queue_table_header {
  559. u32 qtbl_version;
  560. u32 qtbl_size;
  561. u32 qtbl_qhdr0_offset;
  562. u32 qtbl_qhdr_size;
  563. u32 qtbl_num_q;
  564. u32 qtbl_num_active_q;
  565. void *device_addr;
  566. char name[256];
  567. };
  568. struct hfi_queue_header {
  569. u32 qhdr_status;
  570. u32 qhdr_start_addr;
  571. u32 qhdr_type;
  572. u32 qhdr_q_size;
  573. u32 qhdr_pkt_size;
  574. u32 qhdr_pkt_drop_cnt;
  575. u32 qhdr_rx_wm;
  576. u32 qhdr_tx_wm;
  577. u32 qhdr_rx_req;
  578. u32 qhdr_tx_req;
  579. u32 qhdr_rx_irq_status;
  580. u32 qhdr_tx_irq_status;
  581. u32 qhdr_read_idx;
  582. u32 qhdr_write_idx;
  583. };
  584. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  585. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  586. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  587. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  588. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  589. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  590. (i * sizeof(struct hfi_queue_header)))
  591. #define QDSS_SIZE 4096
  592. #define SFR_SIZE 4096
  593. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  594. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  595. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  596. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  597. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  598. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  599. ALIGNED_QDSS_SIZE, SZ_1M)
  600. #define TOTAL_QSIZE (SHARED_QSIZE - ALIGNED_SFR_SIZE - ALIGNED_QDSS_SIZE)
  601. struct profile_data {
  602. u64 start;
  603. u64 stop;
  604. u64 cumulative;
  605. char name[64];
  606. u32 sampling;
  607. u64 average;
  608. };
  609. struct msm_vidc_debug {
  610. struct profile_data pdata[MAX_PROFILING_POINTS];
  611. u32 profile;
  612. u32 samples;
  613. };
  614. struct msm_vidc_input_cr_data {
  615. struct list_head list;
  616. u32 index;
  617. u32 input_cr;
  618. };
  619. struct msm_vidc_session_idle {
  620. bool idle;
  621. u64 last_activity_time_ns;
  622. };
  623. struct msm_vidc_color_info {
  624. u32 colorspace;
  625. u32 ycbcr_enc;
  626. u32 xfer_func;
  627. u32 quantization;
  628. };
  629. struct msm_vidc_rectangle {
  630. u32 left;
  631. u32 top;
  632. u32 width;
  633. u32 height;
  634. };
  635. struct msm_vidc_subscription_params {
  636. u32 bitstream_resolution;
  637. u32 crop_offsets[2];
  638. u32 bit_depth;
  639. u32 coded_frames;
  640. u32 fw_min_count;
  641. u32 pic_order_cnt;
  642. u32 color_info;
  643. u32 profile;
  644. u32 level;
  645. u32 tier;
  646. u32 av1_film_grain_present;
  647. u32 av1_super_block_enabled;
  648. };
  649. struct msm_vidc_hfi_frame_info {
  650. u32 picture_type;
  651. u32 no_output;
  652. u32 cr;
  653. u32 cf;
  654. u32 data_corrupt;
  655. u32 overflow;
  656. };
  657. struct msm_vidc_decode_vpp_delay {
  658. bool enable;
  659. u32 size;
  660. };
  661. struct msm_vidc_decode_batch {
  662. bool enable;
  663. u32 size;
  664. struct delayed_work work;
  665. };
  666. enum msm_vidc_power_mode {
  667. VIDC_POWER_NORMAL = 0,
  668. VIDC_POWER_LOW,
  669. VIDC_POWER_TURBO,
  670. };
  671. struct vidc_bus_vote_data {
  672. enum msm_vidc_domain_type domain;
  673. enum msm_vidc_codec_type codec;
  674. enum msm_vidc_power_mode power_mode;
  675. u32 color_formats[2];
  676. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  677. int input_height, input_width, bitrate;
  678. int output_height, output_width;
  679. int rotation;
  680. int compression_ratio;
  681. int complexity_factor;
  682. int input_cr;
  683. u32 lcu_size;
  684. u32 fps;
  685. u32 work_mode;
  686. bool use_sys_cache;
  687. bool b_frames_enabled;
  688. u64 calc_bw_ddr;
  689. u64 calc_bw_llcc;
  690. u32 num_vpp_pipes;
  691. };
  692. struct msm_vidc_power {
  693. enum msm_vidc_power_mode power_mode;
  694. u32 buffer_counter;
  695. u32 min_threshold;
  696. u32 nom_threshold;
  697. u32 max_threshold;
  698. bool dcvs_mode;
  699. u32 dcvs_window;
  700. u64 min_freq;
  701. u64 curr_freq;
  702. u32 ddr_bw;
  703. u32 sys_cache_bw;
  704. u32 dcvs_flags;
  705. u32 fw_cr;
  706. u32 fw_cf;
  707. };
  708. struct msm_vidc_alloc {
  709. struct list_head list;
  710. enum msm_vidc_buffer_type type;
  711. enum msm_vidc_buffer_region region;
  712. u32 size;
  713. u8 secure:1;
  714. u8 map_kernel:1;
  715. struct dma_buf *dmabuf;
  716. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5,15,0))
  717. struct dma_buf_map dmabuf_map;
  718. #endif
  719. void *kvaddr;
  720. };
  721. struct msm_vidc_allocations {
  722. struct list_head list; // list of "struct msm_vidc_alloc"
  723. };
  724. struct msm_vidc_map {
  725. struct list_head list;
  726. enum msm_vidc_buffer_type type;
  727. enum msm_vidc_buffer_region region;
  728. struct dma_buf *dmabuf;
  729. u32 refcount;
  730. u64 device_addr;
  731. struct sg_table *table;
  732. struct dma_buf_attachment *attach;
  733. u32 skip_delayed_unmap:1;
  734. };
  735. struct msm_vidc_mappings {
  736. struct list_head list; // list of "struct msm_vidc_map"
  737. };
  738. struct msm_vidc_buffer {
  739. struct list_head list;
  740. enum msm_vidc_buffer_type type;
  741. u32 index;
  742. int fd;
  743. u32 buffer_size;
  744. u32 data_offset;
  745. u32 data_size;
  746. u64 device_addr;
  747. void *dmabuf;
  748. u32 flags;
  749. u64 timestamp;
  750. enum msm_vidc_buffer_attributes attr;
  751. };
  752. struct msm_vidc_buffers {
  753. struct list_head list; // list of "struct msm_vidc_buffer"
  754. u32 min_count;
  755. u32 extra_count;
  756. u32 actual_count;
  757. u32 size;
  758. bool reuse;
  759. };
  760. struct msm_vidc_sort {
  761. struct list_head list;
  762. u64 val;
  763. };
  764. struct msm_vidc_timestamp {
  765. struct msm_vidc_sort sort;
  766. u64 rank;
  767. };
  768. struct msm_vidc_timestamps {
  769. struct list_head list;
  770. u32 count;
  771. u64 rank;
  772. };
  773. enum msm_vidc_allow {
  774. MSM_VIDC_DISALLOW = 0,
  775. MSM_VIDC_ALLOW,
  776. MSM_VIDC_DEFER,
  777. MSM_VIDC_DISCARD,
  778. MSM_VIDC_IGNORE,
  779. };
  780. enum response_work_type {
  781. RESP_WORK_INPUT_PSC = 1,
  782. RESP_WORK_OUTPUT_PSC,
  783. RESP_WORK_LAST_FLAG,
  784. };
  785. struct response_work {
  786. struct list_head list;
  787. enum response_work_type type;
  788. void *data;
  789. u32 data_size;
  790. };
  791. struct msm_vidc_ssr {
  792. bool trigger;
  793. enum msm_vidc_ssr_trigger_type ssr_type;
  794. u32 sub_client_id;
  795. u32 test_addr;
  796. };
  797. struct msm_vidc_stability {
  798. enum msm_vidc_stability_trigger_type stability_type;
  799. u32 sub_client_id;
  800. u32 value;
  801. };
  802. struct msm_vidc_sfr {
  803. u32 bufSize;
  804. u8 rg_data[1];
  805. };
  806. #define call_mem_op(c, op, ...) \
  807. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  808. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  809. struct msm_vidc_memory_ops {
  810. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  811. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  812. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  813. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  814. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  815. enum msm_vidc_cache_op cache_op);
  816. };
  817. #endif // _MSM_VIDC_INTERNAL_H_