dp_main.c 206 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <qdf_net_types.h>
  21. #include <qdf_lro.h>
  22. #include <qdf_module.h>
  23. #include <hal_api.h>
  24. #include <hif.h>
  25. #include <htt.h>
  26. #include <wdi_event.h>
  27. #include <queue.h>
  28. #include "dp_htt.h"
  29. #include "dp_types.h"
  30. #include "dp_internal.h"
  31. #include "dp_tx.h"
  32. #include "dp_tx_desc.h"
  33. #include "dp_rx.h"
  34. #include <cdp_txrx_handle.h>
  35. #include <wlan_cfg.h>
  36. #include "cdp_txrx_cmn_struct.h"
  37. #include "cdp_txrx_stats_struct.h"
  38. #include <qdf_util.h>
  39. #include "dp_peer.h"
  40. #include "dp_rx_mon.h"
  41. #include "htt_stats.h"
  42. #include "qdf_mem.h" /* qdf_mem_malloc,free */
  43. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  44. #include "cdp_txrx_flow_ctrl_v2.h"
  45. #else
  46. static inline void
  47. cdp_dump_flow_pool_info(struct cdp_soc_t *soc)
  48. {
  49. return;
  50. }
  51. #endif
  52. #include "dp_ipa.h"
  53. #ifdef CONFIG_MCL
  54. static void dp_service_mon_rings(void *arg);
  55. #ifndef REMOVE_PKT_LOG
  56. #include <pktlog_ac_api.h>
  57. #include <pktlog_ac.h>
  58. static void dp_pkt_log_con_service(struct cdp_pdev *ppdev, void *scn);
  59. #endif
  60. #endif
  61. static void dp_pktlogmod_exit(struct dp_pdev *handle);
  62. static void *dp_peer_create_wifi3(struct cdp_vdev *vdev_handle,
  63. uint8_t *peer_mac_addr);
  64. static void dp_peer_delete_wifi3(void *peer_handle, uint32_t bitmap);
  65. #define DP_INTR_POLL_TIMER_MS 10
  66. #define DP_WDS_AGING_TIMER_DEFAULT_MS 120000
  67. #define DP_MCS_LENGTH (6*MAX_MCS)
  68. #define DP_NSS_LENGTH (6*SS_COUNT)
  69. #define DP_RXDMA_ERR_LENGTH (6*HAL_RXDMA_ERR_MAX)
  70. #define DP_REO_ERR_LENGTH (6*HAL_REO_ERR_MAX)
  71. #define DP_MAX_MCS_STRING_LEN 30
  72. #define DP_CURR_FW_STATS_AVAIL 19
  73. #define DP_HTT_DBG_EXT_STATS_MAX 256
  74. #define DP_MAX_SLEEP_TIME 100
  75. #ifdef IPA_OFFLOAD
  76. /* Exclude IPA rings from the interrupt context */
  77. #define TX_RING_MASK_VAL 0xb
  78. #define RX_RING_MASK_VAL 0x7
  79. #else
  80. #define TX_RING_MASK_VAL 0xF
  81. #define RX_RING_MASK_VAL 0xF
  82. #endif
  83. bool rx_hash = 1;
  84. qdf_declare_param(rx_hash, bool);
  85. #define STR_MAXLEN 64
  86. #define DP_PPDU_STATS_CFG_ALL 0xFFFF
  87. /* PPDU stats mask sent to FW to enable enhanced stats */
  88. #define DP_PPDU_STATS_CFG_ENH_STATS 0xE67
  89. /* PPDU stats mask sent to FW to support debug sniffer feature */
  90. #define DP_PPDU_STATS_CFG_SNIFFER 0x2FFF
  91. /**
  92. * default_dscp_tid_map - Default DSCP-TID mapping
  93. *
  94. * DSCP TID
  95. * 000000 0
  96. * 001000 1
  97. * 010000 2
  98. * 011000 3
  99. * 100000 4
  100. * 101000 5
  101. * 110000 6
  102. * 111000 7
  103. */
  104. static uint8_t default_dscp_tid_map[DSCP_TID_MAP_MAX] = {
  105. 0, 0, 0, 0, 0, 0, 0, 0,
  106. 1, 1, 1, 1, 1, 1, 1, 1,
  107. 2, 2, 2, 2, 2, 2, 2, 2,
  108. 3, 3, 3, 3, 3, 3, 3, 3,
  109. 4, 4, 4, 4, 4, 4, 4, 4,
  110. 5, 5, 5, 5, 5, 5, 5, 5,
  111. 6, 6, 6, 6, 6, 6, 6, 6,
  112. 7, 7, 7, 7, 7, 7, 7, 7,
  113. };
  114. /*
  115. * struct dp_rate_debug
  116. *
  117. * @mcs_type: print string for a given mcs
  118. * @valid: valid mcs rate?
  119. */
  120. struct dp_rate_debug {
  121. char mcs_type[DP_MAX_MCS_STRING_LEN];
  122. uint8_t valid;
  123. };
  124. #define MCS_VALID 1
  125. #define MCS_INVALID 0
  126. static const struct dp_rate_debug dp_rate_string[DOT11_MAX][MAX_MCS] = {
  127. {
  128. {"OFDM 48 Mbps", MCS_VALID},
  129. {"OFDM 24 Mbps", MCS_VALID},
  130. {"OFDM 12 Mbps", MCS_VALID},
  131. {"OFDM 6 Mbps ", MCS_VALID},
  132. {"OFDM 54 Mbps", MCS_VALID},
  133. {"OFDM 36 Mbps", MCS_VALID},
  134. {"OFDM 18 Mbps", MCS_VALID},
  135. {"OFDM 9 Mbps ", MCS_VALID},
  136. {"INVALID ", MCS_INVALID},
  137. {"INVALID ", MCS_INVALID},
  138. {"INVALID ", MCS_INVALID},
  139. {"INVALID ", MCS_INVALID},
  140. {"INVALID ", MCS_VALID},
  141. },
  142. {
  143. {"CCK 11 Mbps Long ", MCS_VALID},
  144. {"CCK 5.5 Mbps Long ", MCS_VALID},
  145. {"CCK 2 Mbps Long ", MCS_VALID},
  146. {"CCK 1 Mbps Long ", MCS_VALID},
  147. {"CCK 11 Mbps Short ", MCS_VALID},
  148. {"CCK 5.5 Mbps Short", MCS_VALID},
  149. {"CCK 2 Mbps Short ", MCS_VALID},
  150. {"INVALID ", MCS_INVALID},
  151. {"INVALID ", MCS_INVALID},
  152. {"INVALID ", MCS_INVALID},
  153. {"INVALID ", MCS_INVALID},
  154. {"INVALID ", MCS_INVALID},
  155. {"INVALID ", MCS_VALID},
  156. },
  157. {
  158. {"HT MCS 0 (BPSK 1/2) ", MCS_VALID},
  159. {"HT MCS 1 (QPSK 1/2) ", MCS_VALID},
  160. {"HT MCS 2 (QPSK 3/4) ", MCS_VALID},
  161. {"HT MCS 3 (16-QAM 1/2)", MCS_VALID},
  162. {"HT MCS 4 (16-QAM 3/4)", MCS_VALID},
  163. {"HT MCS 5 (64-QAM 2/3)", MCS_VALID},
  164. {"HT MCS 6 (64-QAM 3/4)", MCS_VALID},
  165. {"HT MCS 7 (64-QAM 5/6)", MCS_VALID},
  166. {"INVALID ", MCS_INVALID},
  167. {"INVALID ", MCS_INVALID},
  168. {"INVALID ", MCS_INVALID},
  169. {"INVALID ", MCS_INVALID},
  170. {"INVALID ", MCS_VALID},
  171. },
  172. {
  173. {"VHT MCS 0 (BPSK 1/2) ", MCS_VALID},
  174. {"VHT MCS 1 (QPSK 1/2) ", MCS_VALID},
  175. {"VHT MCS 2 (QPSK 3/4) ", MCS_VALID},
  176. {"VHT MCS 3 (16-QAM 1/2) ", MCS_VALID},
  177. {"VHT MCS 4 (16-QAM 3/4) ", MCS_VALID},
  178. {"VHT MCS 5 (64-QAM 2/3) ", MCS_VALID},
  179. {"VHT MCS 6 (64-QAM 3/4) ", MCS_VALID},
  180. {"VHT MCS 7 (64-QAM 5/6) ", MCS_VALID},
  181. {"VHT MCS 8 (256-QAM 3/4) ", MCS_VALID},
  182. {"VHT MCS 9 (256-QAM 5/6) ", MCS_VALID},
  183. {"VHT MCS 10 (1024-QAM 3/4)", MCS_VALID},
  184. {"VHT MCS 11 (1024-QAM 5/6)", MCS_VALID},
  185. {"INVALID ", MCS_VALID},
  186. },
  187. {
  188. {"HE MCS 0 (BPSK 1/2) ", MCS_VALID},
  189. {"HE MCS 1 (QPSK 1/2) ", MCS_VALID},
  190. {"HE MCS 2 (QPSK 3/4) ", MCS_VALID},
  191. {"HE MCS 3 (16-QAM 1/2) ", MCS_VALID},
  192. {"HE MCS 4 (16-QAM 3/4) ", MCS_VALID},
  193. {"HE MCS 5 (64-QAM 2/3) ", MCS_VALID},
  194. {"HE MCS 6 (64-QAM 3/4) ", MCS_VALID},
  195. {"HE MCS 7 (64-QAM 5/6) ", MCS_VALID},
  196. {"HE MCS 8 (256-QAM 3/4) ", MCS_VALID},
  197. {"HE MCS 9 (256-QAM 5/6) ", MCS_VALID},
  198. {"HE MCS 10 (1024-QAM 3/4)", MCS_VALID},
  199. {"HE MCS 11 (1024-QAM 5/6)", MCS_VALID},
  200. {"INVALID ", MCS_VALID},
  201. }
  202. };
  203. /**
  204. * @brief Cpu ring map types
  205. */
  206. enum dp_cpu_ring_map_types {
  207. DP_DEFAULT_MAP,
  208. DP_NSS_FIRST_RADIO_OFFLOADED_MAP,
  209. DP_NSS_SECOND_RADIO_OFFLOADED_MAP,
  210. DP_NSS_ALL_RADIO_OFFLOADED_MAP,
  211. DP_CPU_RING_MAP_MAX
  212. };
  213. /**
  214. * @brief Cpu to tx ring map
  215. */
  216. static uint8_t dp_cpu_ring_map[DP_CPU_RING_MAP_MAX][WLAN_CFG_INT_NUM_CONTEXTS] = {
  217. {0x0, 0x1, 0x2, 0x0},
  218. {0x1, 0x2, 0x1, 0x2},
  219. {0x0, 0x2, 0x0, 0x2},
  220. {0x2, 0x2, 0x2, 0x2}
  221. };
  222. /**
  223. * @brief Select the type of statistics
  224. */
  225. enum dp_stats_type {
  226. STATS_FW = 0,
  227. STATS_HOST = 1,
  228. STATS_TYPE_MAX = 2,
  229. };
  230. /**
  231. * @brief General Firmware statistics options
  232. *
  233. */
  234. enum dp_fw_stats {
  235. TXRX_FW_STATS_INVALID = -1,
  236. };
  237. /**
  238. * dp_stats_mapping_table - Firmware and Host statistics
  239. * currently supported
  240. */
  241. const int dp_stats_mapping_table[][STATS_TYPE_MAX] = {
  242. {HTT_DBG_EXT_STATS_RESET, TXRX_HOST_STATS_INVALID},
  243. {HTT_DBG_EXT_STATS_PDEV_TX, TXRX_HOST_STATS_INVALID},
  244. {HTT_DBG_EXT_STATS_PDEV_RX, TXRX_HOST_STATS_INVALID},
  245. {HTT_DBG_EXT_STATS_PDEV_TX_HWQ, TXRX_HOST_STATS_INVALID},
  246. {HTT_DBG_EXT_STATS_PDEV_TX_SCHED, TXRX_HOST_STATS_INVALID},
  247. {HTT_DBG_EXT_STATS_PDEV_ERROR, TXRX_HOST_STATS_INVALID},
  248. {HTT_DBG_EXT_STATS_PDEV_TQM, TXRX_HOST_STATS_INVALID},
  249. {HTT_DBG_EXT_STATS_TQM_CMDQ, TXRX_HOST_STATS_INVALID},
  250. {HTT_DBG_EXT_STATS_TX_DE_INFO, TXRX_HOST_STATS_INVALID},
  251. {HTT_DBG_EXT_STATS_PDEV_TX_RATE, TXRX_HOST_STATS_INVALID},
  252. {HTT_DBG_EXT_STATS_PDEV_RX_RATE, TXRX_HOST_STATS_INVALID},
  253. {TXRX_FW_STATS_INVALID, TXRX_HOST_STATS_INVALID},
  254. {HTT_DBG_EXT_STATS_TX_SELFGEN_INFO, TXRX_HOST_STATS_INVALID},
  255. {HTT_DBG_EXT_STATS_TX_MU_HWQ, TXRX_HOST_STATS_INVALID},
  256. {HTT_DBG_EXT_STATS_RING_IF_INFO, TXRX_HOST_STATS_INVALID},
  257. {HTT_DBG_EXT_STATS_SRNG_INFO, TXRX_HOST_STATS_INVALID},
  258. {HTT_DBG_EXT_STATS_SFM_INFO, TXRX_HOST_STATS_INVALID},
  259. {HTT_DBG_EXT_STATS_PDEV_TX_MU, TXRX_HOST_STATS_INVALID},
  260. {HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST, TXRX_HOST_STATS_INVALID},
  261. /* Last ENUM for HTT FW STATS */
  262. {DP_HTT_DBG_EXT_STATS_MAX, TXRX_HOST_STATS_INVALID},
  263. {TXRX_FW_STATS_INVALID, TXRX_CLEAR_STATS},
  264. {TXRX_FW_STATS_INVALID, TXRX_RX_RATE_STATS},
  265. {TXRX_FW_STATS_INVALID, TXRX_TX_RATE_STATS},
  266. {TXRX_FW_STATS_INVALID, TXRX_TX_HOST_STATS},
  267. {TXRX_FW_STATS_INVALID, TXRX_RX_HOST_STATS},
  268. {TXRX_FW_STATS_INVALID, TXRX_AST_STATS},
  269. {TXRX_FW_STATS_INVALID, TXRX_SRNG_PTR_STATS},
  270. };
  271. static int dp_peer_add_ast_wifi3(struct cdp_soc_t *soc_hdl,
  272. struct cdp_peer *peer_hdl,
  273. uint8_t *mac_addr,
  274. enum cdp_txrx_ast_entry_type type,
  275. uint32_t flags)
  276. {
  277. return dp_peer_add_ast((struct dp_soc *)soc_hdl,
  278. (struct dp_peer *)peer_hdl,
  279. mac_addr,
  280. type,
  281. flags);
  282. }
  283. static void dp_peer_del_ast_wifi3(struct cdp_soc_t *soc_hdl,
  284. void *ast_entry_hdl)
  285. {
  286. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  287. qdf_spin_lock_bh(&soc->ast_lock);
  288. dp_peer_del_ast((struct dp_soc *)soc_hdl,
  289. (struct dp_ast_entry *)ast_entry_hdl);
  290. qdf_spin_unlock_bh(&soc->ast_lock);
  291. }
  292. static int dp_peer_update_ast_wifi3(struct cdp_soc_t *soc_hdl,
  293. struct cdp_peer *peer_hdl,
  294. uint8_t *wds_macaddr,
  295. uint32_t flags)
  296. {
  297. int status;
  298. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  299. struct dp_ast_entry *ast_entry = NULL;
  300. qdf_spin_lock_bh(&soc->ast_lock);
  301. ast_entry = dp_peer_ast_hash_find(soc, wds_macaddr);
  302. status = dp_peer_update_ast(soc,
  303. (struct dp_peer *)peer_hdl,
  304. ast_entry,
  305. flags);
  306. qdf_spin_unlock_bh(&soc->ast_lock);
  307. return status;
  308. }
  309. /*
  310. * dp_wds_reset_ast_wifi3() - Reset the is_active param for ast entry
  311. * @soc_handle: Datapath SOC handle
  312. * @ast_entry_hdl: AST Entry handle
  313. * Return: None
  314. */
  315. static void dp_wds_reset_ast_wifi3(struct cdp_soc_t *soc_hdl,
  316. uint8_t *wds_macaddr)
  317. {
  318. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  319. struct dp_ast_entry *ast_entry = NULL;
  320. qdf_spin_lock_bh(&soc->ast_lock);
  321. ast_entry = dp_peer_ast_hash_find(soc, wds_macaddr);
  322. if (ast_entry->type != CDP_TXRX_AST_TYPE_STATIC) {
  323. ast_entry->is_active = TRUE;
  324. }
  325. qdf_spin_unlock_bh(&soc->ast_lock);
  326. }
  327. /*
  328. * dp_wds_reset_ast_table_wifi3() - Reset the is_active param for all ast entry
  329. * @soc: Datapath SOC handle
  330. *
  331. * Return: None
  332. */
  333. static void dp_wds_reset_ast_table_wifi3(struct cdp_soc_t *soc_hdl)
  334. {
  335. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  336. struct dp_pdev *pdev;
  337. struct dp_vdev *vdev;
  338. struct dp_peer *peer;
  339. struct dp_ast_entry *ase, *temp_ase;
  340. int i;
  341. qdf_spin_lock_bh(&soc->ast_lock);
  342. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  343. pdev = soc->pdev_list[i];
  344. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  345. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  346. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  347. if (ase->type ==
  348. CDP_TXRX_AST_TYPE_STATIC)
  349. continue;
  350. ase->is_active = TRUE;
  351. }
  352. }
  353. }
  354. }
  355. qdf_spin_unlock_bh(&soc->ast_lock);
  356. }
  357. /*
  358. * dp_wds_flush_ast_table_wifi3() - Delete all wds and hmwds ast entry
  359. * @soc: Datapath SOC handle
  360. *
  361. * Return: None
  362. */
  363. static void dp_wds_flush_ast_table_wifi3(struct cdp_soc_t *soc_hdl)
  364. {
  365. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  366. struct dp_pdev *pdev;
  367. struct dp_vdev *vdev;
  368. struct dp_peer *peer;
  369. struct dp_ast_entry *ase, *temp_ase;
  370. int i;
  371. qdf_spin_lock_bh(&soc->ast_lock);
  372. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  373. pdev = soc->pdev_list[i];
  374. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  375. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  376. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  377. if (ase->type ==
  378. CDP_TXRX_AST_TYPE_STATIC)
  379. continue;
  380. dp_peer_del_ast(soc, ase);
  381. }
  382. }
  383. }
  384. }
  385. qdf_spin_unlock_bh(&soc->ast_lock);
  386. }
  387. static void *dp_peer_ast_hash_find_wifi3(struct cdp_soc_t *soc_hdl,
  388. uint8_t *ast_mac_addr)
  389. {
  390. struct dp_ast_entry *ast_entry;
  391. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  392. qdf_spin_lock_bh(&soc->ast_lock);
  393. ast_entry = dp_peer_ast_hash_find(soc, ast_mac_addr);
  394. qdf_spin_unlock_bh(&soc->ast_lock);
  395. return (void *)ast_entry;
  396. }
  397. static uint8_t dp_peer_ast_get_pdev_id_wifi3(struct cdp_soc_t *soc_hdl,
  398. void *ast_entry_hdl)
  399. {
  400. return dp_peer_ast_get_pdev_id((struct dp_soc *)soc_hdl,
  401. (struct dp_ast_entry *)ast_entry_hdl);
  402. }
  403. static uint8_t dp_peer_ast_get_next_hop_wifi3(struct cdp_soc_t *soc_hdl,
  404. void *ast_entry_hdl)
  405. {
  406. return dp_peer_ast_get_next_hop((struct dp_soc *)soc_hdl,
  407. (struct dp_ast_entry *)ast_entry_hdl);
  408. }
  409. static void dp_peer_ast_set_type_wifi3(
  410. struct cdp_soc_t *soc_hdl,
  411. void *ast_entry_hdl,
  412. enum cdp_txrx_ast_entry_type type)
  413. {
  414. dp_peer_ast_set_type((struct dp_soc *)soc_hdl,
  415. (struct dp_ast_entry *)ast_entry_hdl,
  416. type);
  417. }
  418. /**
  419. * dp_srng_find_ring_in_mask() - find which ext_group a ring belongs
  420. * @ring_num: ring num of the ring being queried
  421. * @grp_mask: the grp_mask array for the ring type in question.
  422. *
  423. * The grp_mask array is indexed by group number and the bit fields correspond
  424. * to ring numbers. We are finding which interrupt group a ring belongs to.
  425. *
  426. * Return: the index in the grp_mask array with the ring number.
  427. * -QDF_STATUS_E_NOENT if no entry is found
  428. */
  429. static int dp_srng_find_ring_in_mask(int ring_num, int *grp_mask)
  430. {
  431. int ext_group_num;
  432. int mask = 1 << ring_num;
  433. for (ext_group_num = 0; ext_group_num < WLAN_CFG_INT_NUM_CONTEXTS;
  434. ext_group_num++) {
  435. if (mask & grp_mask[ext_group_num])
  436. return ext_group_num;
  437. }
  438. return -QDF_STATUS_E_NOENT;
  439. }
  440. static int dp_srng_calculate_msi_group(struct dp_soc *soc,
  441. enum hal_ring_type ring_type,
  442. int ring_num)
  443. {
  444. int *grp_mask;
  445. switch (ring_type) {
  446. case WBM2SW_RELEASE:
  447. /* dp_tx_comp_handler - soc->tx_comp_ring */
  448. if (ring_num < 3)
  449. grp_mask = &soc->wlan_cfg_ctx->int_tx_ring_mask[0];
  450. /* dp_rx_wbm_err_process - soc->rx_rel_ring */
  451. else if (ring_num == 3) {
  452. /* sw treats this as a separate ring type */
  453. grp_mask = &soc->wlan_cfg_ctx->
  454. int_rx_wbm_rel_ring_mask[0];
  455. ring_num = 0;
  456. } else {
  457. qdf_assert(0);
  458. return -QDF_STATUS_E_NOENT;
  459. }
  460. break;
  461. case REO_EXCEPTION:
  462. /* dp_rx_err_process - &soc->reo_exception_ring */
  463. grp_mask = &soc->wlan_cfg_ctx->int_rx_err_ring_mask[0];
  464. break;
  465. case REO_DST:
  466. /* dp_rx_process - soc->reo_dest_ring */
  467. grp_mask = &soc->wlan_cfg_ctx->int_rx_ring_mask[0];
  468. break;
  469. case REO_STATUS:
  470. /* dp_reo_status_ring_handler - soc->reo_status_ring */
  471. grp_mask = &soc->wlan_cfg_ctx->int_reo_status_ring_mask[0];
  472. break;
  473. /* dp_rx_mon_status_srng_process - pdev->rxdma_mon_status_ring*/
  474. case RXDMA_MONITOR_STATUS:
  475. /* dp_rx_mon_dest_process - pdev->rxdma_mon_dst_ring */
  476. case RXDMA_MONITOR_DST:
  477. /* dp_mon_process */
  478. grp_mask = &soc->wlan_cfg_ctx->int_rx_mon_ring_mask[0];
  479. break;
  480. case RXDMA_DST:
  481. /* dp_rxdma_err_process */
  482. grp_mask = &soc->wlan_cfg_ctx->int_rxdma2host_ring_mask[0];
  483. break;
  484. case RXDMA_BUF:
  485. grp_mask = &soc->wlan_cfg_ctx->int_host2rxdma_ring_mask[0];
  486. break;
  487. case RXDMA_MONITOR_BUF:
  488. /* TODO: support low_thresh interrupt */
  489. return -QDF_STATUS_E_NOENT;
  490. break;
  491. case TCL_DATA:
  492. case TCL_CMD:
  493. case REO_CMD:
  494. case SW2WBM_RELEASE:
  495. case WBM_IDLE_LINK:
  496. /* normally empty SW_TO_HW rings */
  497. return -QDF_STATUS_E_NOENT;
  498. break;
  499. case TCL_STATUS:
  500. case REO_REINJECT:
  501. /* misc unused rings */
  502. return -QDF_STATUS_E_NOENT;
  503. break;
  504. case CE_SRC:
  505. case CE_DST:
  506. case CE_DST_STATUS:
  507. /* CE_rings - currently handled by hif */
  508. default:
  509. return -QDF_STATUS_E_NOENT;
  510. break;
  511. }
  512. return dp_srng_find_ring_in_mask(ring_num, grp_mask);
  513. }
  514. static void dp_srng_msi_setup(struct dp_soc *soc, struct hal_srng_params
  515. *ring_params, int ring_type, int ring_num)
  516. {
  517. int msi_group_number;
  518. int msi_data_count;
  519. int ret;
  520. uint32_t msi_data_start, msi_irq_start, addr_low, addr_high;
  521. ret = pld_get_user_msi_assignment(soc->osdev->dev, "DP",
  522. &msi_data_count, &msi_data_start,
  523. &msi_irq_start);
  524. if (ret)
  525. return;
  526. msi_group_number = dp_srng_calculate_msi_group(soc, ring_type,
  527. ring_num);
  528. if (msi_group_number < 0) {
  529. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  530. FL("ring not part of an ext_group; ring_type: %d,ring_num %d"),
  531. ring_type, ring_num);
  532. ring_params->msi_addr = 0;
  533. ring_params->msi_data = 0;
  534. return;
  535. }
  536. if (msi_group_number > msi_data_count) {
  537. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  538. FL("2 msi_groups will share an msi; msi_group_num %d"),
  539. msi_group_number);
  540. QDF_ASSERT(0);
  541. }
  542. pld_get_msi_address(soc->osdev->dev, &addr_low, &addr_high);
  543. ring_params->msi_addr = addr_low;
  544. ring_params->msi_addr |= (qdf_dma_addr_t)(((uint64_t)addr_high) << 32);
  545. ring_params->msi_data = (msi_group_number % msi_data_count)
  546. + msi_data_start;
  547. ring_params->flags |= HAL_SRNG_MSI_INTR;
  548. }
  549. /**
  550. * dp_print_ast_stats() - Dump AST table contents
  551. * @soc: Datapath soc handle
  552. *
  553. * return void
  554. */
  555. #ifdef FEATURE_AST
  556. static void dp_print_ast_stats(struct dp_soc *soc)
  557. {
  558. uint8_t i;
  559. uint8_t num_entries = 0;
  560. struct dp_vdev *vdev;
  561. struct dp_pdev *pdev;
  562. struct dp_peer *peer;
  563. struct dp_ast_entry *ase, *tmp_ase;
  564. char type[5][10] = {"NONE", "STATIC", "WDS", "MEC", "HMWDS"};
  565. DP_PRINT_STATS("AST Stats:");
  566. DP_PRINT_STATS(" Entries Added = %d", soc->stats.ast.added);
  567. DP_PRINT_STATS(" Entries Deleted = %d", soc->stats.ast.deleted);
  568. DP_PRINT_STATS(" Entries Agedout = %d", soc->stats.ast.aged_out);
  569. DP_PRINT_STATS("AST Table:");
  570. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  571. pdev = soc->pdev_list[i];
  572. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  573. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  574. DP_PEER_ITERATE_ASE_LIST(peer, ase, tmp_ase) {
  575. DP_PRINT_STATS("%6d mac_addr = %pM"
  576. " peer_mac_addr = %pM"
  577. " type = %s"
  578. " next_hop = %d"
  579. " is_active = %d"
  580. " is_bss = %d"
  581. " ast_idx = %d"
  582. " pdev_id = %d"
  583. " vdev_id = %d",
  584. ++num_entries,
  585. ase->mac_addr.raw,
  586. ase->peer->mac_addr.raw,
  587. type[ase->type],
  588. ase->next_hop,
  589. ase->is_active,
  590. ase->is_bss,
  591. ase->ast_idx,
  592. ase->pdev_id,
  593. ase->vdev_id);
  594. }
  595. }
  596. }
  597. }
  598. }
  599. #else
  600. static void dp_print_ast_stats(struct dp_soc *soc)
  601. {
  602. DP_PRINT_STATS("AST Stats not available.Enable FEATURE_AST");
  603. return;
  604. }
  605. #endif
  606. static void dp_print_peer_table(struct dp_vdev *vdev)
  607. {
  608. struct dp_peer *peer = NULL;
  609. DP_PRINT_STATS("Dumping Peer Table Stats:");
  610. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  611. if (!peer) {
  612. DP_PRINT_STATS("Invalid Peer");
  613. return;
  614. }
  615. DP_PRINT_STATS(" peer_mac_addr = %pM"
  616. " nawds_enabled = %d"
  617. " bss_peer = %d"
  618. " wapi = %d"
  619. " wds_enabled = %d"
  620. " delete in progress = %d",
  621. peer->mac_addr.raw,
  622. peer->nawds_enabled,
  623. peer->bss_peer,
  624. peer->wapi,
  625. peer->wds_enabled,
  626. peer->delete_in_progress);
  627. }
  628. }
  629. /*
  630. * dp_setup_srng - Internal function to setup SRNG rings used by data path
  631. */
  632. static int dp_srng_setup(struct dp_soc *soc, struct dp_srng *srng,
  633. int ring_type, int ring_num, int mac_id, uint32_t num_entries)
  634. {
  635. void *hal_soc = soc->hal_soc;
  636. uint32_t entry_size = hal_srng_get_entrysize(hal_soc, ring_type);
  637. /* TODO: See if we should get align size from hal */
  638. uint32_t ring_base_align = 8;
  639. struct hal_srng_params ring_params;
  640. uint32_t max_entries = hal_srng_max_entries(hal_soc, ring_type);
  641. /* TODO: Currently hal layer takes care of endianness related settings.
  642. * See if these settings need to passed from DP layer
  643. */
  644. ring_params.flags = 0;
  645. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  646. FL("Ring type: %d, num:%d"), ring_type, ring_num);
  647. num_entries = (num_entries > max_entries) ? max_entries : num_entries;
  648. srng->hal_srng = NULL;
  649. srng->alloc_size = (num_entries * entry_size) + ring_base_align - 1;
  650. srng->num_entries = num_entries;
  651. srng->base_vaddr_unaligned = qdf_mem_alloc_consistent(
  652. soc->osdev, soc->osdev->dev, srng->alloc_size,
  653. &(srng->base_paddr_unaligned));
  654. if (!srng->base_vaddr_unaligned) {
  655. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  656. FL("alloc failed - ring_type: %d, ring_num %d"),
  657. ring_type, ring_num);
  658. return QDF_STATUS_E_NOMEM;
  659. }
  660. ring_params.ring_base_vaddr = srng->base_vaddr_unaligned +
  661. ((unsigned long)srng->base_vaddr_unaligned % ring_base_align);
  662. ring_params.ring_base_paddr = srng->base_paddr_unaligned +
  663. ((unsigned long)(ring_params.ring_base_vaddr) -
  664. (unsigned long)srng->base_vaddr_unaligned);
  665. ring_params.num_entries = num_entries;
  666. if (soc->intr_mode == DP_INTR_MSI) {
  667. dp_srng_msi_setup(soc, &ring_params, ring_type, ring_num);
  668. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  669. FL("Using MSI for ring_type: %d, ring_num %d"),
  670. ring_type, ring_num);
  671. } else {
  672. ring_params.msi_data = 0;
  673. ring_params.msi_addr = 0;
  674. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  675. FL("Skipping MSI for ring_type: %d, ring_num %d"),
  676. ring_type, ring_num);
  677. }
  678. /*
  679. * Setup interrupt timer and batch counter thresholds for
  680. * interrupt mitigation based on ring type
  681. */
  682. if (ring_type == REO_DST) {
  683. ring_params.intr_timer_thres_us =
  684. wlan_cfg_get_int_timer_threshold_rx(soc->wlan_cfg_ctx);
  685. ring_params.intr_batch_cntr_thres_entries =
  686. wlan_cfg_get_int_batch_threshold_rx(soc->wlan_cfg_ctx);
  687. } else if (ring_type == WBM2SW_RELEASE && (ring_num < 3)) {
  688. ring_params.intr_timer_thres_us =
  689. wlan_cfg_get_int_timer_threshold_tx(soc->wlan_cfg_ctx);
  690. ring_params.intr_batch_cntr_thres_entries =
  691. wlan_cfg_get_int_batch_threshold_tx(soc->wlan_cfg_ctx);
  692. } else {
  693. ring_params.intr_timer_thres_us =
  694. wlan_cfg_get_int_timer_threshold_other(soc->wlan_cfg_ctx);
  695. ring_params.intr_batch_cntr_thres_entries =
  696. wlan_cfg_get_int_batch_threshold_other(soc->wlan_cfg_ctx);
  697. }
  698. /* Enable low threshold interrupts for rx buffer rings (regular and
  699. * monitor buffer rings.
  700. * TODO: See if this is required for any other ring
  701. */
  702. if ((ring_type == RXDMA_BUF) || (ring_type == RXDMA_MONITOR_BUF) ||
  703. (ring_type == RXDMA_MONITOR_STATUS)) {
  704. /* TODO: Setting low threshold to 1/8th of ring size
  705. * see if this needs to be configurable
  706. */
  707. ring_params.low_threshold = num_entries >> 3;
  708. ring_params.flags |= HAL_SRNG_LOW_THRES_INTR_ENABLE;
  709. ring_params.intr_timer_thres_us =
  710. wlan_cfg_get_int_timer_threshold_rx(soc->wlan_cfg_ctx);
  711. ring_params.intr_batch_cntr_thres_entries = 0;
  712. }
  713. srng->hal_srng = hal_srng_setup(hal_soc, ring_type, ring_num,
  714. mac_id, &ring_params);
  715. if (!srng->hal_srng) {
  716. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  717. srng->alloc_size,
  718. srng->base_vaddr_unaligned,
  719. srng->base_paddr_unaligned, 0);
  720. }
  721. return 0;
  722. }
  723. /**
  724. * dp_srng_cleanup - Internal function to cleanup SRNG rings used by data path
  725. * Any buffers allocated and attached to ring entries are expected to be freed
  726. * before calling this function.
  727. */
  728. static void dp_srng_cleanup(struct dp_soc *soc, struct dp_srng *srng,
  729. int ring_type, int ring_num)
  730. {
  731. if (!srng->hal_srng) {
  732. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  733. FL("Ring type: %d, num:%d not setup"),
  734. ring_type, ring_num);
  735. return;
  736. }
  737. hal_srng_cleanup(soc->hal_soc, srng->hal_srng);
  738. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  739. srng->alloc_size,
  740. srng->base_vaddr_unaligned,
  741. srng->base_paddr_unaligned, 0);
  742. srng->hal_srng = NULL;
  743. }
  744. /* TODO: Need this interface from HIF */
  745. void *hif_get_hal_handle(void *hif_handle);
  746. /*
  747. * dp_service_srngs() - Top level interrupt handler for DP Ring interrupts
  748. * @dp_ctx: DP SOC handle
  749. * @budget: Number of frames/descriptors that can be processed in one shot
  750. *
  751. * Return: remaining budget/quota for the soc device
  752. */
  753. static uint32_t dp_service_srngs(void *dp_ctx, uint32_t dp_budget)
  754. {
  755. struct dp_intr *int_ctx = (struct dp_intr *)dp_ctx;
  756. struct dp_soc *soc = int_ctx->soc;
  757. int ring = 0;
  758. uint32_t work_done = 0;
  759. int budget = dp_budget;
  760. uint8_t tx_mask = int_ctx->tx_ring_mask;
  761. uint8_t rx_mask = int_ctx->rx_ring_mask;
  762. uint8_t rx_err_mask = int_ctx->rx_err_ring_mask;
  763. uint8_t rx_wbm_rel_mask = int_ctx->rx_wbm_rel_ring_mask;
  764. uint8_t reo_status_mask = int_ctx->reo_status_ring_mask;
  765. uint32_t remaining_quota = dp_budget;
  766. struct dp_pdev *pdev = NULL;
  767. int mac_id;
  768. /* Process Tx completion interrupts first to return back buffers */
  769. while (tx_mask) {
  770. if (tx_mask & 0x1) {
  771. work_done = dp_tx_comp_handler(soc,
  772. soc->tx_comp_ring[ring].hal_srng,
  773. remaining_quota);
  774. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  775. "tx mask 0x%x ring %d, budget %d, work_done %d",
  776. tx_mask, ring, budget, work_done);
  777. budget -= work_done;
  778. if (budget <= 0)
  779. goto budget_done;
  780. remaining_quota = budget;
  781. }
  782. tx_mask = tx_mask >> 1;
  783. ring++;
  784. }
  785. /* Process REO Exception ring interrupt */
  786. if (rx_err_mask) {
  787. work_done = dp_rx_err_process(soc,
  788. soc->reo_exception_ring.hal_srng,
  789. remaining_quota);
  790. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  791. "REO Exception Ring: work_done %d budget %d",
  792. work_done, budget);
  793. budget -= work_done;
  794. if (budget <= 0) {
  795. goto budget_done;
  796. }
  797. remaining_quota = budget;
  798. }
  799. /* Process Rx WBM release ring interrupt */
  800. if (rx_wbm_rel_mask) {
  801. work_done = dp_rx_wbm_err_process(soc,
  802. soc->rx_rel_ring.hal_srng, remaining_quota);
  803. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  804. "WBM Release Ring: work_done %d budget %d",
  805. work_done, budget);
  806. budget -= work_done;
  807. if (budget <= 0) {
  808. goto budget_done;
  809. }
  810. remaining_quota = budget;
  811. }
  812. /* Process Rx interrupts */
  813. if (rx_mask) {
  814. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  815. if (rx_mask & (1 << ring)) {
  816. work_done = dp_rx_process(int_ctx,
  817. soc->reo_dest_ring[ring].hal_srng,
  818. remaining_quota);
  819. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  820. "rx mask 0x%x ring %d, work_done %d budget %d",
  821. rx_mask, ring, work_done, budget);
  822. budget -= work_done;
  823. if (budget <= 0)
  824. goto budget_done;
  825. remaining_quota = budget;
  826. }
  827. }
  828. for (ring = 0; ring < MAX_RX_MAC_RINGS; ring++) {
  829. work_done = dp_rxdma_err_process(soc, ring,
  830. remaining_quota);
  831. budget -= work_done;
  832. }
  833. }
  834. if (reo_status_mask)
  835. dp_reo_status_ring_handler(soc);
  836. /* Process LMAC interrupts */
  837. for (ring = 0 ; ring < MAX_PDEV_CNT; ring++) {
  838. pdev = soc->pdev_list[ring];
  839. if (pdev == NULL)
  840. continue;
  841. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  842. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  843. pdev->pdev_id);
  844. if (int_ctx->rx_mon_ring_mask & (1 << mac_for_pdev)) {
  845. work_done = dp_mon_process(soc, mac_for_pdev,
  846. remaining_quota);
  847. budget -= work_done;
  848. if (budget <= 0)
  849. goto budget_done;
  850. remaining_quota = budget;
  851. }
  852. if (int_ctx->rxdma2host_ring_mask &
  853. (1 << mac_for_pdev)) {
  854. work_done = dp_rxdma_err_process(soc,
  855. mac_for_pdev,
  856. remaining_quota);
  857. budget -= work_done;
  858. if (budget <= 0)
  859. goto budget_done;
  860. remaining_quota = budget;
  861. }
  862. if (int_ctx->host2rxdma_ring_mask &
  863. (1 << mac_for_pdev)) {
  864. union dp_rx_desc_list_elem_t *desc_list = NULL;
  865. union dp_rx_desc_list_elem_t *tail = NULL;
  866. struct dp_srng *rx_refill_buf_ring =
  867. &pdev->rx_refill_buf_ring;
  868. DP_STATS_INC(pdev, replenish.low_thresh_intrs,
  869. 1);
  870. dp_rx_buffers_replenish(soc, mac_for_pdev,
  871. rx_refill_buf_ring,
  872. &soc->rx_desc_buf[mac_for_pdev], 0,
  873. &desc_list, &tail);
  874. }
  875. }
  876. }
  877. qdf_lro_flush(int_ctx->lro_ctx);
  878. budget_done:
  879. return dp_budget - budget;
  880. }
  881. #ifdef DP_INTR_POLL_BASED
  882. /* dp_interrupt_timer()- timer poll for interrupts
  883. *
  884. * @arg: SoC Handle
  885. *
  886. * Return:
  887. *
  888. */
  889. static void dp_interrupt_timer(void *arg)
  890. {
  891. struct dp_soc *soc = (struct dp_soc *) arg;
  892. int i;
  893. if (qdf_atomic_read(&soc->cmn_init_done)) {
  894. for (i = 0;
  895. i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++)
  896. dp_service_srngs(&soc->intr_ctx[i], 0xffff);
  897. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  898. }
  899. }
  900. /*
  901. * dp_soc_interrupt_attach_poll() - Register handlers for DP interrupts
  902. * @txrx_soc: DP SOC handle
  903. *
  904. * Host driver will register for “DP_NUM_INTERRUPT_CONTEXTS” number of NAPI
  905. * contexts. Each NAPI context will have a tx_ring_mask , rx_ring_mask ,and
  906. * rx_monitor_ring mask to indicate the rings that are processed by the handler.
  907. *
  908. * Return: 0 for success. nonzero for failure.
  909. */
  910. static QDF_STATUS dp_soc_interrupt_attach_poll(void *txrx_soc)
  911. {
  912. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  913. int i;
  914. soc->intr_mode = DP_INTR_POLL;
  915. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  916. soc->intr_ctx[i].dp_intr_id = i;
  917. soc->intr_ctx[i].tx_ring_mask =
  918. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, i);
  919. soc->intr_ctx[i].rx_ring_mask =
  920. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, i);
  921. soc->intr_ctx[i].rx_mon_ring_mask =
  922. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, i);
  923. soc->intr_ctx[i].rx_err_ring_mask =
  924. wlan_cfg_get_rx_err_ring_mask(soc->wlan_cfg_ctx, i);
  925. soc->intr_ctx[i].rx_wbm_rel_ring_mask =
  926. wlan_cfg_get_rx_wbm_rel_ring_mask(soc->wlan_cfg_ctx, i);
  927. soc->intr_ctx[i].reo_status_ring_mask =
  928. wlan_cfg_get_reo_status_ring_mask(soc->wlan_cfg_ctx, i);
  929. soc->intr_ctx[i].rxdma2host_ring_mask =
  930. wlan_cfg_get_rxdma2host_ring_mask(soc->wlan_cfg_ctx, i);
  931. soc->intr_ctx[i].soc = soc;
  932. soc->intr_ctx[i].lro_ctx = qdf_lro_init();
  933. }
  934. qdf_timer_init(soc->osdev, &soc->int_timer,
  935. dp_interrupt_timer, (void *)soc,
  936. QDF_TIMER_TYPE_WAKE_APPS);
  937. return QDF_STATUS_SUCCESS;
  938. }
  939. #if defined(CONFIG_MCL)
  940. extern int con_mode_monitor;
  941. static QDF_STATUS dp_soc_interrupt_attach(void *txrx_soc);
  942. /*
  943. * dp_soc_interrupt_attach_wrapper() - Register handlers for DP interrupts
  944. * @txrx_soc: DP SOC handle
  945. *
  946. * Call the appropriate attach function based on the mode of operation.
  947. * This is a WAR for enabling monitor mode.
  948. *
  949. * Return: 0 for success. nonzero for failure.
  950. */
  951. static QDF_STATUS dp_soc_interrupt_attach_wrapper(void *txrx_soc)
  952. {
  953. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  954. if (!(soc->wlan_cfg_ctx->napi_enabled) ||
  955. con_mode_monitor == QDF_GLOBAL_MONITOR_MODE) {
  956. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  957. "%s: Poll mode", __func__);
  958. return dp_soc_interrupt_attach_poll(txrx_soc);
  959. } else {
  960. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  961. "%s: Interrupt mode", __func__);
  962. return dp_soc_interrupt_attach(txrx_soc);
  963. }
  964. }
  965. #else
  966. static QDF_STATUS dp_soc_interrupt_attach_wrapper(void *txrx_soc)
  967. {
  968. return dp_soc_interrupt_attach_poll(txrx_soc);
  969. }
  970. #endif
  971. #endif
  972. static void dp_soc_interrupt_map_calculate_integrated(struct dp_soc *soc,
  973. int intr_ctx_num, int *irq_id_map, int *num_irq_r)
  974. {
  975. int j;
  976. int num_irq = 0;
  977. int tx_mask =
  978. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  979. int rx_mask =
  980. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  981. int rx_mon_mask =
  982. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  983. int rx_err_ring_mask = wlan_cfg_get_rx_err_ring_mask(
  984. soc->wlan_cfg_ctx, intr_ctx_num);
  985. int rx_wbm_rel_ring_mask = wlan_cfg_get_rx_wbm_rel_ring_mask(
  986. soc->wlan_cfg_ctx, intr_ctx_num);
  987. int reo_status_ring_mask = wlan_cfg_get_reo_status_ring_mask(
  988. soc->wlan_cfg_ctx, intr_ctx_num);
  989. int rxdma2host_ring_mask = wlan_cfg_get_rxdma2host_ring_mask(
  990. soc->wlan_cfg_ctx, intr_ctx_num);
  991. int host2rxdma_ring_mask = wlan_cfg_get_host2rxdma_ring_mask(
  992. soc->wlan_cfg_ctx, intr_ctx_num);
  993. for (j = 0; j < HIF_MAX_GRP_IRQ; j++) {
  994. if (tx_mask & (1 << j)) {
  995. irq_id_map[num_irq++] =
  996. (wbm2host_tx_completions_ring1 - j);
  997. }
  998. if (rx_mask & (1 << j)) {
  999. irq_id_map[num_irq++] =
  1000. (reo2host_destination_ring1 - j);
  1001. }
  1002. if (rxdma2host_ring_mask & (1 << j)) {
  1003. irq_id_map[num_irq++] =
  1004. rxdma2host_destination_ring_mac1 -
  1005. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1006. }
  1007. if (host2rxdma_ring_mask & (1 << j)) {
  1008. irq_id_map[num_irq++] =
  1009. host2rxdma_host_buf_ring_mac1 -
  1010. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1011. }
  1012. if (rx_mon_mask & (1 << j)) {
  1013. irq_id_map[num_irq++] =
  1014. ppdu_end_interrupts_mac1 -
  1015. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1016. irq_id_map[num_irq++] =
  1017. rxdma2host_monitor_status_ring_mac1 -
  1018. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1019. }
  1020. if (rx_wbm_rel_ring_mask & (1 << j))
  1021. irq_id_map[num_irq++] = wbm2host_rx_release;
  1022. if (rx_err_ring_mask & (1 << j))
  1023. irq_id_map[num_irq++] = reo2host_exception;
  1024. if (reo_status_ring_mask & (1 << j))
  1025. irq_id_map[num_irq++] = reo2host_status;
  1026. }
  1027. *num_irq_r = num_irq;
  1028. }
  1029. static void dp_soc_interrupt_map_calculate_msi(struct dp_soc *soc,
  1030. int intr_ctx_num, int *irq_id_map, int *num_irq_r,
  1031. int msi_vector_count, int msi_vector_start)
  1032. {
  1033. int tx_mask = wlan_cfg_get_tx_ring_mask(
  1034. soc->wlan_cfg_ctx, intr_ctx_num);
  1035. int rx_mask = wlan_cfg_get_rx_ring_mask(
  1036. soc->wlan_cfg_ctx, intr_ctx_num);
  1037. int rx_mon_mask = wlan_cfg_get_rx_mon_ring_mask(
  1038. soc->wlan_cfg_ctx, intr_ctx_num);
  1039. int rx_err_ring_mask = wlan_cfg_get_rx_err_ring_mask(
  1040. soc->wlan_cfg_ctx, intr_ctx_num);
  1041. int rx_wbm_rel_ring_mask = wlan_cfg_get_rx_wbm_rel_ring_mask(
  1042. soc->wlan_cfg_ctx, intr_ctx_num);
  1043. int reo_status_ring_mask = wlan_cfg_get_reo_status_ring_mask(
  1044. soc->wlan_cfg_ctx, intr_ctx_num);
  1045. int rxdma2host_ring_mask = wlan_cfg_get_rxdma2host_ring_mask(
  1046. soc->wlan_cfg_ctx, intr_ctx_num);
  1047. unsigned int vector =
  1048. (intr_ctx_num % msi_vector_count) + msi_vector_start;
  1049. int num_irq = 0;
  1050. soc->intr_mode = DP_INTR_MSI;
  1051. if (tx_mask | rx_mask | rx_mon_mask | rx_err_ring_mask |
  1052. rx_wbm_rel_ring_mask | reo_status_ring_mask | rxdma2host_ring_mask)
  1053. irq_id_map[num_irq++] =
  1054. pld_get_msi_irq(soc->osdev->dev, vector);
  1055. *num_irq_r = num_irq;
  1056. }
  1057. static void dp_soc_interrupt_map_calculate(struct dp_soc *soc, int intr_ctx_num,
  1058. int *irq_id_map, int *num_irq)
  1059. {
  1060. int msi_vector_count, ret;
  1061. uint32_t msi_base_data, msi_vector_start;
  1062. ret = pld_get_user_msi_assignment(soc->osdev->dev, "DP",
  1063. &msi_vector_count,
  1064. &msi_base_data,
  1065. &msi_vector_start);
  1066. if (ret)
  1067. return dp_soc_interrupt_map_calculate_integrated(soc,
  1068. intr_ctx_num, irq_id_map, num_irq);
  1069. else
  1070. dp_soc_interrupt_map_calculate_msi(soc,
  1071. intr_ctx_num, irq_id_map, num_irq,
  1072. msi_vector_count, msi_vector_start);
  1073. }
  1074. /*
  1075. * dp_soc_interrupt_attach() - Register handlers for DP interrupts
  1076. * @txrx_soc: DP SOC handle
  1077. *
  1078. * Host driver will register for “DP_NUM_INTERRUPT_CONTEXTS” number of NAPI
  1079. * contexts. Each NAPI context will have a tx_ring_mask , rx_ring_mask ,and
  1080. * rx_monitor_ring mask to indicate the rings that are processed by the handler.
  1081. *
  1082. * Return: 0 for success. nonzero for failure.
  1083. */
  1084. static QDF_STATUS dp_soc_interrupt_attach(void *txrx_soc)
  1085. {
  1086. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1087. int i = 0;
  1088. int num_irq = 0;
  1089. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  1090. int ret = 0;
  1091. /* Map of IRQ ids registered with one interrupt context */
  1092. int irq_id_map[HIF_MAX_GRP_IRQ];
  1093. int tx_mask =
  1094. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, i);
  1095. int rx_mask =
  1096. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, i);
  1097. int rx_mon_mask =
  1098. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, i);
  1099. int rx_err_ring_mask =
  1100. wlan_cfg_get_rx_err_ring_mask(soc->wlan_cfg_ctx, i);
  1101. int rx_wbm_rel_ring_mask =
  1102. wlan_cfg_get_rx_wbm_rel_ring_mask(soc->wlan_cfg_ctx, i);
  1103. int reo_status_ring_mask =
  1104. wlan_cfg_get_reo_status_ring_mask(soc->wlan_cfg_ctx, i);
  1105. int rxdma2host_ring_mask =
  1106. wlan_cfg_get_rxdma2host_ring_mask(soc->wlan_cfg_ctx, i);
  1107. int host2rxdma_ring_mask =
  1108. wlan_cfg_get_host2rxdma_ring_mask(soc->wlan_cfg_ctx, i);
  1109. soc->intr_ctx[i].dp_intr_id = i;
  1110. soc->intr_ctx[i].tx_ring_mask = tx_mask;
  1111. soc->intr_ctx[i].rx_ring_mask = rx_mask;
  1112. soc->intr_ctx[i].rx_mon_ring_mask = rx_mon_mask;
  1113. soc->intr_ctx[i].rx_err_ring_mask = rx_err_ring_mask;
  1114. soc->intr_ctx[i].rxdma2host_ring_mask = rxdma2host_ring_mask;
  1115. soc->intr_ctx[i].host2rxdma_ring_mask = host2rxdma_ring_mask;
  1116. soc->intr_ctx[i].rx_wbm_rel_ring_mask = rx_wbm_rel_ring_mask;
  1117. soc->intr_ctx[i].reo_status_ring_mask = reo_status_ring_mask;
  1118. soc->intr_ctx[i].soc = soc;
  1119. num_irq = 0;
  1120. dp_soc_interrupt_map_calculate(soc, i, &irq_id_map[0],
  1121. &num_irq);
  1122. ret = hif_register_ext_group(soc->hif_handle,
  1123. num_irq, irq_id_map, dp_service_srngs,
  1124. &soc->intr_ctx[i], "dp_intr",
  1125. HIF_EXEC_NAPI_TYPE, QCA_NAPI_DEF_SCALE_BIN_SHIFT);
  1126. if (ret) {
  1127. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1128. FL("failed, ret = %d"), ret);
  1129. return QDF_STATUS_E_FAILURE;
  1130. }
  1131. soc->intr_ctx[i].lro_ctx = qdf_lro_init();
  1132. }
  1133. hif_configure_ext_group_interrupts(soc->hif_handle);
  1134. return QDF_STATUS_SUCCESS;
  1135. }
  1136. /*
  1137. * dp_soc_interrupt_detach() - Deregister any allocations done for interrupts
  1138. * @txrx_soc: DP SOC handle
  1139. *
  1140. * Return: void
  1141. */
  1142. static void dp_soc_interrupt_detach(void *txrx_soc)
  1143. {
  1144. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1145. int i;
  1146. if (soc->intr_mode == DP_INTR_POLL) {
  1147. qdf_timer_stop(&soc->int_timer);
  1148. qdf_timer_free(&soc->int_timer);
  1149. } else {
  1150. hif_deregister_exec_group(soc->hif_handle, "dp_intr");
  1151. }
  1152. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  1153. soc->intr_ctx[i].tx_ring_mask = 0;
  1154. soc->intr_ctx[i].rx_ring_mask = 0;
  1155. soc->intr_ctx[i].rx_mon_ring_mask = 0;
  1156. soc->intr_ctx[i].rx_err_ring_mask = 0;
  1157. soc->intr_ctx[i].rx_wbm_rel_ring_mask = 0;
  1158. soc->intr_ctx[i].reo_status_ring_mask = 0;
  1159. soc->intr_ctx[i].rxdma2host_ring_mask = 0;
  1160. soc->intr_ctx[i].host2rxdma_ring_mask = 0;
  1161. qdf_lro_deinit(soc->intr_ctx[i].lro_ctx);
  1162. }
  1163. }
  1164. #define AVG_MAX_MPDUS_PER_TID 128
  1165. #define AVG_TIDS_PER_CLIENT 2
  1166. #define AVG_FLOWS_PER_TID 2
  1167. #define AVG_MSDUS_PER_FLOW 128
  1168. #define AVG_MSDUS_PER_MPDU 4
  1169. /*
  1170. * Allocate and setup link descriptor pool that will be used by HW for
  1171. * various link and queue descriptors and managed by WBM
  1172. */
  1173. static int dp_hw_link_desc_pool_setup(struct dp_soc *soc)
  1174. {
  1175. int link_desc_size = hal_get_link_desc_size(soc->hal_soc);
  1176. int link_desc_align = hal_get_link_desc_align(soc->hal_soc);
  1177. uint32_t max_clients = wlan_cfg_get_max_clients(soc->wlan_cfg_ctx);
  1178. uint32_t num_mpdus_per_link_desc =
  1179. hal_num_mpdus_per_link_desc(soc->hal_soc);
  1180. uint32_t num_msdus_per_link_desc =
  1181. hal_num_msdus_per_link_desc(soc->hal_soc);
  1182. uint32_t num_mpdu_links_per_queue_desc =
  1183. hal_num_mpdu_links_per_queue_desc(soc->hal_soc);
  1184. uint32_t max_alloc_size = wlan_cfg_max_alloc_size(soc->wlan_cfg_ctx);
  1185. uint32_t total_link_descs, total_mem_size;
  1186. uint32_t num_mpdu_link_descs, num_mpdu_queue_descs;
  1187. uint32_t num_tx_msdu_link_descs, num_rx_msdu_link_descs;
  1188. uint32_t num_link_desc_banks;
  1189. uint32_t last_bank_size = 0;
  1190. uint32_t entry_size, num_entries;
  1191. int i;
  1192. uint32_t desc_id = 0;
  1193. /* Only Tx queue descriptors are allocated from common link descriptor
  1194. * pool Rx queue descriptors are not included in this because (REO queue
  1195. * extension descriptors) they are expected to be allocated contiguously
  1196. * with REO queue descriptors
  1197. */
  1198. num_mpdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1199. AVG_MAX_MPDUS_PER_TID) / num_mpdus_per_link_desc;
  1200. num_mpdu_queue_descs = num_mpdu_link_descs /
  1201. num_mpdu_links_per_queue_desc;
  1202. num_tx_msdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1203. AVG_FLOWS_PER_TID * AVG_MSDUS_PER_FLOW) /
  1204. num_msdus_per_link_desc;
  1205. num_rx_msdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1206. AVG_MAX_MPDUS_PER_TID * AVG_MSDUS_PER_MPDU) / 6;
  1207. num_entries = num_mpdu_link_descs + num_mpdu_queue_descs +
  1208. num_tx_msdu_link_descs + num_rx_msdu_link_descs;
  1209. /* Round up to power of 2 */
  1210. total_link_descs = 1;
  1211. while (total_link_descs < num_entries)
  1212. total_link_descs <<= 1;
  1213. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1214. FL("total_link_descs: %u, link_desc_size: %d"),
  1215. total_link_descs, link_desc_size);
  1216. total_mem_size = total_link_descs * link_desc_size;
  1217. total_mem_size += link_desc_align;
  1218. if (total_mem_size <= max_alloc_size) {
  1219. num_link_desc_banks = 0;
  1220. last_bank_size = total_mem_size;
  1221. } else {
  1222. num_link_desc_banks = (total_mem_size) /
  1223. (max_alloc_size - link_desc_align);
  1224. last_bank_size = total_mem_size %
  1225. (max_alloc_size - link_desc_align);
  1226. }
  1227. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1228. FL("total_mem_size: %d, num_link_desc_banks: %u"),
  1229. total_mem_size, num_link_desc_banks);
  1230. for (i = 0; i < num_link_desc_banks; i++) {
  1231. soc->link_desc_banks[i].base_vaddr_unaligned =
  1232. qdf_mem_alloc_consistent(soc->osdev, soc->osdev->dev,
  1233. max_alloc_size,
  1234. &(soc->link_desc_banks[i].base_paddr_unaligned));
  1235. soc->link_desc_banks[i].size = max_alloc_size;
  1236. soc->link_desc_banks[i].base_vaddr = (void *)((unsigned long)(
  1237. soc->link_desc_banks[i].base_vaddr_unaligned) +
  1238. ((unsigned long)(
  1239. soc->link_desc_banks[i].base_vaddr_unaligned) %
  1240. link_desc_align));
  1241. soc->link_desc_banks[i].base_paddr = (unsigned long)(
  1242. soc->link_desc_banks[i].base_paddr_unaligned) +
  1243. ((unsigned long)(soc->link_desc_banks[i].base_vaddr) -
  1244. (unsigned long)(
  1245. soc->link_desc_banks[i].base_vaddr_unaligned));
  1246. if (!soc->link_desc_banks[i].base_vaddr_unaligned) {
  1247. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1248. FL("Link descriptor memory alloc failed"));
  1249. goto fail;
  1250. }
  1251. }
  1252. if (last_bank_size) {
  1253. /* Allocate last bank in case total memory required is not exact
  1254. * multiple of max_alloc_size
  1255. */
  1256. soc->link_desc_banks[i].base_vaddr_unaligned =
  1257. qdf_mem_alloc_consistent(soc->osdev, soc->osdev->dev,
  1258. last_bank_size,
  1259. &(soc->link_desc_banks[i].base_paddr_unaligned));
  1260. soc->link_desc_banks[i].size = last_bank_size;
  1261. soc->link_desc_banks[i].base_vaddr = (void *)((unsigned long)
  1262. (soc->link_desc_banks[i].base_vaddr_unaligned) +
  1263. ((unsigned long)(
  1264. soc->link_desc_banks[i].base_vaddr_unaligned) %
  1265. link_desc_align));
  1266. soc->link_desc_banks[i].base_paddr =
  1267. (unsigned long)(
  1268. soc->link_desc_banks[i].base_paddr_unaligned) +
  1269. ((unsigned long)(soc->link_desc_banks[i].base_vaddr) -
  1270. (unsigned long)(
  1271. soc->link_desc_banks[i].base_vaddr_unaligned));
  1272. }
  1273. /* Allocate and setup link descriptor idle list for HW internal use */
  1274. entry_size = hal_srng_get_entrysize(soc->hal_soc, WBM_IDLE_LINK);
  1275. total_mem_size = entry_size * total_link_descs;
  1276. if (total_mem_size <= max_alloc_size) {
  1277. void *desc;
  1278. if (dp_srng_setup(soc, &soc->wbm_idle_link_ring,
  1279. WBM_IDLE_LINK, 0, 0, total_link_descs)) {
  1280. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1281. FL("Link desc idle ring setup failed"));
  1282. goto fail;
  1283. }
  1284. hal_srng_access_start_unlocked(soc->hal_soc,
  1285. soc->wbm_idle_link_ring.hal_srng);
  1286. for (i = 0; i < MAX_LINK_DESC_BANKS &&
  1287. soc->link_desc_banks[i].base_paddr; i++) {
  1288. uint32_t num_entries = (soc->link_desc_banks[i].size -
  1289. ((unsigned long)(
  1290. soc->link_desc_banks[i].base_vaddr) -
  1291. (unsigned long)(
  1292. soc->link_desc_banks[i].base_vaddr_unaligned)))
  1293. / link_desc_size;
  1294. unsigned long paddr = (unsigned long)(
  1295. soc->link_desc_banks[i].base_paddr);
  1296. while (num_entries && (desc = hal_srng_src_get_next(
  1297. soc->hal_soc,
  1298. soc->wbm_idle_link_ring.hal_srng))) {
  1299. hal_set_link_desc_addr(desc,
  1300. LINK_DESC_COOKIE(desc_id, i), paddr);
  1301. num_entries--;
  1302. desc_id++;
  1303. paddr += link_desc_size;
  1304. }
  1305. }
  1306. hal_srng_access_end_unlocked(soc->hal_soc,
  1307. soc->wbm_idle_link_ring.hal_srng);
  1308. } else {
  1309. uint32_t num_scatter_bufs;
  1310. uint32_t num_entries_per_buf;
  1311. uint32_t rem_entries;
  1312. uint8_t *scatter_buf_ptr;
  1313. uint16_t scatter_buf_num;
  1314. soc->wbm_idle_scatter_buf_size =
  1315. hal_idle_list_scatter_buf_size(soc->hal_soc);
  1316. num_entries_per_buf = hal_idle_scatter_buf_num_entries(
  1317. soc->hal_soc, soc->wbm_idle_scatter_buf_size);
  1318. num_scatter_bufs = hal_idle_list_num_scatter_bufs(
  1319. soc->hal_soc, total_mem_size,
  1320. soc->wbm_idle_scatter_buf_size);
  1321. for (i = 0; i < num_scatter_bufs; i++) {
  1322. soc->wbm_idle_scatter_buf_base_vaddr[i] =
  1323. qdf_mem_alloc_consistent(soc->osdev, soc->osdev->dev,
  1324. soc->wbm_idle_scatter_buf_size,
  1325. &(soc->wbm_idle_scatter_buf_base_paddr[i]));
  1326. if (soc->wbm_idle_scatter_buf_base_vaddr[i] == NULL) {
  1327. QDF_TRACE(QDF_MODULE_ID_DP,
  1328. QDF_TRACE_LEVEL_ERROR,
  1329. FL("Scatter list memory alloc failed"));
  1330. goto fail;
  1331. }
  1332. }
  1333. /* Populate idle list scatter buffers with link descriptor
  1334. * pointers
  1335. */
  1336. scatter_buf_num = 0;
  1337. scatter_buf_ptr = (uint8_t *)(
  1338. soc->wbm_idle_scatter_buf_base_vaddr[scatter_buf_num]);
  1339. rem_entries = num_entries_per_buf;
  1340. for (i = 0; i < MAX_LINK_DESC_BANKS &&
  1341. soc->link_desc_banks[i].base_paddr; i++) {
  1342. uint32_t num_link_descs =
  1343. (soc->link_desc_banks[i].size -
  1344. ((unsigned long)(
  1345. soc->link_desc_banks[i].base_vaddr) -
  1346. (unsigned long)(
  1347. soc->link_desc_banks[i].base_vaddr_unaligned)))
  1348. / link_desc_size;
  1349. unsigned long paddr = (unsigned long)(
  1350. soc->link_desc_banks[i].base_paddr);
  1351. while (num_link_descs) {
  1352. hal_set_link_desc_addr((void *)scatter_buf_ptr,
  1353. LINK_DESC_COOKIE(desc_id, i), paddr);
  1354. num_link_descs--;
  1355. desc_id++;
  1356. paddr += link_desc_size;
  1357. rem_entries--;
  1358. if (rem_entries) {
  1359. scatter_buf_ptr += entry_size;
  1360. } else {
  1361. rem_entries = num_entries_per_buf;
  1362. scatter_buf_num++;
  1363. if (scatter_buf_num >= num_scatter_bufs)
  1364. break;
  1365. scatter_buf_ptr = (uint8_t *)(
  1366. soc->wbm_idle_scatter_buf_base_vaddr[
  1367. scatter_buf_num]);
  1368. }
  1369. }
  1370. }
  1371. /* Setup link descriptor idle list in HW */
  1372. hal_setup_link_idle_list(soc->hal_soc,
  1373. soc->wbm_idle_scatter_buf_base_paddr,
  1374. soc->wbm_idle_scatter_buf_base_vaddr,
  1375. num_scatter_bufs, soc->wbm_idle_scatter_buf_size,
  1376. (uint32_t)(scatter_buf_ptr -
  1377. (uint8_t *)(soc->wbm_idle_scatter_buf_base_vaddr[
  1378. scatter_buf_num-1])), total_link_descs);
  1379. }
  1380. return 0;
  1381. fail:
  1382. if (soc->wbm_idle_link_ring.hal_srng) {
  1383. dp_srng_cleanup(soc->hal_soc, &soc->wbm_idle_link_ring,
  1384. WBM_IDLE_LINK, 0);
  1385. }
  1386. for (i = 0; i < MAX_IDLE_SCATTER_BUFS; i++) {
  1387. if (soc->wbm_idle_scatter_buf_base_vaddr[i]) {
  1388. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1389. soc->wbm_idle_scatter_buf_size,
  1390. soc->wbm_idle_scatter_buf_base_vaddr[i],
  1391. soc->wbm_idle_scatter_buf_base_paddr[i], 0);
  1392. soc->wbm_idle_scatter_buf_base_vaddr[i] = NULL;
  1393. }
  1394. }
  1395. for (i = 0; i < MAX_LINK_DESC_BANKS; i++) {
  1396. if (soc->link_desc_banks[i].base_vaddr_unaligned) {
  1397. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1398. soc->link_desc_banks[i].size,
  1399. soc->link_desc_banks[i].base_vaddr_unaligned,
  1400. soc->link_desc_banks[i].base_paddr_unaligned,
  1401. 0);
  1402. soc->link_desc_banks[i].base_vaddr_unaligned = NULL;
  1403. }
  1404. }
  1405. return QDF_STATUS_E_FAILURE;
  1406. }
  1407. /*
  1408. * Free link descriptor pool that was setup HW
  1409. */
  1410. static void dp_hw_link_desc_pool_cleanup(struct dp_soc *soc)
  1411. {
  1412. int i;
  1413. if (soc->wbm_idle_link_ring.hal_srng) {
  1414. dp_srng_cleanup(soc, &soc->wbm_idle_link_ring,
  1415. WBM_IDLE_LINK, 0);
  1416. }
  1417. for (i = 0; i < MAX_IDLE_SCATTER_BUFS; i++) {
  1418. if (soc->wbm_idle_scatter_buf_base_vaddr[i]) {
  1419. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1420. soc->wbm_idle_scatter_buf_size,
  1421. soc->wbm_idle_scatter_buf_base_vaddr[i],
  1422. soc->wbm_idle_scatter_buf_base_paddr[i], 0);
  1423. soc->wbm_idle_scatter_buf_base_vaddr[i] = NULL;
  1424. }
  1425. }
  1426. for (i = 0; i < MAX_LINK_DESC_BANKS; i++) {
  1427. if (soc->link_desc_banks[i].base_vaddr_unaligned) {
  1428. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1429. soc->link_desc_banks[i].size,
  1430. soc->link_desc_banks[i].base_vaddr_unaligned,
  1431. soc->link_desc_banks[i].base_paddr_unaligned,
  1432. 0);
  1433. soc->link_desc_banks[i].base_vaddr_unaligned = NULL;
  1434. }
  1435. }
  1436. }
  1437. /* TODO: Following should be configurable */
  1438. #define WBM_RELEASE_RING_SIZE 64
  1439. #define TCL_CMD_RING_SIZE 32
  1440. #define TCL_STATUS_RING_SIZE 32
  1441. #if defined(QCA_WIFI_QCA6290)
  1442. #define REO_DST_RING_SIZE 1024
  1443. #else
  1444. #define REO_DST_RING_SIZE 2048
  1445. #endif
  1446. #define REO_REINJECT_RING_SIZE 32
  1447. #define RX_RELEASE_RING_SIZE 1024
  1448. #define REO_EXCEPTION_RING_SIZE 128
  1449. #define REO_CMD_RING_SIZE 64
  1450. #define REO_STATUS_RING_SIZE 128
  1451. #define RXDMA_BUF_RING_SIZE 1024
  1452. #define RXDMA_REFILL_RING_SIZE 4096
  1453. #define RXDMA_MONITOR_BUF_RING_SIZE 4096
  1454. #define RXDMA_MONITOR_DST_RING_SIZE 2048
  1455. #define RXDMA_MONITOR_STATUS_RING_SIZE 1024
  1456. #define RXDMA_MONITOR_DESC_RING_SIZE 4096
  1457. #define RXDMA_ERR_DST_RING_SIZE 1024
  1458. /*
  1459. * dp_wds_aging_timer_fn() - Timer callback function for WDS aging
  1460. * @soc: Datapath SOC handle
  1461. *
  1462. * This is a timer function used to age out stale AST nodes from
  1463. * AST table
  1464. */
  1465. #ifdef FEATURE_WDS
  1466. static void dp_wds_aging_timer_fn(void *soc_hdl)
  1467. {
  1468. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  1469. struct dp_pdev *pdev;
  1470. struct dp_vdev *vdev;
  1471. struct dp_peer *peer;
  1472. struct dp_ast_entry *ase, *temp_ase;
  1473. int i;
  1474. qdf_spin_lock_bh(&soc->ast_lock);
  1475. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  1476. pdev = soc->pdev_list[i];
  1477. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  1478. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  1479. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  1480. /*
  1481. * Do not expire static ast entries
  1482. * and HM WDS entries
  1483. */
  1484. if (ase->type ==
  1485. CDP_TXRX_AST_TYPE_STATIC ||
  1486. ase->type ==
  1487. CDP_TXRX_AST_TYPE_WDS_HM)
  1488. continue;
  1489. if (ase->is_active) {
  1490. ase->is_active = FALSE;
  1491. continue;
  1492. }
  1493. DP_STATS_INC(soc, ast.aged_out, 1);
  1494. dp_peer_del_ast(soc, ase);
  1495. }
  1496. }
  1497. }
  1498. }
  1499. qdf_spin_unlock_bh(&soc->ast_lock);
  1500. if (qdf_atomic_read(&soc->cmn_init_done))
  1501. qdf_timer_mod(&soc->wds_aging_timer, DP_WDS_AGING_TIMER_DEFAULT_MS);
  1502. }
  1503. /*
  1504. * dp_soc_wds_attach() - Setup WDS timer and AST table
  1505. * @soc: Datapath SOC handle
  1506. *
  1507. * Return: None
  1508. */
  1509. static void dp_soc_wds_attach(struct dp_soc *soc)
  1510. {
  1511. qdf_timer_init(soc->osdev, &soc->wds_aging_timer,
  1512. dp_wds_aging_timer_fn, (void *)soc,
  1513. QDF_TIMER_TYPE_WAKE_APPS);
  1514. qdf_timer_mod(&soc->wds_aging_timer, DP_WDS_AGING_TIMER_DEFAULT_MS);
  1515. }
  1516. /*
  1517. * dp_soc_wds_detach() - Detach WDS data structures and timers
  1518. * @txrx_soc: DP SOC handle
  1519. *
  1520. * Return: None
  1521. */
  1522. static void dp_soc_wds_detach(struct dp_soc *soc)
  1523. {
  1524. qdf_timer_stop(&soc->wds_aging_timer);
  1525. qdf_timer_free(&soc->wds_aging_timer);
  1526. }
  1527. #else
  1528. static void dp_soc_wds_attach(struct dp_soc *soc)
  1529. {
  1530. }
  1531. static void dp_soc_wds_detach(struct dp_soc *soc)
  1532. {
  1533. }
  1534. #endif
  1535. /*
  1536. * dp_soc_reset_ring_map() - Reset cpu ring map
  1537. * @soc: Datapath soc handler
  1538. *
  1539. * This api resets the default cpu ring map
  1540. */
  1541. static void dp_soc_reset_cpu_ring_map(struct dp_soc *soc)
  1542. {
  1543. uint8_t i;
  1544. int nss_config = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1545. for (i = 0; i < WLAN_CFG_INT_NUM_CONTEXTS; i++) {
  1546. if (nss_config == 1) {
  1547. /*
  1548. * Setting Tx ring map for one nss offloaded radio
  1549. */
  1550. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_FIRST_RADIO_OFFLOADED_MAP][i];
  1551. } else if (nss_config == 2) {
  1552. /*
  1553. * Setting Tx ring for two nss offloaded radios
  1554. */
  1555. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_SECOND_RADIO_OFFLOADED_MAP][i];
  1556. } else {
  1557. /*
  1558. * Setting Tx ring map for all nss offloaded radios
  1559. */
  1560. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_ALL_RADIO_OFFLOADED_MAP][i];
  1561. }
  1562. }
  1563. }
  1564. /*
  1565. * dp_soc_ring_if_nss_offloaded() - find if ring is offloaded to NSS
  1566. * @dp_soc - DP soc handle
  1567. * @ring_type - ring type
  1568. * @ring_num - ring_num
  1569. *
  1570. * return 0 or 1
  1571. */
  1572. static uint8_t dp_soc_ring_if_nss_offloaded(struct dp_soc *soc, enum hal_ring_type ring_type, int ring_num)
  1573. {
  1574. uint8_t nss_config = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1575. uint8_t status = 0;
  1576. switch (ring_type) {
  1577. case WBM2SW_RELEASE:
  1578. case REO_DST:
  1579. case RXDMA_BUF:
  1580. status = ((nss_config) & (1 << ring_num));
  1581. break;
  1582. default:
  1583. break;
  1584. }
  1585. return status;
  1586. }
  1587. /*
  1588. * dp_soc_reset_intr_mask() - reset interrupt mask
  1589. * @dp_soc - DP Soc handle
  1590. *
  1591. * Return: Return void
  1592. */
  1593. static void dp_soc_reset_intr_mask(struct dp_soc *soc)
  1594. {
  1595. uint8_t j;
  1596. int *grp_mask = NULL;
  1597. int group_number, mask, num_ring;
  1598. /* number of tx ring */
  1599. num_ring = wlan_cfg_num_tcl_data_rings(soc->wlan_cfg_ctx);
  1600. /*
  1601. * group mask for tx completion ring.
  1602. */
  1603. grp_mask = &soc->wlan_cfg_ctx->int_tx_ring_mask[0];
  1604. /* loop and reset the mask for only offloaded ring */
  1605. for (j = 0; j < num_ring; j++) {
  1606. if (!dp_soc_ring_if_nss_offloaded(soc, WBM2SW_RELEASE, j)) {
  1607. continue;
  1608. }
  1609. /*
  1610. * Group number corresponding to tx offloaded ring.
  1611. */
  1612. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1613. if (group_number < 0) {
  1614. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1615. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1616. WBM2SW_RELEASE, j);
  1617. return;
  1618. }
  1619. /* reset the tx mask for offloaded ring */
  1620. mask = wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, group_number);
  1621. mask &= (~(1 << j));
  1622. /*
  1623. * reset the interrupt mask for offloaded ring.
  1624. */
  1625. wlan_cfg_set_tx_ring_mask(soc->wlan_cfg_ctx, group_number, mask);
  1626. }
  1627. /* number of rx rings */
  1628. num_ring = wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  1629. /*
  1630. * group mask for reo destination ring.
  1631. */
  1632. grp_mask = &soc->wlan_cfg_ctx->int_rx_ring_mask[0];
  1633. /* loop and reset the mask for only offloaded ring */
  1634. for (j = 0; j < num_ring; j++) {
  1635. if (!dp_soc_ring_if_nss_offloaded(soc, REO_DST, j)) {
  1636. continue;
  1637. }
  1638. /*
  1639. * Group number corresponding to rx offloaded ring.
  1640. */
  1641. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1642. if (group_number < 0) {
  1643. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1644. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1645. REO_DST, j);
  1646. return;
  1647. }
  1648. /* set the interrupt mask for offloaded ring */
  1649. mask = wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, group_number);
  1650. mask &= (~(1 << j));
  1651. /*
  1652. * set the interrupt mask to zero for rx offloaded radio.
  1653. */
  1654. wlan_cfg_set_rx_ring_mask(soc->wlan_cfg_ctx, group_number, mask);
  1655. }
  1656. /*
  1657. * group mask for Rx buffer refill ring
  1658. */
  1659. grp_mask = &soc->wlan_cfg_ctx->int_host2rxdma_ring_mask[0];
  1660. /* loop and reset the mask for only offloaded ring */
  1661. for (j = 0; j < MAX_PDEV_CNT; j++) {
  1662. if (!dp_soc_ring_if_nss_offloaded(soc, RXDMA_BUF, j)) {
  1663. continue;
  1664. }
  1665. /*
  1666. * Group number corresponding to rx offloaded ring.
  1667. */
  1668. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1669. if (group_number < 0) {
  1670. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1671. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1672. REO_DST, j);
  1673. return;
  1674. }
  1675. /* set the interrupt mask for offloaded ring */
  1676. mask = wlan_cfg_get_host2rxdma_ring_mask(soc->wlan_cfg_ctx,
  1677. group_number);
  1678. mask &= (~(1 << j));
  1679. /*
  1680. * set the interrupt mask to zero for rx offloaded radio.
  1681. */
  1682. wlan_cfg_set_host2rxdma_ring_mask(soc->wlan_cfg_ctx,
  1683. group_number, mask);
  1684. }
  1685. }
  1686. #ifdef IPA_OFFLOAD
  1687. /**
  1688. * dp_reo_remap_config() - configure reo remap register value based
  1689. * nss configuration.
  1690. * based on offload_radio value below remap configuration
  1691. * get applied.
  1692. * 0 - both Radios handled by host (remap rings 1, 2, 3 & 4)
  1693. * 1 - 1st Radio handled by NSS (remap rings 2, 3 & 4)
  1694. * 2 - 2nd Radio handled by NSS (remap rings 1, 2 & 4)
  1695. * 3 - both Radios handled by NSS (remap not required)
  1696. * 4 - IPA OFFLOAD enabled (remap rings 1,2 & 3)
  1697. *
  1698. * @remap1: output parameter indicates reo remap 1 register value
  1699. * @remap2: output parameter indicates reo remap 2 register value
  1700. * Return: bool type, true if remap is configured else false.
  1701. */
  1702. static bool dp_reo_remap_config(struct dp_soc *soc,
  1703. uint32_t *remap1,
  1704. uint32_t *remap2)
  1705. {
  1706. *remap1 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) | (0x1 << 9) |
  1707. (0x2 << 12) | (0x3 << 15) | (0x1 << 18) | (0x2 << 21)) << 8;
  1708. *remap2 = ((0x3 << 0) | (0x1 << 3) | (0x2 << 6) | (0x3 << 9) |
  1709. (0x1 << 12) | (0x2 << 15) | (0x3 << 18) | (0x1 << 21)) << 8;
  1710. return true;
  1711. }
  1712. #else
  1713. static bool dp_reo_remap_config(struct dp_soc *soc,
  1714. uint32_t *remap1,
  1715. uint32_t *remap2)
  1716. {
  1717. uint8_t offload_radio = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1718. switch (offload_radio) {
  1719. case 0:
  1720. *remap1 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) |
  1721. (0x4 << 9) | (0x1 << 12) | (0x2 << 15) |
  1722. (0x3 << 18) | (0x4 << 21)) << 8;
  1723. *remap2 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) |
  1724. (0x4 << 9) | (0x1 << 12) | (0x2 << 15) |
  1725. (0x3 << 18) | (0x4 << 21)) << 8;
  1726. break;
  1727. case 1:
  1728. *remap1 = ((0x2 << 0) | (0x3 << 3) | (0x4 << 6) |
  1729. (0x2 << 9) | (0x3 << 12) | (0x4 << 15) |
  1730. (0x2 << 18) | (0x3 << 21)) << 8;
  1731. *remap2 = ((0x4 << 0) | (0x2 << 3) | (0x3 << 6) |
  1732. (0x4 << 9) | (0x2 << 12) | (0x3 << 15) |
  1733. (0x4 << 18) | (0x2 << 21)) << 8;
  1734. break;
  1735. case 2:
  1736. *remap1 = ((0x1 << 0) | (0x3 << 3) | (0x4 << 6) |
  1737. (0x1 << 9) | (0x3 << 12) | (0x4 << 15) |
  1738. (0x1 << 18) | (0x3 << 21)) << 8;
  1739. *remap2 = ((0x4 << 0) | (0x1 << 3) | (0x3 << 6) |
  1740. (0x4 << 9) | (0x1 << 12) | (0x3 << 15) |
  1741. (0x4 << 18) | (0x1 << 21)) << 8;
  1742. break;
  1743. case 3:
  1744. /* return false if both radios are offloaded to NSS */
  1745. return false;
  1746. }
  1747. return true;
  1748. }
  1749. #endif
  1750. /*
  1751. * dp_reo_frag_dst_set() - configure reo register to set the
  1752. * fragment destination ring
  1753. * @soc : Datapath soc
  1754. * @frag_dst_ring : output parameter to set fragment destination ring
  1755. *
  1756. * Based on offload_radio below fragment destination rings is selected
  1757. * 0 - TCL
  1758. * 1 - SW1
  1759. * 2 - SW2
  1760. * 3 - SW3
  1761. * 4 - SW4
  1762. * 5 - Release
  1763. * 6 - FW
  1764. * 7 - alternate select
  1765. *
  1766. * return: void
  1767. */
  1768. static void dp_reo_frag_dst_set(struct dp_soc *soc, uint8_t *frag_dst_ring)
  1769. {
  1770. uint8_t offload_radio = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1771. switch (offload_radio) {
  1772. case 0:
  1773. *frag_dst_ring = HAL_SRNG_REO_EXCEPTION;
  1774. break;
  1775. case 3:
  1776. *frag_dst_ring = HAL_SRNG_REO_ALTERNATE_SELECT;
  1777. break;
  1778. default:
  1779. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1780. FL("dp_reo_frag_dst_set invalid offload radio config"));
  1781. break;
  1782. }
  1783. }
  1784. /*
  1785. * dp_soc_cmn_setup() - Common SoC level initializion
  1786. * @soc: Datapath SOC handle
  1787. *
  1788. * This is an internal function used to setup common SOC data structures,
  1789. * to be called from PDEV attach after receiving HW mode capabilities from FW
  1790. */
  1791. static int dp_soc_cmn_setup(struct dp_soc *soc)
  1792. {
  1793. int i;
  1794. struct hal_reo_params reo_params;
  1795. int tx_ring_size;
  1796. int tx_comp_ring_size;
  1797. if (qdf_atomic_read(&soc->cmn_init_done))
  1798. return 0;
  1799. if (dp_peer_find_attach(soc))
  1800. goto fail0;
  1801. if (dp_hw_link_desc_pool_setup(soc))
  1802. goto fail1;
  1803. /* Setup SRNG rings */
  1804. /* Common rings */
  1805. if (dp_srng_setup(soc, &soc->wbm_desc_rel_ring, SW2WBM_RELEASE, 0, 0,
  1806. WBM_RELEASE_RING_SIZE)) {
  1807. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1808. FL("dp_srng_setup failed for wbm_desc_rel_ring"));
  1809. goto fail1;
  1810. }
  1811. soc->num_tcl_data_rings = 0;
  1812. /* Tx data rings */
  1813. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1814. soc->num_tcl_data_rings =
  1815. wlan_cfg_num_tcl_data_rings(soc->wlan_cfg_ctx);
  1816. tx_comp_ring_size =
  1817. wlan_cfg_tx_comp_ring_size(soc->wlan_cfg_ctx);
  1818. tx_ring_size =
  1819. wlan_cfg_tx_ring_size(soc->wlan_cfg_ctx);
  1820. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1821. if (dp_srng_setup(soc, &soc->tcl_data_ring[i],
  1822. TCL_DATA, i, 0, tx_ring_size)) {
  1823. QDF_TRACE(QDF_MODULE_ID_DP,
  1824. QDF_TRACE_LEVEL_ERROR,
  1825. FL("dp_srng_setup failed for tcl_data_ring[%d]"), i);
  1826. goto fail1;
  1827. }
  1828. /*
  1829. * TBD: Set IPA WBM ring size with ini IPA UC tx buffer
  1830. * count
  1831. */
  1832. if (dp_srng_setup(soc, &soc->tx_comp_ring[i],
  1833. WBM2SW_RELEASE, i, 0, tx_comp_ring_size)) {
  1834. QDF_TRACE(QDF_MODULE_ID_DP,
  1835. QDF_TRACE_LEVEL_ERROR,
  1836. FL("dp_srng_setup failed for tx_comp_ring[%d]"), i);
  1837. goto fail1;
  1838. }
  1839. }
  1840. } else {
  1841. /* This will be incremented during per pdev ring setup */
  1842. soc->num_tcl_data_rings = 0;
  1843. }
  1844. if (dp_tx_soc_attach(soc)) {
  1845. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1846. FL("dp_tx_soc_attach failed"));
  1847. goto fail1;
  1848. }
  1849. /* TCL command and status rings */
  1850. if (dp_srng_setup(soc, &soc->tcl_cmd_ring, TCL_CMD, 0, 0,
  1851. TCL_CMD_RING_SIZE)) {
  1852. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1853. FL("dp_srng_setup failed for tcl_cmd_ring"));
  1854. goto fail1;
  1855. }
  1856. if (dp_srng_setup(soc, &soc->tcl_status_ring, TCL_STATUS, 0, 0,
  1857. TCL_STATUS_RING_SIZE)) {
  1858. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1859. FL("dp_srng_setup failed for tcl_status_ring"));
  1860. goto fail1;
  1861. }
  1862. /* TBD: call dp_tx_init to setup Tx SW descriptors and MSDU extension
  1863. * descriptors
  1864. */
  1865. /* Rx data rings */
  1866. if (!wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  1867. soc->num_reo_dest_rings =
  1868. wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  1869. QDF_TRACE(QDF_MODULE_ID_DP,
  1870. QDF_TRACE_LEVEL_ERROR,
  1871. FL("num_reo_dest_rings %d\n"), soc->num_reo_dest_rings);
  1872. for (i = 0; i < soc->num_reo_dest_rings; i++) {
  1873. if (dp_srng_setup(soc, &soc->reo_dest_ring[i], REO_DST,
  1874. i, 0, REO_DST_RING_SIZE)) {
  1875. QDF_TRACE(QDF_MODULE_ID_DP,
  1876. QDF_TRACE_LEVEL_ERROR,
  1877. FL("dp_srng_setup failed for reo_dest_ring[%d]"), i);
  1878. goto fail1;
  1879. }
  1880. }
  1881. } else {
  1882. /* This will be incremented during per pdev ring setup */
  1883. soc->num_reo_dest_rings = 0;
  1884. }
  1885. /* LMAC RxDMA to SW Rings configuration */
  1886. if (!wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx)) {
  1887. /* Only valid for MCL */
  1888. struct dp_pdev *pdev = soc->pdev_list[0];
  1889. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  1890. if (dp_srng_setup(soc, &pdev->rxdma_err_dst_ring[i],
  1891. RXDMA_DST, 0, i, RXDMA_ERR_DST_RING_SIZE)) {
  1892. QDF_TRACE(QDF_MODULE_ID_DP,
  1893. QDF_TRACE_LEVEL_ERROR,
  1894. FL("dp_srng_setup failed for rxdma_err_dst_ring"));
  1895. goto fail1;
  1896. }
  1897. }
  1898. }
  1899. /* TBD: call dp_rx_init to setup Rx SW descriptors */
  1900. /* REO reinjection ring */
  1901. if (dp_srng_setup(soc, &soc->reo_reinject_ring, REO_REINJECT, 0, 0,
  1902. REO_REINJECT_RING_SIZE)) {
  1903. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1904. FL("dp_srng_setup failed for reo_reinject_ring"));
  1905. goto fail1;
  1906. }
  1907. /* Rx release ring */
  1908. if (dp_srng_setup(soc, &soc->rx_rel_ring, WBM2SW_RELEASE, 3, 0,
  1909. RX_RELEASE_RING_SIZE)) {
  1910. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1911. FL("dp_srng_setup failed for rx_rel_ring"));
  1912. goto fail1;
  1913. }
  1914. /* Rx exception ring */
  1915. if (dp_srng_setup(soc, &soc->reo_exception_ring, REO_EXCEPTION, 0,
  1916. MAX_REO_DEST_RINGS, REO_EXCEPTION_RING_SIZE)) {
  1917. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1918. FL("dp_srng_setup failed for reo_exception_ring"));
  1919. goto fail1;
  1920. }
  1921. /* REO command and status rings */
  1922. if (dp_srng_setup(soc, &soc->reo_cmd_ring, REO_CMD, 0, 0,
  1923. REO_CMD_RING_SIZE)) {
  1924. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1925. FL("dp_srng_setup failed for reo_cmd_ring"));
  1926. goto fail1;
  1927. }
  1928. hal_reo_init_cmd_ring(soc->hal_soc, soc->reo_cmd_ring.hal_srng);
  1929. TAILQ_INIT(&soc->rx.reo_cmd_list);
  1930. qdf_spinlock_create(&soc->rx.reo_cmd_lock);
  1931. if (dp_srng_setup(soc, &soc->reo_status_ring, REO_STATUS, 0, 0,
  1932. REO_STATUS_RING_SIZE)) {
  1933. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1934. FL("dp_srng_setup failed for reo_status_ring"));
  1935. goto fail1;
  1936. }
  1937. qdf_spinlock_create(&soc->ast_lock);
  1938. dp_soc_wds_attach(soc);
  1939. /* Reset the cpu ring map if radio is NSS offloaded */
  1940. if (wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx)) {
  1941. dp_soc_reset_cpu_ring_map(soc);
  1942. dp_soc_reset_intr_mask(soc);
  1943. }
  1944. /* Setup HW REO */
  1945. qdf_mem_zero(&reo_params, sizeof(reo_params));
  1946. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1947. /*
  1948. * Reo ring remap is not required if both radios
  1949. * are offloaded to NSS
  1950. */
  1951. if (!dp_reo_remap_config(soc,
  1952. &reo_params.remap1,
  1953. &reo_params.remap2))
  1954. goto out;
  1955. reo_params.rx_hash_enabled = true;
  1956. }
  1957. /* setup the global rx defrag waitlist */
  1958. TAILQ_INIT(&soc->rx.defrag.waitlist);
  1959. soc->rx.defrag.timeout_ms =
  1960. wlan_cfg_get_rx_defrag_min_timeout(soc->wlan_cfg_ctx);
  1961. soc->rx.flags.defrag_timeout_check =
  1962. wlan_cfg_get_defrag_timeout_check(soc->wlan_cfg_ctx);
  1963. out:
  1964. /*
  1965. * set the fragment destination ring
  1966. */
  1967. dp_reo_frag_dst_set(soc, &reo_params.frag_dst_ring);
  1968. hal_reo_setup(soc->hal_soc, &reo_params);
  1969. qdf_atomic_set(&soc->cmn_init_done, 1);
  1970. qdf_nbuf_queue_init(&soc->htt_stats.msg);
  1971. return 0;
  1972. fail1:
  1973. /*
  1974. * Cleanup will be done as part of soc_detach, which will
  1975. * be called on pdev attach failure
  1976. */
  1977. fail0:
  1978. return QDF_STATUS_E_FAILURE;
  1979. }
  1980. static void dp_pdev_detach_wifi3(struct cdp_pdev *txrx_pdev, int force);
  1981. static void dp_lro_hash_setup(struct dp_soc *soc)
  1982. {
  1983. struct cdp_lro_hash_config lro_hash;
  1984. if (!wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx) &&
  1985. !wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1986. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1987. FL("LRO disabled RX hash disabled"));
  1988. return;
  1989. }
  1990. qdf_mem_zero(&lro_hash, sizeof(lro_hash));
  1991. if (wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx)) {
  1992. lro_hash.lro_enable = 1;
  1993. lro_hash.tcp_flag = QDF_TCPHDR_ACK;
  1994. lro_hash.tcp_flag_mask = QDF_TCPHDR_FIN | QDF_TCPHDR_SYN |
  1995. QDF_TCPHDR_RST | QDF_TCPHDR_ACK | QDF_TCPHDR_URG |
  1996. QDF_TCPHDR_ECE | QDF_TCPHDR_CWR;
  1997. }
  1998. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW, FL("enabled"));
  1999. qdf_get_random_bytes(lro_hash.toeplitz_hash_ipv4,
  2000. (sizeof(lro_hash.toeplitz_hash_ipv4[0]) *
  2001. LRO_IPV4_SEED_ARR_SZ));
  2002. qdf_get_random_bytes(lro_hash.toeplitz_hash_ipv6,
  2003. (sizeof(lro_hash.toeplitz_hash_ipv6[0]) *
  2004. LRO_IPV6_SEED_ARR_SZ));
  2005. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  2006. "lro_hash: lro_enable: 0x%x tcp_flag 0x%x tcp_flag_mask 0x%x",
  2007. lro_hash.lro_enable, lro_hash.tcp_flag,
  2008. lro_hash.tcp_flag_mask);
  2009. qdf_trace_hex_dump(QDF_MODULE_ID_DP,
  2010. QDF_TRACE_LEVEL_ERROR,
  2011. (void *)lro_hash.toeplitz_hash_ipv4,
  2012. (sizeof(lro_hash.toeplitz_hash_ipv4[0]) *
  2013. LRO_IPV4_SEED_ARR_SZ));
  2014. qdf_trace_hex_dump(QDF_MODULE_ID_DP,
  2015. QDF_TRACE_LEVEL_ERROR,
  2016. (void *)lro_hash.toeplitz_hash_ipv6,
  2017. (sizeof(lro_hash.toeplitz_hash_ipv6[0]) *
  2018. LRO_IPV6_SEED_ARR_SZ));
  2019. qdf_assert(soc->cdp_soc.ol_ops->lro_hash_config);
  2020. if (soc->cdp_soc.ol_ops->lro_hash_config)
  2021. (void)soc->cdp_soc.ol_ops->lro_hash_config
  2022. (soc->ctrl_psoc, &lro_hash);
  2023. }
  2024. /*
  2025. * dp_rxdma_ring_setup() - configure the RX DMA rings
  2026. * @soc: data path SoC handle
  2027. * @pdev: Physical device handle
  2028. *
  2029. * Return: 0 - success, > 0 - failure
  2030. */
  2031. #ifdef QCA_HOST2FW_RXBUF_RING
  2032. static int dp_rxdma_ring_setup(struct dp_soc *soc,
  2033. struct dp_pdev *pdev)
  2034. {
  2035. int max_mac_rings =
  2036. wlan_cfg_get_num_mac_rings
  2037. (pdev->wlan_cfg_ctx);
  2038. int i;
  2039. for (i = 0; i < max_mac_rings; i++) {
  2040. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2041. "%s: pdev_id %d mac_id %d\n",
  2042. __func__, pdev->pdev_id, i);
  2043. if (dp_srng_setup(soc, &pdev->rx_mac_buf_ring[i],
  2044. RXDMA_BUF, 1, i, RXDMA_BUF_RING_SIZE)) {
  2045. QDF_TRACE(QDF_MODULE_ID_DP,
  2046. QDF_TRACE_LEVEL_ERROR,
  2047. FL("failed rx mac ring setup"));
  2048. return QDF_STATUS_E_FAILURE;
  2049. }
  2050. }
  2051. return QDF_STATUS_SUCCESS;
  2052. }
  2053. #else
  2054. static int dp_rxdma_ring_setup(struct dp_soc *soc,
  2055. struct dp_pdev *pdev)
  2056. {
  2057. return QDF_STATUS_SUCCESS;
  2058. }
  2059. #endif
  2060. /**
  2061. * dp_dscp_tid_map_setup(): Initialize the dscp-tid maps
  2062. * @pdev - DP_PDEV handle
  2063. *
  2064. * Return: void
  2065. */
  2066. static inline void
  2067. dp_dscp_tid_map_setup(struct dp_pdev *pdev)
  2068. {
  2069. uint8_t map_id;
  2070. for (map_id = 0; map_id < DP_MAX_TID_MAPS; map_id++) {
  2071. qdf_mem_copy(pdev->dscp_tid_map[map_id], default_dscp_tid_map,
  2072. sizeof(default_dscp_tid_map));
  2073. }
  2074. for (map_id = 0; map_id < HAL_MAX_HW_DSCP_TID_MAPS; map_id++) {
  2075. hal_tx_set_dscp_tid_map(pdev->soc->hal_soc,
  2076. pdev->dscp_tid_map[map_id],
  2077. map_id);
  2078. }
  2079. }
  2080. #ifdef QCA_SUPPORT_SON
  2081. /**
  2082. * dp_mark_peer_inact(): Update peer inactivity status
  2083. * @peer_handle - datapath peer handle
  2084. *
  2085. * Return: void
  2086. */
  2087. void dp_mark_peer_inact(void *peer_handle, bool inactive)
  2088. {
  2089. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  2090. struct dp_pdev *pdev;
  2091. struct dp_soc *soc;
  2092. bool inactive_old;
  2093. if (!peer)
  2094. return;
  2095. pdev = peer->vdev->pdev;
  2096. soc = pdev->soc;
  2097. inactive_old = peer->peer_bs_inact_flag == 1;
  2098. if (!inactive)
  2099. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  2100. peer->peer_bs_inact_flag = inactive ? 1 : 0;
  2101. if (inactive_old != inactive) {
  2102. /**
  2103. * Note: a node lookup can happen in RX datapath context
  2104. * when a node changes from inactive to active (at most once
  2105. * per inactivity timeout threshold)
  2106. */
  2107. if (soc->cdp_soc.ol_ops->record_act_change) {
  2108. soc->cdp_soc.ol_ops->record_act_change(pdev->osif_pdev,
  2109. peer->mac_addr.raw, !inactive);
  2110. }
  2111. }
  2112. }
  2113. /**
  2114. * dp_txrx_peer_find_inact_timeout_handler(): Inactivity timeout function
  2115. *
  2116. * Periodically checks the inactivity status
  2117. */
  2118. static os_timer_func(dp_txrx_peer_find_inact_timeout_handler)
  2119. {
  2120. struct dp_pdev *pdev;
  2121. struct dp_vdev *vdev;
  2122. struct dp_peer *peer;
  2123. struct dp_soc *soc;
  2124. int i;
  2125. OS_GET_TIMER_ARG(soc, struct dp_soc *);
  2126. qdf_spin_lock(&soc->peer_ref_mutex);
  2127. for (i = 0; i < soc->pdev_count; i++) {
  2128. pdev = soc->pdev_list[i];
  2129. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  2130. if (vdev->opmode != wlan_op_mode_ap)
  2131. continue;
  2132. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2133. if (!peer->authorize) {
  2134. /**
  2135. * Inactivity check only interested in
  2136. * connected node
  2137. */
  2138. continue;
  2139. }
  2140. if (peer->peer_bs_inact > soc->pdev_bs_inact_reload) {
  2141. /**
  2142. * This check ensures we do not wait extra long
  2143. * due to the potential race condition
  2144. */
  2145. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  2146. }
  2147. if (peer->peer_bs_inact > 0) {
  2148. /* Do not let it wrap around */
  2149. peer->peer_bs_inact--;
  2150. }
  2151. if (peer->peer_bs_inact == 0)
  2152. dp_mark_peer_inact(peer, true);
  2153. }
  2154. }
  2155. }
  2156. qdf_spin_unlock(&soc->peer_ref_mutex);
  2157. qdf_timer_mod(&soc->pdev_bs_inact_timer,
  2158. soc->pdev_bs_inact_interval * 1000);
  2159. }
  2160. /**
  2161. * dp_free_inact_timer(): free inact timer
  2162. * @timer - inact timer handle
  2163. *
  2164. * Return: bool
  2165. */
  2166. void dp_free_inact_timer(struct dp_soc *soc)
  2167. {
  2168. qdf_timer_free(&soc->pdev_bs_inact_timer);
  2169. }
  2170. #else
  2171. void dp_mark_peer_inact(void *peer, bool inactive)
  2172. {
  2173. return;
  2174. }
  2175. void dp_free_inact_timer(struct dp_soc *soc)
  2176. {
  2177. return;
  2178. }
  2179. #endif
  2180. #ifdef IPA_OFFLOAD
  2181. /**
  2182. * dp_setup_ipa_rx_refill_buf_ring - Setup second Rx refill buffer ring
  2183. * @soc: data path instance
  2184. * @pdev: core txrx pdev context
  2185. *
  2186. * Return: QDF_STATUS_SUCCESS: success
  2187. * QDF_STATUS_E_RESOURCES: Error return
  2188. */
  2189. static int dp_setup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2190. struct dp_pdev *pdev)
  2191. {
  2192. /* Setup second Rx refill buffer ring */
  2193. if (dp_srng_setup(soc, &pdev->rx_refill_buf_ring2, RXDMA_BUF,
  2194. IPA_RX_REFILL_BUF_RING_IDX,
  2195. pdev->pdev_id, RXDMA_REFILL_RING_SIZE)) {
  2196. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2197. FL("dp_srng_setup failed second rx refill ring"));
  2198. return QDF_STATUS_E_FAILURE;
  2199. }
  2200. return QDF_STATUS_SUCCESS;
  2201. }
  2202. /**
  2203. * dp_cleanup_ipa_rx_refill_buf_ring - Cleanup second Rx refill buffer ring
  2204. * @soc: data path instance
  2205. * @pdev: core txrx pdev context
  2206. *
  2207. * Return: void
  2208. */
  2209. static void dp_cleanup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2210. struct dp_pdev *pdev)
  2211. {
  2212. dp_srng_cleanup(soc, &pdev->rx_refill_buf_ring2, RXDMA_BUF,
  2213. IPA_RX_REFILL_BUF_RING_IDX);
  2214. }
  2215. #else
  2216. static int dp_setup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2217. struct dp_pdev *pdev)
  2218. {
  2219. return QDF_STATUS_SUCCESS;
  2220. }
  2221. static void dp_cleanup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2222. struct dp_pdev *pdev)
  2223. {
  2224. }
  2225. #endif
  2226. /*
  2227. * dp_pdev_attach_wifi3() - attach txrx pdev
  2228. * @ctrl_pdev: Opaque PDEV object
  2229. * @txrx_soc: Datapath SOC handle
  2230. * @htc_handle: HTC handle for host-target interface
  2231. * @qdf_osdev: QDF OS device
  2232. * @pdev_id: PDEV ID
  2233. *
  2234. * Return: DP PDEV handle on success, NULL on failure
  2235. */
  2236. static struct cdp_pdev *dp_pdev_attach_wifi3(struct cdp_soc_t *txrx_soc,
  2237. struct cdp_cfg *ctrl_pdev,
  2238. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev, uint8_t pdev_id)
  2239. {
  2240. int tx_ring_size;
  2241. int tx_comp_ring_size;
  2242. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  2243. struct dp_pdev *pdev = qdf_mem_malloc(sizeof(*pdev));
  2244. int mac_id;
  2245. if (!pdev) {
  2246. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2247. FL("DP PDEV memory allocation failed"));
  2248. goto fail0;
  2249. }
  2250. pdev->wlan_cfg_ctx = wlan_cfg_pdev_attach();
  2251. if (!pdev->wlan_cfg_ctx) {
  2252. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2253. FL("pdev cfg_attach failed"));
  2254. qdf_mem_free(pdev);
  2255. goto fail0;
  2256. }
  2257. /*
  2258. * set nss pdev config based on soc config
  2259. */
  2260. wlan_cfg_set_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx,
  2261. (wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx) & (1 << pdev_id)));
  2262. pdev->soc = soc;
  2263. pdev->osif_pdev = ctrl_pdev;
  2264. pdev->pdev_id = pdev_id;
  2265. soc->pdev_list[pdev_id] = pdev;
  2266. soc->pdev_count++;
  2267. TAILQ_INIT(&pdev->vdev_list);
  2268. pdev->vdev_count = 0;
  2269. qdf_spinlock_create(&pdev->tx_mutex);
  2270. qdf_spinlock_create(&pdev->neighbour_peer_mutex);
  2271. TAILQ_INIT(&pdev->neighbour_peers_list);
  2272. if (dp_soc_cmn_setup(soc)) {
  2273. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2274. FL("dp_soc_cmn_setup failed"));
  2275. goto fail1;
  2276. }
  2277. /* Setup per PDEV TCL rings if configured */
  2278. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2279. tx_ring_size =
  2280. wlan_cfg_tx_ring_size(soc->wlan_cfg_ctx);
  2281. tx_comp_ring_size =
  2282. wlan_cfg_tx_comp_ring_size(soc->wlan_cfg_ctx);
  2283. if (dp_srng_setup(soc, &soc->tcl_data_ring[pdev_id], TCL_DATA,
  2284. pdev_id, pdev_id, tx_ring_size)) {
  2285. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2286. FL("dp_srng_setup failed for tcl_data_ring"));
  2287. goto fail1;
  2288. }
  2289. if (dp_srng_setup(soc, &soc->tx_comp_ring[pdev_id],
  2290. WBM2SW_RELEASE, pdev_id, pdev_id, tx_comp_ring_size)) {
  2291. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2292. FL("dp_srng_setup failed for tx_comp_ring"));
  2293. goto fail1;
  2294. }
  2295. soc->num_tcl_data_rings++;
  2296. }
  2297. /* Tx specific init */
  2298. if (dp_tx_pdev_attach(pdev)) {
  2299. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2300. FL("dp_tx_pdev_attach failed"));
  2301. goto fail1;
  2302. }
  2303. /* Setup per PDEV REO rings if configured */
  2304. if (wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2305. if (dp_srng_setup(soc, &soc->reo_dest_ring[pdev_id], REO_DST,
  2306. pdev_id, pdev_id, REO_DST_RING_SIZE)) {
  2307. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2308. FL("dp_srng_setup failed for reo_dest_ringn"));
  2309. goto fail1;
  2310. }
  2311. soc->num_reo_dest_rings++;
  2312. }
  2313. if (dp_srng_setup(soc, &pdev->rx_refill_buf_ring, RXDMA_BUF, 0, pdev_id,
  2314. RXDMA_REFILL_RING_SIZE)) {
  2315. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2316. FL("dp_srng_setup failed rx refill ring"));
  2317. goto fail1;
  2318. }
  2319. if (dp_rxdma_ring_setup(soc, pdev)) {
  2320. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2321. FL("RXDMA ring config failed"));
  2322. goto fail1;
  2323. }
  2324. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2325. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  2326. if (dp_srng_setup(soc, &pdev->rxdma_mon_buf_ring[mac_id],
  2327. RXDMA_MONITOR_BUF, 0, mac_for_pdev,
  2328. RXDMA_MONITOR_BUF_RING_SIZE)) {
  2329. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2330. FL("dp_srng_setup failed for rxdma_mon_buf_ring"));
  2331. goto fail1;
  2332. }
  2333. if (dp_srng_setup(soc, &pdev->rxdma_mon_dst_ring[mac_id],
  2334. RXDMA_MONITOR_DST, 0, mac_for_pdev,
  2335. RXDMA_MONITOR_DST_RING_SIZE)) {
  2336. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2337. FL("dp_srng_setup failed for rxdma_mon_dst_ring"));
  2338. goto fail1;
  2339. }
  2340. if (dp_srng_setup(soc, &pdev->rxdma_mon_status_ring[mac_id],
  2341. RXDMA_MONITOR_STATUS, 0, mac_for_pdev,
  2342. RXDMA_MONITOR_STATUS_RING_SIZE)) {
  2343. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2344. FL("dp_srng_setup failed for rxdma_mon_status_ring"));
  2345. goto fail1;
  2346. }
  2347. if (dp_srng_setup(soc, &pdev->rxdma_mon_desc_ring[mac_id],
  2348. RXDMA_MONITOR_DESC, 0, mac_for_pdev,
  2349. RXDMA_MONITOR_DESC_RING_SIZE)) {
  2350. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2351. "dp_srng_setup failed for rxdma_mon_desc_ring\n");
  2352. goto fail1;
  2353. }
  2354. }
  2355. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx)) {
  2356. if (dp_srng_setup(soc, &pdev->rxdma_err_dst_ring[0], RXDMA_DST,
  2357. 0, pdev_id, RXDMA_ERR_DST_RING_SIZE)) {
  2358. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2359. FL("dp_srng_setup failed for rxdma_err_dst_ring"));
  2360. goto fail1;
  2361. }
  2362. }
  2363. if (dp_setup_ipa_rx_refill_buf_ring(soc, pdev))
  2364. goto fail1;
  2365. if (dp_ipa_ring_resource_setup(soc, pdev))
  2366. goto fail1;
  2367. if (dp_ipa_uc_attach(soc, pdev) != QDF_STATUS_SUCCESS) {
  2368. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2369. FL("dp_ipa_uc_attach failed"));
  2370. goto fail1;
  2371. }
  2372. /* Rx specific init */
  2373. if (dp_rx_pdev_attach(pdev)) {
  2374. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2375. FL("dp_rx_pdev_attach failed"));
  2376. goto fail0;
  2377. }
  2378. DP_STATS_INIT(pdev);
  2379. /* Monitor filter init */
  2380. pdev->mon_filter_mode = MON_FILTER_ALL;
  2381. pdev->fp_mgmt_filter = FILTER_MGMT_ALL;
  2382. pdev->fp_ctrl_filter = FILTER_CTRL_ALL;
  2383. pdev->fp_data_filter = FILTER_DATA_ALL;
  2384. pdev->mo_mgmt_filter = FILTER_MGMT_ALL;
  2385. pdev->mo_ctrl_filter = FILTER_CTRL_ALL;
  2386. pdev->mo_data_filter = FILTER_DATA_ALL;
  2387. #ifndef CONFIG_WIN
  2388. /* MCL */
  2389. dp_local_peer_id_pool_init(pdev);
  2390. #endif
  2391. dp_dscp_tid_map_setup(pdev);
  2392. /* Rx monitor mode specific init */
  2393. if (dp_rx_pdev_mon_attach(pdev)) {
  2394. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2395. "dp_rx_pdev_attach failed\n");
  2396. goto fail1;
  2397. }
  2398. if (dp_wdi_event_attach(pdev)) {
  2399. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2400. "dp_wdi_evet_attach failed\n");
  2401. goto fail1;
  2402. }
  2403. /* set the reo destination during initialization */
  2404. pdev->reo_dest = pdev->pdev_id + 1;
  2405. /*
  2406. * initialize ppdu tlv list
  2407. */
  2408. TAILQ_INIT(&pdev->ppdu_info_list);
  2409. pdev->tlv_count = 0;
  2410. pdev->list_depth = 0;
  2411. return (struct cdp_pdev *)pdev;
  2412. fail1:
  2413. dp_pdev_detach_wifi3((struct cdp_pdev *)pdev, 0);
  2414. fail0:
  2415. return NULL;
  2416. }
  2417. /*
  2418. * dp_rxdma_ring_cleanup() - configure the RX DMA rings
  2419. * @soc: data path SoC handle
  2420. * @pdev: Physical device handle
  2421. *
  2422. * Return: void
  2423. */
  2424. #ifdef QCA_HOST2FW_RXBUF_RING
  2425. static void dp_rxdma_ring_cleanup(struct dp_soc *soc,
  2426. struct dp_pdev *pdev)
  2427. {
  2428. int max_mac_rings =
  2429. wlan_cfg_get_num_mac_rings(pdev->wlan_cfg_ctx);
  2430. int i;
  2431. max_mac_rings = max_mac_rings < MAX_RX_MAC_RINGS ?
  2432. max_mac_rings : MAX_RX_MAC_RINGS;
  2433. for (i = 0; i < MAX_RX_MAC_RINGS; i++)
  2434. dp_srng_cleanup(soc, &pdev->rx_mac_buf_ring[i],
  2435. RXDMA_BUF, 1);
  2436. qdf_timer_free(&soc->mon_reap_timer);
  2437. }
  2438. #else
  2439. static void dp_rxdma_ring_cleanup(struct dp_soc *soc,
  2440. struct dp_pdev *pdev)
  2441. {
  2442. }
  2443. #endif
  2444. /*
  2445. * dp_neighbour_peers_detach() - Detach neighbour peers(nac clients)
  2446. * @pdev: device object
  2447. *
  2448. * Return: void
  2449. */
  2450. static void dp_neighbour_peers_detach(struct dp_pdev *pdev)
  2451. {
  2452. struct dp_neighbour_peer *peer = NULL;
  2453. struct dp_neighbour_peer *temp_peer = NULL;
  2454. TAILQ_FOREACH_SAFE(peer, &pdev->neighbour_peers_list,
  2455. neighbour_peer_list_elem, temp_peer) {
  2456. /* delete this peer from the list */
  2457. TAILQ_REMOVE(&pdev->neighbour_peers_list,
  2458. peer, neighbour_peer_list_elem);
  2459. qdf_mem_free(peer);
  2460. }
  2461. qdf_spinlock_destroy(&pdev->neighbour_peer_mutex);
  2462. }
  2463. /**
  2464. * dp_htt_ppdu_stats_detach() - detach stats resources
  2465. * @pdev: Datapath PDEV handle
  2466. *
  2467. * Return: void
  2468. */
  2469. static void dp_htt_ppdu_stats_detach(struct dp_pdev *pdev)
  2470. {
  2471. struct ppdu_info *ppdu_info, *ppdu_info_next;
  2472. TAILQ_FOREACH_SAFE(ppdu_info, &pdev->ppdu_info_list,
  2473. ppdu_info_list_elem, ppdu_info_next) {
  2474. if (!ppdu_info)
  2475. break;
  2476. qdf_assert_always(ppdu_info->nbuf);
  2477. qdf_nbuf_free(ppdu_info->nbuf);
  2478. qdf_mem_free(ppdu_info);
  2479. }
  2480. }
  2481. /*
  2482. * dp_pdev_detach_wifi3() - detach txrx pdev
  2483. * @txrx_pdev: Datapath PDEV handle
  2484. * @force: Force detach
  2485. *
  2486. */
  2487. static void dp_pdev_detach_wifi3(struct cdp_pdev *txrx_pdev, int force)
  2488. {
  2489. struct dp_pdev *pdev = (struct dp_pdev *)txrx_pdev;
  2490. struct dp_soc *soc = pdev->soc;
  2491. qdf_nbuf_t curr_nbuf, next_nbuf;
  2492. int mac_id;
  2493. dp_wdi_event_detach(pdev);
  2494. dp_tx_pdev_detach(pdev);
  2495. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2496. dp_srng_cleanup(soc, &soc->tcl_data_ring[pdev->pdev_id],
  2497. TCL_DATA, pdev->pdev_id);
  2498. dp_srng_cleanup(soc, &soc->tx_comp_ring[pdev->pdev_id],
  2499. WBM2SW_RELEASE, pdev->pdev_id);
  2500. }
  2501. dp_pktlogmod_exit(pdev);
  2502. dp_rx_pdev_detach(pdev);
  2503. dp_rx_pdev_mon_detach(pdev);
  2504. dp_neighbour_peers_detach(pdev);
  2505. qdf_spinlock_destroy(&pdev->tx_mutex);
  2506. dp_ipa_uc_detach(soc, pdev);
  2507. dp_cleanup_ipa_rx_refill_buf_ring(soc, pdev);
  2508. /* Cleanup per PDEV REO rings if configured */
  2509. if (wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2510. dp_srng_cleanup(soc, &soc->reo_dest_ring[pdev->pdev_id],
  2511. REO_DST, pdev->pdev_id);
  2512. }
  2513. dp_srng_cleanup(soc, &pdev->rx_refill_buf_ring, RXDMA_BUF, 0);
  2514. dp_rxdma_ring_cleanup(soc, pdev);
  2515. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2516. dp_srng_cleanup(soc, &pdev->rxdma_mon_buf_ring[mac_id],
  2517. RXDMA_MONITOR_BUF, 0);
  2518. dp_srng_cleanup(soc, &pdev->rxdma_mon_dst_ring[mac_id],
  2519. RXDMA_MONITOR_DST, 0);
  2520. dp_srng_cleanup(soc, &pdev->rxdma_mon_status_ring[mac_id],
  2521. RXDMA_MONITOR_STATUS, 0);
  2522. dp_srng_cleanup(soc, &pdev->rxdma_mon_desc_ring[mac_id],
  2523. RXDMA_MONITOR_DESC, 0);
  2524. dp_srng_cleanup(soc, &pdev->rxdma_err_dst_ring[mac_id],
  2525. RXDMA_DST, 0);
  2526. }
  2527. curr_nbuf = pdev->invalid_peer_head_msdu;
  2528. while (curr_nbuf) {
  2529. next_nbuf = qdf_nbuf_next(curr_nbuf);
  2530. qdf_nbuf_free(curr_nbuf);
  2531. curr_nbuf = next_nbuf;
  2532. }
  2533. dp_htt_ppdu_stats_detach(pdev);
  2534. soc->pdev_list[pdev->pdev_id] = NULL;
  2535. soc->pdev_count--;
  2536. wlan_cfg_pdev_detach(pdev->wlan_cfg_ctx);
  2537. qdf_mem_free(pdev->dp_txrx_handle);
  2538. qdf_mem_free(pdev);
  2539. }
  2540. /*
  2541. * dp_reo_desc_freelist_destroy() - Flush REO descriptors from deferred freelist
  2542. * @soc: DP SOC handle
  2543. */
  2544. static inline void dp_reo_desc_freelist_destroy(struct dp_soc *soc)
  2545. {
  2546. struct reo_desc_list_node *desc;
  2547. struct dp_rx_tid *rx_tid;
  2548. qdf_spin_lock_bh(&soc->reo_desc_freelist_lock);
  2549. while (qdf_list_remove_front(&soc->reo_desc_freelist,
  2550. (qdf_list_node_t **)&desc) == QDF_STATUS_SUCCESS) {
  2551. rx_tid = &desc->rx_tid;
  2552. qdf_mem_unmap_nbytes_single(soc->osdev,
  2553. rx_tid->hw_qdesc_paddr,
  2554. QDF_DMA_BIDIRECTIONAL,
  2555. rx_tid->hw_qdesc_alloc_size);
  2556. qdf_mem_free(rx_tid->hw_qdesc_vaddr_unaligned);
  2557. qdf_mem_free(desc);
  2558. }
  2559. qdf_spin_unlock_bh(&soc->reo_desc_freelist_lock);
  2560. qdf_list_destroy(&soc->reo_desc_freelist);
  2561. qdf_spinlock_destroy(&soc->reo_desc_freelist_lock);
  2562. }
  2563. /*
  2564. * dp_soc_detach_wifi3() - Detach txrx SOC
  2565. * @txrx_soc: DP SOC handle, struct cdp_soc_t is first element of struct dp_soc.
  2566. */
  2567. static void dp_soc_detach_wifi3(void *txrx_soc)
  2568. {
  2569. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  2570. int i;
  2571. qdf_atomic_set(&soc->cmn_init_done, 0);
  2572. qdf_flush_work(&soc->htt_stats.work);
  2573. qdf_disable_work(&soc->htt_stats.work);
  2574. /* Free pending htt stats messages */
  2575. qdf_nbuf_queue_free(&soc->htt_stats.msg);
  2576. dp_free_inact_timer(soc);
  2577. for (i = 0; i < MAX_PDEV_CNT; i++) {
  2578. if (soc->pdev_list[i])
  2579. dp_pdev_detach_wifi3(
  2580. (struct cdp_pdev *)soc->pdev_list[i], 1);
  2581. }
  2582. dp_peer_find_detach(soc);
  2583. /* TBD: Call Tx and Rx cleanup functions to free buffers and
  2584. * SW descriptors
  2585. */
  2586. /* Free the ring memories */
  2587. /* Common rings */
  2588. dp_srng_cleanup(soc, &soc->wbm_desc_rel_ring, SW2WBM_RELEASE, 0);
  2589. dp_tx_soc_detach(soc);
  2590. /* Tx data rings */
  2591. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2592. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2593. dp_srng_cleanup(soc, &soc->tcl_data_ring[i],
  2594. TCL_DATA, i);
  2595. dp_srng_cleanup(soc, &soc->tx_comp_ring[i],
  2596. WBM2SW_RELEASE, i);
  2597. }
  2598. }
  2599. /* TCL command and status rings */
  2600. dp_srng_cleanup(soc, &soc->tcl_cmd_ring, TCL_CMD, 0);
  2601. dp_srng_cleanup(soc, &soc->tcl_status_ring, TCL_STATUS, 0);
  2602. /* Rx data rings */
  2603. if (!wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2604. soc->num_reo_dest_rings =
  2605. wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  2606. for (i = 0; i < soc->num_reo_dest_rings; i++) {
  2607. /* TODO: Get number of rings and ring sizes
  2608. * from wlan_cfg
  2609. */
  2610. dp_srng_cleanup(soc, &soc->reo_dest_ring[i],
  2611. REO_DST, i);
  2612. }
  2613. }
  2614. /* REO reinjection ring */
  2615. dp_srng_cleanup(soc, &soc->reo_reinject_ring, REO_REINJECT, 0);
  2616. /* Rx release ring */
  2617. dp_srng_cleanup(soc, &soc->rx_rel_ring, WBM2SW_RELEASE, 0);
  2618. /* Rx exception ring */
  2619. /* TODO: Better to store ring_type and ring_num in
  2620. * dp_srng during setup
  2621. */
  2622. dp_srng_cleanup(soc, &soc->reo_exception_ring, REO_EXCEPTION, 0);
  2623. /* REO command and status rings */
  2624. dp_srng_cleanup(soc, &soc->reo_cmd_ring, REO_CMD, 0);
  2625. dp_srng_cleanup(soc, &soc->reo_status_ring, REO_STATUS, 0);
  2626. dp_hw_link_desc_pool_cleanup(soc);
  2627. qdf_spinlock_destroy(&soc->peer_ref_mutex);
  2628. qdf_spinlock_destroy(&soc->htt_stats.lock);
  2629. htt_soc_detach(soc->htt_handle);
  2630. dp_reo_cmdlist_destroy(soc);
  2631. qdf_spinlock_destroy(&soc->rx.reo_cmd_lock);
  2632. dp_reo_desc_freelist_destroy(soc);
  2633. wlan_cfg_soc_detach(soc->wlan_cfg_ctx);
  2634. dp_soc_wds_detach(soc);
  2635. qdf_spinlock_destroy(&soc->ast_lock);
  2636. qdf_mem_free(soc);
  2637. }
  2638. /*
  2639. * dp_rxdma_ring_config() - configure the RX DMA rings
  2640. *
  2641. * This function is used to configure the MAC rings.
  2642. * On MCL host provides buffers in Host2FW ring
  2643. * FW refills (copies) buffers to the ring and updates
  2644. * ring_idx in register
  2645. *
  2646. * @soc: data path SoC handle
  2647. *
  2648. * Return: void
  2649. */
  2650. #ifdef QCA_HOST2FW_RXBUF_RING
  2651. static void dp_rxdma_ring_config(struct dp_soc *soc)
  2652. {
  2653. int i;
  2654. for (i = 0; i < MAX_PDEV_CNT; i++) {
  2655. struct dp_pdev *pdev = soc->pdev_list[i];
  2656. if (pdev) {
  2657. int mac_id;
  2658. bool dbs_enable = 0;
  2659. int max_mac_rings =
  2660. wlan_cfg_get_num_mac_rings
  2661. (pdev->wlan_cfg_ctx);
  2662. htt_srng_setup(soc->htt_handle, 0,
  2663. pdev->rx_refill_buf_ring.hal_srng,
  2664. RXDMA_BUF);
  2665. if (pdev->rx_refill_buf_ring2.hal_srng)
  2666. htt_srng_setup(soc->htt_handle, 0,
  2667. pdev->rx_refill_buf_ring2.hal_srng,
  2668. RXDMA_BUF);
  2669. if (soc->cdp_soc.ol_ops->
  2670. is_hw_dbs_2x2_capable) {
  2671. dbs_enable = soc->cdp_soc.ol_ops->
  2672. is_hw_dbs_2x2_capable(soc->ctrl_psoc);
  2673. }
  2674. if (dbs_enable) {
  2675. QDF_TRACE(QDF_MODULE_ID_TXRX,
  2676. QDF_TRACE_LEVEL_ERROR,
  2677. FL("DBS enabled max_mac_rings %d\n"),
  2678. max_mac_rings);
  2679. } else {
  2680. max_mac_rings = 1;
  2681. QDF_TRACE(QDF_MODULE_ID_TXRX,
  2682. QDF_TRACE_LEVEL_ERROR,
  2683. FL("DBS disabled, max_mac_rings %d\n"),
  2684. max_mac_rings);
  2685. }
  2686. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2687. FL("pdev_id %d max_mac_rings %d\n"),
  2688. pdev->pdev_id, max_mac_rings);
  2689. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  2690. int mac_for_pdev = dp_get_mac_id_for_pdev(
  2691. mac_id, pdev->pdev_id);
  2692. QDF_TRACE(QDF_MODULE_ID_TXRX,
  2693. QDF_TRACE_LEVEL_ERROR,
  2694. FL("mac_id %d\n"), mac_for_pdev);
  2695. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2696. pdev->rx_mac_buf_ring[mac_id]
  2697. .hal_srng,
  2698. RXDMA_BUF);
  2699. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2700. pdev->rxdma_err_dst_ring[mac_id]
  2701. .hal_srng,
  2702. RXDMA_DST);
  2703. /* Configure monitor mode rings */
  2704. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2705. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  2706. RXDMA_MONITOR_BUF);
  2707. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2708. pdev->rxdma_mon_dst_ring[mac_id].hal_srng,
  2709. RXDMA_MONITOR_DST);
  2710. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2711. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  2712. RXDMA_MONITOR_STATUS);
  2713. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2714. pdev->rxdma_mon_desc_ring[mac_id].hal_srng,
  2715. RXDMA_MONITOR_DESC);
  2716. }
  2717. }
  2718. }
  2719. /*
  2720. * Timer to reap rxdma status rings.
  2721. * Needed until we enable ppdu end interrupts
  2722. */
  2723. qdf_timer_init(soc->osdev, &soc->mon_reap_timer,
  2724. dp_service_mon_rings, (void *)soc,
  2725. QDF_TIMER_TYPE_WAKE_APPS);
  2726. soc->reap_timer_init = 1;
  2727. }
  2728. #else
  2729. /* This is only for WIN */
  2730. static void dp_rxdma_ring_config(struct dp_soc *soc)
  2731. {
  2732. int i;
  2733. int mac_id;
  2734. for (i = 0; i < MAX_PDEV_CNT; i++) {
  2735. struct dp_pdev *pdev = soc->pdev_list[i];
  2736. if (pdev == NULL)
  2737. continue;
  2738. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2739. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, i);
  2740. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2741. pdev->rx_refill_buf_ring.hal_srng, RXDMA_BUF);
  2742. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2743. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  2744. RXDMA_MONITOR_BUF);
  2745. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2746. pdev->rxdma_mon_dst_ring[mac_id].hal_srng,
  2747. RXDMA_MONITOR_DST);
  2748. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2749. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  2750. RXDMA_MONITOR_STATUS);
  2751. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2752. pdev->rxdma_mon_desc_ring[mac_id].hal_srng,
  2753. RXDMA_MONITOR_DESC);
  2754. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2755. pdev->rxdma_err_dst_ring[mac_id].hal_srng,
  2756. RXDMA_DST);
  2757. }
  2758. }
  2759. }
  2760. #endif
  2761. /*
  2762. * dp_soc_attach_target_wifi3() - SOC initialization in the target
  2763. * @txrx_soc: Datapath SOC handle
  2764. */
  2765. static int dp_soc_attach_target_wifi3(struct cdp_soc_t *cdp_soc)
  2766. {
  2767. struct dp_soc *soc = (struct dp_soc *)cdp_soc;
  2768. htt_soc_attach_target(soc->htt_handle);
  2769. dp_rxdma_ring_config(soc);
  2770. DP_STATS_INIT(soc);
  2771. /* initialize work queue for stats processing */
  2772. qdf_create_work(0, &soc->htt_stats.work, htt_t2h_stats_handler, soc);
  2773. return 0;
  2774. }
  2775. /*
  2776. * dp_soc_get_nss_cfg_wifi3() - SOC get nss config
  2777. * @txrx_soc: Datapath SOC handle
  2778. */
  2779. static int dp_soc_get_nss_cfg_wifi3(struct cdp_soc_t *cdp_soc)
  2780. {
  2781. struct dp_soc *dsoc = (struct dp_soc *)cdp_soc;
  2782. return wlan_cfg_get_dp_soc_nss_cfg(dsoc->wlan_cfg_ctx);
  2783. }
  2784. /*
  2785. * dp_soc_set_nss_cfg_wifi3() - SOC set nss config
  2786. * @txrx_soc: Datapath SOC handle
  2787. * @nss_cfg: nss config
  2788. */
  2789. static void dp_soc_set_nss_cfg_wifi3(struct cdp_soc_t *cdp_soc, int config)
  2790. {
  2791. struct dp_soc *dsoc = (struct dp_soc *)cdp_soc;
  2792. struct wlan_cfg_dp_soc_ctxt *wlan_cfg_ctx = dsoc->wlan_cfg_ctx;
  2793. wlan_cfg_set_dp_soc_nss_cfg(wlan_cfg_ctx, config);
  2794. /*
  2795. * TODO: masked out based on the per offloaded radio
  2796. */
  2797. if (config == dp_nss_cfg_dbdc) {
  2798. wlan_cfg_set_num_tx_desc_pool(wlan_cfg_ctx, 0);
  2799. wlan_cfg_set_num_tx_ext_desc_pool(wlan_cfg_ctx, 0);
  2800. wlan_cfg_set_num_tx_desc(wlan_cfg_ctx, 0);
  2801. wlan_cfg_set_num_tx_ext_desc(wlan_cfg_ctx, 0);
  2802. }
  2803. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2804. FL("nss-wifi<0> nss config is enabled"));
  2805. }
  2806. /*
  2807. * dp_vdev_attach_wifi3() - attach txrx vdev
  2808. * @txrx_pdev: Datapath PDEV handle
  2809. * @vdev_mac_addr: MAC address of the virtual interface
  2810. * @vdev_id: VDEV Id
  2811. * @wlan_op_mode: VDEV operating mode
  2812. *
  2813. * Return: DP VDEV handle on success, NULL on failure
  2814. */
  2815. static struct cdp_vdev *dp_vdev_attach_wifi3(struct cdp_pdev *txrx_pdev,
  2816. uint8_t *vdev_mac_addr, uint8_t vdev_id, enum wlan_op_mode op_mode)
  2817. {
  2818. struct dp_pdev *pdev = (struct dp_pdev *)txrx_pdev;
  2819. struct dp_soc *soc = pdev->soc;
  2820. struct dp_vdev *vdev = qdf_mem_malloc(sizeof(*vdev));
  2821. int tx_ring_size;
  2822. if (!vdev) {
  2823. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2824. FL("DP VDEV memory allocation failed"));
  2825. goto fail0;
  2826. }
  2827. vdev->pdev = pdev;
  2828. vdev->vdev_id = vdev_id;
  2829. vdev->opmode = op_mode;
  2830. vdev->osdev = soc->osdev;
  2831. vdev->osif_rx = NULL;
  2832. vdev->osif_rsim_rx_decap = NULL;
  2833. vdev->osif_get_key = NULL;
  2834. vdev->osif_rx_mon = NULL;
  2835. vdev->osif_tx_free_ext = NULL;
  2836. vdev->osif_vdev = NULL;
  2837. vdev->delete.pending = 0;
  2838. vdev->safemode = 0;
  2839. vdev->drop_unenc = 1;
  2840. vdev->sec_type = cdp_sec_type_none;
  2841. #ifdef notyet
  2842. vdev->filters_num = 0;
  2843. #endif
  2844. qdf_mem_copy(
  2845. &vdev->mac_addr.raw[0], vdev_mac_addr, OL_TXRX_MAC_ADDR_LEN);
  2846. vdev->tx_encap_type = wlan_cfg_pkt_type(soc->wlan_cfg_ctx);
  2847. vdev->rx_decap_type = wlan_cfg_pkt_type(soc->wlan_cfg_ctx);
  2848. vdev->dscp_tid_map_id = 0;
  2849. vdev->mcast_enhancement_en = 0;
  2850. tx_ring_size = wlan_cfg_tx_ring_size(soc->wlan_cfg_ctx);
  2851. /* TODO: Initialize default HTT meta data that will be used in
  2852. * TCL descriptors for packets transmitted from this VDEV
  2853. */
  2854. TAILQ_INIT(&vdev->peer_list);
  2855. /* add this vdev into the pdev's list */
  2856. TAILQ_INSERT_TAIL(&pdev->vdev_list, vdev, vdev_list_elem);
  2857. pdev->vdev_count++;
  2858. dp_tx_vdev_attach(vdev);
  2859. if (QDF_STATUS_SUCCESS != dp_tx_flow_pool_map_handler(pdev, vdev_id,
  2860. FLOW_TYPE_VDEV, vdev_id, tx_ring_size))
  2861. goto fail1;
  2862. if ((soc->intr_mode == DP_INTR_POLL) &&
  2863. wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx) != 0) {
  2864. if (pdev->vdev_count == 1)
  2865. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  2866. }
  2867. dp_lro_hash_setup(soc);
  2868. /* LRO */
  2869. if (wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx) &&
  2870. wlan_op_mode_sta == vdev->opmode)
  2871. vdev->lro_enable = true;
  2872. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2873. "LRO: vdev_id %d lro_enable %d", vdev_id, vdev->lro_enable);
  2874. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2875. "Created vdev %pK (%pM)", vdev, vdev->mac_addr.raw);
  2876. DP_STATS_INIT(vdev);
  2877. if (wlan_op_mode_sta == vdev->opmode)
  2878. dp_peer_create_wifi3((struct cdp_vdev *)vdev,
  2879. vdev->mac_addr.raw);
  2880. return (struct cdp_vdev *)vdev;
  2881. fail1:
  2882. dp_tx_vdev_detach(vdev);
  2883. qdf_mem_free(vdev);
  2884. fail0:
  2885. return NULL;
  2886. }
  2887. /**
  2888. * dp_vdev_register_wifi3() - Register VDEV operations from osif layer
  2889. * @vdev: Datapath VDEV handle
  2890. * @osif_vdev: OSIF vdev handle
  2891. * @txrx_ops: Tx and Rx operations
  2892. *
  2893. * Return: DP VDEV handle on success, NULL on failure
  2894. */
  2895. static void dp_vdev_register_wifi3(struct cdp_vdev *vdev_handle,
  2896. void *osif_vdev,
  2897. struct ol_txrx_ops *txrx_ops)
  2898. {
  2899. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  2900. vdev->osif_vdev = osif_vdev;
  2901. vdev->osif_rx = txrx_ops->rx.rx;
  2902. vdev->osif_rsim_rx_decap = txrx_ops->rx.rsim_rx_decap;
  2903. vdev->osif_get_key = txrx_ops->get_key;
  2904. vdev->osif_rx_mon = txrx_ops->rx.mon;
  2905. vdev->osif_tx_free_ext = txrx_ops->tx.tx_free_ext;
  2906. #ifdef notyet
  2907. #if ATH_SUPPORT_WAPI
  2908. vdev->osif_check_wai = txrx_ops->rx.wai_check;
  2909. #endif
  2910. #endif
  2911. #ifdef UMAC_SUPPORT_PROXY_ARP
  2912. vdev->osif_proxy_arp = txrx_ops->proxy_arp;
  2913. #endif
  2914. vdev->me_convert = txrx_ops->me_convert;
  2915. /* TODO: Enable the following once Tx code is integrated */
  2916. if (vdev->mesh_vdev)
  2917. txrx_ops->tx.tx = dp_tx_send_mesh;
  2918. else
  2919. txrx_ops->tx.tx = dp_tx_send;
  2920. txrx_ops->tx.tx_exception = dp_tx_send_exception;
  2921. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  2922. "DP Vdev Register success");
  2923. }
  2924. /**
  2925. * dp_vdev_flush_peers() - Forcibily Flush peers of vdev
  2926. * @vdev: Datapath VDEV handle
  2927. *
  2928. * Return: void
  2929. */
  2930. static void dp_vdev_flush_peers(struct dp_vdev *vdev)
  2931. {
  2932. struct dp_pdev *pdev = vdev->pdev;
  2933. struct dp_soc *soc = pdev->soc;
  2934. struct dp_peer *peer;
  2935. uint16_t *peer_ids;
  2936. uint8_t i = 0, j = 0;
  2937. peer_ids = qdf_mem_malloc(soc->max_peers * sizeof(peer_ids[0]));
  2938. if (!peer_ids) {
  2939. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2940. "DP alloc failure - unable to flush peers");
  2941. return;
  2942. }
  2943. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  2944. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2945. for (i = 0; i < MAX_NUM_PEER_ID_PER_PEER; i++)
  2946. if (peer->peer_ids[i] != HTT_INVALID_PEER)
  2947. if (j < soc->max_peers)
  2948. peer_ids[j++] = peer->peer_ids[i];
  2949. }
  2950. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  2951. for (i = 0; i < j ; i++)
  2952. dp_rx_peer_unmap_handler(soc, peer_ids[i]);
  2953. qdf_mem_free(peer_ids);
  2954. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  2955. FL("Flushed peers for vdev object %pK "), vdev);
  2956. }
  2957. /*
  2958. * dp_vdev_detach_wifi3() - Detach txrx vdev
  2959. * @txrx_vdev: Datapath VDEV handle
  2960. * @callback: Callback OL_IF on completion of detach
  2961. * @cb_context: Callback context
  2962. *
  2963. */
  2964. static void dp_vdev_detach_wifi3(struct cdp_vdev *vdev_handle,
  2965. ol_txrx_vdev_delete_cb callback, void *cb_context)
  2966. {
  2967. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  2968. struct dp_pdev *pdev = vdev->pdev;
  2969. struct dp_soc *soc = pdev->soc;
  2970. /* preconditions */
  2971. qdf_assert(vdev);
  2972. /* remove the vdev from its parent pdev's list */
  2973. TAILQ_REMOVE(&pdev->vdev_list, vdev, vdev_list_elem);
  2974. if (wlan_op_mode_sta == vdev->opmode)
  2975. dp_peer_delete_wifi3(vdev->vap_bss_peer, 0);
  2976. /*
  2977. * If Target is hung, flush all peers before detaching vdev
  2978. * this will free all references held due to missing
  2979. * unmap commands from Target
  2980. */
  2981. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  2982. dp_vdev_flush_peers(vdev);
  2983. /*
  2984. * Use peer_ref_mutex while accessing peer_list, in case
  2985. * a peer is in the process of being removed from the list.
  2986. */
  2987. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  2988. /* check that the vdev has no peers allocated */
  2989. if (!TAILQ_EMPTY(&vdev->peer_list)) {
  2990. /* debug print - will be removed later */
  2991. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  2992. FL("not deleting vdev object %pK (%pM)"
  2993. "until deletion finishes for all its peers"),
  2994. vdev, vdev->mac_addr.raw);
  2995. /* indicate that the vdev needs to be deleted */
  2996. vdev->delete.pending = 1;
  2997. vdev->delete.callback = callback;
  2998. vdev->delete.context = cb_context;
  2999. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3000. return;
  3001. }
  3002. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3003. dp_tx_flow_pool_unmap_handler(pdev, vdev->vdev_id, FLOW_TYPE_VDEV,
  3004. vdev->vdev_id);
  3005. dp_tx_vdev_detach(vdev);
  3006. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3007. FL("deleting vdev object %pK (%pM)"), vdev, vdev->mac_addr.raw);
  3008. qdf_mem_free(vdev);
  3009. if (callback)
  3010. callback(cb_context);
  3011. }
  3012. /*
  3013. * dp_peer_create_wifi3() - attach txrx peer
  3014. * @txrx_vdev: Datapath VDEV handle
  3015. * @peer_mac_addr: Peer MAC address
  3016. *
  3017. * Return: DP peeer handle on success, NULL on failure
  3018. */
  3019. static void *dp_peer_create_wifi3(struct cdp_vdev *vdev_handle,
  3020. uint8_t *peer_mac_addr)
  3021. {
  3022. struct dp_peer *peer;
  3023. int i;
  3024. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3025. struct dp_pdev *pdev;
  3026. struct dp_soc *soc;
  3027. /* preconditions */
  3028. qdf_assert(vdev);
  3029. qdf_assert(peer_mac_addr);
  3030. pdev = vdev->pdev;
  3031. soc = pdev->soc;
  3032. peer = dp_peer_find_hash_find(pdev->soc, peer_mac_addr,
  3033. 0, vdev->vdev_id);
  3034. if (peer) {
  3035. peer->delete_in_progress = false;
  3036. return (void *)peer;
  3037. }
  3038. #ifdef notyet
  3039. peer = (struct dp_peer *)qdf_mempool_alloc(soc->osdev,
  3040. soc->mempool_ol_ath_peer);
  3041. #else
  3042. peer = (struct dp_peer *)qdf_mem_malloc(sizeof(*peer));
  3043. #endif
  3044. if (!peer)
  3045. return NULL; /* failure */
  3046. qdf_mem_zero(peer, sizeof(struct dp_peer));
  3047. TAILQ_INIT(&peer->ast_entry_list);
  3048. /* store provided params */
  3049. peer->vdev = vdev;
  3050. dp_peer_add_ast(soc, peer, peer_mac_addr, CDP_TXRX_AST_TYPE_STATIC, 0);
  3051. qdf_spinlock_create(&peer->peer_info_lock);
  3052. qdf_mem_copy(
  3053. &peer->mac_addr.raw[0], peer_mac_addr, OL_TXRX_MAC_ADDR_LEN);
  3054. /* TODO: See of rx_opt_proc is really required */
  3055. peer->rx_opt_proc = soc->rx_opt_proc;
  3056. /* initialize the peer_id */
  3057. for (i = 0; i < MAX_NUM_PEER_ID_PER_PEER; i++)
  3058. peer->peer_ids[i] = HTT_INVALID_PEER;
  3059. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3060. qdf_atomic_init(&peer->ref_cnt);
  3061. /* keep one reference for attach */
  3062. qdf_atomic_inc(&peer->ref_cnt);
  3063. /* add this peer into the vdev's list */
  3064. if (wlan_op_mode_sta == vdev->opmode)
  3065. TAILQ_INSERT_HEAD(&vdev->peer_list, peer, peer_list_elem);
  3066. else
  3067. TAILQ_INSERT_TAIL(&vdev->peer_list, peer, peer_list_elem);
  3068. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3069. /* TODO: See if hash based search is required */
  3070. dp_peer_find_hash_add(soc, peer);
  3071. /* Initialize the peer state */
  3072. peer->state = OL_TXRX_PEER_STATE_DISC;
  3073. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3074. "vdev %pK created peer %pK (%pM) ref_cnt: %d",
  3075. vdev, peer, peer->mac_addr.raw,
  3076. qdf_atomic_read(&peer->ref_cnt));
  3077. /*
  3078. * For every peer MAp message search and set if bss_peer
  3079. */
  3080. if (memcmp(peer->mac_addr.raw, vdev->mac_addr.raw, 6) == 0) {
  3081. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3082. "vdev bss_peer!!!!");
  3083. peer->bss_peer = 1;
  3084. vdev->vap_bss_peer = peer;
  3085. }
  3086. #ifndef CONFIG_WIN
  3087. dp_local_peer_id_alloc(pdev, peer);
  3088. #endif
  3089. DP_STATS_INIT(peer);
  3090. return (void *)peer;
  3091. }
  3092. /*
  3093. * dp_peer_setup_wifi3() - initialize the peer
  3094. * @vdev_hdl: virtual device object
  3095. * @peer: Peer object
  3096. *
  3097. * Return: void
  3098. */
  3099. static void dp_peer_setup_wifi3(struct cdp_vdev *vdev_hdl, void *peer_hdl)
  3100. {
  3101. struct dp_peer *peer = (struct dp_peer *)peer_hdl;
  3102. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  3103. struct dp_pdev *pdev;
  3104. struct dp_soc *soc;
  3105. bool hash_based = 0;
  3106. enum cdp_host_reo_dest_ring reo_dest;
  3107. /* preconditions */
  3108. qdf_assert(vdev);
  3109. qdf_assert(peer);
  3110. pdev = vdev->pdev;
  3111. soc = pdev->soc;
  3112. peer->last_assoc_rcvd = 0;
  3113. peer->last_disassoc_rcvd = 0;
  3114. peer->last_deauth_rcvd = 0;
  3115. /*
  3116. * hash based steering is disabled for Radios which are offloaded
  3117. * to NSS
  3118. */
  3119. if (!wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx))
  3120. hash_based = wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx);
  3121. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3122. FL("hash based steering for pdev: %d is %d\n"),
  3123. pdev->pdev_id, hash_based);
  3124. /*
  3125. * Below line of code will ensure the proper reo_dest ring is choosen
  3126. * for cases where toeplitz hash cannot be generated (ex: non TCP/UDP)
  3127. */
  3128. reo_dest = pdev->reo_dest;
  3129. if (soc->cdp_soc.ol_ops->peer_set_default_routing) {
  3130. /* TODO: Check the destination ring number to be passed to FW */
  3131. soc->cdp_soc.ol_ops->peer_set_default_routing(
  3132. pdev->osif_pdev, peer->mac_addr.raw,
  3133. peer->vdev->vdev_id, hash_based, reo_dest);
  3134. }
  3135. dp_peer_rx_init(pdev, peer);
  3136. return;
  3137. }
  3138. /*
  3139. * dp_set_vdev_tx_encap_type() - set the encap type of the vdev
  3140. * @vdev_handle: virtual device object
  3141. * @htt_pkt_type: type of pkt
  3142. *
  3143. * Return: void
  3144. */
  3145. static void dp_set_vdev_tx_encap_type(struct cdp_vdev *vdev_handle,
  3146. enum htt_cmn_pkt_type val)
  3147. {
  3148. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3149. vdev->tx_encap_type = val;
  3150. }
  3151. /*
  3152. * dp_set_vdev_rx_decap_type() - set the decap type of the vdev
  3153. * @vdev_handle: virtual device object
  3154. * @htt_pkt_type: type of pkt
  3155. *
  3156. * Return: void
  3157. */
  3158. static void dp_set_vdev_rx_decap_type(struct cdp_vdev *vdev_handle,
  3159. enum htt_cmn_pkt_type val)
  3160. {
  3161. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3162. vdev->rx_decap_type = val;
  3163. }
  3164. /*
  3165. * dp_set_pdev_reo_dest() - set the reo destination ring for this pdev
  3166. * @pdev_handle: physical device object
  3167. * @val: reo destination ring index (1 - 4)
  3168. *
  3169. * Return: void
  3170. */
  3171. static void dp_set_pdev_reo_dest(struct cdp_pdev *pdev_handle,
  3172. enum cdp_host_reo_dest_ring val)
  3173. {
  3174. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3175. if (pdev)
  3176. pdev->reo_dest = val;
  3177. }
  3178. /*
  3179. * dp_get_pdev_reo_dest() - get the reo destination for this pdev
  3180. * @pdev_handle: physical device object
  3181. *
  3182. * Return: reo destination ring index
  3183. */
  3184. static enum cdp_host_reo_dest_ring
  3185. dp_get_pdev_reo_dest(struct cdp_pdev *pdev_handle)
  3186. {
  3187. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3188. if (pdev)
  3189. return pdev->reo_dest;
  3190. else
  3191. return cdp_host_reo_dest_ring_unknown;
  3192. }
  3193. #ifdef QCA_SUPPORT_SON
  3194. static void dp_son_peer_authorize(struct dp_peer *peer)
  3195. {
  3196. struct dp_soc *soc;
  3197. soc = peer->vdev->pdev->soc;
  3198. peer->peer_bs_inact_flag = 0;
  3199. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  3200. return;
  3201. }
  3202. #else
  3203. static void dp_son_peer_authorize(struct dp_peer *peer)
  3204. {
  3205. return;
  3206. }
  3207. #endif
  3208. /*
  3209. * dp_set_filter_neighbour_peers() - set filter neighbour peers for smart mesh
  3210. * @pdev_handle: device object
  3211. * @val: value to be set
  3212. *
  3213. * Return: void
  3214. */
  3215. static int dp_set_filter_neighbour_peers(struct cdp_pdev *pdev_handle,
  3216. uint32_t val)
  3217. {
  3218. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3219. /* Enable/Disable smart mesh filtering. This flag will be checked
  3220. * during rx processing to check if packets are from NAC clients.
  3221. */
  3222. pdev->filter_neighbour_peers = val;
  3223. return 0;
  3224. }
  3225. /*
  3226. * dp_update_filter_neighbour_peers() - set neighbour peers(nac clients)
  3227. * address for smart mesh filtering
  3228. * @pdev_handle: device object
  3229. * @cmd: Add/Del command
  3230. * @macaddr: nac client mac address
  3231. *
  3232. * Return: void
  3233. */
  3234. static int dp_update_filter_neighbour_peers(struct cdp_pdev *pdev_handle,
  3235. uint32_t cmd, uint8_t *macaddr)
  3236. {
  3237. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3238. struct dp_neighbour_peer *peer = NULL;
  3239. if (!macaddr)
  3240. goto fail0;
  3241. /* Store address of NAC (neighbour peer) which will be checked
  3242. * against TA of received packets.
  3243. */
  3244. if (cmd == DP_NAC_PARAM_ADD) {
  3245. peer = (struct dp_neighbour_peer *) qdf_mem_malloc(
  3246. sizeof(*peer));
  3247. if (!peer) {
  3248. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3249. FL("DP neighbour peer node memory allocation failed"));
  3250. goto fail0;
  3251. }
  3252. qdf_mem_copy(&peer->neighbour_peers_macaddr.raw[0],
  3253. macaddr, DP_MAC_ADDR_LEN);
  3254. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  3255. /* add this neighbour peer into the list */
  3256. TAILQ_INSERT_TAIL(&pdev->neighbour_peers_list, peer,
  3257. neighbour_peer_list_elem);
  3258. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  3259. return 1;
  3260. } else if (cmd == DP_NAC_PARAM_DEL) {
  3261. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  3262. TAILQ_FOREACH(peer, &pdev->neighbour_peers_list,
  3263. neighbour_peer_list_elem) {
  3264. if (!qdf_mem_cmp(&peer->neighbour_peers_macaddr.raw[0],
  3265. macaddr, DP_MAC_ADDR_LEN)) {
  3266. /* delete this peer from the list */
  3267. TAILQ_REMOVE(&pdev->neighbour_peers_list,
  3268. peer, neighbour_peer_list_elem);
  3269. qdf_mem_free(peer);
  3270. break;
  3271. }
  3272. }
  3273. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  3274. return 1;
  3275. }
  3276. fail0:
  3277. return 0;
  3278. }
  3279. /*
  3280. * dp_get_sec_type() - Get the security type
  3281. * @peer: Datapath peer handle
  3282. * @sec_idx: Security id (mcast, ucast)
  3283. *
  3284. * return sec_type: Security type
  3285. */
  3286. static int dp_get_sec_type(struct cdp_peer *peer, uint8_t sec_idx)
  3287. {
  3288. struct dp_peer *dpeer = (struct dp_peer *)peer;
  3289. return dpeer->security[sec_idx].sec_type;
  3290. }
  3291. /*
  3292. * dp_peer_authorize() - authorize txrx peer
  3293. * @peer_handle: Datapath peer handle
  3294. * @authorize
  3295. *
  3296. */
  3297. static void dp_peer_authorize(struct cdp_peer *peer_handle, uint32_t authorize)
  3298. {
  3299. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3300. struct dp_soc *soc;
  3301. if (peer != NULL) {
  3302. soc = peer->vdev->pdev->soc;
  3303. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3304. dp_son_peer_authorize(peer);
  3305. peer->authorize = authorize ? 1 : 0;
  3306. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3307. }
  3308. }
  3309. #ifdef QCA_SUPPORT_SON
  3310. /*
  3311. * dp_txrx_update_inact_threshold() - Update inact timer threshold
  3312. * @pdev_handle: Device handle
  3313. * @new_threshold : updated threshold value
  3314. *
  3315. */
  3316. static void
  3317. dp_txrx_update_inact_threshold(struct cdp_pdev *pdev_handle,
  3318. u_int16_t new_threshold)
  3319. {
  3320. struct dp_vdev *vdev;
  3321. struct dp_peer *peer;
  3322. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3323. struct dp_soc *soc = pdev->soc;
  3324. u_int16_t old_threshold = soc->pdev_bs_inact_reload;
  3325. if (old_threshold == new_threshold)
  3326. return;
  3327. soc->pdev_bs_inact_reload = new_threshold;
  3328. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3329. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3330. if (vdev->opmode != wlan_op_mode_ap)
  3331. continue;
  3332. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  3333. if (!peer->authorize)
  3334. continue;
  3335. if (old_threshold - peer->peer_bs_inact >=
  3336. new_threshold) {
  3337. dp_mark_peer_inact((void *)peer, true);
  3338. peer->peer_bs_inact = 0;
  3339. } else {
  3340. peer->peer_bs_inact = new_threshold -
  3341. (old_threshold - peer->peer_bs_inact);
  3342. }
  3343. }
  3344. }
  3345. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3346. }
  3347. /**
  3348. * dp_txrx_reset_inact_count(): Reset inact count
  3349. * @pdev_handle - device handle
  3350. *
  3351. * Return: void
  3352. */
  3353. static void
  3354. dp_txrx_reset_inact_count(struct cdp_pdev *pdev_handle)
  3355. {
  3356. struct dp_vdev *vdev = NULL;
  3357. struct dp_peer *peer = NULL;
  3358. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3359. struct dp_soc *soc = pdev->soc;
  3360. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3361. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3362. if (vdev->opmode != wlan_op_mode_ap)
  3363. continue;
  3364. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  3365. if (!peer->authorize)
  3366. continue;
  3367. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  3368. }
  3369. }
  3370. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3371. }
  3372. /**
  3373. * dp_set_inact_params(): set inactivity params
  3374. * @pdev_handle - device handle
  3375. * @inact_check_interval - inactivity interval
  3376. * @inact_normal - Inactivity normal
  3377. * @inact_overload - Inactivity overload
  3378. *
  3379. * Return: bool
  3380. */
  3381. bool dp_set_inact_params(struct cdp_pdev *pdev_handle,
  3382. u_int16_t inact_check_interval,
  3383. u_int16_t inact_normal, u_int16_t inact_overload)
  3384. {
  3385. struct dp_soc *soc;
  3386. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3387. if (!pdev)
  3388. return false;
  3389. soc = pdev->soc;
  3390. if (!soc)
  3391. return false;
  3392. soc->pdev_bs_inact_interval = inact_check_interval;
  3393. soc->pdev_bs_inact_normal = inact_normal;
  3394. soc->pdev_bs_inact_overload = inact_overload;
  3395. dp_txrx_update_inact_threshold((struct cdp_pdev *)pdev,
  3396. soc->pdev_bs_inact_normal);
  3397. return true;
  3398. }
  3399. /**
  3400. * dp_start_inact_timer(): Inactivity timer start
  3401. * @pdev_handle - device handle
  3402. * @enable - Inactivity timer start/stop
  3403. *
  3404. * Return: bool
  3405. */
  3406. bool dp_start_inact_timer(struct cdp_pdev *pdev_handle, bool enable)
  3407. {
  3408. struct dp_soc *soc;
  3409. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3410. if (!pdev)
  3411. return false;
  3412. soc = pdev->soc;
  3413. if (!soc)
  3414. return false;
  3415. if (enable) {
  3416. dp_txrx_reset_inact_count((struct cdp_pdev *)pdev);
  3417. qdf_timer_mod(&soc->pdev_bs_inact_timer,
  3418. soc->pdev_bs_inact_interval * 1000);
  3419. } else {
  3420. qdf_timer_stop(&soc->pdev_bs_inact_timer);
  3421. }
  3422. return true;
  3423. }
  3424. /**
  3425. * dp_set_overload(): Set inactivity overload
  3426. * @pdev_handle - device handle
  3427. * @overload - overload status
  3428. *
  3429. * Return: void
  3430. */
  3431. void dp_set_overload(struct cdp_pdev *pdev_handle, bool overload)
  3432. {
  3433. struct dp_soc *soc;
  3434. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3435. if (!pdev)
  3436. return;
  3437. soc = pdev->soc;
  3438. if (!soc)
  3439. return;
  3440. dp_txrx_update_inact_threshold((struct cdp_pdev *)pdev,
  3441. overload ? soc->pdev_bs_inact_overload :
  3442. soc->pdev_bs_inact_normal);
  3443. }
  3444. /**
  3445. * dp_peer_is_inact(): check whether peer is inactive
  3446. * @peer_handle - datapath peer handle
  3447. *
  3448. * Return: bool
  3449. */
  3450. bool dp_peer_is_inact(void *peer_handle)
  3451. {
  3452. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3453. if (!peer)
  3454. return false;
  3455. return peer->peer_bs_inact_flag == 1;
  3456. }
  3457. /**
  3458. * dp_init_inact_timer: initialize the inact timer
  3459. * @soc - SOC handle
  3460. *
  3461. * Return: void
  3462. */
  3463. void dp_init_inact_timer(struct dp_soc *soc)
  3464. {
  3465. qdf_timer_init(soc->osdev, &soc->pdev_bs_inact_timer,
  3466. dp_txrx_peer_find_inact_timeout_handler,
  3467. (void *)soc, QDF_TIMER_TYPE_WAKE_APPS);
  3468. }
  3469. #else
  3470. bool dp_set_inact_params(struct cdp_pdev *pdev, u_int16_t inact_check_interval,
  3471. u_int16_t inact_normal, u_int16_t inact_overload)
  3472. {
  3473. return false;
  3474. }
  3475. bool dp_start_inact_timer(struct cdp_pdev *pdev, bool enable)
  3476. {
  3477. return false;
  3478. }
  3479. void dp_set_overload(struct cdp_pdev *pdev, bool overload)
  3480. {
  3481. return;
  3482. }
  3483. void dp_init_inact_timer(struct dp_soc *soc)
  3484. {
  3485. return;
  3486. }
  3487. bool dp_peer_is_inact(void *peer)
  3488. {
  3489. return false;
  3490. }
  3491. #endif
  3492. /*
  3493. * dp_peer_unref_delete() - unref and delete peer
  3494. * @peer_handle: Datapath peer handle
  3495. *
  3496. */
  3497. void dp_peer_unref_delete(void *peer_handle)
  3498. {
  3499. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3500. struct dp_peer *bss_peer = NULL;
  3501. struct dp_vdev *vdev = peer->vdev;
  3502. struct dp_pdev *pdev = vdev->pdev;
  3503. struct dp_soc *soc = pdev->soc;
  3504. struct dp_peer *tmppeer;
  3505. int found = 0;
  3506. uint16_t peer_id;
  3507. uint16_t vdev_id;
  3508. /*
  3509. * Hold the lock all the way from checking if the peer ref count
  3510. * is zero until the peer references are removed from the hash
  3511. * table and vdev list (if the peer ref count is zero).
  3512. * This protects against a new HL tx operation starting to use the
  3513. * peer object just after this function concludes it's done being used.
  3514. * Furthermore, the lock needs to be held while checking whether the
  3515. * vdev's list of peers is empty, to make sure that list is not modified
  3516. * concurrently with the empty check.
  3517. */
  3518. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3519. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3520. "%s: peer %pK ref_cnt(before decrement): %d\n", __func__,
  3521. peer, qdf_atomic_read(&peer->ref_cnt));
  3522. if (qdf_atomic_dec_and_test(&peer->ref_cnt)) {
  3523. peer_id = peer->peer_ids[0];
  3524. vdev_id = vdev->vdev_id;
  3525. /*
  3526. * Make sure that the reference to the peer in
  3527. * peer object map is removed
  3528. */
  3529. if (peer_id != HTT_INVALID_PEER)
  3530. soc->peer_id_to_obj_map[peer_id] = NULL;
  3531. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3532. "Deleting peer %pK (%pM)", peer, peer->mac_addr.raw);
  3533. /* remove the reference to the peer from the hash table */
  3534. dp_peer_find_hash_remove(soc, peer);
  3535. TAILQ_FOREACH(tmppeer, &peer->vdev->peer_list, peer_list_elem) {
  3536. if (tmppeer == peer) {
  3537. found = 1;
  3538. break;
  3539. }
  3540. }
  3541. if (found) {
  3542. TAILQ_REMOVE(&peer->vdev->peer_list, peer,
  3543. peer_list_elem);
  3544. } else {
  3545. /*Ignoring the remove operation as peer not found*/
  3546. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  3547. "peer %pK not found in vdev (%pK)->peer_list:%pK",
  3548. peer, vdev, &peer->vdev->peer_list);
  3549. }
  3550. /* cleanup the peer data */
  3551. dp_peer_cleanup(vdev, peer);
  3552. /* check whether the parent vdev has no peers left */
  3553. if (TAILQ_EMPTY(&vdev->peer_list)) {
  3554. /*
  3555. * Now that there are no references to the peer, we can
  3556. * release the peer reference lock.
  3557. */
  3558. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3559. /*
  3560. * Check if the parent vdev was waiting for its peers
  3561. * to be deleted, in order for it to be deleted too.
  3562. */
  3563. if (vdev->delete.pending) {
  3564. ol_txrx_vdev_delete_cb vdev_delete_cb =
  3565. vdev->delete.callback;
  3566. void *vdev_delete_context =
  3567. vdev->delete.context;
  3568. QDF_TRACE(QDF_MODULE_ID_DP,
  3569. QDF_TRACE_LEVEL_INFO_HIGH,
  3570. FL("deleting vdev object %pK (%pM)"
  3571. " - its last peer is done"),
  3572. vdev, vdev->mac_addr.raw);
  3573. /* all peers are gone, go ahead and delete it */
  3574. dp_tx_flow_pool_unmap_handler(pdev, vdev_id,
  3575. FLOW_TYPE_VDEV,
  3576. vdev_id);
  3577. dp_tx_vdev_detach(vdev);
  3578. QDF_TRACE(QDF_MODULE_ID_DP,
  3579. QDF_TRACE_LEVEL_INFO_HIGH,
  3580. FL("deleting vdev object %pK (%pM)"),
  3581. vdev, vdev->mac_addr.raw);
  3582. qdf_mem_free(vdev);
  3583. vdev = NULL;
  3584. if (vdev_delete_cb)
  3585. vdev_delete_cb(vdev_delete_context);
  3586. }
  3587. } else {
  3588. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3589. }
  3590. if (vdev) {
  3591. if (vdev->vap_bss_peer == peer) {
  3592. vdev->vap_bss_peer = NULL;
  3593. }
  3594. }
  3595. if (soc->cdp_soc.ol_ops->peer_unref_delete) {
  3596. soc->cdp_soc.ol_ops->peer_unref_delete(pdev->osif_pdev,
  3597. vdev_id, peer->mac_addr.raw);
  3598. }
  3599. if (!vdev || !vdev->vap_bss_peer) {
  3600. goto free_peer;
  3601. }
  3602. #ifdef notyet
  3603. qdf_mempool_free(soc->osdev, soc->mempool_ol_ath_peer, peer);
  3604. #else
  3605. bss_peer = vdev->vap_bss_peer;
  3606. DP_UPDATE_STATS(bss_peer, peer);
  3607. free_peer:
  3608. qdf_mem_free(peer);
  3609. #endif
  3610. } else {
  3611. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3612. }
  3613. }
  3614. /*
  3615. * dp_peer_detach_wifi3() – Detach txrx peer
  3616. * @peer_handle: Datapath peer handle
  3617. * @bitmap: bitmap indicating special handling of request.
  3618. *
  3619. */
  3620. static void dp_peer_delete_wifi3(void *peer_handle, uint32_t bitmap)
  3621. {
  3622. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3623. /* redirect the peer's rx delivery function to point to a
  3624. * discard func
  3625. */
  3626. peer->rx_opt_proc = dp_rx_discard;
  3627. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3628. FL("peer %pK (%pM)"), peer, peer->mac_addr.raw);
  3629. #ifndef CONFIG_WIN
  3630. dp_local_peer_id_free(peer->vdev->pdev, peer);
  3631. #endif
  3632. qdf_spinlock_destroy(&peer->peer_info_lock);
  3633. /*
  3634. * Remove the reference added during peer_attach.
  3635. * The peer will still be left allocated until the
  3636. * PEER_UNMAP message arrives to remove the other
  3637. * reference, added by the PEER_MAP message.
  3638. */
  3639. dp_peer_unref_delete(peer_handle);
  3640. }
  3641. /*
  3642. * dp_get_vdev_mac_addr_wifi3() – Detach txrx peer
  3643. * @peer_handle: Datapath peer handle
  3644. *
  3645. */
  3646. static uint8 *dp_get_vdev_mac_addr_wifi3(struct cdp_vdev *pvdev)
  3647. {
  3648. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  3649. return vdev->mac_addr.raw;
  3650. }
  3651. /*
  3652. * dp_vdev_set_wds() - Enable per packet stats
  3653. * @vdev_handle: DP VDEV handle
  3654. * @val: value
  3655. *
  3656. * Return: none
  3657. */
  3658. static int dp_vdev_set_wds(void *vdev_handle, uint32_t val)
  3659. {
  3660. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3661. vdev->wds_enabled = val;
  3662. return 0;
  3663. }
  3664. /*
  3665. * dp_get_vdev_from_vdev_id_wifi3() – Detach txrx peer
  3666. * @peer_handle: Datapath peer handle
  3667. *
  3668. */
  3669. static struct cdp_vdev *dp_get_vdev_from_vdev_id_wifi3(struct cdp_pdev *dev,
  3670. uint8_t vdev_id)
  3671. {
  3672. struct dp_pdev *pdev = (struct dp_pdev *)dev;
  3673. struct dp_vdev *vdev = NULL;
  3674. if (qdf_unlikely(!pdev))
  3675. return NULL;
  3676. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3677. if (vdev->vdev_id == vdev_id)
  3678. break;
  3679. }
  3680. return (struct cdp_vdev *)vdev;
  3681. }
  3682. static int dp_get_opmode(struct cdp_vdev *vdev_handle)
  3683. {
  3684. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3685. return vdev->opmode;
  3686. }
  3687. static struct cdp_cfg *dp_get_ctrl_pdev_from_vdev_wifi3(struct cdp_vdev *pvdev)
  3688. {
  3689. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  3690. struct dp_pdev *pdev = vdev->pdev;
  3691. return (struct cdp_cfg *)pdev->wlan_cfg_ctx;
  3692. }
  3693. /**
  3694. * dp_reset_monitor_mode() - Disable monitor mode
  3695. * @pdev_handle: Datapath PDEV handle
  3696. *
  3697. * Return: 0 on success, not 0 on failure
  3698. */
  3699. static int dp_reset_monitor_mode(struct cdp_pdev *pdev_handle)
  3700. {
  3701. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3702. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  3703. struct dp_soc *soc = pdev->soc;
  3704. uint8_t pdev_id;
  3705. int mac_id;
  3706. pdev_id = pdev->pdev_id;
  3707. soc = pdev->soc;
  3708. qdf_spin_lock_bh(&pdev->mon_lock);
  3709. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  3710. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3711. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3712. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3713. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3714. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3715. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3716. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3717. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  3718. }
  3719. pdev->monitor_vdev = NULL;
  3720. qdf_spin_unlock_bh(&pdev->mon_lock);
  3721. return 0;
  3722. }
  3723. /**
  3724. * dp_set_nac() - set peer_nac
  3725. * @peer_handle: Datapath PEER handle
  3726. *
  3727. * Return: void
  3728. */
  3729. static void dp_set_nac(struct cdp_peer *peer_handle)
  3730. {
  3731. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3732. peer->nac = 1;
  3733. }
  3734. /**
  3735. * dp_get_tx_pending() - read pending tx
  3736. * @pdev_handle: Datapath PDEV handle
  3737. *
  3738. * Return: outstanding tx
  3739. */
  3740. static int dp_get_tx_pending(struct cdp_pdev *pdev_handle)
  3741. {
  3742. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3743. return qdf_atomic_read(&pdev->num_tx_outstanding);
  3744. }
  3745. /**
  3746. * dp_get_peer_mac_from_peer_id() - get peer mac
  3747. * @pdev_handle: Datapath PDEV handle
  3748. * @peer_id: Peer ID
  3749. * @peer_mac: MAC addr of PEER
  3750. *
  3751. * Return: void
  3752. */
  3753. static void dp_get_peer_mac_from_peer_id(struct cdp_pdev *pdev_handle,
  3754. uint32_t peer_id, uint8_t *peer_mac)
  3755. {
  3756. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3757. struct dp_peer *peer;
  3758. if (pdev && peer_mac) {
  3759. peer = dp_peer_find_by_id(pdev->soc, (uint16_t)peer_id);
  3760. if (peer && peer->mac_addr.raw) {
  3761. qdf_mem_copy(peer_mac, peer->mac_addr.raw,
  3762. DP_MAC_ADDR_LEN);
  3763. }
  3764. }
  3765. }
  3766. /**
  3767. * dp_vdev_set_monitor_mode() - Set DP VDEV to monitor mode
  3768. * @vdev_handle: Datapath VDEV handle
  3769. * @smart_monitor: Flag to denote if its smart monitor mode
  3770. *
  3771. * Return: 0 on success, not 0 on failure
  3772. */
  3773. static int dp_vdev_set_monitor_mode(struct cdp_vdev *vdev_handle,
  3774. uint8_t smart_monitor)
  3775. {
  3776. /* Many monitor VAPs can exists in a system but only one can be up at
  3777. * anytime
  3778. */
  3779. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3780. struct dp_pdev *pdev;
  3781. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  3782. struct dp_soc *soc;
  3783. uint8_t pdev_id;
  3784. int mac_id;
  3785. qdf_assert(vdev);
  3786. pdev = vdev->pdev;
  3787. pdev_id = pdev->pdev_id;
  3788. soc = pdev->soc;
  3789. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_WARN,
  3790. "pdev=%pK, pdev_id=%d, soc=%pK vdev=%pK\n",
  3791. pdev, pdev_id, soc, vdev);
  3792. /*Check if current pdev's monitor_vdev exists */
  3793. if (pdev->monitor_vdev) {
  3794. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3795. "vdev=%pK\n", vdev);
  3796. qdf_assert(vdev);
  3797. }
  3798. pdev->monitor_vdev = vdev;
  3799. /* If smart monitor mode, do not configure monitor ring */
  3800. if (smart_monitor)
  3801. return QDF_STATUS_SUCCESS;
  3802. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_HIGH,
  3803. "MODE[%x] FP[%02x|%02x|%02x] MO[%02x|%02x|%02x]\n",
  3804. pdev->mon_filter_mode, pdev->fp_mgmt_filter,
  3805. pdev->fp_ctrl_filter, pdev->fp_data_filter,
  3806. pdev->mo_mgmt_filter, pdev->mo_ctrl_filter,
  3807. pdev->mo_data_filter);
  3808. htt_tlv_filter.mpdu_start = 1;
  3809. htt_tlv_filter.msdu_start = 1;
  3810. htt_tlv_filter.packet = 1;
  3811. htt_tlv_filter.msdu_end = 1;
  3812. htt_tlv_filter.mpdu_end = 1;
  3813. htt_tlv_filter.packet_header = 1;
  3814. htt_tlv_filter.attention = 1;
  3815. htt_tlv_filter.ppdu_start = 0;
  3816. htt_tlv_filter.ppdu_end = 0;
  3817. htt_tlv_filter.ppdu_end_user_stats = 0;
  3818. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  3819. htt_tlv_filter.ppdu_end_status_done = 0;
  3820. htt_tlv_filter.header_per_msdu = 1;
  3821. htt_tlv_filter.enable_fp =
  3822. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  3823. htt_tlv_filter.enable_md = 0;
  3824. htt_tlv_filter.enable_mo =
  3825. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  3826. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  3827. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  3828. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  3829. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  3830. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  3831. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  3832. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3833. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3834. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3835. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3836. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3837. }
  3838. htt_tlv_filter.mpdu_start = 1;
  3839. htt_tlv_filter.msdu_start = 1;
  3840. htt_tlv_filter.packet = 0;
  3841. htt_tlv_filter.msdu_end = 1;
  3842. htt_tlv_filter.mpdu_end = 1;
  3843. htt_tlv_filter.packet_header = 1;
  3844. htt_tlv_filter.attention = 1;
  3845. htt_tlv_filter.ppdu_start = 1;
  3846. htt_tlv_filter.ppdu_end = 1;
  3847. htt_tlv_filter.ppdu_end_user_stats = 1;
  3848. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  3849. htt_tlv_filter.ppdu_end_status_done = 1;
  3850. htt_tlv_filter.header_per_msdu = 0;
  3851. htt_tlv_filter.enable_fp =
  3852. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  3853. htt_tlv_filter.enable_md = 0;
  3854. htt_tlv_filter.enable_mo =
  3855. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  3856. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  3857. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  3858. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  3859. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  3860. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  3861. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  3862. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3863. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3864. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3865. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3866. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  3867. }
  3868. return QDF_STATUS_SUCCESS;
  3869. }
  3870. /**
  3871. * dp_pdev_set_advance_monitor_filter() - Set DP PDEV monitor filter
  3872. * @pdev_handle: Datapath PDEV handle
  3873. * @filter_val: Flag to select Filter for monitor mode
  3874. * Return: 0 on success, not 0 on failure
  3875. */
  3876. static int dp_pdev_set_advance_monitor_filter(struct cdp_pdev *pdev_handle,
  3877. struct cdp_monitor_filter *filter_val)
  3878. {
  3879. /* Many monitor VAPs can exists in a system but only one can be up at
  3880. * anytime
  3881. */
  3882. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3883. struct dp_vdev *vdev = pdev->monitor_vdev;
  3884. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  3885. struct dp_soc *soc;
  3886. uint8_t pdev_id;
  3887. int mac_id;
  3888. pdev_id = pdev->pdev_id;
  3889. soc = pdev->soc;
  3890. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_WARN,
  3891. "pdev=%pK, pdev_id=%d, soc=%pK vdev=%pK\n",
  3892. pdev, pdev_id, soc, vdev);
  3893. /*Check if current pdev's monitor_vdev exists */
  3894. if (!pdev->monitor_vdev) {
  3895. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3896. "vdev=%pK\n", vdev);
  3897. qdf_assert(vdev);
  3898. }
  3899. /* update filter mode, type in pdev structure */
  3900. pdev->mon_filter_mode = filter_val->mode;
  3901. pdev->fp_mgmt_filter = filter_val->fp_mgmt;
  3902. pdev->fp_ctrl_filter = filter_val->fp_ctrl;
  3903. pdev->fp_data_filter = filter_val->fp_data;
  3904. pdev->mo_mgmt_filter = filter_val->mo_mgmt;
  3905. pdev->mo_ctrl_filter = filter_val->mo_ctrl;
  3906. pdev->mo_data_filter = filter_val->mo_data;
  3907. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_HIGH,
  3908. "MODE[%x] FP[%02x|%02x|%02x] MO[%02x|%02x|%02x]\n",
  3909. pdev->mon_filter_mode, pdev->fp_mgmt_filter,
  3910. pdev->fp_ctrl_filter, pdev->fp_data_filter,
  3911. pdev->mo_mgmt_filter, pdev->mo_ctrl_filter,
  3912. pdev->mo_data_filter);
  3913. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  3914. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3915. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3916. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3917. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3918. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3919. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3920. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3921. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  3922. }
  3923. htt_tlv_filter.mpdu_start = 1;
  3924. htt_tlv_filter.msdu_start = 1;
  3925. htt_tlv_filter.packet = 1;
  3926. htt_tlv_filter.msdu_end = 1;
  3927. htt_tlv_filter.mpdu_end = 1;
  3928. htt_tlv_filter.packet_header = 1;
  3929. htt_tlv_filter.attention = 1;
  3930. htt_tlv_filter.ppdu_start = 0;
  3931. htt_tlv_filter.ppdu_end = 0;
  3932. htt_tlv_filter.ppdu_end_user_stats = 0;
  3933. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  3934. htt_tlv_filter.ppdu_end_status_done = 0;
  3935. htt_tlv_filter.header_per_msdu = 1;
  3936. htt_tlv_filter.enable_fp =
  3937. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  3938. htt_tlv_filter.enable_md = 0;
  3939. htt_tlv_filter.enable_mo =
  3940. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  3941. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  3942. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  3943. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  3944. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  3945. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  3946. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  3947. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3948. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3949. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3950. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3951. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3952. }
  3953. htt_tlv_filter.mpdu_start = 1;
  3954. htt_tlv_filter.msdu_start = 1;
  3955. htt_tlv_filter.packet = 0;
  3956. htt_tlv_filter.msdu_end = 1;
  3957. htt_tlv_filter.mpdu_end = 1;
  3958. htt_tlv_filter.packet_header = 1;
  3959. htt_tlv_filter.attention = 1;
  3960. htt_tlv_filter.ppdu_start = 1;
  3961. htt_tlv_filter.ppdu_end = 1;
  3962. htt_tlv_filter.ppdu_end_user_stats = 1;
  3963. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  3964. htt_tlv_filter.ppdu_end_status_done = 1;
  3965. htt_tlv_filter.header_per_msdu = 0;
  3966. htt_tlv_filter.enable_fp =
  3967. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  3968. htt_tlv_filter.enable_md = 0;
  3969. htt_tlv_filter.enable_mo =
  3970. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  3971. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  3972. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  3973. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  3974. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  3975. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  3976. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  3977. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3978. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3979. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3980. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3981. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  3982. }
  3983. return QDF_STATUS_SUCCESS;
  3984. }
  3985. /**
  3986. * dp_get_pdev_id_frm_pdev() - get pdev_id
  3987. * @pdev_handle: Datapath PDEV handle
  3988. *
  3989. * Return: pdev_id
  3990. */
  3991. static
  3992. uint8_t dp_get_pdev_id_frm_pdev(struct cdp_pdev *pdev_handle)
  3993. {
  3994. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3995. return pdev->pdev_id;
  3996. }
  3997. /**
  3998. * dp_vdev_get_filter_ucast_data() - get DP VDEV monitor ucast filter
  3999. * @vdev_handle: Datapath VDEV handle
  4000. * Return: true on ucast filter flag set
  4001. */
  4002. static bool dp_vdev_get_filter_ucast_data(struct cdp_vdev *vdev_handle)
  4003. {
  4004. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4005. struct dp_pdev *pdev;
  4006. pdev = vdev->pdev;
  4007. if ((pdev->fp_data_filter & FILTER_DATA_UCAST) ||
  4008. (pdev->mo_data_filter & FILTER_DATA_UCAST))
  4009. return true;
  4010. return false;
  4011. }
  4012. /**
  4013. * dp_vdev_get_filter_mcast_data() - get DP VDEV monitor mcast filter
  4014. * @vdev_handle: Datapath VDEV handle
  4015. * Return: true on mcast filter flag set
  4016. */
  4017. static bool dp_vdev_get_filter_mcast_data(struct cdp_vdev *vdev_handle)
  4018. {
  4019. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4020. struct dp_pdev *pdev;
  4021. pdev = vdev->pdev;
  4022. if ((pdev->fp_data_filter & FILTER_DATA_MCAST) ||
  4023. (pdev->mo_data_filter & FILTER_DATA_MCAST))
  4024. return true;
  4025. return false;
  4026. }
  4027. /**
  4028. * dp_vdev_get_filter_non_data() - get DP VDEV monitor non_data filter
  4029. * @vdev_handle: Datapath VDEV handle
  4030. * Return: true on non data filter flag set
  4031. */
  4032. static bool dp_vdev_get_filter_non_data(struct cdp_vdev *vdev_handle)
  4033. {
  4034. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4035. struct dp_pdev *pdev;
  4036. pdev = vdev->pdev;
  4037. if ((pdev->fp_mgmt_filter & FILTER_MGMT_ALL) ||
  4038. (pdev->mo_mgmt_filter & FILTER_MGMT_ALL)) {
  4039. if ((pdev->fp_ctrl_filter & FILTER_CTRL_ALL) ||
  4040. (pdev->mo_ctrl_filter & FILTER_CTRL_ALL)) {
  4041. return true;
  4042. }
  4043. }
  4044. return false;
  4045. }
  4046. #ifdef MESH_MODE_SUPPORT
  4047. void dp_peer_set_mesh_mode(struct cdp_vdev *vdev_hdl, uint32_t val)
  4048. {
  4049. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  4050. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4051. FL("val %d"), val);
  4052. vdev->mesh_vdev = val;
  4053. }
  4054. /*
  4055. * dp_peer_set_mesh_rx_filter() - to set the mesh rx filter
  4056. * @vdev_hdl: virtual device object
  4057. * @val: value to be set
  4058. *
  4059. * Return: void
  4060. */
  4061. void dp_peer_set_mesh_rx_filter(struct cdp_vdev *vdev_hdl, uint32_t val)
  4062. {
  4063. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  4064. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4065. FL("val %d"), val);
  4066. vdev->mesh_rx_filter = val;
  4067. }
  4068. #endif
  4069. /*
  4070. * dp_aggregate_pdev_ctrl_frames_stats()- function to agreegate peer stats
  4071. * Current scope is bar recieved count
  4072. *
  4073. * @pdev_handle: DP_PDEV handle
  4074. *
  4075. * Return: void
  4076. */
  4077. #define STATS_PROC_TIMEOUT (HZ/1000)
  4078. static void
  4079. dp_aggregate_pdev_ctrl_frames_stats(struct dp_pdev *pdev)
  4080. {
  4081. struct dp_vdev *vdev;
  4082. struct dp_peer *peer;
  4083. uint32_t waitcnt;
  4084. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  4085. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  4086. if (!peer) {
  4087. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4088. FL("DP Invalid Peer refernce"));
  4089. return;
  4090. }
  4091. if (peer->delete_in_progress) {
  4092. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4093. FL("DP Peer deletion in progress"));
  4094. continue;
  4095. }
  4096. qdf_atomic_inc(&peer->ref_cnt);
  4097. waitcnt = 0;
  4098. dp_peer_rxtid_stats(peer, dp_rx_bar_stats_cb, pdev);
  4099. while (!(qdf_atomic_read(&(pdev->stats_cmd_complete)))
  4100. && waitcnt < 10) {
  4101. schedule_timeout_interruptible(
  4102. STATS_PROC_TIMEOUT);
  4103. waitcnt++;
  4104. }
  4105. qdf_atomic_set(&(pdev->stats_cmd_complete), 0);
  4106. dp_peer_unref_delete(peer);
  4107. }
  4108. }
  4109. }
  4110. /**
  4111. * dp_rx_bar_stats_cb(): BAR received stats callback
  4112. * @soc: SOC handle
  4113. * @cb_ctxt: Call back context
  4114. * @reo_status: Reo status
  4115. *
  4116. * return: void
  4117. */
  4118. void dp_rx_bar_stats_cb(struct dp_soc *soc, void *cb_ctxt,
  4119. union hal_reo_status *reo_status)
  4120. {
  4121. struct dp_pdev *pdev = (struct dp_pdev *)cb_ctxt;
  4122. struct hal_reo_queue_status *queue_status = &(reo_status->queue_status);
  4123. if (queue_status->header.status != HAL_REO_CMD_SUCCESS) {
  4124. DP_TRACE_STATS(FATAL, "REO stats failure %d \n",
  4125. queue_status->header.status);
  4126. qdf_atomic_set(&(pdev->stats_cmd_complete), 1);
  4127. return;
  4128. }
  4129. pdev->stats.rx.bar_recv_cnt += queue_status->bar_rcvd_cnt;
  4130. qdf_atomic_set(&(pdev->stats_cmd_complete), 1);
  4131. }
  4132. /**
  4133. * dp_aggregate_vdev_stats(): Consolidate stats at VDEV level
  4134. * @vdev: DP VDEV handle
  4135. *
  4136. * return: void
  4137. */
  4138. void dp_aggregate_vdev_stats(struct dp_vdev *vdev)
  4139. {
  4140. struct dp_peer *peer = NULL;
  4141. struct dp_soc *soc = vdev->pdev->soc;
  4142. qdf_mem_set(&(vdev->stats.tx), sizeof(vdev->stats.tx), 0x0);
  4143. qdf_mem_set(&(vdev->stats.rx), sizeof(vdev->stats.rx), 0x0);
  4144. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem)
  4145. DP_UPDATE_STATS(vdev, peer);
  4146. if (soc->cdp_soc.ol_ops->update_dp_stats)
  4147. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  4148. &vdev->stats, (uint16_t) vdev->vdev_id,
  4149. UPDATE_VDEV_STATS);
  4150. }
  4151. /**
  4152. * dp_aggregate_pdev_stats(): Consolidate stats at PDEV level
  4153. * @pdev: DP PDEV handle
  4154. *
  4155. * return: void
  4156. */
  4157. static inline void dp_aggregate_pdev_stats(struct dp_pdev *pdev)
  4158. {
  4159. struct dp_vdev *vdev = NULL;
  4160. struct dp_soc *soc = pdev->soc;
  4161. qdf_mem_set(&(pdev->stats.tx), sizeof(pdev->stats.tx), 0x0);
  4162. qdf_mem_set(&(pdev->stats.rx), sizeof(pdev->stats.rx), 0x0);
  4163. qdf_mem_set(&(pdev->stats.tx_i), sizeof(pdev->stats.tx_i), 0x0);
  4164. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  4165. dp_aggregate_vdev_stats(vdev);
  4166. DP_UPDATE_STATS(pdev, vdev);
  4167. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.nawds_mcast);
  4168. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.rcvd);
  4169. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.processed);
  4170. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.reinject_pkts);
  4171. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.inspect_pkts);
  4172. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.raw.raw_pkt);
  4173. DP_STATS_AGGR(pdev, vdev, tx_i.raw.dma_map_error);
  4174. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.tso.tso_pkt);
  4175. DP_STATS_AGGR(pdev, vdev, tx_i.tso.dropped_host);
  4176. DP_STATS_AGGR(pdev, vdev, tx_i.tso.dropped_target);
  4177. DP_STATS_AGGR(pdev, vdev, tx_i.sg.dropped_host);
  4178. DP_STATS_AGGR(pdev, vdev, tx_i.sg.dropped_target);
  4179. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.sg.sg_pkt);
  4180. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.mcast_en.mcast_pkt);
  4181. DP_STATS_AGGR(pdev, vdev,
  4182. tx_i.mcast_en.dropped_map_error);
  4183. DP_STATS_AGGR(pdev, vdev,
  4184. tx_i.mcast_en.dropped_self_mac);
  4185. DP_STATS_AGGR(pdev, vdev,
  4186. tx_i.mcast_en.dropped_send_fail);
  4187. DP_STATS_AGGR(pdev, vdev, tx_i.mcast_en.ucast);
  4188. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.dma_error);
  4189. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.ring_full);
  4190. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.enqueue_fail);
  4191. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.desc_na);
  4192. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.res_full);
  4193. DP_STATS_AGGR(pdev, vdev, tx_i.cce_classified);
  4194. DP_STATS_AGGR(pdev, vdev, tx_i.cce_classified_raw);
  4195. DP_STATS_AGGR(pdev, vdev, tx_i.mesh.exception_fw);
  4196. DP_STATS_AGGR(pdev, vdev, tx_i.mesh.completion_fw);
  4197. pdev->stats.tx_i.dropped.dropped_pkt.num =
  4198. pdev->stats.tx_i.dropped.dma_error +
  4199. pdev->stats.tx_i.dropped.ring_full +
  4200. pdev->stats.tx_i.dropped.enqueue_fail +
  4201. pdev->stats.tx_i.dropped.desc_na +
  4202. pdev->stats.tx_i.dropped.res_full;
  4203. pdev->stats.tx.last_ack_rssi =
  4204. vdev->stats.tx.last_ack_rssi;
  4205. pdev->stats.tx_i.tso.num_seg =
  4206. vdev->stats.tx_i.tso.num_seg;
  4207. }
  4208. if (soc->cdp_soc.ol_ops->update_dp_stats)
  4209. soc->cdp_soc.ol_ops->update_dp_stats(pdev->osif_pdev,
  4210. &pdev->stats, pdev->pdev_id, UPDATE_PDEV_STATS);
  4211. }
  4212. /**
  4213. * dp_pdev_getstats() - get pdev packet level stats
  4214. * @pdev_handle: Datapath PDEV handle
  4215. * @stats: cdp network device stats structure
  4216. *
  4217. * Return: void
  4218. */
  4219. static void dp_pdev_getstats(struct cdp_pdev *pdev_handle,
  4220. struct cdp_dev_stats *stats)
  4221. {
  4222. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4223. dp_aggregate_pdev_stats(pdev);
  4224. stats->tx_packets = pdev->stats.tx_i.rcvd.num;
  4225. stats->tx_bytes = pdev->stats.tx_i.rcvd.bytes;
  4226. stats->tx_errors = pdev->stats.tx.tx_failed +
  4227. pdev->stats.tx_i.dropped.dropped_pkt.num;
  4228. stats->tx_dropped = stats->tx_errors;
  4229. stats->rx_packets = pdev->stats.rx.unicast.num +
  4230. pdev->stats.rx.multicast.num;
  4231. stats->rx_bytes = pdev->stats.rx.unicast.bytes +
  4232. pdev->stats.rx.multicast.bytes;
  4233. }
  4234. /**
  4235. * dp_print_pdev_tx_stats(): Print Pdev level TX stats
  4236. * @pdev: DP_PDEV Handle
  4237. *
  4238. * Return:void
  4239. */
  4240. static inline void
  4241. dp_print_pdev_tx_stats(struct dp_pdev *pdev)
  4242. {
  4243. uint8_t index = 0;
  4244. DP_PRINT_STATS("PDEV Tx Stats:\n");
  4245. DP_PRINT_STATS("Received From Stack:");
  4246. DP_PRINT_STATS(" Packets = %d",
  4247. pdev->stats.tx_i.rcvd.num);
  4248. DP_PRINT_STATS(" Bytes = %llu",
  4249. pdev->stats.tx_i.rcvd.bytes);
  4250. DP_PRINT_STATS("Processed:");
  4251. DP_PRINT_STATS(" Packets = %d",
  4252. pdev->stats.tx_i.processed.num);
  4253. DP_PRINT_STATS(" Bytes = %llu",
  4254. pdev->stats.tx_i.processed.bytes);
  4255. DP_PRINT_STATS("Total Completions:");
  4256. DP_PRINT_STATS(" Packets = %u",
  4257. pdev->stats.tx.comp_pkt.num);
  4258. DP_PRINT_STATS(" Bytes = %llu",
  4259. pdev->stats.tx.comp_pkt.bytes);
  4260. DP_PRINT_STATS("Successful Completions:");
  4261. DP_PRINT_STATS(" Packets = %u",
  4262. pdev->stats.tx.tx_success.num);
  4263. DP_PRINT_STATS(" Bytes = %llu",
  4264. pdev->stats.tx.tx_success.bytes);
  4265. DP_PRINT_STATS("Dropped:");
  4266. DP_PRINT_STATS(" Total = %d",
  4267. pdev->stats.tx_i.dropped.dropped_pkt.num);
  4268. DP_PRINT_STATS(" Dma_map_error = %d",
  4269. pdev->stats.tx_i.dropped.dma_error);
  4270. DP_PRINT_STATS(" Ring Full = %d",
  4271. pdev->stats.tx_i.dropped.ring_full);
  4272. DP_PRINT_STATS(" Descriptor Not available = %d",
  4273. pdev->stats.tx_i.dropped.desc_na);
  4274. DP_PRINT_STATS(" HW enqueue failed= %d",
  4275. pdev->stats.tx_i.dropped.enqueue_fail);
  4276. DP_PRINT_STATS(" Resources Full = %d",
  4277. pdev->stats.tx_i.dropped.res_full);
  4278. DP_PRINT_STATS(" FW removed = %d",
  4279. pdev->stats.tx.dropped.fw_rem);
  4280. DP_PRINT_STATS(" FW removed transmitted = %d",
  4281. pdev->stats.tx.dropped.fw_rem_tx);
  4282. DP_PRINT_STATS(" FW removed untransmitted = %d",
  4283. pdev->stats.tx.dropped.fw_rem_notx);
  4284. DP_PRINT_STATS(" FW removed untransmitted fw_reason1 = %d",
  4285. pdev->stats.tx.dropped.fw_reason1);
  4286. DP_PRINT_STATS(" FW removed untransmitted fw_reason2 = %d",
  4287. pdev->stats.tx.dropped.fw_reason2);
  4288. DP_PRINT_STATS(" FW removed untransmitted fw_reason3 = %d",
  4289. pdev->stats.tx.dropped.fw_reason3);
  4290. DP_PRINT_STATS(" Aged Out from msdu/mpdu queues = %d",
  4291. pdev->stats.tx.dropped.age_out);
  4292. DP_PRINT_STATS("Scatter Gather:");
  4293. DP_PRINT_STATS(" Packets = %d",
  4294. pdev->stats.tx_i.sg.sg_pkt.num);
  4295. DP_PRINT_STATS(" Bytes = %llu",
  4296. pdev->stats.tx_i.sg.sg_pkt.bytes);
  4297. DP_PRINT_STATS(" Dropped By Host = %d",
  4298. pdev->stats.tx_i.sg.dropped_host);
  4299. DP_PRINT_STATS(" Dropped By Target = %d",
  4300. pdev->stats.tx_i.sg.dropped_target);
  4301. DP_PRINT_STATS("TSO:");
  4302. DP_PRINT_STATS(" Number of Segments = %d",
  4303. pdev->stats.tx_i.tso.num_seg);
  4304. DP_PRINT_STATS(" Packets = %d",
  4305. pdev->stats.tx_i.tso.tso_pkt.num);
  4306. DP_PRINT_STATS(" Bytes = %llu",
  4307. pdev->stats.tx_i.tso.tso_pkt.bytes);
  4308. DP_PRINT_STATS(" Dropped By Host = %d",
  4309. pdev->stats.tx_i.tso.dropped_host);
  4310. DP_PRINT_STATS("Mcast Enhancement:");
  4311. DP_PRINT_STATS(" Packets = %d",
  4312. pdev->stats.tx_i.mcast_en.mcast_pkt.num);
  4313. DP_PRINT_STATS(" Bytes = %llu",
  4314. pdev->stats.tx_i.mcast_en.mcast_pkt.bytes);
  4315. DP_PRINT_STATS(" Dropped: Map Errors = %d",
  4316. pdev->stats.tx_i.mcast_en.dropped_map_error);
  4317. DP_PRINT_STATS(" Dropped: Self Mac = %d",
  4318. pdev->stats.tx_i.mcast_en.dropped_self_mac);
  4319. DP_PRINT_STATS(" Dropped: Send Fail = %d",
  4320. pdev->stats.tx_i.mcast_en.dropped_send_fail);
  4321. DP_PRINT_STATS(" Unicast sent = %d",
  4322. pdev->stats.tx_i.mcast_en.ucast);
  4323. DP_PRINT_STATS("Raw:");
  4324. DP_PRINT_STATS(" Packets = %d",
  4325. pdev->stats.tx_i.raw.raw_pkt.num);
  4326. DP_PRINT_STATS(" Bytes = %llu",
  4327. pdev->stats.tx_i.raw.raw_pkt.bytes);
  4328. DP_PRINT_STATS(" DMA map error = %d",
  4329. pdev->stats.tx_i.raw.dma_map_error);
  4330. DP_PRINT_STATS("Reinjected:");
  4331. DP_PRINT_STATS(" Packets = %d",
  4332. pdev->stats.tx_i.reinject_pkts.num);
  4333. DP_PRINT_STATS("Bytes = %llu\n",
  4334. pdev->stats.tx_i.reinject_pkts.bytes);
  4335. DP_PRINT_STATS("Inspected:");
  4336. DP_PRINT_STATS(" Packets = %d",
  4337. pdev->stats.tx_i.inspect_pkts.num);
  4338. DP_PRINT_STATS(" Bytes = %llu",
  4339. pdev->stats.tx_i.inspect_pkts.bytes);
  4340. DP_PRINT_STATS("Nawds Multicast:");
  4341. DP_PRINT_STATS(" Packets = %d",
  4342. pdev->stats.tx_i.nawds_mcast.num);
  4343. DP_PRINT_STATS(" Bytes = %llu",
  4344. pdev->stats.tx_i.nawds_mcast.bytes);
  4345. DP_PRINT_STATS("CCE Classified:");
  4346. DP_PRINT_STATS(" CCE Classified Packets: %u",
  4347. pdev->stats.tx_i.cce_classified);
  4348. DP_PRINT_STATS(" RAW CCE Classified Packets: %u",
  4349. pdev->stats.tx_i.cce_classified_raw);
  4350. DP_PRINT_STATS("Mesh stats:");
  4351. DP_PRINT_STATS(" frames to firmware: %u",
  4352. pdev->stats.tx_i.mesh.exception_fw);
  4353. DP_PRINT_STATS(" completions from fw: %u",
  4354. pdev->stats.tx_i.mesh.completion_fw);
  4355. DP_PRINT_STATS("PPDU stats counter");
  4356. for (index = 0; index < CDP_PPDU_STATS_MAX_TAG; index++) {
  4357. DP_PRINT_STATS(" Tag[%d] = %llu", index,
  4358. pdev->stats.ppdu_stats_counter[index]);
  4359. }
  4360. }
  4361. /**
  4362. * dp_print_pdev_rx_stats(): Print Pdev level RX stats
  4363. * @pdev: DP_PDEV Handle
  4364. *
  4365. * Return: void
  4366. */
  4367. static inline void
  4368. dp_print_pdev_rx_stats(struct dp_pdev *pdev)
  4369. {
  4370. DP_PRINT_STATS("PDEV Rx Stats:\n");
  4371. DP_PRINT_STATS("Received From HW (Per Rx Ring):");
  4372. DP_PRINT_STATS(" Packets = %d %d %d %d",
  4373. pdev->stats.rx.rcvd_reo[0].num,
  4374. pdev->stats.rx.rcvd_reo[1].num,
  4375. pdev->stats.rx.rcvd_reo[2].num,
  4376. pdev->stats.rx.rcvd_reo[3].num);
  4377. DP_PRINT_STATS(" Bytes = %llu %llu %llu %llu",
  4378. pdev->stats.rx.rcvd_reo[0].bytes,
  4379. pdev->stats.rx.rcvd_reo[1].bytes,
  4380. pdev->stats.rx.rcvd_reo[2].bytes,
  4381. pdev->stats.rx.rcvd_reo[3].bytes);
  4382. DP_PRINT_STATS("Replenished:");
  4383. DP_PRINT_STATS(" Packets = %d",
  4384. pdev->stats.replenish.pkts.num);
  4385. DP_PRINT_STATS(" Bytes = %llu",
  4386. pdev->stats.replenish.pkts.bytes);
  4387. DP_PRINT_STATS(" Buffers Added To Freelist = %d",
  4388. pdev->stats.buf_freelist);
  4389. DP_PRINT_STATS(" Low threshold intr = %d",
  4390. pdev->stats.replenish.low_thresh_intrs);
  4391. DP_PRINT_STATS("Dropped:");
  4392. DP_PRINT_STATS(" msdu_not_done = %d",
  4393. pdev->stats.dropped.msdu_not_done);
  4394. DP_PRINT_STATS(" mon_rx_drop = %d",
  4395. pdev->stats.dropped.mon_rx_drop);
  4396. DP_PRINT_STATS("Sent To Stack:");
  4397. DP_PRINT_STATS(" Packets = %d",
  4398. pdev->stats.rx.to_stack.num);
  4399. DP_PRINT_STATS(" Bytes = %llu",
  4400. pdev->stats.rx.to_stack.bytes);
  4401. DP_PRINT_STATS("Multicast/Broadcast:");
  4402. DP_PRINT_STATS(" Packets = %d",
  4403. pdev->stats.rx.multicast.num);
  4404. DP_PRINT_STATS(" Bytes = %llu",
  4405. pdev->stats.rx.multicast.bytes);
  4406. DP_PRINT_STATS("Errors:");
  4407. DP_PRINT_STATS(" Rxdma Ring Un-inititalized = %d",
  4408. pdev->stats.replenish.rxdma_err);
  4409. DP_PRINT_STATS(" Desc Alloc Failed: = %d",
  4410. pdev->stats.err.desc_alloc_fail);
  4411. /* Get bar_recv_cnt */
  4412. dp_aggregate_pdev_ctrl_frames_stats(pdev);
  4413. DP_PRINT_STATS("BAR Received Count: = %d",
  4414. pdev->stats.rx.bar_recv_cnt);
  4415. }
  4416. /**
  4417. * dp_print_soc_tx_stats(): Print SOC level stats
  4418. * @soc DP_SOC Handle
  4419. *
  4420. * Return: void
  4421. */
  4422. static inline void
  4423. dp_print_soc_tx_stats(struct dp_soc *soc)
  4424. {
  4425. DP_PRINT_STATS("SOC Tx Stats:\n");
  4426. DP_PRINT_STATS("Tx Descriptors In Use = %d",
  4427. soc->stats.tx.desc_in_use);
  4428. DP_PRINT_STATS("Invalid peer:");
  4429. DP_PRINT_STATS(" Packets = %d",
  4430. soc->stats.tx.tx_invalid_peer.num);
  4431. DP_PRINT_STATS(" Bytes = %llu",
  4432. soc->stats.tx.tx_invalid_peer.bytes);
  4433. DP_PRINT_STATS("Packets dropped due to TCL ring full = %d %d %d",
  4434. soc->stats.tx.tcl_ring_full[0],
  4435. soc->stats.tx.tcl_ring_full[1],
  4436. soc->stats.tx.tcl_ring_full[2]);
  4437. }
  4438. /**
  4439. * dp_print_soc_rx_stats: Print SOC level Rx stats
  4440. * @soc: DP_SOC Handle
  4441. *
  4442. * Return:void
  4443. */
  4444. static inline void
  4445. dp_print_soc_rx_stats(struct dp_soc *soc)
  4446. {
  4447. uint32_t i;
  4448. char reo_error[DP_REO_ERR_LENGTH];
  4449. char rxdma_error[DP_RXDMA_ERR_LENGTH];
  4450. uint8_t index = 0;
  4451. DP_PRINT_STATS("SOC Rx Stats:\n");
  4452. DP_PRINT_STATS("Errors:\n");
  4453. DP_PRINT_STATS("Rx Decrypt Errors = %d",
  4454. (soc->stats.rx.err.rxdma_error[HAL_RXDMA_ERR_DECRYPT] +
  4455. soc->stats.rx.err.rxdma_error[HAL_RXDMA_ERR_TKIP_MIC]));
  4456. DP_PRINT_STATS("Invalid RBM = %d",
  4457. soc->stats.rx.err.invalid_rbm);
  4458. DP_PRINT_STATS("Invalid Vdev = %d",
  4459. soc->stats.rx.err.invalid_vdev);
  4460. DP_PRINT_STATS("Invalid Pdev = %d",
  4461. soc->stats.rx.err.invalid_pdev);
  4462. DP_PRINT_STATS("Invalid Peer = %d",
  4463. soc->stats.rx.err.rx_invalid_peer.num);
  4464. DP_PRINT_STATS("HAL Ring Access Fail = %d",
  4465. soc->stats.rx.err.hal_ring_access_fail);
  4466. for (i = 0; i < HAL_RXDMA_ERR_MAX; i++) {
  4467. index += qdf_snprint(&rxdma_error[index],
  4468. DP_RXDMA_ERR_LENGTH - index,
  4469. " %d", soc->stats.rx.err.rxdma_error[i]);
  4470. }
  4471. DP_PRINT_STATS("RXDMA Error (0-31):%s",
  4472. rxdma_error);
  4473. index = 0;
  4474. for (i = 0; i < HAL_REO_ERR_MAX; i++) {
  4475. index += qdf_snprint(&reo_error[index],
  4476. DP_REO_ERR_LENGTH - index,
  4477. " %d", soc->stats.rx.err.reo_error[i]);
  4478. }
  4479. DP_PRINT_STATS("REO Error(0-14):%s",
  4480. reo_error);
  4481. }
  4482. /**
  4483. * dp_print_ring_stat_from_hal(): Print hal level ring stats
  4484. * @soc: DP_SOC handle
  4485. * @srng: DP_SRNG handle
  4486. * @ring_name: SRNG name
  4487. *
  4488. * Return: void
  4489. */
  4490. static inline void
  4491. dp_print_ring_stat_from_hal(struct dp_soc *soc, struct dp_srng *srng,
  4492. char *ring_name)
  4493. {
  4494. uint32_t tailp;
  4495. uint32_t headp;
  4496. if (srng->hal_srng != NULL) {
  4497. hal_api_get_tphp(soc->hal_soc, srng->hal_srng, &tailp, &headp);
  4498. DP_PRINT_STATS("%s : Head pointer = %d Tail Pointer = %d\n",
  4499. ring_name, headp, tailp);
  4500. }
  4501. }
  4502. /**
  4503. * dp_print_ring_stats(): Print tail and head pointer
  4504. * @pdev: DP_PDEV handle
  4505. *
  4506. * Return:void
  4507. */
  4508. static inline void
  4509. dp_print_ring_stats(struct dp_pdev *pdev)
  4510. {
  4511. uint32_t i;
  4512. char ring_name[STR_MAXLEN + 1];
  4513. int mac_id;
  4514. dp_print_ring_stat_from_hal(pdev->soc,
  4515. &pdev->soc->reo_exception_ring,
  4516. "Reo Exception Ring");
  4517. dp_print_ring_stat_from_hal(pdev->soc,
  4518. &pdev->soc->reo_reinject_ring,
  4519. "Reo Inject Ring");
  4520. dp_print_ring_stat_from_hal(pdev->soc,
  4521. &pdev->soc->reo_cmd_ring,
  4522. "Reo Command Ring");
  4523. dp_print_ring_stat_from_hal(pdev->soc,
  4524. &pdev->soc->reo_status_ring,
  4525. "Reo Status Ring");
  4526. dp_print_ring_stat_from_hal(pdev->soc,
  4527. &pdev->soc->rx_rel_ring,
  4528. "Rx Release ring");
  4529. dp_print_ring_stat_from_hal(pdev->soc,
  4530. &pdev->soc->tcl_cmd_ring,
  4531. "Tcl command Ring");
  4532. dp_print_ring_stat_from_hal(pdev->soc,
  4533. &pdev->soc->tcl_status_ring,
  4534. "Tcl Status Ring");
  4535. dp_print_ring_stat_from_hal(pdev->soc,
  4536. &pdev->soc->wbm_desc_rel_ring,
  4537. "Wbm Desc Rel Ring");
  4538. for (i = 0; i < MAX_REO_DEST_RINGS; i++) {
  4539. snprintf(ring_name, STR_MAXLEN, "Reo Dest Ring %d", i);
  4540. dp_print_ring_stat_from_hal(pdev->soc,
  4541. &pdev->soc->reo_dest_ring[i],
  4542. ring_name);
  4543. }
  4544. for (i = 0; i < pdev->soc->num_tcl_data_rings; i++) {
  4545. snprintf(ring_name, STR_MAXLEN, "Tcl Data Ring %d", i);
  4546. dp_print_ring_stat_from_hal(pdev->soc,
  4547. &pdev->soc->tcl_data_ring[i],
  4548. ring_name);
  4549. }
  4550. for (i = 0; i < MAX_TCL_DATA_RINGS; i++) {
  4551. snprintf(ring_name, STR_MAXLEN, "Tx Comp Ring %d", i);
  4552. dp_print_ring_stat_from_hal(pdev->soc,
  4553. &pdev->soc->tx_comp_ring[i],
  4554. ring_name);
  4555. }
  4556. dp_print_ring_stat_from_hal(pdev->soc,
  4557. &pdev->rx_refill_buf_ring,
  4558. "Rx Refill Buf Ring");
  4559. dp_print_ring_stat_from_hal(pdev->soc,
  4560. &pdev->rx_refill_buf_ring2,
  4561. "Second Rx Refill Buf Ring");
  4562. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4563. dp_print_ring_stat_from_hal(pdev->soc,
  4564. &pdev->rxdma_mon_buf_ring[mac_id],
  4565. "Rxdma Mon Buf Ring");
  4566. dp_print_ring_stat_from_hal(pdev->soc,
  4567. &pdev->rxdma_mon_dst_ring[mac_id],
  4568. "Rxdma Mon Dst Ring");
  4569. dp_print_ring_stat_from_hal(pdev->soc,
  4570. &pdev->rxdma_mon_status_ring[mac_id],
  4571. "Rxdma Mon Status Ring");
  4572. dp_print_ring_stat_from_hal(pdev->soc,
  4573. &pdev->rxdma_mon_desc_ring[mac_id],
  4574. "Rxdma mon desc Ring");
  4575. }
  4576. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  4577. snprintf(ring_name, STR_MAXLEN, "Rxdma err dst ring %d", i);
  4578. dp_print_ring_stat_from_hal(pdev->soc,
  4579. &pdev->rxdma_err_dst_ring[i],
  4580. ring_name);
  4581. }
  4582. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  4583. snprintf(ring_name, STR_MAXLEN, "Rx mac buf ring %d", i);
  4584. dp_print_ring_stat_from_hal(pdev->soc,
  4585. &pdev->rx_mac_buf_ring[i],
  4586. ring_name);
  4587. }
  4588. }
  4589. /**
  4590. * dp_txrx_host_stats_clr(): Reinitialize the txrx stats
  4591. * @vdev: DP_VDEV handle
  4592. *
  4593. * Return:void
  4594. */
  4595. static inline void
  4596. dp_txrx_host_stats_clr(struct dp_vdev *vdev)
  4597. {
  4598. struct dp_peer *peer = NULL;
  4599. struct dp_soc *soc = (struct dp_soc *)vdev->pdev->soc;
  4600. DP_STATS_CLR(vdev->pdev);
  4601. DP_STATS_CLR(vdev->pdev->soc);
  4602. DP_STATS_CLR(vdev);
  4603. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  4604. if (!peer)
  4605. return;
  4606. DP_STATS_CLR(peer);
  4607. if (soc->cdp_soc.ol_ops->update_dp_stats) {
  4608. soc->cdp_soc.ol_ops->update_dp_stats(
  4609. vdev->pdev->osif_pdev,
  4610. &peer->stats,
  4611. peer->peer_ids[0],
  4612. UPDATE_PEER_STATS);
  4613. }
  4614. }
  4615. if (soc->cdp_soc.ol_ops->update_dp_stats)
  4616. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  4617. &vdev->stats, (uint16_t)vdev->vdev_id,
  4618. UPDATE_VDEV_STATS);
  4619. }
  4620. /**
  4621. * dp_print_rx_rates(): Print Rx rate stats
  4622. * @vdev: DP_VDEV handle
  4623. *
  4624. * Return:void
  4625. */
  4626. static inline void
  4627. dp_print_rx_rates(struct dp_vdev *vdev)
  4628. {
  4629. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  4630. uint8_t i, mcs, pkt_type;
  4631. uint8_t index = 0;
  4632. char nss[DP_NSS_LENGTH];
  4633. DP_PRINT_STATS("Rx Rate Info:\n");
  4634. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  4635. index = 0;
  4636. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  4637. if (!dp_rate_string[pkt_type][mcs].valid)
  4638. continue;
  4639. DP_PRINT_STATS(" %s = %d",
  4640. dp_rate_string[pkt_type][mcs].mcs_type,
  4641. pdev->stats.rx.pkt_type[pkt_type].
  4642. mcs_count[mcs]);
  4643. }
  4644. DP_PRINT_STATS("\n");
  4645. }
  4646. index = 0;
  4647. for (i = 0; i < SS_COUNT; i++) {
  4648. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  4649. " %d", pdev->stats.rx.nss[i]);
  4650. }
  4651. DP_PRINT_STATS("NSS(1-8) = %s",
  4652. nss);
  4653. DP_PRINT_STATS("SGI ="
  4654. " 0.8us %d,"
  4655. " 0.4us %d,"
  4656. " 1.6us %d,"
  4657. " 3.2us %d,",
  4658. pdev->stats.rx.sgi_count[0],
  4659. pdev->stats.rx.sgi_count[1],
  4660. pdev->stats.rx.sgi_count[2],
  4661. pdev->stats.rx.sgi_count[3]);
  4662. DP_PRINT_STATS("BW Counts = 20MHZ %d, 40MHZ %d, 80MHZ %d, 160MHZ %d",
  4663. pdev->stats.rx.bw[0], pdev->stats.rx.bw[1],
  4664. pdev->stats.rx.bw[2], pdev->stats.rx.bw[3]);
  4665. DP_PRINT_STATS("Reception Type ="
  4666. " SU: %d,"
  4667. " MU_MIMO:%d,"
  4668. " MU_OFDMA:%d,"
  4669. " MU_OFDMA_MIMO:%d\n",
  4670. pdev->stats.rx.reception_type[0],
  4671. pdev->stats.rx.reception_type[1],
  4672. pdev->stats.rx.reception_type[2],
  4673. pdev->stats.rx.reception_type[3]);
  4674. DP_PRINT_STATS("Aggregation:\n");
  4675. DP_PRINT_STATS("Number of Msdu's Part of Ampdus = %d",
  4676. pdev->stats.rx.ampdu_cnt);
  4677. DP_PRINT_STATS("Number of Msdu's With No Mpdu Level Aggregation : %d",
  4678. pdev->stats.rx.non_ampdu_cnt);
  4679. DP_PRINT_STATS("Number of Msdu's Part of Amsdu: %d",
  4680. pdev->stats.rx.amsdu_cnt);
  4681. DP_PRINT_STATS("Number of Msdu's With No Msdu Level Aggregation: %d",
  4682. pdev->stats.rx.non_amsdu_cnt);
  4683. }
  4684. /**
  4685. * dp_print_tx_rates(): Print tx rates
  4686. * @vdev: DP_VDEV handle
  4687. *
  4688. * Return:void
  4689. */
  4690. static inline void
  4691. dp_print_tx_rates(struct dp_vdev *vdev)
  4692. {
  4693. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  4694. uint8_t mcs, pkt_type;
  4695. uint32_t index;
  4696. DP_PRINT_STATS("Tx Rate Info:\n");
  4697. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  4698. index = 0;
  4699. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  4700. if (!dp_rate_string[pkt_type][mcs].valid)
  4701. continue;
  4702. DP_PRINT_STATS(" %s = %d",
  4703. dp_rate_string[pkt_type][mcs].mcs_type,
  4704. pdev->stats.tx.pkt_type[pkt_type].
  4705. mcs_count[mcs]);
  4706. }
  4707. DP_PRINT_STATS("\n");
  4708. }
  4709. DP_PRINT_STATS("SGI ="
  4710. " 0.8us %d"
  4711. " 0.4us %d"
  4712. " 1.6us %d"
  4713. " 3.2us %d",
  4714. pdev->stats.tx.sgi_count[0],
  4715. pdev->stats.tx.sgi_count[1],
  4716. pdev->stats.tx.sgi_count[2],
  4717. pdev->stats.tx.sgi_count[3]);
  4718. DP_PRINT_STATS("BW Counts = 20MHZ %d, 40MHZ %d, 80MHZ %d, 160MHZ %d",
  4719. pdev->stats.tx.bw[2], pdev->stats.tx.bw[3],
  4720. pdev->stats.tx.bw[4], pdev->stats.tx.bw[5]);
  4721. DP_PRINT_STATS("OFDMA = %d", pdev->stats.tx.ofdma);
  4722. DP_PRINT_STATS("STBC = %d", pdev->stats.tx.stbc);
  4723. DP_PRINT_STATS("LDPC = %d", pdev->stats.tx.ldpc);
  4724. DP_PRINT_STATS("Retries = %d", pdev->stats.tx.retries);
  4725. DP_PRINT_STATS("Last ack rssi = %d\n", pdev->stats.tx.last_ack_rssi);
  4726. DP_PRINT_STATS("Aggregation:\n");
  4727. DP_PRINT_STATS("Number of Msdu's Part of Amsdu = %d",
  4728. pdev->stats.tx.amsdu_cnt);
  4729. DP_PRINT_STATS("Number of Msdu's With No Msdu Level Aggregation = %d",
  4730. pdev->stats.tx.non_amsdu_cnt);
  4731. }
  4732. /**
  4733. * dp_print_peer_stats():print peer stats
  4734. * @peer: DP_PEER handle
  4735. *
  4736. * return void
  4737. */
  4738. static inline void dp_print_peer_stats(struct dp_peer *peer)
  4739. {
  4740. uint8_t i, mcs, pkt_type;
  4741. uint32_t index;
  4742. char nss[DP_NSS_LENGTH];
  4743. DP_PRINT_STATS("Node Tx Stats:\n");
  4744. DP_PRINT_STATS("Total Packet Completions = %d",
  4745. peer->stats.tx.comp_pkt.num);
  4746. DP_PRINT_STATS("Total Bytes Completions = %llu",
  4747. peer->stats.tx.comp_pkt.bytes);
  4748. DP_PRINT_STATS("Success Packets = %d",
  4749. peer->stats.tx.tx_success.num);
  4750. DP_PRINT_STATS("Success Bytes = %llu",
  4751. peer->stats.tx.tx_success.bytes);
  4752. DP_PRINT_STATS("Unicast Success Packets = %d",
  4753. peer->stats.tx.ucast.num);
  4754. DP_PRINT_STATS("Unicast Success Bytes = %llu",
  4755. peer->stats.tx.ucast.bytes);
  4756. DP_PRINT_STATS("Multicast Success Packets = %d",
  4757. peer->stats.tx.mcast.num);
  4758. DP_PRINT_STATS("Multicast Success Bytes = %llu",
  4759. peer->stats.tx.mcast.bytes);
  4760. DP_PRINT_STATS("Broadcast Success Packets = %d",
  4761. peer->stats.tx.bcast.num);
  4762. DP_PRINT_STATS("Broadcast Success Bytes = %llu",
  4763. peer->stats.tx.bcast.bytes);
  4764. DP_PRINT_STATS("Packets Failed = %d",
  4765. peer->stats.tx.tx_failed);
  4766. DP_PRINT_STATS("Packets In OFDMA = %d",
  4767. peer->stats.tx.ofdma);
  4768. DP_PRINT_STATS("Packets In STBC = %d",
  4769. peer->stats.tx.stbc);
  4770. DP_PRINT_STATS("Packets In LDPC = %d",
  4771. peer->stats.tx.ldpc);
  4772. DP_PRINT_STATS("Packet Retries = %d",
  4773. peer->stats.tx.retries);
  4774. DP_PRINT_STATS("MSDU's Part of AMSDU = %d",
  4775. peer->stats.tx.amsdu_cnt);
  4776. DP_PRINT_STATS("Last Packet RSSI = %d",
  4777. peer->stats.tx.last_ack_rssi);
  4778. DP_PRINT_STATS("Dropped At FW: Removed = %d",
  4779. peer->stats.tx.dropped.fw_rem);
  4780. DP_PRINT_STATS("Dropped At FW: Removed transmitted = %d",
  4781. peer->stats.tx.dropped.fw_rem_tx);
  4782. DP_PRINT_STATS("Dropped At FW: Removed Untransmitted = %d",
  4783. peer->stats.tx.dropped.fw_rem_notx);
  4784. DP_PRINT_STATS("Dropped : Age Out = %d",
  4785. peer->stats.tx.dropped.age_out);
  4786. DP_PRINT_STATS("NAWDS : ");
  4787. DP_PRINT_STATS(" Nawds multicast Drop Tx Packet = %d",
  4788. peer->stats.tx.nawds_mcast_drop);
  4789. DP_PRINT_STATS(" Nawds multicast Tx Packet Count = %d",
  4790. peer->stats.tx.nawds_mcast.num);
  4791. DP_PRINT_STATS(" Nawds multicast Tx Packet Bytes = %llu",
  4792. peer->stats.tx.nawds_mcast.bytes);
  4793. DP_PRINT_STATS("Rate Info:");
  4794. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  4795. index = 0;
  4796. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  4797. if (!dp_rate_string[pkt_type][mcs].valid)
  4798. continue;
  4799. DP_PRINT_STATS(" %s = %d",
  4800. dp_rate_string[pkt_type][mcs].mcs_type,
  4801. peer->stats.tx.pkt_type[pkt_type].
  4802. mcs_count[mcs]);
  4803. }
  4804. DP_PRINT_STATS("\n");
  4805. }
  4806. DP_PRINT_STATS("SGI = "
  4807. " 0.8us %d"
  4808. " 0.4us %d"
  4809. " 1.6us %d"
  4810. " 3.2us %d",
  4811. peer->stats.tx.sgi_count[0],
  4812. peer->stats.tx.sgi_count[1],
  4813. peer->stats.tx.sgi_count[2],
  4814. peer->stats.tx.sgi_count[3]);
  4815. DP_PRINT_STATS("Excess Retries per AC ");
  4816. DP_PRINT_STATS(" Best effort = %d",
  4817. peer->stats.tx.excess_retries_per_ac[0]);
  4818. DP_PRINT_STATS(" Background= %d",
  4819. peer->stats.tx.excess_retries_per_ac[1]);
  4820. DP_PRINT_STATS(" Video = %d",
  4821. peer->stats.tx.excess_retries_per_ac[2]);
  4822. DP_PRINT_STATS(" Voice = %d",
  4823. peer->stats.tx.excess_retries_per_ac[3]);
  4824. DP_PRINT_STATS("BW Counts = 20MHZ %d 40MHZ %d 80MHZ %d 160MHZ %d\n",
  4825. peer->stats.tx.bw[2], peer->stats.tx.bw[3],
  4826. peer->stats.tx.bw[4], peer->stats.tx.bw[5]);
  4827. index = 0;
  4828. for (i = 0; i < SS_COUNT; i++) {
  4829. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  4830. " %d", peer->stats.tx.nss[i]);
  4831. }
  4832. DP_PRINT_STATS("NSS(1-8) = %s",
  4833. nss);
  4834. DP_PRINT_STATS("Aggregation:");
  4835. DP_PRINT_STATS(" Number of Msdu's Part of Amsdu = %d",
  4836. peer->stats.tx.amsdu_cnt);
  4837. DP_PRINT_STATS(" Number of Msdu's With No Msdu Level Aggregation = %d\n",
  4838. peer->stats.tx.non_amsdu_cnt);
  4839. DP_PRINT_STATS("Node Rx Stats:");
  4840. DP_PRINT_STATS("Packets Sent To Stack = %d",
  4841. peer->stats.rx.to_stack.num);
  4842. DP_PRINT_STATS("Bytes Sent To Stack = %llu",
  4843. peer->stats.rx.to_stack.bytes);
  4844. for (i = 0; i < CDP_MAX_RX_RINGS; i++) {
  4845. DP_PRINT_STATS("Ring Id = %d", i);
  4846. DP_PRINT_STATS(" Packets Received = %d",
  4847. peer->stats.rx.rcvd_reo[i].num);
  4848. DP_PRINT_STATS(" Bytes Received = %llu",
  4849. peer->stats.rx.rcvd_reo[i].bytes);
  4850. }
  4851. DP_PRINT_STATS("Multicast Packets Received = %d",
  4852. peer->stats.rx.multicast.num);
  4853. DP_PRINT_STATS("Multicast Bytes Received = %llu",
  4854. peer->stats.rx.multicast.bytes);
  4855. DP_PRINT_STATS("Broadcast Packets Received = %d",
  4856. peer->stats.rx.bcast.num);
  4857. DP_PRINT_STATS("Broadcast Bytes Received = %llu",
  4858. peer->stats.rx.bcast.bytes);
  4859. DP_PRINT_STATS("Intra BSS Packets Received = %d",
  4860. peer->stats.rx.intra_bss.pkts.num);
  4861. DP_PRINT_STATS("Intra BSS Bytes Received = %llu",
  4862. peer->stats.rx.intra_bss.pkts.bytes);
  4863. DP_PRINT_STATS("Raw Packets Received = %d",
  4864. peer->stats.rx.raw.num);
  4865. DP_PRINT_STATS("Raw Bytes Received = %llu",
  4866. peer->stats.rx.raw.bytes);
  4867. DP_PRINT_STATS("Errors: MIC Errors = %d",
  4868. peer->stats.rx.err.mic_err);
  4869. DP_PRINT_STATS("Erros: Decryption Errors = %d",
  4870. peer->stats.rx.err.decrypt_err);
  4871. DP_PRINT_STATS("Msdu's Received As Part of Ampdu = %d",
  4872. peer->stats.rx.non_ampdu_cnt);
  4873. DP_PRINT_STATS("Msdu's Recived As Ampdu = %d",
  4874. peer->stats.rx.ampdu_cnt);
  4875. DP_PRINT_STATS("Msdu's Received Not Part of Amsdu's = %d",
  4876. peer->stats.rx.non_amsdu_cnt);
  4877. DP_PRINT_STATS("MSDUs Received As Part of Amsdu = %d",
  4878. peer->stats.rx.amsdu_cnt);
  4879. DP_PRINT_STATS("NAWDS : ");
  4880. DP_PRINT_STATS(" Nawds multicast Drop Rx Packet = %d",
  4881. peer->stats.rx.nawds_mcast_drop.num);
  4882. DP_PRINT_STATS(" Nawds multicast Drop Rx Packet Bytes = %llu",
  4883. peer->stats.rx.nawds_mcast_drop.bytes);
  4884. DP_PRINT_STATS("SGI ="
  4885. " 0.8us %d"
  4886. " 0.4us %d"
  4887. " 1.6us %d"
  4888. " 3.2us %d",
  4889. peer->stats.rx.sgi_count[0],
  4890. peer->stats.rx.sgi_count[1],
  4891. peer->stats.rx.sgi_count[2],
  4892. peer->stats.rx.sgi_count[3]);
  4893. DP_PRINT_STATS("BW Counts = 20MHZ %d 40MHZ %d 80MHZ %d 160MHZ %d",
  4894. peer->stats.rx.bw[0], peer->stats.rx.bw[1],
  4895. peer->stats.rx.bw[2], peer->stats.rx.bw[3]);
  4896. DP_PRINT_STATS("Reception Type ="
  4897. " SU %d,"
  4898. " MU_MIMO %d,"
  4899. " MU_OFDMA %d,"
  4900. " MU_OFDMA_MIMO %d",
  4901. peer->stats.rx.reception_type[0],
  4902. peer->stats.rx.reception_type[1],
  4903. peer->stats.rx.reception_type[2],
  4904. peer->stats.rx.reception_type[3]);
  4905. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  4906. index = 0;
  4907. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  4908. if (!dp_rate_string[pkt_type][mcs].valid)
  4909. continue;
  4910. DP_PRINT_STATS(" %s = %d",
  4911. dp_rate_string[pkt_type][mcs].mcs_type,
  4912. peer->stats.rx.pkt_type[pkt_type].
  4913. mcs_count[mcs]);
  4914. }
  4915. DP_PRINT_STATS("\n");
  4916. }
  4917. index = 0;
  4918. for (i = 0; i < SS_COUNT; i++) {
  4919. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  4920. " %d", peer->stats.rx.nss[i]);
  4921. }
  4922. DP_PRINT_STATS("NSS(1-8) = %s",
  4923. nss);
  4924. DP_PRINT_STATS("Aggregation:");
  4925. DP_PRINT_STATS(" Msdu's Part of Ampdu = %d",
  4926. peer->stats.rx.ampdu_cnt);
  4927. DP_PRINT_STATS(" Msdu's With No Mpdu Level Aggregation = %d",
  4928. peer->stats.rx.non_ampdu_cnt);
  4929. DP_PRINT_STATS(" Msdu's Part of Amsdu = %d",
  4930. peer->stats.rx.amsdu_cnt);
  4931. DP_PRINT_STATS(" Msdu's With No Msdu Level Aggregation = %d",
  4932. peer->stats.rx.non_amsdu_cnt);
  4933. }
  4934. /**
  4935. * dp_print_host_stats()- Function to print the stats aggregated at host
  4936. * @vdev_handle: DP_VDEV handle
  4937. * @type: host stats type
  4938. *
  4939. * Available Stat types
  4940. * TXRX_CLEAR_STATS : Clear the stats
  4941. * TXRX_RX_RATE_STATS: Print Rx Rate Info
  4942. * TXRX_TX_RATE_STATS: Print Tx Rate Info
  4943. * TXRX_TX_HOST_STATS: Print Tx Stats
  4944. * TXRX_RX_HOST_STATS: Print Rx Stats
  4945. * TXRX_AST_STATS: Print AST Stats
  4946. * TXRX_SRNG_PTR_STATS: Print SRNG ring pointer stats
  4947. *
  4948. * Return: 0 on success, print error message in case of failure
  4949. */
  4950. static int
  4951. dp_print_host_stats(struct cdp_vdev *vdev_handle, enum cdp_host_txrx_stats type)
  4952. {
  4953. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4954. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  4955. dp_aggregate_pdev_stats(pdev);
  4956. switch (type) {
  4957. case TXRX_CLEAR_STATS:
  4958. dp_txrx_host_stats_clr(vdev);
  4959. break;
  4960. case TXRX_RX_RATE_STATS:
  4961. dp_print_rx_rates(vdev);
  4962. break;
  4963. case TXRX_TX_RATE_STATS:
  4964. dp_print_tx_rates(vdev);
  4965. break;
  4966. case TXRX_TX_HOST_STATS:
  4967. dp_print_pdev_tx_stats(pdev);
  4968. dp_print_soc_tx_stats(pdev->soc);
  4969. break;
  4970. case TXRX_RX_HOST_STATS:
  4971. dp_print_pdev_rx_stats(pdev);
  4972. dp_print_soc_rx_stats(pdev->soc);
  4973. break;
  4974. case TXRX_AST_STATS:
  4975. dp_print_ast_stats(pdev->soc);
  4976. dp_print_peer_table(vdev);
  4977. break;
  4978. case TXRX_SRNG_PTR_STATS:
  4979. dp_print_ring_stats(pdev);
  4980. break;
  4981. default:
  4982. DP_TRACE(FATAL, "Wrong Input For TxRx Host Stats");
  4983. break;
  4984. }
  4985. return 0;
  4986. }
  4987. /*
  4988. * dp_get_host_peer_stats()- function to print peer stats
  4989. * @pdev_handle: DP_PDEV handle
  4990. * @mac_addr: mac address of the peer
  4991. *
  4992. * Return: void
  4993. */
  4994. static void
  4995. dp_get_host_peer_stats(struct cdp_pdev *pdev_handle, char *mac_addr)
  4996. {
  4997. struct dp_peer *peer;
  4998. uint8_t local_id;
  4999. peer = (struct dp_peer *)dp_find_peer_by_addr(pdev_handle, mac_addr,
  5000. &local_id);
  5001. if (!peer) {
  5002. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  5003. "%s: Invalid peer\n", __func__);
  5004. return;
  5005. }
  5006. dp_print_peer_stats(peer);
  5007. dp_peer_rxtid_stats(peer, dp_rx_tid_stats_cb, NULL);
  5008. return;
  5009. }
  5010. /*
  5011. * dp_ppdu_ring_reset()- Reset PPDU Stats ring
  5012. * @pdev: DP_PDEV handle
  5013. *
  5014. * Return: void
  5015. */
  5016. static void
  5017. dp_ppdu_ring_reset(struct dp_pdev *pdev)
  5018. {
  5019. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  5020. int mac_id;
  5021. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  5022. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  5023. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  5024. pdev->pdev_id);
  5025. htt_h2t_rx_ring_cfg(pdev->soc->htt_handle, mac_for_pdev,
  5026. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  5027. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  5028. }
  5029. }
  5030. /*
  5031. * dp_ppdu_ring_cfg()- Configure PPDU Stats ring
  5032. * @pdev: DP_PDEV handle
  5033. *
  5034. * Return: void
  5035. */
  5036. static void
  5037. dp_ppdu_ring_cfg(struct dp_pdev *pdev)
  5038. {
  5039. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  5040. int mac_id;
  5041. htt_tlv_filter.mpdu_start = 0;
  5042. htt_tlv_filter.msdu_start = 0;
  5043. htt_tlv_filter.packet = 0;
  5044. htt_tlv_filter.msdu_end = 0;
  5045. htt_tlv_filter.mpdu_end = 0;
  5046. htt_tlv_filter.packet_header = 1;
  5047. htt_tlv_filter.attention = 1;
  5048. htt_tlv_filter.ppdu_start = 1;
  5049. htt_tlv_filter.ppdu_end = 1;
  5050. htt_tlv_filter.ppdu_end_user_stats = 1;
  5051. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  5052. htt_tlv_filter.ppdu_end_status_done = 1;
  5053. htt_tlv_filter.enable_fp = 1;
  5054. htt_tlv_filter.enable_md = 0;
  5055. if (pdev->mcopy_mode)
  5056. htt_tlv_filter.enable_mo = 1;
  5057. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  5058. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  5059. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  5060. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  5061. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  5062. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  5063. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  5064. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  5065. pdev->pdev_id);
  5066. htt_h2t_rx_ring_cfg(pdev->soc->htt_handle, mac_for_pdev,
  5067. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  5068. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  5069. }
  5070. }
  5071. /*
  5072. * dp_config_debug_sniffer()- API to enable/disable debug sniffer
  5073. * @pdev_handle: DP_PDEV handle
  5074. * @val: user provided value
  5075. *
  5076. * Return: void
  5077. */
  5078. static void
  5079. dp_config_debug_sniffer(struct cdp_pdev *pdev_handle, int val)
  5080. {
  5081. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5082. switch (val) {
  5083. case 0:
  5084. pdev->tx_sniffer_enable = 0;
  5085. pdev->mcopy_mode = 0;
  5086. if (!pdev->pktlog_ppdu_stats && !pdev->enhanced_stats_en) {
  5087. dp_h2t_cfg_stats_msg_send(pdev, 0, pdev->pdev_id);
  5088. dp_ppdu_ring_reset(pdev);
  5089. } else if (pdev->enhanced_stats_en) {
  5090. dp_h2t_cfg_stats_msg_send(pdev,
  5091. DP_PPDU_STATS_CFG_ENH_STATS, pdev->pdev_id);
  5092. }
  5093. break;
  5094. case 1:
  5095. pdev->tx_sniffer_enable = 1;
  5096. pdev->mcopy_mode = 0;
  5097. if (!pdev->pktlog_ppdu_stats)
  5098. dp_h2t_cfg_stats_msg_send(pdev,
  5099. DP_PPDU_STATS_CFG_SNIFFER, pdev->pdev_id);
  5100. break;
  5101. case 2:
  5102. pdev->mcopy_mode = 1;
  5103. pdev->tx_sniffer_enable = 0;
  5104. if (!pdev->enhanced_stats_en)
  5105. dp_ppdu_ring_cfg(pdev);
  5106. if (!pdev->pktlog_ppdu_stats)
  5107. dp_h2t_cfg_stats_msg_send(pdev,
  5108. DP_PPDU_STATS_CFG_SNIFFER, pdev->pdev_id);
  5109. break;
  5110. default:
  5111. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5112. "Invalid value\n");
  5113. break;
  5114. }
  5115. }
  5116. /*
  5117. * dp_enable_enhanced_stats()- API to enable enhanced statistcs
  5118. * @pdev_handle: DP_PDEV handle
  5119. *
  5120. * Return: void
  5121. */
  5122. static void
  5123. dp_enable_enhanced_stats(struct cdp_pdev *pdev_handle)
  5124. {
  5125. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5126. pdev->enhanced_stats_en = 1;
  5127. if (!pdev->mcopy_mode)
  5128. dp_ppdu_ring_cfg(pdev);
  5129. if (!pdev->pktlog_ppdu_stats && !pdev->tx_sniffer_enable && !pdev->mcopy_mode)
  5130. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_ENH_STATS, pdev->pdev_id);
  5131. }
  5132. /*
  5133. * dp_disable_enhanced_stats()- API to disable enhanced statistcs
  5134. * @pdev_handle: DP_PDEV handle
  5135. *
  5136. * Return: void
  5137. */
  5138. static void
  5139. dp_disable_enhanced_stats(struct cdp_pdev *pdev_handle)
  5140. {
  5141. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5142. pdev->enhanced_stats_en = 0;
  5143. if (!pdev->pktlog_ppdu_stats && !pdev->tx_sniffer_enable && !pdev->mcopy_mode)
  5144. dp_h2t_cfg_stats_msg_send(pdev, 0, pdev->pdev_id);
  5145. if (!pdev->mcopy_mode)
  5146. dp_ppdu_ring_reset(pdev);
  5147. }
  5148. /*
  5149. * dp_get_fw_peer_stats()- function to print peer stats
  5150. * @pdev_handle: DP_PDEV handle
  5151. * @mac_addr: mac address of the peer
  5152. * @cap: Type of htt stats requested
  5153. *
  5154. * Currently Supporting only MAC ID based requests Only
  5155. * 1: HTT_PEER_STATS_REQ_MODE_NO_QUERY
  5156. * 2: HTT_PEER_STATS_REQ_MODE_QUERY_TQM
  5157. * 3: HTT_PEER_STATS_REQ_MODE_FLUSH_TQM
  5158. *
  5159. * Return: void
  5160. */
  5161. static void
  5162. dp_get_fw_peer_stats(struct cdp_pdev *pdev_handle, uint8_t *mac_addr,
  5163. uint32_t cap)
  5164. {
  5165. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5166. int i;
  5167. uint32_t config_param0 = 0;
  5168. uint32_t config_param1 = 0;
  5169. uint32_t config_param2 = 0;
  5170. uint32_t config_param3 = 0;
  5171. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(config_param0, 1);
  5172. config_param0 |= (1 << (cap + 1));
  5173. for (i = 0; i < HTT_PEER_STATS_MAX_TLV; i++) {
  5174. config_param1 |= (1 << i);
  5175. }
  5176. config_param2 |= (mac_addr[0] & 0x000000ff);
  5177. config_param2 |= ((mac_addr[1] << 8) & 0x0000ff00);
  5178. config_param2 |= ((mac_addr[2] << 16) & 0x00ff0000);
  5179. config_param2 |= ((mac_addr[3] << 24) & 0xff000000);
  5180. config_param3 |= (mac_addr[4] & 0x000000ff);
  5181. config_param3 |= ((mac_addr[5] << 8) & 0x0000ff00);
  5182. dp_h2t_ext_stats_msg_send(pdev, HTT_DBG_EXT_STATS_PEER_INFO,
  5183. config_param0, config_param1, config_param2,
  5184. config_param3, 0, 0, 0);
  5185. }
  5186. /* This struct definition will be removed from here
  5187. * once it get added in FW headers*/
  5188. struct httstats_cmd_req {
  5189. uint32_t config_param0;
  5190. uint32_t config_param1;
  5191. uint32_t config_param2;
  5192. uint32_t config_param3;
  5193. int cookie;
  5194. u_int8_t stats_id;
  5195. };
  5196. /*
  5197. * dp_get_htt_stats: function to process the httstas request
  5198. * @pdev_handle: DP pdev handle
  5199. * @data: pointer to request data
  5200. * @data_len: length for request data
  5201. *
  5202. * return: void
  5203. */
  5204. static void
  5205. dp_get_htt_stats(struct cdp_pdev *pdev_handle, void *data, uint32_t data_len)
  5206. {
  5207. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5208. struct httstats_cmd_req *req = (struct httstats_cmd_req *)data;
  5209. QDF_ASSERT(data_len == sizeof(struct httstats_cmd_req));
  5210. dp_h2t_ext_stats_msg_send(pdev, req->stats_id,
  5211. req->config_param0, req->config_param1,
  5212. req->config_param2, req->config_param3,
  5213. req->cookie, 0, 0);
  5214. }
  5215. /*
  5216. * dp_set_pdev_param: function to set parameters in pdev
  5217. * @pdev_handle: DP pdev handle
  5218. * @param: parameter type to be set
  5219. * @val: value of parameter to be set
  5220. *
  5221. * return: void
  5222. */
  5223. static void dp_set_pdev_param(struct cdp_pdev *pdev_handle,
  5224. enum cdp_pdev_param_type param, uint8_t val)
  5225. {
  5226. switch (param) {
  5227. case CDP_CONFIG_DEBUG_SNIFFER:
  5228. dp_config_debug_sniffer(pdev_handle, val);
  5229. break;
  5230. default:
  5231. break;
  5232. }
  5233. }
  5234. /*
  5235. * dp_set_vdev_param: function to set parameters in vdev
  5236. * @param: parameter type to be set
  5237. * @val: value of parameter to be set
  5238. *
  5239. * return: void
  5240. */
  5241. static void dp_set_vdev_param(struct cdp_vdev *vdev_handle,
  5242. enum cdp_vdev_param_type param, uint32_t val)
  5243. {
  5244. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5245. switch (param) {
  5246. case CDP_ENABLE_WDS:
  5247. vdev->wds_enabled = val;
  5248. break;
  5249. case CDP_ENABLE_NAWDS:
  5250. vdev->nawds_enabled = val;
  5251. break;
  5252. case CDP_ENABLE_MCAST_EN:
  5253. vdev->mcast_enhancement_en = val;
  5254. break;
  5255. case CDP_ENABLE_PROXYSTA:
  5256. vdev->proxysta_vdev = val;
  5257. break;
  5258. case CDP_UPDATE_TDLS_FLAGS:
  5259. vdev->tdls_link_connected = val;
  5260. break;
  5261. case CDP_CFG_WDS_AGING_TIMER:
  5262. if (val == 0)
  5263. qdf_timer_stop(&vdev->pdev->soc->wds_aging_timer);
  5264. else if (val != vdev->wds_aging_timer_val)
  5265. qdf_timer_mod(&vdev->pdev->soc->wds_aging_timer, val);
  5266. vdev->wds_aging_timer_val = val;
  5267. break;
  5268. case CDP_ENABLE_AP_BRIDGE:
  5269. if (wlan_op_mode_sta != vdev->opmode)
  5270. vdev->ap_bridge_enabled = val;
  5271. else
  5272. vdev->ap_bridge_enabled = false;
  5273. break;
  5274. case CDP_ENABLE_CIPHER:
  5275. vdev->sec_type = val;
  5276. break;
  5277. case CDP_ENABLE_QWRAP_ISOLATION:
  5278. vdev->isolation_vdev = val;
  5279. break;
  5280. default:
  5281. break;
  5282. }
  5283. dp_tx_vdev_update_search_flags(vdev);
  5284. }
  5285. /**
  5286. * dp_peer_set_nawds: set nawds bit in peer
  5287. * @peer_handle: pointer to peer
  5288. * @value: enable/disable nawds
  5289. *
  5290. * return: void
  5291. */
  5292. static void dp_peer_set_nawds(struct cdp_peer *peer_handle, uint8_t value)
  5293. {
  5294. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  5295. peer->nawds_enabled = value;
  5296. }
  5297. /*
  5298. * dp_set_vdev_dscp_tid_map_wifi3(): Update Map ID selected for particular vdev
  5299. * @vdev_handle: DP_VDEV handle
  5300. * @map_id:ID of map that needs to be updated
  5301. *
  5302. * Return: void
  5303. */
  5304. static void dp_set_vdev_dscp_tid_map_wifi3(struct cdp_vdev *vdev_handle,
  5305. uint8_t map_id)
  5306. {
  5307. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5308. vdev->dscp_tid_map_id = map_id;
  5309. return;
  5310. }
  5311. /*
  5312. * dp_txrx_stats_publish(): publish pdev stats into a buffer
  5313. * @pdev_handle: DP_PDEV handle
  5314. * @buf: to hold pdev_stats
  5315. *
  5316. * Return: int
  5317. */
  5318. static int
  5319. dp_txrx_stats_publish(struct cdp_pdev *pdev_handle, void *buf)
  5320. {
  5321. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5322. struct cdp_pdev_stats *buffer = (struct cdp_pdev_stats *) buf;
  5323. struct cdp_txrx_stats_req req = {0,};
  5324. dp_aggregate_pdev_stats(pdev);
  5325. req.stats = HTT_DBG_EXT_STATS_PDEV_TX;
  5326. req.cookie_val = 1;
  5327. dp_h2t_ext_stats_msg_send(pdev, req.stats, req.param0,
  5328. req.param1, req.param2, req.param3, 0,
  5329. req.cookie_val, 0);
  5330. msleep(DP_MAX_SLEEP_TIME);
  5331. req.stats = HTT_DBG_EXT_STATS_PDEV_RX;
  5332. req.cookie_val = 1;
  5333. dp_h2t_ext_stats_msg_send(pdev, req.stats, req.param0,
  5334. req.param1, req.param2, req.param3, 0,
  5335. req.cookie_val, 0);
  5336. msleep(DP_MAX_SLEEP_TIME);
  5337. qdf_mem_copy(buffer, &pdev->stats, sizeof(pdev->stats));
  5338. return TXRX_STATS_LEVEL;
  5339. }
  5340. /**
  5341. * dp_set_pdev_dscp_tid_map_wifi3(): update dscp tid map in pdev
  5342. * @pdev: DP_PDEV handle
  5343. * @map_id: ID of map that needs to be updated
  5344. * @tos: index value in map
  5345. * @tid: tid value passed by the user
  5346. *
  5347. * Return: void
  5348. */
  5349. static void dp_set_pdev_dscp_tid_map_wifi3(struct cdp_pdev *pdev_handle,
  5350. uint8_t map_id, uint8_t tos, uint8_t tid)
  5351. {
  5352. uint8_t dscp;
  5353. struct dp_pdev *pdev = (struct dp_pdev *) pdev_handle;
  5354. dscp = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  5355. pdev->dscp_tid_map[map_id][dscp] = tid;
  5356. if (map_id < HAL_MAX_HW_DSCP_TID_MAPS)
  5357. hal_tx_update_dscp_tid(pdev->soc->hal_soc, tid,
  5358. map_id, dscp);
  5359. return;
  5360. }
  5361. /**
  5362. * dp_fw_stats_process(): Process TxRX FW stats request
  5363. * @vdev_handle: DP VDEV handle
  5364. * @req: stats request
  5365. *
  5366. * return: int
  5367. */
  5368. static int dp_fw_stats_process(struct cdp_vdev *vdev_handle,
  5369. struct cdp_txrx_stats_req *req)
  5370. {
  5371. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5372. struct dp_pdev *pdev = NULL;
  5373. uint32_t stats = req->stats;
  5374. uint8_t channel = req->channel;
  5375. if (!vdev) {
  5376. DP_TRACE(NONE, "VDEV not found");
  5377. return 1;
  5378. }
  5379. pdev = vdev->pdev;
  5380. /*
  5381. * For HTT_DBG_EXT_STATS_RESET command, FW need to config
  5382. * from param0 to param3 according to below rule:
  5383. *
  5384. * PARAM:
  5385. * - config_param0 : start_offset (stats type)
  5386. * - config_param1 : stats bmask from start offset
  5387. * - config_param2 : stats bmask from start offset + 32
  5388. * - config_param3 : stats bmask from start offset + 64
  5389. */
  5390. if (req->stats == CDP_TXRX_STATS_0) {
  5391. req->param0 = HTT_DBG_EXT_STATS_PDEV_TX;
  5392. req->param1 = 0xFFFFFFFF;
  5393. req->param2 = 0xFFFFFFFF;
  5394. req->param3 = 0xFFFFFFFF;
  5395. }
  5396. return dp_h2t_ext_stats_msg_send(pdev, stats, req->param0,
  5397. req->param1, req->param2, req->param3,
  5398. 0, 0, channel);
  5399. }
  5400. /**
  5401. * dp_txrx_stats_request - function to map to firmware and host stats
  5402. * @vdev: virtual handle
  5403. * @req: stats request
  5404. *
  5405. * Return: integer
  5406. */
  5407. static int dp_txrx_stats_request(struct cdp_vdev *vdev,
  5408. struct cdp_txrx_stats_req *req)
  5409. {
  5410. int host_stats;
  5411. int fw_stats;
  5412. enum cdp_stats stats;
  5413. if (!vdev || !req) {
  5414. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5415. "Invalid vdev/req instance");
  5416. return 0;
  5417. }
  5418. stats = req->stats;
  5419. if (stats >= CDP_TXRX_MAX_STATS)
  5420. return 0;
  5421. /*
  5422. * DP_CURR_FW_STATS_AVAIL: no of FW stats currently available
  5423. * has to be updated if new FW HTT stats added
  5424. */
  5425. if (stats > CDP_TXRX_STATS_HTT_MAX)
  5426. stats = stats + DP_CURR_FW_STATS_AVAIL - DP_HTT_DBG_EXT_STATS_MAX;
  5427. fw_stats = dp_stats_mapping_table[stats][STATS_FW];
  5428. host_stats = dp_stats_mapping_table[stats][STATS_HOST];
  5429. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5430. "stats: %u fw_stats_type: %d host_stats_type: %d",
  5431. stats, fw_stats, host_stats);
  5432. if (fw_stats != TXRX_FW_STATS_INVALID) {
  5433. /* update request with FW stats type */
  5434. req->stats = fw_stats;
  5435. return dp_fw_stats_process(vdev, req);
  5436. }
  5437. if ((host_stats != TXRX_HOST_STATS_INVALID) &&
  5438. (host_stats <= TXRX_HOST_STATS_MAX))
  5439. return dp_print_host_stats(vdev, host_stats);
  5440. else
  5441. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5442. "Wrong Input for TxRx Stats");
  5443. return 0;
  5444. }
  5445. /*
  5446. * dp_print_napi_stats(): NAPI stats
  5447. * @soc - soc handle
  5448. */
  5449. static void dp_print_napi_stats(struct dp_soc *soc)
  5450. {
  5451. hif_print_napi_stats(soc->hif_handle);
  5452. }
  5453. /*
  5454. * dp_print_per_ring_stats(): Packet count per ring
  5455. * @soc - soc handle
  5456. */
  5457. static void dp_print_per_ring_stats(struct dp_soc *soc)
  5458. {
  5459. uint8_t ring;
  5460. uint16_t core;
  5461. uint64_t total_packets;
  5462. DP_TRACE(FATAL, "Reo packets per ring:");
  5463. for (ring = 0; ring < MAX_REO_DEST_RINGS; ring++) {
  5464. total_packets = 0;
  5465. DP_TRACE(FATAL, "Packets on ring %u:", ring);
  5466. for (core = 0; core < NR_CPUS; core++) {
  5467. DP_TRACE(FATAL, "Packets arriving on core %u: %llu",
  5468. core, soc->stats.rx.ring_packets[core][ring]);
  5469. total_packets += soc->stats.rx.ring_packets[core][ring];
  5470. }
  5471. DP_TRACE(FATAL, "Total packets on ring %u: %llu",
  5472. ring, total_packets);
  5473. }
  5474. }
  5475. /*
  5476. * dp_txrx_path_stats() - Function to display dump stats
  5477. * @soc - soc handle
  5478. *
  5479. * return: none
  5480. */
  5481. static void dp_txrx_path_stats(struct dp_soc *soc)
  5482. {
  5483. uint8_t error_code;
  5484. uint8_t loop_pdev;
  5485. struct dp_pdev *pdev;
  5486. uint8_t i;
  5487. for (loop_pdev = 0; loop_pdev < soc->pdev_count; loop_pdev++) {
  5488. pdev = soc->pdev_list[loop_pdev];
  5489. dp_aggregate_pdev_stats(pdev);
  5490. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5491. "Tx path Statistics:");
  5492. DP_TRACE(FATAL, "from stack: %u msdus (%llu bytes)",
  5493. pdev->stats.tx_i.rcvd.num,
  5494. pdev->stats.tx_i.rcvd.bytes);
  5495. DP_TRACE(FATAL, "processed from host: %u msdus (%llu bytes)",
  5496. pdev->stats.tx_i.processed.num,
  5497. pdev->stats.tx_i.processed.bytes);
  5498. DP_TRACE(FATAL, "successfully transmitted: %u msdus (%llu bytes)",
  5499. pdev->stats.tx.tx_success.num,
  5500. pdev->stats.tx.tx_success.bytes);
  5501. DP_TRACE(FATAL, "Dropped in host:");
  5502. DP_TRACE(FATAL, "Total packets dropped: %u,",
  5503. pdev->stats.tx_i.dropped.dropped_pkt.num);
  5504. DP_TRACE(FATAL, "Descriptor not available: %u",
  5505. pdev->stats.tx_i.dropped.desc_na);
  5506. DP_TRACE(FATAL, "Ring full: %u",
  5507. pdev->stats.tx_i.dropped.ring_full);
  5508. DP_TRACE(FATAL, "Enqueue fail: %u",
  5509. pdev->stats.tx_i.dropped.enqueue_fail);
  5510. DP_TRACE(FATAL, "DMA Error: %u",
  5511. pdev->stats.tx_i.dropped.dma_error);
  5512. DP_TRACE(FATAL, "Dropped in hardware:");
  5513. DP_TRACE(FATAL, "total packets dropped: %u",
  5514. pdev->stats.tx.tx_failed);
  5515. DP_TRACE(FATAL, "mpdu age out: %u",
  5516. pdev->stats.tx.dropped.age_out);
  5517. DP_TRACE(FATAL, "firmware removed: %u",
  5518. pdev->stats.tx.dropped.fw_rem);
  5519. DP_TRACE(FATAL, "firmware removed tx: %u",
  5520. pdev->stats.tx.dropped.fw_rem_tx);
  5521. DP_TRACE(FATAL, "firmware removed notx %u",
  5522. pdev->stats.tx.dropped.fw_rem_notx);
  5523. DP_TRACE(FATAL, "peer_invalid: %u",
  5524. pdev->soc->stats.tx.tx_invalid_peer.num);
  5525. DP_TRACE(FATAL, "Tx packets sent per interrupt:");
  5526. DP_TRACE(FATAL, "Single Packet: %u",
  5527. pdev->stats.tx_comp_histogram.pkts_1);
  5528. DP_TRACE(FATAL, "2-20 Packets: %u",
  5529. pdev->stats.tx_comp_histogram.pkts_2_20);
  5530. DP_TRACE(FATAL, "21-40 Packets: %u",
  5531. pdev->stats.tx_comp_histogram.pkts_21_40);
  5532. DP_TRACE(FATAL, "41-60 Packets: %u",
  5533. pdev->stats.tx_comp_histogram.pkts_41_60);
  5534. DP_TRACE(FATAL, "61-80 Packets: %u",
  5535. pdev->stats.tx_comp_histogram.pkts_61_80);
  5536. DP_TRACE(FATAL, "81-100 Packets: %u",
  5537. pdev->stats.tx_comp_histogram.pkts_81_100);
  5538. DP_TRACE(FATAL, "101-200 Packets: %u",
  5539. pdev->stats.tx_comp_histogram.pkts_101_200);
  5540. DP_TRACE(FATAL, " 201+ Packets: %u",
  5541. pdev->stats.tx_comp_histogram.pkts_201_plus);
  5542. DP_TRACE(FATAL, "Rx path statistics");
  5543. DP_TRACE(FATAL, "delivered %u msdus ( %llu bytes),",
  5544. pdev->stats.rx.to_stack.num,
  5545. pdev->stats.rx.to_stack.bytes);
  5546. for (i = 0; i < CDP_MAX_RX_RINGS; i++)
  5547. DP_TRACE(FATAL, "received on reo[%d] %u msdus ( %llu bytes),",
  5548. i, pdev->stats.rx.rcvd_reo[i].num,
  5549. pdev->stats.rx.rcvd_reo[i].bytes);
  5550. DP_TRACE(FATAL, "intra-bss packets %u msdus ( %llu bytes),",
  5551. pdev->stats.rx.intra_bss.pkts.num,
  5552. pdev->stats.rx.intra_bss.pkts.bytes);
  5553. DP_TRACE(FATAL, "intra-bss fails %u msdus ( %llu bytes),",
  5554. pdev->stats.rx.intra_bss.fail.num,
  5555. pdev->stats.rx.intra_bss.fail.bytes);
  5556. DP_TRACE(FATAL, "raw packets %u msdus ( %llu bytes),",
  5557. pdev->stats.rx.raw.num,
  5558. pdev->stats.rx.raw.bytes);
  5559. DP_TRACE(FATAL, "dropped: error %u msdus",
  5560. pdev->stats.rx.err.mic_err);
  5561. DP_TRACE(FATAL, "peer invalid %u",
  5562. pdev->soc->stats.rx.err.rx_invalid_peer.num);
  5563. DP_TRACE(FATAL, "Reo Statistics");
  5564. DP_TRACE(FATAL, "rbm error: %u msdus",
  5565. pdev->soc->stats.rx.err.invalid_rbm);
  5566. DP_TRACE(FATAL, "hal ring access fail: %u msdus",
  5567. pdev->soc->stats.rx.err.hal_ring_access_fail);
  5568. DP_TRACE(FATAL, "Reo errors");
  5569. for (error_code = 0; error_code < HAL_REO_ERR_MAX;
  5570. error_code++) {
  5571. DP_TRACE(FATAL, "Reo error number (%u): %u msdus",
  5572. error_code,
  5573. pdev->soc->stats.rx.err.reo_error[error_code]);
  5574. }
  5575. for (error_code = 0; error_code < HAL_RXDMA_ERR_MAX;
  5576. error_code++) {
  5577. DP_TRACE(FATAL, "Rxdma error number (%u): %u msdus",
  5578. error_code,
  5579. pdev->soc->stats.rx.err
  5580. .rxdma_error[error_code]);
  5581. }
  5582. DP_TRACE(FATAL, "Rx packets reaped per interrupt:");
  5583. DP_TRACE(FATAL, "Single Packet: %u",
  5584. pdev->stats.rx_ind_histogram.pkts_1);
  5585. DP_TRACE(FATAL, "2-20 Packets: %u",
  5586. pdev->stats.rx_ind_histogram.pkts_2_20);
  5587. DP_TRACE(FATAL, "21-40 Packets: %u",
  5588. pdev->stats.rx_ind_histogram.pkts_21_40);
  5589. DP_TRACE(FATAL, "41-60 Packets: %u",
  5590. pdev->stats.rx_ind_histogram.pkts_41_60);
  5591. DP_TRACE(FATAL, "61-80 Packets: %u",
  5592. pdev->stats.rx_ind_histogram.pkts_61_80);
  5593. DP_TRACE(FATAL, "81-100 Packets: %u",
  5594. pdev->stats.rx_ind_histogram.pkts_81_100);
  5595. DP_TRACE(FATAL, "101-200 Packets: %u",
  5596. pdev->stats.rx_ind_histogram.pkts_101_200);
  5597. DP_TRACE(FATAL, " 201+ Packets: %u",
  5598. pdev->stats.rx_ind_histogram.pkts_201_plus);
  5599. DP_TRACE_STATS(ERROR, "%s: tso_enable: %u lro_enable: %u rx_hash: %u napi_enable: %u",
  5600. __func__,
  5601. pdev->soc->wlan_cfg_ctx->tso_enabled,
  5602. pdev->soc->wlan_cfg_ctx->lro_enabled,
  5603. pdev->soc->wlan_cfg_ctx->rx_hash,
  5604. pdev->soc->wlan_cfg_ctx->napi_enabled);
  5605. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  5606. DP_TRACE_STATS(ERROR, "%s: Tx flow stop queue: %u tx flow start queue offset: %u",
  5607. __func__,
  5608. pdev->soc->wlan_cfg_ctx->tx_flow_stop_queue_threshold,
  5609. pdev->soc->wlan_cfg_ctx->tx_flow_start_queue_offset);
  5610. #endif
  5611. }
  5612. }
  5613. /*
  5614. * dp_txrx_dump_stats() - Dump statistics
  5615. * @value - Statistics option
  5616. */
  5617. static QDF_STATUS dp_txrx_dump_stats(void *psoc, uint16_t value,
  5618. enum qdf_stats_verbosity_level level)
  5619. {
  5620. struct dp_soc *soc =
  5621. (struct dp_soc *)psoc;
  5622. QDF_STATUS status = QDF_STATUS_SUCCESS;
  5623. if (!soc) {
  5624. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5625. "%s: soc is NULL", __func__);
  5626. return QDF_STATUS_E_INVAL;
  5627. }
  5628. switch (value) {
  5629. case CDP_TXRX_PATH_STATS:
  5630. dp_txrx_path_stats(soc);
  5631. break;
  5632. case CDP_RX_RING_STATS:
  5633. dp_print_per_ring_stats(soc);
  5634. break;
  5635. case CDP_TXRX_TSO_STATS:
  5636. /* TODO: NOT IMPLEMENTED */
  5637. break;
  5638. case CDP_DUMP_TX_FLOW_POOL_INFO:
  5639. cdp_dump_flow_pool_info((struct cdp_soc_t *)soc);
  5640. break;
  5641. case CDP_DP_NAPI_STATS:
  5642. dp_print_napi_stats(soc);
  5643. break;
  5644. case CDP_TXRX_DESC_STATS:
  5645. /* TODO: NOT IMPLEMENTED */
  5646. break;
  5647. default:
  5648. status = QDF_STATUS_E_INVAL;
  5649. break;
  5650. }
  5651. return status;
  5652. }
  5653. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  5654. /**
  5655. * dp_update_flow_control_parameters() - API to store datapath
  5656. * config parameters
  5657. * @soc: soc handle
  5658. * @cfg: ini parameter handle
  5659. *
  5660. * Return: void
  5661. */
  5662. static inline
  5663. void dp_update_flow_control_parameters(struct dp_soc *soc,
  5664. struct cdp_config_params *params)
  5665. {
  5666. soc->wlan_cfg_ctx->tx_flow_stop_queue_threshold =
  5667. params->tx_flow_stop_queue_threshold;
  5668. soc->wlan_cfg_ctx->tx_flow_start_queue_offset =
  5669. params->tx_flow_start_queue_offset;
  5670. }
  5671. #else
  5672. static inline
  5673. void dp_update_flow_control_parameters(struct dp_soc *soc,
  5674. struct cdp_config_params *params)
  5675. {
  5676. }
  5677. #endif
  5678. /**
  5679. * dp_update_config_parameters() - API to store datapath
  5680. * config parameters
  5681. * @soc: soc handle
  5682. * @cfg: ini parameter handle
  5683. *
  5684. * Return: status
  5685. */
  5686. static
  5687. QDF_STATUS dp_update_config_parameters(struct cdp_soc *psoc,
  5688. struct cdp_config_params *params)
  5689. {
  5690. struct dp_soc *soc = (struct dp_soc *)psoc;
  5691. if (!(soc)) {
  5692. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5693. "%s: Invalid handle", __func__);
  5694. return QDF_STATUS_E_INVAL;
  5695. }
  5696. soc->wlan_cfg_ctx->tso_enabled = params->tso_enable;
  5697. soc->wlan_cfg_ctx->lro_enabled = params->lro_enable;
  5698. soc->wlan_cfg_ctx->rx_hash = params->flow_steering_enable;
  5699. soc->wlan_cfg_ctx->tcp_udp_checksumoffload =
  5700. params->tcp_udp_checksumoffload;
  5701. soc->wlan_cfg_ctx->napi_enabled = params->napi_enable;
  5702. dp_update_flow_control_parameters(soc, params);
  5703. return QDF_STATUS_SUCCESS;
  5704. }
  5705. /**
  5706. * dp_txrx_set_wds_rx_policy() - API to store datapath
  5707. * config parameters
  5708. * @vdev_handle - datapath vdev handle
  5709. * @cfg: ini parameter handle
  5710. *
  5711. * Return: status
  5712. */
  5713. #ifdef WDS_VENDOR_EXTENSION
  5714. void
  5715. dp_txrx_set_wds_rx_policy(
  5716. struct cdp_vdev *vdev_handle,
  5717. u_int32_t val)
  5718. {
  5719. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5720. struct dp_peer *peer;
  5721. if (vdev->opmode == wlan_op_mode_ap) {
  5722. /* for ap, set it on bss_peer */
  5723. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  5724. if (peer->bss_peer) {
  5725. peer->wds_ecm.wds_rx_filter = 1;
  5726. peer->wds_ecm.wds_rx_ucast_4addr = (val & WDS_POLICY_RX_UCAST_4ADDR) ? 1:0;
  5727. peer->wds_ecm.wds_rx_mcast_4addr = (val & WDS_POLICY_RX_MCAST_4ADDR) ? 1:0;
  5728. break;
  5729. }
  5730. }
  5731. } else if (vdev->opmode == wlan_op_mode_sta) {
  5732. peer = TAILQ_FIRST(&vdev->peer_list);
  5733. peer->wds_ecm.wds_rx_filter = 1;
  5734. peer->wds_ecm.wds_rx_ucast_4addr = (val & WDS_POLICY_RX_UCAST_4ADDR) ? 1:0;
  5735. peer->wds_ecm.wds_rx_mcast_4addr = (val & WDS_POLICY_RX_MCAST_4ADDR) ? 1:0;
  5736. }
  5737. }
  5738. /**
  5739. * dp_txrx_peer_wds_tx_policy_update() - API to set tx wds policy
  5740. *
  5741. * @peer_handle - datapath peer handle
  5742. * @wds_tx_ucast: policy for unicast transmission
  5743. * @wds_tx_mcast: policy for multicast transmission
  5744. *
  5745. * Return: void
  5746. */
  5747. void
  5748. dp_txrx_peer_wds_tx_policy_update(struct cdp_peer *peer_handle,
  5749. int wds_tx_ucast, int wds_tx_mcast)
  5750. {
  5751. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  5752. if (wds_tx_ucast || wds_tx_mcast) {
  5753. peer->wds_enabled = 1;
  5754. peer->wds_ecm.wds_tx_ucast_4addr = wds_tx_ucast;
  5755. peer->wds_ecm.wds_tx_mcast_4addr = wds_tx_mcast;
  5756. } else {
  5757. peer->wds_enabled = 0;
  5758. peer->wds_ecm.wds_tx_ucast_4addr = 0;
  5759. peer->wds_ecm.wds_tx_mcast_4addr = 0;
  5760. }
  5761. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5762. FL("Policy Update set to :\
  5763. peer->wds_enabled %d\
  5764. peer->wds_ecm.wds_tx_ucast_4addr %d\
  5765. peer->wds_ecm.wds_tx_mcast_4addr %d\n"),
  5766. peer->wds_enabled, peer->wds_ecm.wds_tx_ucast_4addr,
  5767. peer->wds_ecm.wds_tx_mcast_4addr);
  5768. return;
  5769. }
  5770. #endif
  5771. static struct cdp_wds_ops dp_ops_wds = {
  5772. .vdev_set_wds = dp_vdev_set_wds,
  5773. #ifdef WDS_VENDOR_EXTENSION
  5774. .txrx_set_wds_rx_policy = dp_txrx_set_wds_rx_policy,
  5775. .txrx_wds_peer_tx_policy_update = dp_txrx_peer_wds_tx_policy_update,
  5776. #endif
  5777. };
  5778. /*
  5779. * dp_peer_delete_ast_entries(): Delete all AST entries for a peer
  5780. * @soc - datapath soc handle
  5781. * @peer - datapath peer handle
  5782. *
  5783. * Delete the AST entries belonging to a peer
  5784. */
  5785. #ifdef FEATURE_AST
  5786. static inline void dp_peer_delete_ast_entries(struct dp_soc *soc,
  5787. struct dp_peer *peer)
  5788. {
  5789. struct dp_ast_entry *ast_entry, *temp_ast_entry;
  5790. qdf_spin_lock_bh(&soc->ast_lock);
  5791. DP_PEER_ITERATE_ASE_LIST(peer, ast_entry, temp_ast_entry)
  5792. dp_peer_del_ast(soc, ast_entry);
  5793. qdf_spin_unlock_bh(&soc->ast_lock);
  5794. }
  5795. #else
  5796. static inline void dp_peer_delete_ast_entries(struct dp_soc *soc,
  5797. struct dp_peer *peer)
  5798. {
  5799. }
  5800. #endif
  5801. /*
  5802. * dp_txrx_data_tx_cb_set(): set the callback for non standard tx
  5803. * @vdev_handle - datapath vdev handle
  5804. * @callback - callback function
  5805. * @ctxt: callback context
  5806. *
  5807. */
  5808. static void
  5809. dp_txrx_data_tx_cb_set(struct cdp_vdev *vdev_handle,
  5810. ol_txrx_data_tx_cb callback, void *ctxt)
  5811. {
  5812. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5813. vdev->tx_non_std_data_callback.func = callback;
  5814. vdev->tx_non_std_data_callback.ctxt = ctxt;
  5815. }
  5816. /**
  5817. * dp_pdev_get_dp_txrx_handle() - get dp handle from pdev
  5818. * @pdev_hdl: datapath pdev handle
  5819. *
  5820. * Return: opaque pointer to dp txrx handle
  5821. */
  5822. static void *dp_pdev_get_dp_txrx_handle(struct cdp_pdev *pdev_hdl)
  5823. {
  5824. struct dp_pdev *pdev = (struct dp_pdev *)pdev_hdl;
  5825. return pdev->dp_txrx_handle;
  5826. }
  5827. /**
  5828. * dp_pdev_set_dp_txrx_handle() - set dp handle in pdev
  5829. * @pdev_hdl: datapath pdev handle
  5830. * @dp_txrx_hdl: opaque pointer for dp_txrx_handle
  5831. *
  5832. * Return: void
  5833. */
  5834. static void
  5835. dp_pdev_set_dp_txrx_handle(struct cdp_pdev *pdev_hdl, void *dp_txrx_hdl)
  5836. {
  5837. struct dp_pdev *pdev = (struct dp_pdev *)pdev_hdl;
  5838. pdev->dp_txrx_handle = dp_txrx_hdl;
  5839. }
  5840. /**
  5841. * dp_soc_get_dp_txrx_handle() - get context for external-dp from dp soc
  5842. * @soc_handle: datapath soc handle
  5843. *
  5844. * Return: opaque pointer to external dp (non-core DP)
  5845. */
  5846. static void *dp_soc_get_dp_txrx_handle(struct cdp_soc *soc_handle)
  5847. {
  5848. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  5849. return soc->external_txrx_handle;
  5850. }
  5851. /**
  5852. * dp_soc_set_dp_txrx_handle() - set external dp handle in soc
  5853. * @soc_handle: datapath soc handle
  5854. * @txrx_handle: opaque pointer to external dp (non-core DP)
  5855. *
  5856. * Return: void
  5857. */
  5858. static void
  5859. dp_soc_set_dp_txrx_handle(struct cdp_soc *soc_handle, void *txrx_handle)
  5860. {
  5861. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  5862. soc->external_txrx_handle = txrx_handle;
  5863. }
  5864. #ifdef FEATURE_AST
  5865. static void dp_peer_teardown_wifi3(struct cdp_vdev *vdev_hdl, void *peer_hdl)
  5866. {
  5867. struct dp_vdev *vdev = (struct dp_vdev *) vdev_hdl;
  5868. struct dp_peer *peer = (struct dp_peer *) peer_hdl;
  5869. struct dp_soc *soc = (struct dp_soc *) vdev->pdev->soc;
  5870. peer->delete_in_progress = true;
  5871. dp_peer_delete_ast_entries(soc, peer);
  5872. }
  5873. #endif
  5874. #ifdef ATH_SUPPORT_NAC_RSSI
  5875. static QDF_STATUS dp_config_for_nac_rssi(struct cdp_vdev *vdev_handle,
  5876. enum cdp_nac_param_cmd cmd, char *bssid, char *client_macaddr,
  5877. uint8_t chan_num)
  5878. {
  5879. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5880. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  5881. struct dp_soc *soc = (struct dp_soc *) vdev->pdev->soc;
  5882. pdev->nac_rssi_filtering = 1;
  5883. /* Store address of NAC (neighbour peer) which will be checked
  5884. * against TA of received packets.
  5885. */
  5886. if (cmd == CDP_NAC_PARAM_ADD) {
  5887. qdf_mem_copy(vdev->cdp_nac_rssi.client_mac,
  5888. client_macaddr, DP_MAC_ADDR_LEN);
  5889. vdev->cdp_nac_rssi_enabled = 1;
  5890. } else if (cmd == CDP_NAC_PARAM_DEL) {
  5891. if (!qdf_mem_cmp(vdev->cdp_nac_rssi.client_mac,
  5892. client_macaddr, DP_MAC_ADDR_LEN)) {
  5893. /* delete this peer from the list */
  5894. qdf_mem_zero(vdev->cdp_nac_rssi.client_mac,
  5895. DP_MAC_ADDR_LEN);
  5896. }
  5897. vdev->cdp_nac_rssi_enabled = 0;
  5898. }
  5899. if (soc->cdp_soc.ol_ops->config_bssid_in_fw_for_nac_rssi)
  5900. soc->cdp_soc.ol_ops->config_bssid_in_fw_for_nac_rssi
  5901. (vdev->pdev->osif_pdev, vdev->vdev_id, cmd, bssid);
  5902. return QDF_STATUS_SUCCESS;
  5903. }
  5904. #endif
  5905. static struct cdp_cmn_ops dp_ops_cmn = {
  5906. .txrx_soc_attach_target = dp_soc_attach_target_wifi3,
  5907. .txrx_vdev_attach = dp_vdev_attach_wifi3,
  5908. .txrx_vdev_detach = dp_vdev_detach_wifi3,
  5909. .txrx_pdev_attach = dp_pdev_attach_wifi3,
  5910. .txrx_pdev_detach = dp_pdev_detach_wifi3,
  5911. .txrx_peer_create = dp_peer_create_wifi3,
  5912. .txrx_peer_setup = dp_peer_setup_wifi3,
  5913. #ifdef FEATURE_AST
  5914. .txrx_peer_teardown = dp_peer_teardown_wifi3,
  5915. #else
  5916. .txrx_peer_teardown = NULL,
  5917. #endif
  5918. .txrx_peer_add_ast = dp_peer_add_ast_wifi3,
  5919. .txrx_peer_del_ast = dp_peer_del_ast_wifi3,
  5920. .txrx_peer_update_ast = dp_peer_update_ast_wifi3,
  5921. .txrx_peer_ast_hash_find = dp_peer_ast_hash_find_wifi3,
  5922. .txrx_peer_ast_get_pdev_id = dp_peer_ast_get_pdev_id_wifi3,
  5923. .txrx_peer_ast_get_next_hop = dp_peer_ast_get_next_hop_wifi3,
  5924. .txrx_peer_ast_set_type = dp_peer_ast_set_type_wifi3,
  5925. .txrx_peer_delete = dp_peer_delete_wifi3,
  5926. .txrx_vdev_register = dp_vdev_register_wifi3,
  5927. .txrx_soc_detach = dp_soc_detach_wifi3,
  5928. .txrx_get_vdev_mac_addr = dp_get_vdev_mac_addr_wifi3,
  5929. .txrx_get_vdev_from_vdev_id = dp_get_vdev_from_vdev_id_wifi3,
  5930. .txrx_get_ctrl_pdev_from_vdev = dp_get_ctrl_pdev_from_vdev_wifi3,
  5931. .txrx_ath_getstats = dp_pdev_getstats,
  5932. .addba_requestprocess = dp_addba_requestprocess_wifi3,
  5933. .addba_responsesetup = dp_addba_responsesetup_wifi3,
  5934. .delba_process = dp_delba_process_wifi3,
  5935. .set_addba_response = dp_set_addba_response,
  5936. .get_peer_mac_addr_frm_id = dp_get_peer_mac_addr_frm_id,
  5937. .flush_cache_rx_queue = NULL,
  5938. /* TODO: get API's for dscp-tid need to be added*/
  5939. .set_vdev_dscp_tid_map = dp_set_vdev_dscp_tid_map_wifi3,
  5940. .set_pdev_dscp_tid_map = dp_set_pdev_dscp_tid_map_wifi3,
  5941. .txrx_stats_request = dp_txrx_stats_request,
  5942. .txrx_set_monitor_mode = dp_vdev_set_monitor_mode,
  5943. .txrx_get_pdev_id_frm_pdev = dp_get_pdev_id_frm_pdev,
  5944. .txrx_set_nac = dp_set_nac,
  5945. .txrx_get_tx_pending = dp_get_tx_pending,
  5946. .txrx_set_pdev_tx_capture = dp_config_debug_sniffer,
  5947. .txrx_get_peer_mac_from_peer_id = dp_get_peer_mac_from_peer_id,
  5948. .display_stats = dp_txrx_dump_stats,
  5949. .txrx_soc_set_nss_cfg = dp_soc_set_nss_cfg_wifi3,
  5950. .txrx_soc_get_nss_cfg = dp_soc_get_nss_cfg_wifi3,
  5951. #ifdef DP_INTR_POLL_BASED
  5952. .txrx_intr_attach = dp_soc_interrupt_attach_wrapper,
  5953. #else
  5954. .txrx_intr_attach = dp_soc_interrupt_attach,
  5955. #endif
  5956. .txrx_intr_detach = dp_soc_interrupt_detach,
  5957. .set_pn_check = dp_set_pn_check_wifi3,
  5958. .update_config_parameters = dp_update_config_parameters,
  5959. /* TODO: Add other functions */
  5960. .txrx_data_tx_cb_set = dp_txrx_data_tx_cb_set,
  5961. .get_dp_txrx_handle = dp_pdev_get_dp_txrx_handle,
  5962. .set_dp_txrx_handle = dp_pdev_set_dp_txrx_handle,
  5963. .get_soc_dp_txrx_handle = dp_soc_get_dp_txrx_handle,
  5964. .set_soc_dp_txrx_handle = dp_soc_set_dp_txrx_handle,
  5965. .tx_send = dp_tx_send,
  5966. .txrx_peer_reset_ast = dp_wds_reset_ast_wifi3,
  5967. .txrx_peer_reset_ast_table = dp_wds_reset_ast_table_wifi3,
  5968. .txrx_peer_flush_ast_table = dp_wds_flush_ast_table_wifi3,
  5969. };
  5970. static struct cdp_ctrl_ops dp_ops_ctrl = {
  5971. .txrx_peer_authorize = dp_peer_authorize,
  5972. #ifdef QCA_SUPPORT_SON
  5973. .txrx_set_inact_params = dp_set_inact_params,
  5974. .txrx_start_inact_timer = dp_start_inact_timer,
  5975. .txrx_set_overload = dp_set_overload,
  5976. .txrx_peer_is_inact = dp_peer_is_inact,
  5977. .txrx_mark_peer_inact = dp_mark_peer_inact,
  5978. #endif
  5979. .txrx_set_vdev_rx_decap_type = dp_set_vdev_rx_decap_type,
  5980. .txrx_set_tx_encap_type = dp_set_vdev_tx_encap_type,
  5981. #ifdef MESH_MODE_SUPPORT
  5982. .txrx_set_mesh_mode = dp_peer_set_mesh_mode,
  5983. .txrx_set_mesh_rx_filter = dp_peer_set_mesh_rx_filter,
  5984. #endif
  5985. .txrx_set_vdev_param = dp_set_vdev_param,
  5986. .txrx_peer_set_nawds = dp_peer_set_nawds,
  5987. .txrx_set_pdev_reo_dest = dp_set_pdev_reo_dest,
  5988. .txrx_get_pdev_reo_dest = dp_get_pdev_reo_dest,
  5989. .txrx_set_filter_neighbour_peers = dp_set_filter_neighbour_peers,
  5990. .txrx_update_filter_neighbour_peers =
  5991. dp_update_filter_neighbour_peers,
  5992. .txrx_get_sec_type = dp_get_sec_type,
  5993. /* TODO: Add other functions */
  5994. .txrx_wdi_event_sub = dp_wdi_event_sub,
  5995. .txrx_wdi_event_unsub = dp_wdi_event_unsub,
  5996. #ifdef WDI_EVENT_ENABLE
  5997. .txrx_get_pldev = dp_get_pldev,
  5998. #endif
  5999. .txrx_set_pdev_param = dp_set_pdev_param,
  6000. #ifdef ATH_SUPPORT_NAC_RSSI
  6001. .txrx_vdev_config_for_nac_rssi = dp_config_for_nac_rssi,
  6002. #endif
  6003. };
  6004. static struct cdp_me_ops dp_ops_me = {
  6005. #ifdef ATH_SUPPORT_IQUE
  6006. .tx_me_alloc_descriptor = dp_tx_me_alloc_descriptor,
  6007. .tx_me_free_descriptor = dp_tx_me_free_descriptor,
  6008. .tx_me_convert_ucast = dp_tx_me_send_convert_ucast,
  6009. #endif
  6010. };
  6011. static struct cdp_mon_ops dp_ops_mon = {
  6012. .txrx_monitor_set_filter_ucast_data = NULL,
  6013. .txrx_monitor_set_filter_mcast_data = NULL,
  6014. .txrx_monitor_set_filter_non_data = NULL,
  6015. .txrx_monitor_get_filter_ucast_data = dp_vdev_get_filter_ucast_data,
  6016. .txrx_monitor_get_filter_mcast_data = dp_vdev_get_filter_mcast_data,
  6017. .txrx_monitor_get_filter_non_data = dp_vdev_get_filter_non_data,
  6018. .txrx_reset_monitor_mode = dp_reset_monitor_mode,
  6019. /* Added support for HK advance filter */
  6020. .txrx_set_advance_monitor_filter = dp_pdev_set_advance_monitor_filter,
  6021. };
  6022. static struct cdp_host_stats_ops dp_ops_host_stats = {
  6023. .txrx_per_peer_stats = dp_get_host_peer_stats,
  6024. .get_fw_peer_stats = dp_get_fw_peer_stats,
  6025. .get_htt_stats = dp_get_htt_stats,
  6026. .txrx_enable_enhanced_stats = dp_enable_enhanced_stats,
  6027. .txrx_disable_enhanced_stats = dp_disable_enhanced_stats,
  6028. .txrx_stats_publish = dp_txrx_stats_publish,
  6029. /* TODO */
  6030. };
  6031. static struct cdp_raw_ops dp_ops_raw = {
  6032. /* TODO */
  6033. };
  6034. #ifdef CONFIG_WIN
  6035. static struct cdp_pflow_ops dp_ops_pflow = {
  6036. /* TODO */
  6037. };
  6038. #endif /* CONFIG_WIN */
  6039. #ifdef FEATURE_RUNTIME_PM
  6040. /**
  6041. * dp_runtime_suspend() - ensure DP is ready to runtime suspend
  6042. * @opaque_pdev: DP pdev context
  6043. *
  6044. * DP is ready to runtime suspend if there are no pending TX packets.
  6045. *
  6046. * Return: QDF_STATUS
  6047. */
  6048. static QDF_STATUS dp_runtime_suspend(struct cdp_pdev *opaque_pdev)
  6049. {
  6050. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6051. struct dp_soc *soc = pdev->soc;
  6052. /* Call DP TX flow control API to check if there is any
  6053. pending packets */
  6054. if (soc->intr_mode == DP_INTR_POLL)
  6055. qdf_timer_stop(&soc->int_timer);
  6056. return QDF_STATUS_SUCCESS;
  6057. }
  6058. /**
  6059. * dp_runtime_resume() - ensure DP is ready to runtime resume
  6060. * @opaque_pdev: DP pdev context
  6061. *
  6062. * Resume DP for runtime PM.
  6063. *
  6064. * Return: QDF_STATUS
  6065. */
  6066. static QDF_STATUS dp_runtime_resume(struct cdp_pdev *opaque_pdev)
  6067. {
  6068. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6069. struct dp_soc *soc = pdev->soc;
  6070. void *hal_srng;
  6071. int i;
  6072. if (soc->intr_mode == DP_INTR_POLL)
  6073. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  6074. for (i = 0; i < MAX_TCL_DATA_RINGS; i++) {
  6075. hal_srng = soc->tcl_data_ring[i].hal_srng;
  6076. if (hal_srng) {
  6077. /* We actually only need to acquire the lock */
  6078. hal_srng_access_start(soc->hal_soc, hal_srng);
  6079. /* Update SRC ring head pointer for HW to send
  6080. all pending packets */
  6081. hal_srng_access_end(soc->hal_soc, hal_srng);
  6082. }
  6083. }
  6084. return QDF_STATUS_SUCCESS;
  6085. }
  6086. #endif /* FEATURE_RUNTIME_PM */
  6087. static QDF_STATUS dp_bus_suspend(struct cdp_pdev *opaque_pdev)
  6088. {
  6089. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6090. struct dp_soc *soc = pdev->soc;
  6091. if (soc->intr_mode == DP_INTR_POLL)
  6092. qdf_timer_stop(&soc->int_timer);
  6093. return QDF_STATUS_SUCCESS;
  6094. }
  6095. static QDF_STATUS dp_bus_resume(struct cdp_pdev *opaque_pdev)
  6096. {
  6097. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6098. struct dp_soc *soc = pdev->soc;
  6099. if (soc->intr_mode == DP_INTR_POLL)
  6100. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  6101. return QDF_STATUS_SUCCESS;
  6102. }
  6103. #ifndef CONFIG_WIN
  6104. static struct cdp_misc_ops dp_ops_misc = {
  6105. .tx_non_std = dp_tx_non_std,
  6106. .get_opmode = dp_get_opmode,
  6107. #ifdef FEATURE_RUNTIME_PM
  6108. .runtime_suspend = dp_runtime_suspend,
  6109. .runtime_resume = dp_runtime_resume,
  6110. #endif /* FEATURE_RUNTIME_PM */
  6111. .pkt_log_init = dp_pkt_log_init,
  6112. .pkt_log_con_service = dp_pkt_log_con_service,
  6113. };
  6114. static struct cdp_flowctl_ops dp_ops_flowctl = {
  6115. /* WIFI 3.0 DP implement as required. */
  6116. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  6117. .register_pause_cb = dp_txrx_register_pause_cb,
  6118. .dump_flow_pool_info = dp_tx_dump_flow_pool_info,
  6119. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  6120. };
  6121. static struct cdp_lflowctl_ops dp_ops_l_flowctl = {
  6122. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6123. };
  6124. #ifdef IPA_OFFLOAD
  6125. static struct cdp_ipa_ops dp_ops_ipa = {
  6126. .ipa_get_resource = dp_ipa_get_resource,
  6127. .ipa_set_doorbell_paddr = dp_ipa_set_doorbell_paddr,
  6128. .ipa_op_response = dp_ipa_op_response,
  6129. .ipa_register_op_cb = dp_ipa_register_op_cb,
  6130. .ipa_get_stat = dp_ipa_get_stat,
  6131. .ipa_tx_data_frame = dp_tx_send_ipa_data_frame,
  6132. .ipa_enable_autonomy = dp_ipa_enable_autonomy,
  6133. .ipa_disable_autonomy = dp_ipa_disable_autonomy,
  6134. .ipa_setup = dp_ipa_setup,
  6135. .ipa_cleanup = dp_ipa_cleanup,
  6136. .ipa_setup_iface = dp_ipa_setup_iface,
  6137. .ipa_cleanup_iface = dp_ipa_cleanup_iface,
  6138. .ipa_enable_pipes = dp_ipa_enable_pipes,
  6139. .ipa_disable_pipes = dp_ipa_disable_pipes,
  6140. .ipa_set_perf_level = dp_ipa_set_perf_level
  6141. };
  6142. #endif
  6143. static struct cdp_bus_ops dp_ops_bus = {
  6144. .bus_suspend = dp_bus_suspend,
  6145. .bus_resume = dp_bus_resume
  6146. };
  6147. static struct cdp_ocb_ops dp_ops_ocb = {
  6148. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6149. };
  6150. static struct cdp_throttle_ops dp_ops_throttle = {
  6151. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6152. };
  6153. static struct cdp_mob_stats_ops dp_ops_mob_stats = {
  6154. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6155. };
  6156. static struct cdp_cfg_ops dp_ops_cfg = {
  6157. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6158. };
  6159. /*
  6160. * dp_wrapper_peer_get_ref_by_addr - wrapper function to get to peer
  6161. * @dev: physical device instance
  6162. * @peer_mac_addr: peer mac address
  6163. * @local_id: local id for the peer
  6164. * @debug_id: to track enum peer access
  6165. * Return: peer instance pointer
  6166. */
  6167. static inline void *
  6168. dp_wrapper_peer_get_ref_by_addr(struct cdp_pdev *dev, u8 *peer_mac_addr,
  6169. u8 *local_id,
  6170. enum peer_debug_id_type debug_id)
  6171. {
  6172. /*
  6173. * Currently this function does not implement the "get ref"
  6174. * functionality and is mapped to dp_find_peer_by_addr which does not
  6175. * increment the peer ref count. So the peer state is uncertain after
  6176. * calling this API. The functionality needs to be implemented.
  6177. * Accordingly the corresponding release_ref function is NULL.
  6178. */
  6179. return dp_find_peer_by_addr(dev, peer_mac_addr, local_id);
  6180. }
  6181. static struct cdp_peer_ops dp_ops_peer = {
  6182. .register_peer = dp_register_peer,
  6183. .clear_peer = dp_clear_peer,
  6184. .find_peer_by_addr = dp_find_peer_by_addr,
  6185. .find_peer_by_addr_and_vdev = dp_find_peer_by_addr_and_vdev,
  6186. .peer_get_ref_by_addr = dp_wrapper_peer_get_ref_by_addr,
  6187. .peer_release_ref = NULL,
  6188. .local_peer_id = dp_local_peer_id,
  6189. .peer_find_by_local_id = dp_peer_find_by_local_id,
  6190. .peer_state_update = dp_peer_state_update,
  6191. .get_vdevid = dp_get_vdevid,
  6192. .get_vdev_by_sta_id = dp_get_vdev_by_sta_id,
  6193. .peer_get_peer_mac_addr = dp_peer_get_peer_mac_addr,
  6194. .get_vdev_for_peer = dp_get_vdev_for_peer,
  6195. .get_peer_state = dp_get_peer_state,
  6196. .last_assoc_received = dp_get_last_assoc_received,
  6197. .last_disassoc_received = dp_get_last_disassoc_received,
  6198. .last_deauth_received = dp_get_last_deauth_received,
  6199. };
  6200. #endif
  6201. static struct cdp_ops dp_txrx_ops = {
  6202. .cmn_drv_ops = &dp_ops_cmn,
  6203. .ctrl_ops = &dp_ops_ctrl,
  6204. .me_ops = &dp_ops_me,
  6205. .mon_ops = &dp_ops_mon,
  6206. .host_stats_ops = &dp_ops_host_stats,
  6207. .wds_ops = &dp_ops_wds,
  6208. .raw_ops = &dp_ops_raw,
  6209. #ifdef CONFIG_WIN
  6210. .pflow_ops = &dp_ops_pflow,
  6211. #endif /* CONFIG_WIN */
  6212. #ifndef CONFIG_WIN
  6213. .misc_ops = &dp_ops_misc,
  6214. .cfg_ops = &dp_ops_cfg,
  6215. .flowctl_ops = &dp_ops_flowctl,
  6216. .l_flowctl_ops = &dp_ops_l_flowctl,
  6217. #ifdef IPA_OFFLOAD
  6218. .ipa_ops = &dp_ops_ipa,
  6219. #endif
  6220. .bus_ops = &dp_ops_bus,
  6221. .ocb_ops = &dp_ops_ocb,
  6222. .peer_ops = &dp_ops_peer,
  6223. .throttle_ops = &dp_ops_throttle,
  6224. .mob_stats_ops = &dp_ops_mob_stats,
  6225. #endif
  6226. };
  6227. /*
  6228. * dp_soc_set_txrx_ring_map()
  6229. * @dp_soc: DP handler for soc
  6230. *
  6231. * Return: Void
  6232. */
  6233. static void dp_soc_set_txrx_ring_map(struct dp_soc *soc)
  6234. {
  6235. uint32_t i;
  6236. for (i = 0; i < WLAN_CFG_INT_NUM_CONTEXTS; i++) {
  6237. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_DEFAULT_MAP][i];
  6238. }
  6239. }
  6240. /*
  6241. * dp_soc_attach_wifi3() - Attach txrx SOC
  6242. * @ctrl_psoc: Opaque SOC handle from control plane
  6243. * @htc_handle: Opaque HTC handle
  6244. * @hif_handle: Opaque HIF handle
  6245. * @qdf_osdev: QDF device
  6246. *
  6247. * Return: DP SOC handle on success, NULL on failure
  6248. */
  6249. /*
  6250. * Local prototype added to temporarily address warning caused by
  6251. * -Wmissing-prototypes. A more correct solution, namely to expose
  6252. * a prototype in an appropriate header file, will come later.
  6253. */
  6254. void *dp_soc_attach_wifi3(void *ctrl_psoc, void *hif_handle,
  6255. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev,
  6256. struct ol_if_ops *ol_ops);
  6257. void *dp_soc_attach_wifi3(void *ctrl_psoc, void *hif_handle,
  6258. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev,
  6259. struct ol_if_ops *ol_ops)
  6260. {
  6261. struct dp_soc *soc = qdf_mem_malloc(sizeof(*soc));
  6262. if (!soc) {
  6263. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6264. FL("DP SOC memory allocation failed"));
  6265. goto fail0;
  6266. }
  6267. soc->cdp_soc.ops = &dp_txrx_ops;
  6268. soc->cdp_soc.ol_ops = ol_ops;
  6269. soc->ctrl_psoc = ctrl_psoc;
  6270. soc->osdev = qdf_osdev;
  6271. soc->hif_handle = hif_handle;
  6272. soc->hal_soc = hif_get_hal_handle(hif_handle);
  6273. soc->htt_handle = htt_soc_attach(soc, ctrl_psoc, htc_handle,
  6274. soc->hal_soc, qdf_osdev);
  6275. if (!soc->htt_handle) {
  6276. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6277. FL("HTT attach failed"));
  6278. goto fail1;
  6279. }
  6280. soc->wlan_cfg_ctx = wlan_cfg_soc_attach();
  6281. if (!soc->wlan_cfg_ctx) {
  6282. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6283. FL("wlan_cfg_soc_attach failed"));
  6284. goto fail2;
  6285. }
  6286. wlan_cfg_set_rx_hash(soc->wlan_cfg_ctx, rx_hash);
  6287. soc->cce_disable = false;
  6288. if (soc->cdp_soc.ol_ops->get_dp_cfg_param) {
  6289. int ret = soc->cdp_soc.ol_ops->get_dp_cfg_param(soc->ctrl_psoc,
  6290. CDP_CFG_MAX_PEER_ID);
  6291. if (ret != -EINVAL) {
  6292. wlan_cfg_set_max_peer_id(soc->wlan_cfg_ctx, ret);
  6293. }
  6294. ret = soc->cdp_soc.ol_ops->get_dp_cfg_param(soc->ctrl_psoc,
  6295. CDP_CFG_CCE_DISABLE);
  6296. if (ret == 1)
  6297. soc->cce_disable = true;
  6298. }
  6299. qdf_spinlock_create(&soc->peer_ref_mutex);
  6300. qdf_spinlock_create(&soc->reo_desc_freelist_lock);
  6301. qdf_list_create(&soc->reo_desc_freelist, REO_DESC_FREELIST_SIZE);
  6302. /* fill the tx/rx cpu ring map*/
  6303. dp_soc_set_txrx_ring_map(soc);
  6304. qdf_spinlock_create(&soc->htt_stats.lock);
  6305. /* initialize work queue for stats processing */
  6306. qdf_create_work(0, &soc->htt_stats.work, htt_t2h_stats_handler, soc);
  6307. /*Initialize inactivity timer for wifison */
  6308. dp_init_inact_timer(soc);
  6309. return (void *)soc;
  6310. fail2:
  6311. htt_soc_detach(soc->htt_handle);
  6312. fail1:
  6313. qdf_mem_free(soc);
  6314. fail0:
  6315. return NULL;
  6316. }
  6317. /*
  6318. * dp_get_pdev_for_mac_id() - Return pdev for mac_id
  6319. *
  6320. * @soc: handle to DP soc
  6321. * @mac_id: MAC id
  6322. *
  6323. * Return: Return pdev corresponding to MAC
  6324. */
  6325. void *dp_get_pdev_for_mac_id(struct dp_soc *soc, uint32_t mac_id)
  6326. {
  6327. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx))
  6328. return soc->pdev_list[mac_id];
  6329. /* Typically for MCL as there only 1 PDEV*/
  6330. return soc->pdev_list[0];
  6331. }
  6332. /*
  6333. * dp_is_hw_dbs_enable() - Procedure to check if DBS is supported
  6334. * @soc: DP SoC context
  6335. * @max_mac_rings: No of MAC rings
  6336. *
  6337. * Return: None
  6338. */
  6339. static
  6340. void dp_is_hw_dbs_enable(struct dp_soc *soc,
  6341. int *max_mac_rings)
  6342. {
  6343. bool dbs_enable = false;
  6344. if (soc->cdp_soc.ol_ops->is_hw_dbs_2x2_capable)
  6345. dbs_enable = soc->cdp_soc.ol_ops->
  6346. is_hw_dbs_2x2_capable(soc->ctrl_psoc);
  6347. *max_mac_rings = (dbs_enable)?(*max_mac_rings):1;
  6348. }
  6349. /*
  6350. * dp_set_pktlog_wifi3() - attach txrx vdev
  6351. * @pdev: Datapath PDEV handle
  6352. * @event: which event's notifications are being subscribed to
  6353. * @enable: WDI event subscribe or not. (True or False)
  6354. *
  6355. * Return: Success, NULL on failure
  6356. */
  6357. #ifdef WDI_EVENT_ENABLE
  6358. int dp_set_pktlog_wifi3(struct dp_pdev *pdev, uint32_t event,
  6359. bool enable)
  6360. {
  6361. struct dp_soc *soc = pdev->soc;
  6362. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  6363. int max_mac_rings = wlan_cfg_get_num_mac_rings
  6364. (pdev->wlan_cfg_ctx);
  6365. uint8_t mac_id = 0;
  6366. dp_is_hw_dbs_enable(soc, &max_mac_rings);
  6367. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  6368. FL("Max_mac_rings %d \n"),
  6369. max_mac_rings);
  6370. if (enable) {
  6371. switch (event) {
  6372. case WDI_EVENT_RX_DESC:
  6373. if (pdev->monitor_vdev) {
  6374. /* Nothing needs to be done if monitor mode is
  6375. * enabled
  6376. */
  6377. return 0;
  6378. }
  6379. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_FULL) {
  6380. pdev->rx_pktlog_mode = DP_RX_PKTLOG_FULL;
  6381. htt_tlv_filter.mpdu_start = 1;
  6382. htt_tlv_filter.msdu_start = 1;
  6383. htt_tlv_filter.msdu_end = 1;
  6384. htt_tlv_filter.mpdu_end = 1;
  6385. htt_tlv_filter.packet_header = 1;
  6386. htt_tlv_filter.attention = 1;
  6387. htt_tlv_filter.ppdu_start = 1;
  6388. htt_tlv_filter.ppdu_end = 1;
  6389. htt_tlv_filter.ppdu_end_user_stats = 1;
  6390. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  6391. htt_tlv_filter.ppdu_end_status_done = 1;
  6392. htt_tlv_filter.enable_fp = 1;
  6393. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  6394. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  6395. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  6396. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  6397. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  6398. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  6399. for (mac_id = 0; mac_id < max_mac_rings;
  6400. mac_id++) {
  6401. int mac_for_pdev =
  6402. dp_get_mac_id_for_pdev(mac_id,
  6403. pdev->pdev_id);
  6404. htt_h2t_rx_ring_cfg(soc->htt_handle,
  6405. mac_for_pdev,
  6406. pdev->rxdma_mon_status_ring[mac_id]
  6407. .hal_srng,
  6408. RXDMA_MONITOR_STATUS,
  6409. RX_BUFFER_SIZE,
  6410. &htt_tlv_filter);
  6411. }
  6412. if (soc->reap_timer_init)
  6413. qdf_timer_mod(&soc->mon_reap_timer,
  6414. DP_INTR_POLL_TIMER_MS);
  6415. }
  6416. break;
  6417. case WDI_EVENT_LITE_RX:
  6418. if (pdev->monitor_vdev) {
  6419. /* Nothing needs to be done if monitor mode is
  6420. * enabled
  6421. */
  6422. return 0;
  6423. }
  6424. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_LITE) {
  6425. pdev->rx_pktlog_mode = DP_RX_PKTLOG_LITE;
  6426. htt_tlv_filter.ppdu_start = 1;
  6427. htt_tlv_filter.ppdu_end = 1;
  6428. htt_tlv_filter.ppdu_end_user_stats = 1;
  6429. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  6430. htt_tlv_filter.ppdu_end_status_done = 1;
  6431. htt_tlv_filter.mpdu_start = 1;
  6432. htt_tlv_filter.enable_fp = 1;
  6433. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  6434. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  6435. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  6436. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  6437. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  6438. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  6439. for (mac_id = 0; mac_id < max_mac_rings;
  6440. mac_id++) {
  6441. int mac_for_pdev =
  6442. dp_get_mac_id_for_pdev(mac_id,
  6443. pdev->pdev_id);
  6444. htt_h2t_rx_ring_cfg(soc->htt_handle,
  6445. mac_for_pdev,
  6446. pdev->rxdma_mon_status_ring[mac_id]
  6447. .hal_srng,
  6448. RXDMA_MONITOR_STATUS,
  6449. RX_BUFFER_SIZE_PKTLOG_LITE,
  6450. &htt_tlv_filter);
  6451. }
  6452. if (soc->reap_timer_init)
  6453. qdf_timer_mod(&soc->mon_reap_timer,
  6454. DP_INTR_POLL_TIMER_MS);
  6455. }
  6456. break;
  6457. case WDI_EVENT_LITE_T2H:
  6458. if (pdev->monitor_vdev) {
  6459. /* Nothing needs to be done if monitor mode is
  6460. * enabled
  6461. */
  6462. return 0;
  6463. }
  6464. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  6465. int mac_for_pdev = dp_get_mac_id_for_pdev(
  6466. mac_id, pdev->pdev_id);
  6467. pdev->pktlog_ppdu_stats = true;
  6468. dp_h2t_cfg_stats_msg_send(pdev,
  6469. DP_PPDU_TXLITE_STATS_BITMASK_CFG,
  6470. mac_for_pdev);
  6471. }
  6472. break;
  6473. default:
  6474. /* Nothing needs to be done for other pktlog types */
  6475. break;
  6476. }
  6477. } else {
  6478. switch (event) {
  6479. case WDI_EVENT_RX_DESC:
  6480. case WDI_EVENT_LITE_RX:
  6481. if (pdev->monitor_vdev) {
  6482. /* Nothing needs to be done if monitor mode is
  6483. * enabled
  6484. */
  6485. return 0;
  6486. }
  6487. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_DISABLED) {
  6488. pdev->rx_pktlog_mode = DP_RX_PKTLOG_DISABLED;
  6489. for (mac_id = 0; mac_id < max_mac_rings;
  6490. mac_id++) {
  6491. int mac_for_pdev =
  6492. dp_get_mac_id_for_pdev(mac_id,
  6493. pdev->pdev_id);
  6494. htt_h2t_rx_ring_cfg(soc->htt_handle,
  6495. mac_for_pdev,
  6496. pdev->rxdma_mon_status_ring[mac_id]
  6497. .hal_srng,
  6498. RXDMA_MONITOR_STATUS,
  6499. RX_BUFFER_SIZE,
  6500. &htt_tlv_filter);
  6501. }
  6502. if (soc->reap_timer_init)
  6503. qdf_timer_stop(&soc->mon_reap_timer);
  6504. }
  6505. break;
  6506. case WDI_EVENT_LITE_T2H:
  6507. if (pdev->monitor_vdev) {
  6508. /* Nothing needs to be done if monitor mode is
  6509. * enabled
  6510. */
  6511. return 0;
  6512. }
  6513. /* To disable HTT_H2T_MSG_TYPE_PPDU_STATS_CFG in FW
  6514. * passing value 0. Once these macros will define in htt
  6515. * header file will use proper macros
  6516. */
  6517. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  6518. int mac_for_pdev =
  6519. dp_get_mac_id_for_pdev(mac_id,
  6520. pdev->pdev_id);
  6521. pdev->pktlog_ppdu_stats = false;
  6522. if (!pdev->enhanced_stats_en && !pdev->tx_sniffer_enable && !pdev->mcopy_mode) {
  6523. dp_h2t_cfg_stats_msg_send(pdev, 0,
  6524. mac_for_pdev);
  6525. } else if (pdev->tx_sniffer_enable || pdev->mcopy_mode) {
  6526. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_SNIFFER,
  6527. mac_for_pdev);
  6528. } else if (pdev->enhanced_stats_en) {
  6529. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_ENH_STATS,
  6530. mac_for_pdev);
  6531. }
  6532. }
  6533. break;
  6534. default:
  6535. /* Nothing needs to be done for other pktlog types */
  6536. break;
  6537. }
  6538. }
  6539. return 0;
  6540. }
  6541. #endif
  6542. #ifdef CONFIG_MCL
  6543. /*
  6544. * dp_service_mon_rings()- timer to reap monitor rings
  6545. * reqd as we are not getting ppdu end interrupts
  6546. * @arg: SoC Handle
  6547. *
  6548. * Return:
  6549. *
  6550. */
  6551. static void dp_service_mon_rings(void *arg)
  6552. {
  6553. struct dp_soc *soc = (struct dp_soc *) arg;
  6554. int ring = 0, work_done, mac_id;
  6555. struct dp_pdev *pdev = NULL;
  6556. for (ring = 0 ; ring < MAX_PDEV_CNT; ring++) {
  6557. pdev = soc->pdev_list[ring];
  6558. if (pdev == NULL)
  6559. continue;
  6560. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  6561. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  6562. pdev->pdev_id);
  6563. work_done = dp_mon_process(soc, mac_for_pdev,
  6564. QCA_NAPI_BUDGET);
  6565. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  6566. FL("Reaped %d descs from Monitor rings"),
  6567. work_done);
  6568. }
  6569. }
  6570. qdf_timer_mod(&soc->mon_reap_timer, DP_INTR_POLL_TIMER_MS);
  6571. }
  6572. #ifndef REMOVE_PKT_LOG
  6573. /**
  6574. * dp_pkt_log_init() - API to initialize packet log
  6575. * @ppdev: physical device handle
  6576. * @scn: HIF context
  6577. *
  6578. * Return: none
  6579. */
  6580. void dp_pkt_log_init(struct cdp_pdev *ppdev, void *scn)
  6581. {
  6582. struct dp_pdev *handle = (struct dp_pdev *)ppdev;
  6583. if (handle->pkt_log_init) {
  6584. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6585. "%s: Packet log not initialized", __func__);
  6586. return;
  6587. }
  6588. pktlog_sethandle(&handle->pl_dev, scn);
  6589. pktlog_set_callback_regtype(PKTLOG_LITE_CALLBACK_REGISTRATION);
  6590. if (pktlogmod_init(scn)) {
  6591. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6592. "%s: pktlogmod_init failed", __func__);
  6593. handle->pkt_log_init = false;
  6594. } else {
  6595. handle->pkt_log_init = true;
  6596. }
  6597. }
  6598. /**
  6599. * dp_pkt_log_con_service() - connect packet log service
  6600. * @ppdev: physical device handle
  6601. * @scn: device context
  6602. *
  6603. * Return: none
  6604. */
  6605. static void dp_pkt_log_con_service(struct cdp_pdev *ppdev, void *scn)
  6606. {
  6607. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  6608. dp_pkt_log_init((struct cdp_pdev *)pdev, scn);
  6609. pktlog_htc_attach();
  6610. }
  6611. /**
  6612. * dp_pktlogmod_exit() - API to cleanup pktlog info
  6613. * @handle: Pdev handle
  6614. *
  6615. * Return: none
  6616. */
  6617. static void dp_pktlogmod_exit(struct dp_pdev *handle)
  6618. {
  6619. void *scn = (void *)handle->soc->hif_handle;
  6620. if (!scn) {
  6621. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6622. "%s: Invalid hif(scn) handle", __func__);
  6623. return;
  6624. }
  6625. pktlogmod_exit(scn);
  6626. handle->pkt_log_init = false;
  6627. }
  6628. #endif
  6629. #else
  6630. static void dp_pktlogmod_exit(struct dp_pdev *handle) { }
  6631. #endif