htt_stats.h 215 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * @file htt_stats.h
  20. *
  21. * @details the public header file of HTT STATS
  22. */
  23. #ifndef __HTT_STATS_H__
  24. #define __HTT_STATS_H__
  25. #include <htt_deps.h> /* A_UINT32 */
  26. #include <htt_common.h>
  27. /*
  28. * htt_dbg_ext_stats_type -
  29. * The base structure for each of the stats_type is only for reference
  30. * Host should use this information to know the type of TLVs to expect
  31. * for a particular stats type.
  32. *
  33. * Max supported stats :- 256.
  34. */
  35. enum htt_dbg_ext_stats_type {
  36. /* HTT_DBG_EXT_STATS_RESET
  37. * PARAM:
  38. * - config_param0 : start_offset (stats type)
  39. * - config_param1 : stats bmask from start offset
  40. * - config_param2 : stats bmask from start offset + 32
  41. * - config_param3 : stats bmask from start offset + 64
  42. * RESP MSG:
  43. * - No response sent.
  44. */
  45. HTT_DBG_EXT_STATS_RESET = 0,
  46. /* HTT_DBG_EXT_STATS_PDEV_TX
  47. * PARAMS:
  48. * - No Params
  49. * RESP MSG:
  50. * - htt_tx_pdev_stats_t
  51. */
  52. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  53. /* HTT_DBG_EXT_STATS_PDEV_RX
  54. * PARAMS:
  55. * - No Params
  56. * RESP MSG:
  57. * - htt_rx_pdev_stats_t
  58. */
  59. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  60. /* HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  61. * PARAMS:
  62. * - config_param0: [Bit31: Bit0] HWQ mask
  63. * RESP MSG:
  64. * - htt_tx_hwq_stats_t
  65. */
  66. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  67. /* HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  68. * PARAMS:
  69. * - config_param0: [Bit31: Bit0] TXQ mask
  70. * RESP MSG:
  71. * - htt_stats_tx_sched_t
  72. */
  73. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  74. /* HTT_DBG_EXT_STATS_PDEV_ERROR
  75. * PARAMS:
  76. * - No Params
  77. * RESP MSG:
  78. * - htt_hw_err_stats_t
  79. */
  80. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  81. /* HTT_DBG_EXT_STATS_PDEV_TQM
  82. * PARAMS:
  83. * - No Params
  84. * RESP MSG:
  85. * - htt_tx_tqm_pdev_stats_t
  86. */
  87. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  88. /* HTT_DBG_EXT_STATS_TQM_CMDQ
  89. * PARAMS:
  90. * - config_param0:
  91. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  92. * [Bit31: Bit16] reserved
  93. * RESP MSG:
  94. * - htt_tx_tqm_cmdq_stats_t
  95. */
  96. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  97. /* HTT_DBG_EXT_STATS_TX_DE_INFO
  98. * PARAMS:
  99. * - No Params
  100. * RESP MSG:
  101. * - htt_tx_de_stats_t
  102. */
  103. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  104. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE
  105. * PARAMS:
  106. * - No Params
  107. * RESP MSG:
  108. * - htt_tx_pdev_rate_stats_t
  109. */
  110. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  111. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE
  112. * PARAMS:
  113. * - No Params
  114. * RESP MSG:
  115. * - htt_rx_pdev_rate_stats_t
  116. */
  117. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  118. /* HTT_DBG_EXT_STATS_PEER_INFO
  119. * PARAMS:
  120. * - config_param0:
  121. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  122. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  123. * [Bit31 : Bit16] sw_peer_id
  124. * config_param1:
  125. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  126. * 0 bit htt_peer_stats_cmn_tlv
  127. * 1 bit htt_peer_details_tlv
  128. * 2 bit htt_tx_peer_rate_stats_tlv
  129. * 3 bit htt_rx_peer_rate_stats_tlv
  130. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  131. * 5 bit htt_rx_tid_stats_tlv
  132. * 6 bit htt_msdu_flow_stats_tlv
  133. * 7 bit htt_peer_sched_stats_tlv
  134. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  135. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  136. * [Bit 16] If this bit is set, reset per peer stats
  137. * of corresponding tlv indicated by config
  138. * param 1.
  139. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  140. * used to get this bit position.
  141. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  142. * indicates that FW supports per peer HTT
  143. * stats reset.
  144. * [Bit31 : Bit17] reserved
  145. * RESP MSG:
  146. * - htt_peer_stats_t
  147. */
  148. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  149. /* HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  150. * PARAMS:
  151. * - No Params
  152. * RESP MSG:
  153. * - htt_tx_pdev_selfgen_stats_t
  154. */
  155. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  156. /* HTT_DBG_EXT_STATS_TX_MU_HWQ
  157. * PARAMS:
  158. * - config_param0: [Bit31: Bit0] HWQ mask
  159. * RESP MSG:
  160. * - htt_tx_hwq_mu_mimo_stats_t
  161. */
  162. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  163. /* HTT_DBG_EXT_STATS_RING_IF_INFO
  164. * PARAMS:
  165. * - config_param0:
  166. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  167. * [Bit31: Bit16] reserved
  168. * RESP MSG:
  169. * - htt_ring_if_stats_t
  170. */
  171. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  172. /* HTT_DBG_EXT_STATS_SRNG_INFO
  173. * PARAMS:
  174. * - config_param0:
  175. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  176. * [Bit31: Bit16] reserved
  177. * - No Params
  178. * RESP MSG:
  179. * - htt_sring_stats_t
  180. */
  181. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  182. /* HTT_DBG_EXT_STATS_SFM_INFO
  183. * PARAMS:
  184. * - No Params
  185. * RESP MSG:
  186. * - htt_sfm_stats_t
  187. */
  188. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  189. /* HTT_DBG_EXT_STATS_PDEV_TX_MU
  190. * PARAMS:
  191. * - No Params
  192. * RESP MSG:
  193. * - htt_tx_pdev_mu_mimo_stats_t
  194. */
  195. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  196. /* HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  197. * PARAMS:
  198. * - config_param0:
  199. * [Bit7 : Bit0] vdev_id:8
  200. * note:0xFF to get all active peers based on pdev_mask.
  201. * [Bit31 : Bit8] rsvd:24
  202. * RESP MSG:
  203. * - htt_active_peer_details_list_t
  204. */
  205. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  206. /* HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  207. * PARAMS:
  208. * - config_param0:
  209. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  210. * Set bit0 to 1 to read 1sec interval histogram.
  211. * [Bit1] - 100ms interval histogram
  212. * [Bit3] - Cumulative CCA stats
  213. * RESP MSG:
  214. * - htt_pdev_cca_stats_t
  215. */
  216. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  217. /* HTT_DBG_EXT_STATS_TWT_SESSIONS
  218. * PARAMS:
  219. * - config_param0:
  220. * No params
  221. * RESP MSG:
  222. * - htt_pdev_twt_sessions_stats_t
  223. */
  224. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  225. /* HTT_DBG_EXT_STATS_REO_CNTS
  226. * PARAMS:
  227. * - config_param0:
  228. * No params
  229. * RESP MSG:
  230. * - htt_soc_reo_resource_stats_t
  231. */
  232. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  233. /* HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  234. * PARAMS:
  235. * - config_param0:
  236. * [Bit0] vdev_id_set:1
  237. * set to 1 if vdev_id is set and vdev stats are requested.
  238. * set to 0 if pdev_stats sounding stats are requested.
  239. * [Bit8 : Bit1] vdev_id:8
  240. * note:0xFF to get all active vdevs based on pdev_mask.
  241. * [Bit31 : Bit9] rsvd:22
  242. *
  243. * RESP MSG:
  244. * - htt_tx_sounding_stats_t
  245. */
  246. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  247. /* HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  248. * PARAMS:
  249. * - config_param0:
  250. * No params
  251. * RESP MSG:
  252. * - htt_pdev_obss_pd_stats_t
  253. */
  254. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  255. /* HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  256. * PARAMS:
  257. * - config_param0:
  258. * No params
  259. * RESP MSG:
  260. * - htt_stats_ring_backpressure_stats_t
  261. */
  262. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  263. /* HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  264. * PARAMS:
  265. *
  266. * RESP MSG:
  267. * - htt_soc_latency_prof_t
  268. */
  269. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  270. /* HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  271. * PARAMS:
  272. * - No Params
  273. * RESP MSG:
  274. * - htt_rx_pdev_ul_trig_stats_t
  275. */
  276. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  277. /* HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  278. * PARAMS:
  279. * - No Params
  280. * RESP MSG:
  281. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  282. */
  283. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  284. /* HTT_DBG_EXT_STATS_FSE_RX
  285. * PARAMS:
  286. * - No Params
  287. * RESP MSG:
  288. * - htt_rx_fse_stats_t
  289. */
  290. HTT_DBG_EXT_STATS_FSE_RX = 28,
  291. /* HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  292. * PARAMS:
  293. * - config_param0: [Bit0] : [1] for mac_addr based request
  294. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  295. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  296. * RESP MSG:
  297. * - htt_ctrl_path_txrx_stats_t
  298. */
  299. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  300. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  301. * PARAMS:
  302. * - No Params
  303. * RESP MSG:
  304. * - htt_rx_pdev_rate_ext_stats_t
  305. */
  306. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  307. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  308. * PARAMS:
  309. * - No Params
  310. * RESP MSG:
  311. * - htt_tx_pdev_rate_txbf_stats_t
  312. */
  313. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  314. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  315. */
  316. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  317. /* HTT_DBG_EXT_STA_11AX_UL_STATS
  318. * PARAMS:
  319. * - No Params
  320. * RESP MSG:
  321. * - htt_sta_11ax_ul_stats
  322. */
  323. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  324. /* HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  325. * PARAMS:
  326. * - config_param0:
  327. * [Bit7 : Bit0] vdev_id:8
  328. * [Bit31 : Bit8] rsvd:24
  329. * RESP MSG:
  330. * -
  331. */
  332. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  333. /* HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  334. * PARAMS:
  335. * - No Params
  336. * RESP MSG:
  337. * - htt_pktlog_and_htt_ring_stats_t
  338. */
  339. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  340. /* HTT_DBG_EXT_STATS_DLPAGER_STATS
  341. * PARAMS:
  342. *
  343. * RESP MSG:
  344. * - htt_dlpager_stats_t
  345. */
  346. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  347. /* HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  348. * PARAMS:
  349. * - No Params
  350. * RESP MSG:
  351. * - htt_phy_counters_and_phy_stats_t
  352. */
  353. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  354. /* HTT_DBG_EXT_VDEVS_TXRX_STATS
  355. * PARAMS:
  356. * - No Params
  357. * RESP MSG:
  358. * - htt_vdevs_txrx_stats_t
  359. */
  360. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  361. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  362. /* keep this last */
  363. HTT_DBG_NUM_EXT_STATS = 256,
  364. };
  365. /*
  366. * Macros to get/set the bit field in config param[3] that indicates to
  367. * clear corresponding per peer stats specified by config param 1
  368. */
  369. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  370. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  371. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  372. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  373. HTT_DBG_EXT_PEER_STATS_RESET_S)
  374. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  375. do { \
  376. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  377. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  378. } while (0)
  379. #define HTT_STATS_SUBTYPE_MAX 16
  380. /* htt_mu_stats_upload_t
  381. * Enumerations for specifying whether to upload all MU stats in response to
  382. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  383. */
  384. typedef enum {
  385. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  386. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  387. */
  388. HTT_UPLOAD_MU_STATS,
  389. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  390. HTT_UPLOAD_MU_MIMO_STATS,
  391. /* HTT_UPLOAD_MU_OFDMA_STATS: upload UL MU-OFDMA + DL MU-OFDMA stats */
  392. HTT_UPLOAD_MU_OFDMA_STATS,
  393. HTT_UPLOAD_DL_MU_MIMO_STATS,
  394. HTT_UPLOAD_UL_MU_MIMO_STATS,
  395. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  396. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  397. } htt_mu_stats_upload_t;
  398. #define HTT_STATS_MAX_STRING_SZ32 4
  399. #define HTT_STATS_MACID_INVALID 0xff
  400. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  401. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  402. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  403. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  404. typedef enum {
  405. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  406. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  407. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  408. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  409. } htt_tx_pdev_underrun_enum;
  410. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  411. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  412. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  413. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  414. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  415. * DEPRECATED - num sched tx mode max is 8
  416. */
  417. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  418. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  419. #define HTT_RX_STATS_REFILL_MAX_RING 4
  420. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  421. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  422. /* Bytes stored in little endian order */
  423. /* Length should be multiple of DWORD */
  424. typedef struct {
  425. htt_tlv_hdr_t tlv_hdr;
  426. A_UINT32 data[1]; /* Can be variable length */
  427. } htt_stats_string_tlv;
  428. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  429. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  430. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  431. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  432. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  433. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  434. do { \
  435. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  436. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  437. } while (0)
  438. /* == TX PDEV STATS == */
  439. typedef struct {
  440. htt_tlv_hdr_t tlv_hdr;
  441. /* BIT [ 7 : 0] :- mac_id
  442. * BIT [31 : 8] :- reserved
  443. */
  444. A_UINT32 mac_id__word;
  445. /* Num queued to HW */
  446. A_UINT32 hw_queued;
  447. /* Num PPDU reaped from HW */
  448. A_UINT32 hw_reaped;
  449. /* Num underruns */
  450. A_UINT32 underrun;
  451. /* Num HW Paused counter. */
  452. A_UINT32 hw_paused;
  453. /* Num HW flush counter. */
  454. A_UINT32 hw_flush;
  455. /* Num HW filtered counter. */
  456. A_UINT32 hw_filt;
  457. /* Num PPDUs cleaned up in TX abort */
  458. A_UINT32 tx_abort;
  459. /* Num MPDUs requed by SW */
  460. A_UINT32 mpdu_requed;
  461. /* excessive retries */
  462. A_UINT32 tx_xretry;
  463. /* Last used data hw rate code */
  464. A_UINT32 data_rc;
  465. /* frames dropped due to excessive sw retries */
  466. A_UINT32 mpdu_dropped_xretry;
  467. /* illegal rate phy errors */
  468. A_UINT32 illgl_rate_phy_err;
  469. /* wal pdev continous xretry */
  470. A_UINT32 cont_xretry;
  471. /* wal pdev tx timeout */
  472. A_UINT32 tx_timeout;
  473. /* wal pdev resets */
  474. A_UINT32 pdev_resets;
  475. /* PhY/BB underrun */
  476. A_UINT32 phy_underrun;
  477. /* MPDU is more than txop limit */
  478. A_UINT32 txop_ovf;
  479. /* Number of Sequences posted */
  480. A_UINT32 seq_posted;
  481. /* Number of Sequences failed queueing */
  482. A_UINT32 seq_failed_queueing;
  483. /* Number of Sequences completed */
  484. A_UINT32 seq_completed;
  485. /* Number of Sequences restarted */
  486. A_UINT32 seq_restarted;
  487. /* Number of MU Sequences posted */
  488. A_UINT32 mu_seq_posted;
  489. /* Number of time HW ring is paused between seq switch within ISR */
  490. A_UINT32 seq_switch_hw_paused;
  491. /* Number of times seq continuation in DSR */
  492. A_UINT32 next_seq_posted_dsr;
  493. /* Number of times seq continuation in ISR */
  494. A_UINT32 seq_posted_isr;
  495. /* Number of seq_ctrl cached. */
  496. A_UINT32 seq_ctrl_cached;
  497. /* Number of MPDUs successfully transmitted */
  498. A_UINT32 mpdu_count_tqm;
  499. /* Number of MSDUs successfully transmitted */
  500. A_UINT32 msdu_count_tqm;
  501. /* Number of MPDUs dropped */
  502. A_UINT32 mpdu_removed_tqm;
  503. /* Number of MSDUs dropped */
  504. A_UINT32 msdu_removed_tqm;
  505. /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  506. A_UINT32 mpdus_sw_flush;
  507. /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
  508. A_UINT32 mpdus_hw_filter;
  509. /* Num MPDUs truncated by PDG (TXOP, TBTT, PPDU_duration based on rate, dyn_bw) */
  510. A_UINT32 mpdus_truncated;
  511. /* Num MPDUs that was tried but didn't receive ACK or BA */
  512. A_UINT32 mpdus_ack_failed;
  513. /* Num MPDUs that was dropped due to expiry (MSDU TTL). */
  514. A_UINT32 mpdus_expired;
  515. /* Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  516. A_UINT32 mpdus_seq_hw_retry;
  517. /* Num of TQM acked cmds processed */
  518. A_UINT32 ack_tlv_proc;
  519. /* coex_abort_mpdu_cnt valid. */
  520. A_UINT32 coex_abort_mpdu_cnt_valid;
  521. /* coex_abort_mpdu_cnt from TX FES stats. */
  522. A_UINT32 coex_abort_mpdu_cnt;
  523. /* Number of total PPDUs(DATA, MGMT, excludes selfgen) tried over the air (OTA) */
  524. A_UINT32 num_total_ppdus_tried_ota;
  525. /* Number of data PPDUs tried over the air (OTA) */
  526. A_UINT32 num_data_ppdus_tried_ota;
  527. /* Num Local control/mgmt frames (MSDUs) queued */
  528. A_UINT32 local_ctrl_mgmt_enqued;
  529. /* local_ctrl_mgmt_freed:
  530. * Num Local control/mgmt frames (MSDUs) done
  531. * It includes all local ctrl/mgmt completions
  532. * (acked, no ack, flush, TTL, etc)
  533. */
  534. A_UINT32 local_ctrl_mgmt_freed;
  535. /* Num Local data frames (MSDUs) queued */
  536. A_UINT32 local_data_enqued;
  537. /* local_data_freed:
  538. * Num Local data frames (MSDUs) done
  539. * It includes all local data completions
  540. * (acked, no ack, flush, TTL, etc)
  541. */
  542. A_UINT32 local_data_freed;
  543. /* Num MPDUs tried by SW */
  544. A_UINT32 mpdu_tried;
  545. /* Num of waiting seq posted in isr completion handler */
  546. A_UINT32 isr_wait_seq_posted;
  547. A_UINT32 tx_active_dur_us_low;
  548. A_UINT32 tx_active_dur_us_high;
  549. /* Number of MPDUs dropped after max retries */
  550. A_UINT32 remove_mpdus_max_retries;
  551. /* Num HTT cookies dispatched */
  552. A_UINT32 comp_delivered;
  553. /* successful ppdu transmissions */
  554. A_UINT32 ppdu_ok;
  555. /* Scheduler self triggers */
  556. A_UINT32 self_triggers;
  557. /* FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  558. A_UINT32 tx_time_dur_data;
  559. /* Num of times sequence terminated due to ppdu duration < burst limit */
  560. A_UINT32 seq_qdepth_repost_stop;
  561. /* Num of times MU sequence terminated due to MSDUs reaching threshold */
  562. A_UINT32 mu_seq_min_msdu_repost_stop;
  563. /* Num of times SU sequence terminated due to MSDUs reaching threshold */
  564. A_UINT32 seq_min_msdu_repost_stop;
  565. /* Num of times sequence terminated due to no TXOP available */
  566. A_UINT32 seq_txop_repost_stop;
  567. /* Num of times the next sequence got cancelled */
  568. A_UINT32 next_seq_cancel;
  569. /* Num of times fes offset was misaligned */
  570. A_UINT32 fes_offsets_err_cnt;
  571. /* Num of times peer blacklisted for MU-MIMO transmission */
  572. A_UINT32 num_mu_peer_blacklisted;
  573. /* Num of times mu_ofdma seq posted */
  574. A_UINT32 mu_ofdma_seq_posted;
  575. /* Num of times UL MU MIMO seq posted */
  576. A_UINT32 ul_mumimo_seq_posted;
  577. /* Num of times UL OFDMA seq posted */
  578. A_UINT32 ul_ofdma_seq_posted;
  579. /* Num of times Thermal module suspended scheduler */
  580. A_UINT32 thermal_suspend_cnt;
  581. /* Num of times DFS module suspended scheduler */
  582. A_UINT32 dfs_suspend_cnt;
  583. /* Num of times TX abort module suspended scheduler */
  584. A_UINT32 tx_abort_suspend_cnt;
  585. /* tgt_specific_opaque_txq_suspend_info:
  586. * This field is a target-specifc bit mask of suspended PPDU tx queues.
  587. * Since the bit mask definition is different for different targets,
  588. * this field is not meant for general use, but rather for debugging use.
  589. */
  590. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  591. /* Last SCHEDULER suspend reason
  592. * 1 -> Thermal Module
  593. * 2 -> DFS Module
  594. * 3 -> Tx Abort Module
  595. */
  596. A_UINT32 last_suspend_reason;
  597. } htt_tx_pdev_stats_cmn_tlv;
  598. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  599. /* NOTE: Variable length TLV, use length spec to infer array size */
  600. typedef struct {
  601. htt_tlv_hdr_t tlv_hdr;
  602. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  603. } htt_tx_pdev_stats_urrn_tlv_v;
  604. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  605. /* NOTE: Variable length TLV, use length spec to infer array size */
  606. typedef struct {
  607. htt_tlv_hdr_t tlv_hdr;
  608. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  609. } htt_tx_pdev_stats_flush_tlv_v;
  610. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  611. /* NOTE: Variable length TLV, use length spec to infer array size */
  612. typedef struct {
  613. htt_tlv_hdr_t tlv_hdr;
  614. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  615. } htt_tx_pdev_stats_sifs_tlv_v;
  616. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  617. /* NOTE: Variable length TLV, use length spec to infer array size */
  618. typedef struct {
  619. htt_tlv_hdr_t tlv_hdr;
  620. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  621. } htt_tx_pdev_stats_phy_err_tlv_v;
  622. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  623. /* NOTE: Variable length TLV, use length spec to infer array size */
  624. typedef struct {
  625. htt_tlv_hdr_t tlv_hdr;
  626. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  627. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  628. typedef struct {
  629. htt_tlv_hdr_t tlv_hdr;
  630. A_UINT32 num_data_ppdus_legacy_su;
  631. A_UINT32 num_data_ppdus_ac_su;
  632. A_UINT32 num_data_ppdus_ax_su;
  633. A_UINT32 num_data_ppdus_ac_su_txbf;
  634. A_UINT32 num_data_ppdus_ax_su_txbf;
  635. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  636. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  637. /* NOTE: Variable length TLV, use length spec to infer array size .
  638. *
  639. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  640. * The tries here is the count of the MPDUS within a PPDU that the
  641. * HW had attempted to transmit on air, for the HWSCH Schedule
  642. * command submitted by FW.It is not the retry attempts.
  643. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  644. * 10 bins in this histogram. They are defined in FW using the
  645. * following macros
  646. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  647. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  648. *
  649. */
  650. typedef struct {
  651. htt_tlv_hdr_t tlv_hdr;
  652. A_UINT32 hist_bin_size;
  653. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  654. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  655. typedef struct {
  656. htt_tlv_hdr_t tlv_hdr;
  657. /* Num MGMT MPDU transmitted by the target */
  658. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  659. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  660. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  661. * TLV_TAGS:
  662. * - HTT_STATS_TX_PDEV_CMN_TAG
  663. * - HTT_STATS_TX_PDEV_URRN_TAG
  664. * - HTT_STATS_TX_PDEV_SIFS_TAG
  665. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  666. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  667. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  668. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  669. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  670. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  671. */
  672. /* NOTE:
  673. * This structure is for documentation, and cannot be safely used directly.
  674. * Instead, use the constituent TLV structures to fill/parse.
  675. */
  676. typedef struct _htt_tx_pdev_stats {
  677. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  678. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  679. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  680. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  681. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  682. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  683. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  684. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  685. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  686. } htt_tx_pdev_stats_t;
  687. /* == SOC ERROR STATS == */
  688. /* =============== PDEV ERROR STATS ============== */
  689. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  690. typedef struct {
  691. htt_tlv_hdr_t tlv_hdr;
  692. /* Stored as little endian */
  693. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  694. A_UINT32 mask;
  695. A_UINT32 count;
  696. } htt_hw_stats_intr_misc_tlv;
  697. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  698. typedef struct {
  699. htt_tlv_hdr_t tlv_hdr;
  700. /* Stored as little endian */
  701. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  702. A_UINT32 count;
  703. } htt_hw_stats_wd_timeout_tlv;
  704. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  705. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  706. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  707. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  708. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  709. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  710. do { \
  711. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  712. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  713. } while (0)
  714. typedef struct {
  715. htt_tlv_hdr_t tlv_hdr;
  716. /* BIT [ 7 : 0] :- mac_id
  717. * BIT [31 : 8] :- reserved
  718. */
  719. A_UINT32 mac_id__word;
  720. A_UINT32 tx_abort;
  721. A_UINT32 tx_abort_fail_count;
  722. A_UINT32 rx_abort;
  723. A_UINT32 rx_abort_fail_count;
  724. A_UINT32 warm_reset;
  725. A_UINT32 cold_reset;
  726. A_UINT32 tx_flush;
  727. A_UINT32 tx_glb_reset;
  728. A_UINT32 tx_txq_reset;
  729. A_UINT32 rx_timeout_reset;
  730. A_UINT32 mac_cold_reset_restore_cal;
  731. A_UINT32 mac_cold_reset;
  732. A_UINT32 mac_warm_reset;
  733. A_UINT32 mac_only_reset;
  734. A_UINT32 phy_warm_reset;
  735. A_UINT32 phy_warm_reset_ucode_trig;
  736. A_UINT32 mac_warm_reset_restore_cal;
  737. A_UINT32 mac_sfm_reset;
  738. A_UINT32 phy_warm_reset_m3_ssr;
  739. A_UINT32 phy_warm_reset_reason_phy_m3;
  740. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  741. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  742. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  743. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  744. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  745. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  746. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  747. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  748. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  749. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  750. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  751. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  752. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  753. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  754. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  755. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  756. A_UINT32 fw_rx_rings_reset;
  757. } htt_hw_stats_pdev_errs_tlv;
  758. typedef struct {
  759. htt_tlv_hdr_t tlv_hdr;
  760. /* BIT [ 7 : 0] :- mac_id
  761. * BIT [31 : 8] :- reserved
  762. */
  763. A_UINT32 mac_id__word;
  764. A_UINT32 last_unpause_ppdu_id;
  765. A_UINT32 hwsch_unpause_wait_tqm_write;
  766. A_UINT32 hwsch_dummy_tlv_skipped;
  767. A_UINT32 hwsch_misaligned_offset_received;
  768. A_UINT32 hwsch_reset_count;
  769. A_UINT32 hwsch_dev_reset_war;
  770. A_UINT32 hwsch_delayed_pause;
  771. A_UINT32 hwsch_long_delayed_pause;
  772. A_UINT32 sch_rx_ppdu_no_response;
  773. A_UINT32 sch_selfgen_response;
  774. A_UINT32 sch_rx_sifs_resp_trigger;
  775. } htt_hw_stats_whal_tx_tlv;
  776. typedef struct {
  777. htt_tlv_hdr_t tlv_hdr;
  778. /* BIT [ 7 : 0] :- mac_id
  779. * BIT [31 : 8] :- reserved
  780. */
  781. union {
  782. struct {
  783. A_UINT32 mac_id: 8,
  784. reserved: 24;
  785. };
  786. A_UINT32 mac_id__word;
  787. };
  788. /*
  789. * hw_wars is a variable-length array, with each element counting
  790. * the number of occurrences of the corresponding type of HW WAR.
  791. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  792. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  793. * The target has an internal HW WAR mapping that it uses to keep
  794. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  795. */
  796. A_UINT32 hw_wars[1/*or more*/];
  797. } htt_hw_war_stats_tlv;
  798. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  799. * TLV_TAGS:
  800. * - HTT_STATS_HW_PDEV_ERRS_TAG
  801. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  802. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  803. * - HTT_STATS_WHAL_TX_TAG
  804. * - HTT_STATS_HW_WAR_TAG
  805. */
  806. /* NOTE:
  807. * This structure is for documentation, and cannot be safely used directly.
  808. * Instead, use the constituent TLV structures to fill/parse.
  809. */
  810. typedef struct _htt_pdev_err_stats {
  811. htt_hw_stats_pdev_errs_tlv pdev_errs;
  812. htt_hw_stats_intr_misc_tlv misc_stats[1];
  813. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  814. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  815. htt_hw_war_stats_tlv hw_war;
  816. } htt_hw_err_stats_t;
  817. /* ============ PEER STATS ============ */
  818. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  819. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  820. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  821. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  822. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  823. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  824. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  825. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  826. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  827. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  828. do { \
  829. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  830. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  831. } while (0)
  832. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  833. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  834. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  835. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  836. do { \
  837. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  838. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  839. } while (0)
  840. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  841. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  842. HTT_MSDU_FLOW_STATS_DROP_S)
  843. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  844. do { \
  845. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  846. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  847. } while (0)
  848. typedef struct _htt_msdu_flow_stats_tlv {
  849. htt_tlv_hdr_t tlv_hdr;
  850. A_UINT32 last_update_timestamp;
  851. A_UINT32 last_add_timestamp;
  852. A_UINT32 last_remove_timestamp;
  853. A_UINT32 total_processed_msdu_count;
  854. A_UINT32 cur_msdu_count_in_flowq;
  855. A_UINT32 sw_peer_id; /* This will help to find which peer_id is stuck state */
  856. /* BIT [15 : 0] :- tx_flow_number
  857. * BIT [19 : 16] :- tid_num
  858. * BIT [20 : 20] :- drop_rule
  859. * BIT [31 : 21] :- reserved
  860. */
  861. A_UINT32 tx_flow_no__tid_num__drop_rule;
  862. A_UINT32 last_cycle_enqueue_count;
  863. A_UINT32 last_cycle_dequeue_count;
  864. A_UINT32 last_cycle_drop_count;
  865. /* BIT [15 : 0] :- current_drop_th
  866. * BIT [31 : 16] :- reserved
  867. */
  868. A_UINT32 current_drop_th;
  869. } htt_msdu_flow_stats_tlv;
  870. #define MAX_HTT_TID_NAME 8
  871. /* DWORD sw_peer_id__tid_num */
  872. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  873. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  874. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  875. #define HTT_TX_TID_STATS_TID_NUM_S 16
  876. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  877. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  878. HTT_TX_TID_STATS_SW_PEER_ID_S)
  879. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  880. do { \
  881. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  882. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  883. } while (0)
  884. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  885. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  886. HTT_TX_TID_STATS_TID_NUM_S)
  887. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  888. do { \
  889. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  890. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  891. } while (0)
  892. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  893. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  894. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  895. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  896. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  897. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  898. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  899. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  900. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  901. do { \
  902. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  903. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  904. } while (0)
  905. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  906. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  907. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  908. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  909. do { \
  910. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  911. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  912. } while (0)
  913. /* Tidq stats */
  914. typedef struct _htt_tx_tid_stats_tlv {
  915. htt_tlv_hdr_t tlv_hdr;
  916. /* Stored as little endian */
  917. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  918. /* BIT [15 : 0] :- sw_peer_id
  919. * BIT [31 : 16] :- tid_num
  920. */
  921. A_UINT32 sw_peer_id__tid_num;
  922. /* BIT [ 7 : 0] :- num_sched_pending
  923. * BIT [15 : 8] :- num_ppdu_in_hwq
  924. * BIT [31 : 16] :- reserved
  925. */
  926. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  927. A_UINT32 tid_flags;
  928. /* per tid # of hw_queued ppdu.*/
  929. A_UINT32 hw_queued;
  930. /* number of per tid successful PPDU. */
  931. A_UINT32 hw_reaped;
  932. /* per tid Num MPDUs filtered by HW */
  933. A_UINT32 mpdus_hw_filter;
  934. A_UINT32 qdepth_bytes;
  935. A_UINT32 qdepth_num_msdu;
  936. A_UINT32 qdepth_num_mpdu;
  937. A_UINT32 last_scheduled_tsmp;
  938. A_UINT32 pause_module_id;
  939. A_UINT32 block_module_id;
  940. /* tid tx airtime in sec */
  941. A_UINT32 tid_tx_airtime;
  942. } htt_tx_tid_stats_tlv;
  943. /* Tidq stats */
  944. typedef struct _htt_tx_tid_stats_v1_tlv {
  945. htt_tlv_hdr_t tlv_hdr;
  946. /* Stored as little endian */
  947. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  948. /* BIT [15 : 0] :- sw_peer_id
  949. * BIT [31 : 16] :- tid_num
  950. */
  951. A_UINT32 sw_peer_id__tid_num;
  952. /* BIT [ 7 : 0] :- num_sched_pending
  953. * BIT [15 : 8] :- num_ppdu_in_hwq
  954. * BIT [31 : 16] :- reserved
  955. */
  956. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  957. A_UINT32 tid_flags;
  958. /* Max qdepth in bytes reached by this tid*/
  959. A_UINT32 max_qdepth_bytes;
  960. /* number of msdus qdepth reached max */
  961. A_UINT32 max_qdepth_n_msdus;
  962. /* Made reserved this field */
  963. A_UINT32 rsvd;
  964. A_UINT32 qdepth_bytes;
  965. A_UINT32 qdepth_num_msdu;
  966. A_UINT32 qdepth_num_mpdu;
  967. A_UINT32 last_scheduled_tsmp;
  968. A_UINT32 pause_module_id;
  969. A_UINT32 block_module_id;
  970. /* tid tx airtime in sec */
  971. A_UINT32 tid_tx_airtime;
  972. A_UINT32 allow_n_flags;
  973. /* BIT [15 : 0] :- sendn_frms_allowed
  974. * BIT [31 : 16] :- reserved
  975. */
  976. A_UINT32 sendn_frms_allowed;
  977. } htt_tx_tid_stats_v1_tlv;
  978. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  979. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  980. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  981. #define HTT_RX_TID_STATS_TID_NUM_S 16
  982. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  983. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  984. HTT_RX_TID_STATS_SW_PEER_ID_S)
  985. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  986. do { \
  987. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  988. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  989. } while (0)
  990. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  991. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  992. HTT_RX_TID_STATS_TID_NUM_S)
  993. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  994. do { \
  995. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  996. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  997. } while (0)
  998. typedef struct _htt_rx_tid_stats_tlv {
  999. htt_tlv_hdr_t tlv_hdr;
  1000. /* BIT [15 : 0] : sw_peer_id
  1001. * BIT [31 : 16] : tid_num
  1002. */
  1003. A_UINT32 sw_peer_id__tid_num;
  1004. /* Stored as little endian */
  1005. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1006. /* dup_in_reorder not collected per tid for now,
  1007. as there is no wal_peer back ptr in data rx peer. */
  1008. A_UINT32 dup_in_reorder;
  1009. A_UINT32 dup_past_outside_window;
  1010. A_UINT32 dup_past_within_window;
  1011. /* Number of per tid MSDUs with flag of decrypt_err */
  1012. A_UINT32 rxdesc_err_decrypt;
  1013. /* tid rx airtime in sec */
  1014. A_UINT32 tid_rx_airtime;
  1015. } htt_rx_tid_stats_tlv;
  1016. #define HTT_MAX_COUNTER_NAME 8
  1017. typedef struct {
  1018. htt_tlv_hdr_t tlv_hdr;
  1019. /* Stored as little endian */
  1020. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1021. A_UINT32 count;
  1022. } htt_counter_tlv;
  1023. typedef struct {
  1024. htt_tlv_hdr_t tlv_hdr;
  1025. /* Number of rx ppdu. */
  1026. A_UINT32 ppdu_cnt;
  1027. /* Number of rx mpdu. */
  1028. A_UINT32 mpdu_cnt;
  1029. /* Number of rx msdu */
  1030. A_UINT32 msdu_cnt;
  1031. /* Pause bitmap */
  1032. A_UINT32 pause_bitmap;
  1033. /* Block bitmap */
  1034. A_UINT32 block_bitmap;
  1035. /* Current timestamp */
  1036. A_UINT32 current_timestamp;
  1037. /* Peer cumulative tx airtime in sec */
  1038. A_UINT32 peer_tx_airtime;
  1039. /* Peer cumulative rx airtime in sec */
  1040. A_UINT32 peer_rx_airtime;
  1041. /* Peer current rssi in dBm */
  1042. A_INT32 rssi;
  1043. /* Total enqueued, dequeued and dropped msdu's for peer */
  1044. A_UINT32 peer_enqueued_count_low;
  1045. A_UINT32 peer_enqueued_count_high;
  1046. A_UINT32 peer_dequeued_count_low;
  1047. A_UINT32 peer_dequeued_count_high;
  1048. A_UINT32 peer_dropped_count_low;
  1049. A_UINT32 peer_dropped_count_high;
  1050. /* Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1051. A_UINT32 ppdu_transmitted_bytes_low;
  1052. A_UINT32 ppdu_transmitted_bytes_high;
  1053. A_UINT32 peer_ttl_removed_count;
  1054. /* inactive_time
  1055. * Running duration of the time since last tx/rx activity by this peer,
  1056. * units = seconds.
  1057. * If the peer is currently active, this inactive_time will be 0x0.
  1058. */
  1059. A_UINT32 inactive_time;
  1060. /* Number of MPDUs dropped after max retries */
  1061. A_UINT32 remove_mpdus_max_retries;
  1062. } htt_peer_stats_cmn_tlv;
  1063. typedef struct {
  1064. htt_tlv_hdr_t tlv_hdr;
  1065. /* This enum type of HTT_PEER_TYPE */
  1066. A_UINT32 peer_type;
  1067. A_UINT32 sw_peer_id;
  1068. /* BIT [7 : 0] :- vdev_id
  1069. * BIT [15 : 8] :- pdev_id
  1070. * BIT [31 : 16] :- ast_indx
  1071. */
  1072. A_UINT32 vdev_pdev_ast_idx;
  1073. htt_mac_addr mac_addr;
  1074. A_UINT32 peer_flags;
  1075. A_UINT32 qpeer_flags;
  1076. } htt_peer_details_tlv;
  1077. typedef enum {
  1078. HTT_STATS_PREAM_OFDM,
  1079. HTT_STATS_PREAM_CCK,
  1080. HTT_STATS_PREAM_HT,
  1081. HTT_STATS_PREAM_VHT,
  1082. HTT_STATS_PREAM_HE,
  1083. HTT_STATS_PREAM_EHT,
  1084. HTT_STATS_PREAM_RSVD1,
  1085. HTT_STATS_PREAM_COUNT,
  1086. } HTT_STATS_PREAM_TYPE;
  1087. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1088. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1089. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1090. * GI Index 0: WHAL_GI_800
  1091. * GI Index 1: WHAL_GI_400
  1092. * GI Index 2: WHAL_GI_1600
  1093. * GI Index 3: WHAL_GI_3200
  1094. */
  1095. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1096. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1097. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1098. * bw index 0: rssi_pri20_chain0
  1099. * bw index 1: rssi_ext20_chain0
  1100. * bw index 2: rssi_ext40_low20_chain0
  1101. * bw index 3: rssi_ext40_high20_chain0
  1102. */
  1103. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1104. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1105. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1106. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1107. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1108. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1109. */
  1110. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1111. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1112. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1113. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1114. typedef struct _htt_tx_peer_rate_stats_tlv {
  1115. htt_tlv_hdr_t tlv_hdr;
  1116. /* Number of tx ldpc packets */
  1117. A_UINT32 tx_ldpc;
  1118. /* Number of tx rts packets */
  1119. A_UINT32 rts_cnt;
  1120. /* RSSI value of last ack packet (units = dB above noise floor) */
  1121. A_UINT32 ack_rssi;
  1122. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1123. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1124. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1125. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1126. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1127. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1128. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1129. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  1130. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1131. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1132. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1133. /* Stats for MCS 12/13 */
  1134. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1135. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1136. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1137. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1138. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1139. } htt_tx_peer_rate_stats_tlv;
  1140. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1141. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1142. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1143. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1144. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1145. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1146. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1147. typedef struct _htt_rx_peer_rate_stats_tlv {
  1148. htt_tlv_hdr_t tlv_hdr;
  1149. A_UINT32 nsts;
  1150. /* Number of rx ldpc packets */
  1151. A_UINT32 rx_ldpc;
  1152. /* Number of rx rts packets */
  1153. A_UINT32 rts_cnt;
  1154. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  1155. A_UINT32 rssi_data; /* units = dB above noise floor */
  1156. A_UINT32 rssi_comb; /* units = dB above noise floor */
  1157. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1158. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1159. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1160. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1161. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1162. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1163. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  1164. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  1165. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1166. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  1167. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  1168. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  1169. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  1170. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1171. /* per_chain_rssi_pkt_type:
  1172. * This field shows what type of rx frame the per-chain RSSI was computed
  1173. * on, by recording the frame type and sub-type as bit-fields within this
  1174. * field:
  1175. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1176. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1177. * BIT [31 : 8] :- Reserved
  1178. */
  1179. A_UINT32 per_chain_rssi_pkt_type;
  1180. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1181. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  1182. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  1183. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  1184. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  1185. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  1186. /* Stats for MCS 12/13 */
  1187. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1188. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1189. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1190. } htt_rx_peer_rate_stats_tlv;
  1191. typedef enum {
  1192. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1193. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1194. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1195. } htt_peer_stats_req_mode_t;
  1196. typedef enum {
  1197. HTT_PEER_STATS_CMN_TLV = 0,
  1198. HTT_PEER_DETAILS_TLV = 1,
  1199. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1200. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1201. HTT_TX_TID_STATS_TLV = 4,
  1202. HTT_RX_TID_STATS_TLV = 5,
  1203. HTT_MSDU_FLOW_STATS_TLV = 6,
  1204. HTT_PEER_SCHED_STATS_TLV = 7,
  1205. HTT_PEER_STATS_MAX_TLV = 31,
  1206. } htt_peer_stats_tlv_enum;
  1207. typedef struct {
  1208. htt_tlv_hdr_t tlv_hdr;
  1209. A_UINT32 peer_id;
  1210. /* Num of DL schedules for peer */
  1211. A_UINT32 num_sched_dl;
  1212. /* Num od UL schedules for peer */
  1213. A_UINT32 num_sched_ul;
  1214. /* Peer TX time */
  1215. A_UINT32 peer_tx_active_dur_us_low;
  1216. A_UINT32 peer_tx_active_dur_us_high;
  1217. /* Peer RX time */
  1218. A_UINT32 peer_rx_active_dur_us_low;
  1219. A_UINT32 peer_rx_active_dur_us_high;
  1220. A_UINT32 peer_curr_rate_kbps;
  1221. } htt_peer_sched_stats_tlv;
  1222. /* config_param0 */
  1223. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1224. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1225. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1226. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1227. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1228. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1229. do { \
  1230. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1231. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1232. } while (0)
  1233. /* DEPRECATED
  1234. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1235. * as an alias for the corrected macro name.
  1236. * If/when all references to the old name are removed, the definition of
  1237. * the old name will also be removed.
  1238. */
  1239. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1240. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1241. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1242. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1243. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1244. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1245. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1246. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1247. do { \
  1248. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1249. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1250. } while (0)
  1251. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1252. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1253. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1254. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1255. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1256. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1257. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1258. do { \
  1259. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1260. } while (0)
  1261. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1262. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1263. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1264. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1265. do { \
  1266. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1267. } while (0)
  1268. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1269. * TLV_TAGS:
  1270. * - HTT_STATS_PEER_STATS_CMN_TAG
  1271. * - HTT_STATS_PEER_DETAILS_TAG
  1272. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1273. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1274. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1275. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1276. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1277. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1278. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1279. */
  1280. /* NOTE:
  1281. * This structure is for documentation, and cannot be safely used directly.
  1282. * Instead, use the constituent TLV structures to fill/parse.
  1283. */
  1284. typedef struct _htt_peer_stats {
  1285. htt_peer_stats_cmn_tlv cmn_tlv;
  1286. htt_peer_details_tlv peer_details;
  1287. /* from g_rate_info_stats */
  1288. htt_tx_peer_rate_stats_tlv tx_rate;
  1289. htt_rx_peer_rate_stats_tlv rx_rate;
  1290. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1291. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1292. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1293. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1294. htt_peer_sched_stats_tlv peer_sched_stats;
  1295. } htt_peer_stats_t;
  1296. /* =========== ACTIVE PEER LIST ========== */
  1297. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1298. * TLV_TAGS:
  1299. * - HTT_STATS_PEER_DETAILS_TAG
  1300. */
  1301. /* NOTE:
  1302. * This structure is for documentation, and cannot be safely used directly.
  1303. * Instead, use the constituent TLV structures to fill/parse.
  1304. */
  1305. typedef struct {
  1306. htt_peer_details_tlv peer_details[1];
  1307. } htt_active_peer_details_list_t;
  1308. /* =========== MUMIMO HWQ stats =========== */
  1309. /* MU MIMO stats per hwQ */
  1310. typedef struct {
  1311. htt_tlv_hdr_t tlv_hdr;
  1312. A_UINT32 mu_mimo_sch_posted; /* number of MU MIMO schedules posted to HW */
  1313. A_UINT32 mu_mimo_sch_failed; /* number of MU MIMO schedules failed to post */
  1314. A_UINT32 mu_mimo_ppdu_posted; /* number of MU MIMO PPDUs posted to HW */
  1315. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1316. typedef struct {
  1317. htt_tlv_hdr_t tlv_hdr;
  1318. A_UINT32 mu_mimo_mpdus_queued_usr; /* 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1319. A_UINT32 mu_mimo_mpdus_tried_usr; /* 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1320. A_UINT32 mu_mimo_mpdus_failed_usr; /* 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1321. A_UINT32 mu_mimo_mpdus_requeued_usr; /* 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1322. A_UINT32 mu_mimo_err_no_ba_usr; /* 11AC DL MU MIMO BA not receieved, per user */
  1323. A_UINT32 mu_mimo_mpdu_underrun_usr; /* 11AC DL MU MIMO mpdu underrun encountered, per user */
  1324. A_UINT32 mu_mimo_ampdu_underrun_usr; /* 11AC DL MU MIMO ampdu underrun encountered, per user */
  1325. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1326. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1327. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1328. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1329. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1330. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1331. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1332. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1333. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1334. do { \
  1335. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1336. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1337. } while (0)
  1338. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1339. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1340. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1341. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1342. do { \
  1343. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1344. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1345. } while (0)
  1346. typedef struct {
  1347. htt_tlv_hdr_t tlv_hdr;
  1348. /* BIT [ 7 : 0] :- mac_id
  1349. * BIT [15 : 8] :- hwq_id
  1350. * BIT [31 : 16] :- reserved
  1351. */
  1352. A_UINT32 mac_id__hwq_id__word;
  1353. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1354. /* NOTE:
  1355. * This structure is for documentation, and cannot be safely used directly.
  1356. * Instead, use the constituent TLV structures to fill/parse.
  1357. */
  1358. typedef struct {
  1359. struct _hwq_mu_mimo_stats {
  1360. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1361. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1362. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_TX_MAX_NUM_USERS */
  1363. } hwq[1];
  1364. } htt_tx_hwq_mu_mimo_stats_t;
  1365. /* == TX HWQ STATS == */
  1366. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1367. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1368. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1369. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1370. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1371. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1372. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1373. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1374. do { \
  1375. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1376. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1377. } while (0)
  1378. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1379. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1380. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1381. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1382. do { \
  1383. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1384. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1385. } while (0)
  1386. typedef struct {
  1387. htt_tlv_hdr_t tlv_hdr;
  1388. /* BIT [ 7 : 0] :- mac_id
  1389. * BIT [15 : 8] :- hwq_id
  1390. * BIT [31 : 16] :- reserved
  1391. */
  1392. A_UINT32 mac_id__hwq_id__word;
  1393. /* PPDU level stats */
  1394. A_UINT32 xretry; /* Number of times ack is failed for the PPDU scheduled on this txQ */
  1395. A_UINT32 underrun_cnt; /* Number of times sched cmd status reported mpdu underrun */
  1396. A_UINT32 flush_cnt; /* Number of times sched cmd is flushed */
  1397. A_UINT32 filt_cnt; /* Number of times sched cmd is filtered */
  1398. A_UINT32 null_mpdu_bmap; /* Number of times HWSCH uploaded null mpdu bitmap */
  1399. A_UINT32 user_ack_failure; /* Number of time user ack or ba tlv is not seen on FES ring where it is expected to be */
  1400. A_UINT32 ack_tlv_proc; /* Number of times TQM processed ack tlv received from HWSCH */
  1401. A_UINT32 sched_id_proc; /* Cache latest processed scheduler ID received from ack ba tlv */
  1402. A_UINT32 null_mpdu_tx_count; /* Number of times TxPCU reported mpdus transmitted for a user is zero */
  1403. A_UINT32 mpdu_bmap_not_recvd; /* Number of times SW did not see any mpdu info bitmap tlv on FES status ring */
  1404. /* Selfgen stats per hwQ */
  1405. A_UINT32 num_bar; /* Number of SU/MU BAR frames posted to hwQ */
  1406. A_UINT32 rts; /* Number of RTS frames posted to hwQ */
  1407. A_UINT32 cts2self; /* Number of cts2self frames posted to hwQ */
  1408. A_UINT32 qos_null; /* Number of qos null frames posted to hwQ */
  1409. /* MPDU level stats */
  1410. A_UINT32 mpdu_tried_cnt; /* mpdus tried Tx by HWSCH/TQM */
  1411. A_UINT32 mpdu_queued_cnt; /* mpdus queued to HWSCH */
  1412. A_UINT32 mpdu_ack_fail_cnt; /* mpdus tried but ack was not received */
  1413. A_UINT32 mpdu_filt_cnt; /* This will include sched cmd flush and time based discard */
  1414. A_UINT32 false_mpdu_ack_count; /* Number of MPDUs for which ACK was sucessful but no Tx happened */
  1415. A_UINT32 txq_timeout; /* Number of times txq timeout happened */
  1416. } htt_tx_hwq_stats_cmn_tlv;
  1417. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1418. (sizeof(A_UINT32) * (_num_elems)))
  1419. /* NOTE: Variable length TLV, use length spec to infer array size */
  1420. typedef struct {
  1421. htt_tlv_hdr_t tlv_hdr;
  1422. A_UINT32 hist_intvl;
  1423. /* histogram of ppdu post to hwsch - > cmd status received */
  1424. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1425. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1426. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1427. /* NOTE: Variable length TLV, use length spec to infer array size */
  1428. typedef struct {
  1429. htt_tlv_hdr_t tlv_hdr;
  1430. /* Histogram of sched cmd result */
  1431. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1432. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1433. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1434. /* NOTE: Variable length TLV, use length spec to infer array size */
  1435. typedef struct {
  1436. htt_tlv_hdr_t tlv_hdr;
  1437. /* Histogram of various pause conitions */
  1438. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1439. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1440. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1441. /* NOTE: Variable length TLV, use length spec to infer array size */
  1442. typedef struct {
  1443. htt_tlv_hdr_t tlv_hdr;
  1444. /* Histogram of number of user fes result */
  1445. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1446. } htt_tx_hwq_fes_result_stats_tlv_v;
  1447. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1448. /* NOTE: Variable length TLV, use length spec to infer array size
  1449. *
  1450. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1451. * The tries here is the count of the MPDUS within a PPDU that the HW
  1452. * had attempted to transmit on air, for the HWSCH Schedule command
  1453. * submitted by FW in this HWQ .It is not the retry attempts. The
  1454. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1455. * in this histogram.
  1456. * they are defined in FW using the following macros
  1457. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1458. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1459. *
  1460. * */
  1461. typedef struct {
  1462. htt_tlv_hdr_t tlv_hdr;
  1463. A_UINT32 hist_bin_size;
  1464. /* Histogram of number of mpdus on tried mpdu */
  1465. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1466. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1467. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1468. /* NOTE: Variable length TLV, use length spec to infer array size
  1469. *
  1470. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1471. * completing the burst, we identify the txop used in the burst and
  1472. * incr the corresponding bin.
  1473. * Each bin represents 1ms & we have 10 bins in this histogram.
  1474. * they are deined in FW using the following macros
  1475. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1476. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1477. *
  1478. * */
  1479. typedef struct {
  1480. htt_tlv_hdr_t tlv_hdr;
  1481. /* Histogram of txop used cnt */
  1482. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1483. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1484. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1485. * TLV_TAGS:
  1486. * - HTT_STATS_STRING_TAG
  1487. * - HTT_STATS_TX_HWQ_CMN_TAG
  1488. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1489. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1490. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1491. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1492. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1493. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1494. */
  1495. /* NOTE:
  1496. * This structure is for documentation, and cannot be safely used directly.
  1497. * Instead, use the constituent TLV structures to fill/parse.
  1498. * General HWQ stats Mechanism:
  1499. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1500. * for all the HWQ requested. & the FW send the buffer to host. In the
  1501. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1502. * HWQ distinctly.
  1503. */
  1504. typedef struct _htt_tx_hwq_stats {
  1505. htt_stats_string_tlv hwq_str_tlv;
  1506. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1507. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1508. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1509. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1510. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1511. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1512. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1513. } htt_tx_hwq_stats_t;
  1514. /* == TX SELFGEN STATS == */
  1515. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1516. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1517. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1518. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1519. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1520. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1521. do { \
  1522. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1523. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1524. } while (0)
  1525. typedef enum {
  1526. HTT_TXERR_NONE,
  1527. HTT_TXERR_RESP, /* response timeout, mismatch,
  1528. * BW mismatch, mimo ctrl mismatch,
  1529. * CRC error.. */
  1530. HTT_TXERR_FILT, /* blocked by tx filtering */
  1531. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1532. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1533. HTT_TXERR_RESERVED1,
  1534. HTT_TXERR_RESERVED2,
  1535. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1536. HTT_TXERR_INVALID = 0xff,
  1537. } htt_tx_err_status_t;
  1538. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1539. typedef enum {
  1540. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1541. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1542. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1543. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1544. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1545. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1546. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1547. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1548. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1549. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1550. } htt_tx_selfgen_sch_tsflag_error_stats;
  1551. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1552. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1553. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1554. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1555. typedef struct {
  1556. htt_tlv_hdr_t tlv_hdr;
  1557. /* BIT [ 7 : 0] :- mac_id
  1558. * BIT [31 : 8] :- reserved
  1559. */
  1560. A_UINT32 mac_id__word;
  1561. A_UINT32 su_bar; /* BAR sent out for SU transmission */
  1562. A_UINT32 rts; /* SW generated RTS frame sent */
  1563. A_UINT32 cts2self; /* SW generated CTS-to-self frame sent */
  1564. A_UINT32 qos_null; /* SW generated QOS NULL frame sent */
  1565. A_UINT32 delayed_bar_1; /* BAR sent for MU user 1 */
  1566. A_UINT32 delayed_bar_2; /* BAR sent for MU user 2 */
  1567. A_UINT32 delayed_bar_3; /* BAR sent for MU user 3 */
  1568. A_UINT32 delayed_bar_4; /* BAR sent for MU user 4 */
  1569. A_UINT32 delayed_bar_5; /* BAR sent for MU user 5 */
  1570. A_UINT32 delayed_bar_6; /* BAR sent for MU user 6 */
  1571. A_UINT32 delayed_bar_7; /* BAR sent for MU user 7 */
  1572. A_UINT32 bar_with_tqm_head_seq_num;
  1573. A_UINT32 bar_with_tid_seq_num;
  1574. A_UINT32 su_sw_rts_queued; /* SW generated RTS frame queued to the HW */
  1575. A_UINT32 su_sw_rts_tried; /* SW generated RTS frame sent over the air */
  1576. A_UINT32 su_sw_rts_err; /* SW generated RTS frame completed with error */
  1577. A_UINT32 su_sw_rts_flushed; /* SW generated RTS frame flushed */
  1578. A_UINT32 su_sw_rts_rcvd_cts_diff_bw; /* CTS (RTS response) received in different BW */
  1579. } htt_tx_selfgen_cmn_stats_tlv;
  1580. typedef struct {
  1581. htt_tlv_hdr_t tlv_hdr;
  1582. A_UINT32 ac_su_ndpa; /* 11AC VHT SU NDPA frame sent over the air */
  1583. A_UINT32 ac_su_ndp; /* 11AC VHT SU NDP frame sent over the air */
  1584. A_UINT32 ac_mu_mimo_ndpa; /* 11AC VHT MU MIMO NDPA frame sent over the air */
  1585. A_UINT32 ac_mu_mimo_ndp; /* 11AC VHT MU MIMO NDP frame sent over the air */
  1586. A_UINT32 ac_mu_mimo_brpoll_1; /* 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1587. A_UINT32 ac_mu_mimo_brpoll_2; /* 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1588. A_UINT32 ac_mu_mimo_brpoll_3; /* 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1589. A_UINT32 ac_su_ndpa_queued; /* 11AC VHT SU NDPA frame queued to the HW */
  1590. A_UINT32 ac_su_ndp_queued; /* 11AC VHT SU NDP frame queued to the HW */
  1591. A_UINT32 ac_mu_mimo_ndpa_queued; /* 11AC VHT MU MIMO NDPA frame queued to the HW */
  1592. A_UINT32 ac_mu_mimo_ndp_queued; /* 11AC VHT MU MIMO NDP frame queued to the HW */
  1593. A_UINT32 ac_mu_mimo_brpoll_1_queued; /* 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1594. A_UINT32 ac_mu_mimo_brpoll_2_queued; /* 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1595. A_UINT32 ac_mu_mimo_brpoll_3_queued; /* 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1596. } htt_tx_selfgen_ac_stats_tlv;
  1597. typedef struct {
  1598. htt_tlv_hdr_t tlv_hdr;
  1599. A_UINT32 ax_su_ndpa; /* 11AX HE SU NDPA frame sent over the air */
  1600. A_UINT32 ax_su_ndp; /* 11AX HE NDP frame sent over the air */
  1601. A_UINT32 ax_mu_mimo_ndpa; /* 11AX HE MU MIMO NDPA frame sent over the air */
  1602. A_UINT32 ax_mu_mimo_ndp; /* 11AX HE MU MIMO NDP frame sent over the air */
  1603. union {
  1604. struct {
  1605. /* deprecated old names */
  1606. A_UINT32 ax_mu_mimo_brpoll_1;
  1607. A_UINT32 ax_mu_mimo_brpoll_2;
  1608. A_UINT32 ax_mu_mimo_brpoll_3;
  1609. A_UINT32 ax_mu_mimo_brpoll_4;
  1610. A_UINT32 ax_mu_mimo_brpoll_5;
  1611. A_UINT32 ax_mu_mimo_brpoll_6;
  1612. A_UINT32 ax_mu_mimo_brpoll_7;
  1613. };
  1614. /* 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1615. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1616. };
  1617. A_UINT32 ax_basic_trigger; /* 11AX HE MU Basic Trigger frame sent over the air */
  1618. A_UINT32 ax_bsr_trigger; /* 11AX HE MU BSRP Trigger frame sent over the air */
  1619. A_UINT32 ax_mu_bar_trigger; /* 11AX HE MU BAR Trigger frame sent over the air */
  1620. A_UINT32 ax_mu_rts_trigger; /* 11AX HE MU RTS Trigger frame sent over the air */
  1621. A_UINT32 ax_ulmumimo_trigger; /* 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1622. A_UINT32 ax_su_ndpa_queued; /* 11AX HE SU NDPA frame queued to the HW */
  1623. A_UINT32 ax_su_ndp_queued; /* 11AX HE SU NDP frame queued to the HW */
  1624. A_UINT32 ax_mu_mimo_ndpa_queued; /* 11AX HE MU MIMO NDPA frame queued to the HW */
  1625. A_UINT32 ax_mu_mimo_ndp_queued; /* 11AX HE MU MIMO NDP frame queued to the HW */
  1626. /* 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1627. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1628. /* 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 successfully sent over the air */
  1629. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1630. } htt_tx_selfgen_ax_stats_tlv;
  1631. typedef struct {
  1632. htt_tlv_hdr_t tlv_hdr;
  1633. /* 11AX HE OFDMA NDPA frame queued to the HW */
  1634. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1635. /* 11AX HE OFDMA NDPA frame sent over the air */
  1636. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1637. /* 11AX HE OFDMA NDPA frame flushed by HW */
  1638. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1639. /* 11AX HE OFDMA NDPA frame completed with error(s) */
  1640. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1641. } htt_txbf_ofdma_ndpa_stats_tlv;
  1642. typedef struct {
  1643. htt_tlv_hdr_t tlv_hdr;
  1644. /* 11AX HE OFDMA NDP frame queued to the HW */
  1645. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1646. /* 11AX HE OFDMA NDPA frame sent over the air */
  1647. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1648. /* 11AX HE OFDMA NDPA frame flushed by HW */
  1649. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1650. /* 11AX HE OFDMA NDPA frame completed with error(s) */
  1651. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1652. } htt_txbf_ofdma_ndp_stats_tlv;
  1653. typedef struct {
  1654. htt_tlv_hdr_t tlv_hdr;
  1655. /* 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  1656. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1657. /* 11AX HE OFDMA MU BRPOLL frame sent over the air */
  1658. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1659. /* 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  1660. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1661. /* 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  1662. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1663. /* Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  1664. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  1665. } htt_txbf_ofdma_brp_stats_tlv;
  1666. typedef struct {
  1667. htt_tlv_hdr_t tlv_hdr;
  1668. /* 11AX HE OFDMA PPDUs that were sent over the air with steering (TXBF + OFDMA) */
  1669. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1670. /* 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  1671. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1672. /* 11AX HE OFDMA number of users for which CBF prefetch was initiated to PHY HW during TX */
  1673. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1674. /* 11AX HE OFDMA number of users for which sounding was initiated during TX */
  1675. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1676. /* 11AX HE OFDMA number of users for which sounding was forced during TX */
  1677. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1678. } htt_txbf_ofdma_steer_stats_tlv;
  1679. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  1680. * TLV_TAGS:
  1681. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  1682. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  1683. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  1684. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  1685. */
  1686. /* NOTE:
  1687. * This structure is for documentation, and cannot be safely used directly.
  1688. * Instead, use the constituent TLV structures to fill/parse.
  1689. */
  1690. typedef struct {
  1691. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  1692. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  1693. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  1694. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  1695. } htt_tx_pdev_txbf_ofdma_stats_t;
  1696. typedef struct {
  1697. htt_tlv_hdr_t tlv_hdr;
  1698. A_UINT32 ac_su_ndp_err; /* 11AC VHT SU NDP frame completed with error(s) */
  1699. A_UINT32 ac_su_ndpa_err; /* 11AC VHT SU NDPA frame completed with error(s) */
  1700. A_UINT32 ac_mu_mimo_ndpa_err; /* 11AC VHT MU MIMO NDPA frame completed with error(s) */
  1701. A_UINT32 ac_mu_mimo_ndp_err; /* 11AC VHT MU MIMO NDP frame completed with error(s) */
  1702. A_UINT32 ac_mu_mimo_brp1_err; /* 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  1703. A_UINT32 ac_mu_mimo_brp2_err; /* 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  1704. A_UINT32 ac_mu_mimo_brp3_err; /* 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  1705. A_UINT32 ac_su_ndpa_flushed; /* 11AC VHT SU NDPA frame flushed by HW */
  1706. A_UINT32 ac_su_ndp_flushed; /* 11AC VHT SU NDP frame flushed by HW */
  1707. A_UINT32 ac_mu_mimo_ndpa_flushed; /* 11AC VHT MU MIMO NDPA frame flushed by HW */
  1708. A_UINT32 ac_mu_mimo_ndp_flushed; /* 11AC VHT MU MIMO NDP frame flushed by HW */
  1709. A_UINT32 ac_mu_mimo_brpoll1_flushed; /* 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  1710. A_UINT32 ac_mu_mimo_brpoll2_flushed; /* 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  1711. A_UINT32 ac_mu_mimo_brpoll3_flushed; /* 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  1712. } htt_tx_selfgen_ac_err_stats_tlv;
  1713. typedef struct {
  1714. htt_tlv_hdr_t tlv_hdr;
  1715. A_UINT32 ax_su_ndp_err; /* 11AX HE SU NDP frame completed with error(s) */
  1716. A_UINT32 ax_su_ndpa_err; /* 11AX HE SU NDPA frame completed with error(s) */
  1717. A_UINT32 ax_mu_mimo_ndpa_err; /* 11AX HE MU MIMO NDPA frame completed with error(s) */
  1718. A_UINT32 ax_mu_mimo_ndp_err; /* 11AX HE MU MIMO NDP frame completed with error(s) */
  1719. union {
  1720. struct {
  1721. /* deprecated old names */
  1722. A_UINT32 ax_mu_mimo_brp1_err;
  1723. A_UINT32 ax_mu_mimo_brp2_err;
  1724. A_UINT32 ax_mu_mimo_brp3_err;
  1725. A_UINT32 ax_mu_mimo_brp4_err;
  1726. A_UINT32 ax_mu_mimo_brp5_err;
  1727. A_UINT32 ax_mu_mimo_brp6_err;
  1728. A_UINT32 ax_mu_mimo_brp7_err;
  1729. };
  1730. /* 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  1731. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1732. };
  1733. A_UINT32 ax_basic_trigger_err; /* 11AX HE MU Basic Trigger frame completed with error(s) */
  1734. A_UINT32 ax_bsr_trigger_err; /* 11AX HE MU BSRP Trigger frame completed with error(s) */
  1735. A_UINT32 ax_mu_bar_trigger_err; /* 11AX HE MU BAR Trigger frame completed with error(s) */
  1736. A_UINT32 ax_mu_rts_trigger_err; /* 11AX HE MU RTS Trigger frame completed with error(s) */
  1737. A_UINT32 ax_ulmumimo_trigger_err; /* 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  1738. /* Number of CBF(s) received when 11AX HE MU MIMO BRPOLL frame completed with error(s) */
  1739. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1740. A_UINT32 ax_su_ndpa_flushed; /* 11AX HE SU NDPA frame flushed by HW */
  1741. A_UINT32 ax_su_ndp_flushed; /* 11AX HE SU NDP frame flushed by HW */
  1742. A_UINT32 ax_mu_mimo_ndpa_flushed; /* 11AX HE MU MIMO NDPA frame flushed by HW */
  1743. A_UINT32 ax_mu_mimo_ndp_flushed; /* 11AX HE MU MIMO NDP frame flushed by HW */
  1744. /* 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  1745. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1746. /* 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s) */
  1747. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1748. } htt_tx_selfgen_ax_err_stats_tlv;
  1749. /*
  1750. * Scheduler completion status reason code.
  1751. * (0) HTT_TXERR_NONE - No error (Success).
  1752. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  1753. * MIMO control mismatch, CRC error etc.
  1754. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  1755. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  1756. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  1757. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  1758. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  1759. */
  1760. /* Scheduler error code.
  1761. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  1762. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  1763. * filtered by HW.
  1764. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  1765. * error.
  1766. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  1767. * received with MIMO control mismatch.
  1768. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  1769. * BW mismatch.
  1770. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  1771. * frame even after maximum retries.
  1772. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  1773. * received outside RX window.
  1774. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  1775. * received by HW for queuing within SIFS interval.
  1776. */
  1777. typedef struct {
  1778. htt_tlv_hdr_t tlv_hdr;
  1779. /* 11AC VHT SU NDPA scheduler completion status reason code */
  1780. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1781. /* 11AC VHT SU NDP scheduler completion status reason code */
  1782. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1783. /* 11AC VHT SU NDP scheduler error code */
  1784. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1785. /* 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  1786. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1787. /* 11AC VHT MU MIMO NDP scheduler completion status reason code */
  1788. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1789. /* 11AC VHT MU MIMO NDP scheduler error code */
  1790. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1791. /* 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  1792. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1793. /* 11AC VHT MU MIMO BRPOLL scheduler error code */
  1794. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1795. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  1796. typedef struct {
  1797. htt_tlv_hdr_t tlv_hdr;
  1798. /* 11AX HE SU NDPA scheduler completion status reason code */
  1799. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1800. /* 11AX SU NDP scheduler completion status reason code */
  1801. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1802. /* 11AX HE SU NDP scheduler error code */
  1803. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1804. /* 11AX HE MU MIMO NDPA scheduler completion status reason code */
  1805. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1806. /* 11AX HE MU MIMO NDP scheduler completion status reason code */
  1807. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1808. /* 11AX HE MU MIMO NDP scheduler error code */
  1809. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1810. /* 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  1811. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1812. /* 11AX HE MU MIMO MU BRPOLL scheduler error code */
  1813. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1814. /* 11AX HE MU BAR scheduler completion status reason code */
  1815. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1816. /* 11AX HE MU BAR scheduler error code */
  1817. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1818. /* 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code */
  1819. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1820. /* 11AX HE UL OFDMA Basic Trigger scheduler error code */
  1821. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1822. /* 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code */
  1823. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1824. /* 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  1825. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1826. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  1827. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  1828. * TLV_TAGS:
  1829. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  1830. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  1831. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  1832. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  1833. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  1834. */
  1835. /* NOTE:
  1836. * This structure is for documentation, and cannot be safely used directly.
  1837. * Instead, use the constituent TLV structures to fill/parse.
  1838. */
  1839. typedef struct {
  1840. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  1841. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  1842. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  1843. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  1844. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  1845. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  1846. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  1847. } htt_tx_pdev_selfgen_stats_t;
  1848. /* == TX MU STATS == */
  1849. typedef struct {
  1850. htt_tlv_hdr_t tlv_hdr;
  1851. A_UINT32 mu_mimo_sch_posted; /* Number of MU MIMO schedules posted to HW */
  1852. A_UINT32 mu_mimo_sch_failed; /* Number of MU MIMO schedules failed to post */
  1853. A_UINT32 mu_mimo_ppdu_posted; /* Number of MU MIMO PPDUs posted to HW */
  1854. /*
  1855. * This is the common description for the below sch stats.
  1856. * Counts the number of transmissions of each number of MU users
  1857. * in each TX mode.
  1858. * The array index is the "number of users - 1".
  1859. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  1860. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  1861. * TX PPDUs and so on.
  1862. * The same is applicable for the other TX mode stats.
  1863. */
  1864. /* Represents the count for 11AC DL MU MIMO sequences */
  1865. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1866. /* Represents the count for 11AX DL MU MIMO sequences */
  1867. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1868. /* Represents the count for 11AX DL MU OFDMA sequences */
  1869. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1870. /* Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers */
  1871. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1872. /* Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  1873. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1874. /* Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  1875. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1876. /* Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  1877. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1878. /* Represents the count for 11AX UL MU MIMO sequences with Basic Triggers */
  1879. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1880. /* Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  1881. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1882. /* Number of 11AC DL MU MIMO schedules posted per group size */
  1883. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1884. /* Number of 11AX DL MU MIMO schedules posted per group size */
  1885. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1886. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  1887. typedef struct {
  1888. htt_tlv_hdr_t tlv_hdr;
  1889. A_UINT32 mu_mimo_sch_posted; /* Number of MU MIMO schedules posted to HW */
  1890. A_UINT32 mu_mimo_sch_failed; /* Number of MU MIMO schedules failed to post */
  1891. A_UINT32 mu_mimo_ppdu_posted; /* Number of MU MIMO PPDUs posted to HW */
  1892. /*
  1893. * This is the common description for the below sch stats.
  1894. * Counts the number of transmissions of each number of MU users
  1895. * in each TX mode.
  1896. * The array index is the "number of users - 1".
  1897. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  1898. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  1899. * TX PPDUs and so on.
  1900. * The same is applicable for the other TX mode stats.
  1901. */
  1902. /* Represents the count for 11AC DL MU MIMO sequences */
  1903. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1904. /* Represents the count for 11AX DL MU MIMO sequences */
  1905. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1906. /* Number of 11AC DL MU MIMO schedules posted per group size */
  1907. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1908. /* Number of 11AX DL MU MIMO schedules posted per group size */
  1909. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1910. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  1911. typedef struct {
  1912. htt_tlv_hdr_t tlv_hdr;
  1913. /* Represents the count for 11AX DL MU OFDMA sequences */
  1914. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1915. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  1916. typedef struct {
  1917. htt_tlv_hdr_t tlv_hdr;
  1918. /* Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers */
  1919. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1920. /* Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  1921. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1922. /* Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  1923. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1924. /* Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  1925. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1926. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  1927. typedef struct {
  1928. htt_tlv_hdr_t tlv_hdr;
  1929. /* Represents the count for 11AX UL MU MIMO sequences with Basic Triggers */
  1930. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1931. /* Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  1932. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1933. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  1934. typedef struct {
  1935. htt_tlv_hdr_t tlv_hdr;
  1936. A_UINT32 mu_mimo_mpdus_queued_usr; /* 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1937. A_UINT32 mu_mimo_mpdus_tried_usr; /* 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1938. A_UINT32 mu_mimo_mpdus_failed_usr; /* 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1939. A_UINT32 mu_mimo_mpdus_requeued_usr; /* 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1940. A_UINT32 mu_mimo_err_no_ba_usr; /* 11AC DL MU MIMO BA not receieved, per user */
  1941. A_UINT32 mu_mimo_mpdu_underrun_usr; /* 11AC DL MU MIMO mpdu underrun encountered, per user */
  1942. A_UINT32 mu_mimo_ampdu_underrun_usr; /* 11AC DL MU MIMO ampdu underrun encountered, per user */
  1943. A_UINT32 ax_mu_mimo_mpdus_queued_usr; /* 11AX MU MIMO number of mpdus queued to HW, per user */
  1944. A_UINT32 ax_mu_mimo_mpdus_tried_usr; /* 11AX MU MIMO number of mpdus tried over the air, per user */
  1945. A_UINT32 ax_mu_mimo_mpdus_failed_usr; /* 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  1946. A_UINT32 ax_mu_mimo_mpdus_requeued_usr; /* 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  1947. A_UINT32 ax_mu_mimo_err_no_ba_usr; /* 11AX DL MU MIMO BA not receieved, per user */
  1948. A_UINT32 ax_mu_mimo_mpdu_underrun_usr; /* 11AX DL MU MIMO mpdu underrun encountered, per user */
  1949. A_UINT32 ax_mu_mimo_ampdu_underrun_usr; /* 11AX DL MU MIMO ampdu underrun encountered, per user */
  1950. A_UINT32 ax_ofdma_mpdus_queued_usr; /* 11AX MU OFDMA number of mpdus queued to HW, per user */
  1951. A_UINT32 ax_ofdma_mpdus_tried_usr; /* 11AX MU OFDMA number of mpdus tried over the air, per user */
  1952. A_UINT32 ax_ofdma_mpdus_failed_usr; /* 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  1953. A_UINT32 ax_ofdma_mpdus_requeued_usr; /* 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  1954. A_UINT32 ax_ofdma_err_no_ba_usr; /* 11AX MU OFDMA BA not receieved, per user */
  1955. A_UINT32 ax_ofdma_mpdu_underrun_usr; /* 11AX MU OFDMA mpdu underrun encountered, per user */
  1956. A_UINT32 ax_ofdma_ampdu_underrun_usr; /* 11AX MU OFDMA ampdu underrun encountered, per user */
  1957. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  1958. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  1959. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  1960. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  1961. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  1962. typedef struct {
  1963. htt_tlv_hdr_t tlv_hdr;
  1964. /* mpdu level stats */
  1965. A_UINT32 mpdus_queued_usr;
  1966. A_UINT32 mpdus_tried_usr;
  1967. A_UINT32 mpdus_failed_usr;
  1968. A_UINT32 mpdus_requeued_usr;
  1969. A_UINT32 err_no_ba_usr;
  1970. A_UINT32 mpdu_underrun_usr;
  1971. A_UINT32 ampdu_underrun_usr;
  1972. A_UINT32 user_index;
  1973. A_UINT32 tx_sched_mode; /* HTT_STATS_TX_SCHED_MODE_xxx */
  1974. } htt_tx_pdev_mpdu_stats_tlv;
  1975. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  1976. * TLV_TAGS:
  1977. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  1978. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  1979. */
  1980. /* NOTE:
  1981. * This structure is for documentation, and cannot be safely used directly.
  1982. * Instead, use the constituent TLV structures to fill/parse.
  1983. */
  1984. typedef struct {
  1985. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1986. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  1987. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  1988. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  1989. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  1990. /*
  1991. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  1992. * it can also hold MU-OFDMA stats.
  1993. */
  1994. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  1995. } htt_tx_pdev_mu_mimo_stats_t;
  1996. /* == TX SCHED STATS == */
  1997. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1998. /* NOTE: Variable length TLV, use length spec to infer array size */
  1999. typedef struct {
  2000. htt_tlv_hdr_t tlv_hdr;
  2001. /* Scheduler command posted per tx_mode */
  2002. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2003. } htt_sched_txq_cmd_posted_tlv_v;
  2004. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2005. /* NOTE: Variable length TLV, use length spec to infer array size */
  2006. typedef struct {
  2007. htt_tlv_hdr_t tlv_hdr;
  2008. /* Scheduler command reaped per tx_mode */
  2009. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2010. } htt_sched_txq_cmd_reaped_tlv_v;
  2011. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2012. /* NOTE: Variable length TLV, use length spec to infer array size */
  2013. typedef struct {
  2014. htt_tlv_hdr_t tlv_hdr;
  2015. /*
  2016. * sched_order_su contains the peer IDs of peers chosen in the last
  2017. * NUM_SCHED_ORDER_LOG scheduler instances.
  2018. * The array is circular; it's unspecified which array element corresponds
  2019. * to the most recent scheduler invocation, and which corresponds to
  2020. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2021. */
  2022. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2023. } htt_sched_txq_sched_order_su_tlv_v;
  2024. typedef struct {
  2025. htt_tlv_hdr_t tlv_hdr;
  2026. A_UINT32 htt_stats_type;
  2027. } htt_stats_error_tlv_v;
  2028. typedef enum {
  2029. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2030. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2031. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2032. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2033. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2034. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2035. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2036. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2037. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2038. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2039. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2040. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2041. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2042. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2043. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2044. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2045. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2046. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2047. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2048. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2049. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2050. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2051. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2052. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2053. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2054. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2055. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2056. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2057. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2058. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2059. HTT_SCHED_INELIGIBILITY_MAX,
  2060. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2061. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2062. /* NOTE: Variable length TLV, use length spec to infer array size */
  2063. typedef struct {
  2064. htt_tlv_hdr_t tlv_hdr;
  2065. /* sched_ineligibility counts the number of occurrences of different reasons for tid ineligibility during eligibility checks per txq in scheduling */
  2066. A_UINT32 sched_ineligibility[1]; /* indexed by htt_sched_txq_sched_ineligibility_tlv_enum */
  2067. } htt_sched_txq_sched_ineligibility_tlv_v;
  2068. typedef enum {
  2069. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2070. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2071. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2072. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2073. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2074. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2075. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2076. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2077. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2078. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2079. /* NOTE: Variable length TLV, use length spec to infer array size */
  2080. typedef struct {
  2081. htt_tlv_hdr_t tlv_hdr;
  2082. /*
  2083. * supercycle_triggers[] is a histogram that counts the number of
  2084. * occurrences of each different reason for a transmit scheduler
  2085. * supercycle to be triggered.
  2086. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2087. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2088. * of times a supercycle has been forced.
  2089. * These supercycle trigger counts are not automatically reset, but
  2090. * are reset upon request.
  2091. */
  2092. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2093. } htt_sched_txq_supercycle_triggers_tlv_v;
  2094. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2095. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2096. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2097. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2098. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2099. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2100. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2101. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2102. do { \
  2103. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2104. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2105. } while (0)
  2106. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2107. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2108. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2109. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2110. do { \
  2111. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2112. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2113. } while (0)
  2114. typedef struct {
  2115. htt_tlv_hdr_t tlv_hdr;
  2116. /* BIT [ 7 : 0] :- mac_id
  2117. * BIT [15 : 8] :- txq_id
  2118. * BIT [31 : 16] :- reserved
  2119. */
  2120. A_UINT32 mac_id__txq_id__word;
  2121. /* Scheduler policy ised for this TxQ */
  2122. A_UINT32 sched_policy;
  2123. /* Timestamp of last scheduler command posted */
  2124. A_UINT32 last_sched_cmd_posted_timestamp;
  2125. /* Timestamp of last scheduler command completed */
  2126. A_UINT32 last_sched_cmd_compl_timestamp;
  2127. /* Num of Sched2TAC ring hit Low Water Mark condition */
  2128. A_UINT32 sched_2_tac_lwm_count;
  2129. /* Num of Sched2TAC ring full condition */
  2130. A_UINT32 sched_2_tac_ring_full;
  2131. /* Num of scheduler command post failures that includes su/mu mimo/mu ofdma sequence type */
  2132. A_UINT32 sched_cmd_post_failure;
  2133. /* Num of active tids for this TxQ at current instance */
  2134. A_UINT32 num_active_tids;
  2135. /* Num of powersave schedules */
  2136. A_UINT32 num_ps_schedules;
  2137. /* Num of scheduler commands pending for this TxQ */
  2138. A_UINT32 sched_cmds_pending;
  2139. /* Num of tidq registration for this TxQ */
  2140. A_UINT32 num_tid_register;
  2141. /* Num of tidq de-registration for this TxQ */
  2142. A_UINT32 num_tid_unregister;
  2143. /* Num of iterations msduq stats was updated */
  2144. A_UINT32 num_qstats_queried;
  2145. /* qstats query update status */
  2146. A_UINT32 qstats_update_pending;
  2147. /* Timestamp of Last query stats made */
  2148. A_UINT32 last_qstats_query_timestamp;
  2149. /* Num of sched2tqm command queue full condition */
  2150. A_UINT32 num_tqm_cmdq_full;
  2151. /* Num of scheduler trigger from DE Module */
  2152. A_UINT32 num_de_sched_algo_trigger;
  2153. /* Num of scheduler trigger from RT Module */
  2154. A_UINT32 num_rt_sched_algo_trigger;
  2155. /* Num of scheduler trigger from TQM Module */
  2156. A_UINT32 num_tqm_sched_algo_trigger;
  2157. /* Num of schedules for notify frame */
  2158. A_UINT32 notify_sched;
  2159. /* Duration based sendn termination */
  2160. A_UINT32 dur_based_sendn_term;
  2161. /* scheduled via NOTIFY2 */
  2162. A_UINT32 su_notify2_sched;
  2163. /* schedule if queued packets are greater than avg MSDUs in PPDU */
  2164. A_UINT32 su_optimal_queued_msdus_sched;
  2165. /* schedule due to timeout */
  2166. A_UINT32 su_delay_timeout_sched;
  2167. /* delay if txtime is less than 500us */
  2168. A_UINT32 su_min_txtime_sched_delay;
  2169. /* scheduled via no delay */
  2170. A_UINT32 su_no_delay;
  2171. /* Num of supercycles for this TxQ */
  2172. A_UINT32 num_supercycles;
  2173. /* Num of subcycles with sort for this TxQ */
  2174. A_UINT32 num_subcycles_with_sort;
  2175. /* Num of subcycles without sort for this Txq */
  2176. A_UINT32 num_subcycles_no_sort;
  2177. } htt_tx_pdev_stats_sched_per_txq_tlv;
  2178. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  2179. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  2180. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  2181. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  2182. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  2183. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  2184. do { \
  2185. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  2186. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  2187. } while (0)
  2188. typedef struct {
  2189. htt_tlv_hdr_t tlv_hdr;
  2190. /* BIT [ 7 : 0] :- mac_id
  2191. * BIT [31 : 8] :- reserved
  2192. */
  2193. A_UINT32 mac_id__word;
  2194. /* Current timestamp */
  2195. A_UINT32 current_timestamp;
  2196. } htt_stats_tx_sched_cmn_tlv;
  2197. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  2198. * TLV_TAGS:
  2199. * - HTT_STATS_TX_SCHED_CMN_TAG
  2200. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  2201. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  2202. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  2203. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  2204. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  2205. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  2206. */
  2207. /* NOTE:
  2208. * This structure is for documentation, and cannot be safely used directly.
  2209. * Instead, use the constituent TLV structures to fill/parse.
  2210. */
  2211. typedef struct {
  2212. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  2213. struct _txq_tx_sched_stats {
  2214. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  2215. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  2216. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  2217. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  2218. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  2219. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  2220. } txq[1];
  2221. } htt_stats_tx_sched_t;
  2222. /* == TQM STATS == */
  2223. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  2224. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  2225. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  2226. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2227. /* NOTE: Variable length TLV, use length spec to infer array size */
  2228. typedef struct {
  2229. htt_tlv_hdr_t tlv_hdr;
  2230. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  2231. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  2232. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2233. /* NOTE: Variable length TLV, use length spec to infer array size */
  2234. typedef struct {
  2235. htt_tlv_hdr_t tlv_hdr;
  2236. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  2237. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  2238. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2239. /* NOTE: Variable length TLV, use length spec to infer array size */
  2240. typedef struct {
  2241. htt_tlv_hdr_t tlv_hdr;
  2242. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  2243. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  2244. typedef struct {
  2245. htt_tlv_hdr_t tlv_hdr;
  2246. A_UINT32 msdu_count;
  2247. A_UINT32 mpdu_count;
  2248. A_UINT32 remove_msdu;
  2249. A_UINT32 remove_mpdu;
  2250. A_UINT32 remove_msdu_ttl;
  2251. A_UINT32 send_bar;
  2252. A_UINT32 bar_sync;
  2253. A_UINT32 notify_mpdu;
  2254. A_UINT32 sync_cmd;
  2255. A_UINT32 write_cmd;
  2256. A_UINT32 hwsch_trigger;
  2257. A_UINT32 ack_tlv_proc;
  2258. A_UINT32 gen_mpdu_cmd;
  2259. A_UINT32 gen_list_cmd;
  2260. A_UINT32 remove_mpdu_cmd;
  2261. A_UINT32 remove_mpdu_tried_cmd;
  2262. A_UINT32 mpdu_queue_stats_cmd;
  2263. A_UINT32 mpdu_head_info_cmd;
  2264. A_UINT32 msdu_flow_stats_cmd;
  2265. A_UINT32 remove_msdu_cmd;
  2266. A_UINT32 remove_msdu_ttl_cmd;
  2267. A_UINT32 flush_cache_cmd;
  2268. A_UINT32 update_mpduq_cmd;
  2269. A_UINT32 enqueue;
  2270. A_UINT32 enqueue_notify;
  2271. A_UINT32 notify_mpdu_at_head;
  2272. A_UINT32 notify_mpdu_state_valid;
  2273. /*
  2274. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2275. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2276. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2277. * for non-UDP MSDUs.
  2278. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2279. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2280. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2281. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2282. *
  2283. * Notify signifies that we trigger the scheduler.
  2284. */
  2285. A_UINT32 sched_udp_notify1;
  2286. A_UINT32 sched_udp_notify2;
  2287. A_UINT32 sched_nonudp_notify1;
  2288. A_UINT32 sched_nonudp_notify2;
  2289. } htt_tx_tqm_pdev_stats_tlv_v;
  2290. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2291. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2292. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2293. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2294. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2295. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2296. do { \
  2297. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2298. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2299. } while (0)
  2300. typedef struct {
  2301. htt_tlv_hdr_t tlv_hdr;
  2302. /* BIT [ 7 : 0] :- mac_id
  2303. * BIT [31 : 8] :- reserved
  2304. */
  2305. A_UINT32 mac_id__word;
  2306. A_UINT32 max_cmdq_id;
  2307. A_UINT32 list_mpdu_cnt_hist_intvl;
  2308. /* Global stats */
  2309. A_UINT32 add_msdu;
  2310. A_UINT32 q_empty;
  2311. A_UINT32 q_not_empty;
  2312. A_UINT32 drop_notification;
  2313. A_UINT32 desc_threshold;
  2314. A_UINT32 hwsch_tqm_invalid_status;
  2315. A_UINT32 missed_tqm_gen_mpdus;
  2316. A_UINT32 tqm_active_tids;
  2317. A_UINT32 tqm_inactive_tids;
  2318. A_UINT32 tqm_active_msduq_flows;
  2319. } htt_tx_tqm_cmn_stats_tlv;
  2320. typedef struct {
  2321. htt_tlv_hdr_t tlv_hdr;
  2322. /* Error stats */
  2323. A_UINT32 q_empty_failure;
  2324. A_UINT32 q_not_empty_failure;
  2325. A_UINT32 add_msdu_failure;
  2326. /* TQM reset debug stats */
  2327. A_UINT32 tqm_cache_ctl_err;
  2328. A_UINT32 tqm_soft_reset;
  2329. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  2330. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  2331. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  2332. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  2333. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  2334. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  2335. A_UINT32 tqm_reset_recovery_time_ms;
  2336. A_UINT32 tqm_reset_num_peers_hdl;
  2337. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  2338. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  2339. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  2340. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  2341. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  2342. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  2343. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  2344. } htt_tx_tqm_error_stats_tlv;
  2345. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2346. * TLV_TAGS:
  2347. * - HTT_STATS_TX_TQM_CMN_TAG
  2348. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2349. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2350. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2351. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2352. * - HTT_STATS_TX_TQM_PDEV_TAG
  2353. */
  2354. /* NOTE:
  2355. * This structure is for documentation, and cannot be safely used directly.
  2356. * Instead, use the constituent TLV structures to fill/parse.
  2357. */
  2358. typedef struct {
  2359. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2360. htt_tx_tqm_error_stats_tlv err_tlv;
  2361. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2362. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2363. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2364. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2365. } htt_tx_tqm_pdev_stats_t;
  2366. /* == TQM CMDQ stats == */
  2367. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2368. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2369. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2370. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2371. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2372. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2373. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2374. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2375. do { \
  2376. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2377. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2378. } while (0)
  2379. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2380. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2381. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2382. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2383. do { \
  2384. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2385. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2386. } while (0)
  2387. typedef struct {
  2388. htt_tlv_hdr_t tlv_hdr;
  2389. /* BIT [ 7 : 0] :- mac_id
  2390. * BIT [15 : 8] :- cmdq_id
  2391. * BIT [31 : 16] :- reserved
  2392. */
  2393. A_UINT32 mac_id__cmdq_id__word;
  2394. A_UINT32 sync_cmd;
  2395. A_UINT32 write_cmd;
  2396. A_UINT32 gen_mpdu_cmd;
  2397. A_UINT32 mpdu_queue_stats_cmd;
  2398. A_UINT32 mpdu_head_info_cmd;
  2399. A_UINT32 msdu_flow_stats_cmd;
  2400. A_UINT32 remove_mpdu_cmd;
  2401. A_UINT32 remove_msdu_cmd;
  2402. A_UINT32 flush_cache_cmd;
  2403. A_UINT32 update_mpduq_cmd;
  2404. A_UINT32 update_msduq_cmd;
  2405. } htt_tx_tqm_cmdq_status_tlv;
  2406. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  2407. * TLV_TAGS:
  2408. * - HTT_STATS_STRING_TAG
  2409. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  2410. */
  2411. /* NOTE:
  2412. * This structure is for documentation, and cannot be safely used directly.
  2413. * Instead, use the constituent TLV structures to fill/parse.
  2414. */
  2415. typedef struct {
  2416. struct _cmdq_stats {
  2417. htt_stats_string_tlv cmdq_str_tlv;
  2418. htt_tx_tqm_cmdq_status_tlv status_tlv;
  2419. } q[1];
  2420. } htt_tx_tqm_cmdq_stats_t;
  2421. /* == TX-DE STATS == */
  2422. /* Structures for tx de stats */
  2423. typedef struct {
  2424. htt_tlv_hdr_t tlv_hdr;
  2425. A_UINT32 m1_packets;
  2426. A_UINT32 m2_packets;
  2427. A_UINT32 m3_packets;
  2428. A_UINT32 m4_packets;
  2429. A_UINT32 g1_packets;
  2430. A_UINT32 g2_packets;
  2431. A_UINT32 rc4_packets;
  2432. A_UINT32 eap_packets;
  2433. A_UINT32 eapol_start_packets;
  2434. A_UINT32 eapol_logoff_packets;
  2435. A_UINT32 eapol_encap_asf_packets;
  2436. } htt_tx_de_eapol_packets_stats_tlv;
  2437. typedef struct {
  2438. htt_tlv_hdr_t tlv_hdr;
  2439. A_UINT32 ap_bss_peer_not_found;
  2440. A_UINT32 ap_bcast_mcast_no_peer;
  2441. A_UINT32 sta_delete_in_progress;
  2442. A_UINT32 ibss_no_bss_peer;
  2443. A_UINT32 invaild_vdev_type;
  2444. A_UINT32 invalid_ast_peer_entry;
  2445. A_UINT32 peer_entry_invalid;
  2446. A_UINT32 ethertype_not_ip;
  2447. A_UINT32 eapol_lookup_failed;
  2448. A_UINT32 qpeer_not_allow_data;
  2449. A_UINT32 fse_tid_override;
  2450. A_UINT32 ipv6_jumbogram_zero_length;
  2451. A_UINT32 qos_to_non_qos_in_prog;
  2452. A_UINT32 ap_bcast_mcast_eapol;
  2453. A_UINT32 unicast_on_ap_bss_peer;
  2454. A_UINT32 ap_vdev_invalid;
  2455. A_UINT32 incomplete_llc;
  2456. A_UINT32 eapol_duplicate_m3;
  2457. A_UINT32 eapol_duplicate_m4;
  2458. } htt_tx_de_classify_failed_stats_tlv;
  2459. typedef struct {
  2460. htt_tlv_hdr_t tlv_hdr;
  2461. A_UINT32 arp_packets;
  2462. A_UINT32 igmp_packets;
  2463. A_UINT32 dhcp_packets;
  2464. A_UINT32 host_inspected;
  2465. A_UINT32 htt_included;
  2466. A_UINT32 htt_valid_mcs;
  2467. A_UINT32 htt_valid_nss;
  2468. A_UINT32 htt_valid_preamble_type;
  2469. A_UINT32 htt_valid_chainmask;
  2470. A_UINT32 htt_valid_guard_interval;
  2471. A_UINT32 htt_valid_retries;
  2472. A_UINT32 htt_valid_bw_info;
  2473. A_UINT32 htt_valid_power;
  2474. A_UINT32 htt_valid_key_flags;
  2475. A_UINT32 htt_valid_no_encryption;
  2476. A_UINT32 fse_entry_count;
  2477. A_UINT32 fse_priority_be;
  2478. A_UINT32 fse_priority_high;
  2479. A_UINT32 fse_priority_low;
  2480. A_UINT32 fse_traffic_ptrn_be;
  2481. A_UINT32 fse_traffic_ptrn_over_sub;
  2482. A_UINT32 fse_traffic_ptrn_bursty;
  2483. A_UINT32 fse_traffic_ptrn_interactive;
  2484. A_UINT32 fse_traffic_ptrn_periodic;
  2485. A_UINT32 fse_hwqueue_alloc;
  2486. A_UINT32 fse_hwqueue_created;
  2487. A_UINT32 fse_hwqueue_send_to_host;
  2488. A_UINT32 mcast_entry;
  2489. A_UINT32 bcast_entry;
  2490. A_UINT32 htt_update_peer_cache;
  2491. A_UINT32 htt_learning_frame;
  2492. A_UINT32 fse_invalid_peer;
  2493. /*
  2494. * mec_notify is HTT TX WBM multicast echo check notification
  2495. * from firmware to host. FW sends SA addresses to host for all
  2496. * multicast/broadcast packets received on STA side.
  2497. */
  2498. A_UINT32 mec_notify;
  2499. } htt_tx_de_classify_stats_tlv;
  2500. typedef struct {
  2501. htt_tlv_hdr_t tlv_hdr;
  2502. A_UINT32 eok;
  2503. A_UINT32 classify_done;
  2504. A_UINT32 lookup_failed;
  2505. A_UINT32 send_host_dhcp;
  2506. A_UINT32 send_host_mcast;
  2507. A_UINT32 send_host_unknown_dest;
  2508. A_UINT32 send_host;
  2509. A_UINT32 status_invalid;
  2510. } htt_tx_de_classify_status_stats_tlv;
  2511. typedef struct {
  2512. htt_tlv_hdr_t tlv_hdr;
  2513. A_UINT32 enqueued_pkts;
  2514. A_UINT32 to_tqm;
  2515. A_UINT32 to_tqm_bypass;
  2516. } htt_tx_de_enqueue_packets_stats_tlv;
  2517. typedef struct {
  2518. htt_tlv_hdr_t tlv_hdr;
  2519. A_UINT32 discarded_pkts;
  2520. A_UINT32 local_frames;
  2521. A_UINT32 is_ext_msdu;
  2522. } htt_tx_de_enqueue_discard_stats_tlv;
  2523. typedef struct {
  2524. htt_tlv_hdr_t tlv_hdr;
  2525. A_UINT32 tcl_dummy_frame;
  2526. A_UINT32 tqm_dummy_frame;
  2527. A_UINT32 tqm_notify_frame;
  2528. A_UINT32 fw2wbm_enq;
  2529. A_UINT32 tqm_bypass_frame;
  2530. } htt_tx_de_compl_stats_tlv;
  2531. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  2532. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  2533. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  2534. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  2535. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  2536. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  2537. do { \
  2538. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  2539. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  2540. } while (0)
  2541. /*
  2542. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  2543. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  2544. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  2545. * 200us & again request for it. This is a histogram of time we wait, with
  2546. * bin of 200ms & there are 10 bin (2 seconds max)
  2547. * They are defined by the following macros in FW
  2548. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  2549. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  2550. * ENTRIES_PER_BIN_COUNT)
  2551. */
  2552. typedef struct {
  2553. htt_tlv_hdr_t tlv_hdr;
  2554. A_UINT32 fw2wbm_ring_full_hist[1];
  2555. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  2556. typedef struct {
  2557. htt_tlv_hdr_t tlv_hdr;
  2558. /* BIT [ 7 : 0] :- mac_id
  2559. * BIT [31 : 8] :- reserved
  2560. */
  2561. A_UINT32 mac_id__word;
  2562. /* Global Stats */
  2563. A_UINT32 tcl2fw_entry_count;
  2564. A_UINT32 not_to_fw;
  2565. A_UINT32 invalid_pdev_vdev_peer;
  2566. A_UINT32 tcl_res_invalid_addrx;
  2567. A_UINT32 wbm2fw_entry_count;
  2568. A_UINT32 invalid_pdev;
  2569. A_UINT32 tcl_res_addrx_timeout;
  2570. A_UINT32 invalid_vdev;
  2571. A_UINT32 invalid_tcl_exp_frame_desc;
  2572. } htt_tx_de_cmn_stats_tlv;
  2573. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  2574. * TLV_TAGS:
  2575. * - HTT_STATS_TX_DE_CMN_TAG
  2576. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  2577. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  2578. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  2579. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  2580. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  2581. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  2582. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  2583. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  2584. */
  2585. /* NOTE:
  2586. * This structure is for documentation, and cannot be safely used directly.
  2587. * Instead, use the constituent TLV structures to fill/parse.
  2588. */
  2589. typedef struct {
  2590. htt_tx_de_cmn_stats_tlv cmn_tlv;
  2591. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  2592. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  2593. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  2594. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  2595. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  2596. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  2597. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  2598. htt_tx_de_compl_stats_tlv comp_status_tlv;
  2599. } htt_tx_de_stats_t;
  2600. /* == RING-IF STATS == */
  2601. /* DWORD num_elems__prefetch_tail_idx */
  2602. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  2603. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  2604. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  2605. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  2606. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  2607. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  2608. HTT_RING_IF_STATS_NUM_ELEMS_S)
  2609. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  2610. do { \
  2611. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  2612. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  2613. } while (0)
  2614. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  2615. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  2616. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  2617. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  2618. do { \
  2619. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  2620. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  2621. } while (0)
  2622. /* DWORD head_idx__tail_idx */
  2623. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  2624. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  2625. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  2626. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  2627. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  2628. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  2629. HTT_RING_IF_STATS_HEAD_IDX_S)
  2630. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  2631. do { \
  2632. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  2633. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  2634. } while (0)
  2635. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  2636. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  2637. HTT_RING_IF_STATS_TAIL_IDX_S)
  2638. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  2639. do { \
  2640. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  2641. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  2642. } while (0)
  2643. /* DWORD shadow_head_idx__shadow_tail_idx */
  2644. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  2645. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  2646. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  2647. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  2648. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  2649. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  2650. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  2651. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  2652. do { \
  2653. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  2654. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  2655. } while (0)
  2656. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  2657. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  2658. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  2659. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  2660. do { \
  2661. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  2662. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  2663. } while (0)
  2664. /* DWORD lwm_thresh__hwm_thresh */
  2665. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  2666. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  2667. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  2668. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  2669. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  2670. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  2671. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  2672. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  2673. do { \
  2674. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  2675. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  2676. } while (0)
  2677. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  2678. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  2679. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  2680. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  2681. do { \
  2682. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  2683. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  2684. } while (0)
  2685. #define HTT_STATS_LOW_WM_BINS 5
  2686. #define HTT_STATS_HIGH_WM_BINS 5
  2687. typedef struct {
  2688. A_UINT32 base_addr; /* DWORD aligned base memory address of the ring */
  2689. A_UINT32 elem_size; /* size of each ring element */
  2690. /* BIT [15 : 0] :- num_elems
  2691. * BIT [31 : 16] :- prefetch_tail_idx
  2692. */
  2693. A_UINT32 num_elems__prefetch_tail_idx;
  2694. /* BIT [15 : 0] :- head_idx
  2695. * BIT [31 : 16] :- tail_idx
  2696. */
  2697. A_UINT32 head_idx__tail_idx;
  2698. /* BIT [15 : 0] :- shadow_head_idx
  2699. * BIT [31 : 16] :- shadow_tail_idx
  2700. */
  2701. A_UINT32 shadow_head_idx__shadow_tail_idx;
  2702. A_UINT32 num_tail_incr;
  2703. /* BIT [15 : 0] :- lwm_thresh
  2704. * BIT [31 : 16] :- hwm_thresh
  2705. */
  2706. A_UINT32 lwm_thresh__hwm_thresh;
  2707. A_UINT32 overrun_hit_count;
  2708. A_UINT32 underrun_hit_count;
  2709. A_UINT32 prod_blockwait_count;
  2710. A_UINT32 cons_blockwait_count;
  2711. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2712. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2713. } htt_ring_if_stats_tlv;
  2714. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  2715. #define HTT_RING_IF_CMN_MAC_ID_S 0
  2716. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  2717. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  2718. HTT_RING_IF_CMN_MAC_ID_S)
  2719. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  2720. do { \
  2721. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  2722. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  2723. } while (0)
  2724. typedef struct {
  2725. htt_tlv_hdr_t tlv_hdr;
  2726. /* BIT [ 7 : 0] :- mac_id
  2727. * BIT [31 : 8] :- reserved
  2728. */
  2729. A_UINT32 mac_id__word;
  2730. A_UINT32 num_records;
  2731. } htt_ring_if_cmn_tlv;
  2732. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2733. * TLV_TAGS:
  2734. * - HTT_STATS_RING_IF_CMN_TAG
  2735. * - HTT_STATS_STRING_TAG
  2736. * - HTT_STATS_RING_IF_TAG
  2737. */
  2738. /* NOTE:
  2739. * This structure is for documentation, and cannot be safely used directly.
  2740. * Instead, use the constituent TLV structures to fill/parse.
  2741. */
  2742. typedef struct {
  2743. htt_ring_if_cmn_tlv cmn_tlv;
  2744. /* Variable based on the Number of records. */
  2745. struct _ring_if {
  2746. htt_stats_string_tlv ring_str_tlv;
  2747. htt_ring_if_stats_tlv ring_tlv;
  2748. } r[1];
  2749. } htt_ring_if_stats_t;
  2750. /* == SFM STATS == */
  2751. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2752. /* NOTE: Variable length TLV, use length spec to infer array size */
  2753. typedef struct {
  2754. htt_tlv_hdr_t tlv_hdr;
  2755. /* Number of DWORDS used per user and per client */
  2756. A_UINT32 dwords_used_by_user_n[1];
  2757. } htt_sfm_client_user_tlv_v;
  2758. typedef struct {
  2759. htt_tlv_hdr_t tlv_hdr;
  2760. /* Client ID */
  2761. A_UINT32 client_id;
  2762. /* Minimum number of buffers */
  2763. A_UINT32 buf_min;
  2764. /* Maximum number of buffers */
  2765. A_UINT32 buf_max;
  2766. /* Number of Busy buffers */
  2767. A_UINT32 buf_busy;
  2768. /* Number of Allocated buffers */
  2769. A_UINT32 buf_alloc;
  2770. /* Number of Available/Usable buffers */
  2771. A_UINT32 buf_avail;
  2772. /* Number of users */
  2773. A_UINT32 num_users;
  2774. } htt_sfm_client_tlv;
  2775. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  2776. #define HTT_SFM_CMN_MAC_ID_S 0
  2777. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  2778. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  2779. HTT_SFM_CMN_MAC_ID_S)
  2780. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  2781. do { \
  2782. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  2783. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  2784. } while (0)
  2785. typedef struct {
  2786. htt_tlv_hdr_t tlv_hdr;
  2787. /* BIT [ 7 : 0] :- mac_id
  2788. * BIT [31 : 8] :- reserved
  2789. */
  2790. A_UINT32 mac_id__word;
  2791. /* Indicates the total number of 128 byte buffers in the CMEM that are available for buffer sharing */
  2792. A_UINT32 buf_total;
  2793. /* Indicates for certain client or all the clients there is no dowrd saved in SFM, refer to SFM_R1_MEM_EMPTY */
  2794. A_UINT32 mem_empty;
  2795. /* DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  2796. A_UINT32 deallocate_bufs;
  2797. /* Number of Records */
  2798. A_UINT32 num_records;
  2799. } htt_sfm_cmn_tlv;
  2800. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2801. * TLV_TAGS:
  2802. * - HTT_STATS_SFM_CMN_TAG
  2803. * - HTT_STATS_STRING_TAG
  2804. * - HTT_STATS_SFM_CLIENT_TAG
  2805. * - HTT_STATS_SFM_CLIENT_USER_TAG
  2806. */
  2807. /* NOTE:
  2808. * This structure is for documentation, and cannot be safely used directly.
  2809. * Instead, use the constituent TLV structures to fill/parse.
  2810. */
  2811. typedef struct {
  2812. htt_sfm_cmn_tlv cmn_tlv;
  2813. /* Variable based on the Number of records. */
  2814. struct _sfm_client {
  2815. htt_stats_string_tlv client_str_tlv;
  2816. htt_sfm_client_tlv client_tlv;
  2817. htt_sfm_client_user_tlv_v user_tlv;
  2818. } r[1];
  2819. } htt_sfm_stats_t;
  2820. /* == SRNG STATS == */
  2821. /* DWORD mac_id__ring_id__arena__ep */
  2822. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  2823. #define HTT_SRING_STATS_MAC_ID_S 0
  2824. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  2825. #define HTT_SRING_STATS_RING_ID_S 8
  2826. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  2827. #define HTT_SRING_STATS_ARENA_S 16
  2828. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  2829. #define HTT_SRING_STATS_EP_TYPE_S 24
  2830. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  2831. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  2832. HTT_SRING_STATS_MAC_ID_S)
  2833. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  2834. do { \
  2835. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  2836. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  2837. } while (0)
  2838. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  2839. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  2840. HTT_SRING_STATS_RING_ID_S)
  2841. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  2842. do { \
  2843. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  2844. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  2845. } while (0)
  2846. #define HTT_SRING_STATS_ARENA_GET(_var) \
  2847. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  2848. HTT_SRING_STATS_ARENA_S)
  2849. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  2850. do { \
  2851. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  2852. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  2853. } while (0)
  2854. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  2855. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  2856. HTT_SRING_STATS_EP_TYPE_S)
  2857. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  2858. do { \
  2859. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  2860. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  2861. } while (0)
  2862. /* DWORD num_avail_words__num_valid_words */
  2863. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  2864. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  2865. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  2866. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  2867. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  2868. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  2869. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  2870. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  2871. do { \
  2872. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  2873. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  2874. } while (0)
  2875. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  2876. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  2877. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  2878. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  2879. do { \
  2880. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  2881. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  2882. } while (0)
  2883. /* DWORD head_ptr__tail_ptr */
  2884. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  2885. #define HTT_SRING_STATS_HEAD_PTR_S 0
  2886. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  2887. #define HTT_SRING_STATS_TAIL_PTR_S 16
  2888. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  2889. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  2890. HTT_SRING_STATS_HEAD_PTR_S)
  2891. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  2892. do { \
  2893. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  2894. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  2895. } while (0)
  2896. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  2897. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  2898. HTT_SRING_STATS_TAIL_PTR_S)
  2899. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  2900. do { \
  2901. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  2902. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  2903. } while (0)
  2904. /* DWORD consumer_empty__producer_full */
  2905. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  2906. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  2907. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  2908. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  2909. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  2910. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  2911. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  2912. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  2913. do { \
  2914. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  2915. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  2916. } while (0)
  2917. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  2918. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  2919. HTT_SRING_STATS_PRODUCER_FULL_S)
  2920. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  2921. do { \
  2922. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  2923. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  2924. } while (0)
  2925. /* DWORD prefetch_count__internal_tail_ptr */
  2926. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  2927. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  2928. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  2929. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  2930. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  2931. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  2932. HTT_SRING_STATS_PREFETCH_COUNT_S)
  2933. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  2934. do { \
  2935. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  2936. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  2937. } while (0)
  2938. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  2939. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  2940. HTT_SRING_STATS_INTERNAL_TP_S)
  2941. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  2942. do { \
  2943. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  2944. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  2945. } while (0)
  2946. typedef struct {
  2947. htt_tlv_hdr_t tlv_hdr;
  2948. /* BIT [ 7 : 0] :- mac_id
  2949. * BIT [15 : 8] :- ring_id
  2950. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  2951. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  2952. * BIT [31 : 25] :- reserved
  2953. */
  2954. A_UINT32 mac_id__ring_id__arena__ep;
  2955. A_UINT32 base_addr_lsb; /* DWORD aligned base memory address of the ring */
  2956. A_UINT32 base_addr_msb;
  2957. A_UINT32 ring_size; /* size of ring */
  2958. A_UINT32 elem_size; /* size of each ring element */
  2959. /* Ring status */
  2960. /* BIT [15 : 0] :- num_avail_words
  2961. * BIT [31 : 16] :- num_valid_words
  2962. */
  2963. A_UINT32 num_avail_words__num_valid_words;
  2964. /* Index of head and tail */
  2965. /* BIT [15 : 0] :- head_ptr
  2966. * BIT [31 : 16] :- tail_ptr
  2967. */
  2968. A_UINT32 head_ptr__tail_ptr;
  2969. /* Empty or full counter of rings */
  2970. /* BIT [15 : 0] :- consumer_empty
  2971. * BIT [31 : 16] :- producer_full
  2972. */
  2973. A_UINT32 consumer_empty__producer_full;
  2974. /* Prefetch status of consumer ring */
  2975. /* BIT [15 : 0] :- prefetch_count
  2976. * BIT [31 : 16] :- internal_tail_ptr
  2977. */
  2978. A_UINT32 prefetch_count__internal_tail_ptr;
  2979. } htt_sring_stats_tlv;
  2980. typedef struct {
  2981. htt_tlv_hdr_t tlv_hdr;
  2982. A_UINT32 num_records;
  2983. } htt_sring_cmn_tlv;
  2984. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  2985. * TLV_TAGS:
  2986. * - HTT_STATS_SRING_CMN_TAG
  2987. * - HTT_STATS_STRING_TAG
  2988. * - HTT_STATS_SRING_STATS_TAG
  2989. */
  2990. /* NOTE:
  2991. * This structure is for documentation, and cannot be safely used directly.
  2992. * Instead, use the constituent TLV structures to fill/parse.
  2993. */
  2994. typedef struct {
  2995. htt_sring_cmn_tlv cmn_tlv;
  2996. /* Variable based on the Number of records. */
  2997. struct _sring_stats {
  2998. htt_stats_string_tlv sring_str_tlv;
  2999. htt_sring_stats_tlv sring_stats_tlv;
  3000. } r[1];
  3001. } htt_sring_stats_t;
  3002. /* == PDEV TX RATE CTRL STATS == */
  3003. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3004. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3005. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3006. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3007. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3008. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3009. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3010. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3011. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3012. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3013. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3014. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3015. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3016. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3017. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3018. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3019. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3020. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3021. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3022. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3023. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3024. do { \
  3025. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3026. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3027. } while (0)
  3028. /*
  3029. * Introduce new TX counters to support 320MHz support and punctured modes
  3030. */
  3031. typedef enum {
  3032. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3033. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3034. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3035. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3036. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3037. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3038. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3039. typedef struct {
  3040. htt_tlv_hdr_t tlv_hdr;
  3041. /* BIT [ 7 : 0] :- mac_id
  3042. * BIT [31 : 8] :- reserved
  3043. */
  3044. A_UINT32 mac_id__word;
  3045. /* Number of tx ldpc packets */
  3046. A_UINT32 tx_ldpc;
  3047. /* Number of tx rts packets */
  3048. A_UINT32 rts_cnt;
  3049. /* RSSI value of last ack packet (units = dB above noise floor) */
  3050. A_UINT32 ack_rssi;
  3051. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3052. /* tx_xx_mcs: currently unused */
  3053. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3054. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3055. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3056. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3057. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3058. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3059. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  3060. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3061. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  3062. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  3063. /* Number of CTS-acknowledged RTS packets */
  3064. A_UINT32 rts_success;
  3065. /*
  3066. * Counters for legacy 11a and 11b transmissions.
  3067. *
  3068. * The index corresponds to:
  3069. *
  3070. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  3071. *
  3072. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  3073. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  3074. */
  3075. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3076. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3077. A_UINT32 ac_mu_mimo_tx_ldpc; /* 11AC VHT DL MU MIMO LDPC count */
  3078. A_UINT32 ax_mu_mimo_tx_ldpc; /* 11AX HE DL MU MIMO LDPC count */
  3079. A_UINT32 ofdma_tx_ldpc; /* 11AX HE DL MU OFDMA LDPC count */
  3080. /*
  3081. * Counters for 11ax HE LTF selection during TX.
  3082. *
  3083. * The index corresponds to:
  3084. *
  3085. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  3086. */
  3087. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  3088. /* 11AC VHT DL MU MIMO TX MCS stats */
  3089. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3090. /* 11AX HE DL MU MIMO TX MCS stats */
  3091. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3092. /* 11AX HE DL MU OFDMA TX MCS stats */
  3093. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3094. /* 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3095. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3096. /* 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3097. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3098. /* 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  3099. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3100. /* 11AC VHT DL MU MIMO TX BW stats */
  3101. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3102. /* 11AX HE DL MU MIMO TX BW stats */
  3103. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3104. /* 11AX HE DL MU OFDMA TX BW stats */
  3105. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3106. /* 11AC VHT DL MU MIMO TX guard interval stats */
  3107. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3108. /* 11AX HE DL MU MIMO TX guard interval stats */
  3109. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3110. /* 11AX HE DL MU OFDMA TX guard interval stats */
  3111. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3112. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  3113. A_UINT32 tx_11ax_su_ext;
  3114. /* Stats for MCS 12/13 */
  3115. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3116. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3117. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3118. /* 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  3119. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3120. /* 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  3121. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3122. /* 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  3123. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3124. /* 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  3125. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3126. /* Stats for MCS 14/15 */
  3127. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3128. A_UINT32 tx_bw_320mhz;
  3129. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3130. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3131. } htt_tx_pdev_rate_stats_tlv;
  3132. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  3133. * TLV_TAGS:
  3134. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  3135. */
  3136. /* NOTE:
  3137. * This structure is for documentation, and cannot be safely used directly.
  3138. * Instead, use the constituent TLV structures to fill/parse.
  3139. */
  3140. typedef struct {
  3141. htt_tx_pdev_rate_stats_tlv rate_tlv;
  3142. } htt_tx_pdev_rate_stats_t;
  3143. /* == PDEV RX RATE CTRL STATS == */
  3144. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3145. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3146. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3147. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3148. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3149. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  3150. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  3151. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3152. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  3153. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  3154. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  3155. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  3156. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3157. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  3158. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3159. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  3160. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  3161. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  3162. /*HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  3163. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3164. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3165. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3166. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3167. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3168. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3169. */
  3170. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  3171. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  3172. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3173. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3174. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3175. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3176. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3177. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3178. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  3179. */
  3180. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  3181. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3182. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  3183. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3184. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3185. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  3186. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3187. do { \
  3188. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  3189. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  3190. } while (0)
  3191. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  3192. typedef enum {
  3193. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  3194. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  3195. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  3196. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  3197. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  3198. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3199. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3200. typedef struct {
  3201. htt_tlv_hdr_t tlv_hdr;
  3202. /* BIT [ 7 : 0] :- mac_id
  3203. * BIT [31 : 8] :- reserved
  3204. */
  3205. A_UINT32 mac_id__word;
  3206. A_UINT32 nsts;
  3207. /* Number of rx ldpc packets */
  3208. A_UINT32 rx_ldpc;
  3209. /* Number of rx rts packets */
  3210. A_UINT32 rts_cnt;
  3211. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  3212. A_UINT32 rssi_data; /* units = dB above noise floor */
  3213. A_UINT32 rssi_comb; /* units = dB above noise floor */
  3214. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3215. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3216. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  3217. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3218. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3219. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3220. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  3221. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  3222. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3223. A_INT32 rssi_in_dbm; /* rx Signal Strength value in dBm unit */
  3224. A_UINT32 rx_11ax_su_ext;
  3225. A_UINT32 rx_11ac_mumimo;
  3226. A_UINT32 rx_11ax_mumimo;
  3227. A_UINT32 rx_11ax_ofdma;
  3228. A_UINT32 txbf;
  3229. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3230. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3231. A_UINT32 rx_active_dur_us_low;
  3232. A_UINT32 rx_active_dur_us_high;
  3233. /* number of times UL MU MIMO RX packets received */
  3234. A_UINT32 rx_11ax_ul_ofdma;
  3235. /* 11AX HE UL OFDMA RX TB PPDU MCS stats */
  3236. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3237. /* 11AX HE UL OFDMA RX TB PPDU GI stats */
  3238. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3239. /* 11AX HE UL OFDMA RX TB PPDU NSS stats (Increments the individual user NSS in the OFDMA PPDU received) */
  3240. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3241. /* 11AX HE UL OFDMA RX TB PPDU BW stats */
  3242. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3243. /* Number of times UL OFDMA TB PPDUs received with stbc */
  3244. A_UINT32 ul_ofdma_rx_stbc;
  3245. /* Number of times UL OFDMA TB PPDUs received with ldpc */
  3246. A_UINT32 ul_ofdma_rx_ldpc;
  3247. /* Number of non data PPDUs received for each degree (number of users) in UL OFDMA */
  3248. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3249. /* Number of data ppdus received for each degree (number of users) in UL OFDMA */
  3250. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3251. /* Number of mpdus passed for each degree (number of users) in UL OFDMA TB PPDU */
  3252. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3253. /* Number of mpdus failed for each degree (number of users) in UL OFDMA TB PPDU */
  3254. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3255. A_UINT32 nss_count;
  3256. A_UINT32 pilot_count;
  3257. /* RxEVM stats in dB */
  3258. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  3259. /* rx_pilot_evm_dB_mean:
  3260. * EVM mean across pilots, computed as
  3261. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  3262. */
  3263. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3264. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* dBm units */
  3265. /* per_chain_rssi_pkt_type:
  3266. * This field shows what type of rx frame the per-chain RSSI was computed
  3267. * on, by recording the frame type and sub-type as bit-fields within this
  3268. * field:
  3269. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  3270. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  3271. * BIT [31 : 8] :- Reserved
  3272. */
  3273. A_UINT32 per_chain_rssi_pkt_type;
  3274. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3275. A_UINT32 rx_su_ndpa;
  3276. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3277. A_UINT32 rx_mu_ndpa;
  3278. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3279. A_UINT32 rx_br_poll;
  3280. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3281. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  3282. /* Number of non data ppdus received for each degree (number of users) with UL MUMIMO */
  3283. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3284. /* Number of data ppdus received for each degree (number of users) with UL MUMIMO */
  3285. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3286. /* Number of mpdus passed for each degree (number of users) with UL MUMIMO TB PPDU */
  3287. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3288. /* Number of mpdus failed for each degree (number of users) with UL MUMIMO TB PPDU */
  3289. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3290. /* Number of non data ppdus received for each degree (number of users) in UL OFDMA */
  3291. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3292. /* Number of data ppdus received for each degree (number of users) in UL OFDMA */
  3293. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3294. /*
  3295. * NOTE - this TLV is already large enough that it causes the HTT message
  3296. * carrying it to be nearly at the message size limit that applies to
  3297. * many targets/hosts.
  3298. * No further fields should be added to this TLV without very careful
  3299. * review to ensure the size increase is acceptable.
  3300. */
  3301. } htt_rx_pdev_rate_stats_tlv;
  3302. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  3303. * TLV_TAGS:
  3304. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  3305. */
  3306. /* NOTE:
  3307. * This structure is for documentation, and cannot be safely used directly.
  3308. * Instead, use the constituent TLV structures to fill/parse.
  3309. */
  3310. typedef struct {
  3311. htt_rx_pdev_rate_stats_tlv rate_tlv;
  3312. } htt_rx_pdev_rate_stats_t;
  3313. typedef struct {
  3314. htt_tlv_hdr_t tlv_hdr;
  3315. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  3316. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  3317. A_INT32 rssi_mcast_in_dbm; /* rx mcast signal strength value in dBm unit */
  3318. A_INT32 rssi_mgmt_in_dbm; /* rx mgmt packet signal Strength value in dBm unit */
  3319. /*
  3320. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  3321. * due to message size limitations.
  3322. */
  3323. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3324. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3325. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3326. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3327. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3328. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3329. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3330. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3331. /* MCS 14,15 */
  3332. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3333. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  3334. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3335. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3336. } htt_rx_pdev_rate_ext_stats_tlv;
  3337. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  3338. * TLV_TAGS:
  3339. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  3340. */
  3341. /* NOTE:
  3342. * This structure is for documentation, and cannot be safely used directly.
  3343. * Instead, use the constituent TLV structures to fill/parse.
  3344. */
  3345. typedef struct {
  3346. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  3347. } htt_rx_pdev_rate_ext_stats_t;
  3348. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  3349. #define HTT_STATS_CMN_MAC_ID_S 0
  3350. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  3351. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  3352. HTT_STATS_CMN_MAC_ID_S)
  3353. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  3354. do { \
  3355. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  3356. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  3357. } while (0)
  3358. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  3359. typedef struct {
  3360. htt_tlv_hdr_t tlv_hdr;
  3361. /* BIT [ 7 : 0] :- mac_id
  3362. * BIT [31 : 8] :- reserved
  3363. */
  3364. A_UINT32 mac_id__word;
  3365. A_UINT32 rx_11ax_ul_ofdma;
  3366. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3367. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3368. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3369. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3370. A_UINT32 ul_ofdma_rx_stbc;
  3371. A_UINT32 ul_ofdma_rx_ldpc;
  3372. /*
  3373. * These are arrays to hold the number of PPDUs that we received per RU.
  3374. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  3375. * array offset 0 and similarly RU52 will be incremented in array offset 1
  3376. */
  3377. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3378. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3379. /*
  3380. * These arrays hold Target RSSI (rx power the AP wants),
  3381. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  3382. * which can be identified by AIDs, during trigger based RX.
  3383. * Array acts a circular buffer and holds values for last 5 STAs
  3384. * in the same order as RX.
  3385. */
  3386. /* uplink_sta_aid:
  3387. * STA AID array for identifying which STA the
  3388. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  3389. */
  3390. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3391. /* uplink_sta_target_rssi:
  3392. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  3393. */
  3394. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3395. /* uplink_sta_fd_rssi:
  3396. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  3397. */
  3398. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3399. /* uplink_sta_power_headroom:
  3400. * Trig power headroom for STA AID in same idx - UNIT(dB)
  3401. */
  3402. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3403. } htt_rx_pdev_ul_trigger_stats_tlv;
  3404. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  3405. * TLV_TAGS:
  3406. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  3407. * NOTE:
  3408. * This structure is for documentation, and cannot be safely used directly.
  3409. * Instead, use the constituent TLV structures to fill/parse.
  3410. */
  3411. typedef struct {
  3412. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  3413. } htt_rx_pdev_ul_trigger_stats_t;
  3414. typedef struct {
  3415. htt_tlv_hdr_t tlv_hdr;
  3416. A_UINT32 user_index;
  3417. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  3418. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  3419. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  3420. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  3421. A_UINT32 rx_ulofdma_non_data_nusers;
  3422. A_UINT32 rx_ulofdma_data_nusers;
  3423. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  3424. typedef struct {
  3425. htt_tlv_hdr_t tlv_hdr;
  3426. A_UINT32 user_index;
  3427. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  3428. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  3429. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  3430. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  3431. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  3432. /* == RX PDEV/SOC STATS == */
  3433. typedef struct {
  3434. htt_tlv_hdr_t tlv_hdr;
  3435. /*
  3436. * BIT [7:0] :- mac_id
  3437. * BIT [31:8] :- reserved
  3438. *
  3439. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  3440. */
  3441. A_UINT32 mac_id__word;
  3442. /* Number of times UL MUMIMO RX packets received */
  3443. A_UINT32 rx_11ax_ul_mumimo;
  3444. /* 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  3445. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3446. /*
  3447. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  3448. * Index 0 indicates 1xLTF + 1.6 msec GI
  3449. * Index 1 indicates 2xLTF + 1.6 msec GI
  3450. * Index 2 indicates 4xLTF + 3.2 msec GI
  3451. */
  3452. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3453. /* 11AX HE UL MU-MIMO RX TB PPDU NSS stats (Increments the individual user NSS in the UL MU MIMO PPDU received) */
  3454. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3455. /* 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  3456. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3457. /* Number of times UL MUMIMO TB PPDUs received with STBC */
  3458. A_UINT32 ul_mumimo_rx_stbc;
  3459. /* Number of times UL MUMIMO TB PPDUs received with LDPC */
  3460. A_UINT32 ul_mumimo_rx_ldpc;
  3461. /* Stats for MCS 12/13 */
  3462. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3463. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3464. /* RSSI in dBm for Rx TB PPDUs */
  3465. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  3466. /* Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  3467. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3468. /* FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  3469. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3470. /* Average pilot EVM measued for RX UL TB PPDU */
  3471. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3472. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  3473. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  3474. * TLV_TAGS:
  3475. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  3476. */
  3477. typedef struct {
  3478. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  3479. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  3480. typedef struct {
  3481. htt_tlv_hdr_t tlv_hdr;
  3482. /* Num Packets received on REO FW ring */
  3483. A_UINT32 fw_reo_ring_data_msdu;
  3484. /* Num bc/mc packets indicated from fw to host */
  3485. A_UINT32 fw_to_host_data_msdu_bcmc;
  3486. /* Num unicast packets indicated from fw to host */
  3487. A_UINT32 fw_to_host_data_msdu_uc;
  3488. /* Num remote buf recycle from offload */
  3489. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  3490. /* Num remote free buf given to offload */
  3491. A_UINT32 ofld_remote_free_buf_indication_cnt;
  3492. /* Num unicast packets from local path indicated to host */
  3493. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  3494. /* Num unicast packets from REO indicated to host */
  3495. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  3496. /* Num Packets received from WBM SW1 ring */
  3497. A_UINT32 wbm_sw_ring_reap;
  3498. /* Num packets from WBM forwarded from fw to host via WBM */
  3499. A_UINT32 wbm_forward_to_host_cnt;
  3500. /* Num packets from WBM recycled to target refill ring */
  3501. A_UINT32 wbm_target_recycle_cnt;
  3502. /* Total Num of recycled to refill ring, including packets from WBM and REO */
  3503. A_UINT32 target_refill_ring_recycle_cnt;
  3504. } htt_rx_soc_fw_stats_tlv;
  3505. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3506. /* NOTE: Variable length TLV, use length spec to infer array size */
  3507. typedef struct {
  3508. htt_tlv_hdr_t tlv_hdr;
  3509. /* Num ring empty encountered */
  3510. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3511. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  3512. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3513. /* NOTE: Variable length TLV, use length spec to infer array size */
  3514. typedef struct {
  3515. htt_tlv_hdr_t tlv_hdr;
  3516. /* Num total buf refilled from refill ring */
  3517. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3518. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  3519. /* RXDMA error code from WBM released packets */
  3520. typedef enum {
  3521. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  3522. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  3523. HTT_RX_RXDMA_FCS_ERR = 2,
  3524. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  3525. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  3526. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  3527. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  3528. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  3529. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  3530. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  3531. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  3532. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  3533. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  3534. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  3535. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  3536. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  3537. /*
  3538. * This MAX_ERR_CODE should not be used in any host/target messages,
  3539. * so that even though it is defined within a host/target interface
  3540. * definition header file, it isn't actually part of the host/target
  3541. * interface, and thus can be modified.
  3542. */
  3543. HTT_RX_RXDMA_MAX_ERR_CODE
  3544. } htt_rx_rxdma_error_code_enum;
  3545. /* NOTE: Variable length TLV, use length spec to infer array size */
  3546. typedef struct {
  3547. htt_tlv_hdr_t tlv_hdr;
  3548. /* NOTE:
  3549. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  3550. * It is expected but not required that the target will provide a rxdma_err element
  3551. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  3552. * MAX_ERR_CODE. The host should ignore any array elements whose
  3553. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3554. */
  3555. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  3556. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  3557. /* REO error code from WBM released packets */
  3558. typedef enum {
  3559. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  3560. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  3561. HTT_RX_AMPDU_IN_NON_BA = 2,
  3562. HTT_RX_NON_BA_DUPLICATE = 3,
  3563. HTT_RX_BA_DUPLICATE = 4,
  3564. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  3565. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  3566. HTT_RX_REGULAR_FRAME_OOR = 7,
  3567. HTT_RX_BAR_FRAME_OOR = 8,
  3568. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  3569. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  3570. HTT_RX_PN_CHECK_FAILED = 11,
  3571. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  3572. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  3573. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  3574. HTT_RX_REO_ERR_CODE_RVSD = 15,
  3575. /*
  3576. * This MAX_ERR_CODE should not be used in any host/target messages,
  3577. * so that even though it is defined within a host/target interface
  3578. * definition header file, it isn't actually part of the host/target
  3579. * interface, and thus can be modified.
  3580. */
  3581. HTT_RX_REO_MAX_ERR_CODE
  3582. } htt_rx_reo_error_code_enum;
  3583. /* NOTE: Variable length TLV, use length spec to infer array size */
  3584. typedef struct {
  3585. htt_tlv_hdr_t tlv_hdr;
  3586. /* NOTE:
  3587. * The mapping of REO error types to reo_err array elements is HW dependent.
  3588. * It is expected but not required that the target will provide a rxdma_err element
  3589. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  3590. * MAX_ERR_CODE. The host should ignore any array elements whose
  3591. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3592. */
  3593. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  3594. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  3595. /* NOTE:
  3596. * This structure is for documentation, and cannot be safely used directly.
  3597. * Instead, use the constituent TLV structures to fill/parse.
  3598. */
  3599. typedef struct {
  3600. htt_rx_soc_fw_stats_tlv fw_tlv;
  3601. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  3602. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  3603. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  3604. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  3605. } htt_rx_soc_stats_t;
  3606. /* == RX PDEV STATS == */
  3607. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  3608. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  3609. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  3610. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  3611. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  3612. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  3613. do { \
  3614. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  3615. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  3616. } while (0)
  3617. typedef struct {
  3618. htt_tlv_hdr_t tlv_hdr;
  3619. /* BIT [ 7 : 0] :- mac_id
  3620. * BIT [31 : 8] :- reserved
  3621. */
  3622. A_UINT32 mac_id__word;
  3623. /* Num PPDU status processed from HW */
  3624. A_UINT32 ppdu_recvd;
  3625. /* Num MPDU across PPDUs with FCS ok */
  3626. A_UINT32 mpdu_cnt_fcs_ok;
  3627. /* Num MPDU across PPDUs with FCS err */
  3628. A_UINT32 mpdu_cnt_fcs_err;
  3629. /* Num MSDU across PPDUs */
  3630. A_UINT32 tcp_msdu_cnt;
  3631. /* Num MSDU across PPDUs */
  3632. A_UINT32 tcp_ack_msdu_cnt;
  3633. /* Num MSDU across PPDUs */
  3634. A_UINT32 udp_msdu_cnt;
  3635. /* Num MSDU across PPDUs */
  3636. A_UINT32 other_msdu_cnt;
  3637. /* Num MPDU on FW ring indicated */
  3638. A_UINT32 fw_ring_mpdu_ind;
  3639. /* Num MGMT MPDU given to protocol */
  3640. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3641. /* Num ctrl MPDU given to protocol */
  3642. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  3643. /* Num mcast data packet received */
  3644. A_UINT32 fw_ring_mcast_data_msdu;
  3645. /* Num broadcast data packet received */
  3646. A_UINT32 fw_ring_bcast_data_msdu;
  3647. /* Num unicat data packet received */
  3648. A_UINT32 fw_ring_ucast_data_msdu;
  3649. /* Num null data packet received */
  3650. A_UINT32 fw_ring_null_data_msdu;
  3651. /* Num MPDU on FW ring dropped */
  3652. A_UINT32 fw_ring_mpdu_drop;
  3653. /* Num buf indication to offload */
  3654. A_UINT32 ofld_local_data_ind_cnt;
  3655. /* Num buf recycle from offload */
  3656. A_UINT32 ofld_local_data_buf_recycle_cnt;
  3657. /* Num buf indication to data_rx */
  3658. A_UINT32 drx_local_data_ind_cnt;
  3659. /* Num buf recycle from data_rx */
  3660. A_UINT32 drx_local_data_buf_recycle_cnt;
  3661. /* Num buf indication to protocol */
  3662. A_UINT32 local_nondata_ind_cnt;
  3663. /* Num buf recycle from protocol */
  3664. A_UINT32 local_nondata_buf_recycle_cnt;
  3665. /* Num buf fed */
  3666. A_UINT32 fw_status_buf_ring_refill_cnt;
  3667. /* Num ring empty encountered */
  3668. A_UINT32 fw_status_buf_ring_empty_cnt;
  3669. /* Num buf fed */
  3670. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  3671. /* Num ring empty encountered */
  3672. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  3673. /* Num buf fed */
  3674. A_UINT32 fw_link_buf_ring_refill_cnt;
  3675. /* Num ring empty encountered */
  3676. A_UINT32 fw_link_buf_ring_empty_cnt;
  3677. /* Num buf fed */
  3678. A_UINT32 host_pkt_buf_ring_refill_cnt;
  3679. /* Num ring empty encountered */
  3680. A_UINT32 host_pkt_buf_ring_empty_cnt;
  3681. /* Num buf fed */
  3682. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  3683. /* Num ring empty encountered */
  3684. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  3685. /* Num buf fed */
  3686. A_UINT32 mon_status_buf_ring_refill_cnt;
  3687. /* Num ring empty encountered */
  3688. A_UINT32 mon_status_buf_ring_empty_cnt;
  3689. /* Num buf fed */
  3690. A_UINT32 mon_desc_buf_ring_refill_cnt;
  3691. /* Num ring empty encountered */
  3692. A_UINT32 mon_desc_buf_ring_empty_cnt;
  3693. /* Num buf fed */
  3694. A_UINT32 mon_dest_ring_update_cnt;
  3695. /* Num ring full encountered */
  3696. A_UINT32 mon_dest_ring_full_cnt;
  3697. /* Num rx suspend is attempted */
  3698. A_UINT32 rx_suspend_cnt;
  3699. /* Num rx suspend failed */
  3700. A_UINT32 rx_suspend_fail_cnt;
  3701. /* Num rx resume attempted */
  3702. A_UINT32 rx_resume_cnt;
  3703. /* Num rx resume failed */
  3704. A_UINT32 rx_resume_fail_cnt;
  3705. /* Num rx ring switch */
  3706. A_UINT32 rx_ring_switch_cnt;
  3707. /* Num rx ring restore */
  3708. A_UINT32 rx_ring_restore_cnt;
  3709. /* Num rx flush issued */
  3710. A_UINT32 rx_flush_cnt;
  3711. /* Num rx recovery */
  3712. A_UINT32 rx_recovery_reset_cnt;
  3713. } htt_rx_pdev_fw_stats_tlv;
  3714. typedef struct {
  3715. htt_tlv_hdr_t tlv_hdr;
  3716. /* peer mac address */
  3717. htt_mac_addr peer_mac_addr;
  3718. /* Num of tx mgmt frames with subtype on peer level */
  3719. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3720. /* Num of rx mgmt frames with subtype on peer level */
  3721. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3722. } htt_peer_ctrl_path_txrx_stats_tlv;
  3723. #define HTT_STATS_PHY_ERR_MAX 43
  3724. typedef struct {
  3725. htt_tlv_hdr_t tlv_hdr;
  3726. /* BIT [ 7 : 0] :- mac_id
  3727. * BIT [31 : 8] :- reserved
  3728. */
  3729. A_UINT32 mac_id__word;
  3730. /* Num of phy err */
  3731. A_UINT32 total_phy_err_cnt;
  3732. /* Counts of different types of phy errs
  3733. * The mapping of PHY error types to phy_err array elements is HW dependent.
  3734. * The only currently-supported mapping is shown below:
  3735. *
  3736. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  3737. * 1 phyrx_err_synth_off
  3738. * 2 phyrx_err_ofdma_timing
  3739. * 3 phyrx_err_ofdma_signal_parity
  3740. * 4 phyrx_err_ofdma_rate_illegal
  3741. * 5 phyrx_err_ofdma_length_illegal
  3742. * 6 phyrx_err_ofdma_restart
  3743. * 7 phyrx_err_ofdma_service
  3744. * 8 phyrx_err_ppdu_ofdma_power_drop
  3745. * 9 phyrx_err_cck_blokker
  3746. * 10 phyrx_err_cck_timing
  3747. * 11 phyrx_err_cck_header_crc
  3748. * 12 phyrx_err_cck_rate_illegal
  3749. * 13 phyrx_err_cck_length_illegal
  3750. * 14 phyrx_err_cck_restart
  3751. * 15 phyrx_err_cck_service
  3752. * 16 phyrx_err_cck_power_drop
  3753. * 17 phyrx_err_ht_crc_err
  3754. * 18 phyrx_err_ht_length_illegal
  3755. * 19 phyrx_err_ht_rate_illegal
  3756. * 20 phyrx_err_ht_zlf
  3757. * 21 phyrx_err_false_radar_ext
  3758. * 22 phyrx_err_green_field
  3759. * 23 phyrx_err_bw_gt_dyn_bw
  3760. * 24 phyrx_err_leg_ht_mismatch
  3761. * 25 phyrx_err_vht_crc_error
  3762. * 26 phyrx_err_vht_siga_unsupported
  3763. * 27 phyrx_err_vht_lsig_len_invalid
  3764. * 28 phyrx_err_vht_ndp_or_zlf
  3765. * 29 phyrx_err_vht_nsym_lt_zero
  3766. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  3767. * 31 phyrx_err_vht_rx_skip_group_id0
  3768. * 32 phyrx_err_vht_rx_skip_group_id1to62
  3769. * 33 phyrx_err_vht_rx_skip_group_id63
  3770. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  3771. * 35 phyrx_err_defer_nap
  3772. * 36 phyrx_err_fdomain_timeout
  3773. * 37 phyrx_err_lsig_rel_check
  3774. * 38 phyrx_err_bt_collision
  3775. * 39 phyrx_err_unsupported_mu_feedback
  3776. * 40 phyrx_err_ppdu_tx_interrupt_rx
  3777. * 41 phyrx_err_unsupported_cbf
  3778. * 42 phyrx_err_other
  3779. */
  3780. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  3781. } htt_rx_pdev_fw_stats_phy_err_tlv;
  3782. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3783. /* NOTE: Variable length TLV, use length spec to infer array size */
  3784. typedef struct {
  3785. htt_tlv_hdr_t tlv_hdr;
  3786. /* Num error MPDU for each RxDMA error type */
  3787. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  3788. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  3789. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3790. /* NOTE: Variable length TLV, use length spec to infer array size */
  3791. typedef struct {
  3792. htt_tlv_hdr_t tlv_hdr;
  3793. /* Num MPDU dropped */
  3794. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  3795. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  3796. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  3797. * TLV_TAGS:
  3798. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  3799. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  3800. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  3801. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  3802. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  3803. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  3804. */
  3805. /* NOTE:
  3806. * This structure is for documentation, and cannot be safely used directly.
  3807. * Instead, use the constituent TLV structures to fill/parse.
  3808. */
  3809. typedef struct {
  3810. htt_rx_soc_stats_t soc_stats;
  3811. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  3812. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  3813. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  3814. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  3815. } htt_rx_pdev_stats_t;
  3816. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  3817. * TLV_TAGS:
  3818. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  3819. *
  3820. */
  3821. typedef struct {
  3822. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  3823. } htt_ctrl_path_txrx_stats_t;
  3824. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  3825. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  3826. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  3827. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  3828. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  3829. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  3830. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  3831. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  3832. typedef struct {
  3833. htt_tlv_hdr_t tlv_hdr;
  3834. /* Below values are obtained from the HW Cycles counter registers */
  3835. A_UINT32 tx_frame_usec;
  3836. A_UINT32 rx_frame_usec;
  3837. A_UINT32 rx_clear_usec;
  3838. A_UINT32 my_rx_frame_usec;
  3839. A_UINT32 usec_cnt;
  3840. A_UINT32 med_rx_idle_usec;
  3841. A_UINT32 med_tx_idle_global_usec;
  3842. A_UINT32 cca_obss_usec;
  3843. } htt_pdev_stats_cca_counters_tlv;
  3844. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  3845. * due to lack of support in some host stats infrastructures for
  3846. * TLVs nested within TLVs.
  3847. */
  3848. typedef struct {
  3849. htt_tlv_hdr_t tlv_hdr;
  3850. /* The channel number on which these stats were collected */
  3851. A_UINT32 chan_num;
  3852. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3853. A_UINT32 num_records;
  3854. /*
  3855. * Bit map of valid CCA counters
  3856. * Bit0 - tx_frame_usec
  3857. * Bit1 - rx_frame_usec
  3858. * Bit2 - rx_clear_usec
  3859. * Bit3 - my_rx_frame_usec
  3860. * bit4 - usec_cnt
  3861. * Bit5 - med_rx_idle_usec
  3862. * Bit6 - med_tx_idle_global_usec
  3863. * Bit7 - cca_obss_usec
  3864. *
  3865. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  3866. */
  3867. A_UINT32 valid_cca_counters_bitmap;
  3868. /* Indicates the stats collection interval
  3869. * Valid Values:
  3870. * 100 - For the 100ms interval CCA stats histogram
  3871. * 1000 - For 1sec interval CCA histogram
  3872. * 0xFFFFFFFF - For Cumulative CCA Stats
  3873. */
  3874. A_UINT32 collection_interval;
  3875. /**
  3876. * This will be followed by an array which contains the CCA stats
  3877. * collected in the last N intervals,
  3878. * if the indication is for last N intervals CCA stats.
  3879. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3880. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3881. */
  3882. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3883. } htt_pdev_cca_stats_hist_tlv;
  3884. typedef struct {
  3885. htt_tlv_hdr_t tlv_hdr;
  3886. /* The channel number on which these stats were collected */
  3887. A_UINT32 chan_num;
  3888. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3889. A_UINT32 num_records;
  3890. /*
  3891. * Bit map of valid CCA counters
  3892. * Bit0 - tx_frame_usec
  3893. * Bit1 - rx_frame_usec
  3894. * Bit2 - rx_clear_usec
  3895. * Bit3 - my_rx_frame_usec
  3896. * bit4 - usec_cnt
  3897. * Bit5 - med_rx_idle_usec
  3898. * Bit6 - med_tx_idle_global_usec
  3899. * Bit7 - cca_obss_usec
  3900. *
  3901. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  3902. */
  3903. A_UINT32 valid_cca_counters_bitmap;
  3904. /* Indicates the stats collection interval
  3905. * Valid Values:
  3906. * 100 - For the 100ms interval CCA stats histogram
  3907. * 1000 - For 1sec interval CCA histogram
  3908. * 0xFFFFFFFF - For Cumulative CCA Stats
  3909. */
  3910. A_UINT32 collection_interval;
  3911. /**
  3912. * This will be followed by an array which contains the CCA stats
  3913. * collected in the last N intervals,
  3914. * if the indication is for last N intervals CCA stats.
  3915. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3916. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3917. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3918. */
  3919. } htt_pdev_cca_stats_hist_v1_tlv;
  3920. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  3921. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  3922. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  3923. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  3924. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  3925. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  3926. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  3927. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  3928. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  3929. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  3930. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  3931. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  3932. do { \
  3933. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  3934. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  3935. } while (0)
  3936. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  3937. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  3938. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  3939. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  3940. do { \
  3941. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  3942. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  3943. } while (0)
  3944. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  3945. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  3946. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  3947. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  3948. do { \
  3949. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  3950. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  3951. } while (0)
  3952. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  3953. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  3954. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  3955. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  3956. do { \
  3957. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  3958. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  3959. } while (0)
  3960. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  3961. typedef struct {
  3962. htt_tlv_hdr_t tlv_hdr;
  3963. A_UINT32 vdev_id;
  3964. htt_mac_addr peer_mac;
  3965. A_UINT32 flow_id_flags;
  3966. A_UINT32 dialog_id; /* TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is not initiated by host */
  3967. A_UINT32 wake_dura_us;
  3968. A_UINT32 wake_intvl_us;
  3969. A_UINT32 sp_offset_us;
  3970. } htt_pdev_stats_twt_session_tlv;
  3971. typedef struct {
  3972. htt_tlv_hdr_t tlv_hdr;
  3973. A_UINT32 pdev_id;
  3974. A_UINT32 num_sessions;
  3975. htt_pdev_stats_twt_session_tlv twt_session[1];
  3976. } htt_pdev_stats_twt_sessions_tlv;
  3977. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  3978. * TLV_TAGS:
  3979. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  3980. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  3981. */
  3982. /* NOTE:
  3983. * This structure is for documentation, and cannot be safely used directly.
  3984. * Instead, use the constituent TLV structures to fill/parse.
  3985. */
  3986. typedef struct {
  3987. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  3988. } htt_pdev_twt_sessions_stats_t;
  3989. typedef enum {
  3990. /* Global link descriptor queued in REO */
  3991. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  3992. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  3993. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  3994. /*Number of queue descriptors of this aging group */
  3995. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  3996. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  3997. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  3998. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  3999. /* Total number of MSDUs buffered in AC */
  4000. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  4001. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  4002. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  4003. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  4004. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  4005. } htt_rx_reo_resource_sample_id_enum;
  4006. typedef struct {
  4007. htt_tlv_hdr_t tlv_hdr;
  4008. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  4009. /* htt_rx_reo_debug_sample_id_enum */
  4010. A_UINT32 sample_id;
  4011. /* Max value of all samples */
  4012. A_UINT32 total_max;
  4013. /* Average value of total samples */
  4014. A_UINT32 total_avg;
  4015. /* Num of samples including both zeros and non zeros ones*/
  4016. A_UINT32 total_sample;
  4017. /* Average value of all non zeros samples */
  4018. A_UINT32 non_zeros_avg;
  4019. /* Num of non zeros samples */
  4020. A_UINT32 non_zeros_sample;
  4021. /* Max value of last N non zero samples (N = last_non_zeros_sample) */
  4022. A_UINT32 last_non_zeros_max;
  4023. /* Min value of last N non zero samples (N = last_non_zeros_sample) */
  4024. A_UINT32 last_non_zeros_min;
  4025. /* Average value of last N non zero samples (N = last_non_zeros_sample) */
  4026. A_UINT32 last_non_zeros_avg;
  4027. /* Num of last non zero samples */
  4028. A_UINT32 last_non_zeros_sample;
  4029. } htt_rx_reo_resource_stats_tlv_v;
  4030. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  4031. * TLV_TAGS:
  4032. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  4033. */
  4034. /* NOTE:
  4035. * This structure is for documentation, and cannot be safely used directly.
  4036. * Instead, use the constituent TLV structures to fill/parse.
  4037. */
  4038. typedef struct {
  4039. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  4040. } htt_soc_reo_resource_stats_t;
  4041. /* == TX SOUNDING STATS == */
  4042. /* config_param0 */
  4043. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  4044. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  4045. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  4046. typedef enum {
  4047. /* Implicit beamforming stats */
  4048. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  4049. /* Single user short inter frame sequence steer stats */
  4050. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  4051. /* Single user random back off steer stats */
  4052. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  4053. /* Multi user short inter frame sequence steer stats */
  4054. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  4055. /* Multi user random back off steer stats */
  4056. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  4057. /* For backward compatability new modes cannot be added */
  4058. HTT_TXBF_MAX_NUM_OF_MODES = 5
  4059. } htt_txbf_sound_steer_modes;
  4060. typedef enum {
  4061. HTT_TX_AC_SOUNDING_MODE = 0,
  4062. HTT_TX_AX_SOUNDING_MODE = 1,
  4063. } htt_stats_sounding_tx_mode;
  4064. typedef struct {
  4065. htt_tlv_hdr_t tlv_hdr;
  4066. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  4067. /* Counts number of soundings for all steering modes in each bw */
  4068. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  4069. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  4070. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  4071. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  4072. /*
  4073. * The sounding array is a 2-D array stored as an 1-D array of
  4074. * A_UINT32. The stats for a particular user/bw combination is
  4075. * referenced with the following:
  4076. *
  4077. * sounding[(user* max_bw) + bw]
  4078. *
  4079. * ... where max_bw == 4 for 160mhz
  4080. */
  4081. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  4082. } htt_tx_sounding_stats_tlv;
  4083. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  4084. * TLV_TAGS:
  4085. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  4086. */
  4087. /* NOTE:
  4088. * This structure is for documentation, and cannot be safely used directly.
  4089. * Instead, use the constituent TLV structures to fill/parse.
  4090. */
  4091. typedef struct {
  4092. htt_tx_sounding_stats_tlv sounding_tlv;
  4093. } htt_tx_sounding_stats_t;
  4094. typedef struct {
  4095. htt_tlv_hdr_t tlv_hdr;
  4096. A_UINT32 num_obss_tx_ppdu_success;
  4097. A_UINT32 num_obss_tx_ppdu_failure;
  4098. /* num_sr_tx_transmissions:
  4099. * Counter of TX done by aborting other BSS RX with spatial reuse
  4100. * (for cases where rx RSSI from other BSS is below the packet-detection
  4101. * threshold for doing spatial reuse)
  4102. */
  4103. union {
  4104. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  4105. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  4106. };
  4107. union {
  4108. /*
  4109. * Count the number of times the RSSI from an other-BSS signal
  4110. * is below the spatial reuse power threshold, thus providing an
  4111. * opportunity for spatial reuse since OBSS interference will be
  4112. * inconsequential.
  4113. */
  4114. A_UINT32 num_spatial_reuse_opportunities;
  4115. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  4116. * This old name has been deprecated because it does not
  4117. * clearly and accurately reflect the information stored within
  4118. * this field.
  4119. * Use the new name (num_spatial_reuse_opportunities) instead of
  4120. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  4121. */
  4122. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  4123. };
  4124. /*
  4125. * Count of number of times OBSS frames were aborted and non-SRG
  4126. * opportunities were created. Non-SRG opportunities are created when
  4127. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  4128. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  4129. * allow non-SRG TX.
  4130. */
  4131. A_UINT32 num_non_srg_opportunities;
  4132. /*
  4133. * Count of number of times TX PPDU were transmitted using non-SRG
  4134. * opportunities created. Incoming OBSS frame RSSI is compared with per
  4135. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  4136. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  4137. * tranmission happens.
  4138. */
  4139. A_UINT32 num_non_srg_ppdu_tried;
  4140. /*
  4141. * Count of number of times non-SRG based TX transmissions were successful
  4142. */
  4143. A_UINT32 num_non_srg_ppdu_success;
  4144. /*
  4145. * Count of number of times OBSS frames were aborted and SRG opportunities
  4146. * were created. Srg opportunities are created when incoming OBSS RSSI
  4147. * is less than the global configured SRG RSSI threshold and SRC OBSS
  4148. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  4149. * registers allow SRG TX.
  4150. */
  4151. A_UINT32 num_srg_opportunities;
  4152. /*
  4153. * Count of number of times TX PPDU were transmitted using SRG
  4154. * opportunities created.
  4155. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  4156. * threshold configured in each PPDU.
  4157. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  4158. * then SRG tranmission happens.
  4159. */
  4160. A_UINT32 num_srg_ppdu_tried;
  4161. /*
  4162. * Count of number of times SRG based TX transmissions were successful
  4163. */
  4164. A_UINT32 num_srg_ppdu_success;
  4165. /*
  4166. * Count of number of times PSR opportunities were created by aborting
  4167. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  4168. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  4169. * based spatial reuse.
  4170. */
  4171. A_UINT32 num_psr_opportunities;
  4172. /*
  4173. * Count of number of times TX PPDU were transmitted using PSR
  4174. * opportunities created.
  4175. */
  4176. A_UINT32 num_psr_ppdu_tried;
  4177. /*
  4178. * Count of number of times PSR based TX transmissions were successful.
  4179. */
  4180. A_UINT32 num_psr_ppdu_success;
  4181. } htt_pdev_obss_pd_stats_tlv;
  4182. /* NOTE:
  4183. * This structure is for documentation, and cannot be safely used directly.
  4184. * Instead, use the constituent TLV structures to fill/parse.
  4185. */
  4186. typedef struct {
  4187. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  4188. } htt_pdev_obss_pd_stats_t;
  4189. typedef struct {
  4190. htt_tlv_hdr_t tlv_hdr;
  4191. A_UINT32 pdev_id;
  4192. A_UINT32 current_head_idx;
  4193. A_UINT32 current_tail_idx;
  4194. A_UINT32 num_htt_msgs_sent;
  4195. /*
  4196. * Time in milliseconds for which the ring has been in
  4197. * its current backpressure condition
  4198. */
  4199. A_UINT32 backpressure_time_ms;
  4200. /* backpressure_hist - histogram showing how many times different degrees
  4201. * of backpressure duration occurred:
  4202. * Index 0 indicates the number of times ring was
  4203. * continously in backpressure state for 100 - 200ms.
  4204. * Index 1 indicates the number of times ring was
  4205. * continously in backpressure state for 200 - 300ms.
  4206. * Index 2 indicates the number of times ring was
  4207. * continously in backpressure state for 300 - 400ms.
  4208. * Index 3 indicates the number of times ring was
  4209. * continously in backpressure state for 400 - 500ms.
  4210. * Index 4 indicates the number of times ring was
  4211. * continously in backpressure state beyond 500ms.
  4212. */
  4213. A_UINT32 backpressure_hist[5];
  4214. } htt_ring_backpressure_stats_tlv;
  4215. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  4216. * TLV_TAGS:
  4217. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  4218. */
  4219. /* NOTE:
  4220. * This structure is for documentation, and cannot be safely used directly.
  4221. * Instead, use the constituent TLV structures to fill/parse.
  4222. */
  4223. typedef struct {
  4224. htt_sring_cmn_tlv cmn_tlv;
  4225. struct {
  4226. htt_stats_string_tlv sring_str_tlv;
  4227. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  4228. } r[1]; /* variable-length array */
  4229. } htt_ring_backpressure_stats_t;
  4230. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  4231. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  4232. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  4233. typedef struct {
  4234. htt_tlv_hdr_t tlv_hdr;
  4235. /* print_header:
  4236. * This field suggests whether the host should print a header when
  4237. * displaying the TLV (because this is the first latency_prof_stats
  4238. * TLV within a series), or if only the TLV contents should be displayed
  4239. * without a header (because this is not the first TLV within the series).
  4240. */
  4241. A_UINT32 print_header;
  4242. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  4243. A_UINT32 cnt; /* number of data values included in the tot sum */
  4244. A_UINT32 min; /* time in us */
  4245. A_UINT32 max; /* time in us */
  4246. A_UINT32 last;
  4247. A_UINT32 tot; /* time in us */
  4248. A_UINT32 avg; /* time in us */
  4249. /* hist_intvl:
  4250. * Histogram interval, i.e. the latency range covered by each
  4251. * bin of the histogram, in microsecond units.
  4252. * hist[0] counts how many latencies were between 0 to hist_intvl
  4253. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  4254. * hist[2] counts how many latencies were more than 2*hist_intvl
  4255. */
  4256. A_UINT32 hist_intvl;
  4257. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  4258. A_UINT32 page_fault_max; /* max page faults in any 1 sampling window */
  4259. A_UINT32 page_fault_total; /* summed over all sampling windows */
  4260. /* ignored_latency_count:
  4261. * ignore some of profile latency to avoid avg skewing
  4262. */
  4263. A_UINT32 ignored_latency_count;
  4264. /* interrupts_max: max interrupts within any single sampling window */
  4265. A_UINT32 interrupts_max;
  4266. /* interrupts_hist: histogram of interrupt rate
  4267. * bin0 contains the number of sampling windows that had 0 interrupts,
  4268. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  4269. * bin2 contains the number of sampling windows that had > 4 interrupts
  4270. */
  4271. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  4272. } htt_latency_prof_stats_tlv;
  4273. typedef struct {
  4274. htt_tlv_hdr_t tlv_hdr;
  4275. /* duration:
  4276. * Time period over which counts were gathered, units = microseconds.
  4277. */
  4278. A_UINT32 duration;
  4279. A_UINT32 tx_msdu_cnt;
  4280. A_UINT32 tx_mpdu_cnt;
  4281. A_UINT32 tx_ppdu_cnt;
  4282. A_UINT32 rx_msdu_cnt;
  4283. A_UINT32 rx_mpdu_cnt;
  4284. } htt_latency_prof_ctx_tlv;
  4285. typedef struct {
  4286. htt_tlv_hdr_t tlv_hdr;
  4287. A_UINT32 prof_enable_cnt; /* count of enabled profiles */
  4288. } htt_latency_prof_cnt_tlv;
  4289. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  4290. * TLV_TAGS:
  4291. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  4292. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  4293. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  4294. */
  4295. /* NOTE:
  4296. * This structure is for documentation, and cannot be safely used directly.
  4297. * Instead, use the constituent TLV structures to fill/parse.
  4298. */
  4299. typedef struct {
  4300. htt_latency_prof_stats_tlv latency_prof_stat;
  4301. htt_latency_prof_ctx_tlv latency_ctx_stat;
  4302. htt_latency_prof_cnt_tlv latency_cnt_stat;
  4303. } htt_soc_latency_stats_t;
  4304. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  4305. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  4306. #define HTT_RX_SQUARE_INDEX 6
  4307. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  4308. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  4309. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  4310. * TLV_TAGS:
  4311. * - HTT_STATS_RX_FSE_STATS_TAG
  4312. */
  4313. typedef struct {
  4314. htt_tlv_hdr_t tlv_hdr;
  4315. /*
  4316. * Number of times host requested for fse enable/disable
  4317. */
  4318. A_UINT32 fse_enable_cnt;
  4319. A_UINT32 fse_disable_cnt;
  4320. /*
  4321. * Number of times host requested for fse cache invalidation
  4322. * individual entries or full cache
  4323. */
  4324. A_UINT32 fse_cache_invalidate_entry_cnt;
  4325. A_UINT32 fse_full_cache_invalidate_cnt;
  4326. /*
  4327. * Cache hits count will increase if there is a matching flow in the cache
  4328. * There is no register for cache miss but the number of cache misses can
  4329. * be calculated as
  4330. * cache miss = (num_searches - cache_hits)
  4331. * Thus, there is no need to have a separate variable for cache misses.
  4332. * Num searches is flow search times done in the cache.
  4333. */
  4334. A_UINT32 fse_num_cache_hits_cnt;
  4335. A_UINT32 fse_num_searches_cnt;
  4336. /**
  4337. * Cache Occupancy holds 2 types of values: Peak and Current.
  4338. * 10 bins are used to keep track of peak occupancy.
  4339. * 8 of these bins represent ranges of values, while the first and last
  4340. * bins represent the extreme cases of the cache being completely empty
  4341. * or completely full.
  4342. * For the non-extreme bins, the number of cache occupancy values per
  4343. * bin is the maximum cache occupancy (128), divided by the number of
  4344. * non-extreme bins (8), so 128/8 = 16 values per bin.
  4345. * The range of values for each histogram bins is specified below:
  4346. * Bin0 = Counter increments when cache occupancy is empty
  4347. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  4348. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  4349. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  4350. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  4351. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  4352. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  4353. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  4354. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  4355. * Bin9 = Counter increments when cache occupancy is equal to 128
  4356. * The above histogram bin definitions apply to both the peak-occupancy
  4357. * histogram and the current-occupancy histogram.
  4358. *
  4359. * @fse_cache_occupancy_peak_cnt:
  4360. * Array records periodically PEAK cache occupancy values.
  4361. * Peak Occupancy will increment only if it is greater than current
  4362. * occupancy value.
  4363. *
  4364. * @fse_cache_occupancy_curr_cnt:
  4365. * Array records periodically current cache occupancy value.
  4366. * Current Cache occupancy always holds instant snapshot of
  4367. * current number of cache entries.
  4368. **/
  4369. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  4370. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  4371. /*
  4372. * Square stat is sum of squares of cache occupancy to better understand
  4373. * any variation/deviation within each cache set, over a given time-window.
  4374. *
  4375. * Square stat is calculated this way:
  4376. * Square = SUM(Squares of all Occupancy in a Set) / 8
  4377. * The cache has 16-way set associativity, so the occupancy of a
  4378. * set can vary from 0 to 16. There are 8 sets within the cache.
  4379. * Therefore, the minimum possible square value is 0, and the maximum
  4380. * possible square value is (8*16^2) / 8 = 256.
  4381. *
  4382. * 6 bins are used to keep track of square stats:
  4383. * Bin0 = increments when square of current cache occupancy is zero
  4384. * Bin1 = increments when square of current cache occupancy is within
  4385. * [1 to 50]
  4386. * Bin2 = increments when square of current cache occupancy is within
  4387. * [51 to 100]
  4388. * Bin3 = increments when square of current cache occupancy is within
  4389. * [101 to 200]
  4390. * Bin4 = increments when square of current cache occupancy is within
  4391. * [201 to 255]
  4392. * Bin5 = increments when square of current cache occupancy is 256
  4393. */
  4394. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  4395. /**
  4396. * Search stats has 2 types of values: Peak Pending and Number of
  4397. * Search Pending.
  4398. * GSE command ring for FSE can hold maximum of 5 Pending searches
  4399. * at any given time.
  4400. *
  4401. * 4 bins are used to keep track of search stats:
  4402. * Bin0 = Counter increments when there are NO pending searches
  4403. * (For peak, it will be number of pending searches greater
  4404. * than GSE command ring FIFO outstanding requests.
  4405. * For Search Pending, it will be number of pending search
  4406. * inside GSE command ring FIFO.)
  4407. * Bin1 = Counter increments when number of pending searches are within
  4408. * [1 to 2]
  4409. * Bin2 = Counter increments when number of pending searches are within
  4410. * [3 to 4]
  4411. * Bin3 = Counter increments when number of pending searches are
  4412. * greater/equal to [ >= 5]
  4413. */
  4414. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  4415. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  4416. } htt_rx_fse_stats_tlv;
  4417. /* NOTE:
  4418. * This structure is for documentation, and cannot be safely used directly.
  4419. * Instead, use the constituent TLV structures to fill/parse.
  4420. */
  4421. typedef struct {
  4422. htt_rx_fse_stats_tlv rx_fse_stats;
  4423. } htt_rx_fse_stats_t;
  4424. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  4425. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  4426. typedef struct {
  4427. htt_tlv_hdr_t tlv_hdr;
  4428. /* SU TxBF TX MCS stats */
  4429. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4430. /* Implicit BF TX MCS stats */
  4431. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4432. /* Open loop TX MCS stats */
  4433. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4434. /* SU TxBF TX NSS stats */
  4435. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4436. /* Implicit BF TX NSS stats */
  4437. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4438. /* Open loop TX NSS stats */
  4439. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4440. /* SU TxBF TX BW stats */
  4441. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4442. /* Implicit BF TX BW stats */
  4443. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4444. /* Open loop TX BW stats */
  4445. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4446. /* Legacy and OFDM TX rate stats */
  4447. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4448. } htt_tx_pdev_txbf_rate_stats_tlv;
  4449. /* NOTE:
  4450. * This structure is for documentation, and cannot be safely used directly.
  4451. * Instead, use the constituent TLV structures to fill/parse.
  4452. */
  4453. typedef struct {
  4454. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  4455. } htt_pdev_txbf_rate_stats_t;
  4456. typedef enum {
  4457. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  4458. HTT_ULTRIG_PSPOLL_TRIGGER,
  4459. HTT_ULTRIG_UAPSD_TRIGGER,
  4460. HTT_ULTRIG_11AX_TRIGGER,
  4461. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  4462. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  4463. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  4464. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  4465. typedef enum {
  4466. HTT_11AX_TRIGGER_BASIC_E = 0,
  4467. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  4468. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  4469. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  4470. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  4471. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  4472. HTT_11AX_TRIGGER_BQRP_E = 6,
  4473. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  4474. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  4475. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  4476. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  4477. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  4478. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  4479. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  4480. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  4481. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  4482. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  4483. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  4484. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  4485. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  4486. /* Actual resp type sent by STA for trigger
  4487. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  4488. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  4489. /* Counter for MCS 0-13 */
  4490. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  4491. /* Counters BW 20,40,80,160,320 */
  4492. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  4493. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  4494. * TLV_TAGS:
  4495. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  4496. */
  4497. typedef struct {
  4498. htt_tlv_hdr_t tlv_hdr;
  4499. A_UINT32 pdev_id;
  4500. /* Trigger Type reported by HWSCH on RX reception
  4501. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE */
  4502. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  4503. /* 11AX Trigger Type on RX reception
  4504. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE */
  4505. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  4506. /* Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  4507. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  4508. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  4509. /* Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  4510. * Super set of num_data_ppdu_responded_per_hwq, num_null_delimiters_responded_per_hwq */
  4511. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  4512. /* Time interval between current time ms and last successful trigger RX
  4513. * 0xFFFFFFFF denotes no trig received / timestamp roll back */
  4514. A_UINT32 last_trig_rx_time_delta_ms;
  4515. /* Rate Statistics for UL OFDMA
  4516. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ */
  4517. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  4518. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4519. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  4520. A_UINT32 ul_ofdma_tx_ldpc;
  4521. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  4522. /* Trig based PPDU TX/ RBO based PPDU TX Count */
  4523. A_UINT32 trig_based_ppdu_tx;
  4524. A_UINT32 rbo_based_ppdu_tx;
  4525. /* Switch MU EDCA to SU EDCA Count */
  4526. A_UINT32 mu_edca_to_su_edca_switch_count;
  4527. /* Num MU EDCA applied Count */
  4528. A_UINT32 num_mu_edca_param_apply_count;
  4529. /* Current MU EDCA Parameters for WMM ACs
  4530. * Mode - 0 - SU EDCA, 1- MU EDCA */
  4531. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  4532. /* Contention Window minimum. Range: 1 - 10 */
  4533. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  4534. /* Contention Window maximum. Range: 1 - 10 */
  4535. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  4536. /* AIFS value - 0 -255 */
  4537. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  4538. } htt_sta_ul_ofdma_stats_tlv;
  4539. /* NOTE:
  4540. * This structure is for documentation, and cannot be safely used directly.
  4541. * Instead, use the constituent TLV structures to fill/parse.
  4542. */
  4543. typedef struct {
  4544. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  4545. } htt_sta_11ax_ul_stats_t;
  4546. typedef struct {
  4547. htt_tlv_hdr_t tlv_hdr;
  4548. /* No of Fine Timing Measurement frames transmitted successfully */
  4549. A_UINT32 tx_ftm_suc;
  4550. /* No of Fine Timing Measurement frames transmitted successfully after retry */
  4551. A_UINT32 tx_ftm_suc_retry;
  4552. /* No of Fine Timing Measurement frames not transmitted successfully */
  4553. A_UINT32 tx_ftm_fail;
  4554. /* No of Fine Timing Measurement Request frames received, including initial, non-initial, and duplicates */
  4555. A_UINT32 rx_ftmr_cnt;
  4556. /* No of duplicate Fine Timing Measurement Request frames received, including both initial and non-initial */
  4557. A_UINT32 rx_ftmr_dup_cnt;
  4558. /* No of initial Fine Timing Measurement Request frames received */
  4559. A_UINT32 rx_iftmr_cnt;
  4560. /* No of duplicate initial Fine Timing Measurement Request frames received */
  4561. A_UINT32 rx_iftmr_dup_cnt;
  4562. /* No of responder sessions rejected when initiator was active */
  4563. A_UINT32 initiator_active_responder_rejected_cnt;
  4564. /* Responder terminate count */
  4565. A_UINT32 responder_terminate_cnt;
  4566. A_UINT32 vdev_id;
  4567. } htt_vdev_rtt_resp_stats_tlv;
  4568. typedef struct {
  4569. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  4570. } htt_vdev_rtt_resp_stats_t;
  4571. typedef struct {
  4572. htt_tlv_hdr_t tlv_hdr;
  4573. A_UINT32 vdev_id;
  4574. /* No of Fine Timing Measurement request frames transmitted successfully */
  4575. A_UINT32 tx_ftmr_cnt;
  4576. /* No of Fine Timing Measurement request frames not transmitted successfully */
  4577. A_UINT32 tx_ftmr_fail;
  4578. /* No of Fine Timing Measurement request frames transmitted successfully after retry */
  4579. A_UINT32 tx_ftmr_suc_retry;
  4580. /* No of Fine Timing Measurement frames received, including initial, non-initial, and duplicates */
  4581. A_UINT32 rx_ftm_cnt;
  4582. /* Initiator Terminate count */
  4583. A_UINT32 initiator_terminate_cnt;
  4584. } htt_vdev_rtt_init_stats_tlv;
  4585. typedef struct {
  4586. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  4587. } htt_vdev_rtt_init_stats_t;
  4588. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  4589. * TLV_TAGS:
  4590. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  4591. */
  4592. /* NOTE:
  4593. * This structure is for documentation, and cannot be safely used directly.
  4594. * Instead, use the constituent TLV structures to fill/parse.
  4595. */
  4596. typedef struct {
  4597. htt_tlv_hdr_t tlv_hdr;
  4598. /* No of pktlog payloads that were dropped in htt_ppdu_stats path */
  4599. A_UINT32 pktlog_lite_drop_cnt;
  4600. /* No of pktlog payloads that were dropped in TQM path */
  4601. A_UINT32 pktlog_tqm_drop_cnt;
  4602. /* No of pktlog ppdu stats payloads that were dropped */
  4603. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  4604. /* No of pktlog ppdu ctrl payloads that were dropped */
  4605. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  4606. /* No of pktlog sw events payloads that were dropped */
  4607. A_UINT32 pktlog_sw_events_drop_cnt;
  4608. } htt_pktlog_and_htt_ring_stats_tlv;
  4609. #define HTT_DLPAGER_STATS_MAX_HIST 10
  4610. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  4611. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  4612. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  4613. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  4614. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  4615. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  4616. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  4617. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  4618. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  4619. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  4620. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  4621. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  4622. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  4623. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  4624. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  4625. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  4626. do { \
  4627. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  4628. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  4629. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  4630. } while (0)
  4631. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  4632. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  4633. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  4634. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  4635. do { \
  4636. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  4637. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  4638. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  4639. } while (0)
  4640. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  4641. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  4642. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  4643. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  4644. do { \
  4645. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  4646. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  4647. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  4648. } while (0)
  4649. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  4650. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  4651. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  4652. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  4653. do { \
  4654. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  4655. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  4656. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  4657. } while (0)
  4658. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  4659. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  4660. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  4661. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  4662. do { \
  4663. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  4664. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  4665. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  4666. } while (0)
  4667. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  4668. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  4669. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  4670. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  4671. do { \
  4672. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  4673. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  4674. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  4675. } while (0)
  4676. enum {
  4677. HTT_STATS_PAGE_LOCKED = 0,
  4678. HTT_STATS_PAGE_UNLOCKED = 1,
  4679. HTT_STATS_NUM_PAGE_LOCK_STATES
  4680. };
  4681. /* dlPagerStats structure
  4682. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  4683. typedef struct{
  4684. /* msg_dword_1 bitfields:
  4685. * async_lock : 8,
  4686. * sync_lock : 8,
  4687. * reserved : 16;
  4688. */
  4689. A_UINT32 msg_dword_1;
  4690. /* mst_dword_2 bitfields:
  4691. * total_locked_pages : 16,
  4692. * total_free_pages : 16;
  4693. */
  4694. A_UINT32 msg_dword_2;
  4695. /* msg_dword_3 bitfields:
  4696. * last_locked_page_idx : 16,
  4697. * last_unlocked_page_idx : 16;
  4698. */
  4699. A_UINT32 msg_dword_3;
  4700. struct {
  4701. A_UINT32 page_num;
  4702. A_UINT32 num_of_pages;
  4703. /* timestamp is in microsecond units, from SoC timer clock */
  4704. A_UINT32 timestamp_lsbs;
  4705. A_UINT32 timestamp_msbs;
  4706. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  4707. } htt_dl_pager_stats_tlv;
  4708. /* NOTE:
  4709. * This structure is for documentation, and cannot be safely used directly.
  4710. * Instead, use the constituent TLV structures to fill/parse.
  4711. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  4712. * TLV_TAGS:
  4713. * - HTT_STATS_DLPAGER_STATS_TAG
  4714. */
  4715. typedef struct {
  4716. htt_tlv_hdr_t tlv_hdr;
  4717. htt_dl_pager_stats_tlv dl_pager_stats;
  4718. } htt_dlpager_stats_t;
  4719. /*======= PHY STATS ====================*/
  4720. /*
  4721. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  4722. * TLV_TAGS:
  4723. * - HTT_STATS_PHY_COUNTERS_TAG
  4724. * - HTT_STATS_PHY_STATS_TAG
  4725. */
  4726. #define HTT_MAX_RX_PKT_CNT 8
  4727. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  4728. #define HTT_MAX_PER_BLK_ERR_CNT 20
  4729. #define HTT_MAX_RX_OTA_ERR_CNT 14
  4730. typedef enum {
  4731. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  4732. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  4733. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  4734. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  4735. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  4736. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  4737. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  4738. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  4739. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  4740. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  4741. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  4742. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  4743. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  4744. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  4745. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  4746. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  4747. } HTT_STATS_CHANNEL_FLAGS;
  4748. typedef enum {
  4749. HTT_STATS_RF_MODE_MIN = 0,
  4750. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  4751. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  4752. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  4753. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  4754. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  4755. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  4756. HTT_STATS_RF_MODE_INVALID = 0xff,
  4757. } HTT_STATS_RF_MODE;
  4758. typedef enum {
  4759. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  4760. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  4761. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  4762. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  4763. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  4764. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  4765. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  4766. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  4767. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  4768. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  4769. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  4770. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  4771. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  4772. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  4773. /* 0x00004000, 0x00008000 reserved */
  4774. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  4775. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  4776. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  4777. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  4778. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  4779. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  4780. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  4781. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  4782. } HTT_STATS_RESET_CAUSE;
  4783. typedef struct {
  4784. htt_tlv_hdr_t tlv_hdr;
  4785. /* number of RXTD OFDMA OTA error counts except power surge and drop */
  4786. A_UINT32 rx_ofdma_timing_err_cnt;
  4787. /* rx_cck_fail_cnt:
  4788. * number of cck error counts due to rx reception failure because of
  4789. * timing error in cck
  4790. */
  4791. A_UINT32 rx_cck_fail_cnt;
  4792. /* number of times tx abort initiated by mac */
  4793. A_UINT32 mactx_abort_cnt;
  4794. /* number of times rx abort initiated by mac */
  4795. A_UINT32 macrx_abort_cnt;
  4796. /* number of times tx abort initiated by phy */
  4797. A_UINT32 phytx_abort_cnt;
  4798. /* number of times rx abort initiated by phy */
  4799. A_UINT32 phyrx_abort_cnt;
  4800. /* number of rx defered count initiated by phy */
  4801. A_UINT32 phyrx_defer_abort_cnt;
  4802. /* number of sizing events generated at LSTF */
  4803. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  4804. /* number of sizing events generated at non-legacy LTF */
  4805. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  4806. /* rx_pkt_cnt -
  4807. * Received EOP (end-of-packet) count per packet type;
  4808. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  4809. * [6-7]=RSVD
  4810. */
  4811. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  4812. /* rx_pkt_crc_pass_cnt -
  4813. * Received EOP (end-of-packet) count per packet type;
  4814. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  4815. * [6-7]=RSVD
  4816. */
  4817. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  4818. /* per_blk_err_cnt -
  4819. * Error count per error source;
  4820. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  4821. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  4822. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  4823. * [13-19]=RSVD
  4824. */
  4825. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  4826. /* rx_ota_err_cnt -
  4827. * RXTD OTA (over-the-air) error count per error reason;
  4828. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  4829. * [3] = cck fail; [4] = power surge; [5] = power drop;
  4830. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  4831. * [8] = coarse timing timeout error
  4832. * [9-13]=RSVD
  4833. */
  4834. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  4835. } htt_phy_counters_tlv;
  4836. typedef struct {
  4837. htt_tlv_hdr_t tlv_hdr;
  4838. /* per chain hw noise floor values in dBm */
  4839. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  4840. /* number of false radars detected */
  4841. A_UINT32 false_radar_cnt;
  4842. /* number of channel switches happened due to radar detection */
  4843. A_UINT32 radar_cs_cnt;
  4844. /* ani_level -
  4845. * ANI level (noise interference) corresponds to the channel
  4846. * the desense levels range from -5 to 15 in dB units,
  4847. * higher values indicating more noise interference.
  4848. */
  4849. A_INT32 ani_level;
  4850. /* running time in minutes since FW boot */
  4851. A_UINT32 fw_run_time;
  4852. /* per chain runtime noise floor values in dBm */
  4853. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  4854. } htt_phy_stats_tlv;
  4855. typedef struct {
  4856. htt_tlv_hdr_t tlv_hdr;
  4857. /* current pdev_id */
  4858. A_UINT32 pdev_id;
  4859. /* current channel information */
  4860. A_UINT32 chan_mhz;
  4861. /* center_freq1, center_freq2 in mhz */
  4862. A_UINT32 chan_band_center_freq1;
  4863. A_UINT32 chan_band_center_freq2;
  4864. /* chan_phy_mode - WLAN_PHY_MODE enum type */
  4865. A_UINT32 chan_phy_mode;
  4866. /* chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  4867. A_UINT32 chan_flags;
  4868. /* channel Num updated to virtual phybase */
  4869. A_UINT32 chan_num;
  4870. /* Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  4871. A_UINT32 reset_cause;
  4872. /* Cause for the previous phy reset */
  4873. A_UINT32 prev_reset_cause;
  4874. /* source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  4875. A_UINT32 phy_warm_reset_src;
  4876. /* rxGain Table selection mode - register settings
  4877. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  4878. */
  4879. A_UINT32 rx_gain_tbl_mode;
  4880. /* current xbar value - perchain analog to digital idx mapping */
  4881. A_UINT32 xbar_val;
  4882. /* Flag to indicate forced calibration */
  4883. A_UINT32 force_calibration;
  4884. /* current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  4885. A_UINT32 phyrf_mode;
  4886. /* PDL phyInput stats */
  4887. /* homechannel flag
  4888. * 1- Homechan, 0 - scan channel
  4889. */
  4890. A_UINT32 phy_homechan;
  4891. /* Tx and Rx chainmask */
  4892. A_UINT32 phy_tx_ch_mask;
  4893. A_UINT32 phy_rx_ch_mask;
  4894. /* INI masks - to decide the INI registers to be loaded on a reset */
  4895. A_UINT32 phybb_ini_mask;
  4896. A_UINT32 phyrf_ini_mask;
  4897. /* DFS,ADFS/Spectral scan enable masks */
  4898. A_UINT32 phy_dfs_en_mask;
  4899. A_UINT32 phy_sscan_en_mask;
  4900. A_UINT32 phy_synth_sel_mask;
  4901. A_UINT32 phy_adfs_freq;
  4902. /* CCK FIR settings
  4903. * register settings - filter coefficients for Iqs conversion
  4904. * [31:24] = FIR_COEFF_3_0
  4905. * [23:16] = FIR_COEFF_2_0
  4906. * [15:8] = FIR_COEFF_1_0
  4907. * [7:0] = FIR_COEFF_0_0
  4908. */
  4909. A_UINT32 cck_fir_settings;
  4910. /* dynamic primary channel index
  4911. * primary 20MHz channel index on the current channel BW
  4912. */
  4913. A_UINT32 phy_dyn_pri_chan;
  4914. /* Current CCA detection threshold
  4915. * dB above noisefloor req for CCA
  4916. * Register settings for all subbands
  4917. */
  4918. A_UINT32 cca_thresh;
  4919. /* status for dynamic CCA adjustment
  4920. * 0-disabled, 1-enabled
  4921. */
  4922. A_UINT32 dyn_cca_status;
  4923. /* RXDEAF Register value
  4924. * rxdesense_thresh_sw - VREG Register
  4925. * rxdesense_thresh_hw - PHY Register
  4926. */
  4927. A_UINT32 rxdesense_thresh_sw;
  4928. A_UINT32 rxdesense_thresh_hw;
  4929. } htt_phy_reset_stats_tlv;
  4930. typedef struct {
  4931. htt_tlv_hdr_t tlv_hdr;
  4932. /* current pdev_id */
  4933. A_UINT32 pdev_id;
  4934. /* ucode PHYOFF pass/failure count */
  4935. A_UINT32 cf_active_low_fail_cnt;
  4936. A_UINT32 cf_active_low_pass_cnt;
  4937. /* PHYOFF count attempted through ucode VREG */
  4938. A_UINT32 phy_off_through_vreg_cnt;
  4939. /* Force calibration count */
  4940. A_UINT32 force_calibration_cnt;
  4941. /* phyoff count during rfmode switch */
  4942. A_UINT32 rf_mode_switch_phy_off_cnt;
  4943. } htt_phy_reset_counters_tlv;
  4944. /* NOTE:
  4945. * This structure is for documentation, and cannot be safely used directly.
  4946. * Instead, use the constituent TLV structures to fill/parse.
  4947. */
  4948. typedef struct {
  4949. htt_phy_counters_tlv phy_counters;
  4950. htt_phy_stats_tlv phy_stats;
  4951. htt_phy_reset_counters_tlv phy_reset_counters;
  4952. htt_phy_reset_stats_tlv phy_reset_stats;
  4953. } htt_phy_counters_and_phy_stats_t;
  4954. /* NOTE:
  4955. * This structure is for documentation, and cannot be safely used directly.
  4956. * Instead, use the constituent TLV structures to fill/parse.
  4957. */
  4958. typedef struct {
  4959. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  4960. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  4961. } htt_vdevs_txrx_stats_t;
  4962. #endif /* __HTT_STATS_H__ */