sde_hw_dspp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/msm_drm_pp.h>
  6. #include "sde_hw_mdss.h"
  7. #include "sde_hwio.h"
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_dspp.h"
  10. #include "sde_hw_color_processing.h"
  11. #include "sde_dbg.h"
  12. #include "sde_ad4.h"
  13. #include "sde_hw_rc.h"
  14. #include "sde_kms.h"
  15. #define DSPP_VALID_START_OFF 0x800
  16. static struct sde_dspp_cfg *_dspp_offset(enum sde_dspp dspp,
  17. struct sde_mdss_cfg *m,
  18. void __iomem *addr,
  19. struct sde_hw_blk_reg_map *b)
  20. {
  21. int i;
  22. if (!m || !addr || !b)
  23. return ERR_PTR(-EINVAL);
  24. for (i = 0; i < m->dspp_count; i++) {
  25. if (dspp == m->dspp[i].id) {
  26. b->base_off = addr;
  27. b->blk_off = m->dspp[i].base;
  28. b->length = m->dspp[i].len;
  29. b->hwversion = m->hwversion;
  30. b->log_mask = SDE_DBG_MASK_DSPP;
  31. return &m->dspp[i];
  32. }
  33. }
  34. return ERR_PTR(-EINVAL);
  35. }
  36. static void dspp_igc(struct sde_hw_dspp *c)
  37. {
  38. int ret = 0;
  39. if (c->cap->sblk->igc.version == SDE_COLOR_PROCESS_VER(0x3, 0x1)) {
  40. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_IGC, c->idx);
  41. if (!ret)
  42. c->ops.setup_igc = reg_dmav1_setup_dspp_igcv31;
  43. else
  44. c->ops.setup_igc = sde_setup_dspp_igcv3;
  45. } else if (c->cap->sblk->igc.version ==
  46. SDE_COLOR_PROCESS_VER(0x4, 0x0)) {
  47. c->ops.setup_igc = NULL;
  48. ret = reg_dmav2_init_dspp_op_v4(SDE_DSPP_IGC, c->idx);
  49. if (!ret)
  50. c->ops.setup_igc = reg_dmav2_setup_dspp_igcv4;
  51. }
  52. }
  53. static void dspp_pcc(struct sde_hw_dspp *c)
  54. {
  55. int ret = 0;
  56. if (c->cap->sblk->pcc.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7)))
  57. c->ops.setup_pcc = sde_setup_dspp_pcc_v1_7;
  58. else if (c->cap->sblk->pcc.version ==
  59. (SDE_COLOR_PROCESS_VER(0x4, 0x0))) {
  60. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_PCC, c->idx);
  61. if (!ret)
  62. c->ops.setup_pcc = reg_dmav1_setup_dspp_pccv4;
  63. else
  64. c->ops.setup_pcc = sde_setup_dspp_pccv4;
  65. } else if (c->cap->sblk->pcc.version ==
  66. (SDE_COLOR_PROCESS_VER(0x5, 0x0))) {
  67. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_PCC, c->idx);
  68. if (!ret)
  69. c->ops.setup_pcc = reg_dmav1_setup_dspp_pccv5;
  70. else
  71. c->ops.setup_pcc = NULL;
  72. }
  73. }
  74. static void dspp_gc(struct sde_hw_dspp *c)
  75. {
  76. int ret = 0;
  77. if (c->cap->sblk->gc.version == SDE_COLOR_PROCESS_VER(0x1, 8)) {
  78. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GC, c->idx);
  79. if (!ret)
  80. c->ops.setup_gc = reg_dmav1_setup_dspp_gcv18;
  81. /**
  82. * programming for v18 through ahb is same as v17,
  83. * hence assign v17 function
  84. */
  85. else
  86. c->ops.setup_gc = sde_setup_dspp_gc_v1_7;
  87. }
  88. }
  89. static void dspp_hsic(struct sde_hw_dspp *c)
  90. {
  91. int ret = 0;
  92. if (c->cap->sblk->hsic.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  93. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_HSIC, c->idx);
  94. if (!ret)
  95. c->ops.setup_pa_hsic = reg_dmav1_setup_dspp_pa_hsicv17;
  96. else
  97. c->ops.setup_pa_hsic = sde_setup_dspp_pa_hsic_v17;
  98. }
  99. }
  100. static void dspp_memcolor(struct sde_hw_dspp *c)
  101. {
  102. int ret = 0;
  103. if (c->cap->sblk->memcolor.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  104. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_MEMCOLOR, c->idx);
  105. if (!ret) {
  106. c->ops.setup_pa_memcol_skin =
  107. reg_dmav1_setup_dspp_memcol_skinv17;
  108. c->ops.setup_pa_memcol_sky =
  109. reg_dmav1_setup_dspp_memcol_skyv17;
  110. c->ops.setup_pa_memcol_foliage =
  111. reg_dmav1_setup_dspp_memcol_folv17;
  112. c->ops.setup_pa_memcol_prot =
  113. reg_dmav1_setup_dspp_memcol_protv17;
  114. } else {
  115. c->ops.setup_pa_memcol_skin =
  116. sde_setup_dspp_memcol_skin_v17;
  117. c->ops.setup_pa_memcol_sky =
  118. sde_setup_dspp_memcol_sky_v17;
  119. c->ops.setup_pa_memcol_foliage =
  120. sde_setup_dspp_memcol_foliage_v17;
  121. c->ops.setup_pa_memcol_prot =
  122. sde_setup_dspp_memcol_prot_v17;
  123. }
  124. }
  125. }
  126. static void dspp_sixzone(struct sde_hw_dspp *c)
  127. {
  128. int ret = 0;
  129. if (c->cap->sblk->sixzone.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  130. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_SIXZONE, c->idx);
  131. if (!ret)
  132. c->ops.setup_sixzone = reg_dmav1_setup_dspp_sixzonev17;
  133. else
  134. c->ops.setup_sixzone = sde_setup_dspp_sixzone_v17;
  135. }
  136. }
  137. static void dspp_gamut(struct sde_hw_dspp *c)
  138. {
  139. int ret = 0;
  140. if (c->cap->sblk->gamut.version == SDE_COLOR_PROCESS_VER(0x4, 0)) {
  141. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  142. if (!ret)
  143. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv4;
  144. else
  145. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv4;
  146. } else if (c->cap->sblk->gamut.version ==
  147. SDE_COLOR_PROCESS_VER(0x4, 1)) {
  148. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  149. if (!ret)
  150. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv41;
  151. else
  152. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv41;
  153. } else if (c->cap->sblk->gamut.version ==
  154. SDE_COLOR_PROCESS_VER(0x4, 2)) {
  155. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  156. c->ops.setup_gamut = NULL;
  157. if (!ret)
  158. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv42;
  159. } else if (c->cap->sblk->gamut.version ==
  160. SDE_COLOR_PROCESS_VER(0x4, 3)) {
  161. c->ops.setup_gamut = NULL;
  162. ret = reg_dmav2_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  163. if (!ret)
  164. c->ops.setup_gamut = reg_dmav2_setup_dspp_3d_gamutv43;
  165. }
  166. }
  167. static void dspp_dither(struct sde_hw_dspp *c)
  168. {
  169. if (c->cap->sblk->dither.version == SDE_COLOR_PROCESS_VER(0x1, 0x7))
  170. c->ops.setup_pa_dither = sde_setup_dspp_dither_v1_7;
  171. }
  172. static void dspp_hist(struct sde_hw_dspp *c)
  173. {
  174. if (c->cap->sblk->hist.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  175. c->ops.setup_histogram = sde_setup_dspp_hist_v1_7;
  176. c->ops.read_histogram = sde_read_dspp_hist_v1_7;
  177. c->ops.lock_histogram = sde_lock_dspp_hist_v1_7;
  178. }
  179. }
  180. static void dspp_vlut(struct sde_hw_dspp *c)
  181. {
  182. int ret = 0;
  183. if (c->cap->sblk->vlut.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  184. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_7;
  185. } else if (c->cap->sblk->vlut.version ==
  186. (SDE_COLOR_PROCESS_VER(0x1, 0x8))) {
  187. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_VLUT, c->idx);
  188. if (!ret)
  189. c->ops.setup_vlut = reg_dmav1_setup_dspp_vlutv18;
  190. else
  191. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_8;
  192. }
  193. }
  194. static void dspp_ad(struct sde_hw_dspp *c)
  195. {
  196. if (c->cap->sblk->ad.version == SDE_COLOR_PROCESS_VER(4, 0)) {
  197. c->ops.setup_ad = sde_setup_dspp_ad4;
  198. c->ops.ad_read_intr_resp = sde_read_intr_resp_ad4;
  199. c->ops.validate_ad = sde_validate_dspp_ad4;
  200. }
  201. }
  202. static void dspp_ltm(struct sde_hw_dspp *c)
  203. {
  204. int ret = 0;
  205. if (c->cap->sblk->ltm.version == SDE_COLOR_PROCESS_VER(0x1, 0x0) ||
  206. c->cap->sblk->ltm.version == SDE_COLOR_PROCESS_VER(0x1, 0x1)) {
  207. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_INIT, c->idx);
  208. if (!ret)
  209. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_ROI, c->idx);
  210. if (!ret)
  211. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_VLUT, c->idx);
  212. if (!ret) {
  213. c->ops.setup_ltm_init = reg_dmav1_setup_ltm_initv1;
  214. c->ops.setup_ltm_roi = reg_dmav1_setup_ltm_roiv1;
  215. c->ops.setup_ltm_vlut = reg_dmav1_setup_ltm_vlutv1;
  216. c->ops.setup_ltm_thresh = sde_setup_dspp_ltm_threshv1;
  217. c->ops.setup_ltm_hist_ctrl =
  218. sde_setup_dspp_ltm_hist_ctrlv1;
  219. c->ops.setup_ltm_hist_buffer =
  220. sde_setup_dspp_ltm_hist_bufferv1;
  221. c->ops.ltm_read_intr_status = sde_ltm_read_intr_status;
  222. c->ops.clear_ltm_merge_mode = sde_ltm_clear_merge_mode;
  223. } else {
  224. c->ops.setup_ltm_init = NULL;
  225. c->ops.setup_ltm_roi = NULL;
  226. c->ops.setup_ltm_vlut = NULL;
  227. c->ops.setup_ltm_thresh = NULL;
  228. c->ops.setup_ltm_hist_ctrl = NULL;
  229. c->ops.setup_ltm_hist_buffer = NULL;
  230. c->ops.ltm_read_intr_status = NULL;
  231. c->ops.clear_ltm_merge_mode = NULL;
  232. }
  233. if (!ret && c->cap->sblk->ltm.version ==
  234. SDE_COLOR_PROCESS_VER(0x1, 0x1))
  235. c->ltm_checksum_support = true;
  236. else
  237. c->ltm_checksum_support = false;
  238. }
  239. }
  240. static void dspp_rc(struct sde_hw_dspp *c)
  241. {
  242. int ret = 0;
  243. if (!c) {
  244. SDE_ERROR("invalid arguments\n");
  245. return;
  246. }
  247. if (c->cap->sblk->rc.version == SDE_COLOR_PROCESS_VER(0x1, 0x0)) {
  248. ret = sde_hw_rc_init(c);
  249. if (ret) {
  250. SDE_ERROR("rc init failed, ret %d\n", ret);
  251. return;
  252. }
  253. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_RC, c->idx);
  254. if (!ret)
  255. c->ops.setup_rc_data =
  256. sde_hw_rc_setup_data_dma;
  257. else
  258. c->ops.setup_rc_data =
  259. sde_hw_rc_setup_data_ahb;
  260. c->ops.validate_rc_mask = sde_hw_rc_check_mask;
  261. c->ops.setup_rc_mask = sde_hw_rc_setup_mask;
  262. c->ops.validate_rc_pu_roi = sde_hw_rc_check_pu_roi;
  263. c->ops.setup_rc_pu_roi = sde_hw_rc_setup_pu_roi;
  264. }
  265. }
  266. static void dspp_spr(struct sde_hw_dspp *c)
  267. {
  268. int ret = 0;
  269. if (!c) {
  270. SDE_ERROR("invalid arguments\n");
  271. return;
  272. }
  273. c->ops.setup_spr_init_config = NULL;
  274. c->ops.setup_spr_pu_config = NULL;
  275. if (c->cap->sblk->spr.version == SDE_COLOR_PROCESS_VER(0x1, 0x0)) {
  276. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_SPR, c->idx);
  277. if (ret) {
  278. SDE_ERROR("regdma init failed for spr, ret %d\n", ret);
  279. return;
  280. }
  281. c->ops.setup_spr_init_config = reg_dmav1_setup_spr_init_cfgv1;
  282. c->ops.setup_spr_pu_config = reg_dmav1_setup_spr_pu_cfgv1;
  283. }
  284. }
  285. static void dspp_demura(struct sde_hw_dspp *c)
  286. {
  287. int ret;
  288. if (c->cap->sblk->demura.version == SDE_COLOR_PROCESS_VER(0x1, 0x0)) {
  289. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_DEMURA, c->idx);
  290. c->ops.setup_demura_cfg = NULL;
  291. c->ops.setup_demura_backlight_cfg = NULL;
  292. if (!ret) {
  293. c->ops.setup_demura_cfg = reg_dmav1_setup_demurav1;
  294. c->ops.setup_demura_backlight_cfg =
  295. sde_demura_backlight_cfg;
  296. c->ops.demura_read_plane_status =
  297. sde_demura_read_plane_status;
  298. c->ops.setup_demura_pu_config = sde_demura_pu_cfg;
  299. }
  300. }
  301. }
  302. static void (*dspp_blocks[SDE_DSPP_MAX])(struct sde_hw_dspp *c);
  303. static void _init_dspp_ops(void)
  304. {
  305. dspp_blocks[SDE_DSPP_IGC] = dspp_igc;
  306. dspp_blocks[SDE_DSPP_PCC] = dspp_pcc;
  307. dspp_blocks[SDE_DSPP_GC] = dspp_gc;
  308. dspp_blocks[SDE_DSPP_HSIC] = dspp_hsic;
  309. dspp_blocks[SDE_DSPP_MEMCOLOR] = dspp_memcolor;
  310. dspp_blocks[SDE_DSPP_SIXZONE] = dspp_sixzone;
  311. dspp_blocks[SDE_DSPP_GAMUT] = dspp_gamut;
  312. dspp_blocks[SDE_DSPP_DITHER] = dspp_dither;
  313. dspp_blocks[SDE_DSPP_HIST] = dspp_hist;
  314. dspp_blocks[SDE_DSPP_VLUT] = dspp_vlut;
  315. dspp_blocks[SDE_DSPP_AD] = dspp_ad;
  316. dspp_blocks[SDE_DSPP_LTM] = dspp_ltm;
  317. dspp_blocks[SDE_DSPP_RC] = dspp_rc;
  318. dspp_blocks[SDE_DSPP_SPR] = dspp_spr;
  319. dspp_blocks[SDE_DSPP_DEMURA] = dspp_demura;
  320. }
  321. static void _setup_dspp_ops(struct sde_hw_dspp *c, unsigned long features)
  322. {
  323. int i = 0;
  324. if (!c->cap->sblk)
  325. return;
  326. for (i = 0; i < SDE_DSPP_MAX; i++) {
  327. if (!test_bit(i, &features))
  328. continue;
  329. if (dspp_blocks[i])
  330. dspp_blocks[i](c);
  331. }
  332. }
  333. static struct sde_hw_blk_ops sde_hw_ops = {
  334. .start = NULL,
  335. .stop = NULL,
  336. };
  337. struct sde_hw_dspp *sde_hw_dspp_init(enum sde_dspp idx,
  338. void __iomem *addr,
  339. struct sde_mdss_cfg *m)
  340. {
  341. struct sde_hw_dspp *c;
  342. struct sde_dspp_cfg *cfg;
  343. int rc;
  344. char buf[256];
  345. if (!addr || !m)
  346. return ERR_PTR(-EINVAL);
  347. c = kzalloc(sizeof(*c), GFP_KERNEL);
  348. if (!c)
  349. return ERR_PTR(-ENOMEM);
  350. cfg = _dspp_offset(idx, m, addr, &c->hw);
  351. if (IS_ERR_OR_NULL(cfg)) {
  352. kfree(c);
  353. return ERR_PTR(-EINVAL);
  354. }
  355. /* Populate DSPP Top HW block */
  356. c->hw_top.base_off = addr;
  357. c->hw_top.blk_off = m->dspp_top.base;
  358. c->hw_top.length = m->dspp_top.len;
  359. c->hw_top.hwversion = m->hwversion;
  360. c->hw_top.log_mask = SDE_DBG_MASK_DSPP;
  361. /* Assign ops */
  362. c->idx = idx;
  363. c->cap = cfg;
  364. _init_dspp_ops();
  365. _setup_dspp_ops(c, c->cap->features);
  366. rc = sde_hw_blk_init(&c->base, SDE_HW_BLK_DSPP, idx, &sde_hw_ops);
  367. if (rc) {
  368. SDE_ERROR("failed to init hw blk %d\n", rc);
  369. goto blk_init_error;
  370. }
  371. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name,
  372. c->hw.blk_off + DSPP_VALID_START_OFF,
  373. c->hw.blk_off + c->hw.length, c->hw.xin_id);
  374. if ((cfg->sblk->ltm.id == SDE_DSPP_LTM) && cfg->sblk->ltm.base) {
  375. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, "LTM",
  376. c->hw.blk_off + cfg->sblk->ltm.base,
  377. c->hw.blk_off + cfg->sblk->ltm.base + 0xC4,
  378. c->hw.xin_id);
  379. }
  380. if ((cfg->sblk->rc.id == SDE_DSPP_RC) && cfg->sblk->rc.base) {
  381. snprintf(buf, ARRAY_SIZE(buf), "%s_%d", "rc", c->idx - DSPP_0);
  382. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, buf,
  383. c->hw.blk_off + cfg->sblk->rc.base,
  384. c->hw.blk_off + cfg->sblk->rc.base +
  385. cfg->sblk->rc.len, c->hw.xin_id);
  386. }
  387. if ((cfg->sblk->spr.id == SDE_DSPP_SPR) && cfg->sblk->spr.base) {
  388. snprintf(buf, ARRAY_SIZE(buf), "%s_%d", "spr", c->idx - DSPP_0);
  389. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, buf,
  390. c->hw.blk_off + cfg->sblk->spr.base,
  391. c->hw.blk_off + cfg->sblk->spr.base +
  392. cfg->sblk->spr.len, c->hw.xin_id);
  393. }
  394. if ((cfg->sblk->demura.id == SDE_DSPP_DEMURA) &&
  395. cfg->sblk->demura.base) {
  396. snprintf(buf, ARRAY_SIZE(buf), "%s_%d", "demura",
  397. c->idx - DSPP_0);
  398. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, buf,
  399. c->hw.blk_off + cfg->sblk->demura.base,
  400. c->hw.blk_off + cfg->sblk->demura.base +
  401. cfg->sblk->demura.len, c->hw.xin_id);
  402. }
  403. return c;
  404. blk_init_error:
  405. kfree(c);
  406. return ERR_PTR(rc);
  407. }
  408. void sde_hw_dspp_destroy(struct sde_hw_dspp *dspp)
  409. {
  410. if (dspp) {
  411. reg_dmav1_deinit_dspp_ops(dspp->idx);
  412. reg_dmav1_deinit_ltm_ops(dspp->idx);
  413. sde_hw_blk_destroy(&dspp->base);
  414. }
  415. kfree(dspp);
  416. }