sde_hw_catalog.h 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _SDE_HW_CATALOG_H
  6. #define _SDE_HW_CATALOG_H
  7. #include <linux/kernel.h>
  8. #include <linux/bug.h>
  9. #include <linux/bitmap.h>
  10. #include <linux/err.h>
  11. #include <linux/of_fdt.h>
  12. #include "sde_hw_mdss.h"
  13. /**
  14. * Max hardware block count: For ex: max 12 SSPP pipes or
  15. * 5 ctl paths. In all cases, it can have max 12 hardware blocks
  16. * based on current design
  17. */
  18. #define MAX_BLOCKS 12
  19. #define MAX_REG_SIZE_ENTRIES 14
  20. #define SDE_HW_VER(MAJOR, MINOR, STEP) ((u32)((MAJOR & 0xF) << 28) |\
  21. ((MINOR & 0xFFF) << 16) |\
  22. (STEP & 0xFFFF))
  23. #define SDE_HW_MAJOR(rev) ((rev) >> 28)
  24. #define SDE_HW_MINOR(rev) (((rev) >> 16) & 0xFFF)
  25. #define SDE_HW_STEP(rev) ((rev) & 0xFFFF)
  26. #define SDE_HW_MAJOR_MINOR(rev) ((rev) >> 16)
  27. #define SDE_HW_VER_170 SDE_HW_VER(1, 7, 0) /* 8996 */
  28. #define SDE_HW_VER_300 SDE_HW_VER(3, 0, 0) /* 8998 */
  29. #define SDE_HW_VER_400 SDE_HW_VER(4, 0, 0) /* sdm845 */
  30. #define SDE_HW_VER_410 SDE_HW_VER(4, 1, 0) /* sdm670 */
  31. #define SDE_HW_VER_500 SDE_HW_VER(5, 0, 0) /* sm8150 */
  32. #define SDE_HW_VER_510 SDE_HW_VER(5, 1, 0) /* sdmshrike */
  33. #define SDE_HW_VER_520 SDE_HW_VER(5, 2, 0) /* sdmmagpie */
  34. #define SDE_HW_VER_530 SDE_HW_VER(5, 3, 0) /* sm6150 */
  35. #define SDE_HW_VER_540 SDE_HW_VER(5, 4, 0) /* sdmtrinket */
  36. #define SDE_HW_VER_600 SDE_HW_VER(6, 0, 0) /* kona */
  37. #define SDE_HW_VER_610 SDE_HW_VER(6, 1, 0) /* sm7250 */
  38. #define SDE_HW_VER_630 SDE_HW_VER(6, 3, 0) /* bengal */
  39. #define SDE_HW_VER_640 SDE_HW_VER(6, 4, 0) /* lagoon */
  40. #define SDE_HW_VER_650 SDE_HW_VER(6, 5, 0) /* scuba */
  41. #define SDE_HW_VER_660 SDE_HW_VER(6, 6, 0) /* holi */
  42. #define SDE_HW_VER_670 SDE_HW_VER(6, 7, 0) /* shima */
  43. #define SDE_HW_VER_700 SDE_HW_VER(7, 0, 0) /* lahaina */
  44. #define SDE_HW_VER_720 SDE_HW_VER(7, 2, 0) /* yupik */
  45. #define SDE_HW_VER_810 SDE_HW_VER(8, 1, 0) /* waipio */
  46. /* Avoid using below IS_XXX macros outside catalog, use feature bit instead */
  47. #define IS_SDE_MAJOR_SAME(rev1, rev2) \
  48. (SDE_HW_MAJOR((rev1)) == SDE_HW_MAJOR((rev2)))
  49. #define IS_SDE_MAJOR_MINOR_SAME(rev1, rev2) \
  50. (SDE_HW_MAJOR_MINOR((rev1)) == SDE_HW_MAJOR_MINOR((rev2)))
  51. #define IS_MSM8996_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_170)
  52. #define IS_MSM8998_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_300)
  53. #define IS_SDM845_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_400)
  54. #define IS_SDM670_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_410)
  55. #define IS_SM8150_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_500)
  56. #define IS_SDMSHRIKE_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_510)
  57. #define IS_SDMMAGPIE_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_520)
  58. #define IS_SM6150_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_530)
  59. #define IS_SDMTRINKET_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_540)
  60. #define IS_KONA_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_600)
  61. #define IS_SAIPAN_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_610)
  62. #define IS_BENGAL_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_630)
  63. #define IS_LAGOON_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_640)
  64. #define IS_SCUBA_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_650)
  65. #define IS_HOLI_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_660)
  66. #define IS_SHIMA_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_670)
  67. #define IS_LAHAINA_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_700)
  68. #define IS_YUPIK_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_720)
  69. #define IS_WAIPIO_TARGET(rev) IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_VER_810)
  70. #define SDE_HW_BLK_NAME_LEN 16
  71. /* default size of valid register space for MDSS_HW block (offset 0) */
  72. #define DEFAULT_MDSS_HW_BLOCK_SIZE 0x5C
  73. #define MAX_IMG_WIDTH 0x3fff
  74. #define MAX_IMG_HEIGHT 0x3fff
  75. #define CRTC_DUAL_MIXERS_ONLY 2
  76. #define MAX_MIXERS_PER_CRTC 4
  77. #define MAX_MIXERS_PER_LAYOUT 2
  78. #define MAX_LAYOUTS_PER_CRTC (MAX_MIXERS_PER_CRTC / MAX_MIXERS_PER_LAYOUT)
  79. #define SDE_COLOR_PROCESS_VER(MAJOR, MINOR) \
  80. ((((MAJOR) & 0xFFFF) << 16) | (((MINOR) & 0xFFFF)))
  81. #define SDE_COLOR_PROCESS_MAJOR(version) (((version) & 0xFFFF0000) >> 16)
  82. #define SDE_COLOR_PROCESS_MINOR(version) ((version) & 0xFFFF)
  83. #define IS_SDE_CP_VER_1_0(version) \
  84. (version == SDE_COLOR_PROCESS_VER(0x1, 0x0))
  85. #define MAX_XIN_COUNT 16
  86. #define SSPP_SUBBLK_COUNT_MAX 2
  87. #define SDE_CTL_CFG_VERSION_1_0_0 0x100
  88. #define MAX_INTF_PER_CTL_V1 2
  89. #define MAX_DSC_PER_CTL_V1 4
  90. #define MAX_CWB_PER_CTL_V1 2
  91. #define MAX_MERGE_3D_PER_CTL_V1 2
  92. #define MAX_WB_PER_CTL_V1 1
  93. #define MAX_CDM_PER_CTL_V1 1
  94. #define MAX_VDC_PER_CTL_V1 1
  95. #define IS_SDE_CTL_REV_100(rev) \
  96. ((rev) == SDE_CTL_CFG_VERSION_1_0_0)
  97. /**
  98. * True inline rotation supported versions
  99. */
  100. #define SDE_INLINE_ROT_VERSION_1_0_0 0x100
  101. #define SDE_INLINE_ROT_VERSION_2_0_0 0x200
  102. #define SDE_INLINE_ROT_VERSION_2_0_1 0x201
  103. #define IS_SDE_INLINE_ROT_REV_100(rev) \
  104. ((rev) == SDE_INLINE_ROT_VERSION_1_0_0)
  105. #define IS_SDE_INLINE_ROT_REV_200(rev) \
  106. ((rev) == SDE_INLINE_ROT_VERSION_2_0_0)
  107. #define IS_SDE_INLINE_ROT_REV_201(rev) \
  108. ((rev) == SDE_INLINE_ROT_VERSION_2_0_1)
  109. /*
  110. * UIDLE supported versions
  111. */
  112. #define SDE_UIDLE_VERSION_1_0_0 0x100
  113. #define SDE_UIDLE_VERSION_1_0_1 0x101
  114. #define SDE_UIDLE_VERSION_1_0_2 0x102
  115. #define IS_SDE_UIDLE_REV_100(rev) \
  116. ((rev) == SDE_UIDLE_VERSION_1_0_0)
  117. #define IS_SDE_UIDLE_REV_101(rev) \
  118. ((rev) == SDE_UIDLE_VERSION_1_0_1)
  119. #define IS_SDE_UIDLE_REV_102(rev) \
  120. ((rev) == SDE_UIDLE_VERSION_1_0_2)
  121. #define SDE_UIDLE_MAJOR(rev) ((rev) >> 8)
  122. #define SDE_HW_UBWC_VER(rev) \
  123. SDE_HW_VER((((rev) >> 8) & 0xF), (((rev) >> 4) & 0xF), ((rev) & 0xF))
  124. /**
  125. * Supported UBWC feature versions
  126. */
  127. enum {
  128. SDE_HW_UBWC_VER_10 = SDE_HW_UBWC_VER(0x100),
  129. SDE_HW_UBWC_VER_20 = SDE_HW_UBWC_VER(0x200),
  130. SDE_HW_UBWC_VER_30 = SDE_HW_UBWC_VER(0x300),
  131. SDE_HW_UBWC_VER_40 = SDE_HW_UBWC_VER(0x400),
  132. };
  133. #define IS_UBWC_10_SUPPORTED(rev) \
  134. IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_UBWC_VER_10)
  135. #define IS_UBWC_20_SUPPORTED(rev) \
  136. IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_UBWC_VER_20)
  137. #define IS_UBWC_30_SUPPORTED(rev) \
  138. IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_UBWC_VER_30)
  139. #define IS_UBWC_40_SUPPORTED(rev) \
  140. IS_SDE_MAJOR_MINOR_SAME((rev), SDE_HW_UBWC_VER_40)
  141. /**
  142. * Supported SSPP system cache settings
  143. */
  144. #define SSPP_SYS_CACHE_EN_FLAG BIT(0)
  145. #define SSPP_SYS_CACHE_SCID BIT(1)
  146. #define SSPP_SYS_CACHE_OP_MODE BIT(2)
  147. #define SSPP_SYS_CACHE_OP_TYPE BIT(3)
  148. #define SSPP_SYS_CACHE_NO_ALLOC BIT(4)
  149. /**
  150. * sde_sys_cache_type: Types of system cache supported
  151. * SDE_SYS_CACHE_DISP: Static img system cache
  152. * SDE_SYS_CACHE_MAX: Maximum number of sys cache users
  153. * SDE_SYS_CACHE_NONE: Sys cache not used
  154. */
  155. enum sde_sys_cache_type {
  156. SDE_SYS_CACHE_DISP,
  157. SDE_SYS_CACHE_MAX,
  158. SDE_SYS_CACHE_NONE = SDE_SYS_CACHE_MAX
  159. };
  160. /**
  161. * All INTRs relevant for a specific target should be enabled via
  162. * _add_to_irq_offset_list()
  163. */
  164. enum sde_intr_hwblk_type {
  165. SDE_INTR_HWBLK_TOP,
  166. SDE_INTR_HWBLK_INTF,
  167. SDE_INTR_HWBLK_AD4,
  168. SDE_INTR_HWBLK_INTF_TEAR,
  169. SDE_INTR_HWBLK_LTM,
  170. SDE_INTR_HWBLK_MAX
  171. };
  172. enum sde_intr_top_intr {
  173. SDE_INTR_TOP_INTR = 1,
  174. SDE_INTR_TOP_INTR2,
  175. SDE_INTR_TOP_HIST_INTR,
  176. SDE_INTR_TOP_MAX
  177. };
  178. struct sde_intr_irq_offsets {
  179. struct list_head list;
  180. enum sde_intr_hwblk_type type;
  181. u32 instance_idx;
  182. u32 base_offset;
  183. };
  184. /**
  185. * MDP TOP BLOCK features
  186. * @SDE_MDP_PANIC_PER_PIPE Panic configuration needs to be be done per pipe
  187. * @SDE_MDP_10BIT_SUPPORT, Chipset supports 10 bit pixel formats
  188. * @SDE_MDP_BWC, MDSS HW supports Bandwidth compression.
  189. * @SDE_MDP_UBWC_1_0, This chipsets supports Universal Bandwidth
  190. * compression initial revision
  191. * @SDE_MDP_UBWC_1_5, Universal Bandwidth compression version 1.5
  192. * @SDE_MDP_VSYNC_SEL Vsync selection for command mode panels
  193. * @SDE_MDP_WD_TIMER WD timer support
  194. * @SDE_MDP_DHDR_MEMPOOL Dynamic HDR Metadata mempool present
  195. * @SDE_MDP_DHDR_MEMPOOL_4K Dynamic HDR mempool is 4k aligned
  196. * @SDE_MDP_PERIPH_TOP_REMOVED Indicates if periph top0 block is removed
  197. * @SDE_MDP_MAX Maximum value
  198. */
  199. enum {
  200. SDE_MDP_PANIC_PER_PIPE = 0x1,
  201. SDE_MDP_10BIT_SUPPORT,
  202. SDE_MDP_BWC,
  203. SDE_MDP_UBWC_1_0,
  204. SDE_MDP_UBWC_1_5,
  205. SDE_MDP_VSYNC_SEL,
  206. SDE_MDP_WD_TIMER,
  207. SDE_MDP_DHDR_MEMPOOL,
  208. SDE_MDP_DHDR_MEMPOOL_4K,
  209. SDE_MDP_PERIPH_TOP_0_REMOVED,
  210. SDE_MDP_MAX
  211. };
  212. /**
  213. * SSPP sub-blocks/features
  214. * @SDE_SSPP_SRC Src and fetch part of the pipes,
  215. * @SDE_SSPP_SCALER_QSEED2, QSEED2 algorithm support
  216. * @SDE_SSPP_SCALER_QSEED3, QSEED3 alogorithm support
  217. * @SDE_SSPP_SCALER_RGB, RGB Scaler, supported by RGB pipes
  218. * @SDE_SSPP_CSC, Support of Color space converion
  219. * @SDE_SSPP_CSC_10BIT, Support of 10-bit Color space conversion
  220. * @SDE_SSPP_HSIC, Global HSIC control
  221. * @SDE_SSPP_MEMCOLOR Memory Color Support
  222. * @SDE_SSPP_PCC, Color correction support
  223. * @SDE_SSPP_CURSOR, SSPP can be used as a cursor layer
  224. * @SDE_SSPP_EXCL_RECT, SSPP supports exclusion rect
  225. * @SDE_SSPP_SMART_DMA_V1, SmartDMA 1.0 support
  226. * @SDE_SSPP_SMART_DMA_V2, SmartDMA 2.0 support
  227. * @SDE_SSPP_SMART_DMA_V2p5, SmartDMA 2.5 support
  228. * @SDE_SSPP_VIG_IGC, VIG 1D LUT IGC
  229. * @SDE_SSPP_VIG_GAMUT, VIG 3D LUT Gamut
  230. * @SDE_SSPP_DMA_IGC, DMA 1D LUT IGC
  231. * @SDE_SSPP_DMA_GC, DMA 1D LUT GC
  232. * @SDE_SSPP_INVERSE_PMA Alpha unmultiply (PMA) support
  233. * @SDE_SSPP_DGM_INVERSE_PMA Alpha unmultiply (PMA) support in DGM block
  234. * @SDE_SSPP_DGM_CSC Support of color space conversion in DGM block
  235. * @SDE_SSPP_SEC_UI_ALLOWED Allows secure-ui layers
  236. * @SDE_SSPP_BLOCK_SEC_UI Blocks secure-ui layers
  237. * @SDE_SSPP_SCALER_QSEED3LITE Qseed3lite algorithm support
  238. * @SDE_SSPP_TRUE_INLINE_ROT Support of SSPP true inline rotation v1
  239. * @SDE_SSPP_MULTIRECT_ERROR SSPP has error based on RECT0 or RECT1
  240. * @SDE_SSPP_PREDOWNSCALE Support pre-downscale X-direction by 2 for inline
  241. * @SDE_SSPP_PREDOWNSCALE_Y Support pre-downscale Y-direction for inline
  242. * @SDE_SSPP_INLINE_CONST_CLR Inline rotation requires const clr disabled
  243. * @SDE_SSPP_FP16_IGC FP16 IGC color processing block support
  244. * @SDE_SSPP_FP16_GC FP16 GC color processing block support
  245. * @SDE_SSPP_FP16_CSC FP16 CSC color processing block support
  246. * @SDE_SSPP_FP16_UNMULT FP16 alpha unmult color processing block support
  247. * @SDE_SSPP_UBWC_STATS: Support for ubwc stats
  248. * @SDE_SSPP_MAX maximum value
  249. */
  250. enum {
  251. SDE_SSPP_SRC = 0x1,
  252. SDE_SSPP_SCALER_QSEED2,
  253. SDE_SSPP_SCALER_QSEED3,
  254. SDE_SSPP_SCALER_RGB,
  255. SDE_SSPP_CSC,
  256. SDE_SSPP_CSC_10BIT,
  257. SDE_SSPP_HSIC,
  258. SDE_SSPP_MEMCOLOR,
  259. SDE_SSPP_PCC,
  260. SDE_SSPP_CURSOR,
  261. SDE_SSPP_EXCL_RECT,
  262. SDE_SSPP_SMART_DMA_V1,
  263. SDE_SSPP_SMART_DMA_V2,
  264. SDE_SSPP_SMART_DMA_V2p5,
  265. SDE_SSPP_VIG_IGC,
  266. SDE_SSPP_VIG_GAMUT,
  267. SDE_SSPP_DMA_IGC,
  268. SDE_SSPP_DMA_GC,
  269. SDE_SSPP_INVERSE_PMA,
  270. SDE_SSPP_DGM_INVERSE_PMA,
  271. SDE_SSPP_DGM_CSC,
  272. SDE_SSPP_SEC_UI_ALLOWED,
  273. SDE_SSPP_BLOCK_SEC_UI,
  274. SDE_SSPP_SCALER_QSEED3LITE,
  275. SDE_SSPP_TRUE_INLINE_ROT,
  276. SDE_SSPP_MULTIRECT_ERROR,
  277. SDE_SSPP_PREDOWNSCALE,
  278. SDE_SSPP_PREDOWNSCALE_Y,
  279. SDE_SSPP_INLINE_CONST_CLR,
  280. SDE_SSPP_FP16_IGC,
  281. SDE_SSPP_FP16_GC,
  282. SDE_SSPP_FP16_CSC,
  283. SDE_SSPP_FP16_UNMULT,
  284. SDE_SSPP_UBWC_STATS,
  285. SDE_SSPP_MAX
  286. };
  287. /**
  288. * SDE performance features
  289. * @SDE_PERF_SSPP_QOS, SSPP support QoS control, danger/safe/creq
  290. * @SDE_PERF_SSPP_QOS_8LVL, SSPP support 8-level QoS control
  291. * @SDE_PERF_SSPP_TS_PREFILL Supports prefill with traffic shaper
  292. * @SDE_PERF_SSPP_TS_PREFILL_REC1 Supports prefill with traffic shaper multirec
  293. * @SDE_PERF_SSPP_CDP Supports client driven prefetch
  294. * @SDE_PERF_SSPP_SYS_CACHE, SSPP supports system cache
  295. * @SDE_PERF_SSPP_UIDLE, sspp supports uidle
  296. * @SDE_PERF_SSPP_MAX Maximum value
  297. */
  298. enum {
  299. SDE_PERF_SSPP_QOS = 0x1,
  300. SDE_PERF_SSPP_QOS_8LVL,
  301. SDE_PERF_SSPP_TS_PREFILL,
  302. SDE_PERF_SSPP_TS_PREFILL_REC1,
  303. SDE_PERF_SSPP_CDP,
  304. SDE_PERF_SSPP_SYS_CACHE,
  305. SDE_PERF_SSPP_UIDLE,
  306. SDE_PERF_SSPP_MAX
  307. };
  308. /*
  309. * MIXER sub-blocks/features
  310. * @SDE_MIXER_LAYER Layer mixer layer blend configuration,
  311. * @SDE_MIXER_SOURCESPLIT Layer mixer supports source-split configuration
  312. * @SDE_MIXER_GC Gamma correction block
  313. * @SDE_DIM_LAYER Layer mixer supports dim layer
  314. * @SDE_DISP_CWB_PREF Layer mixer preferred for CWB
  315. * @SDE_DISP_DCWB_PREF Layer mixer preferred for Dedicated CWB
  316. * @SDE_DISP_PRIMARY_PREF Layer mixer preferred for primary display
  317. * @SDE_DISP_SECONDARY_PREF Layer mixer preferred for secondary display
  318. * @SDE_MIXER_COMBINED_ALPHA Layer mixer bg and fg alpha in single register
  319. * @SDE_MIXER_NOISE_LAYER Layer mixer supports noise layer
  320. * @SDE_MIXER_MAX maximum value
  321. */
  322. enum {
  323. SDE_MIXER_LAYER = 0x1,
  324. SDE_MIXER_SOURCESPLIT,
  325. SDE_MIXER_GC,
  326. SDE_DIM_LAYER,
  327. SDE_DISP_PRIMARY_PREF,
  328. SDE_DISP_SECONDARY_PREF,
  329. SDE_DISP_CWB_PREF,
  330. SDE_DISP_DCWB_PREF,
  331. SDE_MIXER_COMBINED_ALPHA,
  332. SDE_MIXER_NOISE_LAYER,
  333. SDE_MIXER_MAX
  334. };
  335. /**
  336. * DSPP sub-blocks
  337. * @SDE_DSPP_IGC DSPP Inverse gamma correction block
  338. * @SDE_DSPP_PCC Panel color correction block
  339. * @SDE_DSPP_GC Gamma correction block
  340. * @SDE_DSPP_HSIC Global HSIC block
  341. * @SDE_DSPP_MEMCOLOR Memory Color block
  342. * @SDE_DSPP_SIXZONE Six zone block
  343. * @SDE_DSPP_GAMUT Gamut block
  344. * @SDE_DSPP_DITHER Dither block
  345. * @SDE_DSPP_HIST Histogram block
  346. * @SDE_DSPP_VLUT PA VLUT block
  347. * @SDE_DSPP_AD AD block
  348. * @SDE_DSPP_LTM LTM block
  349. * @SDE_DSPP_SPR SPR block
  350. * @SDE_DSPP_DEMURA Demura block
  351. * @SDE_DSPP_RC RC block
  352. * @SDE_DSPP_SB SB LUT DMA
  353. * @SDE_DSPP_MAX maximum value
  354. */
  355. enum {
  356. SDE_DSPP_IGC = 0x1,
  357. SDE_DSPP_PCC,
  358. SDE_DSPP_GC,
  359. SDE_DSPP_HSIC,
  360. SDE_DSPP_MEMCOLOR,
  361. SDE_DSPP_SIXZONE,
  362. SDE_DSPP_GAMUT,
  363. SDE_DSPP_DITHER,
  364. SDE_DSPP_HIST,
  365. SDE_DSPP_VLUT,
  366. SDE_DSPP_AD,
  367. SDE_DSPP_LTM,
  368. SDE_DSPP_SPR,
  369. SDE_DSPP_DEMURA,
  370. SDE_DSPP_RC,
  371. SDE_DSPP_SB,
  372. SDE_DSPP_MAX
  373. };
  374. /**
  375. * LTM sub-features
  376. * @SDE_LTM_INIT LTM INIT feature
  377. * @SDE_LTM_ROI LTM ROI feature
  378. * @SDE_LTM_VLUT LTM VLUT feature
  379. * @SDE_LTM_MAX maximum value
  380. */
  381. enum {
  382. SDE_LTM_INIT = 0x1,
  383. SDE_LTM_ROI,
  384. SDE_LTM_VLUT,
  385. SDE_LTM_MAX
  386. };
  387. /**
  388. * PINGPONG sub-blocks
  389. * @SDE_PINGPONG_TE Tear check block
  390. * @SDE_PINGPONG_TE2 Additional tear check block for split pipes
  391. * @SDE_PINGPONG_SPLIT PP block supports split fifo
  392. * @SDE_PINGPONG_SLAVE PP block is a suitable slave for split fifo
  393. * @SDE_PINGPONG_DSC, Display stream compression blocks
  394. * @SDE_PINGPONG_DITHER, Dither blocks
  395. * @SDE_PINGPONG_DITHER_LUMA, Dither sub-blocks and features
  396. * @SDE_PINGPONG_MERGE_3D, Separate MERGE_3D block exists
  397. * @SDE_PINGPONG_CWB, PP block supports CWB
  398. * @SDE_PINGPONG_CWB_DITHER, PP block supports CWB dither
  399. * @SDE_PINGPONG_MAX
  400. */
  401. enum {
  402. SDE_PINGPONG_TE = 0x1,
  403. SDE_PINGPONG_TE2,
  404. SDE_PINGPONG_SPLIT,
  405. SDE_PINGPONG_SLAVE,
  406. SDE_PINGPONG_DSC,
  407. SDE_PINGPONG_DITHER,
  408. SDE_PINGPONG_DITHER_LUMA,
  409. SDE_PINGPONG_MERGE_3D,
  410. SDE_PINGPONG_CWB,
  411. SDE_PINGPONG_CWB_DITHER,
  412. SDE_PINGPONG_MAX
  413. };
  414. /** DSC sub-blocks/features
  415. * @SDE_DSC_OUTPUT_CTRL Supports the control of the pp id which gets
  416. * the pixel output from this DSC.
  417. * @SDE_DSC_HW_REV_1_1 dsc block supports dsc 1.1 only
  418. * @SDE_DSC_HW_REV_1_2 dsc block supports dsc 1.1 and 1.2
  419. * @SDE_DSC_NATIVE_422_EN, Supports native422 and native420 encoding
  420. * @SDE_DSC_ENC, DSC encoder sub block
  421. * @SDE_DSC_CTL, DSC ctl sub block
  422. * @SDE_DSC_MAX
  423. */
  424. enum {
  425. SDE_DSC_OUTPUT_CTRL = 0x1,
  426. SDE_DSC_HW_REV_1_1,
  427. SDE_DSC_HW_REV_1_2,
  428. SDE_DSC_NATIVE_422_EN,
  429. SDE_DSC_ENC,
  430. SDE_DSC_CTL,
  431. SDE_DSC_MAX
  432. };
  433. /** VDC sub-blocks/features
  434. * @SDE_VDC_HW_REV_1_2 vdc block supports vdc 1.2 only
  435. * @SDE_VDC_ENC vdc encoder sub block
  436. * @SDE_VDC_CTL vdc ctl sub block
  437. * @SDE_VDC_MAX
  438. */
  439. enum {
  440. SDE_VDC_HW_REV_1_2,
  441. SDE_VDC_ENC,
  442. SDE_VDC_CTL,
  443. SDE_VDC_MAX
  444. };
  445. /**
  446. * CTL sub-blocks
  447. * @SDE_CTL_SPLIT_DISPLAY CTL supports video mode split display
  448. * @SDE_CTL_PINGPONG_SPLIT CTL supports pingpong split
  449. * @SDE_CTL_PRIMARY_PREF CTL preferred for primary display
  450. * @SDE_CTL_ACTIVE_CFG CTL configuration is specified using active
  451. * blocks
  452. * @SDE_CTL_UIDLE CTL supports uidle
  453. * @SDE_CTL_UNIFIED_DSPP_FLUSH CTL supports only one flush bit for DSPP
  454. * @SDE_CTL_MAX
  455. */
  456. enum {
  457. SDE_CTL_SPLIT_DISPLAY = 0x1,
  458. SDE_CTL_PINGPONG_SPLIT,
  459. SDE_CTL_PRIMARY_PREF,
  460. SDE_CTL_ACTIVE_CFG,
  461. SDE_CTL_UIDLE,
  462. SDE_CTL_UNIFIED_DSPP_FLUSH,
  463. SDE_CTL_MAX
  464. };
  465. /**
  466. * INTF sub-blocks
  467. * @SDE_INTF_INPUT_CTRL Supports the setting of pp block from which
  468. * pixel data arrives to this INTF
  469. * @SDE_INTF_TE INTF block has TE configuration support
  470. * @SDE_INTF_TE_ALIGN_VSYNC INTF block has POMS Align vsync support
  471. * @SDE_INTF_WD_TIMER INTF block has WD Timer support
  472. * @SDE_INTF_STATUS INTF block has INTF_STATUS register
  473. * @SDE_INTF_RESET_COUNTER INTF block has frame/line counter reset support
  474. * @SDE_INTF_VSYNC_TIMESTAMP INTF block has vsync timestamp logged
  475. * @SDE_INTF_AVR_STATUS INTF block has AVR_STATUS field in AVR_CONTROL register
  476. * @SDE_INTF_MAX
  477. */
  478. enum {
  479. SDE_INTF_INPUT_CTRL = 0x1,
  480. SDE_INTF_TE,
  481. SDE_INTF_TE_ALIGN_VSYNC,
  482. SDE_INTF_WD_TIMER,
  483. SDE_INTF_STATUS,
  484. SDE_INTF_RESET_COUNTER,
  485. SDE_INTF_VSYNC_TIMESTAMP,
  486. SDE_INTF_AVR_STATUS,
  487. SDE_INTF_MAX
  488. };
  489. /**
  490. * WB sub-blocks and features
  491. * @SDE_WB_LINE_MODE Writeback module supports line/linear mode
  492. * @SDE_WB_BLOCK_MODE Writeback module supports block mode read
  493. * @SDE_WB_ROTATE rotation support,this is available if writeback
  494. * supports block mode read
  495. * @SDE_WB_CSC Writeback color conversion block support
  496. * @SDE_WB_CHROMA_DOWN, Writeback chroma down block,
  497. * @SDE_WB_DOWNSCALE, Writeback integer downscaler,
  498. * @SDE_WB_DITHER, Dither block
  499. * @SDE_WB_TRAFFIC_SHAPER, Writeback traffic shaper bloc
  500. * @SDE_WB_UBWC, Writeback Universal bandwidth compression
  501. * @SDE_WB_YUV_CONFIG Writeback supports output of YUV colorspace
  502. * @SDE_WB_PIPE_ALPHA Writeback supports pipe alpha
  503. * @SDE_WB_XY_ROI_OFFSET Writeback supports x/y-offset of out ROI in
  504. * the destination image
  505. * @SDE_WB_QOS, Writeback supports QoS control, danger/safe/creq
  506. * @SDE_WB_QOS_8LVL, Writeback supports 8-level QoS control
  507. * @SDE_WB_CDP Writeback supports client driven prefetch
  508. * @SDE_WB_INPUT_CTRL Writeback supports from which pp block input pixel
  509. * data arrives.
  510. * @SDE_WB_HAS_CWB Writeback block supports concurrent writeback
  511. * @SDE_WB_HAS_DCWB Writeback block supports dedicated CWB
  512. * @SDE_WB_CROP CWB supports cropping
  513. * @SDE_WB_CWB_CTRL Separate CWB control is available for configuring
  514. * @SDE_WB_DCWB_CTRL Separate DCWB control is available for configuring
  515. * @SDE_WB_CWB_DITHER_CTRL CWB dither is available for configuring
  516. * @SDE_WB_MAX maximum value
  517. */
  518. enum {
  519. SDE_WB_LINE_MODE = 0x1,
  520. SDE_WB_BLOCK_MODE,
  521. SDE_WB_ROTATE = SDE_WB_BLOCK_MODE,
  522. SDE_WB_CSC,
  523. SDE_WB_CHROMA_DOWN,
  524. SDE_WB_DOWNSCALE,
  525. SDE_WB_DITHER,
  526. SDE_WB_TRAFFIC_SHAPER,
  527. SDE_WB_UBWC,
  528. SDE_WB_YUV_CONFIG,
  529. SDE_WB_PIPE_ALPHA,
  530. SDE_WB_XY_ROI_OFFSET,
  531. SDE_WB_QOS,
  532. SDE_WB_QOS_8LVL,
  533. SDE_WB_CDP,
  534. SDE_WB_INPUT_CTRL,
  535. SDE_WB_HAS_CWB,
  536. SDE_WB_HAS_DCWB,
  537. SDE_WB_CROP,
  538. SDE_WB_CWB_CTRL,
  539. SDE_WB_DCWB_CTRL,
  540. SDE_WB_CWB_DITHER_CTRL,
  541. SDE_WB_MAX
  542. };
  543. /* CDM features
  544. * @SDE_CDM_INPUT_CTRL CDM supports from which pp block intput pixel data
  545. * arrives
  546. * @SDE_CDM_MAX maximum value
  547. */
  548. enum {
  549. SDE_CDM_INPUT_CTRL = 0x1,
  550. SDE_CDM_MAX
  551. };
  552. /**
  553. * VBIF sub-blocks and features
  554. * @SDE_VBIF_QOS_OTLIM VBIF supports OT Limit
  555. * @SDE_VBIF_QOS_REMAP VBIF supports QoS priority remap
  556. * @SDE_VBIF_DISABLE_SHAREABLE: VBIF requires inner/outer shareables disabled
  557. * @SDE_VBIF_MAX maximum value
  558. */
  559. enum {
  560. SDE_VBIF_QOS_OTLIM = 0x1,
  561. SDE_VBIF_QOS_REMAP,
  562. SDE_VBIF_DISABLE_SHAREABLE,
  563. SDE_VBIF_MAX
  564. };
  565. /**
  566. * uidle features
  567. * @SDE_UIDLE_QACTIVE_OVERRIDE uidle sends qactive signal
  568. * @SDE_UIDLE_MAX maximum value
  569. */
  570. enum {
  571. SDE_UIDLE_QACTIVE_OVERRIDE = 0x1,
  572. SDE_UIDLE_MAX
  573. };
  574. /**
  575. * MACRO SDE_HW_BLK_INFO - information of HW blocks inside SDE
  576. * @name: string name for debug purposes
  577. * @id: enum identifying this block
  578. * @base: register base offset to mdss
  579. * @len: length of hardware block
  580. * @features bit mask identifying sub-blocks/features
  581. * @perf_features bit mask identifying performance sub-blocks/features
  582. */
  583. #define SDE_HW_BLK_INFO \
  584. char name[SDE_HW_BLK_NAME_LEN]; \
  585. u32 id; \
  586. u32 base; \
  587. u32 len; \
  588. union { \
  589. unsigned long features; \
  590. u64 features_ext; \
  591. }; \
  592. unsigned long perf_features
  593. /**
  594. * MACRO SDE_HW_SUBBLK_INFO - information of HW sub-block inside SDE
  595. * @name: string name for debug purposes
  596. * @id: enum identifying this sub-block
  597. * @base: offset of this sub-block relative to the block
  598. * offset
  599. * @len register block length of this sub-block
  600. */
  601. #define SDE_HW_SUBBLK_INFO \
  602. char name[SDE_HW_BLK_NAME_LEN]; \
  603. u32 id; \
  604. u32 base; \
  605. u32 len
  606. /**
  607. * struct sde_src_blk: SSPP part of the source pipes
  608. * @info: HW register and features supported by this sub-blk
  609. */
  610. struct sde_src_blk {
  611. SDE_HW_SUBBLK_INFO;
  612. };
  613. /**
  614. * struct sde_scaler_blk: Scaler information
  615. * @info: HW register and features supported by this sub-blk
  616. * @regdma_base: offset of this sub-block relative regdma top
  617. * @version: qseed block revision
  618. * @h_preload: horizontal preload
  619. * @v_preload: vertical preload
  620. */
  621. struct sde_scaler_blk {
  622. SDE_HW_SUBBLK_INFO;
  623. u32 regdma_base;
  624. u32 version;
  625. u32 h_preload;
  626. u32 v_preload;
  627. };
  628. struct sde_csc_blk {
  629. SDE_HW_SUBBLK_INFO;
  630. };
  631. /**
  632. * struct sde_pp_blk : Pixel processing sub-blk information
  633. * @regdma_base: offset of this sub-block relative regdma top
  634. * @info: HW register and features supported by this sub-blk
  635. * @version: HW Algorithm version
  636. */
  637. struct sde_pp_blk {
  638. SDE_HW_SUBBLK_INFO;
  639. u32 regdma_base;
  640. u32 version;
  641. };
  642. /**
  643. * struct sde_dsc_blk : DSC Encoder sub-blk information
  644. * @info: HW register and features supported by this sub-blk
  645. */
  646. struct sde_dsc_blk {
  647. SDE_HW_SUBBLK_INFO;
  648. };
  649. /**
  650. * struct sde_vdc_blk : VDC Encoder sub-blk information
  651. * @info: HW register and features supported by this sub-blk
  652. */
  653. struct sde_vdc_blk {
  654. SDE_HW_SUBBLK_INFO;
  655. };
  656. /**
  657. * struct sde_format_extended - define sde specific pixel format+modifier
  658. * @fourcc_format: Base FOURCC pixel format code
  659. * @modifier: 64-bit drm format modifier, same modifier must be applied to all
  660. * framebuffer planes
  661. */
  662. struct sde_format_extended {
  663. uint32_t fourcc_format;
  664. uint64_t modifier;
  665. };
  666. /**
  667. * enum sde_qos_lut_usage - define QoS LUT use cases
  668. */
  669. enum sde_qos_lut_usage {
  670. SDE_QOS_LUT_USAGE_LINEAR,
  671. SDE_QOS_LUT_USAGE_MACROTILE,
  672. SDE_QOS_LUT_USAGE_NRT,
  673. SDE_QOS_LUT_USAGE_CWB,
  674. SDE_QOS_LUT_USAGE_CWB_TILE,
  675. SDE_QOS_LUT_USAGE_INLINE,
  676. SDE_QOS_LUT_USAGE_INLINE_RESTRICTED_FMTS,
  677. SDE_QOS_LUT_USAGE_MAX,
  678. };
  679. /**
  680. * enum sde_creq_lut_types - define creq LUT types possible for all use cases
  681. * This is second dimension to sde_qos_lut_usage enum.
  682. */
  683. enum sde_creq_lut_types {
  684. SDE_CREQ_LUT_TYPE_NOQSEED,
  685. SDE_CREQ_LUT_TYPE_QSEED,
  686. SDE_CREQ_LUT_TYPE_MAX,
  687. };
  688. /**
  689. * struct sde_sspp_sub_blks : SSPP sub-blocks
  690. * @maxlinewidth: max source pipe line width support
  691. * @scaling_linewidth: max vig source pipe linewidth for scaling usecases
  692. * @maxdwnscale: max downscale ratio supported(without DECIMATION)
  693. * @maxupscale: maxupscale ratio supported
  694. * @maxwidth: max pixelwidth supported by this pipe
  695. * @creq_vblank: creq priority during vertical blanking
  696. * @danger_vblank: danger priority during vertical blanking
  697. * @pixel_ram_size: size of latency hiding and de-tiling buffer in bytes
  698. * @smart_dma_priority: hw priority of rect1 of multirect pipe
  699. * @max_per_pipe_bw: maximum allowable bandwidth of this pipe in kBps
  700. * @max_per_pipe_bw_high: maximum allowable bandwidth of this pipe in kBps
  701. * in case of no VFE
  702. * @top_off: offset of the sub-block top register relative to sspp top
  703. * @src_blk:
  704. * @scaler_blk:
  705. * @csc_blk:
  706. * @hsic:
  707. * @memcolor:
  708. * @pcc_blk:
  709. * @gamut_blk: 3D LUT gamut block
  710. * @num_igc_blk: number of IGC block
  711. * @igc_blk: 1D LUT IGC block
  712. * @num_gc_blk: number of GC block
  713. * @gc_blk: 1D LUT GC block
  714. * @num_dgm_csc_blk: number of DGM CSC blocks
  715. * @dgm_csc_blk: DGM CSC blocks
  716. * @num_fp16_igc_blk: number of FP16 IGC blocks
  717. * @fp16_igc_blk: FP16 IGC block array
  718. * @num_fp16_gc_blk: number of FP16 GC blocks
  719. * @fp16_gc_blk: FP16 GC block array
  720. * @num_fp16_csc_blk: number of FP16 CSC blocks
  721. * @fp16_csc_blk: FP16 CSC block array
  722. * @num_fp16_unmult_blk: number of FP16 UNMULT blocks
  723. * @fp16_unmult_blk: FP16 UNMULT block array
  724. * @format_list: Pointer to list of supported formats
  725. * @virt_format_list: Pointer to list of supported formats for virtual planes
  726. * @in_rot_format_list: Pointer to list of supported formats for inline rotation
  727. * @in_rot_maxdwnscale_rt_num: max downscale ratio for inline rotation
  728. * rt clients - numerator
  729. * @in_rot_maxdwnscale_rt_denom: max downscale ratio for inline rotation
  730. * rt clients - denominator
  731. * @in_rot_maxdwnscale_nrt: max downscale ratio for inline rotation nrt clients
  732. * @in_rot_maxdwnscale_rt_nopd_num: downscale threshold for when pre-downscale
  733. * must be enabled on HW with this support.
  734. * @in_rot_maxdwnscale_rt_nopd_denom: downscale threshold for when pre-downscale
  735. * must be enabled on HW with this support.
  736. * @in_rot_maxheight: max pre rotated height for inline rotation
  737. * @llcc_scid: scid for the system cache
  738. * @llcc_slice size: slice size of the system cache
  739. */
  740. struct sde_sspp_sub_blks {
  741. u32 maxlinewidth;
  742. u32 scaling_linewidth;
  743. u32 creq_vblank;
  744. u32 danger_vblank;
  745. u32 pixel_ram_size;
  746. u32 maxdwnscale;
  747. u32 maxupscale;
  748. u32 maxhdeciexp; /* max decimation is 2^value */
  749. u32 maxvdeciexp; /* max decimation is 2^value */
  750. u32 smart_dma_priority;
  751. u32 max_per_pipe_bw;
  752. u32 max_per_pipe_bw_high;
  753. u32 top_off;
  754. struct sde_src_blk src_blk;
  755. struct sde_scaler_blk scaler_blk;
  756. struct sde_pp_blk csc_blk;
  757. struct sde_pp_blk hsic_blk;
  758. struct sde_pp_blk memcolor_blk;
  759. struct sde_pp_blk pcc_blk;
  760. struct sde_pp_blk gamut_blk;
  761. u32 num_igc_blk;
  762. struct sde_pp_blk igc_blk[SSPP_SUBBLK_COUNT_MAX];
  763. u32 num_gc_blk;
  764. struct sde_pp_blk gc_blk[SSPP_SUBBLK_COUNT_MAX];
  765. u32 num_dgm_csc_blk;
  766. struct sde_pp_blk dgm_csc_blk[SSPP_SUBBLK_COUNT_MAX];
  767. u32 num_fp16_igc_blk;
  768. struct sde_pp_blk fp16_igc_blk[SSPP_SUBBLK_COUNT_MAX];
  769. u32 num_fp16_gc_blk;
  770. struct sde_pp_blk fp16_gc_blk[SSPP_SUBBLK_COUNT_MAX];
  771. u32 num_fp16_csc_blk;
  772. struct sde_pp_blk fp16_csc_blk[SSPP_SUBBLK_COUNT_MAX];
  773. u32 num_fp16_unmult_blk;
  774. struct sde_pp_blk fp16_unmult_blk[SSPP_SUBBLK_COUNT_MAX];
  775. const struct sde_format_extended *format_list;
  776. const struct sde_format_extended *virt_format_list;
  777. const struct sde_format_extended *in_rot_format_list;
  778. u32 in_rot_maxdwnscale_rt_num;
  779. u32 in_rot_maxdwnscale_rt_denom;
  780. u32 in_rot_maxdwnscale_nrt;
  781. u32 in_rot_maxdwnscale_rt_nopd_num;
  782. u32 in_rot_maxdwnscale_rt_nopd_denom;
  783. u32 in_rot_maxheight;
  784. int llcc_scid;
  785. size_t llcc_slice_size;
  786. };
  787. /**
  788. * struct sde_lm_sub_blks: information of mixer block
  789. * @maxwidth: Max pixel width supported by this mixer
  790. * @maxblendstages: Max number of blend-stages supported
  791. * @blendstage_base: Blend-stage register base offset
  792. * @gc: gamma correction block
  793. * @nlayer: noise layer block
  794. */
  795. struct sde_lm_sub_blks {
  796. u32 maxwidth;
  797. u32 maxblendstages;
  798. u32 blendstage_base[MAX_BLOCKS];
  799. struct sde_pp_blk gc;
  800. struct sde_pp_blk nlayer;
  801. };
  802. /**
  803. * struct sde_dspp_rc: Pixel processing rounded corner sub-blk information
  804. * @info: HW register and features supported by this sub-blk.
  805. * @version: HW Algorithm version.
  806. * @idx: HW block instance id.
  807. * @mem_total_size: data memory size.
  808. */
  809. struct sde_dspp_rc {
  810. SDE_HW_SUBBLK_INFO;
  811. u32 version;
  812. u32 idx;
  813. u32 mem_total_size;
  814. };
  815. struct sde_dspp_sub_blks {
  816. struct sde_pp_blk igc;
  817. struct sde_pp_blk pcc;
  818. struct sde_pp_blk gc;
  819. struct sde_pp_blk hsic;
  820. struct sde_pp_blk memcolor;
  821. struct sde_pp_blk sixzone;
  822. struct sde_pp_blk gamut;
  823. struct sde_pp_blk dither;
  824. struct sde_pp_blk hist;
  825. struct sde_pp_blk ad;
  826. struct sde_pp_blk ltm;
  827. struct sde_pp_blk spr;
  828. struct sde_pp_blk vlut;
  829. struct sde_dspp_rc rc;
  830. struct sde_pp_blk demura;
  831. };
  832. struct sde_pingpong_sub_blks {
  833. struct sde_pp_blk te;
  834. struct sde_pp_blk te2;
  835. struct sde_pp_blk dsc;
  836. struct sde_pp_blk dither;
  837. };
  838. /**
  839. * struct sde_dsc_sub_blks : DSC sub-blks
  840. *
  841. */
  842. struct sde_dsc_sub_blks {
  843. struct sde_dsc_blk enc;
  844. struct sde_dsc_blk ctl;
  845. };
  846. /**
  847. * struct sde_vdc_sub_blks : VDC sub-blks
  848. *
  849. */
  850. struct sde_vdc_sub_blks {
  851. struct sde_vdc_blk enc;
  852. struct sde_vdc_blk ctl;
  853. };
  854. struct sde_wb_sub_blocks {
  855. u32 maxlinewidth;
  856. u32 maxlinewidth_linear;
  857. };
  858. struct sde_mdss_base_cfg {
  859. SDE_HW_BLK_INFO;
  860. };
  861. /**
  862. * sde_clk_ctrl_type - Defines top level clock control signals
  863. */
  864. enum sde_clk_ctrl_type {
  865. SDE_CLK_CTRL_NONE,
  866. SDE_CLK_CTRL_VIG0,
  867. SDE_CLK_CTRL_VIG1,
  868. SDE_CLK_CTRL_VIG2,
  869. SDE_CLK_CTRL_VIG3,
  870. SDE_CLK_CTRL_VIG4,
  871. SDE_CLK_CTRL_RGB0,
  872. SDE_CLK_CTRL_RGB1,
  873. SDE_CLK_CTRL_RGB2,
  874. SDE_CLK_CTRL_RGB3,
  875. SDE_CLK_CTRL_DMA0,
  876. SDE_CLK_CTRL_DMA1,
  877. SDE_CLK_CTRL_CURSOR0,
  878. SDE_CLK_CTRL_CURSOR1,
  879. SDE_CLK_CTRL_WB0,
  880. SDE_CLK_CTRL_WB1,
  881. SDE_CLK_CTRL_WB2,
  882. SDE_CLK_CTRL_LUTDMA,
  883. SDE_CLK_CTRL_MAX,
  884. };
  885. /* struct sde_clk_ctrl_reg : Clock control register
  886. * @reg_off: register offset
  887. * @bit_off: bit offset
  888. */
  889. struct sde_clk_ctrl_reg {
  890. u32 reg_off;
  891. u32 bit_off;
  892. };
  893. /* struct sde_mdp_cfg : MDP TOP-BLK instance info
  894. * @id: index identifying this block
  895. * @base: register base offset to mdss
  896. * @features bit mask identifying sub-blocks/features
  897. * @highest_bank_bit: UBWC parameter
  898. * @ubwc_static: ubwc static configuration
  899. * @ubwc_swizzle: ubwc default swizzle setting
  900. * @has_dest_scaler: indicates support of destination scaler
  901. * @smart_panel_align_mode: split display smart panel align modes
  902. * @clk_ctrls clock control register definition
  903. * @clk_status clock status register definition
  904. */
  905. struct sde_mdp_cfg {
  906. SDE_HW_BLK_INFO;
  907. u32 highest_bank_bit;
  908. u32 ubwc_static;
  909. u32 ubwc_swizzle;
  910. bool has_dest_scaler;
  911. u32 smart_panel_align_mode;
  912. struct sde_clk_ctrl_reg clk_ctrls[SDE_CLK_CTRL_MAX];
  913. struct sde_clk_ctrl_reg clk_status[SDE_CLK_CTRL_MAX];
  914. };
  915. /* struct sde_uidle_cfg : MDP TOP-BLK instance info
  916. * @id: index identifying this block
  917. * @base: register base offset to mdss
  918. * @features: bit mask identifying sub-blocks/features
  919. * @fal10_exit_cnt: fal10 exit counter
  920. * @fal10_exit_danger: fal10 exit danger level
  921. * @fal10_danger: fal10 danger level
  922. * @fal10_target_idle_time: fal10 targeted time in uS
  923. * @fal1_target_idle_time: fal1 targeted time in uS
  924. * @fal10_threshold: fal10 threshold value
  925. * @fal1_max_threshold fal1 maximum allowed threshold value
  926. * @max_downscale: maximum downscaling ratio x1000.
  927. * This ratio is multiplied x1000 to allow
  928. * 3 decimal precision digits.
  929. * @max_fps: maximum fps to allow micro idle
  930. * @max_fal1_fps: maximum fps to allow micro idle FAL1 only
  931. * @uidle_rev: uidle revision supported by the target,
  932. * zero if no support
  933. * @debugfs_perf: enable/disable performance counters and status
  934. * logging
  935. * @debugfs_ctrl: uidle is enabled/disabled through debugfs
  936. * @perf_cntr_en: performance counters are enabled/disabled
  937. */
  938. struct sde_uidle_cfg {
  939. SDE_HW_BLK_INFO;
  940. /* global settings */
  941. u32 fal10_exit_cnt;
  942. u32 fal10_exit_danger;
  943. u32 fal10_danger;
  944. /* per-pipe settings */
  945. u32 fal10_target_idle_time;
  946. u32 fal1_target_idle_time;
  947. u32 fal10_threshold;
  948. u32 fal1_max_threshold;
  949. u32 max_dwnscale;
  950. u32 max_fps;
  951. u32 max_fal1_fps;
  952. u32 uidle_rev;
  953. u32 debugfs_perf;
  954. bool debugfs_ctrl;
  955. bool perf_cntr_en;
  956. };
  957. /* struct sde_mdp_cfg : MDP TOP-BLK instance info
  958. * @id: index identifying this block
  959. * @base: register base offset to mdss
  960. * @features bit mask identifying sub-blocks/features
  961. */
  962. struct sde_ctl_cfg {
  963. SDE_HW_BLK_INFO;
  964. };
  965. /**
  966. * struct sde_sspp_cfg - information of source pipes
  967. * @id: index identifying this block
  968. * @base register offset of this block
  969. * @features bit mask identifying sub-blocks/features
  970. * @sblk: SSPP sub-blocks information
  971. * @xin_id: bus client identifier
  972. * @clk_ctrl clock control identifier
  973. * @type sspp type identifier
  974. */
  975. struct sde_sspp_cfg {
  976. SDE_HW_BLK_INFO;
  977. struct sde_sspp_sub_blks *sblk;
  978. u32 xin_id;
  979. enum sde_clk_ctrl_type clk_ctrl;
  980. u32 type;
  981. };
  982. /**
  983. * struct sde_lm_cfg - information of layer mixer blocks
  984. * @id: index identifying this block
  985. * @base register offset of this block
  986. * @features bit mask identifying sub-blocks/features
  987. * @sblk: LM Sub-blocks information
  988. * @dspp: ID of connected DSPP, DSPP_MAX if unsupported
  989. * @pingpong: ID of connected PingPong, PINGPONG_MAX if unsupported
  990. * @ds: ID of connected DS, DS_MAX if unsupported
  991. * @dummy_mixer: identifies dcwb mixer is considered dummy
  992. * @lm_pair_mask: Bitmask of LMs that can be controlled by same CTL
  993. */
  994. struct sde_lm_cfg {
  995. SDE_HW_BLK_INFO;
  996. struct sde_lm_sub_blks *sblk;
  997. u32 dspp;
  998. u32 pingpong;
  999. u32 ds;
  1000. bool dummy_mixer;
  1001. unsigned long lm_pair_mask;
  1002. };
  1003. /**
  1004. * struct sde_dspp_cfg - information of DSPP top block
  1005. * @id enum identifying this block
  1006. * @base register offset of this block
  1007. * @features bit mask identifying sub-blocks/features
  1008. * supported by this block
  1009. */
  1010. struct sde_dspp_top_cfg {
  1011. SDE_HW_BLK_INFO;
  1012. };
  1013. /**
  1014. * struct sde_dspp_cfg - information of DSPP blocks
  1015. * @id enum identifying this block
  1016. * @base register offset of this block
  1017. * @features bit mask identifying sub-blocks/features
  1018. * supported by this block
  1019. * @sblk sub-blocks information
  1020. */
  1021. struct sde_dspp_cfg {
  1022. SDE_HW_BLK_INFO;
  1023. struct sde_dspp_sub_blks *sblk;
  1024. };
  1025. /**
  1026. * struct sde_ds_top_cfg - information of dest scaler top
  1027. * @id enum identifying this block
  1028. * @base register offset of this block
  1029. * @features bit mask identifying features
  1030. * @version hw version of dest scaler
  1031. * @maxinputwidth maximum input line width
  1032. * @maxoutputwidth maximum output line width
  1033. * @maxupscale maximum upscale ratio
  1034. */
  1035. struct sde_ds_top_cfg {
  1036. SDE_HW_BLK_INFO;
  1037. u32 version;
  1038. u32 maxinputwidth;
  1039. u32 maxoutputwidth;
  1040. u32 maxupscale;
  1041. };
  1042. /**
  1043. * struct sde_ds_cfg - information of dest scaler blocks
  1044. * @id enum identifying this block
  1045. * @base register offset wrt DS top offset
  1046. * @features bit mask identifying features
  1047. * @version hw version of the qseed block
  1048. * @top DS top information
  1049. */
  1050. struct sde_ds_cfg {
  1051. SDE_HW_BLK_INFO;
  1052. u32 version;
  1053. const struct sde_ds_top_cfg *top;
  1054. };
  1055. /**
  1056. * struct sde_pingpong_cfg - information of PING-PONG blocks
  1057. * @id enum identifying this block
  1058. * @base register offset of this block
  1059. * @features bit mask identifying sub-blocks/features
  1060. * @sblk sub-blocks information
  1061. * @merge_3d_id merge_3d block id
  1062. */
  1063. struct sde_pingpong_cfg {
  1064. SDE_HW_BLK_INFO;
  1065. const struct sde_pingpong_sub_blks *sblk;
  1066. int merge_3d_id;
  1067. };
  1068. /**
  1069. * struct sde_dsc_cfg - information of DSC blocks
  1070. * @id enum identifying this block
  1071. * @base register offset of this block
  1072. * @len: length of hardware block
  1073. * @features bit mask identifying sub-blocks/features
  1074. * @dsc_pair_mask: Bitmask of DSCs that can be controlled by same CTL
  1075. */
  1076. struct sde_dsc_cfg {
  1077. SDE_HW_BLK_INFO;
  1078. DECLARE_BITMAP(dsc_pair_mask, DSC_MAX);
  1079. struct sde_dsc_sub_blks *sblk;
  1080. };
  1081. /**
  1082. * struct sde_vdc_cfg - information of VDC blocks
  1083. * @id enum identifying this block
  1084. * @base register offset of this block
  1085. * @len: length of hardware block
  1086. * @features bit mask identifying sub-blocks/features
  1087. * @enc VDC encoder register offset(relative to VDC base)
  1088. * @ctl VDC Control register offset(relative to VDC base)
  1089. */
  1090. struct sde_vdc_cfg {
  1091. SDE_HW_BLK_INFO;
  1092. struct sde_vdc_sub_blks *sblk;
  1093. };
  1094. /**
  1095. * struct sde_cdm_cfg - information of chroma down blocks
  1096. * @id enum identifying this block
  1097. * @base register offset of this block
  1098. * @features bit mask identifying sub-blocks/features
  1099. * @intf_connect Bitmask of INTF IDs this CDM can connect to
  1100. * @wb_connect: Bitmask of Writeback IDs this CDM can connect to
  1101. */
  1102. struct sde_cdm_cfg {
  1103. SDE_HW_BLK_INFO;
  1104. unsigned long intf_connect;
  1105. unsigned long wb_connect;
  1106. };
  1107. /**
  1108. * struct sde_intf_cfg - information of timing engine blocks
  1109. * @id enum identifying this block
  1110. * @base register offset of this block
  1111. * @features bit mask identifying sub-blocks/features
  1112. * @type: Interface type(DSI, DP, HDMI)
  1113. * @controller_id: Controller Instance ID in case of multiple of intf type
  1114. * @prog_fetch_lines_worst_case Worst case latency num lines needed to prefetch
  1115. * @te_irq_offset: Register offset for INTF TE IRQ block
  1116. */
  1117. struct sde_intf_cfg {
  1118. SDE_HW_BLK_INFO;
  1119. u32 type; /* interface type*/
  1120. u32 controller_id;
  1121. u32 prog_fetch_lines_worst_case;
  1122. u32 te_irq_offset;
  1123. };
  1124. /**
  1125. * struct sde_wb_cfg - information of writeback blocks
  1126. * @id enum identifying this block
  1127. * @base register offset of this block
  1128. * @features bit mask identifying sub-blocks/features
  1129. * @sblk sub-block information
  1130. * @format_list: Pointer to list of supported formats
  1131. * @vbif_idx vbif identifier
  1132. * @xin_id client interface identifier
  1133. * @clk_ctrl clock control identifier
  1134. */
  1135. struct sde_wb_cfg {
  1136. SDE_HW_BLK_INFO;
  1137. const struct sde_wb_sub_blocks *sblk;
  1138. const struct sde_format_extended *format_list;
  1139. u32 vbif_idx;
  1140. u32 xin_id;
  1141. enum sde_clk_ctrl_type clk_ctrl;
  1142. };
  1143. /**
  1144. * struct sde_merge_3d_cfg - information of merge_3d blocks
  1145. * @id enum identifying this block
  1146. * @base register offset of this block
  1147. * @len: length of hardware block
  1148. * @features bit mask identifying sub-blocks/features
  1149. */
  1150. struct sde_merge_3d_cfg {
  1151. SDE_HW_BLK_INFO;
  1152. };
  1153. /**
  1154. * struct sde_qdss_cfg - information of qdss blocks
  1155. * @id enum identifying this block
  1156. * @base register offset of this block
  1157. * @len: length of hardware block
  1158. * @features bit mask identifying sub-blocks/features
  1159. */
  1160. struct sde_qdss_cfg {
  1161. SDE_HW_BLK_INFO;
  1162. };
  1163. /*
  1164. * struct sde_vbif_dynamic_ot_cfg - dynamic OT setting
  1165. * @pps pixel per seconds
  1166. * @ot_limit OT limit to use up to specified pixel per second
  1167. */
  1168. struct sde_vbif_dynamic_ot_cfg {
  1169. u64 pps;
  1170. u32 ot_limit;
  1171. };
  1172. /**
  1173. * struct sde_vbif_dynamic_ot_tbl - dynamic OT setting table
  1174. * @count length of cfg
  1175. * @cfg pointer to array of configuration settings with
  1176. * ascending requirements
  1177. */
  1178. struct sde_vbif_dynamic_ot_tbl {
  1179. u32 count;
  1180. struct sde_vbif_dynamic_ot_cfg *cfg;
  1181. };
  1182. /**
  1183. * struct sde_vbif_qos_tbl - QoS priority table
  1184. * @npriority_lvl num of priority level
  1185. * @priority_lvl pointer to array of priority level in ascending order
  1186. */
  1187. struct sde_vbif_qos_tbl {
  1188. u32 npriority_lvl;
  1189. u32 *priority_lvl;
  1190. };
  1191. /**
  1192. * enum sde_vbif_client_type
  1193. * @VBIF_RT_CLIENT: real time client
  1194. * @VBIF_NRT_CLIENT: non-realtime clients like writeback
  1195. * @VBIF_CWB_CLIENT: concurrent writeback client
  1196. * @VBIF_LUTDMA_CLIENT: LUTDMA client
  1197. * @VBIF_MAX_CLIENT: max number of clients
  1198. */
  1199. enum sde_vbif_client_type {
  1200. VBIF_RT_CLIENT,
  1201. VBIF_NRT_CLIENT,
  1202. VBIF_CWB_CLIENT,
  1203. VBIF_LUTDMA_CLIENT,
  1204. VBIF_MAX_CLIENT
  1205. };
  1206. /**
  1207. * struct sde_vbif_cfg - information of VBIF blocks
  1208. * @id enum identifying this block
  1209. * @base register offset of this block
  1210. * @features bit mask identifying sub-blocks/features
  1211. * @ot_rd_limit default OT read limit
  1212. * @ot_wr_limit default OT write limit
  1213. * @xin_halt_timeout maximum time (in usec) for xin to halt
  1214. * @dynamic_ot_rd_tbl dynamic OT read configuration table
  1215. * @dynamic_ot_wr_tbl dynamic OT write configuration table
  1216. * @qos_tbl Array of QoS priority table
  1217. * @memtype_count number of defined memtypes
  1218. * @memtype array of xin memtype definitions
  1219. */
  1220. struct sde_vbif_cfg {
  1221. SDE_HW_BLK_INFO;
  1222. u32 default_ot_rd_limit;
  1223. u32 default_ot_wr_limit;
  1224. u32 xin_halt_timeout;
  1225. struct sde_vbif_dynamic_ot_tbl dynamic_ot_rd_tbl;
  1226. struct sde_vbif_dynamic_ot_tbl dynamic_ot_wr_tbl;
  1227. struct sde_vbif_qos_tbl qos_tbl[VBIF_MAX_CLIENT];
  1228. u32 memtype_count;
  1229. u32 memtype[MAX_XIN_COUNT];
  1230. };
  1231. /**
  1232. * enum sde_reg_dma_type - defines reg dma block type
  1233. * @REG_DMA_TYPE_DB: DB LUT DMA block
  1234. * @REG_DMA_TYPE_SB: SB LUT DMA block
  1235. * @REG_DMA_TYPE_MAX: invalid selection
  1236. */
  1237. enum sde_reg_dma_type {
  1238. REG_DMA_TYPE_DB,
  1239. REG_DMA_TYPE_SB,
  1240. REG_DMA_TYPE_MAX,
  1241. };
  1242. /**
  1243. * struct sde_reg_dma_blk_info - definition of lut dma block.
  1244. * @valid bool indicating if the definiton is valid.
  1245. * @base register offset of this block.
  1246. * @features bit mask identifying sub-blocks/features.
  1247. */
  1248. struct sde_reg_dma_blk_info {
  1249. bool valid;
  1250. u32 base;
  1251. u32 features;
  1252. };
  1253. /**
  1254. * struct sde_reg_dma_cfg - overall config struct of lut dma blocks.
  1255. * @reg_dma_blks Reg DMA blk info for each possible block type
  1256. * @version version of lutdma hw blocks
  1257. * @trigger_sel_off offset to trigger select registers of lutdma
  1258. * @broadcast_disabled flag indicating if broadcast usage should be avoided
  1259. * @xin_id VBIF xin client-id for LUTDMA
  1260. * @vbif_idx VBIF id (RT/NRT)
  1261. * @clk_ctrl VBIF xin client clk-ctrl
  1262. */
  1263. struct sde_reg_dma_cfg {
  1264. struct sde_reg_dma_blk_info reg_dma_blks[REG_DMA_TYPE_MAX];
  1265. u32 version;
  1266. u32 trigger_sel_off;
  1267. u32 broadcast_disabled;
  1268. u32 xin_id;
  1269. u32 vbif_idx;
  1270. enum sde_clk_ctrl_type clk_ctrl;
  1271. };
  1272. /**
  1273. * Define CDP use cases
  1274. * @SDE_PERF_CDP_UDAGE_RT: real-time use cases
  1275. * @SDE_PERF_CDP_USAGE_NRT: non real-time use cases such as WFD
  1276. */
  1277. enum {
  1278. SDE_PERF_CDP_USAGE_RT,
  1279. SDE_PERF_CDP_USAGE_NRT,
  1280. SDE_PERF_CDP_USAGE_MAX
  1281. };
  1282. /**
  1283. * struct sde_perf_cdp_cfg - define CDP use case configuration
  1284. * @rd_enable: true if read pipe CDP is enabled
  1285. * @wr_enable: true if write pipe CDP is enabled
  1286. */
  1287. struct sde_perf_cdp_cfg {
  1288. bool rd_enable;
  1289. bool wr_enable;
  1290. };
  1291. /**
  1292. * struct sde_sc_cfg - define system cache configuration
  1293. * @has_sys_cache: true if system cache is enabled
  1294. * @llcc_scid: scid for the system cache
  1295. * @llcc_slice_size: slice size of the system cache
  1296. */
  1297. struct sde_sc_cfg {
  1298. bool has_sys_cache;
  1299. int llcc_scid;
  1300. size_t llcc_slice_size;
  1301. };
  1302. /**
  1303. * struct sde_perf_cfg - performance control settings
  1304. * @max_bw_low low threshold of maximum bandwidth (kbps)
  1305. * @max_bw_high high threshold of maximum bandwidth (kbps)
  1306. * @min_core_ib minimum bandwidth for core (kbps)
  1307. * @min_core_ib minimum mnoc ib vote in kbps
  1308. * @min_llcc_ib minimum llcc ib vote in kbps
  1309. * @min_dram_ib minimum dram ib vote in kbps
  1310. * @core_ib_ff core instantaneous bandwidth fudge factor
  1311. * @core_clk_ff core clock fudge factor
  1312. * @comp_ratio_rt string of 0 or more of <fourcc>/<ven>/<mod>/<comp ratio>
  1313. * @comp_ratio_nrt string of 0 or more of <fourcc>/<ven>/<mod>/<comp ratio>
  1314. * @undersized_prefill_lines undersized prefill in lines
  1315. * @xtra_prefill_lines extra prefill latency in lines
  1316. * @dest_scale_prefill_lines destination scaler latency in lines
  1317. * @macrotile_perfill_lines macrotile latency in lines
  1318. * @yuv_nv12_prefill_lines yuv_nv12 latency in lines
  1319. * @linear_prefill_lines linear latency in lines
  1320. * @downscaling_prefill_lines downscaling latency in lines
  1321. * @amortizable_theshold minimum y position for traffic shaping prefill
  1322. * @min_prefill_lines minimum pipeline latency in lines
  1323. * @danger_lut: liner, linear_qseed, macrotile, etc. danger luts
  1324. * @sfe_lut: linear, macrotile, macrotile_qseed, etc. safe luts
  1325. * @creq_lut: linear, macrotile, non_realtime, cwb, etc. creq luts
  1326. * @qos_refresh_count: total refresh count for possible different luts
  1327. * @qos_refresh_rate: different refresh rates for luts
  1328. * @cdp_cfg cdp use case configurations
  1329. * @cpu_mask: pm_qos cpu mask value
  1330. * @cpu_mask_perf: pm_qos cpu silver core mask value
  1331. * @cpu_dma_latency: pm_qos cpu dma latency value
  1332. * @cpu_irq_latency: pm_qos cpu irq latency value
  1333. * @axi_bus_width: axi bus width value in bytes
  1334. * @num_mnoc_ports: number of mnoc ports
  1335. */
  1336. struct sde_perf_cfg {
  1337. u32 max_bw_low;
  1338. u32 max_bw_high;
  1339. u32 min_core_ib;
  1340. u32 min_llcc_ib;
  1341. u32 min_dram_ib;
  1342. const char *core_ib_ff;
  1343. const char *core_clk_ff;
  1344. const char *comp_ratio_rt;
  1345. const char *comp_ratio_nrt;
  1346. u32 undersized_prefill_lines;
  1347. u32 xtra_prefill_lines;
  1348. u32 dest_scale_prefill_lines;
  1349. u32 macrotile_prefill_lines;
  1350. u32 yuv_nv12_prefill_lines;
  1351. u32 linear_prefill_lines;
  1352. u32 downscaling_prefill_lines;
  1353. u32 amortizable_threshold;
  1354. u32 min_prefill_lines;
  1355. u64 *danger_lut;
  1356. u64 *safe_lut;
  1357. u64 *creq_lut;
  1358. u32 qos_refresh_count;
  1359. u32 *qos_refresh_rate;
  1360. struct sde_perf_cdp_cfg cdp_cfg[SDE_PERF_CDP_USAGE_MAX];
  1361. unsigned long cpu_mask;
  1362. unsigned long cpu_mask_perf;
  1363. u32 cpu_dma_latency;
  1364. u32 cpu_irq_latency;
  1365. u32 axi_bus_width;
  1366. u32 num_mnoc_ports;
  1367. };
  1368. /**
  1369. * struct sde_mdss_cfg - information of MDSS HW
  1370. * This is the main catalog data structure representing
  1371. * this HW version. Contains number of instances,
  1372. * register offsets, capabilities of the all MDSS HW sub-blocks.
  1373. *
  1374. * @trusted_vm_env set to true, if the driver is executing in
  1375. * the trusted VM. false, otherwise.
  1376. * @max_trusted_vm_displays maximum number of concurrent trusted
  1377. * vm displays supported.
  1378. * @tvm_reg_count number of sub-driver register ranges that need to be included
  1379. * for trusted vm for accepting the resources
  1380. * @tvm_reg array of sub-driver register ranges entries that need to be
  1381. * included
  1382. * @max_sspp_linewidth max source pipe line width support.
  1383. * @vig_sspp_linewidth max vig source pipe line width support.
  1384. * @scaling_linewidth max vig source pipe linewidth for scaling usecases
  1385. * @max_mixer_width max layer mixer line width support.
  1386. * @max_dsc_width max dsc line width support.
  1387. * @max_mixer_blendstages max layer mixer blend stages or
  1388. * supported z order
  1389. * @max_wb_linewidth max writeback line width support.
  1390. * @max_wb_linewidth_linear max writeback line width for linear formats.
  1391. * @max_display_width maximum display width support.
  1392. * @max_display_height maximum display height support.
  1393. * @min_display_width minimum display width support.
  1394. * @min_display_height minimum display height support.
  1395. * @csc_type csc or csc_10bit support.
  1396. * @smart_dma_rev Supported version of SmartDMA feature.
  1397. * @ctl_rev supported version of control path.
  1398. * @has_src_split source split feature status
  1399. * @has_cdp Client driven prefetch feature status
  1400. * @has_wb_ubwc UBWC feature supported on WB
  1401. * @has_cwb_crop CWB cropping is supported
  1402. * @has_cwb_support indicates if device supports primary capture through CWB
  1403. * @has_dedicated_cwb_support indicates if device supports dedicated path for CWB capture
  1404. * @has_cwb_dither indicates if device supports cwb dither feature
  1405. * @cwb_blk_off CWB offset address
  1406. * @cwb_blk_stride offset between each CWB blk
  1407. * @ubwc_version UBWC feature version (0x0 for not supported)
  1408. * @ubwc_bw_calc_version indicate how UBWC BW has to be calculated
  1409. * @skip_inline_rot_thresh Skip inline rotation threshold
  1410. * @has_idle_pc indicate if idle power collapse feature is supported
  1411. * @allowed_dsc_reservation_switch intf to which dsc reservation switch is supported
  1412. * @wakeup_with_touch indicate early wake up display with input touch event
  1413. * @has_hdr HDR feature support
  1414. * @has_hdr_plus HDR10+ feature support
  1415. * @dma_formats Supported formats for dma pipe
  1416. * @cursor_formats Supported formats for cursor pipe
  1417. * @vig_formats Supported formats for vig pipe
  1418. * @wb_formats Supported formats for wb
  1419. * @virt_vig_formats Supported formats for virtual vig pipe
  1420. * @vbif_qos_nlvl number of vbif QoS priority level
  1421. * @ts_prefill_rev prefill traffic shaper feature revision
  1422. * @true_inline_rot_rev inline rotator feature revision
  1423. * @macrotile_mode UBWC parameter for macro tile channel distribution
  1424. * @pipe_order_type indicate if it is required to specify pipe order
  1425. * @sspp_multirect_error flag to indicate whether ubwc and meta error by rect is supported
  1426. * @delay_prg_fetch_start indicates if throttling the fetch start is required
  1427. * @has_qsync Supports qsync feature
  1428. * @has_3d_merge_reset Supports 3D merge reset
  1429. * @has_decimation Supports decimation
  1430. * @has_trusted_vm_support Supported HW sharing with trusted VM
  1431. * @has_avr_step Supports AVR with vsync alignment to a set step rate
  1432. * @rc_lm_flush_override Support Rounded Corner using layer mixer flush
  1433. * @has_mixer_combined_alpha Mixer has single register for FG & BG alpha
  1434. * @vbif_disable_inner_outer_shareable VBIF requires disabling shareables
  1435. * @inline_disable_const_clr Disable constant color during inline rotate
  1436. * @dither_luma_mode_support Enables dither luma mode
  1437. * @has_base_layer Supports staging layer as base layer
  1438. * @demura_supported Demura pipe support flag(~0x00 - Not supported)
  1439. * @qseed_sw_lib_rev qseed sw library type supporting the qseed hw
  1440. * @qseed_hw_version qseed hw version of the target
  1441. * @sc_cfg: system cache configuration
  1442. * @syscache_supported Flag to indicate if sys cache support is enabled
  1443. * @uidle_cfg Settings for uidle feature
  1444. * @sui_misr_supported indicate if secure-ui-misr is supported
  1445. * @sui_block_xin_mask mask of all the xin-clients to be blocked during
  1446. * secure-ui when secure-ui-misr feature is supported
  1447. * @sec_sid_mask_count number of SID masks
  1448. * @sec_sid_mask SID masks used during the scm_call for transition
  1449. * between secure/non-secure sessions
  1450. * @sui_ns_allowed flag to indicate non-secure context banks are allowed
  1451. * during secure-ui session
  1452. * @sui_supported_blendstage secure-ui supported blendstage
  1453. * @has_sui_blendstage flag to indicate secure-ui has a blendstage restriction
  1454. * @has_cursor indicates if hardware cursor is supported
  1455. * @has_vig_p010 indicates if vig pipe supports p010 format
  1456. * @has_fp16 indicates if FP16 format is supported on SSPP pipes
  1457. * @has_precise_vsync_ts indicates if HW has vsyc timestamp logging capability
  1458. * @has_ubwc_stats: indicates if ubwc stats feature is supported
  1459. * @mdss_hw_block_size Max offset of MDSS_HW block (0 offset), used for debug
  1460. * @inline_rot_formats formats supported by the inline rotator feature
  1461. * @irq_offset_list list of sde_intr_irq_offsets to initialize irq table
  1462. * @rc_count number of rounded corner hardware instances
  1463. * @demura_count number of demura hardware instances
  1464. * @dcwb_count number of dcwb hardware instances
  1465. */
  1466. struct sde_mdss_cfg {
  1467. u32 hwversion;
  1468. bool trusted_vm_env;
  1469. u32 max_trusted_vm_displays;
  1470. u32 tvm_reg_count;
  1471. struct resource tvm_reg[MAX_REG_SIZE_ENTRIES];
  1472. u32 max_sspp_linewidth;
  1473. u32 vig_sspp_linewidth;
  1474. u32 scaling_linewidth;
  1475. u32 max_mixer_width;
  1476. u32 max_dsc_width;
  1477. u32 max_mixer_blendstages;
  1478. u32 max_wb_linewidth;
  1479. u32 max_wb_linewidth_linear;
  1480. u32 max_display_width;
  1481. u32 max_display_height;
  1482. u32 min_display_width;
  1483. u32 min_display_height;
  1484. u32 csc_type;
  1485. u32 smart_dma_rev;
  1486. u32 ctl_rev;
  1487. bool has_src_split;
  1488. bool has_cdp;
  1489. bool has_dim_layer;
  1490. bool has_wb_ubwc;
  1491. bool has_cwb_crop;
  1492. bool has_cwb_support;
  1493. bool has_dedicated_cwb_support;
  1494. bool has_cwb_dither;
  1495. u32 cwb_blk_off;
  1496. u32 cwb_blk_stride;
  1497. u32 ubwc_version;
  1498. u32 ubwc_bw_calc_version;
  1499. bool skip_inline_rot_threshold;
  1500. bool has_idle_pc;
  1501. u32 allowed_dsc_reservation_switch;
  1502. bool wakeup_with_touch;
  1503. u32 vbif_qos_nlvl;
  1504. u32 ts_prefill_rev;
  1505. u32 true_inline_rot_rev;
  1506. u32 macrotile_mode;
  1507. u32 pipe_order_type;
  1508. bool sspp_multirect_error;
  1509. bool delay_prg_fetch_start;
  1510. bool has_qsync;
  1511. bool has_3d_merge_reset;
  1512. bool has_decimation;
  1513. bool has_mixer_combined_alpha;
  1514. bool vbif_disable_inner_outer_shareable;
  1515. bool inline_disable_const_clr;
  1516. bool dither_luma_mode_support;
  1517. bool has_base_layer;
  1518. bool has_demura;
  1519. bool has_trusted_vm_support;
  1520. bool has_avr_step;
  1521. bool rc_lm_flush_override;
  1522. u32 demura_supported[SSPP_MAX][2];
  1523. u32 qseed_sw_lib_rev;
  1524. u32 qseed_hw_version;
  1525. struct sde_sc_cfg sc_cfg[SDE_SYS_CACHE_MAX];
  1526. bool syscache_supported;
  1527. bool sui_misr_supported;
  1528. u32 sui_block_xin_mask;
  1529. u32 sec_sid_mask_count;
  1530. u32 sec_sid_mask[MAX_BLOCKS];
  1531. u32 sui_ns_allowed;
  1532. u32 sui_supported_blendstage;
  1533. bool has_sui_blendstage;
  1534. bool has_hdr;
  1535. bool has_hdr_plus;
  1536. bool has_cursor;
  1537. bool has_vig_p010;
  1538. bool has_fp16;
  1539. bool has_precise_vsync_ts;
  1540. bool has_ubwc_stats;
  1541. u32 mdss_hw_block_size;
  1542. u32 mdss_count;
  1543. struct sde_mdss_base_cfg mdss[MAX_BLOCKS];
  1544. u32 mdp_count;
  1545. struct sde_mdp_cfg mdp[MAX_BLOCKS];
  1546. /* uidle is a singleton */
  1547. struct sde_uidle_cfg uidle_cfg;
  1548. u32 ctl_count;
  1549. struct sde_ctl_cfg ctl[MAX_BLOCKS];
  1550. u32 sspp_count;
  1551. struct sde_sspp_cfg sspp[MAX_BLOCKS];
  1552. u32 mixer_count;
  1553. struct sde_lm_cfg mixer[MAX_BLOCKS];
  1554. struct sde_dspp_top_cfg dspp_top;
  1555. u32 dspp_count;
  1556. struct sde_dspp_cfg dspp[MAX_BLOCKS];
  1557. u32 ds_count;
  1558. struct sde_ds_cfg ds[MAX_BLOCKS];
  1559. u32 pingpong_count;
  1560. struct sde_pingpong_cfg pingpong[MAX_BLOCKS];
  1561. u32 dsc_count;
  1562. struct sde_dsc_cfg dsc[MAX_BLOCKS];
  1563. u32 vdc_count;
  1564. struct sde_vdc_cfg vdc[MAX_BLOCKS];
  1565. u32 cdm_count;
  1566. struct sde_cdm_cfg cdm[MAX_BLOCKS];
  1567. u32 intf_count;
  1568. struct sde_intf_cfg intf[MAX_BLOCKS];
  1569. u32 wb_count;
  1570. struct sde_wb_cfg wb[MAX_BLOCKS];
  1571. u32 vbif_count;
  1572. struct sde_vbif_cfg vbif[MAX_BLOCKS];
  1573. u32 reg_dma_count;
  1574. struct sde_reg_dma_cfg dma_cfg;
  1575. u32 ad_count;
  1576. u32 ltm_count;
  1577. u32 rc_count;
  1578. u32 spr_count;
  1579. u32 demura_count;
  1580. u32 merge_3d_count;
  1581. struct sde_merge_3d_cfg merge_3d[MAX_BLOCKS];
  1582. u32 qdss_count;
  1583. struct sde_qdss_cfg qdss[MAX_BLOCKS];
  1584. u32 dcwb_count;
  1585. /* Add additional block data structures here */
  1586. struct sde_perf_cfg perf;
  1587. struct sde_format_extended *dma_formats;
  1588. struct sde_format_extended *cursor_formats;
  1589. struct sde_format_extended *vig_formats;
  1590. struct sde_format_extended *wb_formats;
  1591. struct sde_format_extended *virt_vig_formats;
  1592. struct sde_format_extended *inline_rot_formats;
  1593. struct sde_format_extended *inline_rot_restricted_formats;
  1594. struct list_head irq_offset_list;
  1595. };
  1596. struct sde_mdss_hw_cfg_handler {
  1597. u32 major;
  1598. u32 minor;
  1599. struct sde_mdss_cfg* (*cfg_init)(u32 data);
  1600. };
  1601. /*
  1602. * Access Macros
  1603. */
  1604. #define BLK_MDP(s) ((s)->mdp)
  1605. #define BLK_CTL(s) ((s)->ctl)
  1606. #define BLK_VIG(s) ((s)->vig)
  1607. #define BLK_RGB(s) ((s)->rgb)
  1608. #define BLK_DMA(s) ((s)->dma)
  1609. #define BLK_CURSOR(s) ((s)->cursor)
  1610. #define BLK_MIXER(s) ((s)->mixer)
  1611. #define BLK_DSPP(s) ((s)->dspp)
  1612. #define BLK_DS(s) ((s)->ds)
  1613. #define BLK_PINGPONG(s) ((s)->pingpong)
  1614. #define BLK_CDM(s) ((s)->cdm)
  1615. #define BLK_INTF(s) ((s)->intf)
  1616. #define BLK_WB(s) ((s)->wb)
  1617. #define BLK_AD(s) ((s)->ad)
  1618. #define BLK_LTM(s) ((s)->ltm)
  1619. #define BLK_RC(s) ((s)->rc)
  1620. /**
  1621. * sde_hw_set_preference: populate the individual hw lm preferences,
  1622. * overwrite if exists
  1623. * @sde_cfg: pointer to sspp cfg
  1624. * @num_lm: num lms to set preference
  1625. * @disp_type: is the given display primary/secondary
  1626. */
  1627. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1628. uint32_t disp_type);
  1629. /**
  1630. * sde_hw_catalog_init - sde hardware catalog init API parses dtsi property
  1631. * and stores all parsed offset, hardware capabilities in config structure.
  1632. * @dev: drm device node.
  1633. *
  1634. * Return: parsed sde config structure
  1635. */
  1636. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev);
  1637. /**
  1638. * sde_hw_catalog_deinit - sde hardware catalog cleanup
  1639. * @sde_cfg: pointer returned from init function
  1640. */
  1641. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg);
  1642. /**
  1643. * sde_hw_catalog_irq_offset_list_delete - delete the irq_offset_list
  1644. * maintained by the catalog
  1645. * @head: pointer to the catalog's irq_offset_list
  1646. */
  1647. static inline void sde_hw_catalog_irq_offset_list_delete(
  1648. struct list_head *head)
  1649. {
  1650. struct sde_intr_irq_offsets *item, *tmp;
  1651. list_for_each_entry_safe(item, tmp, head, list) {
  1652. list_del(&item->list);
  1653. kfree(item);
  1654. }
  1655. }
  1656. /**
  1657. * sde_hw_sspp_multirect_enabled - check multirect enabled for the sspp
  1658. * @cfg: pointer to sspp cfg
  1659. */
  1660. static inline bool sde_hw_sspp_multirect_enabled(const struct sde_sspp_cfg *cfg)
  1661. {
  1662. return test_bit(SDE_SSPP_SMART_DMA_V1, &cfg->features) ||
  1663. test_bit(SDE_SSPP_SMART_DMA_V2, &cfg->features) ||
  1664. test_bit(SDE_SSPP_SMART_DMA_V2p5, &cfg->features);
  1665. }
  1666. #endif /* _SDE_HW_CATALOG_H */