sde_encoder.c 154 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define MISR_BUFF_SIZE 256
  58. #define IDLE_SHORT_TIMEOUT 1
  59. #define EVT_TIME_OUT_SPLIT 2
  60. /* worst case poll time for delay_kickoff to be cleared */
  61. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  62. /* Maximum number of VSYNC wait attempts for RSC state transition */
  63. #define MAX_RSC_WAIT 5
  64. /**
  65. * enum sde_enc_rc_events - events for resource control state machine
  66. * @SDE_ENC_RC_EVENT_KICKOFF:
  67. * This event happens at NORMAL priority.
  68. * Event that signals the start of the transfer. When this event is
  69. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  70. * Regardless of the previous state, the resource should be in ON state
  71. * at the end of this event. At the end of this event, a delayed work is
  72. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  73. * ktime.
  74. * @SDE_ENC_RC_EVENT_PRE_STOP:
  75. * This event happens at NORMAL priority.
  76. * This event, when received during the ON state, set RSC to IDLE, and
  77. * and leave the RC STATE in the PRE_OFF state.
  78. * It should be followed by the STOP event as part of encoder disable.
  79. * If received during IDLE or OFF states, it will do nothing.
  80. * @SDE_ENC_RC_EVENT_STOP:
  81. * This event happens at NORMAL priority.
  82. * When this event is received, disable all the MDP/DSI core clocks, and
  83. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  84. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  85. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  86. * Resource state should be in OFF at the end of the event.
  87. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  88. * This event happens at NORMAL priority from a work item.
  89. * Event signals that there is a seamless mode switch is in prgoress. A
  90. * client needs to leave clocks ON to reduce the mode switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to update the rsc with new vtotal and update
  95. * pm_qos vote.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state)
  711. {
  712. const struct drm_display_mode *mode;
  713. struct drm_display_mode *adj_mode;
  714. int i = 0;
  715. int ret = 0;
  716. mode = &crtc_state->mode;
  717. adj_mode = &crtc_state->adjusted_mode;
  718. /* perform atomic check on the first physical encoder (master) */
  719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  720. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  721. if (phys && phys->ops.atomic_check)
  722. ret = phys->ops.atomic_check(phys, crtc_state,
  723. conn_state);
  724. else if (phys && phys->ops.mode_fixup)
  725. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  726. ret = -EINVAL;
  727. if (ret) {
  728. SDE_ERROR_ENC(sde_enc,
  729. "mode unsupported, phys idx %d\n", i);
  730. break;
  731. }
  732. }
  733. return ret;
  734. }
  735. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  736. struct drm_crtc_state *crtc_state,
  737. struct drm_connector_state *conn_state,
  738. struct sde_connector_state *sde_conn_state,
  739. struct sde_crtc_state *sde_crtc_state)
  740. {
  741. int ret = 0;
  742. if (crtc_state->mode_changed || crtc_state->active_changed) {
  743. struct sde_rect mode_roi, roi;
  744. mode_roi.x = 0;
  745. mode_roi.y = 0;
  746. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  747. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  748. if (sde_conn_state->rois.num_rects) {
  749. sde_kms_rect_merge_rectangles(
  750. &sde_conn_state->rois, &roi);
  751. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  754. roi.x, roi.y, roi.w, roi.h);
  755. ret = -EINVAL;
  756. }
  757. }
  758. if (sde_crtc_state->user_roi_list.num_rects) {
  759. sde_kms_rect_merge_rectangles(
  760. &sde_crtc_state->user_roi_list, &roi);
  761. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  764. roi.x, roi.y, roi.w, roi.h);
  765. ret = -EINVAL;
  766. }
  767. }
  768. }
  769. return ret;
  770. }
  771. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state,
  774. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  775. struct sde_connector *sde_conn,
  776. struct sde_connector_state *sde_conn_state)
  777. {
  778. int ret = 0;
  779. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  780. struct msm_sub_mode sub_mode;
  781. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  782. struct msm_display_topology *topology = NULL;
  783. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  784. CONNECTOR_PROP_DSC_MODE);
  785. ret = sde_connector_get_mode_info(&sde_conn->base,
  786. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  787. if (ret) {
  788. SDE_ERROR_ENC(sde_enc,
  789. "failed to get mode info, rc = %d\n", ret);
  790. return ret;
  791. }
  792. if (sde_conn_state->mode_info.comp_info.comp_type &&
  793. sde_conn_state->mode_info.comp_info.comp_ratio >=
  794. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  795. SDE_ERROR_ENC(sde_enc,
  796. "invalid compression ratio: %d\n",
  797. sde_conn_state->mode_info.comp_info.comp_ratio);
  798. ret = -EINVAL;
  799. return ret;
  800. }
  801. /* Reserve dynamic resources, indicating atomic_check phase */
  802. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  803. conn_state, true);
  804. if (ret) {
  805. if (ret != -EAGAIN)
  806. SDE_ERROR_ENC(sde_enc,
  807. "RM failed to reserve resources, rc = %d\n", ret);
  808. return ret;
  809. }
  810. /**
  811. * Update connector state with the topology selected for the
  812. * resource set validated. Reset the topology if we are
  813. * de-activating crtc.
  814. */
  815. if (crtc_state->active) {
  816. topology = &sde_conn_state->mode_info.topology;
  817. ret = sde_rm_update_topology(&sde_kms->rm,
  818. conn_state, topology);
  819. if (ret) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "RM failed to update topology, rc: %d\n", ret);
  822. return ret;
  823. }
  824. }
  825. ret = sde_connector_set_blob_data(conn_state->connector,
  826. conn_state,
  827. CONNECTOR_PROP_SDE_INFO);
  828. if (ret) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "connector failed to update info, rc: %d\n",
  831. ret);
  832. return ret;
  833. }
  834. }
  835. return ret;
  836. }
  837. static void _sde_encoder_get_qsync_fps_callback(
  838. struct drm_encoder *drm_enc, u32 *qsync_fps, u32 vrr_fps)
  839. {
  840. struct msm_display_info *disp_info;
  841. struct sde_encoder_virt *sde_enc;
  842. int rc = 0;
  843. struct sde_connector *sde_conn;
  844. if (!qsync_fps)
  845. return;
  846. *qsync_fps = 0;
  847. if (!drm_enc) {
  848. SDE_ERROR("invalid drm encoder\n");
  849. return;
  850. }
  851. sde_enc = to_sde_encoder_virt(drm_enc);
  852. disp_info = &sde_enc->disp_info;
  853. *qsync_fps = disp_info->qsync_min_fps;
  854. if (!disp_info->has_qsync_min_fps_list) {
  855. return;
  856. } else if (!sde_enc->cur_master || !(disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)) {
  857. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  858. return;
  859. }
  860. /*
  861. * If "dsi-supported-qsync-min-fps-list" is defined, get
  862. * the qsync min fps corresponding to the fps in dfps list
  863. */
  864. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  865. if (sde_conn->ops.get_qsync_min_fps)
  866. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display, vrr_fps);
  867. if (rc <= 0) {
  868. SDE_ERROR("invalid qsync min fps %d\n", rc);
  869. return;
  870. }
  871. *qsync_fps = rc;
  872. }
  873. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  874. struct sde_connector_state *sde_conn_state, u32 step)
  875. {
  876. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  877. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  878. u32 min_fps, req_fps = 0;
  879. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  880. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  881. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  882. CONNECTOR_PROP_QSYNC_MODE);
  883. if (has_panel_req) {
  884. if (!sde_conn->ops.get_avr_step_req) {
  885. SDE_ERROR("unable to retrieve required step rate\n");
  886. return -EINVAL;
  887. }
  888. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  889. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  890. if (qsync_mode && req_fps != step) {
  891. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  892. step, req_fps, nom_fps);
  893. return -EINVAL;
  894. }
  895. }
  896. if (!step)
  897. return 0;
  898. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps, nom_fps);
  899. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  900. (vtotal * nom_fps) % step) {
  901. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  902. min_fps, step, vtotal);
  903. return -EINVAL;
  904. }
  905. return 0;
  906. }
  907. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  908. struct sde_connector_state *sde_conn_state)
  909. {
  910. int rc = 0;
  911. u32 avr_step;
  912. bool qsync_dirty, has_modeset;
  913. struct drm_connector_state *conn_state = &sde_conn_state->base;
  914. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  915. CONNECTOR_PROP_QSYNC_MODE);
  916. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  917. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  918. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  919. if (has_modeset && qsync_dirty &&
  920. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  921. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  922. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  923. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  924. sde_conn_state->msm_mode.private_flags);
  925. return -EINVAL;
  926. }
  927. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  928. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  929. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  930. return rc;
  931. }
  932. static int sde_encoder_virt_atomic_check(
  933. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  934. struct drm_connector_state *conn_state)
  935. {
  936. struct sde_encoder_virt *sde_enc;
  937. struct sde_kms *sde_kms;
  938. const struct drm_display_mode *mode;
  939. struct drm_display_mode *adj_mode;
  940. struct sde_connector *sde_conn = NULL;
  941. struct sde_connector_state *sde_conn_state = NULL;
  942. struct sde_crtc_state *sde_crtc_state = NULL;
  943. enum sde_rm_topology_name old_top;
  944. enum sde_rm_topology_name top_name;
  945. struct msm_display_info *disp_info;
  946. int ret = 0;
  947. if (!drm_enc || !crtc_state || !conn_state) {
  948. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  949. !drm_enc, !crtc_state, !conn_state);
  950. return -EINVAL;
  951. }
  952. sde_enc = to_sde_encoder_virt(drm_enc);
  953. disp_info = &sde_enc->disp_info;
  954. SDE_DEBUG_ENC(sde_enc, "\n");
  955. sde_kms = sde_encoder_get_kms(drm_enc);
  956. if (!sde_kms)
  957. return -EINVAL;
  958. mode = &crtc_state->mode;
  959. adj_mode = &crtc_state->adjusted_mode;
  960. sde_conn = to_sde_connector(conn_state->connector);
  961. sde_conn_state = to_sde_connector_state(conn_state);
  962. sde_crtc_state = to_sde_crtc_state(crtc_state);
  963. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  964. if (ret)
  965. return ret;
  966. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  967. crtc_state->active_changed, crtc_state->connectors_changed);
  968. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  969. conn_state);
  970. if (ret)
  971. return ret;
  972. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  973. conn_state, sde_conn_state, sde_crtc_state);
  974. if (ret)
  975. return ret;
  976. /**
  977. * record topology in previous atomic state to be able to handle
  978. * topology transitions correctly.
  979. */
  980. old_top = sde_connector_get_property(conn_state,
  981. CONNECTOR_PROP_TOPOLOGY_NAME);
  982. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  983. if (ret)
  984. return ret;
  985. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  986. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  987. if (ret)
  988. return ret;
  989. top_name = sde_connector_get_property(conn_state,
  990. CONNECTOR_PROP_TOPOLOGY_NAME);
  991. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  992. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  993. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  994. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  995. top_name);
  996. return -EINVAL;
  997. }
  998. }
  999. ret = sde_connector_roi_v1_check_roi(conn_state);
  1000. if (ret) {
  1001. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1002. ret);
  1003. return ret;
  1004. }
  1005. drm_mode_set_crtcinfo(adj_mode, 0);
  1006. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1007. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1008. sde_conn_state->msm_mode.private_flags,
  1009. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1010. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1011. return ret;
  1012. }
  1013. static void _sde_encoder_get_connector_roi(
  1014. struct sde_encoder_virt *sde_enc,
  1015. struct sde_rect *merged_conn_roi)
  1016. {
  1017. struct drm_connector *drm_conn;
  1018. struct sde_connector_state *c_state;
  1019. if (!sde_enc || !merged_conn_roi)
  1020. return;
  1021. drm_conn = sde_enc->phys_encs[0]->connector;
  1022. if (!drm_conn || !drm_conn->state)
  1023. return;
  1024. c_state = to_sde_connector_state(drm_conn->state);
  1025. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1026. }
  1027. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1028. {
  1029. struct sde_encoder_virt *sde_enc;
  1030. struct drm_connector *drm_conn;
  1031. struct drm_display_mode *adj_mode;
  1032. struct sde_rect roi;
  1033. if (!drm_enc) {
  1034. SDE_ERROR("invalid encoder parameter\n");
  1035. return -EINVAL;
  1036. }
  1037. sde_enc = to_sde_encoder_virt(drm_enc);
  1038. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1039. SDE_ERROR("invalid crtc parameter\n");
  1040. return -EINVAL;
  1041. }
  1042. if (!sde_enc->cur_master) {
  1043. SDE_ERROR("invalid cur_master parameter\n");
  1044. return -EINVAL;
  1045. }
  1046. adj_mode = &sde_enc->cur_master->cached_mode;
  1047. drm_conn = sde_enc->cur_master->connector;
  1048. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1049. if (sde_kms_rect_is_null(&roi)) {
  1050. roi.w = adj_mode->hdisplay;
  1051. roi.h = adj_mode->vdisplay;
  1052. }
  1053. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1054. sizeof(sde_enc->prv_conn_roi));
  1055. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1056. return 0;
  1057. }
  1058. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1059. {
  1060. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1061. struct sde_kms *sde_kms;
  1062. struct sde_hw_mdp *hw_mdptop;
  1063. struct sde_encoder_virt *sde_enc;
  1064. int i;
  1065. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1066. if (!sde_enc) {
  1067. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1068. return;
  1069. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1070. SDE_ERROR("invalid num phys enc %d/%d\n",
  1071. sde_enc->num_phys_encs,
  1072. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1073. return;
  1074. }
  1075. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1076. if (!sde_kms) {
  1077. SDE_ERROR("invalid sde_kms\n");
  1078. return;
  1079. }
  1080. hw_mdptop = sde_kms->hw_mdp;
  1081. if (!hw_mdptop) {
  1082. SDE_ERROR("invalid mdptop\n");
  1083. return;
  1084. }
  1085. if (hw_mdptop->ops.setup_vsync_source) {
  1086. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1087. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1088. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1089. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1090. vsync_cfg.vsync_source = vsync_source;
  1091. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1092. }
  1093. }
  1094. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1095. struct msm_display_info *disp_info)
  1096. {
  1097. struct sde_encoder_phys *phys;
  1098. struct sde_connector *sde_conn;
  1099. int i;
  1100. u32 vsync_source;
  1101. if (!sde_enc || !disp_info) {
  1102. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1103. sde_enc != NULL, disp_info != NULL);
  1104. return;
  1105. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1106. SDE_ERROR("invalid num phys enc %d/%d\n",
  1107. sde_enc->num_phys_encs,
  1108. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1109. return;
  1110. }
  1111. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1112. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1113. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1114. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1115. else
  1116. vsync_source = sde_enc->te_source;
  1117. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1118. disp_info->is_te_using_watchdog_timer);
  1119. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1120. phys = sde_enc->phys_encs[i];
  1121. if (phys && phys->ops.setup_vsync_source)
  1122. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1123. }
  1124. }
  1125. }
  1126. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1127. bool watchdog_te)
  1128. {
  1129. struct sde_encoder_virt *sde_enc;
  1130. struct msm_display_info disp_info;
  1131. if (!drm_enc) {
  1132. pr_err("invalid drm encoder\n");
  1133. return -EINVAL;
  1134. }
  1135. sde_enc = to_sde_encoder_virt(drm_enc);
  1136. sde_encoder_control_te(drm_enc, false);
  1137. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1138. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1139. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1140. sde_encoder_control_te(drm_enc, true);
  1141. return 0;
  1142. }
  1143. static int _sde_encoder_rsc_client_update_vsync_wait(
  1144. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1145. int wait_vblank_crtc_id)
  1146. {
  1147. int wait_refcount = 0, ret = 0;
  1148. int pipe = -1;
  1149. int wait_count = 0;
  1150. struct drm_crtc *primary_crtc;
  1151. struct drm_crtc *crtc;
  1152. crtc = sde_enc->crtc;
  1153. if (wait_vblank_crtc_id)
  1154. wait_refcount =
  1155. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1156. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1157. SDE_EVTLOG_FUNC_ENTRY);
  1158. if (crtc->base.id != wait_vblank_crtc_id) {
  1159. primary_crtc = drm_crtc_find(drm_enc->dev,
  1160. NULL, wait_vblank_crtc_id);
  1161. if (!primary_crtc) {
  1162. SDE_ERROR_ENC(sde_enc,
  1163. "failed to find primary crtc id %d\n",
  1164. wait_vblank_crtc_id);
  1165. return -EINVAL;
  1166. }
  1167. pipe = drm_crtc_index(primary_crtc);
  1168. }
  1169. /**
  1170. * note: VBLANK is expected to be enabled at this point in
  1171. * resource control state machine if on primary CRTC
  1172. */
  1173. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1174. if (sde_rsc_client_is_state_update_complete(
  1175. sde_enc->rsc_client))
  1176. break;
  1177. if (crtc->base.id == wait_vblank_crtc_id)
  1178. ret = sde_encoder_wait_for_event(drm_enc,
  1179. MSM_ENC_VBLANK);
  1180. else
  1181. drm_wait_one_vblank(drm_enc->dev, pipe);
  1182. if (ret) {
  1183. SDE_ERROR_ENC(sde_enc,
  1184. "wait for vblank failed ret:%d\n", ret);
  1185. /**
  1186. * rsc hardware may hang without vsync. avoid rsc hang
  1187. * by generating the vsync from watchdog timer.
  1188. */
  1189. if (crtc->base.id == wait_vblank_crtc_id)
  1190. sde_encoder_helper_switch_vsync(drm_enc, true);
  1191. }
  1192. }
  1193. if (wait_count >= MAX_RSC_WAIT)
  1194. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1195. SDE_EVTLOG_ERROR);
  1196. if (wait_refcount)
  1197. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1198. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1199. SDE_EVTLOG_FUNC_EXIT);
  1200. return ret;
  1201. }
  1202. static int _sde_encoder_update_rsc_client(
  1203. struct drm_encoder *drm_enc, bool enable)
  1204. {
  1205. struct sde_encoder_virt *sde_enc;
  1206. struct drm_crtc *crtc;
  1207. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1208. struct sde_rsc_cmd_config *rsc_config;
  1209. int ret;
  1210. struct msm_display_info *disp_info;
  1211. struct msm_mode_info *mode_info;
  1212. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1213. u32 qsync_mode = 0, v_front_porch;
  1214. struct drm_display_mode *mode;
  1215. bool is_vid_mode;
  1216. struct drm_encoder *enc;
  1217. if (!drm_enc || !drm_enc->dev) {
  1218. SDE_ERROR("invalid encoder arguments\n");
  1219. return -EINVAL;
  1220. }
  1221. sde_enc = to_sde_encoder_virt(drm_enc);
  1222. mode_info = &sde_enc->mode_info;
  1223. crtc = sde_enc->crtc;
  1224. if (!sde_enc->crtc) {
  1225. SDE_ERROR("invalid crtc parameter\n");
  1226. return -EINVAL;
  1227. }
  1228. disp_info = &sde_enc->disp_info;
  1229. rsc_config = &sde_enc->rsc_config;
  1230. if (!sde_enc->rsc_client) {
  1231. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1232. return 0;
  1233. }
  1234. /**
  1235. * only primary command mode panel without Qsync can request CMD state.
  1236. * all other panels/displays can request for VID state including
  1237. * secondary command mode panel.
  1238. * Clone mode encoder can request CLK STATE only.
  1239. */
  1240. if (sde_enc->cur_master) {
  1241. qsync_mode = sde_connector_get_qsync_mode(
  1242. sde_enc->cur_master->connector);
  1243. sde_enc->autorefresh_solver_disable =
  1244. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1245. }
  1246. /* left primary encoder keep vote */
  1247. if (sde_encoder_in_clone_mode(drm_enc)) {
  1248. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1249. return 0;
  1250. }
  1251. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1252. (disp_info->display_type && qsync_mode) ||
  1253. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1254. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1255. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1256. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1257. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1258. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1259. drm_for_each_encoder(enc, drm_enc->dev) {
  1260. if (enc->base.id != drm_enc->base.id &&
  1261. sde_encoder_in_cont_splash(enc))
  1262. rsc_state = SDE_RSC_CLK_STATE;
  1263. }
  1264. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1265. MSM_DISPLAY_VIDEO_MODE);
  1266. mode = &sde_enc->crtc->state->mode;
  1267. v_front_porch = mode->vsync_start - mode->vdisplay;
  1268. /* compare specific items and reconfigure the rsc */
  1269. if ((rsc_config->fps != mode_info->frame_rate) ||
  1270. (rsc_config->vtotal != mode_info->vtotal) ||
  1271. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1272. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1273. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1274. rsc_config->fps = mode_info->frame_rate;
  1275. rsc_config->vtotal = mode_info->vtotal;
  1276. /*
  1277. * for video mode, prefill lines should not go beyond vertical
  1278. * front porch for RSCC configuration. This will ensure bw
  1279. * downvotes are not sent within the active region. Additional
  1280. * -1 is to give one line time for rscc mode min_threshold.
  1281. */
  1282. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1283. rsc_config->prefill_lines = v_front_porch - 1;
  1284. else
  1285. rsc_config->prefill_lines = mode_info->prefill_lines;
  1286. rsc_config->jitter_numer = mode_info->jitter_numer;
  1287. rsc_config->jitter_denom = mode_info->jitter_denom;
  1288. sde_enc->rsc_state_init = false;
  1289. }
  1290. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1291. rsc_config->fps, sde_enc->rsc_state_init);
  1292. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1293. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1294. /* update it only once */
  1295. sde_enc->rsc_state_init = true;
  1296. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1297. rsc_state, rsc_config, crtc->base.id,
  1298. &wait_vblank_crtc_id);
  1299. } else {
  1300. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1301. rsc_state, NULL, crtc->base.id,
  1302. &wait_vblank_crtc_id);
  1303. }
  1304. /**
  1305. * if RSC performed a state change that requires a VBLANK wait, it will
  1306. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1307. *
  1308. * if we are the primary display, we will need to enable and wait
  1309. * locally since we hold the commit thread
  1310. *
  1311. * if we are an external display, we must send a signal to the primary
  1312. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1313. * by the primary panel's VBLANK signals
  1314. */
  1315. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1316. if (ret) {
  1317. SDE_ERROR_ENC(sde_enc,
  1318. "sde rsc client update failed ret:%d\n", ret);
  1319. return ret;
  1320. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1321. return ret;
  1322. }
  1323. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1324. sde_enc, wait_vblank_crtc_id);
  1325. return ret;
  1326. }
  1327. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1328. {
  1329. struct sde_encoder_virt *sde_enc;
  1330. int i;
  1331. if (!drm_enc) {
  1332. SDE_ERROR("invalid encoder\n");
  1333. return;
  1334. }
  1335. sde_enc = to_sde_encoder_virt(drm_enc);
  1336. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1337. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1338. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1339. if (phys && phys->ops.irq_control)
  1340. phys->ops.irq_control(phys, enable);
  1341. }
  1342. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1343. }
  1344. /* keep track of the userspace vblank during modeset */
  1345. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1346. u32 sw_event)
  1347. {
  1348. struct sde_encoder_virt *sde_enc;
  1349. bool enable;
  1350. int i;
  1351. if (!drm_enc) {
  1352. SDE_ERROR("invalid encoder\n");
  1353. return;
  1354. }
  1355. sde_enc = to_sde_encoder_virt(drm_enc);
  1356. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1357. sw_event, sde_enc->vblank_enabled);
  1358. /* nothing to do if vblank not enabled by userspace */
  1359. if (!sde_enc->vblank_enabled)
  1360. return;
  1361. /* disable vblank on pre_modeset */
  1362. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1363. enable = false;
  1364. /* enable vblank on post_modeset */
  1365. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1366. enable = true;
  1367. else
  1368. return;
  1369. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1370. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1371. if (phys && phys->ops.control_vblank_irq)
  1372. phys->ops.control_vblank_irq(phys, enable);
  1373. }
  1374. }
  1375. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1376. {
  1377. struct sde_encoder_virt *sde_enc;
  1378. if (!drm_enc)
  1379. return NULL;
  1380. sde_enc = to_sde_encoder_virt(drm_enc);
  1381. return sde_enc->rsc_client;
  1382. }
  1383. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1384. bool enable)
  1385. {
  1386. struct sde_kms *sde_kms;
  1387. struct sde_encoder_virt *sde_enc;
  1388. int rc;
  1389. sde_enc = to_sde_encoder_virt(drm_enc);
  1390. sde_kms = sde_encoder_get_kms(drm_enc);
  1391. if (!sde_kms)
  1392. return -EINVAL;
  1393. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1394. SDE_EVT32(DRMID(drm_enc), enable);
  1395. if (!sde_enc->cur_master) {
  1396. SDE_ERROR("encoder master not set\n");
  1397. return -EINVAL;
  1398. }
  1399. if (enable) {
  1400. /* enable SDE core clks */
  1401. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1402. if (rc < 0) {
  1403. SDE_ERROR("failed to enable power resource %d\n", rc);
  1404. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1405. return rc;
  1406. }
  1407. sde_enc->elevated_ahb_vote = true;
  1408. /* enable DSI clks */
  1409. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1410. true);
  1411. if (rc) {
  1412. SDE_ERROR("failed to enable clk control %d\n", rc);
  1413. pm_runtime_put_sync(drm_enc->dev->dev);
  1414. return rc;
  1415. }
  1416. /* enable all the irq */
  1417. sde_encoder_irq_control(drm_enc, true);
  1418. _sde_encoder_pm_qos_add_request(drm_enc);
  1419. } else {
  1420. _sde_encoder_pm_qos_remove_request(drm_enc);
  1421. /* disable all the irq */
  1422. sde_encoder_irq_control(drm_enc, false);
  1423. /* disable DSI clks */
  1424. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1425. /* disable SDE core clks */
  1426. pm_runtime_put_sync(drm_enc->dev->dev);
  1427. }
  1428. return 0;
  1429. }
  1430. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1431. bool enable, u32 frame_count)
  1432. {
  1433. struct sde_encoder_virt *sde_enc;
  1434. int i;
  1435. if (!drm_enc) {
  1436. SDE_ERROR("invalid encoder\n");
  1437. return;
  1438. }
  1439. sde_enc = to_sde_encoder_virt(drm_enc);
  1440. if (!sde_enc->misr_reconfigure)
  1441. return;
  1442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1443. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1444. if (!phys || !phys->ops.setup_misr)
  1445. continue;
  1446. phys->ops.setup_misr(phys, enable, frame_count);
  1447. }
  1448. sde_enc->misr_reconfigure = false;
  1449. }
  1450. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1451. unsigned int type, unsigned int code, int value)
  1452. {
  1453. struct drm_encoder *drm_enc = NULL;
  1454. struct sde_encoder_virt *sde_enc = NULL;
  1455. struct msm_drm_thread *disp_thread = NULL;
  1456. struct msm_drm_private *priv = NULL;
  1457. if (!handle || !handle->handler || !handle->handler->private) {
  1458. SDE_ERROR("invalid encoder for the input event\n");
  1459. return;
  1460. }
  1461. drm_enc = (struct drm_encoder *)handle->handler->private;
  1462. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1463. SDE_ERROR("invalid parameters\n");
  1464. return;
  1465. }
  1466. priv = drm_enc->dev->dev_private;
  1467. sde_enc = to_sde_encoder_virt(drm_enc);
  1468. if (!sde_enc->crtc || (sde_enc->crtc->index
  1469. >= ARRAY_SIZE(priv->disp_thread))) {
  1470. SDE_DEBUG_ENC(sde_enc,
  1471. "invalid cached CRTC: %d or crtc index: %d\n",
  1472. sde_enc->crtc == NULL,
  1473. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1474. return;
  1475. }
  1476. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1477. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1478. kthread_queue_work(&disp_thread->worker,
  1479. &sde_enc->input_event_work);
  1480. }
  1481. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1482. {
  1483. struct sde_encoder_virt *sde_enc;
  1484. if (!drm_enc) {
  1485. SDE_ERROR("invalid encoder\n");
  1486. return;
  1487. }
  1488. sde_enc = to_sde_encoder_virt(drm_enc);
  1489. /* return early if there is no state change */
  1490. if (sde_enc->idle_pc_enabled == enable)
  1491. return;
  1492. sde_enc->idle_pc_enabled = enable;
  1493. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1494. SDE_EVT32(sde_enc->idle_pc_enabled);
  1495. }
  1496. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1497. u32 sw_event)
  1498. {
  1499. struct drm_encoder *drm_enc = &sde_enc->base;
  1500. struct msm_drm_private *priv;
  1501. unsigned int lp, idle_pc_duration;
  1502. struct msm_drm_thread *disp_thread;
  1503. /* return early if called from esd thread */
  1504. if (sde_enc->delay_kickoff)
  1505. return;
  1506. /* set idle timeout based on master connector's lp value */
  1507. if (sde_enc->cur_master)
  1508. lp = sde_connector_get_lp(
  1509. sde_enc->cur_master->connector);
  1510. else
  1511. lp = SDE_MODE_DPMS_ON;
  1512. if (lp == SDE_MODE_DPMS_LP2)
  1513. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1514. else
  1515. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1516. priv = drm_enc->dev->dev_private;
  1517. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1518. kthread_mod_delayed_work(
  1519. &disp_thread->worker,
  1520. &sde_enc->delayed_off_work,
  1521. msecs_to_jiffies(idle_pc_duration));
  1522. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1523. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1524. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1525. sw_event);
  1526. }
  1527. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1528. u32 sw_event)
  1529. {
  1530. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1531. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1532. sw_event);
  1533. }
  1534. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1535. u32 sw_event)
  1536. {
  1537. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1538. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1539. else
  1540. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1541. }
  1542. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1543. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1544. {
  1545. int ret = 0;
  1546. mutex_lock(&sde_enc->rc_lock);
  1547. /* return if the resource control is already in ON state */
  1548. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1549. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1550. sw_event);
  1551. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1552. SDE_EVTLOG_FUNC_CASE1);
  1553. goto end;
  1554. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1555. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1556. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1557. sw_event, sde_enc->rc_state);
  1558. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1559. SDE_EVTLOG_ERROR);
  1560. goto end;
  1561. }
  1562. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1563. sde_encoder_irq_control(drm_enc, true);
  1564. _sde_encoder_pm_qos_add_request(drm_enc);
  1565. } else {
  1566. /* enable all the clks and resources */
  1567. ret = _sde_encoder_resource_control_helper(drm_enc,
  1568. true);
  1569. if (ret) {
  1570. SDE_ERROR_ENC(sde_enc,
  1571. "sw_event:%d, rc in state %d\n",
  1572. sw_event, sde_enc->rc_state);
  1573. SDE_EVT32(DRMID(drm_enc), sw_event,
  1574. sde_enc->rc_state,
  1575. SDE_EVTLOG_ERROR);
  1576. goto end;
  1577. }
  1578. _sde_encoder_update_rsc_client(drm_enc, true);
  1579. }
  1580. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1581. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1582. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1583. end:
  1584. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1585. mutex_unlock(&sde_enc->rc_lock);
  1586. return ret;
  1587. }
  1588. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1589. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1590. {
  1591. /* cancel delayed off work, if any */
  1592. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1593. mutex_lock(&sde_enc->rc_lock);
  1594. if (is_vid_mode &&
  1595. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1596. sde_encoder_irq_control(drm_enc, true);
  1597. }
  1598. /* skip if is already OFF or IDLE, resources are off already */
  1599. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1600. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1601. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1602. sw_event, sde_enc->rc_state);
  1603. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1604. SDE_EVTLOG_FUNC_CASE3);
  1605. goto end;
  1606. }
  1607. /**
  1608. * IRQs are still enabled currently, which allows wait for
  1609. * VBLANK which RSC may require to correctly transition to OFF
  1610. */
  1611. _sde_encoder_update_rsc_client(drm_enc, false);
  1612. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1613. SDE_ENC_RC_STATE_PRE_OFF,
  1614. SDE_EVTLOG_FUNC_CASE3);
  1615. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1616. end:
  1617. mutex_unlock(&sde_enc->rc_lock);
  1618. return 0;
  1619. }
  1620. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1621. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1622. {
  1623. int ret = 0;
  1624. mutex_lock(&sde_enc->rc_lock);
  1625. /* return if the resource control is already in OFF state */
  1626. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1627. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1628. sw_event);
  1629. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1630. SDE_EVTLOG_FUNC_CASE4);
  1631. goto end;
  1632. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1633. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1634. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1635. sw_event, sde_enc->rc_state);
  1636. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1637. SDE_EVTLOG_ERROR);
  1638. ret = -EINVAL;
  1639. goto end;
  1640. }
  1641. /**
  1642. * expect to arrive here only if in either idle state or pre-off
  1643. * and in IDLE state the resources are already disabled
  1644. */
  1645. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1646. _sde_encoder_resource_control_helper(drm_enc, false);
  1647. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1648. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1649. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1650. end:
  1651. mutex_unlock(&sde_enc->rc_lock);
  1652. return ret;
  1653. }
  1654. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1655. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1656. {
  1657. int ret = 0;
  1658. mutex_lock(&sde_enc->rc_lock);
  1659. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1660. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1661. sw_event);
  1662. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1663. SDE_EVTLOG_FUNC_CASE5);
  1664. goto end;
  1665. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1666. /* enable all the clks and resources */
  1667. ret = _sde_encoder_resource_control_helper(drm_enc,
  1668. true);
  1669. if (ret) {
  1670. SDE_ERROR_ENC(sde_enc,
  1671. "sw_event:%d, rc in state %d\n",
  1672. sw_event, sde_enc->rc_state);
  1673. SDE_EVT32(DRMID(drm_enc), sw_event,
  1674. sde_enc->rc_state,
  1675. SDE_EVTLOG_ERROR);
  1676. goto end;
  1677. }
  1678. _sde_encoder_update_rsc_client(drm_enc, true);
  1679. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1680. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1681. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1682. }
  1683. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1684. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1685. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1686. _sde_encoder_pm_qos_remove_request(drm_enc);
  1687. end:
  1688. mutex_unlock(&sde_enc->rc_lock);
  1689. return ret;
  1690. }
  1691. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1692. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1693. {
  1694. int ret = 0;
  1695. mutex_lock(&sde_enc->rc_lock);
  1696. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1697. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1698. sw_event);
  1699. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1700. SDE_EVTLOG_FUNC_CASE5);
  1701. goto end;
  1702. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1703. SDE_ERROR_ENC(sde_enc,
  1704. "sw_event:%d, rc:%d !MODESET state\n",
  1705. sw_event, sde_enc->rc_state);
  1706. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1707. SDE_EVTLOG_ERROR);
  1708. ret = -EINVAL;
  1709. goto end;
  1710. }
  1711. _sde_encoder_update_rsc_client(drm_enc, true);
  1712. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1713. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1714. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1715. _sde_encoder_pm_qos_add_request(drm_enc);
  1716. end:
  1717. mutex_unlock(&sde_enc->rc_lock);
  1718. return ret;
  1719. }
  1720. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1721. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1722. {
  1723. struct msm_drm_private *priv;
  1724. struct sde_kms *sde_kms;
  1725. struct drm_crtc *crtc = drm_enc->crtc;
  1726. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1727. struct sde_connector *sde_conn;
  1728. priv = drm_enc->dev->dev_private;
  1729. sde_kms = to_sde_kms(priv->kms);
  1730. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1731. mutex_lock(&sde_enc->rc_lock);
  1732. if (sde_conn->panel_dead) {
  1733. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1734. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1735. goto end;
  1736. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1737. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1738. sw_event, sde_enc->rc_state);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1740. goto end;
  1741. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1742. sde_crtc->kickoff_in_progress) {
  1743. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1744. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1745. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1746. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1747. goto end;
  1748. }
  1749. if (is_vid_mode) {
  1750. sde_encoder_irq_control(drm_enc, false);
  1751. _sde_encoder_pm_qos_remove_request(drm_enc);
  1752. } else {
  1753. /* disable all the clks and resources */
  1754. _sde_encoder_update_rsc_client(drm_enc, false);
  1755. _sde_encoder_resource_control_helper(drm_enc, false);
  1756. if (!sde_kms->perf.bw_vote_mode)
  1757. memset(&sde_crtc->cur_perf, 0,
  1758. sizeof(struct sde_core_perf_params));
  1759. }
  1760. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1761. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1762. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1763. end:
  1764. mutex_unlock(&sde_enc->rc_lock);
  1765. return 0;
  1766. }
  1767. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1768. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1769. struct msm_drm_private *priv, bool is_vid_mode)
  1770. {
  1771. bool autorefresh_enabled = false;
  1772. struct msm_drm_thread *disp_thread;
  1773. int ret = 0;
  1774. if (!sde_enc->crtc ||
  1775. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1776. SDE_DEBUG_ENC(sde_enc,
  1777. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1778. sde_enc->crtc == NULL,
  1779. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1780. sw_event);
  1781. return -EINVAL;
  1782. }
  1783. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1784. mutex_lock(&sde_enc->rc_lock);
  1785. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1786. if (sde_enc->cur_master &&
  1787. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1788. autorefresh_enabled =
  1789. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1790. sde_enc->cur_master);
  1791. if (autorefresh_enabled) {
  1792. SDE_DEBUG_ENC(sde_enc,
  1793. "not handling early wakeup since auto refresh is enabled\n");
  1794. goto end;
  1795. }
  1796. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1797. kthread_mod_delayed_work(&disp_thread->worker,
  1798. &sde_enc->delayed_off_work,
  1799. msecs_to_jiffies(
  1800. IDLE_POWERCOLLAPSE_DURATION));
  1801. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1802. /* enable all the clks and resources */
  1803. ret = _sde_encoder_resource_control_helper(drm_enc,
  1804. true);
  1805. if (ret) {
  1806. SDE_ERROR_ENC(sde_enc,
  1807. "sw_event:%d, rc in state %d\n",
  1808. sw_event, sde_enc->rc_state);
  1809. SDE_EVT32(DRMID(drm_enc), sw_event,
  1810. sde_enc->rc_state,
  1811. SDE_EVTLOG_ERROR);
  1812. goto end;
  1813. }
  1814. _sde_encoder_update_rsc_client(drm_enc, true);
  1815. /*
  1816. * In some cases, commit comes with slight delay
  1817. * (> 80 ms)after early wake up, prevent clock switch
  1818. * off to avoid jank in next update. So, increase the
  1819. * command mode idle timeout sufficiently to prevent
  1820. * such case.
  1821. */
  1822. kthread_mod_delayed_work(&disp_thread->worker,
  1823. &sde_enc->delayed_off_work,
  1824. msecs_to_jiffies(
  1825. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1826. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1827. }
  1828. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1829. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1830. end:
  1831. mutex_unlock(&sde_enc->rc_lock);
  1832. return ret;
  1833. }
  1834. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1835. u32 sw_event)
  1836. {
  1837. struct sde_encoder_virt *sde_enc;
  1838. struct msm_drm_private *priv;
  1839. int ret = 0;
  1840. bool is_vid_mode = false;
  1841. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1842. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1843. sw_event);
  1844. return -EINVAL;
  1845. }
  1846. sde_enc = to_sde_encoder_virt(drm_enc);
  1847. priv = drm_enc->dev->dev_private;
  1848. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1849. is_vid_mode = true;
  1850. /*
  1851. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1852. * events and return early for other events (ie wb display).
  1853. */
  1854. if (!sde_enc->idle_pc_enabled &&
  1855. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1856. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1857. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1858. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1859. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1860. return 0;
  1861. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1862. sw_event, sde_enc->idle_pc_enabled);
  1863. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1864. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1865. switch (sw_event) {
  1866. case SDE_ENC_RC_EVENT_KICKOFF:
  1867. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1868. is_vid_mode);
  1869. break;
  1870. case SDE_ENC_RC_EVENT_PRE_STOP:
  1871. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1872. is_vid_mode);
  1873. break;
  1874. case SDE_ENC_RC_EVENT_STOP:
  1875. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1876. break;
  1877. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1878. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1879. break;
  1880. case SDE_ENC_RC_EVENT_POST_MODESET:
  1881. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1882. break;
  1883. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1884. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1885. is_vid_mode);
  1886. break;
  1887. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1888. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1889. priv, is_vid_mode);
  1890. break;
  1891. default:
  1892. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1893. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1894. break;
  1895. }
  1896. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1897. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1898. return ret;
  1899. }
  1900. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1901. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1902. {
  1903. int i = 0;
  1904. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1905. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1906. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1907. if (poms_to_vid)
  1908. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1909. else if (poms_to_cmd)
  1910. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1911. _sde_encoder_update_rsc_client(drm_enc, true);
  1912. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1913. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1914. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1915. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1916. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1917. SDE_EVTLOG_FUNC_CASE1);
  1918. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1919. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1920. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1921. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1922. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1923. SDE_EVTLOG_FUNC_CASE2);
  1924. }
  1925. }
  1926. struct drm_connector *sde_encoder_get_connector(
  1927. struct drm_device *dev, struct drm_encoder *drm_enc)
  1928. {
  1929. struct drm_connector_list_iter conn_iter;
  1930. struct drm_connector *conn = NULL, *conn_search;
  1931. drm_connector_list_iter_begin(dev, &conn_iter);
  1932. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1933. if (conn_search->encoder == drm_enc) {
  1934. conn = conn_search;
  1935. break;
  1936. }
  1937. }
  1938. drm_connector_list_iter_end(&conn_iter);
  1939. return conn;
  1940. }
  1941. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1942. {
  1943. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1944. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1945. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1946. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1947. struct sde_rm_hw_request request_hw;
  1948. int i, j;
  1949. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1950. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1951. sde_enc->hw_pp[i] = NULL;
  1952. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1953. break;
  1954. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1955. }
  1956. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1957. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1958. if (phys) {
  1959. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1960. SDE_HW_BLK_QDSS);
  1961. for (j = 0; j < QDSS_MAX; j++) {
  1962. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1963. phys->hw_qdss =
  1964. (struct sde_hw_qdss *)qdss_iter.hw;
  1965. break;
  1966. }
  1967. }
  1968. }
  1969. }
  1970. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1971. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1972. sde_enc->hw_dsc[i] = NULL;
  1973. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1974. break;
  1975. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1976. }
  1977. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1978. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1979. sde_enc->hw_vdc[i] = NULL;
  1980. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1981. break;
  1982. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1983. }
  1984. /* Get PP for DSC configuration */
  1985. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1986. struct sde_hw_pingpong *pp = NULL;
  1987. unsigned long features = 0;
  1988. if (!sde_enc->hw_dsc[i])
  1989. continue;
  1990. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1991. request_hw.type = SDE_HW_BLK_PINGPONG;
  1992. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1993. break;
  1994. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1995. features = pp->ops.get_hw_caps(pp);
  1996. if (test_bit(SDE_PINGPONG_DSC, &features))
  1997. sde_enc->hw_dsc_pp[i] = pp;
  1998. else
  1999. sde_enc->hw_dsc_pp[i] = NULL;
  2000. }
  2001. }
  2002. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2003. struct msm_display_mode *msm_mode, bool pre_modeset)
  2004. {
  2005. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2006. enum sde_intf_mode intf_mode;
  2007. int ret;
  2008. bool is_cmd_mode = false;
  2009. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2010. is_cmd_mode = true;
  2011. if (pre_modeset) {
  2012. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2013. if (msm_is_mode_seamless_dms(msm_mode) ||
  2014. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2015. is_cmd_mode)) {
  2016. /* restore resource state before releasing them */
  2017. ret = sde_encoder_resource_control(drm_enc,
  2018. SDE_ENC_RC_EVENT_PRE_MODESET);
  2019. if (ret) {
  2020. SDE_ERROR_ENC(sde_enc,
  2021. "sde resource control failed: %d\n",
  2022. ret);
  2023. return ret;
  2024. }
  2025. /*
  2026. * Disable dce before switching the mode and after pre-
  2027. * modeset to guarantee previous kickoff has finished.
  2028. */
  2029. sde_encoder_dce_disable(sde_enc);
  2030. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2031. _sde_encoder_modeset_helper_locked(drm_enc,
  2032. SDE_ENC_RC_EVENT_PRE_MODESET);
  2033. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2034. msm_mode);
  2035. }
  2036. } else {
  2037. if (msm_is_mode_seamless_dms(msm_mode) ||
  2038. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2039. is_cmd_mode))
  2040. sde_encoder_resource_control(&sde_enc->base,
  2041. SDE_ENC_RC_EVENT_POST_MODESET);
  2042. else if (msm_is_mode_seamless_poms(msm_mode))
  2043. _sde_encoder_modeset_helper_locked(drm_enc,
  2044. SDE_ENC_RC_EVENT_POST_MODESET);
  2045. }
  2046. return 0;
  2047. }
  2048. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2049. struct drm_display_mode *mode,
  2050. struct drm_display_mode *adj_mode)
  2051. {
  2052. struct sde_encoder_virt *sde_enc;
  2053. struct sde_kms *sde_kms;
  2054. struct drm_connector *conn;
  2055. struct sde_connector_state *c_state;
  2056. struct msm_display_mode *msm_mode;
  2057. int i = 0, ret;
  2058. int num_lm, num_intf, num_pp_per_intf;
  2059. if (!drm_enc) {
  2060. SDE_ERROR("invalid encoder\n");
  2061. return;
  2062. }
  2063. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2064. SDE_ERROR("power resource is not enabled\n");
  2065. return;
  2066. }
  2067. sde_kms = sde_encoder_get_kms(drm_enc);
  2068. if (!sde_kms)
  2069. return;
  2070. sde_enc = to_sde_encoder_virt(drm_enc);
  2071. SDE_DEBUG_ENC(sde_enc, "\n");
  2072. SDE_EVT32(DRMID(drm_enc));
  2073. /*
  2074. * cache the crtc in sde_enc on enable for duration of use case
  2075. * for correctly servicing asynchronous irq events and timers
  2076. */
  2077. if (!drm_enc->crtc) {
  2078. SDE_ERROR("invalid crtc\n");
  2079. return;
  2080. }
  2081. sde_enc->crtc = drm_enc->crtc;
  2082. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2083. /* get and store the mode_info */
  2084. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2085. if (!conn) {
  2086. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2087. return;
  2088. } else if (!conn->state) {
  2089. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2090. return;
  2091. }
  2092. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2093. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2094. c_state = to_sde_connector_state(conn->state);
  2095. if (!c_state) {
  2096. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2097. return;
  2098. }
  2099. /* cancel delayed off work, if any */
  2100. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2101. /* release resources before seamless mode change */
  2102. msm_mode = &c_state->msm_mode;
  2103. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2104. if (ret)
  2105. return;
  2106. /* reserve dynamic resources now, indicating non test-only */
  2107. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2108. if (ret) {
  2109. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2110. return;
  2111. }
  2112. /* assign the reserved HW blocks to this encoder */
  2113. _sde_encoder_virt_populate_hw_res(drm_enc);
  2114. /* determine left HW PP block to map to INTF */
  2115. num_lm = sde_enc->mode_info.topology.num_lm;
  2116. num_intf = sde_enc->mode_info.topology.num_intf;
  2117. num_pp_per_intf = num_lm / num_intf;
  2118. if (!num_pp_per_intf)
  2119. num_pp_per_intf = 1;
  2120. /* perform mode_set on phys_encs */
  2121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2123. if (phys) {
  2124. if (!sde_enc->hw_pp[i * num_pp_per_intf] ||
  2125. sde_enc->topology.num_intf) {
  2126. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d num_intf %d",
  2127. i, num_pp_per_intf, sde_enc->topology.num_intf);
  2128. return;
  2129. }
  2130. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2131. phys->connector = conn->state->connector;
  2132. if (phys->ops.mode_set)
  2133. phys->ops.mode_set(phys, mode, adj_mode);
  2134. }
  2135. }
  2136. /* update resources after seamless mode change */
  2137. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2138. }
  2139. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2140. {
  2141. struct sde_encoder_virt *sde_enc;
  2142. struct sde_encoder_phys *phys;
  2143. int i;
  2144. if (!drm_enc) {
  2145. SDE_ERROR("invalid parameters\n");
  2146. return;
  2147. }
  2148. sde_enc = to_sde_encoder_virt(drm_enc);
  2149. if (!sde_enc) {
  2150. SDE_ERROR("invalid sde encoder\n");
  2151. return;
  2152. }
  2153. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2154. phys = sde_enc->phys_encs[i];
  2155. if (phys && phys->ops.control_te)
  2156. phys->ops.control_te(phys, enable);
  2157. }
  2158. }
  2159. static int _sde_encoder_input_connect(struct input_handler *handler,
  2160. struct input_dev *dev, const struct input_device_id *id)
  2161. {
  2162. struct input_handle *handle;
  2163. int rc = 0;
  2164. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2165. if (!handle)
  2166. return -ENOMEM;
  2167. handle->dev = dev;
  2168. handle->handler = handler;
  2169. handle->name = handler->name;
  2170. rc = input_register_handle(handle);
  2171. if (rc) {
  2172. pr_err("failed to register input handle\n");
  2173. goto error;
  2174. }
  2175. rc = input_open_device(handle);
  2176. if (rc) {
  2177. pr_err("failed to open input device\n");
  2178. goto error_unregister;
  2179. }
  2180. return 0;
  2181. error_unregister:
  2182. input_unregister_handle(handle);
  2183. error:
  2184. kfree(handle);
  2185. return rc;
  2186. }
  2187. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2188. {
  2189. input_close_device(handle);
  2190. input_unregister_handle(handle);
  2191. kfree(handle);
  2192. }
  2193. /**
  2194. * Structure for specifying event parameters on which to receive callbacks.
  2195. * This structure will trigger a callback in case of a touch event (specified by
  2196. * EV_ABS) where there is a change in X and Y coordinates,
  2197. */
  2198. static const struct input_device_id sde_input_ids[] = {
  2199. {
  2200. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2201. .evbit = { BIT_MASK(EV_ABS) },
  2202. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2203. BIT_MASK(ABS_MT_POSITION_X) |
  2204. BIT_MASK(ABS_MT_POSITION_Y) },
  2205. },
  2206. { },
  2207. };
  2208. static void _sde_encoder_input_handler_register(
  2209. struct drm_encoder *drm_enc)
  2210. {
  2211. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2212. int rc;
  2213. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2214. !sde_enc->input_event_enabled)
  2215. return;
  2216. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2217. sde_enc->input_handler->private = sde_enc;
  2218. /* register input handler if not already registered */
  2219. rc = input_register_handler(sde_enc->input_handler);
  2220. if (rc) {
  2221. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2222. rc);
  2223. kfree(sde_enc->input_handler);
  2224. }
  2225. }
  2226. }
  2227. static void _sde_encoder_input_handler_unregister(
  2228. struct drm_encoder *drm_enc)
  2229. {
  2230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2231. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2232. !sde_enc->input_event_enabled)
  2233. return;
  2234. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2235. input_unregister_handler(sde_enc->input_handler);
  2236. sde_enc->input_handler->private = NULL;
  2237. }
  2238. }
  2239. static int _sde_encoder_input_handler(
  2240. struct sde_encoder_virt *sde_enc)
  2241. {
  2242. struct input_handler *input_handler = NULL;
  2243. int rc = 0;
  2244. if (sde_enc->input_handler) {
  2245. SDE_ERROR_ENC(sde_enc,
  2246. "input_handle is active. unexpected\n");
  2247. return -EINVAL;
  2248. }
  2249. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2250. if (!input_handler)
  2251. return -ENOMEM;
  2252. input_handler->event = sde_encoder_input_event_handler;
  2253. input_handler->connect = _sde_encoder_input_connect;
  2254. input_handler->disconnect = _sde_encoder_input_disconnect;
  2255. input_handler->name = "sde";
  2256. input_handler->id_table = sde_input_ids;
  2257. sde_enc->input_handler = input_handler;
  2258. return rc;
  2259. }
  2260. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2261. {
  2262. struct sde_encoder_virt *sde_enc = NULL;
  2263. struct sde_kms *sde_kms;
  2264. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2265. SDE_ERROR("invalid parameters\n");
  2266. return;
  2267. }
  2268. sde_kms = sde_encoder_get_kms(drm_enc);
  2269. if (!sde_kms)
  2270. return;
  2271. sde_enc = to_sde_encoder_virt(drm_enc);
  2272. if (!sde_enc || !sde_enc->cur_master) {
  2273. SDE_DEBUG("invalid sde encoder/master\n");
  2274. return;
  2275. }
  2276. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2277. sde_enc->cur_master->hw_mdptop &&
  2278. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2279. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2280. sde_enc->cur_master->hw_mdptop);
  2281. if (sde_enc->cur_master->hw_mdptop &&
  2282. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2283. !sde_in_trusted_vm(sde_kms))
  2284. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2285. sde_enc->cur_master->hw_mdptop,
  2286. sde_kms->catalog);
  2287. if (sde_enc->cur_master->hw_ctl &&
  2288. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2289. !sde_enc->cur_master->cont_splash_enabled)
  2290. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2291. sde_enc->cur_master->hw_ctl,
  2292. &sde_enc->cur_master->intf_cfg_v1);
  2293. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2294. sde_encoder_control_te(drm_enc, true);
  2295. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2296. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2297. }
  2298. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2299. {
  2300. struct sde_kms *sde_kms;
  2301. void *dither_cfg = NULL;
  2302. int ret = 0, i = 0;
  2303. size_t len = 0;
  2304. enum sde_rm_topology_name topology;
  2305. struct drm_encoder *drm_enc;
  2306. struct msm_display_dsc_info *dsc = NULL;
  2307. struct sde_encoder_virt *sde_enc;
  2308. struct sde_hw_pingpong *hw_pp;
  2309. u32 bpp, bpc;
  2310. int num_lm;
  2311. if (!phys || !phys->connector || !phys->hw_pp ||
  2312. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2313. return;
  2314. sde_kms = sde_encoder_get_kms(phys->parent);
  2315. if (!sde_kms)
  2316. return;
  2317. topology = sde_connector_get_topology_name(phys->connector);
  2318. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2319. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2320. (phys->split_role == ENC_ROLE_SLAVE)))
  2321. return;
  2322. drm_enc = phys->parent;
  2323. sde_enc = to_sde_encoder_virt(drm_enc);
  2324. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2325. bpc = dsc->config.bits_per_component;
  2326. bpp = dsc->config.bits_per_pixel;
  2327. /* disable dither for 10 bpp or 10bpc dsc config */
  2328. if (bpp == 10 || bpc == 10) {
  2329. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2330. return;
  2331. }
  2332. ret = sde_connector_get_dither_cfg(phys->connector,
  2333. phys->connector->state, &dither_cfg,
  2334. &len, sde_enc->idle_pc_restore);
  2335. /* skip reg writes when return values are invalid or no data */
  2336. if (ret && ret == -ENODATA)
  2337. return;
  2338. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2339. for (i = 0; i < num_lm; i++) {
  2340. hw_pp = sde_enc->hw_pp[i];
  2341. phys->hw_pp->ops.setup_dither(hw_pp,
  2342. dither_cfg, len);
  2343. }
  2344. }
  2345. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2346. {
  2347. struct sde_encoder_virt *sde_enc = NULL;
  2348. int i;
  2349. if (!drm_enc) {
  2350. SDE_ERROR("invalid encoder\n");
  2351. return;
  2352. }
  2353. sde_enc = to_sde_encoder_virt(drm_enc);
  2354. if (!sde_enc->cur_master) {
  2355. SDE_DEBUG("virt encoder has no master\n");
  2356. return;
  2357. }
  2358. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2359. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2360. sde_enc->idle_pc_restore = true;
  2361. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2362. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2363. if (!phys)
  2364. continue;
  2365. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2366. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2367. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2368. phys->ops.restore(phys);
  2369. _sde_encoder_setup_dither(phys);
  2370. }
  2371. if (sde_enc->cur_master->ops.restore)
  2372. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2373. _sde_encoder_virt_enable_helper(drm_enc);
  2374. }
  2375. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2376. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2377. {
  2378. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2379. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2380. int i;
  2381. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2382. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2383. if (!phys)
  2384. continue;
  2385. phys->comp_type = comp_info->comp_type;
  2386. phys->comp_ratio = comp_info->comp_ratio;
  2387. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2388. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2389. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2390. phys->dsc_extra_pclk_cycle_cnt =
  2391. comp_info->dsc_info.pclk_per_line;
  2392. phys->dsc_extra_disp_width =
  2393. comp_info->dsc_info.extra_width;
  2394. phys->dce_bytes_per_line =
  2395. comp_info->dsc_info.bytes_per_pkt *
  2396. comp_info->dsc_info.pkt_per_line;
  2397. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2398. phys->dce_bytes_per_line =
  2399. comp_info->vdc_info.bytes_per_pkt *
  2400. comp_info->vdc_info.pkt_per_line;
  2401. }
  2402. if (phys != sde_enc->cur_master) {
  2403. /**
  2404. * on DMS request, the encoder will be enabled
  2405. * already. Invoke restore to reconfigure the
  2406. * new mode.
  2407. */
  2408. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2409. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2410. phys->ops.restore)
  2411. phys->ops.restore(phys);
  2412. else if (phys->ops.enable)
  2413. phys->ops.enable(phys);
  2414. }
  2415. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2416. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2417. phys->ops.setup_misr(phys, true,
  2418. sde_enc->misr_frame_count);
  2419. }
  2420. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2421. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2422. sde_enc->cur_master->ops.restore)
  2423. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2424. else if (sde_enc->cur_master->ops.enable)
  2425. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2426. }
  2427. static void sde_encoder_off_work(struct kthread_work *work)
  2428. {
  2429. struct sde_encoder_virt *sde_enc = container_of(work,
  2430. struct sde_encoder_virt, delayed_off_work.work);
  2431. struct drm_encoder *drm_enc;
  2432. if (!sde_enc) {
  2433. SDE_ERROR("invalid sde encoder\n");
  2434. return;
  2435. }
  2436. drm_enc = &sde_enc->base;
  2437. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2438. sde_encoder_idle_request(drm_enc);
  2439. SDE_ATRACE_END("sde_encoder_off_work");
  2440. }
  2441. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2442. {
  2443. struct sde_encoder_virt *sde_enc = NULL;
  2444. int i, ret = 0;
  2445. struct sde_connector_state *c_state;
  2446. struct drm_display_mode *cur_mode = NULL;
  2447. struct msm_display_mode *msm_mode;
  2448. if (!drm_enc || !drm_enc->crtc) {
  2449. SDE_ERROR("invalid encoder\n");
  2450. return;
  2451. }
  2452. sde_enc = to_sde_encoder_virt(drm_enc);
  2453. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2454. SDE_ERROR("power resource is not enabled\n");
  2455. return;
  2456. }
  2457. if (!sde_enc->crtc)
  2458. sde_enc->crtc = drm_enc->crtc;
  2459. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2460. SDE_DEBUG_ENC(sde_enc, "\n");
  2461. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2462. sde_enc->cur_master = NULL;
  2463. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2464. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2465. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2466. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2467. sde_enc->cur_master = phys;
  2468. break;
  2469. }
  2470. }
  2471. if (!sde_enc->cur_master) {
  2472. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2473. return;
  2474. }
  2475. _sde_encoder_input_handler_register(drm_enc);
  2476. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2477. if (!c_state) {
  2478. SDE_ERROR("invalid connector state\n");
  2479. return;
  2480. }
  2481. msm_mode = &c_state->msm_mode;
  2482. if ((drm_enc->crtc->state->connectors_changed &&
  2483. sde_encoder_in_clone_mode(drm_enc)) ||
  2484. !(msm_is_mode_seamless_vrr(msm_mode)
  2485. || msm_is_mode_seamless_dms(msm_mode)
  2486. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2487. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2488. sde_encoder_off_work);
  2489. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2490. if (ret) {
  2491. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2492. ret);
  2493. return;
  2494. }
  2495. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2496. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2497. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2498. _sde_encoder_virt_enable_helper(drm_enc);
  2499. }
  2500. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2501. {
  2502. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2503. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2504. int i = 0;
  2505. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2506. if (sde_enc->phys_encs[i]) {
  2507. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2508. sde_enc->phys_encs[i]->connector = NULL;
  2509. }
  2510. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2511. }
  2512. sde_enc->cur_master = NULL;
  2513. /*
  2514. * clear the cached crtc in sde_enc on use case finish, after all the
  2515. * outstanding events and timers have been completed
  2516. */
  2517. sde_enc->crtc = NULL;
  2518. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2519. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2520. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2521. }
  2522. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2523. {
  2524. struct sde_encoder_virt *sde_enc = NULL;
  2525. struct sde_kms *sde_kms;
  2526. enum sde_intf_mode intf_mode;
  2527. int ret, i = 0;
  2528. if (!drm_enc) {
  2529. SDE_ERROR("invalid encoder\n");
  2530. return;
  2531. } else if (!drm_enc->dev) {
  2532. SDE_ERROR("invalid dev\n");
  2533. return;
  2534. } else if (!drm_enc->dev->dev_private) {
  2535. SDE_ERROR("invalid dev_private\n");
  2536. return;
  2537. }
  2538. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2539. SDE_ERROR("power resource is not enabled\n");
  2540. return;
  2541. }
  2542. sde_enc = to_sde_encoder_virt(drm_enc);
  2543. SDE_DEBUG_ENC(sde_enc, "\n");
  2544. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2545. if (!sde_kms)
  2546. return;
  2547. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2548. SDE_EVT32(DRMID(drm_enc));
  2549. /* wait for idle */
  2550. if (!sde_encoder_in_clone_mode(drm_enc))
  2551. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2552. _sde_encoder_input_handler_unregister(drm_enc);
  2553. /*
  2554. * For primary command mode and video mode encoders, execute the
  2555. * resource control pre-stop operations before the physical encoders
  2556. * are disabled, to allow the rsc to transition its states properly.
  2557. *
  2558. * For other encoder types, rsc should not be enabled until after
  2559. * they have been fully disabled, so delay the pre-stop operations
  2560. * until after the physical disable calls have returned.
  2561. */
  2562. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2563. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2564. sde_encoder_resource_control(drm_enc,
  2565. SDE_ENC_RC_EVENT_PRE_STOP);
  2566. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2567. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2568. if (phys && phys->ops.disable)
  2569. phys->ops.disable(phys);
  2570. }
  2571. } else {
  2572. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2573. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2574. if (phys && phys->ops.disable)
  2575. phys->ops.disable(phys);
  2576. }
  2577. sde_encoder_resource_control(drm_enc,
  2578. SDE_ENC_RC_EVENT_PRE_STOP);
  2579. }
  2580. /*
  2581. * disable dce after the transfer is complete (for command mode)
  2582. * and after physical encoder is disabled, to make sure timing
  2583. * engine is already disabled (for video mode).
  2584. */
  2585. if (!sde_in_trusted_vm(sde_kms))
  2586. sde_encoder_dce_disable(sde_enc);
  2587. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2588. /* reset connector topology name property */
  2589. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2590. sde_enc->crtc->state->active_changed) {
  2591. ret = sde_rm_update_topology(&sde_kms->rm,
  2592. sde_enc->cur_master->connector->state, NULL);
  2593. if (ret) {
  2594. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2595. return;
  2596. }
  2597. }
  2598. if (!sde_encoder_in_clone_mode(drm_enc))
  2599. sde_encoder_virt_reset(drm_enc);
  2600. }
  2601. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2602. struct sde_encoder_phys_wb *wb_enc)
  2603. {
  2604. struct sde_encoder_virt *sde_enc;
  2605. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2606. struct sde_ctl_flush_cfg cfg;
  2607. ctl->ops.reset(ctl);
  2608. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2609. if (wb_enc) {
  2610. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2611. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2612. false, phys_enc->hw_pp->idx);
  2613. if (ctl->ops.update_bitmask)
  2614. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2615. wb_enc->hw_wb->idx, true);
  2616. }
  2617. } else {
  2618. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2619. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2620. phys_enc->hw_intf, false,
  2621. phys_enc->hw_pp->idx);
  2622. if (ctl->ops.update_bitmask)
  2623. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2624. phys_enc->hw_intf->idx, true);
  2625. }
  2626. }
  2627. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2628. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2629. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2630. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2631. phys_enc->hw_pp->merge_3d->idx, true);
  2632. }
  2633. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2634. phys_enc->hw_pp) {
  2635. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2636. false, phys_enc->hw_pp->idx);
  2637. if (ctl->ops.update_bitmask)
  2638. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2639. phys_enc->hw_cdm->idx, true);
  2640. }
  2641. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2642. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2643. ctl->ops.reset_post_disable)
  2644. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2645. phys_enc->hw_pp->merge_3d ?
  2646. phys_enc->hw_pp->merge_3d->idx : 0);
  2647. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2648. ctl->ops.get_pending_flush(ctl, &cfg);
  2649. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2650. ctl->ops.trigger_flush(ctl);
  2651. ctl->ops.trigger_start(ctl);
  2652. ctl->ops.clear_pending_flush(ctl);
  2653. }
  2654. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2655. enum sde_intf_type type, u32 controller_id)
  2656. {
  2657. int i = 0;
  2658. for (i = 0; i < catalog->intf_count; i++) {
  2659. if (catalog->intf[i].type == type
  2660. && catalog->intf[i].controller_id == controller_id) {
  2661. return catalog->intf[i].id;
  2662. }
  2663. }
  2664. return INTF_MAX;
  2665. }
  2666. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2667. enum sde_intf_type type, u32 controller_id)
  2668. {
  2669. if (controller_id < catalog->wb_count)
  2670. return catalog->wb[controller_id].id;
  2671. return WB_MAX;
  2672. }
  2673. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2674. struct drm_crtc *crtc)
  2675. {
  2676. struct sde_hw_uidle *uidle;
  2677. struct sde_uidle_cntr cntr;
  2678. struct sde_uidle_status status;
  2679. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2680. pr_err("invalid params %d %d\n",
  2681. !sde_kms, !crtc);
  2682. return;
  2683. }
  2684. /* check if perf counters are enabled and setup */
  2685. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2686. return;
  2687. uidle = sde_kms->hw_uidle;
  2688. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2689. && uidle->ops.uidle_get_status) {
  2690. uidle->ops.uidle_get_status(uidle, &status);
  2691. trace_sde_perf_uidle_status(
  2692. crtc->base.id,
  2693. status.uidle_danger_status_0,
  2694. status.uidle_danger_status_1,
  2695. status.uidle_safe_status_0,
  2696. status.uidle_safe_status_1,
  2697. status.uidle_idle_status_0,
  2698. status.uidle_idle_status_1,
  2699. status.uidle_fal_status_0,
  2700. status.uidle_fal_status_1,
  2701. status.uidle_status,
  2702. status.uidle_en_fal10);
  2703. }
  2704. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2705. && uidle->ops.uidle_get_cntr) {
  2706. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2707. trace_sde_perf_uidle_cntr(
  2708. crtc->base.id,
  2709. cntr.fal1_gate_cntr,
  2710. cntr.fal10_gate_cntr,
  2711. cntr.fal_wait_gate_cntr,
  2712. cntr.fal1_num_transitions_cntr,
  2713. cntr.fal10_num_transitions_cntr,
  2714. cntr.min_gate_cntr,
  2715. cntr.max_gate_cntr);
  2716. }
  2717. }
  2718. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2719. struct sde_encoder_phys *phy_enc)
  2720. {
  2721. struct sde_encoder_virt *sde_enc = NULL;
  2722. unsigned long lock_flags;
  2723. ktime_t ts = 0;
  2724. if (!drm_enc || !phy_enc)
  2725. return;
  2726. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2727. sde_enc = to_sde_encoder_virt(drm_enc);
  2728. /*
  2729. * calculate accurate vsync timestamp when available
  2730. * set current time otherwise
  2731. */
  2732. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2733. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2734. if (!ts)
  2735. ts = ktime_get();
  2736. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2737. phy_enc->last_vsync_timestamp = ts;
  2738. atomic_inc(&phy_enc->vsync_cnt);
  2739. if (sde_enc->crtc_vblank_cb)
  2740. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2741. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2742. if (phy_enc->sde_kms &&
  2743. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2744. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2745. SDE_ATRACE_END("encoder_vblank_callback");
  2746. }
  2747. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2748. struct sde_encoder_phys *phy_enc)
  2749. {
  2750. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2751. if (!phy_enc)
  2752. return;
  2753. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2754. atomic_inc(&phy_enc->underrun_cnt);
  2755. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2756. if (sde_enc->cur_master &&
  2757. sde_enc->cur_master->ops.get_underrun_line_count)
  2758. sde_enc->cur_master->ops.get_underrun_line_count(
  2759. sde_enc->cur_master);
  2760. trace_sde_encoder_underrun(DRMID(drm_enc),
  2761. atomic_read(&phy_enc->underrun_cnt));
  2762. if (phy_enc->sde_kms &&
  2763. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2764. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2765. SDE_DBG_CTRL("stop_ftrace");
  2766. SDE_DBG_CTRL("panic_underrun");
  2767. SDE_ATRACE_END("encoder_underrun_callback");
  2768. }
  2769. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2770. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2771. {
  2772. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2773. unsigned long lock_flags;
  2774. bool enable;
  2775. int i;
  2776. enable = vbl_cb ? true : false;
  2777. if (!drm_enc) {
  2778. SDE_ERROR("invalid encoder\n");
  2779. return;
  2780. }
  2781. SDE_DEBUG_ENC(sde_enc, "\n");
  2782. SDE_EVT32(DRMID(drm_enc), enable);
  2783. if (sde_encoder_in_clone_mode(drm_enc)) {
  2784. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2785. return;
  2786. }
  2787. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2788. sde_enc->crtc_vblank_cb = vbl_cb;
  2789. sde_enc->crtc_vblank_cb_data = vbl_data;
  2790. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2791. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2792. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2793. if (phys && phys->ops.control_vblank_irq)
  2794. phys->ops.control_vblank_irq(phys, enable);
  2795. }
  2796. sde_enc->vblank_enabled = enable;
  2797. }
  2798. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2799. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2800. struct drm_crtc *crtc)
  2801. {
  2802. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2803. unsigned long lock_flags;
  2804. bool enable;
  2805. enable = frame_event_cb ? true : false;
  2806. if (!drm_enc) {
  2807. SDE_ERROR("invalid encoder\n");
  2808. return;
  2809. }
  2810. SDE_DEBUG_ENC(sde_enc, "\n");
  2811. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2812. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2813. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2814. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2815. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2816. }
  2817. static void sde_encoder_frame_done_callback(
  2818. struct drm_encoder *drm_enc,
  2819. struct sde_encoder_phys *ready_phys, u32 event)
  2820. {
  2821. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2822. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2823. unsigned int i;
  2824. bool trigger = true;
  2825. bool is_cmd_mode = false;
  2826. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2827. ktime_t ts = 0;
  2828. if (!sde_kms || !sde_enc->cur_master) {
  2829. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2830. sde_kms, sde_enc->cur_master);
  2831. return;
  2832. }
  2833. sde_enc->crtc_frame_event_cb_data.connector =
  2834. sde_enc->cur_master->connector;
  2835. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2836. is_cmd_mode = true;
  2837. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2838. if (sde_kms->catalog->has_precise_vsync_ts
  2839. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2840. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2841. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2842. /*
  2843. * get current ktime for other events and when precise timestamp is not
  2844. * available for retire-fence
  2845. */
  2846. if (!ts)
  2847. ts = ktime_get();
  2848. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2849. | SDE_ENCODER_FRAME_EVENT_ERROR
  2850. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2851. if (ready_phys->connector)
  2852. topology = sde_connector_get_topology_name(
  2853. ready_phys->connector);
  2854. /* One of the physical encoders has become idle */
  2855. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2856. if (sde_enc->phys_encs[i] == ready_phys) {
  2857. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2858. atomic_read(&sde_enc->frame_done_cnt[i]));
  2859. if (!atomic_add_unless(
  2860. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2861. SDE_EVT32(DRMID(drm_enc), event,
  2862. ready_phys->intf_idx,
  2863. SDE_EVTLOG_ERROR);
  2864. SDE_ERROR_ENC(sde_enc,
  2865. "intf idx:%d, event:%d\n",
  2866. ready_phys->intf_idx, event);
  2867. return;
  2868. }
  2869. }
  2870. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2871. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2872. trigger = false;
  2873. }
  2874. if (trigger) {
  2875. if (sde_enc->crtc_frame_event_cb)
  2876. sde_enc->crtc_frame_event_cb(
  2877. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2878. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2879. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2880. -1, 0);
  2881. }
  2882. } else if (sde_enc->crtc_frame_event_cb) {
  2883. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2884. }
  2885. }
  2886. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2887. {
  2888. struct sde_encoder_virt *sde_enc;
  2889. if (!drm_enc) {
  2890. SDE_ERROR("invalid drm encoder\n");
  2891. return -EINVAL;
  2892. }
  2893. sde_enc = to_sde_encoder_virt(drm_enc);
  2894. sde_encoder_resource_control(&sde_enc->base,
  2895. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2896. return 0;
  2897. }
  2898. /**
  2899. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2900. * drm_enc: Pointer to drm encoder structure
  2901. * phys: Pointer to physical encoder structure
  2902. * extra_flush: Additional bit mask to include in flush trigger
  2903. * config_changed: if true new config is applied, avoid increment of retire
  2904. * count if false
  2905. */
  2906. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2907. struct sde_encoder_phys *phys,
  2908. struct sde_ctl_flush_cfg *extra_flush,
  2909. bool config_changed)
  2910. {
  2911. struct sde_hw_ctl *ctl;
  2912. unsigned long lock_flags;
  2913. struct sde_encoder_virt *sde_enc;
  2914. int pend_ret_fence_cnt;
  2915. struct sde_connector *c_conn;
  2916. if (!drm_enc || !phys) {
  2917. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2918. !drm_enc, !phys);
  2919. return;
  2920. }
  2921. sde_enc = to_sde_encoder_virt(drm_enc);
  2922. c_conn = to_sde_connector(phys->connector);
  2923. if (!phys->hw_pp) {
  2924. SDE_ERROR("invalid pingpong hw\n");
  2925. return;
  2926. }
  2927. ctl = phys->hw_ctl;
  2928. if (!ctl || !phys->ops.trigger_flush) {
  2929. SDE_ERROR("missing ctl/trigger cb\n");
  2930. return;
  2931. }
  2932. if (phys->split_role == ENC_ROLE_SKIP) {
  2933. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2934. "skip flush pp%d ctl%d\n",
  2935. phys->hw_pp->idx - PINGPONG_0,
  2936. ctl->idx - CTL_0);
  2937. return;
  2938. }
  2939. /* update pending counts and trigger kickoff ctl flush atomically */
  2940. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2941. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2942. atomic_inc(&phys->pending_retire_fence_cnt);
  2943. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2944. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2945. ctl->ops.update_bitmask) {
  2946. /* perform peripheral flush on every frame update for dp dsc */
  2947. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2948. phys->comp_ratio && c_conn->ops.update_pps) {
  2949. c_conn->ops.update_pps(phys->connector, NULL,
  2950. c_conn->display);
  2951. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2952. phys->hw_intf->idx, 1);
  2953. }
  2954. if (sde_enc->dynamic_hdr_updated)
  2955. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2956. phys->hw_intf->idx, 1);
  2957. }
  2958. if ((extra_flush && extra_flush->pending_flush_mask)
  2959. && ctl->ops.update_pending_flush)
  2960. ctl->ops.update_pending_flush(ctl, extra_flush);
  2961. phys->ops.trigger_flush(phys);
  2962. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2963. if (ctl->ops.get_pending_flush) {
  2964. struct sde_ctl_flush_cfg pending_flush = {0,};
  2965. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2966. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2967. ctl->idx - CTL_0,
  2968. pending_flush.pending_flush_mask,
  2969. pend_ret_fence_cnt);
  2970. } else {
  2971. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2972. ctl->idx - CTL_0,
  2973. pend_ret_fence_cnt);
  2974. }
  2975. }
  2976. /**
  2977. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2978. * phys: Pointer to physical encoder structure
  2979. */
  2980. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2981. {
  2982. struct sde_hw_ctl *ctl;
  2983. struct sde_encoder_virt *sde_enc;
  2984. if (!phys) {
  2985. SDE_ERROR("invalid argument(s)\n");
  2986. return;
  2987. }
  2988. if (!phys->hw_pp) {
  2989. SDE_ERROR("invalid pingpong hw\n");
  2990. return;
  2991. }
  2992. if (!phys->parent) {
  2993. SDE_ERROR("invalid parent\n");
  2994. return;
  2995. }
  2996. /* avoid ctrl start for encoder in clone mode */
  2997. if (phys->in_clone_mode)
  2998. return;
  2999. ctl = phys->hw_ctl;
  3000. sde_enc = to_sde_encoder_virt(phys->parent);
  3001. if (phys->split_role == ENC_ROLE_SKIP) {
  3002. SDE_DEBUG_ENC(sde_enc,
  3003. "skip start pp%d ctl%d\n",
  3004. phys->hw_pp->idx - PINGPONG_0,
  3005. ctl->idx - CTL_0);
  3006. return;
  3007. }
  3008. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3009. phys->ops.trigger_start(phys);
  3010. }
  3011. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3012. {
  3013. struct sde_hw_ctl *ctl;
  3014. if (!phys_enc) {
  3015. SDE_ERROR("invalid encoder\n");
  3016. return;
  3017. }
  3018. ctl = phys_enc->hw_ctl;
  3019. if (ctl && ctl->ops.trigger_flush)
  3020. ctl->ops.trigger_flush(ctl);
  3021. }
  3022. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3023. {
  3024. struct sde_hw_ctl *ctl;
  3025. if (!phys_enc) {
  3026. SDE_ERROR("invalid encoder\n");
  3027. return;
  3028. }
  3029. ctl = phys_enc->hw_ctl;
  3030. if (ctl && ctl->ops.trigger_start) {
  3031. ctl->ops.trigger_start(ctl);
  3032. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3033. }
  3034. }
  3035. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3036. {
  3037. struct sde_encoder_virt *sde_enc;
  3038. struct sde_connector *sde_con;
  3039. void *sde_con_disp;
  3040. struct sde_hw_ctl *ctl;
  3041. int rc;
  3042. if (!phys_enc) {
  3043. SDE_ERROR("invalid encoder\n");
  3044. return;
  3045. }
  3046. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3047. ctl = phys_enc->hw_ctl;
  3048. if (!ctl || !ctl->ops.reset)
  3049. return;
  3050. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3051. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3052. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3053. phys_enc->connector) {
  3054. sde_con = to_sde_connector(phys_enc->connector);
  3055. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3056. if (sde_con->ops.soft_reset) {
  3057. rc = sde_con->ops.soft_reset(sde_con_disp);
  3058. if (rc) {
  3059. SDE_ERROR_ENC(sde_enc,
  3060. "connector soft reset failure\n");
  3061. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3062. }
  3063. }
  3064. }
  3065. phys_enc->enable_state = SDE_ENC_ENABLED;
  3066. }
  3067. /**
  3068. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3069. * Iterate through the physical encoders and perform consolidated flush
  3070. * and/or control start triggering as needed. This is done in the virtual
  3071. * encoder rather than the individual physical ones in order to handle
  3072. * use cases that require visibility into multiple physical encoders at
  3073. * a time.
  3074. * sde_enc: Pointer to virtual encoder structure
  3075. * config_changed: if true new config is applied. Avoid regdma_flush and
  3076. * incrementing the retire count if false.
  3077. */
  3078. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3079. bool config_changed)
  3080. {
  3081. struct sde_hw_ctl *ctl;
  3082. uint32_t i;
  3083. struct sde_ctl_flush_cfg pending_flush = {0,};
  3084. u32 pending_kickoff_cnt;
  3085. struct msm_drm_private *priv = NULL;
  3086. struct sde_kms *sde_kms = NULL;
  3087. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3088. bool is_regdma_blocking = false, is_vid_mode = false;
  3089. struct sde_crtc *sde_crtc;
  3090. if (!sde_enc) {
  3091. SDE_ERROR("invalid encoder\n");
  3092. return;
  3093. }
  3094. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3095. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3096. is_vid_mode = true;
  3097. is_regdma_blocking = (is_vid_mode ||
  3098. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3099. /* don't perform flush/start operations for slave encoders */
  3100. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3101. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3102. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3103. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3104. continue;
  3105. ctl = phys->hw_ctl;
  3106. if (!ctl)
  3107. continue;
  3108. if (phys->connector)
  3109. topology = sde_connector_get_topology_name(
  3110. phys->connector);
  3111. if (!phys->ops.needs_single_flush ||
  3112. !phys->ops.needs_single_flush(phys)) {
  3113. if (config_changed && ctl->ops.reg_dma_flush)
  3114. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3115. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3116. config_changed);
  3117. } else if (ctl->ops.get_pending_flush) {
  3118. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3119. }
  3120. }
  3121. /* for split flush, combine pending flush masks and send to master */
  3122. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3123. ctl = sde_enc->cur_master->hw_ctl;
  3124. if (config_changed && ctl->ops.reg_dma_flush)
  3125. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3126. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3127. &pending_flush,
  3128. config_changed);
  3129. }
  3130. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3133. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3134. continue;
  3135. if (!phys->ops.needs_single_flush ||
  3136. !phys->ops.needs_single_flush(phys)) {
  3137. pending_kickoff_cnt =
  3138. sde_encoder_phys_inc_pending(phys);
  3139. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3140. } else {
  3141. pending_kickoff_cnt =
  3142. sde_encoder_phys_inc_pending(phys);
  3143. SDE_EVT32(pending_kickoff_cnt,
  3144. pending_flush.pending_flush_mask,
  3145. SDE_EVTLOG_FUNC_CASE2);
  3146. }
  3147. }
  3148. if (sde_enc->misr_enable)
  3149. sde_encoder_misr_configure(&sde_enc->base, true,
  3150. sde_enc->misr_frame_count);
  3151. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3152. if (crtc_misr_info.misr_enable && sde_crtc &&
  3153. sde_crtc->misr_reconfigure) {
  3154. sde_crtc_misr_setup(sde_enc->crtc, true,
  3155. crtc_misr_info.misr_frame_count);
  3156. sde_crtc->misr_reconfigure = false;
  3157. }
  3158. _sde_encoder_trigger_start(sde_enc->cur_master);
  3159. if (sde_enc->elevated_ahb_vote) {
  3160. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3161. priv = sde_enc->base.dev->dev_private;
  3162. if (sde_kms != NULL) {
  3163. sde_power_scale_reg_bus(&priv->phandle,
  3164. VOTE_INDEX_LOW,
  3165. false);
  3166. }
  3167. sde_enc->elevated_ahb_vote = false;
  3168. }
  3169. }
  3170. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3171. struct drm_encoder *drm_enc,
  3172. unsigned long *affected_displays,
  3173. int num_active_phys)
  3174. {
  3175. struct sde_encoder_virt *sde_enc;
  3176. struct sde_encoder_phys *master;
  3177. enum sde_rm_topology_name topology;
  3178. bool is_right_only;
  3179. if (!drm_enc || !affected_displays)
  3180. return;
  3181. sde_enc = to_sde_encoder_virt(drm_enc);
  3182. master = sde_enc->cur_master;
  3183. if (!master || !master->connector)
  3184. return;
  3185. topology = sde_connector_get_topology_name(master->connector);
  3186. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3187. return;
  3188. /*
  3189. * For pingpong split, the slave pingpong won't generate IRQs. For
  3190. * right-only updates, we can't swap pingpongs, or simply swap the
  3191. * master/slave assignment, we actually have to swap the interfaces
  3192. * so that the master physical encoder will use a pingpong/interface
  3193. * that generates irqs on which to wait.
  3194. */
  3195. is_right_only = !test_bit(0, affected_displays) &&
  3196. test_bit(1, affected_displays);
  3197. if (is_right_only && !sde_enc->intfs_swapped) {
  3198. /* right-only update swap interfaces */
  3199. swap(sde_enc->phys_encs[0]->intf_idx,
  3200. sde_enc->phys_encs[1]->intf_idx);
  3201. sde_enc->intfs_swapped = true;
  3202. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3203. /* left-only or full update, swap back */
  3204. swap(sde_enc->phys_encs[0]->intf_idx,
  3205. sde_enc->phys_encs[1]->intf_idx);
  3206. sde_enc->intfs_swapped = false;
  3207. }
  3208. SDE_DEBUG_ENC(sde_enc,
  3209. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3210. is_right_only, sde_enc->intfs_swapped,
  3211. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3212. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3213. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3214. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3215. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3216. *affected_displays);
  3217. /* ppsplit always uses master since ppslave invalid for irqs*/
  3218. if (num_active_phys == 1)
  3219. *affected_displays = BIT(0);
  3220. }
  3221. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3222. struct sde_encoder_kickoff_params *params)
  3223. {
  3224. struct sde_encoder_virt *sde_enc;
  3225. struct sde_encoder_phys *phys;
  3226. int i, num_active_phys;
  3227. bool master_assigned = false;
  3228. if (!drm_enc || !params)
  3229. return;
  3230. sde_enc = to_sde_encoder_virt(drm_enc);
  3231. if (sde_enc->num_phys_encs <= 1)
  3232. return;
  3233. /* count bits set */
  3234. num_active_phys = hweight_long(params->affected_displays);
  3235. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3236. params->affected_displays, num_active_phys);
  3237. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3238. num_active_phys);
  3239. /* for left/right only update, ppsplit master switches interface */
  3240. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3241. &params->affected_displays, num_active_phys);
  3242. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3243. enum sde_enc_split_role prv_role, new_role;
  3244. bool active = false;
  3245. phys = sde_enc->phys_encs[i];
  3246. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3247. continue;
  3248. active = test_bit(i, &params->affected_displays);
  3249. prv_role = phys->split_role;
  3250. if (active && num_active_phys == 1)
  3251. new_role = ENC_ROLE_SOLO;
  3252. else if (active && !master_assigned)
  3253. new_role = ENC_ROLE_MASTER;
  3254. else if (active)
  3255. new_role = ENC_ROLE_SLAVE;
  3256. else
  3257. new_role = ENC_ROLE_SKIP;
  3258. phys->ops.update_split_role(phys, new_role);
  3259. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3260. sde_enc->cur_master = phys;
  3261. master_assigned = true;
  3262. }
  3263. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3264. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3265. phys->split_role, active);
  3266. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3267. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3268. phys->split_role, active, num_active_phys);
  3269. }
  3270. }
  3271. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3272. {
  3273. struct sde_encoder_virt *sde_enc;
  3274. struct msm_display_info *disp_info;
  3275. if (!drm_enc) {
  3276. SDE_ERROR("invalid encoder\n");
  3277. return false;
  3278. }
  3279. sde_enc = to_sde_encoder_virt(drm_enc);
  3280. disp_info = &sde_enc->disp_info;
  3281. return (disp_info->curr_panel_mode == mode);
  3282. }
  3283. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3284. {
  3285. struct sde_encoder_virt *sde_enc;
  3286. struct sde_encoder_phys *phys;
  3287. unsigned int i;
  3288. struct sde_hw_ctl *ctl;
  3289. if (!drm_enc) {
  3290. SDE_ERROR("invalid encoder\n");
  3291. return;
  3292. }
  3293. sde_enc = to_sde_encoder_virt(drm_enc);
  3294. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3295. phys = sde_enc->phys_encs[i];
  3296. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3297. sde_encoder_check_curr_mode(drm_enc,
  3298. MSM_DISPLAY_CMD_MODE)) {
  3299. ctl = phys->hw_ctl;
  3300. if (ctl->ops.trigger_pending)
  3301. /* update only for command mode primary ctl */
  3302. ctl->ops.trigger_pending(ctl);
  3303. }
  3304. }
  3305. sde_enc->idle_pc_restore = false;
  3306. }
  3307. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3308. {
  3309. struct sde_encoder_virt *sde_enc = container_of(work,
  3310. struct sde_encoder_virt, esd_trigger_work);
  3311. if (!sde_enc) {
  3312. SDE_ERROR("invalid sde encoder\n");
  3313. return;
  3314. }
  3315. sde_encoder_resource_control(&sde_enc->base,
  3316. SDE_ENC_RC_EVENT_KICKOFF);
  3317. }
  3318. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3319. {
  3320. struct sde_encoder_virt *sde_enc = container_of(work,
  3321. struct sde_encoder_virt, input_event_work);
  3322. if (!sde_enc) {
  3323. SDE_ERROR("invalid sde encoder\n");
  3324. return;
  3325. }
  3326. sde_encoder_resource_control(&sde_enc->base,
  3327. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3328. }
  3329. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3330. {
  3331. struct sde_encoder_virt *sde_enc = container_of(work,
  3332. struct sde_encoder_virt, early_wakeup_work);
  3333. if (!sde_enc) {
  3334. SDE_ERROR("invalid sde encoder\n");
  3335. return;
  3336. }
  3337. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3338. sde_encoder_resource_control(&sde_enc->base,
  3339. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3340. SDE_ATRACE_END("encoder_early_wakeup");
  3341. }
  3342. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3343. {
  3344. struct sde_encoder_virt *sde_enc = NULL;
  3345. struct msm_drm_thread *disp_thread = NULL;
  3346. struct msm_drm_private *priv = NULL;
  3347. priv = drm_enc->dev->dev_private;
  3348. sde_enc = to_sde_encoder_virt(drm_enc);
  3349. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3350. SDE_DEBUG_ENC(sde_enc,
  3351. "should only early wake up command mode display\n");
  3352. return;
  3353. }
  3354. if (!sde_enc->crtc || (sde_enc->crtc->index
  3355. >= ARRAY_SIZE(priv->event_thread))) {
  3356. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3357. sde_enc->crtc == NULL,
  3358. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3359. return;
  3360. }
  3361. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3362. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3363. kthread_queue_work(&disp_thread->worker,
  3364. &sde_enc->early_wakeup_work);
  3365. SDE_ATRACE_END("queue_early_wakeup_work");
  3366. }
  3367. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3368. {
  3369. static const uint64_t timeout_us = 50000;
  3370. static const uint64_t sleep_us = 20;
  3371. struct sde_encoder_virt *sde_enc;
  3372. ktime_t cur_ktime, exp_ktime;
  3373. uint32_t line_count, tmp, i;
  3374. if (!drm_enc) {
  3375. SDE_ERROR("invalid encoder\n");
  3376. return -EINVAL;
  3377. }
  3378. sde_enc = to_sde_encoder_virt(drm_enc);
  3379. if (!sde_enc->cur_master ||
  3380. !sde_enc->cur_master->ops.get_line_count) {
  3381. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3382. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3383. return -EINVAL;
  3384. }
  3385. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3386. line_count = sde_enc->cur_master->ops.get_line_count(
  3387. sde_enc->cur_master);
  3388. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3389. tmp = line_count;
  3390. line_count = sde_enc->cur_master->ops.get_line_count(
  3391. sde_enc->cur_master);
  3392. if (line_count < tmp) {
  3393. SDE_EVT32(DRMID(drm_enc), line_count);
  3394. return 0;
  3395. }
  3396. cur_ktime = ktime_get();
  3397. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3398. break;
  3399. usleep_range(sleep_us / 2, sleep_us);
  3400. }
  3401. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3402. return -ETIMEDOUT;
  3403. }
  3404. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3405. {
  3406. struct drm_encoder *drm_enc;
  3407. struct sde_rm_hw_iter rm_iter;
  3408. bool lm_valid = false;
  3409. bool intf_valid = false;
  3410. if (!phys_enc || !phys_enc->parent) {
  3411. SDE_ERROR("invalid encoder\n");
  3412. return -EINVAL;
  3413. }
  3414. drm_enc = phys_enc->parent;
  3415. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3416. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3417. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3418. phys_enc->has_intf_te)) {
  3419. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3420. SDE_HW_BLK_INTF);
  3421. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3422. struct sde_hw_intf *hw_intf =
  3423. (struct sde_hw_intf *)rm_iter.hw;
  3424. if (!hw_intf)
  3425. continue;
  3426. if (phys_enc->hw_ctl->ops.update_bitmask)
  3427. phys_enc->hw_ctl->ops.update_bitmask(
  3428. phys_enc->hw_ctl,
  3429. SDE_HW_FLUSH_INTF,
  3430. hw_intf->idx, 1);
  3431. intf_valid = true;
  3432. }
  3433. if (!intf_valid) {
  3434. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3435. "intf not found to flush\n");
  3436. return -EFAULT;
  3437. }
  3438. } else {
  3439. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3440. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3441. struct sde_hw_mixer *hw_lm =
  3442. (struct sde_hw_mixer *)rm_iter.hw;
  3443. if (!hw_lm)
  3444. continue;
  3445. /* update LM flush for HW without INTF TE */
  3446. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3447. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3448. phys_enc->hw_ctl,
  3449. hw_lm->idx, 1);
  3450. lm_valid = true;
  3451. }
  3452. if (!lm_valid) {
  3453. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3454. "lm not found to flush\n");
  3455. return -EFAULT;
  3456. }
  3457. }
  3458. return 0;
  3459. }
  3460. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3461. struct sde_encoder_virt *sde_enc)
  3462. {
  3463. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3464. struct sde_hw_mdp *mdptop = NULL;
  3465. sde_enc->dynamic_hdr_updated = false;
  3466. if (sde_enc->cur_master) {
  3467. mdptop = sde_enc->cur_master->hw_mdptop;
  3468. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3469. sde_enc->cur_master->connector);
  3470. }
  3471. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3472. return;
  3473. if (mdptop->ops.set_hdr_plus_metadata) {
  3474. sde_enc->dynamic_hdr_updated = true;
  3475. mdptop->ops.set_hdr_plus_metadata(
  3476. mdptop, dhdr_meta->dynamic_hdr_payload,
  3477. dhdr_meta->dynamic_hdr_payload_size,
  3478. sde_enc->cur_master->intf_idx == INTF_0 ?
  3479. 0 : 1);
  3480. }
  3481. }
  3482. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3483. {
  3484. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3485. struct sde_encoder_phys *phys;
  3486. int i;
  3487. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3488. phys = sde_enc->phys_encs[i];
  3489. if (phys && phys->ops.hw_reset)
  3490. phys->ops.hw_reset(phys);
  3491. }
  3492. }
  3493. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3494. struct sde_encoder_kickoff_params *params)
  3495. {
  3496. struct sde_encoder_virt *sde_enc;
  3497. struct sde_encoder_phys *phys;
  3498. struct sde_kms *sde_kms = NULL;
  3499. struct sde_crtc *sde_crtc;
  3500. bool needs_hw_reset = false, is_cmd_mode;
  3501. int i, rc, ret = 0;
  3502. struct msm_display_info *disp_info;
  3503. if (!drm_enc || !params || !drm_enc->dev ||
  3504. !drm_enc->dev->dev_private) {
  3505. SDE_ERROR("invalid args\n");
  3506. return -EINVAL;
  3507. }
  3508. sde_enc = to_sde_encoder_virt(drm_enc);
  3509. sde_kms = sde_encoder_get_kms(drm_enc);
  3510. if (!sde_kms)
  3511. return -EINVAL;
  3512. disp_info = &sde_enc->disp_info;
  3513. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3514. SDE_DEBUG_ENC(sde_enc, "\n");
  3515. SDE_EVT32(DRMID(drm_enc));
  3516. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3517. MSM_DISPLAY_CMD_MODE);
  3518. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3519. && is_cmd_mode)
  3520. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3521. sde_enc->cur_master->connector->state,
  3522. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3523. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3524. /* prepare for next kickoff, may include waiting on previous kickoff */
  3525. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3526. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3527. phys = sde_enc->phys_encs[i];
  3528. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3529. params->recovery_events_enabled =
  3530. sde_enc->recovery_events_enabled;
  3531. if (phys) {
  3532. if (phys->ops.prepare_for_kickoff) {
  3533. rc = phys->ops.prepare_for_kickoff(
  3534. phys, params);
  3535. if (rc)
  3536. ret = rc;
  3537. }
  3538. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3539. needs_hw_reset = true;
  3540. _sde_encoder_setup_dither(phys);
  3541. if (sde_enc->cur_master &&
  3542. sde_connector_is_qsync_updated(
  3543. sde_enc->cur_master->connector))
  3544. _helper_flush_qsync(phys);
  3545. }
  3546. }
  3547. if (is_cmd_mode && sde_enc->cur_master &&
  3548. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3549. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3550. _sde_encoder_update_rsc_client(drm_enc, true);
  3551. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3552. if (rc) {
  3553. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3554. ret = rc;
  3555. goto end;
  3556. }
  3557. /* if any phys needs reset, reset all phys, in-order */
  3558. if (needs_hw_reset)
  3559. sde_encoder_needs_hw_reset(drm_enc);
  3560. _sde_encoder_update_master(drm_enc, params);
  3561. _sde_encoder_update_roi(drm_enc);
  3562. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3563. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3564. if (rc) {
  3565. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3566. sde_enc->cur_master->connector->base.id,
  3567. rc);
  3568. ret = rc;
  3569. }
  3570. }
  3571. if (sde_enc->cur_master &&
  3572. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3573. !sde_enc->cur_master->cont_splash_enabled)) {
  3574. rc = sde_encoder_dce_setup(sde_enc, params);
  3575. if (rc) {
  3576. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3577. ret = rc;
  3578. }
  3579. }
  3580. sde_encoder_dce_flush(sde_enc);
  3581. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3582. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3583. sde_enc->cur_master, sde_kms->qdss_enabled);
  3584. end:
  3585. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3586. return ret;
  3587. }
  3588. /**
  3589. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3590. * with the specified encoder, and unstage all pipes from it
  3591. * @encoder: encoder pointer
  3592. * Returns: 0 on success
  3593. */
  3594. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3595. {
  3596. struct sde_encoder_virt *sde_enc;
  3597. struct sde_encoder_phys *phys;
  3598. unsigned int i;
  3599. int rc = 0;
  3600. if (!drm_enc) {
  3601. SDE_ERROR("invalid encoder\n");
  3602. return -EINVAL;
  3603. }
  3604. sde_enc = to_sde_encoder_virt(drm_enc);
  3605. SDE_ATRACE_BEGIN("encoder_release_lm");
  3606. SDE_DEBUG_ENC(sde_enc, "\n");
  3607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3608. phys = sde_enc->phys_encs[i];
  3609. if (!phys)
  3610. continue;
  3611. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3612. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3613. if (rc)
  3614. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3615. }
  3616. SDE_ATRACE_END("encoder_release_lm");
  3617. return rc;
  3618. }
  3619. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3620. bool config_changed)
  3621. {
  3622. struct sde_encoder_virt *sde_enc;
  3623. struct sde_encoder_phys *phys;
  3624. unsigned int i;
  3625. if (!drm_enc) {
  3626. SDE_ERROR("invalid encoder\n");
  3627. return;
  3628. }
  3629. SDE_ATRACE_BEGIN("encoder_kickoff");
  3630. sde_enc = to_sde_encoder_virt(drm_enc);
  3631. SDE_DEBUG_ENC(sde_enc, "\n");
  3632. /* create a 'no pipes' commit to release buffers on errors */
  3633. if (is_error)
  3634. _sde_encoder_reset_ctl_hw(drm_enc);
  3635. if (sde_enc->delay_kickoff) {
  3636. u32 loop_count = 20;
  3637. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3638. for (i = 0; i < loop_count; i++) {
  3639. usleep_range(sleep, sleep * 2);
  3640. if (!sde_enc->delay_kickoff)
  3641. break;
  3642. }
  3643. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3644. }
  3645. /* All phys encs are ready to go, trigger the kickoff */
  3646. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3647. /* allow phys encs to handle any post-kickoff business */
  3648. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3649. phys = sde_enc->phys_encs[i];
  3650. if (phys && phys->ops.handle_post_kickoff)
  3651. phys->ops.handle_post_kickoff(phys);
  3652. }
  3653. if (sde_enc->autorefresh_solver_disable &&
  3654. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3655. _sde_encoder_update_rsc_client(drm_enc, true);
  3656. SDE_ATRACE_END("encoder_kickoff");
  3657. }
  3658. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3659. struct sde_hw_pp_vsync_info *info)
  3660. {
  3661. struct sde_encoder_virt *sde_enc;
  3662. struct sde_encoder_phys *phys;
  3663. int i, ret;
  3664. if (!drm_enc || !info)
  3665. return;
  3666. sde_enc = to_sde_encoder_virt(drm_enc);
  3667. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3668. phys = sde_enc->phys_encs[i];
  3669. if (phys && phys->hw_intf && phys->hw_pp
  3670. && phys->hw_intf->ops.get_vsync_info) {
  3671. ret = phys->hw_intf->ops.get_vsync_info(
  3672. phys->hw_intf, &info[i]);
  3673. if (!ret) {
  3674. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3675. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3676. }
  3677. }
  3678. }
  3679. }
  3680. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3681. u32 *transfer_time_us)
  3682. {
  3683. struct sde_encoder_virt *sde_enc;
  3684. struct msm_mode_info *info;
  3685. if (!drm_enc || !transfer_time_us) {
  3686. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3687. !transfer_time_us);
  3688. return;
  3689. }
  3690. sde_enc = to_sde_encoder_virt(drm_enc);
  3691. info = &sde_enc->mode_info;
  3692. *transfer_time_us = info->mdp_transfer_time_us;
  3693. }
  3694. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3695. {
  3696. struct sde_encoder_virt *sde_enc;
  3697. struct sde_encoder_phys *master;
  3698. bool is_vid_mode;
  3699. if (!drm_enc)
  3700. return -EINVAL;
  3701. sde_enc = to_sde_encoder_virt(drm_enc);
  3702. master = sde_enc->cur_master;
  3703. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3704. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3705. return -ENODATA;
  3706. if (!master->hw_intf->ops.get_avr_status)
  3707. return -EOPNOTSUPP;
  3708. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3709. }
  3710. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3711. struct drm_framebuffer *fb)
  3712. {
  3713. struct drm_encoder *drm_enc;
  3714. struct sde_hw_mixer_cfg mixer;
  3715. struct sde_rm_hw_iter lm_iter;
  3716. bool lm_valid = false;
  3717. if (!phys_enc || !phys_enc->parent) {
  3718. SDE_ERROR("invalid encoder\n");
  3719. return -EINVAL;
  3720. }
  3721. drm_enc = phys_enc->parent;
  3722. memset(&mixer, 0, sizeof(mixer));
  3723. /* reset associated CTL/LMs */
  3724. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3725. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3726. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3727. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3728. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3729. if (!hw_lm)
  3730. continue;
  3731. /* need to flush LM to remove it */
  3732. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3733. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3734. phys_enc->hw_ctl,
  3735. hw_lm->idx, 1);
  3736. if (fb) {
  3737. /* assume a single LM if targeting a frame buffer */
  3738. if (lm_valid)
  3739. continue;
  3740. mixer.out_height = fb->height;
  3741. mixer.out_width = fb->width;
  3742. if (hw_lm->ops.setup_mixer_out)
  3743. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3744. }
  3745. lm_valid = true;
  3746. /* only enable border color on LM */
  3747. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3748. phys_enc->hw_ctl->ops.setup_blendstage(
  3749. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3750. }
  3751. if (!lm_valid) {
  3752. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3753. return -EFAULT;
  3754. }
  3755. return 0;
  3756. }
  3757. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3758. {
  3759. struct sde_encoder_virt *sde_enc;
  3760. struct sde_encoder_phys *phys;
  3761. int i, rc = 0, ret = 0;
  3762. struct sde_hw_ctl *ctl;
  3763. if (!drm_enc) {
  3764. SDE_ERROR("invalid encoder\n");
  3765. return -EINVAL;
  3766. }
  3767. sde_enc = to_sde_encoder_virt(drm_enc);
  3768. /* update the qsync parameters for the current frame */
  3769. if (sde_enc->cur_master)
  3770. sde_connector_set_qsync_params(
  3771. sde_enc->cur_master->connector);
  3772. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3773. phys = sde_enc->phys_encs[i];
  3774. if (phys && phys->ops.prepare_commit)
  3775. phys->ops.prepare_commit(phys);
  3776. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3777. ret = -ETIMEDOUT;
  3778. if (phys && phys->hw_ctl) {
  3779. ctl = phys->hw_ctl;
  3780. /*
  3781. * avoid clearing the pending flush during the first
  3782. * frame update after idle power collpase as the
  3783. * restore path would have updated the pending flush
  3784. */
  3785. if (!sde_enc->idle_pc_restore &&
  3786. ctl->ops.clear_pending_flush)
  3787. ctl->ops.clear_pending_flush(ctl);
  3788. }
  3789. }
  3790. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3791. rc = sde_connector_prepare_commit(
  3792. sde_enc->cur_master->connector);
  3793. if (rc)
  3794. SDE_ERROR_ENC(sde_enc,
  3795. "prepare commit failed conn %d rc %d\n",
  3796. sde_enc->cur_master->connector->base.id,
  3797. rc);
  3798. }
  3799. return ret;
  3800. }
  3801. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3802. bool enable, u32 frame_count)
  3803. {
  3804. if (!phys_enc)
  3805. return;
  3806. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3807. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3808. enable, frame_count);
  3809. }
  3810. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3811. bool nonblock, u32 *misr_value)
  3812. {
  3813. if (!phys_enc)
  3814. return -EINVAL;
  3815. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3816. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3817. nonblock, misr_value) : -ENOTSUPP;
  3818. }
  3819. #ifdef CONFIG_DEBUG_FS
  3820. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3821. {
  3822. struct sde_encoder_virt *sde_enc;
  3823. int i;
  3824. if (!s || !s->private)
  3825. return -EINVAL;
  3826. sde_enc = s->private;
  3827. mutex_lock(&sde_enc->enc_lock);
  3828. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3829. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3830. if (!phys)
  3831. continue;
  3832. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3833. phys->intf_idx - INTF_0,
  3834. atomic_read(&phys->vsync_cnt),
  3835. atomic_read(&phys->underrun_cnt));
  3836. switch (phys->intf_mode) {
  3837. case INTF_MODE_VIDEO:
  3838. seq_puts(s, "mode: video\n");
  3839. break;
  3840. case INTF_MODE_CMD:
  3841. seq_puts(s, "mode: command\n");
  3842. break;
  3843. case INTF_MODE_WB_BLOCK:
  3844. seq_puts(s, "mode: wb block\n");
  3845. break;
  3846. case INTF_MODE_WB_LINE:
  3847. seq_puts(s, "mode: wb line\n");
  3848. break;
  3849. default:
  3850. seq_puts(s, "mode: ???\n");
  3851. break;
  3852. }
  3853. }
  3854. mutex_unlock(&sde_enc->enc_lock);
  3855. return 0;
  3856. }
  3857. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3858. struct file *file)
  3859. {
  3860. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3861. }
  3862. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3863. const char __user *user_buf, size_t count, loff_t *ppos)
  3864. {
  3865. struct sde_encoder_virt *sde_enc;
  3866. char buf[MISR_BUFF_SIZE + 1];
  3867. size_t buff_copy;
  3868. u32 frame_count, enable;
  3869. struct sde_kms *sde_kms = NULL;
  3870. struct drm_encoder *drm_enc;
  3871. if (!file || !file->private_data)
  3872. return -EINVAL;
  3873. sde_enc = file->private_data;
  3874. if (!sde_enc)
  3875. return -EINVAL;
  3876. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3877. if (!sde_kms)
  3878. return -EINVAL;
  3879. drm_enc = &sde_enc->base;
  3880. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3881. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3882. return -ENOTSUPP;
  3883. }
  3884. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3885. if (copy_from_user(buf, user_buf, buff_copy))
  3886. return -EINVAL;
  3887. buf[buff_copy] = 0; /* end of string */
  3888. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3889. return -EINVAL;
  3890. sde_enc->misr_enable = enable;
  3891. sde_enc->misr_reconfigure = true;
  3892. sde_enc->misr_frame_count = frame_count;
  3893. return count;
  3894. }
  3895. static ssize_t _sde_encoder_misr_read(struct file *file,
  3896. char __user *user_buff, size_t count, loff_t *ppos)
  3897. {
  3898. struct sde_encoder_virt *sde_enc;
  3899. struct sde_kms *sde_kms = NULL;
  3900. struct drm_encoder *drm_enc;
  3901. struct sde_vm_ops *vm_ops;
  3902. int i = 0, len = 0;
  3903. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3904. int rc;
  3905. if (*ppos)
  3906. return 0;
  3907. if (!file || !file->private_data)
  3908. return -EINVAL;
  3909. sde_enc = file->private_data;
  3910. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3911. if (!sde_kms)
  3912. return -EINVAL;
  3913. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3914. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3915. return -ENOTSUPP;
  3916. }
  3917. drm_enc = &sde_enc->base;
  3918. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3919. if (rc < 0)
  3920. return rc;
  3921. vm_ops = sde_vm_get_ops(sde_kms);
  3922. sde_vm_lock(sde_kms);
  3923. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3924. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3925. rc = -EOPNOTSUPP;
  3926. goto end;
  3927. }
  3928. if (!sde_enc->misr_enable) {
  3929. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3930. "disabled\n");
  3931. goto buff_check;
  3932. }
  3933. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3934. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3935. u32 misr_value = 0;
  3936. if (!phys || !phys->ops.collect_misr) {
  3937. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3938. "invalid\n");
  3939. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3940. continue;
  3941. }
  3942. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3943. if (rc) {
  3944. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3945. "invalid\n");
  3946. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3947. rc);
  3948. continue;
  3949. } else {
  3950. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3951. "Intf idx:%d\n",
  3952. phys->intf_idx - INTF_0);
  3953. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3954. "0x%x\n", misr_value);
  3955. }
  3956. }
  3957. buff_check:
  3958. if (count <= len) {
  3959. len = 0;
  3960. goto end;
  3961. }
  3962. if (copy_to_user(user_buff, buf, len)) {
  3963. len = -EFAULT;
  3964. goto end;
  3965. }
  3966. *ppos += len; /* increase offset */
  3967. end:
  3968. sde_vm_unlock(sde_kms);
  3969. pm_runtime_put_sync(drm_enc->dev->dev);
  3970. return len;
  3971. }
  3972. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3973. {
  3974. struct sde_encoder_virt *sde_enc;
  3975. struct sde_kms *sde_kms;
  3976. int i;
  3977. static const struct file_operations debugfs_status_fops = {
  3978. .open = _sde_encoder_debugfs_status_open,
  3979. .read = seq_read,
  3980. .llseek = seq_lseek,
  3981. .release = single_release,
  3982. };
  3983. static const struct file_operations debugfs_misr_fops = {
  3984. .open = simple_open,
  3985. .read = _sde_encoder_misr_read,
  3986. .write = _sde_encoder_misr_setup,
  3987. };
  3988. char name[SDE_NAME_SIZE];
  3989. if (!drm_enc) {
  3990. SDE_ERROR("invalid encoder\n");
  3991. return -EINVAL;
  3992. }
  3993. sde_enc = to_sde_encoder_virt(drm_enc);
  3994. sde_kms = sde_encoder_get_kms(drm_enc);
  3995. if (!sde_kms) {
  3996. SDE_ERROR("invalid sde_kms\n");
  3997. return -EINVAL;
  3998. }
  3999. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4000. /* create overall sub-directory for the encoder */
  4001. sde_enc->debugfs_root = debugfs_create_dir(name,
  4002. drm_enc->dev->primary->debugfs_root);
  4003. if (!sde_enc->debugfs_root)
  4004. return -ENOMEM;
  4005. /* don't error check these */
  4006. debugfs_create_file("status", 0400,
  4007. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4008. debugfs_create_file("misr_data", 0600,
  4009. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4010. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4011. &sde_enc->idle_pc_enabled);
  4012. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4013. &sde_enc->frame_trigger_mode);
  4014. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4015. if (sde_enc->phys_encs[i] &&
  4016. sde_enc->phys_encs[i]->ops.late_register)
  4017. sde_enc->phys_encs[i]->ops.late_register(
  4018. sde_enc->phys_encs[i],
  4019. sde_enc->debugfs_root);
  4020. return 0;
  4021. }
  4022. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4023. {
  4024. struct sde_encoder_virt *sde_enc;
  4025. if (!drm_enc)
  4026. return;
  4027. sde_enc = to_sde_encoder_virt(drm_enc);
  4028. debugfs_remove_recursive(sde_enc->debugfs_root);
  4029. }
  4030. #else
  4031. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4032. {
  4033. return 0;
  4034. }
  4035. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4036. {
  4037. }
  4038. #endif
  4039. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4040. {
  4041. return _sde_encoder_init_debugfs(encoder);
  4042. }
  4043. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4044. {
  4045. _sde_encoder_destroy_debugfs(encoder);
  4046. }
  4047. static int sde_encoder_virt_add_phys_encs(
  4048. struct msm_display_info *disp_info,
  4049. struct sde_encoder_virt *sde_enc,
  4050. struct sde_enc_phys_init_params *params)
  4051. {
  4052. struct sde_encoder_phys *enc = NULL;
  4053. u32 display_caps = disp_info->capabilities;
  4054. SDE_DEBUG_ENC(sde_enc, "\n");
  4055. /*
  4056. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4057. * in this function, check up-front.
  4058. */
  4059. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4060. ARRAY_SIZE(sde_enc->phys_encs)) {
  4061. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4062. sde_enc->num_phys_encs);
  4063. return -EINVAL;
  4064. }
  4065. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4066. enc = sde_encoder_phys_vid_init(params);
  4067. if (IS_ERR_OR_NULL(enc)) {
  4068. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4069. PTR_ERR(enc));
  4070. return !enc ? -EINVAL : PTR_ERR(enc);
  4071. }
  4072. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4073. }
  4074. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4075. enc = sde_encoder_phys_cmd_init(params);
  4076. if (IS_ERR_OR_NULL(enc)) {
  4077. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4078. PTR_ERR(enc));
  4079. return !enc ? -EINVAL : PTR_ERR(enc);
  4080. }
  4081. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4082. }
  4083. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4084. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4085. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4086. else
  4087. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4088. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4089. ++sde_enc->num_phys_encs;
  4090. return 0;
  4091. }
  4092. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4093. struct sde_enc_phys_init_params *params)
  4094. {
  4095. struct sde_encoder_phys *enc = NULL;
  4096. if (!sde_enc) {
  4097. SDE_ERROR("invalid encoder\n");
  4098. return -EINVAL;
  4099. }
  4100. SDE_DEBUG_ENC(sde_enc, "\n");
  4101. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4102. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4103. sde_enc->num_phys_encs);
  4104. return -EINVAL;
  4105. }
  4106. enc = sde_encoder_phys_wb_init(params);
  4107. if (IS_ERR_OR_NULL(enc)) {
  4108. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4109. PTR_ERR(enc));
  4110. return !enc ? -EINVAL : PTR_ERR(enc);
  4111. }
  4112. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4113. ++sde_enc->num_phys_encs;
  4114. return 0;
  4115. }
  4116. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4117. struct sde_kms *sde_kms,
  4118. struct msm_display_info *disp_info,
  4119. int *drm_enc_mode)
  4120. {
  4121. int ret = 0;
  4122. int i = 0;
  4123. enum sde_intf_type intf_type;
  4124. struct sde_encoder_virt_ops parent_ops = {
  4125. sde_encoder_vblank_callback,
  4126. sde_encoder_underrun_callback,
  4127. sde_encoder_frame_done_callback,
  4128. _sde_encoder_get_qsync_fps_callback,
  4129. };
  4130. struct sde_enc_phys_init_params phys_params;
  4131. if (!sde_enc || !sde_kms) {
  4132. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4133. !sde_enc, !sde_kms);
  4134. return -EINVAL;
  4135. }
  4136. memset(&phys_params, 0, sizeof(phys_params));
  4137. phys_params.sde_kms = sde_kms;
  4138. phys_params.parent = &sde_enc->base;
  4139. phys_params.parent_ops = parent_ops;
  4140. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4141. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4142. SDE_DEBUG("\n");
  4143. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4144. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4145. intf_type = INTF_DSI;
  4146. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4147. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4148. intf_type = INTF_HDMI;
  4149. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4150. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4151. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4152. else
  4153. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4154. intf_type = INTF_DP;
  4155. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4156. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4157. intf_type = INTF_WB;
  4158. } else {
  4159. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4160. return -EINVAL;
  4161. }
  4162. WARN_ON(disp_info->num_of_h_tiles < 1);
  4163. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4164. sde_enc->te_source = disp_info->te_source;
  4165. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4166. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4167. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4168. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4169. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4170. mutex_lock(&sde_enc->enc_lock);
  4171. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4172. /*
  4173. * Left-most tile is at index 0, content is controller id
  4174. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4175. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4176. */
  4177. u32 controller_id = disp_info->h_tile_instance[i];
  4178. if (disp_info->num_of_h_tiles > 1) {
  4179. if (i == 0)
  4180. phys_params.split_role = ENC_ROLE_MASTER;
  4181. else
  4182. phys_params.split_role = ENC_ROLE_SLAVE;
  4183. } else {
  4184. phys_params.split_role = ENC_ROLE_SOLO;
  4185. }
  4186. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4187. i, controller_id, phys_params.split_role);
  4188. if (intf_type == INTF_WB) {
  4189. phys_params.intf_idx = INTF_MAX;
  4190. phys_params.wb_idx = sde_encoder_get_wb(
  4191. sde_kms->catalog,
  4192. intf_type, controller_id);
  4193. if (phys_params.wb_idx == WB_MAX) {
  4194. SDE_ERROR_ENC(sde_enc,
  4195. "could not get wb: type %d, id %d\n",
  4196. intf_type, controller_id);
  4197. ret = -EINVAL;
  4198. }
  4199. } else {
  4200. phys_params.wb_idx = WB_MAX;
  4201. phys_params.intf_idx = sde_encoder_get_intf(
  4202. sde_kms->catalog, intf_type,
  4203. controller_id);
  4204. if (phys_params.intf_idx == INTF_MAX) {
  4205. SDE_ERROR_ENC(sde_enc,
  4206. "could not get wb: type %d, id %d\n",
  4207. intf_type, controller_id);
  4208. ret = -EINVAL;
  4209. }
  4210. }
  4211. if (!ret) {
  4212. if (intf_type == INTF_WB)
  4213. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4214. &phys_params);
  4215. else
  4216. ret = sde_encoder_virt_add_phys_encs(
  4217. disp_info,
  4218. sde_enc,
  4219. &phys_params);
  4220. if (ret)
  4221. SDE_ERROR_ENC(sde_enc,
  4222. "failed to add phys encs\n");
  4223. }
  4224. }
  4225. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4226. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4227. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4228. if (vid_phys) {
  4229. atomic_set(&vid_phys->vsync_cnt, 0);
  4230. atomic_set(&vid_phys->underrun_cnt, 0);
  4231. }
  4232. if (cmd_phys) {
  4233. atomic_set(&cmd_phys->vsync_cnt, 0);
  4234. atomic_set(&cmd_phys->underrun_cnt, 0);
  4235. }
  4236. }
  4237. mutex_unlock(&sde_enc->enc_lock);
  4238. return ret;
  4239. }
  4240. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4241. .mode_set = sde_encoder_virt_mode_set,
  4242. .disable = sde_encoder_virt_disable,
  4243. .enable = sde_encoder_virt_enable,
  4244. .atomic_check = sde_encoder_virt_atomic_check,
  4245. };
  4246. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4247. .destroy = sde_encoder_destroy,
  4248. .late_register = sde_encoder_late_register,
  4249. .early_unregister = sde_encoder_early_unregister,
  4250. };
  4251. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4252. {
  4253. struct msm_drm_private *priv = dev->dev_private;
  4254. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4255. struct drm_encoder *drm_enc = NULL;
  4256. struct sde_encoder_virt *sde_enc = NULL;
  4257. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4258. char name[SDE_NAME_SIZE];
  4259. int ret = 0, i, intf_index = INTF_MAX;
  4260. struct sde_encoder_phys *phys = NULL;
  4261. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4262. if (!sde_enc) {
  4263. ret = -ENOMEM;
  4264. goto fail;
  4265. }
  4266. mutex_init(&sde_enc->enc_lock);
  4267. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4268. &drm_enc_mode);
  4269. if (ret)
  4270. goto fail;
  4271. sde_enc->cur_master = NULL;
  4272. spin_lock_init(&sde_enc->enc_spinlock);
  4273. mutex_init(&sde_enc->vblank_ctl_lock);
  4274. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4275. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4276. drm_enc = &sde_enc->base;
  4277. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4278. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4279. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4280. phys = sde_enc->phys_encs[i];
  4281. if (!phys)
  4282. continue;
  4283. if (phys->ops.is_master && phys->ops.is_master(phys))
  4284. intf_index = phys->intf_idx - INTF_0;
  4285. }
  4286. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4287. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4288. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4289. SDE_RSC_PRIMARY_DISP_CLIENT :
  4290. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4291. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4292. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4293. PTR_ERR(sde_enc->rsc_client));
  4294. sde_enc->rsc_client = NULL;
  4295. }
  4296. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4297. sde_enc->input_event_enabled) {
  4298. ret = _sde_encoder_input_handler(sde_enc);
  4299. if (ret)
  4300. SDE_ERROR(
  4301. "input handler registration failed, rc = %d\n", ret);
  4302. }
  4303. mutex_init(&sde_enc->rc_lock);
  4304. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4305. sde_encoder_off_work);
  4306. sde_enc->vblank_enabled = false;
  4307. sde_enc->qdss_status = false;
  4308. kthread_init_work(&sde_enc->input_event_work,
  4309. sde_encoder_input_event_work_handler);
  4310. kthread_init_work(&sde_enc->early_wakeup_work,
  4311. sde_encoder_early_wakeup_work_handler);
  4312. kthread_init_work(&sde_enc->esd_trigger_work,
  4313. sde_encoder_esd_trigger_work_handler);
  4314. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4315. SDE_DEBUG_ENC(sde_enc, "created\n");
  4316. return drm_enc;
  4317. fail:
  4318. SDE_ERROR("failed to create encoder\n");
  4319. if (drm_enc)
  4320. sde_encoder_destroy(drm_enc);
  4321. return ERR_PTR(ret);
  4322. }
  4323. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4324. enum msm_event_wait event)
  4325. {
  4326. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4327. struct sde_encoder_virt *sde_enc = NULL;
  4328. int i, ret = 0;
  4329. char atrace_buf[32];
  4330. if (!drm_enc) {
  4331. SDE_ERROR("invalid encoder\n");
  4332. return -EINVAL;
  4333. }
  4334. sde_enc = to_sde_encoder_virt(drm_enc);
  4335. SDE_DEBUG_ENC(sde_enc, "\n");
  4336. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4337. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4338. switch (event) {
  4339. case MSM_ENC_COMMIT_DONE:
  4340. fn_wait = phys->ops.wait_for_commit_done;
  4341. break;
  4342. case MSM_ENC_TX_COMPLETE:
  4343. fn_wait = phys->ops.wait_for_tx_complete;
  4344. break;
  4345. case MSM_ENC_VBLANK:
  4346. fn_wait = phys->ops.wait_for_vblank;
  4347. break;
  4348. case MSM_ENC_ACTIVE_REGION:
  4349. fn_wait = phys->ops.wait_for_active;
  4350. break;
  4351. default:
  4352. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4353. event);
  4354. return -EINVAL;
  4355. }
  4356. if (phys && fn_wait) {
  4357. snprintf(atrace_buf, sizeof(atrace_buf),
  4358. "wait_completion_event_%d", event);
  4359. SDE_ATRACE_BEGIN(atrace_buf);
  4360. ret = fn_wait(phys);
  4361. SDE_ATRACE_END(atrace_buf);
  4362. if (ret)
  4363. return ret;
  4364. }
  4365. }
  4366. return ret;
  4367. }
  4368. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4369. u64 *l_bound, u64 *u_bound)
  4370. {
  4371. struct sde_encoder_virt *sde_enc;
  4372. u64 jitter_ns, frametime_ns;
  4373. struct msm_mode_info *info;
  4374. if (!drm_enc) {
  4375. SDE_ERROR("invalid encoder\n");
  4376. return;
  4377. }
  4378. sde_enc = to_sde_encoder_virt(drm_enc);
  4379. info = &sde_enc->mode_info;
  4380. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4381. jitter_ns = info->jitter_numer * frametime_ns;
  4382. do_div(jitter_ns, info->jitter_denom * 100);
  4383. *l_bound = frametime_ns - jitter_ns;
  4384. *u_bound = frametime_ns + jitter_ns;
  4385. }
  4386. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4387. {
  4388. struct sde_encoder_virt *sde_enc;
  4389. if (!drm_enc) {
  4390. SDE_ERROR("invalid encoder\n");
  4391. return 0;
  4392. }
  4393. sde_enc = to_sde_encoder_virt(drm_enc);
  4394. return sde_enc->mode_info.frame_rate;
  4395. }
  4396. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4397. {
  4398. struct sde_encoder_virt *sde_enc = NULL;
  4399. int i;
  4400. if (!encoder) {
  4401. SDE_ERROR("invalid encoder\n");
  4402. return INTF_MODE_NONE;
  4403. }
  4404. sde_enc = to_sde_encoder_virt(encoder);
  4405. if (sde_enc->cur_master)
  4406. return sde_enc->cur_master->intf_mode;
  4407. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4408. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4409. if (phys)
  4410. return phys->intf_mode;
  4411. }
  4412. return INTF_MODE_NONE;
  4413. }
  4414. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4415. {
  4416. struct sde_encoder_virt *sde_enc = NULL;
  4417. struct sde_encoder_phys *phys;
  4418. if (!encoder) {
  4419. SDE_ERROR("invalid encoder\n");
  4420. return 0;
  4421. }
  4422. sde_enc = to_sde_encoder_virt(encoder);
  4423. phys = sde_enc->cur_master;
  4424. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4425. }
  4426. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4427. ktime_t *tvblank)
  4428. {
  4429. struct sde_encoder_virt *sde_enc = NULL;
  4430. struct sde_encoder_phys *phys;
  4431. if (!encoder) {
  4432. SDE_ERROR("invalid encoder\n");
  4433. return false;
  4434. }
  4435. sde_enc = to_sde_encoder_virt(encoder);
  4436. phys = sde_enc->cur_master;
  4437. if (!phys)
  4438. return false;
  4439. *tvblank = phys->last_vsync_timestamp;
  4440. return *tvblank ? true : false;
  4441. }
  4442. static void _sde_encoder_cache_hw_res_cont_splash(
  4443. struct drm_encoder *encoder,
  4444. struct sde_kms *sde_kms)
  4445. {
  4446. int i, idx;
  4447. struct sde_encoder_virt *sde_enc;
  4448. struct sde_encoder_phys *phys_enc;
  4449. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4450. sde_enc = to_sde_encoder_virt(encoder);
  4451. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4452. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4453. sde_enc->hw_pp[i] = NULL;
  4454. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4455. break;
  4456. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4457. }
  4458. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4459. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4460. sde_enc->hw_dsc[i] = NULL;
  4461. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4462. break;
  4463. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4464. }
  4465. /*
  4466. * If we have multiple phys encoders with one controller, make
  4467. * sure to populate the controller pointer in both phys encoders.
  4468. */
  4469. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4470. phys_enc = sde_enc->phys_encs[idx];
  4471. phys_enc->hw_ctl = NULL;
  4472. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4473. SDE_HW_BLK_CTL);
  4474. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4475. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4476. phys_enc->hw_ctl =
  4477. (struct sde_hw_ctl *) ctl_iter.hw;
  4478. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4479. phys_enc->intf_idx, phys_enc->hw_ctl);
  4480. }
  4481. }
  4482. }
  4483. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4484. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4485. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4486. phys->hw_intf = NULL;
  4487. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4488. break;
  4489. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4490. }
  4491. }
  4492. /**
  4493. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4494. * device bootup when cont_splash is enabled
  4495. * @drm_enc: Pointer to drm encoder structure
  4496. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4497. * @enable: boolean indicates enable or displae state of splash
  4498. * @Return: true if successful in updating the encoder structure
  4499. */
  4500. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4501. struct sde_splash_display *splash_display, bool enable)
  4502. {
  4503. struct sde_encoder_virt *sde_enc;
  4504. struct msm_drm_private *priv;
  4505. struct sde_kms *sde_kms;
  4506. struct drm_connector *conn = NULL;
  4507. struct sde_connector *sde_conn = NULL;
  4508. struct sde_connector_state *sde_conn_state = NULL;
  4509. struct drm_display_mode *drm_mode = NULL;
  4510. struct sde_encoder_phys *phys_enc;
  4511. struct drm_bridge *bridge;
  4512. int ret = 0, i;
  4513. struct msm_sub_mode sub_mode;
  4514. if (!encoder) {
  4515. SDE_ERROR("invalid drm enc\n");
  4516. return -EINVAL;
  4517. }
  4518. sde_enc = to_sde_encoder_virt(encoder);
  4519. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4520. if (!sde_kms) {
  4521. SDE_ERROR("invalid sde_kms\n");
  4522. return -EINVAL;
  4523. }
  4524. priv = encoder->dev->dev_private;
  4525. if (!priv->num_connectors) {
  4526. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4527. return -EINVAL;
  4528. }
  4529. SDE_DEBUG_ENC(sde_enc,
  4530. "num of connectors: %d\n", priv->num_connectors);
  4531. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4532. if (!enable) {
  4533. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4534. phys_enc = sde_enc->phys_encs[i];
  4535. if (phys_enc)
  4536. phys_enc->cont_splash_enabled = false;
  4537. }
  4538. return ret;
  4539. }
  4540. if (!splash_display) {
  4541. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4542. return -EINVAL;
  4543. }
  4544. for (i = 0; i < priv->num_connectors; i++) {
  4545. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4546. priv->connectors[i]->base.id);
  4547. sde_conn = to_sde_connector(priv->connectors[i]);
  4548. if (!sde_conn->encoder) {
  4549. SDE_DEBUG_ENC(sde_enc,
  4550. "encoder not attached to connector\n");
  4551. continue;
  4552. }
  4553. if (sde_conn->encoder->base.id
  4554. == encoder->base.id) {
  4555. conn = (priv->connectors[i]);
  4556. break;
  4557. }
  4558. }
  4559. if (!conn || !conn->state) {
  4560. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4561. return -EINVAL;
  4562. }
  4563. sde_conn_state = to_sde_connector_state(conn->state);
  4564. if (!sde_conn->ops.get_mode_info) {
  4565. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4566. return -EINVAL;
  4567. }
  4568. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4569. MSM_DISPLAY_DSC_MODE_DISABLED;
  4570. drm_mode = &encoder->crtc->state->adjusted_mode;
  4571. ret = sde_connector_get_mode_info(&sde_conn->base,
  4572. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4573. if (ret) {
  4574. SDE_ERROR_ENC(sde_enc,
  4575. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4576. return ret;
  4577. }
  4578. if (sde_conn->encoder) {
  4579. conn->state->best_encoder = sde_conn->encoder;
  4580. SDE_DEBUG_ENC(sde_enc,
  4581. "configured cstate->best_encoder to ID = %d\n",
  4582. conn->state->best_encoder->base.id);
  4583. } else {
  4584. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4585. conn->base.id);
  4586. }
  4587. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4588. conn->state, false);
  4589. if (ret) {
  4590. SDE_ERROR_ENC(sde_enc,
  4591. "failed to reserve hw resources, %d\n", ret);
  4592. return ret;
  4593. }
  4594. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4595. sde_connector_get_topology_name(conn));
  4596. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4597. drm_mode->hdisplay, drm_mode->vdisplay);
  4598. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4599. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4600. if (bridge) {
  4601. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4602. /*
  4603. * For cont-splash use case, we update the mode
  4604. * configurations manually. This will skip the
  4605. * usually mode set call when actual frame is
  4606. * pushed from framework. The bridge needs to
  4607. * be updated with the current drm mode by
  4608. * calling the bridge mode set ops.
  4609. */
  4610. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4611. } else {
  4612. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4613. }
  4614. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4615. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4616. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4617. if (!phys) {
  4618. SDE_ERROR_ENC(sde_enc,
  4619. "phys encoders not initialized\n");
  4620. return -EINVAL;
  4621. }
  4622. /* update connector for master and slave phys encoders */
  4623. phys->connector = conn;
  4624. phys->cont_splash_enabled = true;
  4625. phys->hw_pp = sde_enc->hw_pp[i];
  4626. if (phys->ops.cont_splash_mode_set)
  4627. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4628. if (phys->ops.is_master && phys->ops.is_master(phys))
  4629. sde_enc->cur_master = phys;
  4630. }
  4631. return ret;
  4632. }
  4633. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4634. bool skip_pre_kickoff)
  4635. {
  4636. struct msm_drm_thread *event_thread = NULL;
  4637. struct msm_drm_private *priv = NULL;
  4638. struct sde_encoder_virt *sde_enc = NULL;
  4639. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4640. SDE_ERROR("invalid parameters\n");
  4641. return -EINVAL;
  4642. }
  4643. priv = enc->dev->dev_private;
  4644. sde_enc = to_sde_encoder_virt(enc);
  4645. if (!sde_enc->crtc || (sde_enc->crtc->index
  4646. >= ARRAY_SIZE(priv->event_thread))) {
  4647. SDE_DEBUG_ENC(sde_enc,
  4648. "invalid cached CRTC: %d or crtc index: %d\n",
  4649. sde_enc->crtc == NULL,
  4650. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4651. return -EINVAL;
  4652. }
  4653. SDE_EVT32_VERBOSE(DRMID(enc));
  4654. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4655. if (!skip_pre_kickoff) {
  4656. sde_enc->delay_kickoff = true;
  4657. kthread_queue_work(&event_thread->worker,
  4658. &sde_enc->esd_trigger_work);
  4659. kthread_flush_work(&sde_enc->esd_trigger_work);
  4660. }
  4661. /*
  4662. * panel may stop generating te signal (vsync) during esd failure. rsc
  4663. * hardware may hang without vsync. Avoid rsc hang by generating the
  4664. * vsync from watchdog timer instead of panel.
  4665. */
  4666. sde_encoder_helper_switch_vsync(enc, true);
  4667. if (!skip_pre_kickoff) {
  4668. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4669. sde_enc->delay_kickoff = false;
  4670. }
  4671. return 0;
  4672. }
  4673. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4674. {
  4675. struct sde_encoder_virt *sde_enc;
  4676. if (!encoder) {
  4677. SDE_ERROR("invalid drm enc\n");
  4678. return false;
  4679. }
  4680. sde_enc = to_sde_encoder_virt(encoder);
  4681. return sde_enc->recovery_events_enabled;
  4682. }
  4683. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4684. {
  4685. struct sde_encoder_virt *sde_enc;
  4686. if (!encoder) {
  4687. SDE_ERROR("invalid drm enc\n");
  4688. return;
  4689. }
  4690. sde_enc = to_sde_encoder_virt(encoder);
  4691. sde_enc->recovery_events_enabled = true;
  4692. }
  4693. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4694. {
  4695. struct sde_kms *sde_kms;
  4696. struct drm_connector *conn;
  4697. struct sde_connector_state *conn_state;
  4698. if (!drm_enc)
  4699. return false;
  4700. sde_kms = sde_encoder_get_kms(drm_enc);
  4701. if (!sde_kms)
  4702. return false;
  4703. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4704. if (!conn || !conn->state)
  4705. return false;
  4706. conn_state = to_sde_connector_state(conn->state);
  4707. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4708. }