dp_pll_5nm.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. /*
  6. * Display Port PLL driver block diagram for branch clocks
  7. *
  8. * +------------------------+ +------------------------+
  9. * | dp_phy_pll_link_clk | | dp_phy_pll_vco_div_clk |
  10. * +------------------------+ +------------------------+
  11. * | |
  12. * | |
  13. * V V
  14. * dp_link_clk dp_pixel_clk
  15. *
  16. *
  17. */
  18. #include <dt-bindings/clock/mdss-5nm-pll-clk.h>
  19. #include <linux/clk.h>
  20. #include <linux/delay.h>
  21. #include <linux/err.h>
  22. #include <linux/iopoll.h>
  23. #include <linux/kernel.h>
  24. #include <linux/regmap.h>
  25. #include "clk-regmap-mux.h"
  26. #include "dp_hpd.h"
  27. #include "dp_debug.h"
  28. #include "dp_pll.h"
  29. #define DP_PHY_CFG 0x0010
  30. #define DP_PHY_CFG_1 0x0014
  31. #define DP_PHY_PD_CTL 0x0018
  32. #define DP_PHY_MODE 0x001C
  33. #define DP_PHY_AUX_CFG1 0x0024
  34. #define DP_PHY_AUX_CFG2 0x0028
  35. #define DP_PHY_VCO_DIV 0x0070
  36. #define DP_PHY_TX0_TX1_LANE_CTL 0x0078
  37. #define DP_PHY_TX2_TX3_LANE_CTL 0x009C
  38. #define DP_PHY_SPARE0 0x00C8
  39. #define DP_PHY_STATUS 0x00DC
  40. /* Tx registers */
  41. #define TXn_CLKBUF_ENABLE 0x0008
  42. #define TXn_TX_EMP_POST1_LVL 0x000C
  43. #define TXn_TX_DRV_LVL 0x0014
  44. #define TXn_RESET_TSYNC_EN 0x001C
  45. #define TXn_PRE_STALL_LDO_BOOST_EN 0x0020
  46. #define TXn_TX_BAND 0x0024
  47. #define TXn_INTERFACE_SELECT 0x002C
  48. #define TXn_RES_CODE_LANE_OFFSET_TX 0x003C
  49. #define TXn_RES_CODE_LANE_OFFSET_RX 0x0040
  50. #define TXn_TRANSCEIVER_BIAS_EN 0x0054
  51. #define TXn_HIGHZ_DRVR_EN 0x0058
  52. #define TXn_TX_POL_INV 0x005C
  53. #define TXn_PARRATE_REC_DETECT_IDLE_EN 0x0060
  54. /* PLL register offset */
  55. #define QSERDES_COM_BG_TIMER 0x000C
  56. #define QSERDES_COM_SSC_EN_CENTER 0x0010
  57. #define QSERDES_COM_SSC_ADJ_PER1 0x0014
  58. #define QSERDES_COM_SSC_PER1 0x001C
  59. #define QSERDES_COM_SSC_PER2 0x0020
  60. #define QSERDES_COM_SSC_STEP_SIZE1_MODE0 0x0024
  61. #define QSERDES_COM_SSC_STEP_SIZE2_MODE0 0X0028
  62. #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN 0x0044
  63. #define QSERDES_COM_CLK_ENABLE1 0x0048
  64. #define QSERDES_COM_SYS_CLK_CTRL 0x004C
  65. #define QSERDES_COM_SYSCLK_BUF_ENABLE 0x0050
  66. #define QSERDES_COM_PLL_IVCO 0x0058
  67. #define QSERDES_COM_CP_CTRL_MODE0 0x0074
  68. #define QSERDES_COM_PLL_RCTRL_MODE0 0x007C
  69. #define QSERDES_COM_PLL_CCTRL_MODE0 0x0084
  70. #define QSERDES_COM_SYSCLK_EN_SEL 0x0094
  71. #define QSERDES_COM_RESETSM_CNTRL 0x009C
  72. #define QSERDES_COM_LOCK_CMP_EN 0x00A4
  73. #define QSERDES_COM_LOCK_CMP1_MODE0 0x00AC
  74. #define QSERDES_COM_LOCK_CMP2_MODE0 0x00B0
  75. #define QSERDES_COM_DEC_START_MODE0 0x00BC
  76. #define QSERDES_COM_DIV_FRAC_START1_MODE0 0x00CC
  77. #define QSERDES_COM_DIV_FRAC_START2_MODE0 0x00D0
  78. #define QSERDES_COM_DIV_FRAC_START3_MODE0 0x00D4
  79. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE0 0x00EC
  80. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE0 0x00F0
  81. #define QSERDES_COM_VCO_TUNE_CTRL 0x0108
  82. #define QSERDES_COM_VCO_TUNE_MAP 0x010C
  83. #define QSERDES_COM_CMN_STATUS 0x0140
  84. #define QSERDES_COM_CLK_SEL 0x0154
  85. #define QSERDES_COM_HSCLK_SEL 0x0158
  86. #define QSERDES_COM_CORECLK_DIV_MODE0 0x0168
  87. #define QSERDES_COM_CORE_CLK_EN 0x0174
  88. #define QSERDES_COM_C_READY_STATUS 0x0178
  89. #define QSERDES_COM_CMN_CONFIG 0x017C
  90. #define QSERDES_COM_SVS_MODE_CLK_SEL 0x0184
  91. /* Tx tran offsets */
  92. #define DP_TRAN_DRVR_EMP_EN 0x00C0
  93. #define DP_TX_INTERFACE_MODE 0x00C4
  94. /* Tx VMODE offsets */
  95. #define DP_VMODE_CTRL1 0x00C8
  96. #define DP_PHY_PLL_POLL_SLEEP_US 500
  97. #define DP_PHY_PLL_POLL_TIMEOUT_US 10000
  98. #define DP_VCO_RATE_8100MHZDIV1000 8100000UL
  99. #define DP_VCO_RATE_9720MHZDIV1000 9720000UL
  100. #define DP_VCO_RATE_10800MHZDIV1000 10800000UL
  101. #define DP_PLL_NUM_CLKS 2
  102. #define DP_5NM_C_READY BIT(0)
  103. #define DP_5NM_FREQ_DONE BIT(0)
  104. #define DP_5NM_PLL_LOCKED BIT(1)
  105. #define DP_5NM_PHY_READY BIT(1)
  106. #define DP_5NM_TSYNC_DONE BIT(0)
  107. static int dp_vco_pll_init_db_5nm(struct dp_pll_db *pdb,
  108. unsigned long rate)
  109. {
  110. struct dp_pll *pll = pdb->pll;
  111. u32 spare_value = 0;
  112. spare_value = dp_pll_read(dp_phy, DP_PHY_SPARE0);
  113. pdb->lane_cnt = spare_value & 0x0F;
  114. pdb->orientation = (spare_value & 0xF0) >> 4;
  115. DP_DEBUG("spare_value=0x%x, ln_cnt=0x%x, orientation=0x%x\n",
  116. spare_value, pdb->lane_cnt, pdb->orientation);
  117. pdb->div_frac_start1_mode0 = 0x00;
  118. pdb->integloop_gain0_mode0 = 0x3f;
  119. pdb->integloop_gain1_mode0 = 0x00;
  120. switch (rate) {
  121. case DP_VCO_HSCLK_RATE_1620MHZDIV1000:
  122. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_9720MHZDIV1000);
  123. pdb->hsclk_sel = 0x05;
  124. pdb->dec_start_mode0 = 0x69;
  125. pdb->div_frac_start2_mode0 = 0x80;
  126. pdb->div_frac_start3_mode0 = 0x07;
  127. pdb->lock_cmp1_mode0 = 0x6f;
  128. pdb->lock_cmp2_mode0 = 0x08;
  129. pdb->phy_vco_div = 0x1;
  130. pdb->lock_cmp_en = 0x04;
  131. pdb->ssc_step_size1_mode0 = 0x45;
  132. pdb->ssc_step_size2_mode0 = 0x06;
  133. break;
  134. case DP_VCO_HSCLK_RATE_2700MHZDIV1000:
  135. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  136. pdb->hsclk_sel = 0x03;
  137. pdb->dec_start_mode0 = 0x69;
  138. pdb->div_frac_start2_mode0 = 0x80;
  139. pdb->div_frac_start3_mode0 = 0x07;
  140. pdb->lock_cmp1_mode0 = 0x0f;
  141. pdb->lock_cmp2_mode0 = 0x0e;
  142. pdb->phy_vco_div = 0x1;
  143. pdb->lock_cmp_en = 0x08;
  144. pdb->ssc_step_size1_mode0 = 0x45;
  145. pdb->ssc_step_size2_mode0 = 0x06;
  146. break;
  147. case DP_VCO_HSCLK_RATE_5400MHZDIV1000:
  148. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  149. pdb->hsclk_sel = 0x01;
  150. pdb->dec_start_mode0 = 0x8c;
  151. pdb->div_frac_start2_mode0 = 0x00;
  152. pdb->div_frac_start3_mode0 = 0x0a;
  153. pdb->lock_cmp1_mode0 = 0x1f;
  154. pdb->lock_cmp2_mode0 = 0x1c;
  155. pdb->phy_vco_div = 0x2;
  156. pdb->lock_cmp_en = 0x08;
  157. pdb->ssc_step_size1_mode0 = 0x5c;
  158. pdb->ssc_step_size2_mode0 = 0x08;
  159. break;
  160. case DP_VCO_HSCLK_RATE_8100MHZDIV1000:
  161. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_8100MHZDIV1000);
  162. pdb->hsclk_sel = 0x00;
  163. pdb->dec_start_mode0 = 0x69;
  164. pdb->div_frac_start2_mode0 = 0x80;
  165. pdb->div_frac_start3_mode0 = 0x07;
  166. pdb->lock_cmp1_mode0 = 0x2f;
  167. pdb->lock_cmp2_mode0 = 0x2a;
  168. pdb->phy_vco_div = 0x0;
  169. pdb->lock_cmp_en = 0x08;
  170. pdb->ssc_step_size1_mode0 = 0x45;
  171. pdb->ssc_step_size2_mode0 = 0x06;
  172. break;
  173. default:
  174. DP_ERR("unsupported rate %ld\n", rate);
  175. return -EINVAL;
  176. }
  177. return 0;
  178. }
  179. static int dp_config_vco_rate_5nm(struct dp_pll *pll,
  180. unsigned long rate)
  181. {
  182. int rc = 0;
  183. struct dp_pll_db *pdb = (struct dp_pll_db *)pll->priv;
  184. rc = dp_vco_pll_init_db_5nm(pdb, rate);
  185. if (rc < 0) {
  186. DP_ERR("VCO Init DB failed\n");
  187. return rc;
  188. }
  189. dp_pll_write(dp_phy, DP_PHY_CFG_1, 0x0F);
  190. if (pdb->lane_cnt != 4) {
  191. if (pdb->orientation == ORIENTATION_CC2)
  192. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x6d);
  193. else
  194. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x75);
  195. } else {
  196. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x7d);
  197. }
  198. /* Make sure the PHY register writes are done */
  199. wmb();
  200. dp_pll_write(dp_pll, QSERDES_COM_SVS_MODE_CLK_SEL, 0x05);
  201. dp_pll_write(dp_pll, QSERDES_COM_SYSCLK_EN_SEL, 0x3b);
  202. dp_pll_write(dp_pll, QSERDES_COM_SYS_CLK_CTRL, 0x02);
  203. dp_pll_write(dp_pll, QSERDES_COM_CLK_ENABLE1, 0x0c);
  204. dp_pll_write(dp_pll, QSERDES_COM_SYSCLK_BUF_ENABLE, 0x06);
  205. dp_pll_write(dp_pll, QSERDES_COM_CLK_SEL, 0x30);
  206. /* Make sure the PHY register writes are done */
  207. wmb();
  208. /* PLL Optimization */
  209. dp_pll_write(dp_pll, QSERDES_COM_PLL_IVCO, 0x0f);
  210. dp_pll_write(dp_pll, QSERDES_COM_PLL_CCTRL_MODE0, 0x36);
  211. dp_pll_write(dp_pll, QSERDES_COM_PLL_RCTRL_MODE0, 0x16);
  212. dp_pll_write(dp_pll, QSERDES_COM_CP_CTRL_MODE0, 0x06);
  213. /* Make sure the PLL register writes are done */
  214. wmb();
  215. /* link rate dependent params */
  216. dp_pll_write(dp_pll, QSERDES_COM_HSCLK_SEL, pdb->hsclk_sel);
  217. dp_pll_write(dp_pll, QSERDES_COM_DEC_START_MODE0, pdb->dec_start_mode0);
  218. dp_pll_write(dp_pll,
  219. QSERDES_COM_DIV_FRAC_START1_MODE0, pdb->div_frac_start1_mode0);
  220. dp_pll_write(dp_pll,
  221. QSERDES_COM_DIV_FRAC_START2_MODE0, pdb->div_frac_start2_mode0);
  222. dp_pll_write(dp_pll,
  223. QSERDES_COM_DIV_FRAC_START3_MODE0, pdb->div_frac_start3_mode0);
  224. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP1_MODE0, pdb->lock_cmp1_mode0);
  225. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP2_MODE0, pdb->lock_cmp2_mode0);
  226. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP_EN, pdb->lock_cmp_en);
  227. dp_pll_write(dp_phy, DP_PHY_VCO_DIV, pdb->phy_vco_div);
  228. /* Make sure the PLL register writes are done */
  229. wmb();
  230. dp_pll_write(dp_pll, QSERDES_COM_CMN_CONFIG, 0x02);
  231. dp_pll_write(dp_pll, QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x3f);
  232. dp_pll_write(dp_pll, QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x00);
  233. dp_pll_write(dp_pll, QSERDES_COM_VCO_TUNE_MAP, 0x00);
  234. /* Make sure the PHY register writes are done */
  235. wmb();
  236. dp_pll_write(dp_pll, QSERDES_COM_BG_TIMER, 0x0a);
  237. dp_pll_write(dp_pll, QSERDES_COM_CORECLK_DIV_MODE0, 0x0a);
  238. dp_pll_write(dp_pll, QSERDES_COM_VCO_TUNE_CTRL, 0x00);
  239. if (pll->bonding_en)
  240. dp_pll_write(dp_pll, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x1f);
  241. else
  242. dp_pll_write(dp_pll, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x17);
  243. dp_pll_write(dp_pll, QSERDES_COM_CORE_CLK_EN, 0x1f);
  244. /* Make sure the PHY register writes are done */
  245. wmb();
  246. if (pll->ssc_en) {
  247. dp_pll_write(dp_pll, QSERDES_COM_SSC_EN_CENTER, 0x01);
  248. dp_pll_write(dp_pll, QSERDES_COM_SSC_ADJ_PER1, 0x00);
  249. dp_pll_write(dp_pll, QSERDES_COM_SSC_PER1, 0x36);
  250. dp_pll_write(dp_pll, QSERDES_COM_SSC_PER2, 0x01);
  251. dp_pll_write(dp_pll, QSERDES_COM_SSC_STEP_SIZE1_MODE0,
  252. pdb->ssc_step_size1_mode0);
  253. dp_pll_write(dp_pll, QSERDES_COM_SSC_STEP_SIZE2_MODE0,
  254. pdb->ssc_step_size2_mode0);
  255. }
  256. if (pdb->orientation == ORIENTATION_CC2)
  257. dp_pll_write(dp_phy, DP_PHY_MODE, 0x4c);
  258. else
  259. dp_pll_write(dp_phy, DP_PHY_MODE, 0x5c);
  260. dp_pll_write(dp_phy, DP_PHY_AUX_CFG1, 0x13);
  261. dp_pll_write(dp_phy, DP_PHY_AUX_CFG2, 0xA4);
  262. /* Make sure the PLL register writes are done */
  263. wmb();
  264. /* TX-0 register configuration */
  265. dp_pll_write(dp_phy, DP_PHY_TX0_TX1_LANE_CTL, 0x05);
  266. dp_pll_write(dp_ln_tx0, DP_VMODE_CTRL1, 0x40);
  267. dp_pll_write(dp_ln_tx0, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  268. dp_pll_write(dp_ln_tx0, TXn_INTERFACE_SELECT, 0x3b);
  269. dp_pll_write(dp_ln_tx0, TXn_CLKBUF_ENABLE, 0x0f);
  270. dp_pll_write(dp_ln_tx0, TXn_RESET_TSYNC_EN, 0x03);
  271. dp_pll_write(dp_ln_tx0, DP_TRAN_DRVR_EMP_EN, 0xf);
  272. dp_pll_write(dp_ln_tx0, TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  273. dp_pll_write(dp_ln_tx0, DP_TX_INTERFACE_MODE, 0x00);
  274. dp_pll_write(dp_ln_tx0, TXn_RES_CODE_LANE_OFFSET_TX, 0x0A);
  275. dp_pll_write(dp_ln_tx0, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  276. dp_pll_write(dp_ln_tx0, TXn_TX_BAND, 0x04);
  277. /* Make sure the PLL register writes are done */
  278. wmb();
  279. /* TX-1 register configuration */
  280. dp_pll_write(dp_phy, DP_PHY_TX2_TX3_LANE_CTL, 0x05);
  281. dp_pll_write(dp_ln_tx1, DP_VMODE_CTRL1, 0x40);
  282. dp_pll_write(dp_ln_tx1, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  283. dp_pll_write(dp_ln_tx1, TXn_INTERFACE_SELECT, 0x3b);
  284. dp_pll_write(dp_ln_tx1, TXn_CLKBUF_ENABLE, 0x0f);
  285. dp_pll_write(dp_ln_tx1, TXn_RESET_TSYNC_EN, 0x03);
  286. dp_pll_write(dp_ln_tx1, DP_TRAN_DRVR_EMP_EN, 0xf);
  287. dp_pll_write(dp_ln_tx1, TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  288. dp_pll_write(dp_ln_tx1, DP_TX_INTERFACE_MODE, 0x00);
  289. dp_pll_write(dp_ln_tx1, TXn_RES_CODE_LANE_OFFSET_TX, 0x0A);
  290. dp_pll_write(dp_ln_tx1, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  291. dp_pll_write(dp_ln_tx1, TXn_TX_BAND, 0x04);
  292. /* Make sure the PHY register writes are done */
  293. wmb();
  294. return rc;
  295. }
  296. enum dp_5nm_pll_status {
  297. C_READY,
  298. FREQ_DONE,
  299. PLL_LOCKED,
  300. PHY_READY,
  301. TSYNC_DONE,
  302. };
  303. char *dp_5nm_pll_get_status_name(enum dp_5nm_pll_status status)
  304. {
  305. switch (status) {
  306. case C_READY:
  307. return "C_READY";
  308. case FREQ_DONE:
  309. return "FREQ_DONE";
  310. case PLL_LOCKED:
  311. return "PLL_LOCKED";
  312. case PHY_READY:
  313. return "PHY_READY";
  314. case TSYNC_DONE:
  315. return "TSYNC_DONE";
  316. default:
  317. return "unknown";
  318. }
  319. }
  320. static bool dp_5nm_pll_get_status(struct dp_pll *pll,
  321. enum dp_5nm_pll_status status)
  322. {
  323. u32 reg, state, bit;
  324. void __iomem *base;
  325. bool success = true;
  326. switch (status) {
  327. case C_READY:
  328. base = dp_pll_get_base(dp_pll);
  329. reg = QSERDES_COM_C_READY_STATUS;
  330. bit = DP_5NM_C_READY;
  331. break;
  332. case FREQ_DONE:
  333. base = dp_pll_get_base(dp_pll);
  334. reg = QSERDES_COM_CMN_STATUS;
  335. bit = DP_5NM_FREQ_DONE;
  336. break;
  337. case PLL_LOCKED:
  338. base = dp_pll_get_base(dp_pll);
  339. reg = QSERDES_COM_CMN_STATUS;
  340. bit = DP_5NM_PLL_LOCKED;
  341. break;
  342. case PHY_READY:
  343. base = dp_pll_get_base(dp_phy);
  344. reg = DP_PHY_STATUS;
  345. bit = DP_5NM_PHY_READY;
  346. break;
  347. case TSYNC_DONE:
  348. base = dp_pll_get_base(dp_phy);
  349. reg = DP_PHY_STATUS;
  350. bit = DP_5NM_TSYNC_DONE;
  351. break;
  352. default:
  353. return false;
  354. }
  355. if (readl_poll_timeout_atomic((base + reg), state,
  356. ((state & bit) > 0),
  357. DP_PHY_PLL_POLL_SLEEP_US,
  358. DP_PHY_PLL_POLL_TIMEOUT_US)) {
  359. DP_ERR("%s failed, status=%x\n",
  360. dp_5nm_pll_get_status_name(status), state);
  361. success = false;
  362. }
  363. return success;
  364. }
  365. static int dp_pll_enable_5nm(struct dp_pll *pll)
  366. {
  367. int rc = 0;
  368. pll->aux->state &= ~DP_STATE_PLL_LOCKED;
  369. dp_pll_write(dp_phy, DP_PHY_CFG, 0x01);
  370. dp_pll_write(dp_phy, DP_PHY_CFG, 0x05);
  371. dp_pll_write(dp_phy, DP_PHY_CFG, 0x01);
  372. dp_pll_write(dp_phy, DP_PHY_CFG, 0x09);
  373. dp_pll_write(dp_pll, QSERDES_COM_RESETSM_CNTRL, 0x20);
  374. wmb(); /* Make sure the PLL register writes are done */
  375. if (!dp_5nm_pll_get_status(pll, C_READY)) {
  376. rc = -EINVAL;
  377. goto lock_err;
  378. }
  379. if (!dp_5nm_pll_get_status(pll, FREQ_DONE)) {
  380. rc = -EINVAL;
  381. goto lock_err;
  382. }
  383. if (!dp_5nm_pll_get_status(pll, PLL_LOCKED)) {
  384. rc = -EINVAL;
  385. goto lock_err;
  386. }
  387. dp_pll_write(dp_phy, DP_PHY_CFG, 0x19);
  388. /* Make sure the PHY register writes are done */
  389. wmb();
  390. if (!dp_5nm_pll_get_status(pll, TSYNC_DONE)) {
  391. rc = -EINVAL;
  392. goto lock_err;
  393. }
  394. if (!dp_5nm_pll_get_status(pll, PHY_READY)) {
  395. rc = -EINVAL;
  396. goto lock_err;
  397. }
  398. pll->aux->state |= DP_STATE_PLL_LOCKED;
  399. DP_DEBUG("PLL is locked\n");
  400. lock_err:
  401. return rc;
  402. }
  403. static void dp_pll_disable_5nm(struct dp_pll *pll)
  404. {
  405. /* Assert DP PHY power down */
  406. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x2);
  407. /*
  408. * Make sure all the register writes to disable PLL are
  409. * completed before doing any other operation
  410. */
  411. wmb();
  412. }
  413. static int dp_vco_clk_set_div(struct dp_pll *pll, unsigned int div)
  414. {
  415. u32 val = 0;
  416. if (!pll) {
  417. DP_ERR("invalid input parameters\n");
  418. return -EINVAL;
  419. }
  420. if (is_gdsc_disabled(pll))
  421. return -EINVAL;
  422. val = dp_pll_read(dp_phy, DP_PHY_VCO_DIV);
  423. val &= ~0x03;
  424. switch (div) {
  425. case 2:
  426. val |= 1;
  427. break;
  428. case 4:
  429. val |= 2;
  430. break;
  431. case 6:
  432. /* When div = 6, val is 0, so do nothing here */
  433. ;
  434. break;
  435. case 8:
  436. val |= 3;
  437. break;
  438. default:
  439. DP_DEBUG("unsupported div value %d\n", div);
  440. return -EINVAL;
  441. }
  442. dp_pll_write(dp_phy, DP_PHY_VCO_DIV, val);
  443. /* Make sure the PHY registers writes are done */
  444. wmb();
  445. DP_DEBUG("val=%d div=%x\n", val, div);
  446. return 0;
  447. }
  448. static int dp_vco_set_rate_5nm(struct dp_pll *pll, unsigned long rate)
  449. {
  450. int rc = 0;
  451. if (!pll) {
  452. DP_ERR("invalid input parameters\n");
  453. return -EINVAL;
  454. }
  455. DP_DEBUG("DP lane CLK rate=%ld\n", rate);
  456. rc = dp_config_vco_rate_5nm(pll, rate);
  457. if (rc < 0) {
  458. DP_ERR("Failed to set clk rate\n");
  459. return rc;
  460. }
  461. return rc;
  462. }
  463. static int dp_regulator_enable_5nm(struct dp_parser *parser,
  464. enum dp_pm_type pm_type, bool enable)
  465. {
  466. int rc = 0;
  467. struct dss_module_power mp;
  468. if (pm_type < DP_CORE_PM || pm_type >= DP_MAX_PM) {
  469. DP_ERR("invalid resource: %d %s\n", pm_type,
  470. dp_parser_pm_name(pm_type));
  471. return -EINVAL;
  472. }
  473. mp = parser->mp[pm_type];
  474. rc = msm_dss_enable_vreg(mp.vreg_config, mp.num_vreg, enable);
  475. if (rc) {
  476. DP_ERR("failed to '%s' vregs for %s\n",
  477. enable ? "enable" : "disable",
  478. dp_parser_pm_name(pm_type));
  479. return rc;
  480. }
  481. DP_DEBUG("success: '%s' vregs for %s\n", enable ? "enable" : "disable",
  482. dp_parser_pm_name(pm_type));
  483. return rc;
  484. }
  485. static int dp_pll_configure(struct dp_pll *pll, unsigned long rate)
  486. {
  487. int rc = 0;
  488. if (!pll || !rate) {
  489. DP_ERR("invalid input parameters rate = %lu\n", rate);
  490. return -EINVAL;
  491. }
  492. rate = rate * 10;
  493. if (rate <= DP_VCO_HSCLK_RATE_1620MHZDIV1000)
  494. rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  495. else if (rate <= DP_VCO_HSCLK_RATE_2700MHZDIV1000)
  496. rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  497. else if (rate <= DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  498. rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  499. else
  500. rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  501. rc = dp_vco_set_rate_5nm(pll, rate);
  502. if (rc < 0) {
  503. DP_ERR("pll rate %s set failed\n", rate);
  504. return rc;
  505. }
  506. pll->vco_rate = rate;
  507. DP_DEBUG("pll rate %lu set success\n", rate);
  508. return rc;
  509. }
  510. static int dp_pll_prepare(struct dp_pll *pll)
  511. {
  512. int rc = 0;
  513. if (!pll) {
  514. DP_ERR("invalid input parameters\n");
  515. return -EINVAL;
  516. }
  517. /*
  518. * Enable DP_PM_PLL regulator if the PLL revision is 5nm-V1 and the
  519. * link rate is 8.1Gbps. This will result in voting to place Mx rail in
  520. * turbo as required for V1 hardware PLL functionality.
  521. */
  522. if (pll->revision == DP_PLL_5NM_V1 &&
  523. pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000) {
  524. rc = dp_regulator_enable_5nm(pll->parser, DP_PLL_PM, true);
  525. if (rc < 0) {
  526. DP_ERR("enable pll power failed\n");
  527. return rc;
  528. }
  529. }
  530. rc = dp_pll_enable_5nm(pll);
  531. if (rc < 0)
  532. DP_ERR("ndx=%d failed to enable dp pll\n", pll->index);
  533. return rc;
  534. }
  535. static int dp_pll_unprepare(struct dp_pll *pll)
  536. {
  537. int rc = 0;
  538. if (!pll) {
  539. DP_ERR("invalid input parameter\n");
  540. return -EINVAL;
  541. }
  542. if (pll->revision == DP_PLL_5NM_V1 &&
  543. pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000) {
  544. rc = dp_regulator_enable_5nm(pll->parser, DP_PLL_PM, false);
  545. if (rc < 0) {
  546. DP_ERR("disable pll power failed\n");
  547. return rc;
  548. }
  549. }
  550. dp_pll_disable_5nm(pll);
  551. return rc;
  552. }
  553. unsigned long dp_vco_recalc_rate_5nm(struct dp_pll *pll)
  554. {
  555. u32 hsclk_sel, link_clk_divsel, hsclk_div, link_clk_div = 0;
  556. unsigned long vco_rate = 0;
  557. if (!pll) {
  558. DP_ERR("invalid input parameters\n");
  559. return -EINVAL;
  560. }
  561. if (is_gdsc_disabled(pll))
  562. return 0;
  563. hsclk_sel = dp_pll_read(dp_pll, QSERDES_COM_HSCLK_SEL);
  564. hsclk_sel &= 0x0f;
  565. switch (hsclk_sel) {
  566. case 5:
  567. hsclk_div = 5;
  568. break;
  569. case 3:
  570. hsclk_div = 3;
  571. break;
  572. case 1:
  573. hsclk_div = 2;
  574. break;
  575. case 0:
  576. hsclk_div = 1;
  577. break;
  578. default:
  579. DP_DEBUG("unknown divider. forcing to default\n");
  580. hsclk_div = 5;
  581. break;
  582. }
  583. link_clk_divsel = dp_pll_read(dp_phy, DP_PHY_AUX_CFG2);
  584. link_clk_divsel >>= 2;
  585. link_clk_divsel &= 0x3;
  586. if (link_clk_divsel == 0)
  587. link_clk_div = 5;
  588. else if (link_clk_divsel == 1)
  589. link_clk_div = 10;
  590. else if (link_clk_divsel == 2)
  591. link_clk_div = 20;
  592. else
  593. DP_ERR("unsupported div. Phy_mode: %d\n", link_clk_divsel);
  594. if (link_clk_div == 20) {
  595. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  596. } else {
  597. if (hsclk_div == 5)
  598. vco_rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  599. else if (hsclk_div == 3)
  600. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  601. else if (hsclk_div == 2)
  602. vco_rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  603. else
  604. vco_rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  605. }
  606. DP_DEBUG("hsclk: sel=0x%x, div=0x%x; lclk: sel=%u, div=%u, rate=%lu\n",
  607. hsclk_sel, hsclk_div, link_clk_divsel, link_clk_div, vco_rate);
  608. return vco_rate;
  609. }
  610. static unsigned long dp_pll_link_clk_recalc_rate(struct clk_hw *hw,
  611. unsigned long parent_rate)
  612. {
  613. struct dp_pll *pll = NULL;
  614. struct dp_pll_vco_clk *pll_link = NULL;
  615. unsigned long rate = 0;
  616. if (!hw) {
  617. DP_ERR("invalid input parameters\n");
  618. return -EINVAL;
  619. }
  620. pll_link = to_dp_vco_hw(hw);
  621. pll = pll_link->priv;
  622. rate = pll->vco_rate;
  623. rate = pll->vco_rate / 10;
  624. return rate;
  625. }
  626. static long dp_pll_link_clk_round(struct clk_hw *hw, unsigned long rate,
  627. unsigned long *parent_rate)
  628. {
  629. struct dp_pll *pll = NULL;
  630. struct dp_pll_vco_clk *pll_link = NULL;
  631. if (!hw) {
  632. DP_ERR("invalid input parameters\n");
  633. return -EINVAL;
  634. }
  635. pll_link = to_dp_vco_hw(hw);
  636. pll = pll_link->priv;
  637. rate = pll->vco_rate / 10;
  638. return rate;
  639. }
  640. static unsigned long dp_pll_vco_div_clk_get_rate(struct dp_pll *pll)
  641. {
  642. if (pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000)
  643. return (pll->vco_rate / 6);
  644. else if (pll->vco_rate == DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  645. return (pll->vco_rate / 4);
  646. else
  647. return (pll->vco_rate / 2);
  648. }
  649. static unsigned long dp_pll_vco_div_clk_recalc_rate(struct clk_hw *hw,
  650. unsigned long parent_rate)
  651. {
  652. struct dp_pll *pll = NULL;
  653. struct dp_pll_vco_clk *pll_link = NULL;
  654. if (!hw) {
  655. DP_ERR("invalid input parameters\n");
  656. return -EINVAL;
  657. }
  658. pll_link = to_dp_vco_hw(hw);
  659. pll = pll_link->priv;
  660. return dp_pll_vco_div_clk_get_rate(pll);
  661. }
  662. static long dp_pll_vco_div_clk_round(struct clk_hw *hw, unsigned long rate,
  663. unsigned long *parent_rate)
  664. {
  665. return dp_pll_vco_div_clk_recalc_rate(hw, *parent_rate);
  666. }
  667. static int dp_pll_vco_div_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  668. unsigned long parent_rate)
  669. {
  670. struct dp_pll *pll = NULL;
  671. struct dp_pll_vco_clk *pll_link = NULL;
  672. int rc = 0;
  673. if (!hw) {
  674. DP_ERR("invalid input parameters\n");
  675. return -EINVAL;
  676. }
  677. pll_link = to_dp_vco_hw(hw);
  678. pll = pll_link->priv;
  679. if (rate != dp_pll_vco_div_clk_get_rate(pll)) {
  680. DP_ERR("unsupported rate %lu failed\n", rate);
  681. return rc;
  682. }
  683. rc = dp_vco_clk_set_div(pll, pll->vco_rate / rate);
  684. if (rc < 0) {
  685. DP_DEBUG("set rate %lu failed\n", rate);
  686. return rc;
  687. }
  688. DP_DEBUG("set rate %lu success\n", rate);
  689. return 0;
  690. }
  691. static const struct clk_ops pll_link_clk_ops = {
  692. .recalc_rate = dp_pll_link_clk_recalc_rate,
  693. .round_rate = dp_pll_link_clk_round,
  694. };
  695. static const struct clk_ops pll_vco_div_clk_ops = {
  696. .recalc_rate = dp_pll_vco_div_clk_recalc_rate,
  697. .round_rate = dp_pll_vco_div_clk_round,
  698. .set_rate = dp_pll_vco_div_clk_set_rate,
  699. };
  700. static struct dp_pll_vco_clk dp0_phy_pll_clks[DP_PLL_NUM_CLKS] = {
  701. {
  702. .hw.init = &(struct clk_init_data) {
  703. .name = "dp0_phy_pll_link_clk",
  704. .ops = &pll_link_clk_ops,
  705. },
  706. },
  707. {
  708. .hw.init = &(struct clk_init_data) {
  709. .name = "dp0_phy_pll_vco_div_clk",
  710. .ops = &pll_vco_div_clk_ops,
  711. },
  712. },
  713. };
  714. static struct dp_pll_vco_clk dp_phy_pll_clks[DP_PLL_NUM_CLKS] = {
  715. {
  716. .hw.init = &(struct clk_init_data) {
  717. .name = "dp_phy_pll_link_clk",
  718. .ops = &pll_link_clk_ops,
  719. },
  720. },
  721. {
  722. .hw.init = &(struct clk_init_data) {
  723. .name = "dp_phy_pll_vco_div_clk",
  724. .ops = &pll_vco_div_clk_ops,
  725. },
  726. },
  727. };
  728. static struct dp_pll_db dp_pdb;
  729. int dp_pll_clock_register_5nm(struct dp_pll *pll)
  730. {
  731. int rc = 0;
  732. struct platform_device *pdev;
  733. struct dp_pll_vco_clk *pll_clks;
  734. if (!pll) {
  735. DP_ERR("pll data not initialized\n");
  736. return -EINVAL;
  737. }
  738. pdev = pll->pdev;
  739. pll->clk_data = kzalloc(sizeof(*pll->clk_data), GFP_KERNEL);
  740. if (!pll->clk_data)
  741. return -ENOMEM;
  742. pll->clk_data->clks = kcalloc(DP_PLL_NUM_CLKS, sizeof(struct clk *),
  743. GFP_KERNEL);
  744. if (!pll->clk_data->clks) {
  745. kfree(pll->clk_data);
  746. return -ENOMEM;
  747. }
  748. pll->clk_data->clk_num = DP_PLL_NUM_CLKS;
  749. pll->priv = &dp_pdb;
  750. dp_pdb.pll = pll;
  751. pll->pll_cfg = dp_pll_configure;
  752. pll->pll_prepare = dp_pll_prepare;
  753. pll->pll_unprepare = dp_pll_unprepare;
  754. if (pll->dp_core_revision >= 0x10040000)
  755. pll_clks = dp0_phy_pll_clks;
  756. else
  757. pll_clks = dp_phy_pll_clks;
  758. rc = dp_pll_clock_register_helper(pll, pll_clks, DP_PLL_NUM_CLKS);
  759. if (rc) {
  760. DP_ERR("Clock register failed rc=%d\n", rc);
  761. goto clk_reg_fail;
  762. }
  763. rc = of_clk_add_provider(pdev->dev.of_node,
  764. of_clk_src_onecell_get, pll->clk_data);
  765. if (rc) {
  766. DP_ERR("Clock add provider failed rc=%d\n", rc);
  767. goto clk_reg_fail;
  768. }
  769. DP_DEBUG("success\n");
  770. return rc;
  771. clk_reg_fail:
  772. dp_pll_clock_unregister_5nm(pll);
  773. return rc;
  774. }
  775. void dp_pll_clock_unregister_5nm(struct dp_pll *pll)
  776. {
  777. kfree(pll->clk_data->clks);
  778. kfree(pll->clk_data);
  779. }