dp_ctrl.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #include "sde_dbg.h"
  12. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  13. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  14. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  15. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  16. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  17. /* dp state ctrl */
  18. #define ST_TRAIN_PATTERN_1 BIT(0)
  19. #define ST_TRAIN_PATTERN_2 BIT(1)
  20. #define ST_TRAIN_PATTERN_3 BIT(2)
  21. #define ST_TRAIN_PATTERN_4 BIT(3)
  22. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  23. #define ST_PRBS7 BIT(5)
  24. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  25. #define ST_SEND_VIDEO BIT(7)
  26. #define ST_PUSH_IDLE BIT(8)
  27. #define MST_DP0_PUSH_VCPF BIT(12)
  28. #define MST_DP0_FORCE_VCPF BIT(13)
  29. #define MST_DP1_PUSH_VCPF BIT(14)
  30. #define MST_DP1_FORCE_VCPF BIT(15)
  31. #define MR_LINK_TRAINING1 0x8
  32. #define MR_LINK_SYMBOL_ERM 0x80
  33. #define MR_LINK_PRBS7 0x100
  34. #define MR_LINK_CUSTOM80 0x200
  35. #define MR_LINK_TRAINING4 0x40
  36. #define DP_MAX_LANES 4
  37. struct dp_mst_ch_slot_info {
  38. u32 start_slot;
  39. u32 tot_slots;
  40. };
  41. struct dp_mst_channel_info {
  42. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  43. };
  44. struct dp_ctrl_private {
  45. struct dp_ctrl dp_ctrl;
  46. struct device *dev;
  47. struct dp_aux *aux;
  48. struct dp_panel *panel;
  49. struct dp_link *link;
  50. struct dp_power *power;
  51. struct dp_parser *parser;
  52. struct dp_catalog_ctrl *catalog;
  53. struct dp_pll *pll;
  54. struct completion idle_comp;
  55. struct completion video_comp;
  56. bool orientation;
  57. bool power_on;
  58. bool mst_mode;
  59. bool fec_mode;
  60. bool dsc_mode;
  61. bool sim_mode;
  62. atomic_t aborted;
  63. u8 initial_lane_count;
  64. u8 initial_bw_code;
  65. u32 vic;
  66. u32 stream_count;
  67. u32 training_2_pattern;
  68. struct dp_mst_channel_info mst_ch_info;
  69. };
  70. enum notification_status {
  71. NOTIFY_UNKNOWN,
  72. NOTIFY_CONNECT,
  73. NOTIFY_DISCONNECT,
  74. NOTIFY_CONNECT_IRQ_HPD,
  75. NOTIFY_DISCONNECT_IRQ_HPD,
  76. };
  77. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  78. {
  79. complete(&ctrl->idle_comp);
  80. }
  81. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  82. {
  83. complete(&ctrl->video_comp);
  84. }
  85. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  86. {
  87. struct dp_ctrl_private *ctrl;
  88. if (!dp_ctrl) {
  89. DP_ERR("Invalid input data\n");
  90. return;
  91. }
  92. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  93. atomic_set(&ctrl->aborted, abort);
  94. }
  95. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  96. {
  97. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  98. }
  99. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  100. enum dp_stream_id strm)
  101. {
  102. int const idle_pattern_completion_timeout_ms = HZ / 10;
  103. u32 state = 0x0;
  104. if (!ctrl->power_on)
  105. return;
  106. if (!ctrl->mst_mode) {
  107. state = ST_PUSH_IDLE;
  108. goto trigger_idle;
  109. }
  110. if (strm >= DP_STREAM_MAX) {
  111. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  112. return;
  113. }
  114. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  115. trigger_idle:
  116. reinit_completion(&ctrl->idle_comp);
  117. dp_ctrl_state_ctrl(ctrl, state);
  118. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  119. idle_pattern_completion_timeout_ms))
  120. DP_WARN("time out\n");
  121. else
  122. DP_DEBUG("mainlink off done\n");
  123. }
  124. /**
  125. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  126. * @ctrl: Display Port Driver data
  127. * @enable: enable or disable DP transmitter
  128. *
  129. * Configures the DP transmitter source params including details such as lane
  130. * configuration, output format and sink/panel timing information.
  131. */
  132. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  133. bool enable)
  134. {
  135. if (enable) {
  136. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  137. ctrl->parser->l_map);
  138. ctrl->catalog->lane_pnswap(ctrl->catalog,
  139. ctrl->parser->l_pnswap);
  140. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  141. ctrl->catalog->config_ctrl(ctrl->catalog,
  142. ctrl->link->link_params.lane_count);
  143. ctrl->catalog->mainlink_levels(ctrl->catalog,
  144. ctrl->link->link_params.lane_count);
  145. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  146. } else {
  147. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  148. }
  149. }
  150. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  151. {
  152. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  153. DP_WARN("SEND_VIDEO time out\n");
  154. else
  155. DP_DEBUG("SEND_VIDEO triggered\n");
  156. }
  157. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  158. {
  159. int i, ret;
  160. u8 buf[DP_MAX_LANES];
  161. u8 v_level = ctrl->link->phy_params.v_level;
  162. u8 p_level = ctrl->link->phy_params.p_level;
  163. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  164. u32 max_level_reached = 0;
  165. if (v_level == ctrl->link->phy_params.max_v_level) {
  166. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  167. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  168. }
  169. if (p_level == ctrl->link->phy_params.max_p_level) {
  170. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  171. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  172. }
  173. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  174. for (i = 0; i < size; i++)
  175. buf[i] = v_level | p_level | max_level_reached;
  176. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  177. size, v_level, p_level);
  178. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  179. DP_TRAINING_LANE0_SET, buf, size);
  180. return ret <= 0 ? -EINVAL : 0;
  181. }
  182. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  183. {
  184. struct dp_link *link = ctrl->link;
  185. bool high = false;
  186. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  187. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  188. high = true;
  189. ctrl->catalog->update_vx_px(ctrl->catalog,
  190. link->phy_params.v_level, link->phy_params.p_level, high);
  191. }
  192. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  193. {
  194. u8 buf = pattern;
  195. int ret;
  196. DP_DEBUG("sink: pattern=%x\n", pattern);
  197. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  198. buf |= DP_LINK_SCRAMBLING_DISABLE;
  199. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  200. DP_TRAINING_PATTERN_SET, buf);
  201. return ret <= 0 ? -EINVAL : 0;
  202. }
  203. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  204. u8 *link_status)
  205. {
  206. int ret = 0, len;
  207. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  208. u32 link_status_read_max_retries = 100;
  209. while (--link_status_read_max_retries) {
  210. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  211. link_status);
  212. if (len != DP_LINK_STATUS_SIZE) {
  213. DP_ERR("DP link status read failed, err: %d\n", len);
  214. ret = len;
  215. break;
  216. }
  217. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  218. break;
  219. }
  220. return ret;
  221. }
  222. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  223. {
  224. int ret = -EAGAIN;
  225. u8 lanes = ctrl->link->link_params.lane_count;
  226. if (ctrl->panel->link_info.revision != 0x14)
  227. return -EINVAL;
  228. switch (lanes) {
  229. case 4:
  230. ctrl->link->link_params.lane_count = 2;
  231. break;
  232. case 2:
  233. ctrl->link->link_params.lane_count = 1;
  234. break;
  235. default:
  236. if (lanes != ctrl->initial_lane_count)
  237. ret = -EINVAL;
  238. break;
  239. }
  240. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  241. return ret;
  242. }
  243. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  244. {
  245. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  246. }
  247. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  248. u8 *link_status)
  249. {
  250. u8 lane, count = 0;
  251. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  252. if (link_status[lane / 2] & (1 << (lane * 4)))
  253. count++;
  254. else
  255. break;
  256. }
  257. return count;
  258. }
  259. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  260. {
  261. int tries, old_v_level, ret = -EINVAL;
  262. u8 link_status[DP_LINK_STATUS_SIZE];
  263. u8 pattern = 0;
  264. int const maximum_retries = 5;
  265. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  266. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  267. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  268. if (ctrl->sim_mode) {
  269. DP_DEBUG("simulation enabled, skip clock recovery\n");
  270. ret = 0;
  271. goto skip_training;
  272. }
  273. dp_ctrl_state_ctrl(ctrl, 0);
  274. /* Make sure to clear the current pattern before starting a new one */
  275. wmb();
  276. tries = 0;
  277. old_v_level = ctrl->link->phy_params.v_level;
  278. while (!atomic_read(&ctrl->aborted)) {
  279. /* update hardware with current swing/pre-emp values */
  280. dp_ctrl_update_hw_vx_px(ctrl);
  281. if (!pattern) {
  282. pattern = DP_TRAINING_PATTERN_1;
  283. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  284. /* update sink with current settings */
  285. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  286. if (ret)
  287. break;
  288. }
  289. ret = dp_ctrl_update_sink_vx_px(ctrl);
  290. if (ret)
  291. break;
  292. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  293. ret = dp_ctrl_read_link_status(ctrl, link_status);
  294. if (ret)
  295. break;
  296. if (!drm_dp_clock_recovery_ok(link_status,
  297. ctrl->link->link_params.lane_count))
  298. ret = -EINVAL;
  299. else
  300. break;
  301. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  302. pr_err_ratelimited("max v_level reached\n");
  303. break;
  304. }
  305. if (old_v_level == ctrl->link->phy_params.v_level) {
  306. if (++tries >= maximum_retries) {
  307. DP_ERR("max tries reached\n");
  308. ret = -ETIMEDOUT;
  309. break;
  310. }
  311. } else {
  312. tries = 0;
  313. old_v_level = ctrl->link->phy_params.v_level;
  314. }
  315. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  316. ctrl->link->adjust_levels(ctrl->link, link_status);
  317. }
  318. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  319. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  320. if (active_lanes) {
  321. ctrl->link->link_params.lane_count = active_lanes;
  322. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  323. /* retry with new settings */
  324. ret = -EAGAIN;
  325. }
  326. }
  327. skip_training:
  328. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  329. if (ret)
  330. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  331. else
  332. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  333. return ret;
  334. }
  335. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  336. {
  337. int ret = 0;
  338. if (!ctrl)
  339. return -EINVAL;
  340. switch (ctrl->link->link_params.bw_code) {
  341. case DP_LINK_BW_8_1:
  342. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  343. break;
  344. case DP_LINK_BW_5_4:
  345. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  346. break;
  347. case DP_LINK_BW_2_7:
  348. case DP_LINK_BW_1_62:
  349. default:
  350. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  351. break;
  352. }
  353. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  354. return ret;
  355. }
  356. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  357. {
  358. dp_ctrl_update_sink_pattern(ctrl, 0);
  359. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  360. }
  361. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  362. {
  363. int tries = 0, ret = -EINVAL;
  364. u8 dpcd_pattern, pattern = 0;
  365. int const maximum_retries = 5;
  366. u8 link_status[DP_LINK_STATUS_SIZE];
  367. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  368. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  369. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  370. if (ctrl->sim_mode) {
  371. DP_DEBUG("simulation enabled, skip channel equalization\n");
  372. ret = 0;
  373. goto skip_training;
  374. }
  375. dp_ctrl_state_ctrl(ctrl, 0);
  376. /* Make sure to clear the current pattern before starting a new one */
  377. wmb();
  378. dpcd_pattern = ctrl->training_2_pattern;
  379. while (!atomic_read(&ctrl->aborted)) {
  380. /* update hardware with current swing/pre-emp values */
  381. dp_ctrl_update_hw_vx_px(ctrl);
  382. if (!pattern) {
  383. pattern = dpcd_pattern;
  384. /* program hw to send pattern */
  385. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  386. /* update sink with current pattern */
  387. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  388. if (ret)
  389. break;
  390. }
  391. ret = dp_ctrl_update_sink_vx_px(ctrl);
  392. if (ret)
  393. break;
  394. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  395. ret = dp_ctrl_read_link_status(ctrl, link_status);
  396. if (ret)
  397. break;
  398. /* check if CR bits still remain set */
  399. if (!drm_dp_clock_recovery_ok(link_status,
  400. ctrl->link->link_params.lane_count)) {
  401. ret = -EINVAL;
  402. break;
  403. }
  404. if (!drm_dp_channel_eq_ok(link_status,
  405. ctrl->link->link_params.lane_count))
  406. ret = -EINVAL;
  407. else
  408. break;
  409. if (tries >= maximum_retries) {
  410. ret = dp_ctrl_lane_count_down_shift(ctrl);
  411. break;
  412. }
  413. tries++;
  414. ctrl->link->adjust_levels(ctrl->link, link_status);
  415. }
  416. skip_training:
  417. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  418. if (ret)
  419. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  420. else
  421. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  422. return ret;
  423. }
  424. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  425. {
  426. int ret = 0;
  427. u8 const encoding = 0x1, downspread = 0x00;
  428. struct drm_dp_link link_info = {0};
  429. ctrl->link->phy_params.p_level = 0;
  430. ctrl->link->phy_params.v_level = 0;
  431. link_info.num_lanes = ctrl->link->link_params.lane_count;
  432. link_info.rate = drm_dp_bw_code_to_link_rate(
  433. ctrl->link->link_params.bw_code);
  434. link_info.capabilities = ctrl->panel->link_info.capabilities;
  435. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  436. if (ret)
  437. goto end;
  438. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  439. DP_DOWNSPREAD_CTRL, downspread);
  440. if (ret <= 0) {
  441. ret = -EINVAL;
  442. goto end;
  443. }
  444. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  445. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  446. if (ret <= 0) {
  447. ret = -EINVAL;
  448. goto end;
  449. }
  450. ret = dp_ctrl_link_training_1(ctrl);
  451. if (ret) {
  452. DP_ERR("link training #1 failed\n");
  453. goto end;
  454. }
  455. /* print success info as this is a result of user initiated action */
  456. DP_INFO("link training #1 successful\n");
  457. ret = dp_ctrl_link_training_2(ctrl);
  458. if (ret) {
  459. DP_ERR("link training #2 failed\n");
  460. goto end;
  461. }
  462. /* print success info as this is a result of user initiated action */
  463. DP_INFO("link training #2 successful\n");
  464. end:
  465. dp_ctrl_state_ctrl(ctrl, 0);
  466. /* Make sure to clear the current pattern before starting a new one */
  467. wmb();
  468. dp_ctrl_clear_training_pattern(ctrl);
  469. return ret;
  470. }
  471. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  472. {
  473. int ret = 0;
  474. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  475. goto end;
  476. /*
  477. * As part of previous calls, DP controller state might have
  478. * transitioned to PUSH_IDLE. In order to start transmitting a link
  479. * training pattern, we have to first to a DP software reset.
  480. */
  481. ctrl->catalog->reset(ctrl->catalog);
  482. if (ctrl->fec_mode)
  483. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  484. 0x01);
  485. ret = dp_ctrl_link_train(ctrl);
  486. end:
  487. return ret;
  488. }
  489. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  490. char *name, enum dp_pm_type clk_type, u32 rate)
  491. {
  492. u32 num = ctrl->parser->mp[clk_type].num_clk;
  493. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  494. while (num && strcmp(cfg->clk_name, name)) {
  495. num--;
  496. cfg++;
  497. }
  498. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  499. if (num)
  500. cfg->rate = rate;
  501. else
  502. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  503. }
  504. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  505. {
  506. int ret = 0;
  507. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  508. enum dp_pm_type type = DP_LINK_PM;
  509. DP_DEBUG("rate=%d\n", rate);
  510. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  511. if (ctrl->pll->pll_cfg) {
  512. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  513. if (ret < 0) {
  514. DP_ERR("DP pll cfg failed\n");
  515. return ret;
  516. }
  517. }
  518. if (ctrl->pll->pll_prepare) {
  519. ret = ctrl->pll->pll_prepare(ctrl->pll);
  520. if (ret < 0) {
  521. DP_ERR("DP pll prepare failed\n");
  522. return ret;
  523. }
  524. }
  525. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  526. if (ret) {
  527. DP_ERR("Unabled to start link clocks\n");
  528. ret = -EINVAL;
  529. }
  530. return ret;
  531. }
  532. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  533. {
  534. int rc = 0;
  535. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  536. if (ctrl->pll->pll_unprepare) {
  537. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  538. if (rc < 0)
  539. DP_ERR("pll unprepare failed\n");
  540. }
  541. }
  542. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  543. bool downgrade)
  544. {
  545. u32 pattern;
  546. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  547. pattern = DP_TRAINING_PATTERN_4;
  548. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  549. pattern = DP_TRAINING_PATTERN_3;
  550. else
  551. pattern = DP_TRAINING_PATTERN_2;
  552. if (!downgrade)
  553. goto end;
  554. switch (pattern) {
  555. case DP_TRAINING_PATTERN_4:
  556. pattern = DP_TRAINING_PATTERN_3;
  557. break;
  558. case DP_TRAINING_PATTERN_3:
  559. pattern = DP_TRAINING_PATTERN_2;
  560. break;
  561. default:
  562. break;
  563. }
  564. end:
  565. ctrl->training_2_pattern = pattern;
  566. }
  567. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  568. {
  569. int rc = -EINVAL;
  570. bool downgrade = false;
  571. u32 link_train_max_retries = 100;
  572. struct dp_catalog_ctrl *catalog;
  573. struct dp_link_params *link_params;
  574. catalog = ctrl->catalog;
  575. link_params = &ctrl->link->link_params;
  576. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  577. link_params->lane_count);
  578. while (1) {
  579. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  580. link_params->bw_code, link_params->lane_count);
  581. rc = dp_ctrl_enable_link_clock(ctrl);
  582. if (rc)
  583. break;
  584. ctrl->catalog->late_phy_init(ctrl->catalog,
  585. ctrl->link->link_params.lane_count,
  586. ctrl->orientation);
  587. dp_ctrl_configure_source_link_params(ctrl, true);
  588. if (!(--link_train_max_retries % 10)) {
  589. struct dp_link_params *link = &ctrl->link->link_params;
  590. link->lane_count = ctrl->initial_lane_count;
  591. link->bw_code = ctrl->initial_bw_code;
  592. downgrade = true;
  593. }
  594. dp_ctrl_select_training_pattern(ctrl, downgrade);
  595. rc = dp_ctrl_setup_main_link(ctrl);
  596. if (!rc)
  597. break;
  598. /*
  599. * Shallow means link training failure is not important.
  600. * If it fails, we still keep the link clocks on.
  601. * In this mode, the system expects DP to be up
  602. * even though the cable is removed. Disconnect interrupt
  603. * will eventually trigger and shutdown DP.
  604. */
  605. if (shallow) {
  606. rc = 0;
  607. break;
  608. }
  609. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  610. dp_ctrl_disable_link_clock(ctrl);
  611. break;
  612. }
  613. if (rc != -EAGAIN)
  614. dp_ctrl_link_rate_down_shift(ctrl);
  615. dp_ctrl_configure_source_link_params(ctrl, false);
  616. dp_ctrl_disable_link_clock(ctrl);
  617. /* hw recommended delays before retrying link training */
  618. msleep(20);
  619. }
  620. return rc;
  621. }
  622. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  623. struct dp_panel *dp_panel)
  624. {
  625. int ret = 0;
  626. u32 pclk;
  627. enum dp_pm_type clk_type;
  628. char clk_name[32] = "";
  629. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  630. dp_panel->stream_id);
  631. if (ret)
  632. return ret;
  633. if (dp_panel->stream_id == DP_STREAM_0) {
  634. clk_type = DP_STREAM0_PM;
  635. strlcpy(clk_name, "strm0_pixel_clk", 32);
  636. } else if (dp_panel->stream_id == DP_STREAM_1) {
  637. clk_type = DP_STREAM1_PM;
  638. strlcpy(clk_name, "strm1_pixel_clk", 32);
  639. } else {
  640. DP_ERR("Invalid stream:%d for clk enable\n",
  641. dp_panel->stream_id);
  642. return -EINVAL;
  643. }
  644. pclk = dp_panel->pinfo.widebus_en ?
  645. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  646. (dp_panel->pinfo.pixel_clk_khz);
  647. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  648. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  649. if (ret) {
  650. DP_ERR("Unabled to start stream:%d clocks\n",
  651. dp_panel->stream_id);
  652. ret = -EINVAL;
  653. }
  654. return ret;
  655. }
  656. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  657. struct dp_panel *dp_panel)
  658. {
  659. int ret = 0;
  660. if (dp_panel->stream_id == DP_STREAM_0) {
  661. return ctrl->power->clk_enable(ctrl->power,
  662. DP_STREAM0_PM, false);
  663. } else if (dp_panel->stream_id == DP_STREAM_1) {
  664. return ctrl->power->clk_enable(ctrl->power,
  665. DP_STREAM1_PM, false);
  666. } else {
  667. DP_ERR("Invalid stream:%d for clk disable\n",
  668. dp_panel->stream_id);
  669. ret = -EINVAL;
  670. }
  671. return ret;
  672. }
  673. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  674. {
  675. struct dp_ctrl_private *ctrl;
  676. struct dp_catalog_ctrl *catalog;
  677. if (!dp_ctrl) {
  678. DP_ERR("Invalid input data\n");
  679. return -EINVAL;
  680. }
  681. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  682. ctrl->orientation = flip;
  683. catalog = ctrl->catalog;
  684. if (reset) {
  685. catalog->usb_reset(ctrl->catalog, flip);
  686. catalog->phy_reset(ctrl->catalog);
  687. }
  688. catalog->enable_irq(ctrl->catalog, true);
  689. atomic_set(&ctrl->aborted, 0);
  690. return 0;
  691. }
  692. /**
  693. * dp_ctrl_host_deinit() - Uninitialize DP controller
  694. * @ctrl: Display Port Driver data
  695. *
  696. * Perform required steps to uninitialize DP controller
  697. * and its resources.
  698. */
  699. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  700. {
  701. struct dp_ctrl_private *ctrl;
  702. if (!dp_ctrl) {
  703. DP_ERR("Invalid input data\n");
  704. return;
  705. }
  706. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  707. ctrl->catalog->enable_irq(ctrl->catalog, false);
  708. DP_DEBUG("Host deinitialized successfully\n");
  709. }
  710. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  711. {
  712. reinit_completion(&ctrl->video_comp);
  713. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  714. }
  715. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  716. {
  717. int ret = 0;
  718. struct dp_ctrl_private *ctrl;
  719. if (!dp_ctrl) {
  720. DP_ERR("Invalid input data\n");
  721. return -EINVAL;
  722. }
  723. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  724. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  725. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  726. if (!ctrl->power_on) {
  727. DP_ERR("ctrl off\n");
  728. ret = -EINVAL;
  729. goto end;
  730. }
  731. if (atomic_read(&ctrl->aborted))
  732. goto end;
  733. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  734. ret = dp_ctrl_setup_main_link(ctrl);
  735. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  736. if (ret) {
  737. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  738. goto end;
  739. }
  740. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  741. if (ctrl->stream_count) {
  742. dp_ctrl_send_video(ctrl);
  743. dp_ctrl_wait4video_ready(ctrl);
  744. }
  745. end:
  746. return ret;
  747. }
  748. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  749. {
  750. int ret = 0;
  751. struct dp_ctrl_private *ctrl;
  752. if (!dp_ctrl) {
  753. DP_ERR("Invalid input data\n");
  754. return;
  755. }
  756. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  757. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  758. DP_DEBUG("no test pattern selected by sink\n");
  759. return;
  760. }
  761. DP_DEBUG("start\n");
  762. /*
  763. * The global reset will need DP link ralated clocks to be
  764. * running. Add the global reset just before disabling the
  765. * link clocks and core clocks.
  766. */
  767. ctrl->catalog->reset(ctrl->catalog);
  768. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  769. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  770. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  771. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  772. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  773. ctrl->fec_mode, ctrl->dsc_mode, false);
  774. if (ret)
  775. DP_ERR("failed to enable DP controller\n");
  776. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  777. DP_DEBUG("end\n");
  778. }
  779. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  780. {
  781. bool success = false;
  782. u32 pattern_sent = 0x0;
  783. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  784. dp_ctrl_update_hw_vx_px(ctrl);
  785. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  786. dp_ctrl_update_sink_vx_px(ctrl);
  787. ctrl->link->send_test_response(ctrl->link);
  788. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  789. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  790. dp_link_get_phy_test_pattern(pattern_requested),
  791. pattern_sent);
  792. switch (pattern_sent) {
  793. case MR_LINK_TRAINING1:
  794. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  795. success = true;
  796. break;
  797. case MR_LINK_SYMBOL_ERM:
  798. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  799. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  800. success = true;
  801. break;
  802. case MR_LINK_PRBS7:
  803. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  804. success = true;
  805. break;
  806. case MR_LINK_CUSTOM80:
  807. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  808. success = true;
  809. break;
  810. case MR_LINK_TRAINING4:
  811. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  812. success = true;
  813. break;
  814. default:
  815. success = false;
  816. break;
  817. }
  818. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  819. dp_link_get_phy_test_pattern(pattern_requested));
  820. }
  821. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  822. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  823. {
  824. u64 min_slot_cnt, max_slot_cnt;
  825. u64 raw_target_sc, target_sc_fixp;
  826. u64 ts_denom, ts_enum, ts_int;
  827. u64 pclk = panel->pinfo.pixel_clk_khz;
  828. u64 lclk = 0;
  829. u64 lanes = ctrl->link->link_params.lane_count;
  830. u64 bpp = panel->pinfo.bpp;
  831. u64 pbn = panel->pbn;
  832. u64 numerator, denominator, temp, temp1, temp2;
  833. u32 x_int = 0, y_frac_enum = 0;
  834. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  835. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  836. if (panel->pinfo.comp_info.comp_ratio > 1)
  837. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  838. /* min_slot_cnt */
  839. numerator = pclk * bpp * 64 * 1000;
  840. denominator = lclk * lanes * 8 * 1000;
  841. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  842. /* max_slot_cnt */
  843. numerator = pbn * 54 * 1000;
  844. denominator = lclk * lanes;
  845. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  846. /* raw_target_sc */
  847. numerator = max_slot_cnt + min_slot_cnt;
  848. denominator = drm_fixp_from_fraction(2, 1);
  849. raw_target_sc = drm_fixp_div(numerator, denominator);
  850. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  851. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  852. /* apply fec and dsc overhead factor */
  853. if (panel->pinfo.dsc_overhead_fp)
  854. raw_target_sc = drm_fixp_mul(raw_target_sc,
  855. panel->pinfo.dsc_overhead_fp);
  856. if (panel->fec_overhead_fp)
  857. raw_target_sc = drm_fixp_mul(raw_target_sc,
  858. panel->fec_overhead_fp);
  859. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  860. /* target_sc */
  861. temp = drm_fixp_from_fraction(256 * lanes, 1);
  862. numerator = drm_fixp_mul(raw_target_sc, temp);
  863. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  864. target_sc_fixp = drm_fixp_div(numerator, denominator);
  865. ts_enum = 256 * lanes;
  866. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  867. ts_int = drm_fixp2int(target_sc_fixp);
  868. temp = drm_fixp2int_ceil(raw_target_sc);
  869. if (temp != ts_int) {
  870. temp = drm_fixp_from_fraction(ts_int, 1);
  871. temp1 = raw_target_sc - temp;
  872. temp2 = drm_fixp_mul(temp1, ts_denom);
  873. ts_enum = drm_fixp2int(temp2);
  874. }
  875. /* target_strm_sym */
  876. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  877. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  878. temp = ts_int_fixp + ts_frac_fixp;
  879. temp1 = drm_fixp_from_fraction(lanes, 1);
  880. target_strm_sym = drm_fixp_mul(temp, temp1);
  881. /* x_int */
  882. x_int = drm_fixp2int(target_strm_sym);
  883. /* y_enum_frac */
  884. temp = drm_fixp_from_fraction(x_int, 1);
  885. temp1 = target_strm_sym - temp;
  886. temp2 = drm_fixp_from_fraction(256, 1);
  887. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  888. temp1 = drm_fixp2int(y_frac_enum_fixp);
  889. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  890. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  891. panel->mst_target_sc = raw_target_sc;
  892. *p_x_int = x_int;
  893. *p_y_frac_enum = y_frac_enum;
  894. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  895. }
  896. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  897. {
  898. bool act_complete;
  899. if (!ctrl->mst_mode)
  900. return 0;
  901. ctrl->catalog->trigger_act(ctrl->catalog);
  902. msleep(20); /* needs 1 frame time */
  903. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  904. if (!act_complete)
  905. DP_ERR("mst act trigger complete failed\n");
  906. else
  907. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  908. return 0;
  909. }
  910. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  911. struct dp_panel *panel)
  912. {
  913. u32 x_int, y_frac_enum, lanes, bw_code;
  914. int i;
  915. if (!ctrl->mst_mode)
  916. return;
  917. DP_MST_DEBUG("mst stream channel allocation\n");
  918. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  919. ctrl->catalog->channel_alloc(ctrl->catalog,
  920. i,
  921. ctrl->mst_ch_info.slot_info[i].start_slot,
  922. ctrl->mst_ch_info.slot_info[i].tot_slots);
  923. }
  924. lanes = ctrl->link->link_params.lane_count;
  925. bw_code = ctrl->link->link_params.bw_code;
  926. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  927. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  928. x_int, y_frac_enum);
  929. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  930. panel->stream_id,
  931. panel->channel_start_slot, panel->channel_total_slots);
  932. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  933. lanes, bw_code, x_int, y_frac_enum);
  934. }
  935. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  936. {
  937. u8 fec_sts = 0;
  938. int rlen;
  939. u32 dsc_enable;
  940. int i, max_retries = 3;
  941. bool fec_en_detected = false;
  942. if (!ctrl->fec_mode)
  943. return;
  944. /* Need to try to enable multiple times due to BS symbols collisions */
  945. for (i = 0; i < max_retries; i++) {
  946. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  947. /* wait for controller to start fec sequence */
  948. usleep_range(900, 1000);
  949. /* read back FEC status and check if it is enabled */
  950. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  951. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  952. fec_en_detected = true;
  953. break;
  954. }
  955. }
  956. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  957. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  958. if (!fec_en_detected)
  959. DP_WARN("failed to enable sink fec\n");
  960. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  961. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  962. dsc_enable);
  963. if (rlen < 1)
  964. DP_WARN("failed to enable sink dsc\n");
  965. }
  966. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  967. {
  968. int rc = 0;
  969. bool link_ready = false;
  970. struct dp_ctrl_private *ctrl;
  971. if (!dp_ctrl || !panel)
  972. return -EINVAL;
  973. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  974. if (!ctrl->power_on) {
  975. DP_DEBUG("controller powered off\n");
  976. return -EPERM;
  977. }
  978. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  979. if (rc) {
  980. DP_ERR("failure on stream clock enable\n");
  981. return rc;
  982. }
  983. rc = panel->hw_cfg(panel, true);
  984. if (rc)
  985. return rc;
  986. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  987. dp_ctrl_send_phy_test_pattern(ctrl);
  988. return 0;
  989. }
  990. dp_ctrl_mst_stream_setup(ctrl, panel);
  991. dp_ctrl_send_video(ctrl);
  992. dp_ctrl_mst_send_act(ctrl);
  993. dp_ctrl_wait4video_ready(ctrl);
  994. ctrl->stream_count++;
  995. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  996. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  997. /* wait for link training completion before fec config as per spec */
  998. dp_ctrl_fec_dsc_setup(ctrl);
  999. return rc;
  1000. }
  1001. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1002. struct dp_panel *panel)
  1003. {
  1004. struct dp_ctrl_private *ctrl;
  1005. bool act_complete;
  1006. int i;
  1007. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1008. if (!ctrl->mst_mode)
  1009. return;
  1010. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1011. ctrl->catalog->channel_alloc(ctrl->catalog,
  1012. i,
  1013. ctrl->mst_ch_info.slot_info[i].start_slot,
  1014. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1015. }
  1016. ctrl->catalog->trigger_act(ctrl->catalog);
  1017. msleep(20); /* needs 1 frame time */
  1018. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1019. if (!act_complete)
  1020. DP_ERR("mst stream_off act trigger complete failed\n");
  1021. else
  1022. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1023. }
  1024. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1025. struct dp_panel *panel)
  1026. {
  1027. struct dp_ctrl_private *ctrl;
  1028. if (!dp_ctrl || !panel) {
  1029. DP_ERR("invalid input\n");
  1030. return;
  1031. }
  1032. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1033. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1034. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1035. }
  1036. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1037. {
  1038. struct dp_ctrl_private *ctrl;
  1039. if (!dp_ctrl || !panel)
  1040. return;
  1041. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1042. if (!ctrl->power_on)
  1043. return;
  1044. panel->hw_cfg(panel, false);
  1045. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1046. ctrl->stream_count--;
  1047. }
  1048. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1049. bool fec_mode, bool dsc_mode, bool shallow)
  1050. {
  1051. int rc = 0;
  1052. struct dp_ctrl_private *ctrl;
  1053. u32 rate = 0;
  1054. if (!dp_ctrl) {
  1055. rc = -EINVAL;
  1056. goto end;
  1057. }
  1058. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1059. if (ctrl->power_on)
  1060. goto end;
  1061. if (atomic_read(&ctrl->aborted)) {
  1062. rc = -EPERM;
  1063. goto end;
  1064. }
  1065. ctrl->mst_mode = mst_mode;
  1066. if (fec_mode) {
  1067. ctrl->fec_mode = fec_mode;
  1068. ctrl->dsc_mode = dsc_mode;
  1069. }
  1070. rate = ctrl->panel->link_info.rate;
  1071. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1072. DP_DEBUG("using phy test link parameters\n");
  1073. } else {
  1074. ctrl->link->link_params.bw_code =
  1075. drm_dp_link_rate_to_bw_code(rate);
  1076. ctrl->link->link_params.lane_count =
  1077. ctrl->panel->link_info.num_lanes;
  1078. }
  1079. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1080. ctrl->link->link_params.bw_code,
  1081. ctrl->link->link_params.lane_count);
  1082. /* backup initial lane count and bw code */
  1083. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1084. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1085. rc = dp_ctrl_link_setup(ctrl, shallow);
  1086. if (!rc)
  1087. ctrl->power_on = true;
  1088. end:
  1089. return rc;
  1090. }
  1091. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1092. {
  1093. struct dp_ctrl_private *ctrl;
  1094. if (!dp_ctrl)
  1095. return;
  1096. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1097. if (!ctrl->power_on)
  1098. return;
  1099. ctrl->catalog->fec_config(ctrl->catalog, false);
  1100. dp_ctrl_configure_source_link_params(ctrl, false);
  1101. ctrl->catalog->reset(ctrl->catalog);
  1102. /* Make sure DP is disabled before clk disable */
  1103. wmb();
  1104. dp_ctrl_disable_link_clock(ctrl);
  1105. ctrl->mst_mode = false;
  1106. ctrl->fec_mode = false;
  1107. ctrl->dsc_mode = false;
  1108. ctrl->power_on = false;
  1109. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1110. DP_DEBUG("DP off done\n");
  1111. }
  1112. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1113. enum dp_stream_id strm,
  1114. u32 start_slot, u32 tot_slots)
  1115. {
  1116. struct dp_ctrl_private *ctrl;
  1117. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1118. DP_ERR("invalid input\n");
  1119. return;
  1120. }
  1121. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1122. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1123. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1124. }
  1125. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1126. {
  1127. struct dp_ctrl_private *ctrl;
  1128. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1129. if (!dp_ctrl)
  1130. return;
  1131. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1132. ctrl->catalog->get_interrupt(ctrl->catalog);
  1133. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1134. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1135. dp_ctrl_video_ready(ctrl);
  1136. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1137. dp_ctrl_idle_patterns_sent(ctrl);
  1138. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1139. dp_ctrl_idle_patterns_sent(ctrl);
  1140. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1141. dp_ctrl_idle_patterns_sent(ctrl);
  1142. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1143. }
  1144. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1145. {
  1146. struct dp_ctrl_private *ctrl;
  1147. if (!dp_ctrl)
  1148. return;
  1149. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1150. ctrl->sim_mode = en;
  1151. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1152. }
  1153. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1154. {
  1155. int rc = 0;
  1156. struct dp_ctrl_private *ctrl;
  1157. struct dp_ctrl *dp_ctrl;
  1158. if (!in->dev || !in->panel || !in->aux ||
  1159. !in->link || !in->catalog) {
  1160. DP_ERR("invalid input\n");
  1161. rc = -EINVAL;
  1162. goto error;
  1163. }
  1164. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1165. if (!ctrl) {
  1166. rc = -ENOMEM;
  1167. goto error;
  1168. }
  1169. init_completion(&ctrl->idle_comp);
  1170. init_completion(&ctrl->video_comp);
  1171. /* in parameters */
  1172. ctrl->parser = in->parser;
  1173. ctrl->panel = in->panel;
  1174. ctrl->power = in->power;
  1175. ctrl->aux = in->aux;
  1176. ctrl->link = in->link;
  1177. ctrl->catalog = in->catalog;
  1178. ctrl->pll = in->pll;
  1179. ctrl->dev = in->dev;
  1180. ctrl->mst_mode = false;
  1181. ctrl->fec_mode = false;
  1182. dp_ctrl = &ctrl->dp_ctrl;
  1183. /* out parameters */
  1184. dp_ctrl->init = dp_ctrl_host_init;
  1185. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1186. dp_ctrl->on = dp_ctrl_on;
  1187. dp_ctrl->off = dp_ctrl_off;
  1188. dp_ctrl->abort = dp_ctrl_abort;
  1189. dp_ctrl->isr = dp_ctrl_isr;
  1190. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1191. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1192. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1193. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1194. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1195. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1196. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1197. return dp_ctrl;
  1198. error:
  1199. return ERR_PTR(rc);
  1200. }
  1201. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1202. {
  1203. struct dp_ctrl_private *ctrl;
  1204. if (!dp_ctrl)
  1205. return;
  1206. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1207. devm_kfree(ctrl->dev, ctrl);
  1208. }