lpass-cdc-wsa-macro.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dapm.h>
  12. #include <sound/tlv.h>
  13. #include <soc/swr-common.h>
  14. #include <soc/swr-wcd.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include "lpass-cdc.h"
  17. #include "lpass-cdc-comp.h"
  18. #include "lpass-cdc-registers.h"
  19. #include "lpass-cdc-wsa-macro.h"
  20. #include "lpass-cdc-clk-rsc.h"
  21. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  22. #define LPASS_CDC_WSA_MACRO_MAX_OFFSET 0x1000
  23. #define LPASS_CDC_WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define LPASS_CDC_WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define LPASS_CDC_WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  31. #define LPASS_CDC_WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  32. SNDRV_PCM_RATE_48000)
  33. #define LPASS_CDC_WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  34. SNDRV_PCM_FMTBIT_S24_LE |\
  35. SNDRV_PCM_FMTBIT_S24_3LE)
  36. #define NUM_INTERPOLATORS 2
  37. #define LPASS_CDC_WSA_MACRO_MUX_INP_SHFT 0x3
  38. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK1 0x07
  39. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK2 0x38
  40. #define LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET 0x8
  41. #define LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET 0x4
  42. #define LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET 0x40
  43. #define LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  44. #define LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET 0x80
  45. #define LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  46. #define LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  47. #define LPASS_CDC_WSA_MACRO_FS_RATE_MASK 0x0F
  48. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK 0x03
  49. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK 0x18
  50. #define LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT 0x2
  51. enum {
  52. LPASS_CDC_WSA_MACRO_RX0 = 0,
  53. LPASS_CDC_WSA_MACRO_RX1,
  54. LPASS_CDC_WSA_MACRO_RX_MIX,
  55. LPASS_CDC_WSA_MACRO_RX_MIX0 = LPASS_CDC_WSA_MACRO_RX_MIX,
  56. LPASS_CDC_WSA_MACRO_RX_MIX1,
  57. LPASS_CDC_WSA_MACRO_RX_MAX,
  58. };
  59. enum {
  60. LPASS_CDC_WSA_MACRO_TX0 = 0,
  61. LPASS_CDC_WSA_MACRO_TX1,
  62. LPASS_CDC_WSA_MACRO_TX_MAX,
  63. };
  64. enum {
  65. LPASS_CDC_WSA_MACRO_EC0_MUX = 0,
  66. LPASS_CDC_WSA_MACRO_EC1_MUX,
  67. LPASS_CDC_WSA_MACRO_EC_MUX_MAX,
  68. };
  69. enum {
  70. LPASS_CDC_WSA_MACRO_COMP1, /* SPK_L */
  71. LPASS_CDC_WSA_MACRO_COMP2, /* SPK_R */
  72. LPASS_CDC_WSA_MACRO_COMP_MAX
  73. };
  74. enum {
  75. LPASS_CDC_WSA_MACRO_SOFTCLIP0, /* RX0 */
  76. LPASS_CDC_WSA_MACRO_SOFTCLIP1, /* RX1 */
  77. LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX
  78. };
  79. enum {
  80. INTn_1_INP_SEL_ZERO = 0,
  81. INTn_1_INP_SEL_RX0,
  82. INTn_1_INP_SEL_RX1,
  83. INTn_1_INP_SEL_RX2,
  84. INTn_1_INP_SEL_RX3,
  85. INTn_1_INP_SEL_DEC0,
  86. INTn_1_INP_SEL_DEC1,
  87. };
  88. enum {
  89. INTn_2_INP_SEL_ZERO = 0,
  90. INTn_2_INP_SEL_RX0,
  91. INTn_2_INP_SEL_RX1,
  92. INTn_2_INP_SEL_RX2,
  93. INTn_2_INP_SEL_RX3,
  94. };
  95. enum {
  96. WSA_MODE_21DB,
  97. WSA_MODE_19P5DB,
  98. WSA_MODE_18DB,
  99. WSA_MODE_16P5DB,
  100. WSA_MODE_15DB,
  101. WSA_MODE_13P5DB,
  102. WSA_MODE_12DB,
  103. WSA_MODE_10P5DB,
  104. WSA_MODE_9DB,
  105. WSA_MODE_MAX
  106. };
  107. static u8 comp_setting_table[WSA_MODE_MAX][COMP_MAX_SETTING] =
  108. {
  109. {0x00, 0x10, 0x06, 0x18, 0x24, 0x2A, 0x2A, 0x2A, 0x00, 0x2A, 0x2A, 0xB0}, /* WSA_MODE_21DB */
  110. {0x00, 0x10, 0x06, 0x18, 0x24, 0x2A, 0x2A, 0x2A, 0xFD, 0x2A, 0x2A, 0xB0}, /* WSA_MODE_19PDB -1.5DB*/
  111. {0x00, 0x10, 0x06, 0x12, 0x1E, 0x24, 0x24, 0x24, 0xFA, 0x24, 0x2A, 0xB0}, /* WSA_MODE_18DB -3DB*/
  112. {0x00, 0x10, 0x06, 0x0C, 0x18, 0x21, 0x21, 0x21, 0xFA, 0x21, 0x2A, 0xB0}, /* WSA_MODE_16P5DB -3DB*/
  113. {0x00, 0x10, 0x06, 0x0C, 0x18, 0x21, 0x21, 0x21, 0xFA, 0x21, 0x2A, 0xB0}, /* WSA_MODE_15DB -3DB -->TODO: NEED UPDATE ENTRIES */
  114. {0x00, 0x10, 0x06, 0x12, 0x1B, 0x1B, 0x1B, 0x1B, 0xFA, 0x1B, 0x2A, 0xB0}, /* WSA_MODE_13P5DB -3DB */
  115. {0x00, 0x10, 0x06, 0x12, 0x18, 0x18, 0x18, 0x18, 0xFA, 0x18, 0x2A, 0xB0}, /* WSA_MODE_12DB -3DB */
  116. {0x00, 0x10, 0x06, 0x12, 0x18, 0x18, 0x18, 0x18, 0xFA, 0x18, 0x2A, 0xB0}, /* WSA_MODE_10P5DB -3DB --> NEED Update entries */
  117. {0x00, 0x10, 0x06, 0x12, 0x18, 0x18, 0x18, 0x18, 0xFA, 0x18, 0x2A, 0xB0}, /* WSA_MODE_9DB -3DB --> NEED Update entries */
  118. };
  119. struct interp_sample_rate {
  120. int sample_rate;
  121. int rate_val;
  122. };
  123. /*
  124. * Structure used to update codec
  125. * register defaults after reset
  126. */
  127. struct lpass_cdc_wsa_macro_reg_mask_val {
  128. u16 reg;
  129. u8 mask;
  130. u8 val;
  131. };
  132. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  133. {8000, 0x0}, /* 8K */
  134. {16000, 0x1}, /* 16K */
  135. {24000, -EINVAL},/* 24K */
  136. {32000, 0x3}, /* 32K */
  137. {48000, 0x4}, /* 48K */
  138. {96000, 0x5}, /* 96K */
  139. {192000, 0x6}, /* 192K */
  140. {384000, 0x7}, /* 384K */
  141. {44100, 0x8}, /* 44.1K */
  142. };
  143. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  144. {48000, 0x4}, /* 48K */
  145. {96000, 0x5}, /* 96K */
  146. {192000, 0x6}, /* 192K */
  147. };
  148. #define LPASS_CDC_WSA_MACRO_SWR_STRING_LEN 80
  149. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  150. struct snd_pcm_hw_params *params,
  151. struct snd_soc_dai *dai);
  152. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  153. unsigned int *tx_num, unsigned int *tx_slot,
  154. unsigned int *rx_num, unsigned int *rx_slot);
  155. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  156. /* Hold instance to soundwire platform device */
  157. struct lpass_cdc_wsa_macro_swr_ctrl_data {
  158. struct platform_device *wsa_swr_pdev;
  159. };
  160. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data {
  161. void *handle; /* holds codec private data */
  162. int (*read)(void *handle, int reg);
  163. int (*write)(void *handle, int reg, int val);
  164. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  165. int (*clk)(void *handle, bool enable);
  166. int (*core_vote)(void *handle, bool enable);
  167. int (*handle_irq)(void *handle,
  168. irqreturn_t (*swrm_irq_handler)(int irq,
  169. void *data),
  170. void *swrm_handle,
  171. int action);
  172. };
  173. struct lpass_cdc_wsa_macro_bcl_pmic_params {
  174. u8 id;
  175. u8 sid;
  176. u8 ppid;
  177. };
  178. enum {
  179. LPASS_CDC_WSA_MACRO_AIF_INVALID = 0,
  180. LPASS_CDC_WSA_MACRO_AIF1_PB,
  181. LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  182. LPASS_CDC_WSA_MACRO_AIF_VI,
  183. LPASS_CDC_WSA_MACRO_AIF_ECHO,
  184. LPASS_CDC_WSA_MACRO_MAX_DAIS,
  185. };
  186. #define LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX 3
  187. /*
  188. * @dev: wsa macro device pointer
  189. * @comp_enabled: compander enable mixer value set
  190. * @ec_hq: echo HQ enable mixer value set
  191. * @prim_int_users: Users of interpolator
  192. * @wsa_mclk_users: WSA MCLK users count
  193. * @swr_clk_users: SWR clk users count
  194. * @vi_feed_value: VI sense mask
  195. * @mclk_lock: to lock mclk operations
  196. * @swr_clk_lock: to lock swr master clock operations
  197. * @swr_ctrl_data: SoundWire data structure
  198. * @swr_plat_data: Soundwire platform data
  199. * @lpass_cdc_wsa_macro_add_child_devices_work: work for adding child devices
  200. * @wsa_swr_gpio_p: used by pinctrl API
  201. * @component: codec handle
  202. * @rx_0_count: RX0 interpolation users
  203. * @rx_1_count: RX1 interpolation users
  204. * @active_ch_mask: channel mask for all AIF DAIs
  205. * @active_ch_cnt: channel count of all AIF DAIs
  206. * @rx_port_value: mixer ctl value of WSA RX MUXes
  207. * @wsa_io_base: Base address of WSA macro addr space
  208. */
  209. struct lpass_cdc_wsa_macro_priv {
  210. struct device *dev;
  211. int comp_enabled[LPASS_CDC_WSA_MACRO_COMP_MAX];
  212. int comp_mode[LPASS_CDC_WSA_MACRO_COMP_MAX];
  213. int ec_hq[LPASS_CDC_WSA_MACRO_RX1 + 1];
  214. u16 prim_int_users[LPASS_CDC_WSA_MACRO_RX1 + 1];
  215. u16 wsa_mclk_users;
  216. u16 swr_clk_users;
  217. bool dapm_mclk_enable;
  218. bool reset_swr;
  219. unsigned int vi_feed_value;
  220. struct mutex mclk_lock;
  221. struct mutex swr_clk_lock;
  222. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data;
  223. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data swr_plat_data;
  224. struct work_struct lpass_cdc_wsa_macro_add_child_devices_work;
  225. struct device_node *wsa_swr_gpio_p;
  226. struct snd_soc_component *component;
  227. int rx_0_count;
  228. int rx_1_count;
  229. unsigned long active_ch_mask[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  230. unsigned long active_ch_cnt[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  231. int rx_port_value[LPASS_CDC_WSA_MACRO_RX_MAX];
  232. char __iomem *wsa_io_base;
  233. struct platform_device *pdev_child_devices
  234. [LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX];
  235. int child_count;
  236. int ear_spkr_gain;
  237. int spkr_gain_offset;
  238. int spkr_mode;
  239. int is_softclip_on[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  240. int softclip_clk_users[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  241. struct lpass_cdc_wsa_macro_bcl_pmic_params bcl_pmic_params;
  242. char __iomem *mclk_mode_muxsel;
  243. u16 default_clk_id;
  244. u32 pcm_rate_vi;
  245. int wsa_digital_mute_status[LPASS_CDC_WSA_MACRO_RX_MAX];
  246. };
  247. static int lpass_cdc_wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  248. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  249. int event, int gain_reg);
  250. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[];
  251. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  252. static const char *const rx_text[] = {
  253. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  254. };
  255. static const char *const rx_mix_text[] = {
  256. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  257. };
  258. static const char *const rx_mix_ec_text[] = {
  259. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  260. };
  261. static const char *const rx_mux_text[] = {
  262. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  263. };
  264. static const char *const rx_sidetone_mix_text[] = {
  265. "ZERO", "SRC0"
  266. };
  267. static const char * const lpass_cdc_wsa_macro_ear_spkr_pa_gain_text[] = {
  268. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  269. "G_4_DB", "G_5_DB", "G_6_DB"
  270. };
  271. static const char * const lpass_cdc_wsa_macro_speaker_boost_stage_text[] = {
  272. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  273. };
  274. static const char * const lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text[] = {
  275. "OFF", "ON"
  276. };
  277. static const char * const lpass_cdc_wsa_macro_comp_mode_text[] = {
  278. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  279. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  280. };
  281. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  282. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  283. };
  284. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  285. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  286. };
  287. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_ear_spkr_pa_gain_enum,
  288. lpass_cdc_wsa_macro_ear_spkr_pa_gain_text);
  289. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_spkr_boost_stage_enum,
  290. lpass_cdc_wsa_macro_speaker_boost_stage_text);
  291. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  292. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text);
  293. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_comp_mode_enum,
  294. lpass_cdc_wsa_macro_comp_mode_text);
  295. /* RX INT0 */
  296. static const struct soc_enum rx0_prim_inp0_chain_enum =
  297. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  298. 0, 7, rx_text);
  299. static const struct soc_enum rx0_prim_inp1_chain_enum =
  300. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  301. 3, 7, rx_text);
  302. static const struct soc_enum rx0_prim_inp2_chain_enum =
  303. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  304. 3, 7, rx_text);
  305. static const struct soc_enum rx0_mix_chain_enum =
  306. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  307. 0, 5, rx_mix_text);
  308. static const struct soc_enum rx0_sidetone_mix_enum =
  309. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  310. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  311. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  312. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  313. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  314. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  315. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  316. static const struct snd_kcontrol_new rx0_mix_mux =
  317. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  318. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  319. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  320. /* RX INT1 */
  321. static const struct soc_enum rx1_prim_inp0_chain_enum =
  322. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  323. 0, 7, rx_text);
  324. static const struct soc_enum rx1_prim_inp1_chain_enum =
  325. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  326. 3, 7, rx_text);
  327. static const struct soc_enum rx1_prim_inp2_chain_enum =
  328. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  329. 3, 7, rx_text);
  330. static const struct soc_enum rx1_mix_chain_enum =
  331. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  332. 0, 5, rx_mix_text);
  333. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  334. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  335. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  336. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  337. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  338. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  339. static const struct snd_kcontrol_new rx1_mix_mux =
  340. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  341. static const struct soc_enum rx_mix_ec0_enum =
  342. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  343. 0, 3, rx_mix_ec_text);
  344. static const struct soc_enum rx_mix_ec1_enum =
  345. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  346. 3, 3, rx_mix_ec_text);
  347. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  348. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  349. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  350. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  351. static struct snd_soc_dai_ops lpass_cdc_wsa_macro_dai_ops = {
  352. .hw_params = lpass_cdc_wsa_macro_hw_params,
  353. .get_channel_map = lpass_cdc_wsa_macro_get_channel_map,
  354. .mute_stream = lpass_cdc_wsa_macro_mute_stream,
  355. };
  356. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[] = {
  357. {
  358. .name = "lpass_cdc_wsa_macro_rx1",
  359. .id = LPASS_CDC_WSA_MACRO_AIF1_PB,
  360. .playback = {
  361. .stream_name = "WSA_AIF1 Playback",
  362. .rates = LPASS_CDC_WSA_MACRO_RX_RATES,
  363. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  364. .rate_max = 384000,
  365. .rate_min = 8000,
  366. .channels_min = 1,
  367. .channels_max = 2,
  368. },
  369. .ops = &lpass_cdc_wsa_macro_dai_ops,
  370. },
  371. {
  372. .name = "lpass_cdc_wsa_macro_rx_mix",
  373. .id = LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  374. .playback = {
  375. .stream_name = "WSA_AIF_MIX1 Playback",
  376. .rates = LPASS_CDC_WSA_MACRO_RX_MIX_RATES,
  377. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  378. .rate_max = 192000,
  379. .rate_min = 48000,
  380. .channels_min = 1,
  381. .channels_max = 2,
  382. },
  383. .ops = &lpass_cdc_wsa_macro_dai_ops,
  384. },
  385. {
  386. .name = "lpass_cdc_wsa_macro_vifeedback",
  387. .id = LPASS_CDC_WSA_MACRO_AIF_VI,
  388. .capture = {
  389. .stream_name = "WSA_AIF_VI Capture",
  390. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  391. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  392. .rate_max = 48000,
  393. .rate_min = 8000,
  394. .channels_min = 1,
  395. .channels_max = 4,
  396. },
  397. .ops = &lpass_cdc_wsa_macro_dai_ops,
  398. },
  399. {
  400. .name = "lpass_cdc_wsa_macro_echo",
  401. .id = LPASS_CDC_WSA_MACRO_AIF_ECHO,
  402. .capture = {
  403. .stream_name = "WSA_AIF_ECHO Capture",
  404. .rates = LPASS_CDC_WSA_MACRO_ECHO_RATES,
  405. .formats = LPASS_CDC_WSA_MACRO_ECHO_FORMATS,
  406. .rate_max = 48000,
  407. .rate_min = 8000,
  408. .channels_min = 1,
  409. .channels_max = 2,
  410. },
  411. .ops = &lpass_cdc_wsa_macro_dai_ops,
  412. },
  413. };
  414. static const struct lpass_cdc_wsa_macro_reg_mask_val
  415. lpass_cdc_wsa_macro_spkr_default[] = {
  416. {LPASS_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  417. {LPASS_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  418. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  419. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  420. {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  421. {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  422. };
  423. static const struct lpass_cdc_wsa_macro_reg_mask_val
  424. lpass_cdc_wsa_macro_spkr_mode1[] = {
  425. {LPASS_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  426. {LPASS_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  427. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  428. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  429. {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  430. {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  431. };
  432. static bool lpass_cdc_wsa_macro_get_data(struct snd_soc_component *component,
  433. struct device **wsa_dev,
  434. struct lpass_cdc_wsa_macro_priv **wsa_priv,
  435. const char *func_name)
  436. {
  437. *wsa_dev = lpass_cdc_get_device_ptr(component->dev,
  438. WSA_MACRO);
  439. if (!(*wsa_dev)) {
  440. dev_err(component->dev,
  441. "%s: null device for macro!\n", func_name);
  442. return false;
  443. }
  444. *wsa_priv = dev_get_drvdata((*wsa_dev));
  445. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  446. dev_err(component->dev,
  447. "%s: priv is null for macro!\n", func_name);
  448. return false;
  449. }
  450. return true;
  451. }
  452. static int lpass_cdc_wsa_macro_set_port_map(struct snd_soc_component *component,
  453. u32 usecase, u32 size, void *data)
  454. {
  455. struct device *wsa_dev = NULL;
  456. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  457. struct swrm_port_config port_cfg;
  458. int ret = 0;
  459. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  460. return -EINVAL;
  461. memset(&port_cfg, 0, sizeof(port_cfg));
  462. port_cfg.uc = usecase;
  463. port_cfg.size = size;
  464. port_cfg.params = data;
  465. if (wsa_priv->swr_ctrl_data)
  466. ret = swrm_wcd_notify(
  467. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  468. SWR_SET_PORT_MAP, &port_cfg);
  469. return ret;
  470. }
  471. /**
  472. * lpass_cdc_wsa_macro_set_spkr_gain_offset - offset the speaker path
  473. * gain with the given offset value.
  474. *
  475. * @component: codec instance
  476. * @offset: Indicates speaker path gain offset value.
  477. *
  478. * Returns 0 on success or -EINVAL on error.
  479. */
  480. int lpass_cdc_wsa_macro_set_spkr_gain_offset(struct snd_soc_component *component,
  481. int offset)
  482. {
  483. struct device *wsa_dev = NULL;
  484. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  485. if (!component) {
  486. pr_err("%s: NULL component pointer!\n", __func__);
  487. return -EINVAL;
  488. }
  489. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  490. return -EINVAL;
  491. wsa_priv->spkr_gain_offset = offset;
  492. return 0;
  493. }
  494. EXPORT_SYMBOL(lpass_cdc_wsa_macro_set_spkr_gain_offset);
  495. /**
  496. * lpass_cdc_wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  497. * settings based on speaker mode.
  498. *
  499. * @component: codec instance
  500. * @mode: Indicates speaker configuration mode.
  501. *
  502. * Returns 0 on success or -EINVAL on error.
  503. */
  504. int lpass_cdc_wsa_macro_set_spkr_mode(struct snd_soc_component *component, int mode)
  505. {
  506. int i;
  507. const struct lpass_cdc_wsa_macro_reg_mask_val *regs;
  508. int size;
  509. struct device *wsa_dev = NULL;
  510. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  511. if (!component) {
  512. pr_err("%s: NULL codec pointer!\n", __func__);
  513. return -EINVAL;
  514. }
  515. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  516. return -EINVAL;
  517. switch (mode) {
  518. case LPASS_CDC_WSA_MACRO_SPKR_MODE_1:
  519. regs = lpass_cdc_wsa_macro_spkr_mode1;
  520. size = ARRAY_SIZE(lpass_cdc_wsa_macro_spkr_mode1);
  521. break;
  522. default:
  523. regs = lpass_cdc_wsa_macro_spkr_default;
  524. size = ARRAY_SIZE(lpass_cdc_wsa_macro_spkr_default);
  525. break;
  526. }
  527. wsa_priv->spkr_mode = mode;
  528. for (i = 0; i < size; i++)
  529. snd_soc_component_update_bits(component, regs[i].reg,
  530. regs[i].mask, regs[i].val);
  531. return 0;
  532. }
  533. EXPORT_SYMBOL(lpass_cdc_wsa_macro_set_spkr_mode);
  534. static int lpass_cdc_wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  535. u8 int_prim_fs_rate_reg_val,
  536. u32 sample_rate)
  537. {
  538. u8 int_1_mix1_inp;
  539. u32 j, port;
  540. u16 int_mux_cfg0, int_mux_cfg1;
  541. u16 int_fs_reg;
  542. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  543. u8 inp0_sel, inp1_sel, inp2_sel;
  544. struct snd_soc_component *component = dai->component;
  545. struct device *wsa_dev = NULL;
  546. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  547. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  548. return -EINVAL;
  549. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  550. LPASS_CDC_WSA_MACRO_RX_MAX) {
  551. int_1_mix1_inp = port;
  552. if ((int_1_mix1_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  553. (int_1_mix1_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  554. dev_err(wsa_dev,
  555. "%s: Invalid RX port, Dai ID is %d\n",
  556. __func__, dai->id);
  557. return -EINVAL;
  558. }
  559. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  560. /*
  561. * Loop through all interpolator MUX inputs and find out
  562. * to which interpolator input, the cdc_dma rx port
  563. * is connected
  564. */
  565. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  566. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET;
  567. int_mux_cfg0_val = snd_soc_component_read(component,
  568. int_mux_cfg0);
  569. int_mux_cfg1_val = snd_soc_component_read(component,
  570. int_mux_cfg1);
  571. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  572. inp1_sel = (int_mux_cfg0_val >>
  573. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  574. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  575. inp2_sel = (int_mux_cfg1_val >>
  576. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  577. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  578. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  579. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  580. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  581. int_fs_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  582. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  583. dev_dbg(wsa_dev,
  584. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  585. __func__, dai->id, j);
  586. dev_dbg(wsa_dev,
  587. "%s: set INT%u_1 sample rate to %u\n",
  588. __func__, j, sample_rate);
  589. /* sample_rate is in Hz */
  590. snd_soc_component_update_bits(component,
  591. int_fs_reg,
  592. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  593. int_prim_fs_rate_reg_val);
  594. }
  595. int_mux_cfg0 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  596. }
  597. }
  598. return 0;
  599. }
  600. static int lpass_cdc_wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  601. u8 int_mix_fs_rate_reg_val,
  602. u32 sample_rate)
  603. {
  604. u8 int_2_inp;
  605. u32 j, port;
  606. u16 int_mux_cfg1, int_fs_reg;
  607. u8 int_mux_cfg1_val;
  608. struct snd_soc_component *component = dai->component;
  609. struct device *wsa_dev = NULL;
  610. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  611. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  612. return -EINVAL;
  613. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  614. LPASS_CDC_WSA_MACRO_RX_MAX) {
  615. int_2_inp = port;
  616. if ((int_2_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  617. (int_2_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  618. dev_err(wsa_dev,
  619. "%s: Invalid RX port, Dai ID is %d\n",
  620. __func__, dai->id);
  621. return -EINVAL;
  622. }
  623. int_mux_cfg1 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  624. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  625. int_mux_cfg1_val = snd_soc_component_read(component,
  626. int_mux_cfg1) &
  627. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  628. if (int_mux_cfg1_val == int_2_inp +
  629. INTn_2_INP_SEL_RX0) {
  630. int_fs_reg =
  631. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  632. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  633. dev_dbg(wsa_dev,
  634. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  635. __func__, dai->id, j);
  636. dev_dbg(wsa_dev,
  637. "%s: set INT%u_2 sample rate to %u\n",
  638. __func__, j, sample_rate);
  639. snd_soc_component_update_bits(component,
  640. int_fs_reg,
  641. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  642. int_mix_fs_rate_reg_val);
  643. }
  644. int_mux_cfg1 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  645. }
  646. }
  647. return 0;
  648. }
  649. static int lpass_cdc_wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  650. u32 sample_rate)
  651. {
  652. int rate_val = 0;
  653. int i, ret;
  654. /* set mixing path rate */
  655. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  656. if (sample_rate ==
  657. int_mix_sample_rate_val[i].sample_rate) {
  658. rate_val =
  659. int_mix_sample_rate_val[i].rate_val;
  660. break;
  661. }
  662. }
  663. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  664. (rate_val < 0))
  665. goto prim_rate;
  666. ret = lpass_cdc_wsa_macro_set_mix_interpolator_rate(dai,
  667. (u8) rate_val, sample_rate);
  668. prim_rate:
  669. /* set primary path sample rate */
  670. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  671. if (sample_rate ==
  672. int_prim_sample_rate_val[i].sample_rate) {
  673. rate_val =
  674. int_prim_sample_rate_val[i].rate_val;
  675. break;
  676. }
  677. }
  678. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  679. (rate_val < 0))
  680. return -EINVAL;
  681. ret = lpass_cdc_wsa_macro_set_prim_interpolator_rate(dai,
  682. (u8) rate_val, sample_rate);
  683. return ret;
  684. }
  685. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  686. struct snd_pcm_hw_params *params,
  687. struct snd_soc_dai *dai)
  688. {
  689. struct snd_soc_component *component = dai->component;
  690. int ret;
  691. struct device *wsa_dev = NULL;
  692. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  693. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  694. return -EINVAL;
  695. wsa_priv = dev_get_drvdata(wsa_dev);
  696. if (!wsa_priv)
  697. return -EINVAL;
  698. dev_dbg(component->dev,
  699. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  700. dai->name, dai->id, params_rate(params),
  701. params_channels(params));
  702. switch (substream->stream) {
  703. case SNDRV_PCM_STREAM_PLAYBACK:
  704. ret = lpass_cdc_wsa_macro_set_interpolator_rate(dai, params_rate(params));
  705. if (ret) {
  706. dev_err(component->dev,
  707. "%s: cannot set sample rate: %u\n",
  708. __func__, params_rate(params));
  709. return ret;
  710. }
  711. break;
  712. case SNDRV_PCM_STREAM_CAPTURE:
  713. if (dai->id == LPASS_CDC_WSA_MACRO_AIF_VI)
  714. wsa_priv->pcm_rate_vi = params_rate(params);
  715. default:
  716. break;
  717. }
  718. return 0;
  719. }
  720. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  721. unsigned int *tx_num, unsigned int *tx_slot,
  722. unsigned int *rx_num, unsigned int *rx_slot)
  723. {
  724. struct snd_soc_component *component = dai->component;
  725. struct device *wsa_dev = NULL;
  726. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  727. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  728. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  729. return -EINVAL;
  730. wsa_priv = dev_get_drvdata(wsa_dev);
  731. if (!wsa_priv)
  732. return -EINVAL;
  733. switch (dai->id) {
  734. case LPASS_CDC_WSA_MACRO_AIF_VI:
  735. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  736. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  737. break;
  738. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  739. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  740. for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
  741. LPASS_CDC_WSA_MACRO_RX_MAX) {
  742. mask |= (1 << temp);
  743. if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
  744. break;
  745. }
  746. if (mask & 0x0C)
  747. mask = mask >> 0x2;
  748. *rx_slot = mask;
  749. *rx_num = cnt;
  750. break;
  751. case LPASS_CDC_WSA_MACRO_AIF_ECHO:
  752. val = snd_soc_component_read(component,
  753. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  754. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK) {
  755. mask |= 0x2;
  756. cnt++;
  757. }
  758. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK) {
  759. mask |= 0x1;
  760. cnt++;
  761. }
  762. *tx_slot = mask;
  763. *tx_num = cnt;
  764. break;
  765. default:
  766. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  767. break;
  768. }
  769. return 0;
  770. }
  771. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  772. {
  773. struct snd_soc_component *component = dai->component;
  774. struct device *wsa_dev = NULL;
  775. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  776. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  777. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  778. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  779. bool adie_lb = false;
  780. if (mute)
  781. return 0;
  782. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  783. return -EINVAL;
  784. switch (dai->id) {
  785. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  786. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  787. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  788. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  789. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  790. mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  791. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  792. dsm_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  793. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET) +
  794. LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET;
  795. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  796. int_mux_cfg1 = int_mux_cfg0 + 4;
  797. int_mux_cfg0_val = snd_soc_component_read(component,
  798. int_mux_cfg0);
  799. int_mux_cfg1_val = snd_soc_component_read(component,
  800. int_mux_cfg1);
  801. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  802. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  803. snd_soc_component_update_bits(component, reg,
  804. 0x20, 0x20);
  805. if (int_mux_cfg1_val & 0x07) {
  806. snd_soc_component_update_bits(component, reg,
  807. 0x20, 0x20);
  808. snd_soc_component_update_bits(component,
  809. mix_reg, 0x20, 0x20);
  810. }
  811. }
  812. }
  813. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  814. break;
  815. default:
  816. break;
  817. }
  818. return 0;
  819. }
  820. static int lpass_cdc_wsa_macro_mclk_enable(
  821. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  822. bool mclk_enable, bool dapm)
  823. {
  824. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  825. int ret = 0;
  826. if (regmap == NULL) {
  827. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  828. return -EINVAL;
  829. }
  830. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  831. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  832. mutex_lock(&wsa_priv->mclk_lock);
  833. if (mclk_enable) {
  834. if (wsa_priv->wsa_mclk_users == 0) {
  835. ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  836. wsa_priv->default_clk_id,
  837. wsa_priv->default_clk_id,
  838. true);
  839. if (ret < 0) {
  840. dev_err_ratelimited(wsa_priv->dev,
  841. "%s: wsa request clock enable failed\n",
  842. __func__);
  843. goto exit;
  844. }
  845. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  846. true);
  847. regcache_mark_dirty(regmap);
  848. regcache_sync_region(regmap,
  849. WSA_START_OFFSET,
  850. WSA_MAX_OFFSET);
  851. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  852. regmap_update_bits(regmap,
  853. LPASS_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  854. regmap_update_bits(regmap,
  855. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  856. 0x01, 0x01);
  857. regmap_update_bits(regmap,
  858. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  859. 0x01, 0x01);
  860. }
  861. wsa_priv->wsa_mclk_users++;
  862. } else {
  863. if (wsa_priv->wsa_mclk_users <= 0) {
  864. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  865. __func__);
  866. wsa_priv->wsa_mclk_users = 0;
  867. goto exit;
  868. }
  869. wsa_priv->wsa_mclk_users--;
  870. if (wsa_priv->wsa_mclk_users == 0) {
  871. regmap_update_bits(regmap,
  872. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  873. 0x01, 0x00);
  874. regmap_update_bits(regmap,
  875. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  876. 0x01, 0x00);
  877. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  878. false);
  879. lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  880. wsa_priv->default_clk_id,
  881. wsa_priv->default_clk_id,
  882. false);
  883. }
  884. }
  885. exit:
  886. mutex_unlock(&wsa_priv->mclk_lock);
  887. return ret;
  888. }
  889. static int lpass_cdc_wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  890. struct snd_kcontrol *kcontrol, int event)
  891. {
  892. struct snd_soc_component *component =
  893. snd_soc_dapm_to_component(w->dapm);
  894. int ret = 0;
  895. struct device *wsa_dev = NULL;
  896. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  897. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  898. return -EINVAL;
  899. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  900. switch (event) {
  901. case SND_SOC_DAPM_PRE_PMU:
  902. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  903. if (ret)
  904. wsa_priv->dapm_mclk_enable = false;
  905. else
  906. wsa_priv->dapm_mclk_enable = true;
  907. break;
  908. case SND_SOC_DAPM_POST_PMD:
  909. if (wsa_priv->dapm_mclk_enable)
  910. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  911. break;
  912. default:
  913. dev_err(wsa_priv->dev,
  914. "%s: invalid DAPM event %d\n", __func__, event);
  915. ret = -EINVAL;
  916. }
  917. return ret;
  918. }
  919. static int lpass_cdc_wsa_macro_event_handler(struct snd_soc_component *component,
  920. u16 event, u32 data)
  921. {
  922. struct device *wsa_dev = NULL;
  923. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  924. int ret = 0;
  925. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  926. return -EINVAL;
  927. switch (event) {
  928. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  929. trace_printk("%s, enter SSR down\n", __func__);
  930. if (wsa_priv->swr_ctrl_data) {
  931. swrm_wcd_notify(
  932. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  933. SWR_DEVICE_SSR_DOWN, NULL);
  934. }
  935. if ((!pm_runtime_enabled(wsa_dev) ||
  936. !pm_runtime_suspended(wsa_dev))) {
  937. ret = lpass_cdc_runtime_suspend(wsa_dev);
  938. if (!ret) {
  939. pm_runtime_disable(wsa_dev);
  940. pm_runtime_set_suspended(wsa_dev);
  941. pm_runtime_enable(wsa_dev);
  942. }
  943. }
  944. break;
  945. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  946. /* enable&disable WSA_CORE_CLK to reset GFMUX reg */
  947. ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  948. wsa_priv->default_clk_id,
  949. WSA_CORE_CLK, true);
  950. if (ret < 0)
  951. dev_err_ratelimited(wsa_priv->dev,
  952. "%s, failed to enable clk, ret:%d\n",
  953. __func__, ret);
  954. else
  955. lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  956. wsa_priv->default_clk_id,
  957. WSA_CORE_CLK, false);
  958. break;
  959. case LPASS_CDC_MACRO_EVT_SSR_UP:
  960. trace_printk("%s, enter SSR up\n", __func__);
  961. /* reset swr after ssr/pdr */
  962. wsa_priv->reset_swr = true;
  963. if (wsa_priv->swr_ctrl_data)
  964. swrm_wcd_notify(
  965. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  966. SWR_DEVICE_SSR_UP, NULL);
  967. break;
  968. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  969. lpass_cdc_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
  970. break;
  971. }
  972. return 0;
  973. }
  974. static int lpass_cdc_wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  975. struct snd_kcontrol *kcontrol,
  976. int event)
  977. {
  978. struct snd_soc_component *component =
  979. snd_soc_dapm_to_component(w->dapm);
  980. struct device *wsa_dev = NULL;
  981. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  982. u8 val = 0x0;
  983. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  984. return -EINVAL;
  985. switch (wsa_priv->pcm_rate_vi) {
  986. case 48000:
  987. val = 0x04;
  988. break;
  989. case 24000:
  990. val = 0x02;
  991. break;
  992. case 8000:
  993. default:
  994. val = 0x00;
  995. break;
  996. }
  997. switch (event) {
  998. case SND_SOC_DAPM_POST_PMU:
  999. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  1000. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1001. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  1002. /* Enable V&I sensing */
  1003. snd_soc_component_update_bits(component,
  1004. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1005. 0x20, 0x20);
  1006. snd_soc_component_update_bits(component,
  1007. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1008. 0x20, 0x20);
  1009. snd_soc_component_update_bits(component,
  1010. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1011. 0x0F, val);
  1012. snd_soc_component_update_bits(component,
  1013. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1014. 0x0F, val);
  1015. snd_soc_component_update_bits(component,
  1016. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1017. 0x10, 0x10);
  1018. snd_soc_component_update_bits(component,
  1019. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1020. 0x10, 0x10);
  1021. snd_soc_component_update_bits(component,
  1022. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1023. 0x20, 0x00);
  1024. snd_soc_component_update_bits(component,
  1025. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1026. 0x20, 0x00);
  1027. }
  1028. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  1029. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1030. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  1031. /* Enable V&I sensing */
  1032. snd_soc_component_update_bits(component,
  1033. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1034. 0x20, 0x20);
  1035. snd_soc_component_update_bits(component,
  1036. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1037. 0x20, 0x20);
  1038. snd_soc_component_update_bits(component,
  1039. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1040. 0x0F, val);
  1041. snd_soc_component_update_bits(component,
  1042. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1043. 0x0F, val);
  1044. snd_soc_component_update_bits(component,
  1045. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1046. 0x10, 0x10);
  1047. snd_soc_component_update_bits(component,
  1048. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1049. 0x10, 0x10);
  1050. snd_soc_component_update_bits(component,
  1051. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1052. 0x20, 0x00);
  1053. snd_soc_component_update_bits(component,
  1054. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1055. 0x20, 0x00);
  1056. }
  1057. break;
  1058. case SND_SOC_DAPM_POST_PMD:
  1059. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  1060. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1061. /* Disable V&I sensing */
  1062. snd_soc_component_update_bits(component,
  1063. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1064. 0x20, 0x20);
  1065. snd_soc_component_update_bits(component,
  1066. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1067. 0x20, 0x20);
  1068. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  1069. snd_soc_component_update_bits(component,
  1070. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1071. 0x10, 0x00);
  1072. snd_soc_component_update_bits(component,
  1073. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1074. 0x10, 0x00);
  1075. }
  1076. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  1077. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1078. /* Disable V&I sensing */
  1079. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  1080. snd_soc_component_update_bits(component,
  1081. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1082. 0x20, 0x20);
  1083. snd_soc_component_update_bits(component,
  1084. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1085. 0x20, 0x20);
  1086. snd_soc_component_update_bits(component,
  1087. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1088. 0x10, 0x00);
  1089. snd_soc_component_update_bits(component,
  1090. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1091. 0x10, 0x00);
  1092. }
  1093. break;
  1094. }
  1095. return 0;
  1096. }
  1097. static void lpass_cdc_wsa_macro_hd2_control(struct snd_soc_component *component,
  1098. u16 reg, int event)
  1099. {
  1100. u16 hd2_scale_reg;
  1101. u16 hd2_enable_reg = 0;
  1102. if (reg == LPASS_CDC_WSA_RX0_RX_PATH_CTL) {
  1103. hd2_scale_reg = LPASS_CDC_WSA_RX0_RX_PATH_SEC3;
  1104. hd2_enable_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0;
  1105. }
  1106. if (reg == LPASS_CDC_WSA_RX1_RX_PATH_CTL) {
  1107. hd2_scale_reg = LPASS_CDC_WSA_RX1_RX_PATH_SEC3;
  1108. hd2_enable_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG0;
  1109. }
  1110. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1111. snd_soc_component_update_bits(component, hd2_scale_reg,
  1112. 0x3C, 0x10);
  1113. snd_soc_component_update_bits(component, hd2_scale_reg,
  1114. 0x03, 0x01);
  1115. snd_soc_component_update_bits(component, hd2_enable_reg,
  1116. 0x04, 0x04);
  1117. }
  1118. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1119. snd_soc_component_update_bits(component, hd2_enable_reg,
  1120. 0x04, 0x00);
  1121. snd_soc_component_update_bits(component, hd2_scale_reg,
  1122. 0x03, 0x00);
  1123. snd_soc_component_update_bits(component, hd2_scale_reg,
  1124. 0x3C, 0x00);
  1125. }
  1126. }
  1127. static int lpass_cdc_wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1128. struct snd_kcontrol *kcontrol, int event)
  1129. {
  1130. struct snd_soc_component *component =
  1131. snd_soc_dapm_to_component(w->dapm);
  1132. int ch_cnt;
  1133. struct device *wsa_dev = NULL;
  1134. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1135. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1136. return -EINVAL;
  1137. switch (event) {
  1138. case SND_SOC_DAPM_PRE_PMU:
  1139. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1140. !wsa_priv->rx_0_count)
  1141. wsa_priv->rx_0_count++;
  1142. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1143. !wsa_priv->rx_1_count)
  1144. wsa_priv->rx_1_count++;
  1145. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1146. if (wsa_priv->swr_ctrl_data) {
  1147. swrm_wcd_notify(
  1148. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1149. SWR_DEVICE_UP, NULL);
  1150. swrm_wcd_notify(
  1151. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1152. SWR_SET_NUM_RX_CH, &ch_cnt);
  1153. }
  1154. break;
  1155. case SND_SOC_DAPM_POST_PMD:
  1156. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1157. wsa_priv->rx_0_count)
  1158. wsa_priv->rx_0_count--;
  1159. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1160. wsa_priv->rx_1_count)
  1161. wsa_priv->rx_1_count--;
  1162. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1163. if (wsa_priv->swr_ctrl_data)
  1164. swrm_wcd_notify(
  1165. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1166. SWR_SET_NUM_RX_CH, &ch_cnt);
  1167. break;
  1168. }
  1169. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1170. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1171. return 0;
  1172. }
  1173. static int lpass_cdc_wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1174. struct snd_kcontrol *kcontrol, int event)
  1175. {
  1176. struct snd_soc_component *component =
  1177. snd_soc_dapm_to_component(w->dapm);
  1178. u16 gain_reg;
  1179. int offset_val = 0;
  1180. int val = 0;
  1181. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1182. if (!(strcmp(w->name, "WSA_RX0 MIX INP"))) {
  1183. gain_reg = LPASS_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  1184. } else if (!(strcmp(w->name, "WSA_RX1 MIX INP"))) {
  1185. gain_reg = LPASS_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  1186. } else {
  1187. dev_err(component->dev, "%s: No gain register avail for %s\n",
  1188. __func__, w->name);
  1189. return 0;
  1190. }
  1191. switch (event) {
  1192. case SND_SOC_DAPM_PRE_PMU:
  1193. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1194. val = snd_soc_component_read(component, gain_reg);
  1195. val += offset_val;
  1196. snd_soc_component_write(component, gain_reg, val);
  1197. break;
  1198. case SND_SOC_DAPM_POST_PMD:
  1199. snd_soc_component_update_bits(component,
  1200. w->reg, 0x20, 0x00);
  1201. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1202. break;
  1203. }
  1204. return 0;
  1205. }
  1206. static int lpass_cdc_wsa_macro_config_compander(struct snd_soc_component *component,
  1207. int comp, int event)
  1208. {
  1209. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1210. struct device *wsa_dev = NULL;
  1211. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1212. u16 mode = 0;
  1213. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1214. return -EINVAL;
  1215. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1216. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1217. if (!wsa_priv->comp_enabled[comp])
  1218. return 0;
  1219. mode = wsa_priv->comp_mode[comp];
  1220. comp_ctl0_reg = LPASS_CDC_WSA_COMPANDER0_CTL0 +
  1221. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1222. comp_ctl8_reg = LPASS_CDC_WSA_COMPANDER0_CTL8 +
  1223. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1224. rx_path_cfg0_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0 +
  1225. (comp * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  1226. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1227. lpass_cdc_update_compander_setting(component,
  1228. comp_ctl8_reg,
  1229. comp_setting_table[mode]);
  1230. /* Enable Compander Clock */
  1231. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1232. 0x01, 0x01);
  1233. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1234. 0x02, 0x02);
  1235. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1236. 0x02, 0x00);
  1237. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1238. 0x02, 0x02);
  1239. }
  1240. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1241. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1242. 0x04, 0x04);
  1243. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1244. 0x02, 0x00);
  1245. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1246. 0x02, 0x02);
  1247. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1248. 0x02, 0x00);
  1249. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1250. 0x01, 0x00);
  1251. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1252. 0x04, 0x00);
  1253. }
  1254. return 0;
  1255. }
  1256. static void lpass_cdc_wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1257. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1258. int path,
  1259. bool enable)
  1260. {
  1261. u16 softclip_clk_reg = LPASS_CDC_WSA_SOFTCLIP0_CRC +
  1262. (path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1263. u8 softclip_mux_mask = (1 << path);
  1264. u8 softclip_mux_value = (1 << path);
  1265. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1266. __func__, path, enable);
  1267. if (enable) {
  1268. if (wsa_priv->softclip_clk_users[path] == 0) {
  1269. snd_soc_component_update_bits(component,
  1270. softclip_clk_reg, 0x01, 0x01);
  1271. snd_soc_component_update_bits(component,
  1272. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1273. softclip_mux_mask, softclip_mux_value);
  1274. }
  1275. wsa_priv->softclip_clk_users[path]++;
  1276. } else {
  1277. wsa_priv->softclip_clk_users[path]--;
  1278. if (wsa_priv->softclip_clk_users[path] == 0) {
  1279. snd_soc_component_update_bits(component,
  1280. softclip_clk_reg, 0x01, 0x00);
  1281. snd_soc_component_update_bits(component,
  1282. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1283. softclip_mux_mask, 0x00);
  1284. }
  1285. }
  1286. }
  1287. static int lpass_cdc_wsa_macro_config_softclip(struct snd_soc_component *component,
  1288. int path, int event)
  1289. {
  1290. u16 softclip_ctrl_reg = 0;
  1291. struct device *wsa_dev = NULL;
  1292. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1293. int softclip_path = 0;
  1294. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1295. return -EINVAL;
  1296. if (path == LPASS_CDC_WSA_MACRO_COMP1)
  1297. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1298. else if (path == LPASS_CDC_WSA_MACRO_COMP2)
  1299. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1300. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1301. __func__, event, softclip_path,
  1302. wsa_priv->is_softclip_on[softclip_path]);
  1303. if (!wsa_priv->is_softclip_on[softclip_path])
  1304. return 0;
  1305. softclip_ctrl_reg = LPASS_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1306. (softclip_path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1307. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1308. /* Enable Softclip clock and mux */
  1309. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1310. softclip_path, true);
  1311. /* Enable Softclip control */
  1312. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1313. 0x01, 0x01);
  1314. }
  1315. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1316. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1317. 0x01, 0x00);
  1318. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1319. softclip_path, false);
  1320. }
  1321. return 0;
  1322. }
  1323. static bool lpass_cdc_wsa_macro_adie_lb(struct snd_soc_component *component,
  1324. int interp_idx)
  1325. {
  1326. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1327. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1328. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1329. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1330. int_mux_cfg1 = int_mux_cfg0 + 4;
  1331. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1332. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1333. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1334. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1335. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1336. return true;
  1337. int_n_inp1 = int_mux_cfg0_val >> 4;
  1338. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1339. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1340. return true;
  1341. int_n_inp2 = int_mux_cfg1_val >> 4;
  1342. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1343. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1344. return true;
  1345. return false;
  1346. }
  1347. static int lpass_cdc_wsa_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1348. struct snd_kcontrol *kcontrol,
  1349. int event)
  1350. {
  1351. struct snd_soc_component *component =
  1352. snd_soc_dapm_to_component(w->dapm);
  1353. u16 reg = 0;
  1354. struct device *wsa_dev = NULL;
  1355. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1356. bool adie_lb = false;
  1357. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1358. return -EINVAL;
  1359. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  1360. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1361. switch (event) {
  1362. case SND_SOC_DAPM_PRE_PMU:
  1363. if (lpass_cdc_wsa_macro_adie_lb(component, w->shift)) {
  1364. adie_lb = true;
  1365. snd_soc_component_update_bits(component,
  1366. reg, 0x20, 0x20);
  1367. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  1368. }
  1369. break;
  1370. default:
  1371. break;
  1372. }
  1373. return 0;
  1374. }
  1375. static int lpass_cdc_wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1376. {
  1377. u16 prim_int_reg = 0;
  1378. switch (reg) {
  1379. case LPASS_CDC_WSA_RX0_RX_PATH_CTL:
  1380. case LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1381. prim_int_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1382. *ind = 0;
  1383. break;
  1384. case LPASS_CDC_WSA_RX1_RX_PATH_CTL:
  1385. case LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1386. prim_int_reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1387. *ind = 1;
  1388. break;
  1389. }
  1390. return prim_int_reg;
  1391. }
  1392. static int lpass_cdc_wsa_macro_enable_prim_interpolator(
  1393. struct snd_soc_component *component,
  1394. u16 reg, int event)
  1395. {
  1396. u16 prim_int_reg;
  1397. u16 ind = 0;
  1398. struct device *wsa_dev = NULL;
  1399. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1400. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1401. return -EINVAL;
  1402. prim_int_reg = lpass_cdc_wsa_macro_interp_get_primary_reg(reg, &ind);
  1403. switch (event) {
  1404. case SND_SOC_DAPM_PRE_PMU:
  1405. wsa_priv->prim_int_users[ind]++;
  1406. if (wsa_priv->prim_int_users[ind] == 1) {
  1407. snd_soc_component_update_bits(component,
  1408. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1409. 0x03, 0x03);
  1410. snd_soc_component_update_bits(component, prim_int_reg,
  1411. 0x10, 0x10);
  1412. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1413. snd_soc_component_update_bits(component,
  1414. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1415. 0x1, 0x1);
  1416. }
  1417. if ((reg != prim_int_reg) &&
  1418. ((snd_soc_component_read(
  1419. component, prim_int_reg)) & 0x10))
  1420. snd_soc_component_update_bits(component, reg,
  1421. 0x10, 0x10);
  1422. break;
  1423. case SND_SOC_DAPM_POST_PMD:
  1424. wsa_priv->prim_int_users[ind]--;
  1425. if (wsa_priv->prim_int_users[ind] == 0) {
  1426. snd_soc_component_update_bits(component, prim_int_reg,
  1427. 1 << 0x5, 0 << 0x5);
  1428. snd_soc_component_update_bits(component,
  1429. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1430. 0x1, 0x0);
  1431. snd_soc_component_update_bits(component, prim_int_reg,
  1432. 0x40, 0x40);
  1433. snd_soc_component_update_bits(component, prim_int_reg,
  1434. 0x40, 0x00);
  1435. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1436. }
  1437. break;
  1438. }
  1439. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1440. __func__, ind, wsa_priv->prim_int_users[ind]);
  1441. return 0;
  1442. }
  1443. static int lpass_cdc_wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1444. struct snd_kcontrol *kcontrol,
  1445. int event)
  1446. {
  1447. struct snd_soc_component *component =
  1448. snd_soc_dapm_to_component(w->dapm);
  1449. u16 gain_reg;
  1450. u16 reg;
  1451. int val;
  1452. int offset_val = 0;
  1453. struct device *wsa_dev = NULL;
  1454. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1455. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1456. return -EINVAL;
  1457. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1458. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1459. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1460. gain_reg = LPASS_CDC_WSA_RX0_RX_VOL_CTL;
  1461. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1462. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1463. gain_reg = LPASS_CDC_WSA_RX1_RX_VOL_CTL;
  1464. } else {
  1465. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1466. __func__);
  1467. return -EINVAL;
  1468. }
  1469. switch (event) {
  1470. case SND_SOC_DAPM_PRE_PMU:
  1471. /* Reset if needed */
  1472. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1473. break;
  1474. case SND_SOC_DAPM_POST_PMU:
  1475. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1476. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1477. /* apply gain after int clk is enabled */
  1478. if ((wsa_priv->spkr_gain_offset ==
  1479. LPASS_CDC_WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1480. (wsa_priv->comp_enabled[LPASS_CDC_WSA_MACRO_COMP1] ||
  1481. wsa_priv->comp_enabled[LPASS_CDC_WSA_MACRO_COMP2]) &&
  1482. (gain_reg == LPASS_CDC_WSA_RX0_RX_VOL_CTL ||
  1483. gain_reg == LPASS_CDC_WSA_RX1_RX_VOL_CTL)) {
  1484. snd_soc_component_update_bits(component,
  1485. LPASS_CDC_WSA_RX0_RX_PATH_SEC1,
  1486. 0x01, 0x01);
  1487. snd_soc_component_update_bits(component,
  1488. LPASS_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1489. 0x01, 0x01);
  1490. snd_soc_component_update_bits(component,
  1491. LPASS_CDC_WSA_RX1_RX_PATH_SEC1,
  1492. 0x01, 0x01);
  1493. snd_soc_component_update_bits(component,
  1494. LPASS_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1495. 0x01, 0x01);
  1496. offset_val = -2;
  1497. }
  1498. val = snd_soc_component_read(component, gain_reg);
  1499. val += offset_val;
  1500. snd_soc_component_write(component, gain_reg, val);
  1501. lpass_cdc_wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1502. event, gain_reg);
  1503. break;
  1504. case SND_SOC_DAPM_POST_PMD:
  1505. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1506. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1507. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1508. if ((wsa_priv->spkr_gain_offset ==
  1509. LPASS_CDC_WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1510. (wsa_priv->comp_enabled[LPASS_CDC_WSA_MACRO_COMP1] ||
  1511. wsa_priv->comp_enabled[LPASS_CDC_WSA_MACRO_COMP2]) &&
  1512. (gain_reg == LPASS_CDC_WSA_RX0_RX_VOL_CTL ||
  1513. gain_reg == LPASS_CDC_WSA_RX1_RX_VOL_CTL)) {
  1514. snd_soc_component_update_bits(component,
  1515. LPASS_CDC_WSA_RX0_RX_PATH_SEC1,
  1516. 0x01, 0x00);
  1517. snd_soc_component_update_bits(component,
  1518. LPASS_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1519. 0x01, 0x00);
  1520. snd_soc_component_update_bits(component,
  1521. LPASS_CDC_WSA_RX1_RX_PATH_SEC1,
  1522. 0x01, 0x00);
  1523. snd_soc_component_update_bits(component,
  1524. LPASS_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1525. 0x01, 0x00);
  1526. offset_val = 2;
  1527. val = snd_soc_component_read(component, gain_reg);
  1528. val += offset_val;
  1529. snd_soc_component_write(component, gain_reg, val);
  1530. }
  1531. lpass_cdc_wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1532. event, gain_reg);
  1533. break;
  1534. }
  1535. return 0;
  1536. }
  1537. static int lpass_cdc_wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  1538. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1539. int event, int gain_reg)
  1540. {
  1541. int comp_gain_offset, val;
  1542. switch (wsa_priv->spkr_mode) {
  1543. /* Compander gain in LPASS_CDC_WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1544. case LPASS_CDC_WSA_MACRO_SPKR_MODE_1:
  1545. comp_gain_offset = -12;
  1546. break;
  1547. /* Default case compander gain is 15 dB */
  1548. default:
  1549. comp_gain_offset = -15;
  1550. break;
  1551. }
  1552. switch (event) {
  1553. case SND_SOC_DAPM_POST_PMU:
  1554. /* Apply ear spkr gain only if compander is enabled */
  1555. if (wsa_priv->comp_enabled[LPASS_CDC_WSA_MACRO_COMP1] &&
  1556. (gain_reg == LPASS_CDC_WSA_RX0_RX_VOL_CTL) &&
  1557. (wsa_priv->ear_spkr_gain != 0)) {
  1558. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1559. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1560. snd_soc_component_write(component, gain_reg, val);
  1561. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1562. __func__, val);
  1563. }
  1564. break;
  1565. case SND_SOC_DAPM_POST_PMD:
  1566. /*
  1567. * Reset RX0 volume to 0 dB if compander is enabled and
  1568. * ear_spkr_gain is non-zero.
  1569. */
  1570. if (wsa_priv->comp_enabled[LPASS_CDC_WSA_MACRO_COMP1] &&
  1571. (gain_reg == LPASS_CDC_WSA_RX0_RX_VOL_CTL) &&
  1572. (wsa_priv->ear_spkr_gain != 0)) {
  1573. snd_soc_component_write(component, gain_reg, 0x0);
  1574. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1575. __func__);
  1576. }
  1577. break;
  1578. }
  1579. return 0;
  1580. }
  1581. static int lpass_cdc_wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1582. struct snd_kcontrol *kcontrol,
  1583. int event)
  1584. {
  1585. struct snd_soc_component *component =
  1586. snd_soc_dapm_to_component(w->dapm);
  1587. u16 boost_path_ctl, boost_path_cfg1;
  1588. u16 reg, reg_mix;
  1589. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1590. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1591. boost_path_ctl = LPASS_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1592. boost_path_cfg1 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1593. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1594. reg_mix = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1595. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1596. boost_path_ctl = LPASS_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1597. boost_path_cfg1 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1598. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1599. reg_mix = LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1600. } else {
  1601. dev_err(component->dev, "%s: unknown widget: %s\n",
  1602. __func__, w->name);
  1603. return -EINVAL;
  1604. }
  1605. switch (event) {
  1606. case SND_SOC_DAPM_PRE_PMU:
  1607. snd_soc_component_update_bits(component, boost_path_cfg1,
  1608. 0x01, 0x01);
  1609. snd_soc_component_update_bits(component, boost_path_ctl,
  1610. 0x10, 0x10);
  1611. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1612. snd_soc_component_update_bits(component, reg_mix,
  1613. 0x10, 0x00);
  1614. break;
  1615. case SND_SOC_DAPM_POST_PMU:
  1616. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1617. break;
  1618. case SND_SOC_DAPM_POST_PMD:
  1619. snd_soc_component_update_bits(component, boost_path_ctl,
  1620. 0x10, 0x00);
  1621. snd_soc_component_update_bits(component, boost_path_cfg1,
  1622. 0x01, 0x00);
  1623. break;
  1624. }
  1625. return 0;
  1626. }
  1627. static int lpass_cdc_wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1628. struct snd_kcontrol *kcontrol,
  1629. int event)
  1630. {
  1631. struct snd_soc_component *component =
  1632. snd_soc_dapm_to_component(w->dapm);
  1633. struct device *wsa_dev = NULL;
  1634. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1635. u16 vbat_path_cfg = 0;
  1636. int softclip_path = 0;
  1637. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1638. return -EINVAL;
  1639. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1640. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1641. vbat_path_cfg = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1642. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1643. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1644. vbat_path_cfg = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1645. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1646. }
  1647. switch (event) {
  1648. case SND_SOC_DAPM_PRE_PMU:
  1649. /* Enable clock for VBAT block */
  1650. snd_soc_component_update_bits(component,
  1651. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1652. /* Enable VBAT block */
  1653. snd_soc_component_update_bits(component,
  1654. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1655. /* Update interpolator with 384K path */
  1656. snd_soc_component_update_bits(component, vbat_path_cfg,
  1657. 0x80, 0x80);
  1658. /* Use attenuation mode */
  1659. snd_soc_component_update_bits(component,
  1660. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1661. /*
  1662. * BCL block needs softclip clock and mux config to be enabled
  1663. */
  1664. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1665. softclip_path, true);
  1666. /* Enable VBAT at channel level */
  1667. snd_soc_component_update_bits(component, vbat_path_cfg,
  1668. 0x02, 0x02);
  1669. /* Set the ATTK1 gain */
  1670. snd_soc_component_update_bits(component,
  1671. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1672. 0xFF, 0xFF);
  1673. snd_soc_component_update_bits(component,
  1674. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1675. 0xFF, 0x03);
  1676. snd_soc_component_update_bits(component,
  1677. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1678. 0xFF, 0x00);
  1679. /* Set the ATTK2 gain */
  1680. snd_soc_component_update_bits(component,
  1681. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1682. 0xFF, 0xFF);
  1683. snd_soc_component_update_bits(component,
  1684. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1685. 0xFF, 0x03);
  1686. snd_soc_component_update_bits(component,
  1687. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1688. 0xFF, 0x00);
  1689. /* Set the ATTK3 gain */
  1690. snd_soc_component_update_bits(component,
  1691. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1692. 0xFF, 0xFF);
  1693. snd_soc_component_update_bits(component,
  1694. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1695. 0xFF, 0x03);
  1696. snd_soc_component_update_bits(component,
  1697. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1698. 0xFF, 0x00);
  1699. break;
  1700. case SND_SOC_DAPM_POST_PMD:
  1701. snd_soc_component_update_bits(component, vbat_path_cfg,
  1702. 0x80, 0x00);
  1703. snd_soc_component_update_bits(component,
  1704. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1705. 0x02, 0x02);
  1706. snd_soc_component_update_bits(component, vbat_path_cfg,
  1707. 0x02, 0x00);
  1708. snd_soc_component_update_bits(component,
  1709. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1710. 0xFF, 0x00);
  1711. snd_soc_component_update_bits(component,
  1712. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1713. 0xFF, 0x00);
  1714. snd_soc_component_update_bits(component,
  1715. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1716. 0xFF, 0x00);
  1717. snd_soc_component_update_bits(component,
  1718. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1719. 0xFF, 0x00);
  1720. snd_soc_component_update_bits(component,
  1721. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1722. 0xFF, 0x00);
  1723. snd_soc_component_update_bits(component,
  1724. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1725. 0xFF, 0x00);
  1726. snd_soc_component_update_bits(component,
  1727. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1728. 0xFF, 0x00);
  1729. snd_soc_component_update_bits(component,
  1730. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1731. 0xFF, 0x00);
  1732. snd_soc_component_update_bits(component,
  1733. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1734. 0xFF, 0x00);
  1735. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1736. softclip_path, false);
  1737. snd_soc_component_update_bits(component,
  1738. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1739. snd_soc_component_update_bits(component,
  1740. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1741. break;
  1742. default:
  1743. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1744. break;
  1745. }
  1746. return 0;
  1747. }
  1748. static int lpass_cdc_wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1749. struct snd_kcontrol *kcontrol,
  1750. int event)
  1751. {
  1752. struct snd_soc_component *component =
  1753. snd_soc_dapm_to_component(w->dapm);
  1754. struct device *wsa_dev = NULL;
  1755. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1756. u16 val, ec_tx = 0, ec_hq_reg;
  1757. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1758. return -EINVAL;
  1759. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1760. val = snd_soc_component_read(component,
  1761. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1762. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1763. ec_tx = (val & 0x07) - 1;
  1764. else
  1765. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1766. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA_MACRO_RX1 + 1)) {
  1767. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1768. __func__);
  1769. return -EINVAL;
  1770. }
  1771. if (wsa_priv->ec_hq[ec_tx]) {
  1772. snd_soc_component_update_bits(component,
  1773. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1774. 0x1 << ec_tx, 0x1 << ec_tx);
  1775. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1776. 0x40 * ec_tx;
  1777. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1778. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1779. 0x40 * ec_tx;
  1780. /* default set to 48k */
  1781. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1782. }
  1783. return 0;
  1784. }
  1785. static int lpass_cdc_wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1786. struct snd_ctl_elem_value *ucontrol)
  1787. {
  1788. struct snd_soc_component *component =
  1789. snd_soc_kcontrol_component(kcontrol);
  1790. int ec_tx = ((struct soc_multi_mixer_control *)
  1791. kcontrol->private_value)->shift;
  1792. struct device *wsa_dev = NULL;
  1793. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1794. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1795. return -EINVAL;
  1796. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1797. return 0;
  1798. }
  1799. static int lpass_cdc_wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1800. struct snd_ctl_elem_value *ucontrol)
  1801. {
  1802. struct snd_soc_component *component =
  1803. snd_soc_kcontrol_component(kcontrol);
  1804. int ec_tx = ((struct soc_multi_mixer_control *)
  1805. kcontrol->private_value)->shift;
  1806. int value = ucontrol->value.integer.value[0];
  1807. struct device *wsa_dev = NULL;
  1808. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1809. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1810. return -EINVAL;
  1811. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1812. __func__, wsa_priv->ec_hq[ec_tx], value);
  1813. wsa_priv->ec_hq[ec_tx] = value;
  1814. return 0;
  1815. }
  1816. static int lpass_cdc_wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1817. struct snd_ctl_elem_value *ucontrol)
  1818. {
  1819. struct snd_soc_component *component =
  1820. snd_soc_kcontrol_component(kcontrol);
  1821. struct device *wsa_dev = NULL;
  1822. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1823. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1824. kcontrol->private_value)->shift;
  1825. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1826. return -EINVAL;
  1827. ucontrol->value.integer.value[0] =
  1828. wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
  1829. return 0;
  1830. }
  1831. static int lpass_cdc_wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1832. struct snd_ctl_elem_value *ucontrol)
  1833. {
  1834. struct snd_soc_component *component =
  1835. snd_soc_kcontrol_component(kcontrol);
  1836. struct device *wsa_dev = NULL;
  1837. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1838. int value = ucontrol->value.integer.value[0];
  1839. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1840. kcontrol->private_value)->shift;
  1841. int ret = 0;
  1842. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1843. return -EINVAL;
  1844. pm_runtime_get_sync(wsa_priv->dev);
  1845. switch (wsa_rx_shift) {
  1846. case 0:
  1847. snd_soc_component_update_bits(component,
  1848. LPASS_CDC_WSA_RX0_RX_PATH_CTL,
  1849. 0x10, value << 4);
  1850. break;
  1851. case 1:
  1852. snd_soc_component_update_bits(component,
  1853. LPASS_CDC_WSA_RX1_RX_PATH_CTL,
  1854. 0x10, value << 4);
  1855. break;
  1856. case 2:
  1857. snd_soc_component_update_bits(component,
  1858. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL,
  1859. 0x10, value << 4);
  1860. break;
  1861. case 3:
  1862. snd_soc_component_update_bits(component,
  1863. LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL,
  1864. 0x10, value << 4);
  1865. break;
  1866. default:
  1867. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1868. wsa_rx_shift);
  1869. ret = -EINVAL;
  1870. }
  1871. pm_runtime_mark_last_busy(wsa_priv->dev);
  1872. pm_runtime_put_autosuspend(wsa_priv->dev);
  1873. dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
  1874. __func__, wsa_rx_shift, value);
  1875. wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
  1876. return ret;
  1877. }
  1878. static int lpass_cdc_wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1879. struct snd_ctl_elem_value *ucontrol)
  1880. {
  1881. struct snd_soc_component *component =
  1882. snd_soc_kcontrol_component(kcontrol);
  1883. int comp = ((struct soc_multi_mixer_control *)
  1884. kcontrol->private_value)->shift;
  1885. struct device *wsa_dev = NULL;
  1886. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1887. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1888. return -EINVAL;
  1889. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1890. return 0;
  1891. }
  1892. static int lpass_cdc_wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1893. struct snd_ctl_elem_value *ucontrol)
  1894. {
  1895. struct snd_soc_component *component =
  1896. snd_soc_kcontrol_component(kcontrol);
  1897. int comp = ((struct soc_multi_mixer_control *)
  1898. kcontrol->private_value)->shift;
  1899. int value = ucontrol->value.integer.value[0];
  1900. struct device *wsa_dev = NULL;
  1901. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1902. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1903. return -EINVAL;
  1904. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1905. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1906. wsa_priv->comp_enabled[comp] = value;
  1907. return 0;
  1908. }
  1909. static int lpass_cdc_wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1910. struct snd_ctl_elem_value *ucontrol)
  1911. {
  1912. struct snd_soc_component *component =
  1913. snd_soc_kcontrol_component(kcontrol);
  1914. struct device *wsa_dev = NULL;
  1915. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1916. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1917. return -EINVAL;
  1918. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1919. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1920. __func__, ucontrol->value.integer.value[0]);
  1921. return 0;
  1922. }
  1923. static int lpass_cdc_wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1924. struct snd_ctl_elem_value *ucontrol)
  1925. {
  1926. struct snd_soc_component *component =
  1927. snd_soc_kcontrol_component(kcontrol);
  1928. struct device *wsa_dev = NULL;
  1929. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1930. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1931. return -EINVAL;
  1932. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1933. dev_dbg(component->dev, "%s: gain = %d\n", __func__,
  1934. wsa_priv->ear_spkr_gain);
  1935. return 0;
  1936. }
  1937. static int lpass_cdc_wsa_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  1938. struct snd_ctl_elem_value *ucontrol)
  1939. {
  1940. struct snd_soc_component *component =
  1941. snd_soc_kcontrol_component(kcontrol);
  1942. struct device *wsa_dev = NULL;
  1943. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1944. u16 idx = 0;
  1945. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1946. return -EINVAL;
  1947. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  1948. idx = LPASS_CDC_WSA_MACRO_COMP1;
  1949. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  1950. idx = LPASS_CDC_WSA_MACRO_COMP2;
  1951. ucontrol->value.integer.value[0] = wsa_priv->comp_mode[idx];
  1952. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1953. __func__, ucontrol->value.integer.value[0]);
  1954. return 0;
  1955. }
  1956. static int lpass_cdc_wsa_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  1957. struct snd_ctl_elem_value *ucontrol)
  1958. {
  1959. struct snd_soc_component *component =
  1960. snd_soc_kcontrol_component(kcontrol);
  1961. struct device *wsa_dev = NULL;
  1962. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1963. u16 idx = 0;
  1964. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1965. return -EINVAL;
  1966. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  1967. idx = LPASS_CDC_WSA_MACRO_COMP1;
  1968. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  1969. idx = LPASS_CDC_WSA_MACRO_COMP2;
  1970. wsa_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  1971. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  1972. wsa_priv->comp_mode[idx]);
  1973. return 0;
  1974. }
  1975. static int lpass_cdc_wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1976. struct snd_ctl_elem_value *ucontrol)
  1977. {
  1978. u8 bst_state_max = 0;
  1979. struct snd_soc_component *component =
  1980. snd_soc_kcontrol_component(kcontrol);
  1981. bst_state_max = snd_soc_component_read(component,
  1982. LPASS_CDC_WSA_BOOST0_BOOST_CTL);
  1983. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1984. ucontrol->value.integer.value[0] = bst_state_max;
  1985. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1986. __func__, ucontrol->value.integer.value[0]);
  1987. return 0;
  1988. }
  1989. static int lpass_cdc_wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1990. struct snd_ctl_elem_value *ucontrol)
  1991. {
  1992. u8 bst_state_max;
  1993. struct snd_soc_component *component =
  1994. snd_soc_kcontrol_component(kcontrol);
  1995. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1996. __func__, ucontrol->value.integer.value[0]);
  1997. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1998. /* lpass_cdc does not need to limit the boost levels */
  1999. return 0;
  2000. }
  2001. static int lpass_cdc_wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  2002. struct snd_ctl_elem_value *ucontrol)
  2003. {
  2004. u8 bst_state_max = 0;
  2005. struct snd_soc_component *component =
  2006. snd_soc_kcontrol_component(kcontrol);
  2007. bst_state_max = snd_soc_component_read(component,
  2008. LPASS_CDC_WSA_BOOST1_BOOST_CTL);
  2009. bst_state_max = (bst_state_max & 0x0c) >> 2;
  2010. ucontrol->value.integer.value[0] = bst_state_max;
  2011. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2012. __func__, ucontrol->value.integer.value[0]);
  2013. return 0;
  2014. }
  2015. static int lpass_cdc_wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  2016. struct snd_ctl_elem_value *ucontrol)
  2017. {
  2018. u8 bst_state_max;
  2019. struct snd_soc_component *component =
  2020. snd_soc_kcontrol_component(kcontrol);
  2021. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2022. __func__, ucontrol->value.integer.value[0]);
  2023. bst_state_max = ucontrol->value.integer.value[0] << 2;
  2024. /* lpass_cdc does not need to limit the boost levels */
  2025. return 0;
  2026. }
  2027. static int lpass_cdc_wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  2028. struct snd_ctl_elem_value *ucontrol)
  2029. {
  2030. struct snd_soc_dapm_widget *widget =
  2031. snd_soc_dapm_kcontrol_widget(kcontrol);
  2032. struct snd_soc_component *component =
  2033. snd_soc_dapm_to_component(widget->dapm);
  2034. struct device *wsa_dev = NULL;
  2035. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2036. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2037. return -EINVAL;
  2038. ucontrol->value.integer.value[0] =
  2039. wsa_priv->rx_port_value[widget->shift];
  2040. return 0;
  2041. }
  2042. static int lpass_cdc_wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  2043. struct snd_ctl_elem_value *ucontrol)
  2044. {
  2045. struct snd_soc_dapm_widget *widget =
  2046. snd_soc_dapm_kcontrol_widget(kcontrol);
  2047. struct snd_soc_component *component =
  2048. snd_soc_dapm_to_component(widget->dapm);
  2049. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2050. struct snd_soc_dapm_update *update = NULL;
  2051. u32 rx_port_value = ucontrol->value.integer.value[0];
  2052. u32 bit_input = 0;
  2053. u32 aif_rst;
  2054. struct device *wsa_dev = NULL;
  2055. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2056. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2057. return -EINVAL;
  2058. aif_rst = wsa_priv->rx_port_value[widget->shift];
  2059. if (!rx_port_value) {
  2060. if (aif_rst == 0) {
  2061. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  2062. return 0;
  2063. }
  2064. if (aif_rst >= LPASS_CDC_WSA_MACRO_RX_MAX) {
  2065. dev_err(wsa_dev, "%s: Invalid AIF reset\n", __func__);
  2066. return 0;
  2067. }
  2068. }
  2069. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  2070. bit_input = widget->shift;
  2071. dev_dbg(wsa_dev,
  2072. "%s: mux input: %d, mux output: %d, bit: %d\n",
  2073. __func__, rx_port_value, widget->shift, bit_input);
  2074. switch (rx_port_value) {
  2075. case 0:
  2076. if (wsa_priv->active_ch_cnt[aif_rst]) {
  2077. clear_bit(bit_input,
  2078. &wsa_priv->active_ch_mask[aif_rst]);
  2079. wsa_priv->active_ch_cnt[aif_rst]--;
  2080. }
  2081. break;
  2082. case 1:
  2083. case 2:
  2084. set_bit(bit_input,
  2085. &wsa_priv->active_ch_mask[rx_port_value]);
  2086. wsa_priv->active_ch_cnt[rx_port_value]++;
  2087. break;
  2088. default:
  2089. dev_err(wsa_dev,
  2090. "%s: Invalid AIF_ID for WSA RX MUX %d\n",
  2091. __func__, rx_port_value);
  2092. return -EINVAL;
  2093. }
  2094. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2095. rx_port_value, e, update);
  2096. return 0;
  2097. }
  2098. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2099. struct snd_ctl_elem_value *ucontrol)
  2100. {
  2101. struct snd_soc_component *component =
  2102. snd_soc_kcontrol_component(kcontrol);
  2103. ucontrol->value.integer.value[0] =
  2104. ((snd_soc_component_read(
  2105. component, LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  2106. 1 : 0);
  2107. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2108. ucontrol->value.integer.value[0]);
  2109. return 0;
  2110. }
  2111. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2112. struct snd_ctl_elem_value *ucontrol)
  2113. {
  2114. struct snd_soc_component *component =
  2115. snd_soc_kcontrol_component(kcontrol);
  2116. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2117. ucontrol->value.integer.value[0]);
  2118. /* Set Vbat register configuration for GSM mode bit based on value */
  2119. if (ucontrol->value.integer.value[0])
  2120. snd_soc_component_update_bits(component,
  2121. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  2122. 0x04, 0x04);
  2123. else
  2124. snd_soc_component_update_bits(component,
  2125. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  2126. 0x04, 0x00);
  2127. return 0;
  2128. }
  2129. static int lpass_cdc_wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2130. struct snd_ctl_elem_value *ucontrol)
  2131. {
  2132. struct snd_soc_component *component =
  2133. snd_soc_kcontrol_component(kcontrol);
  2134. struct device *wsa_dev = NULL;
  2135. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2136. int path = ((struct soc_multi_mixer_control *)
  2137. kcontrol->private_value)->shift;
  2138. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2139. return -EINVAL;
  2140. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  2141. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2142. __func__, ucontrol->value.integer.value[0]);
  2143. return 0;
  2144. }
  2145. static int lpass_cdc_wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2146. struct snd_ctl_elem_value *ucontrol)
  2147. {
  2148. struct snd_soc_component *component =
  2149. snd_soc_kcontrol_component(kcontrol);
  2150. struct device *wsa_dev = NULL;
  2151. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2152. int path = ((struct soc_multi_mixer_control *)
  2153. kcontrol->private_value)->shift;
  2154. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2155. return -EINVAL;
  2156. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  2157. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  2158. path, wsa_priv->is_softclip_on[path]);
  2159. return 0;
  2160. }
  2161. static const struct snd_kcontrol_new lpass_cdc_wsa_macro_snd_controls[] = {
  2162. SOC_ENUM_EXT("EAR SPKR PA Gain", lpass_cdc_wsa_macro_ear_spkr_pa_gain_enum,
  2163. lpass_cdc_wsa_macro_ear_spkr_pa_gain_get,
  2164. lpass_cdc_wsa_macro_ear_spkr_pa_gain_put),
  2165. SOC_ENUM_EXT("SPKR Left Boost Max State",
  2166. lpass_cdc_wsa_macro_spkr_boost_stage_enum,
  2167. lpass_cdc_wsa_macro_spkr_left_boost_stage_get,
  2168. lpass_cdc_wsa_macro_spkr_left_boost_stage_put),
  2169. SOC_ENUM_EXT("SPKR Right Boost Max State",
  2170. lpass_cdc_wsa_macro_spkr_boost_stage_enum,
  2171. lpass_cdc_wsa_macro_spkr_right_boost_stage_get,
  2172. lpass_cdc_wsa_macro_spkr_right_boost_stage_put),
  2173. SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  2174. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get,
  2175. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put),
  2176. SOC_ENUM_EXT("WSA_RX0 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  2177. lpass_cdc_wsa_macro_comp_mode_get,
  2178. lpass_cdc_wsa_macro_comp_mode_put),
  2179. SOC_ENUM_EXT("WSA_RX1 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  2180. lpass_cdc_wsa_macro_comp_mode_get,
  2181. lpass_cdc_wsa_macro_comp_mode_put),
  2182. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  2183. LPASS_CDC_WSA_MACRO_SOFTCLIP0, 1, 0,
  2184. lpass_cdc_wsa_macro_soft_clip_enable_get,
  2185. lpass_cdc_wsa_macro_soft_clip_enable_put),
  2186. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  2187. LPASS_CDC_WSA_MACRO_SOFTCLIP1, 1, 0,
  2188. lpass_cdc_wsa_macro_soft_clip_enable_get,
  2189. lpass_cdc_wsa_macro_soft_clip_enable_put),
  2190. SOC_SINGLE_S8_TLV("WSA_RX0 Digital Volume",
  2191. LPASS_CDC_WSA_RX0_RX_VOL_CTL,
  2192. -84, 40, digital_gain),
  2193. SOC_SINGLE_S8_TLV("WSA_RX1 Digital Volume",
  2194. LPASS_CDC_WSA_RX1_RX_VOL_CTL,
  2195. -84, 40, digital_gain),
  2196. SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 1,
  2197. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2198. lpass_cdc_wsa_macro_set_rx_mute_status),
  2199. SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 1,
  2200. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2201. lpass_cdc_wsa_macro_set_rx_mute_status),
  2202. SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2203. LPASS_CDC_WSA_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2204. lpass_cdc_wsa_macro_set_rx_mute_status),
  2205. SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2206. LPASS_CDC_WSA_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2207. lpass_cdc_wsa_macro_set_rx_mute_status),
  2208. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP1, 1, 0,
  2209. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  2210. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP2, 1, 0,
  2211. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  2212. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0,
  2213. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  2214. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1,
  2215. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  2216. };
  2217. static const struct soc_enum rx_mux_enum =
  2218. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2219. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA_MACRO_RX_MAX] = {
  2220. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  2221. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2222. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  2223. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2224. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  2225. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2226. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  2227. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2228. };
  2229. static int lpass_cdc_wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2230. struct snd_ctl_elem_value *ucontrol)
  2231. {
  2232. struct snd_soc_dapm_widget *widget =
  2233. snd_soc_dapm_kcontrol_widget(kcontrol);
  2234. struct snd_soc_component *component =
  2235. snd_soc_dapm_to_component(widget->dapm);
  2236. struct soc_multi_mixer_control *mixer =
  2237. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2238. u32 dai_id = widget->shift;
  2239. u32 spk_tx_id = mixer->shift;
  2240. struct device *wsa_dev = NULL;
  2241. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2242. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2243. return -EINVAL;
  2244. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  2245. ucontrol->value.integer.value[0] = 1;
  2246. else
  2247. ucontrol->value.integer.value[0] = 0;
  2248. return 0;
  2249. }
  2250. static int lpass_cdc_wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2251. struct snd_ctl_elem_value *ucontrol)
  2252. {
  2253. struct snd_soc_dapm_widget *widget =
  2254. snd_soc_dapm_kcontrol_widget(kcontrol);
  2255. struct snd_soc_component *component =
  2256. snd_soc_dapm_to_component(widget->dapm);
  2257. struct soc_multi_mixer_control *mixer =
  2258. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2259. u32 spk_tx_id = mixer->shift;
  2260. u32 enable = ucontrol->value.integer.value[0];
  2261. struct device *wsa_dev = NULL;
  2262. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2263. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2264. return -EINVAL;
  2265. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2266. if (enable) {
  2267. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2268. !test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2269. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2270. set_bit(LPASS_CDC_WSA_MACRO_TX0,
  2271. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2272. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2273. }
  2274. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2275. !test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2276. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2277. set_bit(LPASS_CDC_WSA_MACRO_TX1,
  2278. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2279. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2280. }
  2281. } else {
  2282. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2283. test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2284. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2285. clear_bit(LPASS_CDC_WSA_MACRO_TX0,
  2286. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2287. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2288. }
  2289. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2290. test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2291. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2292. clear_bit(LPASS_CDC_WSA_MACRO_TX1,
  2293. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2294. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2295. }
  2296. }
  2297. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2298. return 0;
  2299. }
  2300. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2301. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
  2302. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2303. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2304. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
  2305. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2306. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2307. };
  2308. static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets[] = {
  2309. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  2310. SND_SOC_NOPM, 0, 0),
  2311. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  2312. SND_SOC_NOPM, 0, 0),
  2313. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  2314. SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI, 0,
  2315. lpass_cdc_wsa_macro_enable_vi_feedback,
  2316. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2317. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  2318. SND_SOC_NOPM, 0, 0),
  2319. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI,
  2320. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2321. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  2322. LPASS_CDC_WSA_MACRO_EC0_MUX, 0,
  2323. &rx_mix_ec0_mux, lpass_cdc_wsa_macro_enable_echo,
  2324. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2325. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  2326. LPASS_CDC_WSA_MACRO_EC1_MUX, 0,
  2327. &rx_mix_ec1_mux, lpass_cdc_wsa_macro_enable_echo,
  2328. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2329. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 0,
  2330. &rx_mux[LPASS_CDC_WSA_MACRO_RX0]),
  2331. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 0,
  2332. &rx_mux[LPASS_CDC_WSA_MACRO_RX1]),
  2333. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX0, 0,
  2334. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX0]),
  2335. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX1, 0,
  2336. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX1]),
  2337. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2338. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2339. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2340. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2341. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2342. &rx0_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2343. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2344. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2345. &rx0_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2346. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2347. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2348. &rx0_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2349. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2350. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM,
  2351. 0, 0, &rx0_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2352. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2353. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2354. &rx1_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2355. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2356. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2357. &rx1_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2358. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2359. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2360. &rx1_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2361. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2362. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM,
  2363. 0, 0, &rx1_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2364. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2365. SND_SOC_DAPM_PGA_E("WSA_RX INT0 MIX", SND_SOC_NOPM,
  2366. 0, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2367. SND_SOC_DAPM_PRE_PMU),
  2368. SND_SOC_DAPM_PGA_E("WSA_RX INT1 MIX", SND_SOC_NOPM,
  2369. 1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2370. SND_SOC_DAPM_PRE_PMU),
  2371. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2372. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2373. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2374. LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2375. &rx0_sidetone_mix_mux, lpass_cdc_wsa_macro_enable_swr,
  2376. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2377. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2378. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2379. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2380. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2381. LPASS_CDC_WSA_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2382. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2383. SND_SOC_DAPM_POST_PMD),
  2384. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2385. LPASS_CDC_WSA_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2386. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2387. SND_SOC_DAPM_POST_PMD),
  2388. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2389. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2390. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2391. SND_SOC_DAPM_POST_PMD),
  2392. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2393. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2394. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2395. SND_SOC_DAPM_POST_PMD),
  2396. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2397. 0, 0, wsa_int0_vbat_mix_switch,
  2398. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2399. lpass_cdc_wsa_macro_enable_vbat,
  2400. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2401. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2402. 0, 0, wsa_int1_vbat_mix_switch,
  2403. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2404. lpass_cdc_wsa_macro_enable_vbat,
  2405. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2406. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2407. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2408. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2409. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2410. lpass_cdc_wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2411. };
  2412. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2413. /* VI Feedback */
  2414. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2415. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2416. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2417. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2418. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2419. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2420. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2421. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2422. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2423. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2424. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2425. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2426. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2427. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2428. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2429. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2430. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2431. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2432. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2433. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2434. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2435. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2436. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2437. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2438. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2439. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2440. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2441. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2442. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2443. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2444. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2445. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2446. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2447. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2448. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2449. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2450. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2451. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2452. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2453. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2454. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2455. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2456. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2457. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2458. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2459. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2460. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2461. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2462. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2463. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2464. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2465. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2466. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2467. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2468. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2469. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2470. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2471. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2472. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2473. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2474. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2475. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2476. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2477. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2478. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2479. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2480. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2481. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2482. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2483. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2484. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2485. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2486. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2487. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2488. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2489. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2490. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2491. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2492. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2493. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2494. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2495. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2496. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2497. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2498. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2499. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2500. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2501. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2502. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2503. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2504. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2505. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2506. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2507. };
  2508. static const struct lpass_cdc_wsa_macro_reg_mask_val
  2509. lpass_cdc_wsa_macro_reg_init[] = {
  2510. {LPASS_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2511. {LPASS_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2512. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x0C},
  2513. {LPASS_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2514. {LPASS_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2515. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x0C},
  2516. {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2517. {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2518. {LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2519. {LPASS_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2520. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2521. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2522. {LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2523. {LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2524. {LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2525. {LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2526. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2527. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2528. {LPASS_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2529. {LPASS_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2530. {LPASS_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2531. {LPASS_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2532. };
  2533. static void lpass_cdc_wsa_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2534. {
  2535. struct device *wsa_dev = NULL;
  2536. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2537. if (!component) {
  2538. pr_err("%s: NULL component pointer!\n", __func__);
  2539. return;
  2540. }
  2541. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2542. return;
  2543. switch (wsa_priv->bcl_pmic_params.id) {
  2544. case 0:
  2545. break;
  2546. case 1:
  2547. break;
  2548. default:
  2549. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2550. __func__, wsa_priv->bcl_pmic_params.id);
  2551. break;
  2552. }
  2553. }
  2554. static void lpass_cdc_wsa_macro_init_reg(struct snd_soc_component *component)
  2555. {
  2556. int i;
  2557. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa_macro_reg_init); i++)
  2558. snd_soc_component_update_bits(component,
  2559. lpass_cdc_wsa_macro_reg_init[i].reg,
  2560. lpass_cdc_wsa_macro_reg_init[i].mask,
  2561. lpass_cdc_wsa_macro_reg_init[i].val);
  2562. lpass_cdc_wsa_macro_init_bcl_pmic_reg(component);
  2563. }
  2564. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable)
  2565. {
  2566. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  2567. if (wsa_priv == NULL) {
  2568. pr_err("%s: wsa priv data is NULL\n", __func__);
  2569. return -EINVAL;
  2570. }
  2571. if (enable) {
  2572. pm_runtime_get_sync(wsa_priv->dev);
  2573. pm_runtime_put_autosuspend(wsa_priv->dev);
  2574. pm_runtime_mark_last_busy(wsa_priv->dev);
  2575. }
  2576. if (lpass_cdc_check_core_votes(wsa_priv->dev))
  2577. return 0;
  2578. else
  2579. return -EINVAL;
  2580. }
  2581. static int wsa_swrm_clock(void *handle, bool enable)
  2582. {
  2583. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  2584. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2585. int ret = 0;
  2586. if (regmap == NULL) {
  2587. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2588. return -EINVAL;
  2589. }
  2590. mutex_lock(&wsa_priv->swr_clk_lock);
  2591. trace_printk("%s: %s swrm clock %s\n",
  2592. dev_name(wsa_priv->dev), __func__,
  2593. (enable ? "enable" : "disable"));
  2594. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2595. __func__, (enable ? "enable" : "disable"));
  2596. if (enable) {
  2597. pm_runtime_get_sync(wsa_priv->dev);
  2598. if (wsa_priv->swr_clk_users == 0) {
  2599. ret = msm_cdc_pinctrl_select_active_state(
  2600. wsa_priv->wsa_swr_gpio_p);
  2601. if (ret < 0) {
  2602. dev_err_ratelimited(wsa_priv->dev,
  2603. "%s: wsa swr pinctrl enable failed\n",
  2604. __func__);
  2605. pm_runtime_mark_last_busy(wsa_priv->dev);
  2606. pm_runtime_put_autosuspend(wsa_priv->dev);
  2607. goto exit;
  2608. }
  2609. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  2610. if (ret < 0) {
  2611. msm_cdc_pinctrl_select_sleep_state(
  2612. wsa_priv->wsa_swr_gpio_p);
  2613. dev_err_ratelimited(wsa_priv->dev,
  2614. "%s: wsa request clock enable failed\n",
  2615. __func__);
  2616. pm_runtime_mark_last_busy(wsa_priv->dev);
  2617. pm_runtime_put_autosuspend(wsa_priv->dev);
  2618. goto exit;
  2619. }
  2620. if (wsa_priv->reset_swr)
  2621. regmap_update_bits(regmap,
  2622. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2623. 0x02, 0x02);
  2624. regmap_update_bits(regmap,
  2625. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2626. 0x01, 0x01);
  2627. if (wsa_priv->reset_swr)
  2628. regmap_update_bits(regmap,
  2629. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2630. 0x02, 0x00);
  2631. regmap_update_bits(regmap,
  2632. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2633. 0x1C, 0x0C);
  2634. wsa_priv->reset_swr = false;
  2635. }
  2636. wsa_priv->swr_clk_users++;
  2637. pm_runtime_mark_last_busy(wsa_priv->dev);
  2638. pm_runtime_put_autosuspend(wsa_priv->dev);
  2639. } else {
  2640. if (wsa_priv->swr_clk_users <= 0) {
  2641. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2642. __func__);
  2643. wsa_priv->swr_clk_users = 0;
  2644. goto exit;
  2645. }
  2646. wsa_priv->swr_clk_users--;
  2647. if (wsa_priv->swr_clk_users == 0) {
  2648. regmap_update_bits(regmap,
  2649. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2650. 0x01, 0x00);
  2651. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  2652. ret = msm_cdc_pinctrl_select_sleep_state(
  2653. wsa_priv->wsa_swr_gpio_p);
  2654. if (ret < 0) {
  2655. dev_err_ratelimited(wsa_priv->dev,
  2656. "%s: wsa swr pinctrl disable failed\n",
  2657. __func__);
  2658. goto exit;
  2659. }
  2660. }
  2661. }
  2662. trace_printk("%s: %s swrm clock users: %d\n",
  2663. dev_name(wsa_priv->dev), __func__,
  2664. wsa_priv->swr_clk_users);
  2665. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2666. __func__, wsa_priv->swr_clk_users);
  2667. exit:
  2668. mutex_unlock(&wsa_priv->swr_clk_lock);
  2669. return ret;
  2670. }
  2671. static int lpass_cdc_wsa_macro_init(struct snd_soc_component *component)
  2672. {
  2673. struct snd_soc_dapm_context *dapm =
  2674. snd_soc_component_get_dapm(component);
  2675. int ret;
  2676. struct device *wsa_dev = NULL;
  2677. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2678. wsa_dev = lpass_cdc_get_device_ptr(component->dev, WSA_MACRO);
  2679. if (!wsa_dev) {
  2680. dev_err(component->dev,
  2681. "%s: null device for macro!\n", __func__);
  2682. return -EINVAL;
  2683. }
  2684. wsa_priv = dev_get_drvdata(wsa_dev);
  2685. if (!wsa_priv) {
  2686. dev_err(component->dev,
  2687. "%s: priv is null for macro!\n", __func__);
  2688. return -EINVAL;
  2689. }
  2690. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets,
  2691. ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets));
  2692. if (ret < 0) {
  2693. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2694. return ret;
  2695. }
  2696. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2697. ARRAY_SIZE(wsa_audio_map));
  2698. if (ret < 0) {
  2699. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2700. return ret;
  2701. }
  2702. ret = snd_soc_dapm_new_widgets(dapm->card);
  2703. if (ret < 0) {
  2704. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2705. return ret;
  2706. }
  2707. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa_macro_snd_controls,
  2708. ARRAY_SIZE(lpass_cdc_wsa_macro_snd_controls));
  2709. if (ret < 0) {
  2710. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2711. return ret;
  2712. }
  2713. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2714. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2715. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2716. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2717. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2718. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2719. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2720. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2721. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2722. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2723. snd_soc_dapm_sync(dapm);
  2724. wsa_priv->component = component;
  2725. wsa_priv->spkr_gain_offset = LPASS_CDC_WSA_MACRO_GAIN_OFFSET_0_DB;
  2726. lpass_cdc_wsa_macro_init_reg(component);
  2727. return 0;
  2728. }
  2729. static int lpass_cdc_wsa_macro_deinit(struct snd_soc_component *component)
  2730. {
  2731. struct device *wsa_dev = NULL;
  2732. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2733. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2734. return -EINVAL;
  2735. wsa_priv->component = NULL;
  2736. return 0;
  2737. }
  2738. static void lpass_cdc_wsa_macro_add_child_devices(struct work_struct *work)
  2739. {
  2740. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2741. struct platform_device *pdev;
  2742. struct device_node *node;
  2743. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2744. int ret;
  2745. u16 count = 0, ctrl_num = 0;
  2746. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data *platdata;
  2747. char plat_dev_name[LPASS_CDC_WSA_MACRO_SWR_STRING_LEN];
  2748. wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
  2749. lpass_cdc_wsa_macro_add_child_devices_work);
  2750. if (!wsa_priv) {
  2751. pr_err("%s: Memory for wsa_priv does not exist\n",
  2752. __func__);
  2753. return;
  2754. }
  2755. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2756. dev_err(wsa_priv->dev,
  2757. "%s: DT node for wsa_priv does not exist\n", __func__);
  2758. return;
  2759. }
  2760. platdata = &wsa_priv->swr_plat_data;
  2761. wsa_priv->child_count = 0;
  2762. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2763. if (strnstr(node->name, "wsa_swr_master",
  2764. strlen("wsa_swr_master")) != NULL)
  2765. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2766. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  2767. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2768. strlen("msm_cdc_pinctrl")) != NULL)
  2769. strlcpy(plat_dev_name, node->name,
  2770. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  2771. else
  2772. continue;
  2773. pdev = platform_device_alloc(plat_dev_name, -1);
  2774. if (!pdev) {
  2775. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2776. __func__);
  2777. ret = -ENOMEM;
  2778. goto err;
  2779. }
  2780. pdev->dev.parent = wsa_priv->dev;
  2781. pdev->dev.of_node = node;
  2782. if (strnstr(node->name, "wsa_swr_master",
  2783. strlen("wsa_swr_master")) != NULL) {
  2784. ret = platform_device_add_data(pdev, platdata,
  2785. sizeof(*platdata));
  2786. if (ret) {
  2787. dev_err(&pdev->dev,
  2788. "%s: cannot add plat data ctrl:%d\n",
  2789. __func__, ctrl_num);
  2790. goto fail_pdev_add;
  2791. }
  2792. }
  2793. ret = platform_device_add(pdev);
  2794. if (ret) {
  2795. dev_err(&pdev->dev,
  2796. "%s: Cannot add platform device\n",
  2797. __func__);
  2798. goto fail_pdev_add;
  2799. }
  2800. if (!strcmp(node->name, "wsa_swr_master")) {
  2801. temp = krealloc(swr_ctrl_data,
  2802. (ctrl_num + 1) * sizeof(
  2803. struct lpass_cdc_wsa_macro_swr_ctrl_data),
  2804. GFP_KERNEL);
  2805. if (!temp) {
  2806. dev_err(&pdev->dev, "out of memory\n");
  2807. ret = -ENOMEM;
  2808. goto err;
  2809. }
  2810. swr_ctrl_data = temp;
  2811. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2812. ctrl_num++;
  2813. dev_dbg(&pdev->dev,
  2814. "%s: Added soundwire ctrl device(s)\n",
  2815. __func__);
  2816. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2817. }
  2818. if (wsa_priv->child_count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX)
  2819. wsa_priv->pdev_child_devices[
  2820. wsa_priv->child_count++] = pdev;
  2821. else
  2822. goto err;
  2823. }
  2824. return;
  2825. fail_pdev_add:
  2826. for (count = 0; count < wsa_priv->child_count; count++)
  2827. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2828. err:
  2829. return;
  2830. }
  2831. static void lpass_cdc_wsa_macro_init_ops(struct macro_ops *ops,
  2832. char __iomem *wsa_io_base)
  2833. {
  2834. memset(ops, 0, sizeof(struct macro_ops));
  2835. ops->init = lpass_cdc_wsa_macro_init;
  2836. ops->exit = lpass_cdc_wsa_macro_deinit;
  2837. ops->io_base = wsa_io_base;
  2838. ops->dai_ptr = lpass_cdc_wsa_macro_dai;
  2839. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa_macro_dai);
  2840. ops->event_handler = lpass_cdc_wsa_macro_event_handler;
  2841. ops->set_port_map = lpass_cdc_wsa_macro_set_port_map;
  2842. }
  2843. static int lpass_cdc_wsa_macro_probe(struct platform_device *pdev)
  2844. {
  2845. struct macro_ops ops;
  2846. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2847. u32 wsa_base_addr, default_clk_id;
  2848. char __iomem *wsa_io_base;
  2849. int ret = 0;
  2850. u8 bcl_pmic_params[3];
  2851. u32 is_used_wsa_swr_gpio = 1;
  2852. const char *is_used_wsa_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2853. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  2854. dev_err(&pdev->dev,
  2855. "%s: va-macro not registered yet, defer\n", __func__);
  2856. return -EPROBE_DEFER;
  2857. }
  2858. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa_macro_priv),
  2859. GFP_KERNEL);
  2860. if (!wsa_priv)
  2861. return -ENOMEM;
  2862. wsa_priv->dev = &pdev->dev;
  2863. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2864. &wsa_base_addr);
  2865. if (ret) {
  2866. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2867. __func__, "reg");
  2868. return ret;
  2869. }
  2870. if (of_find_property(pdev->dev.of_node, is_used_wsa_swr_gpio_dt,
  2871. NULL)) {
  2872. ret = of_property_read_u32(pdev->dev.of_node,
  2873. is_used_wsa_swr_gpio_dt,
  2874. &is_used_wsa_swr_gpio);
  2875. if (ret) {
  2876. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2877. __func__, is_used_wsa_swr_gpio_dt);
  2878. is_used_wsa_swr_gpio = 1;
  2879. }
  2880. }
  2881. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2882. "qcom,wsa-swr-gpios", 0);
  2883. if (!wsa_priv->wsa_swr_gpio_p && is_used_wsa_swr_gpio) {
  2884. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2885. __func__);
  2886. return -EINVAL;
  2887. }
  2888. if (msm_cdc_pinctrl_get_state(wsa_priv->wsa_swr_gpio_p) < 0 &&
  2889. is_used_wsa_swr_gpio) {
  2890. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2891. __func__);
  2892. return -EPROBE_DEFER;
  2893. }
  2894. msm_cdc_pinctrl_set_wakeup_capable(
  2895. wsa_priv->wsa_swr_gpio_p, false);
  2896. wsa_io_base = devm_ioremap(&pdev->dev,
  2897. wsa_base_addr, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
  2898. if (!wsa_io_base) {
  2899. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2900. return -EINVAL;
  2901. }
  2902. wsa_priv->wsa_io_base = wsa_io_base;
  2903. wsa_priv->reset_swr = true;
  2904. INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work,
  2905. lpass_cdc_wsa_macro_add_child_devices);
  2906. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2907. wsa_priv->swr_plat_data.read = NULL;
  2908. wsa_priv->swr_plat_data.write = NULL;
  2909. wsa_priv->swr_plat_data.bulk_write = NULL;
  2910. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2911. wsa_priv->swr_plat_data.core_vote = lpass_cdc_wsa_macro_core_vote;
  2912. wsa_priv->swr_plat_data.handle_irq = NULL;
  2913. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2914. &default_clk_id);
  2915. if (ret) {
  2916. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2917. __func__, "qcom,mux0-clk-id");
  2918. default_clk_id = WSA_CORE_CLK;
  2919. }
  2920. ret = of_property_read_u8_array(pdev->dev.of_node,
  2921. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2922. sizeof(bcl_pmic_params));
  2923. if (ret) {
  2924. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2925. __func__, "qcom,wsa-bcl-pmic-params");
  2926. } else {
  2927. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2928. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2929. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2930. }
  2931. wsa_priv->default_clk_id = default_clk_id;
  2932. dev_set_drvdata(&pdev->dev, wsa_priv);
  2933. mutex_init(&wsa_priv->mclk_lock);
  2934. mutex_init(&wsa_priv->swr_clk_lock);
  2935. lpass_cdc_wsa_macro_init_ops(&ops, wsa_io_base);
  2936. ops.clk_id_req = wsa_priv->default_clk_id;
  2937. ops.default_clk_id = wsa_priv->default_clk_id;
  2938. ret = lpass_cdc_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2939. if (ret < 0) {
  2940. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2941. goto reg_macro_fail;
  2942. }
  2943. schedule_work(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work);
  2944. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2945. pm_runtime_use_autosuspend(&pdev->dev);
  2946. pm_runtime_set_suspended(&pdev->dev);
  2947. pm_suspend_ignore_children(&pdev->dev, true);
  2948. pm_runtime_enable(&pdev->dev);
  2949. return ret;
  2950. reg_macro_fail:
  2951. mutex_destroy(&wsa_priv->mclk_lock);
  2952. mutex_destroy(&wsa_priv->swr_clk_lock);
  2953. return ret;
  2954. }
  2955. static int lpass_cdc_wsa_macro_remove(struct platform_device *pdev)
  2956. {
  2957. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2958. u16 count = 0;
  2959. wsa_priv = dev_get_drvdata(&pdev->dev);
  2960. if (!wsa_priv)
  2961. return -EINVAL;
  2962. for (count = 0; count < wsa_priv->child_count &&
  2963. count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2964. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2965. pm_runtime_disable(&pdev->dev);
  2966. pm_runtime_set_suspended(&pdev->dev);
  2967. lpass_cdc_unregister_macro(&pdev->dev, WSA_MACRO);
  2968. mutex_destroy(&wsa_priv->mclk_lock);
  2969. mutex_destroy(&wsa_priv->swr_clk_lock);
  2970. return 0;
  2971. }
  2972. static const struct of_device_id lpass_cdc_wsa_macro_dt_match[] = {
  2973. {.compatible = "qcom,lpass-cdc-wsa-macro"},
  2974. {}
  2975. };
  2976. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2977. SET_SYSTEM_SLEEP_PM_OPS(
  2978. pm_runtime_force_suspend,
  2979. pm_runtime_force_resume
  2980. )
  2981. SET_RUNTIME_PM_OPS(
  2982. lpass_cdc_runtime_suspend,
  2983. lpass_cdc_runtime_resume,
  2984. NULL
  2985. )
  2986. };
  2987. static struct platform_driver lpass_cdc_wsa_macro_driver = {
  2988. .driver = {
  2989. .name = "lpass_cdc_wsa_macro",
  2990. .owner = THIS_MODULE,
  2991. .pm = &lpass_cdc_dev_pm_ops,
  2992. .of_match_table = lpass_cdc_wsa_macro_dt_match,
  2993. .suppress_bind_attrs = true,
  2994. },
  2995. .probe = lpass_cdc_wsa_macro_probe,
  2996. .remove = lpass_cdc_wsa_macro_remove,
  2997. };
  2998. module_platform_driver(lpass_cdc_wsa_macro_driver);
  2999. MODULE_DESCRIPTION("WSA macro driver");
  3000. MODULE_LICENSE("GPL v2");