lpass-cdc-va-macro.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define LPASS_CDC_VA_MACRO_MAX_OFFSET 0x1000
  25. #define LPASS_CDC_VA_MACRO_NUM_DECIMATORS 4
  26. #define LPASS_CDC_VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define LPASS_CDC_VA_MACRO_MCLK_FREQ 9600000
  38. #define LPASS_CDC_VA_MACRO_TX_PATH_OFFSET 0x80
  39. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  40. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  41. #define LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  42. #define LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  43. #define LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  44. #define LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  45. #define LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  46. #define LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  47. #define LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  48. #define MAX_RETRY_ATTEMPTS 500
  49. #define LPASS_CDC_VA_MACRO_SWR_STRING_LEN 80
  50. #define LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX 3
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static int va_tx_unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  53. module_param(va_tx_unmute_delay, int, 0664);
  54. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  55. enum {
  56. LPASS_CDC_VA_MACRO_AIF_INVALID = 0,
  57. LPASS_CDC_VA_MACRO_AIF1_CAP,
  58. LPASS_CDC_VA_MACRO_AIF2_CAP,
  59. LPASS_CDC_VA_MACRO_AIF3_CAP,
  60. LPASS_CDC_VA_MACRO_MAX_DAIS,
  61. };
  62. enum {
  63. LPASS_CDC_VA_MACRO_DEC0,
  64. LPASS_CDC_VA_MACRO_DEC1,
  65. LPASS_CDC_VA_MACRO_DEC2,
  66. LPASS_CDC_VA_MACRO_DEC3,
  67. LPASS_CDC_VA_MACRO_DEC_MAX,
  68. };
  69. enum {
  70. LPASS_CDC_VA_MACRO_CLK_DIV_2,
  71. LPASS_CDC_VA_MACRO_CLK_DIV_3,
  72. LPASS_CDC_VA_MACRO_CLK_DIV_4,
  73. LPASS_CDC_VA_MACRO_CLK_DIV_6,
  74. LPASS_CDC_VA_MACRO_CLK_DIV_8,
  75. LPASS_CDC_VA_MACRO_CLK_DIV_16,
  76. };
  77. enum {
  78. MSM_DMIC,
  79. SWR_MIC,
  80. };
  81. enum {
  82. TX_MCLK,
  83. VA_MCLK,
  84. };
  85. struct va_mute_work {
  86. struct lpass_cdc_va_macro_priv *va_priv;
  87. u32 decimator;
  88. struct delayed_work dwork;
  89. };
  90. struct hpf_work {
  91. struct lpass_cdc_va_macro_priv *va_priv;
  92. u8 decimator;
  93. u8 hpf_cut_off_freq;
  94. struct delayed_work dwork;
  95. };
  96. /* Hold instance to soundwire platform device */
  97. struct lpass_cdc_va_macro_swr_ctrl_data {
  98. struct platform_device *va_swr_pdev;
  99. };
  100. struct lpass_cdc_va_macro_swr_ctrl_platform_data {
  101. void *handle; /* holds codec private data */
  102. int (*read)(void *handle, int reg);
  103. int (*write)(void *handle, int reg, int val);
  104. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  105. int (*clk)(void *handle, bool enable);
  106. int (*core_vote)(void *handle, bool enable);
  107. int (*handle_irq)(void *handle,
  108. irqreturn_t (*swrm_irq_handler)(int irq,
  109. void *data),
  110. void *swrm_handle,
  111. int action);
  112. };
  113. struct lpass_cdc_va_macro_priv {
  114. struct device *dev;
  115. bool dec_active[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  116. bool va_without_decimation;
  117. struct clk *lpass_audio_hw_vote;
  118. struct mutex mclk_lock;
  119. struct mutex swr_clk_lock;
  120. struct snd_soc_component *component;
  121. struct hpf_work va_hpf_work[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  122. struct va_mute_work va_mute_dwork[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  123. unsigned long active_ch_mask[LPASS_CDC_VA_MACRO_MAX_DAIS];
  124. unsigned long active_ch_cnt[LPASS_CDC_VA_MACRO_MAX_DAIS];
  125. u16 dmic_clk_div;
  126. u16 va_mclk_users;
  127. int swr_clk_users;
  128. bool reset_swr;
  129. struct device_node *va_swr_gpio_p;
  130. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data;
  131. struct lpass_cdc_va_macro_swr_ctrl_platform_data swr_plat_data;
  132. struct work_struct lpass_cdc_va_macro_add_child_devices_work;
  133. int child_count;
  134. u16 mclk_mux_sel;
  135. char __iomem *va_io_base;
  136. char __iomem *va_island_mode_muxsel;
  137. struct platform_device *pdev_child_devices
  138. [LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX];
  139. struct regulator *micb_supply;
  140. u32 micb_voltage;
  141. u32 micb_current;
  142. u32 version;
  143. u32 is_used_va_swr_gpio;
  144. int micb_users;
  145. u16 default_clk_id;
  146. u16 clk_id;
  147. int tx_swr_clk_cnt;
  148. int va_swr_clk_cnt;
  149. int va_clk_status;
  150. int tx_clk_status;
  151. bool lpi_enable;
  152. bool clk_div_switch;
  153. int dec_mode[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  154. };
  155. static bool lpass_cdc_va_macro_get_data(struct snd_soc_component *component,
  156. struct device **va_dev,
  157. struct lpass_cdc_va_macro_priv **va_priv,
  158. const char *func_name)
  159. {
  160. *va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  161. if (!(*va_dev)) {
  162. dev_err(component->dev,
  163. "%s: null device for macro!\n", func_name);
  164. return false;
  165. }
  166. *va_priv = dev_get_drvdata((*va_dev));
  167. if (!(*va_priv) || !(*va_priv)->component) {
  168. dev_err(component->dev,
  169. "%s: priv is null for macro!\n", func_name);
  170. return false;
  171. }
  172. return true;
  173. }
  174. static int lpass_cdc_va_macro_clk_div_get(struct snd_soc_component *component)
  175. {
  176. struct device *va_dev = NULL;
  177. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  178. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  179. &va_priv, __func__))
  180. return -EINVAL;
  181. if (va_priv->clk_div_switch &&
  182. (va_priv->dmic_clk_div == LPASS_CDC_VA_MACRO_CLK_DIV_16))
  183. return LPASS_CDC_VA_MACRO_CLK_DIV_4;
  184. return va_priv->dmic_clk_div;
  185. }
  186. static int lpass_cdc_va_macro_mclk_enable(
  187. struct lpass_cdc_va_macro_priv *va_priv,
  188. bool mclk_enable, bool dapm)
  189. {
  190. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  191. int ret = 0;
  192. if (regmap == NULL) {
  193. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  194. return -EINVAL;
  195. }
  196. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  197. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  198. mutex_lock(&va_priv->mclk_lock);
  199. if (mclk_enable) {
  200. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  201. va_priv->default_clk_id,
  202. va_priv->clk_id,
  203. true);
  204. if (ret < 0) {
  205. dev_err(va_priv->dev,
  206. "%s: va request clock en failed\n",
  207. __func__);
  208. goto exit;
  209. }
  210. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  211. true);
  212. if (va_priv->va_mclk_users == 0) {
  213. regcache_mark_dirty(regmap);
  214. regcache_sync_region(regmap,
  215. VA_START_OFFSET,
  216. VA_MAX_OFFSET);
  217. }
  218. va_priv->va_mclk_users++;
  219. } else {
  220. if (va_priv->va_mclk_users <= 0) {
  221. dev_err(va_priv->dev, "%s: clock already disabled\n",
  222. __func__);
  223. va_priv->va_mclk_users = 0;
  224. goto exit;
  225. }
  226. va_priv->va_mclk_users--;
  227. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  228. false);
  229. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  230. va_priv->default_clk_id,
  231. va_priv->clk_id,
  232. false);
  233. }
  234. exit:
  235. mutex_unlock(&va_priv->mclk_lock);
  236. return ret;
  237. }
  238. static int lpass_cdc_va_macro_event_handler(struct snd_soc_component *component,
  239. u16 event, u32 data)
  240. {
  241. struct device *va_dev = NULL;
  242. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  243. int retry_cnt = MAX_RETRY_ATTEMPTS;
  244. int ret = 0;
  245. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  246. &va_priv, __func__))
  247. return -EINVAL;
  248. switch (event) {
  249. case LPASS_CDC_MACRO_EVT_WAIT_VA_CLK_RESET:
  250. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  251. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  252. __func__, retry_cnt);
  253. /*
  254. * Userspace takes 10 seconds to close
  255. * the session when pcm_start fails due to concurrency
  256. * with PDR/SSR. Loop and check every 20ms till 10
  257. * seconds for va_mclk user count to get reset to 0
  258. * which ensures userspace teardown is done and SSR
  259. * powerup seq can proceed.
  260. */
  261. msleep(20);
  262. retry_cnt--;
  263. }
  264. if (retry_cnt == 0)
  265. dev_err(va_dev,
  266. "%s: va_mclk_users non-zero, SSR fail!!\n",
  267. __func__);
  268. break;
  269. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  270. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  271. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  272. va_priv->default_clk_id,
  273. VA_CORE_CLK, true);
  274. if (ret < 0)
  275. dev_err_ratelimited(va_priv->dev,
  276. "%s, failed to enable clk, ret:%d\n",
  277. __func__, ret);
  278. else
  279. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  280. va_priv->default_clk_id,
  281. VA_CORE_CLK, false);
  282. break;
  283. case LPASS_CDC_MACRO_EVT_SSR_UP:
  284. trace_printk("%s, enter SSR up\n", __func__);
  285. /* reset swr after ssr/pdr */
  286. va_priv->reset_swr = true;
  287. if (va_priv->swr_ctrl_data)
  288. swrm_wcd_notify(
  289. va_priv->swr_ctrl_data[0].va_swr_pdev,
  290. SWR_DEVICE_SSR_UP, NULL);
  291. break;
  292. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  293. lpass_cdc_rsc_clk_reset(va_dev, VA_CORE_CLK);
  294. break;
  295. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  296. if (va_priv->swr_ctrl_data) {
  297. swrm_wcd_notify(
  298. va_priv->swr_ctrl_data[0].va_swr_pdev,
  299. SWR_DEVICE_SSR_DOWN, NULL);
  300. }
  301. if ((!pm_runtime_enabled(va_dev) ||
  302. !pm_runtime_suspended(va_dev))) {
  303. ret = lpass_cdc_runtime_suspend(va_dev);
  304. if (!ret) {
  305. pm_runtime_disable(va_dev);
  306. pm_runtime_set_suspended(va_dev);
  307. pm_runtime_enable(va_dev);
  308. }
  309. }
  310. break;
  311. default:
  312. break;
  313. }
  314. return 0;
  315. }
  316. static int lpass_cdc_va_macro_swr_clk_event(struct snd_soc_dapm_widget *w,
  317. struct snd_kcontrol *kcontrol, int event)
  318. {
  319. struct snd_soc_component *component =
  320. snd_soc_dapm_to_component(w->dapm);
  321. struct device *va_dev = NULL;
  322. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  323. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  324. &va_priv, __func__))
  325. return -EINVAL;
  326. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  327. switch (event) {
  328. case SND_SOC_DAPM_PRE_PMU:
  329. va_priv->va_swr_clk_cnt++;
  330. break;
  331. case SND_SOC_DAPM_POST_PMD:
  332. va_priv->va_swr_clk_cnt--;
  333. break;
  334. default:
  335. break;
  336. }
  337. return 0;
  338. }
  339. static int lpass_cdc_va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  340. struct snd_kcontrol *kcontrol, int event)
  341. {
  342. struct snd_soc_component *component =
  343. snd_soc_dapm_to_component(w->dapm);
  344. int ret = 0;
  345. struct device *va_dev = NULL;
  346. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  347. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  348. &va_priv, __func__))
  349. return -EINVAL;
  350. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  351. __func__, event, va_priv->lpi_enable);
  352. if (!va_priv->lpi_enable)
  353. return ret;
  354. switch (event) {
  355. case SND_SOC_DAPM_PRE_PMU:
  356. if (va_priv->default_clk_id != VA_CORE_CLK) {
  357. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  358. va_priv->default_clk_id,
  359. VA_CORE_CLK,
  360. true);
  361. if (ret) {
  362. dev_dbg(component->dev,
  363. "%s: request clock VA_CLK enable failed\n",
  364. __func__);
  365. break;
  366. }
  367. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  368. va_priv->default_clk_id,
  369. TX_CORE_CLK,
  370. false);
  371. if (ret) {
  372. dev_dbg(component->dev,
  373. "%s: request clock TX_CLK disable failed\n",
  374. __func__);
  375. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  376. va_priv->default_clk_id,
  377. VA_CORE_CLK,
  378. false);
  379. break;
  380. }
  381. }
  382. break;
  383. case SND_SOC_DAPM_POST_PMD:
  384. if (va_priv->default_clk_id == TX_CORE_CLK) {
  385. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  386. va_priv->default_clk_id,
  387. TX_CORE_CLK,
  388. true);
  389. if (ret) {
  390. dev_dbg(component->dev,
  391. "%s: request clock TX_CLK enable failed\n",
  392. __func__);
  393. break;
  394. }
  395. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  396. va_priv->default_clk_id,
  397. VA_CORE_CLK,
  398. false);
  399. if (ret) {
  400. dev_dbg(component->dev,
  401. "%s: request clock VA_CLK disable failed\n",
  402. __func__);
  403. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  404. va_priv->default_clk_id,
  405. TX_CORE_CLK,
  406. false);
  407. break;
  408. }
  409. }
  410. break;
  411. default:
  412. dev_err(va_priv->dev,
  413. "%s: invalid DAPM event %d\n", __func__, event);
  414. ret = -EINVAL;
  415. }
  416. return ret;
  417. }
  418. static int lpass_cdc_va_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  419. struct snd_kcontrol *kcontrol, int event)
  420. {
  421. struct device *va_dev = NULL;
  422. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  423. struct snd_soc_component *component =
  424. snd_soc_dapm_to_component(w->dapm);
  425. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  426. &va_priv, __func__))
  427. return -EINVAL;
  428. if (SND_SOC_DAPM_EVENT_ON(event))
  429. ++va_priv->tx_swr_clk_cnt;
  430. if (SND_SOC_DAPM_EVENT_OFF(event))
  431. --va_priv->tx_swr_clk_cnt;
  432. return 0;
  433. }
  434. static int lpass_cdc_va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  435. struct snd_kcontrol *kcontrol, int event)
  436. {
  437. struct snd_soc_component *component =
  438. snd_soc_dapm_to_component(w->dapm);
  439. int ret = 0;
  440. struct device *va_dev = NULL;
  441. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  442. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  443. &va_priv, __func__))
  444. return -EINVAL;
  445. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  446. switch (event) {
  447. case SND_SOC_DAPM_PRE_PMU:
  448. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  449. va_priv->default_clk_id,
  450. TX_CORE_CLK,
  451. true);
  452. if (!ret)
  453. va_priv->tx_clk_status++;
  454. if (va_priv->lpi_enable)
  455. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  456. else
  457. ret = lpass_cdc_tx_mclk_enable(component, 1);
  458. break;
  459. case SND_SOC_DAPM_POST_PMD:
  460. if (va_priv->lpi_enable)
  461. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  462. else
  463. lpass_cdc_tx_mclk_enable(component, 0);
  464. if (va_priv->tx_clk_status > 0) {
  465. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  466. va_priv->default_clk_id,
  467. TX_CORE_CLK,
  468. false);
  469. va_priv->tx_clk_status--;
  470. }
  471. break;
  472. default:
  473. dev_err(va_priv->dev,
  474. "%s: invalid DAPM event %d\n", __func__, event);
  475. ret = -EINVAL;
  476. }
  477. return ret;
  478. }
  479. static int lpass_cdc_va_macro_tx_va_mclk_enable(
  480. struct lpass_cdc_va_macro_priv *va_priv,
  481. struct regmap *regmap, int clk_type,
  482. bool enable)
  483. {
  484. int ret = 0, clk_tx_ret = 0;
  485. dev_dbg(va_priv->dev,
  486. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  487. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  488. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  489. if (enable) {
  490. if (va_priv->swr_clk_users == 0) {
  491. msm_cdc_pinctrl_select_active_state(
  492. va_priv->va_swr_gpio_p);
  493. msm_cdc_pinctrl_set_wakeup_capable(
  494. va_priv->va_swr_gpio_p, false);
  495. }
  496. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  497. TX_CORE_CLK,
  498. TX_CORE_CLK,
  499. true);
  500. if (clk_type == TX_MCLK) {
  501. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  502. TX_CORE_CLK,
  503. TX_CORE_CLK,
  504. true);
  505. if (ret < 0) {
  506. if (va_priv->swr_clk_users == 0)
  507. msm_cdc_pinctrl_select_sleep_state(
  508. va_priv->va_swr_gpio_p);
  509. dev_err_ratelimited(va_priv->dev,
  510. "%s: swr request clk failed\n",
  511. __func__);
  512. goto done;
  513. }
  514. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  515. true);
  516. }
  517. if (clk_type == VA_MCLK) {
  518. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  519. if (ret < 0) {
  520. if (va_priv->swr_clk_users == 0)
  521. msm_cdc_pinctrl_select_sleep_state(
  522. va_priv->va_swr_gpio_p);
  523. dev_err_ratelimited(va_priv->dev,
  524. "%s: request clock enable failed\n",
  525. __func__);
  526. goto done;
  527. }
  528. }
  529. if (va_priv->swr_clk_users == 0) {
  530. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  531. __func__, va_priv->reset_swr);
  532. if (va_priv->reset_swr)
  533. regmap_update_bits(regmap,
  534. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  535. 0x02, 0x02);
  536. regmap_update_bits(regmap,
  537. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  538. 0x01, 0x01);
  539. if (va_priv->reset_swr)
  540. regmap_update_bits(regmap,
  541. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  542. 0x02, 0x00);
  543. va_priv->reset_swr = false;
  544. }
  545. if (!clk_tx_ret)
  546. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  547. TX_CORE_CLK,
  548. TX_CORE_CLK,
  549. false);
  550. va_priv->swr_clk_users++;
  551. } else {
  552. if (va_priv->swr_clk_users <= 0) {
  553. dev_err_ratelimited(va_priv->dev,
  554. "va swrm clock users already 0\n");
  555. va_priv->swr_clk_users = 0;
  556. return 0;
  557. }
  558. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  559. TX_CORE_CLK,
  560. TX_CORE_CLK,
  561. true);
  562. va_priv->swr_clk_users--;
  563. if (va_priv->swr_clk_users == 0)
  564. regmap_update_bits(regmap,
  565. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  566. 0x01, 0x00);
  567. if (clk_type == VA_MCLK)
  568. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  569. if (clk_type == TX_MCLK) {
  570. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  571. false);
  572. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  573. TX_CORE_CLK,
  574. TX_CORE_CLK,
  575. false);
  576. if (ret < 0) {
  577. dev_err_ratelimited(va_priv->dev,
  578. "%s: swr request clk failed\n",
  579. __func__);
  580. goto done;
  581. }
  582. }
  583. if (!clk_tx_ret)
  584. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  585. TX_CORE_CLK,
  586. TX_CORE_CLK,
  587. false);
  588. if (va_priv->swr_clk_users == 0) {
  589. msm_cdc_pinctrl_select_sleep_state(
  590. va_priv->va_swr_gpio_p);
  591. msm_cdc_pinctrl_set_wakeup_capable(
  592. va_priv->va_swr_gpio_p, true);
  593. }
  594. }
  595. return 0;
  596. done:
  597. if (!clk_tx_ret)
  598. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  599. TX_CORE_CLK,
  600. TX_CORE_CLK,
  601. false);
  602. return ret;
  603. }
  604. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable)
  605. {
  606. struct lpass_cdc_va_macro_priv *va_priv =
  607. (struct lpass_cdc_va_macro_priv *) handle;
  608. if (va_priv == NULL) {
  609. pr_err("%s: va priv data is NULL\n", __func__);
  610. return -EINVAL;
  611. }
  612. if (enable) {
  613. pm_runtime_get_sync(va_priv->dev);
  614. pm_runtime_put_autosuspend(va_priv->dev);
  615. pm_runtime_mark_last_busy(va_priv->dev);
  616. }
  617. if (lpass_cdc_check_core_votes(va_priv->dev))
  618. return 0;
  619. else
  620. return -EINVAL;
  621. }
  622. static int lpass_cdc_va_macro_swrm_clock(void *handle, bool enable)
  623. {
  624. struct lpass_cdc_va_macro_priv *va_priv =
  625. (struct lpass_cdc_va_macro_priv *) handle;
  626. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  627. int ret = 0;
  628. if (regmap == NULL) {
  629. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  630. return -EINVAL;
  631. }
  632. mutex_lock(&va_priv->swr_clk_lock);
  633. dev_dbg(va_priv->dev,
  634. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  635. __func__, (enable ? "enable" : "disable"),
  636. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  637. if (enable) {
  638. pm_runtime_get_sync(va_priv->dev);
  639. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  640. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  641. regmap, VA_MCLK, enable);
  642. if (ret) {
  643. pm_runtime_mark_last_busy(va_priv->dev);
  644. pm_runtime_put_autosuspend(va_priv->dev);
  645. goto done;
  646. }
  647. va_priv->va_clk_status++;
  648. } else {
  649. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  650. regmap, TX_MCLK, enable);
  651. if (ret) {
  652. pm_runtime_mark_last_busy(va_priv->dev);
  653. pm_runtime_put_autosuspend(va_priv->dev);
  654. goto done;
  655. }
  656. va_priv->tx_clk_status++;
  657. }
  658. pm_runtime_mark_last_busy(va_priv->dev);
  659. pm_runtime_put_autosuspend(va_priv->dev);
  660. } else {
  661. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  662. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  663. regmap,
  664. VA_MCLK, enable);
  665. if (ret)
  666. goto done;
  667. --va_priv->va_clk_status;
  668. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  669. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  670. regmap,
  671. TX_MCLK, enable);
  672. if (ret)
  673. goto done;
  674. --va_priv->tx_clk_status;
  675. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  676. if (!va_priv->va_swr_clk_cnt &&
  677. va_priv->tx_swr_clk_cnt) {
  678. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  679. va_priv, regmap,
  680. VA_MCLK, enable);
  681. if (ret)
  682. goto done;
  683. --va_priv->va_clk_status;
  684. } else {
  685. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  686. va_priv, regmap,
  687. TX_MCLK, enable);
  688. if (ret)
  689. goto done;
  690. --va_priv->tx_clk_status;
  691. }
  692. } else {
  693. dev_dbg(va_priv->dev,
  694. "%s: Both clocks are disabled\n", __func__);
  695. }
  696. }
  697. dev_dbg(va_priv->dev,
  698. "%s: swrm clock usr %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  699. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  700. va_priv->va_clk_status);
  701. done:
  702. mutex_unlock(&va_priv->swr_clk_lock);
  703. return ret;
  704. }
  705. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  706. {
  707. u16 adc_mux_reg = 0, adc_reg = 0;
  708. u16 adc_n = LPASS_CDC_ADC_MAX;
  709. bool ret = false;
  710. struct device *va_dev = NULL;
  711. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  712. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  713. &va_priv, __func__))
  714. return ret;
  715. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  716. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  717. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  718. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  719. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  720. adc_n = snd_soc_component_read(component, adc_reg) &
  721. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  722. if (adc_n < LPASS_CDC_ADC_MAX)
  723. return true;
  724. }
  725. return ret;
  726. }
  727. static void lpass_cdc_va_macro_tx_hpf_corner_freq_callback(
  728. struct work_struct *work)
  729. {
  730. struct delayed_work *hpf_delayed_work;
  731. struct hpf_work *hpf_work;
  732. struct lpass_cdc_va_macro_priv *va_priv;
  733. struct snd_soc_component *component;
  734. u16 dec_cfg_reg, hpf_gate_reg;
  735. u8 hpf_cut_off_freq;
  736. u16 adc_reg = 0, adc_n = 0;
  737. hpf_delayed_work = to_delayed_work(work);
  738. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  739. va_priv = hpf_work->va_priv;
  740. component = va_priv->component;
  741. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  742. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  743. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  744. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  745. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  746. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  747. __func__, hpf_work->decimator, hpf_cut_off_freq);
  748. if (is_amic_enabled(component, hpf_work->decimator)) {
  749. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  750. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET *
  751. hpf_work->decimator;
  752. adc_n = snd_soc_component_read(component, adc_reg) &
  753. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  754. /* analog mic clear TX hold */
  755. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  756. snd_soc_component_update_bits(component,
  757. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  758. hpf_cut_off_freq << 5);
  759. snd_soc_component_update_bits(component, hpf_gate_reg,
  760. 0x03, 0x02);
  761. /* Minimum 1 clk cycle delay is required as per HW spec */
  762. usleep_range(1000, 1010);
  763. snd_soc_component_update_bits(component, hpf_gate_reg,
  764. 0x03, 0x01);
  765. } else {
  766. snd_soc_component_update_bits(component,
  767. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  768. hpf_cut_off_freq << 5);
  769. snd_soc_component_update_bits(component, hpf_gate_reg,
  770. 0x02, 0x02);
  771. /* Minimum 1 clk cycle delay is required as per HW spec */
  772. usleep_range(1000, 1010);
  773. snd_soc_component_update_bits(component, hpf_gate_reg,
  774. 0x02, 0x00);
  775. }
  776. }
  777. static void lpass_cdc_va_macro_mute_update_callback(struct work_struct *work)
  778. {
  779. struct va_mute_work *va_mute_dwork;
  780. struct snd_soc_component *component = NULL;
  781. struct lpass_cdc_va_macro_priv *va_priv;
  782. struct delayed_work *delayed_work;
  783. u16 tx_vol_ctl_reg, decimator;
  784. delayed_work = to_delayed_work(work);
  785. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  786. va_priv = va_mute_dwork->va_priv;
  787. component = va_priv->component;
  788. decimator = va_mute_dwork->decimator;
  789. tx_vol_ctl_reg =
  790. LPASS_CDC_VA_TX0_TX_PATH_CTL +
  791. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  792. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  793. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  794. __func__, decimator);
  795. }
  796. static int lpass_cdc_va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  797. struct snd_ctl_elem_value *ucontrol)
  798. {
  799. struct snd_soc_dapm_widget *widget =
  800. snd_soc_dapm_kcontrol_widget(kcontrol);
  801. struct snd_soc_component *component =
  802. snd_soc_dapm_to_component(widget->dapm);
  803. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  804. unsigned int val;
  805. u16 mic_sel_reg, dmic_clk_reg;
  806. struct device *va_dev = NULL;
  807. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  808. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  809. &va_priv, __func__))
  810. return -EINVAL;
  811. val = ucontrol->value.enumerated.item[0];
  812. if (val > e->items - 1)
  813. return -EINVAL;
  814. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  815. widget->name, val);
  816. switch (e->reg) {
  817. case LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  818. mic_sel_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0;
  819. break;
  820. case LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  821. mic_sel_reg = LPASS_CDC_VA_TX1_TX_PATH_CFG0;
  822. break;
  823. case LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  824. mic_sel_reg = LPASS_CDC_VA_TX2_TX_PATH_CFG0;
  825. break;
  826. case LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  827. mic_sel_reg = LPASS_CDC_VA_TX3_TX_PATH_CFG0;
  828. break;
  829. default:
  830. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  831. __func__, e->reg);
  832. return -EINVAL;
  833. }
  834. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  835. if (val != 0) {
  836. if (val < 5) {
  837. snd_soc_component_update_bits(component,
  838. mic_sel_reg,
  839. 1 << 7, 0x0 << 7);
  840. } else {
  841. snd_soc_component_update_bits(component,
  842. mic_sel_reg,
  843. 1 << 7, 0x1 << 7);
  844. snd_soc_component_update_bits(component,
  845. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  846. 0x80, 0x00);
  847. dmic_clk_reg =
  848. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0 +
  849. ((val - 5)/2) * 4;
  850. snd_soc_component_update_bits(component,
  851. dmic_clk_reg,
  852. 0x0E, va_priv->dmic_clk_div << 0x1);
  853. }
  854. }
  855. } else {
  856. /* DMIC selected */
  857. if (val != 0)
  858. snd_soc_component_update_bits(component, mic_sel_reg,
  859. 1 << 7, 1 << 7);
  860. }
  861. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  862. }
  863. static int lpass_cdc_va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  864. struct snd_ctl_elem_value *ucontrol)
  865. {
  866. struct snd_soc_component *component =
  867. snd_soc_kcontrol_component(kcontrol);
  868. struct device *va_dev = NULL;
  869. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  870. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  871. &va_priv, __func__))
  872. return -EINVAL;
  873. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  874. return 0;
  875. }
  876. static int lpass_cdc_va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  877. struct snd_ctl_elem_value *ucontrol)
  878. {
  879. struct snd_soc_component *component =
  880. snd_soc_kcontrol_component(kcontrol);
  881. struct device *va_dev = NULL;
  882. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  883. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  884. &va_priv, __func__))
  885. return -EINVAL;
  886. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  887. return 0;
  888. }
  889. static int lpass_cdc_va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  890. struct snd_ctl_elem_value *ucontrol)
  891. {
  892. struct snd_soc_dapm_widget *widget =
  893. snd_soc_dapm_kcontrol_widget(kcontrol);
  894. struct snd_soc_component *component =
  895. snd_soc_dapm_to_component(widget->dapm);
  896. struct soc_multi_mixer_control *mixer =
  897. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  898. u32 dai_id = widget->shift;
  899. u32 dec_id = mixer->shift;
  900. struct device *va_dev = NULL;
  901. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  902. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  903. &va_priv, __func__))
  904. return -EINVAL;
  905. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  906. ucontrol->value.integer.value[0] = 1;
  907. else
  908. ucontrol->value.integer.value[0] = 0;
  909. return 0;
  910. }
  911. static int lpass_cdc_va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  912. struct snd_ctl_elem_value *ucontrol)
  913. {
  914. struct snd_soc_dapm_widget *widget =
  915. snd_soc_dapm_kcontrol_widget(kcontrol);
  916. struct snd_soc_component *component =
  917. snd_soc_dapm_to_component(widget->dapm);
  918. struct snd_soc_dapm_update *update = NULL;
  919. struct soc_multi_mixer_control *mixer =
  920. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  921. u32 dai_id = widget->shift;
  922. u32 dec_id = mixer->shift;
  923. u32 enable = ucontrol->value.integer.value[0];
  924. struct device *va_dev = NULL;
  925. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  926. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  927. &va_priv, __func__))
  928. return -EINVAL;
  929. if (enable) {
  930. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  931. va_priv->active_ch_cnt[dai_id]++;
  932. } else {
  933. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  934. va_priv->active_ch_cnt[dai_id]--;
  935. }
  936. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  937. return 0;
  938. }
  939. static int lpass_cdc_va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  940. struct snd_kcontrol *kcontrol, int event)
  941. {
  942. struct snd_soc_component *component =
  943. snd_soc_dapm_to_component(w->dapm);
  944. unsigned int dmic = 0;
  945. int ret = 0;
  946. char *wname;
  947. wname = strpbrk(w->name, "01234567");
  948. if (!wname) {
  949. dev_err(component->dev, "%s: widget not found\n", __func__);
  950. return -EINVAL;
  951. }
  952. ret = kstrtouint(wname, 10, &dmic);
  953. if (ret < 0) {
  954. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  955. __func__);
  956. return -EINVAL;
  957. }
  958. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  959. __func__, event, dmic);
  960. switch (event) {
  961. case SND_SOC_DAPM_PRE_PMU:
  962. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, true);
  963. break;
  964. case SND_SOC_DAPM_POST_PMD:
  965. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, false);
  966. break;
  967. }
  968. return 0;
  969. }
  970. static int lpass_cdc_va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  971. struct snd_kcontrol *kcontrol, int event)
  972. {
  973. struct snd_soc_component *component =
  974. snd_soc_dapm_to_component(w->dapm);
  975. unsigned int decimator;
  976. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  977. u16 tx_gain_ctl_reg;
  978. u8 hpf_cut_off_freq;
  979. u16 adc_mux_reg = 0;
  980. struct device *va_dev = NULL;
  981. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  982. int hpf_delay = LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  983. int unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  984. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  985. &va_priv, __func__))
  986. return -EINVAL;
  987. decimator = w->shift;
  988. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  989. w->name, decimator);
  990. tx_vol_ctl_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  991. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  992. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  993. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  994. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  995. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  996. tx_gain_ctl_reg = LPASS_CDC_VA_TX0_TX_VOL_CTL +
  997. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  998. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  999. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1000. switch (event) {
  1001. case SND_SOC_DAPM_PRE_PMU:
  1002. snd_soc_component_update_bits(component,
  1003. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1004. LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1005. /* Enable TX PGA Mute */
  1006. snd_soc_component_update_bits(component,
  1007. tx_vol_ctl_reg, 0x10, 0x10);
  1008. break;
  1009. case SND_SOC_DAPM_POST_PMU:
  1010. /* Enable TX CLK */
  1011. snd_soc_component_update_bits(component,
  1012. tx_vol_ctl_reg, 0x20, 0x20);
  1013. if (!is_amic_enabled(component, decimator)) {
  1014. snd_soc_component_update_bits(component,
  1015. hpf_gate_reg, 0x01, 0x00);
  1016. /*
  1017. * Minimum 1 clk cycle delay is required as per HW spec
  1018. */
  1019. usleep_range(1000, 1010);
  1020. }
  1021. hpf_cut_off_freq = (snd_soc_component_read(
  1022. component, dec_cfg_reg) &
  1023. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1024. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1025. hpf_cut_off_freq;
  1026. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1027. snd_soc_component_update_bits(component, dec_cfg_reg,
  1028. TX_HPF_CUT_OFF_FREQ_MASK,
  1029. CF_MIN_3DB_150HZ << 5);
  1030. }
  1031. if (is_amic_enabled(component, decimator) < LPASS_CDC_ADC_MAX) {
  1032. hpf_delay = LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1033. unmute_delay = LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1034. if (va_tx_unmute_delay < unmute_delay)
  1035. va_tx_unmute_delay = unmute_delay;
  1036. }
  1037. snd_soc_component_update_bits(component,
  1038. hpf_gate_reg, 0x03, 0x02);
  1039. if (!is_amic_enabled(component, decimator))
  1040. snd_soc_component_update_bits(component,
  1041. hpf_gate_reg, 0x03, 0x00);
  1042. /*
  1043. * Minimum 1 clk cycle delay is required as per HW spec
  1044. */
  1045. usleep_range(1000, 1010);
  1046. snd_soc_component_update_bits(component,
  1047. hpf_gate_reg, 0x03, 0x01);
  1048. /*
  1049. * 6ms delay is required as per HW spec
  1050. */
  1051. usleep_range(6000, 6010);
  1052. /* schedule work queue to Remove Mute */
  1053. queue_delayed_work(system_freezable_wq,
  1054. &va_priv->va_mute_dwork[decimator].dwork,
  1055. msecs_to_jiffies(va_tx_unmute_delay));
  1056. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1057. CF_MIN_3DB_150HZ)
  1058. queue_delayed_work(system_freezable_wq,
  1059. &va_priv->va_hpf_work[decimator].dwork,
  1060. msecs_to_jiffies(hpf_delay));
  1061. /* apply gain after decimator is enabled */
  1062. snd_soc_component_write(component, tx_gain_ctl_reg,
  1063. snd_soc_component_read(component, tx_gain_ctl_reg));
  1064. if (va_priv->version == LPASS_CDC_VERSION_2_0) {
  1065. if (snd_soc_component_read(component, adc_mux_reg)
  1066. & SWR_MIC) {
  1067. snd_soc_component_update_bits(component,
  1068. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  1069. 0x01, 0x01);
  1070. snd_soc_component_update_bits(component,
  1071. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1072. 0x0E, 0x0C);
  1073. snd_soc_component_update_bits(component,
  1074. LPASS_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1075. 0x0E, 0x0C);
  1076. snd_soc_component_update_bits(component,
  1077. LPASS_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1078. 0x0E, 0x00);
  1079. snd_soc_component_update_bits(component,
  1080. LPASS_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1081. 0x0E, 0x00);
  1082. snd_soc_component_update_bits(component,
  1083. LPASS_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1084. 0x0E, 0x00);
  1085. snd_soc_component_update_bits(component,
  1086. LPASS_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1087. 0x0E, 0x00);
  1088. }
  1089. }
  1090. break;
  1091. case SND_SOC_DAPM_PRE_PMD:
  1092. hpf_cut_off_freq =
  1093. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1094. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1095. 0x10, 0x10);
  1096. if (cancel_delayed_work_sync(
  1097. &va_priv->va_hpf_work[decimator].dwork)) {
  1098. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1099. snd_soc_component_update_bits(component,
  1100. dec_cfg_reg,
  1101. TX_HPF_CUT_OFF_FREQ_MASK,
  1102. hpf_cut_off_freq << 5);
  1103. if (is_amic_enabled(component, decimator))
  1104. snd_soc_component_update_bits(component,
  1105. hpf_gate_reg,
  1106. 0x03, 0x02);
  1107. else
  1108. snd_soc_component_update_bits(component,
  1109. hpf_gate_reg,
  1110. 0x03, 0x03);
  1111. /*
  1112. * Minimum 1 clk cycle delay is required
  1113. * as per HW spec
  1114. */
  1115. usleep_range(1000, 1010);
  1116. snd_soc_component_update_bits(component,
  1117. hpf_gate_reg,
  1118. 0x03, 0x01);
  1119. }
  1120. }
  1121. cancel_delayed_work_sync(
  1122. &va_priv->va_mute_dwork[decimator].dwork);
  1123. if (va_priv->version == LPASS_CDC_VERSION_2_0) {
  1124. if (snd_soc_component_read(component, adc_mux_reg)
  1125. & SWR_MIC)
  1126. snd_soc_component_update_bits(component,
  1127. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  1128. 0x01, 0x00);
  1129. }
  1130. break;
  1131. case SND_SOC_DAPM_POST_PMD:
  1132. /* Disable TX CLK */
  1133. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1134. 0x20, 0x00);
  1135. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1136. 0x10, 0x00);
  1137. break;
  1138. }
  1139. return 0;
  1140. }
  1141. static int lpass_cdc_va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1142. struct snd_kcontrol *kcontrol, int event)
  1143. {
  1144. struct snd_soc_component *component =
  1145. snd_soc_dapm_to_component(w->dapm);
  1146. struct device *va_dev = NULL;
  1147. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1148. int ret = 0;
  1149. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1150. &va_priv, __func__))
  1151. return -EINVAL;
  1152. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1153. switch (event) {
  1154. case SND_SOC_DAPM_POST_PMU:
  1155. if (va_priv->tx_clk_status > 0) {
  1156. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1157. va_priv->default_clk_id,
  1158. TX_CORE_CLK,
  1159. false);
  1160. va_priv->tx_clk_status--;
  1161. }
  1162. break;
  1163. case SND_SOC_DAPM_PRE_PMD:
  1164. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1165. va_priv->default_clk_id,
  1166. TX_CORE_CLK,
  1167. true);
  1168. if (!ret)
  1169. va_priv->tx_clk_status++;
  1170. break;
  1171. default:
  1172. dev_err(va_priv->dev,
  1173. "%s: invalid DAPM event %d\n", __func__, event);
  1174. ret = -EINVAL;
  1175. break;
  1176. }
  1177. return ret;
  1178. }
  1179. static int lpass_cdc_va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1180. struct snd_kcontrol *kcontrol, int event)
  1181. {
  1182. struct snd_soc_component *component =
  1183. snd_soc_dapm_to_component(w->dapm);
  1184. struct device *va_dev = NULL;
  1185. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1186. int ret = 0;
  1187. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1188. &va_priv, __func__))
  1189. return -EINVAL;
  1190. if (!va_priv->micb_supply) {
  1191. dev_err(va_dev,
  1192. "%s:regulator not provided in dtsi\n", __func__);
  1193. return -EINVAL;
  1194. }
  1195. switch (event) {
  1196. case SND_SOC_DAPM_PRE_PMU:
  1197. if (va_priv->micb_users++ > 0)
  1198. return 0;
  1199. ret = regulator_set_voltage(va_priv->micb_supply,
  1200. va_priv->micb_voltage,
  1201. va_priv->micb_voltage);
  1202. if (ret) {
  1203. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1204. __func__, ret);
  1205. return ret;
  1206. }
  1207. ret = regulator_set_load(va_priv->micb_supply,
  1208. va_priv->micb_current);
  1209. if (ret) {
  1210. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1211. __func__, ret);
  1212. return ret;
  1213. }
  1214. ret = regulator_enable(va_priv->micb_supply);
  1215. if (ret) {
  1216. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1217. __func__, ret);
  1218. return ret;
  1219. }
  1220. break;
  1221. case SND_SOC_DAPM_POST_PMD:
  1222. if (--va_priv->micb_users > 0)
  1223. return 0;
  1224. if (va_priv->micb_users < 0) {
  1225. va_priv->micb_users = 0;
  1226. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1227. __func__);
  1228. return 0;
  1229. }
  1230. ret = regulator_disable(va_priv->micb_supply);
  1231. if (ret) {
  1232. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1233. __func__, ret);
  1234. return ret;
  1235. }
  1236. regulator_set_voltage(va_priv->micb_supply, 0,
  1237. va_priv->micb_voltage);
  1238. regulator_set_load(va_priv->micb_supply, 0);
  1239. break;
  1240. }
  1241. return 0;
  1242. }
  1243. static inline int lpass_cdc_va_macro_path_get(const char *wname,
  1244. unsigned int *path_num)
  1245. {
  1246. int ret = 0;
  1247. char *widget_name = NULL;
  1248. char *w_name = NULL;
  1249. char *path_num_char = NULL;
  1250. char *path_name = NULL;
  1251. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1252. if (!widget_name)
  1253. return -EINVAL;
  1254. w_name = widget_name;
  1255. path_name = strsep(&widget_name, " ");
  1256. if (!path_name) {
  1257. pr_err("%s: Invalid widget name = %s\n",
  1258. __func__, widget_name);
  1259. ret = -EINVAL;
  1260. goto err;
  1261. }
  1262. path_num_char = strpbrk(path_name, "01234567");
  1263. if (!path_num_char) {
  1264. pr_err("%s: va path index not found\n",
  1265. __func__);
  1266. ret = -EINVAL;
  1267. goto err;
  1268. }
  1269. ret = kstrtouint(path_num_char, 10, path_num);
  1270. if (ret < 0)
  1271. pr_err("%s: Invalid tx path = %s\n",
  1272. __func__, w_name);
  1273. err:
  1274. kfree(w_name);
  1275. return ret;
  1276. }
  1277. static int lpass_cdc_va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1278. struct snd_ctl_elem_value *ucontrol)
  1279. {
  1280. struct snd_soc_component *component =
  1281. snd_soc_kcontrol_component(kcontrol);
  1282. struct lpass_cdc_va_macro_priv *priv = NULL;
  1283. struct device *va_dev = NULL;
  1284. int ret = 0;
  1285. int path = 0;
  1286. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1287. return -EINVAL;
  1288. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1289. if (ret)
  1290. return ret;
  1291. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1292. return 0;
  1293. }
  1294. static int lpass_cdc_va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1295. struct snd_ctl_elem_value *ucontrol)
  1296. {
  1297. struct snd_soc_component *component =
  1298. snd_soc_kcontrol_component(kcontrol);
  1299. struct lpass_cdc_va_macro_priv *priv = NULL;
  1300. struct device *va_dev = NULL;
  1301. int value = ucontrol->value.integer.value[0];
  1302. int ret = 0;
  1303. int path = 0;
  1304. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1305. return -EINVAL;
  1306. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1307. if (ret)
  1308. return ret;
  1309. priv->dec_mode[path] = value;
  1310. return 0;
  1311. }
  1312. static int lpass_cdc_va_macro_hw_params(struct snd_pcm_substream *substream,
  1313. struct snd_pcm_hw_params *params,
  1314. struct snd_soc_dai *dai)
  1315. {
  1316. int tx_fs_rate = -EINVAL;
  1317. struct snd_soc_component *component = dai->component;
  1318. u32 decimator, sample_rate;
  1319. u16 tx_fs_reg = 0;
  1320. struct device *va_dev = NULL;
  1321. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1322. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1323. &va_priv, __func__))
  1324. return -EINVAL;
  1325. dev_dbg(va_dev,
  1326. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1327. dai->name, dai->id, params_rate(params),
  1328. params_channels(params));
  1329. sample_rate = params_rate(params);
  1330. if (sample_rate > 16000)
  1331. va_priv->clk_div_switch = true;
  1332. else
  1333. va_priv->clk_div_switch = false;
  1334. switch (sample_rate) {
  1335. case 8000:
  1336. tx_fs_rate = 0;
  1337. break;
  1338. case 16000:
  1339. tx_fs_rate = 1;
  1340. break;
  1341. case 32000:
  1342. tx_fs_rate = 3;
  1343. break;
  1344. case 48000:
  1345. tx_fs_rate = 4;
  1346. break;
  1347. case 96000:
  1348. tx_fs_rate = 5;
  1349. break;
  1350. case 192000:
  1351. tx_fs_rate = 6;
  1352. break;
  1353. case 384000:
  1354. tx_fs_rate = 7;
  1355. break;
  1356. default:
  1357. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1358. __func__, params_rate(params));
  1359. return -EINVAL;
  1360. }
  1361. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1362. LPASS_CDC_VA_MACRO_DEC_MAX) {
  1363. if (decimator >= 0) {
  1364. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1365. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1366. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1367. __func__, decimator, sample_rate);
  1368. snd_soc_component_update_bits(component, tx_fs_reg,
  1369. 0x0F, tx_fs_rate);
  1370. } else {
  1371. dev_err(va_dev,
  1372. "%s: ERROR: Invalid decimator: %d\n",
  1373. __func__, decimator);
  1374. return -EINVAL;
  1375. }
  1376. }
  1377. return 0;
  1378. }
  1379. static int lpass_cdc_va_macro_get_channel_map(struct snd_soc_dai *dai,
  1380. unsigned int *tx_num, unsigned int *tx_slot,
  1381. unsigned int *rx_num, unsigned int *rx_slot)
  1382. {
  1383. struct snd_soc_component *component = dai->component;
  1384. struct device *va_dev = NULL;
  1385. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1386. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1387. &va_priv, __func__))
  1388. return -EINVAL;
  1389. switch (dai->id) {
  1390. case LPASS_CDC_VA_MACRO_AIF1_CAP:
  1391. case LPASS_CDC_VA_MACRO_AIF2_CAP:
  1392. case LPASS_CDC_VA_MACRO_AIF3_CAP:
  1393. *tx_slot = va_priv->active_ch_mask[dai->id];
  1394. *tx_num = va_priv->active_ch_cnt[dai->id];
  1395. break;
  1396. default:
  1397. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1398. break;
  1399. }
  1400. return 0;
  1401. }
  1402. static struct snd_soc_dai_ops lpass_cdc_va_macro_dai_ops = {
  1403. .hw_params = lpass_cdc_va_macro_hw_params,
  1404. .get_channel_map = lpass_cdc_va_macro_get_channel_map,
  1405. };
  1406. static struct snd_soc_dai_driver lpass_cdc_va_macro_dai[] = {
  1407. {
  1408. .name = "lpass_cdc_va_macro_tx1",
  1409. .id = LPASS_CDC_VA_MACRO_AIF1_CAP,
  1410. .capture = {
  1411. .stream_name = "VA_AIF1 Capture",
  1412. .rates = LPASS_CDC_VA_MACRO_RATES,
  1413. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1414. .rate_max = 192000,
  1415. .rate_min = 8000,
  1416. .channels_min = 1,
  1417. .channels_max = 8,
  1418. },
  1419. .ops = &lpass_cdc_va_macro_dai_ops,
  1420. },
  1421. {
  1422. .name = "lpass_cdc_va_macro_tx2",
  1423. .id = LPASS_CDC_VA_MACRO_AIF2_CAP,
  1424. .capture = {
  1425. .stream_name = "VA_AIF2 Capture",
  1426. .rates = LPASS_CDC_VA_MACRO_RATES,
  1427. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1428. .rate_max = 192000,
  1429. .rate_min = 8000,
  1430. .channels_min = 1,
  1431. .channels_max = 8,
  1432. },
  1433. .ops = &lpass_cdc_va_macro_dai_ops,
  1434. },
  1435. {
  1436. .name = "lpass_cdc_va_macro_tx3",
  1437. .id = LPASS_CDC_VA_MACRO_AIF3_CAP,
  1438. .capture = {
  1439. .stream_name = "VA_AIF3 Capture",
  1440. .rates = LPASS_CDC_VA_MACRO_RATES,
  1441. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1442. .rate_max = 192000,
  1443. .rate_min = 8000,
  1444. .channels_min = 1,
  1445. .channels_max = 8,
  1446. },
  1447. .ops = &lpass_cdc_va_macro_dai_ops,
  1448. },
  1449. };
  1450. #define STRING(name) #name
  1451. #define LPASS_CDC_VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1452. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1453. static const struct snd_kcontrol_new name##_mux = \
  1454. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1455. #define LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1456. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1457. static const struct snd_kcontrol_new name##_mux = \
  1458. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1459. #define LPASS_CDC_VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1460. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1461. static const char * const adc_mux_text[] = {
  1462. "MSM_DMIC", "SWR_MIC"
  1463. };
  1464. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1465. 0, adc_mux_text);
  1466. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1467. 0, adc_mux_text);
  1468. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1469. 0, adc_mux_text);
  1470. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1471. 0, adc_mux_text);
  1472. static const char * const dmic_mux_text[] = {
  1473. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1474. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1475. };
  1476. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1477. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1478. lpass_cdc_va_macro_put_dec_enum);
  1479. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1480. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1481. lpass_cdc_va_macro_put_dec_enum);
  1482. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1483. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1484. lpass_cdc_va_macro_put_dec_enum);
  1485. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1486. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1487. lpass_cdc_va_macro_put_dec_enum);
  1488. static const char * const smic_mux_text[] = {
  1489. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1490. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1491. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1492. };
  1493. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1494. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1495. lpass_cdc_va_macro_put_dec_enum);
  1496. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1497. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1498. lpass_cdc_va_macro_put_dec_enum);
  1499. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1500. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1501. lpass_cdc_va_macro_put_dec_enum);
  1502. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1503. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1504. lpass_cdc_va_macro_put_dec_enum);
  1505. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1506. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1507. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1508. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1509. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1510. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1511. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1512. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1513. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1514. };
  1515. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1516. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1517. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1518. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1519. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1520. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1521. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1522. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1523. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1524. };
  1525. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1526. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1527. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1528. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1529. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1530. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1531. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1532. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1533. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1534. };
  1535. static const struct snd_soc_dapm_widget lpass_cdc_va_macro_dapm_widgets[] = {
  1536. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1537. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1538. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1539. SND_SOC_DAPM_PRE_PMD),
  1540. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1541. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1542. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1543. SND_SOC_DAPM_PRE_PMD),
  1544. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1545. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1546. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1547. SND_SOC_DAPM_PRE_PMD),
  1548. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1549. LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1550. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1551. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1552. LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1553. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1554. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1555. LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1556. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1557. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1558. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1559. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1560. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1561. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1562. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1563. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1564. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1565. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1566. SND_SOC_DAPM_SUPPLY("VA MIC BIAS", SND_SOC_NOPM, 0, 0,
  1567. lpass_cdc_va_macro_enable_micbias,
  1568. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1569. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1570. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1571. SND_SOC_DAPM_POST_PMD),
  1572. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1573. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1574. SND_SOC_DAPM_POST_PMD),
  1575. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1576. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1577. SND_SOC_DAPM_POST_PMD),
  1578. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1579. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1580. SND_SOC_DAPM_POST_PMD),
  1581. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1582. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1583. SND_SOC_DAPM_POST_PMD),
  1584. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1585. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1586. SND_SOC_DAPM_POST_PMD),
  1587. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1588. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1589. SND_SOC_DAPM_POST_PMD),
  1590. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1591. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1592. SND_SOC_DAPM_POST_PMD),
  1593. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 0,
  1594. &va_dec0_mux, lpass_cdc_va_macro_enable_dec,
  1595. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1596. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1597. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 0,
  1598. &va_dec1_mux, lpass_cdc_va_macro_enable_dec,
  1599. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1600. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1601. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 0,
  1602. &va_dec2_mux, lpass_cdc_va_macro_enable_dec,
  1603. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1604. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1605. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 0,
  1606. &va_dec3_mux, lpass_cdc_va_macro_enable_dec,
  1607. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1608. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1609. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1610. lpass_cdc_va_macro_mclk_event,
  1611. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1612. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1613. lpass_cdc_va_macro_swr_pwr_event,
  1614. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1615. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1616. lpass_cdc_va_macro_tx_swr_clk_event,
  1617. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1618. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1619. lpass_cdc_va_macro_swr_clk_event,
  1620. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1621. };
  1622. static const struct snd_soc_dapm_route va_audio_map[] = {
  1623. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1624. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1625. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1626. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1627. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1628. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1629. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1630. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1631. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1632. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1633. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1634. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1635. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1636. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1637. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1638. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1639. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1640. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1641. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1642. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1643. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1644. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1645. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1646. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1647. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1648. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1649. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1650. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1651. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1652. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1653. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1654. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1655. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1656. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1657. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1658. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1659. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1660. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1661. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1662. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1663. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1664. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1665. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1666. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1667. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1668. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1669. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1670. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1671. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1672. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1673. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1674. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1675. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1676. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1677. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1678. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1679. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1680. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1681. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1682. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1683. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1684. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1685. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1686. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1687. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1688. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1689. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1690. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1691. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1692. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1693. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1694. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1695. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1696. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1697. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1698. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1699. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1700. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1701. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1702. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1703. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1704. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1705. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1706. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1707. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1708. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1709. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1710. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1711. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1712. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1713. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1714. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1715. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1716. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1717. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1718. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1719. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1720. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1721. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1722. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1723. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1724. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1725. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1726. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1727. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1728. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1729. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1730. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  1731. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  1732. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  1733. };
  1734. static const char * const dec_mode_mux_text[] = {
  1735. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1736. };
  1737. static const struct soc_enum dec_mode_mux_enum =
  1738. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1739. dec_mode_mux_text);
  1740. static const struct snd_kcontrol_new lpass_cdc_va_macro_snd_controls[] = {
  1741. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  1742. LPASS_CDC_VA_TX0_TX_VOL_CTL,
  1743. -84, 40, digital_gain),
  1744. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  1745. LPASS_CDC_VA_TX1_TX_VOL_CTL,
  1746. -84, 40, digital_gain),
  1747. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  1748. LPASS_CDC_VA_TX2_TX_VOL_CTL,
  1749. -84, 40, digital_gain),
  1750. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  1751. LPASS_CDC_VA_TX3_TX_VOL_CTL,
  1752. -84, 40, digital_gain),
  1753. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  1754. lpass_cdc_va_macro_lpi_get, lpass_cdc_va_macro_lpi_put),
  1755. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  1756. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1757. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  1758. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1759. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  1760. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1761. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  1762. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1763. };
  1764. static int lpass_cdc_va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1765. struct lpass_cdc_va_macro_priv *va_priv)
  1766. {
  1767. u32 div_factor;
  1768. u32 mclk_rate = LPASS_CDC_VA_MACRO_MCLK_FREQ;
  1769. if (dmic_sample_rate == LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1770. mclk_rate % dmic_sample_rate != 0)
  1771. goto undefined_rate;
  1772. div_factor = mclk_rate / dmic_sample_rate;
  1773. switch (div_factor) {
  1774. case 2:
  1775. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  1776. break;
  1777. case 3:
  1778. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_3;
  1779. break;
  1780. case 4:
  1781. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_4;
  1782. break;
  1783. case 6:
  1784. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_6;
  1785. break;
  1786. case 8:
  1787. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_8;
  1788. break;
  1789. case 16:
  1790. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_16;
  1791. break;
  1792. default:
  1793. /* Any other DIV factor is invalid */
  1794. goto undefined_rate;
  1795. }
  1796. /* Valid dmic DIV factors */
  1797. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1798. __func__, div_factor, mclk_rate);
  1799. return dmic_sample_rate;
  1800. undefined_rate:
  1801. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1802. __func__, dmic_sample_rate, mclk_rate);
  1803. dmic_sample_rate = LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1804. return dmic_sample_rate;
  1805. }
  1806. static int lpass_cdc_va_macro_init(struct snd_soc_component *component)
  1807. {
  1808. struct snd_soc_dapm_context *dapm =
  1809. snd_soc_component_get_dapm(component);
  1810. int ret, i;
  1811. struct device *va_dev = NULL;
  1812. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1813. va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  1814. if (!va_dev) {
  1815. dev_err(component->dev,
  1816. "%s: null device for macro!\n", __func__);
  1817. return -EINVAL;
  1818. }
  1819. va_priv = dev_get_drvdata(va_dev);
  1820. if (!va_priv) {
  1821. dev_err(component->dev,
  1822. "%s: priv is null for macro!\n", __func__);
  1823. return -EINVAL;
  1824. }
  1825. va_priv->lpi_enable = false;
  1826. //va_priv->register_event_listener = false;
  1827. va_priv->version = lpass_cdc_get_version(va_dev);
  1828. ret = snd_soc_dapm_new_controls(dapm,
  1829. lpass_cdc_va_macro_dapm_widgets,
  1830. ARRAY_SIZE(lpass_cdc_va_macro_dapm_widgets));
  1831. if (ret < 0) {
  1832. dev_err(va_dev, "%s: Failed to add controls\n",
  1833. __func__);
  1834. return ret;
  1835. }
  1836. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1837. ARRAY_SIZE(va_audio_map));
  1838. if (ret < 0) {
  1839. dev_err(va_dev, "%s: Failed to add routes\n",
  1840. __func__);
  1841. return ret;
  1842. }
  1843. ret = snd_soc_dapm_new_widgets(dapm->card);
  1844. if (ret < 0) {
  1845. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1846. return ret;
  1847. }
  1848. ret = snd_soc_add_component_controls(component,
  1849. lpass_cdc_va_macro_snd_controls,
  1850. ARRAY_SIZE(lpass_cdc_va_macro_snd_controls));
  1851. if (ret < 0) {
  1852. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1853. __func__);
  1854. return ret;
  1855. }
  1856. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1857. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1858. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1859. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  1860. snd_soc_dapm_sync(dapm);
  1861. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1862. va_priv->va_hpf_work[i].va_priv = va_priv;
  1863. va_priv->va_hpf_work[i].decimator = i;
  1864. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1865. lpass_cdc_va_macro_tx_hpf_corner_freq_callback);
  1866. }
  1867. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1868. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1869. va_priv->va_mute_dwork[i].decimator = i;
  1870. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1871. lpass_cdc_va_macro_mute_update_callback);
  1872. }
  1873. va_priv->component = component;
  1874. snd_soc_component_update_bits(component,
  1875. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  1876. snd_soc_component_update_bits(component,
  1877. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  1878. snd_soc_component_update_bits(component,
  1879. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  1880. return 0;
  1881. }
  1882. static int lpass_cdc_va_macro_deinit(struct snd_soc_component *component)
  1883. {
  1884. struct device *va_dev = NULL;
  1885. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1886. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1887. &va_priv, __func__))
  1888. return -EINVAL;
  1889. va_priv->component = NULL;
  1890. return 0;
  1891. }
  1892. static void lpass_cdc_va_macro_add_child_devices(struct work_struct *work)
  1893. {
  1894. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1895. struct platform_device *pdev = NULL;
  1896. struct device_node *node = NULL;
  1897. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data = NULL;
  1898. struct lpass_cdc_va_macro_swr_ctrl_data *temp = NULL;
  1899. int ret = 0;
  1900. u16 count = 0, ctrl_num = 0;
  1901. struct lpass_cdc_va_macro_swr_ctrl_platform_data *platdata = NULL;
  1902. char plat_dev_name[LPASS_CDC_VA_MACRO_SWR_STRING_LEN] = "";
  1903. bool va_swr_master_node = false;
  1904. va_priv = container_of(work, struct lpass_cdc_va_macro_priv,
  1905. lpass_cdc_va_macro_add_child_devices_work);
  1906. if (!va_priv) {
  1907. pr_err("%s: Memory for va_priv does not exist\n",
  1908. __func__);
  1909. return;
  1910. }
  1911. if (!va_priv->dev) {
  1912. pr_err("%s: VA dev does not exist\n", __func__);
  1913. return;
  1914. }
  1915. if (!va_priv->dev->of_node) {
  1916. dev_err(va_priv->dev,
  1917. "%s: DT node for va_priv does not exist\n", __func__);
  1918. return;
  1919. }
  1920. platdata = &va_priv->swr_plat_data;
  1921. va_priv->child_count = 0;
  1922. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  1923. va_swr_master_node = false;
  1924. if (strnstr(node->name, "va_swr_master",
  1925. strlen("va_swr_master")) != NULL)
  1926. va_swr_master_node = true;
  1927. if (va_swr_master_node)
  1928. strlcpy(plat_dev_name, "va_swr_ctrl",
  1929. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1930. else
  1931. strlcpy(plat_dev_name, node->name,
  1932. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1933. pdev = platform_device_alloc(plat_dev_name, -1);
  1934. if (!pdev) {
  1935. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  1936. __func__);
  1937. ret = -ENOMEM;
  1938. goto err;
  1939. }
  1940. pdev->dev.parent = va_priv->dev;
  1941. pdev->dev.of_node = node;
  1942. if (va_swr_master_node) {
  1943. ret = platform_device_add_data(pdev, platdata,
  1944. sizeof(*platdata));
  1945. if (ret) {
  1946. dev_err(&pdev->dev,
  1947. "%s: cannot add plat data ctrl:%d\n",
  1948. __func__, ctrl_num);
  1949. goto fail_pdev_add;
  1950. }
  1951. }
  1952. ret = platform_device_add(pdev);
  1953. if (ret) {
  1954. dev_err(&pdev->dev,
  1955. "%s: Cannot add platform device\n",
  1956. __func__);
  1957. goto fail_pdev_add;
  1958. }
  1959. if (va_swr_master_node) {
  1960. temp = krealloc(swr_ctrl_data,
  1961. (ctrl_num + 1) * sizeof(
  1962. struct lpass_cdc_va_macro_swr_ctrl_data),
  1963. GFP_KERNEL);
  1964. if (!temp) {
  1965. ret = -ENOMEM;
  1966. goto fail_pdev_add;
  1967. }
  1968. swr_ctrl_data = temp;
  1969. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  1970. ctrl_num++;
  1971. dev_dbg(&pdev->dev,
  1972. "%s: Added soundwire ctrl device(s)\n",
  1973. __func__);
  1974. va_priv->swr_ctrl_data = swr_ctrl_data;
  1975. }
  1976. if (va_priv->child_count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX)
  1977. va_priv->pdev_child_devices[
  1978. va_priv->child_count++] = pdev;
  1979. else
  1980. goto err;
  1981. }
  1982. return;
  1983. fail_pdev_add:
  1984. for (count = 0; count < va_priv->child_count; count++)
  1985. platform_device_put(va_priv->pdev_child_devices[count]);
  1986. err:
  1987. return;
  1988. }
  1989. static int lpass_cdc_va_macro_set_port_map(struct snd_soc_component *component,
  1990. u32 usecase, u32 size, void *data)
  1991. {
  1992. struct device *va_dev = NULL;
  1993. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1994. struct swrm_port_config port_cfg;
  1995. int ret = 0;
  1996. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1997. return -EINVAL;
  1998. memset(&port_cfg, 0, sizeof(port_cfg));
  1999. port_cfg.uc = usecase;
  2000. port_cfg.size = size;
  2001. port_cfg.params = data;
  2002. if (va_priv->swr_ctrl_data)
  2003. ret = swrm_wcd_notify(
  2004. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2005. SWR_SET_PORT_MAP, &port_cfg);
  2006. return ret;
  2007. }
  2008. static int lpass_cdc_va_macro_reg_wake_irq(struct snd_soc_component *component,
  2009. u32 data)
  2010. {
  2011. struct device *va_dev = NULL;
  2012. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2013. u32 ipc_wakeup = data;
  2014. int ret = 0;
  2015. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  2016. &va_priv, __func__))
  2017. return -EINVAL;
  2018. if (va_priv->swr_ctrl_data)
  2019. ret = swrm_wcd_notify(
  2020. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2021. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2022. return ret;
  2023. }
  2024. static void lpass_cdc_va_macro_init_ops(struct macro_ops *ops,
  2025. char __iomem *va_io_base)
  2026. {
  2027. memset(ops, 0, sizeof(struct macro_ops));
  2028. ops->dai_ptr = lpass_cdc_va_macro_dai;
  2029. ops->num_dais = ARRAY_SIZE(lpass_cdc_va_macro_dai);
  2030. ops->init = lpass_cdc_va_macro_init;
  2031. ops->exit = lpass_cdc_va_macro_deinit;
  2032. ops->io_base = va_io_base;
  2033. ops->event_handler = lpass_cdc_va_macro_event_handler;
  2034. ops->set_port_map = lpass_cdc_va_macro_set_port_map;
  2035. ops->reg_wake_irq = lpass_cdc_va_macro_reg_wake_irq;
  2036. ops->clk_div_get = lpass_cdc_va_macro_clk_div_get;
  2037. }
  2038. static int lpass_cdc_va_macro_probe(struct platform_device *pdev)
  2039. {
  2040. struct macro_ops ops;
  2041. struct lpass_cdc_va_macro_priv *va_priv;
  2042. u32 va_base_addr, sample_rate = 0;
  2043. char __iomem *va_io_base;
  2044. const char *micb_supply_str = "va-vdd-micb-supply";
  2045. const char *micb_supply_str1 = "va-vdd-micb";
  2046. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2047. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2048. int ret = 0;
  2049. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2050. u32 default_clk_id = 0;
  2051. struct clk *lpass_audio_hw_vote = NULL;
  2052. u32 is_used_va_swr_gpio = 0;
  2053. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2054. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_va_macro_priv),
  2055. GFP_KERNEL);
  2056. if (!va_priv)
  2057. return -ENOMEM;
  2058. va_priv->dev = &pdev->dev;
  2059. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2060. &va_base_addr);
  2061. if (ret) {
  2062. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2063. __func__, "reg");
  2064. return ret;
  2065. }
  2066. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2067. &sample_rate);
  2068. if (ret) {
  2069. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2070. __func__, sample_rate);
  2071. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  2072. } else {
  2073. if (lpass_cdc_va_macro_validate_dmic_sample_rate(
  2074. sample_rate, va_priv) ==
  2075. LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2076. return -EINVAL;
  2077. }
  2078. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2079. NULL)) {
  2080. ret = of_property_read_u32(pdev->dev.of_node,
  2081. is_used_va_swr_gpio_dt,
  2082. &is_used_va_swr_gpio);
  2083. if (ret) {
  2084. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2085. __func__, is_used_va_swr_gpio_dt);
  2086. is_used_va_swr_gpio = 0;
  2087. }
  2088. }
  2089. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2090. "qcom,va-swr-gpios", 0);
  2091. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2092. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2093. __func__);
  2094. return -EINVAL;
  2095. }
  2096. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2097. is_used_va_swr_gpio) {
  2098. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2099. __func__);
  2100. return -EPROBE_DEFER;
  2101. }
  2102. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2103. LPASS_CDC_VA_MACRO_MAX_OFFSET);
  2104. if (!va_io_base) {
  2105. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2106. return -EINVAL;
  2107. }
  2108. va_priv->va_io_base = va_io_base;
  2109. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2110. if (IS_ERR(lpass_audio_hw_vote)) {
  2111. ret = PTR_ERR(lpass_audio_hw_vote);
  2112. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2113. __func__, "lpass_audio_hw_vote", ret);
  2114. lpass_audio_hw_vote = NULL;
  2115. ret = 0;
  2116. }
  2117. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2118. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2119. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2120. micb_supply_str1);
  2121. if (IS_ERR(va_priv->micb_supply)) {
  2122. ret = PTR_ERR(va_priv->micb_supply);
  2123. dev_err(&pdev->dev,
  2124. "%s:Failed to get micbias supply for VA Mic %d\n",
  2125. __func__, ret);
  2126. return ret;
  2127. }
  2128. ret = of_property_read_u32(pdev->dev.of_node,
  2129. micb_voltage_str,
  2130. &va_priv->micb_voltage);
  2131. if (ret) {
  2132. dev_err(&pdev->dev,
  2133. "%s:Looking up %s property in node %s failed\n",
  2134. __func__, micb_voltage_str,
  2135. pdev->dev.of_node->full_name);
  2136. return ret;
  2137. }
  2138. ret = of_property_read_u32(pdev->dev.of_node,
  2139. micb_current_str,
  2140. &va_priv->micb_current);
  2141. if (ret) {
  2142. dev_err(&pdev->dev,
  2143. "%s:Looking up %s property in node %s failed\n",
  2144. __func__, micb_current_str,
  2145. pdev->dev.of_node->full_name);
  2146. return ret;
  2147. }
  2148. }
  2149. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2150. &default_clk_id);
  2151. if (ret) {
  2152. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2153. __func__, "qcom,default-clk-id");
  2154. default_clk_id = VA_CORE_CLK;
  2155. }
  2156. va_priv->clk_id = VA_CORE_CLK;
  2157. va_priv->default_clk_id = default_clk_id;
  2158. if (is_used_va_swr_gpio) {
  2159. va_priv->reset_swr = true;
  2160. INIT_WORK(&va_priv->lpass_cdc_va_macro_add_child_devices_work,
  2161. lpass_cdc_va_macro_add_child_devices);
  2162. va_priv->swr_plat_data.handle = (void *) va_priv;
  2163. va_priv->swr_plat_data.read = NULL;
  2164. va_priv->swr_plat_data.write = NULL;
  2165. va_priv->swr_plat_data.bulk_write = NULL;
  2166. va_priv->swr_plat_data.clk = lpass_cdc_va_macro_swrm_clock;
  2167. va_priv->swr_plat_data.core_vote = lpass_cdc_va_macro_core_vote;
  2168. va_priv->swr_plat_data.handle_irq = NULL;
  2169. mutex_init(&va_priv->swr_clk_lock);
  2170. }
  2171. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2172. mutex_init(&va_priv->mclk_lock);
  2173. dev_set_drvdata(&pdev->dev, va_priv);
  2174. lpass_cdc_va_macro_init_ops(&ops, va_io_base);
  2175. ops.clk_id_req = va_priv->default_clk_id;
  2176. ops.default_clk_id = va_priv->default_clk_id;
  2177. ret = lpass_cdc_register_macro(&pdev->dev, VA_MACRO, &ops);
  2178. if (ret < 0) {
  2179. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2180. goto reg_macro_fail;
  2181. }
  2182. if (is_used_va_swr_gpio)
  2183. schedule_work(&va_priv->lpass_cdc_va_macro_add_child_devices_work);
  2184. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2185. pm_runtime_use_autosuspend(&pdev->dev);
  2186. pm_runtime_set_suspended(&pdev->dev);
  2187. pm_suspend_ignore_children(&pdev->dev, true);
  2188. pm_runtime_enable(&pdev->dev);
  2189. return ret;
  2190. reg_macro_fail:
  2191. mutex_destroy(&va_priv->mclk_lock);
  2192. if (is_used_va_swr_gpio)
  2193. mutex_destroy(&va_priv->swr_clk_lock);
  2194. return ret;
  2195. }
  2196. static int lpass_cdc_va_macro_remove(struct platform_device *pdev)
  2197. {
  2198. struct lpass_cdc_va_macro_priv *va_priv;
  2199. int count = 0;
  2200. va_priv = dev_get_drvdata(&pdev->dev);
  2201. if (!va_priv)
  2202. return -EINVAL;
  2203. if (va_priv->is_used_va_swr_gpio) {
  2204. if (va_priv->swr_ctrl_data)
  2205. kfree(va_priv->swr_ctrl_data);
  2206. for (count = 0; count < va_priv->child_count &&
  2207. count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX; count++)
  2208. platform_device_unregister(
  2209. va_priv->pdev_child_devices[count]);
  2210. }
  2211. pm_runtime_disable(&pdev->dev);
  2212. pm_runtime_set_suspended(&pdev->dev);
  2213. lpass_cdc_unregister_macro(&pdev->dev, VA_MACRO);
  2214. mutex_destroy(&va_priv->mclk_lock);
  2215. if (va_priv->is_used_va_swr_gpio)
  2216. mutex_destroy(&va_priv->swr_clk_lock);
  2217. return 0;
  2218. }
  2219. static const struct of_device_id lpass_cdc_va_macro_dt_match[] = {
  2220. {.compatible = "qcom,lpass-cdc-va-macro"},
  2221. {}
  2222. };
  2223. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2224. SET_SYSTEM_SLEEP_PM_OPS(
  2225. pm_runtime_force_suspend,
  2226. pm_runtime_force_resume
  2227. )
  2228. SET_RUNTIME_PM_OPS(
  2229. lpass_cdc_runtime_suspend,
  2230. lpass_cdc_runtime_resume,
  2231. NULL
  2232. )
  2233. };
  2234. static struct platform_driver lpass_cdc_va_macro_driver = {
  2235. .driver = {
  2236. .name = "lpass_cdc_va_macro",
  2237. .owner = THIS_MODULE,
  2238. .pm = &lpass_cdc_dev_pm_ops,
  2239. .of_match_table = lpass_cdc_va_macro_dt_match,
  2240. .suppress_bind_attrs = true,
  2241. },
  2242. .probe = lpass_cdc_va_macro_probe,
  2243. .remove = lpass_cdc_va_macro_remove,
  2244. };
  2245. module_platform_driver(lpass_cdc_va_macro_driver);
  2246. MODULE_DESCRIPTION("LPASS codec VA macro driver");
  2247. MODULE_LICENSE("GPL v2");