lpass-cdc-tx-macro.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <asoc/msm-cdc-pinctrl.h>
  15. #include "lpass-cdc.h"
  16. #include "lpass-cdc-registers.h"
  17. #include "lpass-cdc-clk-rsc.h"
  18. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  19. #define LPASS_CDC_TX_MACRO_MAX_OFFSET 0x1000
  20. #define NUM_DECIMATORS 8
  21. #define LPASS_CDC_TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  22. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define LPASS_CDC_TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE)
  27. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  28. #define CF_MIN_3DB_4HZ 0x0
  29. #define CF_MIN_3DB_75HZ 0x1
  30. #define CF_MIN_3DB_150HZ 0x2
  31. #define LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  32. #define LPASS_CDC_TX_MACRO_MCLK_FREQ 9600000
  33. #define LPASS_CDC_TX_MACRO_TX_PATH_OFFSET 0x80
  34. #define LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  35. #define LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  36. #define LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  37. #define LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  38. #define LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  39. #define LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS 300
  40. #define LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS 300
  41. static int tx_unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  42. module_param(tx_unmute_delay, int, 0664);
  43. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  44. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  45. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  46. struct snd_pcm_hw_params *params,
  47. struct snd_soc_dai *dai);
  48. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  49. unsigned int *tx_num, unsigned int *tx_slot,
  50. unsigned int *rx_num, unsigned int *rx_slot);
  51. #define LPASS_CDC_TX_MACRO_SWR_STRING_LEN 80
  52. #define LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX 3
  53. enum {
  54. LPASS_CDC_TX_MACRO_AIF_INVALID = 0,
  55. LPASS_CDC_TX_MACRO_AIF1_CAP,
  56. LPASS_CDC_TX_MACRO_AIF2_CAP,
  57. LPASS_CDC_TX_MACRO_AIF3_CAP,
  58. LPASS_CDC_TX_MACRO_MAX_DAIS
  59. };
  60. enum {
  61. LPASS_CDC_TX_MACRO_DEC0,
  62. LPASS_CDC_TX_MACRO_DEC1,
  63. LPASS_CDC_TX_MACRO_DEC2,
  64. LPASS_CDC_TX_MACRO_DEC3,
  65. LPASS_CDC_TX_MACRO_DEC4,
  66. LPASS_CDC_TX_MACRO_DEC5,
  67. LPASS_CDC_TX_MACRO_DEC6,
  68. LPASS_CDC_TX_MACRO_DEC7,
  69. LPASS_CDC_TX_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_TX_MACRO_CLK_DIV_2,
  73. LPASS_CDC_TX_MACRO_CLK_DIV_3,
  74. LPASS_CDC_TX_MACRO_CLK_DIV_4,
  75. LPASS_CDC_TX_MACRO_CLK_DIV_6,
  76. LPASS_CDC_TX_MACRO_CLK_DIV_8,
  77. LPASS_CDC_TX_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. ANC_FB_TUNE1
  83. };
  84. enum {
  85. TX_MCLK,
  86. VA_MCLK,
  87. };
  88. struct lpass_cdc_tx_macro_reg_mask_val {
  89. u16 reg;
  90. u8 mask;
  91. u8 val;
  92. };
  93. struct tx_mute_work {
  94. struct lpass_cdc_tx_macro_priv *tx_priv;
  95. u32 decimator;
  96. struct delayed_work dwork;
  97. };
  98. struct hpf_work {
  99. struct lpass_cdc_tx_macro_priv *tx_priv;
  100. u8 decimator;
  101. u8 hpf_cut_off_freq;
  102. struct delayed_work dwork;
  103. };
  104. struct lpass_cdc_tx_macro_priv {
  105. struct device *dev;
  106. bool dec_active[NUM_DECIMATORS];
  107. int tx_mclk_users;
  108. bool dapm_mclk_enable;
  109. struct mutex mclk_lock;
  110. struct snd_soc_component *component;
  111. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  112. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  113. u16 dmic_clk_div;
  114. u32 version;
  115. unsigned long active_ch_mask[LPASS_CDC_TX_MACRO_MAX_DAIS];
  116. unsigned long active_ch_cnt[LPASS_CDC_TX_MACRO_MAX_DAIS];
  117. char __iomem *tx_io_base;
  118. struct platform_device *pdev_child_devices
  119. [LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX];
  120. int child_count;
  121. bool bcs_enable;
  122. int dec_mode[NUM_DECIMATORS];
  123. int bcs_ch;
  124. bool bcs_clk_en;
  125. bool hs_slow_insert_complete;
  126. int amic_sample_rate;
  127. };
  128. static bool lpass_cdc_tx_macro_get_data(struct snd_soc_component *component,
  129. struct device **tx_dev,
  130. struct lpass_cdc_tx_macro_priv **tx_priv,
  131. const char *func_name)
  132. {
  133. *tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  134. if (!(*tx_dev)) {
  135. dev_err(component->dev,
  136. "%s: null device for macro!\n", func_name);
  137. return false;
  138. }
  139. *tx_priv = dev_get_drvdata((*tx_dev));
  140. if (!(*tx_priv)) {
  141. dev_err(component->dev,
  142. "%s: priv is null for macro!\n", func_name);
  143. return false;
  144. }
  145. if (!(*tx_priv)->component) {
  146. dev_err(component->dev,
  147. "%s: tx_priv->component not initialized!\n", func_name);
  148. return false;
  149. }
  150. return true;
  151. }
  152. static int lpass_cdc_tx_macro_mclk_enable(
  153. struct lpass_cdc_tx_macro_priv *tx_priv,
  154. bool mclk_enable)
  155. {
  156. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  157. int ret = 0;
  158. if (regmap == NULL) {
  159. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  160. return -EINVAL;
  161. }
  162. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  163. __func__, mclk_enable, tx_priv->tx_mclk_users);
  164. mutex_lock(&tx_priv->mclk_lock);
  165. if (mclk_enable) {
  166. ret = lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  167. TX_CORE_CLK,
  168. TX_CORE_CLK,
  169. true);
  170. if (ret < 0) {
  171. dev_err_ratelimited(tx_priv->dev,
  172. "%s: request clock enable failed\n",
  173. __func__);
  174. goto exit;
  175. }
  176. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  177. true);
  178. regcache_mark_dirty(regmap);
  179. regcache_sync_region(regmap,
  180. TX_START_OFFSET,
  181. TX_MAX_OFFSET);
  182. if (tx_priv->tx_mclk_users == 0) {
  183. regmap_update_bits(regmap,
  184. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  185. 0x01, 0x01);
  186. regmap_update_bits(regmap,
  187. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  188. 0x01, 0x01);
  189. }
  190. tx_priv->tx_mclk_users++;
  191. } else {
  192. if (tx_priv->tx_mclk_users <= 0) {
  193. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  194. __func__);
  195. tx_priv->tx_mclk_users = 0;
  196. goto exit;
  197. }
  198. tx_priv->tx_mclk_users--;
  199. if (tx_priv->tx_mclk_users == 0) {
  200. regmap_update_bits(regmap,
  201. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  202. 0x01, 0x00);
  203. regmap_update_bits(regmap,
  204. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  205. 0x01, 0x00);
  206. }
  207. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  208. false);
  209. lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  210. TX_CORE_CLK,
  211. TX_CORE_CLK,
  212. false);
  213. }
  214. exit:
  215. mutex_unlock(&tx_priv->mclk_lock);
  216. return ret;
  217. }
  218. static int __lpass_cdc_tx_macro_mclk_enable(struct snd_soc_component *component,
  219. bool enable)
  220. {
  221. struct device *tx_dev = NULL;
  222. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  223. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  224. return -EINVAL;
  225. return lpass_cdc_tx_macro_mclk_enable(tx_priv, enable);
  226. }
  227. static int lpass_cdc_tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  228. struct snd_kcontrol *kcontrol, int event)
  229. {
  230. struct snd_soc_component *component =
  231. snd_soc_dapm_to_component(w->dapm);
  232. int ret = 0;
  233. struct device *tx_dev = NULL;
  234. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  235. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  236. return -EINVAL;
  237. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  238. switch (event) {
  239. case SND_SOC_DAPM_PRE_PMU:
  240. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 1);
  241. if (ret)
  242. tx_priv->dapm_mclk_enable = false;
  243. else
  244. tx_priv->dapm_mclk_enable = true;
  245. break;
  246. case SND_SOC_DAPM_POST_PMD:
  247. if (tx_priv->dapm_mclk_enable)
  248. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 0);
  249. break;
  250. default:
  251. dev_err(tx_priv->dev,
  252. "%s: invalid DAPM event %d\n", __func__, event);
  253. ret = -EINVAL;
  254. }
  255. return ret;
  256. }
  257. static int lpass_cdc_tx_macro_event_handler(struct snd_soc_component *component,
  258. u16 event, u32 data)
  259. {
  260. struct device *tx_dev = NULL;
  261. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  262. int ret = 0;
  263. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  264. return -EINVAL;
  265. switch (event) {
  266. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  267. trace_printk("%s, enter SSR down\n", __func__);
  268. if ((!pm_runtime_enabled(tx_dev) ||
  269. !pm_runtime_suspended(tx_dev))) {
  270. ret = lpass_cdc_runtime_suspend(tx_dev);
  271. if (!ret) {
  272. pm_runtime_disable(tx_dev);
  273. pm_runtime_set_suspended(tx_dev);
  274. pm_runtime_enable(tx_dev);
  275. }
  276. }
  277. break;
  278. case LPASS_CDC_MACRO_EVT_SSR_UP:
  279. trace_printk("%s, enter SSR up\n", __func__);
  280. break;
  281. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  282. lpass_cdc_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  283. break;
  284. case LPASS_CDC_MACRO_EVT_BCS_CLK_OFF:
  285. if (tx_priv->bcs_clk_en)
  286. snd_soc_component_update_bits(component,
  287. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  288. if (data)
  289. tx_priv->hs_slow_insert_complete = true;
  290. else
  291. tx_priv->hs_slow_insert_complete = false;
  292. break;
  293. default:
  294. pr_debug("%s Invalid Event\n", __func__);
  295. break;
  296. }
  297. return 0;
  298. }
  299. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  300. {
  301. u16 adc_mux_reg = 0, adc_reg = 0;
  302. u16 adc_n = LPASS_CDC_ADC_MAX;
  303. bool ret = false;
  304. struct device *tx_dev = NULL;
  305. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  306. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  307. return ret;
  308. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  309. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  310. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  311. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  312. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  313. adc_n = snd_soc_component_read(component, adc_reg) &
  314. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  315. if (adc_n < LPASS_CDC_ADC_MAX)
  316. return true;
  317. }
  318. return ret;
  319. }
  320. static void lpass_cdc_tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  321. {
  322. struct delayed_work *hpf_delayed_work = NULL;
  323. struct hpf_work *hpf_work = NULL;
  324. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  325. struct snd_soc_component *component = NULL;
  326. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  327. u8 hpf_cut_off_freq = 0;
  328. u16 adc_reg = 0, adc_n = 0;
  329. hpf_delayed_work = to_delayed_work(work);
  330. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  331. tx_priv = hpf_work->tx_priv;
  332. component = tx_priv->component;
  333. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  334. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  335. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  336. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  337. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  338. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  339. __func__, hpf_work->decimator, hpf_cut_off_freq);
  340. if (is_amic_enabled(component, hpf_work->decimator)) {
  341. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  342. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  343. adc_n = snd_soc_component_read(component, adc_reg) &
  344. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  345. /* analog mic clear TX hold */
  346. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  347. snd_soc_component_update_bits(component,
  348. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  349. hpf_cut_off_freq << 5);
  350. snd_soc_component_update_bits(component, hpf_gate_reg,
  351. 0x03, 0x02);
  352. /* Add delay between toggle hpf gate based on sample rate */
  353. switch(tx_priv->amic_sample_rate) {
  354. case 8000:
  355. usleep_range(125, 130);
  356. break;
  357. case 16000:
  358. usleep_range(62, 65);
  359. break;
  360. case 32000:
  361. usleep_range(31, 32);
  362. break;
  363. case 48000:
  364. usleep_range(20, 21);
  365. break;
  366. case 96000:
  367. usleep_range(10, 11);
  368. break;
  369. case 192000:
  370. usleep_range(5, 6);
  371. break;
  372. default:
  373. usleep_range(125, 130);
  374. }
  375. snd_soc_component_update_bits(component, hpf_gate_reg,
  376. 0x03, 0x01);
  377. } else {
  378. snd_soc_component_update_bits(component,
  379. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  380. hpf_cut_off_freq << 5);
  381. snd_soc_component_update_bits(component, hpf_gate_reg,
  382. 0x02, 0x02);
  383. /* Minimum 1 clk cycle delay is required as per HW spec */
  384. usleep_range(1000, 1010);
  385. snd_soc_component_update_bits(component, hpf_gate_reg,
  386. 0x02, 0x00);
  387. }
  388. }
  389. static void lpass_cdc_tx_macro_mute_update_callback(struct work_struct *work)
  390. {
  391. struct tx_mute_work *tx_mute_dwork = NULL;
  392. struct snd_soc_component *component = NULL;
  393. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  394. struct delayed_work *delayed_work = NULL;
  395. u16 tx_vol_ctl_reg = 0;
  396. u8 decimator = 0;
  397. delayed_work = to_delayed_work(work);
  398. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  399. tx_priv = tx_mute_dwork->tx_priv;
  400. component = tx_priv->component;
  401. decimator = tx_mute_dwork->decimator;
  402. tx_vol_ctl_reg =
  403. LPASS_CDC_TX0_TX_PATH_CTL +
  404. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  405. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  406. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  407. __func__, decimator);
  408. }
  409. static int lpass_cdc_tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  410. struct snd_ctl_elem_value *ucontrol)
  411. {
  412. struct snd_soc_dapm_widget *widget =
  413. snd_soc_dapm_kcontrol_widget(kcontrol);
  414. struct snd_soc_component *component =
  415. snd_soc_dapm_to_component(widget->dapm);
  416. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  417. unsigned int val = 0;
  418. u16 mic_sel_reg = 0;
  419. u16 dmic_clk_reg = 0;
  420. struct device *tx_dev = NULL;
  421. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  422. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  423. return -EINVAL;
  424. val = ucontrol->value.enumerated.item[0];
  425. if (val > e->items - 1)
  426. return -EINVAL;
  427. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  428. widget->name, val);
  429. switch (e->reg) {
  430. case LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  431. mic_sel_reg = LPASS_CDC_TX0_TX_PATH_CFG0;
  432. break;
  433. case LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  434. mic_sel_reg = LPASS_CDC_TX1_TX_PATH_CFG0;
  435. break;
  436. case LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  437. mic_sel_reg = LPASS_CDC_TX2_TX_PATH_CFG0;
  438. break;
  439. case LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  440. mic_sel_reg = LPASS_CDC_TX3_TX_PATH_CFG0;
  441. break;
  442. case LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  443. mic_sel_reg = LPASS_CDC_TX4_TX_PATH_CFG0;
  444. break;
  445. case LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  446. mic_sel_reg = LPASS_CDC_TX5_TX_PATH_CFG0;
  447. break;
  448. case LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  449. mic_sel_reg = LPASS_CDC_TX6_TX_PATH_CFG0;
  450. break;
  451. case LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  452. mic_sel_reg = LPASS_CDC_TX7_TX_PATH_CFG0;
  453. break;
  454. default:
  455. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  456. __func__, e->reg);
  457. return -EINVAL;
  458. }
  459. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  460. if (val != 0) {
  461. if (val < 5) {
  462. snd_soc_component_update_bits(component,
  463. mic_sel_reg,
  464. 1 << 7, 0x0 << 7);
  465. } else {
  466. snd_soc_component_update_bits(component,
  467. mic_sel_reg,
  468. 1 << 7, 0x1 << 7);
  469. snd_soc_component_update_bits(component,
  470. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  471. 0x80, 0x00);
  472. dmic_clk_reg =
  473. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL +
  474. ((val - 5)/2) * 4;
  475. snd_soc_component_update_bits(component,
  476. dmic_clk_reg,
  477. 0x0E, tx_priv->dmic_clk_div << 0x1);
  478. }
  479. }
  480. } else {
  481. /* DMIC selected */
  482. if (val != 0)
  483. snd_soc_component_update_bits(component, mic_sel_reg,
  484. 1 << 7, 1 << 7);
  485. }
  486. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  487. }
  488. static int lpass_cdc_tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  489. struct snd_ctl_elem_value *ucontrol)
  490. {
  491. struct snd_soc_dapm_widget *widget =
  492. snd_soc_dapm_kcontrol_widget(kcontrol);
  493. struct snd_soc_component *component =
  494. snd_soc_dapm_to_component(widget->dapm);
  495. struct soc_multi_mixer_control *mixer =
  496. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  497. u32 dai_id = widget->shift;
  498. u32 dec_id = mixer->shift;
  499. struct device *tx_dev = NULL;
  500. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  501. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  502. return -EINVAL;
  503. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  504. ucontrol->value.integer.value[0] = 1;
  505. else
  506. ucontrol->value.integer.value[0] = 0;
  507. return 0;
  508. }
  509. static int lpass_cdc_tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  510. struct snd_ctl_elem_value *ucontrol)
  511. {
  512. struct snd_soc_dapm_widget *widget =
  513. snd_soc_dapm_kcontrol_widget(kcontrol);
  514. struct snd_soc_component *component =
  515. snd_soc_dapm_to_component(widget->dapm);
  516. struct snd_soc_dapm_update *update = NULL;
  517. struct soc_multi_mixer_control *mixer =
  518. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  519. u32 dai_id = widget->shift;
  520. u32 dec_id = mixer->shift;
  521. u32 enable = ucontrol->value.integer.value[0];
  522. struct device *tx_dev = NULL;
  523. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  524. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  525. return -EINVAL;
  526. if (enable) {
  527. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  528. tx_priv->active_ch_cnt[dai_id]++;
  529. } else {
  530. tx_priv->active_ch_cnt[dai_id]--;
  531. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  532. }
  533. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  534. return 0;
  535. }
  536. static inline int lpass_cdc_tx_macro_path_get(const char *wname,
  537. unsigned int *path_num)
  538. {
  539. int ret = 0;
  540. char *widget_name = NULL;
  541. char *w_name = NULL;
  542. char *path_num_char = NULL;
  543. char *path_name = NULL;
  544. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  545. if (!widget_name)
  546. return -EINVAL;
  547. w_name = widget_name;
  548. path_name = strsep(&widget_name, " ");
  549. if (!path_name) {
  550. pr_err("%s: Invalid widget name = %s\n",
  551. __func__, widget_name);
  552. ret = -EINVAL;
  553. goto err;
  554. }
  555. path_num_char = strpbrk(path_name, "01234567");
  556. if (!path_num_char) {
  557. pr_err("%s: tx path index not found\n",
  558. __func__);
  559. ret = -EINVAL;
  560. goto err;
  561. }
  562. ret = kstrtouint(path_num_char, 10, path_num);
  563. if (ret < 0)
  564. pr_err("%s: Invalid tx path = %s\n",
  565. __func__, w_name);
  566. err:
  567. kfree(w_name);
  568. return ret;
  569. }
  570. static int lpass_cdc_tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  571. struct snd_ctl_elem_value *ucontrol)
  572. {
  573. struct snd_soc_component *component =
  574. snd_soc_kcontrol_component(kcontrol);
  575. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  576. struct device *tx_dev = NULL;
  577. int ret = 0;
  578. int path = 0;
  579. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  580. return -EINVAL;
  581. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  582. if (ret)
  583. return ret;
  584. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  585. return 0;
  586. }
  587. static int lpass_cdc_tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  588. struct snd_ctl_elem_value *ucontrol)
  589. {
  590. struct snd_soc_component *component =
  591. snd_soc_kcontrol_component(kcontrol);
  592. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  593. struct device *tx_dev = NULL;
  594. int value = ucontrol->value.integer.value[0];
  595. int ret = 0;
  596. int path = 0;
  597. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  598. return -EINVAL;
  599. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  600. if (ret)
  601. return ret;
  602. tx_priv->dec_mode[path] = value;
  603. return 0;
  604. }
  605. static int lpass_cdc_tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  606. struct snd_ctl_elem_value *ucontrol)
  607. {
  608. struct snd_soc_component *component =
  609. snd_soc_kcontrol_component(kcontrol);
  610. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  611. struct device *tx_dev = NULL;
  612. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  613. return -EINVAL;
  614. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  615. return 0;
  616. }
  617. static int lpass_cdc_tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  618. struct snd_ctl_elem_value *ucontrol)
  619. {
  620. struct snd_soc_component *component =
  621. snd_soc_kcontrol_component(kcontrol);
  622. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  623. struct device *tx_dev = NULL;
  624. int value = ucontrol->value.enumerated.item[0];
  625. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  626. return -EINVAL;
  627. tx_priv->bcs_ch = value;
  628. return 0;
  629. }
  630. static int lpass_cdc_tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  631. struct snd_ctl_elem_value *ucontrol)
  632. {
  633. struct snd_soc_component *component =
  634. snd_soc_kcontrol_component(kcontrol);
  635. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  636. struct device *tx_dev = NULL;
  637. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  638. return -EINVAL;
  639. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  640. return 0;
  641. }
  642. static int lpass_cdc_tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  643. struct snd_ctl_elem_value *ucontrol)
  644. {
  645. struct snd_soc_component *component =
  646. snd_soc_kcontrol_component(kcontrol);
  647. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  648. struct device *tx_dev = NULL;
  649. int value = ucontrol->value.integer.value[0];
  650. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  651. return -EINVAL;
  652. tx_priv->bcs_enable = value;
  653. return 0;
  654. }
  655. static const char * const bcs_ch_sel_mux_text[] = {
  656. "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  657. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  658. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11",
  659. };
  660. static const struct soc_enum bcs_ch_sel_mux_enum =
  661. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_sel_mux_text),
  662. bcs_ch_sel_mux_text);
  663. static int lpass_cdc_tx_macro_get_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  664. struct snd_ctl_elem_value *ucontrol)
  665. {
  666. struct snd_soc_component *component =
  667. snd_soc_kcontrol_component(kcontrol);
  668. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  669. struct device *tx_dev = NULL;
  670. int value = 0;
  671. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  672. return -EINVAL;
  673. //if (tx_priv->version == LPASS_CDC_VERSION_2_1)
  674. value = (snd_soc_component_read(component,
  675. LPASS_CDC_VA_TOP_CSR_SWR_CTRL)) & 0x0F;
  676. //else if (tx_priv->version == LPASS_CDC_VERSION_2_0)
  677. // value = (snd_soc_component_read32(component,
  678. // LPASS_CDC_TX_TOP_CSR_SWR_CTRL)) & 0x0F;
  679. ucontrol->value.integer.value[0] = value;
  680. return 0;
  681. }
  682. static int lpass_cdc_tx_macro_put_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  683. struct snd_ctl_elem_value *ucontrol)
  684. {
  685. struct snd_soc_component *component =
  686. snd_soc_kcontrol_component(kcontrol);
  687. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  688. struct device *tx_dev = NULL;
  689. int value;
  690. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  691. return -EINVAL;
  692. if (ucontrol->value.integer.value[0] < 0 ||
  693. ucontrol->value.integer.value[0] > ARRAY_SIZE(bcs_ch_sel_mux_text))
  694. return -EINVAL;
  695. value = ucontrol->value.integer.value[0];
  696. //if (tx_priv->version == LPASS_CDC_VERSION_2_1)
  697. snd_soc_component_update_bits(component,
  698. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F, value);
  699. //else if (tx_priv->version == LPASS_CDC_VERSION_2_0)
  700. // snd_soc_component_update_bits(component,
  701. // LPASS_CDC_TX_TOP_CSR_SWR_CTRL, 0x0F, value);
  702. return 0;
  703. }
  704. static int lpass_cdc_tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  705. struct snd_kcontrol *kcontrol, int event)
  706. {
  707. struct snd_soc_component *component =
  708. snd_soc_dapm_to_component(w->dapm);
  709. unsigned int dmic = 0;
  710. int ret = 0;
  711. char *wname = NULL;
  712. wname = strpbrk(w->name, "01234567");
  713. if (!wname) {
  714. dev_err(component->dev, "%s: widget not found\n", __func__);
  715. return -EINVAL;
  716. }
  717. ret = kstrtouint(wname, 10, &dmic);
  718. if (ret < 0) {
  719. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  720. __func__);
  721. return -EINVAL;
  722. }
  723. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  724. __func__, event, dmic);
  725. switch (event) {
  726. case SND_SOC_DAPM_PRE_PMU:
  727. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, true);
  728. break;
  729. case SND_SOC_DAPM_POST_PMD:
  730. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, false);
  731. break;
  732. }
  733. return 0;
  734. }
  735. static int lpass_cdc_tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  736. struct snd_kcontrol *kcontrol, int event)
  737. {
  738. struct snd_soc_component *component =
  739. snd_soc_dapm_to_component(w->dapm);
  740. unsigned int decimator = 0;
  741. u16 tx_vol_ctl_reg = 0;
  742. u16 dec_cfg_reg = 0;
  743. u16 hpf_gate_reg = 0;
  744. u16 tx_gain_ctl_reg = 0;
  745. u16 tx_fs_reg = 0;
  746. u8 hpf_cut_off_freq = 0;
  747. u16 adc_mux_reg = 0;
  748. int hpf_delay = LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS;
  749. int unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  750. struct device *tx_dev = NULL;
  751. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  752. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  753. return -EINVAL;
  754. decimator = w->shift;
  755. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  756. w->name, decimator);
  757. tx_vol_ctl_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  758. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  759. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  760. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  761. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  762. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  763. tx_gain_ctl_reg = LPASS_CDC_TX0_TX_VOL_CTL +
  764. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  765. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  766. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  767. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  768. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  769. tx_priv->amic_sample_rate = (snd_soc_component_read(component,
  770. tx_fs_reg) & 0x0F);
  771. switch (event) {
  772. case SND_SOC_DAPM_PRE_PMU:
  773. snd_soc_component_update_bits(component,
  774. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  775. LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT);
  776. /* Enable TX PGA Mute */
  777. snd_soc_component_update_bits(component,
  778. tx_vol_ctl_reg, 0x10, 0x10);
  779. break;
  780. case SND_SOC_DAPM_POST_PMU:
  781. snd_soc_component_update_bits(component,
  782. tx_vol_ctl_reg, 0x20, 0x20);
  783. if (!is_amic_enabled(component, decimator)) {
  784. snd_soc_component_update_bits(component,
  785. hpf_gate_reg, 0x01, 0x00);
  786. /*
  787. * Minimum 1 clk cycle delay is required as per HW spec
  788. */
  789. usleep_range(1000, 1010);
  790. }
  791. hpf_cut_off_freq = (
  792. snd_soc_component_read(component, dec_cfg_reg) &
  793. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  794. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  795. hpf_cut_off_freq;
  796. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  797. snd_soc_component_update_bits(component, dec_cfg_reg,
  798. TX_HPF_CUT_OFF_FREQ_MASK,
  799. CF_MIN_3DB_150HZ << 5);
  800. if (is_amic_enabled(component, decimator)) {
  801. hpf_delay = LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS;
  802. unmute_delay = LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  803. }
  804. if (tx_unmute_delay < unmute_delay)
  805. tx_unmute_delay = unmute_delay;
  806. /* schedule work queue to Remove Mute */
  807. queue_delayed_work(system_freezable_wq,
  808. &tx_priv->tx_mute_dwork[decimator].dwork,
  809. msecs_to_jiffies(tx_unmute_delay));
  810. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  811. CF_MIN_3DB_150HZ) {
  812. queue_delayed_work(system_freezable_wq,
  813. &tx_priv->tx_hpf_work[decimator].dwork,
  814. msecs_to_jiffies(hpf_delay));
  815. snd_soc_component_update_bits(component,
  816. hpf_gate_reg, 0x03, 0x02);
  817. if (!is_amic_enabled(component, decimator))
  818. snd_soc_component_update_bits(component,
  819. hpf_gate_reg, 0x03, 0x00);
  820. snd_soc_component_update_bits(component,
  821. hpf_gate_reg, 0x03, 0x01);
  822. /*
  823. * 6ms delay is required as per HW spec
  824. */
  825. usleep_range(6000, 6010);
  826. }
  827. /* apply gain after decimator is enabled */
  828. snd_soc_component_write(component, tx_gain_ctl_reg,
  829. snd_soc_component_read(component,
  830. tx_gain_ctl_reg));
  831. if (tx_priv->bcs_enable) {
  832. if (tx_priv->version == LPASS_CDC_VERSION_2_1)
  833. snd_soc_component_update_bits(component,
  834. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  835. tx_priv->bcs_ch);
  836. else if (tx_priv->version == LPASS_CDC_VERSION_2_0)
  837. snd_soc_component_update_bits(component,
  838. LPASS_CDC_TX_TOP_CSR_SWR_CTRL, 0xF0,
  839. (tx_priv->bcs_ch << 4));
  840. snd_soc_component_update_bits(component, dec_cfg_reg,
  841. 0x01, 0x01);
  842. tx_priv->bcs_clk_en = true;
  843. if (tx_priv->hs_slow_insert_complete)
  844. snd_soc_component_update_bits(component,
  845. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40,
  846. 0x40);
  847. }
  848. //if (tx_priv->version == LPASS_CDC_VERSION_2_0) {
  849. if (snd_soc_component_read(component, adc_mux_reg)
  850. & SWR_MIC) {
  851. snd_soc_component_update_bits(component,
  852. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  853. 0x01, 0x01);
  854. snd_soc_component_update_bits(component,
  855. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  856. 0x0E, 0x0C);
  857. snd_soc_component_update_bits(component,
  858. LPASS_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  859. 0x0E, 0x0C);
  860. snd_soc_component_update_bits(component,
  861. LPASS_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  862. 0x0E, 0x00);
  863. snd_soc_component_update_bits(component,
  864. LPASS_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  865. 0x0E, 0x00);
  866. snd_soc_component_update_bits(component,
  867. LPASS_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  868. 0x0E, 0x00);
  869. snd_soc_component_update_bits(component,
  870. LPASS_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  871. 0x0E, 0x00);
  872. }
  873. //}
  874. break;
  875. case SND_SOC_DAPM_PRE_PMD:
  876. hpf_cut_off_freq =
  877. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  878. snd_soc_component_update_bits(component,
  879. tx_vol_ctl_reg, 0x10, 0x10);
  880. if (cancel_delayed_work_sync(
  881. &tx_priv->tx_hpf_work[decimator].dwork)) {
  882. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  883. snd_soc_component_update_bits(
  884. component, dec_cfg_reg,
  885. TX_HPF_CUT_OFF_FREQ_MASK,
  886. hpf_cut_off_freq << 5);
  887. if (is_amic_enabled(component, decimator))
  888. snd_soc_component_update_bits(component,
  889. hpf_gate_reg,
  890. 0x03, 0x02);
  891. else
  892. snd_soc_component_update_bits(component,
  893. hpf_gate_reg,
  894. 0x03, 0x03);
  895. /*
  896. * Minimum 1 clk cycle delay is required
  897. * as per HW spec
  898. */
  899. usleep_range(1000, 1010);
  900. snd_soc_component_update_bits(component,
  901. hpf_gate_reg,
  902. 0x03, 0x01);
  903. }
  904. }
  905. cancel_delayed_work_sync(
  906. &tx_priv->tx_mute_dwork[decimator].dwork);
  907. //if (tx_priv->version == LPASS_CDC_VERSION_2_0) {
  908. if (snd_soc_component_read(component, adc_mux_reg)
  909. & SWR_MIC)
  910. snd_soc_component_update_bits(component,
  911. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  912. 0x01, 0x00);
  913. //}
  914. break;
  915. case SND_SOC_DAPM_POST_PMD:
  916. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  917. 0x20, 0x00);
  918. snd_soc_component_update_bits(component,
  919. dec_cfg_reg, 0x06, 0x00);
  920. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  921. 0x10, 0x00);
  922. if (tx_priv->bcs_enable) {
  923. snd_soc_component_update_bits(component, dec_cfg_reg,
  924. 0x01, 0x00);
  925. snd_soc_component_update_bits(component,
  926. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  927. tx_priv->bcs_clk_en = false;
  928. //if (tx_priv->version == LPASS_CDC_VERSION_2_1)
  929. snd_soc_component_update_bits(component,
  930. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  931. 0x00);
  932. //else if (tx_priv->version == LPASS_CDC_VERSION_2_0)
  933. // snd_soc_component_update_bits(component,
  934. // LPASS_CDC_TX_TOP_CSR_SWR_CTRL, 0xF0,
  935. // 0x00);
  936. }
  937. break;
  938. }
  939. return 0;
  940. }
  941. static int lpass_cdc_tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  942. struct snd_kcontrol *kcontrol, int event)
  943. {
  944. return 0;
  945. }
  946. /* Cutoff frequency for high pass filter */
  947. static const char * const cf_text[] = {
  948. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  949. };
  950. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, LPASS_CDC_TX0_TX_PATH_CFG0, 5,
  951. cf_text);
  952. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, LPASS_CDC_TX1_TX_PATH_CFG0, 5,
  953. cf_text);
  954. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, LPASS_CDC_TX2_TX_PATH_CFG0, 5,
  955. cf_text);
  956. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, LPASS_CDC_TX3_TX_PATH_CFG0, 5,
  957. cf_text);
  958. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, LPASS_CDC_TX4_TX_PATH_CFG0, 5,
  959. cf_text);
  960. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, LPASS_CDC_TX5_TX_PATH_CFG0, 5,
  961. cf_text);
  962. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, LPASS_CDC_TX6_TX_PATH_CFG0, 5,
  963. cf_text);
  964. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, LPASS_CDC_TX7_TX_PATH_CFG0, 5,
  965. cf_text);
  966. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  967. struct snd_pcm_hw_params *params,
  968. struct snd_soc_dai *dai)
  969. {
  970. int tx_fs_rate = -EINVAL;
  971. struct snd_soc_component *component = dai->component;
  972. u32 decimator = 0;
  973. u32 sample_rate = 0;
  974. u16 tx_fs_reg = 0;
  975. struct device *tx_dev = NULL;
  976. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  977. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  978. return -EINVAL;
  979. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  980. dai->name, dai->id, params_rate(params),
  981. params_channels(params));
  982. sample_rate = params_rate(params);
  983. switch (sample_rate) {
  984. case 8000:
  985. tx_fs_rate = 0;
  986. break;
  987. case 16000:
  988. tx_fs_rate = 1;
  989. break;
  990. case 32000:
  991. tx_fs_rate = 3;
  992. break;
  993. case 48000:
  994. tx_fs_rate = 4;
  995. break;
  996. case 96000:
  997. tx_fs_rate = 5;
  998. break;
  999. case 192000:
  1000. tx_fs_rate = 6;
  1001. break;
  1002. case 384000:
  1003. tx_fs_rate = 7;
  1004. break;
  1005. default:
  1006. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  1007. __func__, params_rate(params));
  1008. return -EINVAL;
  1009. }
  1010. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  1011. LPASS_CDC_TX_MACRO_DEC_MAX) {
  1012. if (decimator >= 0) {
  1013. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  1014. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  1015. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  1016. __func__, decimator, sample_rate);
  1017. snd_soc_component_update_bits(component, tx_fs_reg,
  1018. 0x0F, tx_fs_rate);
  1019. } else {
  1020. dev_err(component->dev,
  1021. "%s: ERROR: Invalid decimator: %d\n",
  1022. __func__, decimator);
  1023. return -EINVAL;
  1024. }
  1025. }
  1026. return 0;
  1027. }
  1028. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  1029. unsigned int *tx_num, unsigned int *tx_slot,
  1030. unsigned int *rx_num, unsigned int *rx_slot)
  1031. {
  1032. struct snd_soc_component *component = dai->component;
  1033. struct device *tx_dev = NULL;
  1034. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1035. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1036. return -EINVAL;
  1037. switch (dai->id) {
  1038. case LPASS_CDC_TX_MACRO_AIF1_CAP:
  1039. case LPASS_CDC_TX_MACRO_AIF2_CAP:
  1040. case LPASS_CDC_TX_MACRO_AIF3_CAP:
  1041. *tx_slot = tx_priv->active_ch_mask[dai->id];
  1042. *tx_num = tx_priv->active_ch_cnt[dai->id];
  1043. break;
  1044. default:
  1045. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  1046. break;
  1047. }
  1048. return 0;
  1049. }
  1050. static struct snd_soc_dai_ops lpass_cdc_tx_macro_dai_ops = {
  1051. .hw_params = lpass_cdc_tx_macro_hw_params,
  1052. .get_channel_map = lpass_cdc_tx_macro_get_channel_map,
  1053. };
  1054. static struct snd_soc_dai_driver lpass_cdc_tx_macro_dai[] = {
  1055. {
  1056. .name = "lpass_cdc_tx_macro_tx1",
  1057. .id = LPASS_CDC_TX_MACRO_AIF1_CAP,
  1058. .capture = {
  1059. .stream_name = "TX_AIF1 Capture",
  1060. .rates = LPASS_CDC_TX_MACRO_RATES,
  1061. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1062. .rate_max = 192000,
  1063. .rate_min = 8000,
  1064. .channels_min = 1,
  1065. .channels_max = 8,
  1066. },
  1067. .ops = &lpass_cdc_tx_macro_dai_ops,
  1068. },
  1069. {
  1070. .name = "lpass_cdc_tx_macro_tx2",
  1071. .id = LPASS_CDC_TX_MACRO_AIF2_CAP,
  1072. .capture = {
  1073. .stream_name = "TX_AIF2 Capture",
  1074. .rates = LPASS_CDC_TX_MACRO_RATES,
  1075. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1076. .rate_max = 192000,
  1077. .rate_min = 8000,
  1078. .channels_min = 1,
  1079. .channels_max = 8,
  1080. },
  1081. .ops = &lpass_cdc_tx_macro_dai_ops,
  1082. },
  1083. {
  1084. .name = "lpass_cdc_tx_macro_tx3",
  1085. .id = LPASS_CDC_TX_MACRO_AIF3_CAP,
  1086. .capture = {
  1087. .stream_name = "TX_AIF3 Capture",
  1088. .rates = LPASS_CDC_TX_MACRO_RATES,
  1089. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1090. .rate_max = 192000,
  1091. .rate_min = 8000,
  1092. .channels_min = 1,
  1093. .channels_max = 8,
  1094. },
  1095. .ops = &lpass_cdc_tx_macro_dai_ops,
  1096. },
  1097. };
  1098. #define STRING(name) #name
  1099. #define LPASS_CDC_TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1100. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1101. static const struct snd_kcontrol_new name##_mux = \
  1102. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1103. #define LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1104. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1105. static const struct snd_kcontrol_new name##_mux = \
  1106. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1107. #define LPASS_CDC_TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1108. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1109. static const char * const adc_mux_text[] = {
  1110. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1111. };
  1112. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1113. 0, adc_mux_text);
  1114. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1115. 0, adc_mux_text);
  1116. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1117. 0, adc_mux_text);
  1118. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1119. 0, adc_mux_text);
  1120. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1121. 0, adc_mux_text);
  1122. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1123. 0, adc_mux_text);
  1124. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1125. 0, adc_mux_text);
  1126. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1127. 0, adc_mux_text);
  1128. static const char * const dmic_mux_text[] = {
  1129. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1130. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1131. };
  1132. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1133. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1134. lpass_cdc_tx_macro_put_dec_enum);
  1135. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1136. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1137. lpass_cdc_tx_macro_put_dec_enum);
  1138. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1139. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1140. lpass_cdc_tx_macro_put_dec_enum);
  1141. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1142. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1143. lpass_cdc_tx_macro_put_dec_enum);
  1144. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1145. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1146. lpass_cdc_tx_macro_put_dec_enum);
  1147. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1148. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1149. lpass_cdc_tx_macro_put_dec_enum);
  1150. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1151. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1152. lpass_cdc_tx_macro_put_dec_enum);
  1153. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1154. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1155. lpass_cdc_tx_macro_put_dec_enum);
  1156. static const char * const smic_mux_text[] = {
  1157. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1158. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1159. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1160. };
  1161. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1162. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1163. lpass_cdc_tx_macro_put_dec_enum);
  1164. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1165. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1166. lpass_cdc_tx_macro_put_dec_enum);
  1167. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1168. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1169. lpass_cdc_tx_macro_put_dec_enum);
  1170. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1171. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1172. lpass_cdc_tx_macro_put_dec_enum);
  1173. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1174. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1175. lpass_cdc_tx_macro_put_dec_enum);
  1176. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1177. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1178. lpass_cdc_tx_macro_put_dec_enum);
  1179. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1180. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1181. lpass_cdc_tx_macro_put_dec_enum);
  1182. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1183. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1184. lpass_cdc_tx_macro_put_dec_enum);
  1185. static const char * const dec_mode_mux_text[] = {
  1186. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1187. };
  1188. static const struct soc_enum dec_mode_mux_enum =
  1189. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1190. dec_mode_mux_text);
  1191. static const char * const bcs_ch_enum_text[] = {
  1192. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1193. "CH10", "CH11",
  1194. };
  1195. static const struct soc_enum bcs_ch_enum =
  1196. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1197. bcs_ch_enum_text);
  1198. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1199. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1200. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1201. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1202. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1203. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1204. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1205. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1206. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1207. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1208. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1209. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1210. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1211. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1212. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1213. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1214. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1215. };
  1216. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1217. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1218. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1219. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1220. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1221. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1222. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1223. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1224. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1225. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1226. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1227. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1228. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1229. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1230. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1231. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1232. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1233. };
  1234. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1235. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1236. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1237. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1238. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1239. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1240. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1241. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1242. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1243. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1244. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1245. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1246. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1247. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1248. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1249. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1250. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1251. };
  1252. static const struct snd_soc_dapm_widget lpass_cdc_tx_macro_dapm_widgets[] = {
  1253. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1254. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF1_CAP, 0),
  1255. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1256. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF2_CAP, 0),
  1257. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1258. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF3_CAP, 0),
  1259. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1260. LPASS_CDC_TX_MACRO_AIF1_CAP, 0,
  1261. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1262. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1263. LPASS_CDC_TX_MACRO_AIF2_CAP, 0,
  1264. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1265. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1266. LPASS_CDC_TX_MACRO_AIF3_CAP, 0,
  1267. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1268. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1269. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1270. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1271. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1272. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1273. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1274. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1275. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1276. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1277. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1278. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1279. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1280. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1281. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1282. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1283. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1284. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1285. lpass_cdc_tx_macro_enable_micbias,
  1286. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1287. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1288. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1289. SND_SOC_DAPM_POST_PMD),
  1290. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1291. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1292. SND_SOC_DAPM_POST_PMD),
  1293. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1294. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1295. SND_SOC_DAPM_POST_PMD),
  1296. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1297. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1298. SND_SOC_DAPM_POST_PMD),
  1299. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1300. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1301. SND_SOC_DAPM_POST_PMD),
  1302. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1303. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1304. SND_SOC_DAPM_POST_PMD),
  1305. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1306. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1307. SND_SOC_DAPM_POST_PMD),
  1308. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1309. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1310. SND_SOC_DAPM_POST_PMD),
  1311. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1312. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1313. LPASS_CDC_TX_MACRO_DEC0, 0,
  1314. &tx_dec0_mux, lpass_cdc_tx_macro_enable_dec,
  1315. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1316. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1317. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1318. LPASS_CDC_TX_MACRO_DEC1, 0,
  1319. &tx_dec1_mux, lpass_cdc_tx_macro_enable_dec,
  1320. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1321. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1322. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1323. LPASS_CDC_TX_MACRO_DEC2, 0,
  1324. &tx_dec2_mux, lpass_cdc_tx_macro_enable_dec,
  1325. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1326. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1327. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1328. LPASS_CDC_TX_MACRO_DEC3, 0,
  1329. &tx_dec3_mux, lpass_cdc_tx_macro_enable_dec,
  1330. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1331. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1332. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1333. LPASS_CDC_TX_MACRO_DEC4, 0,
  1334. &tx_dec4_mux, lpass_cdc_tx_macro_enable_dec,
  1335. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1336. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1337. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1338. LPASS_CDC_TX_MACRO_DEC5, 0,
  1339. &tx_dec5_mux, lpass_cdc_tx_macro_enable_dec,
  1340. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1341. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1342. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1343. LPASS_CDC_TX_MACRO_DEC6, 0,
  1344. &tx_dec6_mux, lpass_cdc_tx_macro_enable_dec,
  1345. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1346. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1347. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1348. LPASS_CDC_TX_MACRO_DEC7, 0,
  1349. &tx_dec7_mux, lpass_cdc_tx_macro_enable_dec,
  1350. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1351. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1352. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1353. lpass_cdc_tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1354. };
  1355. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1356. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1357. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1358. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1359. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1360. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1361. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1362. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1363. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1364. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1365. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1366. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1367. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1368. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1369. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1370. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1371. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1372. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1373. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1374. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1375. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1376. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1377. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1378. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1379. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1380. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1381. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1382. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1383. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1384. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1385. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1386. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1387. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1388. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1389. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1390. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1391. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1392. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1393. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1394. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1395. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1396. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1397. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1398. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1399. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1400. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1401. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1402. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1403. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1404. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1405. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1406. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1407. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1408. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1409. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1410. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1411. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1412. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1413. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1414. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1415. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1416. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1417. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1418. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1419. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1420. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1421. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1422. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1423. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1424. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1425. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1426. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1427. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1428. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1429. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1430. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1431. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1432. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1433. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1434. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1435. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1436. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1437. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1438. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1439. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1440. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1441. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1442. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1443. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1444. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1445. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1446. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1447. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1448. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1449. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1450. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1451. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1452. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1453. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1454. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1455. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1456. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1457. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1458. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1459. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1460. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1461. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1462. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1463. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1464. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1465. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1466. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1467. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1468. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1469. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1470. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1471. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1472. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1473. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1474. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1475. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1476. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1477. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1478. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1479. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1480. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1481. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1482. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1483. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1484. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1485. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1486. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1487. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1488. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1489. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1490. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1491. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1492. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1493. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1494. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1495. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1496. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1497. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1498. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1499. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1500. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1501. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1502. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1503. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1504. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1505. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1506. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1507. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1508. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1509. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1510. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1511. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1512. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1513. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1514. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1515. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1516. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1517. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1518. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1519. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1520. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1521. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1522. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1523. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1524. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1525. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1526. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1527. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1528. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1529. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1530. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1531. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1532. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1533. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1534. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1535. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1536. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1537. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1538. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1539. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1540. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1541. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1542. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1543. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1544. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1545. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1546. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1547. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1548. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1549. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1550. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1551. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1552. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1553. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1554. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1555. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1556. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1557. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1558. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1559. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1560. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1561. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1562. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1563. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1564. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1565. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1566. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1567. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1568. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1569. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1570. };
  1571. static const struct snd_kcontrol_new lpass_cdc_tx_macro_snd_controls[] = {
  1572. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1573. LPASS_CDC_TX0_TX_VOL_CTL,
  1574. -84, 40, digital_gain),
  1575. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1576. LPASS_CDC_TX1_TX_VOL_CTL,
  1577. -84, 40, digital_gain),
  1578. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1579. LPASS_CDC_TX2_TX_VOL_CTL,
  1580. -84, 40, digital_gain),
  1581. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1582. LPASS_CDC_TX3_TX_VOL_CTL,
  1583. -84, 40, digital_gain),
  1584. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1585. LPASS_CDC_TX4_TX_VOL_CTL,
  1586. -84, 40, digital_gain),
  1587. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1588. LPASS_CDC_TX5_TX_VOL_CTL,
  1589. -84, 40, digital_gain),
  1590. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1591. LPASS_CDC_TX6_TX_VOL_CTL,
  1592. -84, 40, digital_gain),
  1593. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1594. LPASS_CDC_TX7_TX_VOL_CTL,
  1595. -84, 40, digital_gain),
  1596. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1597. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1598. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1599. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1600. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1601. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1602. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1603. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1604. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1605. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1606. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1607. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1608. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1609. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1610. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1611. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1612. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  1613. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1614. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1615. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1616. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1617. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  1618. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  1619. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  1620. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1621. lpass_cdc_tx_macro_get_bcs, lpass_cdc_tx_macro_set_bcs),
  1622. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  1623. lpass_cdc_tx_macro_bcs_ch_get, lpass_cdc_tx_macro_bcs_ch_put),
  1624. SOC_ENUM_EXT("BCS CH_SEL", bcs_ch_sel_mux_enum,
  1625. lpass_cdc_tx_macro_get_bcs_ch_sel, lpass_cdc_tx_macro_put_bcs_ch_sel),
  1626. };
  1627. static int lpass_cdc_tx_macro_clk_div_get(struct snd_soc_component *component)
  1628. {
  1629. struct device *tx_dev = NULL;
  1630. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1631. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1632. return -EINVAL;
  1633. return tx_priv->dmic_clk_div;
  1634. }
  1635. static int lpass_cdc_tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1636. struct lpass_cdc_tx_macro_priv *tx_priv)
  1637. {
  1638. u32 div_factor = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1639. u32 mclk_rate = LPASS_CDC_TX_MACRO_MCLK_FREQ;
  1640. if (dmic_sample_rate == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1641. mclk_rate % dmic_sample_rate != 0)
  1642. goto undefined_rate;
  1643. div_factor = mclk_rate / dmic_sample_rate;
  1644. switch (div_factor) {
  1645. case 2:
  1646. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1647. break;
  1648. case 3:
  1649. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_3;
  1650. break;
  1651. case 4:
  1652. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_4;
  1653. break;
  1654. case 6:
  1655. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_6;
  1656. break;
  1657. case 8:
  1658. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_8;
  1659. break;
  1660. case 16:
  1661. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_16;
  1662. break;
  1663. default:
  1664. /* Any other DIV factor is invalid */
  1665. goto undefined_rate;
  1666. }
  1667. /* Valid dmic DIV factors */
  1668. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1669. __func__, div_factor, mclk_rate);
  1670. return dmic_sample_rate;
  1671. undefined_rate:
  1672. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1673. __func__, dmic_sample_rate, mclk_rate);
  1674. dmic_sample_rate = LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1675. return dmic_sample_rate;
  1676. }
  1677. static const struct lpass_cdc_tx_macro_reg_mask_val
  1678. lpass_cdc_tx_macro_reg_init[] = {
  1679. {LPASS_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0A},
  1680. };
  1681. static int lpass_cdc_tx_macro_init(struct snd_soc_component *component)
  1682. {
  1683. struct snd_soc_dapm_context *dapm =
  1684. snd_soc_component_get_dapm(component);
  1685. int ret = 0, i = 0;
  1686. struct device *tx_dev = NULL;
  1687. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1688. tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  1689. if (!tx_dev) {
  1690. dev_err(component->dev,
  1691. "%s: null device for macro!\n", __func__);
  1692. return -EINVAL;
  1693. }
  1694. tx_priv = dev_get_drvdata(tx_dev);
  1695. if (!tx_priv) {
  1696. dev_err(component->dev,
  1697. "%s: priv is null for macro!\n", __func__);
  1698. return -EINVAL;
  1699. }
  1700. tx_priv->version = lpass_cdc_get_version(tx_dev);
  1701. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_tx_macro_dapm_widgets,
  1702. ARRAY_SIZE(lpass_cdc_tx_macro_dapm_widgets));
  1703. if (ret < 0) {
  1704. dev_err(tx_dev, "%s: Failed to add controls\n",
  1705. __func__);
  1706. return ret;
  1707. }
  1708. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1709. ARRAY_SIZE(tx_audio_map));
  1710. if (ret < 0) {
  1711. dev_err(tx_dev, "%s: Failed to add routes\n",
  1712. __func__);
  1713. return ret;
  1714. }
  1715. ret = snd_soc_dapm_new_widgets(dapm->card);
  1716. if (ret < 0) {
  1717. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1718. return ret;
  1719. }
  1720. ret = snd_soc_add_component_controls(component,
  1721. lpass_cdc_tx_macro_snd_controls,
  1722. ARRAY_SIZE(lpass_cdc_tx_macro_snd_controls));
  1723. if (ret < 0) {
  1724. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  1725. __func__);
  1726. return ret;
  1727. }
  1728. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1729. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1730. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1731. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  1732. snd_soc_dapm_sync(dapm);
  1733. for (i = 0; i < NUM_DECIMATORS; i++) {
  1734. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1735. tx_priv->tx_hpf_work[i].decimator = i;
  1736. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1737. lpass_cdc_tx_macro_tx_hpf_corner_freq_callback);
  1738. }
  1739. for (i = 0; i < NUM_DECIMATORS; i++) {
  1740. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1741. tx_priv->tx_mute_dwork[i].decimator = i;
  1742. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1743. lpass_cdc_tx_macro_mute_update_callback);
  1744. }
  1745. tx_priv->component = component;
  1746. for (i = 0; i < ARRAY_SIZE(lpass_cdc_tx_macro_reg_init); i++)
  1747. snd_soc_component_update_bits(component,
  1748. lpass_cdc_tx_macro_reg_init[i].reg,
  1749. lpass_cdc_tx_macro_reg_init[i].mask,
  1750. lpass_cdc_tx_macro_reg_init[i].val);
  1751. return 0;
  1752. }
  1753. static int lpass_cdc_tx_macro_deinit(struct snd_soc_component *component)
  1754. {
  1755. struct device *tx_dev = NULL;
  1756. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1757. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1758. return -EINVAL;
  1759. tx_priv->component = NULL;
  1760. return 0;
  1761. }
  1762. static void lpass_cdc_tx_macro_init_ops(struct macro_ops *ops,
  1763. char __iomem *tx_io_base)
  1764. {
  1765. memset(ops, 0, sizeof(struct macro_ops));
  1766. ops->init = lpass_cdc_tx_macro_init;
  1767. ops->exit = lpass_cdc_tx_macro_deinit;
  1768. ops->io_base = tx_io_base;
  1769. ops->dai_ptr = lpass_cdc_tx_macro_dai;
  1770. ops->num_dais = ARRAY_SIZE(lpass_cdc_tx_macro_dai);
  1771. ops->event_handler = lpass_cdc_tx_macro_event_handler;
  1772. ops->clk_div_get = lpass_cdc_tx_macro_clk_div_get;
  1773. ops->clk_enable = __lpass_cdc_tx_macro_mclk_enable;
  1774. }
  1775. static int lpass_cdc_tx_macro_probe(struct platform_device *pdev)
  1776. {
  1777. struct macro_ops ops = {0};
  1778. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1779. u32 tx_base_addr = 0, sample_rate = 0;
  1780. char __iomem *tx_io_base = NULL;
  1781. int ret = 0;
  1782. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1783. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  1784. dev_err(&pdev->dev,
  1785. "%s: va-macro not registered yet, defer\n", __func__);
  1786. return -EPROBE_DEFER;
  1787. }
  1788. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_tx_macro_priv),
  1789. GFP_KERNEL);
  1790. if (!tx_priv)
  1791. return -ENOMEM;
  1792. platform_set_drvdata(pdev, tx_priv);
  1793. tx_priv->dev = &pdev->dev;
  1794. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1795. &tx_base_addr);
  1796. if (ret) {
  1797. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1798. __func__, "reg");
  1799. return ret;
  1800. }
  1801. dev_set_drvdata(&pdev->dev, tx_priv);
  1802. tx_io_base = devm_ioremap(&pdev->dev,
  1803. tx_base_addr, LPASS_CDC_TX_MACRO_MAX_OFFSET);
  1804. if (!tx_io_base) {
  1805. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1806. return -ENOMEM;
  1807. }
  1808. tx_priv->tx_io_base = tx_io_base;
  1809. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1810. &sample_rate);
  1811. if (ret) {
  1812. dev_err(&pdev->dev,
  1813. "%s: could not find sample_rate entry in dt\n",
  1814. __func__);
  1815. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1816. } else {
  1817. if (lpass_cdc_tx_macro_validate_dmic_sample_rate(
  1818. sample_rate, tx_priv) == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1819. return -EINVAL;
  1820. }
  1821. mutex_init(&tx_priv->mclk_lock);
  1822. lpass_cdc_tx_macro_init_ops(&ops, tx_io_base);
  1823. ops.clk_id_req = TX_CORE_CLK;
  1824. ops.default_clk_id = TX_CORE_CLK;
  1825. ret = lpass_cdc_register_macro(&pdev->dev, TX_MACRO, &ops);
  1826. if (ret) {
  1827. dev_err(&pdev->dev,
  1828. "%s: register macro failed\n", __func__);
  1829. goto err_reg_macro;
  1830. }
  1831. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1832. pm_runtime_use_autosuspend(&pdev->dev);
  1833. pm_runtime_set_suspended(&pdev->dev);
  1834. pm_suspend_ignore_children(&pdev->dev, true);
  1835. pm_runtime_enable(&pdev->dev);
  1836. return 0;
  1837. err_reg_macro:
  1838. mutex_destroy(&tx_priv->mclk_lock);
  1839. return ret;
  1840. }
  1841. static int lpass_cdc_tx_macro_remove(struct platform_device *pdev)
  1842. {
  1843. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1844. tx_priv = platform_get_drvdata(pdev);
  1845. if (!tx_priv)
  1846. return -EINVAL;
  1847. pm_runtime_disable(&pdev->dev);
  1848. pm_runtime_set_suspended(&pdev->dev);
  1849. mutex_destroy(&tx_priv->mclk_lock);
  1850. lpass_cdc_unregister_macro(&pdev->dev, TX_MACRO);
  1851. return 0;
  1852. }
  1853. static const struct of_device_id lpass_cdc_tx_macro_dt_match[] = {
  1854. {.compatible = "qcom,lpass-cdc-tx-macro"},
  1855. {}
  1856. };
  1857. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  1858. SET_SYSTEM_SLEEP_PM_OPS(
  1859. pm_runtime_force_suspend,
  1860. pm_runtime_force_resume
  1861. )
  1862. SET_RUNTIME_PM_OPS(
  1863. lpass_cdc_runtime_suspend,
  1864. lpass_cdc_runtime_resume,
  1865. NULL
  1866. )
  1867. };
  1868. static struct platform_driver lpass_cdc_tx_macro_driver = {
  1869. .driver = {
  1870. .name = "lpass_cdc_tx_macro",
  1871. .owner = THIS_MODULE,
  1872. .pm = &lpass_cdc_dev_pm_ops,
  1873. .of_match_table = lpass_cdc_tx_macro_dt_match,
  1874. .suppress_bind_attrs = true,
  1875. },
  1876. .probe = lpass_cdc_tx_macro_probe,
  1877. .remove = lpass_cdc_tx_macro_remove,
  1878. };
  1879. module_platform_driver(lpass_cdc_tx_macro_driver);
  1880. MODULE_DESCRIPTION("TX macro driver");
  1881. MODULE_LICENSE("GPL v2");