lpass-cdc-rx-macro.c 133 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/pcm.h>
  12. #include <sound/pcm_params.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <soc/swr-common.h>
  16. #include <soc/swr-wcd.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include "lpass-cdc.h"
  19. #include "lpass-cdc-comp.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  26. SNDRV_PCM_RATE_384000)
  27. /* Fractional Rates */
  28. #define LPASS_CDC_RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  29. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  30. #define LPASS_CDC_RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  31. SNDRV_PCM_FMTBIT_S24_LE |\
  32. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  33. #define LPASS_CDC_RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  34. SNDRV_PCM_RATE_48000)
  35. #define LPASS_CDC_RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  36. SNDRV_PCM_FMTBIT_S24_LE |\
  37. SNDRV_PCM_FMTBIT_S24_3LE)
  38. #define SAMPLING_RATE_44P1KHZ 44100
  39. #define SAMPLING_RATE_88P2KHZ 88200
  40. #define SAMPLING_RATE_176P4KHZ 176400
  41. #define SAMPLING_RATE_352P8KHZ 352800
  42. #define LPASS_CDC_RX_MACRO_MAX_OFFSET 0x1000
  43. #define LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT 2
  44. #define RX_SWR_STRING_LEN 80
  45. #define LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX 3
  46. #define LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  47. #define LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  48. #define STRING(name) #name
  49. #define LPASS_CDC_RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  50. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  51. static const struct snd_kcontrol_new name##_mux = \
  52. SOC_DAPM_ENUM(STRING(name), name##_enum)
  53. #define LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  54. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  55. static const struct snd_kcontrol_new name##_mux = \
  56. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  57. #define LPASS_CDC_RX_MACRO_DAPM_MUX(name, shift, kctl) \
  58. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  59. #define LPASS_CDC_RX_MACRO_RX_PATH_OFFSET 0x80
  60. #define LPASS_CDC_RX_MACRO_COMP_OFFSET 0x40
  61. #define MAX_IMPED_PARAMS 6
  62. #define LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK 0xf0
  63. #define LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK 0x0f
  64. #define LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK 0x0f
  65. #define LPASS_CDC_RX_MACRO_GAIN_MAX_VAL 0x28
  66. #define LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY 0x0
  67. /* Define macros to increase PA Gain by half */
  68. #define LPASS_CDC_RX_MACRO_MOD_GAIN (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY + 6)
  69. #define COMP_MAX_COEFF 25
  70. struct wcd_imped_val {
  71. u32 imped_val;
  72. u8 index;
  73. };
  74. static const struct wcd_imped_val imped_index[] = {
  75. {4, 0},
  76. {5, 1},
  77. {6, 2},
  78. {7, 3},
  79. {8, 4},
  80. {9, 5},
  81. {10, 6},
  82. {11, 7},
  83. {12, 8},
  84. {13, 9},
  85. };
  86. enum {
  87. HPH_ULP,
  88. HPH_LOHIFI,
  89. HPH_MODE_MAX,
  90. };
  91. static struct comp_coeff_val
  92. comp_coeff_table [HPH_MODE_MAX][COMP_MAX_COEFF] = {
  93. {
  94. {0x40, 0x00},
  95. {0x4C, 0x00},
  96. {0x5A, 0x00},
  97. {0x6B, 0x00},
  98. {0x7F, 0x00},
  99. {0x97, 0x00},
  100. {0xB3, 0x00},
  101. {0xD5, 0x00},
  102. {0xFD, 0x00},
  103. {0x2D, 0x01},
  104. {0x66, 0x01},
  105. {0xA7, 0x01},
  106. {0xF8, 0x01},
  107. {0x57, 0x02},
  108. {0xC7, 0x02},
  109. {0x4B, 0x03},
  110. {0xE9, 0x03},
  111. {0xA3, 0x04},
  112. {0x7D, 0x05},
  113. {0x90, 0x06},
  114. {0xD1, 0x07},
  115. {0x49, 0x09},
  116. {0x00, 0x0B},
  117. {0x01, 0x0D},
  118. {0x59, 0x0F},
  119. },
  120. {
  121. {0x40, 0x00},
  122. {0x4C, 0x00},
  123. {0x5A, 0x00},
  124. {0x6B, 0x00},
  125. {0x80, 0x00},
  126. {0x98, 0x00},
  127. {0xB4, 0x00},
  128. {0xD5, 0x00},
  129. {0xFE, 0x00},
  130. {0x2E, 0x01},
  131. {0x66, 0x01},
  132. {0xA9, 0x01},
  133. {0xF8, 0x01},
  134. {0x56, 0x02},
  135. {0xC4, 0x02},
  136. {0x4F, 0x03},
  137. {0xF0, 0x03},
  138. {0xAE, 0x04},
  139. {0x8B, 0x05},
  140. {0x8E, 0x06},
  141. {0xBC, 0x07},
  142. {0x56, 0x09},
  143. {0x0F, 0x0B},
  144. {0x13, 0x0D},
  145. {0x6F, 0x0F},
  146. },
  147. };
  148. enum {
  149. RX_MODE_ULP,
  150. RX_MODE_LOHIFI,
  151. RX_MODE_EAR,
  152. RX_MODE_MAX
  153. };
  154. static u8 comp_setting_table[RX_MODE_MAX][COMP_MAX_SETTING] =
  155. {
  156. {0x00, 0x10, 0x06, 0x12, 0x21, 0x30, 0x3F, 0x48, 0xC4, 0xC, 0xC, 0xB0}, /* ULP */
  157. {0x00, 0x00, 0x06, 0x12, 0x1E, 0x2A, 0x36, 0x3C, 0xC4, 0x0, 0xC, 0xB0}, /* LOHIFI */
  158. {0x00, 0x10, 0x06, 0x12, 0x1E, 0x2A, 0x30, 0x30, 0xDC, 0xC, 0xC, 0xB0}, /* EAR -36 max_attn */
  159. };
  160. struct lpass_cdc_rx_macro_reg_mask_val {
  161. u16 reg;
  162. u8 mask;
  163. u8 val;
  164. };
  165. static const struct lpass_cdc_rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  166. {
  167. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  168. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  169. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  170. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  171. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  172. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  173. },
  174. {
  175. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  176. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  177. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  178. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  179. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  180. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  181. },
  182. {
  183. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  184. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  185. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  186. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  187. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  188. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  189. },
  190. {
  191. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  192. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  193. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  194. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  195. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  196. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  197. },
  198. {
  199. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  200. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  201. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  202. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  203. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  204. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  205. },
  206. {
  207. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  208. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  209. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  210. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  211. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  212. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  213. },
  214. {
  215. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  216. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  217. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  218. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  219. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  220. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  221. },
  222. {
  223. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  224. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  225. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  226. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  227. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  228. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  229. },
  230. {
  231. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  232. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  233. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  234. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  235. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  236. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  237. },
  238. };
  239. enum {
  240. INTERP_HPHL,
  241. INTERP_HPHR,
  242. INTERP_AUX,
  243. INTERP_MAX
  244. };
  245. enum {
  246. LPASS_CDC_RX_MACRO_RX0,
  247. LPASS_CDC_RX_MACRO_RX1,
  248. LPASS_CDC_RX_MACRO_RX2,
  249. LPASS_CDC_RX_MACRO_RX3,
  250. LPASS_CDC_RX_MACRO_RX4,
  251. LPASS_CDC_RX_MACRO_RX5,
  252. LPASS_CDC_RX_MACRO_PORTS_MAX
  253. };
  254. enum {
  255. LPASS_CDC_RX_MACRO_COMP1, /* HPH_L */
  256. LPASS_CDC_RX_MACRO_COMP2, /* HPH_R */
  257. LPASS_CDC_RX_MACRO_COMP_MAX
  258. };
  259. enum {
  260. LPASS_CDC_RX_MACRO_EC0_MUX = 0,
  261. LPASS_CDC_RX_MACRO_EC1_MUX,
  262. LPASS_CDC_RX_MACRO_EC2_MUX,
  263. LPASS_CDC_RX_MACRO_EC_MUX_MAX,
  264. };
  265. enum {
  266. INTn_1_INP_SEL_ZERO = 0,
  267. INTn_1_INP_SEL_DEC0,
  268. INTn_1_INP_SEL_DEC1,
  269. INTn_1_INP_SEL_IIR0,
  270. INTn_1_INP_SEL_IIR1,
  271. INTn_1_INP_SEL_RX0,
  272. INTn_1_INP_SEL_RX1,
  273. INTn_1_INP_SEL_RX2,
  274. INTn_1_INP_SEL_RX3,
  275. INTn_1_INP_SEL_RX4,
  276. INTn_1_INP_SEL_RX5,
  277. };
  278. enum {
  279. INTn_2_INP_SEL_ZERO = 0,
  280. INTn_2_INP_SEL_RX0,
  281. INTn_2_INP_SEL_RX1,
  282. INTn_2_INP_SEL_RX2,
  283. INTn_2_INP_SEL_RX3,
  284. INTn_2_INP_SEL_RX4,
  285. INTn_2_INP_SEL_RX5,
  286. };
  287. enum {
  288. INTERP_MAIN_PATH,
  289. INTERP_MIX_PATH,
  290. };
  291. /* Codec supports 2 IIR filters */
  292. enum {
  293. IIR0 = 0,
  294. IIR1,
  295. IIR_MAX,
  296. };
  297. /* Each IIR has 5 Filter Stages */
  298. enum {
  299. BAND1 = 0,
  300. BAND2,
  301. BAND3,
  302. BAND4,
  303. BAND5,
  304. BAND_MAX,
  305. };
  306. struct lpass_cdc_rx_macro_idle_detect_config {
  307. u8 hph_idle_thr;
  308. u8 hph_idle_detect_en;
  309. };
  310. struct interp_sample_rate {
  311. int sample_rate;
  312. int rate_val;
  313. };
  314. static struct interp_sample_rate sr_val_tbl[] = {
  315. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  316. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  317. {176400, 0xB}, {352800, 0xC},
  318. };
  319. struct lpass_cdc_rx_macro_bcl_pmic_params {
  320. u8 id;
  321. u8 sid;
  322. u8 ppid;
  323. };
  324. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  325. struct snd_pcm_hw_params *params,
  326. struct snd_soc_dai *dai);
  327. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  328. unsigned int *tx_num, unsigned int *tx_slot,
  329. unsigned int *rx_num, unsigned int *rx_slot);
  330. static int lpass_cdc_rx_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  331. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  332. struct snd_ctl_elem_value *ucontrol);
  333. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  334. struct snd_ctl_elem_value *ucontrol);
  335. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  336. struct snd_ctl_elem_value *ucontrol);
  337. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  338. int event, int interp_idx);
  339. /* Hold instance to soundwire platform device */
  340. struct rx_swr_ctrl_data {
  341. struct platform_device *rx_swr_pdev;
  342. };
  343. struct rx_swr_ctrl_platform_data {
  344. void *handle; /* holds codec private data */
  345. int (*read)(void *handle, int reg);
  346. int (*write)(void *handle, int reg, int val);
  347. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  348. int (*clk)(void *handle, bool enable);
  349. int (*core_vote)(void *handle, bool enable);
  350. int (*handle_irq)(void *handle,
  351. irqreturn_t (*swrm_irq_handler)(int irq,
  352. void *data),
  353. void *swrm_handle,
  354. int action);
  355. };
  356. enum {
  357. RX_MACRO_AIF_INVALID = 0,
  358. RX_MACRO_AIF1_PB,
  359. RX_MACRO_AIF2_PB,
  360. RX_MACRO_AIF3_PB,
  361. RX_MACRO_AIF4_PB,
  362. RX_MACRO_AIF_ECHO,
  363. RX_MACRO_AIF5_PB,
  364. RX_MACRO_AIF6_PB,
  365. LPASS_CDC_RX_MACRO_MAX_DAIS,
  366. };
  367. enum {
  368. RX_MACRO_AIF1_CAP = 0,
  369. RX_MACRO_AIF2_CAP,
  370. RX_MACRO_AIF3_CAP,
  371. LPASS_CDC_RX_MACRO_MAX_AIF_CAP_DAIS
  372. };
  373. /*
  374. * @dev: rx macro device pointer
  375. * @comp_enabled: compander enable mixer value set
  376. * @prim_int_users: Users of interpolator
  377. * @rx_mclk_users: RX MCLK users count
  378. * @vi_feed_value: VI sense mask
  379. * @swr_clk_lock: to lock swr master clock operations
  380. * @swr_ctrl_data: SoundWire data structure
  381. * @swr_plat_data: Soundwire platform data
  382. * @lpass_cdc_rx_macro_add_child_devices_work: work for adding child devices
  383. * @rx_swr_gpio_p: used by pinctrl API
  384. * @component: codec handle
  385. */
  386. struct lpass_cdc_rx_macro_priv {
  387. struct device *dev;
  388. int comp_enabled[LPASS_CDC_RX_MACRO_COMP_MAX];
  389. /* Main path clock users count */
  390. int main_clk_users[INTERP_MAX];
  391. int rx_port_value[LPASS_CDC_RX_MACRO_PORTS_MAX];
  392. u16 prim_int_users[INTERP_MAX];
  393. int rx_mclk_users;
  394. int swr_clk_users;
  395. bool dapm_mclk_enable;
  396. bool reset_swr;
  397. int clsh_users;
  398. int rx_mclk_cnt;
  399. bool is_native_on;
  400. bool is_ear_mode_on;
  401. bool dev_up;
  402. bool hph_pwr_mode;
  403. bool hph_hd2_mode;
  404. struct mutex mclk_lock;
  405. struct mutex swr_clk_lock;
  406. struct rx_swr_ctrl_data *swr_ctrl_data;
  407. struct rx_swr_ctrl_platform_data swr_plat_data;
  408. struct work_struct lpass_cdc_rx_macro_add_child_devices_work;
  409. struct device_node *rx_swr_gpio_p;
  410. struct snd_soc_component *component;
  411. unsigned long active_ch_mask[LPASS_CDC_RX_MACRO_MAX_DAIS];
  412. unsigned long active_ch_cnt[LPASS_CDC_RX_MACRO_MAX_DAIS];
  413. u16 bit_width[LPASS_CDC_RX_MACRO_MAX_DAIS];
  414. char __iomem *rx_io_base;
  415. char __iomem *rx_mclk_mode_muxsel;
  416. struct lpass_cdc_rx_macro_idle_detect_config idle_det_cfg;
  417. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  418. [LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  419. struct platform_device *pdev_child_devices
  420. [LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX];
  421. int child_count;
  422. int is_softclip_on;
  423. int is_aux_hpf_on;
  424. int softclip_clk_users;
  425. struct lpass_cdc_rx_macro_bcl_pmic_params bcl_pmic_params;
  426. u16 clk_id;
  427. u16 default_clk_id;
  428. int8_t rx0_gain_val;
  429. int8_t rx1_gain_val;
  430. };
  431. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[];
  432. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  433. static const char * const rx_int_mix_mux_text[] = {
  434. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  435. };
  436. static const char * const rx_prim_mix_text[] = {
  437. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  438. "RX3", "RX4", "RX5"
  439. };
  440. static const char * const rx_sidetone_mix_text[] = {
  441. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  442. };
  443. static const char * const iir_inp_mux_text[] = {
  444. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  445. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  446. };
  447. static const char * const rx_int_dem_inp_mux_text[] = {
  448. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  449. };
  450. static const char * const rx_int0_1_interp_mux_text[] = {
  451. "ZERO", "RX INT0_1 MIX1",
  452. };
  453. static const char * const rx_int1_1_interp_mux_text[] = {
  454. "ZERO", "RX INT1_1 MIX1",
  455. };
  456. static const char * const rx_int2_1_interp_mux_text[] = {
  457. "ZERO", "RX INT2_1 MIX1",
  458. };
  459. static const char * const rx_int0_2_interp_mux_text[] = {
  460. "ZERO", "RX INT0_2 MUX",
  461. };
  462. static const char * const rx_int1_2_interp_mux_text[] = {
  463. "ZERO", "RX INT1_2 MUX",
  464. };
  465. static const char * const rx_int2_2_interp_mux_text[] = {
  466. "ZERO", "RX INT2_2 MUX",
  467. };
  468. static const char *const lpass_cdc_rx_macro_mux_text[] = {
  469. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  470. };
  471. static const char *const lpass_cdc_rx_macro_ear_mode_text[] = {"OFF", "ON"};
  472. static const struct soc_enum lpass_cdc_rx_macro_ear_mode_enum =
  473. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_ear_mode_text);
  474. static const char *const lpass_cdc_rx_macro_hph_hd2_mode_text[] = {"OFF", "ON"};
  475. static const struct soc_enum lpass_cdc_rx_macro_hph_hd2_mode_enum =
  476. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_hd2_mode_text);
  477. static const char *const lpass_cdc_rx_macro_hph_pwr_mode_text[] = {"ULP", "LOHIFI"};
  478. static const struct soc_enum lpass_cdc_rx_macro_hph_pwr_mode_enum =
  479. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_pwr_mode_text);
  480. static const char * const lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  481. static const struct soc_enum lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum =
  482. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text);
  483. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  484. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  485. };
  486. static const char * const hph_idle_detect_text[] = {"OFF", "ON"};
  487. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  488. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  489. rx_int_mix_mux_text);
  490. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  491. rx_int_mix_mux_text);
  492. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  493. rx_int_mix_mux_text);
  494. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  495. rx_prim_mix_text);
  496. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  497. rx_prim_mix_text);
  498. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  499. rx_prim_mix_text);
  500. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  501. rx_prim_mix_text);
  502. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  503. rx_prim_mix_text);
  504. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  505. rx_prim_mix_text);
  506. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  507. rx_prim_mix_text);
  508. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  509. rx_prim_mix_text);
  510. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  511. rx_prim_mix_text);
  512. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  513. rx_sidetone_mix_text);
  514. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  515. rx_sidetone_mix_text);
  516. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  517. rx_sidetone_mix_text);
  518. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  519. iir_inp_mux_text);
  520. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  521. iir_inp_mux_text);
  522. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  523. iir_inp_mux_text);
  524. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  525. iir_inp_mux_text);
  526. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  527. iir_inp_mux_text);
  528. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  529. iir_inp_mux_text);
  530. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  531. iir_inp_mux_text);
  532. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  533. iir_inp_mux_text);
  534. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  535. rx_int0_1_interp_mux_text);
  536. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  537. rx_int1_1_interp_mux_text);
  538. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  539. rx_int2_1_interp_mux_text);
  540. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  541. rx_int0_2_interp_mux_text);
  542. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  543. rx_int1_2_interp_mux_text);
  544. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  545. rx_int2_2_interp_mux_text);
  546. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, LPASS_CDC_RX_RX0_RX_PATH_CFG1, 0,
  547. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  548. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  549. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, LPASS_CDC_RX_RX1_RX_PATH_CFG1, 0,
  550. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  551. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  552. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx0, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  553. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  554. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx1, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  555. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  556. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx2, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  557. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  558. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx3, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  559. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  560. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx4, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  561. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  562. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx5, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  563. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  564. static const char * const rx_echo_mux_text[] = {
  565. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  566. };
  567. static const struct soc_enum rx_mix_tx2_mux_enum =
  568. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5, 0, 4,
  569. rx_echo_mux_text);
  570. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  571. SOC_DAPM_ENUM("RX MIX TX2_MUX Mux", rx_mix_tx2_mux_enum);
  572. static const struct soc_enum rx_mix_tx1_mux_enum =
  573. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 4,
  574. rx_echo_mux_text);
  575. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  576. SOC_DAPM_ENUM("RX MIX TX1_MUX Mux", rx_mix_tx1_mux_enum);
  577. static const struct soc_enum rx_mix_tx0_mux_enum =
  578. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 4, 4,
  579. rx_echo_mux_text);
  580. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  581. SOC_DAPM_ENUM("RX MIX TX0_MUX Mux", rx_mix_tx0_mux_enum);
  582. static struct snd_soc_dai_ops lpass_cdc_rx_macro_dai_ops = {
  583. .hw_params = lpass_cdc_rx_macro_hw_params,
  584. .get_channel_map = lpass_cdc_rx_macro_get_channel_map,
  585. .mute_stream = lpass_cdc_rx_macro_mute_stream,
  586. };
  587. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[] = {
  588. {
  589. .name = "rx_macro_rx1",
  590. .id = RX_MACRO_AIF1_PB,
  591. .playback = {
  592. .stream_name = "RX_MACRO_AIF1 Playback",
  593. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  594. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  595. .rate_max = 384000,
  596. .rate_min = 8000,
  597. .channels_min = 1,
  598. .channels_max = 2,
  599. },
  600. .ops = &lpass_cdc_rx_macro_dai_ops,
  601. },
  602. {
  603. .name = "rx_macro_rx2",
  604. .id = RX_MACRO_AIF2_PB,
  605. .playback = {
  606. .stream_name = "RX_MACRO_AIF2 Playback",
  607. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  608. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  609. .rate_max = 384000,
  610. .rate_min = 8000,
  611. .channels_min = 1,
  612. .channels_max = 2,
  613. },
  614. .ops = &lpass_cdc_rx_macro_dai_ops,
  615. },
  616. {
  617. .name = "rx_macro_rx3",
  618. .id = RX_MACRO_AIF3_PB,
  619. .playback = {
  620. .stream_name = "RX_MACRO_AIF3 Playback",
  621. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  622. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  623. .rate_max = 384000,
  624. .rate_min = 8000,
  625. .channels_min = 1,
  626. .channels_max = 2,
  627. },
  628. .ops = &lpass_cdc_rx_macro_dai_ops,
  629. },
  630. {
  631. .name = "rx_macro_rx4",
  632. .id = RX_MACRO_AIF4_PB,
  633. .playback = {
  634. .stream_name = "RX_MACRO_AIF4 Playback",
  635. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  636. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  637. .rate_max = 384000,
  638. .rate_min = 8000,
  639. .channels_min = 1,
  640. .channels_max = 2,
  641. },
  642. .ops = &lpass_cdc_rx_macro_dai_ops,
  643. },
  644. {
  645. .name = "lpass_cdc_rx_macro_echo",
  646. .id = RX_MACRO_AIF_ECHO,
  647. .capture = {
  648. .stream_name = "RX_AIF_ECHO Capture",
  649. .rates = LPASS_CDC_RX_MACRO_ECHO_RATES,
  650. .formats = LPASS_CDC_RX_MACRO_ECHO_FORMATS,
  651. .rate_max = 48000,
  652. .rate_min = 8000,
  653. .channels_min = 1,
  654. .channels_max = 3,
  655. },
  656. .ops = &lpass_cdc_rx_macro_dai_ops,
  657. },
  658. {
  659. .name = "rx_macro_rx5",
  660. .id = RX_MACRO_AIF5_PB,
  661. .playback = {
  662. .stream_name = "RX_MACRO_AIF5 Playback",
  663. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  664. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  665. .rate_max = 384000,
  666. .rate_min = 8000,
  667. .channels_min = 1,
  668. .channels_max = 4,
  669. },
  670. .ops = &lpass_cdc_rx_macro_dai_ops,
  671. },
  672. {
  673. .name = "rx_macro_rx6",
  674. .id = RX_MACRO_AIF6_PB,
  675. .playback = {
  676. .stream_name = "RX_MACRO_AIF6 Playback",
  677. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  678. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  679. .rate_max = 384000,
  680. .rate_min = 8000,
  681. .channels_min = 1,
  682. .channels_max = 4,
  683. },
  684. .ops = &lpass_cdc_rx_macro_dai_ops,
  685. },
  686. };
  687. static int get_impedance_index(int imped)
  688. {
  689. int i = 0;
  690. if (imped < imped_index[i].imped_val) {
  691. pr_debug("%s, detected impedance is less than %d Ohm\n",
  692. __func__, imped_index[i].imped_val);
  693. i = 0;
  694. goto ret;
  695. }
  696. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  697. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  698. __func__,
  699. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  700. i = ARRAY_SIZE(imped_index) - 1;
  701. goto ret;
  702. }
  703. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  704. if (imped >= imped_index[i].imped_val &&
  705. imped < imped_index[i + 1].imped_val)
  706. break;
  707. }
  708. ret:
  709. pr_debug("%s: selected impedance index = %d\n",
  710. __func__, imped_index[i].index);
  711. return imped_index[i].index;
  712. }
  713. /*
  714. * lpass_cdc_rx_macro_wcd_clsh_imped_config -
  715. * This function updates HPHL and HPHR gain settings
  716. * according to the impedance value.
  717. *
  718. * @component: codec pointer handle
  719. * @imped: impedance value of HPHL/R
  720. * @reset: bool variable to reset registers when teardown
  721. */
  722. static void lpass_cdc_rx_macro_wcd_clsh_imped_config(struct snd_soc_component *component,
  723. int imped, bool reset)
  724. {
  725. int i;
  726. int index = 0;
  727. int table_size;
  728. static const struct lpass_cdc_rx_macro_reg_mask_val
  729. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  730. table_size = ARRAY_SIZE(imped_table);
  731. imped_table_ptr = imped_table;
  732. /* reset = 1, which means request is to reset the register values */
  733. if (reset) {
  734. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  735. snd_soc_component_update_bits(component,
  736. imped_table_ptr[index][i].reg,
  737. imped_table_ptr[index][i].mask, 0);
  738. return;
  739. }
  740. index = get_impedance_index(imped);
  741. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  742. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  743. return;
  744. }
  745. if (index >= table_size) {
  746. pr_debug("%s, impedance index not in range = %d\n", __func__,
  747. index);
  748. return;
  749. }
  750. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  751. snd_soc_component_update_bits(component,
  752. imped_table_ptr[index][i].reg,
  753. imped_table_ptr[index][i].mask,
  754. imped_table_ptr[index][i].val);
  755. }
  756. static bool lpass_cdc_rx_macro_get_data(struct snd_soc_component *component,
  757. struct device **rx_dev,
  758. struct lpass_cdc_rx_macro_priv **rx_priv,
  759. const char *func_name)
  760. {
  761. *rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  762. if (!(*rx_dev)) {
  763. dev_err(component->dev,
  764. "%s: null device for macro!\n", func_name);
  765. return false;
  766. }
  767. *rx_priv = dev_get_drvdata((*rx_dev));
  768. if (!(*rx_priv)) {
  769. dev_err(component->dev,
  770. "%s: priv is null for macro!\n", func_name);
  771. return false;
  772. }
  773. if (!(*rx_priv)->component) {
  774. dev_err(component->dev,
  775. "%s: rx_priv component is not initialized!\n", func_name);
  776. return false;
  777. }
  778. return true;
  779. }
  780. static int lpass_cdc_rx_macro_set_port_map(struct snd_soc_component *component,
  781. u32 usecase, u32 size, void *data)
  782. {
  783. struct device *rx_dev = NULL;
  784. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  785. struct swrm_port_config port_cfg;
  786. int ret = 0;
  787. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  788. return -EINVAL;
  789. memset(&port_cfg, 0, sizeof(port_cfg));
  790. port_cfg.uc = usecase;
  791. port_cfg.size = size;
  792. port_cfg.params = data;
  793. if (rx_priv->swr_ctrl_data)
  794. ret = swrm_wcd_notify(
  795. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  796. SWR_SET_PORT_MAP, &port_cfg);
  797. return ret;
  798. }
  799. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  800. struct snd_ctl_elem_value *ucontrol)
  801. {
  802. struct snd_soc_dapm_widget *widget =
  803. snd_soc_dapm_kcontrol_widget(kcontrol);
  804. struct snd_soc_component *component =
  805. snd_soc_dapm_to_component(widget->dapm);
  806. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  807. unsigned int val = 0;
  808. unsigned short look_ahead_dly_reg =
  809. LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  810. val = ucontrol->value.enumerated.item[0];
  811. if (val >= e->items)
  812. return -EINVAL;
  813. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  814. widget->name, val);
  815. if (e->reg == LPASS_CDC_RX_RX0_RX_PATH_CFG1)
  816. look_ahead_dly_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  817. else if (e->reg == LPASS_CDC_RX_RX1_RX_PATH_CFG1)
  818. look_ahead_dly_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  819. /* Set Look Ahead Delay */
  820. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  821. 0x08, (val ? 0x08 : 0x00));
  822. /* Set DEM INP Select */
  823. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  824. }
  825. static int lpass_cdc_rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  826. u8 rate_reg_val,
  827. u32 sample_rate)
  828. {
  829. u8 int_1_mix1_inp = 0;
  830. u32 j = 0, port = 0;
  831. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  832. u16 int_fs_reg = 0;
  833. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  834. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  835. struct snd_soc_component *component = dai->component;
  836. struct device *rx_dev = NULL;
  837. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  838. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  839. return -EINVAL;
  840. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  841. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  842. int_1_mix1_inp = port;
  843. if ((int_1_mix1_inp < LPASS_CDC_RX_MACRO_RX0) ||
  844. (int_1_mix1_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  845. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  846. __func__, dai->id);
  847. return -EINVAL;
  848. }
  849. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0;
  850. /*
  851. * Loop through all interpolator MUX inputs and find out
  852. * to which interpolator input, the rx port
  853. * is connected
  854. */
  855. for (j = 0; j < INTERP_MAX; j++) {
  856. int_mux_cfg1 = int_mux_cfg0 + 4;
  857. int_mux_cfg0_val = snd_soc_component_read(
  858. component, int_mux_cfg0);
  859. int_mux_cfg1_val = snd_soc_component_read(
  860. component, int_mux_cfg1);
  861. inp0_sel = int_mux_cfg0_val & 0x0F;
  862. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  863. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  864. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  865. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  866. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  867. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  868. 0x80 * j;
  869. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  870. __func__, dai->id, j);
  871. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  872. __func__, j, sample_rate);
  873. /* sample_rate is in Hz */
  874. snd_soc_component_update_bits(component,
  875. int_fs_reg,
  876. 0x0F, rate_reg_val);
  877. }
  878. int_mux_cfg0 += 8;
  879. }
  880. }
  881. return 0;
  882. }
  883. static int lpass_cdc_rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  884. u8 rate_reg_val,
  885. u32 sample_rate)
  886. {
  887. u8 int_2_inp = 0;
  888. u32 j = 0, port = 0;
  889. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  890. u8 int_mux_cfg1_val = 0;
  891. struct snd_soc_component *component = dai->component;
  892. struct device *rx_dev = NULL;
  893. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  894. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  895. return -EINVAL;
  896. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  897. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  898. int_2_inp = port;
  899. if ((int_2_inp < LPASS_CDC_RX_MACRO_RX0) ||
  900. (int_2_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  901. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  902. __func__, dai->id);
  903. return -EINVAL;
  904. }
  905. int_mux_cfg1 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1;
  906. for (j = 0; j < INTERP_MAX; j++) {
  907. int_mux_cfg1_val = snd_soc_component_read(
  908. component, int_mux_cfg1) &
  909. 0x0F;
  910. if (int_mux_cfg1_val == int_2_inp +
  911. INTn_2_INP_SEL_RX0) {
  912. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  913. 0x80 * j;
  914. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  915. __func__, dai->id, j);
  916. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  917. __func__, j, sample_rate);
  918. snd_soc_component_update_bits(
  919. component, int_fs_reg,
  920. 0x0F, rate_reg_val);
  921. }
  922. int_mux_cfg1 += 8;
  923. }
  924. }
  925. return 0;
  926. }
  927. static bool lpass_cdc_rx_macro_is_fractional_sample_rate(u32 sample_rate)
  928. {
  929. switch (sample_rate) {
  930. case SAMPLING_RATE_44P1KHZ:
  931. case SAMPLING_RATE_88P2KHZ:
  932. case SAMPLING_RATE_176P4KHZ:
  933. case SAMPLING_RATE_352P8KHZ:
  934. return true;
  935. default:
  936. return false;
  937. }
  938. return false;
  939. }
  940. static int lpass_cdc_rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  941. u32 sample_rate)
  942. {
  943. struct snd_soc_component *component = dai->component;
  944. int rate_val = 0;
  945. int i = 0, ret = 0;
  946. struct device *rx_dev = NULL;
  947. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  948. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  949. return -EINVAL;
  950. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  951. if (sample_rate == sr_val_tbl[i].sample_rate) {
  952. rate_val = sr_val_tbl[i].rate_val;
  953. if (lpass_cdc_rx_macro_is_fractional_sample_rate(sample_rate))
  954. rx_priv->is_native_on = true;
  955. else
  956. rx_priv->is_native_on = false;
  957. break;
  958. }
  959. }
  960. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  961. dev_err(component->dev, "%s: Unsupported sample rate: %d\n",
  962. __func__, sample_rate);
  963. return -EINVAL;
  964. }
  965. ret = lpass_cdc_rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  966. if (ret)
  967. return ret;
  968. ret = lpass_cdc_rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  969. if (ret)
  970. return ret;
  971. return ret;
  972. }
  973. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  974. struct snd_pcm_hw_params *params,
  975. struct snd_soc_dai *dai)
  976. {
  977. struct snd_soc_component *component = dai->component;
  978. int ret = 0;
  979. struct device *rx_dev = NULL;
  980. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  981. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  982. return -EINVAL;
  983. dev_dbg(component->dev,
  984. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  985. dai->name, dai->id, params_rate(params),
  986. params_channels(params));
  987. switch (substream->stream) {
  988. case SNDRV_PCM_STREAM_PLAYBACK:
  989. ret = lpass_cdc_rx_macro_set_interpolator_rate(dai, params_rate(params));
  990. if (ret) {
  991. pr_err("%s: cannot set sample rate: %u\n",
  992. __func__, params_rate(params));
  993. return ret;
  994. }
  995. rx_priv->bit_width[dai->id] = params_width(params);
  996. break;
  997. case SNDRV_PCM_STREAM_CAPTURE:
  998. default:
  999. break;
  1000. }
  1001. return 0;
  1002. }
  1003. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  1004. unsigned int *tx_num, unsigned int *tx_slot,
  1005. unsigned int *rx_num, unsigned int *rx_slot)
  1006. {
  1007. struct snd_soc_component *component = dai->component;
  1008. struct device *rx_dev = NULL;
  1009. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1010. unsigned int temp = 0, ch_mask = 0;
  1011. u16 val = 0, mask = 0, cnt = 0, i = 0;
  1012. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1013. return -EINVAL;
  1014. switch (dai->id) {
  1015. case RX_MACRO_AIF1_PB:
  1016. case RX_MACRO_AIF2_PB:
  1017. case RX_MACRO_AIF3_PB:
  1018. case RX_MACRO_AIF4_PB:
  1019. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  1020. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  1021. ch_mask |= (1 << temp);
  1022. if (++i == LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT)
  1023. break;
  1024. }
  1025. /*
  1026. * CDC_DMA_RX_0 port drives RX0/RX1 -- ch_mask 0x1/0x2/0x3
  1027. * CDC_DMA_RX_1 port drives RX2/RX3 -- ch_mask 0x1/0x2/0x3
  1028. * CDC_DMA_RX_2 port drives RX4 -- ch_mask 0x1
  1029. * CDC_DMA_RX_3 port drives RX5 -- ch_mask 0x1
  1030. * AIFn can pair to any CDC_DMA_RX_n port.
  1031. * In general, below convention is used::
  1032. * CDC_DMA_RX_0(AIF1)/CDC_DMA_RX_1(AIF2)/
  1033. * CDC_DMA_RX_2(AIF3)/CDC_DMA_RX_3(AIF4)
  1034. * Above is reflected in machine driver BE dailink
  1035. */
  1036. if (ch_mask & 0x0C)
  1037. ch_mask = ch_mask >> 2;
  1038. if ((ch_mask & 0x10) || (ch_mask & 0x20))
  1039. ch_mask = 0x1;
  1040. *rx_slot = ch_mask;
  1041. *rx_num = rx_priv->active_ch_cnt[dai->id];
  1042. dev_dbg(rx_priv->dev,
  1043. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d active_mask: 0x%x\n",
  1044. __func__, dai->id, *rx_slot, *rx_num, rx_priv->active_ch_mask[dai->id]);
  1045. break;
  1046. case RX_MACRO_AIF5_PB:
  1047. *rx_slot = 0x1;
  1048. *rx_num = 0x01;
  1049. dev_dbg(rx_priv->dev,
  1050. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1051. __func__, dai->id, *rx_slot, *rx_num);
  1052. break;
  1053. case RX_MACRO_AIF6_PB:
  1054. *rx_slot = 0x1;
  1055. *rx_num = 0x01;
  1056. dev_dbg(rx_priv->dev,
  1057. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1058. __func__, dai->id, *rx_slot, *rx_num);
  1059. break;
  1060. case RX_MACRO_AIF_ECHO:
  1061. val = snd_soc_component_read(component,
  1062. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  1063. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK) {
  1064. mask |= 0x1;
  1065. cnt++;
  1066. }
  1067. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK) {
  1068. mask |= 0x2;
  1069. cnt++;
  1070. }
  1071. val = snd_soc_component_read(component,
  1072. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  1073. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK) {
  1074. mask |= 0x4;
  1075. cnt++;
  1076. }
  1077. *tx_slot = mask;
  1078. *tx_num = cnt;
  1079. break;
  1080. default:
  1081. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  1082. break;
  1083. }
  1084. return 0;
  1085. }
  1086. static int lpass_cdc_rx_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  1087. {
  1088. struct snd_soc_component *component = dai->component;
  1089. struct device *rx_dev = NULL;
  1090. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1091. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  1092. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1093. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1094. if (mute)
  1095. return 0;
  1096. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1097. return -EINVAL;
  1098. switch (dai->id) {
  1099. case RX_MACRO_AIF1_PB:
  1100. case RX_MACRO_AIF2_PB:
  1101. case RX_MACRO_AIF3_PB:
  1102. case RX_MACRO_AIF4_PB:
  1103. for (j = 0; j < INTERP_MAX; j++) {
  1104. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  1105. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1106. mix_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1107. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1108. dsm_reg = LPASS_CDC_RX_RX0_RX_PATH_DSM_CTL +
  1109. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1110. if (j == INTERP_AUX)
  1111. dsm_reg = LPASS_CDC_RX_RX2_RX_PATH_DSM_CTL;
  1112. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  1113. int_mux_cfg1 = int_mux_cfg0 + 4;
  1114. int_mux_cfg0_val = snd_soc_component_read(component,
  1115. int_mux_cfg0);
  1116. int_mux_cfg1_val = snd_soc_component_read(component,
  1117. int_mux_cfg1);
  1118. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  1119. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0xF0))
  1120. snd_soc_component_update_bits(component,
  1121. reg, 0x20, 0x20);
  1122. if (int_mux_cfg1_val & 0x0F) {
  1123. snd_soc_component_update_bits(component,
  1124. reg, 0x20, 0x20);
  1125. snd_soc_component_update_bits(component,
  1126. mix_reg, 0x20, 0x20);
  1127. }
  1128. }
  1129. }
  1130. break;
  1131. default:
  1132. break;
  1133. }
  1134. return 0;
  1135. }
  1136. static int lpass_cdc_rx_macro_mclk_enable(
  1137. struct lpass_cdc_rx_macro_priv *rx_priv,
  1138. bool mclk_enable, bool dapm)
  1139. {
  1140. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1141. int ret = 0;
  1142. if (regmap == NULL) {
  1143. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  1144. return -EINVAL;
  1145. }
  1146. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1147. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1148. mutex_lock(&rx_priv->mclk_lock);
  1149. if (mclk_enable) {
  1150. if (rx_priv->rx_mclk_users == 0) {
  1151. if (rx_priv->is_native_on)
  1152. rx_priv->clk_id = RX_CORE_CLK;
  1153. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1154. rx_priv->default_clk_id,
  1155. rx_priv->clk_id,
  1156. true);
  1157. if (ret < 0) {
  1158. dev_err(rx_priv->dev,
  1159. "%s: rx request clock enable failed\n",
  1160. __func__);
  1161. goto exit;
  1162. }
  1163. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1164. true);
  1165. regcache_mark_dirty(regmap);
  1166. regcache_sync_region(regmap,
  1167. RX_START_OFFSET,
  1168. RX_MAX_OFFSET);
  1169. regmap_update_bits(regmap,
  1170. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1171. 0x01, 0x01);
  1172. regmap_update_bits(regmap,
  1173. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1174. 0x02, 0x02);
  1175. regmap_update_bits(regmap,
  1176. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1177. 0x02, 0x00);
  1178. regmap_update_bits(regmap,
  1179. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1180. 0x01, 0x01);
  1181. }
  1182. rx_priv->rx_mclk_users++;
  1183. } else {
  1184. if (rx_priv->rx_mclk_users <= 0) {
  1185. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  1186. __func__);
  1187. rx_priv->rx_mclk_users = 0;
  1188. goto exit;
  1189. }
  1190. rx_priv->rx_mclk_users--;
  1191. if (rx_priv->rx_mclk_users == 0) {
  1192. regmap_update_bits(regmap,
  1193. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1194. 0x01, 0x00);
  1195. regmap_update_bits(regmap,
  1196. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1197. 0x02, 0x02);
  1198. regmap_update_bits(regmap,
  1199. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1200. 0x02, 0x00);
  1201. regmap_update_bits(regmap,
  1202. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1203. 0x01, 0x00);
  1204. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1205. false);
  1206. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1207. rx_priv->default_clk_id,
  1208. rx_priv->clk_id,
  1209. false);
  1210. rx_priv->clk_id = rx_priv->default_clk_id;
  1211. }
  1212. }
  1213. exit:
  1214. trace_printk("%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1215. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1216. mutex_unlock(&rx_priv->mclk_lock);
  1217. return ret;
  1218. }
  1219. static int lpass_cdc_rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  1220. struct snd_kcontrol *kcontrol, int event)
  1221. {
  1222. struct snd_soc_component *component =
  1223. snd_soc_dapm_to_component(w->dapm);
  1224. int ret = 0;
  1225. struct device *rx_dev = NULL;
  1226. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1227. int mclk_freq = MCLK_FREQ;
  1228. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1229. return -EINVAL;
  1230. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  1231. switch (event) {
  1232. case SND_SOC_DAPM_PRE_PMU:
  1233. if (rx_priv->is_native_on)
  1234. mclk_freq = MCLK_FREQ_NATIVE;
  1235. if (rx_priv->swr_ctrl_data)
  1236. swrm_wcd_notify(
  1237. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1238. SWR_CLK_FREQ, &mclk_freq);
  1239. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  1240. if (ret)
  1241. rx_priv->dapm_mclk_enable = false;
  1242. else
  1243. rx_priv->dapm_mclk_enable = true;
  1244. break;
  1245. case SND_SOC_DAPM_POST_PMD:
  1246. if (rx_priv->dapm_mclk_enable)
  1247. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  1248. break;
  1249. default:
  1250. dev_err(rx_priv->dev,
  1251. "%s: invalid DAPM event %d\n", __func__, event);
  1252. ret = -EINVAL;
  1253. }
  1254. return ret;
  1255. }
  1256. static int lpass_cdc_rx_macro_event_handler(struct snd_soc_component *component,
  1257. u16 event, u32 data)
  1258. {
  1259. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0, val = 0;
  1260. struct device *rx_dev = NULL;
  1261. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1262. int ret = 0;
  1263. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1264. return -EINVAL;
  1265. switch (event) {
  1266. case LPASS_CDC_MACRO_EVT_RX_MUTE:
  1267. rx_idx = data >> 0x10;
  1268. mute = data & 0xffff;
  1269. val = mute ? 0x10 : 0x00;
  1270. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1271. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1272. reg_mix = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1273. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1274. snd_soc_component_update_bits(component, reg,
  1275. 0x10, val);
  1276. snd_soc_component_update_bits(component, reg_mix,
  1277. 0x10, val);
  1278. break;
  1279. case LPASS_CDC_MACRO_EVT_RX_COMPANDER_SOFT_RST:
  1280. rx_idx = data >> 0x10;
  1281. if (rx_idx == INTERP_AUX)
  1282. goto done;
  1283. reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1284. (rx_idx * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1285. snd_soc_component_write(component, reg,
  1286. snd_soc_component_read(component, reg));
  1287. break;
  1288. case LPASS_CDC_MACRO_EVT_IMPED_TRUE:
  1289. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, true);
  1290. break;
  1291. case LPASS_CDC_MACRO_EVT_IMPED_FALSE:
  1292. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, false);
  1293. break;
  1294. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  1295. trace_printk("%s, enter SSR down\n", __func__);
  1296. rx_priv->dev_up = false;
  1297. if (rx_priv->swr_ctrl_data) {
  1298. swrm_wcd_notify(
  1299. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1300. SWR_DEVICE_SSR_DOWN, NULL);
  1301. }
  1302. if ((!pm_runtime_enabled(rx_dev) ||
  1303. !pm_runtime_suspended(rx_dev))) {
  1304. ret = lpass_cdc_runtime_suspend(rx_dev);
  1305. if (!ret) {
  1306. pm_runtime_disable(rx_dev);
  1307. pm_runtime_set_suspended(rx_dev);
  1308. pm_runtime_enable(rx_dev);
  1309. }
  1310. }
  1311. break;
  1312. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  1313. /* enable&disable RX_CORE_CLK to reset GFMUX reg */
  1314. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1315. rx_priv->default_clk_id,
  1316. RX_CORE_CLK, true);
  1317. if (ret < 0)
  1318. dev_err_ratelimited(rx_priv->dev,
  1319. "%s, failed to enable clk, ret:%d\n",
  1320. __func__, ret);
  1321. else
  1322. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1323. rx_priv->default_clk_id,
  1324. RX_CORE_CLK, false);
  1325. break;
  1326. case LPASS_CDC_MACRO_EVT_SSR_UP:
  1327. trace_printk("%s, enter SSR up\n", __func__);
  1328. rx_priv->dev_up = true;
  1329. /* reset swr after ssr/pdr */
  1330. rx_priv->reset_swr = true;
  1331. if (rx_priv->swr_ctrl_data)
  1332. swrm_wcd_notify(
  1333. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1334. SWR_DEVICE_SSR_UP, NULL);
  1335. break;
  1336. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  1337. lpass_cdc_rsc_clk_reset(rx_dev, RX_CORE_CLK);
  1338. break;
  1339. case LPASS_CDC_MACRO_EVT_RX_PA_GAIN_UPDATE:
  1340. rx_priv->rx0_gain_val = snd_soc_component_read(component,
  1341. LPASS_CDC_RX_RX0_RX_VOL_CTL);
  1342. rx_priv->rx1_gain_val = snd_soc_component_read(component,
  1343. LPASS_CDC_RX_RX1_RX_VOL_CTL);
  1344. if (data) {
  1345. /* Reduce gain by half only if its greater than -6DB */
  1346. if ((rx_priv->rx0_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1347. && (rx_priv->rx0_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1348. snd_soc_component_update_bits(component,
  1349. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1350. (rx_priv->rx0_gain_val -
  1351. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1352. if ((rx_priv->rx1_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1353. && (rx_priv->rx1_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1354. snd_soc_component_update_bits(component,
  1355. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1356. (rx_priv->rx1_gain_val -
  1357. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1358. }
  1359. else {
  1360. /* Reset gain value to default */
  1361. if ((rx_priv->rx0_gain_val >=
  1362. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1363. (rx_priv->rx0_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1364. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1365. snd_soc_component_update_bits(component,
  1366. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1367. (rx_priv->rx0_gain_val +
  1368. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1369. if ((rx_priv->rx1_gain_val >=
  1370. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1371. (rx_priv->rx1_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1372. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1373. snd_soc_component_update_bits(component,
  1374. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1375. (rx_priv->rx1_gain_val +
  1376. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1377. }
  1378. break;
  1379. case LPASS_CDC_MACRO_EVT_HPHL_HD2_ENABLE:
  1380. /* Enable hd2 config for hphl*/
  1381. snd_soc_component_update_bits(component,
  1382. LPASS_CDC_RX_RX0_RX_PATH_CFG0, 0x04, data);
  1383. break;
  1384. case LPASS_CDC_MACRO_EVT_HPHR_HD2_ENABLE:
  1385. /* Enable hd2 config for hphr*/
  1386. snd_soc_component_update_bits(component,
  1387. LPASS_CDC_RX_RX1_RX_PATH_CFG0, 0x04, data);
  1388. break;
  1389. }
  1390. done:
  1391. return ret;
  1392. }
  1393. static int lpass_cdc_rx_macro_find_playback_dai_id_for_port(int port_id,
  1394. struct lpass_cdc_rx_macro_priv *rx_priv)
  1395. {
  1396. int i = 0;
  1397. for (i = RX_MACRO_AIF1_PB; i < LPASS_CDC_RX_MACRO_MAX_DAIS; i++) {
  1398. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1399. return i;
  1400. }
  1401. return -EINVAL;
  1402. }
  1403. static int lpass_cdc_rx_macro_set_idle_detect_thr(struct snd_soc_component *component,
  1404. struct lpass_cdc_rx_macro_priv *rx_priv,
  1405. int interp, int path_type)
  1406. {
  1407. int port_id[4] = { 0, 0, 0, 0 };
  1408. int *port_ptr = NULL;
  1409. int num_ports = 0;
  1410. int bit_width = 0, i = 0;
  1411. int mux_reg = 0, mux_reg_val = 0;
  1412. int dai_id = 0, idle_thr = 0;
  1413. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1414. return 0;
  1415. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1416. return 0;
  1417. port_ptr = &port_id[0];
  1418. num_ports = 0;
  1419. /*
  1420. * Read interpolator MUX input registers and find
  1421. * which cdc_dma port is connected and store the port
  1422. * numbers in port_id array.
  1423. */
  1424. if (path_type == INTERP_MIX_PATH) {
  1425. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1426. 2 * interp;
  1427. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1428. 0x0f;
  1429. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1430. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1431. *port_ptr++ = mux_reg_val - 1;
  1432. num_ports++;
  1433. }
  1434. }
  1435. if (path_type == INTERP_MAIN_PATH) {
  1436. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1437. 2 * (interp - 1);
  1438. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1439. 0x0f;
  1440. i = LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1441. while (i) {
  1442. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1443. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1444. *port_ptr++ = mux_reg_val -
  1445. INTn_1_INP_SEL_RX0;
  1446. num_ports++;
  1447. }
  1448. mux_reg_val =
  1449. (snd_soc_component_read(component, mux_reg) &
  1450. 0xf0) >> 4;
  1451. mux_reg += 1;
  1452. i--;
  1453. }
  1454. }
  1455. dev_dbg(component->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1456. __func__, num_ports, port_id[0], port_id[1],
  1457. port_id[2], port_id[3]);
  1458. i = 0;
  1459. while (num_ports) {
  1460. dai_id = lpass_cdc_rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1461. rx_priv);
  1462. if ((dai_id >= 0) && (dai_id < LPASS_CDC_RX_MACRO_MAX_DAIS)) {
  1463. dev_dbg(component->dev, "%s: dai_id: %d bit_width: %d\n",
  1464. __func__, dai_id,
  1465. rx_priv->bit_width[dai_id]);
  1466. if (rx_priv->bit_width[dai_id] > bit_width)
  1467. bit_width = rx_priv->bit_width[dai_id];
  1468. }
  1469. num_ports--;
  1470. }
  1471. switch (bit_width) {
  1472. case 16:
  1473. idle_thr = 0xff; /* F16 */
  1474. break;
  1475. case 24:
  1476. case 32:
  1477. idle_thr = 0x03; /* F22 */
  1478. break;
  1479. default:
  1480. idle_thr = 0x00;
  1481. break;
  1482. }
  1483. dev_dbg(component->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1484. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1485. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1486. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1487. snd_soc_component_write(component,
  1488. LPASS_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1489. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1490. }
  1491. return 0;
  1492. }
  1493. static int lpass_cdc_rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1494. struct snd_kcontrol *kcontrol, int event)
  1495. {
  1496. struct snd_soc_component *component =
  1497. snd_soc_dapm_to_component(w->dapm);
  1498. u16 gain_reg = 0, mix_reg = 0;
  1499. struct device *rx_dev = NULL;
  1500. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1501. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1502. return -EINVAL;
  1503. if (w->shift >= INTERP_MAX) {
  1504. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1505. __func__, w->shift, w->name);
  1506. return -EINVAL;
  1507. }
  1508. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1509. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1510. mix_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1511. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1512. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1513. switch (event) {
  1514. case SND_SOC_DAPM_PRE_PMU:
  1515. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1516. INTERP_MIX_PATH);
  1517. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1518. break;
  1519. case SND_SOC_DAPM_POST_PMU:
  1520. snd_soc_component_write(component, gain_reg,
  1521. snd_soc_component_read(component, gain_reg));
  1522. break;
  1523. case SND_SOC_DAPM_POST_PMD:
  1524. /* Clk Disable */
  1525. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x00);
  1526. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1527. /* Reset enable and disable */
  1528. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1529. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1530. break;
  1531. }
  1532. return 0;
  1533. }
  1534. static bool lpass_cdc_rx_macro_adie_lb(struct snd_soc_component *component,
  1535. int interp_idx)
  1536. {
  1537. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1538. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1539. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1540. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1541. int_mux_cfg1 = int_mux_cfg0 + 4;
  1542. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1543. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1544. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1545. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1546. int_n_inp0 == INTn_1_INP_SEL_DEC1 ||
  1547. int_n_inp0 == INTn_1_INP_SEL_IIR0 ||
  1548. int_n_inp0 == INTn_1_INP_SEL_IIR1)
  1549. return true;
  1550. int_n_inp1 = int_mux_cfg0_val >> 4;
  1551. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1552. int_n_inp1 == INTn_1_INP_SEL_DEC1 ||
  1553. int_n_inp1 == INTn_1_INP_SEL_IIR0 ||
  1554. int_n_inp1 == INTn_1_INP_SEL_IIR1)
  1555. return true;
  1556. int_n_inp2 = int_mux_cfg1_val >> 4;
  1557. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1558. int_n_inp2 == INTn_1_INP_SEL_DEC1 ||
  1559. int_n_inp2 == INTn_1_INP_SEL_IIR0 ||
  1560. int_n_inp2 == INTn_1_INP_SEL_IIR1)
  1561. return true;
  1562. return false;
  1563. }
  1564. static int lpass_cdc_rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1565. struct snd_kcontrol *kcontrol,
  1566. int event)
  1567. {
  1568. struct snd_soc_component *component =
  1569. snd_soc_dapm_to_component(w->dapm);
  1570. u16 gain_reg = 0;
  1571. u16 reg = 0;
  1572. struct device *rx_dev = NULL;
  1573. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1574. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1575. return -EINVAL;
  1576. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1577. if (w->shift >= INTERP_MAX) {
  1578. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1579. __func__, w->shift, w->name);
  1580. return -EINVAL;
  1581. }
  1582. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1583. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1584. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1585. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1586. switch (event) {
  1587. case SND_SOC_DAPM_PRE_PMU:
  1588. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1589. INTERP_MAIN_PATH);
  1590. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1591. if (lpass_cdc_rx_macro_adie_lb(component, w->shift))
  1592. snd_soc_component_update_bits(component,
  1593. reg, 0x20, 0x20);
  1594. break;
  1595. case SND_SOC_DAPM_POST_PMU:
  1596. snd_soc_component_write(component, gain_reg,
  1597. snd_soc_component_read(component, gain_reg));
  1598. break;
  1599. case SND_SOC_DAPM_POST_PMD:
  1600. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1601. break;
  1602. }
  1603. return 0;
  1604. }
  1605. static void lpass_cdc_rx_macro_droop_setting(struct snd_soc_component *component,
  1606. int interp_n, int event)
  1607. {
  1608. u8 pcm_rate = 0, val = 0;
  1609. u16 rx0_path_ctl_reg = 0, rx_path_cfg3_reg = 0;
  1610. rx_path_cfg3_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG3 +
  1611. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1612. rx0_path_ctl_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  1613. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1614. pcm_rate = (snd_soc_component_read(component, rx0_path_ctl_reg)
  1615. & 0x0F);
  1616. if (pcm_rate < 0x06)
  1617. val = 0x03;
  1618. else if (pcm_rate < 0x08)
  1619. val = 0x01;
  1620. else if (pcm_rate < 0x0B)
  1621. val = 0x02;
  1622. else
  1623. val = 0x00;
  1624. if (SND_SOC_DAPM_EVENT_ON(event))
  1625. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1626. 0x03, val);
  1627. if (SND_SOC_DAPM_EVENT_OFF(event))
  1628. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1629. 0x03, 0x03);
  1630. }
  1631. static int lpass_cdc_rx_macro_config_compander(struct snd_soc_component *component,
  1632. struct lpass_cdc_rx_macro_priv *rx_priv,
  1633. int interp_n, int event)
  1634. {
  1635. int comp = 0;
  1636. u16 comp_ctl0_reg = 0, comp_ctl8_reg = 0, rx_path_cfg0_reg = 0;
  1637. u16 comp_coeff_lsb_reg = 0, comp_coeff_msb_reg = 0;
  1638. u16 mode = rx_priv->hph_pwr_mode;
  1639. comp = interp_n;
  1640. if (!rx_priv->comp_enabled[comp])
  1641. return 0;
  1642. if (rx_priv->is_ear_mode_on && interp_n == INTERP_HPHL)
  1643. mode = RX_MODE_EAR;
  1644. if (interp_n == INTERP_HPHL) {
  1645. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_LSB;
  1646. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_MSB;
  1647. } else if (interp_n == INTERP_HPHR) {
  1648. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_LSB;
  1649. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_MSB;
  1650. } else {
  1651. /* compander coefficients are loaded only for hph path */
  1652. return 0;
  1653. }
  1654. comp_ctl0_reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1655. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1656. comp_ctl8_reg = LPASS_CDC_RX_COMPANDER0_CTL8 +
  1657. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1658. rx_path_cfg0_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0 +
  1659. (comp * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1660. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1661. lpass_cdc_load_compander_coeff(component,
  1662. comp_coeff_lsb_reg, comp_coeff_msb_reg,
  1663. comp_coeff_table[rx_priv->hph_pwr_mode],
  1664. COMP_MAX_COEFF);
  1665. lpass_cdc_update_compander_setting(component,
  1666. comp_ctl8_reg,
  1667. comp_setting_table[mode]);
  1668. /* Enable Compander Clock */
  1669. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1670. 0x01, 0x01);
  1671. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1672. 0x02, 0x02);
  1673. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1674. 0x02, 0x00);
  1675. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1676. 0x02, 0x02);
  1677. }
  1678. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1679. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1680. 0x04, 0x04);
  1681. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1682. 0x02, 0x00);
  1683. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1684. 0x01, 0x00);
  1685. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1686. 0x04, 0x00);
  1687. }
  1688. return 0;
  1689. }
  1690. static void lpass_cdc_rx_macro_enable_softclip_clk(struct snd_soc_component *component,
  1691. struct lpass_cdc_rx_macro_priv *rx_priv,
  1692. bool enable)
  1693. {
  1694. if (enable) {
  1695. if (rx_priv->softclip_clk_users == 0)
  1696. snd_soc_component_update_bits(component,
  1697. LPASS_CDC_RX_SOFTCLIP_CRC,
  1698. 0x01, 0x01);
  1699. rx_priv->softclip_clk_users++;
  1700. } else {
  1701. rx_priv->softclip_clk_users--;
  1702. if (rx_priv->softclip_clk_users == 0)
  1703. snd_soc_component_update_bits(component,
  1704. LPASS_CDC_RX_SOFTCLIP_CRC,
  1705. 0x01, 0x00);
  1706. }
  1707. }
  1708. static int lpass_cdc_rx_macro_config_softclip(struct snd_soc_component *component,
  1709. struct lpass_cdc_rx_macro_priv *rx_priv,
  1710. int event)
  1711. {
  1712. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1713. __func__, event, rx_priv->is_softclip_on);
  1714. if (!rx_priv->is_softclip_on)
  1715. return 0;
  1716. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1717. /* Enable Softclip clock */
  1718. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  1719. /* Enable Softclip control */
  1720. snd_soc_component_update_bits(component,
  1721. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1722. }
  1723. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1724. snd_soc_component_update_bits(component,
  1725. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1726. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  1727. }
  1728. return 0;
  1729. }
  1730. static int lpass_cdc_rx_macro_config_aux_hpf(struct snd_soc_component *component,
  1731. struct lpass_cdc_rx_macro_priv *rx_priv,
  1732. int event)
  1733. {
  1734. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1735. __func__, event, rx_priv->is_aux_hpf_on);
  1736. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1737. /* Update Aux HPF control */
  1738. if (!rx_priv->is_aux_hpf_on)
  1739. snd_soc_component_update_bits(component,
  1740. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x00);
  1741. }
  1742. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1743. /* Reset to default (HPF=ON) */
  1744. snd_soc_component_update_bits(component,
  1745. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x04);
  1746. }
  1747. return 0;
  1748. }
  1749. static inline void
  1750. lpass_cdc_rx_macro_enable_clsh_block(struct lpass_cdc_rx_macro_priv *rx_priv, bool enable)
  1751. {
  1752. if ((enable && ++rx_priv->clsh_users == 1) ||
  1753. (!enable && --rx_priv->clsh_users == 0))
  1754. snd_soc_component_update_bits(rx_priv->component,
  1755. LPASS_CDC_RX_CLSH_CRC, 0x01,
  1756. (u8) enable);
  1757. if (rx_priv->clsh_users < 0)
  1758. rx_priv->clsh_users = 0;
  1759. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1760. rx_priv->clsh_users, enable);
  1761. }
  1762. static int lpass_cdc_rx_macro_config_classh(struct snd_soc_component *component,
  1763. struct lpass_cdc_rx_macro_priv *rx_priv,
  1764. int interp_n, int event)
  1765. {
  1766. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1767. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, false);
  1768. return 0;
  1769. }
  1770. if (!SND_SOC_DAPM_EVENT_ON(event))
  1771. return 0;
  1772. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, true);
  1773. if (interp_n == INTERP_HPHL ||
  1774. interp_n == INTERP_HPHR) {
  1775. /*
  1776. * These K1 values depend on the Headphone Impedance
  1777. * For now it is assumed to be 16 ohm
  1778. */
  1779. snd_soc_component_update_bits(component,
  1780. LPASS_CDC_RX_CLSH_K1_LSB,
  1781. 0xFF, 0xC0);
  1782. snd_soc_component_update_bits(component,
  1783. LPASS_CDC_RX_CLSH_K1_MSB,
  1784. 0x0F, 0x00);
  1785. }
  1786. switch (interp_n) {
  1787. case INTERP_HPHL:
  1788. if (rx_priv->is_ear_mode_on)
  1789. snd_soc_component_update_bits(component,
  1790. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1791. 0x3F, 0x39);
  1792. else
  1793. snd_soc_component_update_bits(component,
  1794. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1795. 0x3F, 0x1C);
  1796. snd_soc_component_update_bits(component,
  1797. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1798. 0x07, 0x00);
  1799. snd_soc_component_update_bits(component,
  1800. LPASS_CDC_RX_RX0_RX_PATH_CFG0,
  1801. 0x40, 0x40);
  1802. break;
  1803. case INTERP_HPHR:
  1804. if (rx_priv->is_ear_mode_on)
  1805. snd_soc_component_update_bits(component,
  1806. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1807. 0x3F, 0x39);
  1808. else
  1809. snd_soc_component_update_bits(component,
  1810. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1811. 0x3F, 0x1C);
  1812. snd_soc_component_update_bits(component,
  1813. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1814. 0x07, 0x00);
  1815. snd_soc_component_update_bits(component,
  1816. LPASS_CDC_RX_RX1_RX_PATH_CFG0,
  1817. 0x40, 0x40);
  1818. break;
  1819. case INTERP_AUX:
  1820. snd_soc_component_update_bits(component,
  1821. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1822. 0x08, 0x08);
  1823. snd_soc_component_update_bits(component,
  1824. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1825. 0x10, 0x10);
  1826. break;
  1827. }
  1828. return 0;
  1829. }
  1830. static void lpass_cdc_rx_macro_hd2_control(struct snd_soc_component *component,
  1831. u16 interp_idx, int event)
  1832. {
  1833. u16 hd2_scale_reg = 0;
  1834. u16 hd2_enable_reg = 0;
  1835. switch (interp_idx) {
  1836. case INTERP_HPHL:
  1837. hd2_scale_reg = LPASS_CDC_RX_RX0_RX_PATH_SEC3;
  1838. hd2_enable_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  1839. break;
  1840. case INTERP_HPHR:
  1841. hd2_scale_reg = LPASS_CDC_RX_RX1_RX_PATH_SEC3;
  1842. hd2_enable_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  1843. break;
  1844. }
  1845. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1846. snd_soc_component_update_bits(component, hd2_scale_reg,
  1847. 0x3C, 0x14);
  1848. snd_soc_component_update_bits(component, hd2_enable_reg,
  1849. 0x04, 0x04);
  1850. }
  1851. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1852. snd_soc_component_update_bits(component, hd2_enable_reg,
  1853. 0x04, 0x00);
  1854. snd_soc_component_update_bits(component, hd2_scale_reg,
  1855. 0x3C, 0x00);
  1856. }
  1857. }
  1858. static int lpass_cdc_rx_macro_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  1859. struct snd_ctl_elem_value *ucontrol)
  1860. {
  1861. struct snd_soc_component *component =
  1862. snd_soc_kcontrol_component(kcontrol);
  1863. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1864. struct device *rx_dev = NULL;
  1865. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1866. return -EINVAL;
  1867. ucontrol->value.integer.value[0] =
  1868. rx_priv->idle_det_cfg.hph_idle_detect_en;
  1869. return 0;
  1870. }
  1871. static int lpass_cdc_rx_macro_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  1872. struct snd_ctl_elem_value *ucontrol)
  1873. {
  1874. struct snd_soc_component *component =
  1875. snd_soc_kcontrol_component(kcontrol);
  1876. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1877. struct device *rx_dev = NULL;
  1878. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1879. return -EINVAL;
  1880. rx_priv->idle_det_cfg.hph_idle_detect_en =
  1881. ucontrol->value.integer.value[0];
  1882. return 0;
  1883. }
  1884. static int lpass_cdc_rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1885. struct snd_ctl_elem_value *ucontrol)
  1886. {
  1887. struct snd_soc_component *component =
  1888. snd_soc_kcontrol_component(kcontrol);
  1889. int comp = ((struct soc_multi_mixer_control *)
  1890. kcontrol->private_value)->shift;
  1891. struct device *rx_dev = NULL;
  1892. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1893. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1894. return -EINVAL;
  1895. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1896. return 0;
  1897. }
  1898. static int lpass_cdc_rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1899. struct snd_ctl_elem_value *ucontrol)
  1900. {
  1901. struct snd_soc_component *component =
  1902. snd_soc_kcontrol_component(kcontrol);
  1903. int comp = ((struct soc_multi_mixer_control *)
  1904. kcontrol->private_value)->shift;
  1905. int value = ucontrol->value.integer.value[0];
  1906. struct device *rx_dev = NULL;
  1907. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1908. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1909. return -EINVAL;
  1910. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1911. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1912. rx_priv->comp_enabled[comp] = value;
  1913. return 0;
  1914. }
  1915. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1916. struct snd_ctl_elem_value *ucontrol)
  1917. {
  1918. struct snd_soc_dapm_widget *widget =
  1919. snd_soc_dapm_kcontrol_widget(kcontrol);
  1920. struct snd_soc_component *component =
  1921. snd_soc_dapm_to_component(widget->dapm);
  1922. struct device *rx_dev = NULL;
  1923. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1924. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1925. return -EINVAL;
  1926. ucontrol->value.integer.value[0] =
  1927. rx_priv->rx_port_value[widget->shift];
  1928. return 0;
  1929. }
  1930. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1931. struct snd_ctl_elem_value *ucontrol)
  1932. {
  1933. struct snd_soc_dapm_widget *widget =
  1934. snd_soc_dapm_kcontrol_widget(kcontrol);
  1935. struct snd_soc_component *component =
  1936. snd_soc_dapm_to_component(widget->dapm);
  1937. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1938. struct snd_soc_dapm_update *update = NULL;
  1939. u32 rx_port_value = ucontrol->value.integer.value[0];
  1940. u32 aif_rst = 0;
  1941. struct device *rx_dev = NULL;
  1942. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1943. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1944. return -EINVAL;
  1945. aif_rst = rx_priv->rx_port_value[widget->shift];
  1946. if (!rx_port_value) {
  1947. if (aif_rst == 0) {
  1948. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1949. return 0;
  1950. }
  1951. if (aif_rst > RX_MACRO_AIF4_PB) {
  1952. dev_err(rx_dev, "%s: Invalid AIF reset\n", __func__);
  1953. return 0;
  1954. }
  1955. }
  1956. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1957. dev_dbg(rx_dev, "%s: mux input: %d, mux output: %d, aif_rst: %d\n",
  1958. __func__, rx_port_value, widget->shift, aif_rst);
  1959. switch (rx_port_value) {
  1960. case 0:
  1961. if (rx_priv->active_ch_cnt[aif_rst]) {
  1962. clear_bit(widget->shift,
  1963. &rx_priv->active_ch_mask[aif_rst]);
  1964. rx_priv->active_ch_cnt[aif_rst]--;
  1965. }
  1966. break;
  1967. case 1:
  1968. case 2:
  1969. case 3:
  1970. case 4:
  1971. set_bit(widget->shift,
  1972. &rx_priv->active_ch_mask[rx_port_value]);
  1973. rx_priv->active_ch_cnt[rx_port_value]++;
  1974. break;
  1975. default:
  1976. dev_err(component->dev,
  1977. "%s:Invalid AIF_ID for LPASS_CDC_RX_MACRO MUX %d\n",
  1978. __func__, rx_port_value);
  1979. goto err;
  1980. }
  1981. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1982. rx_port_value, e, update);
  1983. return 0;
  1984. err:
  1985. return -EINVAL;
  1986. }
  1987. static int lpass_cdc_rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  1988. struct snd_ctl_elem_value *ucontrol)
  1989. {
  1990. struct snd_soc_component *component =
  1991. snd_soc_kcontrol_component(kcontrol);
  1992. struct device *rx_dev = NULL;
  1993. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1994. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1995. return -EINVAL;
  1996. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  1997. return 0;
  1998. }
  1999. static int lpass_cdc_rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  2000. struct snd_ctl_elem_value *ucontrol)
  2001. {
  2002. struct snd_soc_component *component =
  2003. snd_soc_kcontrol_component(kcontrol);
  2004. struct device *rx_dev = NULL;
  2005. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2006. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2007. return -EINVAL;
  2008. rx_priv->is_ear_mode_on =
  2009. (!ucontrol->value.integer.value[0] ? false : true);
  2010. return 0;
  2011. }
  2012. static int lpass_cdc_rx_macro_get_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2013. struct snd_ctl_elem_value *ucontrol)
  2014. {
  2015. struct snd_soc_component *component =
  2016. snd_soc_kcontrol_component(kcontrol);
  2017. struct device *rx_dev = NULL;
  2018. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2019. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2020. return -EINVAL;
  2021. ucontrol->value.integer.value[0] = rx_priv->hph_hd2_mode;
  2022. return 0;
  2023. }
  2024. static int lpass_cdc_rx_macro_put_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2025. struct snd_ctl_elem_value *ucontrol)
  2026. {
  2027. struct snd_soc_component *component =
  2028. snd_soc_kcontrol_component(kcontrol);
  2029. struct device *rx_dev = NULL;
  2030. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2031. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2032. return -EINVAL;
  2033. rx_priv->hph_hd2_mode = ucontrol->value.integer.value[0];
  2034. return 0;
  2035. }
  2036. static int lpass_cdc_rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2037. struct snd_ctl_elem_value *ucontrol)
  2038. {
  2039. struct snd_soc_component *component =
  2040. snd_soc_kcontrol_component(kcontrol);
  2041. struct device *rx_dev = NULL;
  2042. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2043. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2044. return -EINVAL;
  2045. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  2046. return 0;
  2047. }
  2048. static int lpass_cdc_rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2049. struct snd_ctl_elem_value *ucontrol)
  2050. {
  2051. struct snd_soc_component *component =
  2052. snd_soc_kcontrol_component(kcontrol);
  2053. struct device *rx_dev = NULL;
  2054. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2055. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2056. return -EINVAL;
  2057. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  2058. return 0;
  2059. }
  2060. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2061. struct snd_ctl_elem_value *ucontrol)
  2062. {
  2063. struct snd_soc_component *component =
  2064. snd_soc_kcontrol_component(kcontrol);
  2065. ucontrol->value.integer.value[0] =
  2066. ((snd_soc_component_read(
  2067. component, LPASS_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  2068. 1 : 0);
  2069. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2070. ucontrol->value.integer.value[0]);
  2071. return 0;
  2072. }
  2073. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2074. struct snd_ctl_elem_value *ucontrol)
  2075. {
  2076. struct snd_soc_component *component =
  2077. snd_soc_kcontrol_component(kcontrol);
  2078. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2079. ucontrol->value.integer.value[0]);
  2080. /* Set Vbat register configuration for GSM mode bit based on value */
  2081. if (ucontrol->value.integer.value[0])
  2082. snd_soc_component_update_bits(component,
  2083. LPASS_CDC_RX_BCL_VBAT_CFG,
  2084. 0x04, 0x04);
  2085. else
  2086. snd_soc_component_update_bits(component,
  2087. LPASS_CDC_RX_BCL_VBAT_CFG,
  2088. 0x04, 0x00);
  2089. return 0;
  2090. }
  2091. static int lpass_cdc_rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2092. struct snd_ctl_elem_value *ucontrol)
  2093. {
  2094. struct snd_soc_component *component =
  2095. snd_soc_kcontrol_component(kcontrol);
  2096. struct device *rx_dev = NULL;
  2097. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2098. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2099. return -EINVAL;
  2100. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  2101. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2102. __func__, ucontrol->value.integer.value[0]);
  2103. return 0;
  2104. }
  2105. static int lpass_cdc_rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2106. struct snd_ctl_elem_value *ucontrol)
  2107. {
  2108. struct snd_soc_component *component =
  2109. snd_soc_kcontrol_component(kcontrol);
  2110. struct device *rx_dev = NULL;
  2111. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2112. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2113. return -EINVAL;
  2114. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  2115. dev_dbg(component->dev, "%s: soft clip enable = %d\n", __func__,
  2116. rx_priv->is_softclip_on);
  2117. return 0;
  2118. }
  2119. static int lpass_cdc_rx_macro_aux_hpf_mode_get(struct snd_kcontrol *kcontrol,
  2120. struct snd_ctl_elem_value *ucontrol)
  2121. {
  2122. struct snd_soc_component *component =
  2123. snd_soc_kcontrol_component(kcontrol);
  2124. struct device *rx_dev = NULL;
  2125. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2126. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2127. return -EINVAL;
  2128. ucontrol->value.integer.value[0] = rx_priv->is_aux_hpf_on;
  2129. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2130. __func__, ucontrol->value.integer.value[0]);
  2131. return 0;
  2132. }
  2133. static int lpass_cdc_rx_macro_aux_hpf_mode_put(struct snd_kcontrol *kcontrol,
  2134. struct snd_ctl_elem_value *ucontrol)
  2135. {
  2136. struct snd_soc_component *component =
  2137. snd_soc_kcontrol_component(kcontrol);
  2138. struct device *rx_dev = NULL;
  2139. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2140. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2141. return -EINVAL;
  2142. rx_priv->is_aux_hpf_on = ucontrol->value.integer.value[0];
  2143. dev_dbg(component->dev, "%s: aux hpf enable = %d\n", __func__,
  2144. rx_priv->is_aux_hpf_on);
  2145. return 0;
  2146. }
  2147. static int lpass_cdc_rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  2148. struct snd_kcontrol *kcontrol,
  2149. int event)
  2150. {
  2151. struct snd_soc_component *component =
  2152. snd_soc_dapm_to_component(w->dapm);
  2153. struct device *rx_dev = NULL;
  2154. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2155. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  2156. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2157. return -EINVAL;
  2158. switch (event) {
  2159. case SND_SOC_DAPM_PRE_PMU:
  2160. /* Enable clock for VBAT block */
  2161. snd_soc_component_update_bits(component,
  2162. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  2163. /* Enable VBAT block */
  2164. snd_soc_component_update_bits(component,
  2165. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  2166. /* Update interpolator with 384K path */
  2167. snd_soc_component_update_bits(component,
  2168. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x80, 0x80);
  2169. /* Update DSM FS rate */
  2170. snd_soc_component_update_bits(component,
  2171. LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x02, 0x02);
  2172. /* Use attenuation mode */
  2173. snd_soc_component_update_bits(component,
  2174. LPASS_CDC_RX_BCL_VBAT_CFG, 0x02, 0x00);
  2175. /* BCL block needs softclip clock to be enabled */
  2176. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  2177. /* Enable VBAT at channel level */
  2178. snd_soc_component_update_bits(component,
  2179. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x02, 0x02);
  2180. /* Set the ATTK1 gain */
  2181. snd_soc_component_update_bits(component,
  2182. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2183. 0xFF, 0xFF);
  2184. snd_soc_component_update_bits(component,
  2185. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2186. 0xFF, 0x03);
  2187. snd_soc_component_update_bits(component,
  2188. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2189. 0xFF, 0x00);
  2190. /* Set the ATTK2 gain */
  2191. snd_soc_component_update_bits(component,
  2192. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2193. 0xFF, 0xFF);
  2194. snd_soc_component_update_bits(component,
  2195. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2196. 0xFF, 0x03);
  2197. snd_soc_component_update_bits(component,
  2198. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2199. 0xFF, 0x00);
  2200. /* Set the ATTK3 gain */
  2201. snd_soc_component_update_bits(component,
  2202. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2203. 0xFF, 0xFF);
  2204. snd_soc_component_update_bits(component,
  2205. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2206. 0xFF, 0x03);
  2207. snd_soc_component_update_bits(component,
  2208. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2209. 0xFF, 0x00);
  2210. break;
  2211. case SND_SOC_DAPM_POST_PMD:
  2212. snd_soc_component_update_bits(component,
  2213. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2214. 0x80, 0x00);
  2215. snd_soc_component_update_bits(component,
  2216. LPASS_CDC_RX_RX2_RX_PATH_SEC7,
  2217. 0x02, 0x00);
  2218. snd_soc_component_update_bits(component,
  2219. LPASS_CDC_RX_BCL_VBAT_CFG,
  2220. 0x02, 0x02);
  2221. snd_soc_component_update_bits(component,
  2222. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2223. 0x02, 0x00);
  2224. snd_soc_component_update_bits(component,
  2225. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2226. 0xFF, 0x00);
  2227. snd_soc_component_update_bits(component,
  2228. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2229. 0xFF, 0x00);
  2230. snd_soc_component_update_bits(component,
  2231. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2232. 0xFF, 0x00);
  2233. snd_soc_component_update_bits(component,
  2234. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2235. 0xFF, 0x00);
  2236. snd_soc_component_update_bits(component,
  2237. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2238. 0xFF, 0x00);
  2239. snd_soc_component_update_bits(component,
  2240. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2241. 0xFF, 0x00);
  2242. snd_soc_component_update_bits(component,
  2243. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2244. 0xFF, 0x00);
  2245. snd_soc_component_update_bits(component,
  2246. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2247. 0xFF, 0x00);
  2248. snd_soc_component_update_bits(component,
  2249. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2250. 0xFF, 0x00);
  2251. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  2252. snd_soc_component_update_bits(component,
  2253. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  2254. snd_soc_component_update_bits(component,
  2255. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  2256. break;
  2257. default:
  2258. dev_err(rx_dev, "%s: Invalid event %d\n", __func__, event);
  2259. break;
  2260. }
  2261. return 0;
  2262. }
  2263. static void lpass_cdc_rx_macro_idle_detect_control(struct snd_soc_component *component,
  2264. struct lpass_cdc_rx_macro_priv *rx_priv,
  2265. int interp, int event)
  2266. {
  2267. int reg = 0, mask = 0, val = 0;
  2268. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  2269. return;
  2270. if (interp == INTERP_HPHL) {
  2271. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2272. mask = 0x01;
  2273. val = 0x01;
  2274. }
  2275. if (interp == INTERP_HPHR) {
  2276. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2277. mask = 0x02;
  2278. val = 0x02;
  2279. }
  2280. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  2281. snd_soc_component_update_bits(component, reg, mask, val);
  2282. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2283. snd_soc_component_update_bits(component, reg, mask, 0x00);
  2284. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  2285. snd_soc_component_write(component,
  2286. LPASS_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  2287. }
  2288. }
  2289. static void lpass_cdc_rx_macro_hphdelay_lutbypass(struct snd_soc_component *component,
  2290. struct lpass_cdc_rx_macro_priv *rx_priv,
  2291. u16 interp_idx, int event)
  2292. {
  2293. u16 hph_lut_bypass_reg = 0;
  2294. u16 hph_comp_ctrl7 = 0;
  2295. switch (interp_idx) {
  2296. case INTERP_HPHL:
  2297. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHL_COMP_LUT;
  2298. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER0_CTL7;
  2299. break;
  2300. case INTERP_HPHR:
  2301. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHR_COMP_LUT;
  2302. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER1_CTL7;
  2303. break;
  2304. default:
  2305. break;
  2306. }
  2307. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  2308. if (interp_idx == INTERP_HPHL) {
  2309. if (rx_priv->is_ear_mode_on)
  2310. snd_soc_component_update_bits(component,
  2311. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2312. 0x02, 0x02);
  2313. else
  2314. snd_soc_component_update_bits(component,
  2315. hph_lut_bypass_reg,
  2316. 0x80, 0x80);
  2317. } else {
  2318. snd_soc_component_update_bits(component,
  2319. hph_lut_bypass_reg,
  2320. 0x80, 0x80);
  2321. }
  2322. if (rx_priv->hph_pwr_mode)
  2323. snd_soc_component_update_bits(component,
  2324. hph_comp_ctrl7,
  2325. 0x20, 0x00);
  2326. }
  2327. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2328. snd_soc_component_update_bits(component,
  2329. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2330. 0x02, 0x00);
  2331. snd_soc_component_update_bits(component, hph_lut_bypass_reg,
  2332. 0x80, 0x00);
  2333. snd_soc_component_update_bits(component, hph_comp_ctrl7,
  2334. 0x20, 0x20);
  2335. }
  2336. }
  2337. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  2338. int event, int interp_idx)
  2339. {
  2340. u16 main_reg = 0, dsm_reg = 0, rx_cfg2_reg = 0;
  2341. struct device *rx_dev = NULL;
  2342. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2343. if (!component) {
  2344. pr_err("%s: component is NULL\n", __func__);
  2345. return -EINVAL;
  2346. }
  2347. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2348. return -EINVAL;
  2349. main_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2350. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2351. dsm_reg = LPASS_CDC_RX_RX0_RX_PATH_DSM_CTL +
  2352. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2353. if (interp_idx == INTERP_AUX)
  2354. dsm_reg = LPASS_CDC_RX_RX2_RX_PATH_DSM_CTL;
  2355. rx_cfg2_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG2 +
  2356. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2357. if (SND_SOC_DAPM_EVENT_ON(event)) {
  2358. if (rx_priv->main_clk_users[interp_idx] == 0) {
  2359. /* Main path PGA mute enable */
  2360. snd_soc_component_update_bits(component, main_reg,
  2361. 0x10, 0x10);
  2362. snd_soc_component_update_bits(component, dsm_reg,
  2363. 0x01, 0x01);
  2364. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2365. 0x03, 0x03);
  2366. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2367. interp_idx, event);
  2368. if (rx_priv->hph_hd2_mode)
  2369. lpass_cdc_rx_macro_hd2_control(
  2370. component, interp_idx, event);
  2371. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2372. interp_idx, event);
  2373. lpass_cdc_rx_macro_droop_setting(component,
  2374. interp_idx, event);
  2375. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2376. interp_idx, event);
  2377. if (interp_idx == INTERP_AUX) {
  2378. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2379. event);
  2380. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2381. event);
  2382. }
  2383. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2384. interp_idx, event);
  2385. }
  2386. rx_priv->main_clk_users[interp_idx]++;
  2387. }
  2388. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  2389. rx_priv->main_clk_users[interp_idx]--;
  2390. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  2391. rx_priv->main_clk_users[interp_idx] = 0;
  2392. /* Main path PGA mute enable */
  2393. snd_soc_component_update_bits(component, main_reg,
  2394. 0x10, 0x10);
  2395. /* Clk Disable */
  2396. snd_soc_component_update_bits(component, dsm_reg,
  2397. 0x01, 0x00);
  2398. snd_soc_component_update_bits(component, main_reg,
  2399. 0x20, 0x00);
  2400. /* Reset enable and disable */
  2401. snd_soc_component_update_bits(component, main_reg,
  2402. 0x40, 0x40);
  2403. snd_soc_component_update_bits(component, main_reg,
  2404. 0x40, 0x00);
  2405. /* Reset rate to 48K*/
  2406. snd_soc_component_update_bits(component, main_reg,
  2407. 0x0F, 0x04);
  2408. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2409. 0x03, 0x00);
  2410. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2411. interp_idx, event);
  2412. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2413. interp_idx, event);
  2414. if (interp_idx == INTERP_AUX) {
  2415. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2416. event);
  2417. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2418. event);
  2419. }
  2420. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2421. interp_idx, event);
  2422. if (rx_priv->hph_hd2_mode)
  2423. lpass_cdc_rx_macro_hd2_control(component, interp_idx,
  2424. event);
  2425. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2426. interp_idx, event);
  2427. }
  2428. }
  2429. dev_dbg(component->dev, "%s event %d main_clk_users %d\n",
  2430. __func__, event, rx_priv->main_clk_users[interp_idx]);
  2431. return rx_priv->main_clk_users[interp_idx];
  2432. }
  2433. static int lpass_cdc_rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  2434. struct snd_kcontrol *kcontrol, int event)
  2435. {
  2436. struct snd_soc_component *component =
  2437. snd_soc_dapm_to_component(w->dapm);
  2438. u16 sidetone_reg = 0, fs_reg = 0;
  2439. dev_dbg(component->dev, "%s %d %d\n", __func__, event, w->shift);
  2440. sidetone_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG1 +
  2441. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2442. fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2443. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2444. switch (event) {
  2445. case SND_SOC_DAPM_PRE_PMU:
  2446. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2447. snd_soc_component_update_bits(component, sidetone_reg,
  2448. 0x10, 0x10);
  2449. snd_soc_component_update_bits(component, fs_reg,
  2450. 0x20, 0x20);
  2451. break;
  2452. case SND_SOC_DAPM_POST_PMD:
  2453. snd_soc_component_update_bits(component, sidetone_reg,
  2454. 0x10, 0x00);
  2455. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2456. break;
  2457. default:
  2458. break;
  2459. };
  2460. return 0;
  2461. }
  2462. static void lpass_cdc_rx_macro_restore_iir_coeff(struct lpass_cdc_rx_macro_priv *rx_priv, int iir_idx,
  2463. int band_idx)
  2464. {
  2465. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  2466. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2467. if (regmap == NULL) {
  2468. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2469. return;
  2470. }
  2471. regmap_write(regmap,
  2472. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2473. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2474. reg_add = LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  2475. /* 5 coefficients per band and 4 writes per coefficient */
  2476. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2477. coeff_idx++) {
  2478. /* Four 8 bit values(one 32 bit) per coefficient */
  2479. regmap_write(regmap, reg_add,
  2480. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2481. regmap_write(regmap, reg_add,
  2482. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2483. regmap_write(regmap, reg_add,
  2484. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2485. regmap_write(regmap, reg_add,
  2486. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2487. }
  2488. }
  2489. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2490. struct snd_ctl_elem_value *ucontrol)
  2491. {
  2492. struct snd_soc_component *component =
  2493. snd_soc_kcontrol_component(kcontrol);
  2494. int iir_idx = ((struct soc_multi_mixer_control *)
  2495. kcontrol->private_value)->reg;
  2496. int band_idx = ((struct soc_multi_mixer_control *)
  2497. kcontrol->private_value)->shift;
  2498. /* IIR filter band registers are at integer multiples of 0x80 */
  2499. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2500. ucontrol->value.integer.value[0] = (
  2501. snd_soc_component_read(component, iir_reg) &
  2502. (1 << band_idx)) != 0;
  2503. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2504. iir_idx, band_idx,
  2505. (uint32_t)ucontrol->value.integer.value[0]);
  2506. return 0;
  2507. }
  2508. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2509. struct snd_ctl_elem_value *ucontrol)
  2510. {
  2511. struct snd_soc_component *component =
  2512. snd_soc_kcontrol_component(kcontrol);
  2513. int iir_idx = ((struct soc_multi_mixer_control *)
  2514. kcontrol->private_value)->reg;
  2515. int band_idx = ((struct soc_multi_mixer_control *)
  2516. kcontrol->private_value)->shift;
  2517. bool iir_band_en_status = 0;
  2518. int value = ucontrol->value.integer.value[0];
  2519. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2520. struct device *rx_dev = NULL;
  2521. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2522. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2523. return -EINVAL;
  2524. lpass_cdc_rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  2525. /* Mask first 5 bits, 6-8 are reserved */
  2526. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2527. (value << band_idx));
  2528. iir_band_en_status = ((snd_soc_component_read(component, iir_reg) &
  2529. (1 << band_idx)) != 0);
  2530. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2531. iir_idx, band_idx, iir_band_en_status);
  2532. return 0;
  2533. }
  2534. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2535. int iir_idx, int band_idx,
  2536. int coeff_idx)
  2537. {
  2538. uint32_t value = 0;
  2539. /* Address does not automatically update if reading */
  2540. snd_soc_component_write(component,
  2541. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2542. ((band_idx * BAND_MAX + coeff_idx)
  2543. * sizeof(uint32_t)) & 0x7F);
  2544. value |= snd_soc_component_read(component,
  2545. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  2546. snd_soc_component_write(component,
  2547. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2548. ((band_idx * BAND_MAX + coeff_idx)
  2549. * sizeof(uint32_t) + 1) & 0x7F);
  2550. value |= (snd_soc_component_read(component,
  2551. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2552. 0x80 * iir_idx)) << 8);
  2553. snd_soc_component_write(component,
  2554. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2555. ((band_idx * BAND_MAX + coeff_idx)
  2556. * sizeof(uint32_t) + 2) & 0x7F);
  2557. value |= (snd_soc_component_read(component,
  2558. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2559. 0x80 * iir_idx)) << 16);
  2560. snd_soc_component_write(component,
  2561. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2562. ((band_idx * BAND_MAX + coeff_idx)
  2563. * sizeof(uint32_t) + 3) & 0x7F);
  2564. /* Mask bits top 2 bits since they are reserved */
  2565. value |= ((snd_soc_component_read(component,
  2566. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2567. 16 * iir_idx)) & 0x3F) << 24);
  2568. return value;
  2569. }
  2570. static int lpass_cdc_rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2571. struct snd_ctl_elem_value *ucontrol)
  2572. {
  2573. struct snd_soc_component *component =
  2574. snd_soc_kcontrol_component(kcontrol);
  2575. int iir_idx = ((struct soc_multi_mixer_control *)
  2576. kcontrol->private_value)->reg;
  2577. int band_idx = ((struct soc_multi_mixer_control *)
  2578. kcontrol->private_value)->shift;
  2579. ucontrol->value.integer.value[0] =
  2580. get_iir_band_coeff(component, iir_idx, band_idx, 0);
  2581. ucontrol->value.integer.value[1] =
  2582. get_iir_band_coeff(component, iir_idx, band_idx, 1);
  2583. ucontrol->value.integer.value[2] =
  2584. get_iir_band_coeff(component, iir_idx, band_idx, 2);
  2585. ucontrol->value.integer.value[3] =
  2586. get_iir_band_coeff(component, iir_idx, band_idx, 3);
  2587. ucontrol->value.integer.value[4] =
  2588. get_iir_band_coeff(component, iir_idx, band_idx, 4);
  2589. dev_dbg(component->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  2590. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2591. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2592. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2593. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2594. __func__, iir_idx, band_idx,
  2595. (uint32_t)ucontrol->value.integer.value[0],
  2596. __func__, iir_idx, band_idx,
  2597. (uint32_t)ucontrol->value.integer.value[1],
  2598. __func__, iir_idx, band_idx,
  2599. (uint32_t)ucontrol->value.integer.value[2],
  2600. __func__, iir_idx, band_idx,
  2601. (uint32_t)ucontrol->value.integer.value[3],
  2602. __func__, iir_idx, band_idx,
  2603. (uint32_t)ucontrol->value.integer.value[4]);
  2604. return 0;
  2605. }
  2606. static void set_iir_band_coeff(struct snd_soc_component *component,
  2607. int iir_idx, int band_idx,
  2608. uint32_t value)
  2609. {
  2610. snd_soc_component_write(component,
  2611. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2612. (value & 0xFF));
  2613. snd_soc_component_write(component,
  2614. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2615. (value >> 8) & 0xFF);
  2616. snd_soc_component_write(component,
  2617. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2618. (value >> 16) & 0xFF);
  2619. /* Mask top 2 bits, 7-8 are reserved */
  2620. snd_soc_component_write(component,
  2621. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2622. (value >> 24) & 0x3F);
  2623. }
  2624. static int lpass_cdc_rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2625. struct snd_ctl_elem_value *ucontrol)
  2626. {
  2627. struct snd_soc_component *component =
  2628. snd_soc_kcontrol_component(kcontrol);
  2629. int iir_idx = ((struct soc_multi_mixer_control *)
  2630. kcontrol->private_value)->reg;
  2631. int band_idx = ((struct soc_multi_mixer_control *)
  2632. kcontrol->private_value)->shift;
  2633. int coeff_idx, idx = 0;
  2634. struct device *rx_dev = NULL;
  2635. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2636. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2637. return -EINVAL;
  2638. /*
  2639. * Mask top bit it is reserved
  2640. * Updates addr automatically for each B2 write
  2641. */
  2642. snd_soc_component_write(component,
  2643. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2644. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2645. /* Store the coefficients in sidetone coeff array */
  2646. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2647. coeff_idx++) {
  2648. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  2649. set_iir_band_coeff(component, iir_idx, band_idx, value);
  2650. /* Four 8 bit values(one 32 bit) per coefficient */
  2651. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2652. (value & 0xFF);
  2653. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2654. (value >> 8) & 0xFF;
  2655. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2656. (value >> 16) & 0xFF;
  2657. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2658. (value >> 24) & 0xFF;
  2659. }
  2660. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2661. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2662. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2663. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2664. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2665. __func__, iir_idx, band_idx,
  2666. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  2667. __func__, iir_idx, band_idx,
  2668. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  2669. __func__, iir_idx, band_idx,
  2670. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  2671. __func__, iir_idx, band_idx,
  2672. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  2673. __func__, iir_idx, band_idx,
  2674. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  2675. return 0;
  2676. }
  2677. static int lpass_cdc_rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2678. struct snd_kcontrol *kcontrol, int event)
  2679. {
  2680. struct snd_soc_component *component =
  2681. snd_soc_dapm_to_component(w->dapm);
  2682. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  2683. switch (event) {
  2684. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2685. case SND_SOC_DAPM_PRE_PMD:
  2686. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2687. snd_soc_component_write(component,
  2688. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2689. snd_soc_component_read(component,
  2690. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2691. snd_soc_component_write(component,
  2692. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2693. snd_soc_component_read(component,
  2694. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2695. snd_soc_component_write(component,
  2696. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2697. snd_soc_component_read(component,
  2698. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2699. snd_soc_component_write(component,
  2700. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2701. snd_soc_component_read(component,
  2702. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2703. } else {
  2704. snd_soc_component_write(component,
  2705. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2706. snd_soc_component_read(component,
  2707. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2708. snd_soc_component_write(component,
  2709. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2710. snd_soc_component_read(component,
  2711. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2712. snd_soc_component_write(component,
  2713. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2714. snd_soc_component_read(component,
  2715. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2716. snd_soc_component_write(component,
  2717. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2718. snd_soc_component_read(component,
  2719. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2720. }
  2721. break;
  2722. }
  2723. return 0;
  2724. }
  2725. static const struct snd_kcontrol_new lpass_cdc_rx_macro_snd_controls[] = {
  2726. SOC_SINGLE_S8_TLV("RX_RX0 Digital Volume",
  2727. LPASS_CDC_RX_RX0_RX_VOL_CTL,
  2728. -84, 40, digital_gain),
  2729. SOC_SINGLE_S8_TLV("RX_RX1 Digital Volume",
  2730. LPASS_CDC_RX_RX1_RX_VOL_CTL,
  2731. -84, 40, digital_gain),
  2732. SOC_SINGLE_S8_TLV("RX_RX2 Digital Volume",
  2733. LPASS_CDC_RX_RX2_RX_VOL_CTL,
  2734. -84, 40, digital_gain),
  2735. SOC_SINGLE_S8_TLV("RX_RX0 Mix Digital Volume",
  2736. LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL,
  2737. -84, 40, digital_gain),
  2738. SOC_SINGLE_S8_TLV("RX_RX1 Mix Digital Volume",
  2739. LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL,
  2740. -84, 40, digital_gain),
  2741. SOC_SINGLE_S8_TLV("RX_RX2 Mix Digital Volume",
  2742. LPASS_CDC_RX_RX2_RX_VOL_MIX_CTL,
  2743. -84, 40, digital_gain),
  2744. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP1, 1, 0,
  2745. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  2746. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP2, 1, 0,
  2747. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  2748. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  2749. lpass_cdc_rx_macro_hph_idle_detect_get, lpass_cdc_rx_macro_hph_idle_detect_put),
  2750. SOC_ENUM_EXT("RX_EAR Mode", lpass_cdc_rx_macro_ear_mode_enum,
  2751. lpass_cdc_rx_macro_get_ear_mode, lpass_cdc_rx_macro_put_ear_mode),
  2752. SOC_ENUM_EXT("RX_HPH HD2 Mode", lpass_cdc_rx_macro_hph_hd2_mode_enum,
  2753. lpass_cdc_rx_macro_get_hph_hd2_mode, lpass_cdc_rx_macro_put_hph_hd2_mode),
  2754. SOC_ENUM_EXT("RX_HPH_PWR_MODE", lpass_cdc_rx_macro_hph_pwr_mode_enum,
  2755. lpass_cdc_rx_macro_get_hph_pwr_mode, lpass_cdc_rx_macro_put_hph_pwr_mode),
  2756. SOC_ENUM_EXT("RX_GSM mode Enable", lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum,
  2757. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get,
  2758. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put),
  2759. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  2760. lpass_cdc_rx_macro_soft_clip_enable_get,
  2761. lpass_cdc_rx_macro_soft_clip_enable_put),
  2762. SOC_SINGLE_EXT("AUX_HPF Enable", SND_SOC_NOPM, 0, 1, 0,
  2763. lpass_cdc_rx_macro_aux_hpf_mode_get,
  2764. lpass_cdc_rx_macro_aux_hpf_mode_put),
  2765. SOC_SINGLE_S8_TLV("IIR0 INP0 Volume",
  2766. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, -84, 40,
  2767. digital_gain),
  2768. SOC_SINGLE_S8_TLV("IIR0 INP1 Volume",
  2769. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, -84, 40,
  2770. digital_gain),
  2771. SOC_SINGLE_S8_TLV("IIR0 INP2 Volume",
  2772. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, -84, 40,
  2773. digital_gain),
  2774. SOC_SINGLE_S8_TLV("IIR0 INP3 Volume",
  2775. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, -84, 40,
  2776. digital_gain),
  2777. SOC_SINGLE_S8_TLV("IIR1 INP0 Volume",
  2778. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, -84, 40,
  2779. digital_gain),
  2780. SOC_SINGLE_S8_TLV("IIR1 INP1 Volume",
  2781. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, -84, 40,
  2782. digital_gain),
  2783. SOC_SINGLE_S8_TLV("IIR1 INP2 Volume",
  2784. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, -84, 40,
  2785. digital_gain),
  2786. SOC_SINGLE_S8_TLV("IIR1 INP3 Volume",
  2787. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, -84, 40,
  2788. digital_gain),
  2789. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  2790. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2791. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2792. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  2793. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2794. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2795. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  2796. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2797. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2798. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  2799. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2800. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2801. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  2802. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2803. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2804. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  2805. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2806. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2807. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  2808. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2809. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2810. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  2811. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2812. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2813. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  2814. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2815. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2816. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  2817. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2818. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2819. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  2820. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2821. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2822. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  2823. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2824. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2825. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  2826. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2827. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2828. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  2829. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2830. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2831. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  2832. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2833. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2834. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  2835. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2836. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2837. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  2838. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2839. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2840. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  2841. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2842. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2843. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  2844. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2845. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2846. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  2847. lpass_cdc_rx_macro_iir_band_audio_mixer_get,
  2848. lpass_cdc_rx_macro_iir_band_audio_mixer_put),
  2849. };
  2850. static int lpass_cdc_rx_macro_enable_echo(struct snd_soc_dapm_widget *w,
  2851. struct snd_kcontrol *kcontrol,
  2852. int event)
  2853. {
  2854. struct snd_soc_component *component =
  2855. snd_soc_dapm_to_component(w->dapm);
  2856. struct device *rx_dev = NULL;
  2857. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2858. u16 val = 0, ec_hq_reg = 0;
  2859. int ec_tx = 0;
  2860. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2861. return -EINVAL;
  2862. dev_dbg(rx_dev, "%s %d %s\n", __func__, event, w->name);
  2863. val = snd_soc_component_read(component,
  2864. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  2865. if (!(strcmp(w->name, "RX MIX TX0 MUX")))
  2866. ec_tx = ((val & 0xf0) >> 0x4) - 1;
  2867. else if (!(strcmp(w->name, "RX MIX TX1 MUX")))
  2868. ec_tx = (val & 0x0f) - 1;
  2869. val = snd_soc_component_read(component,
  2870. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  2871. if (!(strcmp(w->name, "RX MIX TX2 MUX")))
  2872. ec_tx = (val & 0x0f) - 1;
  2873. if (ec_tx < 0 || (ec_tx >= LPASS_CDC_RX_MACRO_EC_MUX_MAX)) {
  2874. dev_err(rx_dev, "%s: EC mix control not set correctly\n",
  2875. __func__);
  2876. return -EINVAL;
  2877. }
  2878. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_PATH_CTL +
  2879. 0x40 * ec_tx;
  2880. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  2881. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_CFG0 +
  2882. 0x40 * ec_tx;
  2883. /* default set to 48k */
  2884. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  2885. return 0;
  2886. }
  2887. static const struct snd_soc_dapm_widget lpass_cdc_rx_macro_dapm_widgets[] = {
  2888. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  2889. SND_SOC_NOPM, 0, 0),
  2890. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  2891. SND_SOC_NOPM, 0, 0),
  2892. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  2893. SND_SOC_NOPM, 0, 0),
  2894. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  2895. SND_SOC_NOPM, 0, 0),
  2896. SND_SOC_DAPM_AIF_OUT("RX AIF_ECHO", "RX_AIF_ECHO Capture", 0,
  2897. SND_SOC_NOPM, 0, 0),
  2898. SND_SOC_DAPM_AIF_IN("RX AIF5 PB", "RX_MACRO_AIF5 Playback", 0,
  2899. SND_SOC_NOPM, 0, 0),
  2900. SND_SOC_DAPM_AIF_IN("RX AIF6 PB", "RX_MACRO_AIF6 Playback", 0,
  2901. SND_SOC_NOPM, 0, 0),
  2902. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", LPASS_CDC_RX_MACRO_RX0, lpass_cdc_rx_macro_rx0),
  2903. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", LPASS_CDC_RX_MACRO_RX1, lpass_cdc_rx_macro_rx1),
  2904. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", LPASS_CDC_RX_MACRO_RX2, lpass_cdc_rx_macro_rx2),
  2905. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", LPASS_CDC_RX_MACRO_RX3, lpass_cdc_rx_macro_rx3),
  2906. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", LPASS_CDC_RX_MACRO_RX4, lpass_cdc_rx_macro_rx4),
  2907. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", LPASS_CDC_RX_MACRO_RX5, lpass_cdc_rx_macro_rx5),
  2908. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2909. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2910. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2911. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  2912. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2913. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2914. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  2915. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  2916. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  2917. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  2918. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  2919. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  2920. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  2921. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  2922. SND_SOC_DAPM_MUX_E("RX MIX TX0 MUX", SND_SOC_NOPM,
  2923. LPASS_CDC_RX_MACRO_EC0_MUX, 0,
  2924. &rx_mix_tx0_mux, lpass_cdc_rx_macro_enable_echo,
  2925. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2926. SND_SOC_DAPM_MUX_E("RX MIX TX1 MUX", SND_SOC_NOPM,
  2927. LPASS_CDC_RX_MACRO_EC1_MUX, 0,
  2928. &rx_mix_tx1_mux, lpass_cdc_rx_macro_enable_echo,
  2929. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2930. SND_SOC_DAPM_MUX_E("RX MIX TX2 MUX", SND_SOC_NOPM,
  2931. LPASS_CDC_RX_MACRO_EC2_MUX, 0,
  2932. &rx_mix_tx2_mux, lpass_cdc_rx_macro_enable_echo,
  2933. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2934. SND_SOC_DAPM_MIXER_E("IIR0", LPASS_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  2935. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  2936. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2937. SND_SOC_DAPM_MIXER_E("IIR1", LPASS_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  2938. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  2939. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2940. SND_SOC_DAPM_MIXER("SRC0", LPASS_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  2941. 4, 0, NULL, 0),
  2942. SND_SOC_DAPM_MIXER("SRC1", LPASS_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  2943. 4, 0, NULL, 0),
  2944. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  2945. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  2946. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  2947. &rx_int0_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  2948. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2949. SND_SOC_DAPM_POST_PMD),
  2950. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  2951. &rx_int1_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  2952. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2953. SND_SOC_DAPM_POST_PMD),
  2954. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  2955. &rx_int2_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  2956. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2957. SND_SOC_DAPM_POST_PMD),
  2958. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  2959. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  2960. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  2961. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  2962. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  2963. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  2964. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  2965. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  2966. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  2967. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  2968. &rx_int0_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  2969. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2970. SND_SOC_DAPM_POST_PMD),
  2971. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  2972. &rx_int1_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  2973. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2974. SND_SOC_DAPM_POST_PMD),
  2975. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  2976. &rx_int2_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  2977. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2978. SND_SOC_DAPM_POST_PMD),
  2979. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  2980. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  2981. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  2982. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2983. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2984. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2985. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2986. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2987. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2988. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  2989. 0, &rx_int0_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  2990. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2991. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  2992. 0, &rx_int1_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  2993. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2994. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  2995. 0, &rx_int2_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  2996. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2997. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  2998. 0, 0, rx_int2_1_vbat_mix_switch,
  2999. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  3000. lpass_cdc_rx_macro_enable_vbat,
  3001. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3002. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3003. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3004. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3005. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  3006. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  3007. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  3008. SND_SOC_DAPM_OUTPUT("PCM_OUT"),
  3009. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  3010. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  3011. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  3012. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  3013. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  3014. lpass_cdc_rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3015. };
  3016. static const struct snd_soc_dapm_route rx_audio_map[] = {
  3017. {"RX AIF1 PB", NULL, "RX_MCLK"},
  3018. {"RX AIF2 PB", NULL, "RX_MCLK"},
  3019. {"RX AIF3 PB", NULL, "RX_MCLK"},
  3020. {"RX AIF4 PB", NULL, "RX_MCLK"},
  3021. {"RX AIF6 PB", NULL, "RX_MCLK"},
  3022. {"PCM_OUT", NULL, "RX AIF6 PB"},
  3023. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  3024. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  3025. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  3026. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  3027. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  3028. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  3029. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  3030. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  3031. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  3032. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  3033. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  3034. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  3035. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  3036. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  3037. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  3038. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  3039. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  3040. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  3041. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  3042. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  3043. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  3044. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  3045. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  3046. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  3047. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  3048. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  3049. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  3050. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  3051. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  3052. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  3053. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  3054. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  3055. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  3056. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  3057. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  3058. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  3059. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  3060. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  3061. {"RX INT0_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3062. {"RX INT0_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3063. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  3064. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  3065. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  3066. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  3067. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  3068. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  3069. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  3070. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  3071. {"RX INT0_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3072. {"RX INT0_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3073. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  3074. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  3075. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  3076. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  3077. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  3078. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  3079. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  3080. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  3081. {"RX INT0_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3082. {"RX INT0_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3083. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  3084. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  3085. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  3086. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  3087. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  3088. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  3089. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  3090. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  3091. {"RX INT1_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3092. {"RX INT1_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3093. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  3094. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  3095. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  3096. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  3097. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  3098. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  3099. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  3100. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  3101. {"RX INT1_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3102. {"RX INT1_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3103. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  3104. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  3105. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  3106. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  3107. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  3108. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  3109. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  3110. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  3111. {"RX INT1_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3112. {"RX INT1_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3113. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  3114. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  3115. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  3116. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  3117. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  3118. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  3119. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  3120. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  3121. {"RX INT2_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3122. {"RX INT2_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3123. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  3124. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  3125. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  3126. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  3127. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  3128. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  3129. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  3130. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  3131. {"RX INT2_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3132. {"RX INT2_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3133. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  3134. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  3135. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  3136. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  3137. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  3138. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  3139. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  3140. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  3141. {"RX INT2_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3142. {"RX INT2_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3143. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  3144. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  3145. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  3146. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  3147. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  3148. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  3149. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  3150. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  3151. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  3152. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3153. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3154. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3155. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3156. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3157. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3158. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3159. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3160. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3161. {"RX AIF_ECHO", NULL, "RX MIX TX0 MUX"},
  3162. {"RX AIF_ECHO", NULL, "RX MIX TX1 MUX"},
  3163. {"RX AIF_ECHO", NULL, "RX MIX TX2 MUX"},
  3164. {"RX AIF_ECHO", NULL, "RX_MCLK"},
  3165. /* Mixing path INT0 */
  3166. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  3167. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  3168. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  3169. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  3170. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  3171. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  3172. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  3173. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  3174. /* Mixing path INT1 */
  3175. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  3176. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  3177. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  3178. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  3179. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  3180. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  3181. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  3182. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  3183. /* Mixing path INT2 */
  3184. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  3185. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  3186. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  3187. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  3188. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  3189. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  3190. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  3191. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  3192. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  3193. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  3194. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  3195. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  3196. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  3197. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  3198. {"HPHL_OUT", NULL, "RX_MCLK"},
  3199. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  3200. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  3201. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  3202. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  3203. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  3204. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  3205. {"HPHR_OUT", NULL, "RX_MCLK"},
  3206. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  3207. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  3208. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  3209. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  3210. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  3211. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  3212. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  3213. {"AUX_OUT", NULL, "RX_MCLK"},
  3214. {"IIR0", NULL, "RX_MCLK"},
  3215. {"IIR0", NULL, "IIR0 INP0 MUX"},
  3216. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3217. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3218. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3219. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3220. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  3221. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  3222. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  3223. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  3224. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  3225. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  3226. {"IIR0", NULL, "IIR0 INP1 MUX"},
  3227. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3228. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3229. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3230. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3231. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  3232. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  3233. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  3234. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  3235. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  3236. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  3237. {"IIR0", NULL, "IIR0 INP2 MUX"},
  3238. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3239. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3240. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3241. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3242. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  3243. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  3244. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  3245. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  3246. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  3247. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  3248. {"IIR0", NULL, "IIR0 INP3 MUX"},
  3249. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3250. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3251. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3252. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3253. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  3254. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  3255. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  3256. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  3257. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  3258. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  3259. {"IIR1", NULL, "RX_MCLK"},
  3260. {"IIR1", NULL, "IIR1 INP0 MUX"},
  3261. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3262. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3263. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3264. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3265. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  3266. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  3267. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  3268. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  3269. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  3270. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  3271. {"IIR1", NULL, "IIR1 INP1 MUX"},
  3272. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3273. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3274. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3275. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3276. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  3277. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  3278. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  3279. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  3280. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  3281. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  3282. {"IIR1", NULL, "IIR1 INP2 MUX"},
  3283. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3284. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3285. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3286. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3287. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  3288. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  3289. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  3290. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  3291. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  3292. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  3293. {"IIR1", NULL, "IIR1 INP3 MUX"},
  3294. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3295. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3296. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3297. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3298. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  3299. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  3300. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  3301. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  3302. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  3303. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  3304. {"SRC0", NULL, "IIR0"},
  3305. {"SRC1", NULL, "IIR1"},
  3306. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  3307. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  3308. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  3309. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  3310. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  3311. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  3312. };
  3313. static int lpass_cdc_rx_macro_core_vote(void *handle, bool enable)
  3314. {
  3315. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3316. if (rx_priv == NULL) {
  3317. pr_err("%s: rx priv data is NULL\n", __func__);
  3318. return -EINVAL;
  3319. }
  3320. if (enable) {
  3321. pm_runtime_get_sync(rx_priv->dev);
  3322. pm_runtime_put_autosuspend(rx_priv->dev);
  3323. pm_runtime_mark_last_busy(rx_priv->dev);
  3324. }
  3325. if (lpass_cdc_check_core_votes(rx_priv->dev))
  3326. return 0;
  3327. else
  3328. return -EINVAL;
  3329. }
  3330. static int rx_swrm_clock(void *handle, bool enable)
  3331. {
  3332. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3333. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  3334. int ret = 0;
  3335. if (regmap == NULL) {
  3336. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  3337. return -EINVAL;
  3338. }
  3339. mutex_lock(&rx_priv->swr_clk_lock);
  3340. trace_printk("%s: swrm clock %s\n",
  3341. __func__, (enable ? "enable" : "disable"));
  3342. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  3343. __func__, (enable ? "enable" : "disable"));
  3344. if (enable) {
  3345. pm_runtime_get_sync(rx_priv->dev);
  3346. if (rx_priv->swr_clk_users == 0) {
  3347. ret = msm_cdc_pinctrl_select_active_state(
  3348. rx_priv->rx_swr_gpio_p);
  3349. if (ret < 0) {
  3350. dev_err(rx_priv->dev,
  3351. "%s: rx swr pinctrl enable failed\n",
  3352. __func__);
  3353. pm_runtime_mark_last_busy(rx_priv->dev);
  3354. pm_runtime_put_autosuspend(rx_priv->dev);
  3355. goto exit;
  3356. }
  3357. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  3358. if (ret < 0) {
  3359. msm_cdc_pinctrl_select_sleep_state(
  3360. rx_priv->rx_swr_gpio_p);
  3361. dev_err(rx_priv->dev,
  3362. "%s: rx request clock enable failed\n",
  3363. __func__);
  3364. pm_runtime_mark_last_busy(rx_priv->dev);
  3365. pm_runtime_put_autosuspend(rx_priv->dev);
  3366. goto exit;
  3367. }
  3368. if (rx_priv->reset_swr)
  3369. regmap_update_bits(regmap,
  3370. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3371. 0x02, 0x02);
  3372. regmap_update_bits(regmap,
  3373. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3374. 0x01, 0x01);
  3375. if (rx_priv->reset_swr)
  3376. regmap_update_bits(regmap,
  3377. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3378. 0x02, 0x00);
  3379. rx_priv->reset_swr = false;
  3380. }
  3381. pm_runtime_mark_last_busy(rx_priv->dev);
  3382. pm_runtime_put_autosuspend(rx_priv->dev);
  3383. rx_priv->swr_clk_users++;
  3384. } else {
  3385. if (rx_priv->swr_clk_users <= 0) {
  3386. dev_err(rx_priv->dev,
  3387. "%s: rx swrm clock users already reset\n",
  3388. __func__);
  3389. rx_priv->swr_clk_users = 0;
  3390. goto exit;
  3391. }
  3392. rx_priv->swr_clk_users--;
  3393. if (rx_priv->swr_clk_users == 0) {
  3394. regmap_update_bits(regmap,
  3395. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3396. 0x01, 0x00);
  3397. lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  3398. ret = msm_cdc_pinctrl_select_sleep_state(
  3399. rx_priv->rx_swr_gpio_p);
  3400. if (ret < 0) {
  3401. dev_err(rx_priv->dev,
  3402. "%s: rx swr pinctrl disable failed\n",
  3403. __func__);
  3404. goto exit;
  3405. }
  3406. }
  3407. }
  3408. trace_printk("%s: swrm clock users %d\n",
  3409. __func__, rx_priv->swr_clk_users);
  3410. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  3411. __func__, rx_priv->swr_clk_users);
  3412. exit:
  3413. mutex_unlock(&rx_priv->swr_clk_lock);
  3414. return ret;
  3415. }
  3416. static const struct lpass_cdc_rx_macro_reg_mask_val
  3417. lpass_cdc_rx_macro_reg_init[] = {
  3418. {LPASS_CDC_RX_RX0_RX_PATH_SEC7, 0x07, 0x02},
  3419. {LPASS_CDC_RX_RX1_RX_PATH_SEC7, 0x07, 0x02},
  3420. {LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x07, 0x02},
  3421. {LPASS_CDC_RX_RX0_RX_PATH_CFG3, 0x03, 0x02},
  3422. {LPASS_CDC_RX_RX1_RX_PATH_CFG3, 0x03, 0x02},
  3423. {LPASS_CDC_RX_RX2_RX_PATH_CFG3, 0x03, 0x02},
  3424. };
  3425. static void lpass_cdc_rx_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  3426. {
  3427. struct device *rx_dev = NULL;
  3428. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3429. if (!component) {
  3430. pr_err("%s: NULL component pointer!\n", __func__);
  3431. return;
  3432. }
  3433. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3434. return;
  3435. switch (rx_priv->bcl_pmic_params.id) {
  3436. case 0:
  3437. break;
  3438. case 1:
  3439. break;
  3440. default:
  3441. dev_err(rx_dev, "%s: PMIC ID is invalid %d\n",
  3442. __func__, rx_priv->bcl_pmic_params.id);
  3443. break;
  3444. }
  3445. }
  3446. static int lpass_cdc_rx_macro_init(struct snd_soc_component *component)
  3447. {
  3448. struct snd_soc_dapm_context *dapm =
  3449. snd_soc_component_get_dapm(component);
  3450. int ret = 0;
  3451. struct device *rx_dev = NULL;
  3452. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3453. int i;
  3454. rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  3455. if (!rx_dev) {
  3456. dev_err(component->dev,
  3457. "%s: null device for macro!\n", __func__);
  3458. return -EINVAL;
  3459. }
  3460. rx_priv = dev_get_drvdata(rx_dev);
  3461. if (!rx_priv) {
  3462. dev_err(component->dev,
  3463. "%s: priv is null for macro!\n", __func__);
  3464. return -EINVAL;
  3465. }
  3466. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_rx_macro_dapm_widgets,
  3467. ARRAY_SIZE(lpass_cdc_rx_macro_dapm_widgets));
  3468. if (ret < 0) {
  3469. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  3470. return ret;
  3471. }
  3472. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  3473. ARRAY_SIZE(rx_audio_map));
  3474. if (ret < 0) {
  3475. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  3476. return ret;
  3477. }
  3478. ret = snd_soc_dapm_new_widgets(dapm->card);
  3479. if (ret < 0) {
  3480. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  3481. return ret;
  3482. }
  3483. ret = snd_soc_add_component_controls(component, lpass_cdc_rx_macro_snd_controls,
  3484. ARRAY_SIZE(lpass_cdc_rx_macro_snd_controls));
  3485. if (ret < 0) {
  3486. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  3487. return ret;
  3488. }
  3489. rx_priv->dev_up = true;
  3490. rx_priv->rx0_gain_val = 0;
  3491. rx_priv->rx1_gain_val = 0;
  3492. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  3493. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  3494. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  3495. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  3496. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF5 Playback");
  3497. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF6 Playback");
  3498. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  3499. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  3500. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  3501. snd_soc_dapm_ignore_suspend(dapm, "PCM_OUT");
  3502. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  3503. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  3504. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  3505. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  3506. snd_soc_dapm_sync(dapm);
  3507. for (i = 0; i < ARRAY_SIZE(lpass_cdc_rx_macro_reg_init); i++)
  3508. snd_soc_component_update_bits(component,
  3509. lpass_cdc_rx_macro_reg_init[i].reg,
  3510. lpass_cdc_rx_macro_reg_init[i].mask,
  3511. lpass_cdc_rx_macro_reg_init[i].val);
  3512. rx_priv->component = component;
  3513. lpass_cdc_rx_macro_init_bcl_pmic_reg(component);
  3514. return 0;
  3515. }
  3516. static int lpass_cdc_rx_macro_deinit(struct snd_soc_component *component)
  3517. {
  3518. struct device *rx_dev = NULL;
  3519. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3520. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3521. return -EINVAL;
  3522. rx_priv->component = NULL;
  3523. return 0;
  3524. }
  3525. static void lpass_cdc_rx_macro_add_child_devices(struct work_struct *work)
  3526. {
  3527. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3528. struct platform_device *pdev = NULL;
  3529. struct device_node *node = NULL;
  3530. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  3531. int ret = 0;
  3532. u16 count = 0, ctrl_num = 0;
  3533. struct rx_swr_ctrl_platform_data *platdata = NULL;
  3534. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  3535. bool rx_swr_master_node = false;
  3536. rx_priv = container_of(work, struct lpass_cdc_rx_macro_priv,
  3537. lpass_cdc_rx_macro_add_child_devices_work);
  3538. if (!rx_priv) {
  3539. pr_err("%s: Memory for rx_priv does not exist\n",
  3540. __func__);
  3541. return;
  3542. }
  3543. if (!rx_priv->dev) {
  3544. pr_err("%s: RX device does not exist\n", __func__);
  3545. return;
  3546. }
  3547. if(!rx_priv->dev->of_node) {
  3548. dev_err(rx_priv->dev,
  3549. "%s: DT node for RX dev does not exist\n", __func__);
  3550. return;
  3551. }
  3552. platdata = &rx_priv->swr_plat_data;
  3553. rx_priv->child_count = 0;
  3554. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  3555. rx_swr_master_node = false;
  3556. if (strnstr(node->name, "rx_swr_master",
  3557. strlen("rx_swr_master")) != NULL)
  3558. rx_swr_master_node = true;
  3559. if(rx_swr_master_node)
  3560. strlcpy(plat_dev_name, "rx_swr_ctrl",
  3561. (RX_SWR_STRING_LEN - 1));
  3562. else
  3563. strlcpy(plat_dev_name, node->name,
  3564. (RX_SWR_STRING_LEN - 1));
  3565. pdev = platform_device_alloc(plat_dev_name, -1);
  3566. if (!pdev) {
  3567. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  3568. __func__);
  3569. ret = -ENOMEM;
  3570. goto err;
  3571. }
  3572. pdev->dev.parent = rx_priv->dev;
  3573. pdev->dev.of_node = node;
  3574. if (rx_swr_master_node) {
  3575. ret = platform_device_add_data(pdev, platdata,
  3576. sizeof(*platdata));
  3577. if (ret) {
  3578. dev_err(&pdev->dev,
  3579. "%s: cannot add plat data ctrl:%d\n",
  3580. __func__, ctrl_num);
  3581. goto fail_pdev_add;
  3582. }
  3583. }
  3584. ret = platform_device_add(pdev);
  3585. if (ret) {
  3586. dev_err(&pdev->dev,
  3587. "%s: Cannot add platform device\n",
  3588. __func__);
  3589. goto fail_pdev_add;
  3590. }
  3591. if (rx_swr_master_node) {
  3592. temp = krealloc(swr_ctrl_data,
  3593. (ctrl_num + 1) * sizeof(
  3594. struct rx_swr_ctrl_data),
  3595. GFP_KERNEL);
  3596. if (!temp) {
  3597. ret = -ENOMEM;
  3598. goto fail_pdev_add;
  3599. }
  3600. swr_ctrl_data = temp;
  3601. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  3602. ctrl_num++;
  3603. dev_dbg(&pdev->dev,
  3604. "%s: Added soundwire ctrl device(s)\n",
  3605. __func__);
  3606. rx_priv->swr_ctrl_data = swr_ctrl_data;
  3607. }
  3608. if (rx_priv->child_count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX)
  3609. rx_priv->pdev_child_devices[
  3610. rx_priv->child_count++] = pdev;
  3611. else
  3612. goto err;
  3613. }
  3614. return;
  3615. fail_pdev_add:
  3616. for (count = 0; count < rx_priv->child_count; count++)
  3617. platform_device_put(rx_priv->pdev_child_devices[count]);
  3618. err:
  3619. return;
  3620. }
  3621. static void lpass_cdc_rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  3622. {
  3623. memset(ops, 0, sizeof(struct macro_ops));
  3624. ops->init = lpass_cdc_rx_macro_init;
  3625. ops->exit = lpass_cdc_rx_macro_deinit;
  3626. ops->io_base = rx_io_base;
  3627. ops->dai_ptr = lpass_cdc_rx_macro_dai;
  3628. ops->num_dais = ARRAY_SIZE(lpass_cdc_rx_macro_dai);
  3629. ops->event_handler = lpass_cdc_rx_macro_event_handler;
  3630. ops->set_port_map = lpass_cdc_rx_macro_set_port_map;
  3631. }
  3632. static int lpass_cdc_rx_macro_probe(struct platform_device *pdev)
  3633. {
  3634. struct macro_ops ops = {0};
  3635. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3636. u32 rx_base_addr = 0, muxsel = 0;
  3637. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  3638. int ret = 0;
  3639. u8 bcl_pmic_params[3];
  3640. u32 default_clk_id = 0;
  3641. u32 is_used_rx_swr_gpio = 1;
  3642. const char *is_used_rx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3643. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3644. dev_err(&pdev->dev,
  3645. "%s: va-macro not registered yet, defer\n", __func__);
  3646. return -EPROBE_DEFER;
  3647. }
  3648. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_rx_macro_priv),
  3649. GFP_KERNEL);
  3650. if (!rx_priv)
  3651. return -ENOMEM;
  3652. rx_priv->dev = &pdev->dev;
  3653. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3654. &rx_base_addr);
  3655. if (ret) {
  3656. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3657. __func__, "reg");
  3658. return ret;
  3659. }
  3660. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  3661. &muxsel);
  3662. if (ret) {
  3663. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3664. __func__, "reg");
  3665. return ret;
  3666. }
  3667. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3668. &default_clk_id);
  3669. if (ret) {
  3670. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3671. __func__, "qcom,default-clk-id");
  3672. default_clk_id = RX_CORE_CLK;
  3673. }
  3674. if (of_find_property(pdev->dev.of_node, is_used_rx_swr_gpio_dt,
  3675. NULL)) {
  3676. ret = of_property_read_u32(pdev->dev.of_node,
  3677. is_used_rx_swr_gpio_dt,
  3678. &is_used_rx_swr_gpio);
  3679. if (ret) {
  3680. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3681. __func__, is_used_rx_swr_gpio_dt);
  3682. is_used_rx_swr_gpio = 1;
  3683. }
  3684. }
  3685. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3686. "qcom,rx-swr-gpios", 0);
  3687. if (!rx_priv->rx_swr_gpio_p && is_used_rx_swr_gpio) {
  3688. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3689. __func__);
  3690. return -EINVAL;
  3691. }
  3692. if (msm_cdc_pinctrl_get_state(rx_priv->rx_swr_gpio_p) < 0 &&
  3693. is_used_rx_swr_gpio) {
  3694. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3695. __func__);
  3696. return -EPROBE_DEFER;
  3697. }
  3698. msm_cdc_pinctrl_set_wakeup_capable(
  3699. rx_priv->rx_swr_gpio_p, false);
  3700. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  3701. LPASS_CDC_RX_MACRO_MAX_OFFSET);
  3702. if (!rx_io_base) {
  3703. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3704. return -ENOMEM;
  3705. }
  3706. rx_priv->rx_io_base = rx_io_base;
  3707. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  3708. if (!muxsel_io) {
  3709. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  3710. __func__);
  3711. return -ENOMEM;
  3712. }
  3713. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  3714. rx_priv->reset_swr = true;
  3715. INIT_WORK(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work,
  3716. lpass_cdc_rx_macro_add_child_devices);
  3717. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  3718. rx_priv->swr_plat_data.read = NULL;
  3719. rx_priv->swr_plat_data.write = NULL;
  3720. rx_priv->swr_plat_data.bulk_write = NULL;
  3721. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  3722. rx_priv->swr_plat_data.core_vote = lpass_cdc_rx_macro_core_vote;
  3723. rx_priv->swr_plat_data.handle_irq = NULL;
  3724. ret = of_property_read_u8_array(pdev->dev.of_node,
  3725. "qcom,rx-bcl-pmic-params", bcl_pmic_params,
  3726. sizeof(bcl_pmic_params));
  3727. if (ret) {
  3728. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  3729. __func__, "qcom,rx-bcl-pmic-params");
  3730. } else {
  3731. rx_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  3732. rx_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  3733. rx_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  3734. }
  3735. rx_priv->clk_id = default_clk_id;
  3736. rx_priv->default_clk_id = default_clk_id;
  3737. ops.clk_id_req = rx_priv->clk_id;
  3738. ops.default_clk_id = default_clk_id;
  3739. rx_priv->is_aux_hpf_on = 1;
  3740. dev_set_drvdata(&pdev->dev, rx_priv);
  3741. mutex_init(&rx_priv->mclk_lock);
  3742. mutex_init(&rx_priv->swr_clk_lock);
  3743. lpass_cdc_rx_macro_init_ops(&ops, rx_io_base);
  3744. ret = lpass_cdc_register_macro(&pdev->dev, RX_MACRO, &ops);
  3745. if (ret) {
  3746. dev_err(&pdev->dev,
  3747. "%s: register macro failed\n", __func__);
  3748. goto err_reg_macro;
  3749. }
  3750. schedule_work(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work);
  3751. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3752. pm_runtime_use_autosuspend(&pdev->dev);
  3753. pm_runtime_set_suspended(&pdev->dev);
  3754. pm_suspend_ignore_children(&pdev->dev, true);
  3755. pm_runtime_enable(&pdev->dev);
  3756. return 0;
  3757. err_reg_macro:
  3758. mutex_destroy(&rx_priv->mclk_lock);
  3759. mutex_destroy(&rx_priv->swr_clk_lock);
  3760. return ret;
  3761. }
  3762. static int lpass_cdc_rx_macro_remove(struct platform_device *pdev)
  3763. {
  3764. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3765. u16 count = 0;
  3766. rx_priv = dev_get_drvdata(&pdev->dev);
  3767. if (!rx_priv)
  3768. return -EINVAL;
  3769. for (count = 0; count < rx_priv->child_count &&
  3770. count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX; count++)
  3771. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  3772. pm_runtime_disable(&pdev->dev);
  3773. pm_runtime_set_suspended(&pdev->dev);
  3774. lpass_cdc_unregister_macro(&pdev->dev, RX_MACRO);
  3775. mutex_destroy(&rx_priv->mclk_lock);
  3776. mutex_destroy(&rx_priv->swr_clk_lock);
  3777. kfree(rx_priv->swr_ctrl_data);
  3778. return 0;
  3779. }
  3780. static const struct of_device_id lpass_cdc_rx_macro_dt_match[] = {
  3781. {.compatible = "qcom,lpass-cdc-rx-macro"},
  3782. {}
  3783. };
  3784. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3785. SET_SYSTEM_SLEEP_PM_OPS(
  3786. pm_runtime_force_suspend,
  3787. pm_runtime_force_resume
  3788. )
  3789. SET_RUNTIME_PM_OPS(
  3790. lpass_cdc_runtime_suspend,
  3791. lpass_cdc_runtime_resume,
  3792. NULL
  3793. )
  3794. };
  3795. static struct platform_driver lpass_cdc_rx_macro_driver = {
  3796. .driver = {
  3797. .name = "lpass_cdc_rx_macro",
  3798. .owner = THIS_MODULE,
  3799. .pm = &lpass_cdc_dev_pm_ops,
  3800. .of_match_table = lpass_cdc_rx_macro_dt_match,
  3801. .suppress_bind_attrs = true,
  3802. },
  3803. .probe = lpass_cdc_rx_macro_probe,
  3804. .remove = lpass_cdc_rx_macro_remove,
  3805. };
  3806. module_platform_driver(lpass_cdc_rx_macro_driver);
  3807. MODULE_DESCRIPTION("RX macro driver");
  3808. MODULE_LICENSE("GPL v2");