htt.h 1.0 MB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336183371833818339183401834118342183431834418345183461834718348183491835018351183521835318354183551835618357183581835918360183611836218363183641836518366183671836818369183701837118372183731837418375183761837718378183791838018381183821838318384183851838618387183881838918390183911839218393183941839518396183971839818399184001840118402184031840418405184061840718408184091841018411184121841318414184151841618417184181841918420184211842218423184241842518426184271842818429184301843118432184331843418435184361843718438184391844018441184421844318444184451844618447184481844918450184511845218453184541845518456184571845818459184601846118462184631846418465184661846718468184691847018471184721847318474184751847618477184781847918480184811848218483184841848518486184871848818489184901849118492184931849418495184961849718498184991850018501185021850318504185051850618507185081850918510185111851218513185141851518516185171851818519185201852118522185231852418525185261852718528185291853018531185321853318534185351853618537185381853918540185411854218543185441854518546185471854818549185501855118552185531855418555185561855718558185591856018561185621856318564185651856618567185681856918570185711857218573185741857518576185771857818579185801858118582185831858418585185861858718588185891859018591185921859318594185951859618597185981859918600186011860218603186041860518606186071860818609186101861118612186131861418615186161861718618186191862018621186221862318624186251862618627186281862918630186311863218633186341863518636186371863818639186401864118642186431864418645186461864718648186491865018651186521865318654186551865618657186581865918660186611866218663186641866518666186671866818669186701867118672186731867418675186761867718678186791868018681186821868318684186851868618687186881868918690186911869218693186941869518696186971869818699187001870118702187031870418705187061870718708187091871018711187121871318714187151871618717187181871918720187211872218723187241872518726187271872818729187301873118732187331873418735187361873718738187391874018741187421874318744187451874618747187481874918750187511875218753187541875518756187571875818759187601876118762187631876418765187661876718768187691877018771187721877318774187751877618777187781877918780187811878218783187841878518786187871878818789187901879118792187931879418795187961879718798187991880018801188021880318804188051880618807188081880918810188111881218813188141881518816188171881818819188201882118822188231882418825188261882718828188291883018831188321883318834188351883618837188381883918840188411884218843188441884518846188471884818849188501885118852188531885418855188561885718858188591886018861188621886318864188651886618867188681886918870188711887218873188741887518876188771887818879188801888118882188831888418885188861888718888188891889018891188921889318894188951889618897188981889918900189011890218903189041890518906189071890818909189101891118912189131891418915189161891718918189191892018921189221892318924189251892618927189281892918930189311893218933189341893518936189371893818939189401894118942189431894418945189461894718948189491895018951189521895318954189551895618957189581895918960189611896218963189641896518966189671896818969189701897118972189731897418975189761897718978189791898018981189821898318984189851898618987189881898918990189911899218993189941899518996189971899818999190001900119002190031900419005190061900719008190091901019011190121901319014190151901619017190181901919020190211902219023190241902519026190271902819029190301903119032190331903419035190361903719038190391904019041190421904319044190451904619047190481904919050190511905219053190541905519056190571905819059190601906119062190631906419065190661906719068190691907019071190721907319074190751907619077190781907919080190811908219083190841908519086190871908819089190901909119092190931909419095190961909719098190991910019101191021910319104191051910619107191081910919110191111911219113191141911519116191171911819119191201912119122191231912419125191261912719128191291913019131191321913319134191351913619137191381913919140191411914219143191441914519146191471914819149191501915119152191531915419155191561915719158191591916019161191621916319164191651916619167191681916919170191711917219173191741917519176191771917819179191801918119182191831918419185191861918719188191891919019191191921919319194191951919619197191981919919200192011920219203192041920519206192071920819209192101921119212192131921419215192161921719218192191922019221192221922319224192251922619227192281922919230192311923219233192341923519236192371923819239192401924119242192431924419245192461924719248192491925019251192521925319254192551925619257192581925919260192611926219263192641926519266192671926819269192701927119272192731927419275192761927719278192791928019281192821928319284192851928619287192881928919290192911929219293192941929519296192971929819299193001930119302193031930419305193061930719308193091931019311193121931319314193151931619317193181931919320193211932219323193241932519326193271932819329193301933119332193331933419335193361933719338193391934019341193421934319344193451934619347193481934919350193511935219353193541935519356193571935819359193601936119362193631936419365193661936719368193691937019371193721937319374193751937619377193781937919380193811938219383193841938519386193871938819389193901939119392193931939419395193961939719398193991940019401194021940319404194051940619407194081940919410194111941219413194141941519416194171941819419194201942119422194231942419425194261942719428194291943019431194321943319434194351943619437194381943919440194411944219443194441944519446194471944819449194501945119452194531945419455194561945719458194591946019461194621946319464194651946619467194681946919470194711947219473194741947519476194771947819479194801948119482194831948419485194861948719488194891949019491194921949319494194951949619497194981949919500195011950219503195041950519506195071950819509195101951119512195131951419515195161951719518195191952019521195221952319524195251952619527195281952919530195311953219533195341953519536195371953819539195401954119542195431954419545195461954719548195491955019551195521955319554195551955619557195581955919560195611956219563195641956519566195671956819569195701957119572195731957419575195761957719578195791958019581195821958319584195851958619587195881958919590195911959219593195941959519596195971959819599196001960119602196031960419605196061960719608196091961019611196121961319614196151961619617196181961919620196211962219623196241962519626196271962819629196301963119632196331963419635196361963719638196391964019641196421964319644196451964619647196481964919650196511965219653196541965519656196571965819659196601966119662196631966419665196661966719668196691967019671196721967319674196751967619677196781967919680196811968219683196841968519686196871968819689196901969119692196931969419695196961969719698196991970019701197021970319704197051970619707197081970919710197111971219713197141971519716197171971819719197201972119722197231972419725197261972719728197291973019731197321973319734197351973619737197381973919740197411974219743197441974519746197471974819749197501975119752197531975419755197561975719758197591976019761197621976319764197651976619767197681976919770197711977219773197741977519776197771977819779197801978119782197831978419785197861978719788197891979019791197921979319794197951979619797197981979919800198011980219803198041980519806198071980819809198101981119812198131981419815198161981719818198191982019821198221982319824198251982619827198281982919830198311983219833198341983519836198371983819839198401984119842198431984419845198461984719848198491985019851198521985319854198551985619857198581985919860198611986219863198641986519866198671986819869198701987119872198731987419875198761987719878198791988019881198821988319884198851988619887198881988919890198911989219893198941989519896198971989819899199001990119902199031990419905199061990719908199091991019911199121991319914199151991619917199181991919920199211992219923199241992519926199271992819929199301993119932199331993419935199361993719938199391994019941199421994319944199451994619947199481994919950199511995219953199541995519956199571995819959199601996119962199631996419965199661996719968199691997019971199721997319974199751997619977199781997919980199811998219983199841998519986199871998819989199901999119992199931999419995199961999719998199992000020001200022000320004200052000620007200082000920010200112001220013200142001520016200172001820019200202002120022200232002420025200262002720028200292003020031200322003320034200352003620037200382003920040200412004220043200442004520046200472004820049200502005120052200532005420055200562005720058200592006020061200622006320064200652006620067200682006920070200712007220073200742007520076200772007820079200802008120082200832008420085200862008720088200892009020091200922009320094200952009620097200982009920100201012010220103201042010520106201072010820109201102011120112201132011420115201162011720118201192012020121201222012320124201252012620127201282012920130201312013220133201342013520136201372013820139201402014120142201432014420145201462014720148201492015020151201522015320154201552015620157201582015920160201612016220163201642016520166201672016820169201702017120172201732017420175201762017720178201792018020181201822018320184201852018620187201882018920190201912019220193201942019520196201972019820199202002020120202202032020420205202062020720208202092021020211202122021320214202152021620217202182021920220202212022220223202242022520226202272022820229202302023120232202332023420235202362023720238202392024020241202422024320244202452024620247202482024920250202512025220253202542025520256202572025820259202602026120262202632026420265202662026720268202692027020271202722027320274202752027620277202782027920280202812028220283202842028520286202872028820289202902029120292202932029420295202962029720298202992030020301203022030320304203052030620307203082030920310203112031220313203142031520316203172031820319203202032120322203232032420325203262032720328203292033020331203322033320334203352033620337203382033920340203412034220343203442034520346203472034820349203502035120352203532035420355203562035720358203592036020361203622036320364203652036620367203682036920370203712037220373203742037520376203772037820379203802038120382203832038420385203862038720388203892039020391203922039320394203952039620397203982039920400204012040220403204042040520406204072040820409204102041120412204132041420415204162041720418204192042020421204222042320424204252042620427204282042920430204312043220433204342043520436204372043820439204402044120442204432044420445204462044720448204492045020451204522045320454204552045620457204582045920460204612046220463204642046520466204672046820469204702047120472204732047420475204762047720478204792048020481204822048320484204852048620487204882048920490204912049220493204942049520496204972049820499205002050120502205032050420505205062050720508205092051020511205122051320514205152051620517205182051920520205212052220523205242052520526205272052820529205302053120532205332053420535205362053720538205392054020541205422054320544205452054620547205482054920550205512055220553205542055520556205572055820559205602056120562205632056420565205662056720568205692057020571205722057320574205752057620577205782057920580205812058220583205842058520586205872058820589205902059120592205932059420595205962059720598205992060020601206022060320604206052060620607206082060920610206112061220613206142061520616206172061820619206202062120622206232062420625206262062720628206292063020631206322063320634206352063620637206382063920640206412064220643206442064520646206472064820649206502065120652206532065420655206562065720658206592066020661206622066320664206652066620667206682066920670206712067220673206742067520676206772067820679206802068120682206832068420685206862068720688206892069020691206922069320694206952069620697206982069920700207012070220703207042070520706207072070820709207102071120712207132071420715207162071720718207192072020721207222072320724207252072620727207282072920730207312073220733207342073520736207372073820739207402074120742207432074420745207462074720748207492075020751207522075320754207552075620757207582075920760207612076220763207642076520766207672076820769207702077120772207732077420775207762077720778207792078020781207822078320784207852078620787207882078920790207912079220793207942079520796207972079820799208002080120802208032080420805208062080720808208092081020811208122081320814208152081620817208182081920820208212082220823208242082520826208272082820829208302083120832208332083420835208362083720838208392084020841208422084320844208452084620847208482084920850208512085220853208542085520856208572085820859208602086120862208632086420865208662086720868208692087020871208722087320874208752087620877208782087920880208812088220883208842088520886208872088820889208902089120892208932089420895208962089720898208992090020901209022090320904209052090620907209082090920910209112091220913209142091520916209172091820919209202092120922209232092420925209262092720928209292093020931209322093320934209352093620937209382093920940209412094220943209442094520946209472094820949209502095120952209532095420955209562095720958209592096020961209622096320964209652096620967209682096920970209712097220973209742097520976209772097820979209802098120982209832098420985209862098720988209892099020991209922099320994209952099620997209982099921000210012100221003210042100521006210072100821009210102101121012210132101421015210162101721018210192102021021210222102321024210252102621027210282102921030210312103221033210342103521036210372103821039210402104121042210432104421045210462104721048210492105021051210522105321054210552105621057210582105921060210612106221063210642106521066210672106821069210702107121072210732107421075210762107721078210792108021081210822108321084210852108621087210882108921090210912109221093210942109521096210972109821099211002110121102211032110421105211062110721108211092111021111211122111321114211152111621117211182111921120211212112221123211242112521126211272112821129211302113121132211332113421135211362113721138211392114021141211422114321144211452114621147211482114921150211512115221153211542115521156211572115821159211602116121162211632116421165211662116721168211692117021171211722117321174211752117621177211782117921180211812118221183211842118521186211872118821189211902119121192211932119421195211962119721198211992120021201212022120321204212052120621207212082120921210212112121221213212142121521216212172121821219212202122121222212232122421225212262122721228212292123021231212322123321234212352123621237212382123921240212412124221243212442124521246212472124821249212502125121252212532125421255212562125721258212592126021261212622126321264212652126621267212682126921270212712127221273212742127521276212772127821279212802128121282212832128421285212862128721288212892129021291212922129321294212952129621297212982129921300213012130221303213042130521306213072130821309213102131121312213132131421315213162131721318213192132021321213222132321324213252132621327213282132921330213312133221333213342133521336213372133821339213402134121342213432134421345213462134721348213492135021351213522135321354213552135621357213582135921360213612136221363213642136521366213672136821369213702137121372213732137421375213762137721378213792138021381213822138321384213852138621387213882138921390213912139221393213942139521396213972139821399214002140121402214032140421405214062140721408214092141021411214122141321414214152141621417214182141921420214212142221423214242142521426214272142821429214302143121432214332143421435214362143721438214392144021441214422144321444214452144621447214482144921450214512145221453214542145521456214572145821459214602146121462214632146421465214662146721468214692147021471214722147321474214752147621477214782147921480214812148221483214842148521486214872148821489214902149121492214932149421495214962149721498214992150021501215022150321504215052150621507215082150921510215112151221513215142151521516215172151821519215202152121522215232152421525215262152721528215292153021531215322153321534215352153621537215382153921540215412154221543215442154521546215472154821549215502155121552215532155421555215562155721558215592156021561215622156321564215652156621567215682156921570215712157221573215742157521576215772157821579215802158121582215832158421585215862158721588215892159021591215922159321594215952159621597215982159921600216012160221603216042160521606216072160821609216102161121612216132161421615216162161721618216192162021621216222162321624216252162621627216282162921630216312163221633216342163521636216372163821639216402164121642216432164421645216462164721648216492165021651216522165321654216552165621657216582165921660216612166221663216642166521666216672166821669216702167121672216732167421675216762167721678216792168021681216822168321684216852168621687216882168921690216912169221693216942169521696216972169821699217002170121702217032170421705217062170721708217092171021711217122171321714217152171621717217182171921720217212172221723217242172521726217272172821729217302173121732217332173421735217362173721738217392174021741217422174321744217452174621747217482174921750217512175221753217542175521756217572175821759217602176121762217632176421765217662176721768217692177021771217722177321774217752177621777217782177921780217812178221783217842178521786217872178821789217902179121792217932179421795217962179721798217992180021801218022180321804218052180621807218082180921810218112181221813218142181521816218172181821819218202182121822218232182421825218262182721828218292183021831218322183321834218352183621837218382183921840218412184221843218442184521846218472184821849218502185121852218532185421855218562185721858218592186021861218622186321864218652186621867218682186921870218712187221873218742187521876218772187821879218802188121882218832188421885218862188721888218892189021891218922189321894218952189621897218982189921900219012190221903219042190521906219072190821909219102191121912219132191421915219162191721918219192192021921219222192321924219252192621927219282192921930219312193221933219342193521936219372193821939219402194121942219432194421945219462194721948219492195021951219522195321954219552195621957219582195921960219612196221963219642196521966219672196821969219702197121972219732197421975219762197721978219792198021981219822198321984219852198621987219882198921990219912199221993219942199521996219972199821999220002200122002220032200422005220062200722008220092201022011220122201322014220152201622017220182201922020220212202222023220242202522026220272202822029220302203122032220332203422035220362203722038220392204022041220422204322044220452204622047220482204922050220512205222053220542205522056220572205822059220602206122062220632206422065220662206722068220692207022071220722207322074220752207622077220782207922080220812208222083220842208522086220872208822089220902209122092220932209422095220962209722098220992210022101221022210322104221052210622107221082210922110221112211222113221142211522116221172211822119221202212122122221232212422125221262212722128221292213022131221322213322134221352213622137221382213922140221412214222143221442214522146221472214822149221502215122152221532215422155221562215722158221592216022161221622216322164221652216622167221682216922170221712217222173221742217522176221772217822179221802218122182221832218422185221862218722188221892219022191221922219322194221952219622197221982219922200222012220222203222042220522206222072220822209222102221122212222132221422215222162221722218222192222022221222222222322224222252222622227222282222922230222312223222233222342223522236222372223822239222402224122242222432224422245222462224722248222492225022251222522225322254222552225622257222582225922260222612226222263222642226522266222672226822269222702227122272222732227422275222762227722278222792228022281222822228322284
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
  246. * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
  247. * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
  248. * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
  249. * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
  250. * msg defs
  251. * 3.129 Add HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT def.
  252. */
  253. #define HTT_CURRENT_VERSION_MAJOR 3
  254. #define HTT_CURRENT_VERSION_MINOR 129
  255. #define HTT_NUM_TX_FRAG_DESC 1024
  256. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  257. #define HTT_CHECK_SET_VAL(field, val) \
  258. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  259. /* macros to assist in sign-extending fields from HTT messages */
  260. #define HTT_SIGN_BIT_MASK(field) \
  261. ((field ## _M + (1 << field ## _S)) >> 1)
  262. #define HTT_SIGN_BIT(_val, field) \
  263. (_val & HTT_SIGN_BIT_MASK(field))
  264. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  265. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  266. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  267. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  268. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  269. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  270. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  271. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  272. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  273. /*
  274. * TEMPORARY:
  275. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  276. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  277. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  278. * updated.
  279. */
  280. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  281. /*
  282. * TEMPORARY:
  283. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  284. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  285. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  286. * updated.
  287. */
  288. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  289. /**
  290. * htt_dbg_stats_type -
  291. * bit positions for each stats type within a stats type bitmask
  292. * The bitmask contains 24 bits.
  293. */
  294. enum htt_dbg_stats_type {
  295. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  296. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  297. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  298. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  299. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  300. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  301. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  302. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  303. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  304. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  305. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  306. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  307. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  308. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  309. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  310. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  311. /* bits 16-23 currently reserved */
  312. /* keep this last */
  313. HTT_DBG_NUM_STATS
  314. };
  315. /*=== HTT option selection TLVs ===
  316. * Certain HTT messages have alternatives or options.
  317. * For such cases, the host and target need to agree on which option to use.
  318. * Option specification TLVs can be appended to the VERSION_REQ and
  319. * VERSION_CONF messages to select options other than the default.
  320. * These TLVs are entirely optional - if they are not provided, there is a
  321. * well-defined default for each option. If they are provided, they can be
  322. * provided in any order. Each TLV can be present or absent independent of
  323. * the presence / absence of other TLVs.
  324. *
  325. * The HTT option selection TLVs use the following format:
  326. * |31 16|15 8|7 0|
  327. * |---------------------------------+----------------+----------------|
  328. * | value (payload) | length | tag |
  329. * |-------------------------------------------------------------------|
  330. * The value portion need not be only 2 bytes; it can be extended by any
  331. * integer number of 4-byte units. The total length of the TLV, including
  332. * the tag and length fields, must be a multiple of 4 bytes. The length
  333. * field specifies the total TLV size in 4-byte units. Thus, the typical
  334. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  335. * field, would store 0x1 in its length field, to show that the TLV occupies
  336. * a single 4-byte unit.
  337. */
  338. /*--- TLV header format - applies to all HTT option TLVs ---*/
  339. enum HTT_OPTION_TLV_TAGS {
  340. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  341. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  342. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  343. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  344. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  345. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  346. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  347. };
  348. #define HTT_TCL_METADATA_VER_SZ 4
  349. PREPACK struct htt_option_tlv_header_t {
  350. A_UINT8 tag;
  351. A_UINT8 length;
  352. } POSTPACK;
  353. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  354. #define HTT_OPTION_TLV_TAG_S 0
  355. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  356. #define HTT_OPTION_TLV_LENGTH_S 8
  357. /*
  358. * value0 - 16 bit value field stored in word0
  359. * The TLV's value field may be longer than 2 bytes, in which case
  360. * the remainder of the value is stored in word1, word2, etc.
  361. */
  362. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  363. #define HTT_OPTION_TLV_VALUE0_S 16
  364. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  365. do { \
  366. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  367. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  368. } while (0)
  369. #define HTT_OPTION_TLV_TAG_GET(word) \
  370. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  371. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  372. do { \
  373. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  374. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  375. } while (0)
  376. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  377. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  378. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  379. do { \
  380. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  381. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  382. } while (0)
  383. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  384. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  385. /*--- format of specific HTT option TLVs ---*/
  386. /*
  387. * HTT option TLV for specifying LL bus address size
  388. * Some chips require bus addresses used by the target to access buffers
  389. * within the host's memory to be 32 bits; others require bus addresses
  390. * used by the target to access buffers within the host's memory to be
  391. * 64 bits.
  392. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  393. * a suffix to the VERSION_CONF message to specify which bus address format
  394. * the target requires.
  395. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  396. * default to providing bus addresses to the target in 32-bit format.
  397. */
  398. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  399. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  400. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  401. };
  402. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  403. struct htt_option_tlv_header_t hdr;
  404. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  405. } POSTPACK;
  406. /*
  407. * HTT option TLV for specifying whether HL systems should indicate
  408. * over-the-air tx completion for individual frames, or should instead
  409. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  410. * requests an OTA tx completion for a particular tx frame.
  411. * This option does not apply to LL systems, where the TX_COMPL_IND
  412. * is mandatory.
  413. * This option is primarily intended for HL systems in which the tx frame
  414. * downloads over the host --> target bus are as slow as or slower than
  415. * the transmissions over the WLAN PHY. For cases where the bus is faster
  416. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  417. * and consequently will send one TX_COMPL_IND message that covers several
  418. * tx frames. For cases where the WLAN PHY is faster than the bus,
  419. * the target will end up transmitting very short A-MPDUs, and consequently
  420. * sending many TX_COMPL_IND messages, which each cover a very small number
  421. * of tx frames.
  422. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  423. * a suffix to the VERSION_REQ message to request whether the host desires to
  424. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  425. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  426. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  427. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  428. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  429. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  430. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  431. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  432. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  433. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  434. * TLV.
  435. */
  436. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  437. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  438. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  439. };
  440. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  441. struct htt_option_tlv_header_t hdr;
  442. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  443. } POSTPACK;
  444. /*
  445. * HTT option TLV for specifying how many tx queue groups the target
  446. * may establish.
  447. * This TLV specifies the maximum value the target may send in the
  448. * txq_group_id field of any TXQ_GROUP information elements sent by
  449. * the target to the host. This allows the host to pre-allocate an
  450. * appropriate number of tx queue group structs.
  451. *
  452. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  453. * a suffix to the VERSION_REQ message to specify whether the host supports
  454. * tx queue groups at all, and if so if there is any limit on the number of
  455. * tx queue groups that the host supports.
  456. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  457. * a suffix to the VERSION_CONF message. If the host has specified in the
  458. * VER_REQ message a limit on the number of tx queue groups the host can
  459. * support, the target shall limit its specification of the maximum tx groups
  460. * to be no larger than this host-specified limit.
  461. *
  462. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  463. * shall preallocate 4 tx queue group structs, and the target shall not
  464. * specify a txq_group_id larger than 3.
  465. */
  466. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  467. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  468. /*
  469. * values 1 through N specify the max number of tx queue groups
  470. * the sender supports
  471. */
  472. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  473. };
  474. /* TEMPORARY backwards-compatibility alias for a typo fix -
  475. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  476. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  477. * to support the old name (with the typo) until all references to the
  478. * old name are replaced with the new name.
  479. */
  480. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  481. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  482. struct htt_option_tlv_header_t hdr;
  483. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  484. } POSTPACK;
  485. /*
  486. * HTT option TLV for specifying whether the target supports an extended
  487. * version of the HTT tx descriptor. If the target provides this TLV
  488. * and specifies in the TLV that the target supports an extended version
  489. * of the HTT tx descriptor, the target must check the "extension" bit in
  490. * the HTT tx descriptor, and if the extension bit is set, to expect a
  491. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  492. * descriptor. Furthermore, the target must provide room for the HTT
  493. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  494. * This option is intended for systems where the host needs to explicitly
  495. * control the transmission parameters such as tx power for individual
  496. * tx frames.
  497. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  498. * as a suffix to the VERSION_CONF message to explicitly specify whether
  499. * the target supports the HTT tx MSDU extension descriptor.
  500. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  501. * by the host as lack of target support for the HTT tx MSDU extension
  502. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  503. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  504. * the HTT tx MSDU extension descriptor.
  505. * The host is not required to provide the HTT tx MSDU extension descriptor
  506. * just because the target supports it; the target must check the
  507. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  508. * extension descriptor is present.
  509. */
  510. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  511. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  512. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  513. };
  514. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  515. struct htt_option_tlv_header_t hdr;
  516. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  517. } POSTPACK;
  518. /*
  519. * For the tcl data command V2 and higher support added a new
  520. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  521. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  522. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  523. * HTT option TLV for specifying which version of the TCL metadata struct
  524. * should be used:
  525. * V1 -> use htt_tx_tcl_metadata struct
  526. * V2 -> use htt_tx_tcl_metadata_v2 struct
  527. * Old FW will only support V1.
  528. * New FW will support V2. New FW will still support V1, at least during
  529. * a transition period.
  530. * Similarly, old host will only support V1, and new host will support V1 + V2.
  531. *
  532. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  533. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  534. * of TCL metadata the host supports. If the host doesn't provide a
  535. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  536. * is implicitly understood that the host only supports V1.
  537. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  538. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  539. * the host shall use. The target shall only select one of the versions
  540. * supported by the host. If the target doesn't provide a
  541. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  542. * is implicitly understood that the V1 TCL metadata shall be used.
  543. *
  544. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  545. * read as version 2.1. We added support for Dynamic AST Index Allocation
  546. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  547. * we will retain older behavior of making sure the AST Index for SAWF
  548. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  549. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  550. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  551. * in TCLV2 command and do the dynamic AST allocations.
  552. */
  553. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  554. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  555. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  556. /* values 3-20 reserved */
  557. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  558. };
  559. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  560. struct htt_option_tlv_header_t hdr;
  561. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  562. } POSTPACK;
  563. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  564. HTT_OPTION_TLV_VALUE0_SET(word, value)
  565. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  566. HTT_OPTION_TLV_VALUE0_GET(word)
  567. typedef struct {
  568. union {
  569. /* BIT [11 : 0] :- tag
  570. * BIT [23 : 12] :- length
  571. * BIT [31 : 24] :- reserved
  572. */
  573. A_UINT32 tag__length;
  574. /*
  575. * The following struct is not endian-portable.
  576. * It is suitable for use within the target, which is known to be
  577. * little-endian.
  578. * The host should use the above endian-portable macros to access
  579. * the tag and length bitfields in an endian-neutral manner.
  580. */
  581. struct {
  582. A_UINT32 tag : 12, /* BIT [11 : 0] */
  583. length : 12, /* BIT [23 : 12] */
  584. reserved : 8; /* BIT [31 : 24] */
  585. };
  586. };
  587. } htt_tlv_hdr_t;
  588. /** HTT stats TLV tag values */
  589. typedef enum {
  590. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  591. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  592. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  593. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  594. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  595. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv, PUBLISH_FUNC=get_sring_name_data */
  596. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv, PUBLISH_CODE=#inbound_req->tx_hwq_id_mac_id_word = ((htt_tx_hwq_stats_cmn_tlv *)tag_buf)->mac_id__hwq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  597. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  598. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  599. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  600. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  601. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  602. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  603. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  604. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  605. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  606. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  607. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  608. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  609. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  610. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  611. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  612. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  613. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  614. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  615. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  616. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  617. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv, PUBLISH_FUNC=create_json_response_for_sring_stats */
  618. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  619. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  620. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  621. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  622. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  623. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  624. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  625. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  626. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv, PUBLISH_CODE=#inbound_req->tx_sched_txq_id_mac_id_word = ((htt_tx_pdev_stats_sched_per_txq_tlv *)tag_buf)->mac_id__txq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  627. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv, PUBLISH_SKIP */
  628. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  629. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  630. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  631. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v, PUBLISH_FUNC=create_json_response_for_sfm_client */
  632. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv, PUBLISH_FUNC=create_json_response_for_sfm_client */
  633. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  634. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  635. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  636. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  637. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  638. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  639. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  640. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  641. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  642. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  643. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  644. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv, PUBLISH_FUNC=create_json_response_for_hwstats_intr_misc */
  645. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  646. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  647. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  648. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  649. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  650. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  651. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  652. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  653. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv, TOPIC=advanced */
  654. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  655. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  656. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  657. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  658. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  659. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  660. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  661. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  662. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv, PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  663. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_cca_stat */
  664. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_pdev_mpdu_stat */
  665. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  666. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  667. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  668. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  669. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  670. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  671. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  672. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  673. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  674. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  675. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  676. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  677. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  678. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  679. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  680. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv, PUBLISH_FUNC=create_json_response_for_ring_bkp_pressure_stats */
  681. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv, PUBLISH_FUNC=create_json_response_for_latency_prof_stats */
  682. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  683. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  684. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  685. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_rx_pdev_ul_ofdma_user_stat */
  686. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  687. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  688. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  689. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv, TOPIC=peer */
  690. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  691. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  692. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  693. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv, PUBLISH_FUNC=create_json_response_for_rx_pdev_rate_ext */
  694. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  695. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  696. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  697. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  698. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  699. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  700. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  701. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  702. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  703. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  704. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  705. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  706. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  707. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  708. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  709. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  710. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  711. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  712. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  713. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  714. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  715. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  716. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  717. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  718. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_rate_stats_per */
  719. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_mu_ppdu */
  720. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  721. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv, TOPIC=advanced */
  722. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  723. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  724. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  725. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  726. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv, TOPIC=advanced */
  727. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv, TOPIC=advanced */
  728. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv, TOPIC=advanced */
  729. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv, TOPIC=advanced */
  730. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  731. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  732. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  733. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv, TOPIC=advanced */
  734. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv, TOPIC=advanced */
  735. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  736. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  737. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  738. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  739. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  740. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  741. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  742. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  743. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  744. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  745. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  746. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv, TOPIC=advanced */
  747. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  748. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  749. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  750. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  751. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  752. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  753. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  754. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  755. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_sched_algo_ofdma_stats */
  756. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  757. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  758. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  759. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  760. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  761. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v, TOPIC=advanced */
  762. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv, TOPIC=advanced */
  763. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv, TOPIC=advanced */
  764. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  765. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v, TOPIC=advanced */
  766. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  767. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  768. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  769. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  770. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  771. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  772. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  773. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  774. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  775. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  776. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  777. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  778. HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
  779. HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
  780. HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
  781. HTT_STATS_PDEV_MLO_IPC_STATS_TAG = 191, /* htt_pdev_mlo_ipc_stats_tlv */
  782. HTT_STATS_WHAL_WSI_TAG = 192, /* htt_stats_whal_wsi_tlv */
  783. HTT_STATS_MAX_TAG,
  784. } htt_stats_tlv_tag_t;
  785. /* retain deprecated enum name as an alias for the current enum name */
  786. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  787. #define HTT_STATS_TLV_TAG_M 0x00000fff
  788. #define HTT_STATS_TLV_TAG_S 0
  789. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  790. #define HTT_STATS_TLV_LENGTH_S 12
  791. #define HTT_STATS_TLV_TAG_GET(_var) \
  792. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  793. HTT_STATS_TLV_TAG_S)
  794. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  795. do { \
  796. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  797. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  798. } while (0)
  799. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  800. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  801. HTT_STATS_TLV_LENGTH_S)
  802. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  803. do { \
  804. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  805. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  806. } while (0)
  807. /*=== host -> target messages ===============================================*/
  808. enum htt_h2t_msg_type {
  809. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  810. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  811. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  812. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  813. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  814. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  815. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  816. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  817. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  818. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  819. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  820. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  821. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  822. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  823. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  824. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  825. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  826. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  827. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  828. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  829. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  830. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  831. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  832. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  833. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  834. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  835. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  836. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  837. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  838. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  839. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  840. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  841. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  842. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  843. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  844. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  845. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  846. HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
  847. /* keep this last */
  848. HTT_H2T_NUM_MSGS
  849. };
  850. /*
  851. * HTT host to target message type -
  852. * stored in bits 7:0 of the first word of the message
  853. */
  854. #define HTT_H2T_MSG_TYPE_M 0xff
  855. #define HTT_H2T_MSG_TYPE_S 0
  856. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  857. do { \
  858. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  859. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  860. } while (0)
  861. #define HTT_H2T_MSG_TYPE_GET(word) \
  862. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  863. /**
  864. * @brief host -> target version number request message definition
  865. *
  866. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  867. *
  868. *
  869. * |31 24|23 16|15 8|7 0|
  870. * |----------------+----------------+----------------+----------------|
  871. * | reserved | msg type |
  872. * |-------------------------------------------------------------------|
  873. * : option request TLV (optional) |
  874. * :...................................................................:
  875. *
  876. * The VER_REQ message may consist of a single 4-byte word, or may be
  877. * extended with TLVs that specify which HTT options the host is requesting
  878. * from the target.
  879. * The following option TLVs may be appended to the VER_REQ message:
  880. * - HL_SUPPRESS_TX_COMPL_IND
  881. * - HL_MAX_TX_QUEUE_GROUPS
  882. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  883. * may be appended to the VER_REQ message (but only one TLV of each type).
  884. *
  885. * Header fields:
  886. * - MSG_TYPE
  887. * Bits 7:0
  888. * Purpose: identifies this as a version number request message
  889. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  890. */
  891. #define HTT_VER_REQ_BYTES 4
  892. /* TBDXXX: figure out a reasonable number */
  893. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  894. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  895. /**
  896. * @brief HTT tx MSDU descriptor
  897. *
  898. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  899. *
  900. * @details
  901. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  902. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  903. * the target firmware needs for the FW's tx processing, particularly
  904. * for creating the HW msdu descriptor.
  905. * The same HTT tx descriptor is used for HL and LL systems, though
  906. * a few fields within the tx descriptor are used only by LL or
  907. * only by HL.
  908. * The HTT tx descriptor is defined in two manners: by a struct with
  909. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  910. * definitions.
  911. * The target should use the struct def, for simplicitly and clarity,
  912. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  913. * neutral. Specifically, the host shall use the get/set macros built
  914. * around the mask + shift defs.
  915. */
  916. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  917. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  918. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  919. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  920. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  921. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  922. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  923. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  924. #define HTT_TX_VDEV_ID_WORD 0
  925. #define HTT_TX_VDEV_ID_MASK 0x3f
  926. #define HTT_TX_VDEV_ID_SHIFT 16
  927. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  928. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  929. #define HTT_TX_MSDU_LEN_DWORD 1
  930. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  931. /*
  932. * HTT_VAR_PADDR macros
  933. * Allow physical / bus addresses to be either a single 32-bit value,
  934. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  935. */
  936. #define HTT_VAR_PADDR32(var_name) \
  937. A_UINT32 var_name
  938. #define HTT_VAR_PADDR64_LE(var_name) \
  939. struct { \
  940. /* little-endian: lo precedes hi */ \
  941. A_UINT32 lo; \
  942. A_UINT32 hi; \
  943. } var_name
  944. /*
  945. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  946. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  947. * addresses are stored in a XXX-bit field.
  948. * This macro is used to define both htt_tx_msdu_desc32_t and
  949. * htt_tx_msdu_desc64_t structs.
  950. */
  951. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  952. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  953. { \
  954. /* DWORD 0: flags and meta-data */ \
  955. A_UINT32 \
  956. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  957. \
  958. /* pkt_subtype - \
  959. * Detailed specification of the tx frame contents, extending the \
  960. * general specification provided by pkt_type. \
  961. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  962. * pkt_type | pkt_subtype \
  963. * ============================================================== \
  964. * 802.3 | bit 0:3 - Reserved \
  965. * | bit 4: 0x0 - Copy-Engine Classification Results \
  966. * | not appended to the HTT message \
  967. * | 0x1 - Copy-Engine Classification Results \
  968. * | appended to the HTT message in the \
  969. * | format: \
  970. * | [HTT tx desc, frame header, \
  971. * | CE classification results] \
  972. * | The CE classification results begin \
  973. * | at the next 4-byte boundary after \
  974. * | the frame header. \
  975. * ------------+------------------------------------------------- \
  976. * Eth2 | bit 0:3 - Reserved \
  977. * | bit 4: 0x0 - Copy-Engine Classification Results \
  978. * | not appended to the HTT message \
  979. * | 0x1 - Copy-Engine Classification Results \
  980. * | appended to the HTT message. \
  981. * | See the above specification of the \
  982. * | CE classification results location. \
  983. * ------------+------------------------------------------------- \
  984. * native WiFi | bit 0:3 - Reserved \
  985. * | bit 4: 0x0 - Copy-Engine Classification Results \
  986. * | not appended to the HTT message \
  987. * | 0x1 - Copy-Engine Classification Results \
  988. * | appended to the HTT message. \
  989. * | See the above specification of the \
  990. * | CE classification results location. \
  991. * ------------+------------------------------------------------- \
  992. * mgmt | 0x0 - 802.11 MAC header absent \
  993. * | 0x1 - 802.11 MAC header present \
  994. * ------------+------------------------------------------------- \
  995. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  996. * | 0x1 - 802.11 MAC header present \
  997. * | bit 1: 0x0 - allow aggregation \
  998. * | 0x1 - don't allow aggregation \
  999. * | bit 2: 0x0 - perform encryption \
  1000. * | 0x1 - don't perform encryption \
  1001. * | bit 3: 0x0 - perform tx classification / queuing \
  1002. * | 0x1 - don't perform tx classification; \
  1003. * | insert the frame into the "misc" \
  1004. * | tx queue \
  1005. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1006. * | not appended to the HTT message \
  1007. * | 0x1 - Copy-Engine Classification Results \
  1008. * | appended to the HTT message. \
  1009. * | See the above specification of the \
  1010. * | CE classification results location. \
  1011. */ \
  1012. pkt_subtype: 5, \
  1013. \
  1014. /* pkt_type - \
  1015. * General specification of the tx frame contents. \
  1016. * The htt_pkt_type enum should be used to specify and check the \
  1017. * value of this field. \
  1018. */ \
  1019. pkt_type: 3, \
  1020. \
  1021. /* vdev_id - \
  1022. * ID for the vdev that is sending this tx frame. \
  1023. * For certain non-standard packet types, e.g. pkt_type == raw \
  1024. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1025. * This field is used primarily for determining where to queue \
  1026. * broadcast and multicast frames. \
  1027. */ \
  1028. vdev_id: 6, \
  1029. /* ext_tid - \
  1030. * The extended traffic ID. \
  1031. * If the TID is unknown, the extended TID is set to \
  1032. * HTT_TX_EXT_TID_INVALID. \
  1033. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1034. * value of the QoS TID. \
  1035. * If the tx frame is non-QoS data, then the extended TID is set to \
  1036. * HTT_TX_EXT_TID_NON_QOS. \
  1037. * If the tx frame is multicast or broadcast, then the extended TID \
  1038. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1039. */ \
  1040. ext_tid: 5, \
  1041. \
  1042. /* postponed - \
  1043. * This flag indicates whether the tx frame has been downloaded to \
  1044. * the target before but discarded by the target, and now is being \
  1045. * downloaded again; or if this is a new frame that is being \
  1046. * downloaded for the first time. \
  1047. * This flag allows the target to determine the correct order for \
  1048. * transmitting new vs. old frames. \
  1049. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1050. * This flag only applies to HL systems, since in LL systems, \
  1051. * the tx flow control is handled entirely within the target. \
  1052. */ \
  1053. postponed: 1, \
  1054. \
  1055. /* extension - \
  1056. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1057. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1058. * \
  1059. * 0x0 - no extension MSDU descriptor is present \
  1060. * 0x1 - an extension MSDU descriptor immediately follows the \
  1061. * regular MSDU descriptor \
  1062. */ \
  1063. extension: 1, \
  1064. \
  1065. /* cksum_offload - \
  1066. * This flag indicates whether checksum offload is enabled or not \
  1067. * for this frame. Target FW use this flag to turn on HW checksumming \
  1068. * 0x0 - No checksum offload \
  1069. * 0x1 - L3 header checksum only \
  1070. * 0x2 - L4 checksum only \
  1071. * 0x3 - L3 header checksum + L4 checksum \
  1072. */ \
  1073. cksum_offload: 2, \
  1074. \
  1075. /* tx_comp_req - \
  1076. * This flag indicates whether Tx Completion \
  1077. * from fw is required or not. \
  1078. * This flag is only relevant if tx completion is not \
  1079. * universally enabled. \
  1080. * For all LL systems, tx completion is mandatory, \
  1081. * so this flag will be irrelevant. \
  1082. * For HL systems tx completion is optional, but HL systems in which \
  1083. * the bus throughput exceeds the WLAN throughput will \
  1084. * probably want to always use tx completion, and thus \
  1085. * would not check this flag. \
  1086. * This flag is required when tx completions are not used universally, \
  1087. * but are still required for certain tx frames for which \
  1088. * an OTA delivery acknowledgment is needed by the host. \
  1089. * In practice, this would be for HL systems in which the \
  1090. * bus throughput is less than the WLAN throughput. \
  1091. * \
  1092. * 0x0 - Tx Completion Indication from Fw not required \
  1093. * 0x1 - Tx Completion Indication from Fw is required \
  1094. */ \
  1095. tx_compl_req: 1; \
  1096. \
  1097. \
  1098. /* DWORD 1: MSDU length and ID */ \
  1099. A_UINT32 \
  1100. len: 16, /* MSDU length, in bytes */ \
  1101. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1102. * and this id is used to calculate fragmentation \
  1103. * descriptor pointer inside the target based on \
  1104. * the base address, configured inside the target. \
  1105. */ \
  1106. \
  1107. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1108. /* frags_desc_ptr - \
  1109. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1110. * where the tx frame's fragments reside in memory. \
  1111. * This field only applies to LL systems, since in HL systems the \
  1112. * (degenerate single-fragment) fragmentation descriptor is created \
  1113. * within the target. \
  1114. */ \
  1115. _paddr__frags_desc_ptr_; \
  1116. \
  1117. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1118. /* \
  1119. * Peer ID : Target can use this value to know which peer-id packet \
  1120. * destined to. \
  1121. * It's intended to be specified by host in case of NAWDS. \
  1122. */ \
  1123. A_UINT16 peerid; \
  1124. \
  1125. /* \
  1126. * Channel frequency: This identifies the desired channel \
  1127. * frequency (in mhz) for tx frames. This is used by FW to help \
  1128. * determine when it is safe to transmit or drop frames for \
  1129. * off-channel operation. \
  1130. * The default value of zero indicates to FW that the corresponding \
  1131. * VDEV's home channel (if there is one) is the desired channel \
  1132. * frequency. \
  1133. */ \
  1134. A_UINT16 chanfreq; \
  1135. \
  1136. /* Reason reserved is commented is increasing the htt structure size \
  1137. * leads to some weird issues. \
  1138. * A_UINT32 reserved_dword3_bits0_31; \
  1139. */ \
  1140. } POSTPACK
  1141. /* define a htt_tx_msdu_desc32_t type */
  1142. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1143. /* define a htt_tx_msdu_desc64_t type */
  1144. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1145. /*
  1146. * Make htt_tx_msdu_desc_t be an alias for either
  1147. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1148. */
  1149. #if HTT_PADDR64
  1150. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1151. #else
  1152. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1153. #endif
  1154. /* decriptor information for Management frame*/
  1155. /*
  1156. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1157. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1158. */
  1159. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1160. extern A_UINT32 mgmt_hdr_len;
  1161. PREPACK struct htt_mgmt_tx_desc_t {
  1162. A_UINT32 msg_type;
  1163. #if HTT_PADDR64
  1164. A_UINT64 frag_paddr; /* DMAble address of the data */
  1165. #else
  1166. A_UINT32 frag_paddr; /* DMAble address of the data */
  1167. #endif
  1168. A_UINT32 desc_id; /* returned to host during completion
  1169. * to free the meory*/
  1170. A_UINT32 len; /* Fragment length */
  1171. A_UINT32 vdev_id; /* virtual device ID*/
  1172. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1173. } POSTPACK;
  1174. PREPACK struct htt_mgmt_tx_compl_ind {
  1175. A_UINT32 desc_id;
  1176. A_UINT32 status;
  1177. } POSTPACK;
  1178. /*
  1179. * This SDU header size comes from the summation of the following:
  1180. * 1. Max of:
  1181. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1182. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1183. * b. 802.11 header, for raw frames: 36 bytes
  1184. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1185. * QoS header, HT header)
  1186. * c. 802.3 header, for ethernet frames: 14 bytes
  1187. * (destination address, source address, ethertype / length)
  1188. * 2. Max of:
  1189. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1190. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1191. * 3. 802.1Q VLAN header: 4 bytes
  1192. * 4. LLC/SNAP header: 8 bytes
  1193. */
  1194. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1195. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1196. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1197. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1198. A_COMPILE_TIME_ASSERT(
  1199. htt_encap_hdr_size_max_check_nwifi,
  1200. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1201. A_COMPILE_TIME_ASSERT(
  1202. htt_encap_hdr_size_max_check_enet,
  1203. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1204. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1205. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1206. #define HTT_TX_HDR_SIZE_802_1Q 4
  1207. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1208. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1209. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1210. HTT_TX_HDR_SIZE_802_1Q + \
  1211. HTT_TX_HDR_SIZE_LLC_SNAP)
  1212. #define HTT_HL_TX_FRM_HDR_LEN \
  1213. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1214. #define HTT_LL_TX_FRM_HDR_LEN \
  1215. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1216. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1217. /* dword 0 */
  1218. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1219. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1220. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1221. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1222. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1223. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1224. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1225. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1226. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1227. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1228. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1229. #define HTT_TX_DESC_PKT_TYPE_S 13
  1230. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1231. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1232. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1233. #define HTT_TX_DESC_VDEV_ID_S 16
  1234. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1235. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1236. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1237. #define HTT_TX_DESC_EXT_TID_S 22
  1238. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1239. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1240. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1241. #define HTT_TX_DESC_POSTPONED_S 27
  1242. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1243. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1244. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1245. #define HTT_TX_DESC_EXTENSION_S 28
  1246. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1247. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1248. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1249. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1250. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1251. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1252. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1253. #define HTT_TX_DESC_TX_COMP_S 31
  1254. /* dword 1 */
  1255. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1256. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1257. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1258. #define HTT_TX_DESC_FRM_LEN_S 0
  1259. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1260. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1261. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1262. #define HTT_TX_DESC_FRM_ID_S 16
  1263. /* dword 2 */
  1264. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1265. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1266. /* for systems using 64-bit format for bus addresses */
  1267. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1268. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1269. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1270. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1271. /* for systems using 32-bit format for bus addresses */
  1272. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1273. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1274. /* dword 3 */
  1275. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1276. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1277. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1278. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1279. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1280. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1281. #if HTT_PADDR64
  1282. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1283. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1284. #else
  1285. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1286. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1287. #endif
  1288. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1289. #define HTT_TX_DESC_PEER_ID_S 0
  1290. /*
  1291. * TEMPORARY:
  1292. * The original definitions for the PEER_ID fields contained typos
  1293. * (with _DESC_PADDR appended to this PEER_ID field name).
  1294. * Retain deprecated original names for PEER_ID fields until all code that
  1295. * refers to them has been updated.
  1296. */
  1297. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1298. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1299. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1300. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1301. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1302. HTT_TX_DESC_PEER_ID_M
  1303. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1304. HTT_TX_DESC_PEER_ID_S
  1305. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1306. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1307. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1308. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1309. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1310. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1311. #if HTT_PADDR64
  1312. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1313. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1314. #else
  1315. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1316. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1317. #endif
  1318. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1319. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1320. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1321. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1322. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1323. do { \
  1324. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1325. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1326. } while (0)
  1327. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1328. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1329. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1330. do { \
  1331. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1332. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1333. } while (0)
  1334. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1335. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1336. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1337. do { \
  1338. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1339. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1340. } while (0)
  1341. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1342. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1343. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1344. do { \
  1345. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1346. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1347. } while (0)
  1348. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1349. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1350. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1351. do { \
  1352. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1353. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1354. } while (0)
  1355. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1356. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1357. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1358. do { \
  1359. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1360. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1361. } while (0)
  1362. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1363. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1364. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1365. do { \
  1366. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1367. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1368. } while (0)
  1369. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1370. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1371. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1372. do { \
  1373. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1374. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1375. } while (0)
  1376. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1377. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1378. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1379. do { \
  1380. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1381. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1382. } while (0)
  1383. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1384. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1385. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1386. do { \
  1387. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1388. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1389. } while (0)
  1390. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1391. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1392. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1393. do { \
  1394. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1395. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1396. } while (0)
  1397. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1398. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1399. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1400. do { \
  1401. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1402. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1403. } while (0)
  1404. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1405. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1406. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1407. do { \
  1408. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1409. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1410. } while (0)
  1411. /* enums used in the HTT tx MSDU extension descriptor */
  1412. enum {
  1413. htt_tx_guard_interval_regular = 0,
  1414. htt_tx_guard_interval_short = 1,
  1415. };
  1416. enum {
  1417. htt_tx_preamble_type_ofdm = 0,
  1418. htt_tx_preamble_type_cck = 1,
  1419. htt_tx_preamble_type_ht = 2,
  1420. htt_tx_preamble_type_vht = 3,
  1421. };
  1422. enum {
  1423. htt_tx_bandwidth_5MHz = 0,
  1424. htt_tx_bandwidth_10MHz = 1,
  1425. htt_tx_bandwidth_20MHz = 2,
  1426. htt_tx_bandwidth_40MHz = 3,
  1427. htt_tx_bandwidth_80MHz = 4,
  1428. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1429. };
  1430. /**
  1431. * @brief HTT tx MSDU extension descriptor
  1432. * @details
  1433. * If the target supports HTT tx MSDU extension descriptors, the host has
  1434. * the option of appending the following struct following the regular
  1435. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1436. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1437. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1438. * tx specs for each frame.
  1439. */
  1440. PREPACK struct htt_tx_msdu_desc_ext_t {
  1441. /* DWORD 0: flags */
  1442. A_UINT32
  1443. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1444. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1445. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1446. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1447. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1448. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1449. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1450. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1451. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1452. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1453. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1454. /* DWORD 1: tx power, tx rate, tx BW */
  1455. A_UINT32
  1456. /* pwr -
  1457. * Specify what power the tx frame needs to be transmitted at.
  1458. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1459. * The value needs to be appropriately sign-extended when extracting
  1460. * the value from the message and storing it in a variable that is
  1461. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1462. * automatically handles this sign-extension.)
  1463. * If the transmission uses multiple tx chains, this power spec is
  1464. * the total transmit power, assuming incoherent combination of
  1465. * per-chain power to produce the total power.
  1466. */
  1467. pwr: 8,
  1468. /* mcs_mask -
  1469. * Specify the allowable values for MCS index (modulation and coding)
  1470. * to use for transmitting the frame.
  1471. *
  1472. * For HT / VHT preamble types, this mask directly corresponds to
  1473. * the HT or VHT MCS indices that are allowed. For each bit N set
  1474. * within the mask, MCS index N is allowed for transmitting the frame.
  1475. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1476. * rates versus OFDM rates, so the host has the option of specifying
  1477. * that the target must transmit the frame with CCK or OFDM rates
  1478. * (not HT or VHT), but leaving the decision to the target whether
  1479. * to use CCK or OFDM.
  1480. *
  1481. * For CCK and OFDM, the bits within this mask are interpreted as
  1482. * follows:
  1483. * bit 0 -> CCK 1 Mbps rate is allowed
  1484. * bit 1 -> CCK 2 Mbps rate is allowed
  1485. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1486. * bit 3 -> CCK 11 Mbps rate is allowed
  1487. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1488. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1489. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1490. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1491. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1492. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1493. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1494. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1495. *
  1496. * The MCS index specification needs to be compatible with the
  1497. * bandwidth mask specification. For example, a MCS index == 9
  1498. * specification is inconsistent with a preamble type == VHT,
  1499. * Nss == 1, and channel bandwidth == 20 MHz.
  1500. *
  1501. * Furthermore, the host has only a limited ability to specify to
  1502. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1503. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1504. */
  1505. mcs_mask: 12,
  1506. /* nss_mask -
  1507. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1508. * Each bit in this mask corresponds to a Nss value:
  1509. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1510. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1511. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1512. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1513. * The values in the Nss mask must be suitable for the recipient, e.g.
  1514. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1515. * recipient which only supports 2x2 MIMO.
  1516. */
  1517. nss_mask: 4,
  1518. /* guard_interval -
  1519. * Specify a htt_tx_guard_interval enum value to indicate whether
  1520. * the transmission should use a regular guard interval or a
  1521. * short guard interval.
  1522. */
  1523. guard_interval: 1,
  1524. /* preamble_type_mask -
  1525. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1526. * may choose from for transmitting this frame.
  1527. * The bits in this mask correspond to the values in the
  1528. * htt_tx_preamble_type enum. For example, to allow the target
  1529. * to transmit the frame as either CCK or OFDM, this field would
  1530. * be set to
  1531. * (1 << htt_tx_preamble_type_ofdm) |
  1532. * (1 << htt_tx_preamble_type_cck)
  1533. */
  1534. preamble_type_mask: 4,
  1535. reserved1_31_29: 3; /* unused, set to 0x0 */
  1536. /* DWORD 2: tx chain mask, tx retries */
  1537. A_UINT32
  1538. /* chain_mask - specify which chains to transmit from */
  1539. chain_mask: 4,
  1540. /* retry_limit -
  1541. * Specify the maximum number of transmissions, including the
  1542. * initial transmission, to attempt before giving up if no ack
  1543. * is received.
  1544. * If the tx rate is specified, then all retries shall use the
  1545. * same rate as the initial transmission.
  1546. * If no tx rate is specified, the target can choose whether to
  1547. * retain the original rate during the retransmissions, or to
  1548. * fall back to a more robust rate.
  1549. */
  1550. retry_limit: 4,
  1551. /* bandwidth_mask -
  1552. * Specify what channel widths may be used for the transmission.
  1553. * A value of zero indicates "don't care" - the target may choose
  1554. * the transmission bandwidth.
  1555. * The bits within this mask correspond to the htt_tx_bandwidth
  1556. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1557. * The bandwidth_mask must be consistent with the preamble_type_mask
  1558. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1559. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1560. */
  1561. bandwidth_mask: 6,
  1562. reserved2_31_14: 18; /* unused, set to 0x0 */
  1563. /* DWORD 3: tx expiry time (TSF) LSBs */
  1564. A_UINT32 expire_tsf_lo;
  1565. /* DWORD 4: tx expiry time (TSF) MSBs */
  1566. A_UINT32 expire_tsf_hi;
  1567. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1568. } POSTPACK;
  1569. /* DWORD 0 */
  1570. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1571. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1572. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1573. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1575. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1576. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1577. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1578. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1579. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1580. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1581. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1582. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1583. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1584. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1586. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1587. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1588. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1589. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1590. /* DWORD 1 */
  1591. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1592. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1593. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1594. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1595. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1596. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1597. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1598. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1599. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1600. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1601. /* DWORD 2 */
  1602. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1603. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1604. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1605. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1606. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1607. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1608. /* DWORD 0 */
  1609. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1610. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1611. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1612. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1613. do { \
  1614. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1615. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1616. } while (0)
  1617. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1618. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1619. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1620. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1621. do { \
  1622. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1623. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1624. } while (0)
  1625. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1626. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1627. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1628. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1629. do { \
  1630. HTT_CHECK_SET_VAL( \
  1631. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1632. ((_var) |= ((_val) \
  1633. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1634. } while (0)
  1635. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1636. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1637. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1638. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1639. do { \
  1640. HTT_CHECK_SET_VAL( \
  1641. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1642. ((_var) |= ((_val) \
  1643. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1644. } while (0)
  1645. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1646. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1647. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1648. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1649. do { \
  1650. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1651. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1652. } while (0)
  1653. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1654. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1655. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1656. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1657. do { \
  1658. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1659. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1660. } while (0)
  1661. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1662. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1663. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1664. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1665. do { \
  1666. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1667. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1668. } while (0)
  1669. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1670. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1671. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1672. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1673. do { \
  1674. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1675. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1676. } while (0)
  1677. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1678. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1679. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1680. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1681. do { \
  1682. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1683. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1684. } while (0)
  1685. /* DWORD 1 */
  1686. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1687. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1688. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1689. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1690. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1691. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1692. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1693. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1694. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1695. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1696. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1697. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1698. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1699. do { \
  1700. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1701. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1702. } while (0)
  1703. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1704. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1705. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1706. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1707. do { \
  1708. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1709. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1710. } while (0)
  1711. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1712. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1713. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1714. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1715. do { \
  1716. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1717. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1718. } while (0)
  1719. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1720. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1721. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1722. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1723. do { \
  1724. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1725. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1726. } while (0)
  1727. /* DWORD 2 */
  1728. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1729. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1730. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1731. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1732. do { \
  1733. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1734. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1735. } while (0)
  1736. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1737. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1738. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1739. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1740. do { \
  1741. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1742. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1743. } while (0)
  1744. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1745. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1746. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1747. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1748. do { \
  1749. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1750. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1751. } while (0)
  1752. typedef enum {
  1753. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1754. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1755. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1756. } htt_11ax_ltf_subtype_t;
  1757. typedef enum {
  1758. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1759. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1760. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1761. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1762. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1763. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1764. } htt_tx_ext2_preamble_type_t;
  1765. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1766. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1767. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1768. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1769. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1770. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1771. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1772. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1773. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1774. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1775. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1776. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1777. /**
  1778. * @brief HTT tx MSDU extension descriptor v2
  1779. * @details
  1780. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1781. * is received as tcl_exit_base->host_meta_info in firmware.
  1782. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1783. * are already part of tcl_exit_base.
  1784. */
  1785. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1786. /* DWORD 0: flags */
  1787. A_UINT32
  1788. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1789. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1790. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1791. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1792. valid_retries : 1, /* if set, tx retries spec is valid */
  1793. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1794. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1795. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1796. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1797. valid_key_flags : 1, /* if set, key flags is valid */
  1798. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1799. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1800. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1801. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1802. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1803. 1 = ENCRYPT,
  1804. 2 ~ 3 - Reserved */
  1805. /* retry_limit -
  1806. * Specify the maximum number of transmissions, including the
  1807. * initial transmission, to attempt before giving up if no ack
  1808. * is received.
  1809. * If the tx rate is specified, then all retries shall use the
  1810. * same rate as the initial transmission.
  1811. * If no tx rate is specified, the target can choose whether to
  1812. * retain the original rate during the retransmissions, or to
  1813. * fall back to a more robust rate.
  1814. */
  1815. retry_limit : 4,
  1816. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1817. * Valid only for 11ax preamble types HE_SU
  1818. * and HE_EXT_SU
  1819. */
  1820. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1821. * Valid only for 11ax preamble types HE_SU
  1822. * and HE_EXT_SU
  1823. */
  1824. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1825. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1826. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1827. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1828. */
  1829. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1830. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1831. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1832. * Use cases:
  1833. * Any time firmware uses TQM-BYPASS for Data
  1834. * TID, firmware expect host to set this bit.
  1835. */
  1836. /* DWORD 1: tx power, tx rate */
  1837. A_UINT32
  1838. power : 8, /* unit of the power field is 0.5 dbm
  1839. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1840. * signed value ranging from -64dbm to 63.5 dbm
  1841. */
  1842. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1843. * Setting more than one MCS isn't currently
  1844. * supported by the target (but is supported
  1845. * in the interface in case in the future
  1846. * the target supports specifications of
  1847. * a limited set of MCS values.
  1848. */
  1849. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1850. * Setting more than one Nss isn't currently
  1851. * supported by the target (but is supported
  1852. * in the interface in case in the future
  1853. * the target supports specifications of
  1854. * a limited set of Nss values.
  1855. */
  1856. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1857. update_peer_cache : 1; /* When set these custom values will be
  1858. * used for all packets, until the next
  1859. * update via this ext header.
  1860. * This is to make sure not all packets
  1861. * need to include this header.
  1862. */
  1863. /* DWORD 2: tx chain mask, tx retries */
  1864. A_UINT32
  1865. /* chain_mask - specify which chains to transmit from */
  1866. chain_mask : 8,
  1867. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1868. * TODO: Update Enum values for key_flags
  1869. */
  1870. /*
  1871. * Channel frequency: This identifies the desired channel
  1872. * frequency (in MHz) for tx frames. This is used by FW to help
  1873. * determine when it is safe to transmit or drop frames for
  1874. * off-channel operation.
  1875. * The default value of zero indicates to FW that the corresponding
  1876. * VDEV's home channel (if there is one) is the desired channel
  1877. * frequency.
  1878. */
  1879. chanfreq : 16;
  1880. /* DWORD 3: tx expiry time (TSF) LSBs */
  1881. A_UINT32 expire_tsf_lo;
  1882. /* DWORD 4: tx expiry time (TSF) MSBs */
  1883. A_UINT32 expire_tsf_hi;
  1884. /* DWORD 5: flags to control routing / processing of the MSDU */
  1885. A_UINT32
  1886. /* learning_frame
  1887. * When this flag is set, this frame will be dropped by FW
  1888. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1889. */
  1890. learning_frame : 1,
  1891. /* send_as_standalone
  1892. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1893. * i.e. with no A-MSDU or A-MPDU aggregation.
  1894. * The scope is extended to other use-cases.
  1895. */
  1896. send_as_standalone : 1,
  1897. /* is_host_opaque_valid
  1898. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1899. * with valid information.
  1900. */
  1901. is_host_opaque_valid : 1,
  1902. traffic_end_indication: 1,
  1903. rsvd0 : 28;
  1904. /* DWORD 6 : Host opaque cookie for special frames */
  1905. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1906. rsvd1 : 16;
  1907. /*
  1908. * This structure can be expanded further up to 40 bytes
  1909. * by adding further DWORDs as needed.
  1910. */
  1911. } POSTPACK;
  1912. /* DWORD 0 */
  1913. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1914. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1915. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1916. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1917. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1918. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1919. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1921. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1922. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1923. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1924. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1925. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1926. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1927. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1928. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1929. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1930. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1931. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1932. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1933. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1934. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1935. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1936. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1937. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1938. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1939. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1940. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1941. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1942. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1943. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1944. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1945. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1946. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1947. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1948. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1949. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1950. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1951. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1952. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1953. /* DWORD 1 */
  1954. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1955. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1956. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1957. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1958. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1959. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1960. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1961. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1962. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1963. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1964. /* DWORD 2 */
  1965. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1966. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1967. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1968. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1969. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1970. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1971. /* DWORD 5 */
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1973. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1974. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1975. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1976. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1977. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1978. /* DWORD 6 */
  1979. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1980. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1981. /* DWORD 0 */
  1982. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1983. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1984. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1985. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1986. do { \
  1987. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1988. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1989. } while (0)
  1990. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1991. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1992. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1993. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1994. do { \
  1995. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1996. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1997. } while (0)
  1998. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1999. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  2000. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  2001. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  2002. do { \
  2003. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  2004. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  2005. } while (0)
  2006. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  2007. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  2008. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  2009. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  2010. do { \
  2011. HTT_CHECK_SET_VAL( \
  2012. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2013. ((_var) |= ((_val) \
  2014. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2015. } while (0)
  2016. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2017. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2018. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2019. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2020. do { \
  2021. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2022. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2023. } while (0)
  2024. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2025. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2026. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2027. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2028. do { \
  2029. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2030. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2031. } while (0)
  2032. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2033. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2034. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2035. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2036. do { \
  2037. HTT_CHECK_SET_VAL( \
  2038. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2039. ((_var) |= ((_val) \
  2040. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2041. } while (0)
  2042. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2043. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2044. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2045. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2046. do { \
  2047. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2048. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2049. } while (0)
  2050. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2051. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2052. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2053. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2054. do { \
  2055. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2056. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2057. } while (0)
  2058. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2059. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2060. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2061. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2062. do { \
  2063. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2064. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2065. } while (0)
  2066. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2067. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2068. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2069. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2070. do { \
  2071. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2072. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2073. } while (0)
  2074. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2075. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2076. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2077. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2078. do { \
  2079. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2080. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2081. } while (0)
  2082. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2083. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2084. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2085. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2086. do { \
  2087. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2088. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2089. } while (0)
  2090. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2091. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2092. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2093. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2094. do { \
  2095. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2096. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2097. } while (0)
  2098. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2099. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2100. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2101. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2102. do { \
  2103. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2104. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2105. } while (0)
  2106. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2107. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2108. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2109. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2110. do { \
  2111. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2112. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2113. } while (0)
  2114. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2115. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2116. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2117. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2118. do { \
  2119. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2120. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2121. } while (0)
  2122. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2123. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2124. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2125. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2126. do { \
  2127. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2128. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2129. } while (0)
  2130. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2131. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2132. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2133. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2134. do { \
  2135. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2136. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2137. } while (0)
  2138. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2139. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2140. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2141. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2142. do { \
  2143. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2144. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2145. } while (0)
  2146. /* DWORD 1 */
  2147. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2148. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2149. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2150. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2151. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2152. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2153. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2154. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2155. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2156. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2157. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2158. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2159. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2160. do { \
  2161. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2162. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2163. } while (0)
  2164. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2165. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2166. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2167. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2168. do { \
  2169. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2170. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2171. } while (0)
  2172. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2173. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2174. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2175. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2176. do { \
  2177. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2178. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2179. } while (0)
  2180. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2181. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2182. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2183. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2184. do { \
  2185. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2186. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2187. } while (0)
  2188. /* DWORD 2 */
  2189. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2190. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2191. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2192. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2193. do { \
  2194. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2195. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2196. } while (0)
  2197. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2198. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2199. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2200. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2201. do { \
  2202. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2203. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2204. } while (0)
  2205. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2206. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2207. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2208. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2209. do { \
  2210. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2211. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2212. } while (0)
  2213. /* DWORD 5 */
  2214. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2215. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2216. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2217. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2218. do { \
  2219. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2220. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2221. } while (0)
  2222. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2223. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2224. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2225. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2226. do { \
  2227. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2228. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2229. } while (0)
  2230. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2231. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2232. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2233. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2234. do { \
  2235. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2236. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2237. } while (0)
  2238. /* DWORD 6 */
  2239. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2240. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2241. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2242. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2243. do { \
  2244. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2245. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2246. } while (0)
  2247. typedef enum {
  2248. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2249. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2250. } htt_tcl_metadata_type;
  2251. /**
  2252. * @brief HTT TCL command number format
  2253. * @details
  2254. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2255. * available to firmware as tcl_exit_base->tcl_status_number.
  2256. * For regular / multicast packets host will send vdev and mac id and for
  2257. * NAWDS packets, host will send peer id.
  2258. * A_UINT32 is used to avoid endianness conversion problems.
  2259. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2260. */
  2261. typedef struct {
  2262. A_UINT32
  2263. type: 1, /* vdev_id based or peer_id based */
  2264. rsvd: 31;
  2265. } htt_tx_tcl_vdev_or_peer_t;
  2266. typedef struct {
  2267. A_UINT32
  2268. type: 1, /* vdev_id based or peer_id based */
  2269. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2270. vdev_id: 8,
  2271. pdev_id: 2,
  2272. host_inspected:1,
  2273. rsvd: 19;
  2274. } htt_tx_tcl_vdev_metadata;
  2275. typedef struct {
  2276. A_UINT32
  2277. type: 1, /* vdev_id based or peer_id based */
  2278. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2279. peer_id: 14,
  2280. rsvd: 16;
  2281. } htt_tx_tcl_peer_metadata;
  2282. PREPACK struct htt_tx_tcl_metadata {
  2283. union {
  2284. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2285. htt_tx_tcl_vdev_metadata vdev_meta;
  2286. htt_tx_tcl_peer_metadata peer_meta;
  2287. };
  2288. } POSTPACK;
  2289. /* DWORD 0 */
  2290. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2291. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2292. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2293. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2294. /* VDEV metadata */
  2295. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2296. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2297. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2298. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2299. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2300. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2301. /* PEER metadata */
  2302. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2303. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2304. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2305. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2306. HTT_TX_TCL_METADATA_TYPE_S)
  2307. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2308. do { \
  2309. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2310. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2311. } while (0)
  2312. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2313. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2314. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2315. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2316. do { \
  2317. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2318. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2319. } while (0)
  2320. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2321. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2322. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2323. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2324. do { \
  2325. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2326. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2327. } while (0)
  2328. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2329. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2330. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2331. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2332. do { \
  2333. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2334. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2335. } while (0)
  2336. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2337. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2338. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2339. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2340. do { \
  2341. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2342. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2343. } while (0)
  2344. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2345. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2346. HTT_TX_TCL_METADATA_PEER_ID_S)
  2347. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2348. do { \
  2349. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2350. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2351. } while (0)
  2352. /*------------------------------------------------------------------
  2353. * V2 Version of TCL Data Command
  2354. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2355. * MLO global_seq all flavours of TCL Data Cmd.
  2356. *-----------------------------------------------------------------*/
  2357. typedef enum {
  2358. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2359. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2360. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2361. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2362. } htt_tcl_metadata_type_v2;
  2363. /**
  2364. * @brief HTT TCL command number format
  2365. * @details
  2366. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2367. * available to firmware as tcl_exit_base->tcl_status_number.
  2368. * A_UINT32 is used to avoid endianness conversion problems.
  2369. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2370. */
  2371. typedef struct {
  2372. A_UINT32
  2373. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2374. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2375. vdev_id: 8,
  2376. pdev_id: 2,
  2377. host_inspected:1,
  2378. rsvd: 2,
  2379. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2380. } htt_tx_tcl_vdev_metadata_v2;
  2381. typedef struct {
  2382. A_UINT32
  2383. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2384. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2385. peer_id: 13,
  2386. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2387. } htt_tx_tcl_peer_metadata_v2;
  2388. typedef struct {
  2389. A_UINT32
  2390. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2391. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2392. svc_class_id: 8,
  2393. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2394. rsvd: 2,
  2395. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2396. } htt_tx_tcl_svc_class_id_metadata;
  2397. typedef struct {
  2398. A_UINT32
  2399. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2400. host_inspected: 1,
  2401. global_seq_no: 12,
  2402. rsvd: 1,
  2403. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2404. } htt_tx_tcl_global_seq_metadata;
  2405. PREPACK struct htt_tx_tcl_metadata_v2 {
  2406. union {
  2407. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2408. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2409. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2410. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2411. };
  2412. } POSTPACK;
  2413. /* DWORD 0 */
  2414. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2415. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2416. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2417. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2418. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2419. /* VDEV V2 metadata */
  2420. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2421. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2422. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2423. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2424. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2425. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2426. /* PEER V2 metadata */
  2427. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2428. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2429. /* SVC_CLASS_ID metadata */
  2430. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2431. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2432. /* Global Seq no metadata */
  2433. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2434. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2435. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2436. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2437. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2438. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2439. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2440. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2441. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2442. do { \
  2443. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2444. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2445. } while (0)
  2446. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2447. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2448. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2449. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2450. do { \
  2451. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2452. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2453. } while (0)
  2454. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2455. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2456. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2457. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2458. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2459. do { \
  2460. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2461. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2462. } while (0)
  2463. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2464. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2465. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2466. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2467. do { \
  2468. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2469. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2470. } while (0)
  2471. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2472. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2473. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2474. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2475. do { \
  2476. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2477. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2478. } while (0)
  2479. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2480. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2481. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2482. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2483. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2484. do { \
  2485. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2486. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2487. } while (0)
  2488. /*----- Get and Set V2 type field in Service Class fields ----*/
  2489. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2490. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2491. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2492. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2493. do { \
  2494. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2495. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2496. } while (0)
  2497. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2498. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2499. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2500. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2501. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2502. do { \
  2503. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2504. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2505. } while (0)
  2506. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2507. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2508. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2509. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2510. do { \
  2511. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2512. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2513. } while (0)
  2514. /*------------------------------------------------------------------
  2515. * End V2 Version of TCL Data Command
  2516. *-----------------------------------------------------------------*/
  2517. typedef enum {
  2518. HTT_TX_FW2WBM_TX_STATUS_OK,
  2519. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2520. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2521. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2522. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2523. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2524. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2525. HTT_TX_FW2WBM_TX_STATUS_MAX
  2526. } htt_tx_fw2wbm_tx_status_t;
  2527. typedef enum {
  2528. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2529. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2530. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2531. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2532. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2533. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2534. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2535. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2536. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2537. HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT,
  2538. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2539. } htt_tx_fw2wbm_reinject_reason_t;
  2540. /**
  2541. * @brief HTT TX WBM Completion from firmware to host
  2542. * @details
  2543. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2544. * DWORD 3 and 4 for software based completions (Exception frames and
  2545. * TQM bypass frames)
  2546. * For software based completions, wbm_release_ring->release_source_module will
  2547. * be set to release_source_fw
  2548. */
  2549. PREPACK struct htt_tx_wbm_completion {
  2550. A_UINT32
  2551. sch_cmd_id: 24,
  2552. exception_frame: 1, /* If set, this packet was queued via exception path */
  2553. rsvd0_31_25: 7;
  2554. A_UINT32
  2555. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2556. * reception of an ACK or BA, this field indicates
  2557. * the RSSI of the received ACK or BA frame.
  2558. * When the frame is removed as result of a direct
  2559. * remove command from the SW, this field is set
  2560. * to 0x0 (which is never a valid value when real
  2561. * RSSI is available).
  2562. * Units: dB w.r.t noise floor
  2563. */
  2564. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2565. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2566. rsvd1_31_16: 16;
  2567. } POSTPACK;
  2568. /* DWORD 0 */
  2569. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2570. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2571. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2572. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2573. /* DWORD 1 */
  2574. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2575. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2576. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2577. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2578. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2579. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2580. /* DWORD 0 */
  2581. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2582. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2583. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2584. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2585. do { \
  2586. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2587. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2588. } while (0)
  2589. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2590. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2591. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2592. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2593. do { \
  2594. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2595. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2596. } while (0)
  2597. /* DWORD 1 */
  2598. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2599. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2600. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2601. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2602. do { \
  2603. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2604. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2605. } while (0)
  2606. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2607. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2608. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2609. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2610. do { \
  2611. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2612. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2613. } while (0)
  2614. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2615. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2616. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2617. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2618. do { \
  2619. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2620. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2621. } while (0)
  2622. /**
  2623. * @brief HTT TX WBM Completion from firmware to host
  2624. * @details
  2625. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2626. * (WBM) offload HW.
  2627. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2628. * For software based completions, release_source_module will
  2629. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2630. * struct wbm_release_ring and then switch to this after looking at
  2631. * release_source_module.
  2632. */
  2633. PREPACK struct htt_tx_wbm_completion_v2 {
  2634. A_UINT32
  2635. used_by_hw0; /* Refer to struct wbm_release_ring */
  2636. A_UINT32
  2637. used_by_hw1; /* Refer to struct wbm_release_ring */
  2638. A_UINT32
  2639. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2640. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2641. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2642. exception_frame: 1,
  2643. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2644. rsvd0: 5, /* For future use */
  2645. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2646. rsvd1: 1; /* For future use */
  2647. A_UINT32
  2648. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2649. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2650. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2651. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2652. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2653. */
  2654. A_UINT32
  2655. data1: 32;
  2656. A_UINT32
  2657. data2: 32;
  2658. A_UINT32
  2659. used_by_hw3; /* Refer to struct wbm_release_ring */
  2660. } POSTPACK;
  2661. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2662. /* DWORD 3 */
  2663. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2664. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2665. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2666. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2667. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2668. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2669. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
  2670. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
  2671. /* DWORD 3 */
  2672. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2673. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2674. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2675. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2676. do { \
  2677. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2678. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2679. } while (0)
  2680. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2681. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2682. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2683. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2684. do { \
  2685. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2686. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2687. } while (0)
  2688. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2689. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2690. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2691. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2692. do { \
  2693. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2694. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2695. } while (0)
  2696. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
  2697. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
  2698. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
  2699. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
  2700. do { \
  2701. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
  2702. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
  2703. } while (0)
  2704. /**
  2705. * @brief HTT TX WBM Completion from firmware to host (V3)
  2706. * @details
  2707. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2708. * (WBM) offload HW.
  2709. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2710. * For software based completions, release_source_module will
  2711. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2712. * struct wbm_release_ring and then switch to this after looking at
  2713. * release_source_module.
  2714. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2715. * by new generations of targets.
  2716. */
  2717. PREPACK struct htt_tx_wbm_completion_v3 {
  2718. A_UINT32
  2719. used_by_hw0; /* Refer to struct wbm_release_ring */
  2720. A_UINT32
  2721. used_by_hw1; /* Refer to struct wbm_release_ring */
  2722. A_UINT32
  2723. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2724. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2725. used_by_hw3: 15;
  2726. A_UINT32
  2727. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2728. exception_frame: 1,
  2729. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2730. rsvd0: 20; /* For future use */
  2731. A_UINT32
  2732. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2733. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2734. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2735. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2736. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2737. */
  2738. A_UINT32
  2739. data1: 32;
  2740. A_UINT32
  2741. data2: 32;
  2742. A_UINT32
  2743. rsvd1: 20,
  2744. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2745. } POSTPACK;
  2746. /* DWORD 3 */
  2747. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2748. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2749. /* DWORD 4 */
  2750. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2751. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2752. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2753. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2754. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
  2755. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
  2756. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2757. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2758. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2759. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2760. do { \
  2761. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2762. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2763. } while (0)
  2764. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2765. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2766. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2767. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2768. do { \
  2769. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2770. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2771. } while (0)
  2772. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2773. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2774. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2775. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2776. do { \
  2777. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2778. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2779. } while (0)
  2780. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
  2781. (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
  2782. HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
  2783. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
  2784. do { \
  2785. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
  2786. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
  2787. } while (0)
  2788. typedef enum {
  2789. TX_FRAME_TYPE_UNDEFINED = 0,
  2790. TX_FRAME_TYPE_EAPOL = 1,
  2791. } htt_tx_wbm_status_frame_type;
  2792. /**
  2793. * @brief HTT TX WBM transmit status from firmware to host
  2794. * @details
  2795. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2796. * (WBM) offload HW.
  2797. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2798. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2799. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2800. */
  2801. PREPACK struct htt_tx_wbm_transmit_status {
  2802. A_UINT32
  2803. sch_cmd_id: 24,
  2804. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2805. * reception of an ACK or BA, this field indicates
  2806. * the RSSI of the received ACK or BA frame.
  2807. * When the frame is removed as result of a direct
  2808. * remove command from the SW, this field is set
  2809. * to 0x0 (which is never a valid value when real
  2810. * RSSI is available).
  2811. * Units: dB w.r.t noise floor
  2812. */
  2813. A_UINT32
  2814. sw_peer_id: 16,
  2815. tid_num: 5,
  2816. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2817. * and tid_num fields contain valid data.
  2818. * If this "valid" flag is not set, the
  2819. * sw_peer_id and tid_num fields must be ignored.
  2820. */
  2821. mcast: 1,
  2822. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2823. * contains valid data.
  2824. */
  2825. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2826. transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
  2827. * transmit_count field in struct
  2828. * htt_tx_wbm_completion_vx has valid data.
  2829. */
  2830. reserved: 3;
  2831. A_UINT32
  2832. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2833. * packets in the wbm completion path
  2834. */
  2835. } POSTPACK;
  2836. /* DWORD 4 */
  2837. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2838. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2839. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2840. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2841. /* DWORD 5 */
  2842. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2843. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2844. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2845. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2846. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2847. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2848. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2849. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2850. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2851. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2852. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
  2853. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
  2854. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
  2855. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
  2856. /* DWORD 4 */
  2857. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2858. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2859. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2860. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2861. do { \
  2862. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2863. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2864. } while (0)
  2865. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2866. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2867. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2868. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2869. do { \
  2870. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2871. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2872. } while (0)
  2873. /* DWORD 5 */
  2874. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2875. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2876. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2877. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2878. do { \
  2879. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2880. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2881. } while (0)
  2882. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2883. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2884. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2885. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2886. do { \
  2887. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2888. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2889. } while (0)
  2890. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2891. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2892. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2893. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2894. do { \
  2895. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2896. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2897. } while (0)
  2898. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2899. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2900. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2901. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2902. do { \
  2903. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2904. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2905. } while (0)
  2906. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2907. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2908. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2909. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2910. do { \
  2911. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2912. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2913. } while (0)
  2914. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
  2915. (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
  2916. HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
  2917. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
  2918. do { \
  2919. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
  2920. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
  2921. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
  2922. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
  2923. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
  2924. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
  2925. do { \
  2926. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2927. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
  2928. } while (0)
  2929. /**
  2930. * @brief HTT TX WBM reinject status from firmware to host
  2931. * @details
  2932. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2933. * (WBM) offload HW.
  2934. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2935. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2936. */
  2937. PREPACK struct htt_tx_wbm_reinject_status {
  2938. A_UINT32
  2939. sw_peer_id : 16,
  2940. data_length : 16;
  2941. A_UINT32
  2942. tid : 5,
  2943. msduq_idx : 4,
  2944. reserved1 : 23;
  2945. A_UINT32
  2946. reserved2: 32;
  2947. } POSTPACK;
  2948. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_M 0x0000ffff
  2949. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_S 0
  2950. #define HTT_TX_WBM_REINJECT_DATA_LEN_M 0xffff0000
  2951. #define HTT_TX_WBM_REINJECT_DATA_LEN_S 16
  2952. #define HTT_TX_WBM_REINJECT_TID_M 0x0000001f
  2953. #define HTT_TX_WBM_REINJECT_TID_S 0
  2954. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_M 0x000001e0
  2955. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_S 5
  2956. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_GET(_var)\
  2957. (((_var) & HTT_TX_WBM_REINJECT_SW_PEER_ID_M) >>\
  2958. HTT_TX_WBM_REINJECT_SW_PEER_ID_S)\
  2959. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_SET(_var, _val)\
  2960. do {\
  2961. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_SW_PEER_ID, _val); \
  2962. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_SW_PEER_ID_S));\
  2963. } while(0)
  2964. #define HTT_TX_WBM_REINJECT_DATA_LEN_GET(_var)\
  2965. (((_var) & HTT_TX_WBM_REINJECT_DATA_LEN_M) >>\
  2966. HTT_TX_WBM_REINJECT_DATA_LEN_S)\
  2967. #define HTT_TX_WBM_REINJECT_DATA_LEN_SET(_var, _val)\
  2968. do {\
  2969. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_DATA_LEN, _val); \
  2970. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_DATA_LEN_S));\
  2971. } while(0)
  2972. #define HTT_TX_WBM_REINJECT_TID_GET(_var)\
  2973. (((_var) & HTT_TX_WBM_REINJECT_TID_M) >>\
  2974. HTT_TX_WBM_REINJECT_TID_S)\
  2975. #define HTT_TX_WBM_REINJECT_TID_SET(_var, _val)\
  2976. do {\
  2977. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_TID, _val); \
  2978. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_TID_S));\
  2979. } while(0)
  2980. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_GET(_var)\
  2981. (((_var) & HTT_TX_WBM_REINJECT_MSDUQ_ID_M) >>\
  2982. HTT_TX_WBM_REINJECT_MSDUQ_ID_S)\
  2983. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_SET(_var, _val)\
  2984. do {\
  2985. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_MSDUQ_ID, _val); \
  2986. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_MSDUQ_ID_S));\
  2987. } while(0)
  2988. /**
  2989. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2990. * @details
  2991. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2992. * (WBM) offload HW.
  2993. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2994. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2995. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2996. * STA side.
  2997. */
  2998. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2999. A_UINT32
  3000. mec_sa_addr_31_0;
  3001. A_UINT32
  3002. mec_sa_addr_47_32: 16,
  3003. sa_ast_index: 16;
  3004. A_UINT32
  3005. vdev_id: 8,
  3006. reserved0: 24;
  3007. } POSTPACK;
  3008. /* DWORD 4 - mec_sa_addr_31_0 */
  3009. /* DWORD 5 */
  3010. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  3011. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  3012. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  3013. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  3014. /* DWORD 6 */
  3015. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  3016. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  3017. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  3018. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  3019. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  3020. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  3021. do { \
  3022. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  3023. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  3024. } while (0)
  3025. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  3026. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  3027. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  3028. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  3029. do { \
  3030. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  3031. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  3032. } while (0)
  3033. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  3034. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  3035. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  3036. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  3037. do { \
  3038. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  3039. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  3040. } while (0)
  3041. typedef enum {
  3042. TX_FLOW_PRIORITY_BE,
  3043. TX_FLOW_PRIORITY_HIGH,
  3044. TX_FLOW_PRIORITY_LOW,
  3045. } htt_tx_flow_priority_t;
  3046. typedef enum {
  3047. TX_FLOW_LATENCY_SENSITIVE,
  3048. TX_FLOW_LATENCY_INSENSITIVE,
  3049. } htt_tx_flow_latency_t;
  3050. typedef enum {
  3051. TX_FLOW_BEST_EFFORT_TRAFFIC,
  3052. TX_FLOW_INTERACTIVE_TRAFFIC,
  3053. TX_FLOW_PERIODIC_TRAFFIC,
  3054. TX_FLOW_BURSTY_TRAFFIC,
  3055. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  3056. } htt_tx_flow_traffic_pattern_t;
  3057. /**
  3058. * @brief HTT TX Flow search metadata format
  3059. * @details
  3060. * Host will set this metadata in flow table's flow search entry along with
  3061. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  3062. * firmware and TQM ring if the flow search entry wins.
  3063. * This metadata is available to firmware in that first MSDU's
  3064. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  3065. * to one of the available flows for specific tid and returns the tqm flow
  3066. * pointer as part of htt_tx_map_flow_info message.
  3067. */
  3068. PREPACK struct htt_tx_flow_metadata {
  3069. A_UINT32
  3070. rsvd0_1_0: 2,
  3071. tid: 4,
  3072. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  3073. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  3074. tid_override: 1, /* If set, tid field in this struct is the final tid.
  3075. * Else choose final tid based on latency, priority.
  3076. */
  3077. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  3078. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  3079. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  3080. } POSTPACK;
  3081. /* DWORD 0 */
  3082. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  3083. #define HTT_TX_FLOW_METADATA_TID_S 2
  3084. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  3085. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  3086. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  3087. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  3088. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  3089. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  3090. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  3091. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  3092. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  3093. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  3094. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  3095. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  3096. /* DWORD 0 */
  3097. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  3098. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  3099. HTT_TX_FLOW_METADATA_TID_S)
  3100. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  3101. do { \
  3102. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  3103. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3104. } while (0)
  3105. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3106. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3107. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3108. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3109. do { \
  3110. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3111. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3112. } while (0)
  3113. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3114. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3115. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3116. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3117. do { \
  3118. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3119. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3120. } while (0)
  3121. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3122. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3123. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3124. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3125. do { \
  3126. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3127. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3128. } while (0)
  3129. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3130. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3131. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3132. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3133. do { \
  3134. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3135. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3136. } while (0)
  3137. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3138. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3139. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3140. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3141. do { \
  3142. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3143. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3144. } while (0)
  3145. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3146. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3147. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3148. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3149. do { \
  3150. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3151. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3152. } while (0)
  3153. /**
  3154. * @brief host -> target ADD WDS Entry
  3155. *
  3156. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3157. *
  3158. * @brief host -> target DELETE WDS Entry
  3159. *
  3160. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3161. *
  3162. * @details
  3163. * HTT wds entry from source port learning
  3164. * Host will learn wds entries from rx and send this message to firmware
  3165. * to enable firmware to configure/delete AST entries for wds clients.
  3166. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3167. * and when SA's entry is deleted, firmware removes this AST entry
  3168. *
  3169. * The message would appear as follows:
  3170. *
  3171. * |31 30|29 |17 16|15 8|7 0|
  3172. * |----------------+----------------+----------------+----------------|
  3173. * | rsvd0 |PDVID| vdev_id | msg_type |
  3174. * |-------------------------------------------------------------------|
  3175. * | sa_addr_31_0 |
  3176. * |-------------------------------------------------------------------|
  3177. * | | ta_peer_id | sa_addr_47_32 |
  3178. * |-------------------------------------------------------------------|
  3179. * Where PDVID = pdev_id
  3180. *
  3181. * The message is interpreted as follows:
  3182. *
  3183. * dword0 - b'0:7 - msg_type: This will be set to
  3184. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3185. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3186. *
  3187. * dword0 - b'8:15 - vdev_id
  3188. *
  3189. * dword0 - b'16:17 - pdev_id
  3190. *
  3191. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3192. *
  3193. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3194. *
  3195. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3196. *
  3197. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3198. */
  3199. PREPACK struct htt_wds_entry {
  3200. A_UINT32
  3201. msg_type: 8,
  3202. vdev_id: 8,
  3203. pdev_id: 2,
  3204. rsvd0: 14;
  3205. A_UINT32 sa_addr_31_0;
  3206. A_UINT32
  3207. sa_addr_47_32: 16,
  3208. ta_peer_id: 14,
  3209. rsvd2: 2;
  3210. } POSTPACK;
  3211. /* DWORD 0 */
  3212. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3213. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3214. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3215. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3216. /* DWORD 2 */
  3217. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3218. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3219. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3220. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3221. /* DWORD 0 */
  3222. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3223. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3224. HTT_WDS_ENTRY_VDEV_ID_S)
  3225. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3226. do { \
  3227. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3228. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3229. } while (0)
  3230. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3231. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3232. HTT_WDS_ENTRY_PDEV_ID_S)
  3233. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3234. do { \
  3235. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3236. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3237. } while (0)
  3238. /* DWORD 2 */
  3239. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3240. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3241. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3242. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3243. do { \
  3244. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3245. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3246. } while (0)
  3247. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3248. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3249. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3250. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3251. do { \
  3252. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3253. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3254. } while (0)
  3255. /**
  3256. * @brief MAC DMA rx ring setup specification
  3257. *
  3258. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3259. *
  3260. * @details
  3261. * To allow for dynamic rx ring reconfiguration and to avoid race
  3262. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3263. * it uses. Instead, it sends this message to the target, indicating how
  3264. * the rx ring used by the host should be set up and maintained.
  3265. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3266. * specifications.
  3267. *
  3268. * |31 16|15 8|7 0|
  3269. * |---------------------------------------------------------------|
  3270. * header: | reserved | num rings | msg type |
  3271. * |---------------------------------------------------------------|
  3272. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3273. #if HTT_PADDR64
  3274. * | FW_IDX shadow register physical address (bits 63:32) |
  3275. #endif
  3276. * |---------------------------------------------------------------|
  3277. * | rx ring base physical address (bits 31:0) |
  3278. #if HTT_PADDR64
  3279. * | rx ring base physical address (bits 63:32) |
  3280. #endif
  3281. * |---------------------------------------------------------------|
  3282. * | rx ring buffer size | rx ring length |
  3283. * |---------------------------------------------------------------|
  3284. * | FW_IDX initial value | enabled flags |
  3285. * |---------------------------------------------------------------|
  3286. * | MSDU payload offset | 802.11 header offset |
  3287. * |---------------------------------------------------------------|
  3288. * | PPDU end offset | PPDU start offset |
  3289. * |---------------------------------------------------------------|
  3290. * | MPDU end offset | MPDU start offset |
  3291. * |---------------------------------------------------------------|
  3292. * | MSDU end offset | MSDU start offset |
  3293. * |---------------------------------------------------------------|
  3294. * | frag info offset | rx attention offset |
  3295. * |---------------------------------------------------------------|
  3296. * payload 2, if present, has the same format as payload 1
  3297. * Header fields:
  3298. * - MSG_TYPE
  3299. * Bits 7:0
  3300. * Purpose: identifies this as an rx ring configuration message
  3301. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3302. * - NUM_RINGS
  3303. * Bits 15:8
  3304. * Purpose: indicates whether the host is setting up one rx ring or two
  3305. * Value: 1 or 2
  3306. * Payload:
  3307. * for systems using 64-bit format for bus addresses:
  3308. * - IDX_SHADOW_REG_PADDR_LO
  3309. * Bits 31:0
  3310. * Value: lower 4 bytes of physical address of the host's
  3311. * FW_IDX shadow register
  3312. * - IDX_SHADOW_REG_PADDR_HI
  3313. * Bits 31:0
  3314. * Value: upper 4 bytes of physical address of the host's
  3315. * FW_IDX shadow register
  3316. * - RING_BASE_PADDR_LO
  3317. * Bits 31:0
  3318. * Value: lower 4 bytes of physical address of the host's rx ring
  3319. * - RING_BASE_PADDR_HI
  3320. * Bits 31:0
  3321. * Value: uppper 4 bytes of physical address of the host's rx ring
  3322. * for systems using 32-bit format for bus addresses:
  3323. * - IDX_SHADOW_REG_PADDR
  3324. * Bits 31:0
  3325. * Value: physical address of the host's FW_IDX shadow register
  3326. * - RING_BASE_PADDR
  3327. * Bits 31:0
  3328. * Value: physical address of the host's rx ring
  3329. * - RING_LEN
  3330. * Bits 15:0
  3331. * Value: number of elements in the rx ring
  3332. * - RING_BUF_SZ
  3333. * Bits 31:16
  3334. * Value: size of the buffers referenced by the rx ring, in byte units
  3335. * - ENABLED_FLAGS
  3336. * Bits 15:0
  3337. * Value: 1-bit flags to show whether different rx fields are enabled
  3338. * bit 0: 802.11 header enabled (1) or disabled (0)
  3339. * bit 1: MSDU payload enabled (1) or disabled (0)
  3340. * bit 2: PPDU start enabled (1) or disabled (0)
  3341. * bit 3: PPDU end enabled (1) or disabled (0)
  3342. * bit 4: MPDU start enabled (1) or disabled (0)
  3343. * bit 5: MPDU end enabled (1) or disabled (0)
  3344. * bit 6: MSDU start enabled (1) or disabled (0)
  3345. * bit 7: MSDU end enabled (1) or disabled (0)
  3346. * bit 8: rx attention enabled (1) or disabled (0)
  3347. * bit 9: frag info enabled (1) or disabled (0)
  3348. * bit 10: unicast rx enabled (1) or disabled (0)
  3349. * bit 11: multicast rx enabled (1) or disabled (0)
  3350. * bit 12: ctrl rx enabled (1) or disabled (0)
  3351. * bit 13: mgmt rx enabled (1) or disabled (0)
  3352. * bit 14: null rx enabled (1) or disabled (0)
  3353. * bit 15: phy data rx enabled (1) or disabled (0)
  3354. * - IDX_INIT_VAL
  3355. * Bits 31:16
  3356. * Purpose: Specify the initial value for the FW_IDX.
  3357. * Value: the number of buffers initially present in the host's rx ring
  3358. * - OFFSET_802_11_HDR
  3359. * Bits 15:0
  3360. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3361. * - OFFSET_MSDU_PAYLOAD
  3362. * Bits 31:16
  3363. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3364. * - OFFSET_PPDU_START
  3365. * Bits 15:0
  3366. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3367. * - OFFSET_PPDU_END
  3368. * Bits 31:16
  3369. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3370. * - OFFSET_MPDU_START
  3371. * Bits 15:0
  3372. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3373. * - OFFSET_MPDU_END
  3374. * Bits 31:16
  3375. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3376. * - OFFSET_MSDU_START
  3377. * Bits 15:0
  3378. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3379. * - OFFSET_MSDU_END
  3380. * Bits 31:16
  3381. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3382. * - OFFSET_RX_ATTN
  3383. * Bits 15:0
  3384. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3385. * - OFFSET_FRAG_INFO
  3386. * Bits 31:16
  3387. * Value: offset in QUAD-bytes of frag info table
  3388. */
  3389. /* header fields */
  3390. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3391. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3392. /* payload fields */
  3393. /* for systems using a 64-bit format for bus addresses */
  3394. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3395. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3396. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3397. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3398. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3399. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3400. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3401. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3402. /* for systems using a 32-bit format for bus addresses */
  3403. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3404. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3405. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3406. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3407. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3408. #define HTT_RX_RING_CFG_LEN_S 0
  3409. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3410. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3411. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3412. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3413. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3414. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3415. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3416. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3417. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3418. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3419. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3420. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3421. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3422. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3423. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3424. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3425. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3426. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3427. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3428. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3429. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3430. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3431. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3432. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3433. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3434. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3435. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3436. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3437. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3438. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3439. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3440. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3441. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3442. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3443. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3444. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3445. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3446. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3447. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3448. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3449. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3450. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3451. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3452. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3453. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3454. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3455. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3456. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3457. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3458. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3459. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3460. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3461. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3462. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3463. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3464. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3465. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3466. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3467. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3468. #if HTT_PADDR64
  3469. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3470. #else
  3471. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3472. #endif
  3473. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3474. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3475. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3476. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3477. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3478. do { \
  3479. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3480. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3481. } while (0)
  3482. /* degenerate case for 32-bit fields */
  3483. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3484. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3485. ((_var) = (_val))
  3486. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3487. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3488. ((_var) = (_val))
  3489. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3490. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3491. ((_var) = (_val))
  3492. /* degenerate case for 32-bit fields */
  3493. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3494. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3495. ((_var) = (_val))
  3496. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3497. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3498. ((_var) = (_val))
  3499. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3500. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3501. ((_var) = (_val))
  3502. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3503. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3504. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3505. do { \
  3506. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3507. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3508. } while (0)
  3509. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3510. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3511. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3512. do { \
  3513. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3514. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3515. } while (0)
  3516. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3517. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3518. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3519. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3520. do { \
  3521. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3522. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3523. } while (0)
  3524. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3525. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3526. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3527. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3528. do { \
  3529. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3530. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3531. } while (0)
  3532. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3533. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3534. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3535. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3536. do { \
  3537. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3538. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3539. } while (0)
  3540. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3541. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3542. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3543. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3544. do { \
  3545. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3546. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3547. } while (0)
  3548. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3549. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3550. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3551. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3552. do { \
  3553. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3554. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3555. } while (0)
  3556. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3557. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3558. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3559. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3560. do { \
  3561. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3562. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3563. } while (0)
  3564. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3565. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3566. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3567. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3568. do { \
  3569. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3570. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3571. } while (0)
  3572. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3573. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3574. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3575. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3576. do { \
  3577. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3578. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3579. } while (0)
  3580. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3581. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3582. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3583. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3584. do { \
  3585. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3586. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3587. } while (0)
  3588. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3589. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3590. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3591. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3592. do { \
  3593. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3594. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3595. } while (0)
  3596. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3597. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3598. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3599. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3600. do { \
  3601. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3602. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3603. } while (0)
  3604. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3605. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3606. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3607. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3608. do { \
  3609. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3610. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3611. } while (0)
  3612. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3613. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3614. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3615. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3616. do { \
  3617. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3618. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3619. } while (0)
  3620. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3621. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3622. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3623. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3624. do { \
  3625. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3626. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3627. } while (0)
  3628. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3629. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3630. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3631. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3632. do { \
  3633. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3634. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3635. } while (0)
  3636. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3637. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3638. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3639. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3640. do { \
  3641. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3642. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3643. } while (0)
  3644. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3645. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3646. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3647. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3648. do { \
  3649. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3650. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3651. } while (0)
  3652. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3653. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3654. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3655. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3656. do { \
  3657. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3658. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3659. } while (0)
  3660. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3661. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3662. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3663. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3664. do { \
  3665. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3666. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3667. } while (0)
  3668. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3669. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3670. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3671. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3672. do { \
  3673. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3674. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3675. } while (0)
  3676. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3677. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3678. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3679. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3680. do { \
  3681. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3682. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3683. } while (0)
  3684. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3685. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3686. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3687. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3688. do { \
  3689. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3690. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3691. } while (0)
  3692. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3693. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3694. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3695. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3696. do { \
  3697. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3698. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3699. } while (0)
  3700. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3701. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3702. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3703. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3704. do { \
  3705. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3706. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3707. } while (0)
  3708. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3709. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3710. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3711. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3712. do { \
  3713. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3714. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3715. } while (0)
  3716. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3717. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3718. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3719. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3720. do { \
  3721. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3722. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3723. } while (0)
  3724. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3725. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3726. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3727. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3728. do { \
  3729. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3730. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3731. } while (0)
  3732. /**
  3733. * @brief host -> target FW statistics retrieve
  3734. *
  3735. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3736. *
  3737. * @details
  3738. * The following field definitions describe the format of the HTT host
  3739. * to target FW stats retrieve message. The message specifies the type of
  3740. * stats host wants to retrieve.
  3741. *
  3742. * |31 24|23 16|15 8|7 0|
  3743. * |-----------------------------------------------------------|
  3744. * | stats types request bitmask | msg type |
  3745. * |-----------------------------------------------------------|
  3746. * | stats types reset bitmask | reserved |
  3747. * |-----------------------------------------------------------|
  3748. * | stats type | config value |
  3749. * |-----------------------------------------------------------|
  3750. * | cookie LSBs |
  3751. * |-----------------------------------------------------------|
  3752. * | cookie MSBs |
  3753. * |-----------------------------------------------------------|
  3754. * Header fields:
  3755. * - MSG_TYPE
  3756. * Bits 7:0
  3757. * Purpose: identifies this is a stats upload request message
  3758. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3759. * - UPLOAD_TYPES
  3760. * Bits 31:8
  3761. * Purpose: identifies which types of FW statistics to upload
  3762. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3763. * - RESET_TYPES
  3764. * Bits 31:8
  3765. * Purpose: identifies which types of FW statistics to reset
  3766. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3767. * - CFG_VAL
  3768. * Bits 23:0
  3769. * Purpose: give an opaque configuration value to the specified stats type
  3770. * Value: stats-type specific configuration value
  3771. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3772. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3773. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3774. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3775. * - CFG_STAT_TYPE
  3776. * Bits 31:24
  3777. * Purpose: specify which stats type (if any) the config value applies to
  3778. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3779. * a valid configuration specification
  3780. * - COOKIE_LSBS
  3781. * Bits 31:0
  3782. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3783. * message with its preceding host->target stats request message.
  3784. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3785. * - COOKIE_MSBS
  3786. * Bits 31:0
  3787. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3788. * message with its preceding host->target stats request message.
  3789. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3790. */
  3791. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3792. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3793. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3794. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3795. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3796. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3797. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3798. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3799. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3800. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3801. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3802. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3803. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3804. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3805. do { \
  3806. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3807. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3808. } while (0)
  3809. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3810. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3811. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3812. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3813. do { \
  3814. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3815. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3816. } while (0)
  3817. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3818. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3819. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3820. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3821. do { \
  3822. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3823. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3824. } while (0)
  3825. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3826. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3827. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3828. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3829. do { \
  3830. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3831. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3832. } while (0)
  3833. /**
  3834. * @brief host -> target HTT out-of-band sync request
  3835. *
  3836. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3837. *
  3838. * @details
  3839. * The HTT SYNC tells the target to suspend processing of subsequent
  3840. * HTT host-to-target messages until some other target agent locally
  3841. * informs the target HTT FW that the current sync counter is equal to
  3842. * or greater than (in a modulo sense) the sync counter specified in
  3843. * the SYNC message.
  3844. * This allows other host-target components to synchronize their operation
  3845. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3846. * security key has been downloaded to and activated by the target.
  3847. * In the absence of any explicit synchronization counter value
  3848. * specification, the target HTT FW will use zero as the default current
  3849. * sync value.
  3850. *
  3851. * |31 24|23 16|15 8|7 0|
  3852. * |-----------------------------------------------------------|
  3853. * | reserved | sync count | msg type |
  3854. * |-----------------------------------------------------------|
  3855. * Header fields:
  3856. * - MSG_TYPE
  3857. * Bits 7:0
  3858. * Purpose: identifies this as a sync message
  3859. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3860. * - SYNC_COUNT
  3861. * Bits 15:8
  3862. * Purpose: specifies what sync value the HTT FW will wait for from
  3863. * an out-of-band specification to resume its operation
  3864. * Value: in-band sync counter value to compare against the out-of-band
  3865. * counter spec.
  3866. * The HTT target FW will suspend its host->target message processing
  3867. * as long as
  3868. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3869. */
  3870. #define HTT_H2T_SYNC_MSG_SZ 4
  3871. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3872. #define HTT_H2T_SYNC_COUNT_S 8
  3873. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3874. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3875. HTT_H2T_SYNC_COUNT_S)
  3876. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3877. do { \
  3878. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3879. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3880. } while (0)
  3881. /**
  3882. * @brief host -> target HTT aggregation configuration
  3883. *
  3884. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3885. */
  3886. #define HTT_AGGR_CFG_MSG_SZ 4
  3887. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3888. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3889. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3890. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3891. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3892. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3893. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3894. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3895. do { \
  3896. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3897. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3898. } while (0)
  3899. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3900. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3901. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3902. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3903. do { \
  3904. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3905. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3906. } while (0)
  3907. /**
  3908. * @brief host -> target HTT configure max amsdu info per vdev
  3909. *
  3910. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3911. *
  3912. * @details
  3913. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3914. *
  3915. * |31 21|20 16|15 8|7 0|
  3916. * |-----------------------------------------------------------|
  3917. * | reserved | vdev id | max amsdu | msg type |
  3918. * |-----------------------------------------------------------|
  3919. * Header fields:
  3920. * - MSG_TYPE
  3921. * Bits 7:0
  3922. * Purpose: identifies this as a aggr cfg ex message
  3923. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3924. * - MAX_NUM_AMSDU_SUBFRM
  3925. * Bits 15:8
  3926. * Purpose: max MSDUs per A-MSDU
  3927. * - VDEV_ID
  3928. * Bits 20:16
  3929. * Purpose: ID of the vdev to which this limit is applied
  3930. */
  3931. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3932. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3933. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3934. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3935. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3936. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3937. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3938. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3939. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3940. do { \
  3941. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3942. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3943. } while (0)
  3944. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3945. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3946. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3947. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3948. do { \
  3949. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3950. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3951. } while (0)
  3952. /**
  3953. * @brief HTT WDI_IPA Config Message
  3954. *
  3955. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3956. *
  3957. * @details
  3958. * The HTT WDI_IPA config message is created/sent by host at driver
  3959. * init time. It contains information about data structures used on
  3960. * WDI_IPA TX and RX path.
  3961. * TX CE ring is used for pushing packet metadata from IPA uC
  3962. * to WLAN FW
  3963. * TX Completion ring is used for generating TX completions from
  3964. * WLAN FW to IPA uC
  3965. * RX Indication ring is used for indicating RX packets from FW
  3966. * to IPA uC
  3967. * RX Ring2 is used as either completion ring or as second
  3968. * indication ring. when Ring2 is used as completion ring, IPA uC
  3969. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3970. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3971. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3972. * indicated in RX Indication ring. Please see WDI_IPA specification
  3973. * for more details.
  3974. * |31 24|23 16|15 8|7 0|
  3975. * |----------------+----------------+----------------+----------------|
  3976. * | tx pkt pool size | Rsvd | msg_type |
  3977. * |-------------------------------------------------------------------|
  3978. * | tx comp ring base (bits 31:0) |
  3979. #if HTT_PADDR64
  3980. * | tx comp ring base (bits 63:32) |
  3981. #endif
  3982. * |-------------------------------------------------------------------|
  3983. * | tx comp ring size |
  3984. * |-------------------------------------------------------------------|
  3985. * | tx comp WR_IDX physical address (bits 31:0) |
  3986. #if HTT_PADDR64
  3987. * | tx comp WR_IDX physical address (bits 63:32) |
  3988. #endif
  3989. * |-------------------------------------------------------------------|
  3990. * | tx CE WR_IDX physical address (bits 31:0) |
  3991. #if HTT_PADDR64
  3992. * | tx CE WR_IDX physical address (bits 63:32) |
  3993. #endif
  3994. * |-------------------------------------------------------------------|
  3995. * | rx indication ring base (bits 31:0) |
  3996. #if HTT_PADDR64
  3997. * | rx indication ring base (bits 63:32) |
  3998. #endif
  3999. * |-------------------------------------------------------------------|
  4000. * | rx indication ring size |
  4001. * |-------------------------------------------------------------------|
  4002. * | rx ind RD_IDX physical address (bits 31:0) |
  4003. #if HTT_PADDR64
  4004. * | rx ind RD_IDX physical address (bits 63:32) |
  4005. #endif
  4006. * |-------------------------------------------------------------------|
  4007. * | rx ind WR_IDX physical address (bits 31:0) |
  4008. #if HTT_PADDR64
  4009. * | rx ind WR_IDX physical address (bits 63:32) |
  4010. #endif
  4011. * |-------------------------------------------------------------------|
  4012. * |-------------------------------------------------------------------|
  4013. * | rx ring2 base (bits 31:0) |
  4014. #if HTT_PADDR64
  4015. * | rx ring2 base (bits 63:32) |
  4016. #endif
  4017. * |-------------------------------------------------------------------|
  4018. * | rx ring2 size |
  4019. * |-------------------------------------------------------------------|
  4020. * | rx ring2 RD_IDX physical address (bits 31:0) |
  4021. #if HTT_PADDR64
  4022. * | rx ring2 RD_IDX physical address (bits 63:32) |
  4023. #endif
  4024. * |-------------------------------------------------------------------|
  4025. * | rx ring2 WR_IDX physical address (bits 31:0) |
  4026. #if HTT_PADDR64
  4027. * | rx ring2 WR_IDX physical address (bits 63:32) |
  4028. #endif
  4029. * |-------------------------------------------------------------------|
  4030. *
  4031. * Header fields:
  4032. * Header fields:
  4033. * - MSG_TYPE
  4034. * Bits 7:0
  4035. * Purpose: Identifies this as WDI_IPA config message
  4036. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  4037. * - TX_PKT_POOL_SIZE
  4038. * Bits 15:0
  4039. * Purpose: Total number of TX packet buffer pool allocated by Host for
  4040. * WDI_IPA TX path
  4041. * For systems using 32-bit format for bus addresses:
  4042. * - TX_COMP_RING_BASE_ADDR
  4043. * Bits 31:0
  4044. * Purpose: TX Completion Ring base address in DDR
  4045. * - TX_COMP_RING_SIZE
  4046. * Bits 31:0
  4047. * Purpose: TX Completion Ring size (must be power of 2)
  4048. * - TX_COMP_WR_IDX_ADDR
  4049. * Bits 31:0
  4050. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4051. * updates the Write Index for WDI_IPA TX completion ring
  4052. * - TX_CE_WR_IDX_ADDR
  4053. * Bits 31:0
  4054. * Purpose: DDR address where IPA uC
  4055. * updates the WR Index for TX CE ring
  4056. * (needed for fusion platforms)
  4057. * - RX_IND_RING_BASE_ADDR
  4058. * Bits 31:0
  4059. * Purpose: RX Indication Ring base address in DDR
  4060. * - RX_IND_RING_SIZE
  4061. * Bits 31:0
  4062. * Purpose: RX Indication Ring size
  4063. * - RX_IND_RD_IDX_ADDR
  4064. * Bits 31:0
  4065. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  4066. * RX indication ring
  4067. * - RX_IND_WR_IDX_ADDR
  4068. * Bits 31:0
  4069. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4070. * updates the Write Index for WDI_IPA RX indication ring
  4071. * - RX_RING2_BASE_ADDR
  4072. * Bits 31:0
  4073. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  4074. * - RX_RING2_SIZE
  4075. * Bits 31:0
  4076. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4077. * - RX_RING2_RD_IDX_ADDR
  4078. * Bits 31:0
  4079. * Purpose: If Second RX ring is Indication ring, DDR address where
  4080. * IPA uC updates the Read Index for Ring2.
  4081. * If Second RX ring is completion ring, this is NOT used
  4082. * - RX_RING2_WR_IDX_ADDR
  4083. * Bits 31:0
  4084. * Purpose: If Second RX ring is Indication ring, DDR address where
  4085. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  4086. * If second RX ring is completion ring, DDR address where
  4087. * IPA uC updates the Write Index for Ring 2.
  4088. * For systems using 64-bit format for bus addresses:
  4089. * - TX_COMP_RING_BASE_ADDR_LO
  4090. * Bits 31:0
  4091. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  4092. * - TX_COMP_RING_BASE_ADDR_HI
  4093. * Bits 31:0
  4094. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  4095. * - TX_COMP_RING_SIZE
  4096. * Bits 31:0
  4097. * Purpose: TX Completion Ring size (must be power of 2)
  4098. * - TX_COMP_WR_IDX_ADDR_LO
  4099. * Bits 31:0
  4100. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4101. * Lower 4 bytes of DDR address where WIFI FW
  4102. * updates the Write Index for WDI_IPA TX completion ring
  4103. * - TX_COMP_WR_IDX_ADDR_HI
  4104. * Bits 31:0
  4105. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4106. * Higher 4 bytes of DDR address where WIFI FW
  4107. * updates the Write Index for WDI_IPA TX completion ring
  4108. * - TX_CE_WR_IDX_ADDR_LO
  4109. * Bits 31:0
  4110. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4111. * updates the WR Index for TX CE ring
  4112. * (needed for fusion platforms)
  4113. * - TX_CE_WR_IDX_ADDR_HI
  4114. * Bits 31:0
  4115. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4116. * updates the WR Index for TX CE ring
  4117. * (needed for fusion platforms)
  4118. * - RX_IND_RING_BASE_ADDR_LO
  4119. * Bits 31:0
  4120. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4121. * - RX_IND_RING_BASE_ADDR_HI
  4122. * Bits 31:0
  4123. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4124. * - RX_IND_RING_SIZE
  4125. * Bits 31:0
  4126. * Purpose: RX Indication Ring size
  4127. * - RX_IND_RD_IDX_ADDR_LO
  4128. * Bits 31:0
  4129. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4130. * for WDI_IPA RX indication ring
  4131. * - RX_IND_RD_IDX_ADDR_HI
  4132. * Bits 31:0
  4133. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4134. * for WDI_IPA RX indication ring
  4135. * - RX_IND_WR_IDX_ADDR_LO
  4136. * Bits 31:0
  4137. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4138. * Lower 4 bytes of DDR address where WIFI FW
  4139. * updates the Write Index for WDI_IPA RX indication ring
  4140. * - RX_IND_WR_IDX_ADDR_HI
  4141. * Bits 31:0
  4142. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4143. * Higher 4 bytes of DDR address where WIFI FW
  4144. * updates the Write Index for WDI_IPA RX indication ring
  4145. * - RX_RING2_BASE_ADDR_LO
  4146. * Bits 31:0
  4147. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4148. * - RX_RING2_BASE_ADDR_HI
  4149. * Bits 31:0
  4150. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4151. * - RX_RING2_SIZE
  4152. * Bits 31:0
  4153. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4154. * - RX_RING2_RD_IDX_ADDR_LO
  4155. * Bits 31:0
  4156. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4157. * DDR address where IPA uC updates the Read Index for Ring2.
  4158. * If Second RX ring is completion ring, this is NOT used
  4159. * - RX_RING2_RD_IDX_ADDR_HI
  4160. * Bits 31:0
  4161. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4162. * DDR address where IPA uC updates the Read Index for Ring2.
  4163. * If Second RX ring is completion ring, this is NOT used
  4164. * - RX_RING2_WR_IDX_ADDR_LO
  4165. * Bits 31:0
  4166. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4167. * DDR address where WIFI FW updates the Write Index
  4168. * for WDI_IPA RX ring2
  4169. * If second RX ring is completion ring, lower 4 bytes of
  4170. * DDR address where IPA uC updates the Write Index for Ring 2.
  4171. * - RX_RING2_WR_IDX_ADDR_HI
  4172. * Bits 31:0
  4173. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4174. * DDR address where WIFI FW updates the Write Index
  4175. * for WDI_IPA RX ring2
  4176. * If second RX ring is completion ring, higher 4 bytes of
  4177. * DDR address where IPA uC updates the Write Index for Ring 2.
  4178. */
  4179. #if HTT_PADDR64
  4180. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4181. #else
  4182. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4183. #endif
  4184. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4185. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4186. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4187. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4188. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4189. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4190. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4191. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4192. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4193. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4194. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4195. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4196. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4197. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4198. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4199. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4200. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4201. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4202. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4203. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4204. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4205. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4206. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4207. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4208. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4209. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4210. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4211. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4212. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4213. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4214. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4215. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4216. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4217. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4218. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4219. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4220. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4221. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4222. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4223. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4224. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4225. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4226. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4227. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4228. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4229. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4230. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4231. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4232. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4233. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4234. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4235. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4236. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4237. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4238. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4239. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4240. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4241. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4242. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4243. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4244. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4245. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4246. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4247. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4248. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4249. do { \
  4250. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4251. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4252. } while (0)
  4253. /* for systems using 32-bit format for bus addr */
  4254. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4255. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4256. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4257. do { \
  4258. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4259. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4260. } while (0)
  4261. /* for systems using 64-bit format for bus addr */
  4262. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4263. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4264. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4265. do { \
  4266. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4267. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4268. } while (0)
  4269. /* for systems using 64-bit format for bus addr */
  4270. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4271. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4272. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4273. do { \
  4274. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4275. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4276. } while (0)
  4277. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4278. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4279. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4280. do { \
  4281. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4282. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4283. } while (0)
  4284. /* for systems using 32-bit format for bus addr */
  4285. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4286. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4287. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4288. do { \
  4289. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4290. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4291. } while (0)
  4292. /* for systems using 64-bit format for bus addr */
  4293. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4294. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4295. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4296. do { \
  4297. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4298. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4299. } while (0)
  4300. /* for systems using 64-bit format for bus addr */
  4301. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4302. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4303. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4304. do { \
  4305. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4306. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4307. } while (0)
  4308. /* for systems using 32-bit format for bus addr */
  4309. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4310. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4311. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4312. do { \
  4313. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4314. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4315. } while (0)
  4316. /* for systems using 64-bit format for bus addr */
  4317. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4318. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4319. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4320. do { \
  4321. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4322. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4323. } while (0)
  4324. /* for systems using 64-bit format for bus addr */
  4325. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4326. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4327. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4328. do { \
  4329. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4330. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4331. } while (0)
  4332. /* for systems using 32-bit format for bus addr */
  4333. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4334. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4335. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4336. do { \
  4337. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4338. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4339. } while (0)
  4340. /* for systems using 64-bit format for bus addr */
  4341. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4342. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4343. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4344. do { \
  4345. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4346. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4347. } while (0)
  4348. /* for systems using 64-bit format for bus addr */
  4349. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4350. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4351. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4352. do { \
  4353. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4354. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4355. } while (0)
  4356. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4357. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4358. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4359. do { \
  4360. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4361. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4362. } while (0)
  4363. /* for systems using 32-bit format for bus addr */
  4364. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4365. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4366. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4367. do { \
  4368. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4369. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4370. } while (0)
  4371. /* for systems using 64-bit format for bus addr */
  4372. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4373. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4374. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4375. do { \
  4376. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4377. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4378. } while (0)
  4379. /* for systems using 64-bit format for bus addr */
  4380. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4381. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4382. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4383. do { \
  4384. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4385. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4386. } while (0)
  4387. /* for systems using 32-bit format for bus addr */
  4388. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4389. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4390. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4391. do { \
  4392. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4393. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4394. } while (0)
  4395. /* for systems using 64-bit format for bus addr */
  4396. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4397. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4398. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4399. do { \
  4400. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4401. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4402. } while (0)
  4403. /* for systems using 64-bit format for bus addr */
  4404. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4405. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4406. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4407. do { \
  4408. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4409. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4410. } while (0)
  4411. /* for systems using 32-bit format for bus addr */
  4412. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4413. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4414. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4415. do { \
  4416. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4417. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4418. } while (0)
  4419. /* for systems using 64-bit format for bus addr */
  4420. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4421. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4422. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4423. do { \
  4424. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4425. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4426. } while (0)
  4427. /* for systems using 64-bit format for bus addr */
  4428. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4429. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4430. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4431. do { \
  4432. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4433. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4434. } while (0)
  4435. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4436. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4437. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4438. do { \
  4439. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4440. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4441. } while (0)
  4442. /* for systems using 32-bit format for bus addr */
  4443. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4444. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4445. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4446. do { \
  4447. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4448. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4449. } while (0)
  4450. /* for systems using 64-bit format for bus addr */
  4451. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4452. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4453. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4454. do { \
  4455. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4456. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4457. } while (0)
  4458. /* for systems using 64-bit format for bus addr */
  4459. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4460. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4461. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4462. do { \
  4463. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4464. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4465. } while (0)
  4466. /* for systems using 32-bit format for bus addr */
  4467. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4468. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4469. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4470. do { \
  4471. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4472. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4473. } while (0)
  4474. /* for systems using 64-bit format for bus addr */
  4475. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4476. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4477. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4478. do { \
  4479. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4480. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4481. } while (0)
  4482. /* for systems using 64-bit format for bus addr */
  4483. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4484. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4485. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4486. do { \
  4487. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4488. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4489. } while (0)
  4490. /*
  4491. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4492. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4493. * addresses are stored in a XXX-bit field.
  4494. * This macro is used to define both htt_wdi_ipa_config32_t and
  4495. * htt_wdi_ipa_config64_t structs.
  4496. */
  4497. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4498. _paddr__tx_comp_ring_base_addr_, \
  4499. _paddr__tx_comp_wr_idx_addr_, \
  4500. _paddr__tx_ce_wr_idx_addr_, \
  4501. _paddr__rx_ind_ring_base_addr_, \
  4502. _paddr__rx_ind_rd_idx_addr_, \
  4503. _paddr__rx_ind_wr_idx_addr_, \
  4504. _paddr__rx_ring2_base_addr_,\
  4505. _paddr__rx_ring2_rd_idx_addr_,\
  4506. _paddr__rx_ring2_wr_idx_addr_) \
  4507. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4508. { \
  4509. /* DWORD 0: flags and meta-data */ \
  4510. A_UINT32 \
  4511. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4512. reserved: 8, \
  4513. tx_pkt_pool_size: 16;\
  4514. /* DWORD 1 */\
  4515. _paddr__tx_comp_ring_base_addr_;\
  4516. /* DWORD 2 (or 3)*/\
  4517. A_UINT32 tx_comp_ring_size;\
  4518. /* DWORD 3 (or 4)*/\
  4519. _paddr__tx_comp_wr_idx_addr_;\
  4520. /* DWORD 4 (or 6)*/\
  4521. _paddr__tx_ce_wr_idx_addr_;\
  4522. /* DWORD 5 (or 8)*/\
  4523. _paddr__rx_ind_ring_base_addr_;\
  4524. /* DWORD 6 (or 10)*/\
  4525. A_UINT32 rx_ind_ring_size;\
  4526. /* DWORD 7 (or 11)*/\
  4527. _paddr__rx_ind_rd_idx_addr_;\
  4528. /* DWORD 8 (or 13)*/\
  4529. _paddr__rx_ind_wr_idx_addr_;\
  4530. /* DWORD 9 (or 15)*/\
  4531. _paddr__rx_ring2_base_addr_;\
  4532. /* DWORD 10 (or 17) */\
  4533. A_UINT32 rx_ring2_size;\
  4534. /* DWORD 11 (or 18) */\
  4535. _paddr__rx_ring2_rd_idx_addr_;\
  4536. /* DWORD 12 (or 20) */\
  4537. _paddr__rx_ring2_wr_idx_addr_;\
  4538. } POSTPACK
  4539. /* define a htt_wdi_ipa_config32_t type */
  4540. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4541. /* define a htt_wdi_ipa_config64_t type */
  4542. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4543. #if HTT_PADDR64
  4544. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4545. #else
  4546. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4547. #endif
  4548. enum htt_wdi_ipa_op_code {
  4549. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4550. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4551. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4552. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4553. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4554. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4555. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4556. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4557. /* keep this last */
  4558. HTT_WDI_IPA_OPCODE_MAX
  4559. };
  4560. /**
  4561. * @brief HTT WDI_IPA Operation Request Message
  4562. *
  4563. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4564. *
  4565. * @details
  4566. * HTT WDI_IPA Operation Request message is sent by host
  4567. * to either suspend or resume WDI_IPA TX or RX path.
  4568. * |31 24|23 16|15 8|7 0|
  4569. * |----------------+----------------+----------------+----------------|
  4570. * | op_code | Rsvd | msg_type |
  4571. * |-------------------------------------------------------------------|
  4572. *
  4573. * Header fields:
  4574. * - MSG_TYPE
  4575. * Bits 7:0
  4576. * Purpose: Identifies this as WDI_IPA Operation Request message
  4577. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4578. * - OP_CODE
  4579. * Bits 31:16
  4580. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4581. * value: = enum htt_wdi_ipa_op_code
  4582. */
  4583. PREPACK struct htt_wdi_ipa_op_request_t
  4584. {
  4585. /* DWORD 0: flags and meta-data */
  4586. A_UINT32
  4587. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4588. reserved: 8,
  4589. op_code: 16;
  4590. } POSTPACK;
  4591. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4592. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4593. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4594. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4595. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4596. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4597. do { \
  4598. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4599. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4600. } while (0)
  4601. /*
  4602. * @brief host -> target HTT_MSI_SETUP message
  4603. *
  4604. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4605. *
  4606. * @details
  4607. * After target is booted up, host can send MSI setup message so that
  4608. * target sets up HW registers based on setup message.
  4609. *
  4610. * The message would appear as follows:
  4611. * |31 24|23 16|15|14 8|7 0|
  4612. * |---------------+-----------------+-----------------+-----------------|
  4613. * | reserved | msi_type | pdev_id | msg_type |
  4614. * |---------------------------------------------------------------------|
  4615. * | msi_addr_lo |
  4616. * |---------------------------------------------------------------------|
  4617. * | msi_addr_hi |
  4618. * |---------------------------------------------------------------------|
  4619. * | msi_data |
  4620. * |---------------------------------------------------------------------|
  4621. *
  4622. * The message is interpreted as follows:
  4623. * dword0 - b'0:7 - msg_type: This will be set to
  4624. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4625. * b'8:15 - pdev_id:
  4626. * 0 (for rings at SOC/UMAC level),
  4627. * 1/2/3 mac id (for rings at LMAC level)
  4628. * b'16:23 - msi_type: identify which msi registers need to be setup
  4629. * more details can be got from enum htt_msi_setup_type
  4630. * b'24:31 - reserved
  4631. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4632. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4633. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4634. */
  4635. PREPACK struct htt_msi_setup_t {
  4636. A_UINT32 msg_type: 8,
  4637. pdev_id: 8,
  4638. msi_type: 8,
  4639. reserved: 8;
  4640. A_UINT32 msi_addr_lo;
  4641. A_UINT32 msi_addr_hi;
  4642. A_UINT32 msi_data;
  4643. } POSTPACK;
  4644. enum htt_msi_setup_type {
  4645. HTT_PPDU_END_MSI_SETUP_TYPE,
  4646. /* Insert new types here*/
  4647. };
  4648. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4649. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4650. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4651. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4652. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4653. HTT_MSI_SETUP_PDEV_ID_S)
  4654. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4655. do { \
  4656. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4657. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4658. } while (0)
  4659. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4660. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4661. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4662. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4663. HTT_MSI_SETUP_MSI_TYPE_S)
  4664. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4665. do { \
  4666. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4667. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4668. } while (0)
  4669. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4670. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4671. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4672. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4673. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4674. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4675. do { \
  4676. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4677. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4678. } while (0)
  4679. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4680. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4681. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4682. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4683. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4684. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4685. do { \
  4686. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4687. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4688. } while (0)
  4689. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4690. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4691. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4692. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4693. HTT_MSI_SETUP_MSI_DATA_S)
  4694. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4695. do { \
  4696. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4697. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4698. } while (0)
  4699. /*
  4700. * @brief host -> target HTT_SRING_SETUP message
  4701. *
  4702. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4703. *
  4704. * @details
  4705. * After target is booted up, Host can send SRING setup message for
  4706. * each host facing LMAC SRING. Target setups up HW registers based
  4707. * on setup message and confirms back to Host if response_required is set.
  4708. * Host should wait for confirmation message before sending new SRING
  4709. * setup message
  4710. *
  4711. * The message would appear as follows:
  4712. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4713. * |--------------- +-----------------+-----------------+-----------------|
  4714. * | ring_type | ring_id | pdev_id | msg_type |
  4715. * |----------------------------------------------------------------------|
  4716. * | ring_base_addr_lo |
  4717. * |----------------------------------------------------------------------|
  4718. * | ring_base_addr_hi |
  4719. * |----------------------------------------------------------------------|
  4720. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4721. * |----------------------------------------------------------------------|
  4722. * | ring_head_offset32_remote_addr_lo |
  4723. * |----------------------------------------------------------------------|
  4724. * | ring_head_offset32_remote_addr_hi |
  4725. * |----------------------------------------------------------------------|
  4726. * | ring_tail_offset32_remote_addr_lo |
  4727. * |----------------------------------------------------------------------|
  4728. * | ring_tail_offset32_remote_addr_hi |
  4729. * |----------------------------------------------------------------------|
  4730. * | ring_msi_addr_lo |
  4731. * |----------------------------------------------------------------------|
  4732. * | ring_msi_addr_hi |
  4733. * |----------------------------------------------------------------------|
  4734. * | ring_msi_data |
  4735. * |----------------------------------------------------------------------|
  4736. * | intr_timer_th |IM| intr_batch_counter_th |
  4737. * |----------------------------------------------------------------------|
  4738. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4739. * |----------------------------------------------------------------------|
  4740. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4741. * |----------------------------------------------------------------------|
  4742. * Where
  4743. * IM = sw_intr_mode
  4744. * RR = response_required
  4745. * PTCF = prefetch_timer_cfg
  4746. * IP = IPA drop flag
  4747. *
  4748. * The message is interpreted as follows:
  4749. * dword0 - b'0:7 - msg_type: This will be set to
  4750. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4751. * b'8:15 - pdev_id:
  4752. * 0 (for rings at SOC/UMAC level),
  4753. * 1/2/3 mac id (for rings at LMAC level)
  4754. * b'16:23 - ring_id: identify which ring is to setup,
  4755. * more details can be got from enum htt_srng_ring_id
  4756. * b'24:31 - ring_type: identify type of host rings,
  4757. * more details can be got from enum htt_srng_ring_type
  4758. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4759. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4760. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4761. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4762. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4763. * SW_TO_HW_RING.
  4764. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4765. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4766. * Lower 32 bits of memory address of the remote variable
  4767. * storing the 4-byte word offset that identifies the head
  4768. * element within the ring.
  4769. * (The head offset variable has type A_UINT32.)
  4770. * Valid for HW_TO_SW and SW_TO_SW rings.
  4771. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4772. * Upper 32 bits of memory address of the remote variable
  4773. * storing the 4-byte word offset that identifies the head
  4774. * element within the ring.
  4775. * (The head offset variable has type A_UINT32.)
  4776. * Valid for HW_TO_SW and SW_TO_SW rings.
  4777. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4778. * Lower 32 bits of memory address of the remote variable
  4779. * storing the 4-byte word offset that identifies the tail
  4780. * element within the ring.
  4781. * (The tail offset variable has type A_UINT32.)
  4782. * Valid for HW_TO_SW and SW_TO_SW rings.
  4783. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4784. * Upper 32 bits of memory address of the remote variable
  4785. * storing the 4-byte word offset that identifies the tail
  4786. * element within the ring.
  4787. * (The tail offset variable has type A_UINT32.)
  4788. * Valid for HW_TO_SW and SW_TO_SW rings.
  4789. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4790. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4791. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4792. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4793. * dword10 - b'0:31 - ring_msi_data: MSI data
  4794. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4795. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4796. * dword11 - b'0:14 - intr_batch_counter_th:
  4797. * batch counter threshold is in units of 4-byte words.
  4798. * HW internally maintains and increments batch count.
  4799. * (see SRING spec for detail description).
  4800. * When batch count reaches threshold value, an interrupt
  4801. * is generated by HW.
  4802. * b'15 - sw_intr_mode:
  4803. * This configuration shall be static.
  4804. * Only programmed at power up.
  4805. * 0: generate pulse style sw interrupts
  4806. * 1: generate level style sw interrupts
  4807. * b'16:31 - intr_timer_th:
  4808. * The timer init value when timer is idle or is
  4809. * initialized to start downcounting.
  4810. * In 8us units (to cover a range of 0 to 524 ms)
  4811. * dword12 - b'0:15 - intr_low_threshold:
  4812. * Used only by Consumer ring to generate ring_sw_int_p.
  4813. * Ring entries low threshold water mark, that is used
  4814. * in combination with the interrupt timer as well as
  4815. * the the clearing of the level interrupt.
  4816. * b'16:18 - prefetch_timer_cfg:
  4817. * Used only by Consumer ring to set timer mode to
  4818. * support Application prefetch handling.
  4819. * The external tail offset/pointer will be updated
  4820. * at following intervals:
  4821. * 3'b000: (Prefetch feature disabled; used only for debug)
  4822. * 3'b001: 1 usec
  4823. * 3'b010: 4 usec
  4824. * 3'b011: 8 usec (default)
  4825. * 3'b100: 16 usec
  4826. * Others: Reserved
  4827. * b'19 - response_required:
  4828. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4829. * b'20 - ipa_drop_flag:
  4830. Indicates that host will config ipa drop threshold percentage
  4831. * b'21:31 - reserved: reserved for future use
  4832. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4833. * b'8:15 - ipa drop high threshold percentage:
  4834. * b'16:31 - Reserved
  4835. */
  4836. PREPACK struct htt_sring_setup_t {
  4837. A_UINT32 msg_type: 8,
  4838. pdev_id: 8,
  4839. ring_id: 8,
  4840. ring_type: 8;
  4841. A_UINT32 ring_base_addr_lo;
  4842. A_UINT32 ring_base_addr_hi;
  4843. A_UINT32 ring_size: 16,
  4844. ring_entry_size: 8,
  4845. ring_misc_cfg_flag: 8;
  4846. A_UINT32 ring_head_offset32_remote_addr_lo;
  4847. A_UINT32 ring_head_offset32_remote_addr_hi;
  4848. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4849. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4850. A_UINT32 ring_msi_addr_lo;
  4851. A_UINT32 ring_msi_addr_hi;
  4852. A_UINT32 ring_msi_data;
  4853. A_UINT32 intr_batch_counter_th: 15,
  4854. sw_intr_mode: 1,
  4855. intr_timer_th: 16;
  4856. A_UINT32 intr_low_threshold: 16,
  4857. prefetch_timer_cfg: 3,
  4858. response_required: 1,
  4859. ipa_drop_flag: 1,
  4860. reserved1: 11;
  4861. A_UINT32 ipa_drop_low_threshold: 8,
  4862. ipa_drop_high_threshold: 8,
  4863. reserved: 16;
  4864. } POSTPACK;
  4865. enum htt_srng_ring_type {
  4866. HTT_HW_TO_SW_RING = 0,
  4867. HTT_SW_TO_HW_RING,
  4868. HTT_SW_TO_SW_RING,
  4869. /* Insert new ring types above this line */
  4870. };
  4871. enum htt_srng_ring_id {
  4872. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4873. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4874. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4875. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4876. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4877. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4878. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4879. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4880. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4881. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4882. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4883. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4884. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4885. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4886. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4887. /* Add Other SRING which can't be directly configured by host software above this line */
  4888. };
  4889. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4890. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4891. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4892. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4893. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4894. HTT_SRING_SETUP_PDEV_ID_S)
  4895. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4896. do { \
  4897. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4898. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4899. } while (0)
  4900. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4901. #define HTT_SRING_SETUP_RING_ID_S 16
  4902. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4903. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4904. HTT_SRING_SETUP_RING_ID_S)
  4905. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4906. do { \
  4907. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4908. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4909. } while (0)
  4910. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4911. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4912. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4913. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4914. HTT_SRING_SETUP_RING_TYPE_S)
  4915. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4916. do { \
  4917. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4918. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4919. } while (0)
  4920. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4921. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4922. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4923. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4924. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4925. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4926. do { \
  4927. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4928. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4929. } while (0)
  4930. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4931. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4932. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4933. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4934. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4935. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4936. do { \
  4937. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4938. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4939. } while (0)
  4940. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4941. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4942. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4943. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4944. HTT_SRING_SETUP_RING_SIZE_S)
  4945. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4946. do { \
  4947. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4948. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4949. } while (0)
  4950. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4951. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4952. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4953. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4954. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4955. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4956. do { \
  4957. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4958. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4959. } while (0)
  4960. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4961. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4962. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4963. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4964. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4965. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4966. do { \
  4967. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4968. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4969. } while (0)
  4970. /* This control bit is applicable to only Producer, which updates Ring ID field
  4971. * of each descriptor before pushing into the ring.
  4972. * 0: updates ring_id(default)
  4973. * 1: ring_id updating disabled */
  4974. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4975. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4976. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4977. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4978. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4979. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4980. do { \
  4981. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4982. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4983. } while (0)
  4984. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4985. * of each descriptor before pushing into the ring.
  4986. * 0: updates Loopcnt(default)
  4987. * 1: Loopcnt updating disabled */
  4988. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4989. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4990. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4991. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4992. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4993. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4994. do { \
  4995. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4996. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4997. } while (0)
  4998. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4999. * into security_id port of GXI/AXI. */
  5000. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  5001. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  5002. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  5003. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  5004. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  5005. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  5006. do { \
  5007. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  5008. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  5009. } while (0)
  5010. /* During MSI write operation, SRNG drives value of this register bit into
  5011. * swap bit of GXI/AXI. */
  5012. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  5013. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  5014. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  5015. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  5016. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  5017. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  5018. do { \
  5019. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  5020. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  5021. } while (0)
  5022. /* During Pointer write operation, SRNG drives value of this register bit into
  5023. * swap bit of GXI/AXI. */
  5024. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  5025. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  5026. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  5027. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  5028. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  5029. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  5030. do { \
  5031. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  5032. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  5033. } while (0)
  5034. /* During any data or TLV write operation, SRNG drives value of this register
  5035. * bit into swap bit of GXI/AXI. */
  5036. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  5037. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  5038. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  5039. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  5040. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  5041. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  5042. do { \
  5043. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  5044. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  5045. } while (0)
  5046. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  5047. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  5048. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5049. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5050. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5051. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5052. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5053. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5054. do { \
  5055. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5056. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5057. } while (0)
  5058. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5059. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5060. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5061. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5062. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5063. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5064. do { \
  5065. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5066. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5067. } while (0)
  5068. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5069. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5070. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5071. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5072. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5073. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5074. do { \
  5075. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5076. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5077. } while (0)
  5078. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5079. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5080. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5081. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5082. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5083. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5084. do { \
  5085. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5086. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5087. } while (0)
  5088. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  5089. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  5090. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  5091. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  5092. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  5093. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  5094. do { \
  5095. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  5096. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  5097. } while (0)
  5098. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  5099. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  5100. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  5101. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  5102. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  5103. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5104. do { \
  5105. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5106. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5107. } while (0)
  5108. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5109. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5110. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5111. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5112. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5113. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5114. do { \
  5115. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5116. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5117. } while (0)
  5118. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5119. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5120. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5121. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5122. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5123. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5124. do { \
  5125. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5126. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5127. } while (0)
  5128. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5129. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5130. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5131. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5132. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5133. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5134. do { \
  5135. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5136. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5137. } while (0)
  5138. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5139. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5140. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5141. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5142. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5143. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5144. do { \
  5145. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5146. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5147. } while (0)
  5148. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5149. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5150. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5151. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5152. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5153. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5154. do { \
  5155. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5156. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5157. } while (0)
  5158. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5159. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5160. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5161. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5162. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5163. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5164. do { \
  5165. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5166. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5167. } while (0)
  5168. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5169. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5170. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5171. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5172. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5173. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5174. do { \
  5175. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5176. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5177. } while (0)
  5178. /**
  5179. * @brief host -> target RX ring selection config message
  5180. *
  5181. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5182. *
  5183. * @details
  5184. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5185. * configure RXDMA rings.
  5186. * The configuration is per ring based and includes both packet subtypes
  5187. * and PPDU/MPDU TLVs.
  5188. *
  5189. * The message would appear as follows:
  5190. *
  5191. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5192. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5193. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5194. * |-----------------------+-----+-----+--------------------------------|
  5195. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5196. * |--------------------------------------------------------------------|
  5197. * | packet_type_enable_flags_0 |
  5198. * |--------------------------------------------------------------------|
  5199. * | packet_type_enable_flags_1 |
  5200. * |--------------------------------------------------------------------|
  5201. * | packet_type_enable_flags_2 |
  5202. * |--------------------------------------------------------------------|
  5203. * | packet_type_enable_flags_3 |
  5204. * |--------------------------------------------------------------------|
  5205. * | tlv_filter_in_flags |
  5206. * |-----------------------------------+--------------------------------|
  5207. * | rx_header_offset | rx_packet_offset |
  5208. * |-----------------------------------+--------------------------------|
  5209. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5210. * |-----------------------------------+--------------------------------|
  5211. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5212. * |-----------------------------------+--------------------------------|
  5213. * | rsvd3 | rx_attention_offset |
  5214. * |--------------------------------------------------------------------|
  5215. * | rsvd4 | mo| fp| rx_drop_threshold |
  5216. * | |ndp|ndp| |
  5217. * |--------------------------------------------------------------------|
  5218. * Where:
  5219. * PS = pkt_swap
  5220. * SS = status_swap
  5221. * OV = rx_offsets_valid
  5222. * DT = drop_thresh_valid
  5223. * CLM = config_length_mgmt
  5224. * CLC = config_length_ctrl
  5225. * CLD = config_length_data
  5226. * RXHDL = rx_hdr_len
  5227. * RX = rxpcu_filter_enable_flag
  5228. * The message is interpreted as follows:
  5229. * dword0 - b'0:7 - msg_type: This will be set to
  5230. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5231. * b'8:15 - pdev_id:
  5232. * 0 (for rings at SOC/UMAC level),
  5233. * 1/2/3 mac id (for rings at LMAC level)
  5234. * b'16:23 - ring_id : Identify the ring to configure.
  5235. * More details can be got from enum htt_srng_ring_id
  5236. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5237. * BUF_RING_CFG_0 defs within HW .h files,
  5238. * e.g. wmac_top_reg_seq_hwioreg.h
  5239. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5240. * BUF_RING_CFG_0 defs within HW .h files,
  5241. * e.g. wmac_top_reg_seq_hwioreg.h
  5242. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5243. * configuration fields are valid
  5244. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5245. * rx_drop_threshold field is valid
  5246. * b'28 - rx_mon_global_en: Enable/Disable global register
  5247. 8 configuration in Rx monitor module.
  5248. * b'29:31 - rsvd1: reserved for future use
  5249. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5250. * in byte units.
  5251. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5252. * b'16:18 - config_length_mgmt (MGMT):
  5253. * Represents the length of mpdu bytes for mgmt pkt.
  5254. * valid values:
  5255. * 001 - 64bytes
  5256. * 010 - 128bytes
  5257. * 100 - 256bytes
  5258. * 111 - Full mpdu bytes
  5259. * b'19:21 - config_length_ctrl (CTRL):
  5260. * Represents the length of mpdu bytes for ctrl pkt.
  5261. * valid values:
  5262. * 001 - 64bytes
  5263. * 010 - 128bytes
  5264. * 100 - 256bytes
  5265. * 111 - Full mpdu bytes
  5266. * b'22:24 - config_length_data (DATA):
  5267. * Represents the length of mpdu bytes for data pkt.
  5268. * valid values:
  5269. * 001 - 64bytes
  5270. * 010 - 128bytes
  5271. * 100 - 256bytes
  5272. * 111 - Full mpdu bytes
  5273. * b'25:26 - rx_hdr_len:
  5274. * Specifies the number of bytes of recvd packet to copy
  5275. * into the rx_hdr tlv.
  5276. * supported values for now by host:
  5277. * 01 - 64bytes
  5278. * 10 - 128bytes
  5279. * 11 - 256bytes
  5280. * default - 128 bytes
  5281. * b'27 - rxpcu_filter_enable_flag
  5282. * For Scan Radio Host CPU utilization is very high.
  5283. * In order to reduce CPU utilization we need to filter out
  5284. * certain configured MAC frames.
  5285. * To filter out configured MAC address frames, RxPCU should
  5286. * be zero which means allow all frames for MD at RxOLE
  5287. * host wil fiter out frames.
  5288. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5289. * b'28:31 - rsvd2: Reserved for future use
  5290. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5291. * Enable MGMT packet from 0b0000 to 0b1001
  5292. * bits from low to high: FP, MD, MO - 3 bits
  5293. * FP: Filter_Pass
  5294. * MD: Monitor_Direct
  5295. * MO: Monitor_Other
  5296. * 10 mgmt subtypes * 3 bits -> 30 bits
  5297. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5298. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5299. * Enable MGMT packet from 0b1010 to 0b1111
  5300. * bits from low to high: FP, MD, MO - 3 bits
  5301. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5302. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5303. * Enable CTRL packet from 0b0000 to 0b1001
  5304. * bits from low to high: FP, MD, MO - 3 bits
  5305. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5306. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5307. * Enable CTRL packet from 0b1010 to 0b1111,
  5308. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5309. * bits from low to high: FP, MD, MO - 3 bits
  5310. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5311. * dword6 - b'0:31 - tlv_filter_in_flags:
  5312. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5313. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5314. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5315. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5316. * A value of 0 will be considered as ignore this config.
  5317. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5318. * e.g. wmac_top_reg_seq_hwioreg.h
  5319. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5320. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5321. * A value of 0 will be considered as ignore this config.
  5322. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5323. * e.g. wmac_top_reg_seq_hwioreg.h
  5324. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5325. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5326. * A value of 0 will be considered as ignore this config.
  5327. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5328. * e.g. wmac_top_reg_seq_hwioreg.h
  5329. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5330. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5331. * A value of 0 will be considered as ignore this config.
  5332. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5333. * e.g. wmac_top_reg_seq_hwioreg.h
  5334. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5335. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5336. * A value of 0 will be considered as ignore this config.
  5337. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5338. * e.g. wmac_top_reg_seq_hwioreg.h
  5339. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5340. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5341. * A value of 0 will be considered as ignore this config.
  5342. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5343. * e.g. wmac_top_reg_seq_hwioreg.h
  5344. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5345. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5346. * A value of 0 will be considered as ignore this config.
  5347. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5348. * e.g. wmac_top_reg_seq_hwioreg.h
  5349. * - b'16:31 - rsvd3 for future use
  5350. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5351. * to source rings. Consumer drops packets if the available
  5352. * words in the ring falls below the configured threshold
  5353. * value.
  5354. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5355. * by host. 1 -> subscribed
  5356. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5357. * by host. 1 -> subscribed
  5358. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5359. * subscribed by host. 1 -> subscribed
  5360. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5361. * selection for the FP PHY ERR status tlv.
  5362. * 0 - wbm2rxdma_buf_source_ring
  5363. * 1 - fw2rxdma_buf_source_ring
  5364. * 2 - sw2rxdma_buf_source_ring
  5365. * 3 - no_buffer_ring
  5366. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5367. * selection for the FP PHY ERR status tlv.
  5368. * 0 - rxdma_release_ring
  5369. * 1 - rxdma2fw_ring
  5370. * 2 - rxdma2sw_ring
  5371. * 3 - rxdma2reo_ring
  5372. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5373. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5374. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5375. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5376. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5377. * 0: MSDU level logging
  5378. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5379. * 0: MSDU level logging
  5380. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5381. * 0: MSDU level logging
  5382. * - b'23 - word_mask_compaction: enable/disable word mask for
  5383. * mpdu/msdu start/end tlvs
  5384. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5385. * manager override
  5386. * - b'25:28 - rbm_override_val: return buffer manager override value
  5387. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5388. * which have to be posted to host from phy.
  5389. * Corresponding to errors defined in
  5390. * phyrx_abort_request_reason enums 0 to 31.
  5391. * Refer to RXPCU register definition header files for the
  5392. * phyrx_abort_request_reason enum definition.
  5393. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5394. * errors which have to be posted to host from phy.
  5395. * Corresponding to errors defined in
  5396. * phyrx_abort_request_reason enums 32 to 63.
  5397. * Refer to RXPCU register definition header files for the
  5398. * phyrx_abort_request_reason enum definition.
  5399. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5400. * applicable if word mask enabled
  5401. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5402. * applicable if word mask enabled
  5403. * - b'19:31 - rsvd7
  5404. * dword15- b'0:16 - rx_msdu_end_word_mask
  5405. * - b'17:31 - rsvd5
  5406. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5407. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5408. * buffer
  5409. * 1: RX_PKT TLV logging at specified offset for the
  5410. * subsequent buffer
  5411. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5412. */
  5413. PREPACK struct htt_rx_ring_selection_cfg_t {
  5414. A_UINT32 msg_type: 8,
  5415. pdev_id: 8,
  5416. ring_id: 8,
  5417. status_swap: 1,
  5418. pkt_swap: 1,
  5419. rx_offsets_valid: 1,
  5420. drop_thresh_valid: 1,
  5421. rx_mon_global_en: 1,
  5422. rsvd1: 3;
  5423. A_UINT32 ring_buffer_size: 16,
  5424. config_length_mgmt:3,
  5425. config_length_ctrl:3,
  5426. config_length_data:3,
  5427. rx_hdr_len: 2,
  5428. rxpcu_filter_enable_flag:1,
  5429. rsvd2: 4;
  5430. A_UINT32 packet_type_enable_flags_0;
  5431. A_UINT32 packet_type_enable_flags_1;
  5432. A_UINT32 packet_type_enable_flags_2;
  5433. A_UINT32 packet_type_enable_flags_3;
  5434. A_UINT32 tlv_filter_in_flags;
  5435. A_UINT32 rx_packet_offset: 16,
  5436. rx_header_offset: 16;
  5437. A_UINT32 rx_mpdu_end_offset: 16,
  5438. rx_mpdu_start_offset: 16;
  5439. A_UINT32 rx_msdu_end_offset: 16,
  5440. rx_msdu_start_offset: 16;
  5441. A_UINT32 rx_attn_offset: 16,
  5442. rsvd3: 16;
  5443. A_UINT32 rx_drop_threshold: 10,
  5444. fp_ndp: 1,
  5445. mo_ndp: 1,
  5446. fp_phy_err: 1,
  5447. fp_phy_err_buf_src: 2,
  5448. fp_phy_err_buf_dest: 2,
  5449. pkt_type_enable_msdu_or_mpdu_logging:3,
  5450. dma_mpdu_mgmt: 1,
  5451. dma_mpdu_ctrl: 1,
  5452. dma_mpdu_data: 1,
  5453. word_mask_compaction_enable:1,
  5454. rbm_override_enable: 1,
  5455. rbm_override_val: 4,
  5456. rsvd4: 3;
  5457. A_UINT32 phy_err_mask;
  5458. A_UINT32 phy_err_mask_cont;
  5459. A_UINT32 rx_mpdu_start_word_mask:16,
  5460. rx_mpdu_end_word_mask: 3,
  5461. rsvd7: 13;
  5462. A_UINT32 rx_msdu_end_word_mask: 17,
  5463. rsvd5: 15;
  5464. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5465. rx_pkt_tlv_offset: 15,
  5466. rsvd6: 16;
  5467. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5468. rx_mpdu_end_word_mask_v2: 8,
  5469. rsvd8: 4;
  5470. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5471. rsvd9: 12;
  5472. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5473. rsvd10: 12;
  5474. A_UINT32 packet_type_enable_fpmo_flags0;
  5475. A_UINT32 packet_type_enable_fpmo_flags1;
  5476. } POSTPACK;
  5477. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5478. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5479. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5480. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5481. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5482. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5483. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5484. do { \
  5485. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5486. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5487. } while (0)
  5488. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5489. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5490. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5491. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5492. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5493. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5494. do { \
  5495. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5496. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5497. } while (0)
  5498. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5499. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5500. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5501. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5502. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5503. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5504. do { \
  5505. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5506. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5507. } while (0)
  5508. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5509. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5510. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5511. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5512. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5513. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5514. do { \
  5515. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5516. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5517. } while (0)
  5518. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5519. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5520. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5521. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5522. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5523. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5524. do { \
  5525. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5526. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5527. } while (0)
  5528. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5529. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5530. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5531. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5532. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5533. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5534. do { \
  5535. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5536. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5537. } while (0)
  5538. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5539. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5540. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5541. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5542. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5543. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5544. do { \
  5545. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5546. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5547. } while (0)
  5548. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5549. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5550. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5551. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5552. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5553. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5554. do { \
  5555. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5556. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5557. } while (0)
  5558. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5559. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5560. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5561. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5562. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5563. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5564. do { \
  5565. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5566. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5567. } while (0)
  5568. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5569. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5570. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5571. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5572. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5573. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5574. do { \
  5575. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5576. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5577. } while (0)
  5578. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5579. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5580. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5581. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5582. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5583. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5584. do { \
  5585. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5586. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5587. } while (0)
  5588. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5589. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5590. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5591. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5592. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5593. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5594. do { \
  5595. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5596. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5597. } while(0)
  5598. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5599. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5600. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5601. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5602. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5603. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5604. do { \
  5605. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5606. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5607. } while(0)
  5608. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5609. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5610. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5611. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5612. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5613. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5614. do { \
  5615. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5616. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5617. } while (0)
  5618. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5619. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5620. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5621. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5622. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5623. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5624. do { \
  5625. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5626. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5627. } while (0)
  5628. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5629. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5630. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5631. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5632. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5633. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5634. do { \
  5635. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5636. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5637. } while (0)
  5638. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5639. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5640. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5641. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5642. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5643. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5644. do { \
  5645. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5646. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5647. } while (0)
  5648. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5649. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5650. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5651. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5652. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5653. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5654. do { \
  5655. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5656. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5657. } while (0)
  5658. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5659. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5660. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5661. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5662. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5663. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5664. do { \
  5665. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5666. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5667. } while (0)
  5668. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5669. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5670. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5671. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5672. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5673. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5674. do { \
  5675. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5676. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5677. } while (0)
  5678. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5679. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5680. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5681. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5682. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5683. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5684. do { \
  5685. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5686. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5687. } while (0)
  5688. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5689. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5690. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5691. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5692. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5693. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5694. do { \
  5695. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5696. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5697. } while (0)
  5698. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5699. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5700. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5701. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5702. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5703. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5704. do { \
  5705. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5706. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5707. } while (0)
  5708. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5709. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5710. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5711. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5712. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5713. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5714. do { \
  5715. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5716. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5717. } while (0)
  5718. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5719. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5720. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5721. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5722. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5723. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5724. do { \
  5725. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5726. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5727. } while (0)
  5728. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5729. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5730. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5731. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5732. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5733. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5734. do { \
  5735. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5736. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5737. } while (0)
  5738. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5739. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5740. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5741. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5742. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5743. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5744. do { \
  5745. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5746. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5747. } while (0)
  5748. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5749. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5750. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5751. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5752. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5753. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5754. do { \
  5755. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5756. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5757. } while (0)
  5758. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5759. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5760. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5761. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5762. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5763. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5764. do { \
  5765. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5766. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5767. } while (0)
  5768. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5769. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5770. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5771. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5772. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5773. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5774. do { \
  5775. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5776. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5777. } while (0)
  5778. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5779. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5780. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5781. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5782. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5783. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5784. do { \
  5785. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5786. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5787. } while (0)
  5788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5791. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5792. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5794. do { \
  5795. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5796. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5797. } while (0)
  5798. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5799. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5800. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5801. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5802. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5803. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5804. do { \
  5805. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5806. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5807. } while (0)
  5808. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5809. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5810. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5811. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5812. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5813. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5814. do { \
  5815. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5816. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5817. } while (0)
  5818. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5819. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5820. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5821. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5822. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5823. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5824. do { \
  5825. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5826. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5827. } while (0)
  5828. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5829. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5830. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5831. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5832. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5833. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5834. do { \
  5835. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5836. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5837. } while (0)
  5838. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5839. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5840. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5841. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5842. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5843. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5844. do { \
  5845. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5846. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5847. } while (0)
  5848. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5849. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5850. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5851. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5852. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5853. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5854. do { \
  5855. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5856. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5857. } while (0)
  5858. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5859. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5860. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5861. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5862. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5863. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5864. do { \
  5865. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5866. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5867. } while (0)
  5868. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5869. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5870. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5871. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5872. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5873. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5874. do { \
  5875. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5876. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5877. } while (0)
  5878. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5879. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5880. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5881. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5882. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5883. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5884. do { \
  5885. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5886. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5887. } while (0)
  5888. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5889. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5890. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5891. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5892. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5893. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5894. do { \
  5895. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5896. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5897. } while (0)
  5898. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5899. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5900. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5901. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5902. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5903. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5904. do { \
  5905. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5906. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5907. } while (0)
  5908. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5909. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5910. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5911. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5912. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5913. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5914. do { \
  5915. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5916. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5917. } while (0)
  5918. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5919. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5920. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5921. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5922. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5923. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5924. do { \
  5925. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5926. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5927. } while (0)
  5928. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5929. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5930. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5931. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5932. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5933. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5934. do { \
  5935. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5936. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5937. } while (0)
  5938. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5939. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5940. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5941. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5942. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5943. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5944. do { \
  5945. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5946. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5947. } while (0)
  5948. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5949. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5950. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5951. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5952. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5953. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5954. do { \
  5955. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5956. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5957. } while (0)
  5958. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5959. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5960. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5961. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5962. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5963. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5964. do { \
  5965. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5966. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5967. } while (0)
  5968. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5969. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5970. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5971. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5972. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5973. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5974. do { \
  5975. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5976. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5977. } while (0)
  5978. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5979. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5980. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5981. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5982. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5983. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5984. do { \
  5985. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5986. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5987. } while (0)
  5988. /*
  5989. * Subtype based MGMT frames enable bits.
  5990. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5991. */
  5992. /* association request */
  5993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5999. /* association response */
  6000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  6001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  6002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  6003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  6005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  6006. /* Reassociation request */
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  6009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  6012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  6013. /* Reassociation response */
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  6016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  6019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  6020. /* Probe request */
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  6023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  6026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  6027. /* Probe response */
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  6029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  6030. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  6031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  6032. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  6033. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  6034. /* Timing Advertisement */
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  6036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  6037. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  6038. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  6039. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  6040. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  6041. /* Reserved */
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  6043. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  6044. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  6045. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  6046. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  6047. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  6048. /* Beacon */
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  6050. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  6051. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  6052. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  6053. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  6054. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  6055. /* ATIM */
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  6057. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  6058. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  6059. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  6060. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  6061. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  6062. /* Disassociation */
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  6065. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  6068. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  6069. /* Authentication */
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  6072. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  6075. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  6076. /* Deauthentication */
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  6079. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  6082. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  6083. /* Action */
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  6086. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  6089. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  6090. /* Action No Ack */
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  6093. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  6096. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  6097. /* Reserved */
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  6100. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  6103. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6104. /*
  6105. * Subtype based CTRL frames enable bits.
  6106. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6107. */
  6108. /* Reserved */
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6110. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6114. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6115. /* Reserved */
  6116. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6117. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6118. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6121. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6122. /* Reserved */
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6128. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6129. /* Reserved */
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6135. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6136. /* Reserved */
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6138. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6142. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6143. /* Reserved */
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6149. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6150. /* Reserved */
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6156. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6157. /* Control Wrapper */
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6163. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6164. /* Block Ack Request */
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6170. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6171. /* Block Ack*/
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6177. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6178. /* PS-POLL */
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6181. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6184. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6185. /* RTS */
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6192. /* CTS */
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6194. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6195. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6196. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6198. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6199. /* ACK */
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6202. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6204. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6205. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6206. /* CF-END */
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6209. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6212. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6213. /* CF-END + CF-ACK */
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6216. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6217. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6218. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6219. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6220. /* Multicast data */
  6221. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6222. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6223. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6224. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6225. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6226. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6227. /* Unicast data */
  6228. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6229. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6230. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6231. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6232. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6233. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6234. /* NULL data */
  6235. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6236. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6237. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6238. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6239. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6240. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6241. /* FPMO mode flags */
  6242. /* MGMT */
  6243. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6244. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6245. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6246. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6247. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6248. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6249. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6250. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6251. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6252. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6253. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6254. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6255. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6256. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6257. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6258. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6259. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6260. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6261. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6262. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6263. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6264. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6265. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6266. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6267. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6268. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6269. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6270. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6271. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6272. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6273. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6274. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6275. /* CTRL */
  6276. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6277. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6278. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6279. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6280. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6281. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6282. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6283. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6284. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6285. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6286. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6287. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6288. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6289. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6290. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6291. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6292. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6293. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6294. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6295. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6296. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6297. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6298. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6299. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6300. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6301. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6302. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6303. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6304. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6305. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6306. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6307. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6308. /* DATA */
  6309. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6310. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6311. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6312. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6313. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6314. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6315. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6316. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6317. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6318. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6319. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6320. do { \
  6321. HTT_CHECK_SET_VAL(httsym, value); \
  6322. (word) |= (value) << httsym##_S; \
  6323. } while (0)
  6324. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6325. (((word) & httsym##_M) >> httsym##_S)
  6326. #define htt_rx_ring_pkt_enable_subtype_set( \
  6327. word, flag, mode, type, subtype, val) \
  6328. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6329. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6330. #define htt_rx_ring_pkt_enable_subtype_get( \
  6331. word, flag, mode, type, subtype) \
  6332. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6333. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6334. /* Definition to filter in TLVs */
  6335. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6336. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6337. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6338. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6339. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6340. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6341. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6342. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6343. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6344. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6345. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6346. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6347. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6348. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6349. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6350. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6351. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6352. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6353. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6354. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6355. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6356. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6357. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6358. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6359. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6360. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6361. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6362. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6363. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6364. do { \
  6365. HTT_CHECK_SET_VAL(httsym, enable); \
  6366. (word) |= (enable) << httsym##_S; \
  6367. } while (0)
  6368. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6369. (((word) & httsym##_M) >> httsym##_S)
  6370. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6371. HTT_RX_RING_TLV_ENABLE_SET( \
  6372. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6373. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6374. HTT_RX_RING_TLV_ENABLE_GET( \
  6375. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6376. /**
  6377. * @brief host -> target TX monitor config message
  6378. *
  6379. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6380. *
  6381. * @details
  6382. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6383. * configure RXDMA rings.
  6384. * The configuration is per ring based and includes both packet types
  6385. * and PPDU/MPDU TLVs.
  6386. *
  6387. * The message would appear as follows:
  6388. *
  6389. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6390. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6391. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6392. * |-----------+--------+--------+-----+------------------------------------|
  6393. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6394. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6395. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6396. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6397. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6398. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6399. * |------------------------------------------------------------------------|
  6400. * | tlv_filter_mask_in0 |
  6401. * |------------------------------------------------------------------------|
  6402. * | tlv_filter_mask_in1 |
  6403. * |------------------------------------------------------------------------|
  6404. * | tlv_filter_mask_in2 |
  6405. * |------------------------------------------------------------------------|
  6406. * | tlv_filter_mask_in3 |
  6407. * |-----------------+-----------------+---------------------+--------------|
  6408. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6409. * |------------------------------------------------------------------------|
  6410. * | pcu_ppdu_setup_word_mask |
  6411. * |--------------------+--+--+--+-----+---------------------+--------------|
  6412. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6413. * |------------------------------------------------------------------------|
  6414. *
  6415. * Where:
  6416. * PS = pkt_swap
  6417. * SS = status_swap
  6418. * The message is interpreted as follows:
  6419. * dword0 - b'0:7 - msg_type: This will be set to
  6420. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6421. * b'8:15 - pdev_id:
  6422. * 0 (for rings at SOC level),
  6423. * 1/2/3 mac id (for rings at LMAC level)
  6424. * b'16:23 - ring_id : Identify the ring to configure.
  6425. * More details can be got from enum htt_srng_ring_id
  6426. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6427. * BUF_RING_CFG_0 defs within HW .h files,
  6428. * e.g. wmac_top_reg_seq_hwioreg.h
  6429. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6430. * BUF_RING_CFG_0 defs within HW .h files,
  6431. * e.g. wmac_top_reg_seq_hwioreg.h
  6432. * b'26 - tx_mon_global_en: Enable/Disable global register
  6433. * configuration in Tx monitor module.
  6434. * b'27:31 - rsvd1: reserved for future use
  6435. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6436. * in byte units.
  6437. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6438. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6439. * 64, 128, 256.
  6440. * If all 3 bits are set config length is > 256.
  6441. * if val is '0', then ignore this field.
  6442. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6443. * 64, 128, 256.
  6444. * If all 3 bits are set config length is > 256.
  6445. * if val is '0', then ignore this field.
  6446. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6447. * 64, 128, 256.
  6448. * If all 3 bits are set config length is > 256.
  6449. * If val is '0', then ignore this field.
  6450. * - b'25:31 - rsvd2: Reserved for future use
  6451. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6452. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6453. * If packet_type_enable_flags is '1' for MGMT type,
  6454. * monitor will ignore this bit and allow this TLV.
  6455. * If packet_type_enable_flags is '0' for MGMT type,
  6456. * monitor will use this bit to enable/disable logging
  6457. * of this TLV.
  6458. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6459. * If packet_type_enable_flags is '1' for CTRL type,
  6460. * monitor will ignore this bit and allow this TLV.
  6461. * If packet_type_enable_flags is '0' for CTRL type,
  6462. * monitor will use this bit to enable/disable logging
  6463. * of this TLV.
  6464. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6465. * If packet_type_enable_flags is '1' for DATA type,
  6466. * monitor will ignore this bit and allow this TLV.
  6467. * If packet_type_enable_flags is '0' for DATA type,
  6468. * monitor will use this bit to enable/disable logging
  6469. * of this TLV.
  6470. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6471. * If packet_type_enable_flags is '1' for MGMT type,
  6472. * monitor will ignore this bit and allow this TLV.
  6473. * If packet_type_enable_flags is '0' for MGMT type,
  6474. * monitor will use this bit to enable/disable logging
  6475. * of this TLV.
  6476. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6477. * If packet_type_enable_flags is '1' for CTRL type,
  6478. * monitor will ignore this bit and allow this TLV.
  6479. * If packet_type_enable_flags is '0' for CTRL type,
  6480. * monitor will use this bit to enable/disable logging
  6481. * of this TLV.
  6482. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6483. * If packet_type_enable_flags is '1' for DATA type,
  6484. * monitor will ignore this bit and allow this TLV.
  6485. * If packet_type_enable_flags is '0' for DATA type,
  6486. * monitor will use this bit to enable/disable logging
  6487. * of this TLV.
  6488. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6489. * If packet_type_enable_flags is '1' for MGMT type,
  6490. * monitor will ignore this bit and allow this TLV.
  6491. * If packet_type_enable_flags is '0' for MGMT type,
  6492. * monitor will use this bit to enable/disable logging
  6493. * of this TLV.
  6494. * If filter_in_TX_MPDU_START = 1 it is recommended
  6495. * to set this bit.
  6496. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6497. * If packet_type_enable_flags is '1' for CTRL type,
  6498. * monitor will ignore this bit and allow this TLV.
  6499. * If packet_type_enable_flags is '0' for CTRL type,
  6500. * monitor will use this bit to enable/disable logging
  6501. * of this TLV.
  6502. * If filter_in_TX_MPDU_START = 1 it is recommended
  6503. * to set this bit.
  6504. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6505. * If packet_type_enable_flags is '1' for DATA type,
  6506. * monitor will ignore this bit and allow this TLV.
  6507. * If packet_type_enable_flags is '0' for DATA type,
  6508. * monitor will use this bit to enable/disable logging
  6509. * of this TLV.
  6510. * If filter_in_TX_MPDU_START = 1 it is recommended
  6511. * to set this bit.
  6512. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6513. * If packet_type_enable_flags is '1' for MGMT type,
  6514. * monitor will ignore this bit and allow this TLV.
  6515. * If packet_type_enable_flags is '0' for MGMT type,
  6516. * monitor will use this bit to enable/disable logging
  6517. * of this TLV.
  6518. * If filter_in_TX_MSDU_START = 1 it is recommended
  6519. * to set this bit.
  6520. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6521. * If packet_type_enable_flags is '1' for CTRL type,
  6522. * monitor will ignore this bit and allow this TLV.
  6523. * If packet_type_enable_flags is '0' for CTRL type,
  6524. * monitor will use this bit to enable/disable logging
  6525. * of this TLV.
  6526. * If filter_in_TX_MSDU_START = 1 it is recommended
  6527. * to set this bit.
  6528. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6529. * If packet_type_enable_flags is '1' for DATA type,
  6530. * monitor will ignore this bit and allow this TLV.
  6531. * If packet_type_enable_flags is '0' for DATA type,
  6532. * monitor will use this bit to enable/disable logging
  6533. * of this TLV.
  6534. * If filter_in_TX_MSDU_START = 1 it is recommended
  6535. * to set this bit.
  6536. * b'15:31 - rsvd3: Reserved for future use
  6537. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6538. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6539. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6540. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6541. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6542. * - b'8:15 - tx_peer_entry_word_mask:
  6543. * - b'16:23 - tx_queue_ext_word_mask:
  6544. * - b'24:31 - tx_msdu_start_word_mask:
  6545. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6546. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6547. * - b'8:15 - rxpcu_user_setup_word_mask:
  6548. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6549. * MGMT, CTRL, DATA
  6550. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6551. * 0 -> MSDU level logging is enabled
  6552. * (valid only if bit is set in
  6553. * pkt_type_enable_msdu_or_mpdu_logging)
  6554. * 1 -> MPDU level logging is enabled
  6555. * (valid only if bit is set in
  6556. * pkt_type_enable_msdu_or_mpdu_logging)
  6557. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6558. * 0 -> MSDU level logging is enabled
  6559. * (valid only if bit is set in
  6560. * pkt_type_enable_msdu_or_mpdu_logging)
  6561. * 1 -> MPDU level logging is enabled
  6562. * (valid only if bit is set in
  6563. * pkt_type_enable_msdu_or_mpdu_logging)
  6564. * - b'21 - dma_mpdu_data(D) : For DATA
  6565. * 0 -> MSDU level logging is enabled
  6566. * (valid only if bit is set in
  6567. * pkt_type_enable_msdu_or_mpdu_logging)
  6568. * 1 -> MPDU level logging is enabled
  6569. * (valid only if bit is set in
  6570. * pkt_type_enable_msdu_or_mpdu_logging)
  6571. * - b'22:31 - rsvd4 for future use
  6572. */
  6573. PREPACK struct htt_tx_monitor_cfg_t {
  6574. A_UINT32 msg_type: 8,
  6575. pdev_id: 8,
  6576. ring_id: 8,
  6577. status_swap: 1,
  6578. pkt_swap: 1,
  6579. tx_mon_global_en: 1,
  6580. rsvd1: 5;
  6581. A_UINT32 ring_buffer_size: 16,
  6582. config_length_mgmt: 3,
  6583. config_length_ctrl: 3,
  6584. config_length_data: 3,
  6585. rsvd2: 7;
  6586. A_UINT32 pkt_type_enable_flags: 3,
  6587. filter_in_tx_mpdu_start_mgmt: 1,
  6588. filter_in_tx_mpdu_start_ctrl: 1,
  6589. filter_in_tx_mpdu_start_data: 1,
  6590. filter_in_tx_msdu_start_mgmt: 1,
  6591. filter_in_tx_msdu_start_ctrl: 1,
  6592. filter_in_tx_msdu_start_data: 1,
  6593. filter_in_tx_mpdu_end_mgmt: 1,
  6594. filter_in_tx_mpdu_end_ctrl: 1,
  6595. filter_in_tx_mpdu_end_data: 1,
  6596. filter_in_tx_msdu_end_mgmt: 1,
  6597. filter_in_tx_msdu_end_ctrl: 1,
  6598. filter_in_tx_msdu_end_data: 1,
  6599. word_mask_compaction_enable: 1,
  6600. rsvd3: 16;
  6601. A_UINT32 tlv_filter_mask_in0;
  6602. A_UINT32 tlv_filter_mask_in1;
  6603. A_UINT32 tlv_filter_mask_in2;
  6604. A_UINT32 tlv_filter_mask_in3;
  6605. A_UINT32 tx_fes_setup_word_mask: 8,
  6606. tx_peer_entry_word_mask: 8,
  6607. tx_queue_ext_word_mask: 8,
  6608. tx_msdu_start_word_mask: 8;
  6609. A_UINT32 pcu_ppdu_setup_word_mask;
  6610. A_UINT32 tx_mpdu_start_word_mask: 8,
  6611. rxpcu_user_setup_word_mask: 8,
  6612. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6613. dma_mpdu_mgmt: 1,
  6614. dma_mpdu_ctrl: 1,
  6615. dma_mpdu_data: 1,
  6616. rsvd4: 10;
  6617. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6618. tx_peer_entry_v2_word_mask: 12,
  6619. rsvd5: 8;
  6620. A_UINT32 fes_status_end_word_mask: 16,
  6621. response_end_status_word_mask: 16;
  6622. A_UINT32 fes_status_prot_word_mask: 11,
  6623. rsvd6: 21;
  6624. } POSTPACK;
  6625. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6626. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6627. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6628. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6629. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6630. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6631. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6632. do { \
  6633. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6634. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6635. } while (0)
  6636. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6637. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6638. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6639. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6640. HTT_TX_MONITOR_CFG_RING_ID_S)
  6641. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6642. do { \
  6643. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6644. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6645. } while (0)
  6646. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6647. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6648. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6649. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6650. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6651. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6652. do { \
  6653. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6654. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6655. } while (0)
  6656. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6657. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6658. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6659. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6660. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6661. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6662. do { \
  6663. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6664. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6665. } while (0)
  6666. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6667. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6668. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6669. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6670. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6671. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6672. do { \
  6673. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6674. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6675. } while (0)
  6676. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6677. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6678. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6679. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6680. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6681. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6682. do { \
  6683. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6684. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6685. } while (0)
  6686. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6687. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6688. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6689. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6690. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6691. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6692. do { \
  6693. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6694. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6695. } while (0)
  6696. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6697. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6698. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6699. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6700. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6701. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6702. do { \
  6703. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6704. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6705. } while (0)
  6706. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6707. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6708. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6709. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6710. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6711. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6712. do { \
  6713. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6714. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6715. } while (0)
  6716. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6717. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6718. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6719. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6720. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6721. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6722. do { \
  6723. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6724. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6725. } while (0)
  6726. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6727. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6728. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6729. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6730. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6731. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6732. do { \
  6733. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6734. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6735. } while (0)
  6736. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6737. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6738. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6739. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6740. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6741. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6742. do { \
  6743. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6744. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6745. } while (0)
  6746. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6747. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6748. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6749. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6750. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6751. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6752. do { \
  6753. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6754. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6755. } while (0)
  6756. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6757. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6758. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6759. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6760. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6761. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6762. do { \
  6763. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6764. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6765. } while (0)
  6766. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6767. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6768. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6769. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6770. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6771. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6772. do { \
  6773. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6774. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6775. } while (0)
  6776. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6777. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6778. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6779. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6780. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6781. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6782. do { \
  6783. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6784. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6785. } while (0)
  6786. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6787. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6788. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6789. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6790. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6791. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6792. do { \
  6793. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6794. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6795. } while (0)
  6796. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6797. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6798. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6799. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6800. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6801. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6802. do { \
  6803. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6804. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6805. } while (0)
  6806. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6807. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6808. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6809. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6810. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6811. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6812. do { \
  6813. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6814. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6815. } while (0)
  6816. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6817. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6818. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6819. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6820. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6821. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6822. do { \
  6823. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6824. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6825. } while (0)
  6826. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6827. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6828. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6829. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6830. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6831. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6832. do { \
  6833. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6834. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6835. } while (0)
  6836. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6837. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6838. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6839. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6840. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6841. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6842. do { \
  6843. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6844. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6845. } while (0)
  6846. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6847. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6848. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6849. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6850. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6851. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6852. do { \
  6853. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6854. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6855. } while (0)
  6856. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6857. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6858. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6859. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6860. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6861. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6862. do { \
  6863. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6864. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6865. } while (0)
  6866. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6867. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6868. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6869. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6870. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6871. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6872. do { \
  6873. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6874. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6875. } while (0)
  6876. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6877. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6878. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6879. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6880. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6881. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6882. do { \
  6883. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6884. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6885. } while (0)
  6886. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6887. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6888. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6889. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6890. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6891. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6892. do { \
  6893. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6894. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6895. } while (0)
  6896. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6897. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6898. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6899. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6900. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6901. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6902. do { \
  6903. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6904. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6905. } while (0)
  6906. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6907. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6908. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6909. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6910. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6911. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6912. do { \
  6913. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6914. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6915. } while (0)
  6916. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6917. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6918. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6919. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6920. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6921. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6922. do { \
  6923. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6924. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6925. } while (0)
  6926. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6927. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6928. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6929. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6930. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6931. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6932. do { \
  6933. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6934. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6935. } while (0)
  6936. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6937. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6938. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6939. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6940. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6941. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6942. do { \
  6943. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6944. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6945. } while (0)
  6946. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6947. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6948. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6949. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6950. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6951. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6952. do { \
  6953. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6954. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6955. } while (0)
  6956. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6957. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6958. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6959. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6960. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6961. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6962. do { \
  6963. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6964. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6965. } while (0)
  6966. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6967. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6968. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6969. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6970. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6971. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6972. do { \
  6973. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6974. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6975. } while (0)
  6976. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6977. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6978. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6979. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6980. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6981. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6982. do { \
  6983. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6984. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6985. } while (0)
  6986. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6987. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6988. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6989. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6990. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6991. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6992. do { \
  6993. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6994. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6995. } while (0)
  6996. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6997. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6998. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6999. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  7000. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  7001. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  7002. do { \
  7003. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  7004. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  7005. } while (0)
  7006. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  7007. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  7008. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  7009. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  7010. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  7011. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  7012. do { \
  7013. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  7014. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  7015. } while (0)
  7016. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  7017. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  7018. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  7019. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  7020. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  7021. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  7022. do { \
  7023. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  7024. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  7025. } while (0)
  7026. /*
  7027. * pkt_type_enable_flags
  7028. */
  7029. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  7030. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  7031. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  7032. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  7033. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  7034. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  7035. /*
  7036. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  7037. */
  7038. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  7039. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  7040. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  7041. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  7042. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  7043. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  7044. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  7045. do { \
  7046. HTT_CHECK_SET_VAL(httsym, value); \
  7047. (word) |= (value) << httsym##_S; \
  7048. } while (0)
  7049. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  7050. (((word) & httsym##_M) >> httsym##_S)
  7051. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  7052. * type -> MGMT, CTRL, DATA*/
  7053. #define htt_tx_ring_pkt_type_set( \
  7054. word, mode, type, val) \
  7055. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  7056. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  7057. #define htt_tx_ring_pkt_type_get( \
  7058. word, mode, type) \
  7059. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  7060. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  7061. /* Definition to filter in TLVs */
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  7077. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  7078. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  7079. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  7080. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  7081. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  7082. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  7083. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  7084. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  7085. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  7086. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  7087. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  7088. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  7089. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  7090. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  7091. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  7092. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  7099. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  7100. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  7101. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  7102. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  7103. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7104. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7105. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7106. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7107. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7108. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7109. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7110. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7111. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7125. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7126. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7127. do { \
  7128. HTT_CHECK_SET_VAL(httsym, enable); \
  7129. (word) |= (enable) << httsym##_S; \
  7130. } while (0)
  7131. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7132. (((word) & httsym##_M) >> httsym##_S)
  7133. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7134. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7135. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7136. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7137. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7138. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7154. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7155. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7156. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7157. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7158. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7159. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7160. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7161. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7162. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7163. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7164. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7165. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7166. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7167. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7168. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7202. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7203. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7204. do { \
  7205. HTT_CHECK_SET_VAL(httsym, enable); \
  7206. (word) |= (enable) << httsym##_S; \
  7207. } while (0)
  7208. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7209. (((word) & httsym##_M) >> httsym##_S)
  7210. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7211. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7212. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7213. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7214. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7215. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7216. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7217. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7218. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7219. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7220. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7221. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7222. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7223. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7224. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7225. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7226. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7227. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7228. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7229. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7230. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7231. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7232. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7233. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7234. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7235. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7236. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7237. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7238. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7239. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7240. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7241. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7242. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7243. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7244. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7245. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7246. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7247. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7248. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7249. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7250. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7251. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7252. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7253. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7254. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7255. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7256. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7257. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7258. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7259. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7260. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7261. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7262. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7263. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7264. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7265. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7266. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7267. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7268. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7269. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7270. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7271. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7272. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7273. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7274. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7275. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7276. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7277. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7278. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7279. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7280. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7281. do { \
  7282. HTT_CHECK_SET_VAL(httsym, enable); \
  7283. (word) |= (enable) << httsym##_S; \
  7284. } while (0)
  7285. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7286. (((word) & httsym##_M) >> httsym##_S)
  7287. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7288. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7289. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7290. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7291. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7292. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7293. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7294. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7295. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7296. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7297. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7298. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7299. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7300. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7301. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7302. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7303. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7304. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7305. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7306. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7307. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7308. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7309. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7310. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7311. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7312. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7313. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7314. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7315. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7316. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7317. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7318. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7319. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7320. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7321. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7322. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7323. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7324. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7325. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7326. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7327. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7328. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7329. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7330. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7331. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7332. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7333. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7334. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7335. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7336. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7337. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7338. do { \
  7339. HTT_CHECK_SET_VAL(httsym, enable); \
  7340. (word) |= (enable) << httsym##_S; \
  7341. } while (0)
  7342. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7343. (((word) & httsym##_M) >> httsym##_S)
  7344. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7345. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7346. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7347. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7348. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7349. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7350. /**
  7351. * @brief host --> target Receive Flow Steering configuration message definition
  7352. *
  7353. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7354. *
  7355. * host --> target Receive Flow Steering configuration message definition.
  7356. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7357. * The reason for this is we want RFS to be configured and ready before MAC
  7358. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7359. *
  7360. * |31 24|23 16|15 9|8|7 0|
  7361. * |----------------+----------------+----------------+----------------|
  7362. * | reserved |E| msg type |
  7363. * |-------------------------------------------------------------------|
  7364. * Where E = RFS enable flag
  7365. *
  7366. * The RFS_CONFIG message consists of a single 4-byte word.
  7367. *
  7368. * Header fields:
  7369. * - MSG_TYPE
  7370. * Bits 7:0
  7371. * Purpose: identifies this as a RFS config msg
  7372. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7373. * - RFS_CONFIG
  7374. * Bit 8
  7375. * Purpose: Tells target whether to enable (1) or disable (0)
  7376. * flow steering feature when sending rx indication messages to host
  7377. */
  7378. #define HTT_H2T_RFS_CONFIG_M 0x100
  7379. #define HTT_H2T_RFS_CONFIG_S 8
  7380. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7381. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7382. HTT_H2T_RFS_CONFIG_S)
  7383. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7384. do { \
  7385. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7386. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7387. } while (0)
  7388. #define HTT_RFS_CFG_REQ_BYTES 4
  7389. /**
  7390. * @brief host -> target FW extended statistics request
  7391. *
  7392. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7393. *
  7394. * @details
  7395. * The following field definitions describe the format of the HTT host
  7396. * to target FW extended stats retrieve message.
  7397. * The message specifies the type of stats the host wants to retrieve.
  7398. *
  7399. * |31 24|23 16|15 8|7 0|
  7400. * |-----------------------------------------------------------|
  7401. * | reserved | stats type | pdev_mask | msg type |
  7402. * |-----------------------------------------------------------|
  7403. * | config param [0] |
  7404. * |-----------------------------------------------------------|
  7405. * | config param [1] |
  7406. * |-----------------------------------------------------------|
  7407. * | config param [2] |
  7408. * |-----------------------------------------------------------|
  7409. * | config param [3] |
  7410. * |-----------------------------------------------------------|
  7411. * | reserved |
  7412. * |-----------------------------------------------------------|
  7413. * | cookie LSBs |
  7414. * |-----------------------------------------------------------|
  7415. * | cookie MSBs |
  7416. * |-----------------------------------------------------------|
  7417. * Header fields:
  7418. * - MSG_TYPE
  7419. * Bits 7:0
  7420. * Purpose: identifies this is a extended stats upload request message
  7421. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7422. * - PDEV_MASK
  7423. * Bits 8:15
  7424. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7425. * Value: This is a overloaded field, refer to usage and interpretation of
  7426. * PDEV in interface document.
  7427. * Bit 8 : Reserved for SOC stats
  7428. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7429. * Indicates MACID_MASK in DBS
  7430. * - STATS_TYPE
  7431. * Bits 23:16
  7432. * Purpose: identifies which FW statistics to upload
  7433. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7434. * - Reserved
  7435. * Bits 31:24
  7436. * - CONFIG_PARAM [0]
  7437. * Bits 31:0
  7438. * Purpose: give an opaque configuration value to the specified stats type
  7439. * Value: stats-type specific configuration value
  7440. * Refer to htt_stats.h for interpretation for each stats sub_type
  7441. * - CONFIG_PARAM [1]
  7442. * Bits 31:0
  7443. * Purpose: give an opaque configuration value to the specified stats type
  7444. * Value: stats-type specific configuration value
  7445. * Refer to htt_stats.h for interpretation for each stats sub_type
  7446. * - CONFIG_PARAM [2]
  7447. * Bits 31:0
  7448. * Purpose: give an opaque configuration value to the specified stats type
  7449. * Value: stats-type specific configuration value
  7450. * Refer to htt_stats.h for interpretation for each stats sub_type
  7451. * - CONFIG_PARAM [3]
  7452. * Bits 31:0
  7453. * Purpose: give an opaque configuration value to the specified stats type
  7454. * Value: stats-type specific configuration value
  7455. * Refer to htt_stats.h for interpretation for each stats sub_type
  7456. * - Reserved [31:0] for future use.
  7457. * - COOKIE_LSBS
  7458. * Bits 31:0
  7459. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7460. * message with its preceding host->target stats request message.
  7461. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7462. * - COOKIE_MSBS
  7463. * Bits 31:0
  7464. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7465. * message with its preceding host->target stats request message.
  7466. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7467. */
  7468. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7469. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7470. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7471. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7472. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7473. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7474. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7475. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7476. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7477. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7478. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7479. do { \
  7480. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7481. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7482. } while (0)
  7483. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7484. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7485. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7486. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7487. do { \
  7488. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7489. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7490. } while (0)
  7491. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7492. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7493. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7494. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7495. do { \
  7496. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7497. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7498. } while (0)
  7499. /**
  7500. * @brief host -> target FW streaming statistics request
  7501. *
  7502. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7503. *
  7504. * @details
  7505. * The following field definitions describe the format of the HTT host
  7506. * to target message that requests the target to start or stop producing
  7507. * ongoing stats of the specified type.
  7508. *
  7509. * |31|30 |23 16|15 8|7 0|
  7510. * |-----------------------------------------------------------|
  7511. * |EN| reserved | stats type | reserved | msg type |
  7512. * |-----------------------------------------------------------|
  7513. * | config param [0] |
  7514. * |-----------------------------------------------------------|
  7515. * | config param [1] |
  7516. * |-----------------------------------------------------------|
  7517. * | config param [2] |
  7518. * |-----------------------------------------------------------|
  7519. * | config param [3] |
  7520. * |-----------------------------------------------------------|
  7521. * Where:
  7522. * - EN is an enable/disable flag
  7523. * Header fields:
  7524. * - MSG_TYPE
  7525. * Bits 7:0
  7526. * Purpose: identifies this is a streaming stats upload request message
  7527. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7528. * - STATS_TYPE
  7529. * Bits 23:16
  7530. * Purpose: identifies which FW statistics to upload
  7531. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7532. * Only the htt_dbg_ext_stats_type values identified as streaming
  7533. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7534. * - ENABLE
  7535. * Bit 31
  7536. * Purpose: enable/disable the target's ongoing stats of the specified type
  7537. * Value:
  7538. * 0 - disable ongoing production of the specified stats type
  7539. * 1 - enable ongoing production of the specified stats type
  7540. * - CONFIG_PARAM [0]
  7541. * Bits 31:0
  7542. * Purpose: give an opaque configuration value to the specified stats type
  7543. * Value: stats-type specific configuration value
  7544. * Refer to htt_stats.h for interpretation for each stats sub_type
  7545. * - CONFIG_PARAM [1]
  7546. * Bits 31:0
  7547. * Purpose: give an opaque configuration value to the specified stats type
  7548. * Value: stats-type specific configuration value
  7549. * Refer to htt_stats.h for interpretation for each stats sub_type
  7550. * - CONFIG_PARAM [2]
  7551. * Bits 31:0
  7552. * Purpose: give an opaque configuration value to the specified stats type
  7553. * Value: stats-type specific configuration value
  7554. * Refer to htt_stats.h for interpretation for each stats sub_type
  7555. * - CONFIG_PARAM [3]
  7556. * Bits 31:0
  7557. * Purpose: give an opaque configuration value to the specified stats type
  7558. * Value: stats-type specific configuration value
  7559. * Refer to htt_stats.h for interpretation for each stats sub_type
  7560. */
  7561. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7562. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7563. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7564. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7565. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7566. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7567. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7568. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7569. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7570. do { \
  7571. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7572. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7573. } while (0)
  7574. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7575. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7576. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7577. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7578. do { \
  7579. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7580. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7581. } while (0)
  7582. /**
  7583. * @brief host -> target FW PPDU_STATS request message
  7584. *
  7585. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7586. *
  7587. * @details
  7588. * The following field definitions describe the format of the HTT host
  7589. * to target FW for PPDU_STATS_CFG msg.
  7590. * The message allows the host to configure the PPDU_STATS_IND messages
  7591. * produced by the target.
  7592. *
  7593. * |31 24|23 16|15 8|7 0|
  7594. * |-----------------------------------------------------------|
  7595. * | REQ bit mask | pdev_mask | msg type |
  7596. * |-----------------------------------------------------------|
  7597. * Header fields:
  7598. * - MSG_TYPE
  7599. * Bits 7:0
  7600. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7601. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7602. * - PDEV_MASK
  7603. * Bits 8:15
  7604. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7605. * Value: This is a overloaded field, refer to usage and interpretation of
  7606. * PDEV in interface document.
  7607. * Bit 8 : Reserved for SOC stats
  7608. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7609. * Indicates MACID_MASK in DBS
  7610. * - REQ_TLV_BIT_MASK
  7611. * Bits 16:31
  7612. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7613. * needs to be included in the target's PPDU_STATS_IND messages.
  7614. * Value: refer htt_ppdu_stats_tlv_tag_t
  7615. *
  7616. */
  7617. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7618. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7619. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7620. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7621. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7622. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7623. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7624. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7625. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7626. do { \
  7627. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7628. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7629. } while (0)
  7630. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7631. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7632. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7633. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7634. do { \
  7635. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7636. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7637. } while (0)
  7638. /**
  7639. * @brief Host-->target HTT RX FSE setup message
  7640. *
  7641. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7642. *
  7643. * @details
  7644. * Through this message, the host will provide details of the flow tables
  7645. * in host DDR along with hash keys.
  7646. * This message can be sent per SOC or per PDEV, which is differentiated
  7647. * by pdev id values.
  7648. * The host will allocate flow search table and sends table size,
  7649. * physical DMA address of flow table, and hash keys to firmware to
  7650. * program into the RXOLE FSE HW block.
  7651. *
  7652. * The following field definitions describe the format of the RX FSE setup
  7653. * message sent from the host to target
  7654. *
  7655. * Header fields:
  7656. * dword0 - b'7:0 - msg_type: This will be set to
  7657. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7658. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7659. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7660. * pdev's LMAC ring.
  7661. * b'31:16 - reserved : Reserved for future use
  7662. * dword1 - b'19:0 - number of records: This field indicates the number of
  7663. * entries in the flow table. For example: 8k number of
  7664. * records is equivalent to
  7665. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7666. * b'27:20 - max search: This field specifies the skid length to FSE
  7667. * parser HW module whenever match is not found at the
  7668. * exact index pointed by hash.
  7669. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7670. * Refer htt_ip_da_sa_prefix below for more details.
  7671. * b'31:30 - reserved: Reserved for future use
  7672. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7673. * table allocated by host in DDR
  7674. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7675. * table allocated by host in DDR
  7676. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7677. * entry hashing
  7678. *
  7679. *
  7680. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7681. * |---------------------------------------------------------------|
  7682. * | reserved | pdev_id | MSG_TYPE |
  7683. * |---------------------------------------------------------------|
  7684. * |resvd|IPDSA| max_search | Number of records |
  7685. * |---------------------------------------------------------------|
  7686. * | base address lo |
  7687. * |---------------------------------------------------------------|
  7688. * | base address high |
  7689. * |---------------------------------------------------------------|
  7690. * | toeplitz key 31_0 |
  7691. * |---------------------------------------------------------------|
  7692. * | toeplitz key 63_32 |
  7693. * |---------------------------------------------------------------|
  7694. * | toeplitz key 95_64 |
  7695. * |---------------------------------------------------------------|
  7696. * | toeplitz key 127_96 |
  7697. * |---------------------------------------------------------------|
  7698. * | toeplitz key 159_128 |
  7699. * |---------------------------------------------------------------|
  7700. * | toeplitz key 191_160 |
  7701. * |---------------------------------------------------------------|
  7702. * | toeplitz key 223_192 |
  7703. * |---------------------------------------------------------------|
  7704. * | toeplitz key 255_224 |
  7705. * |---------------------------------------------------------------|
  7706. * | toeplitz key 287_256 |
  7707. * |---------------------------------------------------------------|
  7708. * | reserved | toeplitz key 314_288(26:0 bits) |
  7709. * |---------------------------------------------------------------|
  7710. * where:
  7711. * IPDSA = ip_da_sa
  7712. */
  7713. /**
  7714. * @brief: htt_ip_da_sa_prefix
  7715. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7716. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7717. * documentation per RFC3849
  7718. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7719. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7720. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7721. */
  7722. enum htt_ip_da_sa_prefix {
  7723. HTT_RX_IPV6_20010db8,
  7724. HTT_RX_IPV4_MAPPED_IPV6,
  7725. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7726. HTT_RX_IPV6_64FF9B,
  7727. };
  7728. /**
  7729. * @brief Host-->target HTT RX FISA configure and enable
  7730. *
  7731. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7732. *
  7733. * @details
  7734. * The host will send this command down to configure and enable the FISA
  7735. * operational params.
  7736. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7737. * register.
  7738. * Should configure both the MACs.
  7739. *
  7740. * dword0 - b'7:0 - msg_type:
  7741. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7742. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7743. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7744. * pdev's LMAC ring.
  7745. * b'31:16 - reserved : Reserved for future use
  7746. *
  7747. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7748. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7749. * packets. 1 flow search will be skipped
  7750. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7751. * tcp,udp packets
  7752. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7753. * calculation
  7754. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7755. * calculation
  7756. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7757. * calculation
  7758. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7759. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7760. * length
  7761. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7762. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7763. * length
  7764. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7765. * num jump
  7766. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7767. * num jump
  7768. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7769. * data type switch has happened for MPDU Sequence num jump
  7770. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7771. * for MPDU Sequence num jump
  7772. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7773. * for decrypt errors
  7774. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7775. * while aggregating a msdu
  7776. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7777. * The aggregation is done until (number of MSDUs aggregated
  7778. * < LIMIT + 1)
  7779. * b'31:18 - Reserved
  7780. *
  7781. * fisa_control_value - 32bit value FW can write to register
  7782. *
  7783. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7784. * Threshold value for FISA timeout (units are microseconds).
  7785. * When the global timestamp exceeds this threshold, FISA
  7786. * aggregation will be restarted.
  7787. * A value of 0 means timeout is disabled.
  7788. * Compare the threshold register with timestamp field in
  7789. * flow entry to generate timeout for the flow.
  7790. *
  7791. * |31 18 |17 16|15 8|7 0|
  7792. * |-------------------------------------------------------------|
  7793. * | reserved | pdev_mask | msg type |
  7794. * |-------------------------------------------------------------|
  7795. * | reserved | FISA_CTRL |
  7796. * |-------------------------------------------------------------|
  7797. * | FISA_TIMEOUT_THRESH |
  7798. * |-------------------------------------------------------------|
  7799. */
  7800. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7801. A_UINT32 msg_type:8,
  7802. pdev_id:8,
  7803. reserved0:16;
  7804. /**
  7805. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7806. * [17:0]
  7807. */
  7808. union {
  7809. /*
  7810. * fisa_control_bits structure is deprecated.
  7811. * Please use fisa_control_bits_v2 going forward.
  7812. */
  7813. struct {
  7814. A_UINT32 fisa_enable: 1,
  7815. ipsec_skip_search: 1,
  7816. nontcp_skip_search: 1,
  7817. add_ipv4_fixed_hdr_len: 1,
  7818. add_ipv6_fixed_hdr_len: 1,
  7819. add_tcp_fixed_hdr_len: 1,
  7820. add_udp_hdr_len: 1,
  7821. chksum_cum_ip_len_en: 1,
  7822. disable_tid_check: 1,
  7823. disable_ta_check: 1,
  7824. disable_qos_check: 1,
  7825. disable_raw_check: 1,
  7826. disable_decrypt_err_check: 1,
  7827. disable_msdu_drop_check: 1,
  7828. fisa_aggr_limit: 4,
  7829. reserved: 14;
  7830. } fisa_control_bits;
  7831. struct {
  7832. A_UINT32 fisa_enable: 1,
  7833. fisa_aggr_limit: 6,
  7834. reserved: 25;
  7835. } fisa_control_bits_v2;
  7836. A_UINT32 fisa_control_value;
  7837. } u_fisa_control;
  7838. /**
  7839. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7840. * timeout threshold for aggregation. Unit in usec.
  7841. * [31:0]
  7842. */
  7843. A_UINT32 fisa_timeout_threshold;
  7844. } POSTPACK;
  7845. /* DWord 0: pdev-ID */
  7846. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7847. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7848. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7849. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7850. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7851. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7852. do { \
  7853. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7854. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7855. } while (0)
  7856. /* Dword 1: fisa_control_value fisa config */
  7857. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7858. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7859. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7860. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7861. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7862. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7863. do { \
  7864. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7865. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7866. } while (0)
  7867. /* Dword 1: fisa_control_value ipsec_skip_search */
  7868. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7869. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7870. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7871. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7872. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7873. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7874. do { \
  7875. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7876. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7877. } while (0)
  7878. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7879. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7880. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7881. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7882. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7883. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7884. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7885. do { \
  7886. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7887. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7888. } while (0)
  7889. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7890. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7891. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7892. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7893. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7894. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7895. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7896. do { \
  7897. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7898. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7899. } while (0)
  7900. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7901. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7902. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7903. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7904. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7905. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7906. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7907. do { \
  7908. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7909. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7910. } while (0)
  7911. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7912. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7913. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7914. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7915. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7916. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7917. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7918. do { \
  7919. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7920. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7921. } while (0)
  7922. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7923. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7924. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7925. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7926. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7927. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7928. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7929. do { \
  7930. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7931. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7932. } while (0)
  7933. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7934. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7935. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7936. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7937. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7938. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7939. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7940. do { \
  7941. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7942. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7943. } while (0)
  7944. /* Dword 1: fisa_control_value disable_tid_check */
  7945. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7946. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7947. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7948. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7949. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7950. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7951. do { \
  7952. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7953. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7954. } while (0)
  7955. /* Dword 1: fisa_control_value disable_ta_check */
  7956. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7957. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7958. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7959. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7960. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7961. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7962. do { \
  7963. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7964. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7965. } while (0)
  7966. /* Dword 1: fisa_control_value disable_qos_check */
  7967. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7968. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7969. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7970. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7971. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7972. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7973. do { \
  7974. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7975. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7976. } while (0)
  7977. /* Dword 1: fisa_control_value disable_raw_check */
  7978. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7979. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7980. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7981. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7982. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7983. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7984. do { \
  7985. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7986. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7987. } while (0)
  7988. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7989. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7990. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7991. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7992. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7993. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7994. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7995. do { \
  7996. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7997. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7998. } while (0)
  7999. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  8000. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  8001. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  8002. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  8003. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  8004. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  8005. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  8006. do { \
  8007. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  8008. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  8009. } while (0)
  8010. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8011. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  8012. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  8013. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  8014. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  8015. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  8016. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  8017. do { \
  8018. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  8019. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  8020. } while (0)
  8021. /* Dword 1: fisa_control_value fisa config */
  8022. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  8023. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  8024. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  8025. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  8026. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  8027. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  8028. do { \
  8029. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  8030. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  8031. } while (0)
  8032. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8033. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
  8034. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  8035. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  8036. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  8037. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  8038. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  8039. do { \
  8040. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  8041. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  8042. } while (0)
  8043. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  8044. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  8045. pdev_id:8,
  8046. reserved0:16;
  8047. A_UINT32 num_records:20,
  8048. max_search:8,
  8049. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  8050. reserved1:2;
  8051. A_UINT32 base_addr_lo;
  8052. A_UINT32 base_addr_hi;
  8053. A_UINT32 toeplitz31_0;
  8054. A_UINT32 toeplitz63_32;
  8055. A_UINT32 toeplitz95_64;
  8056. A_UINT32 toeplitz127_96;
  8057. A_UINT32 toeplitz159_128;
  8058. A_UINT32 toeplitz191_160;
  8059. A_UINT32 toeplitz223_192;
  8060. A_UINT32 toeplitz255_224;
  8061. A_UINT32 toeplitz287_256;
  8062. A_UINT32 toeplitz314_288:27,
  8063. reserved2:5;
  8064. } POSTPACK;
  8065. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  8066. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  8067. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  8068. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  8069. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  8070. /* DWORD 0: Pdev ID */
  8071. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  8072. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  8073. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  8074. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  8075. HTT_RX_FSE_SETUP_PDEV_ID_S)
  8076. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  8077. do { \
  8078. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  8079. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  8080. } while (0)
  8081. /* DWORD 1:num of records */
  8082. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  8083. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  8084. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  8085. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  8086. HTT_RX_FSE_SETUP_NUM_REC_S)
  8087. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  8088. do { \
  8089. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  8090. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  8091. } while (0)
  8092. /* DWORD 1:max_search */
  8093. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  8094. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  8095. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  8096. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  8097. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  8098. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  8099. do { \
  8100. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  8101. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  8102. } while (0)
  8103. /* DWORD 1:ip_da_sa prefix */
  8104. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8105. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8106. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8107. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8108. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8109. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8110. do { \
  8111. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8112. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8113. } while (0)
  8114. /* DWORD 2: Base Address LO */
  8115. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8116. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8117. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8118. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8119. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8120. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8121. do { \
  8122. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8123. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8124. } while (0)
  8125. /* DWORD 3: Base Address High */
  8126. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8127. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8128. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8129. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8130. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8131. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8132. do { \
  8133. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8134. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8135. } while (0)
  8136. /* DWORD 4-12: Hash Value */
  8137. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8138. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8139. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8140. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8141. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8142. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8143. do { \
  8144. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8145. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8146. } while (0)
  8147. /* DWORD 13: Hash Value 314:288 bits */
  8148. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8149. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8150. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8151. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8152. do { \
  8153. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8154. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8155. } while (0)
  8156. /**
  8157. * @brief Host-->target HTT RX FSE operation message
  8158. *
  8159. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8160. *
  8161. * @details
  8162. * The host will send this Flow Search Engine (FSE) operation message for
  8163. * every flow add/delete operation.
  8164. * The FSE operation includes FSE full cache invalidation or individual entry
  8165. * invalidation.
  8166. * This message can be sent per SOC or per PDEV which is differentiated
  8167. * by pdev id values.
  8168. *
  8169. * |31 16|15 8|7 1|0|
  8170. * |-------------------------------------------------------------|
  8171. * | reserved | pdev_id | MSG_TYPE |
  8172. * |-------------------------------------------------------------|
  8173. * | reserved | operation |I|
  8174. * |-------------------------------------------------------------|
  8175. * | ip_src_addr_31_0 |
  8176. * |-------------------------------------------------------------|
  8177. * | ip_src_addr_63_32 |
  8178. * |-------------------------------------------------------------|
  8179. * | ip_src_addr_95_64 |
  8180. * |-------------------------------------------------------------|
  8181. * | ip_src_addr_127_96 |
  8182. * |-------------------------------------------------------------|
  8183. * | ip_dst_addr_31_0 |
  8184. * |-------------------------------------------------------------|
  8185. * | ip_dst_addr_63_32 |
  8186. * |-------------------------------------------------------------|
  8187. * | ip_dst_addr_95_64 |
  8188. * |-------------------------------------------------------------|
  8189. * | ip_dst_addr_127_96 |
  8190. * |-------------------------------------------------------------|
  8191. * | l4_dst_port | l4_src_port |
  8192. * | (32-bit SPI incase of IPsec) |
  8193. * |-------------------------------------------------------------|
  8194. * | reserved | l4_proto |
  8195. * |-------------------------------------------------------------|
  8196. *
  8197. * where I is 1-bit ipsec_valid.
  8198. *
  8199. * The following field definitions describe the format of the RX FSE operation
  8200. * message sent from the host to target for every add/delete flow entry to flow
  8201. * table.
  8202. *
  8203. * Header fields:
  8204. * dword0 - b'7:0 - msg_type: This will be set to
  8205. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8206. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8207. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8208. * specified pdev's LMAC ring.
  8209. * b'31:16 - reserved : Reserved for future use
  8210. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8211. * (Internet Protocol Security).
  8212. * IPsec describes the framework for providing security at
  8213. * IP layer. IPsec is defined for both versions of IP:
  8214. * IPV4 and IPV6.
  8215. * Please refer to htt_rx_flow_proto enumeration below for
  8216. * more info.
  8217. * ipsec_valid = 1 for IPSEC packets
  8218. * ipsec_valid = 0 for IP Packets
  8219. * b'7:1 - operation: This indicates types of FSE operation.
  8220. * Refer to htt_rx_fse_operation enumeration:
  8221. * 0 - No Cache Invalidation required
  8222. * 1 - Cache invalidate only one entry given by IP
  8223. * src/dest address at DWORD[2:9]
  8224. * 2 - Complete FSE Cache Invalidation
  8225. * 3 - FSE Disable
  8226. * 4 - FSE Enable
  8227. * b'31:8 - reserved: Reserved for future use
  8228. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8229. * for per flow addition/deletion
  8230. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8231. * and the subsequent 3 A_UINT32 will be padding bytes.
  8232. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8233. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8234. * from 0 to 65535 but only 0 to 1023 are designated as
  8235. * well-known ports. Refer to [RFC1700] for more details.
  8236. * This field is valid only if
  8237. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8238. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8239. * range from 0 to 65535 but only 0 to 1023 are designated
  8240. * as well-known ports. Refer to [RFC1700] for more details.
  8241. * This field is valid only if
  8242. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8243. * - SPI (31:0): Security Parameters Index is an
  8244. * identification tag added to the header while using IPsec
  8245. * for tunneling the IP traffici.
  8246. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8247. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8248. * Assigned Internet Protocol Numbers.
  8249. * l4_proto numbers for standard protocol like UDP/TCP
  8250. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8251. * l4_proto = 17 for UDP etc.
  8252. * b'31:8 - reserved: Reserved for future use.
  8253. *
  8254. */
  8255. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8256. A_UINT32 msg_type:8,
  8257. pdev_id:8,
  8258. reserved0:16;
  8259. A_UINT32 ipsec_valid:1,
  8260. operation:7,
  8261. reserved1:24;
  8262. A_UINT32 ip_src_addr_31_0;
  8263. A_UINT32 ip_src_addr_63_32;
  8264. A_UINT32 ip_src_addr_95_64;
  8265. A_UINT32 ip_src_addr_127_96;
  8266. A_UINT32 ip_dest_addr_31_0;
  8267. A_UINT32 ip_dest_addr_63_32;
  8268. A_UINT32 ip_dest_addr_95_64;
  8269. A_UINT32 ip_dest_addr_127_96;
  8270. union {
  8271. A_UINT32 spi;
  8272. struct {
  8273. A_UINT32 l4_src_port:16,
  8274. l4_dest_port:16;
  8275. } ip;
  8276. } u;
  8277. A_UINT32 l4_proto:8,
  8278. reserved:24;
  8279. } POSTPACK;
  8280. /**
  8281. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8282. *
  8283. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8284. *
  8285. * @details
  8286. * The host will send this Full monitor mode register configuration message.
  8287. * This message can be sent per SOC or per PDEV which is differentiated
  8288. * by pdev id values.
  8289. *
  8290. * |31 16|15 11|10 8|7 3|2|1|0|
  8291. * |-------------------------------------------------------------|
  8292. * | reserved | pdev_id | MSG_TYPE |
  8293. * |-------------------------------------------------------------|
  8294. * | reserved |Release Ring |N|Z|E|
  8295. * |-------------------------------------------------------------|
  8296. *
  8297. * where E is 1-bit full monitor mode enable/disable.
  8298. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8299. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8300. *
  8301. * The following field definitions describe the format of the full monitor
  8302. * mode configuration message sent from the host to target for each pdev.
  8303. *
  8304. * Header fields:
  8305. * dword0 - b'7:0 - msg_type: This will be set to
  8306. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8307. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8308. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8309. * specified pdev's LMAC ring.
  8310. * b'31:16 - reserved : Reserved for future use.
  8311. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8312. * monitor mode rxdma register is to be enabled or disabled.
  8313. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8314. * additional descriptors at ppdu end for zero mpdus
  8315. * enabled or disabled.
  8316. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8317. * additional descriptors at ppdu end for non zero mpdus
  8318. * enabled or disabled.
  8319. * b'10:3 - release_ring: This indicates the destination ring
  8320. * selection for the descriptor at the end of PPDU
  8321. * 0 - REO ring select
  8322. * 1 - FW ring select
  8323. * 2 - SW ring select
  8324. * 3 - Release ring select
  8325. * Refer to htt_rx_full_mon_release_ring.
  8326. * b'31:11 - reserved for future use
  8327. */
  8328. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8329. A_UINT32 msg_type:8,
  8330. pdev_id:8,
  8331. reserved0:16;
  8332. A_UINT32 full_monitor_mode_enable:1,
  8333. addnl_descs_zero_mpdus_end:1,
  8334. addnl_descs_non_zero_mpdus_end:1,
  8335. release_ring:8,
  8336. reserved1:21;
  8337. } POSTPACK;
  8338. /**
  8339. * Enumeration for full monitor mode destination ring select
  8340. * 0 - REO destination ring select
  8341. * 1 - FW destination ring select
  8342. * 2 - SW destination ring select
  8343. * 3 - Release destination ring select
  8344. */
  8345. enum htt_rx_full_mon_release_ring {
  8346. HTT_RX_MON_RING_REO,
  8347. HTT_RX_MON_RING_FW,
  8348. HTT_RX_MON_RING_SW,
  8349. HTT_RX_MON_RING_RELEASE,
  8350. };
  8351. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8352. /* DWORD 0: Pdev ID */
  8353. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8354. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8355. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8356. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8357. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8358. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8359. do { \
  8360. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8361. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8362. } while (0)
  8363. /* DWORD 1:ENABLE */
  8364. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8365. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8366. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8367. do { \
  8368. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8369. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8370. } while (0)
  8371. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8372. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8373. /* DWORD 1:ZERO_MPDU */
  8374. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8375. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8376. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8377. do { \
  8378. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8379. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8380. } while (0)
  8381. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8382. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8383. /* DWORD 1:NON_ZERO_MPDU */
  8384. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8385. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8386. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8387. do { \
  8388. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8389. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8390. } while (0)
  8391. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8392. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8393. /* DWORD 1:RELEASE_RINGS */
  8394. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8395. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8396. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8397. do { \
  8398. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8399. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8400. } while (0)
  8401. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8402. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8403. /**
  8404. * Enumeration for IP Protocol or IPSEC Protocol
  8405. * IPsec describes the framework for providing security at IP layer.
  8406. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8407. */
  8408. enum htt_rx_flow_proto {
  8409. HTT_RX_FLOW_IP_PROTO,
  8410. HTT_RX_FLOW_IPSEC_PROTO,
  8411. };
  8412. /**
  8413. * Enumeration for FSE Cache Invalidation
  8414. * 0 - No Cache Invalidation required
  8415. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8416. * 2 - Complete FSE Cache Invalidation
  8417. * 3 - FSE Disable
  8418. * 4 - FSE Enable
  8419. */
  8420. enum htt_rx_fse_operation {
  8421. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8422. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8423. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8424. HTT_RX_FSE_DISABLE,
  8425. HTT_RX_FSE_ENABLE,
  8426. };
  8427. /* DWORD 0: Pdev ID */
  8428. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8429. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8430. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8431. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8432. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8433. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8434. do { \
  8435. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8436. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8437. } while (0)
  8438. /* DWORD 1:IP PROTO or IPSEC */
  8439. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8440. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8441. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8442. do { \
  8443. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8444. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8445. } while (0)
  8446. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8447. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8448. /* DWORD 1:FSE Operation */
  8449. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8450. #define HTT_RX_FSE_OPERATION_S 1
  8451. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8452. do { \
  8453. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8454. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8455. } while (0)
  8456. #define HTT_RX_FSE_OPERATION_GET(word) \
  8457. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8458. /* DWORD 2-9:IP Address */
  8459. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8460. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8461. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8462. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8463. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8464. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8465. do { \
  8466. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8467. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8468. } while (0)
  8469. /* DWORD 10:Source Port Number */
  8470. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8471. #define HTT_RX_FSE_SOURCEPORT_S 0
  8472. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8473. do { \
  8474. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8475. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8476. } while (0)
  8477. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8478. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8479. /* DWORD 11:Destination Port Number */
  8480. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8481. #define HTT_RX_FSE_DESTPORT_S 16
  8482. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8483. do { \
  8484. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8485. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8486. } while (0)
  8487. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8488. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8489. /* DWORD 10-11:SPI (In case of IPSEC) */
  8490. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8491. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8492. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8493. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8494. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8495. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8496. do { \
  8497. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8498. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8499. } while (0)
  8500. /* DWORD 12:L4 PROTO */
  8501. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8502. #define HTT_RX_FSE_L4_PROTO_S 0
  8503. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8504. do { \
  8505. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8506. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8507. } while (0)
  8508. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8509. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8510. /**
  8511. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8512. *
  8513. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8514. *
  8515. * |31 24|23 |15 8|7 2|1|0|
  8516. * |----------------+----------------+----------------+----------------|
  8517. * | reserved | pdev_id | msg_type |
  8518. * |---------------------------------+----------------+----------------|
  8519. * | reserved |E|F|
  8520. * |---------------------------------+----------------+----------------|
  8521. * Where E = Configure the target to provide the 3-tuple hash value in
  8522. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8523. * F = Configure the target to provide the 3-tuple hash value in
  8524. * flow_id_toeplitz field of rx_msdu_start tlv
  8525. *
  8526. * The following field definitions describe the format of the 3 tuple hash value
  8527. * message sent from the host to target as part of initialization sequence.
  8528. *
  8529. * Header fields:
  8530. * dword0 - b'7:0 - msg_type: This will be set to
  8531. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8532. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8533. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8534. * specified pdev's LMAC ring.
  8535. * b'31:16 - reserved : Reserved for future use
  8536. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8537. * b'1 - toeplitz_hash_2_or_4_field_enable
  8538. * b'31:2 - reserved : Reserved for future use
  8539. * ---------+------+----------------------------------------------------------
  8540. * bit1 | bit0 | Functionality
  8541. * ---------+------+----------------------------------------------------------
  8542. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8543. * | | in flow_id_toeplitz field
  8544. * ---------+------+----------------------------------------------------------
  8545. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8546. * | | in toeplitz_hash_2_or_4 field
  8547. * ---------+------+----------------------------------------------------------
  8548. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8549. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8550. * ---------+------+----------------------------------------------------------
  8551. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8552. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8553. * | | toeplitz_hash_2_or_4 field
  8554. *----------------------------------------------------------------------------
  8555. */
  8556. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8557. A_UINT32 msg_type :8,
  8558. pdev_id :8,
  8559. reserved0 :16;
  8560. A_UINT32 flow_id_toeplitz_field_enable :1,
  8561. toeplitz_hash_2_or_4_field_enable :1,
  8562. reserved1 :30;
  8563. } POSTPACK;
  8564. /* DWORD0 : pdev_id configuration Macros */
  8565. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8566. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8567. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8568. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8569. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8570. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8571. do { \
  8572. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8573. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8574. } while (0)
  8575. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8576. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8577. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8578. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8579. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8580. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8581. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8582. do { \
  8583. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8584. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8585. } while (0)
  8586. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8587. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8588. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8589. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8590. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8591. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8592. do { \
  8593. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8594. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8595. } while (0)
  8596. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8597. /**
  8598. * @brief host --> target Host PA Address Size
  8599. *
  8600. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8601. *
  8602. * @details
  8603. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8604. * provide the physical start address and size of each of the memory
  8605. * areas within host DDR that the target FW may need to access.
  8606. *
  8607. * For example, the host can use this message to allow the target FW
  8608. * to set up access to the host's pools of TQM link descriptors.
  8609. * The message would appear as follows:
  8610. *
  8611. * |31 24|23 16|15 8|7 0|
  8612. * |----------------+----------------+----------------+----------------|
  8613. * | reserved | num_entries | msg_type |
  8614. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8615. * | mem area 0 size |
  8616. * |----------------+----------------+----------------+----------------|
  8617. * | mem area 0 physical_address_lo |
  8618. * |----------------+----------------+----------------+----------------|
  8619. * | mem area 0 physical_address_hi |
  8620. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8621. * | mem area 1 size |
  8622. * |----------------+----------------+----------------+----------------|
  8623. * | mem area 1 physical_address_lo |
  8624. * |----------------+----------------+----------------+----------------|
  8625. * | mem area 1 physical_address_hi |
  8626. * |----------------+----------------+----------------+----------------|
  8627. * ...
  8628. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8629. * | mem area N size |
  8630. * |----------------+----------------+----------------+----------------|
  8631. * | mem area N physical_address_lo |
  8632. * |----------------+----------------+----------------+----------------|
  8633. * | mem area N physical_address_hi |
  8634. * |----------------+----------------+----------------+----------------|
  8635. *
  8636. * The message is interpreted as follows:
  8637. * dword0 - b'0:7 - msg_type: This will be set to
  8638. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8639. * b'8:15 - number_entries: Indicated the number of host memory
  8640. * areas specified within the remainder of the message
  8641. * b'16:31 - reserved.
  8642. * dword1 - b'0:31 - memory area 0 size in bytes
  8643. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8644. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8645. * and similar for memory area 1 through memory area N.
  8646. */
  8647. PREPACK struct htt_h2t_host_paddr_size {
  8648. A_UINT32 msg_type: 8,
  8649. num_entries: 8,
  8650. reserved: 16;
  8651. } POSTPACK;
  8652. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8653. A_UINT32 size;
  8654. A_UINT32 physical_address_lo;
  8655. A_UINT32 physical_address_hi;
  8656. } POSTPACK;
  8657. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8658. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8659. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8660. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8661. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8662. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8663. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8664. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8665. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8666. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8667. do { \
  8668. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8669. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8670. } while (0)
  8671. /**
  8672. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8673. *
  8674. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8675. *
  8676. * @details
  8677. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8678. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8679. *
  8680. * The message would appear as follows:
  8681. *
  8682. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8683. * |---------------------------------+---+---+----------+-+-----------|
  8684. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8685. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8686. *
  8687. *
  8688. * The message is interpreted as follows:
  8689. * dword0 - b'0:7 - msg_type: This will be set to
  8690. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8691. * b'8 - override bit to drive MSDUs to PPE ring
  8692. * b'9:13 - REO destination ring indication
  8693. * b'14 - Multi buffer msdu override enable bit
  8694. * b'15 - Intra BSS override
  8695. * b'16 - Decap raw override
  8696. * b'17 - Decap Native wifi override
  8697. * b'18 - IP frag override
  8698. * b'19:31 - reserved
  8699. */
  8700. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8701. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8702. override: 1,
  8703. reo_destination_indication: 5,
  8704. multi_buffer_msdu_override_en: 1,
  8705. intra_bss_override: 1,
  8706. decap_raw_override: 1,
  8707. decap_nwifi_override: 1,
  8708. ip_frag_override: 1,
  8709. reserved: 13;
  8710. } POSTPACK;
  8711. /* DWORD 0: Override */
  8712. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8713. #define HTT_PPE_CFG_OVERRIDE_S 8
  8714. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8715. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8716. HTT_PPE_CFG_OVERRIDE_S)
  8717. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8718. do { \
  8719. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8720. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8721. } while (0)
  8722. /* DWORD 0: REO Destination Indication*/
  8723. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8724. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8725. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8726. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8727. HTT_PPE_CFG_REO_DEST_IND_S)
  8728. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8729. do { \
  8730. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8731. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8732. } while (0)
  8733. /* DWORD 0: Multi buffer MSDU override */
  8734. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8735. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8736. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8737. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8738. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8739. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8740. do { \
  8741. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8742. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8743. } while (0)
  8744. /* DWORD 0: Intra BSS override */
  8745. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8746. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8747. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8748. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8749. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8750. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8751. do { \
  8752. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8753. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8754. } while (0)
  8755. /* DWORD 0: Decap RAW override */
  8756. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8757. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8758. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8759. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8760. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8761. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8762. do { \
  8763. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8764. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8765. } while (0)
  8766. /* DWORD 0: Decap NWIFI override */
  8767. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8768. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8769. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8770. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8771. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8772. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8773. do { \
  8774. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8775. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8776. } while (0)
  8777. /* DWORD 0: IP frag override */
  8778. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8779. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8780. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8781. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8782. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8783. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8784. do { \
  8785. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8786. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8787. } while (0)
  8788. /*
  8789. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8790. *
  8791. * @details
  8792. * The following field definitions describe the format of the HTT host
  8793. * to target FW VDEV TX RX stats retrieve message.
  8794. * The message specifies the type of stats the host wants to retrieve.
  8795. *
  8796. * |31 27|26 25|24 17|16|15 8|7 0|
  8797. * |-----------------------------------------------------------|
  8798. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8799. * |-----------------------------------------------------------|
  8800. * | vdev_id lower bitmask |
  8801. * |-----------------------------------------------------------|
  8802. * | vdev_id upper bitmask |
  8803. * |-----------------------------------------------------------|
  8804. * Header fields:
  8805. * Where:
  8806. * dword0 - b'7:0 - msg_type: This will be set to
  8807. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8808. * b'15:8 - pdev id
  8809. * b'16(E) - Enable/Disable the vdev HW stats
  8810. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8811. * b'25:26(R) - Reset stats bits
  8812. * 0: don't reset stats
  8813. * 1: reset stats once
  8814. * 2: reset stats at the start of each periodic interval
  8815. * b'27:31 - reserved for future use
  8816. * dword1 - b'0:31 - vdev_id lower bitmask
  8817. * dword2 - b'0:31 - vdev_id upper bitmask
  8818. */
  8819. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8820. A_UINT32 msg_type :8,
  8821. pdev_id :8,
  8822. enable :1,
  8823. periodic_interval :8,
  8824. reset_stats_bits :2,
  8825. reserved0 :5;
  8826. A_UINT32 vdev_id_lower_bitmask;
  8827. A_UINT32 vdev_id_upper_bitmask;
  8828. } POSTPACK;
  8829. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8830. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8831. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8832. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8833. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8834. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8835. do { \
  8836. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8837. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8838. } while (0)
  8839. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8840. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8841. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8842. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8843. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8844. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8845. do { \
  8846. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8847. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8848. } while (0)
  8849. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8850. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8851. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8852. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8853. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8854. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8855. do { \
  8856. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8857. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8858. } while (0)
  8859. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8860. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8861. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8862. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8863. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8864. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8865. do { \
  8866. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8867. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8868. } while (0)
  8869. /*
  8870. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8871. *
  8872. * @details
  8873. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8874. * the default MSDU queues for one of the TIDs within the specified peer
  8875. * to the specified service class.
  8876. * The TID is indirectly specified - each service class is associated
  8877. * with a TID. All default MSDU queues for this peer-TID will be
  8878. * linked to the service class in question.
  8879. *
  8880. * |31 16|15 8|7 0|
  8881. * |------------------------------+--------------+--------------|
  8882. * | peer ID | svc class ID | msg type |
  8883. * |------------------------------------------------------------|
  8884. * Header fields:
  8885. * dword0 - b'7:0 - msg_type: This will be set to
  8886. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8887. * b'15:8 - service class ID
  8888. * b'31:16 - peer ID
  8889. */
  8890. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8891. A_UINT32 msg_type :8,
  8892. svc_class_id :8,
  8893. peer_id :16;
  8894. } POSTPACK;
  8895. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8896. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8897. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8898. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8899. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8900. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8901. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8902. do { \
  8903. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8904. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8905. } while (0)
  8906. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8907. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8908. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8909. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8910. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8911. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8912. do { \
  8913. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8914. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8915. } while (0)
  8916. /*
  8917. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8918. *
  8919. * @details
  8920. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8921. * remove the linkage of the specified peer-TID's MSDU queues to
  8922. * service classes.
  8923. *
  8924. * |31 16|15 8|7 0|
  8925. * |------------------------------+--------------+--------------|
  8926. * | peer ID | svc class ID | msg type |
  8927. * |------------------------------------------------------------|
  8928. * Header fields:
  8929. * dword0 - b'7:0 - msg_type: This will be set to
  8930. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8931. * b'15:8 - service class ID
  8932. * b'31:16 - peer ID
  8933. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8934. * value for peer ID indicates that the target should
  8935. * apply the UNMAP_REQ to all peers.
  8936. */
  8937. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8938. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8939. A_UINT32 msg_type :8,
  8940. svc_class_id :8,
  8941. peer_id :16;
  8942. } POSTPACK;
  8943. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8944. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8945. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8946. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8947. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8948. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8949. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8950. do { \
  8951. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8952. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8953. } while (0)
  8954. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8955. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8956. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8957. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8958. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8959. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8960. do { \
  8961. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8962. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8963. } while (0)
  8964. /*
  8965. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8966. *
  8967. * @details
  8968. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8969. * request the target to report what service class the default MSDU queues
  8970. * of the specified TIDs within the peer are linked to.
  8971. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8972. * to report what service class (if any) the default MSDU queues for
  8973. * each of the specified TIDs are linked to.
  8974. *
  8975. * |31 16|15 8|7 1| 0|
  8976. * |------------------------------+--------------+--------------|
  8977. * | peer ID | TID mask | msg type |
  8978. * |------------------------------------------------------------|
  8979. * | reserved |ETO|
  8980. * |------------------------------------------------------------|
  8981. * Header fields:
  8982. * dword0 - b'7:0 - msg_type: This will be set to
  8983. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8984. * b'15:8 - TID mask
  8985. * b'31:16 - peer ID
  8986. * dword1 - b'0 - "Existing Tids Only" flag
  8987. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8988. * message generated by this REQ will only show the
  8989. * mapping for TIDs that actually exist in the target's
  8990. * peer object.
  8991. * Any TIDs that are covered by a MAP_REQ but which
  8992. * do not actually exist will be shown as being
  8993. * unmapped (i.e. svc class ID 0xff).
  8994. * If this flag is cleared, the MAP_REPORT_CONF message
  8995. * will consider not only the mapping of TIDs currently
  8996. * existing in the peer, but also the mapping that will
  8997. * be applied for any TID objects created within this
  8998. * peer in the future.
  8999. * b'31:1 - reserved for future use
  9000. */
  9001. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  9002. A_UINT32 msg_type :8,
  9003. tid_mask :8,
  9004. peer_id :16;
  9005. A_UINT32 existing_tids_only:1,
  9006. reserved :31;
  9007. } POSTPACK;
  9008. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  9009. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  9010. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  9011. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  9012. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  9013. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  9014. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  9015. do { \
  9016. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  9017. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  9018. } while (0)
  9019. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  9020. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  9021. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  9022. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  9023. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  9024. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  9025. do { \
  9026. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  9027. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  9028. } while (0)
  9029. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  9030. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  9031. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  9032. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  9033. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  9034. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  9035. do { \
  9036. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  9037. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  9038. } while (0)
  9039. /**
  9040. * @brief Format of shared memory between Host and Target
  9041. * for UMAC recovery feature messaging.
  9042. * @details
  9043. * This is shared memory between Host and Target allocated
  9044. * and used in chips where UMAC recovery feature is supported.
  9045. * This shared memory is allocated per SOC level by Host since each
  9046. * SOC's target Q6FW needs to communicate independently to the Host
  9047. * through its own shared memory.
  9048. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  9049. * then host interprets it as a new message from target.
  9050. * Host clears that particular read bit in t2h_msg after each read
  9051. * operation. It is vice versa for h2t_msg. At any given point
  9052. * of time there is expected to be only one bit set
  9053. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  9054. *
  9055. * The message is interpreted as follows:
  9056. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  9057. * added for debuggability purpose.
  9058. * dword1 - b'0 - do_pre_reset
  9059. * b'1 - do_post_reset_start
  9060. * b'2 - do_post_reset_complete
  9061. * b'3 - initiate_umac_recovery
  9062. * b'4 - initiate_target_recovery_sync_using_umac
  9063. * b'5:31 - rsvd_t2h
  9064. * dword2 - b'0 - pre_reset_done
  9065. * b'1 - post_reset_start_done
  9066. * b'2 - post_reset_complete_done
  9067. * b'3 - start_pre_reset (deprecated)
  9068. * b'4:31 - rsvd_h2t
  9069. */
  9070. PREPACK typedef struct {
  9071. /** Magic number added for debuggability. */
  9072. A_UINT32 magic_num;
  9073. union {
  9074. /*
  9075. * BIT [0] :- T2H msg to do pre-reset
  9076. * BIT [1] :- T2H msg to do post-reset start
  9077. * BIT [2] :- T2H msg to do post-reset complete
  9078. * BIT [3] :- T2H msg to indicate to Host that
  9079. * a trigger request for MLO UMAC Recovery
  9080. * is received for UMAC hang.
  9081. * BIT [4] :- T2H msg to indicate to Host that
  9082. * a trigger request for MLO UMAC Recovery
  9083. * is received for Mode-1 Target Recovery.
  9084. * BIT [31 : 5] :- reserved
  9085. */
  9086. A_UINT32 t2h_msg;
  9087. struct {
  9088. A_UINT32
  9089. do_pre_reset: 1, /* BIT [0] */
  9090. do_post_reset_start: 1, /* BIT [1] */
  9091. do_post_reset_complete: 1, /* BIT [2] */
  9092. initiate_umac_recovery: 1, /* BIT [3] */
  9093. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  9094. rsvd_t2h: 27; /* BIT [31:5] */
  9095. };
  9096. };
  9097. union {
  9098. /*
  9099. * BIT [0] :- H2T msg to send pre-reset done
  9100. * BIT [1] :- H2T msg to send post-reset start done
  9101. * BIT [2] :- H2T msg to send post-reset complete done
  9102. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  9103. * BIT [31 : 4] :- reserved
  9104. */
  9105. A_UINT32 h2t_msg;
  9106. struct {
  9107. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9108. post_reset_start_done : 1, /* BIT [1] */
  9109. post_reset_complete_done : 1, /* BIT [2] */
  9110. start_pre_reset : 1, /* BIT [3] */
  9111. rsvd_h2t : 28; /* BIT [31 : 4] */
  9112. };
  9113. };
  9114. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9115. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9116. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9117. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9118. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9119. /* dword1 - b'0 - do_pre_reset */
  9120. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9121. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9122. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9123. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9124. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9125. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9126. do { \
  9127. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9128. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9129. } while (0)
  9130. /* dword1 - b'1 - do_post_reset_start */
  9131. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9132. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9133. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9134. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9135. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9136. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9137. do { \
  9138. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9139. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9140. } while (0)
  9141. /* dword1 - b'2 - do_post_reset_complete */
  9142. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9143. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9144. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9145. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9146. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9147. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9148. do { \
  9149. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9150. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9151. } while (0)
  9152. /* dword1 - b'3 - initiate_umac_recovery */
  9153. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9154. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9155. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9156. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9157. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9158. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9159. do { \
  9160. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9161. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9162. } while (0)
  9163. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9164. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9165. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9166. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9167. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9168. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9169. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9170. do { \
  9171. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9172. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9173. } while (0)
  9174. /* dword2 - b'0 - pre_reset_done */
  9175. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9176. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9177. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9178. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9179. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9180. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9181. do { \
  9182. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9183. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9184. } while (0)
  9185. /* dword2 - b'1 - post_reset_start_done */
  9186. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9187. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9188. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9189. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9190. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9191. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9192. do { \
  9193. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9194. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9195. } while (0)
  9196. /* dword2 - b'2 - post_reset_complete_done */
  9197. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9198. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9199. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9200. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9201. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9202. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9203. do { \
  9204. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9205. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9206. } while (0)
  9207. /* dword2 - b'3 - start_pre_reset */
  9208. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9209. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9210. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9211. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9212. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9213. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9214. do { \
  9215. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9216. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9217. } while (0)
  9218. /**
  9219. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9220. *
  9221. * @details
  9222. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9223. * by the host to provide prerequisite info to target for the UMAC hang
  9224. * recovery feature.
  9225. * The info sent in this H2T message are T2H message method, H2T message
  9226. * method, T2H MSI interrupt number and physical start address, size of
  9227. * the shared memory (refers to the shared memory dedicated for messaging
  9228. * between host and target when the DUT is in UMAC hang recovery mode).
  9229. * This H2T message is expected to be only sent if the WMI service bit
  9230. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9231. *
  9232. * |31 16|15 12|11 8|7 0|
  9233. * |-------------------------------+--------------+--------------+------------|
  9234. * | reserved |h2t msg method|t2h msg method| msg_type |
  9235. * |--------------------------------------------------------------------------|
  9236. * | t2h msi interrupt number |
  9237. * |--------------------------------------------------------------------------|
  9238. * | shared memory area size |
  9239. * |--------------------------------------------------------------------------|
  9240. * | shared memory area physical address low |
  9241. * |--------------------------------------------------------------------------|
  9242. * | shared memory area physical address high |
  9243. * |--------------------------------------------------------------------------|
  9244. *
  9245. * The message is interpreted as follows:
  9246. * dword0 - b'0:7 - msg_type
  9247. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9248. * b'8:11 - t2h_msg_method: indicates method to be used for
  9249. * T2H communication in UMAC hang recovery mode.
  9250. * Value zero indicates MSI interrupt (default method).
  9251. * Refer to htt_umac_hang_recovery_msg_method enum.
  9252. * b'12:15 - h2t_msg_method: indicates method to be used for
  9253. * H2T communication in UMAC hang recovery mode.
  9254. * Value zero indicates polling by target for this h2t msg
  9255. * during UMAC hang recovery mode.
  9256. * Refer to htt_umac_hang_recovery_msg_method enum.
  9257. * b'16:31 - reserved.
  9258. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9259. * T2H communication in UMAC hang recovery mode.
  9260. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9261. * only when in UMAC hang recovery mode.
  9262. * This refers to size in bytes.
  9263. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9264. * of the shared memory dedicated for messaging only when
  9265. * in UMAC hang recovery mode.
  9266. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9267. * of the shared memory dedicated for messaging only when
  9268. * in UMAC hang recovery mode.
  9269. */
  9270. /* t2h_msg_method and h2t_msg_method */
  9271. enum htt_umac_hang_recovery_msg_method {
  9272. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9273. };
  9274. PREPACK typedef struct {
  9275. A_UINT32 msg_type : 8,
  9276. t2h_msg_method : 4,
  9277. h2t_msg_method : 4,
  9278. reserved : 16;
  9279. A_UINT32 t2h_msi_data;
  9280. /* size bytes and physical address of shared memory. */
  9281. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9282. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9283. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9284. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9285. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9286. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9287. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9288. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9289. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9290. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9291. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9292. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9293. do { \
  9294. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9295. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9296. } while (0)
  9297. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9298. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9299. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9300. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9301. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9302. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9303. do { \
  9304. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9305. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9306. } while (0)
  9307. /**
  9308. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9309. *
  9310. * @details
  9311. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9312. * HTT message sent by the host to indicate that the target needs to start the
  9313. * UMAC hang recovery feature from the point of pre-reset routine.
  9314. * The purpose of this H2T message is to have host synchronize and trigger
  9315. * UMAC recovery across all targets.
  9316. * The info sent in this H2T message is the flag to indicate whether the
  9317. * target needs to execute UMAC-recovery in context of the Initiator or
  9318. * Non-Initiator.
  9319. * This H2T message is expected to be sent as response to the
  9320. * initiate_umac_recovery indication from the Initiator target attached to
  9321. * this same host.
  9322. * This H2T message is expected to be only sent if the WMI service bit
  9323. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9324. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9325. * beforehand.
  9326. *
  9327. * |31 10|9|8|7 0|
  9328. * |-----------------------------------------------------------|
  9329. * | reserved |U|I| msg_type |
  9330. * |-----------------------------------------------------------|
  9331. * Where:
  9332. * I = is_initiator
  9333. * U = is_umac_hang
  9334. *
  9335. * The message is interpreted as follows:
  9336. * dword0 - b'0:7 - msg_type
  9337. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9338. * b'8 - is_initiator: indicates whether the target needs to
  9339. * execute the UMAC-recovery in context of the Initiator or
  9340. * Non-Initiator.
  9341. * The value zero indicates this target is Non-Initiator.
  9342. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9343. * executed in context of UMAC hang or Target recovery.
  9344. * b'10:31 - reserved.
  9345. */
  9346. PREPACK typedef struct {
  9347. A_UINT32 msg_type : 8,
  9348. is_initiator : 1,
  9349. is_umac_hang : 1,
  9350. reserved : 22;
  9351. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9352. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9353. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9354. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9355. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9356. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9357. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9358. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9359. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9360. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9361. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9362. do { \
  9363. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9364. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9365. } while (0)
  9366. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9367. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9368. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9369. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9370. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9371. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9372. do { \
  9373. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9374. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9375. } while (0)
  9376. /*
  9377. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9378. *
  9379. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9380. *
  9381. * @details
  9382. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9383. * install or uninstall rx cce super rules to match certain kind of packets
  9384. * with specific parameters. Target sets up HW registers based on setup message
  9385. * and always confirms back to Host.
  9386. *
  9387. * The message would appear as follows:
  9388. * |31 24|23 16|15 8|7 0|
  9389. * |-----------------+-----------------+-----------------+-----------------|
  9390. * | reserved | operation | pdev_id | msg_type |
  9391. * |-----------------------------------------------------------------------|
  9392. * | cce_super_rule_param[0] |
  9393. * |-----------------------------------------------------------------------|
  9394. * | cce_super_rule_param[1] |
  9395. * |-----------------------------------------------------------------------|
  9396. *
  9397. * The message is interpreted as follows:
  9398. * dword0 - b'0:7 - msg_type: This will be set to
  9399. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9400. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9401. * b'16:23 - operation: Identify operation to be taken,
  9402. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9403. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9404. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9405. * b'24:31 - reserved
  9406. * dword1~10 - cce_super_rule_param[0]:
  9407. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9408. * dword11~20 - cce_super_rule_param[1]:
  9409. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9410. *
  9411. * Each cce_super_rule_param structure would appear as follows:
  9412. * |31 24|23 16|15 8|7 0|
  9413. * |-----------------+-----------------+-----------------+-----------------|
  9414. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9415. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9416. * |-----------------------------------------------------------------------|
  9417. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9418. * |-----------------------------------------------------------------------|
  9419. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9420. * |-----------------------------------------------------------------------|
  9421. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9422. * |-----------------------------------------------------------------------|
  9423. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9424. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9425. * |-----------------------------------------------------------------------|
  9426. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9427. * |-----------------------------------------------------------------------|
  9428. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9429. * |-----------------------------------------------------------------------|
  9430. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9431. * |-----------------------------------------------------------------------|
  9432. * | is_valid | l4_type | l3_type |
  9433. * |-----------------------------------------------------------------------|
  9434. * | l4_dst_port | l4_src_port |
  9435. * |-----------------------------------------------------------------------|
  9436. *
  9437. * The cce_super_rule_param[0] structure is interpreted as follows:
  9438. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9439. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9440. * in case of ipv4)
  9441. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9442. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9443. * in case of ipv4)
  9444. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9445. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9446. * in case of ipv4)
  9447. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9448. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9449. * in case of ipv4)
  9450. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9451. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9452. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9453. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9454. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9455. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9456. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9457. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9458. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9459. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9460. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9461. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9462. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9463. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9464. * ipv4 address, in case of ipv4)
  9465. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9466. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9467. * ipv4 address, in case of ipv4)
  9468. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9469. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9470. * ipv4 address, in case of ipv4)
  9471. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9472. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9473. * ipv4 address, in case of ipv4)
  9474. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9475. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9476. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9477. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9478. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9479. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9480. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9481. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9482. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9483. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9484. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9485. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9486. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9487. * 0x0008: ipv4
  9488. * 0xdd86: ipv6
  9489. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9490. * 6: TCP
  9491. * 17: UDP
  9492. * b'24:31 - is_valid: indicate whether this parameter is valid
  9493. * 0: invalid
  9494. * 1: valid
  9495. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9496. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9497. *
  9498. * The cce_super_rule_param[1] structure is similar.
  9499. */
  9500. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9501. enum htt_rx_cce_super_rule_setup_operation {
  9502. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9503. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9504. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9505. /* All operation should be before this */
  9506. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9507. };
  9508. typedef struct {
  9509. union {
  9510. A_UINT8 src_ipv4_addr[4];
  9511. A_UINT8 src_ipv6_addr[16];
  9512. };
  9513. union {
  9514. A_UINT8 dst_ipv4_addr[4];
  9515. A_UINT8 dst_ipv6_addr[16];
  9516. };
  9517. A_UINT32 l3_type: 16,
  9518. l4_type: 8,
  9519. is_valid: 8;
  9520. A_UINT32 l4_src_port: 16,
  9521. l4_dst_port: 16;
  9522. } htt_rx_cce_super_rule_param_t;
  9523. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9524. A_UINT32 msg_type: 8,
  9525. pdev_id: 8,
  9526. operation: 8,
  9527. reserved: 8;
  9528. htt_rx_cce_super_rule_param_t
  9529. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9530. } POSTPACK;
  9531. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9532. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9533. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9534. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9535. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9536. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9537. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9538. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9539. do { \
  9540. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9541. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9542. } while (0)
  9543. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9544. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9545. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9546. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9547. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9548. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9549. do { \
  9550. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9551. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9552. } while (0)
  9553. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9554. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9555. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9556. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9557. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9558. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9559. do { \
  9560. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9561. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9562. } while (0)
  9563. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9564. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9565. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9566. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9567. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9568. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9569. do { \
  9570. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9571. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9572. } while (0)
  9573. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9574. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9575. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9576. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9577. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9578. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9579. do { \
  9580. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9581. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9582. } while (0)
  9583. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9584. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9585. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9586. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9587. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9588. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9589. do { \
  9590. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9591. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9592. } while (0)
  9593. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9594. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9595. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9596. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9597. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9598. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9599. do { \
  9600. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9601. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9602. } while (0)
  9603. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9604. do { \
  9605. A_MEMCPY(_array, _ptr, 4); \
  9606. } while (0)
  9607. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9608. do { \
  9609. A_MEMCPY(_ptr, _array, 4); \
  9610. } while (0)
  9611. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9612. do { \
  9613. A_MEMCPY(_array, _ptr, 16); \
  9614. } while (0)
  9615. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9616. do { \
  9617. A_MEMCPY(_ptr, _array, 16); \
  9618. } while (0)
  9619. /**
  9620. * htt_h2t_primary_link_peer_status_type -
  9621. * Unique number for each status or reasons
  9622. * The status reasons can go up to 255 max
  9623. */
  9624. enum htt_h2t_primary_link_peer_status_type {
  9625. /* Host Primary Link Peer migration Success */
  9626. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9627. /* keep this last */
  9628. /* Host Primary Link Peer migration Fail */
  9629. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9630. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9631. };
  9632. /**
  9633. * @brief host -> Primary peer migration completion message from host
  9634. *
  9635. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9636. *
  9637. * @details
  9638. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9639. * target Confirming that primary link peer migration has completed,
  9640. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9641. * message from the target.
  9642. *
  9643. * The message would appear as follows:
  9644. *
  9645. * |31 25|24|23 16|15 12|11 8|7 0|
  9646. * |----------------------------+----------+---------+--------------|
  9647. * | vdev ID | pdev ID | chip ID | msg type |
  9648. * |----------------------------+----------+---------+--------------|
  9649. * | ML peer ID | SW peer ID |
  9650. * |------------+--+------------+--------------------+--------------|
  9651. * | reserved |SV| src_info | status |
  9652. * |------------+--+---------------------------------+--------------|
  9653. * Where:
  9654. * SV = src_info_valid flag
  9655. *
  9656. * The message is interpreted as follows:
  9657. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9658. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9659. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9660. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9661. * as primary
  9662. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9663. * as primary
  9664. *
  9665. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9666. * chosen as primary
  9667. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9668. * primary peer belongs.
  9669. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  9670. * b'8:23 - src_info: Indicates New Virtual port number through
  9671. * which Rx Pipe connects to the correct PPE.
  9672. * b'24 - src_info_valid: Indicates src_info is valid.
  9673. */
  9674. typedef struct {
  9675. A_UINT32 msg_type: 8, /* bits 7:0 */
  9676. chip_id: 4, /* bits 11:8 */
  9677. pdev_id: 4, /* bits 15:12 */
  9678. vdev_id: 16; /* bits 31:16 */
  9679. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9680. ml_peer_id: 16; /* bits 31:16 */
  9681. A_UINT32 status: 8, /* bits 7:0 */
  9682. src_info: 16, /* bits 23:8 */
  9683. src_info_valid: 1, /* bit 24 */
  9684. reserved: 7; /* bits 31:25 */
  9685. } htt_h2t_primary_link_peer_migrate_resp_t;
  9686. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9687. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9688. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9689. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9690. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9691. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9692. do { \
  9693. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9694. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9695. } while (0)
  9696. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9697. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9698. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9699. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9700. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9701. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9702. do { \
  9703. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9704. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9705. } while (0)
  9706. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9707. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9708. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9709. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9710. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9711. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9712. do { \
  9713. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9714. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9715. } while (0)
  9716. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9717. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9718. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9719. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9720. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9721. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9722. do { \
  9723. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9724. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9725. } while (0)
  9726. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9727. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9728. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9729. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9730. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9731. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9732. do { \
  9733. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9734. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9735. } while (0)
  9736. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9737. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9738. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9739. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9740. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9741. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9742. do { \
  9743. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9744. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9745. } while (0)
  9746. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  9747. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  9748. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  9749. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  9750. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  9751. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  9752. do { \
  9753. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  9754. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  9755. } while (0)
  9756. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  9757. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  9758. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  9759. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  9760. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  9761. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  9762. do { \
  9763. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  9764. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  9765. } while (0)
  9766. /**
  9767. * @brief host -> tgt msg to configure params for PPDU tx latency stats report
  9768. *
  9769. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
  9770. *
  9771. * @details
  9772. * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
  9773. * configure the parameters needed for FW to report PPDU tx latency stats
  9774. * for latency prediction in user space.
  9775. *
  9776. * The message would appear as follows:
  9777. * |31 28|27 12|11|10 8|7 0|
  9778. * |-----------+-------------------+--+-------+--------------|
  9779. * |granularity| periodic interval | E|vdev ID| msg type |
  9780. * |-----------+-------------------+--+-------+--------------|
  9781. * Where: E = enable
  9782. *
  9783. * The message is interpreted as follows:
  9784. * dword0 - b'0:7 - msg_type: This will be set to 0x25
  9785. * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
  9786. * b'8:10 - vdev_id: Indicate which vdev is configuration is for
  9787. * b'11 - enable: Indicate this message is to enable/disable
  9788. * PPDU latency report from FW
  9789. * b'12:27 - periodic_interval: Indicate the report interval in MS
  9790. * b'28:31 - granularity: Indicate the granularity of the latency
  9791. * stats report, in ms
  9792. */
  9793. /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
  9794. PREPACK struct htt_h2t_tx_latency_stats_cfg {
  9795. A_UINT32 msg_type :8,
  9796. vdev_id :3,
  9797. enable :1,
  9798. periodic_interval :16,
  9799. granularity :4;
  9800. } POSTPACK;
  9801. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
  9802. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
  9803. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
  9804. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
  9805. HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
  9806. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
  9807. do { \
  9808. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
  9809. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
  9810. } while (0)
  9811. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
  9812. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
  9813. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
  9814. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
  9815. HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
  9816. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
  9817. do { \
  9818. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
  9819. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
  9820. } while (0)
  9821. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
  9822. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
  9823. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
  9824. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
  9825. HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
  9826. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
  9827. do { \
  9828. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
  9829. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
  9830. } while (0)
  9831. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
  9832. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
  9833. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
  9834. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
  9835. HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
  9836. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
  9837. do { \
  9838. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
  9839. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
  9840. } while (0)
  9841. /*=== target -> host messages ===============================================*/
  9842. enum htt_t2h_msg_type {
  9843. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9844. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9845. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9846. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9847. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9848. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9849. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9850. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9851. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9852. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9853. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9854. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9855. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9856. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9857. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9858. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9859. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9860. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9861. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9862. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9863. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9864. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9865. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9866. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9867. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9868. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9869. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9870. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9871. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9872. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9873. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9874. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9875. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9876. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9877. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9878. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9879. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9880. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9881. /* TX_OFFLOAD_DELIVER_IND:
  9882. * Forward the target's locally-generated packets to the host,
  9883. * to provide to the monitor mode interface.
  9884. */
  9885. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9886. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9887. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9888. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9889. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9890. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9891. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9892. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9893. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9894. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9895. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9896. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9897. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9898. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9899. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9900. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9901. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9902. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
  9903. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9904. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9905. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9906. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  9907. HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
  9908. HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
  9909. HTT_T2H_MSG_TYPE_TEST,
  9910. /* keep this last */
  9911. HTT_T2H_NUM_MSGS
  9912. };
  9913. /*
  9914. * HTT target to host message type -
  9915. * stored in bits 7:0 of the first word of the message
  9916. */
  9917. #define HTT_T2H_MSG_TYPE_M 0xff
  9918. #define HTT_T2H_MSG_TYPE_S 0
  9919. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9920. do { \
  9921. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9922. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9923. } while (0)
  9924. #define HTT_T2H_MSG_TYPE_GET(word) \
  9925. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9926. /**
  9927. * @brief target -> host version number confirmation message definition
  9928. *
  9929. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9930. *
  9931. * |31 24|23 16|15 8|7 0|
  9932. * |----------------+----------------+----------------+----------------|
  9933. * | reserved | major number | minor number | msg type |
  9934. * |-------------------------------------------------------------------|
  9935. * : option request TLV (optional) |
  9936. * :...................................................................:
  9937. *
  9938. * The VER_CONF message may consist of a single 4-byte word, or may be
  9939. * extended with TLVs that specify HTT options selected by the target.
  9940. * The following option TLVs may be appended to the VER_CONF message:
  9941. * - LL_BUS_ADDR_SIZE
  9942. * - HL_SUPPRESS_TX_COMPL_IND
  9943. * - MAX_TX_QUEUE_GROUPS
  9944. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9945. * may be appended to the VER_CONF message (but only one TLV of each type).
  9946. *
  9947. * Header fields:
  9948. * - MSG_TYPE
  9949. * Bits 7:0
  9950. * Purpose: identifies this as a version number confirmation message
  9951. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9952. * - VER_MINOR
  9953. * Bits 15:8
  9954. * Purpose: Specify the minor number of the HTT message library version
  9955. * in use by the target firmware.
  9956. * The minor number specifies the specific revision within a range
  9957. * of fundamentally compatible HTT message definition revisions.
  9958. * Compatible revisions involve adding new messages or perhaps
  9959. * adding new fields to existing messages, in a backwards-compatible
  9960. * manner.
  9961. * Incompatible revisions involve changing the message type values,
  9962. * or redefining existing messages.
  9963. * Value: minor number
  9964. * - VER_MAJOR
  9965. * Bits 15:8
  9966. * Purpose: Specify the major number of the HTT message library version
  9967. * in use by the target firmware.
  9968. * The major number specifies the family of minor revisions that are
  9969. * fundamentally compatible with each other, but not with prior or
  9970. * later families.
  9971. * Value: major number
  9972. */
  9973. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9974. #define HTT_VER_CONF_MINOR_S 8
  9975. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9976. #define HTT_VER_CONF_MAJOR_S 16
  9977. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9978. do { \
  9979. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9980. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9981. } while (0)
  9982. #define HTT_VER_CONF_MINOR_GET(word) \
  9983. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9984. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9985. do { \
  9986. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9987. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9988. } while (0)
  9989. #define HTT_VER_CONF_MAJOR_GET(word) \
  9990. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9991. #define HTT_VER_CONF_BYTES 4
  9992. /**
  9993. * @brief - target -> host HTT Rx In order indication message
  9994. *
  9995. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9996. *
  9997. * @details
  9998. *
  9999. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  10000. * |----------------+-------------------+---------------------+---------------|
  10001. * | peer ID | P| F| O| ext TID | msg type |
  10002. * |--------------------------------------------------------------------------|
  10003. * | MSDU count | Reserved | vdev id |
  10004. * |--------------------------------------------------------------------------|
  10005. * | MSDU 0 bus address (bits 31:0) |
  10006. #if HTT_PADDR64
  10007. * | MSDU 0 bus address (bits 63:32) |
  10008. #endif
  10009. * |--------------------------------------------------------------------------|
  10010. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  10011. * |--------------------------------------------------------------------------|
  10012. * | MSDU 1 bus address (bits 31:0) |
  10013. #if HTT_PADDR64
  10014. * | MSDU 1 bus address (bits 63:32) |
  10015. #endif
  10016. * |--------------------------------------------------------------------------|
  10017. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  10018. * |--------------------------------------------------------------------------|
  10019. */
  10020. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  10021. *
  10022. * @details
  10023. * bits
  10024. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  10025. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10026. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  10027. * | | frag | | | | fail |chksum fail|
  10028. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10029. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  10030. */
  10031. struct htt_rx_in_ord_paddr_ind_hdr_t
  10032. {
  10033. A_UINT32 /* word 0 */
  10034. msg_type: 8,
  10035. ext_tid: 5,
  10036. offload: 1,
  10037. frag: 1,
  10038. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  10039. peer_id: 16;
  10040. A_UINT32 /* word 1 */
  10041. vap_id: 8,
  10042. /* NOTE:
  10043. * This reserved_1 field is not truly reserved - certain targets use
  10044. * this field internally to store debug information, and do not zero
  10045. * out the contents of the field before uploading the message to the
  10046. * host. Thus, any host-target communication supported by this field
  10047. * is limited to using values that are never used by the debug
  10048. * information stored by certain targets in the reserved_1 field.
  10049. * In particular, the targets in question don't use the value 0x3
  10050. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  10051. * so this previously-unused value within these bits is available to
  10052. * use as the host / target PKT_CAPTURE_MODE flag.
  10053. */
  10054. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  10055. /* if pkt_capture_mode == 0x3, host should
  10056. * send rx frames to monitor mode interface
  10057. */
  10058. msdu_cnt: 16;
  10059. };
  10060. struct htt_rx_in_ord_paddr_ind_msdu32_t
  10061. {
  10062. A_UINT32 dma_addr;
  10063. A_UINT32
  10064. length: 16,
  10065. fw_desc: 8,
  10066. msdu_info:8;
  10067. };
  10068. struct htt_rx_in_ord_paddr_ind_msdu64_t
  10069. {
  10070. A_UINT32 dma_addr_lo;
  10071. A_UINT32 dma_addr_hi;
  10072. A_UINT32
  10073. length: 16,
  10074. fw_desc: 8,
  10075. msdu_info:8;
  10076. };
  10077. #if HTT_PADDR64
  10078. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  10079. #else
  10080. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  10081. #endif
  10082. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  10083. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  10084. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  10085. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  10086. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  10087. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  10088. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  10089. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  10090. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  10091. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  10092. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  10093. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  10094. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  10095. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  10096. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  10097. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  10098. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  10099. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  10100. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  10101. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  10102. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  10103. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  10104. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  10105. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  10106. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  10107. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  10108. /* for systems using 64-bit format for bus addresses */
  10109. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  10110. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  10111. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  10112. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  10113. /* for systems using 32-bit format for bus addresses */
  10114. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  10115. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  10116. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  10117. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  10118. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  10119. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  10120. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  10121. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  10122. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  10123. do { \
  10124. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  10125. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  10126. } while (0)
  10127. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  10128. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  10129. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  10130. do { \
  10131. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  10132. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  10133. } while (0)
  10134. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  10135. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  10136. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  10137. do { \
  10138. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  10139. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  10140. } while (0)
  10141. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  10142. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  10143. /*
  10144. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  10145. * deliver the rx frames to the monitor mode interface.
  10146. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  10147. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  10148. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  10149. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  10150. */
  10151. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  10152. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  10153. do { \
  10154. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  10155. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  10156. } while (0)
  10157. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  10158. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  10159. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  10160. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  10161. do { \
  10162. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  10163. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  10164. } while (0)
  10165. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  10166. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  10167. /* for systems using 64-bit format for bus addresses */
  10168. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  10169. do { \
  10170. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  10171. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  10172. } while (0)
  10173. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  10174. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  10175. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  10176. do { \
  10177. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  10178. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  10179. } while (0)
  10180. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10181. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10182. /* for systems using 32-bit format for bus addresses */
  10183. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10184. do { \
  10185. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10186. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10187. } while (0)
  10188. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10189. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10190. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10191. do { \
  10192. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10193. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10194. } while (0)
  10195. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10196. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10197. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10198. do { \
  10199. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10200. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10201. } while (0)
  10202. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10203. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10204. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10205. do { \
  10206. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10207. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10208. } while (0)
  10209. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10210. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10211. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10212. do { \
  10213. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10214. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10215. } while (0)
  10216. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10217. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10218. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10219. do { \
  10220. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10221. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10222. } while (0)
  10223. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10224. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10225. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10226. do { \
  10227. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10228. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10229. } while (0)
  10230. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10231. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10232. /* definitions used within target -> host rx indication message */
  10233. PREPACK struct htt_rx_ind_hdr_prefix_t
  10234. {
  10235. A_UINT32 /* word 0 */
  10236. msg_type: 8,
  10237. ext_tid: 5,
  10238. release_valid: 1,
  10239. flush_valid: 1,
  10240. reserved0: 1,
  10241. peer_id: 16;
  10242. A_UINT32 /* word 1 */
  10243. flush_start_seq_num: 6,
  10244. flush_end_seq_num: 6,
  10245. release_start_seq_num: 6,
  10246. release_end_seq_num: 6,
  10247. num_mpdu_ranges: 8;
  10248. } POSTPACK;
  10249. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10250. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10251. #define HTT_TGT_RSSI_INVALID 0x80
  10252. PREPACK struct htt_rx_ppdu_desc_t
  10253. {
  10254. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10255. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10256. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10257. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10258. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10259. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10260. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10261. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10262. A_UINT32 /* word 0 */
  10263. rssi_cmb: 8,
  10264. timestamp_submicrosec: 8,
  10265. phy_err_code: 8,
  10266. phy_err: 1,
  10267. legacy_rate: 4,
  10268. legacy_rate_sel: 1,
  10269. end_valid: 1,
  10270. start_valid: 1;
  10271. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10272. union {
  10273. A_UINT32 /* word 1 */
  10274. rssi0_pri20: 8,
  10275. rssi0_ext20: 8,
  10276. rssi0_ext40: 8,
  10277. rssi0_ext80: 8;
  10278. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10279. } u0;
  10280. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10281. union {
  10282. A_UINT32 /* word 2 */
  10283. rssi1_pri20: 8,
  10284. rssi1_ext20: 8,
  10285. rssi1_ext40: 8,
  10286. rssi1_ext80: 8;
  10287. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10288. } u1;
  10289. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10290. union {
  10291. A_UINT32 /* word 3 */
  10292. rssi2_pri20: 8,
  10293. rssi2_ext20: 8,
  10294. rssi2_ext40: 8,
  10295. rssi2_ext80: 8;
  10296. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10297. } u2;
  10298. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10299. union {
  10300. A_UINT32 /* word 4 */
  10301. rssi3_pri20: 8,
  10302. rssi3_ext20: 8,
  10303. rssi3_ext40: 8,
  10304. rssi3_ext80: 8;
  10305. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10306. } u3;
  10307. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10308. A_UINT32 tsf32; /* word 5 */
  10309. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10310. A_UINT32 timestamp_microsec; /* word 6 */
  10311. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10312. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10313. A_UINT32 /* word 7 */
  10314. vht_sig_a1: 24,
  10315. preamble_type: 8;
  10316. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10317. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10318. A_UINT32 /* word 8 */
  10319. vht_sig_a2: 24,
  10320. /* sa_ant_matrix
  10321. * For cases where a single rx chain has options to be connected to
  10322. * different rx antennas, show which rx antennas were in use during
  10323. * receipt of a given PPDU.
  10324. * This sa_ant_matrix provides a bitmask of the antennas used while
  10325. * receiving this frame.
  10326. */
  10327. sa_ant_matrix: 8;
  10328. } POSTPACK;
  10329. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10330. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10331. PREPACK struct htt_rx_ind_hdr_suffix_t
  10332. {
  10333. A_UINT32 /* word 0 */
  10334. fw_rx_desc_bytes: 16,
  10335. reserved0: 16;
  10336. } POSTPACK;
  10337. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10338. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10339. PREPACK struct htt_rx_ind_hdr_t
  10340. {
  10341. struct htt_rx_ind_hdr_prefix_t prefix;
  10342. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10343. struct htt_rx_ind_hdr_suffix_t suffix;
  10344. } POSTPACK;
  10345. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10346. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10347. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10348. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10349. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10350. /*
  10351. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10352. * the offset into the HTT rx indication message at which the
  10353. * FW rx PPDU descriptor resides
  10354. */
  10355. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10356. /*
  10357. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10358. * the offset into the HTT rx indication message at which the
  10359. * header suffix (FW rx MSDU byte count) resides
  10360. */
  10361. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10362. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10363. /*
  10364. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10365. * the offset into the HTT rx indication message at which the per-MSDU
  10366. * information starts
  10367. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10368. * per-MSDU information portion of the message. The per-MSDU info itself
  10369. * starts at byte 12.
  10370. */
  10371. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10372. /**
  10373. * @brief target -> host rx indication message definition
  10374. *
  10375. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10376. *
  10377. * @details
  10378. * The following field definitions describe the format of the rx indication
  10379. * message sent from the target to the host.
  10380. * The message consists of three major sections:
  10381. * 1. a fixed-length header
  10382. * 2. a variable-length list of firmware rx MSDU descriptors
  10383. * 3. one or more 4-octet MPDU range information elements
  10384. * The fixed length header itself has two sub-sections
  10385. * 1. the message meta-information, including identification of the
  10386. * sender and type of the received data, and a 4-octet flush/release IE
  10387. * 2. the firmware rx PPDU descriptor
  10388. *
  10389. * The format of the message is depicted below.
  10390. * in this depiction, the following abbreviations are used for information
  10391. * elements within the message:
  10392. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10393. * elements associated with the PPDU start are valid.
  10394. * Specifically, the following fields are valid only if SV is set:
  10395. * RSSI (all variants), L, legacy rate, preamble type, service,
  10396. * VHT-SIG-A
  10397. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10398. * elements associated with the PPDU end are valid.
  10399. * Specifically, the following fields are valid only if EV is set:
  10400. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10401. * - L - Legacy rate selector - if legacy rates are used, this flag
  10402. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10403. * (L == 0) PHY.
  10404. * - P - PHY error flag - boolean indication of whether the rx frame had
  10405. * a PHY error
  10406. *
  10407. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10408. * |----------------+-------------------+---------------------+---------------|
  10409. * | peer ID | |RV|FV| ext TID | msg type |
  10410. * |--------------------------------------------------------------------------|
  10411. * | num | release | release | flush | flush |
  10412. * | MPDU | end | start | end | start |
  10413. * | ranges | seq num | seq num | seq num | seq num |
  10414. * |==========================================================================|
  10415. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10416. * |V|V| | rate | | | timestamp | RSSI |
  10417. * |--------------------------------------------------------------------------|
  10418. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10419. * |--------------------------------------------------------------------------|
  10420. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10421. * |--------------------------------------------------------------------------|
  10422. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10423. * |--------------------------------------------------------------------------|
  10424. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10425. * |--------------------------------------------------------------------------|
  10426. * | TSF LSBs |
  10427. * |--------------------------------------------------------------------------|
  10428. * | microsec timestamp |
  10429. * |--------------------------------------------------------------------------|
  10430. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10431. * |--------------------------------------------------------------------------|
  10432. * | service | HT-SIG / VHT-SIG-A2 |
  10433. * |==========================================================================|
  10434. * | reserved | FW rx desc bytes |
  10435. * |--------------------------------------------------------------------------|
  10436. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10437. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10438. * |--------------------------------------------------------------------------|
  10439. * : : :
  10440. * |--------------------------------------------------------------------------|
  10441. * | alignment | MSDU Rx |
  10442. * | padding | desc Bn |
  10443. * |--------------------------------------------------------------------------|
  10444. * | reserved | MPDU range status | MPDU count |
  10445. * |--------------------------------------------------------------------------|
  10446. * : reserved : MPDU range status : MPDU count :
  10447. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10448. *
  10449. * Header fields:
  10450. * - MSG_TYPE
  10451. * Bits 7:0
  10452. * Purpose: identifies this as an rx indication message
  10453. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10454. * - EXT_TID
  10455. * Bits 12:8
  10456. * Purpose: identify the traffic ID of the rx data, including
  10457. * special "extended" TID values for multicast, broadcast, and
  10458. * non-QoS data frames
  10459. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10460. * - FLUSH_VALID (FV)
  10461. * Bit 13
  10462. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10463. * is valid
  10464. * Value:
  10465. * 1 -> flush IE is valid and needs to be processed
  10466. * 0 -> flush IE is not valid and should be ignored
  10467. * - REL_VALID (RV)
  10468. * Bit 13
  10469. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10470. * is valid
  10471. * Value:
  10472. * 1 -> release IE is valid and needs to be processed
  10473. * 0 -> release IE is not valid and should be ignored
  10474. * - PEER_ID
  10475. * Bits 31:16
  10476. * Purpose: Identify, by ID, which peer sent the rx data
  10477. * Value: ID of the peer who sent the rx data
  10478. * - FLUSH_SEQ_NUM_START
  10479. * Bits 5:0
  10480. * Purpose: Indicate the start of a series of MPDUs to flush
  10481. * Not all MPDUs within this series are necessarily valid - the host
  10482. * must check each sequence number within this range to see if the
  10483. * corresponding MPDU is actually present.
  10484. * This field is only valid if the FV bit is set.
  10485. * Value:
  10486. * The sequence number for the first MPDUs to check to flush.
  10487. * The sequence number is masked by 0x3f.
  10488. * - FLUSH_SEQ_NUM_END
  10489. * Bits 11:6
  10490. * Purpose: Indicate the end of a series of MPDUs to flush
  10491. * Value:
  10492. * The sequence number one larger than the sequence number of the
  10493. * last MPDU to check to flush.
  10494. * The sequence number is masked by 0x3f.
  10495. * Not all MPDUs within this series are necessarily valid - the host
  10496. * must check each sequence number within this range to see if the
  10497. * corresponding MPDU is actually present.
  10498. * This field is only valid if the FV bit is set.
  10499. * - REL_SEQ_NUM_START
  10500. * Bits 17:12
  10501. * Purpose: Indicate the start of a series of MPDUs to release.
  10502. * All MPDUs within this series are present and valid - the host
  10503. * need not check each sequence number within this range to see if
  10504. * the corresponding MPDU is actually present.
  10505. * This field is only valid if the RV bit is set.
  10506. * Value:
  10507. * The sequence number for the first MPDUs to check to release.
  10508. * The sequence number is masked by 0x3f.
  10509. * - REL_SEQ_NUM_END
  10510. * Bits 23:18
  10511. * Purpose: Indicate the end of a series of MPDUs to release.
  10512. * Value:
  10513. * The sequence number one larger than the sequence number of the
  10514. * last MPDU to check to release.
  10515. * The sequence number is masked by 0x3f.
  10516. * All MPDUs within this series are present and valid - the host
  10517. * need not check each sequence number within this range to see if
  10518. * the corresponding MPDU is actually present.
  10519. * This field is only valid if the RV bit is set.
  10520. * - NUM_MPDU_RANGES
  10521. * Bits 31:24
  10522. * Purpose: Indicate how many ranges of MPDUs are present.
  10523. * Each MPDU range consists of a series of contiguous MPDUs within the
  10524. * rx frame sequence which all have the same MPDU status.
  10525. * Value: 1-63 (typically a small number, like 1-3)
  10526. *
  10527. * Rx PPDU descriptor fields:
  10528. * - RSSI_CMB
  10529. * Bits 7:0
  10530. * Purpose: Combined RSSI from all active rx chains, across the active
  10531. * bandwidth.
  10532. * Value: RSSI dB units w.r.t. noise floor
  10533. * - TIMESTAMP_SUBMICROSEC
  10534. * Bits 15:8
  10535. * Purpose: high-resolution timestamp
  10536. * Value:
  10537. * Sub-microsecond time of PPDU reception.
  10538. * This timestamp ranges from [0,MAC clock MHz).
  10539. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10540. * to form a high-resolution, large range rx timestamp.
  10541. * - PHY_ERR_CODE
  10542. * Bits 23:16
  10543. * Purpose:
  10544. * If the rx frame processing resulted in a PHY error, indicate what
  10545. * type of rx PHY error occurred.
  10546. * Value:
  10547. * This field is valid if the "P" (PHY_ERR) flag is set.
  10548. * TBD: document/specify the values for this field
  10549. * - PHY_ERR
  10550. * Bit 24
  10551. * Purpose: indicate whether the rx PPDU had a PHY error
  10552. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10553. * - LEGACY_RATE
  10554. * Bits 28:25
  10555. * Purpose:
  10556. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10557. * specify which rate was used.
  10558. * Value:
  10559. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10560. * flag.
  10561. * If LEGACY_RATE_SEL is 0:
  10562. * 0x8: OFDM 48 Mbps
  10563. * 0x9: OFDM 24 Mbps
  10564. * 0xA: OFDM 12 Mbps
  10565. * 0xB: OFDM 6 Mbps
  10566. * 0xC: OFDM 54 Mbps
  10567. * 0xD: OFDM 36 Mbps
  10568. * 0xE: OFDM 18 Mbps
  10569. * 0xF: OFDM 9 Mbps
  10570. * If LEGACY_RATE_SEL is 1:
  10571. * 0x8: CCK 11 Mbps long preamble
  10572. * 0x9: CCK 5.5 Mbps long preamble
  10573. * 0xA: CCK 2 Mbps long preamble
  10574. * 0xB: CCK 1 Mbps long preamble
  10575. * 0xC: CCK 11 Mbps short preamble
  10576. * 0xD: CCK 5.5 Mbps short preamble
  10577. * 0xE: CCK 2 Mbps short preamble
  10578. * - LEGACY_RATE_SEL
  10579. * Bit 29
  10580. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10581. * Value:
  10582. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10583. * used a legacy rate.
  10584. * 0 -> OFDM, 1 -> CCK
  10585. * - END_VALID
  10586. * Bit 30
  10587. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10588. * the start of the PPDU are valid. Specifically, the following
  10589. * fields are only valid if END_VALID is set:
  10590. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10591. * TIMESTAMP_SUBMICROSEC
  10592. * Value:
  10593. * 0 -> rx PPDU desc end fields are not valid
  10594. * 1 -> rx PPDU desc end fields are valid
  10595. * - START_VALID
  10596. * Bit 31
  10597. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10598. * the end of the PPDU are valid. Specifically, the following
  10599. * fields are only valid if START_VALID is set:
  10600. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10601. * VHT-SIG-A
  10602. * Value:
  10603. * 0 -> rx PPDU desc start fields are not valid
  10604. * 1 -> rx PPDU desc start fields are valid
  10605. * - RSSI0_PRI20
  10606. * Bits 7:0
  10607. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10608. * Value: RSSI dB units w.r.t. noise floor
  10609. *
  10610. * - RSSI0_EXT20
  10611. * Bits 7:0
  10612. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10613. * (if the rx bandwidth was >= 40 MHz)
  10614. * Value: RSSI dB units w.r.t. noise floor
  10615. * - RSSI0_EXT40
  10616. * Bits 7:0
  10617. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10618. * (if the rx bandwidth was >= 80 MHz)
  10619. * Value: RSSI dB units w.r.t. noise floor
  10620. * - RSSI0_EXT80
  10621. * Bits 7:0
  10622. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10623. * (if the rx bandwidth was >= 160 MHz)
  10624. * Value: RSSI dB units w.r.t. noise floor
  10625. *
  10626. * - RSSI1_PRI20
  10627. * Bits 7:0
  10628. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10629. * Value: RSSI dB units w.r.t. noise floor
  10630. * - RSSI1_EXT20
  10631. * Bits 7:0
  10632. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10633. * (if the rx bandwidth was >= 40 MHz)
  10634. * Value: RSSI dB units w.r.t. noise floor
  10635. * - RSSI1_EXT40
  10636. * Bits 7:0
  10637. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10638. * (if the rx bandwidth was >= 80 MHz)
  10639. * Value: RSSI dB units w.r.t. noise floor
  10640. * - RSSI1_EXT80
  10641. * Bits 7:0
  10642. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10643. * (if the rx bandwidth was >= 160 MHz)
  10644. * Value: RSSI dB units w.r.t. noise floor
  10645. *
  10646. * - RSSI2_PRI20
  10647. * Bits 7:0
  10648. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10649. * Value: RSSI dB units w.r.t. noise floor
  10650. * - RSSI2_EXT20
  10651. * Bits 7:0
  10652. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10653. * (if the rx bandwidth was >= 40 MHz)
  10654. * Value: RSSI dB units w.r.t. noise floor
  10655. * - RSSI2_EXT40
  10656. * Bits 7:0
  10657. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10658. * (if the rx bandwidth was >= 80 MHz)
  10659. * Value: RSSI dB units w.r.t. noise floor
  10660. * - RSSI2_EXT80
  10661. * Bits 7:0
  10662. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10663. * (if the rx bandwidth was >= 160 MHz)
  10664. * Value: RSSI dB units w.r.t. noise floor
  10665. *
  10666. * - RSSI3_PRI20
  10667. * Bits 7:0
  10668. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10669. * Value: RSSI dB units w.r.t. noise floor
  10670. * - RSSI3_EXT20
  10671. * Bits 7:0
  10672. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10673. * (if the rx bandwidth was >= 40 MHz)
  10674. * Value: RSSI dB units w.r.t. noise floor
  10675. * - RSSI3_EXT40
  10676. * Bits 7:0
  10677. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10678. * (if the rx bandwidth was >= 80 MHz)
  10679. * Value: RSSI dB units w.r.t. noise floor
  10680. * - RSSI3_EXT80
  10681. * Bits 7:0
  10682. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10683. * (if the rx bandwidth was >= 160 MHz)
  10684. * Value: RSSI dB units w.r.t. noise floor
  10685. *
  10686. * - TSF32
  10687. * Bits 31:0
  10688. * Purpose: specify the time the rx PPDU was received, in TSF units
  10689. * Value: 32 LSBs of the TSF
  10690. * - TIMESTAMP_MICROSEC
  10691. * Bits 31:0
  10692. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10693. * Value: PPDU rx time, in microseconds
  10694. * - VHT_SIG_A1
  10695. * Bits 23:0
  10696. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10697. * from the rx PPDU
  10698. * Value:
  10699. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10700. * VHT-SIG-A1 data.
  10701. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10702. * first 24 bits of the HT-SIG data.
  10703. * Otherwise, this field is invalid.
  10704. * Refer to the the 802.11 protocol for the definition of the
  10705. * HT-SIG and VHT-SIG-A1 fields
  10706. * - VHT_SIG_A2
  10707. * Bits 23:0
  10708. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10709. * from the rx PPDU
  10710. * Value:
  10711. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10712. * VHT-SIG-A2 data.
  10713. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10714. * last 24 bits of the HT-SIG data.
  10715. * Otherwise, this field is invalid.
  10716. * Refer to the the 802.11 protocol for the definition of the
  10717. * HT-SIG and VHT-SIG-A2 fields
  10718. * - PREAMBLE_TYPE
  10719. * Bits 31:24
  10720. * Purpose: indicate the PHY format of the received burst
  10721. * Value:
  10722. * 0x4: Legacy (OFDM/CCK)
  10723. * 0x8: HT
  10724. * 0x9: HT with TxBF
  10725. * 0xC: VHT
  10726. * 0xD: VHT with TxBF
  10727. * - SERVICE
  10728. * Bits 31:24
  10729. * Purpose: TBD
  10730. * Value: TBD
  10731. *
  10732. * Rx MSDU descriptor fields:
  10733. * - FW_RX_DESC_BYTES
  10734. * Bits 15:0
  10735. * Purpose: Indicate how many bytes in the Rx indication are used for
  10736. * FW Rx descriptors
  10737. *
  10738. * Payload fields:
  10739. * - MPDU_COUNT
  10740. * Bits 7:0
  10741. * Purpose: Indicate how many sequential MPDUs share the same status.
  10742. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10743. * - MPDU_STATUS
  10744. * Bits 15:8
  10745. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10746. * received successfully.
  10747. * Value:
  10748. * 0x1: success
  10749. * 0x2: FCS error
  10750. * 0x3: duplicate error
  10751. * 0x4: replay error
  10752. * 0x5: invalid peer
  10753. */
  10754. /* header fields */
  10755. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10756. #define HTT_RX_IND_EXT_TID_S 8
  10757. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10758. #define HTT_RX_IND_FLUSH_VALID_S 13
  10759. #define HTT_RX_IND_REL_VALID_M 0x4000
  10760. #define HTT_RX_IND_REL_VALID_S 14
  10761. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10762. #define HTT_RX_IND_PEER_ID_S 16
  10763. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10764. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10765. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10766. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10767. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10768. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10769. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10770. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10771. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10772. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10773. /* rx PPDU descriptor fields */
  10774. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10775. #define HTT_RX_IND_RSSI_CMB_S 0
  10776. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10777. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10778. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10779. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10780. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10781. #define HTT_RX_IND_PHY_ERR_S 24
  10782. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10783. #define HTT_RX_IND_LEGACY_RATE_S 25
  10784. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10785. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10786. #define HTT_RX_IND_END_VALID_M 0x40000000
  10787. #define HTT_RX_IND_END_VALID_S 30
  10788. #define HTT_RX_IND_START_VALID_M 0x80000000
  10789. #define HTT_RX_IND_START_VALID_S 31
  10790. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10791. #define HTT_RX_IND_RSSI_PRI20_S 0
  10792. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10793. #define HTT_RX_IND_RSSI_EXT20_S 8
  10794. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10795. #define HTT_RX_IND_RSSI_EXT40_S 16
  10796. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10797. #define HTT_RX_IND_RSSI_EXT80_S 24
  10798. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10799. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10800. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10801. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10802. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10803. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10804. #define HTT_RX_IND_SERVICE_M 0xff000000
  10805. #define HTT_RX_IND_SERVICE_S 24
  10806. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10807. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10808. /* rx MSDU descriptor fields */
  10809. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10810. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10811. /* payload fields */
  10812. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10813. #define HTT_RX_IND_MPDU_COUNT_S 0
  10814. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10815. #define HTT_RX_IND_MPDU_STATUS_S 8
  10816. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10817. do { \
  10818. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10819. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10820. } while (0)
  10821. #define HTT_RX_IND_EXT_TID_GET(word) \
  10822. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10823. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10824. do { \
  10825. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10826. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10827. } while (0)
  10828. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10829. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10830. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10831. do { \
  10832. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10833. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10834. } while (0)
  10835. #define HTT_RX_IND_REL_VALID_GET(word) \
  10836. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10837. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10838. do { \
  10839. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10840. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10841. } while (0)
  10842. #define HTT_RX_IND_PEER_ID_GET(word) \
  10843. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10844. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10845. do { \
  10846. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10847. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10848. } while (0)
  10849. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10850. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10851. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10852. do { \
  10853. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10854. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10855. } while (0)
  10856. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10857. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10858. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10859. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10860. do { \
  10861. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10862. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10863. } while (0)
  10864. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10865. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10866. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10867. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10868. do { \
  10869. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10870. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10871. } while (0)
  10872. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10873. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10874. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10875. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10876. do { \
  10877. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10878. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10879. } while (0)
  10880. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10881. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10882. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10883. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10884. do { \
  10885. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10886. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10887. } while (0)
  10888. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10889. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10890. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10891. /* FW rx PPDU descriptor fields */
  10892. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10893. do { \
  10894. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10895. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10896. } while (0)
  10897. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10898. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10899. HTT_RX_IND_RSSI_CMB_S)
  10900. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10901. do { \
  10902. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10903. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10904. } while (0)
  10905. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10906. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10907. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10908. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10909. do { \
  10910. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10911. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10912. } while (0)
  10913. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10914. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10915. HTT_RX_IND_PHY_ERR_CODE_S)
  10916. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10917. do { \
  10918. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10919. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10920. } while (0)
  10921. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10922. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10923. HTT_RX_IND_PHY_ERR_S)
  10924. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10925. do { \
  10926. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10927. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10928. } while (0)
  10929. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10930. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10931. HTT_RX_IND_LEGACY_RATE_S)
  10932. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10933. do { \
  10934. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10935. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10936. } while (0)
  10937. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10938. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10939. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10940. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10941. do { \
  10942. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10943. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10944. } while (0)
  10945. #define HTT_RX_IND_END_VALID_GET(word) \
  10946. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10947. HTT_RX_IND_END_VALID_S)
  10948. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10949. do { \
  10950. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10951. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10952. } while (0)
  10953. #define HTT_RX_IND_START_VALID_GET(word) \
  10954. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10955. HTT_RX_IND_START_VALID_S)
  10956. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10957. do { \
  10958. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10959. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10960. } while (0)
  10961. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10962. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10963. HTT_RX_IND_RSSI_PRI20_S)
  10964. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10965. do { \
  10966. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10967. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10968. } while (0)
  10969. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10970. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10971. HTT_RX_IND_RSSI_EXT20_S)
  10972. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10973. do { \
  10974. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10975. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10976. } while (0)
  10977. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10978. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10979. HTT_RX_IND_RSSI_EXT40_S)
  10980. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10981. do { \
  10982. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10983. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10984. } while (0)
  10985. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10986. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10987. HTT_RX_IND_RSSI_EXT80_S)
  10988. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10989. do { \
  10990. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10991. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10992. } while (0)
  10993. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10994. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10995. HTT_RX_IND_VHT_SIG_A1_S)
  10996. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10997. do { \
  10998. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10999. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  11000. } while (0)
  11001. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  11002. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  11003. HTT_RX_IND_VHT_SIG_A2_S)
  11004. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  11005. do { \
  11006. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  11007. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  11008. } while (0)
  11009. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  11010. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  11011. HTT_RX_IND_PREAMBLE_TYPE_S)
  11012. #define HTT_RX_IND_SERVICE_SET(word, value) \
  11013. do { \
  11014. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  11015. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  11016. } while (0)
  11017. #define HTT_RX_IND_SERVICE_GET(word) \
  11018. (((word) & HTT_RX_IND_SERVICE_M) >> \
  11019. HTT_RX_IND_SERVICE_S)
  11020. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  11021. do { \
  11022. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  11023. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  11024. } while (0)
  11025. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  11026. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  11027. HTT_RX_IND_SA_ANT_MATRIX_S)
  11028. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  11029. do { \
  11030. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  11031. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  11032. } while (0)
  11033. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  11034. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  11035. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  11036. do { \
  11037. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  11038. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  11039. } while (0)
  11040. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  11041. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  11042. #define HTT_RX_IND_HL_BYTES \
  11043. (HTT_RX_IND_HDR_BYTES + \
  11044. 4 /* single FW rx MSDU descriptor */ + \
  11045. 4 /* single MPDU range information element */)
  11046. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  11047. /* Could we use one macro entry? */
  11048. #define HTT_WORD_SET(word, field, value) \
  11049. do { \
  11050. HTT_CHECK_SET_VAL(field, value); \
  11051. (word) |= ((value) << field ## _S); \
  11052. } while (0)
  11053. #define HTT_WORD_GET(word, field) \
  11054. (((word) & field ## _M) >> field ## _S)
  11055. PREPACK struct hl_htt_rx_ind_base {
  11056. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  11057. } POSTPACK;
  11058. /*
  11059. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  11060. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  11061. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  11062. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  11063. * htt_rx_ind_hl_rx_desc_t.
  11064. */
  11065. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  11066. struct htt_rx_ind_hl_rx_desc_t {
  11067. A_UINT8 ver;
  11068. A_UINT8 len;
  11069. struct {
  11070. A_UINT8
  11071. first_msdu: 1,
  11072. last_msdu: 1,
  11073. c3_failed: 1,
  11074. c4_failed: 1,
  11075. ipv6: 1,
  11076. tcp: 1,
  11077. udp: 1,
  11078. reserved: 1;
  11079. } flags;
  11080. /* NOTE: no reserved space - don't append any new fields here */
  11081. };
  11082. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  11083. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11084. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  11085. #define HTT_RX_IND_HL_RX_DESC_VER 0
  11086. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  11087. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11088. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  11089. #define HTT_RX_IND_HL_FLAG_OFFSET \
  11090. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11091. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  11092. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  11093. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  11094. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  11095. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  11096. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  11097. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  11098. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  11099. /* This structure is used in HL, the basic descriptor information
  11100. * used by host. the structure is translated by FW from HW desc
  11101. * or generated by FW. But in HL monitor mode, the host would use
  11102. * the same structure with LL.
  11103. */
  11104. PREPACK struct hl_htt_rx_desc_base {
  11105. A_UINT32
  11106. seq_num:12,
  11107. encrypted:1,
  11108. chan_info_present:1,
  11109. resv0:2,
  11110. mcast_bcast:1,
  11111. fragment:1,
  11112. key_id_oct:8,
  11113. resv1:6;
  11114. A_UINT32
  11115. pn_31_0;
  11116. union {
  11117. struct {
  11118. A_UINT16 pn_47_32;
  11119. A_UINT16 pn_63_48;
  11120. } pn16;
  11121. A_UINT32 pn_63_32;
  11122. } u0;
  11123. A_UINT32
  11124. pn_95_64;
  11125. A_UINT32
  11126. pn_127_96;
  11127. } POSTPACK;
  11128. /*
  11129. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  11130. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  11131. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  11132. * Please see htt_chan_change_t for description of the fields.
  11133. */
  11134. PREPACK struct htt_chan_info_t
  11135. {
  11136. A_UINT32 primary_chan_center_freq_mhz: 16,
  11137. contig_chan1_center_freq_mhz: 16;
  11138. A_UINT32 contig_chan2_center_freq_mhz: 16,
  11139. phy_mode: 8,
  11140. reserved: 8;
  11141. } POSTPACK;
  11142. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  11143. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  11144. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  11145. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  11146. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  11147. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  11148. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  11149. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  11150. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  11151. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  11152. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  11153. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  11154. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  11155. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  11156. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  11157. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  11158. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  11159. /* Channel information */
  11160. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  11161. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  11162. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  11163. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  11164. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  11165. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  11166. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  11167. #define HTT_CHAN_INFO_PHY_MODE_S 16
  11168. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  11169. do { \
  11170. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  11171. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  11172. } while (0)
  11173. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  11174. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  11175. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  11176. do { \
  11177. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  11178. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  11179. } while (0)
  11180. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11181. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11182. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11183. do { \
  11184. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11185. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11186. } while (0)
  11187. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11188. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11189. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11190. do { \
  11191. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11192. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11193. } while (0)
  11194. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11195. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11196. /*
  11197. * @brief target -> host message definition for FW offloaded pkts
  11198. *
  11199. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11200. *
  11201. * @details
  11202. * The following field definitions describe the format of the firmware
  11203. * offload deliver message sent from the target to the host.
  11204. *
  11205. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11206. *
  11207. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11208. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11209. * | reserved_1 | msg type |
  11210. * |--------------------------------------------------------------------------|
  11211. * | phy_timestamp_l32 |
  11212. * |--------------------------------------------------------------------------|
  11213. * | WORD2 (see below) |
  11214. * |--------------------------------------------------------------------------|
  11215. * | seqno | framectrl |
  11216. * |--------------------------------------------------------------------------|
  11217. * | reserved_3 | vdev_id | tid_num|
  11218. * |--------------------------------------------------------------------------|
  11219. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11220. * |--------------------------------------------------------------------------|
  11221. *
  11222. * where:
  11223. * STAT = status
  11224. * F = format (802.3 vs. 802.11)
  11225. *
  11226. * definition for word 2
  11227. *
  11228. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11229. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11230. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11231. * |--------------------------------------------------------------------------|
  11232. *
  11233. * where:
  11234. * PR = preamble
  11235. * BF = beamformed
  11236. */
  11237. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11238. {
  11239. A_UINT32 /* word 0 */
  11240. msg_type:8, /* [ 7: 0] */
  11241. reserved_1:24; /* [31: 8] */
  11242. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11243. A_UINT32 /* word 2 */
  11244. /* preamble:
  11245. * 0-OFDM,
  11246. * 1-CCk,
  11247. * 2-HT,
  11248. * 3-VHT
  11249. */
  11250. preamble: 2, /* [1:0] */
  11251. /* mcs:
  11252. * In case of HT preamble interpret
  11253. * MCS along with NSS.
  11254. * Valid values for HT are 0 to 7.
  11255. * HT mcs 0 with NSS 2 is mcs 8.
  11256. * Valid values for VHT are 0 to 9.
  11257. */
  11258. mcs: 4, /* [5:2] */
  11259. /* rate:
  11260. * This is applicable only for
  11261. * CCK and OFDM preamble type
  11262. * rate 0: OFDM 48 Mbps,
  11263. * 1: OFDM 24 Mbps,
  11264. * 2: OFDM 12 Mbps
  11265. * 3: OFDM 6 Mbps
  11266. * 4: OFDM 54 Mbps
  11267. * 5: OFDM 36 Mbps
  11268. * 6: OFDM 18 Mbps
  11269. * 7: OFDM 9 Mbps
  11270. * rate 0: CCK 11 Mbps Long
  11271. * 1: CCK 5.5 Mbps Long
  11272. * 2: CCK 2 Mbps Long
  11273. * 3: CCK 1 Mbps Long
  11274. * 4: CCK 11 Mbps Short
  11275. * 5: CCK 5.5 Mbps Short
  11276. * 6: CCK 2 Mbps Short
  11277. */
  11278. rate : 3, /* [ 8: 6] */
  11279. rssi : 8, /* [16: 9] units=dBm */
  11280. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11281. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11282. stbc : 1, /* [22] */
  11283. sgi : 1, /* [23] */
  11284. ldpc : 1, /* [24] */
  11285. beamformed: 1, /* [25] */
  11286. reserved_2: 6; /* [31:26] */
  11287. A_UINT32 /* word 3 */
  11288. framectrl:16, /* [15: 0] */
  11289. seqno:16; /* [31:16] */
  11290. A_UINT32 /* word 4 */
  11291. tid_num:5, /* [ 4: 0] actual TID number */
  11292. vdev_id:8, /* [12: 5] */
  11293. reserved_3:19; /* [31:13] */
  11294. A_UINT32 /* word 5 */
  11295. /* status:
  11296. * 0: tx_ok
  11297. * 1: retry
  11298. * 2: drop
  11299. * 3: filtered
  11300. * 4: abort
  11301. * 5: tid delete
  11302. * 6: sw abort
  11303. * 7: dropped by peer migration
  11304. */
  11305. status:3, /* [2:0] */
  11306. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11307. tx_mpdu_bytes:16, /* [19:4] */
  11308. /* Indicates retry count of offloaded/local generated Data tx frames */
  11309. tx_retry_cnt:6, /* [25:20] */
  11310. reserved_4:6; /* [31:26] */
  11311. } POSTPACK;
  11312. /* FW offload deliver ind message header fields */
  11313. /* DWORD one */
  11314. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11315. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11316. /* DWORD two */
  11317. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11318. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11319. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11320. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11321. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11322. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11323. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11324. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11325. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11326. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11327. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11328. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11329. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11330. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11331. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11332. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11333. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11334. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11335. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11336. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11337. /* DWORD three*/
  11338. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11339. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11340. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11341. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11342. /* DWORD four */
  11343. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11344. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11345. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11346. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11347. /* DWORD five */
  11348. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11349. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11350. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11351. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11352. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11353. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11354. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11355. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11356. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11357. do { \
  11358. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11359. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11360. } while (0)
  11361. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11362. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11363. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11364. do { \
  11365. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11366. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11367. } while (0)
  11368. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11369. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11370. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11371. do { \
  11372. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11373. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11374. } while (0)
  11375. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11376. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11377. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11378. do { \
  11379. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11380. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11381. } while (0)
  11382. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11383. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11384. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11385. do { \
  11386. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11387. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11388. } while (0)
  11389. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11390. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11391. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11392. do { \
  11393. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11394. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11395. } while (0)
  11396. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11397. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11398. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11399. do { \
  11400. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11401. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11402. } while (0)
  11403. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11404. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11405. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11406. do { \
  11407. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11408. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11409. } while (0)
  11410. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11411. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11412. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11413. do { \
  11414. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11415. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11416. } while (0)
  11417. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11418. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11419. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11420. do { \
  11421. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11422. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11423. } while (0)
  11424. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11425. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11426. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11427. do { \
  11428. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11429. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11430. } while (0)
  11431. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11432. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11433. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11434. do { \
  11435. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11436. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11437. } while (0)
  11438. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11439. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11440. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11441. do { \
  11442. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11443. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11444. } while (0)
  11445. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11446. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11447. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11448. do { \
  11449. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11450. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11451. } while (0)
  11452. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11453. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11454. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11455. do { \
  11456. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11457. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11458. } while (0)
  11459. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11460. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11461. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11462. do { \
  11463. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11464. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11465. } while (0)
  11466. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11467. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11468. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11469. do { \
  11470. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11471. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11472. } while (0)
  11473. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11474. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11475. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11476. do { \
  11477. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11478. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11479. } while (0)
  11480. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11481. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11482. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11483. do { \
  11484. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11485. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11486. } while (0)
  11487. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11488. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11489. /*
  11490. * @brief target -> host rx reorder flush message definition
  11491. *
  11492. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11493. *
  11494. * @details
  11495. * The following field definitions describe the format of the rx flush
  11496. * message sent from the target to the host.
  11497. * The message consists of a 4-octet header, followed by one or more
  11498. * 4-octet payload information elements.
  11499. *
  11500. * |31 24|23 8|7 0|
  11501. * |--------------------------------------------------------------|
  11502. * | TID | peer ID | msg type |
  11503. * |--------------------------------------------------------------|
  11504. * | seq num end | seq num start | MPDU status | reserved |
  11505. * |--------------------------------------------------------------|
  11506. * First DWORD:
  11507. * - MSG_TYPE
  11508. * Bits 7:0
  11509. * Purpose: identifies this as an rx flush message
  11510. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11511. * - PEER_ID
  11512. * Bits 23:8 (only bits 18:8 actually used)
  11513. * Purpose: identify which peer's rx data is being flushed
  11514. * Value: (rx) peer ID
  11515. * - TID
  11516. * Bits 31:24 (only bits 27:24 actually used)
  11517. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11518. * Value: traffic identifier
  11519. * Second DWORD:
  11520. * - MPDU_STATUS
  11521. * Bits 15:8
  11522. * Purpose:
  11523. * Indicate whether the flushed MPDUs should be discarded or processed.
  11524. * Value:
  11525. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11526. * stages of rx processing
  11527. * other: discard the MPDUs
  11528. * It is anticipated that flush messages will always have
  11529. * MPDU status == 1, but the status flag is included for
  11530. * flexibility.
  11531. * - SEQ_NUM_START
  11532. * Bits 23:16
  11533. * Purpose:
  11534. * Indicate the start of a series of consecutive MPDUs being flushed.
  11535. * Not all MPDUs within this range are necessarily valid - the host
  11536. * must check each sequence number within this range to see if the
  11537. * corresponding MPDU is actually present.
  11538. * Value:
  11539. * The sequence number for the first MPDU in the sequence.
  11540. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11541. * - SEQ_NUM_END
  11542. * Bits 30:24
  11543. * Purpose:
  11544. * Indicate the end of a series of consecutive MPDUs being flushed.
  11545. * Value:
  11546. * The sequence number one larger than the sequence number of the
  11547. * last MPDU being flushed.
  11548. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11549. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11550. * are to be released for further rx processing.
  11551. * Not all MPDUs within this range are necessarily valid - the host
  11552. * must check each sequence number within this range to see if the
  11553. * corresponding MPDU is actually present.
  11554. */
  11555. /* first DWORD */
  11556. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11557. #define HTT_RX_FLUSH_PEER_ID_S 8
  11558. #define HTT_RX_FLUSH_TID_M 0xff000000
  11559. #define HTT_RX_FLUSH_TID_S 24
  11560. /* second DWORD */
  11561. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11562. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11563. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11564. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11565. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11566. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11567. #define HTT_RX_FLUSH_BYTES 8
  11568. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11569. do { \
  11570. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11571. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11572. } while (0)
  11573. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11574. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11575. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11576. do { \
  11577. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11578. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11579. } while (0)
  11580. #define HTT_RX_FLUSH_TID_GET(word) \
  11581. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11582. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11583. do { \
  11584. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11585. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11586. } while (0)
  11587. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11588. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11589. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11590. do { \
  11591. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11592. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11593. } while (0)
  11594. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11595. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11596. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11597. do { \
  11598. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11599. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11600. } while (0)
  11601. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11602. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11603. /*
  11604. * @brief target -> host rx pn check indication message
  11605. *
  11606. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11607. *
  11608. * @details
  11609. * The following field definitions describe the format of the Rx PN check
  11610. * indication message sent from the target to the host.
  11611. * The message consists of a 4-octet header, followed by the start and
  11612. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11613. * IE is one octet containing the sequence number that failed the PN
  11614. * check.
  11615. *
  11616. * |31 24|23 8|7 0|
  11617. * |--------------------------------------------------------------|
  11618. * | TID | peer ID | msg type |
  11619. * |--------------------------------------------------------------|
  11620. * | Reserved | PN IE count | seq num end | seq num start|
  11621. * |--------------------------------------------------------------|
  11622. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11623. * |--------------------------------------------------------------|
  11624. * First DWORD:
  11625. * - MSG_TYPE
  11626. * Bits 7:0
  11627. * Purpose: Identifies this as an rx pn check indication message
  11628. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11629. * - PEER_ID
  11630. * Bits 23:8 (only bits 18:8 actually used)
  11631. * Purpose: identify which peer
  11632. * Value: (rx) peer ID
  11633. * - TID
  11634. * Bits 31:24 (only bits 27:24 actually used)
  11635. * Purpose: identify traffic identifier
  11636. * Value: traffic identifier
  11637. * Second DWORD:
  11638. * - SEQ_NUM_START
  11639. * Bits 7:0
  11640. * Purpose:
  11641. * Indicates the starting sequence number of the MPDU in this
  11642. * series of MPDUs that went though PN check.
  11643. * Value:
  11644. * The sequence number for the first MPDU in the sequence.
  11645. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11646. * - SEQ_NUM_END
  11647. * Bits 15:8
  11648. * Purpose:
  11649. * Indicates the ending sequence number of the MPDU in this
  11650. * series of MPDUs that went though PN check.
  11651. * Value:
  11652. * The sequence number one larger then the sequence number of the last
  11653. * MPDU being flushed.
  11654. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11655. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11656. * for invalid PN numbers and are ready to be released for further processing.
  11657. * Not all MPDUs within this range are necessarily valid - the host
  11658. * must check each sequence number within this range to see if the
  11659. * corresponding MPDU is actually present.
  11660. * - PN_IE_COUNT
  11661. * Bits 23:16
  11662. * Purpose:
  11663. * Used to determine the variable number of PN information elements in this
  11664. * message
  11665. *
  11666. * PN information elements:
  11667. * - PN_IE_x-
  11668. * Purpose:
  11669. * Each PN information element contains the sequence number of the MPDU that
  11670. * has failed the target PN check.
  11671. * Value:
  11672. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11673. * that failed the PN check.
  11674. */
  11675. /* first DWORD */
  11676. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11677. #define HTT_RX_PN_IND_PEER_ID_S 8
  11678. #define HTT_RX_PN_IND_TID_M 0xff000000
  11679. #define HTT_RX_PN_IND_TID_S 24
  11680. /* second DWORD */
  11681. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11682. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11683. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11684. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11685. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11686. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11687. #define HTT_RX_PN_IND_BYTES 8
  11688. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11689. do { \
  11690. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11691. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11692. } while (0)
  11693. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11694. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11695. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11696. do { \
  11697. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11698. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11699. } while (0)
  11700. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11701. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11702. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11703. do { \
  11704. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11705. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11706. } while (0)
  11707. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11708. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11709. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11710. do { \
  11711. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11712. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11713. } while (0)
  11714. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11715. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11716. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11717. do { \
  11718. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11719. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11720. } while (0)
  11721. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11722. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11723. /*
  11724. * @brief target -> host rx offload deliver message for LL system
  11725. *
  11726. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11727. *
  11728. * @details
  11729. * In a low latency system this message is sent whenever the offload
  11730. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11731. * The DMA of the actual packets into host memory is done before sending out
  11732. * this message. This message indicates only how many MSDUs to reap. The
  11733. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11734. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11735. * DMA'd by the MAC directly into host memory these packets do not contain
  11736. * the MAC descriptors in the header portion of the packet. Instead they contain
  11737. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11738. * message, the packets are delivered directly to the NW stack without going
  11739. * through the regular reorder buffering and PN checking path since it has
  11740. * already been done in target.
  11741. *
  11742. * |31 24|23 16|15 8|7 0|
  11743. * |-----------------------------------------------------------------------|
  11744. * | Total MSDU count | reserved | msg type |
  11745. * |-----------------------------------------------------------------------|
  11746. *
  11747. * @brief target -> host rx offload deliver message for HL system
  11748. *
  11749. * @details
  11750. * In a high latency system this message is sent whenever the offload manager
  11751. * flushes out the packets it has coalesced in its coalescing buffer. The
  11752. * actual packets are also carried along with this message. When the host
  11753. * receives this message, it is expected to deliver these packets to the NW
  11754. * stack directly instead of routing them through the reorder buffering and
  11755. * PN checking path since it has already been done in target.
  11756. *
  11757. * |31 24|23 16|15 8|7 0|
  11758. * |-----------------------------------------------------------------------|
  11759. * | Total MSDU count | reserved | msg type |
  11760. * |-----------------------------------------------------------------------|
  11761. * | peer ID | MSDU length |
  11762. * |-----------------------------------------------------------------------|
  11763. * | MSDU payload | FW Desc | tid | vdev ID |
  11764. * |-----------------------------------------------------------------------|
  11765. * | MSDU payload contd. |
  11766. * |-----------------------------------------------------------------------|
  11767. * | peer ID | MSDU length |
  11768. * |-----------------------------------------------------------------------|
  11769. * | MSDU payload | FW Desc | tid | vdev ID |
  11770. * |-----------------------------------------------------------------------|
  11771. * | MSDU payload contd. |
  11772. * |-----------------------------------------------------------------------|
  11773. *
  11774. */
  11775. /* first DWORD */
  11776. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11777. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11778. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11779. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11780. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11781. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11782. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11783. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11784. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11785. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11786. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11787. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11788. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11789. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11790. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11791. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11792. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11793. do { \
  11794. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11795. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11796. } while (0)
  11797. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11798. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11799. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11800. do { \
  11801. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11802. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11803. } while (0)
  11804. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11805. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11806. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11807. do { \
  11808. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11809. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11810. } while (0)
  11811. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11812. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11813. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11814. do { \
  11815. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11816. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11817. } while (0)
  11818. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11819. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11820. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11821. do { \
  11822. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11823. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11824. } while (0)
  11825. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11826. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11827. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11828. do { \
  11829. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11830. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11831. } while (0)
  11832. /**
  11833. * @brief target -> host rx peer map/unmap message definition
  11834. *
  11835. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11836. *
  11837. * @details
  11838. * The following diagram shows the format of the rx peer map message sent
  11839. * from the target to the host. This layout assumes the target operates
  11840. * as little-endian.
  11841. *
  11842. * This message always contains a SW peer ID. The main purpose of the
  11843. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11844. * with, so that the host can use that peer ID to determine which peer
  11845. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11846. * other purposes, such as identifying during tx completions which peer
  11847. * the tx frames in question were transmitted to.
  11848. *
  11849. * In certain generations of chips, the peer map message also contains
  11850. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11851. * to identify which peer the frame needs to be forwarded to (i.e. the
  11852. * peer associated with the Destination MAC Address within the packet),
  11853. * and particularly which vdev needs to transmit the frame (for cases
  11854. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11855. * meaning as AST_INDEX_0.
  11856. * This DA-based peer ID that is provided for certain rx frames
  11857. * (the rx frames that need to be re-transmitted as tx frames)
  11858. * is the ID that the HW uses for referring to the peer in question,
  11859. * rather than the peer ID that the SW+FW use to refer to the peer.
  11860. *
  11861. *
  11862. * |31 24|23 16|15 8|7 0|
  11863. * |-----------------------------------------------------------------------|
  11864. * | SW peer ID | VDEV ID | msg type |
  11865. * |-----------------------------------------------------------------------|
  11866. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11867. * |-----------------------------------------------------------------------|
  11868. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11869. * |-----------------------------------------------------------------------|
  11870. *
  11871. *
  11872. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11873. *
  11874. * The following diagram shows the format of the rx peer unmap message sent
  11875. * from the target to the host.
  11876. *
  11877. * |31 24|23 16|15 8|7 0|
  11878. * |-----------------------------------------------------------------------|
  11879. * | SW peer ID | VDEV ID | msg type |
  11880. * |-----------------------------------------------------------------------|
  11881. *
  11882. * The following field definitions describe the format of the rx peer map
  11883. * and peer unmap messages sent from the target to the host.
  11884. * - MSG_TYPE
  11885. * Bits 7:0
  11886. * Purpose: identifies this as an rx peer map or peer unmap message
  11887. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11888. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11889. * - VDEV_ID
  11890. * Bits 15:8
  11891. * Purpose: Indicates which virtual device the peer is associated
  11892. * with.
  11893. * Value: vdev ID (used in the host to look up the vdev object)
  11894. * - PEER_ID (a.k.a. SW_PEER_ID)
  11895. * Bits 31:16
  11896. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11897. * freeing (unmap)
  11898. * Value: (rx) peer ID
  11899. * - MAC_ADDR_L32 (peer map only)
  11900. * Bits 31:0
  11901. * Purpose: Identifies which peer node the peer ID is for.
  11902. * Value: lower 4 bytes of peer node's MAC address
  11903. * - MAC_ADDR_U16 (peer map only)
  11904. * Bits 15:0
  11905. * Purpose: Identifies which peer node the peer ID is for.
  11906. * Value: upper 2 bytes of peer node's MAC address
  11907. * - HW_PEER_ID
  11908. * Bits 31:16
  11909. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11910. * address, so for rx frames marked for rx --> tx forwarding, the
  11911. * host can determine from the HW peer ID provided as meta-data with
  11912. * the rx frame which peer the frame is supposed to be forwarded to.
  11913. * Value: ID used by the MAC HW to identify the peer
  11914. */
  11915. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11916. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11917. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11918. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11919. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11920. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11921. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11922. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11923. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11924. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11925. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11926. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11927. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11928. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11929. do { \
  11930. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11931. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11932. } while (0)
  11933. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11934. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11935. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11936. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11937. do { \
  11938. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11939. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11940. } while (0)
  11941. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11942. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11943. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11944. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11945. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11946. do { \
  11947. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11948. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11949. } while (0)
  11950. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11951. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11952. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11953. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11954. #define HTT_RX_PEER_MAP_BYTES 12
  11955. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11956. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11957. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11958. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11959. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11960. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11961. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11962. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11963. #define HTT_RX_PEER_UNMAP_BYTES 4
  11964. /**
  11965. * @brief target -> host rx peer map V2 message definition
  11966. *
  11967. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11968. *
  11969. * @details
  11970. * The following diagram shows the format of the rx peer map v2 message sent
  11971. * from the target to the host. This layout assumes the target operates
  11972. * as little-endian.
  11973. *
  11974. * This message always contains a SW peer ID. The main purpose of the
  11975. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11976. * with, so that the host can use that peer ID to determine which peer
  11977. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11978. * other purposes, such as identifying during tx completions which peer
  11979. * the tx frames in question were transmitted to.
  11980. *
  11981. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11982. * is used during rx --> tx frame forwarding to identify which peer the
  11983. * frame needs to be forwarded to (i.e. the peer associated with the
  11984. * Destination MAC Address within the packet), and particularly which vdev
  11985. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11986. * This DA-based peer ID that is provided for certain rx frames
  11987. * (the rx frames that need to be re-transmitted as tx frames)
  11988. * is the ID that the HW uses for referring to the peer in question,
  11989. * rather than the peer ID that the SW+FW use to refer to the peer.
  11990. *
  11991. * The HW peer id here is the same meaning as AST_INDEX_0.
  11992. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11993. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11994. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11995. * AST is valid.
  11996. *
  11997. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11998. * |-------------------------------------------------------------------------|
  11999. * | SW peer ID | VDEV ID | msg type |
  12000. * |-------------------------------------------------------------------------|
  12001. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12002. * |-------------------------------------------------------------------------|
  12003. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12004. * |-------------------------------------------------------------------------|
  12005. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  12006. * |-------------------------------------------------------------------------|
  12007. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  12008. * |-------------------------------------------------------------------------|
  12009. * |TID valid low pri| TID valid hi pri | AST index 2 |
  12010. * |-------------------------------------------------------------------------|
  12011. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  12012. * |-------------------------------------------------------------------------|
  12013. * | Reserved_2 |
  12014. * |-------------------------------------------------------------------------|
  12015. * Where:
  12016. * NH = Next Hop
  12017. * ASTVM = AST valid mask
  12018. * OA = on-chip AST valid bit
  12019. * ASTFM = AST flow mask
  12020. *
  12021. * The following field definitions describe the format of the rx peer map v2
  12022. * messages sent from the target to the host.
  12023. * - MSG_TYPE
  12024. * Bits 7:0
  12025. * Purpose: identifies this as an rx peer map v2 message
  12026. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  12027. * - VDEV_ID
  12028. * Bits 15:8
  12029. * Purpose: Indicates which virtual device the peer is associated with.
  12030. * Value: vdev ID (used in the host to look up the vdev object)
  12031. * - SW_PEER_ID
  12032. * Bits 31:16
  12033. * Purpose: The peer ID (index) that WAL is allocating
  12034. * Value: (rx) peer ID
  12035. * - MAC_ADDR_L32
  12036. * Bits 31:0
  12037. * Purpose: Identifies which peer node the peer ID is for.
  12038. * Value: lower 4 bytes of peer node's MAC address
  12039. * - MAC_ADDR_U16
  12040. * Bits 15:0
  12041. * Purpose: Identifies which peer node the peer ID is for.
  12042. * Value: upper 2 bytes of peer node's MAC address
  12043. * - HW_PEER_ID / AST_INDEX_0
  12044. * Bits 31:16
  12045. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12046. * address, so for rx frames marked for rx --> tx forwarding, the
  12047. * host can determine from the HW peer ID provided as meta-data with
  12048. * the rx frame which peer the frame is supposed to be forwarded to.
  12049. * Value: ID used by the MAC HW to identify the peer
  12050. * - AST_HASH_VALUE
  12051. * Bits 15:0
  12052. * Purpose: Indicates AST Hash value is required for the TCL AST index
  12053. * override feature.
  12054. * - NEXT_HOP
  12055. * Bit 16
  12056. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  12057. * (Wireless Distribution System).
  12058. * - AST_VALID_MASK
  12059. * Bits 19:17
  12060. * Purpose: Indicate if the AST 1 through AST 3 are valid
  12061. * - ONCHIP_AST_VALID_FLAG
  12062. * Bit 20
  12063. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  12064. * is valid.
  12065. * - AST_INDEX_1
  12066. * Bits 15:0
  12067. * Purpose: indicate the second AST index for this peer
  12068. * - AST_0_FLOW_MASK
  12069. * Bits 19:16
  12070. * Purpose: identify the which flow the AST 0 entry corresponds to.
  12071. * - AST_1_FLOW_MASK
  12072. * Bits 23:20
  12073. * Purpose: identify the which flow the AST 1 entry corresponds to.
  12074. * - AST_2_FLOW_MASK
  12075. * Bits 27:24
  12076. * Purpose: identify the which flow the AST 2 entry corresponds to.
  12077. * - AST_3_FLOW_MASK
  12078. * Bits 31:28
  12079. * Purpose: identify the which flow the AST 3 entry corresponds to.
  12080. * - AST_INDEX_2
  12081. * Bits 15:0
  12082. * Purpose: indicate the third AST index for this peer
  12083. * - TID_VALID_HI_PRI
  12084. * Bits 23:16
  12085. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  12086. * - TID_VALID_LOW_PRI
  12087. * Bits 31:24
  12088. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  12089. * - AST_INDEX_3
  12090. * Bits 15:0
  12091. * Purpose: indicate the fourth AST index for this peer
  12092. * - ONCHIP_AST_IDX / RESERVED
  12093. * Bits 31:16
  12094. * Purpose: This field is valid only when split AST feature is enabled.
  12095. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  12096. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12097. * address, this ast_idx is used for LMAC modules for RXPCU.
  12098. * Value: ID used by the LMAC HW to identify the peer
  12099. */
  12100. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  12101. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  12102. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  12103. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  12104. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  12105. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  12106. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  12107. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  12108. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  12109. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  12110. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  12111. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  12112. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  12113. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  12114. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  12115. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  12116. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  12117. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  12118. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  12119. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  12120. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  12121. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  12122. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  12123. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  12124. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  12125. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  12126. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  12127. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  12128. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  12129. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  12130. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  12131. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  12132. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  12133. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  12134. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  12135. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  12136. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  12137. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  12138. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  12139. do { \
  12140. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  12141. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  12142. } while (0)
  12143. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  12144. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  12145. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  12146. do { \
  12147. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  12148. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  12149. } while (0)
  12150. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  12151. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  12152. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  12153. do { \
  12154. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  12155. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  12156. } while (0)
  12157. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  12158. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  12159. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  12160. do { \
  12161. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  12162. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  12163. } while (0)
  12164. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  12165. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  12166. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  12167. do { \
  12168. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  12169. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  12170. } while (0)
  12171. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  12172. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  12173. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  12174. do { \
  12175. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  12176. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  12177. } while (0)
  12178. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  12179. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  12180. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12181. do { \
  12182. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12183. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12184. } while (0)
  12185. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12186. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12187. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12188. do { \
  12189. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12190. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12191. } while (0)
  12192. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12193. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12194. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12195. do { \
  12196. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12197. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12198. } while (0)
  12199. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12200. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12201. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12202. do { \
  12203. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12204. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12205. } while (0)
  12206. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12207. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12208. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12209. do { \
  12210. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12211. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12212. } while (0)
  12213. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12214. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12215. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12216. do { \
  12217. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12218. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12219. } while (0)
  12220. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12221. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12222. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12223. do { \
  12224. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12225. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12226. } while (0)
  12227. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12228. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12229. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12230. do { \
  12231. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12232. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12233. } while (0)
  12234. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12235. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12236. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12237. do { \
  12238. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12239. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12240. } while (0)
  12241. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12242. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12243. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12244. do { \
  12245. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12246. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12247. } while (0)
  12248. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12249. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12250. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12251. do { \
  12252. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12253. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12254. } while (0)
  12255. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12256. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12257. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12258. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12259. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12260. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12261. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12262. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12263. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12264. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12265. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12266. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12267. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12268. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12269. /**
  12270. * @brief target -> host rx peer map V3 message definition
  12271. *
  12272. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12273. *
  12274. * @details
  12275. * The following diagram shows the format of the rx peer map v3 message sent
  12276. * from the target to the host.
  12277. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12278. * This layout assumes the target operates as little-endian.
  12279. *
  12280. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12281. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12282. * | SW peer ID | VDEV ID | msg type |
  12283. * |-----------------+--------------------+-----------------+-----------------|
  12284. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12285. * |-----------------+--------------------+-----------------+-----------------|
  12286. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12287. * |-----------------+--------+-----------+-----------------+-----------------|
  12288. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12289. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12290. * | (8bits) | | (4bits) | |
  12291. * |-----------------+--------+--+--+--+--------------------------------------|
  12292. * | RESERVED |E |O | | |
  12293. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12294. * | |V |V | | |
  12295. * |-----------------+--------------------+-----------------------------------|
  12296. * | HTT_MSDU_IDX_ | RESERVED | |
  12297. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12298. * | (8bits) | | |
  12299. * |-----------------+--------------------+-----------------------------------|
  12300. * | Reserved_2 |
  12301. * |--------------------------------------------------------------------------|
  12302. * | Reserved_3 |
  12303. * |--------------------------------------------------------------------------|
  12304. *
  12305. * Where:
  12306. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12307. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12308. * NH = Next Hop
  12309. * The following field definitions describe the format of the rx peer map v3
  12310. * messages sent from the target to the host.
  12311. * - MSG_TYPE
  12312. * Bits 7:0
  12313. * Purpose: identifies this as a peer map v3 message
  12314. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12315. * - VDEV_ID
  12316. * Bits 15:8
  12317. * Purpose: Indicates which virtual device the peer is associated with.
  12318. * - SW_PEER_ID
  12319. * Bits 31:16
  12320. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12321. * - MAC_ADDR_L32
  12322. * Bits 31:0
  12323. * Purpose: Identifies which peer node the peer ID is for.
  12324. * Value: lower 4 bytes of peer node's MAC address
  12325. * - MAC_ADDR_U16
  12326. * Bits 15:0
  12327. * Purpose: Identifies which peer node the peer ID is for.
  12328. * Value: upper 2 bytes of peer node's MAC address
  12329. * - MULTICAST_SW_PEER_ID
  12330. * Bits 31:16
  12331. * Purpose: The multicast peer ID (index)
  12332. * Value: set to HTT_INVALID_PEER if not valid
  12333. * - HW_PEER_ID / AST_INDEX
  12334. * Bits 15:0
  12335. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12336. * address, so for rx frames marked for rx --> tx forwarding, the
  12337. * host can determine from the HW peer ID provided as meta-data with
  12338. * the rx frame which peer the frame is supposed to be forwarded to.
  12339. * - CACHE_SET_NUM
  12340. * Bits 19:16
  12341. * Purpose: Cache Set Number for AST_INDEX
  12342. * Cache set number that should be used to cache the index based
  12343. * search results, for address and flow search.
  12344. * This value should be equal to LSB 4 bits of the hash value
  12345. * of match data, in case of search index points to an entry which
  12346. * may be used in content based search also. The value can be
  12347. * anything when the entry pointed by search index will not be
  12348. * used for content based search.
  12349. * - HTT_MSDU_IDX_VALID_MASK
  12350. * Bits 31:24
  12351. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12352. * - ONCHIP_AST_IDX / RESERVED
  12353. * Bits 15:0
  12354. * Purpose: This field is valid only when split AST feature is enabled.
  12355. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12356. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12357. * address, this ast_idx is used for LMAC modules for RXPCU.
  12358. * - NEXT_HOP
  12359. * Bits 16
  12360. * Purpose: Flag indicates next_hop AST entry used for WDS
  12361. * (Wireless Distribution System).
  12362. * - ONCHIP_AST_VALID
  12363. * Bits 17
  12364. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12365. * - EXT_AST_VALID
  12366. * Bits 18
  12367. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12368. * - EXT_AST_INDEX
  12369. * Bits 15:0
  12370. * Purpose: This field describes Extended AST index
  12371. * Valid if EXT_AST_VALID flag set
  12372. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12373. * Bits 31:24
  12374. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12375. */
  12376. /* dword 0 */
  12377. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12378. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12379. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12380. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12381. /* dword 1 */
  12382. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12383. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12384. /* dword 2 */
  12385. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12386. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12387. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12388. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12389. /* dword 3 */
  12390. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12391. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12392. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12393. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12394. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12395. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12396. /* dword 4 */
  12397. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12398. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12399. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12400. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12401. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12402. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12403. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12404. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12405. /* dword 5 */
  12406. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12407. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12408. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12409. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12410. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12411. do { \
  12412. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12413. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12414. } while (0)
  12415. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12416. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12417. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12418. do { \
  12419. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12420. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12421. } while (0)
  12422. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12423. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12424. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12425. do { \
  12426. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12427. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12428. } while (0)
  12429. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12430. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12431. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12432. do { \
  12433. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12434. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12435. } while (0)
  12436. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12437. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12438. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12439. do { \
  12440. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12441. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12442. } while (0)
  12443. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12444. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12445. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12446. do { \
  12447. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12448. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12449. } while (0)
  12450. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12451. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12452. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12453. do { \
  12454. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12455. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12456. } while (0)
  12457. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12458. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12459. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12460. do { \
  12461. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12462. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12463. } while (0)
  12464. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12465. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12466. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12467. do { \
  12468. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12469. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12470. } while (0)
  12471. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12472. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12473. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12474. do { \
  12475. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12476. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12477. } while (0)
  12478. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12479. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12480. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12481. do { \
  12482. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12483. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12484. } while (0)
  12485. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12486. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12487. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12488. do { \
  12489. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12490. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12491. } while (0)
  12492. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12493. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12494. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12495. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12496. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12497. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12498. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12499. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12500. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12501. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12502. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12503. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12504. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12505. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12506. /**
  12507. * @brief target -> host rx peer unmap V2 message definition
  12508. *
  12509. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12510. *
  12511. * The following diagram shows the format of the rx peer unmap message sent
  12512. * from the target to the host.
  12513. *
  12514. * |31 24|23 16|15 8|7 0|
  12515. * |-----------------------------------------------------------------------|
  12516. * | SW peer ID | VDEV ID | msg type |
  12517. * |-----------------------------------------------------------------------|
  12518. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12519. * |-----------------------------------------------------------------------|
  12520. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12521. * |-----------------------------------------------------------------------|
  12522. * | Peer Delete Duration |
  12523. * |-----------------------------------------------------------------------|
  12524. * | Reserved_0 | WDS Free Count |
  12525. * |-----------------------------------------------------------------------|
  12526. * | Reserved_1 |
  12527. * |-----------------------------------------------------------------------|
  12528. * | Reserved_2 |
  12529. * |-----------------------------------------------------------------------|
  12530. *
  12531. *
  12532. * The following field definitions describe the format of the rx peer unmap
  12533. * messages sent from the target to the host.
  12534. * - MSG_TYPE
  12535. * Bits 7:0
  12536. * Purpose: identifies this as an rx peer unmap v2 message
  12537. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12538. * - VDEV_ID
  12539. * Bits 15:8
  12540. * Purpose: Indicates which virtual device the peer is associated
  12541. * with.
  12542. * Value: vdev ID (used in the host to look up the vdev object)
  12543. * - SW_PEER_ID
  12544. * Bits 31:16
  12545. * Purpose: The peer ID (index) that WAL is freeing
  12546. * Value: (rx) peer ID
  12547. * - MAC_ADDR_L32
  12548. * Bits 31:0
  12549. * Purpose: Identifies which peer node the peer ID is for.
  12550. * Value: lower 4 bytes of peer node's MAC address
  12551. * - MAC_ADDR_U16
  12552. * Bits 15:0
  12553. * Purpose: Identifies which peer node the peer ID is for.
  12554. * Value: upper 2 bytes of peer node's MAC address
  12555. * - NEXT_HOP
  12556. * Bits 16
  12557. * Purpose: Bit indicates next_hop AST entry used for WDS
  12558. * (Wireless Distribution System).
  12559. * - PEER_DELETE_DURATION
  12560. * Bits 31:0
  12561. * Purpose: Time taken to delete peer, in msec,
  12562. * Used for monitoring / debugging PEER delete response delay
  12563. * - PEER_WDS_FREE_COUNT
  12564. * Bits 15:0
  12565. * Purpose: Count of WDS entries deleted associated to peer deleted
  12566. */
  12567. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12568. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12569. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12570. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12571. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12572. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12573. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12574. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12575. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12576. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12577. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12578. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12579. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12580. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12581. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12582. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12583. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12584. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12585. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12586. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12587. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12588. do { \
  12589. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12590. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12591. } while (0)
  12592. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12593. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12594. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12595. do { \
  12596. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12597. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12598. } while (0)
  12599. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12600. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12601. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12602. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12603. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12604. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12605. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12606. /**
  12607. * @brief target -> host rx peer mlo map message definition
  12608. *
  12609. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12610. *
  12611. * @details
  12612. * The following diagram shows the format of the rx mlo peer map message sent
  12613. * from the target to the host. This layout assumes the target operates
  12614. * as little-endian.
  12615. *
  12616. * MCC:
  12617. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12618. *
  12619. * WIN:
  12620. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12621. * It will be sent on the Assoc Link.
  12622. *
  12623. * This message always contains a MLO peer ID. The main purpose of the
  12624. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12625. * with, so that the host can use that MLO peer ID to determine which peer
  12626. * transmitted the rx frame.
  12627. *
  12628. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12629. * |-------------------------------------------------------------------------|
  12630. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12631. * |-------------------------------------------------------------------------|
  12632. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12633. * |-------------------------------------------------------------------------|
  12634. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12635. * |-------------------------------------------------------------------------|
  12636. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12637. * |-------------------------------------------------------------------------|
  12638. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12639. * |-------------------------------------------------------------------------|
  12640. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12641. * |-------------------------------------------------------------------------|
  12642. * |RSVD |
  12643. * |-------------------------------------------------------------------------|
  12644. * |RSVD |
  12645. * |-------------------------------------------------------------------------|
  12646. * | htt_tlv_hdr_t |
  12647. * |-------------------------------------------------------------------------|
  12648. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12649. * |-------------------------------------------------------------------------|
  12650. * | htt_tlv_hdr_t |
  12651. * |-------------------------------------------------------------------------|
  12652. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12653. * |-------------------------------------------------------------------------|
  12654. * | htt_tlv_hdr_t |
  12655. * |-------------------------------------------------------------------------|
  12656. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12657. * |-------------------------------------------------------------------------|
  12658. *
  12659. * Where:
  12660. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12661. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12662. * V (valid) - 1 Bit Bit17
  12663. * CHIPID - 3 Bits
  12664. * TIDMASK - 8 Bits
  12665. * CACHE_SET_NUM - 8 Bits
  12666. *
  12667. * The following field definitions describe the format of the rx MLO peer map
  12668. * messages sent from the target to the host.
  12669. * - MSG_TYPE
  12670. * Bits 7:0
  12671. * Purpose: identifies this as an rx mlo peer map message
  12672. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12673. *
  12674. * - MLO_PEER_ID
  12675. * Bits 23:8
  12676. * Purpose: The MLO peer ID (index).
  12677. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12678. * Value: MLO peer ID
  12679. *
  12680. * - NUMLINK
  12681. * Bits: 26:24 (3Bits)
  12682. * Purpose: Indicate the max number of logical links supported per client.
  12683. * Value: number of logical links
  12684. *
  12685. * - PRC
  12686. * Bits: 29:27 (3Bits)
  12687. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12688. * if there is migration of the primary chip.
  12689. * Value: Primary REO CHIPID
  12690. *
  12691. * - MAC_ADDR_L32
  12692. * Bits 31:0
  12693. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12694. * Value: lower 4 bytes of peer node's MAC address
  12695. *
  12696. * - MAC_ADDR_U16
  12697. * Bits 15:0
  12698. * Purpose: Identifies which peer node the peer ID is for.
  12699. * Value: upper 2 bytes of peer node's MAC address
  12700. *
  12701. * - PRIMARY_TCL_AST_IDX
  12702. * Bits 15:0
  12703. * Purpose: Primary TCL AST index for this peer.
  12704. *
  12705. * - V
  12706. * 1 Bit Position 16
  12707. * Purpose: If the ast idx is valid.
  12708. *
  12709. * - CHIPID
  12710. * Bits 19:17
  12711. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12712. *
  12713. * - TIDMASK
  12714. * Bits 27:20
  12715. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12716. *
  12717. * - CACHE_SET_NUM
  12718. * Bits 31:28
  12719. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12720. * Cache set number that should be used to cache the index based
  12721. * search results, for address and flow search.
  12722. * This value should be equal to LSB four bits of the hash value
  12723. * of match data, in case of search index points to an entry which
  12724. * may be used in content based search also. The value can be
  12725. * anything when the entry pointed by search index will not be
  12726. * used for content based search.
  12727. *
  12728. * - htt_tlv_hdr_t
  12729. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12730. *
  12731. * Bits 11:0
  12732. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12733. *
  12734. * Bits 23:12
  12735. * Purpose: Length, Length of the value that follows the header
  12736. *
  12737. * Bits 31:28
  12738. * Purpose: Reserved.
  12739. *
  12740. *
  12741. * - SW_PEER_ID
  12742. * Bits 15:0
  12743. * Purpose: The peer ID (index) that WAL is allocating
  12744. * Value: (rx) peer ID
  12745. *
  12746. * - VDEV_ID
  12747. * Bits 23:16
  12748. * Purpose: Indicates which virtual device the peer is associated with.
  12749. * Value: vdev ID (used in the host to look up the vdev object)
  12750. *
  12751. * - CHIPID
  12752. * Bits 26:24
  12753. * Purpose: Indicates which Chip id the peer is associated with.
  12754. * Value: chip ID (Provided by Host as part of QMI exchange)
  12755. */
  12756. typedef enum {
  12757. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12758. } MLO_PEER_MAP_TLV_TAG_ID;
  12759. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12760. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12761. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12762. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12763. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12764. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12765. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12766. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12767. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12768. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12769. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12770. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12771. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12772. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12773. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12774. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12775. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12776. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12777. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12778. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12779. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12780. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12781. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12782. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12783. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12784. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12785. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12786. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12787. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12788. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12789. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12790. do { \
  12791. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12792. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12793. } while (0)
  12794. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12795. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12796. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12797. do { \
  12798. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12799. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12800. } while (0)
  12801. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12802. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12803. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12804. do { \
  12805. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12806. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12807. } while (0)
  12808. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12809. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12810. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12811. do { \
  12812. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12813. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12814. } while (0)
  12815. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12816. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12817. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12818. do { \
  12819. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12820. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12821. } while (0)
  12822. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12823. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12824. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12825. do { \
  12826. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12827. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12828. } while (0)
  12829. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12830. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12831. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12832. do { \
  12833. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12834. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12835. } while (0)
  12836. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12837. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12838. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12839. do { \
  12840. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12841. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12842. } while (0)
  12843. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12844. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12845. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12846. do { \
  12847. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12848. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12849. } while (0)
  12850. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12851. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12852. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12853. do { \
  12854. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12855. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12856. } while (0)
  12857. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12858. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12859. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12860. do { \
  12861. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12862. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12863. } while (0)
  12864. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12865. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12866. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12867. do { \
  12868. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12869. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12870. } while (0)
  12871. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12872. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12873. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12874. do { \
  12875. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12876. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12877. } while (0)
  12878. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12879. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12880. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12881. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12882. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12883. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12884. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12885. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12886. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12887. *
  12888. * The following diagram shows the format of the rx mlo peer unmap message sent
  12889. * from the target to the host.
  12890. *
  12891. * |31 24|23 16|15 8|7 0|
  12892. * |-----------------------------------------------------------------------|
  12893. * | RSVD_24_31 | MLO peer ID | msg type |
  12894. * |-----------------------------------------------------------------------|
  12895. */
  12896. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12897. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12898. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12899. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12900. /**
  12901. * @brief target -> host peer extended event for additional information
  12902. *
  12903. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
  12904. *
  12905. * @details
  12906. * The following diagram shows the format of the peer extended message sent
  12907. * from the target to the host. This layout assumes the target operates
  12908. * as little-endian.
  12909. *
  12910. * This message always contains a SW peer ID. The main purpose of the
  12911. * SW peer ID is to tell the host what peer ID logical link id will be tagged
  12912. * with, so that the host can use that peer ID to determine which link
  12913. * transmitted the rx/tx frame.
  12914. *
  12915. * This message also contains MLO logical link id assigned to peer
  12916. * with sw_peer_id if it is valid ML link peer.
  12917. *
  12918. *
  12919. * |31 28|27 24|23 20|19|18 16|15 8|7 0|
  12920. * |---------------------------------------------------------------------------|
  12921. * | VDEV_ID | SW peer ID | msg type |
  12922. * |---------------------------------------------------------------------------|
  12923. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12924. * |---------------------------------------------------------------------------|
  12925. * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
  12926. * |---------------------------------------------------------------------------|
  12927. * | Reserved |
  12928. * |---------------------------------------------------------------------------|
  12929. * | Reserved |
  12930. * |---------------------------------------------------------------------------|
  12931. *
  12932. * Where:
  12933. * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
  12934. * V (valid) - 1 Bit Bit19 of 3rd byte
  12935. *
  12936. * The following field definitions describe the format of the rx peer extended
  12937. * event messages sent from the target to the host.
  12938. * MSG_TYPE
  12939. * Bits 7:0
  12940. * Purpose: identifies this as an rx MLO peer extended information message
  12941. * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
  12942. * - PEER_ID (a.k.a. SW_PEER_ID)
  12943. * Bits 8:23
  12944. * Purpose: The peer ID (index) that WAL has allocated
  12945. * Value: (rx) peer ID
  12946. * - VDEV_ID
  12947. * Bits 24:31
  12948. * Purpose: Gives the vdev id of peer with peer_id as above.
  12949. * Value: VDEV ID of wal_peer
  12950. *
  12951. * - MAC_ADDR_L32
  12952. * Bits 31:0
  12953. * Purpose: Identifies which peer node the peer ID is for.
  12954. * Value: lower 4 bytes of peer node's MAC address
  12955. *
  12956. * - MAC_ADDR_U16
  12957. * Bits 15:0
  12958. * Purpose: Identifies which peer node the peer ID is for.
  12959. * Value: upper 2 bytes of peer node's MAC address
  12960. * Rest all bits are reserved for future expansion
  12961. * - LOGICAL_LINK_ID
  12962. * Bits 18:16
  12963. * Purpose: Gives the logical link id of peer with peer_id as above. This
  12964. * field should be taken alongwith LOGICAL_LINK_ID_VALID
  12965. * Value: Logical link id used by wal_peer
  12966. * - LOGICAL_LINK_ID_VALID
  12967. * Bit 19
  12968. * Purpose: Clarifies whether the logical link id of peer with peer_id as
  12969. * is valid or not
  12970. * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
  12971. */
  12972. #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
  12973. #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
  12974. #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
  12975. #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
  12976. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
  12977. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
  12978. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
  12979. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
  12980. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
  12981. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
  12982. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
  12983. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
  12984. #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
  12985. do { \
  12986. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  12987. (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
  12988. } while (0)
  12989. #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
  12990. (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
  12991. #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
  12992. do { \
  12993. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
  12994. (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
  12995. } while (0)
  12996. #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
  12997. (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
  12998. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
  12999. do { \
  13000. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
  13001. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
  13002. } while (0)
  13003. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
  13004. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
  13005. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
  13006. do { \
  13007. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
  13008. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
  13009. } while (0)
  13010. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
  13011. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
  13012. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
  13013. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
  13014. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
  13015. #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
  13016. /**
  13017. * @brief target -> host message specifying security parameters
  13018. *
  13019. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  13020. *
  13021. * @details
  13022. * The following diagram shows the format of the security specification
  13023. * message sent from the target to the host.
  13024. * This security specification message tells the host whether a PN check is
  13025. * necessary on rx data frames, and if so, how large the PN counter is.
  13026. * This message also tells the host about the security processing to apply
  13027. * to defragmented rx frames - specifically, whether a Message Integrity
  13028. * Check is required, and the Michael key to use.
  13029. *
  13030. * |31 24|23 16|15|14 8|7 0|
  13031. * |-----------------------------------------------------------------------|
  13032. * | peer ID | U| security type | msg type |
  13033. * |-----------------------------------------------------------------------|
  13034. * | Michael Key K0 |
  13035. * |-----------------------------------------------------------------------|
  13036. * | Michael Key K1 |
  13037. * |-----------------------------------------------------------------------|
  13038. * | WAPI RSC Low0 |
  13039. * |-----------------------------------------------------------------------|
  13040. * | WAPI RSC Low1 |
  13041. * |-----------------------------------------------------------------------|
  13042. * | WAPI RSC Hi0 |
  13043. * |-----------------------------------------------------------------------|
  13044. * | WAPI RSC Hi1 |
  13045. * |-----------------------------------------------------------------------|
  13046. *
  13047. * The following field definitions describe the format of the security
  13048. * indication message sent from the target to the host.
  13049. * - MSG_TYPE
  13050. * Bits 7:0
  13051. * Purpose: identifies this as a security specification message
  13052. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  13053. * - SEC_TYPE
  13054. * Bits 14:8
  13055. * Purpose: specifies which type of security applies to the peer
  13056. * Value: htt_sec_type enum value
  13057. * - UNICAST
  13058. * Bit 15
  13059. * Purpose: whether this security is applied to unicast or multicast data
  13060. * Value: 1 -> unicast, 0 -> multicast
  13061. * - PEER_ID
  13062. * Bits 31:16
  13063. * Purpose: The ID number for the peer the security specification is for
  13064. * Value: peer ID
  13065. * - MICHAEL_KEY_K0
  13066. * Bits 31:0
  13067. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  13068. * Value: Michael Key K0 (if security type is TKIP)
  13069. * - MICHAEL_KEY_K1
  13070. * Bits 31:0
  13071. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  13072. * Value: Michael Key K1 (if security type is TKIP)
  13073. * - WAPI_RSC_LOW0
  13074. * Bits 31:0
  13075. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  13076. * Value: WAPI RSC Low0 (if security type is WAPI)
  13077. * - WAPI_RSC_LOW1
  13078. * Bits 31:0
  13079. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  13080. * Value: WAPI RSC Low1 (if security type is WAPI)
  13081. * - WAPI_RSC_HI0
  13082. * Bits 31:0
  13083. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  13084. * Value: WAPI RSC Hi0 (if security type is WAPI)
  13085. * - WAPI_RSC_HI1
  13086. * Bits 31:0
  13087. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  13088. * Value: WAPI RSC Hi1 (if security type is WAPI)
  13089. */
  13090. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  13091. #define HTT_SEC_IND_SEC_TYPE_S 8
  13092. #define HTT_SEC_IND_UNICAST_M 0x00008000
  13093. #define HTT_SEC_IND_UNICAST_S 15
  13094. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  13095. #define HTT_SEC_IND_PEER_ID_S 16
  13096. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  13097. do { \
  13098. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  13099. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  13100. } while (0)
  13101. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  13102. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  13103. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  13104. do { \
  13105. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  13106. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  13107. } while (0)
  13108. #define HTT_SEC_IND_UNICAST_GET(word) \
  13109. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  13110. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  13111. do { \
  13112. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  13113. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  13114. } while (0)
  13115. #define HTT_SEC_IND_PEER_ID_GET(word) \
  13116. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  13117. #define HTT_SEC_IND_BYTES 28
  13118. /**
  13119. * @brief target -> host rx ADDBA / DELBA message definitions
  13120. *
  13121. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  13122. *
  13123. * @details
  13124. * The following diagram shows the format of the rx ADDBA message sent
  13125. * from the target to the host:
  13126. *
  13127. * |31 20|19 16|15 8|7 0|
  13128. * |---------------------------------------------------------------------|
  13129. * | peer ID | TID | window size | msg type |
  13130. * |---------------------------------------------------------------------|
  13131. *
  13132. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  13133. *
  13134. * The following diagram shows the format of the rx DELBA message sent
  13135. * from the target to the host:
  13136. *
  13137. * |31 20|19 16|15 10|9 8|7 0|
  13138. * |---------------------------------------------------------------------|
  13139. * | peer ID | TID | window size | IR| msg type |
  13140. * |---------------------------------------------------------------------|
  13141. *
  13142. * The following field definitions describe the format of the rx ADDBA
  13143. * and DELBA messages sent from the target to the host.
  13144. * - MSG_TYPE
  13145. * Bits 7:0
  13146. * Purpose: identifies this as an rx ADDBA or DELBA message
  13147. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  13148. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  13149. * - IR (initiator / recipient)
  13150. * Bits 9:8 (DELBA only)
  13151. * Purpose: specify whether the DELBA handshake was initiated by the
  13152. * local STA/AP, or by the peer STA/AP
  13153. * Value:
  13154. * 0 - unspecified
  13155. * 1 - initiator (a.k.a. originator)
  13156. * 2 - recipient (a.k.a. responder)
  13157. * 3 - unused / reserved
  13158. * - WIN_SIZE
  13159. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  13160. * Purpose: Specifies the length of the block ack window (max = 64).
  13161. * Value:
  13162. * block ack window length specified by the received ADDBA/DELBA
  13163. * management message.
  13164. * - TID
  13165. * Bits 19:16
  13166. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13167. * Value:
  13168. * TID specified by the received ADDBA or DELBA management message.
  13169. * - PEER_ID
  13170. * Bits 31:20
  13171. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13172. * Value:
  13173. * ID (hash value) used by the host for fast, direct lookup of
  13174. * host SW peer info, including rx reorder states.
  13175. */
  13176. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  13177. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  13178. #define HTT_RX_ADDBA_TID_M 0xf0000
  13179. #define HTT_RX_ADDBA_TID_S 16
  13180. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  13181. #define HTT_RX_ADDBA_PEER_ID_S 20
  13182. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  13183. do { \
  13184. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  13185. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  13186. } while (0)
  13187. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  13188. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13189. #define HTT_RX_ADDBA_TID_SET(word, value) \
  13190. do { \
  13191. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  13192. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  13193. } while (0)
  13194. #define HTT_RX_ADDBA_TID_GET(word) \
  13195. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  13196. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  13197. do { \
  13198. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  13199. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  13200. } while (0)
  13201. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  13202. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  13203. #define HTT_RX_ADDBA_BYTES 4
  13204. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  13205. #define HTT_RX_DELBA_INITIATOR_S 8
  13206. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  13207. #define HTT_RX_DELBA_WIN_SIZE_S 10
  13208. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  13209. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  13210. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  13211. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  13212. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  13213. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  13214. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  13215. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  13216. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13217. do { \
  13218. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13219. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13220. } while (0)
  13221. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13222. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13223. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  13224. do { \
  13225. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  13226. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  13227. } while (0)
  13228. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  13229. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  13230. #define HTT_RX_DELBA_BYTES 4
  13231. /**
  13232. * @brief target -> host rx ADDBA / DELBA message definitions
  13233. *
  13234. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  13235. *
  13236. * @details
  13237. * The following diagram shows the format of the rx ADDBA extn message sent
  13238. * from the target to the host:
  13239. *
  13240. * |31 20|19 16|15 13|12 8|7 0|
  13241. * |---------------------------------------------------------------------|
  13242. * | peer ID | TID | reserved | msg type |
  13243. * |---------------------------------------------------------------------|
  13244. * | reserved | window size |
  13245. * |---------------------------------------------------------------------|
  13246. *
  13247. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  13248. *
  13249. * The following diagram shows the format of the rx DELBA message sent
  13250. * from the target to the host:
  13251. *
  13252. * |31 20|19 16|15 13|12 10|9 8|7 0|
  13253. * |---------------------------------------------------------------------|
  13254. * | peer ID | TID | reserved | IR| msg type |
  13255. * |---------------------------------------------------------------------|
  13256. * | reserved | window size |
  13257. * |---------------------------------------------------------------------|
  13258. *
  13259. * The following field definitions describe the format of the rx ADDBA
  13260. * and DELBA messages sent from the target to the host.
  13261. * - MSG_TYPE
  13262. * Bits 7:0
  13263. * Purpose: identifies this as an rx ADDBA or DELBA message
  13264. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  13265. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  13266. * - IR (initiator / recipient)
  13267. * Bits 9:8 (DELBA only)
  13268. * Purpose: specify whether the DELBA handshake was initiated by the
  13269. * local STA/AP, or by the peer STA/AP
  13270. * Value:
  13271. * 0 - unspecified
  13272. * 1 - initiator (a.k.a. originator)
  13273. * 2 - recipient (a.k.a. responder)
  13274. * 3 - unused / reserved
  13275. * Value:
  13276. * block ack window length specified by the received ADDBA/DELBA
  13277. * management message.
  13278. * - TID
  13279. * Bits 19:16
  13280. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13281. * Value:
  13282. * TID specified by the received ADDBA or DELBA management message.
  13283. * - PEER_ID
  13284. * Bits 31:20
  13285. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13286. * Value:
  13287. * ID (hash value) used by the host for fast, direct lookup of
  13288. * host SW peer info, including rx reorder states.
  13289. * == DWORD 1
  13290. * - WIN_SIZE
  13291. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  13292. * Purpose: Specifies the length of the block ack window (max = 8191).
  13293. */
  13294. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  13295. #define HTT_RX_ADDBA_EXTN_TID_S 16
  13296. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13297. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13298. /*--- Dword 0 ---*/
  13299. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13300. do { \
  13301. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13302. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13303. } while (0)
  13304. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13305. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13306. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13307. do { \
  13308. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13309. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13310. } while (0)
  13311. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13312. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13313. /*--- Dword 1 ---*/
  13314. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13315. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13316. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13317. do { \
  13318. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13319. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13320. } while (0)
  13321. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13322. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13323. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13324. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13325. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13326. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13327. #define HTT_RX_DELBA_EXTN_TID_S 16
  13328. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13329. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13330. /*--- Dword 0 ---*/
  13331. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13332. do { \
  13333. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13334. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13335. } while (0)
  13336. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13337. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13338. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13339. do { \
  13340. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13341. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13342. } while (0)
  13343. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13344. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13345. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13346. do { \
  13347. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13348. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13349. } while (0)
  13350. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13351. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13352. /*--- Dword 1 ---*/
  13353. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13354. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13355. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13356. do { \
  13357. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13358. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13359. } while (0)
  13360. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13361. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13362. #define HTT_RX_DELBA_EXTN_BYTES 8
  13363. /**
  13364. * @brief tx queue group information element definition
  13365. *
  13366. * @details
  13367. * The following diagram shows the format of the tx queue group
  13368. * information element, which can be included in target --> host
  13369. * messages to specify the number of tx "credits" (tx descriptors
  13370. * for LL, or tx buffers for HL) available to a particular group
  13371. * of host-side tx queues, and which host-side tx queues belong to
  13372. * the group.
  13373. *
  13374. * |31|30 24|23 16|15|14|13 0|
  13375. * |------------------------------------------------------------------------|
  13376. * | X| reserved | tx queue grp ID | A| S| credit count |
  13377. * |------------------------------------------------------------------------|
  13378. * | vdev ID mask | AC mask |
  13379. * |------------------------------------------------------------------------|
  13380. *
  13381. * The following definitions describe the fields within the tx queue group
  13382. * information element:
  13383. * - credit_count
  13384. * Bits 13:1
  13385. * Purpose: specify how many tx credits are available to the tx queue group
  13386. * Value: An absolute or relative, positive or negative credit value
  13387. * The 'A' bit specifies whether the value is absolute or relative.
  13388. * The 'S' bit specifies whether the value is positive or negative.
  13389. * A negative value can only be relative, not absolute.
  13390. * An absolute value replaces any prior credit value the host has for
  13391. * the tx queue group in question.
  13392. * A relative value is added to the prior credit value the host has for
  13393. * the tx queue group in question.
  13394. * - sign
  13395. * Bit 14
  13396. * Purpose: specify whether the credit count is positive or negative
  13397. * Value: 0 -> positive, 1 -> negative
  13398. * - absolute
  13399. * Bit 15
  13400. * Purpose: specify whether the credit count is absolute or relative
  13401. * Value: 0 -> relative, 1 -> absolute
  13402. * - txq_group_id
  13403. * Bits 23:16
  13404. * Purpose: indicate which tx queue group's credit and/or membership are
  13405. * being specified
  13406. * Value: 0 to max_tx_queue_groups-1
  13407. * - reserved
  13408. * Bits 30:16
  13409. * Value: 0x0
  13410. * - eXtension
  13411. * Bit 31
  13412. * Purpose: specify whether another tx queue group info element follows
  13413. * Value: 0 -> no more tx queue group information elements
  13414. * 1 -> another tx queue group information element immediately follows
  13415. * - ac_mask
  13416. * Bits 15:0
  13417. * Purpose: specify which Access Categories belong to the tx queue group
  13418. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13419. * the tx queue group.
  13420. * The AC bit-mask values are obtained by left-shifting by the
  13421. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13422. * - vdev_id_mask
  13423. * Bits 31:16
  13424. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13425. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13426. * belong to the tx queue group.
  13427. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13428. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13429. */
  13430. PREPACK struct htt_txq_group {
  13431. A_UINT32
  13432. credit_count: 14,
  13433. sign: 1,
  13434. absolute: 1,
  13435. tx_queue_group_id: 8,
  13436. reserved0: 7,
  13437. extension: 1;
  13438. A_UINT32
  13439. ac_mask: 16,
  13440. vdev_id_mask: 16;
  13441. } POSTPACK;
  13442. /* first word */
  13443. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13444. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13445. #define HTT_TXQ_GROUP_SIGN_S 14
  13446. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13447. #define HTT_TXQ_GROUP_ABS_S 15
  13448. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13449. #define HTT_TXQ_GROUP_ID_S 16
  13450. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13451. #define HTT_TXQ_GROUP_EXT_S 31
  13452. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13453. /* second word */
  13454. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13455. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13456. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13457. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13458. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13459. do { \
  13460. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13461. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13462. } while (0)
  13463. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13464. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13465. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13466. do { \
  13467. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13468. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13469. } while (0)
  13470. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13471. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13472. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13473. do { \
  13474. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13475. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13476. } while (0)
  13477. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13478. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13479. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13480. do { \
  13481. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13482. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13483. } while (0)
  13484. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13485. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13486. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13487. do { \
  13488. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13489. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13490. } while (0)
  13491. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13492. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13493. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13494. do { \
  13495. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13496. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13497. } while (0)
  13498. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13499. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13500. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13501. do { \
  13502. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13503. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13504. } while (0)
  13505. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13506. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13507. /**
  13508. * @brief target -> host TX completion indication message definition
  13509. *
  13510. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13511. *
  13512. * @details
  13513. * The following diagram shows the format of the TX completion indication sent
  13514. * from the target to the host
  13515. *
  13516. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13517. * |-------------------------------------------------------------------|
  13518. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13519. * |-------------------------------------------------------------------|
  13520. * payload:| MSDU1 ID | MSDU0 ID |
  13521. * |-------------------------------------------------------------------|
  13522. * : MSDU3 ID | MSDU2 ID :
  13523. * |-------------------------------------------------------------------|
  13524. * | struct htt_tx_compl_ind_append_retries |
  13525. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13526. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13527. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13528. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13529. * |-------------------------------------------------------------------|
  13530. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13531. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13532. * | MSDU0 tx_tsf64_low |
  13533. * |-------------------------------------------------------------------|
  13534. * | MSDU0 tx_tsf64_high |
  13535. * |-------------------------------------------------------------------|
  13536. * | MSDU1 tx_tsf64_low |
  13537. * |-------------------------------------------------------------------|
  13538. * | MSDU1 tx_tsf64_high |
  13539. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13540. * | phy_timestamp |
  13541. * |-------------------------------------------------------------------|
  13542. * | rate specs (see below) |
  13543. * |-------------------------------------------------------------------|
  13544. * | seqctrl | framectrl |
  13545. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13546. * Where:
  13547. * A0 = append (a.k.a. append0)
  13548. * A1 = append1
  13549. * TP = MSDU tx power presence
  13550. * A2 = append2
  13551. * A3 = append3
  13552. * A4 = append4
  13553. *
  13554. * The following field definitions describe the format of the TX completion
  13555. * indication sent from the target to the host
  13556. * Header fields:
  13557. * - msg_type
  13558. * Bits 7:0
  13559. * Purpose: identifies this as HTT TX completion indication
  13560. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13561. * - status
  13562. * Bits 10:8
  13563. * Purpose: the TX completion status of payload fragmentations descriptors
  13564. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13565. * - tid
  13566. * Bits 14:11
  13567. * Purpose: the tid associated with those fragmentation descriptors. It is
  13568. * valid or not, depending on the tid_invalid bit.
  13569. * Value: 0 to 15
  13570. * - tid_invalid
  13571. * Bits 15:15
  13572. * Purpose: this bit indicates whether the tid field is valid or not
  13573. * Value: 0 indicates valid; 1 indicates invalid
  13574. * - num
  13575. * Bits 23:16
  13576. * Purpose: the number of payload in this indication
  13577. * Value: 1 to 255
  13578. * - append (a.k.a. append0)
  13579. * Bits 24:24
  13580. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13581. * the number of tx retries for one MSDU at the end of this message
  13582. * Value: 0 indicates no appending; 1 indicates appending
  13583. * - append1
  13584. * Bits 25:25
  13585. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13586. * contains the timestamp info for each TX msdu id in payload.
  13587. * The order of the timestamps matches the order of the MSDU IDs.
  13588. * Note that a big-endian host needs to account for the reordering
  13589. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13590. * conversion) when determining which tx timestamp corresponds to
  13591. * which MSDU ID.
  13592. * Value: 0 indicates no appending; 1 indicates appending
  13593. * - msdu_tx_power_presence
  13594. * Bits 26:26
  13595. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13596. * for each MSDU referenced by the TX_COMPL_IND message.
  13597. * The tx power is reported in 0.5 dBm units.
  13598. * The order of the per-MSDU tx power reports matches the order
  13599. * of the MSDU IDs.
  13600. * Note that a big-endian host needs to account for the reordering
  13601. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13602. * conversion) when determining which Tx Power corresponds to
  13603. * which MSDU ID.
  13604. * Value: 0 indicates MSDU tx power reports are not appended,
  13605. * 1 indicates MSDU tx power reports are appended
  13606. * - append2
  13607. * Bits 27:27
  13608. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13609. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13610. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13611. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13612. * for each MSDU, for convenience.
  13613. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13614. * this append2 bit is set).
  13615. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13616. * dB above the noise floor.
  13617. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13618. * 1 indicates MSDU ACK RSSI values are appended.
  13619. * - append3
  13620. * Bits 28:28
  13621. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13622. * contains the tx tsf info based on wlan global TSF for
  13623. * each TX msdu id in payload.
  13624. * The order of the tx tsf matches the order of the MSDU IDs.
  13625. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13626. * values to indicate the the lower 32 bits and higher 32 bits of
  13627. * the tx tsf.
  13628. * The tx_tsf64 here represents the time MSDU was acked and the
  13629. * tx_tsf64 has microseconds units.
  13630. * Value: 0 indicates no appending; 1 indicates appending
  13631. * - append4
  13632. * Bits 29:29
  13633. * Purpose: Indicate whether data frame control fields and fields required
  13634. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13635. * message. The order of the this message matches the order of
  13636. * the MSDU IDs.
  13637. * Value: 0 indicates frame control fields and fields required for
  13638. * radio tap header values are not appended,
  13639. * 1 indicates frame control fields and fields required for
  13640. * radio tap header values are appended.
  13641. * Payload fields:
  13642. * - hmsdu_id
  13643. * Bits 15:0
  13644. * Purpose: this ID is used to track the Tx buffer in host
  13645. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13646. */
  13647. PREPACK struct htt_tx_data_hdr_information {
  13648. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13649. A_UINT32 /* word 1 */
  13650. /* preamble:
  13651. * 0-OFDM,
  13652. * 1-CCk,
  13653. * 2-HT,
  13654. * 3-VHT
  13655. */
  13656. preamble: 2, /* [1:0] */
  13657. /* mcs:
  13658. * In case of HT preamble interpret
  13659. * MCS along with NSS.
  13660. * Valid values for HT are 0 to 7.
  13661. * HT mcs 0 with NSS 2 is mcs 8.
  13662. * Valid values for VHT are 0 to 9.
  13663. */
  13664. mcs: 4, /* [5:2] */
  13665. /* rate:
  13666. * This is applicable only for
  13667. * CCK and OFDM preamble type
  13668. * rate 0: OFDM 48 Mbps,
  13669. * 1: OFDM 24 Mbps,
  13670. * 2: OFDM 12 Mbps
  13671. * 3: OFDM 6 Mbps
  13672. * 4: OFDM 54 Mbps
  13673. * 5: OFDM 36 Mbps
  13674. * 6: OFDM 18 Mbps
  13675. * 7: OFDM 9 Mbps
  13676. * rate 0: CCK 11 Mbps Long
  13677. * 1: CCK 5.5 Mbps Long
  13678. * 2: CCK 2 Mbps Long
  13679. * 3: CCK 1 Mbps Long
  13680. * 4: CCK 11 Mbps Short
  13681. * 5: CCK 5.5 Mbps Short
  13682. * 6: CCK 2 Mbps Short
  13683. */
  13684. rate : 3, /* [ 8: 6] */
  13685. rssi : 8, /* [16: 9] units=dBm */
  13686. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13687. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13688. stbc : 1, /* [22] */
  13689. sgi : 1, /* [23] */
  13690. ldpc : 1, /* [24] */
  13691. beamformed: 1, /* [25] */
  13692. /* tx_retry_cnt:
  13693. * Indicates retry count of data tx frames provided by the host.
  13694. */
  13695. tx_retry_cnt: 6; /* [31:26] */
  13696. A_UINT32 /* word 2 */
  13697. framectrl:16, /* [15: 0] */
  13698. seqno:16; /* [31:16] */
  13699. } POSTPACK;
  13700. #define HTT_TX_COMPL_IND_STATUS_S 8
  13701. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13702. #define HTT_TX_COMPL_IND_TID_S 11
  13703. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13704. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13705. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13706. #define HTT_TX_COMPL_IND_NUM_S 16
  13707. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13708. #define HTT_TX_COMPL_IND_APPEND_S 24
  13709. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13710. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13711. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13712. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13713. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13714. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13715. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13716. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13717. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13718. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13719. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13720. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13721. do { \
  13722. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13723. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13724. } while (0)
  13725. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13726. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13727. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13728. do { \
  13729. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13730. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13731. } while (0)
  13732. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13733. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13734. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13735. do { \
  13736. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13737. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13738. } while (0)
  13739. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13740. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13741. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13742. do { \
  13743. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13744. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13745. } while (0)
  13746. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13747. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13748. HTT_TX_COMPL_IND_TID_INV_S)
  13749. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13750. do { \
  13751. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13752. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13753. } while (0)
  13754. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13755. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13756. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13757. do { \
  13758. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13759. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13760. } while (0)
  13761. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13762. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13763. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13764. do { \
  13765. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13766. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13767. } while (0)
  13768. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13769. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13770. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13771. do { \
  13772. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13773. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13774. } while (0)
  13775. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13776. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13777. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13778. do { \
  13779. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13780. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13781. } while (0)
  13782. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13783. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13784. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13785. do { \
  13786. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13787. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13788. } while (0)
  13789. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13790. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13791. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13792. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13793. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13794. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13795. #define HTT_TX_COMPL_IND_STAT_OK 0
  13796. /* DISCARD:
  13797. * current meaning:
  13798. * MSDUs were queued for transmission but filtered by HW or SW
  13799. * without any over the air attempts
  13800. * legacy meaning (HL Rome):
  13801. * MSDUs were discarded by the target FW without any over the air
  13802. * attempts due to lack of space
  13803. */
  13804. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13805. /* NO_ACK:
  13806. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13807. */
  13808. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13809. /* POSTPONE:
  13810. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13811. * be downloaded again later (in the appropriate order), when they are
  13812. * deliverable.
  13813. */
  13814. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13815. /*
  13816. * The PEER_DEL tx completion status is used for HL cases
  13817. * where the peer the frame is for has been deleted.
  13818. * The host has already discarded its copy of the frame, but
  13819. * it still needs the tx completion to restore its credit.
  13820. */
  13821. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13822. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13823. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13824. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13825. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13826. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13827. PREPACK struct htt_tx_compl_ind_base {
  13828. A_UINT32 hdr;
  13829. A_UINT16 payload[1/*or more*/];
  13830. } POSTPACK;
  13831. PREPACK struct htt_tx_compl_ind_append_retries {
  13832. A_UINT16 msdu_id;
  13833. A_UINT8 tx_retries;
  13834. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13835. 0: this is the last append_retries struct */
  13836. } POSTPACK;
  13837. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13838. A_UINT32 timestamp[1/*or more*/];
  13839. } POSTPACK;
  13840. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13841. A_UINT32 tx_tsf64_low;
  13842. A_UINT32 tx_tsf64_high;
  13843. } POSTPACK;
  13844. /* htt_tx_data_hdr_information payload extension fields: */
  13845. /* DWORD zero */
  13846. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13847. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13848. /* DWORD one */
  13849. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13850. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13851. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13852. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13853. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13854. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13855. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13856. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13857. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13858. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13859. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13860. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13861. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13862. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13863. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13864. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13865. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13866. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13867. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13868. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13869. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13870. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13871. /* DWORD two */
  13872. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13873. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13874. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13875. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13876. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13877. do { \
  13878. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13879. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13880. } while (0)
  13881. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13882. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13883. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13884. do { \
  13885. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13886. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13887. } while (0)
  13888. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13889. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13890. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13891. do { \
  13892. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13893. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13894. } while (0)
  13895. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13896. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13897. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13898. do { \
  13899. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13900. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13901. } while (0)
  13902. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13903. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13904. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13905. do { \
  13906. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13907. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13908. } while (0)
  13909. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13910. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13911. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13912. do { \
  13913. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13914. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13915. } while (0)
  13916. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13917. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13918. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13919. do { \
  13920. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13921. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13922. } while (0)
  13923. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13924. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13925. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13926. do { \
  13927. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13928. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13929. } while (0)
  13930. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13931. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13932. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13933. do { \
  13934. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13935. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13936. } while (0)
  13937. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13938. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13939. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13940. do { \
  13941. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13942. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13943. } while (0)
  13944. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13945. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13946. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13947. do { \
  13948. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13949. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13950. } while (0)
  13951. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13952. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13953. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13954. do { \
  13955. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13956. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13957. } while (0)
  13958. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13959. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13960. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13961. do { \
  13962. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13963. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13964. } while (0)
  13965. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13966. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13967. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13968. do { \
  13969. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13970. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13971. } while (0)
  13972. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13973. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13974. /**
  13975. * @brief target -> host software UMAC TX completion indication message
  13976. *
  13977. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13978. *
  13979. * @details
  13980. * The following diagram shows the format of the soft UMAC TX completion
  13981. * indication sent from the target to the host
  13982. *
  13983. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13984. * |-------------------------------------+----------------+------------|
  13985. * hdr: | rsvd | msdu_cnt | msg_type |
  13986. * pyld: |===================================================================|
  13987. * MSDU 0| buf addr low (bits 31:0) |
  13988. * |-----------------------------------------------+------+------------|
  13989. * | SW buffer cookie | RS | buf addr hi|
  13990. * |--------+--+--+-------------+--------+---------+------+------------|
  13991. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13992. * |--------+--+--+-------------+--------+----------------------+------|
  13993. * | frametype | TQM status number | RELR |
  13994. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13995. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13996. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13997. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13998. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13999. * | PPDU transmission TSF |
  14000. * |-------------------------------------------------------------------|
  14001. * | rsvd3 |
  14002. * |===================================================================|
  14003. * MSDU 1| buf addr low (bits 31:0) |
  14004. * : ... :
  14005. * | rsvd3 |
  14006. * |===================================================================|
  14007. * etc.
  14008. *
  14009. * Where:
  14010. * RS = release source
  14011. * V = valid
  14012. * M = multicast
  14013. * RELR = release reason
  14014. * F = first MSDU
  14015. * L = last MSDU
  14016. * A = MSDU is part of A-MSDU
  14017. * I = rate info valid
  14018. * PKTYP = packet type
  14019. * S = STBC
  14020. * LC = LDPC
  14021. * OF = OFDMA transmission
  14022. */
  14023. typedef enum {
  14024. /* 0 (REASON_FRAME_ACKED):
  14025. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  14026. * frame is removed because an ACK of BA for it was received.
  14027. */
  14028. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  14029. /* 1 (REASON_REMOVE_CMD_FW):
  14030. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  14031. * frame is removed because a remove command of type "Remove_mpdus"
  14032. * initiated by SW.
  14033. */
  14034. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  14035. /* 2 (REASON_REMOVE_CMD_TX):
  14036. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  14037. * frame is removed because a remove command of type
  14038. * "Remove_transmitted_mpdus" initiated by SW.
  14039. */
  14040. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  14041. /* 3 (REASON_REMOVE_CMD_NOTX):
  14042. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  14043. * frame is removed because a remove command of type
  14044. * "Remove_untransmitted_mpdus" initiated by SW.
  14045. */
  14046. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  14047. /* 4 (REASON_REMOVE_CMD_AGED):
  14048. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  14049. * frame is removed because a remove command of type "Remove_aged_mpdus"
  14050. * or "Remove_aged_msdus" initiated by SW.
  14051. */
  14052. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  14053. /* 5 (RELEASE_FW_REASON1):
  14054. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  14055. * frame is removed because a remove command where fw indicated that
  14056. * remove reason is fw_reason1.
  14057. */
  14058. HTT_TX_MSDU_RELEASE_FW_REASON1,
  14059. /* 6 (RELEASE_FW_REASON2):
  14060. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  14061. * frame is removed because a remove command where fw indicated that
  14062. * remove reason is fw_reason1.
  14063. */
  14064. HTT_TX_MSDU_RELEASE_FW_REASON2,
  14065. /* 7 (RELEASE_FW_REASON3):
  14066. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  14067. * frame is removed because a remove command where fw indicated that
  14068. * remove reason is fw_reason1.
  14069. */
  14070. HTT_TX_MSDU_RELEASE_FW_REASON3,
  14071. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  14072. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  14073. * frame is removed because a remove command of type
  14074. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  14075. * initiated by SW.
  14076. */
  14077. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  14078. /* 9 (REASON_DROP_MISC):
  14079. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14080. * any discard reason that is not categorized as MSDU TTL expired.
  14081. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  14082. * tid delete, no resource credit available.
  14083. */
  14084. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  14085. /* 10 (REASON_DROP_TTL):
  14086. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14087. * discard reason that frame is not transmitted due to MSDU TTL expired.
  14088. */
  14089. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  14090. /* 11 - available for use */
  14091. /* 12 - available for use */
  14092. /* 13 - available for use */
  14093. /* 14 - available for use */
  14094. /* 15 - available for use */
  14095. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  14096. } htt_t2h_tx_msdu_release_reason_e;
  14097. typedef enum {
  14098. /* 0 (RELEASE_SOURCE_FW):
  14099. * MSDU released by FW even before the frame was queued to TQM-L HW.
  14100. */
  14101. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  14102. /* 1 (RELEASE_SOURCE_TQM_LITE):
  14103. * MSDU released by TQM-L HW.
  14104. */
  14105. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  14106. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  14107. } htt_t2h_tx_msdu_release_source_e;
  14108. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  14109. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  14110. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  14111. /* release_source:
  14112. * holds a htt_t2h_tx_msdu_release_source_e enum value
  14113. */
  14114. release_source : 3, /* [10:8] */
  14115. sw_buffer_cookie : 21; /* [31:11] */
  14116. /* NOTE:
  14117. * To preserve backwards compatibility,
  14118. * no new fields can be added in this struct.
  14119. */
  14120. };
  14121. /* member definitions of htt_t2h_tx_buffer_addr_info */
  14122. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  14123. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  14124. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  14125. do { \
  14126. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  14127. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  14128. } while (0)
  14129. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  14130. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  14131. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  14132. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  14133. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  14134. do { \
  14135. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  14136. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  14137. } while (0)
  14138. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  14139. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  14140. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  14141. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  14142. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  14143. do { \
  14144. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  14145. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  14146. } while (0)
  14147. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  14148. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  14149. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  14150. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  14151. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  14152. do { \
  14153. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  14154. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  14155. } while (0)
  14156. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  14157. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  14158. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  14159. /* word 0 */
  14160. A_UINT32
  14161. /* tx_rate_stats_info_valid:
  14162. * Indicates if the tx rate stats below are valid.
  14163. */
  14164. tx_rate_stats_info_valid : 1, /* [0] */
  14165. /* transmit_bw:
  14166. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14167. * Indicates the BW of the upcoming transmission that shall likely
  14168. * start in about 3 -4 us on the medium:
  14169. * <enum 0 transmit_bw_20_MHz>
  14170. * <enum 1 transmit_bw_40_MHz>
  14171. * <enum 2 transmit_bw_80_MHz>
  14172. * <enum 3 transmit_bw_160_MHz>
  14173. * <enum 4 transmit_bw_320_MHz>
  14174. */
  14175. transmit_bw : 3, /* [3:1] */
  14176. /* transmit_pkt_type:
  14177. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14178. * Field filled in by PDG.
  14179. * Not valid when in SW transmit mode
  14180. * The packet type
  14181. * <enum_type PKT_TYPE_ENUM>
  14182. * Type: enum Definition Name: PKT_TYPE_ENUM
  14183. * enum number enum name Description
  14184. * ------------------------------------
  14185. * 0 dot11a 802.11a PPDU type
  14186. * 1 dot11b 802.11b PPDU type
  14187. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  14188. * 3 dot11ac 802.11ac PPDU type
  14189. * 4 dot11ax 802.11ax PPDU type
  14190. * 5 dot11ba 802.11ba (WUR) PPDU type
  14191. * 6 dot11be 802.11be PPDU type
  14192. * 7 dot11az 802.11az (ranging) PPDU type
  14193. */
  14194. transmit_pkt_type : 4, /* [7:4] */
  14195. /* transmit_stbc:
  14196. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14197. * Field filled in by PDG.
  14198. * Not valid when in SW transmit mode
  14199. * When set, STBC transmission rate was used.
  14200. */
  14201. transmit_stbc : 1, /* [8] */
  14202. /* transmit_ldpc:
  14203. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14204. * Field filled in by PDG.
  14205. * Not valid when in SW transmit mode
  14206. * When set, use LDPC transmission rates
  14207. */
  14208. transmit_ldpc : 1, /* [9] */
  14209. /* transmit_sgi:
  14210. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14211. * Field filled in by PDG.
  14212. * Not valid when in SW transmit mode
  14213. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  14214. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  14215. * <enum 2 1_6_us_sgi > HE related GI
  14216. * <enum 3 3_2_us_sgi > HE related GI
  14217. * <legal 0 - 3>
  14218. */
  14219. transmit_sgi : 2, /* [11:10] */
  14220. /* transmit_mcs:
  14221. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14222. * Field filled in by PDG.
  14223. * Not valid when in SW transmit mode
  14224. *
  14225. * For details, refer to MCS_TYPE description
  14226. * <legal all>
  14227. * Pkt_type Related definition of MCS_TYPE
  14228. * dot11b This field is the rate:
  14229. * 0: CCK 11 Mbps Long
  14230. * 1: CCK 5.5 Mbps Long
  14231. * 2: CCK 2 Mbps Long
  14232. * 3: CCK 1 Mbps Long
  14233. * 4: CCK 11 Mbps Short
  14234. * 5: CCK 5.5 Mbps Short
  14235. * 6: CCK 2 Mbps Short
  14236. * NOTE: The numbering here is NOT the same as the as MAC gives
  14237. * in the "rate" field in the SIG given to the PHY.
  14238. * The MAC will do an internal translation.
  14239. *
  14240. * Dot11a This field is the rate:
  14241. * 0: OFDM 48 Mbps
  14242. * 1: OFDM 24 Mbps
  14243. * 2: OFDM 12 Mbps
  14244. * 3: OFDM 6 Mbps
  14245. * 4: OFDM 54 Mbps
  14246. * 5: OFDM 36 Mbps
  14247. * 6: OFDM 18 Mbps
  14248. * 7: OFDM 9 Mbps
  14249. * NOTE: The numbering here is NOT the same as the as MAC gives
  14250. * in the "rate" field in the SIG given to the PHY.
  14251. * The MAC will do an internal translation.
  14252. *
  14253. * Dot11n_mm (mixed mode) This field represends the MCS.
  14254. * 0: HT MCS 0 (BPSK 1/2)
  14255. * 1: HT MCS 1 (QPSK 1/2)
  14256. * 2: HT MCS 2 (QPSK 3/4)
  14257. * 3: HT MCS 3 (16-QAM 1/2)
  14258. * 4: HT MCS 4 (16-QAM 3/4)
  14259. * 5: HT MCS 5 (64-QAM 2/3)
  14260. * 6: HT MCS 6 (64-QAM 3/4)
  14261. * 7: HT MCS 7 (64-QAM 5/6)
  14262. * NOTE: To get higher MCS's use the nss field to indicate the
  14263. * number of spatial streams.
  14264. *
  14265. * Dot11ac This field represends the MCS.
  14266. * 0: VHT MCS 0 (BPSK 1/2)
  14267. * 1: VHT MCS 1 (QPSK 1/2)
  14268. * 2: VHT MCS 2 (QPSK 3/4)
  14269. * 3: VHT MCS 3 (16-QAM 1/2)
  14270. * 4: VHT MCS 4 (16-QAM 3/4)
  14271. * 5: VHT MCS 5 (64-QAM 2/3)
  14272. * 6: VHT MCS 6 (64-QAM 3/4)
  14273. * 7: VHT MCS 7 (64-QAM 5/6)
  14274. * 8: VHT MCS 8 (256-QAM 3/4)
  14275. * 9: VHT MCS 9 (256-QAM 5/6)
  14276. * 10: VHT MCS 10 (1024-QAM 3/4)
  14277. * 11: VHT MCS 11 (1024-QAM 5/6)
  14278. * NOTE: There are several illegal VHT rates due to fractional
  14279. * number of bits per symbol.
  14280. * Below are the illegal rates for 4 streams and lower:
  14281. * 20 MHz, 1 stream, MCS 9
  14282. * 20 MHz, 2 stream, MCS 9
  14283. * 20 MHz, 4 stream, MCS 9
  14284. * 80 MHz, 3 stream, MCS 6
  14285. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  14286. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  14287. *
  14288. * dot11ax This field represends the MCS.
  14289. * 0: HE MCS 0 (BPSK 1/2)
  14290. * 1: HE MCS 1 (QPSK 1/2)
  14291. * 2: HE MCS 2 (QPSK 3/4)
  14292. * 3: HE MCS 3 (16-QAM 1/2)
  14293. * 4: HE MCS 4 (16-QAM 3/4)
  14294. * 5: HE MCS 5 (64-QAM 2/3)
  14295. * 6: HE MCS 6 (64-QAM 3/4)
  14296. * 7: HE MCS 7 (64-QAM 5/6)
  14297. * 8: HE MCS 8 (256-QAM 3/4)
  14298. * 9: HE MCS 9 (256-QAM 5/6)
  14299. * 10: HE MCS 10 (1024-QAM 3/4)
  14300. * 11: HE MCS 11 (1024-QAM 5/6)
  14301. * 12: HE MCS 12 (4096-QAM 3/4)
  14302. * 13: HE MCS 13 (4096-QAM 5/6)
  14303. *
  14304. * dot11ba This field is the rate:
  14305. * 0: LDR
  14306. * 1: HDR
  14307. * 2: Exclusive rate
  14308. */
  14309. transmit_mcs : 4, /* [15:12] */
  14310. /* ofdma_transmission:
  14311. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14312. * Field filled in by PDG.
  14313. * Set when the transmission was an OFDMA transmission (DL or UL).
  14314. * <legal all>
  14315. */
  14316. ofdma_transmission : 1, /* [16] */
  14317. /* tones_in_ru:
  14318. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14319. * Field filled in by PDG.
  14320. * Not valid when in SW transmit mode
  14321. * The number of tones in the RU used.
  14322. * <legal all>
  14323. */
  14324. tones_in_ru : 12, /* [28:17] */
  14325. rsvd2 : 3; /* [31:29] */
  14326. /* word 1 */
  14327. /* ppdu_transmission_tsf:
  14328. * Based on a HWSCH configuration register setting,
  14329. * this field either contains:
  14330. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14331. * of the PPDU containing the frame finished.
  14332. * OR
  14333. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14334. * of the PPDU containing the frame started.
  14335. * <legal all>
  14336. */
  14337. A_UINT32 ppdu_transmission_tsf;
  14338. /* NOTE:
  14339. * To preserve backwards compatibility,
  14340. * no new fields can be added in this struct.
  14341. */
  14342. };
  14343. /* member definitions of htt_t2h_tx_rate_stats_info */
  14344. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14345. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14346. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14347. do { \
  14348. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14349. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14350. } while (0)
  14351. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14352. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14353. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14354. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14355. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14356. do { \
  14357. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14358. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14359. } while (0)
  14360. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14361. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14362. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14363. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14364. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14365. do { \
  14366. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14367. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14368. } while (0)
  14369. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14370. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14371. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14372. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14373. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14374. do { \
  14375. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14376. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14377. } while (0)
  14378. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14379. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14380. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14381. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14382. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14383. do { \
  14384. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14385. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14386. } while (0)
  14387. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14388. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14389. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14390. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14391. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14392. do { \
  14393. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14394. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14395. } while (0)
  14396. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14397. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14398. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14399. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14400. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14401. do { \
  14402. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14403. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14404. } while (0)
  14405. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14406. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14407. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14408. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14409. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14410. do { \
  14411. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14412. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14413. } while (0)
  14414. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14415. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14416. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14417. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14418. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14419. do { \
  14420. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14421. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14422. } while (0)
  14423. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14424. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14425. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14426. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14427. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14428. do { \
  14429. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14430. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14431. } while (0)
  14432. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14433. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14434. struct htt_t2h_tx_msdu_info { /* 8 words */
  14435. /* words 0 + 1 */
  14436. struct htt_t2h_tx_buffer_addr_info addr_info;
  14437. /* word 2 */
  14438. A_UINT32
  14439. sw_peer_id : 16,
  14440. tid : 4,
  14441. transmit_cnt : 7,
  14442. valid : 1,
  14443. mcast : 1,
  14444. rsvd0 : 3;
  14445. /* word 3 */
  14446. A_UINT32
  14447. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14448. tqm_status_number : 24,
  14449. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14450. /* word 4 */
  14451. A_UINT32
  14452. /* ack_frame_rssi:
  14453. * If this frame is removed as the result of the
  14454. * reception of an ACK or BA, this field indicates
  14455. * the RSSI of the received ACK or BA frame.
  14456. * When the frame is removed as result of a direct
  14457. * remove command from the SW, this field is set
  14458. * to 0x0 (which is never a valid value when real
  14459. * RSSI is available).
  14460. * Units: dB w.r.t noise floor
  14461. */
  14462. ack_frame_rssi : 8,
  14463. first_msdu : 1,
  14464. last_msdu : 1,
  14465. msdu_part_of_amsdu : 1,
  14466. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14467. rsvd1 : 2;
  14468. /* words 5 + 6 */
  14469. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14470. /* word 7 */
  14471. /* rsvd3:
  14472. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14473. * is not sufficient
  14474. */
  14475. A_UINT32 rsvd3;
  14476. /* NOTE:
  14477. * To preserve backwards compatibility,
  14478. * no new fields can be added in this struct.
  14479. */
  14480. };
  14481. /* member definitions of htt_t2h_tx_msdu_info */
  14482. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14483. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14484. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14485. do { \
  14486. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14487. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14488. } while (0)
  14489. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14490. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14491. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14492. #define HTT_TX_MSDU_INFO_TID_S 16
  14493. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14494. do { \
  14495. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14496. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14497. } while (0)
  14498. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14499. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14500. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14501. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14502. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14503. do { \
  14504. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14505. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14506. } while (0)
  14507. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14508. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14509. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14510. #define HTT_TX_MSDU_INFO_VALID_S 27
  14511. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14512. do { \
  14513. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14514. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14515. } while (0)
  14516. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14517. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14518. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14519. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14520. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14521. do { \
  14522. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14523. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14524. } while (0)
  14525. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14526. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14527. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14528. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14529. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14530. do { \
  14531. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14532. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14533. } while (0)
  14534. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14535. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14536. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14537. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14538. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14539. do { \
  14540. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14541. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14542. } while (0)
  14543. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14544. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14545. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14546. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14547. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14548. do { \
  14549. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14550. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14551. } while (0)
  14552. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14553. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14554. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14555. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14556. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14557. do { \
  14558. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14559. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14560. } while (0)
  14561. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14562. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14563. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14564. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14565. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14566. do { \
  14567. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14568. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14569. } while (0)
  14570. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14571. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14572. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14573. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14574. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14575. do { \
  14576. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14577. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14578. } while (0)
  14579. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14580. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14581. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14582. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14583. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14584. do { \
  14585. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14586. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14587. } while (0)
  14588. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14589. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14590. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14591. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14592. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14593. do { \
  14594. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14595. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14596. } while (0)
  14597. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14598. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14599. struct htt_t2h_soft_umac_tx_compl_ind {
  14600. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14601. msdu_cnt : 8, /* min: 0, max: 255 */
  14602. rsvd0 : 16;
  14603. /* NOTE:
  14604. * To preserve backwards compatibility,
  14605. * no new fields can be added in this struct.
  14606. */
  14607. /*
  14608. * append here:
  14609. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14610. * for all the msdu's that are part of this completion.
  14611. */
  14612. };
  14613. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14614. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14615. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14616. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14617. do { \
  14618. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14619. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14620. } while (0)
  14621. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14622. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14623. /**
  14624. * @brief target -> host rate-control update indication message
  14625. *
  14626. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14627. *
  14628. * @details
  14629. * The following diagram shows the format of the RC Update message
  14630. * sent from the target to the host, while processing the tx-completion
  14631. * of a transmitted PPDU.
  14632. *
  14633. * |31 24|23 16|15 8|7 0|
  14634. * |-------------------------------------------------------------|
  14635. * | peer ID | vdev ID | msg_type |
  14636. * |-------------------------------------------------------------|
  14637. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14638. * |-------------------------------------------------------------|
  14639. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14640. * |-------------------------------------------------------------|
  14641. * | : |
  14642. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14643. * | : |
  14644. * |-------------------------------------------------------------|
  14645. * | : |
  14646. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14647. * | : |
  14648. * |-------------------------------------------------------------|
  14649. * : :
  14650. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14651. *
  14652. */
  14653. typedef struct {
  14654. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14655. A_UINT32 rate_code_flags;
  14656. A_UINT32 flags; /* Encodes information such as excessive
  14657. retransmission, aggregate, some info
  14658. from .11 frame control,
  14659. STBC, LDPC, (SGI and Tx Chain Mask
  14660. are encoded in ptx_rc->flags field),
  14661. AMPDU truncation (BT/time based etc.),
  14662. RTS/CTS attempt */
  14663. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14664. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14665. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14666. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14667. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14668. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14669. } HTT_RC_TX_DONE_PARAMS;
  14670. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14671. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14672. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14673. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14674. #define HTT_RC_UPDATE_VDEVID_S 8
  14675. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14676. #define HTT_RC_UPDATE_PEERID_S 16
  14677. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14678. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14679. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14680. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14681. do { \
  14682. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14683. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14684. } while (0)
  14685. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14686. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14687. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14688. do { \
  14689. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14690. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14691. } while (0)
  14692. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14693. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14694. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14695. do { \
  14696. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14697. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14698. } while (0)
  14699. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14700. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14701. /**
  14702. * @brief target -> host rx fragment indication message definition
  14703. *
  14704. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14705. *
  14706. * @details
  14707. * The following field definitions describe the format of the rx fragment
  14708. * indication message sent from the target to the host.
  14709. * The rx fragment indication message shares the format of the
  14710. * rx indication message, but not all fields from the rx indication message
  14711. * are relevant to the rx fragment indication message.
  14712. *
  14713. *
  14714. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14715. * |-----------+-------------------+---------------------+-------------|
  14716. * | peer ID | |FV| ext TID | msg type |
  14717. * |-------------------------------------------------------------------|
  14718. * | | flush | flush |
  14719. * | | end | start |
  14720. * | | seq num | seq num |
  14721. * |-------------------------------------------------------------------|
  14722. * | reserved | FW rx desc bytes |
  14723. * |-------------------------------------------------------------------|
  14724. * | | FW MSDU Rx |
  14725. * | | desc B0 |
  14726. * |-------------------------------------------------------------------|
  14727. * Header fields:
  14728. * - MSG_TYPE
  14729. * Bits 7:0
  14730. * Purpose: identifies this as an rx fragment indication message
  14731. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14732. * - EXT_TID
  14733. * Bits 12:8
  14734. * Purpose: identify the traffic ID of the rx data, including
  14735. * special "extended" TID values for multicast, broadcast, and
  14736. * non-QoS data frames
  14737. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14738. * - FLUSH_VALID (FV)
  14739. * Bit 13
  14740. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14741. * is valid
  14742. * Value:
  14743. * 1 -> flush IE is valid and needs to be processed
  14744. * 0 -> flush IE is not valid and should be ignored
  14745. * - PEER_ID
  14746. * Bits 31:16
  14747. * Purpose: Identify, by ID, which peer sent the rx data
  14748. * Value: ID of the peer who sent the rx data
  14749. * - FLUSH_SEQ_NUM_START
  14750. * Bits 5:0
  14751. * Purpose: Indicate the start of a series of MPDUs to flush
  14752. * Not all MPDUs within this series are necessarily valid - the host
  14753. * must check each sequence number within this range to see if the
  14754. * corresponding MPDU is actually present.
  14755. * This field is only valid if the FV bit is set.
  14756. * Value:
  14757. * The sequence number for the first MPDUs to check to flush.
  14758. * The sequence number is masked by 0x3f.
  14759. * - FLUSH_SEQ_NUM_END
  14760. * Bits 11:6
  14761. * Purpose: Indicate the end of a series of MPDUs to flush
  14762. * Value:
  14763. * The sequence number one larger than the sequence number of the
  14764. * last MPDU to check to flush.
  14765. * The sequence number is masked by 0x3f.
  14766. * Not all MPDUs within this series are necessarily valid - the host
  14767. * must check each sequence number within this range to see if the
  14768. * corresponding MPDU is actually present.
  14769. * This field is only valid if the FV bit is set.
  14770. * Rx descriptor fields:
  14771. * - FW_RX_DESC_BYTES
  14772. * Bits 15:0
  14773. * Purpose: Indicate how many bytes in the Rx indication are used for
  14774. * FW Rx descriptors
  14775. * Value: 1
  14776. */
  14777. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14778. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14779. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14780. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14781. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14782. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14783. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14784. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14785. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14786. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14787. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14788. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14789. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14790. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14791. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14792. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14793. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14794. #define HTT_RX_FRAG_IND_BYTES \
  14795. (4 /* msg hdr */ + \
  14796. 4 /* flush spec */ + \
  14797. 4 /* (unused) FW rx desc bytes spec */ + \
  14798. 4 /* FW rx desc */)
  14799. /**
  14800. * @brief target -> host test message definition
  14801. *
  14802. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14803. *
  14804. * @details
  14805. * The following field definitions describe the format of the test
  14806. * message sent from the target to the host.
  14807. * The message consists of a 4-octet header, followed by a variable
  14808. * number of 32-bit integer values, followed by a variable number
  14809. * of 8-bit character values.
  14810. *
  14811. * |31 16|15 8|7 0|
  14812. * |-----------------------------------------------------------|
  14813. * | num chars | num ints | msg type |
  14814. * |-----------------------------------------------------------|
  14815. * | int 0 |
  14816. * |-----------------------------------------------------------|
  14817. * | int 1 |
  14818. * |-----------------------------------------------------------|
  14819. * | ... |
  14820. * |-----------------------------------------------------------|
  14821. * | char 3 | char 2 | char 1 | char 0 |
  14822. * |-----------------------------------------------------------|
  14823. * | | | ... | char 4 |
  14824. * |-----------------------------------------------------------|
  14825. * - MSG_TYPE
  14826. * Bits 7:0
  14827. * Purpose: identifies this as a test message
  14828. * Value: HTT_MSG_TYPE_TEST
  14829. * - NUM_INTS
  14830. * Bits 15:8
  14831. * Purpose: indicate how many 32-bit integers follow the message header
  14832. * - NUM_CHARS
  14833. * Bits 31:16
  14834. * Purpose: indicate how many 8-bit characters follow the series of integers
  14835. */
  14836. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14837. #define HTT_RX_TEST_NUM_INTS_S 8
  14838. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14839. #define HTT_RX_TEST_NUM_CHARS_S 16
  14840. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14841. do { \
  14842. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14843. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14844. } while (0)
  14845. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14846. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14847. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14848. do { \
  14849. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14850. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14851. } while (0)
  14852. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14853. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14854. /**
  14855. * @brief target -> host packet log message
  14856. *
  14857. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14858. *
  14859. * @details
  14860. * The following field definitions describe the format of the packet log
  14861. * message sent from the target to the host.
  14862. * The message consists of a 4-octet header,followed by a variable number
  14863. * of 32-bit character values.
  14864. *
  14865. * |31 16|15 12|11 10|9 8|7 0|
  14866. * |------------------------------------------------------------------|
  14867. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14868. * |------------------------------------------------------------------|
  14869. * | payload |
  14870. * |------------------------------------------------------------------|
  14871. * - MSG_TYPE
  14872. * Bits 7:0
  14873. * Purpose: identifies this as a pktlog message
  14874. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14875. * - mac_id
  14876. * Bits 9:8
  14877. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14878. * Value: 0-3
  14879. * - pdev_id
  14880. * Bits 11:10
  14881. * Purpose: pdev_id
  14882. * Value: 0-3
  14883. * 0 (for rings at SOC level),
  14884. * 1/2/3 PDEV -> 0/1/2
  14885. * - payload_size
  14886. * Bits 31:16
  14887. * Purpose: explicitly specify the payload size
  14888. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14889. */
  14890. PREPACK struct htt_pktlog_msg {
  14891. A_UINT32 header;
  14892. A_UINT32 payload[1/* or more */];
  14893. } POSTPACK;
  14894. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14895. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14896. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14897. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14898. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14899. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14900. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14901. do { \
  14902. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14903. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14904. } while (0)
  14905. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14906. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14907. HTT_T2H_PKTLOG_MAC_ID_S)
  14908. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14909. do { \
  14910. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14911. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14912. } while (0)
  14913. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14914. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14915. HTT_T2H_PKTLOG_PDEV_ID_S)
  14916. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14917. do { \
  14918. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14919. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14920. } while (0)
  14921. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14922. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14923. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14924. /*
  14925. * Rx reorder statistics
  14926. * NB: all the fields must be defined in 4 octets size.
  14927. */
  14928. struct rx_reorder_stats {
  14929. /* Non QoS MPDUs received */
  14930. A_UINT32 deliver_non_qos;
  14931. /* MPDUs received in-order */
  14932. A_UINT32 deliver_in_order;
  14933. /* Flush due to reorder timer expired */
  14934. A_UINT32 deliver_flush_timeout;
  14935. /* Flush due to move out of window */
  14936. A_UINT32 deliver_flush_oow;
  14937. /* Flush due to DELBA */
  14938. A_UINT32 deliver_flush_delba;
  14939. /* MPDUs dropped due to FCS error */
  14940. A_UINT32 fcs_error;
  14941. /* MPDUs dropped due to monitor mode non-data packet */
  14942. A_UINT32 mgmt_ctrl;
  14943. /* Unicast-data MPDUs dropped due to invalid peer */
  14944. A_UINT32 invalid_peer;
  14945. /* MPDUs dropped due to duplication (non aggregation) */
  14946. A_UINT32 dup_non_aggr;
  14947. /* MPDUs dropped due to processed before */
  14948. A_UINT32 dup_past;
  14949. /* MPDUs dropped due to duplicate in reorder queue */
  14950. A_UINT32 dup_in_reorder;
  14951. /* Reorder timeout happened */
  14952. A_UINT32 reorder_timeout;
  14953. /* invalid bar ssn */
  14954. A_UINT32 invalid_bar_ssn;
  14955. /* reorder reset due to bar ssn */
  14956. A_UINT32 ssn_reset;
  14957. /* Flush due to delete peer */
  14958. A_UINT32 deliver_flush_delpeer;
  14959. /* Flush due to offload*/
  14960. A_UINT32 deliver_flush_offload;
  14961. /* Flush due to out of buffer*/
  14962. A_UINT32 deliver_flush_oob;
  14963. /* MPDUs dropped due to PN check fail */
  14964. A_UINT32 pn_fail;
  14965. /* MPDUs dropped due to unable to allocate memory */
  14966. A_UINT32 store_fail;
  14967. /* Number of times the tid pool alloc succeeded */
  14968. A_UINT32 tid_pool_alloc_succ;
  14969. /* Number of times the MPDU pool alloc succeeded */
  14970. A_UINT32 mpdu_pool_alloc_succ;
  14971. /* Number of times the MSDU pool alloc succeeded */
  14972. A_UINT32 msdu_pool_alloc_succ;
  14973. /* Number of times the tid pool alloc failed */
  14974. A_UINT32 tid_pool_alloc_fail;
  14975. /* Number of times the MPDU pool alloc failed */
  14976. A_UINT32 mpdu_pool_alloc_fail;
  14977. /* Number of times the MSDU pool alloc failed */
  14978. A_UINT32 msdu_pool_alloc_fail;
  14979. /* Number of times the tid pool freed */
  14980. A_UINT32 tid_pool_free;
  14981. /* Number of times the MPDU pool freed */
  14982. A_UINT32 mpdu_pool_free;
  14983. /* Number of times the MSDU pool freed */
  14984. A_UINT32 msdu_pool_free;
  14985. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14986. A_UINT32 msdu_queued;
  14987. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14988. A_UINT32 msdu_recycled;
  14989. /* Number of MPDUs with invalid peer but A2 found in AST */
  14990. A_UINT32 invalid_peer_a2_in_ast;
  14991. /* Number of MPDUs with invalid peer but A3 found in AST */
  14992. A_UINT32 invalid_peer_a3_in_ast;
  14993. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14994. A_UINT32 invalid_peer_bmc_mpdus;
  14995. /* Number of MSDUs with err attention word */
  14996. A_UINT32 rxdesc_err_att;
  14997. /* Number of MSDUs with flag of peer_idx_invalid */
  14998. A_UINT32 rxdesc_err_peer_idx_inv;
  14999. /* Number of MSDUs with flag of peer_idx_timeout */
  15000. A_UINT32 rxdesc_err_peer_idx_to;
  15001. /* Number of MSDUs with flag of overflow */
  15002. A_UINT32 rxdesc_err_ov;
  15003. /* Number of MSDUs with flag of msdu_length_err */
  15004. A_UINT32 rxdesc_err_msdu_len;
  15005. /* Number of MSDUs with flag of mpdu_length_err */
  15006. A_UINT32 rxdesc_err_mpdu_len;
  15007. /* Number of MSDUs with flag of tkip_mic_err */
  15008. A_UINT32 rxdesc_err_tkip_mic;
  15009. /* Number of MSDUs with flag of decrypt_err */
  15010. A_UINT32 rxdesc_err_decrypt;
  15011. /* Number of MSDUs with flag of fcs_err */
  15012. A_UINT32 rxdesc_err_fcs;
  15013. /* Number of Unicast (bc_mc bit is not set in attention word)
  15014. * frames with invalid peer handler
  15015. */
  15016. A_UINT32 rxdesc_uc_msdus_inv_peer;
  15017. /* Number of unicast frame directly (direct bit is set in attention word)
  15018. * to DUT with invalid peer handler
  15019. */
  15020. A_UINT32 rxdesc_direct_msdus_inv_peer;
  15021. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  15022. * frames with invalid peer handler
  15023. */
  15024. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  15025. /* Number of MSDUs dropped due to no first MSDU flag */
  15026. A_UINT32 rxdesc_no_1st_msdu;
  15027. /* Number of MSDUs dropped due to ring overflow */
  15028. A_UINT32 msdu_drop_ring_ov;
  15029. /* Number of MSDUs dropped due to FC mismatch */
  15030. A_UINT32 msdu_drop_fc_mismatch;
  15031. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  15032. A_UINT32 msdu_drop_mgmt_remote_ring;
  15033. /* Number of MSDUs dropped due to errors not reported in attention word */
  15034. A_UINT32 msdu_drop_misc;
  15035. /* Number of MSDUs go to offload before reorder */
  15036. A_UINT32 offload_msdu_wal;
  15037. /* Number of data frame dropped by offload after reorder */
  15038. A_UINT32 offload_msdu_reorder;
  15039. /* Number of MPDUs with sequence number in the past and within the BA window */
  15040. A_UINT32 dup_past_within_window;
  15041. /* Number of MPDUs with sequence number in the past and outside the BA window */
  15042. A_UINT32 dup_past_outside_window;
  15043. /* Number of MSDUs with decrypt/MIC error */
  15044. A_UINT32 rxdesc_err_decrypt_mic;
  15045. /* Number of data MSDUs received on both local and remote rings */
  15046. A_UINT32 data_msdus_on_both_rings;
  15047. /* MPDUs never filled */
  15048. A_UINT32 holes_not_filled;
  15049. };
  15050. /*
  15051. * Rx Remote buffer statistics
  15052. * NB: all the fields must be defined in 4 octets size.
  15053. */
  15054. struct rx_remote_buffer_mgmt_stats {
  15055. /* Total number of MSDUs reaped for Rx processing */
  15056. A_UINT32 remote_reaped;
  15057. /* MSDUs recycled within firmware */
  15058. A_UINT32 remote_recycled;
  15059. /* MSDUs stored by Data Rx */
  15060. A_UINT32 data_rx_msdus_stored;
  15061. /* Number of HTT indications from WAL Rx MSDU */
  15062. A_UINT32 wal_rx_ind;
  15063. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  15064. A_UINT32 wal_rx_ind_unconsumed;
  15065. /* Number of HTT indications from Data Rx MSDU */
  15066. A_UINT32 data_rx_ind;
  15067. /* Number of unconsumed HTT indications from Data Rx MSDU */
  15068. A_UINT32 data_rx_ind_unconsumed;
  15069. /* Number of HTT indications from ATHBUF */
  15070. A_UINT32 athbuf_rx_ind;
  15071. /* Number of remote buffers requested for refill */
  15072. A_UINT32 refill_buf_req;
  15073. /* Number of remote buffers filled by the host */
  15074. A_UINT32 refill_buf_rsp;
  15075. /* Number of times MAC hw_index = f/w write_index */
  15076. A_INT32 mac_no_bufs;
  15077. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  15078. A_INT32 fw_indices_equal;
  15079. /* Number of times f/w finds no buffers to post */
  15080. A_INT32 host_no_bufs;
  15081. };
  15082. /*
  15083. * TXBF MU/SU packets and NDPA statistics
  15084. * NB: all the fields must be defined in 4 octets size.
  15085. */
  15086. struct rx_txbf_musu_ndpa_pkts_stats {
  15087. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  15088. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  15089. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  15090. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  15091. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  15092. A_UINT32 reserved[3]; /* must be set to 0x0 */
  15093. };
  15094. /*
  15095. * htt_dbg_stats_status -
  15096. * present - The requested stats have been delivered in full.
  15097. * This indicates that either the stats information was contained
  15098. * in its entirety within this message, or else this message
  15099. * completes the delivery of the requested stats info that was
  15100. * partially delivered through earlier STATS_CONF messages.
  15101. * partial - The requested stats have been delivered in part.
  15102. * One or more subsequent STATS_CONF messages with the same
  15103. * cookie value will be sent to deliver the remainder of the
  15104. * information.
  15105. * error - The requested stats could not be delivered, for example due
  15106. * to a shortage of memory to construct a message holding the
  15107. * requested stats.
  15108. * invalid - The requested stat type is either not recognized, or the
  15109. * target is configured to not gather the stats type in question.
  15110. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15111. * series_done - This special value indicates that no further stats info
  15112. * elements are present within a series of stats info elems
  15113. * (within a stats upload confirmation message).
  15114. */
  15115. enum htt_dbg_stats_status {
  15116. HTT_DBG_STATS_STATUS_PRESENT = 0,
  15117. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  15118. HTT_DBG_STATS_STATUS_ERROR = 2,
  15119. HTT_DBG_STATS_STATUS_INVALID = 3,
  15120. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  15121. };
  15122. /**
  15123. * @brief target -> host statistics upload
  15124. *
  15125. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  15126. *
  15127. * @details
  15128. * The following field definitions describe the format of the HTT target
  15129. * to host stats upload confirmation message.
  15130. * The message contains a cookie echoed from the HTT host->target stats
  15131. * upload request, which identifies which request the confirmation is
  15132. * for, and a series of tag-length-value stats information elements.
  15133. * The tag-length header for each stats info element also includes a
  15134. * status field, to indicate whether the request for the stat type in
  15135. * question was fully met, partially met, unable to be met, or invalid
  15136. * (if the stat type in question is disabled in the target).
  15137. * A special value of all 1's in this status field is used to indicate
  15138. * the end of the series of stats info elements.
  15139. *
  15140. *
  15141. * |31 16|15 8|7 5|4 0|
  15142. * |------------------------------------------------------------|
  15143. * | reserved | msg type |
  15144. * |------------------------------------------------------------|
  15145. * | cookie LSBs |
  15146. * |------------------------------------------------------------|
  15147. * | cookie MSBs |
  15148. * |------------------------------------------------------------|
  15149. * | stats entry length | reserved | S |stat type|
  15150. * |------------------------------------------------------------|
  15151. * | |
  15152. * | type-specific stats info |
  15153. * | |
  15154. * |------------------------------------------------------------|
  15155. * | stats entry length | reserved | S |stat type|
  15156. * |------------------------------------------------------------|
  15157. * | |
  15158. * | type-specific stats info |
  15159. * | |
  15160. * |------------------------------------------------------------|
  15161. * | n/a | reserved | 111 | n/a |
  15162. * |------------------------------------------------------------|
  15163. * Header fields:
  15164. * - MSG_TYPE
  15165. * Bits 7:0
  15166. * Purpose: identifies this is a statistics upload confirmation message
  15167. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  15168. * - COOKIE_LSBS
  15169. * Bits 31:0
  15170. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15171. * message with its preceding host->target stats request message.
  15172. * Value: LSBs of the opaque cookie specified by the host-side requestor
  15173. * - COOKIE_MSBS
  15174. * Bits 31:0
  15175. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15176. * message with its preceding host->target stats request message.
  15177. * Value: MSBs of the opaque cookie specified by the host-side requestor
  15178. *
  15179. * Stats Information Element tag-length header fields:
  15180. * - STAT_TYPE
  15181. * Bits 4:0
  15182. * Purpose: identifies the type of statistics info held in the
  15183. * following information element
  15184. * Value: htt_dbg_stats_type
  15185. * - STATUS
  15186. * Bits 7:5
  15187. * Purpose: indicate whether the requested stats are present
  15188. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  15189. * the completion of the stats entry series
  15190. * - LENGTH
  15191. * Bits 31:16
  15192. * Purpose: indicate the stats information size
  15193. * Value: This field specifies the number of bytes of stats information
  15194. * that follows the element tag-length header.
  15195. * It is expected but not required that this length is a multiple of
  15196. * 4 bytes. Even if the length is not an integer multiple of 4, the
  15197. * subsequent stats entry header will begin on a 4-byte aligned
  15198. * boundary.
  15199. */
  15200. #define HTT_T2H_STATS_COOKIE_SIZE 8
  15201. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  15202. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  15203. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  15204. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  15205. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  15206. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  15207. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  15208. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  15209. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  15210. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  15211. do { \
  15212. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  15213. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  15214. } while (0)
  15215. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  15216. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  15217. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  15218. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  15219. do { \
  15220. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  15221. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  15222. } while (0)
  15223. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  15224. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  15225. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  15226. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  15227. do { \
  15228. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  15229. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  15230. } while (0)
  15231. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  15232. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  15233. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  15234. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  15235. #define HTT_MAX_AGGR 64
  15236. #define HTT_HL_MAX_AGGR 18
  15237. /**
  15238. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  15239. *
  15240. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  15241. *
  15242. * @details
  15243. * The following field definitions describe the format of the HTT host
  15244. * to target frag_desc/msdu_ext bank configuration message.
  15245. * The message contains the based address and the min and max id of the
  15246. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  15247. * MSDU_EXT/FRAG_DESC.
  15248. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  15249. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  15250. * the hardware does the mapping/translation.
  15251. *
  15252. * Total banks that can be configured is configured to 16.
  15253. *
  15254. * This should be called before any TX has be initiated by the HTT
  15255. *
  15256. * |31 16|15 8|7 5|4 0|
  15257. * |------------------------------------------------------------|
  15258. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  15259. * |------------------------------------------------------------|
  15260. * | BANK0_BASE_ADDRESS (bits 31:0) |
  15261. #if HTT_PADDR64
  15262. * | BANK0_BASE_ADDRESS (bits 63:32) |
  15263. #endif
  15264. * |------------------------------------------------------------|
  15265. * | ... |
  15266. * |------------------------------------------------------------|
  15267. * | BANK15_BASE_ADDRESS (bits 31:0) |
  15268. #if HTT_PADDR64
  15269. * | BANK15_BASE_ADDRESS (bits 63:32) |
  15270. #endif
  15271. * |------------------------------------------------------------|
  15272. * | BANK0_MAX_ID | BANK0_MIN_ID |
  15273. * |------------------------------------------------------------|
  15274. * | ... |
  15275. * |------------------------------------------------------------|
  15276. * | BANK15_MAX_ID | BANK15_MIN_ID |
  15277. * |------------------------------------------------------------|
  15278. * Header fields:
  15279. * - MSG_TYPE
  15280. * Bits 7:0
  15281. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  15282. * for systems with 64-bit format for bus addresses:
  15283. * - BANKx_BASE_ADDRESS_LO
  15284. * Bits 31:0
  15285. * Purpose: Provide a mechanism to specify the base address of the
  15286. * MSDU_EXT bank physical/bus address.
  15287. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  15288. * - BANKx_BASE_ADDRESS_HI
  15289. * Bits 31:0
  15290. * Purpose: Provide a mechanism to specify the base address of the
  15291. * MSDU_EXT bank physical/bus address.
  15292. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  15293. * for systems with 32-bit format for bus addresses:
  15294. * - BANKx_BASE_ADDRESS
  15295. * Bits 31:0
  15296. * Purpose: Provide a mechanism to specify the base address of the
  15297. * MSDU_EXT bank physical/bus address.
  15298. * Value: MSDU_EXT bank physical / bus address
  15299. * - BANKx_MIN_ID
  15300. * Bits 15:0
  15301. * Purpose: Provide a mechanism to specify the min index that needs to
  15302. * mapped.
  15303. * - BANKx_MAX_ID
  15304. * Bits 31:16
  15305. * Purpose: Provide a mechanism to specify the max index that needs to
  15306. * mapped.
  15307. *
  15308. */
  15309. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15310. * safe value.
  15311. * @note MAX supported banks is 16.
  15312. */
  15313. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15314. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15315. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15316. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15317. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15318. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15319. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15320. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15321. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15322. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15323. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15324. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15325. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15326. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15327. do { \
  15328. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15329. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15330. } while (0)
  15331. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15332. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15333. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15334. do { \
  15335. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15336. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15337. } while (0)
  15338. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15339. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15340. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15341. do { \
  15342. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15343. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15344. } while (0)
  15345. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15346. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15347. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15348. do { \
  15349. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15350. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15351. } while (0)
  15352. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15353. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15354. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15355. do { \
  15356. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15357. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15358. } while (0)
  15359. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15360. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15361. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15362. do { \
  15363. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15364. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15365. } while (0)
  15366. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15367. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15368. /*
  15369. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15370. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15371. * addresses are stored in a XXX-bit field.
  15372. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15373. * htt_tx_frag_desc64_bank_cfg_t structs.
  15374. */
  15375. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15376. _paddr_bits_, \
  15377. _paddr__bank_base_address_) \
  15378. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15379. /** word 0 \
  15380. * msg_type: 8, \
  15381. * pdev_id: 2, \
  15382. * swap: 1, \
  15383. * reserved0: 5, \
  15384. * num_banks: 8, \
  15385. * desc_size: 8; \
  15386. */ \
  15387. A_UINT32 word0; \
  15388. /* \
  15389. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15390. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15391. * the second A_UINT32). \
  15392. */ \
  15393. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15394. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15395. } POSTPACK
  15396. /* define htt_tx_frag_desc32_bank_cfg_t */
  15397. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15398. /* define htt_tx_frag_desc64_bank_cfg_t */
  15399. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15400. /*
  15401. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15402. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15403. */
  15404. #if HTT_PADDR64
  15405. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15406. #else
  15407. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15408. #endif
  15409. /**
  15410. * @brief target -> host HTT TX Credit total count update message definition
  15411. *
  15412. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15413. *
  15414. *|31 16|15|14 9| 8 |7 0 |
  15415. *|---------------------+--+----------+-------+----------|
  15416. *|cur htt credit delta | Q| reserved | sign | msg type |
  15417. *|------------------------------------------------------|
  15418. *
  15419. * Header fields:
  15420. * - MSG_TYPE
  15421. * Bits 7:0
  15422. * Purpose: identifies this as a htt tx credit delta update message
  15423. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15424. * - SIGN
  15425. * Bits 8
  15426. * identifies whether credit delta is positive or negative
  15427. * Value:
  15428. * - 0x0: credit delta is positive, rebalance in some buffers
  15429. * - 0x1: credit delta is negative, rebalance out some buffers
  15430. * - reserved
  15431. * Bits 14:9
  15432. * Value: 0x0
  15433. * - TXQ_GRP
  15434. * Bit 15
  15435. * Purpose: indicates whether any tx queue group information elements
  15436. * are appended to the tx credit update message
  15437. * Value: 0 -> no tx queue group information element is present
  15438. * 1 -> a tx queue group information element immediately follows
  15439. * - DELTA_COUNT
  15440. * Bits 31:16
  15441. * Purpose: Specify current htt credit delta absolute count
  15442. */
  15443. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15444. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15445. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15446. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15447. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15448. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15449. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15450. do { \
  15451. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15452. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15453. } while (0)
  15454. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15455. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15456. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15457. do { \
  15458. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15459. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15460. } while (0)
  15461. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15462. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15463. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15464. do { \
  15465. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15466. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15467. } while (0)
  15468. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15469. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15470. #define HTT_TX_CREDIT_MSG_BYTES 4
  15471. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15472. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15473. /**
  15474. * @brief HTT WDI_IPA Operation Response Message
  15475. *
  15476. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15477. *
  15478. * @details
  15479. * HTT WDI_IPA Operation Response message is sent by target
  15480. * to host confirming suspend or resume operation.
  15481. * |31 24|23 16|15 8|7 0|
  15482. * |----------------+----------------+----------------+----------------|
  15483. * | op_code | Rsvd | msg_type |
  15484. * |-------------------------------------------------------------------|
  15485. * | Rsvd | Response len |
  15486. * |-------------------------------------------------------------------|
  15487. * | |
  15488. * | Response-type specific info |
  15489. * | |
  15490. * | |
  15491. * |-------------------------------------------------------------------|
  15492. * Header fields:
  15493. * - MSG_TYPE
  15494. * Bits 7:0
  15495. * Purpose: Identifies this as WDI_IPA Operation Response message
  15496. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15497. * - OP_CODE
  15498. * Bits 31:16
  15499. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15500. * value: = enum htt_wdi_ipa_op_code
  15501. * - RSP_LEN
  15502. * Bits 16:0
  15503. * Purpose: length for the response-type specific info
  15504. * value: = length in bytes for response-type specific info
  15505. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15506. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15507. */
  15508. PREPACK struct htt_wdi_ipa_op_response_t
  15509. {
  15510. /* DWORD 0: flags and meta-data */
  15511. A_UINT32
  15512. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15513. reserved1: 8,
  15514. op_code: 16;
  15515. A_UINT32
  15516. rsp_len: 16,
  15517. reserved2: 16;
  15518. } POSTPACK;
  15519. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15520. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15521. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15522. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15523. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15524. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15525. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15526. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15527. do { \
  15528. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15529. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15530. } while (0)
  15531. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15532. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15533. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15534. do { \
  15535. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15536. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15537. } while (0)
  15538. enum htt_phy_mode {
  15539. htt_phy_mode_11a = 0,
  15540. htt_phy_mode_11g = 1,
  15541. htt_phy_mode_11b = 2,
  15542. htt_phy_mode_11g_only = 3,
  15543. htt_phy_mode_11na_ht20 = 4,
  15544. htt_phy_mode_11ng_ht20 = 5,
  15545. htt_phy_mode_11na_ht40 = 6,
  15546. htt_phy_mode_11ng_ht40 = 7,
  15547. htt_phy_mode_11ac_vht20 = 8,
  15548. htt_phy_mode_11ac_vht40 = 9,
  15549. htt_phy_mode_11ac_vht80 = 10,
  15550. htt_phy_mode_11ac_vht20_2g = 11,
  15551. htt_phy_mode_11ac_vht40_2g = 12,
  15552. htt_phy_mode_11ac_vht80_2g = 13,
  15553. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15554. htt_phy_mode_11ac_vht160 = 15,
  15555. htt_phy_mode_max,
  15556. };
  15557. /**
  15558. * @brief target -> host HTT channel change indication
  15559. *
  15560. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15561. *
  15562. * @details
  15563. * Specify when a channel change occurs.
  15564. * This allows the host to precisely determine which rx frames arrived
  15565. * on the old channel and which rx frames arrived on the new channel.
  15566. *
  15567. *|31 |7 0 |
  15568. *|-------------------------------------------+----------|
  15569. *| reserved | msg type |
  15570. *|------------------------------------------------------|
  15571. *| primary_chan_center_freq_mhz |
  15572. *|------------------------------------------------------|
  15573. *| contiguous_chan1_center_freq_mhz |
  15574. *|------------------------------------------------------|
  15575. *| contiguous_chan2_center_freq_mhz |
  15576. *|------------------------------------------------------|
  15577. *| phy_mode |
  15578. *|------------------------------------------------------|
  15579. *
  15580. * Header fields:
  15581. * - MSG_TYPE
  15582. * Bits 7:0
  15583. * Purpose: identifies this as a htt channel change indication message
  15584. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15585. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15586. * Bits 31:0
  15587. * Purpose: identify the (center of the) new 20 MHz primary channel
  15588. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15589. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15590. * Bits 31:0
  15591. * Purpose: identify the (center of the) contiguous frequency range
  15592. * comprising the new channel.
  15593. * For example, if the new channel is a 80 MHz channel extending
  15594. * 60 MHz beyond the primary channel, this field would be 30 larger
  15595. * than the primary channel center frequency field.
  15596. * Value: center frequency of the contiguous frequency range comprising
  15597. * the full channel in MHz units
  15598. * (80+80 channels also use the CONTIG_CHAN2 field)
  15599. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15600. * Bits 31:0
  15601. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15602. * within a VHT 80+80 channel.
  15603. * This field is only relevant for VHT 80+80 channels.
  15604. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15605. * channel (arbitrary value for cases besides VHT 80+80)
  15606. * - PHY_MODE
  15607. * Bits 31:0
  15608. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15609. * and band
  15610. * Value: htt_phy_mode enum value
  15611. */
  15612. PREPACK struct htt_chan_change_t
  15613. {
  15614. /* DWORD 0: flags and meta-data */
  15615. A_UINT32
  15616. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15617. reserved1: 24;
  15618. A_UINT32 primary_chan_center_freq_mhz;
  15619. A_UINT32 contig_chan1_center_freq_mhz;
  15620. A_UINT32 contig_chan2_center_freq_mhz;
  15621. A_UINT32 phy_mode;
  15622. } POSTPACK;
  15623. /*
  15624. * Due to historical / backwards-compatibility reasons, maintain the
  15625. * below htt_chan_change_msg struct definition, which needs to be
  15626. * consistent with the above htt_chan_change_t struct definition
  15627. * (aside from the htt_chan_change_t definition including the msg_type
  15628. * dword within the message, and the htt_chan_change_msg only containing
  15629. * the payload of the message that follows the msg_type dword).
  15630. */
  15631. PREPACK struct htt_chan_change_msg {
  15632. A_UINT32 chan_mhz; /* frequency in mhz */
  15633. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15634. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15635. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15636. } POSTPACK;
  15637. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15638. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15639. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15640. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15641. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15642. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15643. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15644. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15645. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15646. do { \
  15647. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15648. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15649. } while (0)
  15650. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15651. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15652. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15653. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15654. do { \
  15655. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15656. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15657. } while (0)
  15658. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15659. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15660. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15661. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15662. do { \
  15663. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15664. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15665. } while (0)
  15666. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15667. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15668. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15669. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15670. do { \
  15671. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15672. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15673. } while (0)
  15674. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15675. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15676. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15677. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15678. /**
  15679. * @brief rx offload packet error message
  15680. *
  15681. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15682. *
  15683. * @details
  15684. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15685. * of target payload like mic err.
  15686. *
  15687. * |31 24|23 16|15 8|7 0|
  15688. * |----------------+----------------+----------------+----------------|
  15689. * | tid | vdev_id | msg_sub_type | msg_type |
  15690. * |-------------------------------------------------------------------|
  15691. * : (sub-type dependent content) :
  15692. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15693. * Header fields:
  15694. * - msg_type
  15695. * Bits 7:0
  15696. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15697. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15698. * - msg_sub_type
  15699. * Bits 15:8
  15700. * Purpose: Identifies which type of rx error is reported by this message
  15701. * value: htt_rx_ofld_pkt_err_type
  15702. * - vdev_id
  15703. * Bits 23:16
  15704. * Purpose: Identifies which vdev received the erroneous rx frame
  15705. * value:
  15706. * - tid
  15707. * Bits 31:24
  15708. * Purpose: Identifies the traffic type of the rx frame
  15709. * value:
  15710. *
  15711. * - The payload fields used if the sub-type == MIC error are shown below.
  15712. * Note - MIC err is per MSDU, while PN is per MPDU.
  15713. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15714. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15715. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15716. * instead of sending separate HTT messages for each wrong MSDU within
  15717. * the MPDU.
  15718. *
  15719. * |31 24|23 16|15 8|7 0|
  15720. * |----------------+----------------+----------------+----------------|
  15721. * | Rsvd | key_id | peer_id |
  15722. * |-------------------------------------------------------------------|
  15723. * | receiver MAC addr 31:0 |
  15724. * |-------------------------------------------------------------------|
  15725. * | Rsvd | receiver MAC addr 47:32 |
  15726. * |-------------------------------------------------------------------|
  15727. * | transmitter MAC addr 31:0 |
  15728. * |-------------------------------------------------------------------|
  15729. * | Rsvd | transmitter MAC addr 47:32 |
  15730. * |-------------------------------------------------------------------|
  15731. * | PN 31:0 |
  15732. * |-------------------------------------------------------------------|
  15733. * | Rsvd | PN 47:32 |
  15734. * |-------------------------------------------------------------------|
  15735. * - peer_id
  15736. * Bits 15:0
  15737. * Purpose: identifies which peer is frame is from
  15738. * value:
  15739. * - key_id
  15740. * Bits 23:16
  15741. * Purpose: identifies key_id of rx frame
  15742. * value:
  15743. * - RA_31_0 (receiver MAC addr 31:0)
  15744. * Bits 31:0
  15745. * Purpose: identifies by MAC address which vdev received the frame
  15746. * value: MAC address lower 4 bytes
  15747. * - RA_47_32 (receiver MAC addr 47:32)
  15748. * Bits 15:0
  15749. * Purpose: identifies by MAC address which vdev received the frame
  15750. * value: MAC address upper 2 bytes
  15751. * - TA_31_0 (transmitter MAC addr 31:0)
  15752. * Bits 31:0
  15753. * Purpose: identifies by MAC address which peer transmitted the frame
  15754. * value: MAC address lower 4 bytes
  15755. * - TA_47_32 (transmitter MAC addr 47:32)
  15756. * Bits 15:0
  15757. * Purpose: identifies by MAC address which peer transmitted the frame
  15758. * value: MAC address upper 2 bytes
  15759. * - PN_31_0
  15760. * Bits 31:0
  15761. * Purpose: Identifies pn of rx frame
  15762. * value: PN lower 4 bytes
  15763. * - PN_47_32
  15764. * Bits 15:0
  15765. * Purpose: Identifies pn of rx frame
  15766. * value:
  15767. * TKIP or CCMP: PN upper 2 bytes
  15768. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15769. */
  15770. enum htt_rx_ofld_pkt_err_type {
  15771. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15772. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15773. };
  15774. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15775. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15776. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15777. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15778. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15779. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15780. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15781. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15782. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15783. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15784. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15785. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15786. do { \
  15787. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15788. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15789. } while (0)
  15790. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15791. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15792. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15793. do { \
  15794. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15795. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15796. } while (0)
  15797. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15798. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15799. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15800. do { \
  15801. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15802. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15803. } while (0)
  15804. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15805. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15806. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15807. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15808. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15809. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15810. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15811. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15812. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15813. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15814. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15815. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15816. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15817. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15818. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15819. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15820. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15821. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15822. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15823. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15824. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15825. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15826. do { \
  15827. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15828. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15829. } while (0)
  15830. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15831. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15832. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15833. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15834. do { \
  15835. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15836. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15837. } while (0)
  15838. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15839. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15840. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15841. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15842. do { \
  15843. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15844. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15845. } while (0)
  15846. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15847. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15848. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15849. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15850. do { \
  15851. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15852. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15853. } while (0)
  15854. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15855. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15856. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15857. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15858. do { \
  15859. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15860. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15861. } while (0)
  15862. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15863. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15864. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15865. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15866. do { \
  15867. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15868. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15869. } while (0)
  15870. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15871. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15872. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15873. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15874. do { \
  15875. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15876. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15877. } while (0)
  15878. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15879. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15880. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15881. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15882. do { \
  15883. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15884. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15885. } while (0)
  15886. /**
  15887. * @brief target -> host peer rate report message
  15888. *
  15889. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15890. *
  15891. * @details
  15892. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15893. * justified rate of all the peers.
  15894. *
  15895. * |31 24|23 16|15 8|7 0|
  15896. * |----------------+----------------+----------------+----------------|
  15897. * | peer_count | | msg_type |
  15898. * |-------------------------------------------------------------------|
  15899. * : Payload (variant number of peer rate report) :
  15900. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15901. * Header fields:
  15902. * - msg_type
  15903. * Bits 7:0
  15904. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15905. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15906. * - reserved
  15907. * Bits 15:8
  15908. * Purpose:
  15909. * value:
  15910. * - peer_count
  15911. * Bits 31:16
  15912. * Purpose: Specify how many peer rate report elements are present in the payload.
  15913. * value:
  15914. *
  15915. * Payload:
  15916. * There are variant number of peer rate report follow the first 32 bits.
  15917. * The peer rate report is defined as follows.
  15918. *
  15919. * |31 20|19 16|15 0|
  15920. * |-----------------------+---------+---------------------------------|-
  15921. * | reserved | phy | peer_id | \
  15922. * |-------------------------------------------------------------------| -> report #0
  15923. * | rate | /
  15924. * |-----------------------+---------+---------------------------------|-
  15925. * | reserved | phy | peer_id | \
  15926. * |-------------------------------------------------------------------| -> report #1
  15927. * | rate | /
  15928. * |-----------------------+---------+---------------------------------|-
  15929. * | reserved | phy | peer_id | \
  15930. * |-------------------------------------------------------------------| -> report #2
  15931. * | rate | /
  15932. * |-------------------------------------------------------------------|-
  15933. * : :
  15934. * : :
  15935. * : :
  15936. * :-------------------------------------------------------------------:
  15937. *
  15938. * - peer_id
  15939. * Bits 15:0
  15940. * Purpose: identify the peer
  15941. * value:
  15942. * - phy
  15943. * Bits 19:16
  15944. * Purpose: identify which phy is in use
  15945. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15946. * Please see enum htt_peer_report_phy_type for detail.
  15947. * - reserved
  15948. * Bits 31:20
  15949. * Purpose:
  15950. * value:
  15951. * - rate
  15952. * Bits 31:0
  15953. * Purpose: represent the justified rate of the peer specified by peer_id
  15954. * value:
  15955. */
  15956. enum htt_peer_rate_report_phy_type {
  15957. HTT_PEER_RATE_REPORT_11B = 0,
  15958. HTT_PEER_RATE_REPORT_11A_G,
  15959. HTT_PEER_RATE_REPORT_11N,
  15960. HTT_PEER_RATE_REPORT_11AC,
  15961. };
  15962. #define HTT_PEER_RATE_REPORT_SIZE 8
  15963. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15964. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15965. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15966. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15967. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15968. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15969. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15970. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15971. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15972. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15973. do { \
  15974. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15975. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15976. } while (0)
  15977. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15978. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15979. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15980. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15981. do { \
  15982. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15983. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15984. } while (0)
  15985. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15986. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15987. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15988. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15989. do { \
  15990. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15991. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15992. } while (0)
  15993. /**
  15994. * @brief target -> host flow pool map message
  15995. *
  15996. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15997. *
  15998. * @details
  15999. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  16000. * a flow of descriptors.
  16001. *
  16002. * This message is in TLV format and indicates the parameters to be setup a
  16003. * flow in the host. Each entry indicates that a particular flow ID is ready to
  16004. * receive descriptors from a specified pool.
  16005. *
  16006. * The message would appear as follows:
  16007. *
  16008. * |31 24|23 16|15 8|7 0|
  16009. * |----------------+----------------+----------------+----------------|
  16010. * header | reserved | num_flows | msg_type |
  16011. * |-------------------------------------------------------------------|
  16012. * | |
  16013. * : payload :
  16014. * | |
  16015. * |-------------------------------------------------------------------|
  16016. *
  16017. * The header field is one DWORD long and is interpreted as follows:
  16018. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  16019. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  16020. * this message
  16021. * b'16-31 - reserved: These bits are reserved for future use
  16022. *
  16023. * Payload:
  16024. * The payload would contain multiple objects of the following structure. Each
  16025. * object represents a flow.
  16026. *
  16027. * |31 24|23 16|15 8|7 0|
  16028. * |----------------+----------------+----------------+----------------|
  16029. * header | reserved | num_flows | msg_type |
  16030. * |-------------------------------------------------------------------|
  16031. * payload0| flow_type |
  16032. * |-------------------------------------------------------------------|
  16033. * | flow_id |
  16034. * |-------------------------------------------------------------------|
  16035. * | reserved0 | flow_pool_id |
  16036. * |-------------------------------------------------------------------|
  16037. * | reserved1 | flow_pool_size |
  16038. * |-------------------------------------------------------------------|
  16039. * | reserved2 |
  16040. * |-------------------------------------------------------------------|
  16041. * payload1| flow_type |
  16042. * |-------------------------------------------------------------------|
  16043. * | flow_id |
  16044. * |-------------------------------------------------------------------|
  16045. * | reserved0 | flow_pool_id |
  16046. * |-------------------------------------------------------------------|
  16047. * | reserved1 | flow_pool_size |
  16048. * |-------------------------------------------------------------------|
  16049. * | reserved2 |
  16050. * |-------------------------------------------------------------------|
  16051. * | . |
  16052. * | . |
  16053. * | . |
  16054. * |-------------------------------------------------------------------|
  16055. *
  16056. * Each payload is 5 DWORDS long and is interpreted as follows:
  16057. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  16058. * this flow is associated. It can be VDEV, peer,
  16059. * or tid (AC). Based on enum htt_flow_type.
  16060. *
  16061. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16062. * object. For flow_type vdev it is set to the
  16063. * vdevid, for peer it is peerid and for tid, it is
  16064. * tid_num.
  16065. *
  16066. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  16067. * in the host for this flow
  16068. * b'16:31 - reserved0: This field in reserved for the future. In case
  16069. * we have a hierarchical implementation (HCM) of
  16070. * pools, it can be used to indicate the ID of the
  16071. * parent-pool.
  16072. *
  16073. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  16074. * Descriptors for this flow will be
  16075. * allocated from this pool in the host.
  16076. * b'16:31 - reserved1: This field in reserved for the future. In case
  16077. * we have a hierarchical implementation of pools,
  16078. * it can be used to indicate the max number of
  16079. * descriptors in the pool. The b'0:15 can be used
  16080. * to indicate min number of descriptors in the
  16081. * HCM scheme.
  16082. *
  16083. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  16084. * we have a hierarchical implementation of pools,
  16085. * b'0:15 can be used to indicate the
  16086. * priority-based borrowing (PBB) threshold of
  16087. * the flow's pool. The b'16:31 are still left
  16088. * reserved.
  16089. */
  16090. enum htt_flow_type {
  16091. FLOW_TYPE_VDEV = 0,
  16092. /* Insert new flow types above this line */
  16093. };
  16094. PREPACK struct htt_flow_pool_map_payload_t {
  16095. A_UINT32 flow_type;
  16096. A_UINT32 flow_id;
  16097. A_UINT32 flow_pool_id:16,
  16098. reserved0:16;
  16099. A_UINT32 flow_pool_size:16,
  16100. reserved1:16;
  16101. A_UINT32 reserved2;
  16102. } POSTPACK;
  16103. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  16104. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  16105. (sizeof(struct htt_flow_pool_map_payload_t))
  16106. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  16107. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  16108. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  16109. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  16110. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  16111. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  16112. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  16113. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  16114. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  16115. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  16116. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  16117. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  16118. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  16119. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  16120. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  16121. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  16122. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  16123. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  16124. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  16125. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  16126. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  16127. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  16128. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  16129. do { \
  16130. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  16131. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  16132. } while (0)
  16133. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  16134. do { \
  16135. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  16136. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  16137. } while (0)
  16138. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  16139. do { \
  16140. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  16141. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  16142. } while (0)
  16143. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  16144. do { \
  16145. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  16146. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  16147. } while (0)
  16148. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  16149. do { \
  16150. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  16151. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  16152. } while (0)
  16153. /**
  16154. * @brief target -> host flow pool unmap message
  16155. *
  16156. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  16157. *
  16158. * @details
  16159. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  16160. * down a flow of descriptors.
  16161. * This message indicates that for the flow (whose ID is provided) is wanting
  16162. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  16163. * pool of descriptors from where descriptors are being allocated for this
  16164. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  16165. * be unmapped by the host.
  16166. *
  16167. * The message would appear as follows:
  16168. *
  16169. * |31 24|23 16|15 8|7 0|
  16170. * |----------------+----------------+----------------+----------------|
  16171. * | reserved0 | msg_type |
  16172. * |-------------------------------------------------------------------|
  16173. * | flow_type |
  16174. * |-------------------------------------------------------------------|
  16175. * | flow_id |
  16176. * |-------------------------------------------------------------------|
  16177. * | reserved1 | flow_pool_id |
  16178. * |-------------------------------------------------------------------|
  16179. *
  16180. * The message is interpreted as follows:
  16181. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  16182. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  16183. * b'8:31 - reserved0: Reserved for future use
  16184. *
  16185. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  16186. * this flow is associated. It can be VDEV, peer,
  16187. * or tid (AC). Based on enum htt_flow_type.
  16188. *
  16189. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16190. * object. For flow_type vdev it is set to the
  16191. * vdevid, for peer it is peerid and for tid, it is
  16192. * tid_num.
  16193. *
  16194. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  16195. * used in the host for this flow
  16196. * b'16:31 - reserved0: This field in reserved for the future.
  16197. *
  16198. */
  16199. PREPACK struct htt_flow_pool_unmap_t {
  16200. A_UINT32 msg_type:8,
  16201. reserved0:24;
  16202. A_UINT32 flow_type;
  16203. A_UINT32 flow_id;
  16204. A_UINT32 flow_pool_id:16,
  16205. reserved1:16;
  16206. } POSTPACK;
  16207. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  16208. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  16209. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  16210. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  16211. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  16212. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  16213. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  16214. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  16215. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  16216. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  16217. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  16218. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  16219. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  16220. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  16221. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  16222. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  16223. do { \
  16224. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  16225. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  16226. } while (0)
  16227. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  16228. do { \
  16229. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  16230. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  16231. } while (0)
  16232. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  16233. do { \
  16234. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  16235. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  16236. } while (0)
  16237. /**
  16238. * @brief target -> host SRING setup done message
  16239. *
  16240. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  16241. *
  16242. * @details
  16243. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  16244. * SRNG ring setup is done
  16245. *
  16246. * This message indicates whether the last setup operation is successful.
  16247. * It will be sent to host when host set respose_required bit in
  16248. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  16249. * The message would appear as follows:
  16250. *
  16251. * |31 24|23 16|15 8|7 0|
  16252. * |--------------- +----------------+----------------+----------------|
  16253. * | setup_status | ring_id | pdev_id | msg_type |
  16254. * |-------------------------------------------------------------------|
  16255. *
  16256. * The message is interpreted as follows:
  16257. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  16258. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  16259. * b'8:15 - pdev_id:
  16260. * 0 (for rings at SOC/UMAC level),
  16261. * 1/2/3 mac id (for rings at LMAC level)
  16262. * b'16:23 - ring_id: Identify the ring which is set up
  16263. * More details can be got from enum htt_srng_ring_id
  16264. * b'24:31 - setup_status: Indicate status of setup operation
  16265. * Refer to htt_ring_setup_status
  16266. */
  16267. PREPACK struct htt_sring_setup_done_t {
  16268. A_UINT32 msg_type: 8,
  16269. pdev_id: 8,
  16270. ring_id: 8,
  16271. setup_status: 8;
  16272. } POSTPACK;
  16273. enum htt_ring_setup_status {
  16274. htt_ring_setup_status_ok = 0,
  16275. htt_ring_setup_status_error,
  16276. };
  16277. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  16278. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  16279. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  16280. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  16281. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  16282. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  16283. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  16284. do { \
  16285. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  16286. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16287. } while (0)
  16288. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  16289. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  16290. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  16291. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  16292. HTT_SRING_SETUP_DONE_RING_ID_S)
  16293. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  16294. do { \
  16295. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  16296. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16297. } while (0)
  16298. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16299. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16300. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16301. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16302. HTT_SRING_SETUP_DONE_STATUS_S)
  16303. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16304. do { \
  16305. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16306. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16307. } while (0)
  16308. /**
  16309. * @brief target -> flow map flow info
  16310. *
  16311. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16312. *
  16313. * @details
  16314. * HTT TX map flow entry with tqm flow pointer
  16315. * Sent from firmware to host to add tqm flow pointer in corresponding
  16316. * flow search entry. Flow metadata is replayed back to host as part of this
  16317. * struct to enable host to find the specific flow search entry
  16318. *
  16319. * The message would appear as follows:
  16320. *
  16321. * |31 28|27 18|17 14|13 8|7 0|
  16322. * |-------+------------------------------------------+----------------|
  16323. * | rsvd0 | fse_hsh_idx | msg_type |
  16324. * |-------------------------------------------------------------------|
  16325. * | rsvd1 | tid | peer_id |
  16326. * |-------------------------------------------------------------------|
  16327. * | tqm_flow_pntr_lo |
  16328. * |-------------------------------------------------------------------|
  16329. * | tqm_flow_pntr_hi |
  16330. * |-------------------------------------------------------------------|
  16331. * | fse_meta_data |
  16332. * |-------------------------------------------------------------------|
  16333. *
  16334. * The message is interpreted as follows:
  16335. *
  16336. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16337. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16338. *
  16339. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16340. * for this flow entry
  16341. *
  16342. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16343. *
  16344. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16345. *
  16346. * dword1 - b'14:17 - tid
  16347. *
  16348. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16349. *
  16350. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16351. *
  16352. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16353. *
  16354. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16355. * given by host
  16356. */
  16357. PREPACK struct htt_tx_map_flow_info {
  16358. A_UINT32
  16359. msg_type: 8,
  16360. fse_hsh_idx: 20,
  16361. rsvd0: 4;
  16362. A_UINT32
  16363. peer_id: 14,
  16364. tid: 4,
  16365. rsvd1: 14;
  16366. A_UINT32 tqm_flow_pntr_lo;
  16367. A_UINT32 tqm_flow_pntr_hi;
  16368. struct htt_tx_flow_metadata fse_meta_data;
  16369. } POSTPACK;
  16370. /* DWORD 0 */
  16371. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16372. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16373. /* DWORD 1 */
  16374. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16375. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16376. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16377. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16378. /* DWORD 0 */
  16379. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16380. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16381. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16382. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16383. do { \
  16384. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16385. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16386. } while (0)
  16387. /* DWORD 1 */
  16388. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16389. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16390. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16391. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16392. do { \
  16393. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16394. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16395. } while (0)
  16396. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16397. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16398. HTT_TX_MAP_FLOW_INFO_TID_S)
  16399. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16400. do { \
  16401. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16402. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16403. } while (0)
  16404. /*
  16405. * htt_dbg_ext_stats_status -
  16406. * present - The requested stats have been delivered in full.
  16407. * This indicates that either the stats information was contained
  16408. * in its entirety within this message, or else this message
  16409. * completes the delivery of the requested stats info that was
  16410. * partially delivered through earlier STATS_CONF messages.
  16411. * partial - The requested stats have been delivered in part.
  16412. * One or more subsequent STATS_CONF messages with the same
  16413. * cookie value will be sent to deliver the remainder of the
  16414. * information.
  16415. * error - The requested stats could not be delivered, for example due
  16416. * to a shortage of memory to construct a message holding the
  16417. * requested stats.
  16418. * invalid - The requested stat type is either not recognized, or the
  16419. * target is configured to not gather the stats type in question.
  16420. */
  16421. enum htt_dbg_ext_stats_status {
  16422. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16423. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16424. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16425. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16426. };
  16427. /**
  16428. * @brief target -> host ppdu stats upload
  16429. *
  16430. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16431. *
  16432. * @details
  16433. * The following field definitions describe the format of the HTT target
  16434. * to host ppdu stats indication message.
  16435. *
  16436. *
  16437. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16438. * |-----------------------------+-------+-------+--------+---------------|
  16439. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16440. * |-------------+---------------+-------+-------+--------+---------------|
  16441. * | tgt_private | ppdu_id |
  16442. * |-------------+--------------------------------------------------------|
  16443. * | Timestamp in us |
  16444. * |----------------------------------------------------------------------|
  16445. * | reserved |
  16446. * |----------------------------------------------------------------------|
  16447. * | type-specific stats info |
  16448. * | (see htt_ppdu_stats.h) |
  16449. * |----------------------------------------------------------------------|
  16450. * Header fields:
  16451. * - MSG_TYPE
  16452. * Bits 7:0
  16453. * Purpose: Identifies this is a PPDU STATS indication
  16454. * message.
  16455. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16456. * - mac_id
  16457. * Bits 9:8
  16458. * Purpose: mac_id of this ppdu_id
  16459. * Value: 0-3
  16460. * - pdev_id
  16461. * Bits 11:10
  16462. * Purpose: pdev_id of this ppdu_id
  16463. * Value: 0-3
  16464. * 0 (for rings at SOC level),
  16465. * 1/2/3 PDEV -> 0/1/2
  16466. * - payload_size
  16467. * Bits 31:16
  16468. * Purpose: total tlv size
  16469. * Value: payload_size in bytes
  16470. */
  16471. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16472. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16473. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16474. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16475. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16476. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16477. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16478. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  16479. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16480. /* bits 31:24 are used by the target for internal purposes */
  16481. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16482. do { \
  16483. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16484. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16485. } while (0)
  16486. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16487. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16488. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16489. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16490. do { \
  16491. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16492. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16493. } while (0)
  16494. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16495. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16496. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16497. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16498. do { \
  16499. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16500. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16501. } while (0)
  16502. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16503. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16504. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16505. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16506. do { \
  16507. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  16508. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16509. } while (0)
  16510. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16511. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16512. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16513. /* htt_t2h_ppdu_stats_ind_hdr_t
  16514. * This struct contains the fields within the header of the
  16515. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16516. * stats info.
  16517. * This struct assumes little-endian layout, and thus is only
  16518. * suitable for use within processors known to be little-endian
  16519. * (such as the target).
  16520. * In contrast, the above macros provide endian-portable methods
  16521. * to get and set the bitfields within this PPDU_STATS_IND header.
  16522. */
  16523. typedef struct {
  16524. A_UINT32 msg_type: 8, /* bits 7:0 */
  16525. mac_id: 2, /* bits 9:8 */
  16526. pdev_id: 2, /* bits 11:10 */
  16527. reserved1: 4, /* bits 15:12 */
  16528. payload_size: 16; /* bits 31:16 */
  16529. A_UINT32 ppdu_id;
  16530. A_UINT32 timestamp_us;
  16531. A_UINT32 reserved2;
  16532. } htt_t2h_ppdu_stats_ind_hdr_t;
  16533. /**
  16534. * @brief target -> host extended statistics upload
  16535. *
  16536. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16537. *
  16538. * @details
  16539. * The following field definitions describe the format of the HTT target
  16540. * to host stats upload confirmation message.
  16541. * The message contains a cookie echoed from the HTT host->target stats
  16542. * upload request, which identifies which request the confirmation is
  16543. * for, and a single stats can span over multiple HTT stats indication
  16544. * due to the HTT message size limitation so every HTT ext stats indication
  16545. * will have tag-length-value stats information elements.
  16546. * The tag-length header for each HTT stats IND message also includes a
  16547. * status field, to indicate whether the request for the stat type in
  16548. * question was fully met, partially met, unable to be met, or invalid
  16549. * (if the stat type in question is disabled in the target).
  16550. * A Done bit 1's indicate the end of the of stats info elements.
  16551. *
  16552. *
  16553. * |31 16|15 12|11|10 8|7 5|4 0|
  16554. * |--------------------------------------------------------------|
  16555. * | reserved | msg type |
  16556. * |--------------------------------------------------------------|
  16557. * | cookie LSBs |
  16558. * |--------------------------------------------------------------|
  16559. * | cookie MSBs |
  16560. * |--------------------------------------------------------------|
  16561. * | stats entry length | rsvd | D| S | stat type |
  16562. * |--------------------------------------------------------------|
  16563. * | type-specific stats info |
  16564. * | (see htt_stats.h) |
  16565. * |--------------------------------------------------------------|
  16566. * Header fields:
  16567. * - MSG_TYPE
  16568. * Bits 7:0
  16569. * Purpose: Identifies this is a extended statistics upload confirmation
  16570. * message.
  16571. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16572. * - COOKIE_LSBS
  16573. * Bits 31:0
  16574. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16575. * message with its preceding host->target stats request message.
  16576. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16577. * - COOKIE_MSBS
  16578. * Bits 31:0
  16579. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16580. * message with its preceding host->target stats request message.
  16581. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16582. *
  16583. * Stats Information Element tag-length header fields:
  16584. * - STAT_TYPE
  16585. * Bits 7:0
  16586. * Purpose: identifies the type of statistics info held in the
  16587. * following information element
  16588. * Value: htt_dbg_ext_stats_type
  16589. * - STATUS
  16590. * Bits 10:8
  16591. * Purpose: indicate whether the requested stats are present
  16592. * Value: htt_dbg_ext_stats_status
  16593. * - DONE
  16594. * Bits 11
  16595. * Purpose:
  16596. * Indicates the completion of the stats entry, this will be the last
  16597. * stats conf HTT segment for the requested stats type.
  16598. * Value:
  16599. * 0 -> the stats retrieval is ongoing
  16600. * 1 -> the stats retrieval is complete
  16601. * - LENGTH
  16602. * Bits 31:16
  16603. * Purpose: indicate the stats information size
  16604. * Value: This field specifies the number of bytes of stats information
  16605. * that follows the element tag-length header.
  16606. * It is expected but not required that this length is a multiple of
  16607. * 4 bytes.
  16608. */
  16609. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16610. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16611. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16612. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16613. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16614. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16615. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16616. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16617. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16618. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16619. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16620. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16621. do { \
  16622. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16623. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16624. } while (0)
  16625. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16626. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16627. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16628. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16629. do { \
  16630. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16631. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16632. } while (0)
  16633. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16634. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16635. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16636. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16637. do { \
  16638. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16639. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16640. } while (0)
  16641. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16642. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16643. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16644. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16645. do { \
  16646. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16647. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16648. } while (0)
  16649. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16650. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16651. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16652. /**
  16653. * @brief target -> host streaming statistics upload
  16654. *
  16655. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16656. *
  16657. * @details
  16658. * The following field definitions describe the format of the HTT target
  16659. * to host streaming stats upload indication message.
  16660. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16661. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16662. * use the STREAMING_STATS_REQ message to halt the target's production of
  16663. * STREAMING_STATS_IND messages.
  16664. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16665. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16666. *
  16667. * |31 8|7 0|
  16668. * |--------------------------------------------------------------|
  16669. * | reserved | msg type |
  16670. * |--------------------------------------------------------------|
  16671. * | type-specific stats info |
  16672. * | (see htt_stats.h) |
  16673. * |--------------------------------------------------------------|
  16674. * Header fields:
  16675. * - MSG_TYPE
  16676. * Bits 7:0
  16677. * Purpose: Identifies this as a streaming statistics upload indication
  16678. * message.
  16679. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16680. */
  16681. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16682. typedef enum {
  16683. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16684. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16685. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16686. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16687. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16688. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16689. /* Reserved from 128 - 255 for target internal use.*/
  16690. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16691. } HTT_PEER_TYPE;
  16692. /** macro to convert MAC address from char array to HTT word format */
  16693. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16694. (phtt_mac_addr)->mac_addr31to0 = \
  16695. (((c_macaddr)[0] << 0) | \
  16696. ((c_macaddr)[1] << 8) | \
  16697. ((c_macaddr)[2] << 16) | \
  16698. ((c_macaddr)[3] << 24)); \
  16699. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16700. } while (0)
  16701. /**
  16702. * @brief target -> host monitor mac header indication message
  16703. *
  16704. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16705. *
  16706. * @details
  16707. * The following diagram shows the format of the monitor mac header message
  16708. * sent from the target to the host.
  16709. * This message is primarily sent when promiscuous rx mode is enabled.
  16710. * One message is sent per rx PPDU.
  16711. *
  16712. * |31 24|23 16|15 8|7 0|
  16713. * |-------------------------------------------------------------|
  16714. * | peer_id | reserved0 | msg_type |
  16715. * |-------------------------------------------------------------|
  16716. * | reserved1 | num_mpdu |
  16717. * |-------------------------------------------------------------|
  16718. * | struct hw_rx_desc |
  16719. * | (see wal_rx_desc.h) |
  16720. * |-------------------------------------------------------------|
  16721. * | struct ieee80211_frame_addr4 |
  16722. * | (see ieee80211_defs.h) |
  16723. * |-------------------------------------------------------------|
  16724. * | struct ieee80211_frame_addr4 |
  16725. * | (see ieee80211_defs.h) |
  16726. * |-------------------------------------------------------------|
  16727. * | ...... |
  16728. * |-------------------------------------------------------------|
  16729. *
  16730. * Header fields:
  16731. * - msg_type
  16732. * Bits 7:0
  16733. * Purpose: Identifies this is a monitor mac header indication message.
  16734. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16735. * - peer_id
  16736. * Bits 31:16
  16737. * Purpose: Software peer id given by host during association,
  16738. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16739. * for rx PPDUs received from unassociated peers.
  16740. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16741. * - num_mpdu
  16742. * Bits 15:0
  16743. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16744. * delivered within the message.
  16745. * Value: 1 to 32
  16746. * num_mpdu is limited to a maximum value of 32, due to buffer
  16747. * size limits. For PPDUs with more than 32 MPDUs, only the
  16748. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16749. * the PPDU will be provided.
  16750. */
  16751. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16752. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16753. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16754. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16755. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16756. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16757. do { \
  16758. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16759. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16760. } while (0)
  16761. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16762. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16763. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16764. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16765. do { \
  16766. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16767. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16768. } while (0)
  16769. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16770. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16771. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16772. /**
  16773. * @brief target -> host flow pool resize Message
  16774. *
  16775. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16776. *
  16777. * @details
  16778. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16779. * the flow pool associated with the specified ID is resized
  16780. *
  16781. * The message would appear as follows:
  16782. *
  16783. * |31 16|15 8|7 0|
  16784. * |---------------------------------+----------------+----------------|
  16785. * | reserved0 | Msg type |
  16786. * |-------------------------------------------------------------------|
  16787. * | flow pool new size | flow pool ID |
  16788. * |-------------------------------------------------------------------|
  16789. *
  16790. * The message is interpreted as follows:
  16791. * b'0:7 - msg_type: This will be set to 0x21
  16792. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16793. *
  16794. * b'0:15 - flow pool ID: Existing flow pool ID
  16795. *
  16796. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16797. *
  16798. */
  16799. PREPACK struct htt_flow_pool_resize_t {
  16800. A_UINT32 msg_type:8,
  16801. reserved0:24;
  16802. A_UINT32 flow_pool_id:16,
  16803. flow_pool_new_size:16;
  16804. } POSTPACK;
  16805. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16806. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16807. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16808. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16809. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16810. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16811. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16812. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16813. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16814. do { \
  16815. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16816. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16817. } while (0)
  16818. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16819. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16820. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16821. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16822. do { \
  16823. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16824. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16825. } while (0)
  16826. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16827. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16828. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16829. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16830. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16831. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16832. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16833. /*
  16834. * The read and write indices point to the data within the host buffer.
  16835. * Because the first 4 bytes of the host buffer is used for the read index and
  16836. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16837. * The read index and write index are the byte offsets from the base of the
  16838. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16839. * Refer the ASCII text picture below.
  16840. */
  16841. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16842. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16843. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16844. /*
  16845. ***************************************************************************
  16846. *
  16847. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16848. *
  16849. ***************************************************************************
  16850. *
  16851. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16852. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16853. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16854. * written into the Host memory region mentioned below.
  16855. *
  16856. * Read index is updated by the Host. At any point of time, the read index will
  16857. * indicate the index that will next be read by the Host. The read index is
  16858. * in units of bytes offset from the base of the meta-data buffer.
  16859. *
  16860. * Write index is updated by the FW. At any point of time, the write index will
  16861. * indicate from where the FW can start writing any new data. The write index is
  16862. * in units of bytes offset from the base of the meta-data buffer.
  16863. *
  16864. * If the Host is not fast enough in reading the CFR data, any new capture data
  16865. * would be dropped if there is no space left to write the new captures.
  16866. *
  16867. * The last 4 bytes of the memory region will have the magic pattern
  16868. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16869. * not overrun the host buffer.
  16870. *
  16871. * ,--------------------. read and write indices store the
  16872. * | | byte offset from the base of the
  16873. * | ,--------+--------. meta-data buffer to the next
  16874. * | | | | location within the data buffer
  16875. * | | v v that will be read / written
  16876. * ************************************************************************
  16877. * * Read * Write * * Magic *
  16878. * * index * index * CFR data1 ...... CFR data N * pattern *
  16879. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16880. * ************************************************************************
  16881. * |<---------- data buffer ---------->|
  16882. *
  16883. * |<----------------- meta-data buffer allocated in Host ----------------|
  16884. *
  16885. * Note:
  16886. * - Considering the 4 bytes needed to store the Read index (R) and the
  16887. * Write index (W), the initial value is as follows:
  16888. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16889. * - Buffer empty condition:
  16890. * R = W
  16891. *
  16892. * Regarding CFR data format:
  16893. * --------------------------
  16894. *
  16895. * Each CFR tone is stored in HW as 16-bits with the following format:
  16896. * {bits[15:12], bits[11:6], bits[5:0]} =
  16897. * {unsigned exponent (4 bits),
  16898. * signed mantissa_real (6 bits),
  16899. * signed mantissa_imag (6 bits)}
  16900. *
  16901. * CFR_real = mantissa_real * 2^(exponent-5)
  16902. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16903. *
  16904. *
  16905. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16906. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16907. *
  16908. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16909. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16910. * .
  16911. * .
  16912. * .
  16913. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16914. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16915. */
  16916. /* Bandwidth of peer CFR captures */
  16917. typedef enum {
  16918. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16919. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16920. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16921. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16922. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16923. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16924. } HTT_PEER_CFR_CAPTURE_BW;
  16925. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16926. * was captured
  16927. */
  16928. typedef enum {
  16929. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16930. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16931. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16932. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16933. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16934. } HTT_PEER_CFR_CAPTURE_MODE;
  16935. typedef enum {
  16936. /* This message type is currently used for the below purpose:
  16937. *
  16938. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16939. * wmi_peer_cfr_capture_cmd.
  16940. * If payload_present bit is set to 0 then the associated memory region
  16941. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16942. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16943. * message; the CFR dump will be present at the end of the message,
  16944. * after the chan_phy_mode.
  16945. */
  16946. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16947. /* Always keep this last */
  16948. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16949. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16950. /**
  16951. * @brief target -> host CFR dump completion indication message definition
  16952. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16953. *
  16954. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16955. *
  16956. * @details
  16957. * The following diagram shows the format of the Channel Frequency Response
  16958. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16959. * the channel capture of a peer is copied by Firmware into the Host memory
  16960. *
  16961. * **************************************************************************
  16962. *
  16963. * Message format when the CFR capture message type is
  16964. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16965. *
  16966. * **************************************************************************
  16967. *
  16968. * |31 16|15 |8|7 0|
  16969. * |----------------------------------------------------------------|
  16970. * header: | reserved |P| msg_type |
  16971. * word 0 | | | |
  16972. * |----------------------------------------------------------------|
  16973. * payload: | cfr_capture_msg_type |
  16974. * word 1 | |
  16975. * |----------------------------------------------------------------|
  16976. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16977. * word 2 | | | | | | | | |
  16978. * |----------------------------------------------------------------|
  16979. * | mac_addr31to0 |
  16980. * word 3 | |
  16981. * |----------------------------------------------------------------|
  16982. * | unused / reserved | mac_addr47to32 |
  16983. * word 4 | | |
  16984. * |----------------------------------------------------------------|
  16985. * | index |
  16986. * word 5 | |
  16987. * |----------------------------------------------------------------|
  16988. * | length |
  16989. * word 6 | |
  16990. * |----------------------------------------------------------------|
  16991. * | timestamp |
  16992. * word 7 | |
  16993. * |----------------------------------------------------------------|
  16994. * | counter |
  16995. * word 8 | |
  16996. * |----------------------------------------------------------------|
  16997. * | chan_mhz |
  16998. * word 9 | |
  16999. * |----------------------------------------------------------------|
  17000. * | band_center_freq1 |
  17001. * word 10 | |
  17002. * |----------------------------------------------------------------|
  17003. * | band_center_freq2 |
  17004. * word 11 | |
  17005. * |----------------------------------------------------------------|
  17006. * | chan_phy_mode |
  17007. * word 12 | |
  17008. * |----------------------------------------------------------------|
  17009. * where,
  17010. * P - payload present bit (payload_present explained below)
  17011. * req_id - memory request id (mem_req_id explained below)
  17012. * S - status field (status explained below)
  17013. * capbw - capture bandwidth (capture_bw explained below)
  17014. * mode - mode of capture (mode explained below)
  17015. * sts - space time streams (sts_count explained below)
  17016. * chbw - channel bandwidth (channel_bw explained below)
  17017. * captype - capture type (cap_type explained below)
  17018. *
  17019. * The following field definitions describe the format of the CFR dump
  17020. * completion indication sent from the target to the host
  17021. *
  17022. * Header fields:
  17023. *
  17024. * Word 0
  17025. * - msg_type
  17026. * Bits 7:0
  17027. * Purpose: Identifies this as CFR TX completion indication
  17028. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  17029. * - payload_present
  17030. * Bit 8
  17031. * Purpose: Identifies how CFR data is sent to host
  17032. * Value: 0 - If CFR Payload is written to host memory
  17033. * 1 - If CFR Payload is sent as part of HTT message
  17034. * (This is the requirement for SDIO/USB where it is
  17035. * not possible to write CFR data to host memory)
  17036. * - reserved
  17037. * Bits 31:9
  17038. * Purpose: Reserved
  17039. * Value: 0
  17040. *
  17041. * Payload fields:
  17042. *
  17043. * Word 1
  17044. * - cfr_capture_msg_type
  17045. * Bits 31:0
  17046. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  17047. * to specify the format used for the remainder of the message
  17048. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17049. * (currently only MSG_TYPE_1 is defined)
  17050. *
  17051. * Word 2
  17052. * - mem_req_id
  17053. * Bits 6:0
  17054. * Purpose: Contain the mem request id of the region where the CFR capture
  17055. * has been stored - of type WMI_HOST_MEM_REQ_ID
  17056. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  17057. this value is invalid)
  17058. * - status
  17059. * Bit 7
  17060. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  17061. * Value: 1 (True) - Successful; 0 (False) - Not successful
  17062. * - capture_bw
  17063. * Bits 10:8
  17064. * Purpose: Carry the bandwidth of the CFR capture
  17065. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  17066. * - mode
  17067. * Bits 13:11
  17068. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  17069. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  17070. * - sts_count
  17071. * Bits 16:14
  17072. * Purpose: Carry the number of space time streams
  17073. * Value: Number of space time streams
  17074. * - channel_bw
  17075. * Bits 19:17
  17076. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  17077. * measurement
  17078. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  17079. * - cap_type
  17080. * Bits 23:20
  17081. * Purpose: Carry the type of the capture
  17082. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  17083. * - vdev_id
  17084. * Bits 31:24
  17085. * Purpose: Carry the virtual device id
  17086. * Value: vdev ID
  17087. *
  17088. * Word 3
  17089. * - mac_addr31to0
  17090. * Bits 31:0
  17091. * Purpose: Contain the bits 31:0 of the peer MAC address
  17092. * Value: Bits 31:0 of the peer MAC address
  17093. *
  17094. * Word 4
  17095. * - mac_addr47to32
  17096. * Bits 15:0
  17097. * Purpose: Contain the bits 47:32 of the peer MAC address
  17098. * Value: Bits 47:32 of the peer MAC address
  17099. *
  17100. * Word 5
  17101. * - index
  17102. * Bits 31:0
  17103. * Purpose: Contain the index at which this CFR dump was written in the Host
  17104. * allocated memory. This index is the number of bytes from the base address.
  17105. * Value: Index position
  17106. *
  17107. * Word 6
  17108. * - length
  17109. * Bits 31:0
  17110. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  17111. * Value: Length of the CFR capture of the peer
  17112. *
  17113. * Word 7
  17114. * - timestamp
  17115. * Bits 31:0
  17116. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  17117. * clock used for this timestamp is private to the target and not visible to
  17118. * the host i.e., Host can interpret only the relative timestamp deltas from
  17119. * one message to the next, but can't interpret the absolute timestamp from a
  17120. * single message.
  17121. * Value: Timestamp in microseconds
  17122. *
  17123. * Word 8
  17124. * - counter
  17125. * Bits 31:0
  17126. * Purpose: Carry the count of the current CFR capture from FW. This is
  17127. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  17128. * in host memory)
  17129. * Value: Count of the current CFR capture
  17130. *
  17131. * Word 9
  17132. * - chan_mhz
  17133. * Bits 31:0
  17134. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  17135. * Value: Primary 20 channel frequency
  17136. *
  17137. * Word 10
  17138. * - band_center_freq1
  17139. * Bits 31:0
  17140. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  17141. * Value: Center frequency 1 in MHz
  17142. *
  17143. * Word 11
  17144. * - band_center_freq2
  17145. * Bits 31:0
  17146. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  17147. * the VDEV
  17148. * 80plus80 mode
  17149. * Value: Center frequency 2 in MHz
  17150. *
  17151. * Word 12
  17152. * - chan_phy_mode
  17153. * Bits 31:0
  17154. * Purpose: Carry the phy mode of the channel, of the VDEV
  17155. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  17156. */
  17157. PREPACK struct htt_cfr_dump_ind_type_1 {
  17158. A_UINT32 mem_req_id:7,
  17159. status:1,
  17160. capture_bw:3,
  17161. mode:3,
  17162. sts_count:3,
  17163. channel_bw:3,
  17164. cap_type:4,
  17165. vdev_id:8;
  17166. htt_mac_addr addr;
  17167. A_UINT32 index;
  17168. A_UINT32 length;
  17169. A_UINT32 timestamp;
  17170. A_UINT32 counter;
  17171. struct htt_chan_change_msg chan;
  17172. } POSTPACK;
  17173. PREPACK struct htt_cfr_dump_compl_ind {
  17174. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  17175. union {
  17176. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  17177. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  17178. /* If there is a need to change the memory layout and its associated
  17179. * HTT indication format, a new CFR capture message type can be
  17180. * introduced and added into this union.
  17181. */
  17182. };
  17183. } POSTPACK;
  17184. /*
  17185. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  17186. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17187. */
  17188. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  17189. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  17190. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  17191. do { \
  17192. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  17193. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  17194. } while(0)
  17195. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  17196. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  17197. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  17198. /*
  17199. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  17200. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17201. */
  17202. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  17203. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  17204. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  17205. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  17206. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  17207. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  17208. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  17209. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  17210. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  17211. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  17212. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  17213. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  17214. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  17215. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  17216. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  17217. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  17218. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  17219. do { \
  17220. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  17221. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  17222. } while (0)
  17223. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  17224. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  17225. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  17226. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  17227. do { \
  17228. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  17229. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  17230. } while (0)
  17231. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  17232. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  17233. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  17234. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  17235. do { \
  17236. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  17237. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  17238. } while (0)
  17239. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  17240. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  17241. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  17242. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  17243. do { \
  17244. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  17245. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  17246. } while (0)
  17247. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  17248. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  17249. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  17250. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  17251. do { \
  17252. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  17253. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  17254. } while (0)
  17255. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  17256. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  17257. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  17258. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  17259. do { \
  17260. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  17261. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  17262. } while (0)
  17263. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  17264. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  17265. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  17266. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  17267. do { \
  17268. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  17269. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  17270. } while (0)
  17271. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  17272. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  17273. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  17274. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  17275. do { \
  17276. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  17277. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  17278. } while (0)
  17279. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  17280. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  17281. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  17282. /**
  17283. * @brief target -> host peer (PPDU) stats message
  17284. *
  17285. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  17286. *
  17287. * @details
  17288. * This message is generated by FW when FW is sending stats to host
  17289. * about one or more PPDUs that the FW has transmitted to one or more peers.
  17290. * This message is sent autonomously by the target rather than upon request
  17291. * by the host.
  17292. * The following field definitions describe the format of the HTT target
  17293. * to host peer stats indication message.
  17294. *
  17295. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  17296. * or more PPDU stats records.
  17297. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17298. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17299. * then the message would start with the
  17300. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17301. * below.
  17302. *
  17303. * |31 16|15|14|13 11|10 9|8|7 0|
  17304. * |-------------------------------------------------------------|
  17305. * | reserved |MSG_TYPE |
  17306. * |-------------------------------------------------------------|
  17307. * rec 0 | TLV header |
  17308. * rec 0 |-------------------------------------------------------------|
  17309. * rec 0 | ppdu successful bytes |
  17310. * rec 0 |-------------------------------------------------------------|
  17311. * rec 0 | ppdu retry bytes |
  17312. * rec 0 |-------------------------------------------------------------|
  17313. * rec 0 | ppdu failed bytes |
  17314. * rec 0 |-------------------------------------------------------------|
  17315. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17316. * rec 0 |-------------------------------------------------------------|
  17317. * rec 0 | retried MSDUs | successful MSDUs |
  17318. * rec 0 |-------------------------------------------------------------|
  17319. * rec 0 | TX duration | failed MSDUs |
  17320. * rec 0 |-------------------------------------------------------------|
  17321. * ...
  17322. * |-------------------------------------------------------------|
  17323. * rec N | TLV header |
  17324. * rec N |-------------------------------------------------------------|
  17325. * rec N | ppdu successful bytes |
  17326. * rec N |-------------------------------------------------------------|
  17327. * rec N | ppdu retry bytes |
  17328. * rec N |-------------------------------------------------------------|
  17329. * rec N | ppdu failed bytes |
  17330. * rec N |-------------------------------------------------------------|
  17331. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17332. * rec N |-------------------------------------------------------------|
  17333. * rec N | retried MSDUs | successful MSDUs |
  17334. * rec N |-------------------------------------------------------------|
  17335. * rec N | TX duration | failed MSDUs |
  17336. * rec N |-------------------------------------------------------------|
  17337. *
  17338. * where:
  17339. * A = is A-MPDU flag
  17340. * BA = block-ack failure flags
  17341. * BW = bandwidth spec
  17342. * SG = SGI enabled spec
  17343. * S = skipped rate ctrl
  17344. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17345. *
  17346. * Header
  17347. * ------
  17348. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17349. * dword0 - b'8:31 - reserved : Reserved for future use
  17350. *
  17351. * payload include below peer_stats information
  17352. * --------------------------------------------
  17353. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17354. * @tx_success_bytes : total successful bytes in the PPDU.
  17355. * @tx_retry_bytes : total retried bytes in the PPDU.
  17356. * @tx_failed_bytes : total failed bytes in the PPDU.
  17357. * @tx_ratecode : rate code used for the PPDU.
  17358. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17359. * @ba_ack_failed : BA/ACK failed for this PPDU
  17360. * b00 -> BA received
  17361. * b01 -> BA failed once
  17362. * b10 -> BA failed twice, when HW retry is enabled.
  17363. * @bw : BW
  17364. * b00 -> 20 MHz
  17365. * b01 -> 40 MHz
  17366. * b10 -> 80 MHz
  17367. * b11 -> 160 MHz (or 80+80)
  17368. * @sg : SGI enabled
  17369. * @s : skipped ratectrl
  17370. * @peer_id : peer id
  17371. * @tx_success_msdus : successful MSDUs
  17372. * @tx_retry_msdus : retried MSDUs
  17373. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17374. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17375. */
  17376. /**
  17377. * @brief target -> host backpressure event
  17378. *
  17379. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17380. *
  17381. * @details
  17382. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17383. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17384. * This message will only be sent if the backpressure condition has existed
  17385. * continuously for an initial period (100 ms).
  17386. * Repeat messages with updated information will be sent after each
  17387. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17388. * This message indicates the ring id along with current head and tail index
  17389. * locations (i.e. write and read indices).
  17390. * The backpressure time indicates the time in ms for which continuous
  17391. * backpressure has been observed in the ring.
  17392. *
  17393. * The message format is as follows:
  17394. *
  17395. * |31 24|23 16|15 8|7 0|
  17396. * |----------------+----------------+----------------+----------------|
  17397. * | ring_id | ring_type | pdev_id | msg_type |
  17398. * |-------------------------------------------------------------------|
  17399. * | tail_idx | head_idx |
  17400. * |-------------------------------------------------------------------|
  17401. * | backpressure_time_ms |
  17402. * |-------------------------------------------------------------------|
  17403. *
  17404. * The message is interpreted as follows:
  17405. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17406. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17407. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17408. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17409. * the msg is for LMAC ring.
  17410. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17411. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17412. * htt_backpressure_lmac_ring_id. This represents
  17413. * the ring id for which continuous backpressure
  17414. * is seen
  17415. *
  17416. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17417. * the ring indicated by the ring_id
  17418. *
  17419. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17420. * the ring indicated by the ring id
  17421. *
  17422. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17423. * backpressure has been seen in the ring
  17424. * indicated by the ring_id.
  17425. * Units = milliseconds
  17426. */
  17427. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17428. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17429. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17430. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17431. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17432. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17433. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17434. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17435. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17436. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17437. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17438. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17439. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17440. do { \
  17441. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17442. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17443. } while (0)
  17444. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17445. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17446. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17447. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17448. do { \
  17449. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17450. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17451. } while (0)
  17452. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17453. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17454. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17455. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17456. do { \
  17457. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17458. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17459. } while (0)
  17460. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17461. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17462. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17463. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17464. do { \
  17465. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17466. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17467. } while (0)
  17468. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17469. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17470. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17471. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17472. do { \
  17473. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17474. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17475. } while (0)
  17476. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17477. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17478. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17479. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17480. do { \
  17481. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17482. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17483. } while (0)
  17484. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17485. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17486. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17487. enum htt_backpressure_ring_type {
  17488. HTT_SW_RING_TYPE_UMAC,
  17489. HTT_SW_RING_TYPE_LMAC,
  17490. HTT_SW_RING_TYPE_MAX,
  17491. };
  17492. /* Ring id for which the message is sent to host */
  17493. enum htt_backpressure_umac_ringid {
  17494. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17495. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17496. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17497. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17498. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17499. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17500. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17501. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17502. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17503. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17504. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17505. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17506. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17507. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17508. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17509. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17510. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17511. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17512. HTT_SW_UMAC_RING_IDX_MAX,
  17513. };
  17514. enum htt_backpressure_lmac_ringid {
  17515. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17516. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17517. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17518. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17519. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17520. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17521. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17522. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17523. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17524. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17525. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17526. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17527. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17528. HTT_SW_LMAC_RING_IDX_MAX,
  17529. };
  17530. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17531. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17532. pdev_id: 8,
  17533. ring_type: 8, /* htt_backpressure_ring_type */
  17534. /*
  17535. * ring_id holds an enum value from either
  17536. * htt_backpressure_umac_ringid or
  17537. * htt_backpressure_lmac_ringid, based on
  17538. * the ring_type setting.
  17539. */
  17540. ring_id: 8;
  17541. A_UINT16 head_idx;
  17542. A_UINT16 tail_idx;
  17543. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17544. } POSTPACK;
  17545. /*
  17546. * Defines two 32 bit words that can be used by the target to indicate a per
  17547. * user RU allocation and rate information.
  17548. *
  17549. * This information is currently provided in the "sw_response_reference_ptr"
  17550. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17551. * "rx_ppdu_end_user_stats" TLV.
  17552. *
  17553. * VALID:
  17554. * The consumer of these words must explicitly check the valid bit,
  17555. * and only attempt interpretation of any of the remaining fields if
  17556. * the valid bit is set to 1.
  17557. *
  17558. * VERSION:
  17559. * The consumer of these words must also explicitly check the version bit,
  17560. * and only use the V0 definition if the VERSION field is set to 0.
  17561. *
  17562. * Version 1 is currently undefined, with the exception of the VALID and
  17563. * VERSION fields.
  17564. *
  17565. * Version 0:
  17566. *
  17567. * The fields below are duplicated per BW.
  17568. *
  17569. * The consumer must determine which BW field to use, based on the UL OFDMA
  17570. * PPDU BW indicated by HW.
  17571. *
  17572. * RU_START: RU26 start index for the user.
  17573. * Note that this is always using the RU26 index, regardless
  17574. * of the actual RU assigned to the user
  17575. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17576. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17577. *
  17578. * For example, 20MHz (the value in the top row is RU_START)
  17579. *
  17580. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17581. * RU Size 1 (52): | | | | | |
  17582. * RU Size 2 (106): | | | |
  17583. * RU Size 3 (242): | |
  17584. *
  17585. * RU_SIZE: Indicates the RU size, as defined by enum
  17586. * htt_ul_ofdma_user_info_ru_size.
  17587. *
  17588. * LDPC: LDPC enabled (if 0, BCC is used)
  17589. *
  17590. * DCM: DCM enabled
  17591. *
  17592. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17593. * |---------------------------------+--------------------------------|
  17594. * |Ver|Valid| FW internal |
  17595. * |---------------------------------+--------------------------------|
  17596. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17597. * |---------------------------------+--------------------------------|
  17598. */
  17599. enum htt_ul_ofdma_user_info_ru_size {
  17600. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17601. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17602. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17603. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17604. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17605. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17606. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17607. };
  17608. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17609. struct htt_ul_ofdma_user_info_v0 {
  17610. A_UINT32 word0;
  17611. A_UINT32 word1;
  17612. };
  17613. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17614. A_UINT32 w0_fw_rsvd:29; \
  17615. A_UINT32 w0_manual_ulofdma_trig:1; \
  17616. A_UINT32 w0_valid:1; \
  17617. A_UINT32 w0_version:1;
  17618. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17619. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17620. };
  17621. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17622. A_UINT32 w1_nss:3; \
  17623. A_UINT32 w1_mcs:4; \
  17624. A_UINT32 w1_ldpc:1; \
  17625. A_UINT32 w1_dcm:1; \
  17626. A_UINT32 w1_ru_start:7; \
  17627. A_UINT32 w1_ru_size:3; \
  17628. A_UINT32 w1_trig_type:4; \
  17629. A_UINT32 w1_unused:9;
  17630. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17631. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17632. };
  17633. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17634. A_UINT32 w0_fw_rsvd:27; \
  17635. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  17636. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17637. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17638. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17639. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17640. };
  17641. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17642. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17643. A_UINT32 w1_trig_type:4; \
  17644. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17645. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17646. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17647. };
  17648. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17649. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17650. union {
  17651. A_UINT32 word0;
  17652. struct {
  17653. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17654. };
  17655. };
  17656. union {
  17657. A_UINT32 word1;
  17658. struct {
  17659. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17660. };
  17661. };
  17662. } POSTPACK;
  17663. /*
  17664. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17665. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17666. * this should be picked.
  17667. */
  17668. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17669. union {
  17670. A_UINT32 word0;
  17671. struct {
  17672. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17673. };
  17674. };
  17675. union {
  17676. A_UINT32 word1;
  17677. struct {
  17678. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17679. };
  17680. };
  17681. } POSTPACK;
  17682. enum HTT_UL_OFDMA_TRIG_TYPE {
  17683. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17684. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17685. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17686. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17687. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17688. };
  17689. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17690. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17691. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17692. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  17693. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  17694. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17695. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17696. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17697. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17698. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17699. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17700. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17701. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17702. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17703. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17704. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17705. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17706. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17707. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17708. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17709. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17710. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17711. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17712. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17713. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17714. /*--- word 0 ---*/
  17715. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17716. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17717. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17718. do { \
  17719. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17720. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17721. } while (0)
  17722. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17723. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17724. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17725. do { \
  17726. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17727. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17728. } while (0)
  17729. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17730. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17731. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17732. do { \
  17733. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17734. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17735. } while (0)
  17736. /*--- word 1 ---*/
  17737. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17738. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17739. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17740. do { \
  17741. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17742. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17743. } while (0)
  17744. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17745. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17746. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17747. do { \
  17748. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17749. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17750. } while (0)
  17751. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17752. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17753. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17754. do { \
  17755. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17756. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17757. } while (0)
  17758. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17759. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17760. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17761. do { \
  17762. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17763. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17764. } while (0)
  17765. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17766. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17767. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17768. do { \
  17769. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17770. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17771. } while (0)
  17772. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17773. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17774. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17775. do { \
  17776. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17777. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17778. } while (0)
  17779. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17780. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17781. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17782. do { \
  17783. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17784. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17785. } while (0)
  17786. /**
  17787. * @brief target -> host channel calibration data message
  17788. *
  17789. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17790. *
  17791. * @brief host -> target channel calibration data message
  17792. *
  17793. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17794. *
  17795. * @details
  17796. * The following field definitions describe the format of the channel
  17797. * calibration data message sent from the target to the host when
  17798. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17799. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17800. * The message is defined as htt_chan_caldata_msg followed by a variable
  17801. * number of 32-bit character values.
  17802. *
  17803. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17804. * |------------------------------------------------------------------|
  17805. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17806. * |------------------------------------------------------------------|
  17807. * | payload size | mhz |
  17808. * |------------------------------------------------------------------|
  17809. * | center frequency 2 | center frequency 1 |
  17810. * |------------------------------------------------------------------|
  17811. * | check sum |
  17812. * |------------------------------------------------------------------|
  17813. * | payload |
  17814. * |------------------------------------------------------------------|
  17815. * message info field:
  17816. * - MSG_TYPE
  17817. * Bits 7:0
  17818. * Purpose: identifies this as a channel calibration data message
  17819. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17820. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17821. * - SUB_TYPE
  17822. * Bits 11:8
  17823. * Purpose: T2H: indicates whether target is providing chan cal data
  17824. * to the host to store, or requesting that the host
  17825. * download previously-stored data.
  17826. * H2T: indicates whether the host is providing the requested
  17827. * channel cal data, or if it is rejecting the data
  17828. * request because it does not have the requested data.
  17829. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17830. * - CHKSUM_VALID
  17831. * Bit 12
  17832. * Purpose: indicates if the checksum field is valid
  17833. * value:
  17834. * - FRAG
  17835. * Bit 19:16
  17836. * Purpose: indicates the fragment index for message
  17837. * value: 0 for first fragment, 1 for second fragment, ...
  17838. * - APPEND
  17839. * Bit 20
  17840. * Purpose: indicates if this is the last fragment
  17841. * value: 0 = final fragment, 1 = more fragments will be appended
  17842. *
  17843. * channel and payload size field
  17844. * - MHZ
  17845. * Bits 15:0
  17846. * Purpose: indicates the channel primary frequency
  17847. * Value:
  17848. * - PAYLOAD_SIZE
  17849. * Bits 31:16
  17850. * Purpose: indicates the bytes of calibration data in payload
  17851. * Value:
  17852. *
  17853. * center frequency field
  17854. * - CENTER FREQUENCY 1
  17855. * Bits 15:0
  17856. * Purpose: indicates the channel center frequency
  17857. * Value: channel center frequency, in MHz units
  17858. * - CENTER FREQUENCY 2
  17859. * Bits 31:16
  17860. * Purpose: indicates the secondary channel center frequency,
  17861. * only for 11acvht 80plus80 mode
  17862. * Value: secondary channel center frequency, in MHz units, if applicable
  17863. *
  17864. * checksum field
  17865. * - CHECK_SUM
  17866. * Bits 31:0
  17867. * Purpose: check the payload data, it is just for this fragment.
  17868. * This is intended for the target to check that the channel
  17869. * calibration data returned by the host is the unmodified data
  17870. * that was previously provided to the host by the target.
  17871. * value: checksum of fragment payload
  17872. */
  17873. PREPACK struct htt_chan_caldata_msg {
  17874. /* DWORD 0: message info */
  17875. A_UINT32
  17876. msg_type: 8,
  17877. sub_type: 4 ,
  17878. chksum_valid: 1, /** 1:valid, 0:invalid */
  17879. reserved1: 3,
  17880. frag_idx: 4, /** fragment index for calibration data */
  17881. appending: 1, /** 0: no fragment appending,
  17882. * 1: extra fragment appending */
  17883. reserved2: 11;
  17884. /* DWORD 1: channel and payload size */
  17885. A_UINT32
  17886. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17887. payload_size: 16; /** unit: bytes */
  17888. /* DWORD 2: center frequency */
  17889. A_UINT32
  17890. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17891. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17892. * valid only for 11acvht 80plus80 mode */
  17893. /* DWORD 3: check sum */
  17894. A_UINT32 chksum;
  17895. /* variable length for calibration data */
  17896. A_UINT32 payload[1/* or more */];
  17897. } POSTPACK;
  17898. /* T2H SUBTYPE */
  17899. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17900. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17901. /* H2T SUBTYPE */
  17902. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17903. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17904. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17905. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17906. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17907. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17908. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17909. do { \
  17910. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17911. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17912. } while (0)
  17913. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17914. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17915. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17916. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17917. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17918. do { \
  17919. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17920. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17921. } while (0)
  17922. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17923. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17924. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17925. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17926. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17927. do { \
  17928. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17929. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17930. } while (0)
  17931. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17932. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17933. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17934. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17935. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17936. do { \
  17937. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17938. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17939. } while (0)
  17940. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17941. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17942. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17943. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17944. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17945. do { \
  17946. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17947. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17948. } while (0)
  17949. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17950. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17951. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17952. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17953. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17954. do { \
  17955. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17956. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17957. } while (0)
  17958. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17959. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17960. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17961. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17962. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17963. do { \
  17964. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17965. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17966. } while (0)
  17967. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17968. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17969. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17970. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17971. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17972. do { \
  17973. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17974. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17975. } while (0)
  17976. /**
  17977. * @brief target -> host FSE CMEM based send
  17978. *
  17979. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17980. *
  17981. * @details
  17982. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17983. * FSE placement in CMEM is enabled.
  17984. *
  17985. * This message sends the non-secure CMEM base address.
  17986. * It will be sent to host in response to message
  17987. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17988. * The message would appear as follows:
  17989. *
  17990. * |31 24|23 16|15 8|7 0|
  17991. * |----------------+----------------+----------------+----------------|
  17992. * | reserved | num_entries | msg_type |
  17993. * |----------------+----------------+----------------+----------------|
  17994. * | base_address_lo |
  17995. * |----------------+----------------+----------------+----------------|
  17996. * | base_address_hi |
  17997. * |-------------------------------------------------------------------|
  17998. *
  17999. * The message is interpreted as follows:
  18000. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  18001. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  18002. * b'8:15 - number_entries: Indicated the number of entries
  18003. * programmed.
  18004. * b'16:31 - reserved.
  18005. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  18006. * CMEM base address
  18007. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  18008. * CMEM base address
  18009. */
  18010. PREPACK struct htt_cmem_base_send_t {
  18011. A_UINT32 msg_type: 8,
  18012. num_entries: 8,
  18013. reserved: 16;
  18014. A_UINT32 base_address_lo;
  18015. A_UINT32 base_address_hi;
  18016. } POSTPACK;
  18017. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  18018. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  18019. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  18020. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  18021. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  18022. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  18023. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  18024. do { \
  18025. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  18026. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  18027. } while (0)
  18028. /**
  18029. * @brief - HTT PPDU ID format
  18030. *
  18031. * @details
  18032. * The following field definitions describe the format of the PPDU ID.
  18033. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  18034. *
  18035. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  18036. * +--------------------------------------------------------------------------
  18037. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  18038. * +--------------------------------------------------------------------------
  18039. *
  18040. * sch id :Schedule command id
  18041. * Bits [11 : 0] : monotonically increasing counter to track the
  18042. * PPDU posted to a specific transmit queue.
  18043. *
  18044. * hwq_id: Hardware Queue ID.
  18045. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  18046. *
  18047. * mac_id: MAC ID
  18048. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  18049. *
  18050. * seq_idx: Sequence index.
  18051. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  18052. * a particular TXOP.
  18053. *
  18054. * tqm_cmd: HWSCH/TQM flag.
  18055. * Bit [23] : Always set to 0.
  18056. *
  18057. * seq_cmd_type: Sequence command type.
  18058. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  18059. * Refer to enum HTT_STATS_FTYPE for values.
  18060. */
  18061. PREPACK struct htt_ppdu_id {
  18062. A_UINT32
  18063. sch_id: 12,
  18064. hwq_id: 5,
  18065. mac_id: 2,
  18066. seq_idx: 2,
  18067. reserved1: 2,
  18068. tqm_cmd: 1,
  18069. seq_cmd_type: 6,
  18070. reserved2: 2;
  18071. } POSTPACK;
  18072. #define HTT_PPDU_ID_SCH_ID_S 0
  18073. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  18074. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  18075. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  18076. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  18077. do { \
  18078. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  18079. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  18080. } while (0)
  18081. #define HTT_PPDU_ID_HWQ_ID_S 12
  18082. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  18083. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  18084. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  18085. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  18086. do { \
  18087. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  18088. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  18089. } while (0)
  18090. #define HTT_PPDU_ID_MAC_ID_S 17
  18091. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  18092. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  18093. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  18094. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  18095. do { \
  18096. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  18097. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  18098. } while (0)
  18099. #define HTT_PPDU_ID_SEQ_IDX_S 19
  18100. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  18101. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  18102. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  18103. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  18104. do { \
  18105. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  18106. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  18107. } while (0)
  18108. #define HTT_PPDU_ID_TQM_CMD_S 23
  18109. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  18110. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  18111. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  18112. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  18113. do { \
  18114. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  18115. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  18116. } while (0)
  18117. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  18118. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  18119. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  18120. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  18121. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  18122. do { \
  18123. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  18124. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  18125. } while (0)
  18126. /**
  18127. * @brief target -> RX PEER METADATA V0 format
  18128. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18129. * message from target, and will confirm to the target which peer metadata
  18130. * version to use in the wmi_init message.
  18131. *
  18132. * The following diagram shows the format of the RX PEER METADATA.
  18133. *
  18134. * |31 24|23 16|15 8|7 0|
  18135. * |-----------------------------------------------------------------------|
  18136. * | Reserved | VDEV ID | PEER ID |
  18137. * |-----------------------------------------------------------------------|
  18138. */
  18139. PREPACK struct htt_rx_peer_metadata_v0 {
  18140. A_UINT32
  18141. peer_id: 16,
  18142. vdev_id: 8,
  18143. reserved1: 8;
  18144. } POSTPACK;
  18145. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  18146. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  18147. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  18148. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  18149. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  18150. do { \
  18151. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  18152. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  18153. } while (0)
  18154. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  18155. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  18156. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  18157. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  18158. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  18159. do { \
  18160. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  18161. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  18162. } while (0)
  18163. /**
  18164. * @brief target -> RX PEER METADATA V1 format
  18165. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18166. * message from target, and will confirm to the target which peer metadata
  18167. * version to use in the wmi_init message.
  18168. *
  18169. * The following diagram shows the format of the RX PEER METADATA V1 format.
  18170. *
  18171. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  18172. * |---------------------------------------------------------------------------|
  18173. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  18174. * |---------------------------------------------------------------------------|
  18175. */
  18176. PREPACK struct htt_rx_peer_metadata_v1 {
  18177. A_UINT32
  18178. peer_id: 13,
  18179. ml_peer_valid: 1,
  18180. logical_link_id: 2,
  18181. vdev_id: 8,
  18182. lmac_id: 2,
  18183. chip_id: 3,
  18184. reserved2: 3;
  18185. } POSTPACK;
  18186. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  18187. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  18188. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  18189. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  18190. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  18191. do { \
  18192. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  18193. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  18194. } while (0)
  18195. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  18196. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  18197. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  18198. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  18199. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  18200. do { \
  18201. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  18202. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  18203. } while (0)
  18204. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  18205. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  18206. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  18207. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  18208. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  18209. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  18210. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  18211. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  18212. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  18213. do { \
  18214. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  18215. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  18216. } while (0)
  18217. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  18218. do { \
  18219. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  18220. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  18221. } while (0)
  18222. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  18223. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  18224. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  18225. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  18226. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  18227. do { \
  18228. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  18229. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  18230. } while (0)
  18231. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  18232. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  18233. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  18234. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  18235. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  18236. do { \
  18237. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  18238. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  18239. } while (0)
  18240. /**
  18241. * @brief target -> RX PEER METADATA V1A format
  18242. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18243. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18244. * and will confirm to the target which peer metadata version to use in the
  18245. * wmi_init message.
  18246. *
  18247. * The following diagram shows the format of the RX PEER METADATA V1A format.
  18248. *
  18249. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18250. * |-------------------------------------------------------------------|
  18251. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18252. * |-------------------------------------------------------------------|
  18253. */
  18254. PREPACK struct htt_rx_peer_metadata_v1a {
  18255. A_UINT32
  18256. peer_id: 13,
  18257. ml_peer_valid: 1,
  18258. vdev_id: 8,
  18259. logical_link_id: 4,
  18260. chip_id: 3,
  18261. reserved2: 3;
  18262. } POSTPACK;
  18263. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  18264. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  18265. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  18266. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  18267. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  18268. do { \
  18269. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  18270. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  18271. } while (0)
  18272. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  18273. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  18274. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  18275. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  18276. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  18277. do { \
  18278. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  18279. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  18280. } while (0)
  18281. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  18282. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  18283. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  18284. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  18285. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  18286. do { \
  18287. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  18288. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  18289. } while (0)
  18290. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  18291. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  18292. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  18293. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  18294. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  18295. do { \
  18296. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18297. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18298. } while (0)
  18299. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18300. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18301. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18302. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18303. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18304. do { \
  18305. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18306. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18307. } while (0)
  18308. /**
  18309. * @brief target -> RX PEER METADATA V1B format
  18310. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18311. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18312. * and will confirm to the target which peer metadata version to use in the
  18313. * wmi_init message.
  18314. *
  18315. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18316. *
  18317. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18318. * |--------------------------------------------------------------|
  18319. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18320. * |--------------------------------------------------------------|
  18321. */
  18322. PREPACK struct htt_rx_peer_metadata_v1b {
  18323. A_UINT32
  18324. peer_id: 13,
  18325. ml_peer_valid: 1,
  18326. vdev_id: 8,
  18327. hw_link_id: 4,
  18328. chip_id: 3,
  18329. reserved2: 3;
  18330. } POSTPACK;
  18331. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18332. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18333. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18334. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18335. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18336. do { \
  18337. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18338. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18339. } while (0)
  18340. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18341. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18342. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18343. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18344. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18345. do { \
  18346. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18347. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18348. } while (0)
  18349. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18350. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18351. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18352. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18353. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18354. do { \
  18355. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18356. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18357. } while (0)
  18358. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18359. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18360. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18361. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18362. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18363. do { \
  18364. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18365. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18366. } while (0)
  18367. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18368. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18369. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18370. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18371. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18372. do { \
  18373. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18374. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18375. } while (0)
  18376. /* generic variables for masks and shifts for various fields */
  18377. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18378. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18379. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18380. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18381. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18382. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18383. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18384. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18385. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18386. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18387. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18388. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18389. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18390. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18391. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18392. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18393. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18394. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18395. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18396. /*
  18397. * In some systems, the host SW wants to specify priorities between
  18398. * different MSDU / flow queues within the same peer-TID.
  18399. * The below enums are used for the host to identify to the target
  18400. * which MSDU queue's priority it wants to adjust.
  18401. */
  18402. /*
  18403. * The MSDUQ index describe index of TCL HW, where each index is
  18404. * used for queuing particular types of MSDUs.
  18405. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18406. */
  18407. enum HTT_MSDUQ_INDEX {
  18408. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18409. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18410. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18411. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18412. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18413. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18414. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18415. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18416. HTT_MSDUQ_MAX_INDEX,
  18417. };
  18418. /* MSDU qtype definition */
  18419. enum HTT_MSDU_QTYPE {
  18420. /*
  18421. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18422. * relative priority. Instead, the relative priority of CRIT_0 versus
  18423. * CRIT_1 is controlled by the FW, through the configuration parameters
  18424. * it applies to the queues.
  18425. */
  18426. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18427. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18428. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18429. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18430. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18431. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18432. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18433. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18434. /* New MSDU_QTYPE should be added above this line */
  18435. /*
  18436. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18437. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18438. * any host/target message definitions. The QTYPE_MAX value can
  18439. * only be used internally within the host or within the target.
  18440. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18441. * it must regard the unexpected value as a default qtype value,
  18442. * or ignore it.
  18443. */
  18444. HTT_MSDU_QTYPE_MAX,
  18445. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18446. };
  18447. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18448. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18449. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18450. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18451. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18452. };
  18453. /**
  18454. * @brief target -> host mlo timestamp offset indication
  18455. *
  18456. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18457. *
  18458. * @details
  18459. * The following field definitions describe the format of the HTT target
  18460. * to host mlo timestamp offset indication message.
  18461. *
  18462. *
  18463. * |31 16|15 12|11 10|9 8|7 0 |
  18464. * |----------------------------------------------------------------------|
  18465. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18466. * |----------------------------------------------------------------------|
  18467. * | Sync time stamp lo in us |
  18468. * |----------------------------------------------------------------------|
  18469. * | Sync time stamp hi in us |
  18470. * |----------------------------------------------------------------------|
  18471. * | mlo time stamp offset lo in us |
  18472. * |----------------------------------------------------------------------|
  18473. * | mlo time stamp offset hi in us |
  18474. * |----------------------------------------------------------------------|
  18475. * | mlo time stamp offset clocks in clock ticks |
  18476. * |----------------------------------------------------------------------|
  18477. * |31 26|25 16|15 0 |
  18478. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18479. * | | compensation in clks | |
  18480. * |----------------------------------------------------------------------|
  18481. * |31 22|21 0 |
  18482. * | rsvd 3 | mlo time stamp comp timer period |
  18483. * |----------------------------------------------------------------------|
  18484. * The message is interpreted as follows:
  18485. *
  18486. * dword0 - b'0:7 - msg_type: This will be set to
  18487. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18488. * value: 0x28
  18489. *
  18490. * dword0 - b'9:8 - pdev_id
  18491. *
  18492. * dword0 - b'11:10 - chip_id
  18493. *
  18494. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18495. *
  18496. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18497. *
  18498. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18499. * which last sync interrupt was received
  18500. *
  18501. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18502. * which last sync interrupt was received
  18503. *
  18504. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18505. *
  18506. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18507. *
  18508. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18509. *
  18510. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18511. *
  18512. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18513. * for sub us resolution
  18514. *
  18515. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18516. *
  18517. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18518. * is applied, in us
  18519. *
  18520. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18521. */
  18522. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18523. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18524. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18525. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18526. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18527. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18528. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18529. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18530. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18531. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18532. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18533. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18534. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18535. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18536. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18537. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18538. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18539. do { \
  18540. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18541. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18542. } while (0)
  18543. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18544. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18545. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18546. do { \
  18547. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18548. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18549. } while (0)
  18550. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18551. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18552. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18553. do { \
  18554. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18555. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18556. } while (0)
  18557. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18558. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18559. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18560. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18561. do { \
  18562. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18563. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18564. } while (0)
  18565. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18566. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18567. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18568. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18569. do { \
  18570. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18571. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18572. } while (0)
  18573. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18574. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18575. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18576. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18577. do { \
  18578. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18579. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18580. } while (0)
  18581. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18582. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18583. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18584. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18585. do { \
  18586. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18587. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18588. } while (0)
  18589. typedef struct {
  18590. A_UINT32 msg_type: 8, /* bits 7:0 */
  18591. pdev_id: 2, /* bits 9:8 */
  18592. chip_id: 2, /* bits 11:10 */
  18593. reserved1: 4, /* bits 15:12 */
  18594. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18595. A_UINT32 sync_timestamp_lo_us;
  18596. A_UINT32 sync_timestamp_hi_us;
  18597. A_UINT32 mlo_timestamp_offset_lo_us;
  18598. A_UINT32 mlo_timestamp_offset_hi_us;
  18599. A_UINT32 mlo_timestamp_offset_clks;
  18600. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18601. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18602. reserved2: 6; /* bits 31:26 */
  18603. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18604. reserved3: 10; /* bits 31:22 */
  18605. } htt_t2h_mlo_offset_ind_t;
  18606. /*
  18607. * @brief target -> host VDEV TX RX STATS
  18608. *
  18609. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18610. *
  18611. * @details
  18612. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18613. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18614. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18615. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18616. * periodically by target even in the absence of any further HTT request
  18617. * messages from host.
  18618. *
  18619. * The message is formatted as follows:
  18620. *
  18621. * |31 16|15 8|7 0|
  18622. * |---------------------------------+----------------+----------------|
  18623. * | payload_size | pdev_id | msg_type |
  18624. * |---------------------------------+----------------+----------------|
  18625. * | reserved0 |
  18626. * |-------------------------------------------------------------------|
  18627. * | reserved1 |
  18628. * |-------------------------------------------------------------------|
  18629. * | reserved2 |
  18630. * |-------------------------------------------------------------------|
  18631. * | |
  18632. * | VDEV specific Tx Rx stats info |
  18633. * | |
  18634. * |-------------------------------------------------------------------|
  18635. *
  18636. * The message is interpreted as follows:
  18637. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18638. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18639. * b'8:15 - pdev_id
  18640. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18641. * message header fields (msg_type through reserved2)
  18642. * dword1 - b'0:31 - reserved0.
  18643. * dword2 - b'0:31 - reserved1.
  18644. * dword3 - b'0:31 - reserved2.
  18645. */
  18646. typedef struct {
  18647. A_UINT32 msg_type: 8,
  18648. pdev_id: 8,
  18649. payload_size: 16;
  18650. A_UINT32 reserved0;
  18651. A_UINT32 reserved1;
  18652. A_UINT32 reserved2;
  18653. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18654. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18655. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18656. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18657. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18658. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18659. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18660. do { \
  18661. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18662. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18663. } while (0)
  18664. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18665. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18666. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18667. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18668. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18669. do { \
  18670. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18671. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18672. } while (0)
  18673. /* SOC related stats */
  18674. typedef struct {
  18675. htt_tlv_hdr_t tlv_hdr;
  18676. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18677. * This can be due to either the peer is deleted or deletion is ongoing
  18678. * */
  18679. A_UINT32 inv_peers_msdu_drop_count_lo;
  18680. A_UINT32 inv_peers_msdu_drop_count_hi;
  18681. } htt_stats_soc_txrx_stats_common_tlv;
  18682. /* preserve old name alias for new name consistent with the tag name */
  18683. typedef htt_stats_soc_txrx_stats_common_tlv htt_t2h_soc_txrx_stats_common_tlv;
  18684. /* VDEV HW Tx/Rx stats */
  18685. typedef struct {
  18686. htt_tlv_hdr_t tlv_hdr;
  18687. A_UINT32 vdev_id;
  18688. /* Rx msdu byte cnt */
  18689. A_UINT32 rx_msdu_byte_cnt_lo;
  18690. A_UINT32 rx_msdu_byte_cnt_hi;
  18691. /* Rx msdu cnt */
  18692. A_UINT32 rx_msdu_cnt_lo;
  18693. A_UINT32 rx_msdu_cnt_hi;
  18694. /* tx msdu byte cnt */
  18695. A_UINT32 tx_msdu_byte_cnt_lo;
  18696. A_UINT32 tx_msdu_byte_cnt_hi;
  18697. /* tx msdu cnt */
  18698. A_UINT32 tx_msdu_cnt_lo;
  18699. A_UINT32 tx_msdu_cnt_hi;
  18700. /* tx excessive retry discarded msdu cnt */
  18701. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18702. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18703. /* TX congestion ctrl msdu drop cnt */
  18704. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18705. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18706. /* discarded tx msdus cnt coz of time to live expiry */
  18707. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18708. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18709. /* tx excessive retry discarded msdu byte cnt */
  18710. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18711. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18712. /* TX congestion ctrl msdu drop byte cnt */
  18713. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18714. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18715. /* discarded tx msdus byte cnt coz of time to live expiry */
  18716. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18717. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18718. /* TQM bypass frame cnt */
  18719. A_UINT32 tqm_bypass_frame_cnt_lo;
  18720. A_UINT32 tqm_bypass_frame_cnt_hi;
  18721. /* TQM bypass byte cnt */
  18722. A_UINT32 tqm_bypass_byte_cnt_lo;
  18723. A_UINT32 tqm_bypass_byte_cnt_hi;
  18724. } htt_stats_vdev_txrx_stats_hw_stats_tlv;
  18725. /* preserve old name alias for new name consistent with the tag name */
  18726. typedef htt_stats_vdev_txrx_stats_hw_stats_tlv
  18727. htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18728. /*
  18729. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18730. *
  18731. * @details
  18732. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18733. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18734. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18735. * the default MSDU queues of each of the specified TIDs for the peer
  18736. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18737. * If the default MSDU queues of a given TID within the peer are not linked
  18738. * to a service class, the svc_class_id field for that TID will have a
  18739. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18740. * queues for that TID are not mapped to any service class.
  18741. *
  18742. * |31 16|15 8|7 0|
  18743. * |------------------------------+--------------+--------------|
  18744. * | peer ID | reserved | msg type |
  18745. * |------------------------------+--------------+------+-------|
  18746. * | reserved | svc class ID | TID |
  18747. * |------------------------------------------------------------|
  18748. * ...
  18749. * |------------------------------------------------------------|
  18750. * | reserved | svc class ID | TID |
  18751. * |------------------------------------------------------------|
  18752. * Header fields:
  18753. * dword0 - b'7:0 - msg_type: This will be set to
  18754. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18755. * b'31:16 - peer ID
  18756. * dword1 - b'7:0 - TID
  18757. * b'15:8 - svc class ID
  18758. * (dword2, etc. same format as dword1)
  18759. */
  18760. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18761. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18762. A_UINT32 msg_type :8,
  18763. reserved0 :8,
  18764. peer_id :16;
  18765. struct {
  18766. A_UINT32 tid :8,
  18767. svc_class_id :8,
  18768. reserved1 :16;
  18769. } tid_reports[1/*or more*/];
  18770. } POSTPACK;
  18771. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18772. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18773. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18774. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18775. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18776. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18777. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18778. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18779. do { \
  18780. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18781. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18782. } while (0)
  18783. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18784. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18785. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18786. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18787. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18788. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18789. do { \
  18790. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18791. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18792. } while (0)
  18793. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18794. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18795. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18796. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18797. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18798. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18799. do { \
  18800. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18801. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18802. } while (0)
  18803. /*
  18804. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18805. *
  18806. * @details
  18807. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18808. * flow if the flow is seen the associated service class is conveyed to the
  18809. * target via TCL Data Command. Target on the other hand internally creates the
  18810. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18811. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18812. * the newly created MSDUQ
  18813. *
  18814. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18815. * |------------------------------+------------------------+--------------|
  18816. * | peer ID | HTT qtype | msg type |
  18817. * |---------------------------------+--------------+--+---+-------+------|
  18818. * | reserved |AST list index|FO|WC | HLOS | remap|
  18819. * | | | | | TID | TID |
  18820. * |---------------------+------------------------------------------------|
  18821. * | reserved1 | tgt_opaque_id |
  18822. * |---------------------+------------------------------------------------|
  18823. *
  18824. * Header fields:
  18825. *
  18826. * dword0 - b'7:0 - msg_type: This will be set to
  18827. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18828. * b'15:8 - HTT qtype
  18829. * b'31:16 - peer ID
  18830. *
  18831. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18832. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18833. * hlos_tid : Common to Lithium and Beryllium
  18834. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18835. * TCL Data Command : Beryllium
  18836. * b10 - flow_override (FO), as sent by host in
  18837. * TCL Data Command: Beryllium
  18838. * b11:14 - ast_list_idx
  18839. * Array index into the list of extension AST entries
  18840. * (not the actual AST 16-bit index).
  18841. * The ast_list_idx is one-based, with the following
  18842. * range of values:
  18843. * - legacy targets supporting 16 user-defined
  18844. * MSDU queues: 1-2
  18845. * - legacy targets supporting 48 user-defined
  18846. * MSDU queues: 1-6
  18847. * - new targets: 0 (peer_id is used instead)
  18848. * Note that since ast_list_idx is one-based,
  18849. * the host will need to subtract 1 to use it as an
  18850. * index into a list of extension AST entries.
  18851. * b15:31 - reserved
  18852. *
  18853. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18854. * unique MSDUQ id in firmware
  18855. * b'24:31 - reserved1
  18856. */
  18857. PREPACK struct htt_t2h_sawf_msduq_event {
  18858. A_UINT32 msg_type : 8,
  18859. htt_qtype : 8,
  18860. peer_id :16;
  18861. A_UINT32 remap_tid : 4,
  18862. hlos_tid : 4,
  18863. who_classify_info_sel : 2,
  18864. flow_override : 1,
  18865. ast_list_idx : 4,
  18866. reserved :17;
  18867. A_UINT32 tgt_opaque_id :24,
  18868. reserved1 : 8;
  18869. } POSTPACK;
  18870. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18871. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18872. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18873. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18874. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18875. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18876. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18877. do { \
  18878. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18879. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18880. } while (0)
  18881. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18882. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18883. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18884. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18885. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18886. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18887. do { \
  18888. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18889. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18890. } while (0)
  18891. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18892. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18893. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18894. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18895. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18896. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18897. do { \
  18898. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18899. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18900. } while (0)
  18901. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18902. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18903. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18904. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18905. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18906. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18907. do { \
  18908. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18909. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18910. } while (0)
  18911. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18912. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18913. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18914. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18915. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18916. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18917. do { \
  18918. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18919. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18920. } while (0)
  18921. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18922. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18923. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18924. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18925. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18926. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18927. do { \
  18928. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18929. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18930. } while (0)
  18931. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18932. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18933. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18934. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18935. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18936. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18937. do { \
  18938. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18939. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18940. } while (0)
  18941. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18942. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18943. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18944. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18945. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18946. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18947. do { \
  18948. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18949. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18950. } while (0)
  18951. /**
  18952. * @brief target -> PPDU id format indication
  18953. *
  18954. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18955. *
  18956. * @details
  18957. * The following field definitions describe the format of the HTT target
  18958. * to host PPDU ID format indication message.
  18959. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18960. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18961. * seq_idx :- Sequence control index of this PPDU.
  18962. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18963. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18964. * tqm_cmd:-
  18965. *
  18966. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18967. * |--------------------------------------------------+------------------------|
  18968. * | rsvd0 | msg type |
  18969. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18970. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18971. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18972. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18973. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18974. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18975. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18976. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18977. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18978. * Where: OF = bit offset, NB = number of bits, V = valid
  18979. * The message is interpreted as follows:
  18980. *
  18981. * dword0 - b'7:0 - msg_type: This will be set to
  18982. * HTT_T2H_PPDU_ID_FMT_IND
  18983. * value: 0x30
  18984. *
  18985. * dword0 - b'31:8 - reserved
  18986. *
  18987. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18988. *
  18989. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18990. *
  18991. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18992. *
  18993. * dword1 - b'15:11 - reserved for future use
  18994. *
  18995. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18996. *
  18997. * dword1 - b'21:17 - number of bits in ring_id
  18998. *
  18999. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  19000. *
  19001. * dword1 - b'31:27 - reserved for future use
  19002. *
  19003. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  19004. *
  19005. * dword2 - b'5:1 - number of bits in sequence index
  19006. *
  19007. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  19008. *
  19009. * dword2 - b'15:11 - reserved for future use
  19010. *
  19011. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  19012. *
  19013. * dword2 - b'21:17 - number of bits in link_id
  19014. *
  19015. * dword2 - b'26:22 - offset of link_id (in number of bits)
  19016. *
  19017. * dword2 - b'31:27 - reserved for future use
  19018. *
  19019. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  19020. *
  19021. * dword3 - b'5:1 - number of bits in seq_cmd_type
  19022. *
  19023. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  19024. *
  19025. * dword3 - b'15:11 - reserved for future use
  19026. *
  19027. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  19028. *
  19029. * dword3 - b'21:17 - number of bits in tqm_cmd
  19030. *
  19031. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  19032. *
  19033. * dword3 - b'31:27 - reserved for future use
  19034. *
  19035. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  19036. *
  19037. * dword4 - b'5:1 - number of bits in mac_id
  19038. *
  19039. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  19040. *
  19041. * dword4 - b'15:11 - reserved for future use
  19042. *
  19043. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  19044. *
  19045. * dword4 - b'21:17 - number of bits in crc
  19046. *
  19047. * dword4 - b'26:22 - offset of crc (in number of bits)
  19048. *
  19049. * dword4 - b'31:27 - reserved for future use
  19050. *
  19051. */
  19052. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  19053. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  19054. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  19055. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  19056. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  19057. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  19058. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  19059. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  19060. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  19061. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  19062. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  19063. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  19064. /* macros for accessing lower 16 bits in dword */
  19065. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  19066. do { \
  19067. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  19068. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  19069. } while (0)
  19070. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  19071. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  19072. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  19073. do { \
  19074. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  19075. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  19076. } while (0)
  19077. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  19078. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  19079. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  19080. do { \
  19081. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  19082. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  19083. } while (0)
  19084. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  19085. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  19086. /* macros for accessing upper 16 bits in dword */
  19087. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  19088. do { \
  19089. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  19090. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  19091. } while (0)
  19092. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  19093. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  19094. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  19095. do { \
  19096. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  19097. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  19098. } while (0)
  19099. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  19100. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  19101. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  19102. do { \
  19103. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  19104. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  19105. } while (0)
  19106. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  19107. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  19108. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  19109. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19110. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  19111. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19112. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  19113. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19114. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  19115. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19116. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  19117. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19118. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  19119. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19120. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  19121. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19122. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  19123. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19124. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  19125. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19126. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  19127. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19128. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  19129. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19130. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  19131. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19132. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  19133. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19134. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  19135. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19136. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  19137. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19138. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  19139. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19140. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  19141. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19142. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  19143. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19144. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  19145. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19146. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  19147. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19148. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  19149. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19150. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  19151. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19152. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  19153. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19154. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  19155. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19156. /* offsets in number dwords */
  19157. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  19158. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  19159. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  19160. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  19161. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  19162. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  19163. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  19164. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  19165. typedef struct {
  19166. A_UINT32 msg_type: 8, /* bits 7:0 */
  19167. rsvd0: 24;/* bits 31:8 */
  19168. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  19169. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  19170. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  19171. rsvd1: 5, /* bits 15:11 */
  19172. ring_id_valid: 1, /* bits 16:16 */
  19173. ring_id_bits: 5, /* bits 21:17 */
  19174. ring_id_offset: 5, /* bits 26:22 */
  19175. rsvd2: 5; /* bits 31:27 */
  19176. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  19177. seq_idx_bits: 5, /* bits 5:1 */
  19178. seq_idx_offset: 5, /* bits 10:6 */
  19179. rsvd3: 5, /* bits 15:11 */
  19180. link_id_valid: 1, /* bits 16:16 */
  19181. link_id_bits: 5, /* bits 21:17 */
  19182. link_id_offset: 5, /* bits 26:22 */
  19183. rsvd4: 5; /* bits 31:27 */
  19184. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  19185. seq_cmd_type_bits: 5, /* bits 5:1 */
  19186. seq_cmd_type_offset: 5, /* bits 10:6 */
  19187. rsvd5: 5, /* bits 15:11 */
  19188. tqm_cmd_valid: 1, /* bits 16:16 */
  19189. tqm_cmd_bits: 5, /* bits 21:17 */
  19190. tqm_cmd_offset: 5, /* bits 26:12 */
  19191. rsvd6: 5; /* bits 31:27 */
  19192. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  19193. mac_id_bits: 5, /* bits 5:1 */
  19194. mac_id_offset: 5, /* bits 10:6 */
  19195. rsvd8: 5, /* bits 15:11 */
  19196. crc_valid: 1, /* bits 16:16 */
  19197. crc_bits: 5, /* bits 21:17 */
  19198. crc_offset: 5, /* bits 26:12 */
  19199. rsvd9: 5; /* bits 31:27 */
  19200. } htt_t2h_ppdu_id_fmt_ind_t;
  19201. /**
  19202. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  19203. *
  19204. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  19205. *
  19206. * @details
  19207. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19208. * when RX_CCE_SUPER_RULE setup is done
  19209. *
  19210. * This message shows the configuration results after the setup operation.
  19211. * It will always be sent to host.
  19212. * The message would appear as follows:
  19213. *
  19214. * |31 24|23 16|15 8|7 0|
  19215. * |-----------------+-----------------+----------------+----------------|
  19216. * | result | response_type | pdev_id | msg_type |
  19217. * |---------------------------------------------------------------------|
  19218. *
  19219. * The message is interpreted as follows:
  19220. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  19221. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  19222. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  19223. * b'16:23 - response_type: Indicate the response type of this setup
  19224. * done msg
  19225. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  19226. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  19227. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19228. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  19229. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19230. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  19231. * b'24:31 - result: Indicate result of setup operation
  19232. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  19233. * b'24 - is_rule_enough: indicate if there are
  19234. * enough free cce rule slots
  19235. * 0: not enough
  19236. * 1: enough
  19237. * b'25:31 - avail_rule_num: indicate the number of
  19238. * remaining free cce rule slots, only makes sense
  19239. * when is_rule_enough = 0
  19240. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  19241. * b'24 - cfg_result_0: indicate the config result
  19242. * of RX_CCE_SUPER_RULE_0
  19243. * 0: Install/Uninstall fails
  19244. * 1: Install/Uninstall succeeds
  19245. * b'25 - cfg_result_1: indicate the config result
  19246. * of RX_CCE_SUPER_RULE_1
  19247. * 0: Install/Uninstall fails
  19248. * 1: Install/Uninstall succeeds
  19249. * b'26:31 - reserved
  19250. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  19251. * b'24 - cfg_result_0: indicate the config result
  19252. * of RX_CCE_SUPER_RULE_0
  19253. * 0: Release fails
  19254. * 1: Release succeeds
  19255. * b'25 - cfg_result_1: indicate the config result
  19256. * of RX_CCE_SUPER_RULE_1
  19257. * 0: Release fails
  19258. * 1: Release succeeds
  19259. * b'26:31 - reserved
  19260. */
  19261. enum htt_rx_cce_super_rule_setup_done_response_type {
  19262. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  19263. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19264. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19265. /*All reply type should be before this*/
  19266. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  19267. };
  19268. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  19269. A_UINT8 msg_type;
  19270. A_UINT8 pdev_id;
  19271. A_UINT8 response_type;
  19272. union {
  19273. struct {
  19274. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  19275. A_UINT8 is_rule_enough: 1,
  19276. avail_rule_num: 7;
  19277. };
  19278. struct {
  19279. /*
  19280. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  19281. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  19282. */
  19283. A_UINT8 cfg_result_0: 1,
  19284. cfg_result_1: 1,
  19285. rsvd: 6;
  19286. };
  19287. } result;
  19288. } POSTPACK;
  19289. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  19290. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19291. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19292. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19293. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19294. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19295. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19296. do { \
  19297. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19298. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19299. } while (0)
  19300. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19301. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19302. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19303. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19304. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19305. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19306. do { \
  19307. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19308. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19309. } while (0)
  19310. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19311. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19312. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19313. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19314. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19315. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19316. do { \
  19317. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19318. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19319. } while (0)
  19320. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19321. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19322. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19323. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19324. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19325. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19326. do { \
  19327. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19328. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19329. } while (0)
  19330. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19331. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19332. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19333. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19334. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19335. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19336. do { \
  19337. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19338. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19339. } while (0)
  19340. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19341. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19342. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19343. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19344. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19345. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19346. do { \
  19347. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19348. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19349. } while (0)
  19350. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19351. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19352. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19353. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19354. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19355. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19356. do { \
  19357. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19358. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19359. } while (0)
  19360. /**
  19361. * THE BELOW MESSAGE HAS BEEN DEPRECATED
  19362. *======================================
  19363. * @brief target -> host CoDel MSDU queue latencies array configuration
  19364. *
  19365. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  19366. *
  19367. * @details
  19368. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  19369. * by the target to inform the host of the location and size of the DDR array of
  19370. * per MSDU queue latency metrics. This array is updated by the host and
  19371. * read by the target. The target uses these metric values to determine
  19372. * which MSDU queues have latencies exceeding their CoDel latency target.
  19373. *
  19374. * |31 16|15 8|7 0|
  19375. * |-------------------------------------------+----------|
  19376. * | number of array elements | reserved | MSG_TYPE |
  19377. * |-------------------------------------------+----------|
  19378. * | array physical address, low bits |
  19379. * |------------------------------------------------------|
  19380. * | array physical address, high bits |
  19381. * |------------------------------------------------------|
  19382. * Header fields:
  19383. * - MSG_TYPE
  19384. * Bits 7:0
  19385. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19386. * array configuration message.
  19387. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19388. * - NUM_ELEM
  19389. * Bits 31:16
  19390. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19391. * Value: Specifies the number of elements in the MSDU queue latency
  19392. * metrics array. This value is the same as the maximum number of
  19393. * MSDU queues supported by the target.
  19394. * Since each array element is 16 bits, the size in bytes of the
  19395. * MSDU queue latency metrics array is twice the number of elements.
  19396. * - PADDR_LOW
  19397. * Bits 31:0
  19398. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19399. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19400. * metrics array.
  19401. * - PADDR_HIGH
  19402. * Bits 31:0
  19403. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19404. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19405. * metrics array.
  19406. */
  19407. typedef struct {
  19408. A_UINT32 msg_type: 8, /* bits 7:0 */
  19409. reserved: 8, /* bits 15:8 */
  19410. num_elem: 16; /* bits 31:16 */
  19411. A_UINT32 paddr_low;
  19412. A_UINT32 paddr_high;
  19413. } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
  19414. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19415. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19416. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19417. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19418. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19419. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19420. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19421. do { \
  19422. HTT_CHECK_SET_VAL( \
  19423. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19424. ((_var) |= ((_val) << \
  19425. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19426. } while (0)
  19427. /*
  19428. * This CoDel MSDU queue latencies array whose location and number of
  19429. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19430. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19431. * using milliseconds units.
  19432. */
  19433. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19434. /**
  19435. * @brief target -> host rx completion indication message definition
  19436. *
  19437. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19438. *
  19439. * @details
  19440. * The following diagram shows the format of the Rx completion indication sent
  19441. * from the target to the host
  19442. *
  19443. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19444. * |---------------+----------------------------+----------------|
  19445. * | vdev_id | peer_id | msg_type |
  19446. * hdr: |---------------+--------------------------+-+----------------|
  19447. * | rsvd0 |F| msdu_cnt |
  19448. * pyld: |==========================================+=+================|
  19449. * MSDU 0 | buf addr lo (bits 31:0) |
  19450. * |-----+--------------------------------------+----------------|
  19451. * |rsvd1| SW buffer cookie | buf addr hi |
  19452. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19453. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19454. * |-------------------------------------------------+---------+-|
  19455. * | rsvd3 | err info|E|
  19456. * |=================================================+=========+=|
  19457. * MSDU 1 | buf addr lo (bits 31:0) |
  19458. * : ... :
  19459. * | rsvd3 | err info|E|
  19460. * |-------------------------------------------------------------|
  19461. * Where:
  19462. * F = fragment
  19463. * M = MPDU retry bit
  19464. * R = raw MPDU frame
  19465. * F = first MSDU in MPDU
  19466. * L = last MSDU in MPDU
  19467. * C = MSDU continuation
  19468. * S = Souce Addr is valid
  19469. * D = Dest Addr is valid
  19470. * MC = Dest Addr is multicast / broadcast
  19471. * W = is first MSDU after WoW wakeup
  19472. * R2 = rsvd2
  19473. * E = error valid
  19474. */
  19475. /* htt_t2h_rx_data_msdu_err:
  19476. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19477. * when FW forwards MSDU to host.
  19478. */
  19479. typedef enum htt_t2h_rx_data_msdu_err {
  19480. /* ERR_DECRYPT:
  19481. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19482. * host maintains error stats, recycles buffer.
  19483. */
  19484. HTT_RXDATA_ERR_DECRYPT = 0,
  19485. /* ERR_TKIP_MIC:
  19486. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19487. * Host maintains error stats, recycles buffer, sends notification to
  19488. * middleware.
  19489. */
  19490. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19491. /* ERR_UNENCRYPTED:
  19492. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19493. * Host maintains error stats, recycles buffer.
  19494. */
  19495. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19496. /* ERR_MSDU_LIMIT:
  19497. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19498. * Host maintains error stats, recycles buffer.
  19499. */
  19500. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19501. /* ERR_FLUSH_REQUEST:
  19502. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19503. * Host maintains error stats, recycles buffer.
  19504. */
  19505. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19506. /* ERR_OOR:
  19507. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19508. * Host maintains error stats, recycles buffer mainly for low
  19509. * TCP KPI debugging.
  19510. */
  19511. HTT_RXDATA_ERR_OOR = 5,
  19512. /* ERR_2K_JUMP:
  19513. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19514. * Host maintains error stats, recycles buffer mainly for low
  19515. * TCP KPI debugging.
  19516. */
  19517. HTT_RXDATA_ERR_2K_JUMP = 6,
  19518. /* ERR_ZERO_LEN_MSDU:
  19519. * FW sets this error flag for a 0 length MSDU.
  19520. * Host maintains error stats, recycles buffer.
  19521. */
  19522. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19523. /* ERR_INVALID_PEER:
  19524. * FW sets this error flag when MSDU is recived from invalid PEER
  19525. * HOST decides to send DEAUTH or not, recyles buffer.
  19526. */
  19527. HTT_RXDATA_ERR_INVALID_PEER = 8,
  19528. /* add new error codes here */
  19529. HTT_RXDATA_ERR_MAX = 32
  19530. } htt_t2h_rx_data_msdu_err_e;
  19531. struct htt_t2h_rx_data_ind_t
  19532. {
  19533. A_UINT32 /* word 0 */
  19534. /* msg_type:
  19535. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19536. */
  19537. msg_type: 8,
  19538. peer_id: 16, /* This will provide peer data */
  19539. vdev_id: 8; /* This will provide vdev id info */
  19540. A_UINT32 /* word 1 */
  19541. /* msdu_cnt:
  19542. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19543. */
  19544. msdu_cnt: 8,
  19545. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19546. rsvd0: 23;
  19547. /* NOTE:
  19548. * To preserve backwards compatibility,
  19549. * no new fields can be added in this struct.
  19550. */
  19551. };
  19552. struct htt_t2h_rx_data_msdu_info
  19553. {
  19554. A_UINT32 /* word 0 */
  19555. buffer_addr_low : 32;
  19556. A_UINT32 /* word 1 */
  19557. buffer_addr_high : 8,
  19558. sw_buffer_cookie : 21,
  19559. /* fw_offloads_inspected:
  19560. * When reo_destination_indication is 6 in reo_entrance_ring
  19561. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  19562. * of the MPDU are inspected by FW offloads layer, subsequently
  19563. * the MSDUs are qualified to be host interested.
  19564. * In such case the fw_offloads_inspected is set to 1, else 0.
  19565. * This will assist host to not consider such MSDUs for FISA
  19566. * flow addition.
  19567. */
  19568. fw_offloads_inspected : 1,
  19569. rsvd1 : 2;
  19570. A_UINT32 /* word 2 */
  19571. mpdu_retry_bit : 1, /* used for stats maintenance */
  19572. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19573. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19574. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19575. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19576. sa_is_valid : 1, /* used for HW issue check in
  19577. * is_sa_da_idx_valid() */
  19578. da_is_valid : 1, /* used for HW issue check and
  19579. * intra-BSS forwarding */
  19580. da_is_mcbc : 1,
  19581. tid_info : 8, /* used for stats maintenance */
  19582. msdu_length : 14,
  19583. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19584. * provided by fw after WoW exit */
  19585. rsvd2 : 1;
  19586. A_UINT32 /* word 3 */
  19587. error_valid : 1, /* Set if the MSDU has any error */
  19588. error_info : 5, /* If error_valid is TRUE, then refer to
  19589. * "htt_t2h_rx_data_msdu_err_e" for
  19590. * checking error reason. */
  19591. rsvd3 : 26;
  19592. /* NOTE:
  19593. * To preserve backwards compatibility,
  19594. * no new fields can be added in this struct.
  19595. */
  19596. };
  19597. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19598. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19599. * for every Rx DATA IND sent by FW to host.
  19600. */
  19601. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19602. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19603. * This is the size of each MSDU detail that will be piggybacked with the
  19604. * RX IND header.
  19605. */
  19606. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19607. /* member definitions of htt_t2h_rx_data_ind_t */
  19608. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19609. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19610. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19611. do { \
  19612. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19613. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19614. } while (0)
  19615. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19616. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19617. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19618. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19619. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19620. do { \
  19621. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19622. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19623. } while (0)
  19624. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19625. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19626. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19627. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19628. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19629. do { \
  19630. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19631. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19632. } while (0)
  19633. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19634. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19635. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19636. #define HTT_RX_DATA_IND_FRAG_S 8
  19637. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19638. do { \
  19639. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19640. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19641. } while (0)
  19642. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19643. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19644. /* member definitions of htt_t2h_rx_data_msdu_info */
  19645. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19646. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19647. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19648. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19649. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19650. do { \
  19651. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19652. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19653. } while (0)
  19654. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19655. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19656. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19657. do { \
  19658. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19659. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19660. } while (0)
  19661. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19662. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19663. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19664. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19665. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19666. do { \
  19667. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19668. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19669. } while (0)
  19670. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19671. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19672. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  19673. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  19674. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  19675. do { \
  19676. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  19677. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  19678. } while (0)
  19679. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  19680. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  19681. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19682. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19683. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19684. do { \
  19685. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19686. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19687. } while (0)
  19688. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19689. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19690. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19691. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19692. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19693. do { \
  19694. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19695. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19696. } while (0)
  19697. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19698. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19699. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19700. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19701. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19702. do { \
  19703. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19704. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19705. } while (0)
  19706. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19707. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19708. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19709. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19710. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19711. do { \
  19712. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19713. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19714. } while (0)
  19715. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19716. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19717. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19718. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19719. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19720. do { \
  19721. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19722. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19723. } while (0)
  19724. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19725. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19726. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19727. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19728. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19729. do { \
  19730. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19731. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19732. } while (0)
  19733. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19734. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19735. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19736. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19737. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19738. do { \
  19739. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19740. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19741. } while (0)
  19742. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19743. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19744. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19745. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19746. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19747. do { \
  19748. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19749. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19750. } while (0)
  19751. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19752. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19753. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19754. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19755. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19756. do { \
  19757. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19758. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19759. } while (0)
  19760. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19761. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19762. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19763. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19764. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19765. do { \
  19766. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19767. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19768. } while (0)
  19769. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19770. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19771. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19772. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19773. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19774. do { \
  19775. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19776. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19777. } while (0)
  19778. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19779. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19780. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19781. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19782. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19783. do { \
  19784. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19785. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19786. } while (0)
  19787. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19788. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19789. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19790. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19791. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19792. do { \
  19793. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19794. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19795. } while (0)
  19796. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19797. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19798. /**
  19799. * @brief target -> Primary peer migration message to host
  19800. *
  19801. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19802. *
  19803. * @details
  19804. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19805. * to host to flush & set-up the RX rings to new primary peer
  19806. *
  19807. * The message would appear as follows:
  19808. *
  19809. * |31 16|15 12|11 8|7 0|
  19810. * |-------------------------------+---------+---------+--------------|
  19811. * | vdev ID | pdev ID | chip ID | msg type |
  19812. * |-------------------------------+---------+---------+--------------|
  19813. * | ML peer ID | SW peer ID |
  19814. * |-------------------------------+----------------------------------|
  19815. *
  19816. * The message is interpreted as follows:
  19817. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19818. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19819. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19820. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19821. * as primary
  19822. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19823. * as primary
  19824. *
  19825. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19826. * chosen as primary
  19827. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19828. * primary peer belongs.
  19829. */
  19830. typedef struct {
  19831. A_UINT32 msg_type: 8, /* bits 7:0 */
  19832. chip_id: 4, /* bits 11:8 */
  19833. pdev_id: 4, /* bits 15:12 */
  19834. vdev_id: 16; /* bits 31:16 */
  19835. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19836. ml_peer_id: 16; /* bits 31:16 */
  19837. } htt_t2h_primary_link_peer_migrate_ind_t;
  19838. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19839. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19840. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19841. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19842. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19843. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19844. do { \
  19845. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19846. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19847. } while (0)
  19848. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19849. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19850. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19851. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19852. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19853. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19854. do { \
  19855. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19856. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19857. } while (0)
  19858. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19859. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19860. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19861. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19862. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19863. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19864. do { \
  19865. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19866. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19867. } while (0)
  19868. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19869. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19870. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19871. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19872. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19873. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19874. do { \
  19875. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19876. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19877. } while (0)
  19878. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19879. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19880. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19881. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19882. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19883. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19884. do { \
  19885. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19886. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19887. } while (0)
  19888. /**
  19889. * @brief target -> host rx peer AST override message defenition
  19890. *
  19891. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  19892. *
  19893. * @details
  19894. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  19895. * where in the dummy ast index is provided to the host.
  19896. * This new message below is sent to the host at run time from the TX_DE
  19897. * exception path when a SAWF flow is detected for a peer.
  19898. * This is sent up once per SAWF peer.
  19899. * This layout assumes the target operates as little-endian.
  19900. *
  19901. * |31 24|23 16|15 8|7 0|
  19902. * |--------------------------------------+-----------------+-----------------|
  19903. * | SW peer ID | vdev ID | msg type |
  19904. * |-----------------+--------------------+-----------------+-----------------|
  19905. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  19906. * |-----------------+--------------------+-----------------+-----------------|
  19907. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  19908. * |--------------------------------------+-----------------+-----------------|
  19909. * | reserved | dummy AST Index #2 |
  19910. * |--------------------------------------+-----------------------------------|
  19911. *
  19912. * The following field definitions describe the format of the peer ast override
  19913. * index messages sent from the target to the host.
  19914. * - MSG_TYPE
  19915. * Bits 7:0
  19916. * Purpose: identifies this as a peer map v3 message
  19917. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  19918. * - VDEV_ID
  19919. * Bits 15:8
  19920. * Purpose: Indicates which virtual device the peer is associated with.
  19921. * - SW_PEER_ID
  19922. * Bits 31:16
  19923. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  19924. * - MAC_ADDR_L32
  19925. * Bits 31:0
  19926. * Purpose: Identifies which peer node the peer ID is for.
  19927. * Value: lower 4 bytes of peer node's MAC address
  19928. * - MAC_ADDR_U16
  19929. * Bits 15:0
  19930. * Purpose: Identifies which peer node the peer ID is for.
  19931. * Value: upper 2 bytes of peer node's MAC address
  19932. * - AST_INDEX1
  19933. * Bits 31:16
  19934. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  19935. * - AST_INDEX2
  19936. * Bits 15:0
  19937. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  19938. */
  19939. /* dword 0 */
  19940. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  19941. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  19942. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  19943. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  19944. /* dword 1 */
  19945. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  19946. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  19947. /* dword 2 */
  19948. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  19949. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  19950. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  19951. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  19952. /* dword 3 */
  19953. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  19954. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  19955. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  19956. do { \
  19957. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  19958. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  19959. } while (0)
  19960. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  19961. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  19962. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  19963. do { \
  19964. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  19965. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  19966. } while (0)
  19967. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  19968. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  19969. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  19970. do { \
  19971. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  19972. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  19973. } while (0)
  19974. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  19975. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  19976. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  19977. do { \
  19978. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  19979. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  19980. } while (0)
  19981. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  19982. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  19983. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  19984. do { \
  19985. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  19986. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  19987. } while (0)
  19988. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  19989. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  19990. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  19991. do { \
  19992. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  19993. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  19994. } while (0)
  19995. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  19996. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  19997. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  19998. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  19999. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  20000. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  20001. /**
  20002. * @brief target -> periodic report of tx latency to host
  20003. *
  20004. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
  20005. *
  20006. * @details
  20007. * The message starts with a message header followed by one or more
  20008. * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
  20009. * After each upload, these tx latency stats will be reset.
  20010. *
  20011. * |31 24|23 16|15 14|13 10|9 8|7 0|
  20012. * +-------------------------+-----+-----+---+----------|
  20013. * hdr | |pyld elem sz| | GR | P | msg type |
  20014. *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20015. * pyld | peer ID |
  20016. * |----------------------------------------------------|
  20017. * | peer_tx_latency[0] |
  20018. * |----------------------------------------------------|
  20019. * 1st | peer_tx_latency[1] |
  20020. * peer |----------------------------------------------------|
  20021. * | peer_tx_latency[2] |
  20022. * |----------------------------------------------------|
  20023. * | peer_tx_latency[3] |
  20024. * |----------------------------------------------------|
  20025. * | avg latency |
  20026. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20027. * | peer ID |
  20028. * |----------------------------------------------------|
  20029. * | peer_tx_latency[0] |
  20030. * |----------------------------------------------------|
  20031. * 2nd | peer_tx_latency[1] |
  20032. * peer |----------------------------------------------------|
  20033. * | peer_tx_latency[2] |
  20034. * |----------------------------------------------------|
  20035. * | peer_tx_latency[3] |
  20036. * |----------------------------------------------------|
  20037. * | avg latency |
  20038. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20039. * Where:
  20040. * P = pdev ID
  20041. * GR = granularity
  20042. *
  20043. * @details
  20044. * htt_t2h_tx_latency_stats_periodic_hdr_t:
  20045. * - msg_type
  20046. * Bits 7:0
  20047. * Purpose: identifies this as a tx latency report message
  20048. * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
  20049. * - pdev_id
  20050. * Bits 9:8
  20051. * Purpose: Indicates which pdev this message is associated with.
  20052. * - granularity
  20053. * Bits 13:10
  20054. * Purpose: specifies the granulairty of each tx latency bucket in MS.
  20055. * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
  20056. * then the ranges for the 4 latency histogram buckets will be
  20057. * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
  20058. * - payload_elem_size
  20059. * Bits 23:16
  20060. * Purpose: specifies the size of each element within the msg's payload
  20061. * In other words, this field specified the value of
  20062. * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
  20063. * revision of the htt_t2h_peer_tx_latency_stats definition.
  20064. * If the payload_elem_size reported in the message exceeds the
  20065. * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20066. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20067. * the host shall ignore the excess data.
  20068. * Conversely, if the payload_elem_size reported in the message is
  20069. * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20070. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20071. * the host shall use 0x0 values for the portion of the data not
  20072. * provided by the target.
  20073. * The host can compare the payload_elem_size to the total size of
  20074. * the message minus the size of the message header to determine
  20075. * how many peer payload elements are present in the message.
  20076. * - sw_peer_id
  20077. * Purpose: The peer to which the following stats belong
  20078. * - peer_tx_latency
  20079. * Purpose: tx latency histogram for this peer, with 4 buckets whose
  20080. * size (in milliseconds) is specified by the granularity field
  20081. * - avg_latency
  20082. * Purpose: average tx latency (in ms) for this peer in this report interval
  20083. */
  20084. typedef struct {
  20085. A_UINT32 msg_type: 8,
  20086. pdev_id: 2,
  20087. granularity: 4,
  20088. reserved1: 2,
  20089. payload_elem_size: 8,
  20090. reserved2: 8;
  20091. } htt_t2h_tx_latency_stats_periodic_hdr_t;
  20092. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
  20093. (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
  20094. #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
  20095. typedef struct _htt_tx_latency_stats {
  20096. A_UINT32 peer_id;
  20097. A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
  20098. A_UINT32 avg_latency;
  20099. } htt_t2h_peer_tx_latency_stats;
  20100. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
  20101. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
  20102. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  20103. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
  20104. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  20105. do { \
  20106. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
  20107. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
  20108. } while (0)
  20109. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
  20110. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
  20111. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
  20112. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
  20113. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
  20114. do { \
  20115. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
  20116. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
  20117. } while (0)
  20118. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
  20119. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
  20120. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
  20121. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
  20122. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
  20123. do { \
  20124. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
  20125. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
  20126. } while (0)
  20127. #endif