dp_ctrl.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. #define DP_MAX_LANES 4
  36. struct dp_mst_ch_slot_info {
  37. u32 start_slot;
  38. u32 tot_slots;
  39. };
  40. struct dp_mst_channel_info {
  41. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  42. };
  43. struct dp_ctrl_private {
  44. struct dp_ctrl dp_ctrl;
  45. struct device *dev;
  46. struct dp_aux *aux;
  47. struct dp_panel *panel;
  48. struct dp_link *link;
  49. struct dp_power *power;
  50. struct dp_parser *parser;
  51. struct dp_catalog_ctrl *catalog;
  52. struct completion idle_comp;
  53. struct completion video_comp;
  54. bool orientation;
  55. bool power_on;
  56. bool mst_mode;
  57. bool fec_mode;
  58. atomic_t aborted;
  59. u8 initial_lane_count;
  60. u8 initial_bw_code;
  61. u32 vic;
  62. u32 stream_count;
  63. struct dp_mst_channel_info mst_ch_info;
  64. };
  65. enum notification_status {
  66. NOTIFY_UNKNOWN,
  67. NOTIFY_CONNECT,
  68. NOTIFY_DISCONNECT,
  69. NOTIFY_CONNECT_IRQ_HPD,
  70. NOTIFY_DISCONNECT_IRQ_HPD,
  71. };
  72. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  73. {
  74. DP_DEBUG("idle_patterns_sent\n");
  75. complete(&ctrl->idle_comp);
  76. }
  77. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  78. {
  79. DP_DEBUG("dp_video_ready\n");
  80. complete(&ctrl->video_comp);
  81. }
  82. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl)
  83. {
  84. struct dp_ctrl_private *ctrl;
  85. if (!dp_ctrl) {
  86. DP_ERR("Invalid input data\n");
  87. return;
  88. }
  89. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  90. atomic_set(&ctrl->aborted, 1);
  91. }
  92. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  93. {
  94. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  95. }
  96. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  97. enum dp_stream_id strm)
  98. {
  99. int const idle_pattern_completion_timeout_ms = HZ / 10;
  100. u32 state = 0x0;
  101. if (!ctrl->power_on)
  102. return;
  103. if (!ctrl->mst_mode) {
  104. state = ST_PUSH_IDLE;
  105. goto trigger_idle;
  106. }
  107. if (strm >= DP_STREAM_MAX) {
  108. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  109. return;
  110. }
  111. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  112. trigger_idle:
  113. reinit_completion(&ctrl->idle_comp);
  114. dp_ctrl_state_ctrl(ctrl, state);
  115. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  116. idle_pattern_completion_timeout_ms))
  117. DP_WARN("time out\n");
  118. else
  119. DP_DEBUG("mainlink off done\n");
  120. }
  121. /**
  122. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  123. * @ctrl: Display Port Driver data
  124. * @enable: enable or disable DP transmitter
  125. *
  126. * Configures the DP transmitter source params including details such as lane
  127. * configuration, output format and sink/panel timing information.
  128. */
  129. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  130. bool enable)
  131. {
  132. if (enable) {
  133. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  134. ctrl->parser->l_map);
  135. ctrl->catalog->lane_pnswap(ctrl->catalog,
  136. ctrl->parser->l_pnswap);
  137. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  138. ctrl->catalog->config_ctrl(ctrl->catalog,
  139. ctrl->link->link_params.lane_count);
  140. ctrl->catalog->mainlink_levels(ctrl->catalog,
  141. ctrl->link->link_params.lane_count);
  142. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  143. } else {
  144. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  145. }
  146. }
  147. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  148. {
  149. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  150. DP_WARN("SEND_VIDEO time out\n");
  151. }
  152. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  153. {
  154. int i, ret;
  155. u8 buf[DP_MAX_LANES];
  156. u8 v_level = ctrl->link->phy_params.v_level;
  157. u8 p_level = ctrl->link->phy_params.p_level;
  158. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  159. u32 max_level_reached = 0;
  160. if (v_level == DP_LINK_VOLTAGE_MAX) {
  161. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  162. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  163. }
  164. if (p_level == DP_LINK_PRE_EMPHASIS_MAX) {
  165. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  166. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  167. }
  168. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  169. for (i = 0; i < size; i++)
  170. buf[i] = v_level | p_level | max_level_reached;
  171. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  172. size, v_level, p_level);
  173. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  174. DP_TRAINING_LANE0_SET, buf, size);
  175. return ret <= 0 ? -EINVAL : 0;
  176. }
  177. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  178. {
  179. struct dp_link *link = ctrl->link;
  180. bool high = false;
  181. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  182. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  183. high = true;
  184. ctrl->catalog->update_vx_px(ctrl->catalog,
  185. link->phy_params.v_level, link->phy_params.p_level, high);
  186. }
  187. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  188. {
  189. u8 buf = pattern;
  190. int ret;
  191. DP_DEBUG("sink: pattern=%x\n", pattern);
  192. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  193. buf |= DP_LINK_SCRAMBLING_DISABLE;
  194. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  195. DP_TRAINING_PATTERN_SET, buf);
  196. return ret <= 0 ? -EINVAL : 0;
  197. }
  198. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  199. u8 *link_status)
  200. {
  201. int ret = 0, len;
  202. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  203. u32 link_status_read_max_retries = 100;
  204. while (--link_status_read_max_retries) {
  205. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  206. link_status);
  207. if (len != DP_LINK_STATUS_SIZE) {
  208. DP_ERR("DP link status read failed, err: %d\n", len);
  209. ret = len;
  210. break;
  211. }
  212. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  213. break;
  214. }
  215. return ret;
  216. }
  217. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  218. {
  219. int ret = -EAGAIN;
  220. u8 lanes = ctrl->link->link_params.lane_count;
  221. if (ctrl->panel->link_info.revision != 0x14)
  222. return -EINVAL;
  223. switch (lanes) {
  224. case 4:
  225. ctrl->link->link_params.lane_count = 2;
  226. break;
  227. case 2:
  228. ctrl->link->link_params.lane_count = 1;
  229. break;
  230. default:
  231. if (lanes != ctrl->initial_lane_count)
  232. ret = -EINVAL;
  233. break;
  234. }
  235. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  236. return ret;
  237. }
  238. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  239. {
  240. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  241. }
  242. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  243. u8 *link_status)
  244. {
  245. u8 lane, count = 0;
  246. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  247. if (link_status[lane / 2] & (1 << (lane * 4)))
  248. count++;
  249. else
  250. break;
  251. }
  252. return count;
  253. }
  254. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  255. {
  256. int tries, old_v_level, ret = -EINVAL;
  257. u8 link_status[DP_LINK_STATUS_SIZE];
  258. u8 pattern = 0;
  259. int const maximum_retries = 5;
  260. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  261. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  262. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  263. dp_ctrl_state_ctrl(ctrl, 0);
  264. /* Make sure to clear the current pattern before starting a new one */
  265. wmb();
  266. tries = 0;
  267. old_v_level = ctrl->link->phy_params.v_level;
  268. while (!atomic_read(&ctrl->aborted)) {
  269. /* update hardware with current swing/pre-emp values */
  270. dp_ctrl_update_hw_vx_px(ctrl);
  271. if (!pattern) {
  272. pattern = DP_TRAINING_PATTERN_1;
  273. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  274. /* update sink with current settings */
  275. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  276. if (ret)
  277. break;
  278. }
  279. ret = dp_ctrl_update_sink_vx_px(ctrl);
  280. if (ret)
  281. break;
  282. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  283. ret = dp_ctrl_read_link_status(ctrl, link_status);
  284. if (ret)
  285. break;
  286. if (!drm_dp_clock_recovery_ok(link_status,
  287. ctrl->link->link_params.lane_count))
  288. ret = -EINVAL;
  289. else
  290. break;
  291. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  292. pr_err_ratelimited("max v_level reached\n");
  293. break;
  294. }
  295. if (old_v_level == ctrl->link->phy_params.v_level) {
  296. if (++tries >= maximum_retries) {
  297. DP_ERR("max tries reached\n");
  298. ret = -ETIMEDOUT;
  299. break;
  300. }
  301. } else {
  302. tries = 0;
  303. old_v_level = ctrl->link->phy_params.v_level;
  304. }
  305. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  306. ctrl->link->adjust_levels(ctrl->link, link_status);
  307. }
  308. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  309. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  310. if (active_lanes) {
  311. ctrl->link->link_params.lane_count = active_lanes;
  312. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  313. /* retry with new settings */
  314. ret = -EAGAIN;
  315. }
  316. }
  317. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  318. if (ret)
  319. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  320. else
  321. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  322. return ret;
  323. }
  324. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  325. {
  326. int ret = 0;
  327. if (!ctrl)
  328. return -EINVAL;
  329. switch (ctrl->link->link_params.bw_code) {
  330. case DP_LINK_BW_8_1:
  331. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  332. break;
  333. case DP_LINK_BW_5_4:
  334. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  335. break;
  336. case DP_LINK_BW_2_7:
  337. case DP_LINK_BW_1_62:
  338. default:
  339. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  340. break;
  341. }
  342. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  343. return ret;
  344. }
  345. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  346. {
  347. dp_ctrl_update_sink_pattern(ctrl, 0);
  348. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  349. }
  350. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  351. {
  352. int tries = 0, ret = -EINVAL;
  353. u8 dpcd_pattern, pattern = 0;
  354. int const maximum_retries = 5;
  355. u8 link_status[DP_LINK_STATUS_SIZE];
  356. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  357. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  358. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  359. dp_ctrl_state_ctrl(ctrl, 0);
  360. /* Make sure to clear the current pattern before starting a new one */
  361. wmb();
  362. if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  363. dpcd_pattern = DP_TRAINING_PATTERN_3;
  364. else
  365. dpcd_pattern = DP_TRAINING_PATTERN_2;
  366. while (!atomic_read(&ctrl->aborted)) {
  367. /* update hardware with current swing/pre-emp values */
  368. dp_ctrl_update_hw_vx_px(ctrl);
  369. if (!pattern) {
  370. pattern = dpcd_pattern;
  371. /* program hw to send pattern */
  372. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  373. /* update sink with current pattern */
  374. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  375. if (ret)
  376. break;
  377. }
  378. ret = dp_ctrl_update_sink_vx_px(ctrl);
  379. if (ret)
  380. break;
  381. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  382. ret = dp_ctrl_read_link_status(ctrl, link_status);
  383. if (ret)
  384. break;
  385. /* check if CR bits still remain set */
  386. if (!drm_dp_clock_recovery_ok(link_status,
  387. ctrl->link->link_params.lane_count)) {
  388. ret = -EINVAL;
  389. break;
  390. }
  391. if (!drm_dp_channel_eq_ok(link_status,
  392. ctrl->link->link_params.lane_count))
  393. ret = -EINVAL;
  394. else
  395. break;
  396. if (tries >= maximum_retries) {
  397. ret = dp_ctrl_lane_count_down_shift(ctrl);
  398. break;
  399. }
  400. tries++;
  401. ctrl->link->adjust_levels(ctrl->link, link_status);
  402. }
  403. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  404. if (ret)
  405. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  406. else
  407. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  408. return ret;
  409. }
  410. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  411. {
  412. int ret = 0;
  413. u8 const encoding = 0x1, downspread = 0x00;
  414. struct drm_dp_link link_info = {0};
  415. ctrl->link->phy_params.p_level = 0;
  416. ctrl->link->phy_params.v_level = 0;
  417. link_info.num_lanes = ctrl->link->link_params.lane_count;
  418. link_info.rate = drm_dp_bw_code_to_link_rate(
  419. ctrl->link->link_params.bw_code);
  420. link_info.capabilities = ctrl->panel->link_info.capabilities;
  421. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  422. if (ret)
  423. goto end;
  424. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  425. DP_DOWNSPREAD_CTRL, downspread);
  426. if (ret <= 0) {
  427. ret = -EINVAL;
  428. goto end;
  429. }
  430. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  431. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  432. if (ret <= 0) {
  433. ret = -EINVAL;
  434. goto end;
  435. }
  436. ret = dp_ctrl_link_training_1(ctrl);
  437. if (ret) {
  438. DP_ERR("link training #1 failed\n");
  439. goto end;
  440. }
  441. /* print success info as this is a result of user initiated action */
  442. DP_INFO("link training #1 successful\n");
  443. ret = dp_ctrl_link_training_2(ctrl);
  444. if (ret) {
  445. DP_ERR("link training #2 failed\n");
  446. goto end;
  447. }
  448. /* print success info as this is a result of user initiated action */
  449. DP_INFO("link training #2 successful\n");
  450. end:
  451. dp_ctrl_state_ctrl(ctrl, 0);
  452. /* Make sure to clear the current pattern before starting a new one */
  453. wmb();
  454. dp_ctrl_clear_training_pattern(ctrl);
  455. return ret;
  456. }
  457. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  458. {
  459. int ret = 0;
  460. const unsigned int fec_cfg_dpcd = 0x120;
  461. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  462. goto end;
  463. /*
  464. * As part of previous calls, DP controller state might have
  465. * transitioned to PUSH_IDLE. In order to start transmitting a link
  466. * training pattern, we have to first to a DP software reset.
  467. */
  468. ctrl->catalog->reset(ctrl->catalog);
  469. if (ctrl->fec_mode)
  470. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, fec_cfg_dpcd, 0x01);
  471. ret = dp_ctrl_link_train(ctrl);
  472. end:
  473. return ret;
  474. }
  475. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  476. char *name, enum dp_pm_type clk_type, u32 rate)
  477. {
  478. u32 num = ctrl->parser->mp[clk_type].num_clk;
  479. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  480. while (num && strcmp(cfg->clk_name, name)) {
  481. num--;
  482. cfg++;
  483. }
  484. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  485. if (num)
  486. cfg->rate = rate;
  487. else
  488. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  489. }
  490. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  491. {
  492. int ret = 0;
  493. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  494. enum dp_pm_type type = DP_LINK_PM;
  495. DP_DEBUG("rate=%d\n", rate);
  496. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  497. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  498. if (ret) {
  499. DP_ERR("Unabled to start link clocks\n");
  500. ret = -EINVAL;
  501. }
  502. return ret;
  503. }
  504. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  505. {
  506. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  507. }
  508. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  509. {
  510. int rc = -EINVAL;
  511. u32 link_train_max_retries = 100;
  512. struct dp_catalog_ctrl *catalog;
  513. struct dp_link_params *link_params;
  514. catalog = ctrl->catalog;
  515. link_params = &ctrl->link->link_params;
  516. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  517. link_params->lane_count);
  518. while (1) {
  519. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  520. link_params->bw_code, link_params->lane_count);
  521. rc = dp_ctrl_enable_link_clock(ctrl);
  522. if (rc)
  523. break;
  524. ctrl->catalog->late_phy_init(ctrl->catalog,
  525. ctrl->link->link_params.lane_count,
  526. ctrl->orientation);
  527. dp_ctrl_configure_source_link_params(ctrl, true);
  528. rc = dp_ctrl_setup_main_link(ctrl);
  529. if (!rc)
  530. break;
  531. /*
  532. * Shallow means link training failure is not important.
  533. * If it fails, we still keep the link clocks on.
  534. * In this mode, the system expects DP to be up
  535. * even though the cable is removed. Disconnect interrupt
  536. * will eventually trigger and shutdown DP.
  537. */
  538. if (shallow) {
  539. rc = 0;
  540. break;
  541. }
  542. if (!link_train_max_retries-- || atomic_read(&ctrl->aborted))
  543. break;
  544. if (rc != -EAGAIN)
  545. dp_ctrl_link_rate_down_shift(ctrl);
  546. dp_ctrl_configure_source_link_params(ctrl, false);
  547. dp_ctrl_disable_link_clock(ctrl);
  548. /* hw recommended delays before retrying link training */
  549. msleep(20);
  550. }
  551. return rc;
  552. }
  553. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  554. struct dp_panel *dp_panel)
  555. {
  556. int ret = 0;
  557. u32 pclk;
  558. enum dp_pm_type clk_type;
  559. char clk_name[32] = "";
  560. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  561. dp_panel->stream_id);
  562. if (ret)
  563. return ret;
  564. if (dp_panel->stream_id == DP_STREAM_0) {
  565. clk_type = DP_STREAM0_PM;
  566. strlcpy(clk_name, "strm0_pixel_clk", 32);
  567. } else if (dp_panel->stream_id == DP_STREAM_1) {
  568. clk_type = DP_STREAM1_PM;
  569. strlcpy(clk_name, "strm1_pixel_clk", 32);
  570. } else {
  571. DP_ERR("Invalid stream:%d for clk enable\n",
  572. dp_panel->stream_id);
  573. return -EINVAL;
  574. }
  575. pclk = dp_panel->pinfo.widebus_en ?
  576. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  577. (dp_panel->pinfo.pixel_clk_khz);
  578. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  579. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  580. if (ret) {
  581. DP_ERR("Unabled to start stream:%d clocks\n",
  582. dp_panel->stream_id);
  583. ret = -EINVAL;
  584. }
  585. return ret;
  586. }
  587. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  588. struct dp_panel *dp_panel)
  589. {
  590. int ret = 0;
  591. if (dp_panel->stream_id == DP_STREAM_0) {
  592. return ctrl->power->clk_enable(ctrl->power,
  593. DP_STREAM0_PM, false);
  594. } else if (dp_panel->stream_id == DP_STREAM_1) {
  595. return ctrl->power->clk_enable(ctrl->power,
  596. DP_STREAM1_PM, false);
  597. } else {
  598. DP_ERR("Invalid stream:%d for clk disable\n",
  599. dp_panel->stream_id);
  600. ret = -EINVAL;
  601. }
  602. return ret;
  603. }
  604. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  605. {
  606. struct dp_ctrl_private *ctrl;
  607. struct dp_catalog_ctrl *catalog;
  608. if (!dp_ctrl) {
  609. DP_ERR("Invalid input data\n");
  610. return -EINVAL;
  611. }
  612. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  613. ctrl->orientation = flip;
  614. catalog = ctrl->catalog;
  615. if (reset) {
  616. catalog->usb_reset(ctrl->catalog, flip);
  617. catalog->phy_reset(ctrl->catalog);
  618. }
  619. catalog->enable_irq(ctrl->catalog, true);
  620. atomic_set(&ctrl->aborted, 0);
  621. return 0;
  622. }
  623. /**
  624. * dp_ctrl_host_deinit() - Uninitialize DP controller
  625. * @ctrl: Display Port Driver data
  626. *
  627. * Perform required steps to uninitialize DP controller
  628. * and its resources.
  629. */
  630. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  631. {
  632. struct dp_ctrl_private *ctrl;
  633. if (!dp_ctrl) {
  634. DP_ERR("Invalid input data\n");
  635. return;
  636. }
  637. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  638. ctrl->catalog->enable_irq(ctrl->catalog, false);
  639. DP_DEBUG("Host deinitialized successfully\n");
  640. }
  641. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  642. {
  643. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  644. }
  645. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  646. {
  647. int ret = 0;
  648. struct dp_ctrl_private *ctrl;
  649. if (!dp_ctrl) {
  650. DP_ERR("Invalid input data\n");
  651. return -EINVAL;
  652. }
  653. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  654. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  655. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  656. if (!ctrl->power_on) {
  657. DP_ERR("ctrl off\n");
  658. ret = -EINVAL;
  659. goto end;
  660. }
  661. if (atomic_read(&ctrl->aborted))
  662. goto end;
  663. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  664. ret = dp_ctrl_setup_main_link(ctrl);
  665. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  666. if (ret) {
  667. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  668. goto end;
  669. }
  670. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  671. if (ctrl->stream_count) {
  672. dp_ctrl_send_video(ctrl);
  673. dp_ctrl_wait4video_ready(ctrl);
  674. }
  675. end:
  676. return ret;
  677. }
  678. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  679. {
  680. int ret = 0;
  681. struct dp_ctrl_private *ctrl;
  682. if (!dp_ctrl) {
  683. DP_ERR("Invalid input data\n");
  684. return;
  685. }
  686. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  687. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  688. DP_DEBUG("no test pattern selected by sink\n");
  689. return;
  690. }
  691. DP_DEBUG("start\n");
  692. /*
  693. * The global reset will need DP link ralated clocks to be
  694. * running. Add the global reset just before disabling the
  695. * link clocks and core clocks.
  696. */
  697. ctrl->catalog->reset(ctrl->catalog);
  698. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  699. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  700. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  701. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  702. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  703. ctrl->fec_mode, false);
  704. if (ret)
  705. DP_ERR("failed to enable DP controller\n");
  706. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  707. DP_DEBUG("end\n");
  708. }
  709. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  710. {
  711. bool success = false;
  712. u32 pattern_sent = 0x0;
  713. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  714. dp_ctrl_update_hw_vx_px(ctrl);
  715. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  716. dp_ctrl_update_sink_vx_px(ctrl);
  717. ctrl->link->send_test_response(ctrl->link);
  718. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  719. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  720. dp_link_get_phy_test_pattern(pattern_requested),
  721. pattern_sent);
  722. switch (pattern_sent) {
  723. case MR_LINK_TRAINING1:
  724. if (pattern_requested ==
  725. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  726. success = true;
  727. break;
  728. case MR_LINK_SYMBOL_ERM:
  729. if ((pattern_requested ==
  730. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  731. || (pattern_requested ==
  732. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  733. success = true;
  734. break;
  735. case MR_LINK_PRBS7:
  736. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  737. success = true;
  738. break;
  739. case MR_LINK_CUSTOM80:
  740. if (pattern_requested ==
  741. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  742. success = true;
  743. break;
  744. case MR_LINK_TRAINING4:
  745. if (pattern_requested ==
  746. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  747. success = true;
  748. break;
  749. default:
  750. success = false;
  751. break;
  752. }
  753. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  754. dp_link_get_phy_test_pattern(pattern_requested));
  755. }
  756. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  757. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  758. {
  759. u64 min_slot_cnt, max_slot_cnt;
  760. u64 raw_target_sc, target_sc_fixp;
  761. u64 ts_denom, ts_enum, ts_int;
  762. u64 pclk = panel->pinfo.pixel_clk_khz;
  763. u64 lclk = panel->link_info.rate;
  764. u64 lanes = panel->link_info.num_lanes;
  765. u64 bpp = panel->pinfo.bpp;
  766. u64 pbn = panel->pbn;
  767. u64 numerator, denominator, temp, temp1, temp2;
  768. u32 x_int = 0, y_frac_enum = 0;
  769. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  770. if (panel->pinfo.comp_info.comp_ratio)
  771. bpp = panel->pinfo.comp_info.dsc_info.bpp;
  772. /* min_slot_cnt */
  773. numerator = pclk * bpp * 64 * 1000;
  774. denominator = lclk * lanes * 8 * 1000;
  775. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  776. /* max_slot_cnt */
  777. numerator = pbn * 54 * 1000;
  778. denominator = lclk * lanes;
  779. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  780. /* raw_target_sc */
  781. numerator = max_slot_cnt + min_slot_cnt;
  782. denominator = drm_fixp_from_fraction(2, 1);
  783. raw_target_sc = drm_fixp_div(numerator, denominator);
  784. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  785. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  786. /* apply fec and dsc overhead factor */
  787. if (panel->pinfo.dsc_overhead_fp)
  788. raw_target_sc = drm_fixp_mul(raw_target_sc,
  789. panel->pinfo.dsc_overhead_fp);
  790. if (panel->fec_overhead_fp)
  791. raw_target_sc = drm_fixp_mul(raw_target_sc,
  792. panel->fec_overhead_fp);
  793. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  794. /* target_sc */
  795. temp = drm_fixp_from_fraction(256 * lanes, 1);
  796. numerator = drm_fixp_mul(raw_target_sc, temp);
  797. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  798. target_sc_fixp = drm_fixp_div(numerator, denominator);
  799. ts_enum = 256 * lanes;
  800. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  801. ts_int = drm_fixp2int(target_sc_fixp);
  802. temp = drm_fixp2int_ceil(raw_target_sc);
  803. if (temp != ts_int) {
  804. temp = drm_fixp_from_fraction(ts_int, 1);
  805. temp1 = raw_target_sc - temp;
  806. temp2 = drm_fixp_mul(temp1, ts_denom);
  807. ts_enum = drm_fixp2int(temp2);
  808. }
  809. /* target_strm_sym */
  810. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  811. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  812. temp = ts_int_fixp + ts_frac_fixp;
  813. temp1 = drm_fixp_from_fraction(lanes, 1);
  814. target_strm_sym = drm_fixp_mul(temp, temp1);
  815. /* x_int */
  816. x_int = drm_fixp2int(target_strm_sym);
  817. /* y_enum_frac */
  818. temp = drm_fixp_from_fraction(x_int, 1);
  819. temp1 = target_strm_sym - temp;
  820. temp2 = drm_fixp_from_fraction(256, 1);
  821. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  822. temp1 = drm_fixp2int(y_frac_enum_fixp);
  823. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  824. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  825. panel->mst_target_sc = raw_target_sc;
  826. *p_x_int = x_int;
  827. *p_y_frac_enum = y_frac_enum;
  828. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  829. }
  830. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  831. {
  832. bool act_complete;
  833. if (!ctrl->mst_mode)
  834. return 0;
  835. ctrl->catalog->trigger_act(ctrl->catalog);
  836. msleep(20); /* needs 1 frame time */
  837. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  838. if (!act_complete)
  839. DP_ERR("mst act trigger complete failed\n");
  840. else
  841. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  842. return 0;
  843. }
  844. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  845. struct dp_panel *panel)
  846. {
  847. u32 x_int, y_frac_enum, lanes, bw_code;
  848. int i;
  849. if (!ctrl->mst_mode)
  850. return;
  851. DP_MST_DEBUG("mst stream channel allocation\n");
  852. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  853. ctrl->catalog->channel_alloc(ctrl->catalog,
  854. i,
  855. ctrl->mst_ch_info.slot_info[i].start_slot,
  856. ctrl->mst_ch_info.slot_info[i].tot_slots);
  857. }
  858. lanes = ctrl->link->link_params.lane_count;
  859. bw_code = ctrl->link->link_params.bw_code;
  860. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  861. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  862. x_int, y_frac_enum);
  863. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  864. panel->stream_id,
  865. panel->channel_start_slot, panel->channel_total_slots);
  866. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  867. lanes, bw_code, x_int, y_frac_enum);
  868. }
  869. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  870. {
  871. u8 fec_sts = 0;
  872. int rlen;
  873. u32 dsc_enable;
  874. const unsigned int fec_sts_dpcd = 0x280;
  875. if (ctrl->stream_count || !ctrl->fec_mode)
  876. return;
  877. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  878. /* wait for controller to start fec sequence */
  879. usleep_range(900, 1000);
  880. drm_dp_dpcd_readb(ctrl->aux->drm_aux, fec_sts_dpcd, &fec_sts);
  881. DP_DEBUG("sink fec status:%d\n", fec_sts);
  882. dsc_enable = ctrl->fec_mode ? 1 : 0;
  883. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  884. dsc_enable);
  885. if (rlen < 1)
  886. DP_DEBUG("failed to enable sink dsc\n");
  887. }
  888. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  889. {
  890. int rc = 0;
  891. bool link_ready = false;
  892. struct dp_ctrl_private *ctrl;
  893. if (!dp_ctrl || !panel)
  894. return -EINVAL;
  895. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  896. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  897. if (rc) {
  898. DP_ERR("failure on stream clock enable\n");
  899. return rc;
  900. }
  901. rc = panel->hw_cfg(panel, true);
  902. if (rc)
  903. return rc;
  904. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  905. dp_ctrl_send_phy_test_pattern(ctrl);
  906. return 0;
  907. }
  908. dp_ctrl_mst_stream_setup(ctrl, panel);
  909. dp_ctrl_send_video(ctrl);
  910. dp_ctrl_mst_send_act(ctrl);
  911. dp_ctrl_wait4video_ready(ctrl);
  912. dp_ctrl_fec_dsc_setup(ctrl);
  913. ctrl->stream_count++;
  914. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  915. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  916. return rc;
  917. }
  918. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  919. struct dp_panel *panel)
  920. {
  921. struct dp_ctrl_private *ctrl;
  922. bool act_complete;
  923. int i;
  924. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  925. if (!ctrl->mst_mode)
  926. return;
  927. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  928. ctrl->catalog->channel_alloc(ctrl->catalog,
  929. i,
  930. ctrl->mst_ch_info.slot_info[i].start_slot,
  931. ctrl->mst_ch_info.slot_info[i].tot_slots);
  932. }
  933. ctrl->catalog->trigger_act(ctrl->catalog);
  934. msleep(20); /* needs 1 frame time */
  935. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  936. if (!act_complete)
  937. DP_ERR("mst stream_off act trigger complete failed\n");
  938. else
  939. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  940. }
  941. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  942. struct dp_panel *panel)
  943. {
  944. struct dp_ctrl_private *ctrl;
  945. if (!dp_ctrl || !panel) {
  946. DP_ERR("invalid input\n");
  947. return;
  948. }
  949. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  950. dp_ctrl_push_idle(ctrl, panel->stream_id);
  951. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  952. }
  953. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  954. {
  955. struct dp_ctrl_private *ctrl;
  956. if (!dp_ctrl || !panel)
  957. return;
  958. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  959. if (!ctrl->power_on)
  960. return;
  961. panel->hw_cfg(panel, false);
  962. dp_ctrl_disable_stream_clocks(ctrl, panel);
  963. ctrl->stream_count--;
  964. }
  965. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  966. bool fec_mode, bool shallow)
  967. {
  968. int rc = 0;
  969. struct dp_ctrl_private *ctrl;
  970. u32 rate = 0;
  971. if (!dp_ctrl) {
  972. rc = -EINVAL;
  973. goto end;
  974. }
  975. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  976. atomic_set(&ctrl->aborted, 0);
  977. if (ctrl->power_on)
  978. goto end;
  979. ctrl->mst_mode = mst_mode;
  980. ctrl->fec_mode = fec_mode;
  981. rate = ctrl->panel->link_info.rate;
  982. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  983. DP_DEBUG("using phy test link parameters\n");
  984. } else {
  985. ctrl->link->link_params.bw_code =
  986. drm_dp_link_rate_to_bw_code(rate);
  987. ctrl->link->link_params.lane_count =
  988. ctrl->panel->link_info.num_lanes;
  989. }
  990. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  991. ctrl->link->link_params.bw_code,
  992. ctrl->link->link_params.lane_count);
  993. /* backup initial lane count and bw code */
  994. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  995. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  996. rc = dp_ctrl_link_setup(ctrl, shallow);
  997. ctrl->power_on = true;
  998. end:
  999. return rc;
  1000. }
  1001. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1002. {
  1003. struct dp_ctrl_private *ctrl;
  1004. if (!dp_ctrl)
  1005. return;
  1006. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1007. if (!ctrl->power_on)
  1008. return;
  1009. dp_ctrl_configure_source_link_params(ctrl, false);
  1010. ctrl->catalog->reset(ctrl->catalog);
  1011. /* Make sure DP is disabled before clk disable */
  1012. wmb();
  1013. dp_ctrl_disable_link_clock(ctrl);
  1014. ctrl->mst_mode = false;
  1015. ctrl->fec_mode = false;
  1016. ctrl->power_on = false;
  1017. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1018. DP_DEBUG("DP off done\n");
  1019. }
  1020. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1021. enum dp_stream_id strm,
  1022. u32 start_slot, u32 tot_slots)
  1023. {
  1024. struct dp_ctrl_private *ctrl;
  1025. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1026. DP_ERR("invalid input\n");
  1027. return;
  1028. }
  1029. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1030. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1031. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1032. }
  1033. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1034. {
  1035. struct dp_ctrl_private *ctrl;
  1036. if (!dp_ctrl)
  1037. return;
  1038. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1039. ctrl->catalog->get_interrupt(ctrl->catalog);
  1040. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1041. dp_ctrl_video_ready(ctrl);
  1042. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1043. dp_ctrl_idle_patterns_sent(ctrl);
  1044. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1045. dp_ctrl_idle_patterns_sent(ctrl);
  1046. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1047. dp_ctrl_idle_patterns_sent(ctrl);
  1048. }
  1049. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1050. {
  1051. int rc = 0;
  1052. struct dp_ctrl_private *ctrl;
  1053. struct dp_ctrl *dp_ctrl;
  1054. if (!in->dev || !in->panel || !in->aux ||
  1055. !in->link || !in->catalog) {
  1056. DP_ERR("invalid input\n");
  1057. rc = -EINVAL;
  1058. goto error;
  1059. }
  1060. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1061. if (!ctrl) {
  1062. rc = -ENOMEM;
  1063. goto error;
  1064. }
  1065. init_completion(&ctrl->idle_comp);
  1066. init_completion(&ctrl->video_comp);
  1067. /* in parameters */
  1068. ctrl->parser = in->parser;
  1069. ctrl->panel = in->panel;
  1070. ctrl->power = in->power;
  1071. ctrl->aux = in->aux;
  1072. ctrl->link = in->link;
  1073. ctrl->catalog = in->catalog;
  1074. ctrl->dev = in->dev;
  1075. ctrl->mst_mode = false;
  1076. ctrl->fec_mode = false;
  1077. dp_ctrl = &ctrl->dp_ctrl;
  1078. /* out parameters */
  1079. dp_ctrl->init = dp_ctrl_host_init;
  1080. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1081. dp_ctrl->on = dp_ctrl_on;
  1082. dp_ctrl->off = dp_ctrl_off;
  1083. dp_ctrl->abort = dp_ctrl_abort;
  1084. dp_ctrl->isr = dp_ctrl_isr;
  1085. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1086. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1087. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1088. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1089. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1090. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1091. return dp_ctrl;
  1092. error:
  1093. return ERR_PTR(rc);
  1094. }
  1095. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1096. {
  1097. struct dp_ctrl_private *ctrl;
  1098. if (!dp_ctrl)
  1099. return;
  1100. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1101. devm_kfree(ctrl->dev, ctrl);
  1102. }