dp_be.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef __DP_BE_H
  20. #define __DP_BE_H
  21. #include <dp_types.h>
  22. #include <hal_be_tx.h>
  23. #ifdef WLAN_MLO_MULTI_CHIP
  24. #include "mlo/dp_mlo.h"
  25. #else
  26. #include <dp_peer.h>
  27. #endif
  28. #ifdef WIFI_MONITOR_SUPPORT
  29. #include <dp_mon.h>
  30. #endif
  31. enum CMEM_MEM_CLIENTS {
  32. COOKIE_CONVERSION,
  33. FISA_FST,
  34. };
  35. /* maximum number of entries in one page of secondary page table */
  36. #define DP_CC_SPT_PAGE_MAX_ENTRIES 512
  37. /* maximum number of entries in one page of secondary page table */
  38. #define DP_CC_SPT_PAGE_MAX_ENTRIES_MASK (DP_CC_SPT_PAGE_MAX_ENTRIES - 1)
  39. /* maximum number of entries in primary page table */
  40. #define DP_CC_PPT_MAX_ENTRIES 1024
  41. /* cookie conversion required CMEM offset from CMEM pool */
  42. #define DP_CC_MEM_OFFSET_IN_CMEM 0
  43. /* cookie conversion primary page table size 4K */
  44. #define DP_CC_PPT_MEM_SIZE 4096
  45. /* FST required CMEM offset from CMEM pool */
  46. #define DP_FST_MEM_OFFSET_IN_CMEM \
  47. (DP_CC_MEM_OFFSET_IN_CMEM + DP_CC_PPT_MEM_SIZE)
  48. /* CMEM size for FISA FST 16K */
  49. #define DP_CMEM_FST_SIZE 16384
  50. /* lower 9 bits in Desc ID for offset in page of SPT */
  51. #define DP_CC_DESC_ID_SPT_VA_OS_SHIFT 0
  52. #define DP_CC_DESC_ID_SPT_VA_OS_MASK 0x1FF
  53. #define DP_CC_DESC_ID_SPT_VA_OS_LSB 0
  54. #define DP_CC_DESC_ID_SPT_VA_OS_MSB 8
  55. /* higher 11 bits in Desc ID for offset in CMEM of PPT */
  56. #define DP_CC_DESC_ID_PPT_PAGE_OS_LSB 9
  57. #define DP_CC_DESC_ID_PPT_PAGE_OS_MSB 19
  58. #define DP_CC_DESC_ID_PPT_PAGE_OS_SHIFT 9
  59. #define DP_CC_DESC_ID_PPT_PAGE_OS_MASK 0xFFE00
  60. /*
  61. * page 4K unaligned case, single SPT page physical address
  62. * need 8 bytes in PPT
  63. */
  64. #define DP_CC_PPT_ENTRY_SIZE_4K_UNALIGNED 8
  65. /*
  66. * page 4K aligned case, single SPT page physical address
  67. * need 4 bytes in PPT
  68. */
  69. #define DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED 4
  70. /* 4K aligned case, number of bits HW append for one PPT entry value */
  71. #define DP_CC_PPT_ENTRY_HW_APEND_BITS_4K_ALIGNED 12
  72. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  73. /* WBM2SW ring id for rx release */
  74. #define WBM2SW_REL_ERR_RING_NUM 3
  75. #else
  76. /* WBM2SW ring id for rx release */
  77. #define WBM2SW_REL_ERR_RING_NUM 5
  78. #endif
  79. #ifdef WLAN_SUPPORT_PPEDS
  80. /* The MAX PPE PRI2TID */
  81. #define DP_TX_INT_PRI2TID_MAX 15
  82. #define DP_TX_PPEDS_POOL_ID 0
  83. /* size of CMEM needed for a ppeds tx desc pool */
  84. #define DP_TX_PPEDS_DESC_POOL_CMEM_SIZE \
  85. ((WLAN_CFG_NUM_PPEDS_TX_DESC_MAX / DP_CC_SPT_PAGE_MAX_ENTRIES) * \
  86. DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  87. /* Offset of ppeds tx descripotor pool */
  88. #define DP_TX_PPEDS_DESC_CMEM_OFFSET 0
  89. #else
  90. #define DP_TX_PPEDS_DESC_CMEM_OFFSET 0
  91. #define DP_TX_PPEDS_DESC_POOL_CMEM_SIZE 0
  92. #endif
  93. /* tx descriptor are programmed at start of CMEM region*/
  94. #define DP_TX_DESC_CMEM_OFFSET \
  95. (DP_TX_PPEDS_DESC_CMEM_OFFSET + DP_TX_PPEDS_DESC_POOL_CMEM_SIZE)
  96. /* size of CMEM needed for a tx desc pool*/
  97. #define DP_TX_DESC_POOL_CMEM_SIZE \
  98. ((WLAN_CFG_NUM_TX_DESC_MAX / DP_CC_SPT_PAGE_MAX_ENTRIES) * \
  99. DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  100. /* Offset of rx descripotor pool */
  101. #define DP_RX_DESC_CMEM_OFFSET \
  102. DP_TX_DESC_CMEM_OFFSET + (MAX_TXDESC_POOLS * DP_TX_DESC_POOL_CMEM_SIZE)
  103. /* size of CMEM needed for a rx desc pool */
  104. #define DP_RX_DESC_POOL_CMEM_SIZE \
  105. ((WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX / DP_CC_SPT_PAGE_MAX_ENTRIES) * \
  106. DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  107. /* get ppt_id from CMEM_OFFSET */
  108. #define DP_CMEM_OFFSET_TO_PPT_ID(offset) \
  109. ((offset) / DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  110. /**
  111. * struct dp_spt_page_desc - secondary page table page descriptors
  112. * @next: pointer to next linked SPT page Desc
  113. * @page_v_addr: page virtual address
  114. * @page_p_addr: page physical address
  115. * @ppt_index: entry index in primary page table where this page physical
  116. address stored
  117. * @avail_entry_index: index for available entry that store TX/RX Desc VA
  118. */
  119. struct dp_spt_page_desc {
  120. uint8_t *page_v_addr;
  121. qdf_dma_addr_t page_p_addr;
  122. uint32_t ppt_index;
  123. };
  124. /**
  125. * struct dp_hw_cookie_conversion_t - main context for HW cookie conversion
  126. * @cmem_offset: CMEM offset from base address for primary page table setup
  127. * @total_page_num: total DDR page allocated
  128. * @page_desc_freelist: available page Desc list
  129. * @page_desc_base: page Desc buffer base address.
  130. * @page_pool: DDR pages pool
  131. * @cc_lock: locks for page acquiring/free
  132. */
  133. struct dp_hw_cookie_conversion_t {
  134. uint32_t cmem_offset;
  135. uint32_t total_page_num;
  136. struct dp_spt_page_desc *page_desc_base;
  137. struct qdf_mem_multi_page_t page_pool;
  138. qdf_spinlock_t cc_lock;
  139. };
  140. /**
  141. * struct dp_spt_page_desc_list - containor of SPT page desc list info
  142. * @spt_page_list_head: head of SPT page descriptor list
  143. * @spt_page_list_tail: tail of SPT page descriptor list
  144. * @num_spt_pages: number of SPT page descriptor allocated
  145. */
  146. struct dp_spt_page_desc_list {
  147. struct dp_spt_page_desc *spt_page_list_head;
  148. struct dp_spt_page_desc *spt_page_list_tail;
  149. uint16_t num_spt_pages;
  150. };
  151. /* HW reading 8 bytes for VA */
  152. #define DP_CC_HW_READ_BYTES 8
  153. #define DP_CC_SPT_PAGE_UPDATE_VA(_page_base_va, _index, _desc_va) \
  154. { *((uintptr_t *)((_page_base_va) + (_index) * DP_CC_HW_READ_BYTES)) \
  155. = (uintptr_t)(_desc_va); }
  156. /**
  157. * struct dp_tx_bank_profile - DP wrapper for TCL banks
  158. * @is_configured: flag indicating if this bank is configured
  159. * @ref_count: ref count indicating number of users of the bank
  160. * @bank_config: HAL TX bank configuration
  161. */
  162. struct dp_tx_bank_profile {
  163. uint8_t is_configured;
  164. qdf_atomic_t ref_count;
  165. union hal_tx_bank_config bank_config;
  166. };
  167. #ifdef WLAN_SUPPORT_PPEDS
  168. /**
  169. * struct dp_ppe_vp_tbl_entry - PPE Virtual table entry
  170. * @is_configured: Boolean that the entry is configured.
  171. */
  172. struct dp_ppe_vp_tbl_entry {
  173. bool is_configured;
  174. };
  175. /**
  176. * struct dp_ppe_vp_profile - PPE direct switch profiler per vdev
  177. * @vp_num: Virtual port number
  178. * @ppe_vp_num_idx: Index to the PPE VP table entry
  179. * @search_idx_reg_num: Address search Index register number
  180. * @drop_prec_enable: Drop precedance enable
  181. * @to_fw: To FW exception enable/disable.
  182. * @use_ppe_int_pri: Use PPE INT_PRI to TID mapping table
  183. */
  184. struct dp_ppe_vp_profile {
  185. uint8_t vp_num;
  186. uint8_t ppe_vp_num_idx;
  187. uint8_t search_idx_reg_num;
  188. uint8_t drop_prec_enable;
  189. uint8_t to_fw;
  190. uint8_t use_ppe_int_pri;
  191. };
  192. /**
  193. * struct dp_ppe_tx_desc_pool_s - PPEDS Tx Descriptor Pool
  194. * @elem_size: Size of each descriptor
  195. * @num_allocated: Number of used descriptors
  196. * @freelist: Chain of free descriptors
  197. * @desc_pages: multiple page allocation information for actual descriptors
  198. * @elem_count: Number of descriptors in the pool
  199. * @num_free: Number of free descriptors
  200. * @lock- Lock for descriptor allocation/free from/to the pool
  201. */
  202. struct dp_ppe_tx_desc_pool_s {
  203. uint16_t elem_size;
  204. uint32_t num_allocated;
  205. struct dp_tx_desc_s *freelist;
  206. struct qdf_mem_multi_page_t desc_pages;
  207. uint16_t elem_count;
  208. uint32_t num_free;
  209. qdf_spinlock_t lock;
  210. };
  211. #endif
  212. /**
  213. * struct dp_soc_be - Extended DP soc for BE targets
  214. * @soc: dp soc structure
  215. * @num_bank_profiles: num TX bank profiles
  216. * @bank_profiles: bank profiles for various TX banks
  217. * @cc_cmem_base: cmem offset reserved for CC
  218. * @tx_cc_ctx: Cookie conversion context for tx desc pools
  219. * @rx_cc_ctx: Cookie conversion context for rx desc pools
  220. * @monitor_soc_be: BE specific monitor object
  221. * @mlo_enabled: Flag to indicate MLO is enabled or not
  222. * @mlo_chip_id: MLO chip_id
  223. * @ml_ctxt: pointer to global ml_context
  224. * @delta_tqm: delta_tqm
  225. * @mlo_tstamp_offset: mlo timestamp offset
  226. * @mld_peer_hash: peer hash table for ML peers
  227. * Associated peer with this MAC address)
  228. * @mld_peer_hash_lock: lock to protect mld_peer_hash
  229. * @reo2ppe_ring: REO2PPE ring
  230. * @ppe2tcl_ring: PPE2TCL ring
  231. * @ppe_release_ring: PPE release ring
  232. * @ppe_vp_tbl: PPE VP table
  233. * @ppe_vp_tbl_lock: PPE VP table lock
  234. * @num_ppe_vp_entries : Number of PPE VP entries
  235. * @ipa_bank_id: TCL bank id used by IPA
  236. * @ppeds_tx_cc_ctx: Cookie conversion context for ppeds tx desc pool
  237. * @ppeds_tx_desc: PPEDS tx desc pool
  238. * @ppeds_handle: PPEDS soc instance handle
  239. */
  240. struct dp_soc_be {
  241. struct dp_soc soc;
  242. uint8_t num_bank_profiles;
  243. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  244. qdf_mutex_t tx_bank_lock;
  245. #else
  246. qdf_spinlock_t tx_bank_lock;
  247. #endif
  248. struct dp_tx_bank_profile *bank_profiles;
  249. struct dp_spt_page_desc *page_desc_base;
  250. uint32_t cc_cmem_base;
  251. struct dp_hw_cookie_conversion_t tx_cc_ctx[MAX_TXDESC_POOLS];
  252. struct dp_hw_cookie_conversion_t rx_cc_ctx[MAX_RXDESC_POOLS];
  253. #ifdef WLAN_SUPPORT_PPEDS
  254. struct dp_srng reo2ppe_ring;
  255. struct dp_srng ppe2tcl_ring;
  256. struct dp_srng ppe_release_ring;
  257. struct dp_ppe_vp_tbl_entry *ppe_vp_tbl;
  258. struct dp_hw_cookie_conversion_t ppeds_tx_cc_ctx;
  259. struct dp_ppe_tx_desc_pool_s ppeds_tx_desc;
  260. void *ppeds_handle;
  261. qdf_mutex_t ppe_vp_tbl_lock;
  262. uint8_t num_ppe_vp_entries;
  263. #endif
  264. #ifdef WLAN_FEATURE_11BE_MLO
  265. #ifdef WLAN_MLO_MULTI_CHIP
  266. uint8_t mlo_enabled;
  267. uint8_t mlo_chip_id;
  268. struct dp_mlo_ctxt *ml_ctxt;
  269. uint64_t delta_tqm;
  270. uint64_t mlo_tstamp_offset;
  271. #else
  272. /* Protect mld peer hash table */
  273. DP_MUTEX_TYPE mld_peer_hash_lock;
  274. struct {
  275. uint32_t mask;
  276. uint32_t idx_bits;
  277. TAILQ_HEAD(, dp_peer) * bins;
  278. } mld_peer_hash;
  279. #endif
  280. #endif
  281. #ifdef IPA_OFFLOAD
  282. int8_t ipa_bank_id;
  283. #endif
  284. };
  285. /* convert struct dp_soc_be pointer to struct dp_soc pointer */
  286. #define DP_SOC_BE_GET_SOC(be_soc) ((struct dp_soc *)be_soc)
  287. /**
  288. * struct dp_pdev_be - Extended DP pdev for BE targets
  289. * @pdev: dp pdev structure
  290. * @monitor_pdev_be: BE specific monitor object
  291. * @mlo_link_id: MLO link id for PDEV
  292. * @delta_tsf2: delta_tsf2
  293. */
  294. struct dp_pdev_be {
  295. struct dp_pdev pdev;
  296. #ifdef WLAN_MLO_MULTI_CHIP
  297. uint8_t mlo_link_id;
  298. uint64_t delta_tsf2;
  299. #endif
  300. };
  301. /**
  302. * struct dp_vdev_be - Extended DP vdev for BE targets
  303. * @vdev: dp vdev structure
  304. * @bank_id: bank_id to be used for TX
  305. * @vdev_id_check_en: flag if HW vdev_id check is enabled for vdev
  306. * @ppe_vp_enabled: flag to check if PPE VP is enabled for vdev
  307. * @ppe_vp_profile: PPE VP profile
  308. */
  309. struct dp_vdev_be {
  310. struct dp_vdev vdev;
  311. int8_t bank_id;
  312. uint8_t vdev_id_check_en;
  313. #ifdef WLAN_MLO_MULTI_CHIP
  314. /* partner list used for Intra-BSS */
  315. uint8_t partner_vdev_list[WLAN_MAX_MLO_CHIPS][WLAN_MAX_MLO_LINKS_PER_SOC];
  316. #ifdef WLAN_FEATURE_11BE_MLO
  317. #ifdef WLAN_MCAST_MLO
  318. /* DP MLO seq number */
  319. uint16_t seq_num;
  320. /* MLO Mcast primary vdev */
  321. bool mcast_primary;
  322. #endif
  323. #endif
  324. #endif
  325. unsigned long ppe_vp_enabled;
  326. #ifdef WLAN_SUPPORT_PPEDS
  327. struct dp_ppe_vp_profile ppe_vp_profile;
  328. #endif
  329. };
  330. /**
  331. * struct dp_peer_be - Extended DP peer for BE targets
  332. * @dp_peer: dp peer structure
  333. */
  334. struct dp_peer_be {
  335. struct dp_peer peer;
  336. };
  337. /**
  338. * dp_get_soc_context_size_be() - get context size for target specific DP soc
  339. *
  340. * Return: value in bytes for BE specific soc structure
  341. */
  342. qdf_size_t dp_get_soc_context_size_be(void);
  343. /**
  344. * dp_initialize_arch_ops_be() - initialize BE specific arch ops
  345. * @arch_ops: arch ops pointer
  346. *
  347. * Return: none
  348. */
  349. void dp_initialize_arch_ops_be(struct dp_arch_ops *arch_ops);
  350. /**
  351. * dp_get_context_size_be() - get BE specific size for peer/vdev/pdev/soc
  352. * @arch_ops: arch ops pointer
  353. *
  354. * Return: size in bytes for the context_type
  355. */
  356. qdf_size_t dp_get_context_size_be(enum dp_context_type context_type);
  357. /**
  358. * dp_get_be_soc_from_dp_soc() - get dp_soc_be from dp_soc
  359. * @soc: dp_soc pointer
  360. *
  361. * Return: dp_soc_be pointer
  362. */
  363. static inline struct dp_soc_be *dp_get_be_soc_from_dp_soc(struct dp_soc *soc)
  364. {
  365. return (struct dp_soc_be *)soc;
  366. }
  367. #ifdef WLAN_MLO_MULTI_CHIP
  368. typedef struct dp_mlo_ctxt *dp_mld_peer_hash_obj_t;
  369. /*
  370. * dp_mlo_get_peer_hash_obj() - return the container struct of MLO hash table
  371. *
  372. * @soc: soc handle
  373. *
  374. * return: MLD peer hash object
  375. */
  376. static inline dp_mld_peer_hash_obj_t
  377. dp_mlo_get_peer_hash_obj(struct dp_soc *soc)
  378. {
  379. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  380. return be_soc->ml_ctxt;
  381. }
  382. void dp_clr_mlo_ptnr_list(struct dp_soc *soc, struct dp_vdev *vdev);
  383. #if defined(WLAN_FEATURE_11BE_MLO)
  384. /**
  385. * dp_mlo_partner_chips_map() - Map MLO peers to partner SOCs
  386. * @soc: Soc handle
  387. * @peer: DP peer handle for ML peer
  388. * @peer_id: peer_id
  389. * Return: None
  390. */
  391. void dp_mlo_partner_chips_map(struct dp_soc *soc,
  392. struct dp_peer *peer,
  393. uint16_t peer_id);
  394. /**
  395. * dp_mlo_partner_chips_unmap() - Unmap MLO peers to partner SOCs
  396. * @soc: Soc handle
  397. * @peer_id: peer_id
  398. * Return: None
  399. */
  400. void dp_mlo_partner_chips_unmap(struct dp_soc *soc,
  401. uint16_t peer_id);
  402. #ifdef WLAN_MCAST_MLO
  403. typedef void dp_ptnr_vdev_iter_func(struct dp_vdev_be *be_vdev,
  404. struct dp_vdev *ptnr_vdev,
  405. void *arg);
  406. typedef void dp_ptnr_soc_iter_func(struct dp_soc *ptnr_soc,
  407. void *arg);
  408. /*
  409. * dp_mcast_mlo_iter_ptnr_vdev - API to iterate through ptnr vdev list
  410. * @be_soc: dp_soc_be pointer
  411. * @be_vdev: dp_vdev_be pointer
  412. * @func : function to be called for each peer
  413. * @arg : argument need to be passed to func
  414. * @mod_id: module id
  415. *
  416. * Return: None
  417. */
  418. void dp_mcast_mlo_iter_ptnr_vdev(struct dp_soc_be *be_soc,
  419. struct dp_vdev_be *be_vdev,
  420. dp_ptnr_vdev_iter_func func,
  421. void *arg,
  422. enum dp_mod_id mod_id);
  423. /*
  424. * dp_mcast_mlo_iter_ptnr_soc - API to iterate through ptnr soc list
  425. * @be_soc: dp_soc_be pointer
  426. * @func : function to be called for each peer
  427. * @arg : argument need to be passed to func
  428. *
  429. * Return: None
  430. */
  431. void dp_mcast_mlo_iter_ptnr_soc(struct dp_soc_be *be_soc,
  432. dp_ptnr_soc_iter_func func,
  433. void *arg);
  434. /*
  435. * dp_mlo_get_mcast_primary_vdev- get ref to mcast primary vdev
  436. * @be_soc: dp_soc_be pointer
  437. * @be_vdev: dp_vdev_be pointer
  438. * @mod_id: module id
  439. *
  440. * Return: mcast primary DP VDEV handle on success, NULL on failure
  441. */
  442. struct dp_vdev *dp_mlo_get_mcast_primary_vdev(struct dp_soc_be *be_soc,
  443. struct dp_vdev_be *be_vdev,
  444. enum dp_mod_id mod_id);
  445. #endif
  446. #endif
  447. #else
  448. typedef struct dp_soc_be *dp_mld_peer_hash_obj_t;
  449. static inline dp_mld_peer_hash_obj_t
  450. dp_mlo_get_peer_hash_obj(struct dp_soc *soc)
  451. {
  452. return dp_get_be_soc_from_dp_soc(soc);
  453. }
  454. static inline void dp_clr_mlo_ptnr_list(struct dp_soc *soc,
  455. struct dp_vdev *vdev)
  456. {
  457. }
  458. #endif
  459. /*
  460. * dp_mlo_peer_find_hash_attach_be() - API to initialize ML peer hash table
  461. *
  462. * @mld_hash_obj: Peer has object
  463. * @hash_elems: number of entries in hash table
  464. *
  465. * return: QDF_STATUS_SUCCESS when attach is success else QDF_STATUS_FAILURE
  466. */
  467. QDF_STATUS
  468. dp_mlo_peer_find_hash_attach_be(dp_mld_peer_hash_obj_t mld_hash_obj,
  469. int hash_elems);
  470. /*
  471. * dp_mlo_peer_find_hash_detach_be() - API to de-initialize ML peer hash table
  472. *
  473. * @mld_hash_obj: Peer has object
  474. *
  475. * return: void
  476. */
  477. void dp_mlo_peer_find_hash_detach_be(dp_mld_peer_hash_obj_t mld_hash_obj);
  478. /**
  479. * dp_get_be_pdev_from_dp_pdev() - get dp_pdev_be from dp_pdev
  480. * @pdev: dp_pdev pointer
  481. *
  482. * Return: dp_pdev_be pointer
  483. */
  484. static inline
  485. struct dp_pdev_be *dp_get_be_pdev_from_dp_pdev(struct dp_pdev *pdev)
  486. {
  487. return (struct dp_pdev_be *)pdev;
  488. }
  489. /**
  490. * dp_get_be_vdev_from_dp_vdev() - get dp_vdev_be from dp_vdev
  491. * @vdev: dp_vdev pointer
  492. *
  493. * Return: dp_vdev_be pointer
  494. */
  495. static inline
  496. struct dp_vdev_be *dp_get_be_vdev_from_dp_vdev(struct dp_vdev *vdev)
  497. {
  498. return (struct dp_vdev_be *)vdev;
  499. }
  500. /**
  501. * dp_get_be_peer_from_dp_peer() - get dp_peer_be from dp_peer
  502. * @peer: dp_peer pointer
  503. *
  504. * Return: dp_peer_be pointer
  505. */
  506. static inline
  507. struct dp_peer_be *dp_get_be_peer_from_dp_peer(struct dp_peer *peer)
  508. {
  509. return (struct dp_peer_be *)peer;
  510. }
  511. QDF_STATUS
  512. dp_hw_cookie_conversion_attach(struct dp_soc_be *be_soc,
  513. struct dp_hw_cookie_conversion_t *cc_ctx,
  514. uint32_t num_descs,
  515. enum dp_desc_type desc_type,
  516. uint8_t desc_pool_id);
  517. QDF_STATUS
  518. dp_hw_cookie_conversion_detach(struct dp_soc_be *be_soc,
  519. struct dp_hw_cookie_conversion_t *cc_ctx);
  520. QDF_STATUS
  521. dp_hw_cookie_conversion_init(struct dp_soc_be *be_soc,
  522. struct dp_hw_cookie_conversion_t *cc_ctx);
  523. QDF_STATUS
  524. dp_hw_cookie_conversion_deinit(struct dp_soc_be *be_soc,
  525. struct dp_hw_cookie_conversion_t *cc_ctx);
  526. /**
  527. * dp_cc_spt_page_desc_alloc() - allocate SPT DDR page descriptor from pool
  528. * @be_soc: beryllium soc handler
  529. * @list_head: pointer to page desc head
  530. * @list_tail: pointer to page desc tail
  531. * @num_desc: number of TX/RX Descs required for SPT pages
  532. *
  533. * Return: number of SPT page Desc allocated
  534. */
  535. uint16_t dp_cc_spt_page_desc_alloc(struct dp_soc_be *be_soc,
  536. struct dp_spt_page_desc **list_head,
  537. struct dp_spt_page_desc **list_tail,
  538. uint16_t num_desc);
  539. /**
  540. * dp_cc_spt_page_desc_free() - free SPT DDR page descriptor to pool
  541. * @be_soc: beryllium soc handler
  542. * @list_head: pointer to page desc head
  543. * @list_tail: pointer to page desc tail
  544. * @page_nums: number of page desc freed back to pool
  545. */
  546. void dp_cc_spt_page_desc_free(struct dp_soc_be *be_soc,
  547. struct dp_spt_page_desc **list_head,
  548. struct dp_spt_page_desc **list_tail,
  549. uint16_t page_nums);
  550. /**
  551. * dp_cc_desc_id_generate() - generate SW cookie ID according to
  552. DDR page 4K aligned or not
  553. * @ppt_index: offset index in primary page table
  554. * @spt_index: offset index in sceondary DDR page
  555. *
  556. * Generate SW cookie ID to match as HW expected
  557. *
  558. * Return: cookie ID
  559. */
  560. static inline uint32_t dp_cc_desc_id_generate(uint32_t ppt_index,
  561. uint16_t spt_index)
  562. {
  563. /*
  564. * for 4k aligned case, cmem entry size is 4 bytes,
  565. * HW index from bit19~bit10 value = ppt_index / 2, high 32bits flag
  566. * from bit9 value = ppt_index % 2, then bit 19 ~ bit9 value is
  567. * exactly same with original ppt_index value.
  568. * for 4k un-aligned case, cmem entry size is 8 bytes.
  569. * bit19 ~ bit9 will be HW index value, same as ppt_index value.
  570. */
  571. return ((((uint32_t)ppt_index) << DP_CC_DESC_ID_PPT_PAGE_OS_SHIFT) |
  572. spt_index);
  573. }
  574. /**
  575. * dp_cc_desc_va_find() - find TX/RX Descs virtual address by ID
  576. * @be_soc: be soc handle
  577. * @desc_id: TX/RX Dess ID
  578. *
  579. * Return: TX/RX Desc virtual address
  580. */
  581. static inline uintptr_t dp_cc_desc_find(struct dp_soc *soc,
  582. uint32_t desc_id)
  583. {
  584. struct dp_soc_be *be_soc;
  585. uint16_t ppt_page_id, spt_va_id;
  586. uint8_t *spt_page_va;
  587. be_soc = dp_get_be_soc_from_dp_soc(soc);
  588. ppt_page_id = (desc_id & DP_CC_DESC_ID_PPT_PAGE_OS_MASK) >>
  589. DP_CC_DESC_ID_PPT_PAGE_OS_SHIFT;
  590. spt_va_id = (desc_id & DP_CC_DESC_ID_SPT_VA_OS_MASK) >>
  591. DP_CC_DESC_ID_SPT_VA_OS_SHIFT;
  592. /*
  593. * ppt index in cmem is same order where the page in the
  594. * page desc array during initialization.
  595. * entry size in DDR page is 64 bits, for 32 bits system,
  596. * only lower 32 bits VA value is needed.
  597. */
  598. spt_page_va = be_soc->page_desc_base[ppt_page_id].page_v_addr;
  599. return (*((uintptr_t *)(spt_page_va +
  600. spt_va_id * DP_CC_HW_READ_BYTES)));
  601. }
  602. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  603. /**
  604. * enum dp_srng_near_full_levels - SRNG Near FULL levels
  605. * @DP_SRNG_THRESH_SAFE: SRNG level safe for yielding the near full mode
  606. * of processing the entries in SRNG
  607. * @DP_SRNG_THRESH_NEAR_FULL: SRNG level enters the near full mode
  608. * of processing the entries in SRNG
  609. * @DP_SRNG_THRESH_CRITICAL: SRNG level enters the critical level of full
  610. * condition and drastic steps need to be taken for processing
  611. * the entries in SRNG
  612. */
  613. enum dp_srng_near_full_levels {
  614. DP_SRNG_THRESH_SAFE,
  615. DP_SRNG_THRESH_NEAR_FULL,
  616. DP_SRNG_THRESH_CRITICAL,
  617. };
  618. /**
  619. * dp_srng_check_ring_near_full() - Check if SRNG is marked as near-full from
  620. * its corresponding near-full irq handler
  621. * @soc: Datapath SoC handle
  622. * @dp_srng: datapath handle for this SRNG
  623. *
  624. * Return: 1, if the srng was marked as near-full
  625. * 0, if the srng was not marked as near-full
  626. */
  627. static inline int dp_srng_check_ring_near_full(struct dp_soc *soc,
  628. struct dp_srng *dp_srng)
  629. {
  630. return qdf_atomic_read(&dp_srng->near_full);
  631. }
  632. /**
  633. * dp_srng_get_near_full_level() - Check the num available entries in the
  634. * consumer srng and return the level of the srng
  635. * near full state.
  636. * @soc: Datapath SoC Handle [To be validated by the caller]
  637. * @hal_ring_hdl: SRNG handle
  638. *
  639. * Return: near-full level
  640. */
  641. static inline int
  642. dp_srng_get_near_full_level(struct dp_soc *soc, struct dp_srng *dp_srng)
  643. {
  644. uint32_t num_valid;
  645. num_valid = hal_srng_dst_num_valid_nolock(soc->hal_soc,
  646. dp_srng->hal_srng,
  647. true);
  648. if (num_valid > dp_srng->crit_thresh)
  649. return DP_SRNG_THRESH_CRITICAL;
  650. else if (num_valid < dp_srng->safe_thresh)
  651. return DP_SRNG_THRESH_SAFE;
  652. else
  653. return DP_SRNG_THRESH_NEAR_FULL;
  654. }
  655. #define DP_SRNG_PER_LOOP_NF_REAP_MULTIPLIER 2
  656. /**
  657. * dp_srng_test_and_update_nf_params() - Test the near full level and update
  658. * the reap_limit and flags to reflect the state.
  659. * @soc: Datapath soc handle
  660. * @srng: Datapath handle for the srng
  661. * @max_reap_limit: [Output Param] Buffer to set the map_reap_limit as
  662. * per the near-full state
  663. *
  664. * Return: 1, if the srng is near full
  665. * 0, if the srng is not near full
  666. */
  667. static inline int
  668. _dp_srng_test_and_update_nf_params(struct dp_soc *soc,
  669. struct dp_srng *srng,
  670. int *max_reap_limit)
  671. {
  672. int ring_near_full = 0, near_full_level;
  673. if (dp_srng_check_ring_near_full(soc, srng)) {
  674. near_full_level = dp_srng_get_near_full_level(soc, srng);
  675. switch (near_full_level) {
  676. case DP_SRNG_THRESH_CRITICAL:
  677. /* Currently not doing anything special here */
  678. fallthrough;
  679. case DP_SRNG_THRESH_NEAR_FULL:
  680. ring_near_full = 1;
  681. *max_reap_limit *= DP_SRNG_PER_LOOP_NF_REAP_MULTIPLIER;
  682. break;
  683. case DP_SRNG_THRESH_SAFE:
  684. qdf_atomic_set(&srng->near_full, 0);
  685. ring_near_full = 0;
  686. break;
  687. default:
  688. qdf_assert(0);
  689. break;
  690. }
  691. }
  692. return ring_near_full;
  693. }
  694. #else
  695. static inline int
  696. _dp_srng_test_and_update_nf_params(struct dp_soc *soc,
  697. struct dp_srng *srng,
  698. int *max_reap_limit)
  699. {
  700. return 0;
  701. }
  702. #endif
  703. static inline
  704. uint32_t dp_desc_pool_get_cmem_base(uint8_t chip_id, uint8_t desc_pool_id,
  705. enum dp_desc_type desc_type)
  706. {
  707. switch (desc_type) {
  708. case DP_TX_DESC_TYPE:
  709. return (DP_TX_DESC_CMEM_OFFSET +
  710. (desc_pool_id * DP_TX_DESC_POOL_CMEM_SIZE));
  711. case DP_RX_DESC_BUF_TYPE:
  712. return (DP_RX_DESC_CMEM_OFFSET +
  713. ((chip_id * MAX_RXDESC_POOLS) + desc_pool_id) *
  714. DP_RX_DESC_POOL_CMEM_SIZE);
  715. case DP_TX_PPEDS_DESC_TYPE:
  716. return DP_TX_PPEDS_DESC_CMEM_OFFSET;
  717. default:
  718. QDF_BUG(0);
  719. }
  720. return 0;
  721. }
  722. #ifndef WLAN_MLO_MULTI_CHIP
  723. static inline
  724. void dp_soc_mlo_fill_params(struct dp_soc *soc,
  725. struct cdp_soc_attach_params *params)
  726. {
  727. }
  728. static inline
  729. void dp_pdev_mlo_fill_params(struct dp_pdev *pdev,
  730. struct cdp_pdev_attach_params *params)
  731. {
  732. }
  733. static inline
  734. void dp_mlo_update_link_to_pdev_map(struct dp_soc *soc, struct dp_pdev *pdev)
  735. {
  736. }
  737. static inline
  738. void dp_mlo_update_link_to_pdev_unmap(struct dp_soc *soc, struct dp_pdev *pdev)
  739. {
  740. }
  741. #endif
  742. /*
  743. * dp_txrx_set_vdev_param_be: target specific ops while setting vdev params
  744. * @soc : DP soc handle
  745. * @vdev: pointer to vdev structure
  746. * @param: parameter type to get value
  747. * @val: value
  748. *
  749. * return: QDF_STATUS
  750. */
  751. QDF_STATUS dp_txrx_set_vdev_param_be(struct dp_soc *soc,
  752. struct dp_vdev *vdev,
  753. enum cdp_vdev_param_type param,
  754. cdp_config_param_type val);
  755. #endif