dp_ctrl.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm-dp] %s: " fmt, __func__
  6. #include <linux/types.h>
  7. #include <linux/completion.h>
  8. #include <linux/delay.h>
  9. #include <drm/drm_fixed.h>
  10. #include "dp_ctrl.h"
  11. #define DP_MST_DEBUG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. #define DP_MAX_LANES 4
  36. struct dp_mst_ch_slot_info {
  37. u32 start_slot;
  38. u32 tot_slots;
  39. };
  40. struct dp_mst_channel_info {
  41. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  42. };
  43. struct dp_ctrl_private {
  44. struct dp_ctrl dp_ctrl;
  45. struct device *dev;
  46. struct dp_aux *aux;
  47. struct dp_panel *panel;
  48. struct dp_link *link;
  49. struct dp_power *power;
  50. struct dp_parser *parser;
  51. struct dp_catalog_ctrl *catalog;
  52. struct completion idle_comp;
  53. struct completion video_comp;
  54. bool orientation;
  55. bool power_on;
  56. bool mst_mode;
  57. bool fec_mode;
  58. atomic_t aborted;
  59. u8 initial_lane_count;
  60. u8 initial_bw_code;
  61. u32 vic;
  62. u32 stream_count;
  63. struct dp_mst_channel_info mst_ch_info;
  64. };
  65. enum notification_status {
  66. NOTIFY_UNKNOWN,
  67. NOTIFY_CONNECT,
  68. NOTIFY_DISCONNECT,
  69. NOTIFY_CONNECT_IRQ_HPD,
  70. NOTIFY_DISCONNECT_IRQ_HPD,
  71. };
  72. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  73. {
  74. pr_debug("idle_patterns_sent\n");
  75. complete(&ctrl->idle_comp);
  76. }
  77. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  78. {
  79. pr_debug("dp_video_ready\n");
  80. complete(&ctrl->video_comp);
  81. }
  82. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl)
  83. {
  84. struct dp_ctrl_private *ctrl;
  85. if (!dp_ctrl) {
  86. pr_err("Invalid input data\n");
  87. return;
  88. }
  89. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  90. atomic_set(&ctrl->aborted, 1);
  91. }
  92. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  93. {
  94. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  95. }
  96. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  97. enum dp_stream_id strm)
  98. {
  99. int const idle_pattern_completion_timeout_ms = HZ / 10;
  100. u32 state = 0x0;
  101. if (!ctrl->power_on)
  102. return;
  103. if (!ctrl->mst_mode) {
  104. state = ST_PUSH_IDLE;
  105. goto trigger_idle;
  106. }
  107. if (strm >= DP_STREAM_MAX) {
  108. pr_err("mst push idle, invalid stream:%d\n", strm);
  109. return;
  110. }
  111. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  112. trigger_idle:
  113. reinit_completion(&ctrl->idle_comp);
  114. dp_ctrl_state_ctrl(ctrl, state);
  115. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  116. idle_pattern_completion_timeout_ms))
  117. pr_warn("time out\n");
  118. else
  119. pr_debug("mainlink off done\n");
  120. }
  121. /**
  122. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  123. * @ctrl: Display Port Driver data
  124. * @enable: enable or disable DP transmitter
  125. *
  126. * Configures the DP transmitter source params including details such as lane
  127. * configuration, output format and sink/panel timing information.
  128. */
  129. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  130. bool enable)
  131. {
  132. if (enable) {
  133. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  134. ctrl->parser->l_map);
  135. ctrl->catalog->lane_pnswap(ctrl->catalog,
  136. ctrl->parser->l_pnswap);
  137. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  138. ctrl->catalog->config_ctrl(ctrl->catalog,
  139. ctrl->link->link_params.lane_count);
  140. ctrl->catalog->mainlink_levels(ctrl->catalog,
  141. ctrl->link->link_params.lane_count);
  142. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  143. } else {
  144. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  145. }
  146. }
  147. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  148. {
  149. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  150. pr_warn("SEND_VIDEO time out\n");
  151. }
  152. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  153. {
  154. int i, ret;
  155. u8 buf[DP_MAX_LANES];
  156. u8 v_level = ctrl->link->phy_params.v_level;
  157. u8 p_level = ctrl->link->phy_params.p_level;
  158. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  159. u32 max_level_reached = 0;
  160. if (v_level == DP_LINK_VOLTAGE_MAX) {
  161. pr_debug("max voltage swing level reached %d\n", v_level);
  162. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  163. }
  164. if (p_level == DP_LINK_PRE_EMPHASIS_MAX) {
  165. pr_debug("max pre-emphasis level reached %d\n", p_level);
  166. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  167. }
  168. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  169. for (i = 0; i < size; i++)
  170. buf[i] = v_level | p_level | max_level_reached;
  171. pr_debug("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  172. size, v_level, p_level);
  173. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  174. DP_TRAINING_LANE0_SET, buf, size);
  175. return ret <= 0 ? -EINVAL : 0;
  176. }
  177. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  178. {
  179. struct dp_link *link = ctrl->link;
  180. bool high = false;
  181. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  182. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  183. high = true;
  184. ctrl->catalog->update_vx_px(ctrl->catalog,
  185. link->phy_params.v_level, link->phy_params.p_level, high);
  186. }
  187. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  188. {
  189. u8 buf = pattern;
  190. int ret;
  191. pr_debug("sink: pattern=%x\n", pattern);
  192. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  193. buf |= DP_LINK_SCRAMBLING_DISABLE;
  194. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  195. DP_TRAINING_PATTERN_SET, buf);
  196. return ret <= 0 ? -EINVAL : 0;
  197. }
  198. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  199. u8 *link_status)
  200. {
  201. int ret = 0, len;
  202. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  203. u32 link_status_read_max_retries = 100;
  204. while (--link_status_read_max_retries) {
  205. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  206. link_status);
  207. if (len != DP_LINK_STATUS_SIZE) {
  208. pr_err("DP link status read failed, err: %d\n", len);
  209. ret = len;
  210. break;
  211. }
  212. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  213. break;
  214. }
  215. return ret;
  216. }
  217. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  218. {
  219. int ret = -EAGAIN;
  220. u8 lanes = ctrl->link->link_params.lane_count;
  221. if (ctrl->panel->link_info.revision != 0x14)
  222. return -EINVAL;
  223. switch (lanes) {
  224. case 4:
  225. ctrl->link->link_params.lane_count = 2;
  226. break;
  227. case 2:
  228. ctrl->link->link_params.lane_count = 1;
  229. break;
  230. default:
  231. if (lanes != ctrl->initial_lane_count)
  232. ret = -EINVAL;
  233. break;
  234. }
  235. pr_debug("new lane count=%d\n", ctrl->link->link_params.lane_count);
  236. return ret;
  237. }
  238. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  239. {
  240. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  241. }
  242. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  243. u8 *link_status)
  244. {
  245. u8 lane, count = 0;
  246. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  247. if (link_status[lane / 2] & (1 << (lane * 4)))
  248. count++;
  249. else
  250. break;
  251. }
  252. return count;
  253. }
  254. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  255. {
  256. int tries, old_v_level, ret = -EINVAL;
  257. u8 link_status[DP_LINK_STATUS_SIZE];
  258. u8 pattern = 0;
  259. int const maximum_retries = 5;
  260. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  261. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  262. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  263. dp_ctrl_state_ctrl(ctrl, 0);
  264. /* Make sure to clear the current pattern before starting a new one */
  265. wmb();
  266. tries = 0;
  267. old_v_level = ctrl->link->phy_params.v_level;
  268. while (!atomic_read(&ctrl->aborted)) {
  269. /* update hardware with current swing/pre-emp values */
  270. dp_ctrl_update_hw_vx_px(ctrl);
  271. if (!pattern) {
  272. pattern = DP_TRAINING_PATTERN_1;
  273. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  274. /* update sink with current settings */
  275. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  276. if (ret)
  277. break;
  278. }
  279. ret = dp_ctrl_update_sink_vx_px(ctrl);
  280. if (ret)
  281. break;
  282. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  283. ret = dp_ctrl_read_link_status(ctrl, link_status);
  284. if (ret)
  285. break;
  286. if (!drm_dp_clock_recovery_ok(link_status,
  287. ctrl->link->link_params.lane_count))
  288. ret = -EINVAL;
  289. else
  290. break;
  291. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  292. pr_err_ratelimited("max v_level reached\n");
  293. break;
  294. }
  295. if (old_v_level == ctrl->link->phy_params.v_level) {
  296. if (++tries >= maximum_retries) {
  297. pr_err("max tries reached\n");
  298. ret = -ETIMEDOUT;
  299. break;
  300. }
  301. } else {
  302. tries = 0;
  303. old_v_level = ctrl->link->phy_params.v_level;
  304. }
  305. pr_debug("clock recovery not done, adjusting vx px\n");
  306. ctrl->link->adjust_levels(ctrl->link, link_status);
  307. }
  308. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  309. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  310. if (active_lanes) {
  311. ctrl->link->link_params.lane_count = active_lanes;
  312. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  313. /* retry with new settings */
  314. ret = -EAGAIN;
  315. }
  316. }
  317. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  318. if (ret)
  319. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  320. else
  321. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  322. return ret;
  323. }
  324. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  325. {
  326. int ret = 0;
  327. if (!ctrl)
  328. return -EINVAL;
  329. switch (ctrl->link->link_params.bw_code) {
  330. case DP_LINK_BW_8_1:
  331. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  332. break;
  333. case DP_LINK_BW_5_4:
  334. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  335. break;
  336. case DP_LINK_BW_2_7:
  337. case DP_LINK_BW_1_62:
  338. default:
  339. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  340. break;
  341. }
  342. pr_debug("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  343. return ret;
  344. }
  345. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  346. {
  347. dp_ctrl_update_sink_pattern(ctrl, 0);
  348. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  349. }
  350. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  351. {
  352. int tries = 0, ret = -EINVAL;
  353. u8 dpcd_pattern, pattern = 0;
  354. int const maximum_retries = 5;
  355. u8 link_status[DP_LINK_STATUS_SIZE];
  356. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  357. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  358. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  359. dp_ctrl_state_ctrl(ctrl, 0);
  360. /* Make sure to clear the current pattern before starting a new one */
  361. wmb();
  362. if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  363. dpcd_pattern = DP_TRAINING_PATTERN_3;
  364. else
  365. dpcd_pattern = DP_TRAINING_PATTERN_2;
  366. while (!atomic_read(&ctrl->aborted)) {
  367. /* update hardware with current swing/pre-emp values */
  368. dp_ctrl_update_hw_vx_px(ctrl);
  369. if (!pattern) {
  370. pattern = dpcd_pattern;
  371. /* program hw to send pattern */
  372. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  373. /* update sink with current pattern */
  374. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  375. if (ret)
  376. break;
  377. }
  378. ret = dp_ctrl_update_sink_vx_px(ctrl);
  379. if (ret)
  380. break;
  381. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  382. ret = dp_ctrl_read_link_status(ctrl, link_status);
  383. if (ret)
  384. break;
  385. /* check if CR bits still remain set */
  386. if (!drm_dp_clock_recovery_ok(link_status,
  387. ctrl->link->link_params.lane_count)) {
  388. ret = -EINVAL;
  389. break;
  390. }
  391. if (!drm_dp_channel_eq_ok(link_status,
  392. ctrl->link->link_params.lane_count))
  393. ret = -EINVAL;
  394. else
  395. break;
  396. if (tries >= maximum_retries) {
  397. ret = dp_ctrl_lane_count_down_shift(ctrl);
  398. break;
  399. }
  400. tries++;
  401. ctrl->link->adjust_levels(ctrl->link, link_status);
  402. }
  403. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  404. if (ret)
  405. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  406. else
  407. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  408. return ret;
  409. }
  410. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  411. {
  412. int ret = 0;
  413. u8 const encoding = 0x1, downspread = 0x00;
  414. struct drm_dp_link link_info = {0};
  415. ctrl->link->phy_params.p_level = 0;
  416. ctrl->link->phy_params.v_level = 0;
  417. link_info.num_lanes = ctrl->link->link_params.lane_count;
  418. link_info.rate = drm_dp_bw_code_to_link_rate(
  419. ctrl->link->link_params.bw_code);
  420. link_info.capabilities = ctrl->panel->link_info.capabilities;
  421. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  422. if (ret)
  423. goto end;
  424. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  425. DP_DOWNSPREAD_CTRL, downspread);
  426. if (ret <= 0) {
  427. ret = -EINVAL;
  428. goto end;
  429. }
  430. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  431. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  432. if (ret <= 0) {
  433. ret = -EINVAL;
  434. goto end;
  435. }
  436. ret = dp_ctrl_link_training_1(ctrl);
  437. if (ret) {
  438. pr_err("link training #1 failed\n");
  439. goto end;
  440. }
  441. /* print success info as this is a result of user initiated action */
  442. pr_info("link training #1 successful\n");
  443. ret = dp_ctrl_link_training_2(ctrl);
  444. if (ret) {
  445. pr_err("link training #2 failed\n");
  446. goto end;
  447. }
  448. /* print success info as this is a result of user initiated action */
  449. pr_info("link training #2 successful\n");
  450. end:
  451. dp_ctrl_state_ctrl(ctrl, 0);
  452. /* Make sure to clear the current pattern before starting a new one */
  453. wmb();
  454. dp_ctrl_clear_training_pattern(ctrl);
  455. return ret;
  456. }
  457. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  458. {
  459. int ret = 0;
  460. const unsigned int fec_cfg_dpcd = 0x120;
  461. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  462. goto end;
  463. /*
  464. * As part of previous calls, DP controller state might have
  465. * transitioned to PUSH_IDLE. In order to start transmitting a link
  466. * training pattern, we have to first to a DP software reset.
  467. */
  468. ctrl->catalog->reset(ctrl->catalog);
  469. if (ctrl->fec_mode)
  470. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, fec_cfg_dpcd, 0x01);
  471. ret = dp_ctrl_link_train(ctrl);
  472. end:
  473. return ret;
  474. }
  475. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  476. char *name, enum dp_pm_type clk_type, u32 rate)
  477. {
  478. u32 num = ctrl->parser->mp[clk_type].num_clk;
  479. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  480. while (num && strcmp(cfg->clk_name, name)) {
  481. num--;
  482. cfg++;
  483. }
  484. pr_debug("setting rate=%d on clk=%s\n", rate, name);
  485. if (num)
  486. cfg->rate = rate;
  487. else
  488. pr_err("%s clock could not be set with rate %d\n", name, rate);
  489. }
  490. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  491. {
  492. int ret = 0;
  493. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  494. enum dp_pm_type type = DP_LINK_PM;
  495. pr_debug("rate=%d\n", rate);
  496. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  497. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  498. if (ret) {
  499. pr_err("Unabled to start link clocks\n");
  500. ret = -EINVAL;
  501. }
  502. return ret;
  503. }
  504. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  505. {
  506. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  507. }
  508. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  509. {
  510. int rc = -EINVAL;
  511. u32 link_train_max_retries = 100;
  512. struct dp_catalog_ctrl *catalog;
  513. struct dp_link_params *link_params;
  514. catalog = ctrl->catalog;
  515. link_params = &ctrl->link->link_params;
  516. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  517. link_params->lane_count);
  518. while (1) {
  519. pr_debug("bw_code=%d, lane_count=%d\n",
  520. link_params->bw_code, link_params->lane_count);
  521. rc = dp_ctrl_enable_link_clock(ctrl);
  522. if (rc)
  523. break;
  524. dp_ctrl_configure_source_link_params(ctrl, true);
  525. rc = dp_ctrl_setup_main_link(ctrl);
  526. if (!rc)
  527. break;
  528. /*
  529. * Shallow means link training failure is not important.
  530. * If it fails, we still keep the link clocks on.
  531. * In this mode, the system expects DP to be up
  532. * even though the cable is removed. Disconnect interrupt
  533. * will eventually trigger and shutdown DP.
  534. */
  535. if (shallow) {
  536. rc = 0;
  537. break;
  538. }
  539. if (!link_train_max_retries-- || atomic_read(&ctrl->aborted))
  540. break;
  541. if (rc != -EAGAIN)
  542. dp_ctrl_link_rate_down_shift(ctrl);
  543. dp_ctrl_configure_source_link_params(ctrl, false);
  544. dp_ctrl_disable_link_clock(ctrl);
  545. /* hw recommended delays before retrying link training */
  546. msleep(20);
  547. }
  548. return rc;
  549. }
  550. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  551. struct dp_panel *dp_panel)
  552. {
  553. int ret = 0;
  554. u32 pclk;
  555. enum dp_pm_type clk_type;
  556. char clk_name[32] = "";
  557. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  558. dp_panel->stream_id);
  559. if (ret)
  560. return ret;
  561. if (dp_panel->stream_id == DP_STREAM_0) {
  562. clk_type = DP_STREAM0_PM;
  563. strlcpy(clk_name, "strm0_pixel_clk", 32);
  564. } else if (dp_panel->stream_id == DP_STREAM_1) {
  565. clk_type = DP_STREAM1_PM;
  566. strlcpy(clk_name, "strm1_pixel_clk", 32);
  567. } else {
  568. pr_err("Invalid stream:%d for clk enable\n",
  569. dp_panel->stream_id);
  570. return -EINVAL;
  571. }
  572. pclk = dp_panel->pinfo.widebus_en ?
  573. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  574. (dp_panel->pinfo.pixel_clk_khz);
  575. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  576. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  577. if (ret) {
  578. pr_err("Unabled to start stream:%d clocks\n",
  579. dp_panel->stream_id);
  580. ret = -EINVAL;
  581. }
  582. return ret;
  583. }
  584. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  585. struct dp_panel *dp_panel)
  586. {
  587. int ret = 0;
  588. if (dp_panel->stream_id == DP_STREAM_0) {
  589. return ctrl->power->clk_enable(ctrl->power,
  590. DP_STREAM0_PM, false);
  591. } else if (dp_panel->stream_id == DP_STREAM_1) {
  592. return ctrl->power->clk_enable(ctrl->power,
  593. DP_STREAM1_PM, false);
  594. } else {
  595. pr_err("Invalid stream:%d for clk disable\n",
  596. dp_panel->stream_id);
  597. ret = -EINVAL;
  598. }
  599. return ret;
  600. }
  601. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  602. {
  603. struct dp_ctrl_private *ctrl;
  604. struct dp_catalog_ctrl *catalog;
  605. if (!dp_ctrl) {
  606. pr_err("Invalid input data\n");
  607. return -EINVAL;
  608. }
  609. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  610. ctrl->orientation = flip;
  611. catalog = ctrl->catalog;
  612. if (reset) {
  613. catalog->usb_reset(ctrl->catalog, flip);
  614. catalog->phy_reset(ctrl->catalog);
  615. }
  616. catalog->enable_irq(ctrl->catalog, true);
  617. atomic_set(&ctrl->aborted, 0);
  618. return 0;
  619. }
  620. /**
  621. * dp_ctrl_host_deinit() - Uninitialize DP controller
  622. * @ctrl: Display Port Driver data
  623. *
  624. * Perform required steps to uninitialize DP controller
  625. * and its resources.
  626. */
  627. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  628. {
  629. struct dp_ctrl_private *ctrl;
  630. if (!dp_ctrl) {
  631. pr_err("Invalid input data\n");
  632. return;
  633. }
  634. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  635. ctrl->catalog->enable_irq(ctrl->catalog, false);
  636. pr_debug("Host deinitialized successfully\n");
  637. }
  638. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  639. {
  640. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  641. }
  642. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  643. {
  644. int ret = 0;
  645. struct dp_ctrl_private *ctrl;
  646. if (!dp_ctrl) {
  647. pr_err("Invalid input data\n");
  648. return -EINVAL;
  649. }
  650. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  651. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  652. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  653. if (!ctrl->power_on) {
  654. pr_err("ctrl off\n");
  655. ret = -EINVAL;
  656. goto end;
  657. }
  658. if (atomic_read(&ctrl->aborted))
  659. goto end;
  660. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  661. ret = dp_ctrl_setup_main_link(ctrl);
  662. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  663. if (ret) {
  664. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  665. goto end;
  666. }
  667. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  668. if (ctrl->stream_count) {
  669. dp_ctrl_send_video(ctrl);
  670. dp_ctrl_wait4video_ready(ctrl);
  671. }
  672. end:
  673. return ret;
  674. }
  675. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  676. {
  677. int ret = 0;
  678. struct dp_ctrl_private *ctrl;
  679. if (!dp_ctrl) {
  680. pr_err("Invalid input data\n");
  681. return;
  682. }
  683. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  684. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  685. pr_debug("no test pattern selected by sink\n");
  686. return;
  687. }
  688. pr_debug("start\n");
  689. /*
  690. * The global reset will need DP link ralated clocks to be
  691. * running. Add the global reset just before disabling the
  692. * link clocks and core clocks.
  693. */
  694. ctrl->catalog->reset(ctrl->catalog);
  695. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  696. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  697. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  698. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  699. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  700. ctrl->fec_mode, false);
  701. if (ret)
  702. pr_err("failed to enable DP controller\n");
  703. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  704. pr_debug("end\n");
  705. }
  706. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  707. {
  708. bool success = false;
  709. u32 pattern_sent = 0x0;
  710. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  711. dp_ctrl_update_hw_vx_px(ctrl);
  712. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  713. dp_ctrl_update_sink_vx_px(ctrl);
  714. ctrl->link->send_test_response(ctrl->link);
  715. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  716. pr_debug("pattern_request: %s. pattern_sent: 0x%x\n",
  717. dp_link_get_phy_test_pattern(pattern_requested),
  718. pattern_sent);
  719. switch (pattern_sent) {
  720. case MR_LINK_TRAINING1:
  721. if (pattern_requested ==
  722. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  723. success = true;
  724. break;
  725. case MR_LINK_SYMBOL_ERM:
  726. if ((pattern_requested ==
  727. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  728. || (pattern_requested ==
  729. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  730. success = true;
  731. break;
  732. case MR_LINK_PRBS7:
  733. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  734. success = true;
  735. break;
  736. case MR_LINK_CUSTOM80:
  737. if (pattern_requested ==
  738. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  739. success = true;
  740. break;
  741. case MR_LINK_TRAINING4:
  742. if (pattern_requested ==
  743. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  744. success = true;
  745. break;
  746. default:
  747. success = false;
  748. break;
  749. }
  750. pr_debug("%s: %s\n", success ? "success" : "failed",
  751. dp_link_get_phy_test_pattern(pattern_requested));
  752. }
  753. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  754. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  755. {
  756. u64 min_slot_cnt, max_slot_cnt;
  757. u64 raw_target_sc, target_sc_fixp;
  758. u64 ts_denom, ts_enum, ts_int;
  759. u64 pclk = panel->pinfo.pixel_clk_khz;
  760. u64 lclk = panel->link_info.rate;
  761. u64 lanes = panel->link_info.num_lanes;
  762. u64 bpp = panel->pinfo.bpp;
  763. u64 pbn = panel->pbn;
  764. u64 numerator, denominator, temp, temp1, temp2;
  765. u32 x_int = 0, y_frac_enum = 0;
  766. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  767. if (panel->pinfo.comp_info.comp_ratio)
  768. bpp = panel->pinfo.comp_info.dsc_info.bpp;
  769. /* min_slot_cnt */
  770. numerator = pclk * bpp * 64 * 1000;
  771. denominator = lclk * lanes * 8 * 1000;
  772. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  773. /* max_slot_cnt */
  774. numerator = pbn * 54 * 1000;
  775. denominator = lclk * lanes;
  776. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  777. /* raw_target_sc */
  778. numerator = max_slot_cnt + min_slot_cnt;
  779. denominator = drm_fixp_from_fraction(2, 1);
  780. raw_target_sc = drm_fixp_div(numerator, denominator);
  781. pr_debug("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  782. pr_debug("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  783. /* apply fec and dsc overhead factor */
  784. if (panel->pinfo.dsc_overhead_fp)
  785. raw_target_sc = drm_fixp_mul(raw_target_sc,
  786. panel->pinfo.dsc_overhead_fp);
  787. if (panel->fec_overhead_fp)
  788. raw_target_sc = drm_fixp_mul(raw_target_sc,
  789. panel->fec_overhead_fp);
  790. pr_debug("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  791. /* target_sc */
  792. temp = drm_fixp_from_fraction(256 * lanes, 1);
  793. numerator = drm_fixp_mul(raw_target_sc, temp);
  794. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  795. target_sc_fixp = drm_fixp_div(numerator, denominator);
  796. ts_enum = 256 * lanes;
  797. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  798. ts_int = drm_fixp2int(target_sc_fixp);
  799. temp = drm_fixp2int_ceil(raw_target_sc);
  800. if (temp != ts_int) {
  801. temp = drm_fixp_from_fraction(ts_int, 1);
  802. temp1 = raw_target_sc - temp;
  803. temp2 = drm_fixp_mul(temp1, ts_denom);
  804. ts_enum = drm_fixp2int(temp2);
  805. }
  806. /* target_strm_sym */
  807. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  808. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  809. temp = ts_int_fixp + ts_frac_fixp;
  810. temp1 = drm_fixp_from_fraction(lanes, 1);
  811. target_strm_sym = drm_fixp_mul(temp, temp1);
  812. /* x_int */
  813. x_int = drm_fixp2int(target_strm_sym);
  814. /* y_enum_frac */
  815. temp = drm_fixp_from_fraction(x_int, 1);
  816. temp1 = target_strm_sym - temp;
  817. temp2 = drm_fixp_from_fraction(256, 1);
  818. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  819. temp1 = drm_fixp2int(y_frac_enum_fixp);
  820. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  821. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  822. panel->mst_target_sc = raw_target_sc;
  823. *p_x_int = x_int;
  824. *p_y_frac_enum = y_frac_enum;
  825. pr_debug("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  826. }
  827. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  828. {
  829. bool act_complete;
  830. if (!ctrl->mst_mode)
  831. return 0;
  832. ctrl->catalog->trigger_act(ctrl->catalog);
  833. msleep(20); /* needs 1 frame time */
  834. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  835. if (!act_complete)
  836. pr_err("mst act trigger complete failed\n");
  837. else
  838. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  839. return 0;
  840. }
  841. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  842. struct dp_panel *panel)
  843. {
  844. u32 x_int, y_frac_enum, lanes, bw_code;
  845. int i;
  846. if (!ctrl->mst_mode)
  847. return;
  848. DP_MST_DEBUG("mst stream channel allocation\n");
  849. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  850. ctrl->catalog->channel_alloc(ctrl->catalog,
  851. i,
  852. ctrl->mst_ch_info.slot_info[i].start_slot,
  853. ctrl->mst_ch_info.slot_info[i].tot_slots);
  854. }
  855. lanes = ctrl->link->link_params.lane_count;
  856. bw_code = ctrl->link->link_params.bw_code;
  857. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  858. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  859. x_int, y_frac_enum);
  860. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  861. panel->stream_id,
  862. panel->channel_start_slot, panel->channel_total_slots);
  863. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  864. lanes, bw_code, x_int, y_frac_enum);
  865. }
  866. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  867. {
  868. u8 fec_sts = 0;
  869. int rlen;
  870. u32 dsc_enable;
  871. const unsigned int fec_sts_dpcd = 0x280;
  872. if (ctrl->stream_count || !ctrl->fec_mode)
  873. return;
  874. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  875. /* wait for controller to start fec sequence */
  876. usleep_range(900, 1000);
  877. drm_dp_dpcd_readb(ctrl->aux->drm_aux, fec_sts_dpcd, &fec_sts);
  878. pr_debug("sink fec status:%d\n", fec_sts);
  879. dsc_enable = ctrl->fec_mode ? 1 : 0;
  880. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  881. dsc_enable);
  882. if (rlen < 1)
  883. pr_debug("failed to enable sink dsc\n");
  884. }
  885. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  886. {
  887. int rc = 0;
  888. bool link_ready = false;
  889. struct dp_ctrl_private *ctrl;
  890. if (!dp_ctrl || !panel)
  891. return -EINVAL;
  892. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  893. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  894. if (rc) {
  895. pr_err("failure on stream clock enable\n");
  896. return rc;
  897. }
  898. rc = panel->hw_cfg(panel, true);
  899. if (rc)
  900. return rc;
  901. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  902. dp_ctrl_send_phy_test_pattern(ctrl);
  903. return 0;
  904. }
  905. dp_ctrl_mst_stream_setup(ctrl, panel);
  906. dp_ctrl_send_video(ctrl);
  907. dp_ctrl_mst_send_act(ctrl);
  908. dp_ctrl_wait4video_ready(ctrl);
  909. dp_ctrl_fec_dsc_setup(ctrl);
  910. ctrl->stream_count++;
  911. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  912. pr_debug("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  913. return rc;
  914. }
  915. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  916. struct dp_panel *panel)
  917. {
  918. struct dp_ctrl_private *ctrl;
  919. bool act_complete;
  920. int i;
  921. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  922. if (!ctrl->mst_mode)
  923. return;
  924. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  925. ctrl->catalog->channel_alloc(ctrl->catalog,
  926. i,
  927. ctrl->mst_ch_info.slot_info[i].start_slot,
  928. ctrl->mst_ch_info.slot_info[i].tot_slots);
  929. }
  930. ctrl->catalog->trigger_act(ctrl->catalog);
  931. msleep(20); /* needs 1 frame time */
  932. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  933. if (!act_complete)
  934. pr_err("mst stream_off act trigger complete failed\n");
  935. else
  936. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  937. }
  938. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  939. struct dp_panel *panel)
  940. {
  941. struct dp_ctrl_private *ctrl;
  942. if (!dp_ctrl || !panel) {
  943. pr_err("invalid input\n");
  944. return;
  945. }
  946. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  947. dp_ctrl_push_idle(ctrl, panel->stream_id);
  948. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  949. }
  950. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  951. {
  952. struct dp_ctrl_private *ctrl;
  953. if (!dp_ctrl || !panel)
  954. return;
  955. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  956. if (!ctrl->power_on)
  957. return;
  958. panel->hw_cfg(panel, false);
  959. dp_ctrl_disable_stream_clocks(ctrl, panel);
  960. ctrl->stream_count--;
  961. }
  962. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  963. bool fec_mode, bool shallow)
  964. {
  965. int rc = 0;
  966. struct dp_ctrl_private *ctrl;
  967. u32 rate = 0;
  968. if (!dp_ctrl) {
  969. rc = -EINVAL;
  970. goto end;
  971. }
  972. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  973. if (ctrl->power_on)
  974. goto end;
  975. ctrl->mst_mode = mst_mode;
  976. ctrl->fec_mode = fec_mode;
  977. rate = ctrl->panel->link_info.rate;
  978. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  979. pr_debug("using phy test link parameters\n");
  980. } else {
  981. ctrl->link->link_params.bw_code =
  982. drm_dp_link_rate_to_bw_code(rate);
  983. ctrl->link->link_params.lane_count =
  984. ctrl->panel->link_info.num_lanes;
  985. }
  986. pr_debug("bw_code=%d, lane_count=%d\n",
  987. ctrl->link->link_params.bw_code,
  988. ctrl->link->link_params.lane_count);
  989. /* backup initial lane count and bw code */
  990. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  991. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  992. rc = dp_ctrl_link_setup(ctrl, shallow);
  993. ctrl->power_on = true;
  994. end:
  995. return rc;
  996. }
  997. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  998. {
  999. struct dp_ctrl_private *ctrl;
  1000. if (!dp_ctrl)
  1001. return;
  1002. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1003. if (!ctrl->power_on)
  1004. return;
  1005. dp_ctrl_configure_source_link_params(ctrl, false);
  1006. ctrl->catalog->reset(ctrl->catalog);
  1007. /* Make sure DP is disabled before clk disable */
  1008. wmb();
  1009. dp_ctrl_disable_link_clock(ctrl);
  1010. ctrl->mst_mode = false;
  1011. ctrl->fec_mode = false;
  1012. ctrl->power_on = false;
  1013. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1014. pr_debug("DP off done\n");
  1015. }
  1016. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1017. enum dp_stream_id strm,
  1018. u32 start_slot, u32 tot_slots)
  1019. {
  1020. struct dp_ctrl_private *ctrl;
  1021. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1022. pr_err("invalid input\n");
  1023. return;
  1024. }
  1025. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1026. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1027. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1028. }
  1029. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1030. {
  1031. struct dp_ctrl_private *ctrl;
  1032. if (!dp_ctrl)
  1033. return;
  1034. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1035. ctrl->catalog->get_interrupt(ctrl->catalog);
  1036. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1037. dp_ctrl_video_ready(ctrl);
  1038. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1039. dp_ctrl_idle_patterns_sent(ctrl);
  1040. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1041. dp_ctrl_idle_patterns_sent(ctrl);
  1042. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1043. dp_ctrl_idle_patterns_sent(ctrl);
  1044. }
  1045. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1046. {
  1047. int rc = 0;
  1048. struct dp_ctrl_private *ctrl;
  1049. struct dp_ctrl *dp_ctrl;
  1050. if (!in->dev || !in->panel || !in->aux ||
  1051. !in->link || !in->catalog) {
  1052. pr_err("invalid input\n");
  1053. rc = -EINVAL;
  1054. goto error;
  1055. }
  1056. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1057. if (!ctrl) {
  1058. rc = -ENOMEM;
  1059. goto error;
  1060. }
  1061. init_completion(&ctrl->idle_comp);
  1062. init_completion(&ctrl->video_comp);
  1063. /* in parameters */
  1064. ctrl->parser = in->parser;
  1065. ctrl->panel = in->panel;
  1066. ctrl->power = in->power;
  1067. ctrl->aux = in->aux;
  1068. ctrl->link = in->link;
  1069. ctrl->catalog = in->catalog;
  1070. ctrl->dev = in->dev;
  1071. ctrl->mst_mode = false;
  1072. ctrl->fec_mode = false;
  1073. dp_ctrl = &ctrl->dp_ctrl;
  1074. /* out parameters */
  1075. dp_ctrl->init = dp_ctrl_host_init;
  1076. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1077. dp_ctrl->on = dp_ctrl_on;
  1078. dp_ctrl->off = dp_ctrl_off;
  1079. dp_ctrl->abort = dp_ctrl_abort;
  1080. dp_ctrl->isr = dp_ctrl_isr;
  1081. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1082. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1083. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1084. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1085. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1086. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1087. return dp_ctrl;
  1088. error:
  1089. return ERR_PTR(rc);
  1090. }
  1091. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1092. {
  1093. struct dp_ctrl_private *ctrl;
  1094. if (!dp_ctrl)
  1095. return;
  1096. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1097. devm_kfree(ctrl->dev, ctrl);
  1098. }