pci.c 162 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define MANGO_PATH_PREFIX "mango/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  45. #define DEVICE_MAJOR_VERSION_MASK 0xF
  46. #define WAKE_MSI_NAME "WAKE"
  47. #define DEV_RDDM_TIMEOUT 5000
  48. #define WAKE_EVENT_TIMEOUT 5000
  49. #ifdef CONFIG_CNSS_EMULATION
  50. #define EMULATION_HW 1
  51. #else
  52. #define EMULATION_HW 0
  53. #endif
  54. #define RAMDUMP_SIZE_DEFAULT 0x420000
  55. #define CNSS_256KB_SIZE 0x40000
  56. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  57. static DEFINE_SPINLOCK(pci_link_down_lock);
  58. static DEFINE_SPINLOCK(pci_reg_window_lock);
  59. static DEFINE_SPINLOCK(time_sync_lock);
  60. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  61. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  63. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  64. #define FORCE_WAKE_DELAY_MIN_US 4000
  65. #define FORCE_WAKE_DELAY_MAX_US 6000
  66. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. static const struct mhi_channel_config cnss_mhi_channels[] = {
  74. {
  75. .num = 0,
  76. .name = "LOOPBACK",
  77. .num_elements = 32,
  78. .event_ring = 1,
  79. .dir = DMA_TO_DEVICE,
  80. .ee_mask = 0x4,
  81. .pollcfg = 0,
  82. .doorbell = MHI_DB_BRST_DISABLE,
  83. .lpm_notify = false,
  84. .offload_channel = false,
  85. .doorbell_mode_switch = false,
  86. .auto_queue = false,
  87. },
  88. {
  89. .num = 1,
  90. .name = "LOOPBACK",
  91. .num_elements = 32,
  92. .event_ring = 1,
  93. .dir = DMA_FROM_DEVICE,
  94. .ee_mask = 0x4,
  95. .pollcfg = 0,
  96. .doorbell = MHI_DB_BRST_DISABLE,
  97. .lpm_notify = false,
  98. .offload_channel = false,
  99. .doorbell_mode_switch = false,
  100. .auto_queue = false,
  101. },
  102. {
  103. .num = 4,
  104. .name = "DIAG",
  105. .num_elements = 64,
  106. .event_ring = 1,
  107. .dir = DMA_TO_DEVICE,
  108. .ee_mask = 0x4,
  109. .pollcfg = 0,
  110. .doorbell = MHI_DB_BRST_DISABLE,
  111. .lpm_notify = false,
  112. .offload_channel = false,
  113. .doorbell_mode_switch = false,
  114. .auto_queue = false,
  115. },
  116. {
  117. .num = 5,
  118. .name = "DIAG",
  119. .num_elements = 64,
  120. .event_ring = 1,
  121. .dir = DMA_FROM_DEVICE,
  122. .ee_mask = 0x4,
  123. .pollcfg = 0,
  124. .doorbell = MHI_DB_BRST_DISABLE,
  125. .lpm_notify = false,
  126. .offload_channel = false,
  127. .doorbell_mode_switch = false,
  128. .auto_queue = false,
  129. },
  130. {
  131. .num = 20,
  132. .name = "IPCR",
  133. .num_elements = 64,
  134. .event_ring = 1,
  135. .dir = DMA_TO_DEVICE,
  136. .ee_mask = 0x4,
  137. .pollcfg = 0,
  138. .doorbell = MHI_DB_BRST_DISABLE,
  139. .lpm_notify = false,
  140. .offload_channel = false,
  141. .doorbell_mode_switch = false,
  142. .auto_queue = false,
  143. },
  144. {
  145. .num = 21,
  146. .name = "IPCR",
  147. .num_elements = 64,
  148. .event_ring = 1,
  149. .dir = DMA_FROM_DEVICE,
  150. .ee_mask = 0x4,
  151. .pollcfg = 0,
  152. .doorbell = MHI_DB_BRST_DISABLE,
  153. .lpm_notify = false,
  154. .offload_channel = false,
  155. .doorbell_mode_switch = false,
  156. .auto_queue = true,
  157. },
  158. /* All MHI satellite config to be at the end of data struct */
  159. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  160. {
  161. .num = 50,
  162. .name = "ADSP_0",
  163. .num_elements = 64,
  164. .event_ring = 3,
  165. .dir = DMA_BIDIRECTIONAL,
  166. .ee_mask = 0x4,
  167. .pollcfg = 0,
  168. .doorbell = MHI_DB_BRST_DISABLE,
  169. .lpm_notify = false,
  170. .offload_channel = true,
  171. .doorbell_mode_switch = false,
  172. .auto_queue = false,
  173. },
  174. {
  175. .num = 51,
  176. .name = "ADSP_1",
  177. .num_elements = 64,
  178. .event_ring = 3,
  179. .dir = DMA_BIDIRECTIONAL,
  180. .ee_mask = 0x4,
  181. .pollcfg = 0,
  182. .doorbell = MHI_DB_BRST_DISABLE,
  183. .lpm_notify = false,
  184. .offload_channel = true,
  185. .doorbell_mode_switch = false,
  186. .auto_queue = false,
  187. },
  188. {
  189. .num = 70,
  190. .name = "ADSP_2",
  191. .num_elements = 64,
  192. .event_ring = 3,
  193. .dir = DMA_BIDIRECTIONAL,
  194. .ee_mask = 0x4,
  195. .pollcfg = 0,
  196. .doorbell = MHI_DB_BRST_DISABLE,
  197. .lpm_notify = false,
  198. .offload_channel = true,
  199. .doorbell_mode_switch = false,
  200. .auto_queue = false,
  201. },
  202. {
  203. .num = 71,
  204. .name = "ADSP_3",
  205. .num_elements = 64,
  206. .event_ring = 3,
  207. .dir = DMA_BIDIRECTIONAL,
  208. .ee_mask = 0x4,
  209. .pollcfg = 0,
  210. .doorbell = MHI_DB_BRST_DISABLE,
  211. .lpm_notify = false,
  212. .offload_channel = true,
  213. .doorbell_mode_switch = false,
  214. .auto_queue = false,
  215. },
  216. #endif
  217. };
  218. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  219. static struct mhi_event_config cnss_mhi_events[] = {
  220. #else
  221. static const struct mhi_event_config cnss_mhi_events[] = {
  222. #endif
  223. {
  224. .num_elements = 32,
  225. .irq_moderation_ms = 0,
  226. .irq = 1,
  227. .mode = MHI_DB_BRST_DISABLE,
  228. .data_type = MHI_ER_CTRL,
  229. .priority = 0,
  230. .hardware_event = false,
  231. .client_managed = false,
  232. .offload_channel = false,
  233. },
  234. {
  235. .num_elements = 256,
  236. .irq_moderation_ms = 0,
  237. .irq = 2,
  238. .mode = MHI_DB_BRST_DISABLE,
  239. .priority = 1,
  240. .hardware_event = false,
  241. .client_managed = false,
  242. .offload_channel = false,
  243. },
  244. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  245. {
  246. .num_elements = 32,
  247. .irq_moderation_ms = 0,
  248. .irq = 1,
  249. .mode = MHI_DB_BRST_DISABLE,
  250. .data_type = MHI_ER_BW_SCALE,
  251. .priority = 2,
  252. .hardware_event = false,
  253. .client_managed = false,
  254. .offload_channel = false,
  255. },
  256. #endif
  257. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  258. {
  259. .num_elements = 256,
  260. .irq_moderation_ms = 0,
  261. .irq = 2,
  262. .mode = MHI_DB_BRST_DISABLE,
  263. .data_type = MHI_ER_DATA,
  264. .priority = 1,
  265. .hardware_event = false,
  266. .client_managed = true,
  267. .offload_channel = true,
  268. },
  269. #endif
  270. };
  271. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  272. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  273. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  274. #else
  275. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  276. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  277. #endif
  278. static const struct mhi_controller_config cnss_mhi_config_default = {
  279. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  280. .max_channels = 72,
  281. #else
  282. .max_channels = 32,
  283. #endif
  284. .timeout_ms = 10000,
  285. .use_bounce_buf = false,
  286. .buf_len = 0x8000,
  287. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  288. .ch_cfg = cnss_mhi_channels,
  289. .num_events = ARRAY_SIZE(cnss_mhi_events),
  290. .event_cfg = cnss_mhi_events,
  291. .m2_no_db = true,
  292. };
  293. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  294. .max_channels = 32,
  295. .timeout_ms = 10000,
  296. .use_bounce_buf = false,
  297. .buf_len = 0x8000,
  298. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  299. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  300. .ch_cfg = cnss_mhi_channels,
  301. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  302. CNSS_MHI_SATELLITE_EVT_COUNT,
  303. .event_cfg = cnss_mhi_events,
  304. .m2_no_db = true,
  305. };
  306. static struct cnss_pci_reg ce_src[] = {
  307. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  308. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  309. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  310. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  311. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  312. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  313. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  314. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  315. { NULL },
  316. };
  317. static struct cnss_pci_reg ce_dst[] = {
  318. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  319. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  320. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  321. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  322. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  323. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  324. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  325. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  326. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  327. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  328. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  329. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  330. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  331. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  332. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  333. { NULL },
  334. };
  335. static struct cnss_pci_reg ce_cmn[] = {
  336. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  337. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  338. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  339. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  340. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  341. { NULL },
  342. };
  343. static struct cnss_pci_reg qdss_csr[] = {
  344. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  345. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  346. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  347. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  348. { NULL },
  349. };
  350. static struct cnss_pci_reg pci_scratch[] = {
  351. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  352. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  353. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  354. { NULL },
  355. };
  356. /* First field of the structure is the device bit mask. Use
  357. * enum cnss_pci_reg_mask as reference for the value.
  358. */
  359. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  360. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  361. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  362. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  363. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  364. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  365. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  366. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  367. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  368. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  369. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  370. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  371. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  372. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  373. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  374. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  375. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  376. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  380. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  381. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  382. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  401. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  402. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  403. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  406. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  407. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  408. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  416. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  417. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  418. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  419. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  420. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  421. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  422. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  423. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  424. };
  425. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  426. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  427. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  428. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  429. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  430. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  431. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  432. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  433. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  434. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  435. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  436. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  437. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  438. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  442. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  443. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  444. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  463. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  464. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  465. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  466. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  467. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  468. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  469. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  470. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  471. };
  472. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  473. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  474. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  475. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  476. {3, 0, WLAON_SW_COLD_RESET, 0},
  477. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  478. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  479. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  480. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  481. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  482. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  483. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  484. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  485. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  486. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  487. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  488. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  489. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  500. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  501. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  502. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  503. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  504. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  505. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  506. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  507. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  508. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  509. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  510. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  511. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  512. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  513. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  514. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  515. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  518. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  519. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  520. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  521. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  522. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  523. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  524. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  527. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  528. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  529. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  530. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  531. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  532. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  533. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  534. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  535. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  536. {3, 0, WLAON_DLY_CONFIG, 0},
  537. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  538. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  539. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  540. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  541. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  542. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  543. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  544. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  545. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  546. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  547. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  548. {3, 0, WLAON_DEBUG, 0},
  549. {3, 0, WLAON_SOC_PARAMETERS, 0},
  550. {3, 0, WLAON_WLPM_SIGNAL, 0},
  551. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  552. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  553. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  554. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  555. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  556. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  557. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  558. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  559. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  560. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  562. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  563. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  564. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  565. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  566. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  567. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  568. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  570. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  571. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  572. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  573. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  574. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  575. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  576. {3, 0, WLAON_WL_AON_SPARE2, 0},
  577. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  578. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  579. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  580. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  581. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  582. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  583. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  584. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  585. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  586. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  587. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  588. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  589. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  590. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  591. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  592. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  593. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  594. {3, 0, WLAON_INTR_STATUS, 0},
  595. {2, 0, WLAON_INTR_ENABLE, 0},
  596. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  597. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  598. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  599. {2, 0, WLAON_DBG_STATUS0, 0},
  600. {2, 0, WLAON_DBG_STATUS1, 0},
  601. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  602. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  603. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  604. };
  605. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  606. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  607. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  608. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  609. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  610. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  611. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  612. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  614. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  619. };
  620. static struct cnss_print_optimize print_optimize;
  621. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  622. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  623. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  624. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  625. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  626. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  627. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  628. {
  629. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  630. }
  631. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  632. {
  633. mhi_dump_sfr(pci_priv->mhi_ctrl);
  634. }
  635. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  636. u32 cookie)
  637. {
  638. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  639. }
  640. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  641. bool notify_clients)
  642. {
  643. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  644. }
  645. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  646. bool notify_clients)
  647. {
  648. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  649. }
  650. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  651. u32 timeout)
  652. {
  653. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  654. }
  655. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  656. int timeout_us, bool in_panic)
  657. {
  658. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  659. timeout_us, in_panic);
  660. }
  661. static void
  662. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  663. int (*cb)(struct mhi_controller *mhi_ctrl,
  664. struct mhi_link_info *link_info))
  665. {
  666. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  667. }
  668. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  669. {
  670. return mhi_force_reset(pci_priv->mhi_ctrl);
  671. }
  672. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  673. phys_addr_t base)
  674. {
  675. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  676. }
  677. #else
  678. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  679. {
  680. }
  681. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  682. {
  683. }
  684. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  685. u32 cookie)
  686. {
  687. return false;
  688. }
  689. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  690. bool notify_clients)
  691. {
  692. return -EOPNOTSUPP;
  693. }
  694. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  695. bool notify_clients)
  696. {
  697. return -EOPNOTSUPP;
  698. }
  699. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  700. u32 timeout)
  701. {
  702. }
  703. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  704. int timeout_us, bool in_panic)
  705. {
  706. return -EOPNOTSUPP;
  707. }
  708. static void
  709. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  710. int (*cb)(struct mhi_controller *mhi_ctrl,
  711. struct mhi_link_info *link_info))
  712. {
  713. }
  714. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  715. {
  716. return -EOPNOTSUPP;
  717. }
  718. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  719. phys_addr_t base)
  720. {
  721. }
  722. #endif /* CONFIG_MHI_BUS_MISC */
  723. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  724. {
  725. u16 device_id;
  726. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  727. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  728. (void *)_RET_IP_);
  729. return -EACCES;
  730. }
  731. if (pci_priv->pci_link_down_ind) {
  732. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  733. return -EIO;
  734. }
  735. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  736. if (device_id != pci_priv->device_id) {
  737. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  738. (void *)_RET_IP_, device_id,
  739. pci_priv->device_id);
  740. return -EIO;
  741. }
  742. return 0;
  743. }
  744. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  745. {
  746. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  747. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  748. u32 window_enable = WINDOW_ENABLE_BIT | window;
  749. u32 val;
  750. writel_relaxed(window_enable, pci_priv->bar +
  751. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  752. if (window != pci_priv->remap_window) {
  753. pci_priv->remap_window = window;
  754. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  755. window_enable);
  756. }
  757. /* Read it back to make sure the write has taken effect */
  758. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  759. if (val != window_enable) {
  760. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  761. window_enable, val);
  762. if (!cnss_pci_check_link_status(pci_priv) &&
  763. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  764. CNSS_ASSERT(0);
  765. }
  766. }
  767. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  768. u32 offset, u32 *val)
  769. {
  770. int ret;
  771. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  772. if (!in_interrupt() && !irqs_disabled()) {
  773. ret = cnss_pci_check_link_status(pci_priv);
  774. if (ret)
  775. return ret;
  776. }
  777. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  778. offset < MAX_UNWINDOWED_ADDRESS) {
  779. *val = readl_relaxed(pci_priv->bar + offset);
  780. return 0;
  781. }
  782. /* If in panic, assumption is kernel panic handler will hold all threads
  783. * and interrupts. Further pci_reg_window_lock could be held before
  784. * panic. So only lock during normal operation.
  785. */
  786. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  787. cnss_pci_select_window(pci_priv, offset);
  788. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  789. (offset & WINDOW_RANGE_MASK));
  790. } else {
  791. spin_lock_bh(&pci_reg_window_lock);
  792. cnss_pci_select_window(pci_priv, offset);
  793. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  794. (offset & WINDOW_RANGE_MASK));
  795. spin_unlock_bh(&pci_reg_window_lock);
  796. }
  797. return 0;
  798. }
  799. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  800. u32 val)
  801. {
  802. int ret;
  803. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  804. if (!in_interrupt() && !irqs_disabled()) {
  805. ret = cnss_pci_check_link_status(pci_priv);
  806. if (ret)
  807. return ret;
  808. }
  809. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  810. offset < MAX_UNWINDOWED_ADDRESS) {
  811. writel_relaxed(val, pci_priv->bar + offset);
  812. return 0;
  813. }
  814. /* Same constraint as PCI register read in panic */
  815. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  816. cnss_pci_select_window(pci_priv, offset);
  817. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  818. (offset & WINDOW_RANGE_MASK));
  819. } else {
  820. spin_lock_bh(&pci_reg_window_lock);
  821. cnss_pci_select_window(pci_priv, offset);
  822. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  823. (offset & WINDOW_RANGE_MASK));
  824. spin_unlock_bh(&pci_reg_window_lock);
  825. }
  826. return 0;
  827. }
  828. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  829. {
  830. struct device *dev = &pci_priv->pci_dev->dev;
  831. int ret;
  832. ret = cnss_pci_force_wake_request_sync(dev,
  833. FORCE_WAKE_DELAY_TIMEOUT_US);
  834. if (ret) {
  835. if (ret != -EAGAIN)
  836. cnss_pr_err("Failed to request force wake\n");
  837. return ret;
  838. }
  839. /* If device's M1 state-change event races here, it can be ignored,
  840. * as the device is expected to immediately move from M2 to M0
  841. * without entering low power state.
  842. */
  843. if (cnss_pci_is_device_awake(dev) != true)
  844. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  845. return 0;
  846. }
  847. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  848. {
  849. struct device *dev = &pci_priv->pci_dev->dev;
  850. int ret;
  851. ret = cnss_pci_force_wake_release(dev);
  852. if (ret && ret != -EAGAIN)
  853. cnss_pr_err("Failed to release force wake\n");
  854. return ret;
  855. }
  856. #if IS_ENABLED(CONFIG_INTERCONNECT)
  857. /**
  858. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  859. * @plat_priv: Platform private data struct
  860. * @bw: bandwidth
  861. * @save: toggle flag to save bandwidth to current_bw_vote
  862. *
  863. * Setup bandwidth votes for configured interconnect paths
  864. *
  865. * Return: 0 for success
  866. */
  867. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  868. u32 bw, bool save)
  869. {
  870. int ret = 0;
  871. struct cnss_bus_bw_info *bus_bw_info;
  872. if (!plat_priv->icc.path_count)
  873. return -EOPNOTSUPP;
  874. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  875. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  876. return -EINVAL;
  877. }
  878. cnss_pr_vdbg("Bandwidth vote to %d, save %d\n", bw, save);
  879. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  880. ret = icc_set_bw(bus_bw_info->icc_path,
  881. bus_bw_info->cfg_table[bw].avg_bw,
  882. bus_bw_info->cfg_table[bw].peak_bw);
  883. if (ret) {
  884. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  885. bw, ret, bus_bw_info->icc_name,
  886. bus_bw_info->cfg_table[bw].avg_bw,
  887. bus_bw_info->cfg_table[bw].peak_bw);
  888. break;
  889. }
  890. }
  891. if (ret == 0 && save)
  892. plat_priv->icc.current_bw_vote = bw;
  893. return ret;
  894. }
  895. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  896. {
  897. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  898. if (!plat_priv)
  899. return -ENODEV;
  900. if (bandwidth < 0)
  901. return -EINVAL;
  902. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  903. }
  904. #else
  905. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  906. u32 bw, bool save)
  907. {
  908. return 0;
  909. }
  910. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  911. {
  912. return 0;
  913. }
  914. #endif
  915. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  916. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  917. u32 *val, bool raw_access)
  918. {
  919. int ret = 0;
  920. bool do_force_wake_put = true;
  921. if (raw_access) {
  922. ret = cnss_pci_reg_read(pci_priv, offset, val);
  923. goto out;
  924. }
  925. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  926. if (ret)
  927. goto out;
  928. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  929. if (ret < 0)
  930. goto runtime_pm_put;
  931. ret = cnss_pci_force_wake_get(pci_priv);
  932. if (ret)
  933. do_force_wake_put = false;
  934. ret = cnss_pci_reg_read(pci_priv, offset, val);
  935. if (ret) {
  936. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  937. offset, ret);
  938. goto force_wake_put;
  939. }
  940. force_wake_put:
  941. if (do_force_wake_put)
  942. cnss_pci_force_wake_put(pci_priv);
  943. runtime_pm_put:
  944. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  945. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  946. out:
  947. return ret;
  948. }
  949. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  950. u32 val, bool raw_access)
  951. {
  952. int ret = 0;
  953. bool do_force_wake_put = true;
  954. if (raw_access) {
  955. ret = cnss_pci_reg_write(pci_priv, offset, val);
  956. goto out;
  957. }
  958. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  959. if (ret)
  960. goto out;
  961. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  962. if (ret < 0)
  963. goto runtime_pm_put;
  964. ret = cnss_pci_force_wake_get(pci_priv);
  965. if (ret)
  966. do_force_wake_put = false;
  967. ret = cnss_pci_reg_write(pci_priv, offset, val);
  968. if (ret) {
  969. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  970. val, offset, ret);
  971. goto force_wake_put;
  972. }
  973. force_wake_put:
  974. if (do_force_wake_put)
  975. cnss_pci_force_wake_put(pci_priv);
  976. runtime_pm_put:
  977. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  978. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  979. out:
  980. return ret;
  981. }
  982. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  983. {
  984. struct pci_dev *pci_dev = pci_priv->pci_dev;
  985. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  986. bool link_down_or_recovery;
  987. if (!plat_priv)
  988. return -ENODEV;
  989. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  990. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  991. if (save) {
  992. if (link_down_or_recovery) {
  993. pci_priv->saved_state = NULL;
  994. } else {
  995. pci_save_state(pci_dev);
  996. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  997. }
  998. } else {
  999. if (link_down_or_recovery) {
  1000. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1001. pci_restore_state(pci_dev);
  1002. } else if (pci_priv->saved_state) {
  1003. pci_load_and_free_saved_state(pci_dev,
  1004. &pci_priv->saved_state);
  1005. pci_restore_state(pci_dev);
  1006. }
  1007. }
  1008. return 0;
  1009. }
  1010. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1011. {
  1012. u16 link_status;
  1013. int ret;
  1014. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1015. &link_status);
  1016. if (ret)
  1017. return ret;
  1018. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1019. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1020. pci_priv->def_link_width =
  1021. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1022. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1023. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1024. pci_priv->def_link_speed, pci_priv->def_link_width);
  1025. return 0;
  1026. }
  1027. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1028. {
  1029. u32 reg_offset, val;
  1030. int i;
  1031. switch (pci_priv->device_id) {
  1032. case QCA6390_DEVICE_ID:
  1033. case QCA6490_DEVICE_ID:
  1034. break;
  1035. default:
  1036. return;
  1037. }
  1038. if (in_interrupt() || irqs_disabled())
  1039. return;
  1040. if (cnss_pci_check_link_status(pci_priv))
  1041. return;
  1042. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1043. for (i = 0; pci_scratch[i].name; i++) {
  1044. reg_offset = pci_scratch[i].offset;
  1045. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1046. return;
  1047. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1048. pci_scratch[i].name, val);
  1049. }
  1050. }
  1051. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1052. {
  1053. int ret = 0;
  1054. if (!pci_priv)
  1055. return -ENODEV;
  1056. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1057. cnss_pr_info("PCI link is already suspended\n");
  1058. goto out;
  1059. }
  1060. pci_clear_master(pci_priv->pci_dev);
  1061. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1062. if (ret)
  1063. goto out;
  1064. pci_disable_device(pci_priv->pci_dev);
  1065. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1066. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1067. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1068. }
  1069. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1070. pci_priv->drv_connected_last = 0;
  1071. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1072. if (ret)
  1073. goto out;
  1074. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1075. return 0;
  1076. out:
  1077. return ret;
  1078. }
  1079. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1080. {
  1081. int ret = 0;
  1082. if (!pci_priv)
  1083. return -ENODEV;
  1084. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1085. cnss_pr_info("PCI link is already resumed\n");
  1086. goto out;
  1087. }
  1088. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1089. if (ret) {
  1090. ret = -EAGAIN;
  1091. goto out;
  1092. }
  1093. pci_priv->pci_link_state = PCI_LINK_UP;
  1094. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1095. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1096. if (ret) {
  1097. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1098. goto out;
  1099. }
  1100. }
  1101. ret = pci_enable_device(pci_priv->pci_dev);
  1102. if (ret) {
  1103. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1104. goto out;
  1105. }
  1106. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1107. if (ret)
  1108. goto out;
  1109. pci_set_master(pci_priv->pci_dev);
  1110. if (pci_priv->pci_link_down_ind)
  1111. pci_priv->pci_link_down_ind = false;
  1112. return 0;
  1113. out:
  1114. return ret;
  1115. }
  1116. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1117. {
  1118. int ret;
  1119. switch (pci_priv->device_id) {
  1120. case QCA6390_DEVICE_ID:
  1121. case QCA6490_DEVICE_ID:
  1122. case KIWI_DEVICE_ID:
  1123. case MANGO_DEVICE_ID:
  1124. break;
  1125. default:
  1126. return -EOPNOTSUPP;
  1127. }
  1128. /* Always wait here to avoid missing WAKE assert for RDDM
  1129. * before link recovery
  1130. */
  1131. msleep(WAKE_EVENT_TIMEOUT);
  1132. ret = cnss_suspend_pci_link(pci_priv);
  1133. if (ret)
  1134. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1135. ret = cnss_resume_pci_link(pci_priv);
  1136. if (ret) {
  1137. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1138. del_timer(&pci_priv->dev_rddm_timer);
  1139. return ret;
  1140. }
  1141. mod_timer(&pci_priv->dev_rddm_timer,
  1142. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1143. cnss_mhi_debug_reg_dump(pci_priv);
  1144. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1145. return 0;
  1146. }
  1147. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1148. enum cnss_bus_event_type type,
  1149. void *data)
  1150. {
  1151. struct cnss_bus_event bus_event;
  1152. bus_event.etype = type;
  1153. bus_event.event_data = data;
  1154. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1155. }
  1156. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1157. {
  1158. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1159. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1160. unsigned long flags;
  1161. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1162. &plat_priv->ctrl_params.quirks))
  1163. panic("cnss: PCI link is down\n");
  1164. spin_lock_irqsave(&pci_link_down_lock, flags);
  1165. if (pci_priv->pci_link_down_ind) {
  1166. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1167. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1168. return;
  1169. }
  1170. pci_priv->pci_link_down_ind = true;
  1171. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1172. /* Notify MHI about link down*/
  1173. mhi_report_error(pci_priv->mhi_ctrl);
  1174. if (pci_dev->device == QCA6174_DEVICE_ID)
  1175. disable_irq(pci_dev->irq);
  1176. /* Notify bus related event. Now for all supported chips.
  1177. * Here PCIe LINK_DOWN notification taken care.
  1178. * uevent buffer can be extended later, to cover more bus info.
  1179. */
  1180. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1181. cnss_fatal_err("PCI link down, schedule recovery\n");
  1182. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1183. }
  1184. int cnss_pci_link_down(struct device *dev)
  1185. {
  1186. struct pci_dev *pci_dev = to_pci_dev(dev);
  1187. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1188. struct cnss_plat_data *plat_priv = NULL;
  1189. int ret;
  1190. if (!pci_priv) {
  1191. cnss_pr_err("pci_priv is NULL\n");
  1192. return -EINVAL;
  1193. }
  1194. plat_priv = pci_priv->plat_priv;
  1195. if (!plat_priv) {
  1196. cnss_pr_err("plat_priv is NULL\n");
  1197. return -ENODEV;
  1198. }
  1199. if (pci_priv->pci_link_down_ind) {
  1200. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1201. return -EBUSY;
  1202. }
  1203. if (pci_priv->drv_connected_last &&
  1204. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1205. "cnss-enable-self-recovery"))
  1206. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1207. cnss_pr_err("PCI link down is detected by drivers\n");
  1208. ret = cnss_pci_assert_perst(pci_priv);
  1209. if (ret)
  1210. cnss_pci_handle_linkdown(pci_priv);
  1211. return ret;
  1212. }
  1213. EXPORT_SYMBOL(cnss_pci_link_down);
  1214. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1215. {
  1216. struct pci_dev *pci_dev = to_pci_dev(dev);
  1217. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1218. if (!pci_priv) {
  1219. cnss_pr_err("pci_priv is NULL\n");
  1220. return -ENODEV;
  1221. }
  1222. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1223. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1224. return -EACCES;
  1225. }
  1226. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1227. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1228. }
  1229. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1230. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1231. {
  1232. struct cnss_plat_data *plat_priv;
  1233. if (!pci_priv) {
  1234. cnss_pr_err("pci_priv is NULL\n");
  1235. return -ENODEV;
  1236. }
  1237. plat_priv = pci_priv->plat_priv;
  1238. if (!plat_priv) {
  1239. cnss_pr_err("plat_priv is NULL\n");
  1240. return -ENODEV;
  1241. }
  1242. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1243. pci_priv->pci_link_down_ind;
  1244. }
  1245. int cnss_pci_is_device_down(struct device *dev)
  1246. {
  1247. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1248. return cnss_pcie_is_device_down(pci_priv);
  1249. }
  1250. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1251. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1252. {
  1253. spin_lock_bh(&pci_reg_window_lock);
  1254. }
  1255. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1256. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1257. {
  1258. spin_unlock_bh(&pci_reg_window_lock);
  1259. }
  1260. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1261. int cnss_get_pci_slot(struct device *dev)
  1262. {
  1263. struct pci_dev *pci_dev = to_pci_dev(dev);
  1264. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1265. struct cnss_plat_data *plat_priv = NULL;
  1266. if (!pci_priv) {
  1267. cnss_pr_err("pci_priv is NULL\n");
  1268. return -EINVAL;
  1269. }
  1270. plat_priv = pci_priv->plat_priv;
  1271. if (!plat_priv) {
  1272. cnss_pr_err("plat_priv is NULL\n");
  1273. return -ENODEV;
  1274. }
  1275. return plat_priv->rc_num;
  1276. }
  1277. EXPORT_SYMBOL(cnss_get_pci_slot);
  1278. /**
  1279. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1280. * @pci_priv: driver PCI bus context pointer
  1281. *
  1282. * Dump primary and secondary bootloader debug log data. For SBL check the
  1283. * log struct address and size for validity.
  1284. *
  1285. * Return: None
  1286. */
  1287. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1288. {
  1289. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1290. u32 pbl_log_sram_start;
  1291. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1292. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1293. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1294. u32 sbl_log_def_start = SRAM_START;
  1295. u32 sbl_log_def_end = SRAM_END;
  1296. int i;
  1297. switch (pci_priv->device_id) {
  1298. case QCA6390_DEVICE_ID:
  1299. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1300. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1301. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1302. break;
  1303. case QCA6490_DEVICE_ID:
  1304. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1305. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1306. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1307. break;
  1308. case KIWI_DEVICE_ID:
  1309. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1310. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1311. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1312. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1313. break;
  1314. case MANGO_DEVICE_ID:
  1315. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1316. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1317. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1318. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1319. break;
  1320. default:
  1321. return;
  1322. }
  1323. if (cnss_pci_check_link_status(pci_priv))
  1324. return;
  1325. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1326. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1327. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1328. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1329. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1330. &pbl_bootstrap_status);
  1331. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1332. pbl_stage, sbl_log_start, sbl_log_size);
  1333. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1334. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1335. cnss_pr_dbg("Dumping PBL log data\n");
  1336. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1337. mem_addr = pbl_log_sram_start + i;
  1338. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1339. break;
  1340. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1341. }
  1342. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1343. sbl_log_max_size : sbl_log_size);
  1344. if (sbl_log_start < sbl_log_def_start ||
  1345. sbl_log_start > sbl_log_def_end ||
  1346. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1347. cnss_pr_err("Invalid SBL log data\n");
  1348. return;
  1349. }
  1350. cnss_pr_dbg("Dumping SBL log data\n");
  1351. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1352. mem_addr = sbl_log_start + i;
  1353. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1354. break;
  1355. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1356. }
  1357. }
  1358. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1359. {
  1360. struct cnss_plat_data *plat_priv;
  1361. u32 i, mem_addr;
  1362. u32 *dump_ptr;
  1363. plat_priv = pci_priv->plat_priv;
  1364. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1365. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1366. return;
  1367. if (!plat_priv->sram_dump) {
  1368. cnss_pr_err("SRAM dump memory is not allocated\n");
  1369. return;
  1370. }
  1371. if (cnss_pci_check_link_status(pci_priv))
  1372. return;
  1373. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1374. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1375. mem_addr = SRAM_START + i;
  1376. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1377. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1378. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1379. break;
  1380. }
  1381. /* Relinquish CPU after dumping 256KB chunks*/
  1382. if (!(i % CNSS_256KB_SIZE))
  1383. cond_resched();
  1384. }
  1385. }
  1386. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1387. {
  1388. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1389. cnss_fatal_err("MHI power up returns timeout\n");
  1390. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1391. cnss_get_dev_sol_value(plat_priv) > 0) {
  1392. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1393. * high. If RDDM times out, PBL/SBL error region may have been
  1394. * erased so no need to dump them either.
  1395. */
  1396. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1397. !pci_priv->pci_link_down_ind) {
  1398. mod_timer(&pci_priv->dev_rddm_timer,
  1399. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1400. }
  1401. } else {
  1402. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1403. cnss_mhi_debug_reg_dump(pci_priv);
  1404. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1405. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1406. cnss_pci_dump_bl_sram_mem(pci_priv);
  1407. cnss_pci_dump_sram(pci_priv);
  1408. return -ETIMEDOUT;
  1409. }
  1410. return 0;
  1411. }
  1412. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1413. {
  1414. switch (mhi_state) {
  1415. case CNSS_MHI_INIT:
  1416. return "INIT";
  1417. case CNSS_MHI_DEINIT:
  1418. return "DEINIT";
  1419. case CNSS_MHI_POWER_ON:
  1420. return "POWER_ON";
  1421. case CNSS_MHI_POWERING_OFF:
  1422. return "POWERING_OFF";
  1423. case CNSS_MHI_POWER_OFF:
  1424. return "POWER_OFF";
  1425. case CNSS_MHI_FORCE_POWER_OFF:
  1426. return "FORCE_POWER_OFF";
  1427. case CNSS_MHI_SUSPEND:
  1428. return "SUSPEND";
  1429. case CNSS_MHI_RESUME:
  1430. return "RESUME";
  1431. case CNSS_MHI_TRIGGER_RDDM:
  1432. return "TRIGGER_RDDM";
  1433. case CNSS_MHI_RDDM_DONE:
  1434. return "RDDM_DONE";
  1435. default:
  1436. return "UNKNOWN";
  1437. }
  1438. };
  1439. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1440. enum cnss_mhi_state mhi_state)
  1441. {
  1442. switch (mhi_state) {
  1443. case CNSS_MHI_INIT:
  1444. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1445. return 0;
  1446. break;
  1447. case CNSS_MHI_DEINIT:
  1448. case CNSS_MHI_POWER_ON:
  1449. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1450. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1451. return 0;
  1452. break;
  1453. case CNSS_MHI_FORCE_POWER_OFF:
  1454. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1455. return 0;
  1456. break;
  1457. case CNSS_MHI_POWER_OFF:
  1458. case CNSS_MHI_SUSPEND:
  1459. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1460. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1461. return 0;
  1462. break;
  1463. case CNSS_MHI_RESUME:
  1464. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1465. return 0;
  1466. break;
  1467. case CNSS_MHI_TRIGGER_RDDM:
  1468. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1469. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1470. return 0;
  1471. break;
  1472. case CNSS_MHI_RDDM_DONE:
  1473. return 0;
  1474. default:
  1475. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1476. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1477. }
  1478. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1479. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1480. pci_priv->mhi_state);
  1481. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1482. CNSS_ASSERT(0);
  1483. return -EINVAL;
  1484. }
  1485. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1486. enum cnss_mhi_state mhi_state)
  1487. {
  1488. switch (mhi_state) {
  1489. case CNSS_MHI_INIT:
  1490. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1491. break;
  1492. case CNSS_MHI_DEINIT:
  1493. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1494. break;
  1495. case CNSS_MHI_POWER_ON:
  1496. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1497. break;
  1498. case CNSS_MHI_POWERING_OFF:
  1499. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1500. break;
  1501. case CNSS_MHI_POWER_OFF:
  1502. case CNSS_MHI_FORCE_POWER_OFF:
  1503. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1504. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1505. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1506. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1507. break;
  1508. case CNSS_MHI_SUSPEND:
  1509. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1510. break;
  1511. case CNSS_MHI_RESUME:
  1512. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1513. break;
  1514. case CNSS_MHI_TRIGGER_RDDM:
  1515. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1516. break;
  1517. case CNSS_MHI_RDDM_DONE:
  1518. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1519. break;
  1520. default:
  1521. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1522. }
  1523. }
  1524. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1525. enum cnss_mhi_state mhi_state)
  1526. {
  1527. int ret = 0, retry = 0;
  1528. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1529. return 0;
  1530. if (mhi_state < 0) {
  1531. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1532. return -EINVAL;
  1533. }
  1534. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1535. if (ret)
  1536. goto out;
  1537. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1538. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1539. switch (mhi_state) {
  1540. case CNSS_MHI_INIT:
  1541. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1542. break;
  1543. case CNSS_MHI_DEINIT:
  1544. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1545. ret = 0;
  1546. break;
  1547. case CNSS_MHI_POWER_ON:
  1548. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1549. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1550. /* Only set img_pre_alloc when power up succeeds */
  1551. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1552. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1553. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1554. }
  1555. #endif
  1556. break;
  1557. case CNSS_MHI_POWER_OFF:
  1558. mhi_power_down(pci_priv->mhi_ctrl, true);
  1559. ret = 0;
  1560. break;
  1561. case CNSS_MHI_FORCE_POWER_OFF:
  1562. mhi_power_down(pci_priv->mhi_ctrl, false);
  1563. ret = 0;
  1564. break;
  1565. case CNSS_MHI_SUSPEND:
  1566. retry_mhi_suspend:
  1567. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1568. if (pci_priv->drv_connected_last)
  1569. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1570. else
  1571. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1572. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1573. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1574. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1575. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1576. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1577. goto retry_mhi_suspend;
  1578. }
  1579. break;
  1580. case CNSS_MHI_RESUME:
  1581. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1582. if (pci_priv->drv_connected_last) {
  1583. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1584. if (ret) {
  1585. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1586. break;
  1587. }
  1588. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1589. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1590. } else {
  1591. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1592. }
  1593. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1594. break;
  1595. case CNSS_MHI_TRIGGER_RDDM:
  1596. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1597. if (ret) {
  1598. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1599. cnss_pr_dbg("Sending host reset req\n");
  1600. ret = cnss_mhi_force_reset(pci_priv);
  1601. }
  1602. break;
  1603. case CNSS_MHI_RDDM_DONE:
  1604. break;
  1605. default:
  1606. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1607. ret = -EINVAL;
  1608. }
  1609. if (ret)
  1610. goto out;
  1611. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1612. return 0;
  1613. out:
  1614. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1615. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1616. return ret;
  1617. }
  1618. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1619. {
  1620. int ret = 0;
  1621. struct cnss_plat_data *plat_priv;
  1622. unsigned int timeout = 0;
  1623. if (!pci_priv) {
  1624. cnss_pr_err("pci_priv is NULL\n");
  1625. return -ENODEV;
  1626. }
  1627. plat_priv = pci_priv->plat_priv;
  1628. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1629. return 0;
  1630. if (MHI_TIMEOUT_OVERWRITE_MS)
  1631. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1632. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1633. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1634. if (ret)
  1635. return ret;
  1636. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1637. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1638. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1639. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1640. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1641. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1642. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1643. mod_timer(&pci_priv->boot_debug_timer,
  1644. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1645. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1646. del_timer_sync(&pci_priv->boot_debug_timer);
  1647. if (ret == 0)
  1648. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1649. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1650. if (ret == -ETIMEDOUT) {
  1651. /* This is a special case needs to be handled that if MHI
  1652. * power on returns -ETIMEDOUT, controller needs to take care
  1653. * the cleanup by calling MHI power down. Force to set the bit
  1654. * for driver internal MHI state to make sure it can be handled
  1655. * properly later.
  1656. */
  1657. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1658. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1659. }
  1660. return ret;
  1661. }
  1662. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1663. {
  1664. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1665. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1666. return;
  1667. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1668. cnss_pr_dbg("MHI is already powered off\n");
  1669. return;
  1670. }
  1671. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1672. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1673. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1674. if (!pci_priv->pci_link_down_ind)
  1675. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1676. else
  1677. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1678. }
  1679. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1680. {
  1681. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1682. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1683. return;
  1684. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1685. cnss_pr_dbg("MHI is already deinited\n");
  1686. return;
  1687. }
  1688. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1689. }
  1690. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1691. bool set_vddd4blow, bool set_shutdown,
  1692. bool do_force_wake)
  1693. {
  1694. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1695. int ret;
  1696. u32 val;
  1697. if (!plat_priv->set_wlaon_pwr_ctrl)
  1698. return;
  1699. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1700. pci_priv->pci_link_down_ind)
  1701. return;
  1702. if (do_force_wake)
  1703. if (cnss_pci_force_wake_get(pci_priv))
  1704. return;
  1705. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1706. if (ret) {
  1707. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1708. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1709. goto force_wake_put;
  1710. }
  1711. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1712. WLAON_QFPROM_PWR_CTRL_REG, val);
  1713. if (set_vddd4blow)
  1714. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1715. else
  1716. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1717. if (set_shutdown)
  1718. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1719. else
  1720. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1721. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1722. if (ret) {
  1723. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1724. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1725. goto force_wake_put;
  1726. }
  1727. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1728. WLAON_QFPROM_PWR_CTRL_REG);
  1729. if (set_shutdown)
  1730. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1731. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1732. force_wake_put:
  1733. if (do_force_wake)
  1734. cnss_pci_force_wake_put(pci_priv);
  1735. }
  1736. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1737. u64 *time_us)
  1738. {
  1739. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1740. u32 low, high;
  1741. u64 device_ticks;
  1742. if (!plat_priv->device_freq_hz) {
  1743. cnss_pr_err("Device time clock frequency is not valid\n");
  1744. return -EINVAL;
  1745. }
  1746. switch (pci_priv->device_id) {
  1747. case KIWI_DEVICE_ID:
  1748. case MANGO_DEVICE_ID:
  1749. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1750. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1751. break;
  1752. default:
  1753. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1754. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1755. break;
  1756. }
  1757. device_ticks = (u64)high << 32 | low;
  1758. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1759. *time_us = device_ticks * 10;
  1760. return 0;
  1761. }
  1762. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1763. {
  1764. switch (pci_priv->device_id) {
  1765. case KIWI_DEVICE_ID:
  1766. case MANGO_DEVICE_ID:
  1767. return;
  1768. default:
  1769. break;
  1770. }
  1771. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1772. TIME_SYNC_ENABLE);
  1773. }
  1774. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1775. {
  1776. switch (pci_priv->device_id) {
  1777. case KIWI_DEVICE_ID:
  1778. case MANGO_DEVICE_ID:
  1779. return;
  1780. default:
  1781. break;
  1782. }
  1783. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1784. TIME_SYNC_CLEAR);
  1785. }
  1786. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1787. u32 low, u32 high)
  1788. {
  1789. u32 time_reg_low;
  1790. u32 time_reg_high;
  1791. switch (pci_priv->device_id) {
  1792. case KIWI_DEVICE_ID:
  1793. case MANGO_DEVICE_ID:
  1794. /* Use the next two shadow registers after host's usage */
  1795. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1796. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1797. SHADOW_REG_LEN_BYTES);
  1798. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1799. break;
  1800. default:
  1801. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1802. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1803. break;
  1804. }
  1805. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1806. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1807. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1808. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1809. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1810. time_reg_low, low, time_reg_high, high);
  1811. }
  1812. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1813. {
  1814. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1815. struct device *dev = &pci_priv->pci_dev->dev;
  1816. unsigned long flags = 0;
  1817. u64 host_time_us, device_time_us, offset;
  1818. u32 low, high;
  1819. int ret;
  1820. ret = cnss_pci_prevent_l1(dev);
  1821. if (ret)
  1822. goto out;
  1823. ret = cnss_pci_force_wake_get(pci_priv);
  1824. if (ret)
  1825. goto allow_l1;
  1826. spin_lock_irqsave(&time_sync_lock, flags);
  1827. cnss_pci_clear_time_sync_counter(pci_priv);
  1828. cnss_pci_enable_time_sync_counter(pci_priv);
  1829. host_time_us = cnss_get_host_timestamp(plat_priv);
  1830. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1831. cnss_pci_clear_time_sync_counter(pci_priv);
  1832. spin_unlock_irqrestore(&time_sync_lock, flags);
  1833. if (ret)
  1834. goto force_wake_put;
  1835. if (host_time_us < device_time_us) {
  1836. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1837. host_time_us, device_time_us);
  1838. ret = -EINVAL;
  1839. goto force_wake_put;
  1840. }
  1841. offset = host_time_us - device_time_us;
  1842. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1843. host_time_us, device_time_us, offset);
  1844. low = offset & 0xFFFFFFFF;
  1845. high = offset >> 32;
  1846. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1847. force_wake_put:
  1848. cnss_pci_force_wake_put(pci_priv);
  1849. allow_l1:
  1850. cnss_pci_allow_l1(dev);
  1851. out:
  1852. return ret;
  1853. }
  1854. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1855. {
  1856. struct cnss_pci_data *pci_priv =
  1857. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1858. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1859. unsigned int time_sync_period_ms =
  1860. plat_priv->ctrl_params.time_sync_period;
  1861. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1862. cnss_pr_dbg("Time sync is disabled\n");
  1863. return;
  1864. }
  1865. if (!time_sync_period_ms) {
  1866. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1867. return;
  1868. }
  1869. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1870. return;
  1871. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1872. goto runtime_pm_put;
  1873. mutex_lock(&pci_priv->bus_lock);
  1874. cnss_pci_update_timestamp(pci_priv);
  1875. mutex_unlock(&pci_priv->bus_lock);
  1876. schedule_delayed_work(&pci_priv->time_sync_work,
  1877. msecs_to_jiffies(time_sync_period_ms));
  1878. runtime_pm_put:
  1879. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1880. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1881. }
  1882. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1883. {
  1884. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1885. switch (pci_priv->device_id) {
  1886. case QCA6390_DEVICE_ID:
  1887. case QCA6490_DEVICE_ID:
  1888. case KIWI_DEVICE_ID:
  1889. case MANGO_DEVICE_ID:
  1890. break;
  1891. default:
  1892. return -EOPNOTSUPP;
  1893. }
  1894. if (!plat_priv->device_freq_hz) {
  1895. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1896. return -EINVAL;
  1897. }
  1898. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1899. return 0;
  1900. }
  1901. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1902. {
  1903. switch (pci_priv->device_id) {
  1904. case QCA6390_DEVICE_ID:
  1905. case QCA6490_DEVICE_ID:
  1906. case KIWI_DEVICE_ID:
  1907. case MANGO_DEVICE_ID:
  1908. break;
  1909. default:
  1910. return;
  1911. }
  1912. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1913. }
  1914. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  1915. unsigned int time_sync_period)
  1916. {
  1917. struct cnss_plat_data *plat_priv;
  1918. if (!pci_priv)
  1919. return -ENODEV;
  1920. plat_priv = pci_priv->plat_priv;
  1921. cnss_pci_stop_time_sync_update(pci_priv);
  1922. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  1923. cnss_pci_start_time_sync_update(pci_priv);
  1924. cnss_pr_dbg("WLAN time sync period %u ms\n",
  1925. plat_priv->ctrl_params.time_sync_period);
  1926. return 0;
  1927. }
  1928. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1929. {
  1930. int ret = 0;
  1931. struct cnss_plat_data *plat_priv;
  1932. if (!pci_priv)
  1933. return -ENODEV;
  1934. plat_priv = pci_priv->plat_priv;
  1935. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  1936. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  1937. return -EINVAL;
  1938. }
  1939. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1940. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1941. cnss_pr_dbg("Skip driver probe\n");
  1942. goto out;
  1943. }
  1944. if (!pci_priv->driver_ops) {
  1945. cnss_pr_err("driver_ops is NULL\n");
  1946. ret = -EINVAL;
  1947. goto out;
  1948. }
  1949. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1950. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1951. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  1952. pci_priv->pci_device_id);
  1953. if (ret) {
  1954. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  1955. ret);
  1956. goto out;
  1957. }
  1958. complete(&plat_priv->recovery_complete);
  1959. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  1960. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  1961. pci_priv->pci_device_id);
  1962. if (ret) {
  1963. cnss_pr_err("Failed to probe host driver, err = %d\n",
  1964. ret);
  1965. goto out;
  1966. }
  1967. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  1968. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1969. complete_all(&plat_priv->power_up_complete);
  1970. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  1971. &plat_priv->driver_state)) {
  1972. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  1973. pci_priv->pci_device_id);
  1974. if (ret) {
  1975. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  1976. ret);
  1977. plat_priv->power_up_error = ret;
  1978. complete_all(&plat_priv->power_up_complete);
  1979. goto out;
  1980. }
  1981. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  1982. complete_all(&plat_priv->power_up_complete);
  1983. } else {
  1984. complete(&plat_priv->power_up_complete);
  1985. }
  1986. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  1987. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1988. __pm_relax(plat_priv->recovery_ws);
  1989. }
  1990. cnss_pci_start_time_sync_update(pci_priv);
  1991. return 0;
  1992. out:
  1993. return ret;
  1994. }
  1995. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  1996. {
  1997. struct cnss_plat_data *plat_priv;
  1998. int ret;
  1999. if (!pci_priv)
  2000. return -ENODEV;
  2001. plat_priv = pci_priv->plat_priv;
  2002. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2003. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2004. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2005. cnss_pr_dbg("Skip driver remove\n");
  2006. return 0;
  2007. }
  2008. if (!pci_priv->driver_ops) {
  2009. cnss_pr_err("driver_ops is NULL\n");
  2010. return -EINVAL;
  2011. }
  2012. cnss_pci_stop_time_sync_update(pci_priv);
  2013. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2014. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2015. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2016. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2017. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2018. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2019. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2020. &plat_priv->driver_state)) {
  2021. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2022. if (ret == -EAGAIN) {
  2023. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2024. &plat_priv->driver_state);
  2025. return ret;
  2026. }
  2027. }
  2028. plat_priv->get_info_cb_ctx = NULL;
  2029. plat_priv->get_info_cb = NULL;
  2030. return 0;
  2031. }
  2032. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2033. int modem_current_status)
  2034. {
  2035. struct cnss_wlan_driver *driver_ops;
  2036. if (!pci_priv)
  2037. return -ENODEV;
  2038. driver_ops = pci_priv->driver_ops;
  2039. if (!driver_ops || !driver_ops->modem_status)
  2040. return -EINVAL;
  2041. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2042. return 0;
  2043. }
  2044. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2045. enum cnss_driver_status status)
  2046. {
  2047. struct cnss_wlan_driver *driver_ops;
  2048. if (!pci_priv)
  2049. return -ENODEV;
  2050. driver_ops = pci_priv->driver_ops;
  2051. if (!driver_ops || !driver_ops->update_status)
  2052. return -EINVAL;
  2053. cnss_pr_dbg("Update driver status: %d\n", status);
  2054. driver_ops->update_status(pci_priv->pci_dev, status);
  2055. return 0;
  2056. }
  2057. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2058. struct cnss_misc_reg *misc_reg,
  2059. u32 misc_reg_size,
  2060. char *reg_name)
  2061. {
  2062. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2063. bool do_force_wake_put = true;
  2064. int i;
  2065. if (!misc_reg)
  2066. return;
  2067. if (in_interrupt() || irqs_disabled())
  2068. return;
  2069. if (cnss_pci_check_link_status(pci_priv))
  2070. return;
  2071. if (cnss_pci_force_wake_get(pci_priv)) {
  2072. /* Continue to dump when device has entered RDDM already */
  2073. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2074. return;
  2075. do_force_wake_put = false;
  2076. }
  2077. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2078. for (i = 0; i < misc_reg_size; i++) {
  2079. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2080. &misc_reg[i].dev_mask))
  2081. continue;
  2082. if (misc_reg[i].wr) {
  2083. if (misc_reg[i].offset ==
  2084. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2085. i >= 1)
  2086. misc_reg[i].val =
  2087. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2088. misc_reg[i - 1].val;
  2089. if (cnss_pci_reg_write(pci_priv,
  2090. misc_reg[i].offset,
  2091. misc_reg[i].val))
  2092. goto force_wake_put;
  2093. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2094. misc_reg[i].val,
  2095. misc_reg[i].offset);
  2096. } else {
  2097. if (cnss_pci_reg_read(pci_priv,
  2098. misc_reg[i].offset,
  2099. &misc_reg[i].val))
  2100. goto force_wake_put;
  2101. }
  2102. }
  2103. force_wake_put:
  2104. if (do_force_wake_put)
  2105. cnss_pci_force_wake_put(pci_priv);
  2106. }
  2107. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2108. {
  2109. if (in_interrupt() || irqs_disabled())
  2110. return;
  2111. if (cnss_pci_check_link_status(pci_priv))
  2112. return;
  2113. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2114. WCSS_REG_SIZE, "wcss");
  2115. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2116. PCIE_REG_SIZE, "pcie");
  2117. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2118. WLAON_REG_SIZE, "wlaon");
  2119. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2120. SYSPM_REG_SIZE, "syspm");
  2121. }
  2122. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2123. {
  2124. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2125. u32 reg_offset;
  2126. bool do_force_wake_put = true;
  2127. if (in_interrupt() || irqs_disabled())
  2128. return;
  2129. if (cnss_pci_check_link_status(pci_priv))
  2130. return;
  2131. if (!pci_priv->debug_reg) {
  2132. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2133. sizeof(*pci_priv->debug_reg)
  2134. * array_size, GFP_KERNEL);
  2135. if (!pci_priv->debug_reg)
  2136. return;
  2137. }
  2138. if (cnss_pci_force_wake_get(pci_priv))
  2139. do_force_wake_put = false;
  2140. cnss_pr_dbg("Start to dump shadow registers\n");
  2141. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2142. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2143. pci_priv->debug_reg[j].offset = reg_offset;
  2144. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2145. &pci_priv->debug_reg[j].val))
  2146. goto force_wake_put;
  2147. }
  2148. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2149. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2150. pci_priv->debug_reg[j].offset = reg_offset;
  2151. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2152. &pci_priv->debug_reg[j].val))
  2153. goto force_wake_put;
  2154. }
  2155. force_wake_put:
  2156. if (do_force_wake_put)
  2157. cnss_pci_force_wake_put(pci_priv);
  2158. }
  2159. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2160. {
  2161. int ret = 0;
  2162. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2163. ret = cnss_power_on_device(plat_priv);
  2164. if (ret) {
  2165. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2166. goto out;
  2167. }
  2168. ret = cnss_resume_pci_link(pci_priv);
  2169. if (ret) {
  2170. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2171. goto power_off;
  2172. }
  2173. ret = cnss_pci_call_driver_probe(pci_priv);
  2174. if (ret)
  2175. goto suspend_link;
  2176. return 0;
  2177. suspend_link:
  2178. cnss_suspend_pci_link(pci_priv);
  2179. power_off:
  2180. cnss_power_off_device(plat_priv);
  2181. out:
  2182. return ret;
  2183. }
  2184. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2185. {
  2186. int ret = 0;
  2187. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2188. cnss_pci_pm_runtime_resume(pci_priv);
  2189. ret = cnss_pci_call_driver_remove(pci_priv);
  2190. if (ret == -EAGAIN)
  2191. goto out;
  2192. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2193. CNSS_BUS_WIDTH_NONE);
  2194. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2195. cnss_pci_set_auto_suspended(pci_priv, 0);
  2196. ret = cnss_suspend_pci_link(pci_priv);
  2197. if (ret)
  2198. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2199. cnss_power_off_device(plat_priv);
  2200. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2201. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2202. out:
  2203. return ret;
  2204. }
  2205. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2206. {
  2207. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2208. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2209. }
  2210. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2211. {
  2212. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2213. struct cnss_ramdump_info *ramdump_info;
  2214. ramdump_info = &plat_priv->ramdump_info;
  2215. if (!ramdump_info->ramdump_size)
  2216. return -EINVAL;
  2217. return cnss_do_ramdump(plat_priv);
  2218. }
  2219. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2220. {
  2221. struct cnss_pci_data *pci_priv;
  2222. struct cnss_wlan_driver *driver_ops;
  2223. pci_priv = plat_priv->bus_priv;
  2224. driver_ops = pci_priv->driver_ops;
  2225. if (driver_ops && driver_ops->get_driver_mode) {
  2226. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2227. cnss_pci_update_fw_name(pci_priv);
  2228. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2229. }
  2230. }
  2231. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2232. {
  2233. int ret = 0;
  2234. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2235. unsigned int timeout;
  2236. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2237. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2238. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2239. cnss_pci_clear_dump_info(pci_priv);
  2240. cnss_pci_power_off_mhi(pci_priv);
  2241. cnss_suspend_pci_link(pci_priv);
  2242. cnss_pci_deinit_mhi(pci_priv);
  2243. cnss_power_off_device(plat_priv);
  2244. }
  2245. /* Clear QMI send usage count during every power up */
  2246. pci_priv->qmi_send_usage_count = 0;
  2247. plat_priv->power_up_error = 0;
  2248. cnss_get_driver_mode_update_fw_name(plat_priv);
  2249. retry:
  2250. ret = cnss_power_on_device(plat_priv);
  2251. if (ret) {
  2252. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2253. goto out;
  2254. }
  2255. ret = cnss_resume_pci_link(pci_priv);
  2256. if (ret) {
  2257. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2258. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2259. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2260. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2261. &plat_priv->ctrl_params.quirks)) {
  2262. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2263. ret = 0;
  2264. goto out;
  2265. }
  2266. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2267. cnss_power_off_device(plat_priv);
  2268. /* Force toggle BT_EN GPIO low */
  2269. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2270. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2271. retry, bt_en_gpio);
  2272. if (bt_en_gpio >= 0)
  2273. gpio_direction_output(bt_en_gpio, 0);
  2274. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2275. gpio_get_value(bt_en_gpio));
  2276. }
  2277. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2278. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2279. cnss_get_input_gpio_value(plat_priv,
  2280. sw_ctrl_gpio));
  2281. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2282. goto retry;
  2283. }
  2284. /* Assert when it reaches maximum retries */
  2285. CNSS_ASSERT(0);
  2286. goto power_off;
  2287. }
  2288. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2289. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2290. ret = cnss_pci_start_mhi(pci_priv);
  2291. if (ret) {
  2292. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2293. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2294. !pci_priv->pci_link_down_ind && timeout) {
  2295. /* Start recovery directly for MHI start failures */
  2296. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2297. CNSS_REASON_DEFAULT);
  2298. }
  2299. return 0;
  2300. }
  2301. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2302. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2303. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2304. return 0;
  2305. }
  2306. cnss_set_pin_connect_status(plat_priv);
  2307. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2308. ret = cnss_pci_call_driver_probe(pci_priv);
  2309. if (ret)
  2310. goto stop_mhi;
  2311. } else if (timeout) {
  2312. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2313. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2314. else
  2315. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2316. mod_timer(&plat_priv->fw_boot_timer,
  2317. jiffies + msecs_to_jiffies(timeout));
  2318. }
  2319. return 0;
  2320. stop_mhi:
  2321. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2322. cnss_pci_power_off_mhi(pci_priv);
  2323. cnss_suspend_pci_link(pci_priv);
  2324. cnss_pci_deinit_mhi(pci_priv);
  2325. power_off:
  2326. cnss_power_off_device(plat_priv);
  2327. out:
  2328. return ret;
  2329. }
  2330. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2331. {
  2332. int ret = 0;
  2333. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2334. int do_force_wake = true;
  2335. cnss_pci_pm_runtime_resume(pci_priv);
  2336. ret = cnss_pci_call_driver_remove(pci_priv);
  2337. if (ret == -EAGAIN)
  2338. goto out;
  2339. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2340. CNSS_BUS_WIDTH_NONE);
  2341. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2342. cnss_pci_set_auto_suspended(pci_priv, 0);
  2343. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2344. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2345. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2346. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2347. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2348. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2349. del_timer(&pci_priv->dev_rddm_timer);
  2350. cnss_pci_collect_dump_info(pci_priv, false);
  2351. CNSS_ASSERT(0);
  2352. }
  2353. if (!cnss_is_device_powered_on(plat_priv)) {
  2354. cnss_pr_dbg("Device is already powered off, ignore\n");
  2355. goto skip_power_off;
  2356. }
  2357. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2358. do_force_wake = false;
  2359. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2360. /* FBC image will be freed after powering off MHI, so skip
  2361. * if RAM dump data is still valid.
  2362. */
  2363. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2364. goto skip_power_off;
  2365. cnss_pci_power_off_mhi(pci_priv);
  2366. ret = cnss_suspend_pci_link(pci_priv);
  2367. if (ret)
  2368. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2369. cnss_pci_deinit_mhi(pci_priv);
  2370. cnss_power_off_device(plat_priv);
  2371. skip_power_off:
  2372. pci_priv->remap_window = 0;
  2373. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2374. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2375. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2376. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2377. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2378. pci_priv->pci_link_down_ind = false;
  2379. }
  2380. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2381. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2382. memset(&print_optimize, 0, sizeof(print_optimize));
  2383. out:
  2384. return ret;
  2385. }
  2386. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2387. {
  2388. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2389. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2390. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2391. plat_priv->driver_state);
  2392. cnss_pci_collect_dump_info(pci_priv, true);
  2393. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2394. }
  2395. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2396. {
  2397. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2398. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2399. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2400. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2401. int ret = 0;
  2402. if (!info_v2->dump_data_valid || !dump_seg ||
  2403. dump_data->nentries == 0)
  2404. return 0;
  2405. ret = cnss_do_elf_ramdump(plat_priv);
  2406. cnss_pci_clear_dump_info(pci_priv);
  2407. cnss_pci_power_off_mhi(pci_priv);
  2408. cnss_suspend_pci_link(pci_priv);
  2409. cnss_pci_deinit_mhi(pci_priv);
  2410. cnss_power_off_device(plat_priv);
  2411. return ret;
  2412. }
  2413. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2414. {
  2415. int ret = 0;
  2416. if (!pci_priv) {
  2417. cnss_pr_err("pci_priv is NULL\n");
  2418. return -ENODEV;
  2419. }
  2420. switch (pci_priv->device_id) {
  2421. case QCA6174_DEVICE_ID:
  2422. ret = cnss_qca6174_powerup(pci_priv);
  2423. break;
  2424. case QCA6290_DEVICE_ID:
  2425. case QCA6390_DEVICE_ID:
  2426. case QCA6490_DEVICE_ID:
  2427. case KIWI_DEVICE_ID:
  2428. case MANGO_DEVICE_ID:
  2429. ret = cnss_qca6290_powerup(pci_priv);
  2430. break;
  2431. default:
  2432. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2433. pci_priv->device_id);
  2434. ret = -ENODEV;
  2435. }
  2436. return ret;
  2437. }
  2438. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2439. {
  2440. int ret = 0;
  2441. if (!pci_priv) {
  2442. cnss_pr_err("pci_priv is NULL\n");
  2443. return -ENODEV;
  2444. }
  2445. switch (pci_priv->device_id) {
  2446. case QCA6174_DEVICE_ID:
  2447. ret = cnss_qca6174_shutdown(pci_priv);
  2448. break;
  2449. case QCA6290_DEVICE_ID:
  2450. case QCA6390_DEVICE_ID:
  2451. case QCA6490_DEVICE_ID:
  2452. case KIWI_DEVICE_ID:
  2453. case MANGO_DEVICE_ID:
  2454. ret = cnss_qca6290_shutdown(pci_priv);
  2455. break;
  2456. default:
  2457. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2458. pci_priv->device_id);
  2459. ret = -ENODEV;
  2460. }
  2461. return ret;
  2462. }
  2463. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2464. {
  2465. int ret = 0;
  2466. if (!pci_priv) {
  2467. cnss_pr_err("pci_priv is NULL\n");
  2468. return -ENODEV;
  2469. }
  2470. switch (pci_priv->device_id) {
  2471. case QCA6174_DEVICE_ID:
  2472. cnss_qca6174_crash_shutdown(pci_priv);
  2473. break;
  2474. case QCA6290_DEVICE_ID:
  2475. case QCA6390_DEVICE_ID:
  2476. case QCA6490_DEVICE_ID:
  2477. case KIWI_DEVICE_ID:
  2478. case MANGO_DEVICE_ID:
  2479. cnss_qca6290_crash_shutdown(pci_priv);
  2480. break;
  2481. default:
  2482. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2483. pci_priv->device_id);
  2484. ret = -ENODEV;
  2485. }
  2486. return ret;
  2487. }
  2488. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2489. {
  2490. int ret = 0;
  2491. if (!pci_priv) {
  2492. cnss_pr_err("pci_priv is NULL\n");
  2493. return -ENODEV;
  2494. }
  2495. switch (pci_priv->device_id) {
  2496. case QCA6174_DEVICE_ID:
  2497. ret = cnss_qca6174_ramdump(pci_priv);
  2498. break;
  2499. case QCA6290_DEVICE_ID:
  2500. case QCA6390_DEVICE_ID:
  2501. case QCA6490_DEVICE_ID:
  2502. case KIWI_DEVICE_ID:
  2503. case MANGO_DEVICE_ID:
  2504. ret = cnss_qca6290_ramdump(pci_priv);
  2505. break;
  2506. default:
  2507. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2508. pci_priv->device_id);
  2509. ret = -ENODEV;
  2510. }
  2511. return ret;
  2512. }
  2513. int cnss_pci_is_drv_connected(struct device *dev)
  2514. {
  2515. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2516. if (!pci_priv)
  2517. return -ENODEV;
  2518. return pci_priv->drv_connected_last;
  2519. }
  2520. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2521. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2522. {
  2523. struct cnss_plat_data *plat_priv =
  2524. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2525. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2526. struct cnss_cal_info *cal_info;
  2527. unsigned int timeout;
  2528. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  2529. return;
  2530. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2531. goto reg_driver;
  2532. } else {
  2533. if (plat_priv->charger_mode) {
  2534. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2535. return;
  2536. }
  2537. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2538. &plat_priv->driver_state)) {
  2539. timeout = cnss_get_timeout(plat_priv,
  2540. CNSS_TIMEOUT_CALIBRATION);
  2541. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2542. timeout / 1000);
  2543. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2544. msecs_to_jiffies(timeout));
  2545. return;
  2546. }
  2547. del_timer(&plat_priv->fw_boot_timer);
  2548. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2549. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2550. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2551. CNSS_ASSERT(0);
  2552. }
  2553. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2554. if (!cal_info)
  2555. return;
  2556. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2557. cnss_driver_event_post(plat_priv,
  2558. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2559. 0, cal_info);
  2560. }
  2561. reg_driver:
  2562. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2563. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2564. return;
  2565. }
  2566. reinit_completion(&plat_priv->power_up_complete);
  2567. cnss_driver_event_post(plat_priv,
  2568. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2569. CNSS_EVENT_SYNC_UNKILLABLE,
  2570. pci_priv->driver_ops);
  2571. }
  2572. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2573. {
  2574. int ret = 0;
  2575. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2576. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2577. const struct pci_device_id *id_table = driver_ops->id_table;
  2578. unsigned int timeout;
  2579. if (!cnss_check_driver_loading_allowed()) {
  2580. cnss_pr_info("No cnss2 dtsi entry present");
  2581. return -ENODEV;
  2582. }
  2583. if (!plat_priv) {
  2584. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2585. return -EAGAIN;
  2586. }
  2587. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2588. while (id_table && id_table->device) {
  2589. if (plat_priv->device_id == id_table->device) {
  2590. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2591. driver_ops->chip_version != 2) {
  2592. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2593. return -ENODEV;
  2594. }
  2595. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2596. id_table->device);
  2597. plat_priv->driver_ops = driver_ops;
  2598. return 0;
  2599. }
  2600. id_table++;
  2601. }
  2602. return -ENODEV;
  2603. }
  2604. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2605. cnss_pr_info("pci probe not yet done for register driver\n");
  2606. return -EAGAIN;
  2607. }
  2608. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  2609. cnss_pr_err("Driver has already registered\n");
  2610. return -EEXIST;
  2611. }
  2612. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2613. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2614. return -EINVAL;
  2615. }
  2616. if (!id_table || !pci_dev_present(id_table)) {
  2617. /* id_table pointer will move from pci_dev_present(),
  2618. * so check again using local pointer.
  2619. */
  2620. id_table = driver_ops->id_table;
  2621. while (id_table && id_table->vendor) {
  2622. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2623. id_table->device);
  2624. id_table++;
  2625. }
  2626. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2627. pci_priv->device_id);
  2628. return -ENODEV;
  2629. }
  2630. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2631. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2632. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2633. driver_ops->chip_version,
  2634. plat_priv->device_version.major_version);
  2635. return -ENODEV;
  2636. }
  2637. cnss_get_driver_mode_update_fw_name(plat_priv);
  2638. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2639. if (!plat_priv->cbc_enabled ||
  2640. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2641. goto register_driver;
  2642. pci_priv->driver_ops = driver_ops;
  2643. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2644. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2645. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2646. * until CBC is complete
  2647. */
  2648. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2649. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2650. cnss_wlan_reg_driver_work);
  2651. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2652. msecs_to_jiffies(timeout));
  2653. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2654. return 0;
  2655. register_driver:
  2656. reinit_completion(&plat_priv->power_up_complete);
  2657. ret = cnss_driver_event_post(plat_priv,
  2658. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2659. CNSS_EVENT_SYNC_UNKILLABLE,
  2660. driver_ops);
  2661. return ret;
  2662. }
  2663. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2664. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2665. {
  2666. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2667. int ret = 0;
  2668. unsigned int timeout;
  2669. if (!plat_priv) {
  2670. cnss_pr_err("plat_priv is NULL\n");
  2671. return;
  2672. }
  2673. mutex_lock(&plat_priv->driver_ops_lock);
  2674. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2675. goto skip_wait_power_up;
  2676. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2677. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2678. msecs_to_jiffies(timeout));
  2679. if (!ret) {
  2680. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2681. timeout);
  2682. CNSS_ASSERT(0);
  2683. }
  2684. skip_wait_power_up:
  2685. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2686. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2687. goto skip_wait_recovery;
  2688. reinit_completion(&plat_priv->recovery_complete);
  2689. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2690. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2691. msecs_to_jiffies(timeout));
  2692. if (!ret) {
  2693. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2694. timeout);
  2695. CNSS_ASSERT(0);
  2696. }
  2697. skip_wait_recovery:
  2698. cnss_driver_event_post(plat_priv,
  2699. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2700. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2701. mutex_unlock(&plat_priv->driver_ops_lock);
  2702. }
  2703. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2704. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2705. void *data)
  2706. {
  2707. int ret = 0;
  2708. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2709. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2710. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2711. return -EINVAL;
  2712. }
  2713. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2714. pci_priv->driver_ops = data;
  2715. ret = cnss_pci_dev_powerup(pci_priv);
  2716. if (ret) {
  2717. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2718. pci_priv->driver_ops = NULL;
  2719. } else {
  2720. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2721. }
  2722. return ret;
  2723. }
  2724. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2725. {
  2726. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2727. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2728. cnss_pci_dev_shutdown(pci_priv);
  2729. pci_priv->driver_ops = NULL;
  2730. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2731. return 0;
  2732. }
  2733. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2734. {
  2735. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2736. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2737. int ret = 0;
  2738. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2739. if (driver_ops && driver_ops->suspend) {
  2740. ret = driver_ops->suspend(pci_dev, state);
  2741. if (ret) {
  2742. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2743. ret);
  2744. ret = -EAGAIN;
  2745. }
  2746. }
  2747. return ret;
  2748. }
  2749. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2750. {
  2751. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2752. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2753. int ret = 0;
  2754. if (driver_ops && driver_ops->resume) {
  2755. ret = driver_ops->resume(pci_dev);
  2756. if (ret)
  2757. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2758. ret);
  2759. }
  2760. return ret;
  2761. }
  2762. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2763. {
  2764. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2765. int ret = 0;
  2766. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2767. goto out;
  2768. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2769. ret = -EAGAIN;
  2770. goto out;
  2771. }
  2772. if (pci_priv->drv_connected_last)
  2773. goto skip_disable_pci;
  2774. pci_clear_master(pci_dev);
  2775. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2776. pci_disable_device(pci_dev);
  2777. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2778. if (ret)
  2779. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2780. skip_disable_pci:
  2781. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2782. ret = -EAGAIN;
  2783. goto resume_mhi;
  2784. }
  2785. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2786. return 0;
  2787. resume_mhi:
  2788. if (!pci_is_enabled(pci_dev))
  2789. if (pci_enable_device(pci_dev))
  2790. cnss_pr_err("Failed to enable PCI device\n");
  2791. if (pci_priv->saved_state)
  2792. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2793. pci_set_master(pci_dev);
  2794. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2795. out:
  2796. return ret;
  2797. }
  2798. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2799. {
  2800. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2801. int ret = 0;
  2802. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2803. goto out;
  2804. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2805. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2806. cnss_pci_link_down(&pci_dev->dev);
  2807. ret = -EAGAIN;
  2808. goto out;
  2809. }
  2810. pci_priv->pci_link_state = PCI_LINK_UP;
  2811. if (pci_priv->drv_connected_last)
  2812. goto skip_enable_pci;
  2813. ret = pci_enable_device(pci_dev);
  2814. if (ret) {
  2815. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2816. ret);
  2817. goto out;
  2818. }
  2819. if (pci_priv->saved_state)
  2820. cnss_set_pci_config_space(pci_priv,
  2821. RESTORE_PCI_CONFIG_SPACE);
  2822. pci_set_master(pci_dev);
  2823. skip_enable_pci:
  2824. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2825. out:
  2826. return ret;
  2827. }
  2828. static int cnss_pci_suspend(struct device *dev)
  2829. {
  2830. int ret = 0;
  2831. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2832. struct cnss_plat_data *plat_priv;
  2833. if (!pci_priv)
  2834. goto out;
  2835. plat_priv = pci_priv->plat_priv;
  2836. if (!plat_priv)
  2837. goto out;
  2838. if (!cnss_is_device_powered_on(plat_priv))
  2839. goto out;
  2840. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2841. pci_priv->drv_supported) {
  2842. pci_priv->drv_connected_last =
  2843. cnss_pci_get_drv_connected(pci_priv);
  2844. if (!pci_priv->drv_connected_last) {
  2845. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2846. ret = -EAGAIN;
  2847. goto out;
  2848. }
  2849. }
  2850. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2851. ret = cnss_pci_suspend_driver(pci_priv);
  2852. if (ret)
  2853. goto clear_flag;
  2854. if (!pci_priv->disable_pc) {
  2855. mutex_lock(&pci_priv->bus_lock);
  2856. ret = cnss_pci_suspend_bus(pci_priv);
  2857. mutex_unlock(&pci_priv->bus_lock);
  2858. if (ret)
  2859. goto resume_driver;
  2860. }
  2861. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2862. return 0;
  2863. resume_driver:
  2864. cnss_pci_resume_driver(pci_priv);
  2865. clear_flag:
  2866. pci_priv->drv_connected_last = 0;
  2867. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2868. out:
  2869. return ret;
  2870. }
  2871. static int cnss_pci_resume(struct device *dev)
  2872. {
  2873. int ret = 0;
  2874. struct pci_dev *pci_dev = to_pci_dev(dev);
  2875. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2876. struct cnss_plat_data *plat_priv;
  2877. if (!pci_priv)
  2878. goto out;
  2879. plat_priv = pci_priv->plat_priv;
  2880. if (!plat_priv)
  2881. goto out;
  2882. if (pci_priv->pci_link_down_ind)
  2883. goto out;
  2884. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2885. goto out;
  2886. if (!pci_priv->disable_pc) {
  2887. ret = cnss_pci_resume_bus(pci_priv);
  2888. if (ret)
  2889. goto out;
  2890. }
  2891. ret = cnss_pci_resume_driver(pci_priv);
  2892. pci_priv->drv_connected_last = 0;
  2893. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2894. out:
  2895. return ret;
  2896. }
  2897. static int cnss_pci_suspend_noirq(struct device *dev)
  2898. {
  2899. int ret = 0;
  2900. struct pci_dev *pci_dev = to_pci_dev(dev);
  2901. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2902. struct cnss_wlan_driver *driver_ops;
  2903. if (!pci_priv)
  2904. goto out;
  2905. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2906. goto out;
  2907. driver_ops = pci_priv->driver_ops;
  2908. if (driver_ops && driver_ops->suspend_noirq)
  2909. ret = driver_ops->suspend_noirq(pci_dev);
  2910. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2911. !pci_priv->plat_priv->use_pm_domain)
  2912. pci_save_state(pci_dev);
  2913. out:
  2914. return ret;
  2915. }
  2916. static int cnss_pci_resume_noirq(struct device *dev)
  2917. {
  2918. int ret = 0;
  2919. struct pci_dev *pci_dev = to_pci_dev(dev);
  2920. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2921. struct cnss_wlan_driver *driver_ops;
  2922. if (!pci_priv)
  2923. goto out;
  2924. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2925. goto out;
  2926. driver_ops = pci_priv->driver_ops;
  2927. if (driver_ops && driver_ops->resume_noirq &&
  2928. !pci_priv->pci_link_down_ind)
  2929. ret = driver_ops->resume_noirq(pci_dev);
  2930. out:
  2931. return ret;
  2932. }
  2933. static int cnss_pci_runtime_suspend(struct device *dev)
  2934. {
  2935. int ret = 0;
  2936. struct pci_dev *pci_dev = to_pci_dev(dev);
  2937. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2938. struct cnss_plat_data *plat_priv;
  2939. struct cnss_wlan_driver *driver_ops;
  2940. if (!pci_priv)
  2941. return -EAGAIN;
  2942. plat_priv = pci_priv->plat_priv;
  2943. if (!plat_priv)
  2944. return -EAGAIN;
  2945. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2946. return -EAGAIN;
  2947. if (pci_priv->pci_link_down_ind) {
  2948. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2949. return -EAGAIN;
  2950. }
  2951. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2952. pci_priv->drv_supported) {
  2953. pci_priv->drv_connected_last =
  2954. cnss_pci_get_drv_connected(pci_priv);
  2955. if (!pci_priv->drv_connected_last) {
  2956. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2957. return -EAGAIN;
  2958. }
  2959. }
  2960. cnss_pr_vdbg("Runtime suspend start\n");
  2961. driver_ops = pci_priv->driver_ops;
  2962. if (driver_ops && driver_ops->runtime_ops &&
  2963. driver_ops->runtime_ops->runtime_suspend)
  2964. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  2965. else
  2966. ret = cnss_auto_suspend(dev);
  2967. if (ret)
  2968. pci_priv->drv_connected_last = 0;
  2969. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  2970. return ret;
  2971. }
  2972. static int cnss_pci_runtime_resume(struct device *dev)
  2973. {
  2974. int ret = 0;
  2975. struct pci_dev *pci_dev = to_pci_dev(dev);
  2976. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2977. struct cnss_wlan_driver *driver_ops;
  2978. if (!pci_priv)
  2979. return -EAGAIN;
  2980. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2981. return -EAGAIN;
  2982. if (pci_priv->pci_link_down_ind) {
  2983. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2984. return -EAGAIN;
  2985. }
  2986. cnss_pr_vdbg("Runtime resume start\n");
  2987. driver_ops = pci_priv->driver_ops;
  2988. if (driver_ops && driver_ops->runtime_ops &&
  2989. driver_ops->runtime_ops->runtime_resume)
  2990. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  2991. else
  2992. ret = cnss_auto_resume(dev);
  2993. if (!ret)
  2994. pci_priv->drv_connected_last = 0;
  2995. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  2996. return ret;
  2997. }
  2998. static int cnss_pci_runtime_idle(struct device *dev)
  2999. {
  3000. cnss_pr_vdbg("Runtime idle\n");
  3001. pm_request_autosuspend(dev);
  3002. return -EBUSY;
  3003. }
  3004. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3005. {
  3006. struct pci_dev *pci_dev = to_pci_dev(dev);
  3007. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3008. int ret = 0;
  3009. if (!pci_priv)
  3010. return -ENODEV;
  3011. ret = cnss_pci_disable_pc(pci_priv, vote);
  3012. if (ret)
  3013. return ret;
  3014. pci_priv->disable_pc = vote;
  3015. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3016. return 0;
  3017. }
  3018. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3019. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3020. enum cnss_rtpm_id id)
  3021. {
  3022. if (id >= RTPM_ID_MAX)
  3023. return;
  3024. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3025. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3026. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3027. cnss_get_host_timestamp(pci_priv->plat_priv);
  3028. }
  3029. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3030. enum cnss_rtpm_id id)
  3031. {
  3032. if (id >= RTPM_ID_MAX)
  3033. return;
  3034. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3035. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3036. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3037. cnss_get_host_timestamp(pci_priv->plat_priv);
  3038. }
  3039. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3040. {
  3041. struct device *dev;
  3042. if (!pci_priv)
  3043. return;
  3044. dev = &pci_priv->pci_dev->dev;
  3045. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3046. atomic_read(&dev->power.usage_count));
  3047. }
  3048. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3049. {
  3050. struct device *dev;
  3051. enum rpm_status status;
  3052. if (!pci_priv)
  3053. return -ENODEV;
  3054. dev = &pci_priv->pci_dev->dev;
  3055. status = dev->power.runtime_status;
  3056. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3057. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3058. (void *)_RET_IP_);
  3059. return pm_request_resume(dev);
  3060. }
  3061. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3062. {
  3063. struct device *dev;
  3064. enum rpm_status status;
  3065. if (!pci_priv)
  3066. return -ENODEV;
  3067. dev = &pci_priv->pci_dev->dev;
  3068. status = dev->power.runtime_status;
  3069. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3070. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3071. (void *)_RET_IP_);
  3072. return pm_runtime_resume(dev);
  3073. }
  3074. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3075. enum cnss_rtpm_id id)
  3076. {
  3077. struct device *dev;
  3078. enum rpm_status status;
  3079. if (!pci_priv)
  3080. return -ENODEV;
  3081. dev = &pci_priv->pci_dev->dev;
  3082. status = dev->power.runtime_status;
  3083. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3084. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3085. (void *)_RET_IP_);
  3086. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3087. return pm_runtime_get(dev);
  3088. }
  3089. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3090. enum cnss_rtpm_id id)
  3091. {
  3092. struct device *dev;
  3093. enum rpm_status status;
  3094. if (!pci_priv)
  3095. return -ENODEV;
  3096. dev = &pci_priv->pci_dev->dev;
  3097. status = dev->power.runtime_status;
  3098. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3099. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3100. (void *)_RET_IP_);
  3101. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3102. return pm_runtime_get_sync(dev);
  3103. }
  3104. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3105. enum cnss_rtpm_id id)
  3106. {
  3107. if (!pci_priv)
  3108. return;
  3109. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3110. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3111. }
  3112. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3113. enum cnss_rtpm_id id)
  3114. {
  3115. struct device *dev;
  3116. if (!pci_priv)
  3117. return -ENODEV;
  3118. dev = &pci_priv->pci_dev->dev;
  3119. if (atomic_read(&dev->power.usage_count) == 0) {
  3120. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3121. return -EINVAL;
  3122. }
  3123. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3124. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3125. }
  3126. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3127. enum cnss_rtpm_id id)
  3128. {
  3129. struct device *dev;
  3130. if (!pci_priv)
  3131. return;
  3132. dev = &pci_priv->pci_dev->dev;
  3133. if (atomic_read(&dev->power.usage_count) == 0) {
  3134. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3135. return;
  3136. }
  3137. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3138. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3139. }
  3140. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3141. {
  3142. if (!pci_priv)
  3143. return;
  3144. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3145. }
  3146. int cnss_auto_suspend(struct device *dev)
  3147. {
  3148. int ret = 0;
  3149. struct pci_dev *pci_dev = to_pci_dev(dev);
  3150. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3151. struct cnss_plat_data *plat_priv;
  3152. if (!pci_priv)
  3153. return -ENODEV;
  3154. plat_priv = pci_priv->plat_priv;
  3155. if (!plat_priv)
  3156. return -ENODEV;
  3157. mutex_lock(&pci_priv->bus_lock);
  3158. if (!pci_priv->qmi_send_usage_count) {
  3159. ret = cnss_pci_suspend_bus(pci_priv);
  3160. if (ret) {
  3161. mutex_unlock(&pci_priv->bus_lock);
  3162. return ret;
  3163. }
  3164. }
  3165. cnss_pci_set_auto_suspended(pci_priv, 1);
  3166. mutex_unlock(&pci_priv->bus_lock);
  3167. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3168. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3169. * current_bw_vote as in resume path we should vote for last used
  3170. * bandwidth vote. Also ignore error if bw voting is not setup.
  3171. */
  3172. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3173. return 0;
  3174. }
  3175. EXPORT_SYMBOL(cnss_auto_suspend);
  3176. int cnss_auto_resume(struct device *dev)
  3177. {
  3178. int ret = 0;
  3179. struct pci_dev *pci_dev = to_pci_dev(dev);
  3180. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3181. struct cnss_plat_data *plat_priv;
  3182. if (!pci_priv)
  3183. return -ENODEV;
  3184. plat_priv = pci_priv->plat_priv;
  3185. if (!plat_priv)
  3186. return -ENODEV;
  3187. mutex_lock(&pci_priv->bus_lock);
  3188. ret = cnss_pci_resume_bus(pci_priv);
  3189. if (ret) {
  3190. mutex_unlock(&pci_priv->bus_lock);
  3191. return ret;
  3192. }
  3193. cnss_pci_set_auto_suspended(pci_priv, 0);
  3194. mutex_unlock(&pci_priv->bus_lock);
  3195. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3196. return 0;
  3197. }
  3198. EXPORT_SYMBOL(cnss_auto_resume);
  3199. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3200. {
  3201. struct pci_dev *pci_dev = to_pci_dev(dev);
  3202. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3203. struct cnss_plat_data *plat_priv;
  3204. struct mhi_controller *mhi_ctrl;
  3205. if (!pci_priv)
  3206. return -ENODEV;
  3207. switch (pci_priv->device_id) {
  3208. case QCA6390_DEVICE_ID:
  3209. case QCA6490_DEVICE_ID:
  3210. case KIWI_DEVICE_ID:
  3211. case MANGO_DEVICE_ID:
  3212. break;
  3213. default:
  3214. return 0;
  3215. }
  3216. mhi_ctrl = pci_priv->mhi_ctrl;
  3217. if (!mhi_ctrl)
  3218. return -EINVAL;
  3219. plat_priv = pci_priv->plat_priv;
  3220. if (!plat_priv)
  3221. return -ENODEV;
  3222. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3223. return -EAGAIN;
  3224. if (timeout_us) {
  3225. /* Busy wait for timeout_us */
  3226. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3227. timeout_us, false);
  3228. } else {
  3229. /* Sleep wait for mhi_ctrl->timeout_ms */
  3230. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3231. }
  3232. }
  3233. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3234. int cnss_pci_force_wake_request(struct device *dev)
  3235. {
  3236. struct pci_dev *pci_dev = to_pci_dev(dev);
  3237. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3238. struct cnss_plat_data *plat_priv;
  3239. struct mhi_controller *mhi_ctrl;
  3240. if (!pci_priv)
  3241. return -ENODEV;
  3242. switch (pci_priv->device_id) {
  3243. case QCA6390_DEVICE_ID:
  3244. case QCA6490_DEVICE_ID:
  3245. case KIWI_DEVICE_ID:
  3246. case MANGO_DEVICE_ID:
  3247. break;
  3248. default:
  3249. return 0;
  3250. }
  3251. mhi_ctrl = pci_priv->mhi_ctrl;
  3252. if (!mhi_ctrl)
  3253. return -EINVAL;
  3254. plat_priv = pci_priv->plat_priv;
  3255. if (!plat_priv)
  3256. return -ENODEV;
  3257. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3258. return -EAGAIN;
  3259. mhi_device_get(mhi_ctrl->mhi_dev);
  3260. return 0;
  3261. }
  3262. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3263. int cnss_pci_is_device_awake(struct device *dev)
  3264. {
  3265. struct pci_dev *pci_dev = to_pci_dev(dev);
  3266. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3267. struct mhi_controller *mhi_ctrl;
  3268. if (!pci_priv)
  3269. return -ENODEV;
  3270. switch (pci_priv->device_id) {
  3271. case QCA6390_DEVICE_ID:
  3272. case QCA6490_DEVICE_ID:
  3273. case KIWI_DEVICE_ID:
  3274. case MANGO_DEVICE_ID:
  3275. break;
  3276. default:
  3277. return 0;
  3278. }
  3279. mhi_ctrl = pci_priv->mhi_ctrl;
  3280. if (!mhi_ctrl)
  3281. return -EINVAL;
  3282. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3283. }
  3284. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3285. int cnss_pci_force_wake_release(struct device *dev)
  3286. {
  3287. struct pci_dev *pci_dev = to_pci_dev(dev);
  3288. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3289. struct cnss_plat_data *plat_priv;
  3290. struct mhi_controller *mhi_ctrl;
  3291. if (!pci_priv)
  3292. return -ENODEV;
  3293. switch (pci_priv->device_id) {
  3294. case QCA6390_DEVICE_ID:
  3295. case QCA6490_DEVICE_ID:
  3296. case KIWI_DEVICE_ID:
  3297. case MANGO_DEVICE_ID:
  3298. break;
  3299. default:
  3300. return 0;
  3301. }
  3302. mhi_ctrl = pci_priv->mhi_ctrl;
  3303. if (!mhi_ctrl)
  3304. return -EINVAL;
  3305. plat_priv = pci_priv->plat_priv;
  3306. if (!plat_priv)
  3307. return -ENODEV;
  3308. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3309. return -EAGAIN;
  3310. mhi_device_put(mhi_ctrl->mhi_dev);
  3311. return 0;
  3312. }
  3313. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3314. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3315. {
  3316. int ret = 0;
  3317. if (!pci_priv)
  3318. return -ENODEV;
  3319. mutex_lock(&pci_priv->bus_lock);
  3320. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3321. !pci_priv->qmi_send_usage_count)
  3322. ret = cnss_pci_resume_bus(pci_priv);
  3323. pci_priv->qmi_send_usage_count++;
  3324. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3325. pci_priv->qmi_send_usage_count);
  3326. mutex_unlock(&pci_priv->bus_lock);
  3327. return ret;
  3328. }
  3329. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3330. {
  3331. int ret = 0;
  3332. if (!pci_priv)
  3333. return -ENODEV;
  3334. mutex_lock(&pci_priv->bus_lock);
  3335. if (pci_priv->qmi_send_usage_count)
  3336. pci_priv->qmi_send_usage_count--;
  3337. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3338. pci_priv->qmi_send_usage_count);
  3339. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3340. !pci_priv->qmi_send_usage_count &&
  3341. !cnss_pcie_is_device_down(pci_priv))
  3342. ret = cnss_pci_suspend_bus(pci_priv);
  3343. mutex_unlock(&pci_priv->bus_lock);
  3344. return ret;
  3345. }
  3346. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3347. {
  3348. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3349. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3350. struct device *dev = &pci_priv->pci_dev->dev;
  3351. int i;
  3352. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3353. if (!fw_mem[i].va && fw_mem[i].size) {
  3354. retry:
  3355. fw_mem[i].va =
  3356. dma_alloc_attrs(dev, fw_mem[i].size,
  3357. &fw_mem[i].pa, GFP_KERNEL,
  3358. fw_mem[i].attrs);
  3359. if (!fw_mem[i].va) {
  3360. if ((fw_mem[i].attrs &
  3361. DMA_ATTR_FORCE_CONTIGUOUS)) {
  3362. fw_mem[i].attrs &=
  3363. ~DMA_ATTR_FORCE_CONTIGUOUS;
  3364. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  3365. fw_mem[i].type);
  3366. goto retry;
  3367. }
  3368. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3369. fw_mem[i].size, fw_mem[i].type);
  3370. CNSS_ASSERT(0);
  3371. return -ENOMEM;
  3372. }
  3373. }
  3374. }
  3375. return 0;
  3376. }
  3377. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3378. {
  3379. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3380. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3381. struct device *dev = &pci_priv->pci_dev->dev;
  3382. int i;
  3383. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3384. if (fw_mem[i].va && fw_mem[i].size) {
  3385. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3386. fw_mem[i].va, &fw_mem[i].pa,
  3387. fw_mem[i].size, fw_mem[i].type);
  3388. dma_free_attrs(dev, fw_mem[i].size,
  3389. fw_mem[i].va, fw_mem[i].pa,
  3390. fw_mem[i].attrs);
  3391. fw_mem[i].va = NULL;
  3392. fw_mem[i].pa = 0;
  3393. fw_mem[i].size = 0;
  3394. fw_mem[i].type = 0;
  3395. }
  3396. }
  3397. plat_priv->fw_mem_seg_len = 0;
  3398. }
  3399. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3400. {
  3401. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3402. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3403. int i, j;
  3404. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3405. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3406. qdss_mem[i].va =
  3407. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3408. qdss_mem[i].size,
  3409. &qdss_mem[i].pa,
  3410. GFP_KERNEL);
  3411. if (!qdss_mem[i].va) {
  3412. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3413. qdss_mem[i].size,
  3414. qdss_mem[i].type, i);
  3415. break;
  3416. }
  3417. }
  3418. }
  3419. /* Best-effort allocation for QDSS trace */
  3420. if (i < plat_priv->qdss_mem_seg_len) {
  3421. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3422. qdss_mem[j].type = 0;
  3423. qdss_mem[j].size = 0;
  3424. }
  3425. plat_priv->qdss_mem_seg_len = i;
  3426. }
  3427. return 0;
  3428. }
  3429. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3430. {
  3431. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3432. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3433. int i;
  3434. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3435. if (qdss_mem[i].va && qdss_mem[i].size) {
  3436. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3437. &qdss_mem[i].pa, qdss_mem[i].size,
  3438. qdss_mem[i].type);
  3439. dma_free_coherent(&pci_priv->pci_dev->dev,
  3440. qdss_mem[i].size, qdss_mem[i].va,
  3441. qdss_mem[i].pa);
  3442. qdss_mem[i].va = NULL;
  3443. qdss_mem[i].pa = 0;
  3444. qdss_mem[i].size = 0;
  3445. qdss_mem[i].type = 0;
  3446. }
  3447. }
  3448. plat_priv->qdss_mem_seg_len = 0;
  3449. }
  3450. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3451. {
  3452. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3453. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3454. char filename[MAX_FIRMWARE_NAME_LEN];
  3455. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3456. const struct firmware *fw_entry;
  3457. int ret = 0;
  3458. /* Use forward compatibility here since for any recent device
  3459. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3460. */
  3461. switch (pci_priv->device_id) {
  3462. case QCA6174_DEVICE_ID:
  3463. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3464. pci_priv->device_id);
  3465. return -EINVAL;
  3466. case QCA6290_DEVICE_ID:
  3467. case QCA6390_DEVICE_ID:
  3468. case QCA6490_DEVICE_ID:
  3469. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3470. break;
  3471. case KIWI_DEVICE_ID:
  3472. case MANGO_DEVICE_ID:
  3473. switch (plat_priv->device_version.major_version) {
  3474. case FW_V2_NUMBER:
  3475. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3476. break;
  3477. default:
  3478. break;
  3479. }
  3480. break;
  3481. default:
  3482. break;
  3483. }
  3484. if (!m3_mem->va && !m3_mem->size) {
  3485. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3486. phy_filename);
  3487. ret = firmware_request_nowarn(&fw_entry, filename,
  3488. &pci_priv->pci_dev->dev);
  3489. if (ret) {
  3490. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3491. return ret;
  3492. }
  3493. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3494. fw_entry->size, &m3_mem->pa,
  3495. GFP_KERNEL);
  3496. if (!m3_mem->va) {
  3497. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3498. fw_entry->size);
  3499. release_firmware(fw_entry);
  3500. return -ENOMEM;
  3501. }
  3502. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3503. m3_mem->size = fw_entry->size;
  3504. release_firmware(fw_entry);
  3505. }
  3506. return 0;
  3507. }
  3508. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3509. {
  3510. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3511. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3512. if (m3_mem->va && m3_mem->size) {
  3513. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3514. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3515. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3516. m3_mem->va, m3_mem->pa);
  3517. }
  3518. m3_mem->va = NULL;
  3519. m3_mem->pa = 0;
  3520. m3_mem->size = 0;
  3521. }
  3522. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3523. {
  3524. struct cnss_plat_data *plat_priv;
  3525. if (!pci_priv)
  3526. return;
  3527. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3528. plat_priv = pci_priv->plat_priv;
  3529. if (!plat_priv)
  3530. return;
  3531. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3532. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3533. return;
  3534. }
  3535. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3536. CNSS_REASON_TIMEOUT);
  3537. }
  3538. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3539. {
  3540. pci_priv->iommu_domain = NULL;
  3541. }
  3542. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3543. {
  3544. if (!pci_priv)
  3545. return -ENODEV;
  3546. if (!pci_priv->smmu_iova_len)
  3547. return -EINVAL;
  3548. *addr = pci_priv->smmu_iova_start;
  3549. *size = pci_priv->smmu_iova_len;
  3550. return 0;
  3551. }
  3552. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3553. {
  3554. if (!pci_priv)
  3555. return -ENODEV;
  3556. if (!pci_priv->smmu_iova_ipa_len)
  3557. return -EINVAL;
  3558. *addr = pci_priv->smmu_iova_ipa_start;
  3559. *size = pci_priv->smmu_iova_ipa_len;
  3560. return 0;
  3561. }
  3562. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3563. {
  3564. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3565. if (!pci_priv)
  3566. return NULL;
  3567. return pci_priv->iommu_domain;
  3568. }
  3569. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3570. int cnss_smmu_map(struct device *dev,
  3571. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3572. {
  3573. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3574. struct cnss_plat_data *plat_priv;
  3575. unsigned long iova;
  3576. size_t len;
  3577. int ret = 0;
  3578. int flag = IOMMU_READ | IOMMU_WRITE;
  3579. struct pci_dev *root_port;
  3580. struct device_node *root_of_node;
  3581. bool dma_coherent = false;
  3582. if (!pci_priv)
  3583. return -ENODEV;
  3584. if (!iova_addr) {
  3585. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3586. &paddr, size);
  3587. return -EINVAL;
  3588. }
  3589. plat_priv = pci_priv->plat_priv;
  3590. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3591. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3592. if (pci_priv->iommu_geometry &&
  3593. iova >= pci_priv->smmu_iova_ipa_start +
  3594. pci_priv->smmu_iova_ipa_len) {
  3595. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3596. iova,
  3597. &pci_priv->smmu_iova_ipa_start,
  3598. pci_priv->smmu_iova_ipa_len);
  3599. return -ENOMEM;
  3600. }
  3601. if (!test_bit(DISABLE_IO_COHERENCY,
  3602. &plat_priv->ctrl_params.quirks)) {
  3603. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3604. if (!root_port) {
  3605. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3606. } else {
  3607. root_of_node = root_port->dev.of_node;
  3608. if (root_of_node && root_of_node->parent) {
  3609. dma_coherent =
  3610. of_property_read_bool(root_of_node->parent,
  3611. "dma-coherent");
  3612. cnss_pr_dbg("dma-coherent is %s\n",
  3613. dma_coherent ? "enabled" : "disabled");
  3614. if (dma_coherent)
  3615. flag |= IOMMU_CACHE;
  3616. }
  3617. }
  3618. }
  3619. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3620. ret = iommu_map(pci_priv->iommu_domain, iova,
  3621. rounddown(paddr, PAGE_SIZE), len, flag);
  3622. if (ret) {
  3623. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3624. return ret;
  3625. }
  3626. pci_priv->smmu_iova_ipa_current = iova + len;
  3627. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3628. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3629. return 0;
  3630. }
  3631. EXPORT_SYMBOL(cnss_smmu_map);
  3632. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3633. {
  3634. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3635. unsigned long iova;
  3636. size_t unmapped;
  3637. size_t len;
  3638. if (!pci_priv)
  3639. return -ENODEV;
  3640. iova = rounddown(iova_addr, PAGE_SIZE);
  3641. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3642. if (iova >= pci_priv->smmu_iova_ipa_start +
  3643. pci_priv->smmu_iova_ipa_len) {
  3644. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3645. iova,
  3646. &pci_priv->smmu_iova_ipa_start,
  3647. pci_priv->smmu_iova_ipa_len);
  3648. return -ENOMEM;
  3649. }
  3650. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3651. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3652. if (unmapped != len) {
  3653. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3654. unmapped, len);
  3655. return -EINVAL;
  3656. }
  3657. pci_priv->smmu_iova_ipa_current = iova;
  3658. return 0;
  3659. }
  3660. EXPORT_SYMBOL(cnss_smmu_unmap);
  3661. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3662. {
  3663. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3664. struct cnss_plat_data *plat_priv;
  3665. if (!pci_priv)
  3666. return -ENODEV;
  3667. plat_priv = pci_priv->plat_priv;
  3668. if (!plat_priv)
  3669. return -ENODEV;
  3670. info->va = pci_priv->bar;
  3671. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3672. info->chip_id = plat_priv->chip_info.chip_id;
  3673. info->chip_family = plat_priv->chip_info.chip_family;
  3674. info->board_id = plat_priv->board_info.board_id;
  3675. info->soc_id = plat_priv->soc_info.soc_id;
  3676. info->fw_version = plat_priv->fw_version_info.fw_version;
  3677. strlcpy(info->fw_build_timestamp,
  3678. plat_priv->fw_version_info.fw_build_timestamp,
  3679. sizeof(info->fw_build_timestamp));
  3680. memcpy(&info->device_version, &plat_priv->device_version,
  3681. sizeof(info->device_version));
  3682. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3683. sizeof(info->dev_mem_info));
  3684. return 0;
  3685. }
  3686. EXPORT_SYMBOL(cnss_get_soc_info);
  3687. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3688. {
  3689. int ret = 0;
  3690. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3691. int num_vectors;
  3692. struct cnss_msi_config *msi_config;
  3693. struct msi_desc *msi_desc;
  3694. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3695. return 0;
  3696. ret = cnss_pci_get_msi_assignment(pci_priv);
  3697. if (ret) {
  3698. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3699. goto out;
  3700. }
  3701. msi_config = pci_priv->msi_config;
  3702. if (!msi_config) {
  3703. cnss_pr_err("msi_config is NULL!\n");
  3704. ret = -EINVAL;
  3705. goto out;
  3706. }
  3707. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3708. msi_config->total_vectors,
  3709. msi_config->total_vectors,
  3710. PCI_IRQ_MSI);
  3711. if (num_vectors != msi_config->total_vectors) {
  3712. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3713. msi_config->total_vectors, num_vectors);
  3714. if (num_vectors >= 0)
  3715. ret = -EINVAL;
  3716. goto reset_msi_config;
  3717. }
  3718. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3719. if (!msi_desc) {
  3720. cnss_pr_err("msi_desc is NULL!\n");
  3721. ret = -EINVAL;
  3722. goto free_msi_vector;
  3723. }
  3724. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3725. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3726. return 0;
  3727. free_msi_vector:
  3728. pci_free_irq_vectors(pci_priv->pci_dev);
  3729. reset_msi_config:
  3730. pci_priv->msi_config = NULL;
  3731. out:
  3732. return ret;
  3733. }
  3734. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3735. {
  3736. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3737. return;
  3738. pci_free_irq_vectors(pci_priv->pci_dev);
  3739. }
  3740. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3741. int *num_vectors, u32 *user_base_data,
  3742. u32 *base_vector)
  3743. {
  3744. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3745. struct cnss_msi_config *msi_config;
  3746. int idx;
  3747. if (!pci_priv)
  3748. return -ENODEV;
  3749. msi_config = pci_priv->msi_config;
  3750. if (!msi_config) {
  3751. cnss_pr_err("MSI is not supported.\n");
  3752. return -EINVAL;
  3753. }
  3754. for (idx = 0; idx < msi_config->total_users; idx++) {
  3755. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3756. *num_vectors = msi_config->users[idx].num_vectors;
  3757. *user_base_data = msi_config->users[idx].base_vector
  3758. + pci_priv->msi_ep_base_data;
  3759. *base_vector = msi_config->users[idx].base_vector;
  3760. /*Add only single print for each user*/
  3761. if (print_optimize.msi_log_chk[idx]++)
  3762. goto skip_print;
  3763. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3764. user_name, *num_vectors, *user_base_data,
  3765. *base_vector);
  3766. skip_print:
  3767. return 0;
  3768. }
  3769. }
  3770. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3771. return -EINVAL;
  3772. }
  3773. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3774. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3775. {
  3776. struct pci_dev *pci_dev = to_pci_dev(dev);
  3777. int irq_num;
  3778. irq_num = pci_irq_vector(pci_dev, vector);
  3779. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3780. return irq_num;
  3781. }
  3782. EXPORT_SYMBOL(cnss_get_msi_irq);
  3783. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3784. u32 *msi_addr_high)
  3785. {
  3786. struct pci_dev *pci_dev = to_pci_dev(dev);
  3787. u16 control;
  3788. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3789. &control);
  3790. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3791. msi_addr_low);
  3792. /* Return MSI high address only when device supports 64-bit MSI */
  3793. if (control & PCI_MSI_FLAGS_64BIT)
  3794. pci_read_config_dword(pci_dev,
  3795. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3796. msi_addr_high);
  3797. else
  3798. *msi_addr_high = 0;
  3799. /*Add only single print as the address is constant*/
  3800. if (!print_optimize.msi_addr_chk++)
  3801. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3802. *msi_addr_low, *msi_addr_high);
  3803. }
  3804. EXPORT_SYMBOL(cnss_get_msi_address);
  3805. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3806. {
  3807. int ret, num_vectors;
  3808. u32 user_base_data, base_vector;
  3809. if (!pci_priv)
  3810. return -ENODEV;
  3811. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3812. WAKE_MSI_NAME, &num_vectors,
  3813. &user_base_data, &base_vector);
  3814. if (ret) {
  3815. cnss_pr_err("WAKE MSI is not valid\n");
  3816. return 0;
  3817. }
  3818. return user_base_data;
  3819. }
  3820. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3821. {
  3822. int ret = 0;
  3823. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3824. u16 device_id;
  3825. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3826. if (device_id != pci_priv->pci_device_id->device) {
  3827. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3828. device_id, pci_priv->pci_device_id->device);
  3829. ret = -EIO;
  3830. goto out;
  3831. }
  3832. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  3833. if (ret) {
  3834. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  3835. goto out;
  3836. }
  3837. ret = pci_enable_device(pci_dev);
  3838. if (ret) {
  3839. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  3840. goto out;
  3841. }
  3842. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  3843. if (ret) {
  3844. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  3845. goto disable_device;
  3846. }
  3847. switch (device_id) {
  3848. case QCA6174_DEVICE_ID:
  3849. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3850. break;
  3851. case QCA6390_DEVICE_ID:
  3852. case QCA6490_DEVICE_ID:
  3853. case KIWI_DEVICE_ID:
  3854. case MANGO_DEVICE_ID:
  3855. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  3856. break;
  3857. default:
  3858. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3859. break;
  3860. }
  3861. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  3862. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3863. if (ret) {
  3864. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  3865. goto release_region;
  3866. }
  3867. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3868. if (ret) {
  3869. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  3870. ret);
  3871. goto release_region;
  3872. }
  3873. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  3874. if (!pci_priv->bar) {
  3875. cnss_pr_err("Failed to do PCI IO map!\n");
  3876. ret = -EIO;
  3877. goto release_region;
  3878. }
  3879. /* Save default config space without BME enabled */
  3880. pci_save_state(pci_dev);
  3881. pci_priv->default_state = pci_store_saved_state(pci_dev);
  3882. pci_set_master(pci_dev);
  3883. return 0;
  3884. release_region:
  3885. pci_release_region(pci_dev, PCI_BAR_NUM);
  3886. disable_device:
  3887. pci_disable_device(pci_dev);
  3888. out:
  3889. return ret;
  3890. }
  3891. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  3892. {
  3893. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3894. pci_clear_master(pci_dev);
  3895. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  3896. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  3897. if (pci_priv->bar) {
  3898. pci_iounmap(pci_dev, pci_priv->bar);
  3899. pci_priv->bar = NULL;
  3900. }
  3901. pci_release_region(pci_dev, PCI_BAR_NUM);
  3902. if (pci_is_enabled(pci_dev))
  3903. pci_disable_device(pci_dev);
  3904. }
  3905. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  3906. {
  3907. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3908. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  3909. gfp_t gfp = GFP_KERNEL;
  3910. u32 reg_offset;
  3911. if (in_interrupt() || irqs_disabled())
  3912. gfp = GFP_ATOMIC;
  3913. if (!plat_priv->qdss_reg) {
  3914. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  3915. sizeof(*plat_priv->qdss_reg)
  3916. * array_size, gfp);
  3917. if (!plat_priv->qdss_reg)
  3918. return;
  3919. }
  3920. cnss_pr_dbg("Start to dump qdss registers\n");
  3921. for (i = 0; qdss_csr[i].name; i++) {
  3922. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  3923. if (cnss_pci_reg_read(pci_priv, reg_offset,
  3924. &plat_priv->qdss_reg[i]))
  3925. return;
  3926. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  3927. plat_priv->qdss_reg[i]);
  3928. }
  3929. }
  3930. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  3931. enum cnss_ce_index ce)
  3932. {
  3933. int i;
  3934. u32 ce_base = ce * CE_REG_INTERVAL;
  3935. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  3936. switch (pci_priv->device_id) {
  3937. case QCA6390_DEVICE_ID:
  3938. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  3939. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  3940. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  3941. break;
  3942. case QCA6490_DEVICE_ID:
  3943. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  3944. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  3945. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  3946. break;
  3947. default:
  3948. return;
  3949. }
  3950. switch (ce) {
  3951. case CNSS_CE_09:
  3952. case CNSS_CE_10:
  3953. for (i = 0; ce_src[i].name; i++) {
  3954. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  3955. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3956. return;
  3957. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3958. ce, ce_src[i].name, reg_offset, val);
  3959. }
  3960. for (i = 0; ce_dst[i].name; i++) {
  3961. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  3962. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3963. return;
  3964. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3965. ce, ce_dst[i].name, reg_offset, val);
  3966. }
  3967. break;
  3968. case CNSS_CE_COMMON:
  3969. for (i = 0; ce_cmn[i].name; i++) {
  3970. reg_offset = cmn_base + ce_cmn[i].offset;
  3971. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3972. return;
  3973. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  3974. ce_cmn[i].name, reg_offset, val);
  3975. }
  3976. break;
  3977. default:
  3978. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  3979. }
  3980. }
  3981. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  3982. {
  3983. if (cnss_pci_check_link_status(pci_priv))
  3984. return;
  3985. cnss_pr_dbg("Start to dump debug registers\n");
  3986. cnss_mhi_debug_reg_dump(pci_priv);
  3987. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3988. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  3989. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  3990. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  3991. }
  3992. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  3993. {
  3994. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  3995. return -EINVAL;
  3996. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  3997. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  3998. return 0;
  3999. }
  4000. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4001. {
  4002. int ret;
  4003. struct cnss_plat_data *plat_priv;
  4004. if (!pci_priv)
  4005. return -ENODEV;
  4006. plat_priv = pci_priv->plat_priv;
  4007. if (!plat_priv)
  4008. return -ENODEV;
  4009. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4010. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4011. return -EINVAL;
  4012. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4013. if (!cnss_pci_check_link_status(pci_priv))
  4014. cnss_mhi_debug_reg_dump(pci_priv);
  4015. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4016. cnss_pci_dump_misc_reg(pci_priv);
  4017. cnss_pci_dump_shadow_reg(pci_priv);
  4018. /* If link is still down here, directly trigger link down recovery */
  4019. ret = cnss_pci_check_link_status(pci_priv);
  4020. if (ret) {
  4021. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4022. return 0;
  4023. }
  4024. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4025. if (ret) {
  4026. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4027. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4028. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4029. return 0;
  4030. }
  4031. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4032. if (!cnss_pci_assert_host_sol(pci_priv))
  4033. return 0;
  4034. cnss_pci_dump_debug_reg(pci_priv);
  4035. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4036. CNSS_REASON_DEFAULT);
  4037. return ret;
  4038. }
  4039. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4040. mod_timer(&pci_priv->dev_rddm_timer,
  4041. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4042. }
  4043. return 0;
  4044. }
  4045. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4046. struct cnss_dump_seg *dump_seg,
  4047. enum cnss_fw_dump_type type, int seg_no,
  4048. void *va, dma_addr_t dma, size_t size)
  4049. {
  4050. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4051. struct device *dev = &pci_priv->pci_dev->dev;
  4052. phys_addr_t pa;
  4053. dump_seg->address = dma;
  4054. dump_seg->v_address = va;
  4055. dump_seg->size = size;
  4056. dump_seg->type = type;
  4057. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4058. seg_no, va, &dma, size);
  4059. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4060. return;
  4061. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4062. }
  4063. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4064. struct cnss_dump_seg *dump_seg,
  4065. enum cnss_fw_dump_type type, int seg_no,
  4066. void *va, dma_addr_t dma, size_t size)
  4067. {
  4068. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4069. struct device *dev = &pci_priv->pci_dev->dev;
  4070. phys_addr_t pa;
  4071. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4072. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4073. }
  4074. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4075. enum cnss_driver_status status, void *data)
  4076. {
  4077. struct cnss_uevent_data uevent_data;
  4078. struct cnss_wlan_driver *driver_ops;
  4079. driver_ops = pci_priv->driver_ops;
  4080. if (!driver_ops || !driver_ops->update_event) {
  4081. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4082. return -EINVAL;
  4083. }
  4084. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4085. uevent_data.status = status;
  4086. uevent_data.data = data;
  4087. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4088. }
  4089. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4090. {
  4091. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4092. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4093. struct cnss_hang_event hang_event;
  4094. void *hang_data_va = NULL;
  4095. u64 offset = 0;
  4096. u16 length = 0;
  4097. int i = 0;
  4098. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4099. return;
  4100. memset(&hang_event, 0, sizeof(hang_event));
  4101. switch (pci_priv->device_id) {
  4102. case QCA6390_DEVICE_ID:
  4103. offset = HST_HANG_DATA_OFFSET;
  4104. length = HANG_DATA_LENGTH;
  4105. break;
  4106. case QCA6490_DEVICE_ID:
  4107. /* Fallback to hard-coded values if hang event params not
  4108. * present in QMI. Once all the firmware branches have the
  4109. * fix to send params over QMI, this can be removed.
  4110. */
  4111. if (plat_priv->hang_event_data_len) {
  4112. offset = plat_priv->hang_data_addr_offset;
  4113. length = plat_priv->hang_event_data_len;
  4114. } else {
  4115. offset = HSP_HANG_DATA_OFFSET;
  4116. length = HANG_DATA_LENGTH;
  4117. }
  4118. break;
  4119. case KIWI_DEVICE_ID:
  4120. case MANGO_DEVICE_ID:
  4121. offset = plat_priv->hang_data_addr_offset;
  4122. length = plat_priv->hang_event_data_len;
  4123. break;
  4124. default:
  4125. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4126. pci_priv->device_id);
  4127. return;
  4128. }
  4129. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4130. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4131. fw_mem[i].va) {
  4132. /* The offset must be < (fw_mem size- hangdata length) */
  4133. if (!(offset <= fw_mem[i].size - length))
  4134. goto exit;
  4135. hang_data_va = fw_mem[i].va + offset;
  4136. hang_event.hang_event_data = kmemdup(hang_data_va,
  4137. length,
  4138. GFP_ATOMIC);
  4139. if (!hang_event.hang_event_data) {
  4140. cnss_pr_dbg("Hang data memory alloc failed\n");
  4141. return;
  4142. }
  4143. hang_event.hang_event_data_len = length;
  4144. break;
  4145. }
  4146. }
  4147. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4148. kfree(hang_event.hang_event_data);
  4149. hang_event.hang_event_data = NULL;
  4150. return;
  4151. exit:
  4152. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4153. plat_priv->hang_data_addr_offset,
  4154. plat_priv->hang_event_data_len);
  4155. }
  4156. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4157. {
  4158. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4159. struct cnss_dump_data *dump_data =
  4160. &plat_priv->ramdump_info_v2.dump_data;
  4161. struct cnss_dump_seg *dump_seg =
  4162. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4163. struct image_info *fw_image, *rddm_image;
  4164. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4165. int ret, i, j;
  4166. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4167. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4168. cnss_pci_send_hang_event(pci_priv);
  4169. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4170. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4171. return;
  4172. }
  4173. if (!cnss_is_device_powered_on(plat_priv)) {
  4174. cnss_pr_dbg("Device is already powered off, skip\n");
  4175. return;
  4176. }
  4177. if (!in_panic) {
  4178. mutex_lock(&pci_priv->bus_lock);
  4179. ret = cnss_pci_check_link_status(pci_priv);
  4180. if (ret) {
  4181. if (ret != -EACCES) {
  4182. mutex_unlock(&pci_priv->bus_lock);
  4183. return;
  4184. }
  4185. if (cnss_pci_resume_bus(pci_priv)) {
  4186. mutex_unlock(&pci_priv->bus_lock);
  4187. return;
  4188. }
  4189. }
  4190. mutex_unlock(&pci_priv->bus_lock);
  4191. } else {
  4192. if (cnss_pci_check_link_status(pci_priv))
  4193. return;
  4194. /* Inside panic handler, reduce timeout for RDDM to avoid
  4195. * unnecessary hypervisor watchdog bite.
  4196. */
  4197. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4198. }
  4199. cnss_mhi_debug_reg_dump(pci_priv);
  4200. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4201. cnss_pci_dump_misc_reg(pci_priv);
  4202. cnss_pci_dump_shadow_reg(pci_priv);
  4203. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4204. if (ret) {
  4205. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4206. ret);
  4207. if (!cnss_pci_assert_host_sol(pci_priv))
  4208. return;
  4209. cnss_pci_dump_debug_reg(pci_priv);
  4210. return;
  4211. }
  4212. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4213. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4214. dump_data->nentries = 0;
  4215. if (plat_priv->qdss_mem_seg_len)
  4216. cnss_pci_dump_qdss_reg(pci_priv);
  4217. cnss_mhi_dump_sfr(pci_priv);
  4218. if (!dump_seg) {
  4219. cnss_pr_warn("FW image dump collection not setup");
  4220. goto skip_dump;
  4221. }
  4222. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4223. fw_image->entries);
  4224. for (i = 0; i < fw_image->entries; i++) {
  4225. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4226. fw_image->mhi_buf[i].buf,
  4227. fw_image->mhi_buf[i].dma_addr,
  4228. fw_image->mhi_buf[i].len);
  4229. dump_seg++;
  4230. }
  4231. dump_data->nentries += fw_image->entries;
  4232. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4233. rddm_image->entries);
  4234. for (i = 0; i < rddm_image->entries; i++) {
  4235. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4236. rddm_image->mhi_buf[i].buf,
  4237. rddm_image->mhi_buf[i].dma_addr,
  4238. rddm_image->mhi_buf[i].len);
  4239. dump_seg++;
  4240. }
  4241. dump_data->nentries += rddm_image->entries;
  4242. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4243. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4244. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  4245. cnss_pr_dbg("Collect remote heap dump segment\n");
  4246. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4247. CNSS_FW_REMOTE_HEAP, j,
  4248. fw_mem[i].va,
  4249. fw_mem[i].pa,
  4250. fw_mem[i].size);
  4251. dump_seg++;
  4252. dump_data->nentries++;
  4253. j++;
  4254. } else {
  4255. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  4256. }
  4257. }
  4258. }
  4259. if (dump_data->nentries > 0)
  4260. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4261. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4262. skip_dump:
  4263. complete(&plat_priv->rddm_complete);
  4264. }
  4265. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4266. {
  4267. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4268. struct cnss_dump_seg *dump_seg =
  4269. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4270. struct image_info *fw_image, *rddm_image;
  4271. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4272. int i, j;
  4273. if (!dump_seg)
  4274. return;
  4275. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4276. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4277. for (i = 0; i < fw_image->entries; i++) {
  4278. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4279. fw_image->mhi_buf[i].buf,
  4280. fw_image->mhi_buf[i].dma_addr,
  4281. fw_image->mhi_buf[i].len);
  4282. dump_seg++;
  4283. }
  4284. for (i = 0; i < rddm_image->entries; i++) {
  4285. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4286. rddm_image->mhi_buf[i].buf,
  4287. rddm_image->mhi_buf[i].dma_addr,
  4288. rddm_image->mhi_buf[i].len);
  4289. dump_seg++;
  4290. }
  4291. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4292. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  4293. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  4294. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4295. CNSS_FW_REMOTE_HEAP, j,
  4296. fw_mem[i].va, fw_mem[i].pa,
  4297. fw_mem[i].size);
  4298. dump_seg++;
  4299. j++;
  4300. }
  4301. }
  4302. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4303. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4304. }
  4305. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4306. {
  4307. if (!pci_priv)
  4308. return;
  4309. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4310. }
  4311. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4312. {
  4313. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4314. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4315. }
  4316. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4317. {
  4318. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4319. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4320. }
  4321. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4322. char *prefix_name, char *name)
  4323. {
  4324. struct cnss_plat_data *plat_priv;
  4325. if (!pci_priv)
  4326. return;
  4327. plat_priv = pci_priv->plat_priv;
  4328. if (!plat_priv->use_fw_path_with_prefix) {
  4329. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4330. return;
  4331. }
  4332. switch (pci_priv->device_id) {
  4333. case QCA6390_DEVICE_ID:
  4334. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4335. QCA6390_PATH_PREFIX "%s", name);
  4336. break;
  4337. case QCA6490_DEVICE_ID:
  4338. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4339. QCA6490_PATH_PREFIX "%s", name);
  4340. break;
  4341. case KIWI_DEVICE_ID:
  4342. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4343. KIWI_PATH_PREFIX "%s", name);
  4344. break;
  4345. case MANGO_DEVICE_ID:
  4346. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4347. MANGO_PATH_PREFIX "%s", name);
  4348. break;
  4349. default:
  4350. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4351. break;
  4352. }
  4353. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4354. }
  4355. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4356. {
  4357. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4358. switch (pci_priv->device_id) {
  4359. case QCA6390_DEVICE_ID:
  4360. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4361. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4362. pci_priv->device_id,
  4363. plat_priv->device_version.major_version);
  4364. return -EINVAL;
  4365. }
  4366. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4367. FW_V2_FILE_NAME);
  4368. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4369. FW_V2_FILE_NAME);
  4370. break;
  4371. case QCA6490_DEVICE_ID:
  4372. switch (plat_priv->device_version.major_version) {
  4373. case FW_V2_NUMBER:
  4374. cnss_pci_add_fw_prefix_name(pci_priv,
  4375. plat_priv->firmware_name,
  4376. FW_V2_FILE_NAME);
  4377. snprintf(plat_priv->fw_fallback_name,
  4378. MAX_FIRMWARE_NAME_LEN,
  4379. FW_V2_FILE_NAME);
  4380. break;
  4381. default:
  4382. cnss_pci_add_fw_prefix_name(pci_priv,
  4383. plat_priv->firmware_name,
  4384. DEFAULT_FW_FILE_NAME);
  4385. snprintf(plat_priv->fw_fallback_name,
  4386. MAX_FIRMWARE_NAME_LEN,
  4387. DEFAULT_FW_FILE_NAME);
  4388. break;
  4389. }
  4390. break;
  4391. case KIWI_DEVICE_ID:
  4392. case MANGO_DEVICE_ID:
  4393. switch (plat_priv->device_version.major_version) {
  4394. case FW_V2_NUMBER:
  4395. /*
  4396. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4397. * platform driver loads corresponding binary according
  4398. * to current mode indicated by wlan driver. Otherwise
  4399. * use default binary.
  4400. * Mission mode using same binary name as before,
  4401. * if seprate binary is not there, fall back to default.
  4402. */
  4403. if (plat_priv->driver_mode == CNSS_MISSION) {
  4404. cnss_pci_add_fw_prefix_name(pci_priv,
  4405. plat_priv->firmware_name,
  4406. FW_V2_FILE_NAME);
  4407. cnss_pci_add_fw_prefix_name(pci_priv,
  4408. plat_priv->fw_fallback_name,
  4409. FW_V2_FILE_NAME);
  4410. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4411. cnss_pci_add_fw_prefix_name(pci_priv,
  4412. plat_priv->firmware_name,
  4413. FW_V2_FTM_FILE_NAME);
  4414. cnss_pci_add_fw_prefix_name(pci_priv,
  4415. plat_priv->fw_fallback_name,
  4416. FW_V2_FILE_NAME);
  4417. } else {
  4418. /*
  4419. * Since during cold boot calibration phase,
  4420. * wlan driver has not registered, so default
  4421. * fw binary will be used.
  4422. */
  4423. cnss_pci_add_fw_prefix_name(pci_priv,
  4424. plat_priv->firmware_name,
  4425. FW_V2_FILE_NAME);
  4426. snprintf(plat_priv->fw_fallback_name,
  4427. MAX_FIRMWARE_NAME_LEN,
  4428. FW_V2_FILE_NAME);
  4429. }
  4430. break;
  4431. default:
  4432. cnss_pci_add_fw_prefix_name(pci_priv,
  4433. plat_priv->firmware_name,
  4434. DEFAULT_FW_FILE_NAME);
  4435. snprintf(plat_priv->fw_fallback_name,
  4436. MAX_FIRMWARE_NAME_LEN,
  4437. DEFAULT_FW_FILE_NAME);
  4438. break;
  4439. }
  4440. break;
  4441. default:
  4442. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4443. DEFAULT_FW_FILE_NAME);
  4444. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4445. DEFAULT_FW_FILE_NAME);
  4446. break;
  4447. }
  4448. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4449. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4450. return 0;
  4451. }
  4452. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4453. {
  4454. switch (status) {
  4455. case MHI_CB_IDLE:
  4456. return "IDLE";
  4457. case MHI_CB_EE_RDDM:
  4458. return "RDDM";
  4459. case MHI_CB_SYS_ERROR:
  4460. return "SYS_ERROR";
  4461. case MHI_CB_FATAL_ERROR:
  4462. return "FATAL_ERROR";
  4463. case MHI_CB_EE_MISSION_MODE:
  4464. return "MISSION_MODE";
  4465. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4466. case MHI_CB_FALLBACK_IMG:
  4467. return "FW_FALLBACK";
  4468. #endif
  4469. default:
  4470. return "UNKNOWN";
  4471. }
  4472. };
  4473. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4474. {
  4475. struct cnss_pci_data *pci_priv =
  4476. from_timer(pci_priv, t, dev_rddm_timer);
  4477. enum mhi_ee_type mhi_ee;
  4478. if (!pci_priv)
  4479. return;
  4480. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4481. if (!cnss_pci_assert_host_sol(pci_priv))
  4482. return;
  4483. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4484. if (mhi_ee == MHI_EE_PBL)
  4485. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4486. if (mhi_ee == MHI_EE_RDDM) {
  4487. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4488. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4489. CNSS_REASON_RDDM);
  4490. } else {
  4491. cnss_mhi_debug_reg_dump(pci_priv);
  4492. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4493. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4494. CNSS_REASON_TIMEOUT);
  4495. }
  4496. }
  4497. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4498. {
  4499. struct cnss_pci_data *pci_priv =
  4500. from_timer(pci_priv, t, boot_debug_timer);
  4501. if (!pci_priv)
  4502. return;
  4503. if (cnss_pci_check_link_status(pci_priv))
  4504. return;
  4505. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4506. return;
  4507. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4508. return;
  4509. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4510. return;
  4511. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4512. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4513. cnss_mhi_debug_reg_dump(pci_priv);
  4514. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4515. cnss_pci_dump_bl_sram_mem(pci_priv);
  4516. mod_timer(&pci_priv->boot_debug_timer,
  4517. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4518. }
  4519. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4520. {
  4521. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4522. cnss_ignore_qmi_failure(true);
  4523. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4524. del_timer(&plat_priv->fw_boot_timer);
  4525. mod_timer(&pci_priv->dev_rddm_timer,
  4526. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4527. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4528. return 0;
  4529. }
  4530. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4531. {
  4532. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4533. }
  4534. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4535. enum mhi_callback reason)
  4536. {
  4537. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4538. struct cnss_plat_data *plat_priv;
  4539. enum cnss_recovery_reason cnss_reason;
  4540. if (!pci_priv) {
  4541. cnss_pr_err("pci_priv is NULL");
  4542. return;
  4543. }
  4544. plat_priv = pci_priv->plat_priv;
  4545. if (reason != MHI_CB_IDLE)
  4546. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4547. cnss_mhi_notify_status_to_str(reason), reason);
  4548. switch (reason) {
  4549. case MHI_CB_IDLE:
  4550. case MHI_CB_EE_MISSION_MODE:
  4551. return;
  4552. case MHI_CB_FATAL_ERROR:
  4553. cnss_ignore_qmi_failure(true);
  4554. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4555. del_timer(&plat_priv->fw_boot_timer);
  4556. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4557. cnss_reason = CNSS_REASON_DEFAULT;
  4558. break;
  4559. case MHI_CB_SYS_ERROR:
  4560. cnss_pci_handle_mhi_sys_err(pci_priv);
  4561. return;
  4562. case MHI_CB_EE_RDDM:
  4563. cnss_ignore_qmi_failure(true);
  4564. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4565. del_timer(&plat_priv->fw_boot_timer);
  4566. del_timer(&pci_priv->dev_rddm_timer);
  4567. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4568. cnss_reason = CNSS_REASON_RDDM;
  4569. break;
  4570. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4571. case MHI_CB_FALLBACK_IMG:
  4572. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4573. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4574. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4575. plat_priv->use_fw_path_with_prefix = false;
  4576. cnss_pci_update_fw_name(pci_priv);
  4577. }
  4578. return;
  4579. #endif
  4580. default:
  4581. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4582. return;
  4583. }
  4584. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4585. }
  4586. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4587. {
  4588. int ret, num_vectors, i;
  4589. u32 user_base_data, base_vector;
  4590. int *irq;
  4591. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4592. MHI_MSI_NAME, &num_vectors,
  4593. &user_base_data, &base_vector);
  4594. if (ret)
  4595. return ret;
  4596. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4597. num_vectors, base_vector);
  4598. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4599. if (!irq)
  4600. return -ENOMEM;
  4601. for (i = 0; i < num_vectors; i++)
  4602. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4603. base_vector + i);
  4604. pci_priv->mhi_ctrl->irq = irq;
  4605. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4606. return 0;
  4607. }
  4608. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4609. struct mhi_link_info *link_info)
  4610. {
  4611. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4612. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4613. int ret = 0;
  4614. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4615. link_info->target_link_speed,
  4616. link_info->target_link_width);
  4617. /* It has to set target link speed here before setting link bandwidth
  4618. * when device requests link speed change. This can avoid setting link
  4619. * bandwidth getting rejected if requested link speed is higher than
  4620. * current one.
  4621. */
  4622. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4623. link_info->target_link_speed);
  4624. if (ret)
  4625. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4626. link_info->target_link_speed, ret);
  4627. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4628. link_info->target_link_speed,
  4629. link_info->target_link_width);
  4630. if (ret) {
  4631. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4632. return ret;
  4633. }
  4634. pci_priv->def_link_speed = link_info->target_link_speed;
  4635. pci_priv->def_link_width = link_info->target_link_width;
  4636. return 0;
  4637. }
  4638. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4639. void __iomem *addr, u32 *out)
  4640. {
  4641. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4642. u32 tmp = readl_relaxed(addr);
  4643. /* Unexpected value, query the link status */
  4644. if (PCI_INVALID_READ(tmp) &&
  4645. cnss_pci_check_link_status(pci_priv))
  4646. return -EIO;
  4647. *out = tmp;
  4648. return 0;
  4649. }
  4650. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4651. void __iomem *addr, u32 val)
  4652. {
  4653. writel_relaxed(val, addr);
  4654. }
  4655. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4656. struct mhi_controller *mhi_ctrl)
  4657. {
  4658. int ret = 0;
  4659. ret = mhi_get_soc_info(mhi_ctrl);
  4660. if (ret)
  4661. goto exit;
  4662. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4663. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4664. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4665. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4666. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4667. plat_priv->device_version.family_number,
  4668. plat_priv->device_version.device_number,
  4669. plat_priv->device_version.major_version,
  4670. plat_priv->device_version.minor_version);
  4671. /* Only keep lower 4 bits as real device major version */
  4672. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4673. exit:
  4674. return ret;
  4675. }
  4676. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4677. {
  4678. int ret = 0;
  4679. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4680. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4681. struct mhi_controller *mhi_ctrl;
  4682. phys_addr_t bar_start;
  4683. const struct mhi_controller_config *cnss_mhi_config =
  4684. &cnss_mhi_config_default;
  4685. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4686. return 0;
  4687. mhi_ctrl = mhi_alloc_controller();
  4688. if (!mhi_ctrl) {
  4689. cnss_pr_err("Invalid MHI controller context\n");
  4690. return -EINVAL;
  4691. }
  4692. pci_priv->mhi_ctrl = mhi_ctrl;
  4693. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4694. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4695. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4696. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4697. #endif
  4698. mhi_ctrl->regs = pci_priv->bar;
  4699. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4700. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4701. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4702. &bar_start, mhi_ctrl->reg_len);
  4703. ret = cnss_pci_get_mhi_msi(pci_priv);
  4704. if (ret) {
  4705. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4706. goto free_mhi_ctrl;
  4707. }
  4708. if (pci_priv->smmu_s1_enable) {
  4709. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4710. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4711. pci_priv->smmu_iova_len;
  4712. } else {
  4713. mhi_ctrl->iova_start = 0;
  4714. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4715. }
  4716. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4717. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4718. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4719. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4720. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4721. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4722. if (!mhi_ctrl->rddm_size)
  4723. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4724. mhi_ctrl->sbl_size = SZ_512K;
  4725. mhi_ctrl->seg_len = SZ_512K;
  4726. mhi_ctrl->fbc_download = true;
  4727. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4728. if (ret)
  4729. goto free_mhi_irq;
  4730. /* Satellite config only supported on KIWI V2 and later chipset */
  4731. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4732. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4733. plat_priv->device_version.major_version == 1))
  4734. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4735. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4736. if (ret) {
  4737. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4738. goto free_mhi_irq;
  4739. }
  4740. /* MHI satellite driver only needs to connect when DRV is supported */
  4741. if (cnss_pci_is_drv_supported(pci_priv))
  4742. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4743. /* BW scale CB needs to be set after registering MHI per requirement */
  4744. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4745. ret = cnss_pci_update_fw_name(pci_priv);
  4746. if (ret)
  4747. goto unreg_mhi;
  4748. return 0;
  4749. unreg_mhi:
  4750. mhi_unregister_controller(mhi_ctrl);
  4751. free_mhi_irq:
  4752. kfree(mhi_ctrl->irq);
  4753. free_mhi_ctrl:
  4754. mhi_free_controller(mhi_ctrl);
  4755. return ret;
  4756. }
  4757. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4758. {
  4759. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4760. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4761. return;
  4762. mhi_unregister_controller(mhi_ctrl);
  4763. kfree(mhi_ctrl->irq);
  4764. mhi_free_controller(mhi_ctrl);
  4765. }
  4766. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4767. {
  4768. switch (pci_priv->device_id) {
  4769. case QCA6390_DEVICE_ID:
  4770. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4771. pci_priv->wcss_reg = wcss_reg_access_seq;
  4772. pci_priv->pcie_reg = pcie_reg_access_seq;
  4773. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4774. pci_priv->syspm_reg = syspm_reg_access_seq;
  4775. /* Configure WDOG register with specific value so that we can
  4776. * know if HW is in the process of WDOG reset recovery or not
  4777. * when reading the registers.
  4778. */
  4779. cnss_pci_reg_write
  4780. (pci_priv,
  4781. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4782. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4783. break;
  4784. case QCA6490_DEVICE_ID:
  4785. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4786. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4787. break;
  4788. default:
  4789. return;
  4790. }
  4791. }
  4792. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4793. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4794. {
  4795. return 0;
  4796. }
  4797. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4798. {
  4799. struct cnss_pci_data *pci_priv = data;
  4800. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4801. enum rpm_status status;
  4802. struct device *dev;
  4803. pci_priv->wake_counter++;
  4804. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4805. pci_priv->wake_irq, pci_priv->wake_counter);
  4806. /* Make sure abort current suspend */
  4807. cnss_pm_stay_awake(plat_priv);
  4808. cnss_pm_relax(plat_priv);
  4809. /* Above two pm* API calls will abort system suspend only when
  4810. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4811. * calling pm_system_wakeup() is just to guarantee system suspend
  4812. * can be aborted if it is not initiated in any case.
  4813. */
  4814. pm_system_wakeup();
  4815. dev = &pci_priv->pci_dev->dev;
  4816. status = dev->power.runtime_status;
  4817. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4818. cnss_pci_get_auto_suspended(pci_priv)) ||
  4819. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4820. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4821. cnss_pci_pm_request_resume(pci_priv);
  4822. }
  4823. return IRQ_HANDLED;
  4824. }
  4825. /**
  4826. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4827. * @pci_priv: driver PCI bus context pointer
  4828. *
  4829. * This function initializes WLAN PCI wake GPIO and corresponding
  4830. * interrupt. It should be used in non-MSM platforms whose PCIe
  4831. * root complex driver doesn't handle the GPIO.
  4832. *
  4833. * Return: 0 for success or skip, negative value for error
  4834. */
  4835. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4836. {
  4837. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4838. struct device *dev = &plat_priv->plat_dev->dev;
  4839. int ret = 0;
  4840. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4841. "wlan-pci-wake-gpio", 0);
  4842. if (pci_priv->wake_gpio < 0)
  4843. goto out;
  4844. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4845. pci_priv->wake_gpio);
  4846. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4847. if (ret) {
  4848. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4849. ret);
  4850. goto out;
  4851. }
  4852. gpio_direction_input(pci_priv->wake_gpio);
  4853. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4854. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4855. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4856. if (ret) {
  4857. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4858. goto free_gpio;
  4859. }
  4860. ret = enable_irq_wake(pci_priv->wake_irq);
  4861. if (ret) {
  4862. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4863. goto free_irq;
  4864. }
  4865. return 0;
  4866. free_irq:
  4867. free_irq(pci_priv->wake_irq, pci_priv);
  4868. free_gpio:
  4869. gpio_free(pci_priv->wake_gpio);
  4870. out:
  4871. return ret;
  4872. }
  4873. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4874. {
  4875. if (pci_priv->wake_gpio < 0)
  4876. return;
  4877. disable_irq_wake(pci_priv->wake_irq);
  4878. free_irq(pci_priv->wake_irq, pci_priv);
  4879. gpio_free(pci_priv->wake_gpio);
  4880. }
  4881. #endif
  4882. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4883. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4884. * has to take care everything device driver needed which is currently done
  4885. * from pci_dev_pm_ops.
  4886. */
  4887. static struct dev_pm_domain cnss_pm_domain = {
  4888. .ops = {
  4889. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4890. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4891. cnss_pci_resume_noirq)
  4892. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4893. cnss_pci_runtime_resume,
  4894. cnss_pci_runtime_idle)
  4895. }
  4896. };
  4897. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  4898. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  4899. {
  4900. bool suspend_pwroff;
  4901. switch (pci_dev->device) {
  4902. case QCA6390_DEVICE_ID:
  4903. case QCA6490_DEVICE_ID:
  4904. suspend_pwroff = false;
  4905. break;
  4906. default:
  4907. suspend_pwroff = true;
  4908. }
  4909. return suspend_pwroff;
  4910. }
  4911. #else
  4912. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  4913. {
  4914. return true;
  4915. }
  4916. #endif
  4917. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  4918. {
  4919. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  4920. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4921. int ret = 0;
  4922. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  4923. if (suspend_pwroff) {
  4924. ret = cnss_suspend_pci_link(pci_priv);
  4925. if (ret)
  4926. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  4927. ret);
  4928. cnss_power_off_device(plat_priv);
  4929. } else {
  4930. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  4931. pci_dev->device);
  4932. }
  4933. }
  4934. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4935. const struct pci_device_id *id)
  4936. {
  4937. int ret = 0;
  4938. struct cnss_pci_data *pci_priv;
  4939. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4940. struct device *dev = &pci_dev->dev;
  4941. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4942. id->vendor, pci_dev->device);
  4943. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4944. if (!pci_priv) {
  4945. ret = -ENOMEM;
  4946. goto out;
  4947. }
  4948. pci_priv->pci_link_state = PCI_LINK_UP;
  4949. pci_priv->plat_priv = plat_priv;
  4950. pci_priv->pci_dev = pci_dev;
  4951. pci_priv->pci_device_id = id;
  4952. pci_priv->device_id = pci_dev->device;
  4953. cnss_set_pci_priv(pci_dev, pci_priv);
  4954. plat_priv->device_id = pci_dev->device;
  4955. plat_priv->bus_priv = pci_priv;
  4956. mutex_init(&pci_priv->bus_lock);
  4957. if (plat_priv->use_pm_domain)
  4958. dev->pm_domain = &cnss_pm_domain;
  4959. cnss_pci_of_reserved_mem_device_init(pci_priv);
  4960. ret = cnss_register_subsys(plat_priv);
  4961. if (ret)
  4962. goto reset_ctx;
  4963. ret = cnss_register_ramdump(plat_priv);
  4964. if (ret)
  4965. goto unregister_subsys;
  4966. ret = cnss_pci_init_smmu(pci_priv);
  4967. if (ret)
  4968. goto unregister_ramdump;
  4969. ret = cnss_reg_pci_event(pci_priv);
  4970. if (ret) {
  4971. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  4972. goto deinit_smmu;
  4973. }
  4974. ret = cnss_pci_enable_bus(pci_priv);
  4975. if (ret)
  4976. goto dereg_pci_event;
  4977. ret = cnss_pci_enable_msi(pci_priv);
  4978. if (ret)
  4979. goto disable_bus;
  4980. ret = cnss_pci_register_mhi(pci_priv);
  4981. if (ret)
  4982. goto disable_msi;
  4983. switch (pci_dev->device) {
  4984. case QCA6174_DEVICE_ID:
  4985. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  4986. &pci_priv->revision_id);
  4987. break;
  4988. case QCA6290_DEVICE_ID:
  4989. case QCA6390_DEVICE_ID:
  4990. case QCA6490_DEVICE_ID:
  4991. case KIWI_DEVICE_ID:
  4992. case MANGO_DEVICE_ID:
  4993. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  4994. timer_setup(&pci_priv->dev_rddm_timer,
  4995. cnss_dev_rddm_timeout_hdlr, 0);
  4996. timer_setup(&pci_priv->boot_debug_timer,
  4997. cnss_boot_debug_timeout_hdlr, 0);
  4998. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  4999. cnss_pci_time_sync_work_hdlr);
  5000. cnss_pci_get_link_status(pci_priv);
  5001. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5002. cnss_pci_wake_gpio_init(pci_priv);
  5003. break;
  5004. default:
  5005. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5006. pci_dev->device);
  5007. ret = -ENODEV;
  5008. goto unreg_mhi;
  5009. }
  5010. cnss_pci_config_regs(pci_priv);
  5011. if (EMULATION_HW)
  5012. goto out;
  5013. cnss_pci_suspend_pwroff(pci_dev);
  5014. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5015. return 0;
  5016. unreg_mhi:
  5017. cnss_pci_unregister_mhi(pci_priv);
  5018. disable_msi:
  5019. cnss_pci_disable_msi(pci_priv);
  5020. disable_bus:
  5021. cnss_pci_disable_bus(pci_priv);
  5022. dereg_pci_event:
  5023. cnss_dereg_pci_event(pci_priv);
  5024. deinit_smmu:
  5025. cnss_pci_deinit_smmu(pci_priv);
  5026. unregister_ramdump:
  5027. cnss_unregister_ramdump(plat_priv);
  5028. unregister_subsys:
  5029. cnss_unregister_subsys(plat_priv);
  5030. reset_ctx:
  5031. plat_priv->bus_priv = NULL;
  5032. out:
  5033. return ret;
  5034. }
  5035. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5036. {
  5037. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5038. struct cnss_plat_data *plat_priv =
  5039. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5040. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5041. cnss_pci_free_m3_mem(pci_priv);
  5042. cnss_pci_free_fw_mem(pci_priv);
  5043. cnss_pci_free_qdss_mem(pci_priv);
  5044. switch (pci_dev->device) {
  5045. case QCA6290_DEVICE_ID:
  5046. case QCA6390_DEVICE_ID:
  5047. case QCA6490_DEVICE_ID:
  5048. case KIWI_DEVICE_ID:
  5049. case MANGO_DEVICE_ID:
  5050. cnss_pci_wake_gpio_deinit(pci_priv);
  5051. del_timer(&pci_priv->boot_debug_timer);
  5052. del_timer(&pci_priv->dev_rddm_timer);
  5053. break;
  5054. default:
  5055. break;
  5056. }
  5057. cnss_pci_unregister_mhi(pci_priv);
  5058. cnss_pci_disable_msi(pci_priv);
  5059. cnss_pci_disable_bus(pci_priv);
  5060. cnss_dereg_pci_event(pci_priv);
  5061. cnss_pci_deinit_smmu(pci_priv);
  5062. if (plat_priv) {
  5063. cnss_unregister_ramdump(plat_priv);
  5064. cnss_unregister_subsys(plat_priv);
  5065. plat_priv->bus_priv = NULL;
  5066. } else {
  5067. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5068. }
  5069. }
  5070. static const struct pci_device_id cnss_pci_id_table[] = {
  5071. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5072. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5073. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5074. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5075. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5076. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5077. { 0 }
  5078. };
  5079. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5080. static const struct dev_pm_ops cnss_pm_ops = {
  5081. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5082. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5083. cnss_pci_resume_noirq)
  5084. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5085. cnss_pci_runtime_idle)
  5086. };
  5087. struct pci_driver cnss_pci_driver = {
  5088. .name = "cnss_pci",
  5089. .id_table = cnss_pci_id_table,
  5090. .probe = cnss_pci_probe,
  5091. .remove = cnss_pci_remove,
  5092. .driver = {
  5093. .pm = &cnss_pm_ops,
  5094. },
  5095. };
  5096. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5097. {
  5098. int ret, retry = 0;
  5099. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5100. * since there may be link issues if it boots up with Gen3 link speed.
  5101. * Device is able to change it later at any time. It will be rejected
  5102. * if requested speed is higher than the one specified in PCIe DT.
  5103. */
  5104. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5105. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5106. PCI_EXP_LNKSTA_CLS_5_0GB);
  5107. if (ret && ret != -EPROBE_DEFER)
  5108. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5109. rc_num, ret);
  5110. }
  5111. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5112. retry:
  5113. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5114. if (ret) {
  5115. if (ret == -EPROBE_DEFER) {
  5116. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5117. goto out;
  5118. }
  5119. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5120. rc_num, ret);
  5121. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5122. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5123. goto retry;
  5124. } else {
  5125. goto out;
  5126. }
  5127. }
  5128. plat_priv->rc_num = rc_num;
  5129. out:
  5130. return ret;
  5131. }
  5132. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5133. {
  5134. struct device *dev = &plat_priv->plat_dev->dev;
  5135. const __be32 *prop;
  5136. int ret = 0, prop_len = 0, rc_count, i;
  5137. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5138. if (!prop || !prop_len) {
  5139. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5140. goto out;
  5141. }
  5142. rc_count = prop_len / sizeof(__be32);
  5143. for (i = 0; i < rc_count; i++) {
  5144. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5145. if (!ret)
  5146. break;
  5147. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5148. goto out;
  5149. }
  5150. ret = pci_register_driver(&cnss_pci_driver);
  5151. if (ret) {
  5152. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5153. ret);
  5154. goto out;
  5155. }
  5156. if (!plat_priv->bus_priv) {
  5157. cnss_pr_err("Failed to probe PCI driver\n");
  5158. ret = -ENODEV;
  5159. goto unreg_pci;
  5160. }
  5161. return 0;
  5162. unreg_pci:
  5163. pci_unregister_driver(&cnss_pci_driver);
  5164. out:
  5165. return ret;
  5166. }
  5167. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5168. {
  5169. pci_unregister_driver(&cnss_pci_driver);
  5170. }