msm-pcm-routing-v2.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #ifndef _MSM_PCM_ROUTING_H
  13. #define _MSM_PCM_ROUTING_H
  14. #include <dsp/apr_audio-v2.h>
  15. /*
  16. * These names are used by HAL to specify the BE. If any changes are
  17. * made to the string names or the max name length corresponding
  18. * changes need to be made in the HAL to ensure they still match.
  19. */
  20. #define LPASS_BE_NAME_MAX_LENGTH 24
  21. #define LPASS_BE_PRI_I2S_RX "PRIMARY_I2S_RX"
  22. #define LPASS_BE_PRI_I2S_TX "PRIMARY_I2S_TX"
  23. #define LPASS_BE_SLIMBUS_0_RX "SLIMBUS_0_RX"
  24. #define LPASS_BE_SLIMBUS_0_TX "SLIMBUS_0_TX"
  25. #define LPASS_BE_HDMI "HDMI"
  26. #define LPASS_BE_DISPLAY_PORT "DISPLAY_PORT"
  27. #define LPASS_BE_DISPLAY_PORT1 "DISPLAY_PORT1"
  28. #define LPASS_BE_INT_BT_SCO_RX "INT_BT_SCO_RX"
  29. #define LPASS_BE_INT_BT_SCO_TX "INT_BT_SCO_TX"
  30. #define LPASS_BE_INT_BT_A2DP_RX "INT_BT_A2DP_RX"
  31. #define LPASS_BE_INT_FM_RX "INT_FM_RX"
  32. #define LPASS_BE_INT_FM_TX "INT_FM_TX"
  33. #define LPASS_BE_AFE_PCM_RX "RT_PROXY_DAI_001_RX"
  34. #define LPASS_BE_AFE_PCM_TX "RT_PROXY_DAI_002_TX"
  35. #define LPASS_BE_AUXPCM_RX "AUX_PCM_RX"
  36. #define LPASS_BE_AUXPCM_TX "AUX_PCM_TX"
  37. #define LPASS_BE_SEC_AUXPCM_RX "SEC_AUX_PCM_RX"
  38. #define LPASS_BE_SEC_AUXPCM_TX "SEC_AUX_PCM_TX"
  39. #define LPASS_BE_TERT_AUXPCM_RX "TERT_AUX_PCM_RX"
  40. #define LPASS_BE_TERT_AUXPCM_TX "TERT_AUX_PCM_TX"
  41. #define LPASS_BE_QUAT_AUXPCM_RX "QUAT_AUX_PCM_RX"
  42. #define LPASS_BE_QUAT_AUXPCM_TX "QUAT_AUX_PCM_TX"
  43. #define LPASS_BE_QUIN_AUXPCM_RX "QUIN_AUX_PCM_RX"
  44. #define LPASS_BE_QUIN_AUXPCM_TX "QUIN_AUX_PCM_TX"
  45. #define LPASS_BE_VOICE_PLAYBACK_TX "VOICE_PLAYBACK_TX"
  46. #define LPASS_BE_VOICE2_PLAYBACK_TX "VOICE2_PLAYBACK_TX"
  47. #define LPASS_BE_INCALL_RECORD_RX "INCALL_RECORD_RX"
  48. #define LPASS_BE_INCALL_RECORD_TX "INCALL_RECORD_TX"
  49. #define LPASS_BE_SEC_I2S_RX "SECONDARY_I2S_RX"
  50. #define LPASS_BE_SPDIF_RX "SPDIF_RX"
  51. #define LPASS_BE_MI2S_RX "MI2S_RX"
  52. #define LPASS_BE_MI2S_TX "MI2S_TX"
  53. #define LPASS_BE_QUAT_MI2S_RX "QUAT_MI2S_RX"
  54. #define LPASS_BE_QUAT_MI2S_TX "QUAT_MI2S_TX"
  55. #define LPASS_BE_SEC_MI2S_RX "SEC_MI2S_RX"
  56. #define LPASS_BE_SEC_MI2S_RX_SD1 "SEC_MI2S_RX_SD1"
  57. #define LPASS_BE_SEC_MI2S_TX "SEC_MI2S_TX"
  58. #define LPASS_BE_PRI_MI2S_RX "PRI_MI2S_RX"
  59. #define LPASS_BE_PRI_MI2S_TX "PRI_MI2S_TX"
  60. #define LPASS_BE_TERT_MI2S_RX "TERT_MI2S_RX"
  61. #define LPASS_BE_TERT_MI2S_TX "TERT_MI2S_TX"
  62. #define LPASS_BE_AUDIO_I2S_RX "AUDIO_I2S_RX"
  63. #define LPASS_BE_STUB_RX "STUB_RX"
  64. #define LPASS_BE_STUB_TX "STUB_TX"
  65. #define LPASS_BE_SLIMBUS_1_RX "SLIMBUS_1_RX"
  66. #define LPASS_BE_SLIMBUS_1_TX "SLIMBUS_1_TX"
  67. #define LPASS_BE_STUB_1_TX "STUB_1_TX"
  68. #define LPASS_BE_SLIMBUS_2_RX "SLIMBUS_2_RX"
  69. #define LPASS_BE_SLIMBUS_2_TX "SLIMBUS_2_TX"
  70. #define LPASS_BE_SLIMBUS_3_RX "SLIMBUS_3_RX"
  71. #define LPASS_BE_SLIMBUS_3_TX "SLIMBUS_3_TX"
  72. #define LPASS_BE_SLIMBUS_4_RX "SLIMBUS_4_RX"
  73. #define LPASS_BE_SLIMBUS_4_TX "SLIMBUS_4_TX"
  74. #define LPASS_BE_SLIMBUS_TX_VI "SLIMBUS_TX_VI"
  75. #define LPASS_BE_SLIMBUS_5_RX "SLIMBUS_5_RX"
  76. #define LPASS_BE_SLIMBUS_5_TX "SLIMBUS_5_TX"
  77. #define LPASS_BE_SLIMBUS_6_RX "SLIMBUS_6_RX"
  78. #define LPASS_BE_SLIMBUS_6_TX "SLIMBUS_6_TX"
  79. #define LPASS_BE_QUIN_MI2S_RX "QUIN_MI2S_RX"
  80. #define LPASS_BE_QUIN_MI2S_TX "QUIN_MI2S_TX"
  81. #define LPASS_BE_SENARY_MI2S_TX "SENARY_MI2S_TX"
  82. #define LPASS_BE_PRI_TDM_RX_0 "PRI_TDM_RX_0"
  83. #define LPASS_BE_PRI_TDM_TX_0 "PRI_TDM_TX_0"
  84. #define LPASS_BE_PRI_TDM_RX_1 "PRI_TDM_RX_1"
  85. #define LPASS_BE_PRI_TDM_TX_1 "PRI_TDM_TX_1"
  86. #define LPASS_BE_PRI_TDM_RX_2 "PRI_TDM_RX_2"
  87. #define LPASS_BE_PRI_TDM_TX_2 "PRI_TDM_TX_2"
  88. #define LPASS_BE_PRI_TDM_RX_3 "PRI_TDM_RX_3"
  89. #define LPASS_BE_PRI_TDM_TX_3 "PRI_TDM_TX_3"
  90. #define LPASS_BE_PRI_TDM_RX_4 "PRI_TDM_RX_4"
  91. #define LPASS_BE_PRI_TDM_TX_4 "PRI_TDM_TX_4"
  92. #define LPASS_BE_PRI_TDM_RX_5 "PRI_TDM_RX_5"
  93. #define LPASS_BE_PRI_TDM_TX_5 "PRI_TDM_TX_5"
  94. #define LPASS_BE_PRI_TDM_RX_6 "PRI_TDM_RX_6"
  95. #define LPASS_BE_PRI_TDM_TX_6 "PRI_TDM_TX_6"
  96. #define LPASS_BE_PRI_TDM_RX_7 "PRI_TDM_RX_7"
  97. #define LPASS_BE_PRI_TDM_TX_7 "PRI_TDM_TX_7"
  98. #define LPASS_BE_SEC_TDM_RX_0 "SEC_TDM_RX_0"
  99. #define LPASS_BE_SEC_TDM_TX_0 "SEC_TDM_TX_0"
  100. #define LPASS_BE_SEC_TDM_RX_1 "SEC_TDM_RX_1"
  101. #define LPASS_BE_SEC_TDM_TX_1 "SEC_TDM_TX_1"
  102. #define LPASS_BE_SEC_TDM_RX_2 "SEC_TDM_RX_2"
  103. #define LPASS_BE_SEC_TDM_TX_2 "SEC_TDM_TX_2"
  104. #define LPASS_BE_SEC_TDM_RX_3 "SEC_TDM_RX_3"
  105. #define LPASS_BE_SEC_TDM_TX_3 "SEC_TDM_TX_3"
  106. #define LPASS_BE_SEC_TDM_RX_4 "SEC_TDM_RX_4"
  107. #define LPASS_BE_SEC_TDM_TX_4 "SEC_TDM_TX_4"
  108. #define LPASS_BE_SEC_TDM_RX_5 "SEC_TDM_RX_5"
  109. #define LPASS_BE_SEC_TDM_TX_5 "SEC_TDM_TX_5"
  110. #define LPASS_BE_SEC_TDM_RX_6 "SEC_TDM_RX_6"
  111. #define LPASS_BE_SEC_TDM_TX_6 "SEC_TDM_TX_6"
  112. #define LPASS_BE_SEC_TDM_RX_7 "SEC_TDM_RX_7"
  113. #define LPASS_BE_SEC_TDM_TX_7 "SEC_TDM_TX_7"
  114. #define LPASS_BE_TERT_TDM_RX_0 "TERT_TDM_RX_0"
  115. #define LPASS_BE_TERT_TDM_TX_0 "TERT_TDM_TX_0"
  116. #define LPASS_BE_TERT_TDM_RX_1 "TERT_TDM_RX_1"
  117. #define LPASS_BE_TERT_TDM_TX_1 "TERT_TDM_TX_1"
  118. #define LPASS_BE_TERT_TDM_RX_2 "TERT_TDM_RX_2"
  119. #define LPASS_BE_TERT_TDM_TX_2 "TERT_TDM_TX_2"
  120. #define LPASS_BE_TERT_TDM_RX_3 "TERT_TDM_RX_3"
  121. #define LPASS_BE_TERT_TDM_TX_3 "TERT_TDM_TX_3"
  122. #define LPASS_BE_TERT_TDM_RX_4 "TERT_TDM_RX_4"
  123. #define LPASS_BE_TERT_TDM_TX_4 "TERT_TDM_TX_4"
  124. #define LPASS_BE_TERT_TDM_RX_5 "TERT_TDM_RX_5"
  125. #define LPASS_BE_TERT_TDM_TX_5 "TERT_TDM_TX_5"
  126. #define LPASS_BE_TERT_TDM_RX_6 "TERT_TDM_RX_6"
  127. #define LPASS_BE_TERT_TDM_TX_6 "TERT_TDM_TX_6"
  128. #define LPASS_BE_TERT_TDM_RX_7 "TERT_TDM_RX_7"
  129. #define LPASS_BE_TERT_TDM_TX_7 "TERT_TDM_TX_7"
  130. #define LPASS_BE_QUAT_TDM_RX_0 "QUAT_TDM_RX_0"
  131. #define LPASS_BE_QUAT_TDM_TX_0 "QUAT_TDM_TX_0"
  132. #define LPASS_BE_QUAT_TDM_RX_1 "QUAT_TDM_RX_1"
  133. #define LPASS_BE_QUAT_TDM_TX_1 "QUAT_TDM_TX_1"
  134. #define LPASS_BE_QUAT_TDM_RX_2 "QUAT_TDM_RX_2"
  135. #define LPASS_BE_QUAT_TDM_TX_2 "QUAT_TDM_TX_2"
  136. #define LPASS_BE_QUAT_TDM_RX_3 "QUAT_TDM_RX_3"
  137. #define LPASS_BE_QUAT_TDM_TX_3 "QUAT_TDM_TX_3"
  138. #define LPASS_BE_QUAT_TDM_RX_4 "QUAT_TDM_RX_4"
  139. #define LPASS_BE_QUAT_TDM_TX_4 "QUAT_TDM_TX_4"
  140. #define LPASS_BE_QUAT_TDM_RX_5 "QUAT_TDM_RX_5"
  141. #define LPASS_BE_QUAT_TDM_TX_5 "QUAT_TDM_TX_5"
  142. #define LPASS_BE_QUAT_TDM_RX_6 "QUAT_TDM_RX_6"
  143. #define LPASS_BE_QUAT_TDM_TX_6 "QUAT_TDM_TX_6"
  144. #define LPASS_BE_QUAT_TDM_RX_7 "QUAT_TDM_RX_7"
  145. #define LPASS_BE_QUAT_TDM_TX_7 "QUAT_TDM_TX_7"
  146. #define LPASS_BE_QUIN_TDM_RX_0 "QUIN_TDM_RX_0"
  147. #define LPASS_BE_QUIN_TDM_TX_0 "QUIN_TDM_TX_0"
  148. #define LPASS_BE_QUIN_TDM_RX_1 "QUIN_TDM_RX_1"
  149. #define LPASS_BE_QUIN_TDM_TX_1 "QUIN_TDM_TX_1"
  150. #define LPASS_BE_QUIN_TDM_RX_2 "QUIN_TDM_RX_2"
  151. #define LPASS_BE_QUIN_TDM_TX_2 "QUIN_TDM_TX_2"
  152. #define LPASS_BE_QUIN_TDM_RX_3 "QUIN_TDM_RX_3"
  153. #define LPASS_BE_QUIN_TDM_TX_3 "QUIN_TDM_TX_3"
  154. #define LPASS_BE_QUIN_TDM_RX_4 "QUIN_TDM_RX_4"
  155. #define LPASS_BE_QUIN_TDM_TX_4 "QUIN_TDM_TX_4"
  156. #define LPASS_BE_QUIN_TDM_RX_5 "QUIN_TDM_RX_5"
  157. #define LPASS_BE_QUIN_TDM_TX_5 "QUIN_TDM_TX_5"
  158. #define LPASS_BE_QUIN_TDM_RX_6 "QUIN_TDM_RX_6"
  159. #define LPASS_BE_QUIN_TDM_TX_6 "QUIN_TDM_TX_6"
  160. #define LPASS_BE_QUIN_TDM_RX_7 "QUIN_TDM_RX_7"
  161. #define LPASS_BE_QUIN_TDM_TX_7 "QUIN_TDM_TX_7"
  162. #define LPASS_BE_SLIMBUS_7_RX "SLIMBUS_7_RX"
  163. #define LPASS_BE_SLIMBUS_7_TX "SLIMBUS_7_TX"
  164. #define LPASS_BE_SLIMBUS_8_RX "SLIMBUS_8_RX"
  165. #define LPASS_BE_SLIMBUS_8_TX "SLIMBUS_8_TX"
  166. #define LPASS_BE_USB_AUDIO_RX "USB_AUDIO_RX"
  167. #define LPASS_BE_USB_AUDIO_TX "USB_AUDIO_TX"
  168. #define LPASS_BE_INT0_MI2S_RX "INT0_MI2S_RX"
  169. #define LPASS_BE_INT0_MI2S_TX "INT0_MI2S_TX"
  170. #define LPASS_BE_INT1_MI2S_RX "INT1_MI2S_RX"
  171. #define LPASS_BE_INT1_MI2S_TX "INT1_MI2S_TX"
  172. #define LPASS_BE_INT2_MI2S_RX "INT2_MI2S_RX"
  173. #define LPASS_BE_INT2_MI2S_TX "INT2_MI2S_TX"
  174. #define LPASS_BE_INT3_MI2S_RX "INT3_MI2S_RX"
  175. #define LPASS_BE_INT3_MI2S_TX "INT3_MI2S_TX"
  176. #define LPASS_BE_INT4_MI2S_RX "INT4_MI2S_RX"
  177. #define LPASS_BE_INT4_MI2S_TX "INT4_MI2S_TX"
  178. #define LPASS_BE_INT5_MI2S_RX "INT5_MI2S_RX"
  179. #define LPASS_BE_INT5_MI2S_TX "INT5_MI2S_TX"
  180. #define LPASS_BE_INT6_MI2S_RX "INT6_MI2S_RX"
  181. #define LPASS_BE_INT6_MI2S_TX "INT6_MI2S_TX"
  182. #define LPASS_BE_WSA_CDC_DMA_RX_0 "WSA_CDC_DMA_RX_0"
  183. #define LPASS_BE_WSA_CDC_DMA_TX_0 "WSA_CDC_DMA_TX_0"
  184. #define LPASS_BE_WSA_CDC_DMA_RX_1 "WSA_CDC_DMA_RX_1"
  185. #define LPASS_BE_WSA_CDC_DMA_TX_1 "WSA_CDC_DMA_TX_1"
  186. #define LPASS_BE_WSA_CDC_DMA_TX_2 "WSA_CDC_DMA_TX_2"
  187. #define LPASS_BE_VA_CDC_DMA_TX_0 "VA_CDC_DMA_TX_0"
  188. #define LPASS_BE_VA_CDC_DMA_TX_1 "VA_CDC_DMA_TX_1"
  189. /* For multimedia front-ends, asm session is allocated dynamically.
  190. * Hence, asm session/multimedia front-end mapping has to be maintained.
  191. * Due to this reason, additional multimedia front-end must be placed before
  192. * non-multimedia front-ends.
  193. */
  194. enum {
  195. MSM_FRONTEND_DAI_MULTIMEDIA1 = 0,
  196. MSM_FRONTEND_DAI_MULTIMEDIA2,
  197. MSM_FRONTEND_DAI_MULTIMEDIA3,
  198. MSM_FRONTEND_DAI_MULTIMEDIA4,
  199. MSM_FRONTEND_DAI_MULTIMEDIA5,
  200. MSM_FRONTEND_DAI_MULTIMEDIA6,
  201. MSM_FRONTEND_DAI_MULTIMEDIA7,
  202. MSM_FRONTEND_DAI_MULTIMEDIA8,
  203. MSM_FRONTEND_DAI_MULTIMEDIA9,
  204. MSM_FRONTEND_DAI_MULTIMEDIA10,
  205. MSM_FRONTEND_DAI_MULTIMEDIA11,
  206. MSM_FRONTEND_DAI_MULTIMEDIA12,
  207. MSM_FRONTEND_DAI_MULTIMEDIA13,
  208. MSM_FRONTEND_DAI_MULTIMEDIA14,
  209. MSM_FRONTEND_DAI_MULTIMEDIA15,
  210. MSM_FRONTEND_DAI_MULTIMEDIA16,
  211. MSM_FRONTEND_DAI_MULTIMEDIA17,
  212. MSM_FRONTEND_DAI_MULTIMEDIA18,
  213. MSM_FRONTEND_DAI_MULTIMEDIA19,
  214. MSM_FRONTEND_DAI_MULTIMEDIA20,
  215. MSM_FRONTEND_DAI_MULTIMEDIA28,
  216. MSM_FRONTEND_DAI_MULTIMEDIA29,
  217. MSM_FRONTEND_DAI_VOIP,
  218. MSM_FRONTEND_DAI_AFE_RX,
  219. MSM_FRONTEND_DAI_AFE_TX,
  220. MSM_FRONTEND_DAI_VOICE_STUB,
  221. MSM_FRONTEND_DAI_DTMF_RX,
  222. MSM_FRONTEND_DAI_QCHAT,
  223. MSM_FRONTEND_DAI_VOLTE_STUB,
  224. MSM_FRONTEND_DAI_LSM1,
  225. MSM_FRONTEND_DAI_LSM2,
  226. MSM_FRONTEND_DAI_LSM3,
  227. MSM_FRONTEND_DAI_LSM4,
  228. MSM_FRONTEND_DAI_LSM5,
  229. MSM_FRONTEND_DAI_LSM6,
  230. MSM_FRONTEND_DAI_LSM7,
  231. MSM_FRONTEND_DAI_LSM8,
  232. MSM_FRONTEND_DAI_VOICE2_STUB,
  233. MSM_FRONTEND_DAI_VOICEMMODE1,
  234. MSM_FRONTEND_DAI_VOICEMMODE2,
  235. MSM_FRONTEND_DAI_MAX,
  236. };
  237. #define MSM_FRONTEND_DAI_MM_SIZE (MSM_FRONTEND_DAI_MULTIMEDIA29 + 1)
  238. #define MSM_FRONTEND_DAI_MM_MAX_ID MSM_FRONTEND_DAI_MULTIMEDIA29
  239. enum {
  240. MSM_BACKEND_DAI_PRI_I2S_RX = 0,
  241. MSM_BACKEND_DAI_PRI_I2S_TX,
  242. MSM_BACKEND_DAI_SLIMBUS_0_RX,
  243. MSM_BACKEND_DAI_SLIMBUS_0_TX,
  244. MSM_BACKEND_DAI_HDMI_RX,
  245. MSM_BACKEND_DAI_INT_BT_SCO_RX,
  246. MSM_BACKEND_DAI_INT_BT_SCO_TX,
  247. MSM_BACKEND_DAI_INT_FM_RX,
  248. MSM_BACKEND_DAI_INT_FM_TX,
  249. MSM_BACKEND_DAI_AFE_PCM_RX,
  250. MSM_BACKEND_DAI_AFE_PCM_TX,
  251. MSM_BACKEND_DAI_AUXPCM_RX,
  252. MSM_BACKEND_DAI_AUXPCM_TX,
  253. MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  254. MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  255. MSM_BACKEND_DAI_INCALL_RECORD_RX,
  256. MSM_BACKEND_DAI_INCALL_RECORD_TX,
  257. MSM_BACKEND_DAI_MI2S_RX,
  258. MSM_BACKEND_DAI_MI2S_TX,
  259. MSM_BACKEND_DAI_SEC_I2S_RX,
  260. MSM_BACKEND_DAI_SLIMBUS_1_RX,
  261. MSM_BACKEND_DAI_SLIMBUS_1_TX,
  262. MSM_BACKEND_DAI_SLIMBUS_2_RX,
  263. MSM_BACKEND_DAI_SLIMBUS_2_TX,
  264. MSM_BACKEND_DAI_SLIMBUS_3_RX,
  265. MSM_BACKEND_DAI_SLIMBUS_3_TX,
  266. MSM_BACKEND_DAI_SLIMBUS_4_RX,
  267. MSM_BACKEND_DAI_SLIMBUS_4_TX,
  268. MSM_BACKEND_DAI_SLIMBUS_5_RX,
  269. MSM_BACKEND_DAI_SLIMBUS_5_TX,
  270. MSM_BACKEND_DAI_SLIMBUS_6_RX,
  271. MSM_BACKEND_DAI_SLIMBUS_6_TX,
  272. MSM_BACKEND_DAI_SLIMBUS_7_RX,
  273. MSM_BACKEND_DAI_SLIMBUS_7_TX,
  274. MSM_BACKEND_DAI_SLIMBUS_8_RX,
  275. MSM_BACKEND_DAI_SLIMBUS_8_TX,
  276. MSM_BACKEND_DAI_EXTPROC_RX,
  277. MSM_BACKEND_DAI_EXTPROC_TX,
  278. MSM_BACKEND_DAI_EXTPROC_EC_TX,
  279. MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  280. MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  281. MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  282. MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  283. MSM_BACKEND_DAI_PRI_MI2S_RX,
  284. MSM_BACKEND_DAI_PRI_MI2S_TX,
  285. MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  286. MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  287. MSM_BACKEND_DAI_AUDIO_I2S_RX,
  288. MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  289. MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  290. MSM_BACKEND_DAI_SPDIF_RX,
  291. MSM_BACKEND_DAI_SECONDARY_MI2S_RX_SD1,
  292. MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  293. MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  294. MSM_BACKEND_DAI_SENARY_MI2S_TX,
  295. MSM_BACKEND_DAI_PRI_TDM_RX_0,
  296. MSM_BACKEND_DAI_PRI_TDM_TX_0,
  297. MSM_BACKEND_DAI_PRI_TDM_RX_1,
  298. MSM_BACKEND_DAI_PRI_TDM_TX_1,
  299. MSM_BACKEND_DAI_PRI_TDM_RX_2,
  300. MSM_BACKEND_DAI_PRI_TDM_TX_2,
  301. MSM_BACKEND_DAI_PRI_TDM_RX_3,
  302. MSM_BACKEND_DAI_PRI_TDM_TX_3,
  303. MSM_BACKEND_DAI_PRI_TDM_RX_4,
  304. MSM_BACKEND_DAI_PRI_TDM_TX_4,
  305. MSM_BACKEND_DAI_PRI_TDM_RX_5,
  306. MSM_BACKEND_DAI_PRI_TDM_TX_5,
  307. MSM_BACKEND_DAI_PRI_TDM_RX_6,
  308. MSM_BACKEND_DAI_PRI_TDM_TX_6,
  309. MSM_BACKEND_DAI_PRI_TDM_RX_7,
  310. MSM_BACKEND_DAI_PRI_TDM_TX_7,
  311. MSM_BACKEND_DAI_SEC_TDM_RX_0,
  312. MSM_BACKEND_DAI_SEC_TDM_TX_0,
  313. MSM_BACKEND_DAI_SEC_TDM_RX_1,
  314. MSM_BACKEND_DAI_SEC_TDM_TX_1,
  315. MSM_BACKEND_DAI_SEC_TDM_RX_2,
  316. MSM_BACKEND_DAI_SEC_TDM_TX_2,
  317. MSM_BACKEND_DAI_SEC_TDM_RX_3,
  318. MSM_BACKEND_DAI_SEC_TDM_TX_3,
  319. MSM_BACKEND_DAI_SEC_TDM_RX_4,
  320. MSM_BACKEND_DAI_SEC_TDM_TX_4,
  321. MSM_BACKEND_DAI_SEC_TDM_RX_5,
  322. MSM_BACKEND_DAI_SEC_TDM_TX_5,
  323. MSM_BACKEND_DAI_SEC_TDM_RX_6,
  324. MSM_BACKEND_DAI_SEC_TDM_TX_6,
  325. MSM_BACKEND_DAI_SEC_TDM_RX_7,
  326. MSM_BACKEND_DAI_SEC_TDM_TX_7,
  327. MSM_BACKEND_DAI_TERT_TDM_RX_0,
  328. MSM_BACKEND_DAI_TERT_TDM_TX_0,
  329. MSM_BACKEND_DAI_TERT_TDM_RX_1,
  330. MSM_BACKEND_DAI_TERT_TDM_TX_1,
  331. MSM_BACKEND_DAI_TERT_TDM_RX_2,
  332. MSM_BACKEND_DAI_TERT_TDM_TX_2,
  333. MSM_BACKEND_DAI_TERT_TDM_RX_3,
  334. MSM_BACKEND_DAI_TERT_TDM_TX_3,
  335. MSM_BACKEND_DAI_TERT_TDM_RX_4,
  336. MSM_BACKEND_DAI_TERT_TDM_TX_4,
  337. MSM_BACKEND_DAI_TERT_TDM_RX_5,
  338. MSM_BACKEND_DAI_TERT_TDM_TX_5,
  339. MSM_BACKEND_DAI_TERT_TDM_RX_6,
  340. MSM_BACKEND_DAI_TERT_TDM_TX_6,
  341. MSM_BACKEND_DAI_TERT_TDM_RX_7,
  342. MSM_BACKEND_DAI_TERT_TDM_TX_7,
  343. MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  344. MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  345. MSM_BACKEND_DAI_QUAT_TDM_RX_1,
  346. MSM_BACKEND_DAI_QUAT_TDM_TX_1,
  347. MSM_BACKEND_DAI_QUAT_TDM_RX_2,
  348. MSM_BACKEND_DAI_QUAT_TDM_TX_2,
  349. MSM_BACKEND_DAI_QUAT_TDM_RX_3,
  350. MSM_BACKEND_DAI_QUAT_TDM_TX_3,
  351. MSM_BACKEND_DAI_QUAT_TDM_RX_4,
  352. MSM_BACKEND_DAI_QUAT_TDM_TX_4,
  353. MSM_BACKEND_DAI_QUAT_TDM_RX_5,
  354. MSM_BACKEND_DAI_QUAT_TDM_TX_5,
  355. MSM_BACKEND_DAI_QUAT_TDM_RX_6,
  356. MSM_BACKEND_DAI_QUAT_TDM_TX_6,
  357. MSM_BACKEND_DAI_QUAT_TDM_RX_7,
  358. MSM_BACKEND_DAI_QUAT_TDM_TX_7,
  359. MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  360. MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  361. MSM_BACKEND_DAI_QUIN_TDM_RX_1,
  362. MSM_BACKEND_DAI_QUIN_TDM_TX_1,
  363. MSM_BACKEND_DAI_QUIN_TDM_RX_2,
  364. MSM_BACKEND_DAI_QUIN_TDM_TX_2,
  365. MSM_BACKEND_DAI_QUIN_TDM_RX_3,
  366. MSM_BACKEND_DAI_QUIN_TDM_TX_3,
  367. MSM_BACKEND_DAI_QUIN_TDM_RX_4,
  368. MSM_BACKEND_DAI_QUIN_TDM_TX_4,
  369. MSM_BACKEND_DAI_QUIN_TDM_RX_5,
  370. MSM_BACKEND_DAI_QUIN_TDM_TX_5,
  371. MSM_BACKEND_DAI_QUIN_TDM_RX_6,
  372. MSM_BACKEND_DAI_QUIN_TDM_TX_6,
  373. MSM_BACKEND_DAI_QUIN_TDM_RX_7,
  374. MSM_BACKEND_DAI_QUIN_TDM_TX_7,
  375. MSM_BACKEND_DAI_INT_BT_A2DP_RX,
  376. MSM_BACKEND_DAI_USB_RX,
  377. MSM_BACKEND_DAI_USB_TX,
  378. MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  379. MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  380. MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  381. MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  382. MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  383. MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  384. MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  385. MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  386. MSM_BACKEND_DAI_INT0_MI2S_RX,
  387. MSM_BACKEND_DAI_INT0_MI2S_TX,
  388. MSM_BACKEND_DAI_INT1_MI2S_RX,
  389. MSM_BACKEND_DAI_INT1_MI2S_TX,
  390. MSM_BACKEND_DAI_INT2_MI2S_RX,
  391. MSM_BACKEND_DAI_INT2_MI2S_TX,
  392. MSM_BACKEND_DAI_INT3_MI2S_RX,
  393. MSM_BACKEND_DAI_INT3_MI2S_TX,
  394. MSM_BACKEND_DAI_INT4_MI2S_RX,
  395. MSM_BACKEND_DAI_INT4_MI2S_TX,
  396. MSM_BACKEND_DAI_INT5_MI2S_RX,
  397. MSM_BACKEND_DAI_INT5_MI2S_TX,
  398. MSM_BACKEND_DAI_INT6_MI2S_RX,
  399. MSM_BACKEND_DAI_INT6_MI2S_TX,
  400. MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  401. MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  402. MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  403. MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  404. MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2,
  405. MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  406. MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  407. MSM_BACKEND_DAI_MAX,
  408. };
  409. enum msm_pcm_routing_event {
  410. MSM_PCM_RT_EVT_BUF_RECFG,
  411. MSM_PCM_RT_EVT_DEVSWITCH,
  412. MSM_PCM_RT_EVT_MAX,
  413. };
  414. enum {
  415. EXT_EC_REF_NONE = 0,
  416. EXT_EC_REF_PRI_MI2S_TX,
  417. EXT_EC_REF_SEC_MI2S_TX,
  418. EXT_EC_REF_TERT_MI2S_TX,
  419. EXT_EC_REF_QUAT_MI2S_TX,
  420. EXT_EC_REF_QUIN_MI2S_TX,
  421. EXT_EC_REF_SLIM_1_TX,
  422. EXT_EC_REF_SEC_TDM_TX,
  423. };
  424. #define INVALID_SESSION -1
  425. #define SESSION_TYPE_RX 0
  426. #define SESSION_TYPE_TX 1
  427. #define MAX_SESSION_TYPES 2
  428. #define INT_RX_VOL_MAX_STEPS 0x2000
  429. #define INT_RX_VOL_GAIN 0x2000
  430. #define RELEASE_LOCK 0
  431. #define ACQUIRE_LOCK 1
  432. #define MSM_BACKEND_DAI_PP_PARAMS_REQ_MAX 2
  433. #define HDMI_RX_ID 0x8001
  434. #define ADM_PP_PARAM_MUTE_ID 0
  435. #define ADM_PP_PARAM_MUTE_BIT 1
  436. #define ADM_PP_PARAM_LATENCY_ID 1
  437. #define ADM_PP_PARAM_LATENCY_BIT 2
  438. #define BE_DAI_PORT_SESSIONS_IDX_MAX 4
  439. #define BE_DAI_FE_SESSIONS_IDX_MAX 2
  440. #define STREAM_TYPE_ASM 0
  441. #define STREAM_TYPE_LSM 1
  442. enum {
  443. ADM_TOPOLOGY_CAL_TYPE_IDX = 0,
  444. ADM_LSM_TOPOLOGY_CAL_TYPE_IDX,
  445. MAX_ROUTING_CAL_TYPES
  446. };
  447. struct msm_pcm_routing_evt {
  448. void (*event_func)(enum msm_pcm_routing_event, void *);
  449. void *priv_data;
  450. };
  451. struct msm_pcm_routing_bdai_data {
  452. u16 port_id; /* AFE port ID */
  453. u8 active; /* track if this backend is enabled */
  454. /* Front-end sessions */
  455. unsigned long fe_sessions[BE_DAI_FE_SESSIONS_IDX_MAX];
  456. /*
  457. * Track Tx BE ports -> Rx BE ports.
  458. * port_sessions[0] used to track BE 0 to BE 63.
  459. * port_sessions[1] used to track BE 64 to BE 127.
  460. * port_sessions[2] used to track BE 128 to BE 191.
  461. * port_sessions[3] used to track BE 192 to BE 255.
  462. */
  463. u64 port_sessions[BE_DAI_PORT_SESSIONS_IDX_MAX];
  464. unsigned int sample_rate;
  465. unsigned int channel;
  466. unsigned int format;
  467. unsigned int adm_override_ch;
  468. u32 passthr_mode[MSM_FRONTEND_DAI_MAX];
  469. char *name;
  470. };
  471. struct msm_pcm_routing_fdai_data {
  472. u16 be_srate; /* track prior backend sample rate for flushing purpose */
  473. int strm_id; /* ASM stream ID */
  474. int perf_mode;
  475. struct msm_pcm_routing_evt event_info;
  476. };
  477. #define MAX_APP_TYPES 16
  478. struct msm_pcm_routing_app_type_data {
  479. int app_type;
  480. u32 sample_rate;
  481. int bit_width;
  482. u32 num_out_channels;
  483. };
  484. struct msm_pcm_stream_app_type_cfg {
  485. int app_type;
  486. int acdb_dev_id;
  487. int sample_rate;
  488. };
  489. /* dai_id: front-end ID,
  490. * dspst_id: DSP audio stream ID
  491. * stream_type: playback or capture
  492. */
  493. int msm_pcm_routing_reg_phy_stream(int fedai_id, int perf_mode, int dspst_id,
  494. int stream_type);
  495. void msm_pcm_routing_reg_psthr_stream(int fedai_id, int dspst_id,
  496. int stream_type);
  497. int msm_pcm_routing_reg_phy_compr_stream(int fedai_id, int perf_mode,
  498. int dspst_id, int stream_type,
  499. uint32_t compr_passthr);
  500. int msm_pcm_routing_reg_phy_stream_v2(int fedai_id, int perf_mode,
  501. int dspst_id, int stream_type,
  502. struct msm_pcm_routing_evt event_info);
  503. void msm_pcm_routing_dereg_phy_stream(int fedai_id, int stream_type);
  504. int msm_routing_check_backend_enabled(int fedai_id);
  505. void msm_pcm_routing_get_bedai_info(int be_idx,
  506. struct msm_pcm_routing_bdai_data *bedai);
  507. void msm_pcm_routing_get_fedai_info(int fe_idx, int sess_type,
  508. struct msm_pcm_routing_fdai_data *fe_dai);
  509. void msm_pcm_routing_acquire_lock(void);
  510. void msm_pcm_routing_release_lock(void);
  511. int msm_pcm_routing_reg_stream_app_type_cfg(
  512. int fedai_id, int session_type, int be_id,
  513. struct msm_pcm_stream_app_type_cfg *cfg_data);
  514. int msm_pcm_routing_get_stream_app_type_cfg(
  515. int fedai_id, int session_type, int *be_id,
  516. struct msm_pcm_stream_app_type_cfg *cfg_data);
  517. int msm_pcm_routing_send_chmix_cfg(int fe_id, int ip_channel_cnt,
  518. int op_channel_cnt, int *ch_wght_coeff,
  519. int session_type, int stream_type);
  520. int msm_pcm_routing_get_pp_ch_cnt(int fe_id, int session_type);
  521. #endif /*_MSM_PCM_H*/